drm/atomic: Make mode_fixup() optional for check_modeset()
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c
MR
48/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
3d7d6510
MR
73/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
6b383a7f 78static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 79
f1f644dc 80static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 81 struct intel_crtc_state *pipe_config);
18442d08 82static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 83 struct intel_crtc_state *pipe_config);
f1f644dc 84
e7457a9a 85static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
83a57153 86 struct drm_atomic_state *state);
eb1bfe80
JB
87static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
5b18e57c
DV
91static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 93static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
94 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
29407aab 96static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
97static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 99static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 100 const struct intel_crtc_state *pipe_config);
d288f65f 101static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 102 const struct intel_crtc_state *pipe_config);
ea2c67bb
MR
103static void intel_begin_crtc_commit(struct drm_crtc *crtc);
104static void intel_finish_crtc_commit(struct drm_crtc *crtc);
549e2bfb
CK
105static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
106 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
107static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
108 int num_connectors);
ce22dba9
ML
109static void intel_crtc_enable_planes(struct drm_crtc *crtc);
110static void intel_crtc_disable_planes(struct drm_crtc *crtc);
e7457a9a 111
0e32b39c
DA
112static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
113{
114 if (!connector->mst_port)
115 return connector->encoder;
116 else
117 return &connector->mst_port->mst_encoders[pipe]->base;
118}
119
79e53945 120typedef struct {
0206e353 121 int min, max;
79e53945
JB
122} intel_range_t;
123
124typedef struct {
0206e353
AJ
125 int dot_limit;
126 int p2_slow, p2_fast;
79e53945
JB
127} intel_p2_t;
128
d4906093
ML
129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
0206e353
AJ
131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
d4906093 133};
79e53945 134
d2acd215
DV
135int
136intel_pch_rawclk(struct drm_device *dev)
137{
138 struct drm_i915_private *dev_priv = dev->dev_private;
139
140 WARN_ON(!HAS_PCH_SPLIT(dev));
141
142 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
143}
144
021357ac
CW
145static inline u32 /* units of 100MHz */
146intel_fdi_link_freq(struct drm_device *dev)
147{
8b99e68c
CW
148 if (IS_GEN5(dev)) {
149 struct drm_i915_private *dev_priv = dev->dev_private;
150 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
151 } else
152 return 27;
021357ac
CW
153}
154
5d536e28 155static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 156 .dot = { .min = 25000, .max = 350000 },
9c333719 157 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 158 .n = { .min = 2, .max = 16 },
0206e353
AJ
159 .m = { .min = 96, .max = 140 },
160 .m1 = { .min = 18, .max = 26 },
161 .m2 = { .min = 6, .max = 16 },
162 .p = { .min = 4, .max = 128 },
163 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
166};
167
5d536e28
DV
168static const intel_limit_t intel_limits_i8xx_dvo = {
169 .dot = { .min = 25000, .max = 350000 },
9c333719 170 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 171 .n = { .min = 2, .max = 16 },
5d536e28
DV
172 .m = { .min = 96, .max = 140 },
173 .m1 = { .min = 18, .max = 26 },
174 .m2 = { .min = 6, .max = 16 },
175 .p = { .min = 4, .max = 128 },
176 .p1 = { .min = 2, .max = 33 },
177 .p2 = { .dot_limit = 165000,
178 .p2_slow = 4, .p2_fast = 4 },
179};
180
e4b36699 181static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 182 .dot = { .min = 25000, .max = 350000 },
9c333719 183 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 184 .n = { .min = 2, .max = 16 },
0206e353
AJ
185 .m = { .min = 96, .max = 140 },
186 .m1 = { .min = 18, .max = 26 },
187 .m2 = { .min = 6, .max = 16 },
188 .p = { .min = 4, .max = 128 },
189 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
190 .p2 = { .dot_limit = 165000,
191 .p2_slow = 14, .p2_fast = 7 },
e4b36699 192};
273e27ca 193
e4b36699 194static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
195 .dot = { .min = 20000, .max = 400000 },
196 .vco = { .min = 1400000, .max = 2800000 },
197 .n = { .min = 1, .max = 6 },
198 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
199 .m1 = { .min = 8, .max = 18 },
200 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
201 .p = { .min = 5, .max = 80 },
202 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
203 .p2 = { .dot_limit = 200000,
204 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
205};
206
207static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
208 .dot = { .min = 20000, .max = 400000 },
209 .vco = { .min = 1400000, .max = 2800000 },
210 .n = { .min = 1, .max = 6 },
211 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
212 .m1 = { .min = 8, .max = 18 },
213 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
214 .p = { .min = 7, .max = 98 },
215 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
216 .p2 = { .dot_limit = 112000,
217 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
218};
219
273e27ca 220
e4b36699 221static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
222 .dot = { .min = 25000, .max = 270000 },
223 .vco = { .min = 1750000, .max = 3500000},
224 .n = { .min = 1, .max = 4 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 10, .max = 30 },
229 .p1 = { .min = 1, .max = 3},
230 .p2 = { .dot_limit = 270000,
231 .p2_slow = 10,
232 .p2_fast = 10
044c7c41 233 },
e4b36699
KP
234};
235
236static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
237 .dot = { .min = 22000, .max = 400000 },
238 .vco = { .min = 1750000, .max = 3500000},
239 .n = { .min = 1, .max = 4 },
240 .m = { .min = 104, .max = 138 },
241 .m1 = { .min = 16, .max = 23 },
242 .m2 = { .min = 5, .max = 11 },
243 .p = { .min = 5, .max = 80 },
244 .p1 = { .min = 1, .max = 8},
245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
247};
248
249static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
250 .dot = { .min = 20000, .max = 115000 },
251 .vco = { .min = 1750000, .max = 3500000 },
252 .n = { .min = 1, .max = 3 },
253 .m = { .min = 104, .max = 138 },
254 .m1 = { .min = 17, .max = 23 },
255 .m2 = { .min = 5, .max = 11 },
256 .p = { .min = 28, .max = 112 },
257 .p1 = { .min = 2, .max = 8 },
258 .p2 = { .dot_limit = 0,
259 .p2_slow = 14, .p2_fast = 14
044c7c41 260 },
e4b36699
KP
261};
262
263static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
264 .dot = { .min = 80000, .max = 224000 },
265 .vco = { .min = 1750000, .max = 3500000 },
266 .n = { .min = 1, .max = 3 },
267 .m = { .min = 104, .max = 138 },
268 .m1 = { .min = 17, .max = 23 },
269 .m2 = { .min = 5, .max = 11 },
270 .p = { .min = 14, .max = 42 },
271 .p1 = { .min = 2, .max = 6 },
272 .p2 = { .dot_limit = 0,
273 .p2_slow = 7, .p2_fast = 7
044c7c41 274 },
e4b36699
KP
275};
276
f2b115e6 277static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
278 .dot = { .min = 20000, .max = 400000},
279 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 280 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
281 .n = { .min = 3, .max = 6 },
282 .m = { .min = 2, .max = 256 },
273e27ca 283 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
284 .m1 = { .min = 0, .max = 0 },
285 .m2 = { .min = 0, .max = 254 },
286 .p = { .min = 5, .max = 80 },
287 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
288 .p2 = { .dot_limit = 200000,
289 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
290};
291
f2b115e6 292static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
293 .dot = { .min = 20000, .max = 400000 },
294 .vco = { .min = 1700000, .max = 3500000 },
295 .n = { .min = 3, .max = 6 },
296 .m = { .min = 2, .max = 256 },
297 .m1 = { .min = 0, .max = 0 },
298 .m2 = { .min = 0, .max = 254 },
299 .p = { .min = 7, .max = 112 },
300 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
301 .p2 = { .dot_limit = 112000,
302 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
303};
304
273e27ca
EA
305/* Ironlake / Sandybridge
306 *
307 * We calculate clock using (register_value + 2) for N/M1/M2, so here
308 * the range value for them is (actual_value - 2).
309 */
b91ad0ec 310static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
311 .dot = { .min = 25000, .max = 350000 },
312 .vco = { .min = 1760000, .max = 3510000 },
313 .n = { .min = 1, .max = 5 },
314 .m = { .min = 79, .max = 127 },
315 .m1 = { .min = 12, .max = 22 },
316 .m2 = { .min = 5, .max = 9 },
317 .p = { .min = 5, .max = 80 },
318 .p1 = { .min = 1, .max = 8 },
319 .p2 = { .dot_limit = 225000,
320 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
321};
322
b91ad0ec 323static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
324 .dot = { .min = 25000, .max = 350000 },
325 .vco = { .min = 1760000, .max = 3510000 },
326 .n = { .min = 1, .max = 3 },
327 .m = { .min = 79, .max = 118 },
328 .m1 = { .min = 12, .max = 22 },
329 .m2 = { .min = 5, .max = 9 },
330 .p = { .min = 28, .max = 112 },
331 .p1 = { .min = 2, .max = 8 },
332 .p2 = { .dot_limit = 225000,
333 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
334};
335
336static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
337 .dot = { .min = 25000, .max = 350000 },
338 .vco = { .min = 1760000, .max = 3510000 },
339 .n = { .min = 1, .max = 3 },
340 .m = { .min = 79, .max = 127 },
341 .m1 = { .min = 12, .max = 22 },
342 .m2 = { .min = 5, .max = 9 },
343 .p = { .min = 14, .max = 56 },
344 .p1 = { .min = 2, .max = 8 },
345 .p2 = { .dot_limit = 225000,
346 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
347};
348
273e27ca 349/* LVDS 100mhz refclk limits. */
b91ad0ec 350static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
351 .dot = { .min = 25000, .max = 350000 },
352 .vco = { .min = 1760000, .max = 3510000 },
353 .n = { .min = 1, .max = 2 },
354 .m = { .min = 79, .max = 126 },
355 .m1 = { .min = 12, .max = 22 },
356 .m2 = { .min = 5, .max = 9 },
357 .p = { .min = 28, .max = 112 },
0206e353 358 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
359 .p2 = { .dot_limit = 225000,
360 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
361};
362
363static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000 },
366 .n = { .min = 1, .max = 3 },
367 .m = { .min = 79, .max = 126 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 14, .max = 42 },
0206e353 371 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
372 .p2 = { .dot_limit = 225000,
373 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
374};
375
dc730512 376static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 384 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 385 .n = { .min = 1, .max = 7 },
a0c4da24
JB
386 .m1 = { .min = 2, .max = 3 },
387 .m2 = { .min = 11, .max = 156 },
b99ab663 388 .p1 = { .min = 2, .max = 3 },
5fdc9c49 389 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
390};
391
ef9348c8
CML
392static const intel_limit_t intel_limits_chv = {
393 /*
394 * These are the data rate limits (measured in fast clocks)
395 * since those are the strictest limits we have. The fast
396 * clock and actual rate limits are more relaxed, so checking
397 * them would make no difference.
398 */
399 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 400 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
401 .n = { .min = 1, .max = 1 },
402 .m1 = { .min = 2, .max = 2 },
403 .m2 = { .min = 24 << 22, .max = 175 << 22 },
404 .p1 = { .min = 2, .max = 4 },
405 .p2 = { .p2_slow = 1, .p2_fast = 14 },
406};
407
5ab7b0b7
ID
408static const intel_limit_t intel_limits_bxt = {
409 /* FIXME: find real dot limits */
410 .dot = { .min = 0, .max = INT_MAX },
411 .vco = { .min = 4800000, .max = 6480000 },
412 .n = { .min = 1, .max = 1 },
413 .m1 = { .min = 2, .max = 2 },
414 /* FIXME: find real m2 limits */
415 .m2 = { .min = 2 << 22, .max = 255 << 22 },
416 .p1 = { .min = 2, .max = 4 },
417 .p2 = { .p2_slow = 1, .p2_fast = 20 },
418};
419
6b4bf1c4
VS
420static void vlv_clock(int refclk, intel_clock_t *clock)
421{
422 clock->m = clock->m1 * clock->m2;
423 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
424 if (WARN_ON(clock->n == 0 || clock->p == 0))
425 return;
fb03ac01
VS
426 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
427 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
428}
429
e0638cdf
PZ
430/**
431 * Returns whether any output on the specified pipe is of the specified type
432 */
4093561b 433bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 434{
409ee761 435 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
436 struct intel_encoder *encoder;
437
409ee761 438 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
439 if (encoder->type == type)
440 return true;
441
442 return false;
443}
444
d0737e1d
ACO
445/**
446 * Returns whether any output on the specified pipe will have the specified
447 * type after a staged modeset is complete, i.e., the same as
448 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
449 * encoder->crtc.
450 */
a93e255f
ACO
451static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
452 int type)
d0737e1d 453{
a93e255f 454 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 455 struct drm_connector *connector;
a93e255f 456 struct drm_connector_state *connector_state;
d0737e1d 457 struct intel_encoder *encoder;
a93e255f
ACO
458 int i, num_connectors = 0;
459
da3ced29 460 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
461 if (connector_state->crtc != crtc_state->base.crtc)
462 continue;
463
464 num_connectors++;
d0737e1d 465
a93e255f
ACO
466 encoder = to_intel_encoder(connector_state->best_encoder);
467 if (encoder->type == type)
d0737e1d 468 return true;
a93e255f
ACO
469 }
470
471 WARN_ON(num_connectors == 0);
d0737e1d
ACO
472
473 return false;
474}
475
a93e255f
ACO
476static const intel_limit_t *
477intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 478{
a93e255f 479 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 480 const intel_limit_t *limit;
b91ad0ec 481
a93e255f 482 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 483 if (intel_is_dual_link_lvds(dev)) {
1b894b59 484 if (refclk == 100000)
b91ad0ec
ZW
485 limit = &intel_limits_ironlake_dual_lvds_100m;
486 else
487 limit = &intel_limits_ironlake_dual_lvds;
488 } else {
1b894b59 489 if (refclk == 100000)
b91ad0ec
ZW
490 limit = &intel_limits_ironlake_single_lvds_100m;
491 else
492 limit = &intel_limits_ironlake_single_lvds;
493 }
c6bb3538 494 } else
b91ad0ec 495 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
496
497 return limit;
498}
499
a93e255f
ACO
500static const intel_limit_t *
501intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 502{
a93e255f 503 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
504 const intel_limit_t *limit;
505
a93e255f 506 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 507 if (intel_is_dual_link_lvds(dev))
e4b36699 508 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 509 else
e4b36699 510 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
511 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
512 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 513 limit = &intel_limits_g4x_hdmi;
a93e255f 514 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 515 limit = &intel_limits_g4x_sdvo;
044c7c41 516 } else /* The option is for other outputs */
e4b36699 517 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
518
519 return limit;
520}
521
a93e255f
ACO
522static const intel_limit_t *
523intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 524{
a93e255f 525 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
526 const intel_limit_t *limit;
527
5ab7b0b7
ID
528 if (IS_BROXTON(dev))
529 limit = &intel_limits_bxt;
530 else if (HAS_PCH_SPLIT(dev))
a93e255f 531 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 532 else if (IS_G4X(dev)) {
a93e255f 533 limit = intel_g4x_limit(crtc_state);
f2b115e6 534 } else if (IS_PINEVIEW(dev)) {
a93e255f 535 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 536 limit = &intel_limits_pineview_lvds;
2177832f 537 else
f2b115e6 538 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
539 } else if (IS_CHERRYVIEW(dev)) {
540 limit = &intel_limits_chv;
a0c4da24 541 } else if (IS_VALLEYVIEW(dev)) {
dc730512 542 limit = &intel_limits_vlv;
a6c45cf0 543 } else if (!IS_GEN2(dev)) {
a93e255f 544 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
545 limit = &intel_limits_i9xx_lvds;
546 else
547 limit = &intel_limits_i9xx_sdvo;
79e53945 548 } else {
a93e255f 549 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 550 limit = &intel_limits_i8xx_lvds;
a93e255f 551 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 552 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
553 else
554 limit = &intel_limits_i8xx_dac;
79e53945
JB
555 }
556 return limit;
557}
558
f2b115e6
AJ
559/* m1 is reserved as 0 in Pineview, n is a ring counter */
560static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 561{
2177832f
SL
562 clock->m = clock->m2 + 2;
563 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
564 if (WARN_ON(clock->n == 0 || clock->p == 0))
565 return;
fb03ac01
VS
566 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
567 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
568}
569
7429e9d4
DV
570static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
571{
572 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
573}
574
ac58c3f0 575static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 576{
7429e9d4 577 clock->m = i9xx_dpll_compute_m(clock);
79e53945 578 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
579 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
580 return;
fb03ac01
VS
581 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
582 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
583}
584
ef9348c8
CML
585static void chv_clock(int refclk, intel_clock_t *clock)
586{
587 clock->m = clock->m1 * clock->m2;
588 clock->p = clock->p1 * clock->p2;
589 if (WARN_ON(clock->n == 0 || clock->p == 0))
590 return;
591 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
592 clock->n << 22);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
594}
595
7c04d1d9 596#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
597/**
598 * Returns whether the given set of divisors are valid for a given refclk with
599 * the given connectors.
600 */
601
1b894b59
CW
602static bool intel_PLL_is_valid(struct drm_device *dev,
603 const intel_limit_t *limit,
604 const intel_clock_t *clock)
79e53945 605{
f01b7962
VS
606 if (clock->n < limit->n.min || limit->n.max < clock->n)
607 INTELPllInvalid("n out of range\n");
79e53945 608 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 609 INTELPllInvalid("p1 out of range\n");
79e53945 610 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 611 INTELPllInvalid("m2 out of range\n");
79e53945 612 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 613 INTELPllInvalid("m1 out of range\n");
f01b7962 614
5ab7b0b7 615 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
616 if (clock->m1 <= clock->m2)
617 INTELPllInvalid("m1 <= m2\n");
618
5ab7b0b7 619 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
620 if (clock->p < limit->p.min || limit->p.max < clock->p)
621 INTELPllInvalid("p out of range\n");
622 if (clock->m < limit->m.min || limit->m.max < clock->m)
623 INTELPllInvalid("m out of range\n");
624 }
625
79e53945 626 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 627 INTELPllInvalid("vco out of range\n");
79e53945
JB
628 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
629 * connector, etc., rather than just a single range.
630 */
631 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 632 INTELPllInvalid("dot out of range\n");
79e53945
JB
633
634 return true;
635}
636
d4906093 637static bool
a93e255f
ACO
638i9xx_find_best_dpll(const intel_limit_t *limit,
639 struct intel_crtc_state *crtc_state,
cec2f356
SP
640 int target, int refclk, intel_clock_t *match_clock,
641 intel_clock_t *best_clock)
79e53945 642{
a93e255f 643 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 644 struct drm_device *dev = crtc->base.dev;
79e53945 645 intel_clock_t clock;
79e53945
JB
646 int err = target;
647
a93e255f 648 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 649 /*
a210b028
DV
650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
79e53945 653 */
1974cad0 654 if (intel_is_dual_link_lvds(dev))
79e53945
JB
655 clock.p2 = limit->p2.p2_fast;
656 else
657 clock.p2 = limit->p2.p2_slow;
658 } else {
659 if (target < limit->p2.dot_limit)
660 clock.p2 = limit->p2.p2_slow;
661 else
662 clock.p2 = limit->p2.p2_fast;
663 }
664
0206e353 665 memset(best_clock, 0, sizeof(*best_clock));
79e53945 666
42158660
ZY
667 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
668 clock.m1++) {
669 for (clock.m2 = limit->m2.min;
670 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 671 if (clock.m2 >= clock.m1)
42158660
ZY
672 break;
673 for (clock.n = limit->n.min;
674 clock.n <= limit->n.max; clock.n++) {
675 for (clock.p1 = limit->p1.min;
676 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
677 int this_err;
678
ac58c3f0
DV
679 i9xx_clock(refclk, &clock);
680 if (!intel_PLL_is_valid(dev, limit,
681 &clock))
682 continue;
683 if (match_clock &&
684 clock.p != match_clock->p)
685 continue;
686
687 this_err = abs(clock.dot - target);
688 if (this_err < err) {
689 *best_clock = clock;
690 err = this_err;
691 }
692 }
693 }
694 }
695 }
696
697 return (err != target);
698}
699
700static bool
a93e255f
ACO
701pnv_find_best_dpll(const intel_limit_t *limit,
702 struct intel_crtc_state *crtc_state,
ee9300bb
DV
703 int target, int refclk, intel_clock_t *match_clock,
704 intel_clock_t *best_clock)
79e53945 705{
a93e255f 706 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 707 struct drm_device *dev = crtc->base.dev;
79e53945 708 intel_clock_t clock;
79e53945
JB
709 int err = target;
710
a93e255f 711 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 712 /*
a210b028
DV
713 * For LVDS just rely on its current settings for dual-channel.
714 * We haven't figured out how to reliably set up different
715 * single/dual channel state, if we even can.
79e53945 716 */
1974cad0 717 if (intel_is_dual_link_lvds(dev))
79e53945
JB
718 clock.p2 = limit->p2.p2_fast;
719 else
720 clock.p2 = limit->p2.p2_slow;
721 } else {
722 if (target < limit->p2.dot_limit)
723 clock.p2 = limit->p2.p2_slow;
724 else
725 clock.p2 = limit->p2.p2_fast;
726 }
727
0206e353 728 memset(best_clock, 0, sizeof(*best_clock));
79e53945 729
42158660
ZY
730 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
731 clock.m1++) {
732 for (clock.m2 = limit->m2.min;
733 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
734 for (clock.n = limit->n.min;
735 clock.n <= limit->n.max; clock.n++) {
736 for (clock.p1 = limit->p1.min;
737 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
738 int this_err;
739
ac58c3f0 740 pineview_clock(refclk, &clock);
1b894b59
CW
741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
79e53945 743 continue;
cec2f356
SP
744 if (match_clock &&
745 clock.p != match_clock->p)
746 continue;
79e53945
JB
747
748 this_err = abs(clock.dot - target);
749 if (this_err < err) {
750 *best_clock = clock;
751 err = this_err;
752 }
753 }
754 }
755 }
756 }
757
758 return (err != target);
759}
760
d4906093 761static bool
a93e255f
ACO
762g4x_find_best_dpll(const intel_limit_t *limit,
763 struct intel_crtc_state *crtc_state,
ee9300bb
DV
764 int target, int refclk, intel_clock_t *match_clock,
765 intel_clock_t *best_clock)
d4906093 766{
a93e255f 767 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 768 struct drm_device *dev = crtc->base.dev;
d4906093
ML
769 intel_clock_t clock;
770 int max_n;
771 bool found;
6ba770dc
AJ
772 /* approximately equals target * 0.00585 */
773 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
774 found = false;
775
a93e255f 776 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 777 if (intel_is_dual_link_lvds(dev))
d4906093
ML
778 clock.p2 = limit->p2.p2_fast;
779 else
780 clock.p2 = limit->p2.p2_slow;
781 } else {
782 if (target < limit->p2.dot_limit)
783 clock.p2 = limit->p2.p2_slow;
784 else
785 clock.p2 = limit->p2.p2_fast;
786 }
787
788 memset(best_clock, 0, sizeof(*best_clock));
789 max_n = limit->n.max;
f77f13e2 790 /* based on hardware requirement, prefer smaller n to precision */
d4906093 791 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 792 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
793 for (clock.m1 = limit->m1.max;
794 clock.m1 >= limit->m1.min; clock.m1--) {
795 for (clock.m2 = limit->m2.max;
796 clock.m2 >= limit->m2.min; clock.m2--) {
797 for (clock.p1 = limit->p1.max;
798 clock.p1 >= limit->p1.min; clock.p1--) {
799 int this_err;
800
ac58c3f0 801 i9xx_clock(refclk, &clock);
1b894b59
CW
802 if (!intel_PLL_is_valid(dev, limit,
803 &clock))
d4906093 804 continue;
1b894b59
CW
805
806 this_err = abs(clock.dot - target);
d4906093
ML
807 if (this_err < err_most) {
808 *best_clock = clock;
809 err_most = this_err;
810 max_n = clock.n;
811 found = true;
812 }
813 }
814 }
815 }
816 }
2c07245f
ZW
817 return found;
818}
819
d5dd62bd
ID
820/*
821 * Check if the calculated PLL configuration is more optimal compared to the
822 * best configuration and error found so far. Return the calculated error.
823 */
824static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
825 const intel_clock_t *calculated_clock,
826 const intel_clock_t *best_clock,
827 unsigned int best_error_ppm,
828 unsigned int *error_ppm)
829{
9ca3ba01
ID
830 /*
831 * For CHV ignore the error and consider only the P value.
832 * Prefer a bigger P value based on HW requirements.
833 */
834 if (IS_CHERRYVIEW(dev)) {
835 *error_ppm = 0;
836
837 return calculated_clock->p > best_clock->p;
838 }
839
24be4e46
ID
840 if (WARN_ON_ONCE(!target_freq))
841 return false;
842
d5dd62bd
ID
843 *error_ppm = div_u64(1000000ULL *
844 abs(target_freq - calculated_clock->dot),
845 target_freq);
846 /*
847 * Prefer a better P value over a better (smaller) error if the error
848 * is small. Ensure this preference for future configurations too by
849 * setting the error to 0.
850 */
851 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
852 *error_ppm = 0;
853
854 return true;
855 }
856
857 return *error_ppm + 10 < best_error_ppm;
858}
859
a0c4da24 860static bool
a93e255f
ACO
861vlv_find_best_dpll(const intel_limit_t *limit,
862 struct intel_crtc_state *crtc_state,
ee9300bb
DV
863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
a0c4da24 865{
a93e255f 866 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 867 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 868 intel_clock_t clock;
69e4f900 869 unsigned int bestppm = 1000000;
27e639bf
VS
870 /* min update 19.2 MHz */
871 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 872 bool found = false;
a0c4da24 873
6b4bf1c4
VS
874 target *= 5; /* fast clock */
875
876 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
877
878 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 879 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 880 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 881 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 882 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 883 clock.p = clock.p1 * clock.p2;
a0c4da24 884 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 885 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 886 unsigned int ppm;
69e4f900 887
6b4bf1c4
VS
888 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
889 refclk * clock.m1);
890
891 vlv_clock(refclk, &clock);
43b0ac53 892
f01b7962
VS
893 if (!intel_PLL_is_valid(dev, limit,
894 &clock))
43b0ac53
VS
895 continue;
896
d5dd62bd
ID
897 if (!vlv_PLL_is_optimal(dev, target,
898 &clock,
899 best_clock,
900 bestppm, &ppm))
901 continue;
6b4bf1c4 902
d5dd62bd
ID
903 *best_clock = clock;
904 bestppm = ppm;
905 found = true;
a0c4da24
JB
906 }
907 }
908 }
909 }
a0c4da24 910
49e497ef 911 return found;
a0c4da24 912}
a4fc5ed6 913
ef9348c8 914static bool
a93e255f
ACO
915chv_find_best_dpll(const intel_limit_t *limit,
916 struct intel_crtc_state *crtc_state,
ef9348c8
CML
917 int target, int refclk, intel_clock_t *match_clock,
918 intel_clock_t *best_clock)
919{
a93e255f 920 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 921 struct drm_device *dev = crtc->base.dev;
9ca3ba01 922 unsigned int best_error_ppm;
ef9348c8
CML
923 intel_clock_t clock;
924 uint64_t m2;
925 int found = false;
926
927 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 928 best_error_ppm = 1000000;
ef9348c8
CML
929
930 /*
931 * Based on hardware doc, the n always set to 1, and m1 always
932 * set to 2. If requires to support 200Mhz refclk, we need to
933 * revisit this because n may not 1 anymore.
934 */
935 clock.n = 1, clock.m1 = 2;
936 target *= 5; /* fast clock */
937
938 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
939 for (clock.p2 = limit->p2.p2_fast;
940 clock.p2 >= limit->p2.p2_slow;
941 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 942 unsigned int error_ppm;
ef9348c8
CML
943
944 clock.p = clock.p1 * clock.p2;
945
946 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
947 clock.n) << 22, refclk * clock.m1);
948
949 if (m2 > INT_MAX/clock.m1)
950 continue;
951
952 clock.m2 = m2;
953
954 chv_clock(refclk, &clock);
955
956 if (!intel_PLL_is_valid(dev, limit, &clock))
957 continue;
958
9ca3ba01
ID
959 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
960 best_error_ppm, &error_ppm))
961 continue;
962
963 *best_clock = clock;
964 best_error_ppm = error_ppm;
965 found = true;
ef9348c8
CML
966 }
967 }
968
969 return found;
970}
971
5ab7b0b7
ID
972bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
973 intel_clock_t *best_clock)
974{
975 int refclk = i9xx_get_refclk(crtc_state, 0);
976
977 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
978 target_clock, refclk, NULL, best_clock);
979}
980
20ddf665
VS
981bool intel_crtc_active(struct drm_crtc *crtc)
982{
983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
984
985 /* Be paranoid as we can arrive here with only partial
986 * state retrieved from the hardware during setup.
987 *
241bfc38 988 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
989 * as Haswell has gained clock readout/fastboot support.
990 *
66e514c1 991 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 992 * properly reconstruct framebuffers.
c3d1f436
MR
993 *
994 * FIXME: The intel_crtc->active here should be switched to
995 * crtc->state->active once we have proper CRTC states wired up
996 * for atomic.
20ddf665 997 */
c3d1f436 998 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 999 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1000}
1001
a5c961d1
PZ
1002enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1003 enum pipe pipe)
1004{
1005 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1007
6e3c9717 1008 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1009}
1010
fbf49ea2
VS
1011static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1012{
1013 struct drm_i915_private *dev_priv = dev->dev_private;
1014 u32 reg = PIPEDSL(pipe);
1015 u32 line1, line2;
1016 u32 line_mask;
1017
1018 if (IS_GEN2(dev))
1019 line_mask = DSL_LINEMASK_GEN2;
1020 else
1021 line_mask = DSL_LINEMASK_GEN3;
1022
1023 line1 = I915_READ(reg) & line_mask;
1024 mdelay(5);
1025 line2 = I915_READ(reg) & line_mask;
1026
1027 return line1 == line2;
1028}
1029
ab7ad7f6
KP
1030/*
1031 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1032 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1033 *
1034 * After disabling a pipe, we can't wait for vblank in the usual way,
1035 * spinning on the vblank interrupt status bit, since we won't actually
1036 * see an interrupt when the pipe is disabled.
1037 *
ab7ad7f6
KP
1038 * On Gen4 and above:
1039 * wait for the pipe register state bit to turn off
1040 *
1041 * Otherwise:
1042 * wait for the display line value to settle (it usually
1043 * ends up stopping at the start of the next frame).
58e10eb9 1044 *
9d0498a2 1045 */
575f7ab7 1046static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1047{
575f7ab7 1048 struct drm_device *dev = crtc->base.dev;
9d0498a2 1049 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1050 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1051 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1052
1053 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1054 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1055
1056 /* Wait for the Pipe State to go off */
58e10eb9
CW
1057 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1058 100))
284637d9 1059 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1060 } else {
ab7ad7f6 1061 /* Wait for the display line to settle */
fbf49ea2 1062 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1063 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1064 }
79e53945
JB
1065}
1066
b0ea7d37
DL
1067/*
1068 * ibx_digital_port_connected - is the specified port connected?
1069 * @dev_priv: i915 private structure
1070 * @port: the port to test
1071 *
1072 * Returns true if @port is connected, false otherwise.
1073 */
1074bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1075 struct intel_digital_port *port)
1076{
1077 u32 bit;
1078
c36346e3 1079 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 1080 switch (port->port) {
c36346e3
DL
1081 case PORT_B:
1082 bit = SDE_PORTB_HOTPLUG;
1083 break;
1084 case PORT_C:
1085 bit = SDE_PORTC_HOTPLUG;
1086 break;
1087 case PORT_D:
1088 bit = SDE_PORTD_HOTPLUG;
1089 break;
1090 default:
1091 return true;
1092 }
1093 } else {
eba905b2 1094 switch (port->port) {
c36346e3
DL
1095 case PORT_B:
1096 bit = SDE_PORTB_HOTPLUG_CPT;
1097 break;
1098 case PORT_C:
1099 bit = SDE_PORTC_HOTPLUG_CPT;
1100 break;
1101 case PORT_D:
1102 bit = SDE_PORTD_HOTPLUG_CPT;
1103 break;
1104 default:
1105 return true;
1106 }
b0ea7d37
DL
1107 }
1108
1109 return I915_READ(SDEISR) & bit;
1110}
1111
b24e7179
JB
1112static const char *state_string(bool enabled)
1113{
1114 return enabled ? "on" : "off";
1115}
1116
1117/* Only for pre-ILK configs */
55607e8a
DV
1118void assert_pll(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
b24e7179
JB
1120{
1121 int reg;
1122 u32 val;
1123 bool cur_state;
1124
1125 reg = DPLL(pipe);
1126 val = I915_READ(reg);
1127 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1128 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1129 "PLL state assertion failure (expected %s, current %s)\n",
1130 state_string(state), state_string(cur_state));
1131}
b24e7179 1132
23538ef1
JN
1133/* XXX: the dsi pll is shared between MIPI DSI ports */
1134static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1135{
1136 u32 val;
1137 bool cur_state;
1138
1139 mutex_lock(&dev_priv->dpio_lock);
1140 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1141 mutex_unlock(&dev_priv->dpio_lock);
1142
1143 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1144 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1145 "DSI PLL state assertion failure (expected %s, current %s)\n",
1146 state_string(state), state_string(cur_state));
1147}
1148#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1149#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1150
55607e8a 1151struct intel_shared_dpll *
e2b78267
DV
1152intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1153{
1154 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1155
6e3c9717 1156 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1157 return NULL;
1158
6e3c9717 1159 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1160}
1161
040484af 1162/* For ILK+ */
55607e8a
DV
1163void assert_shared_dpll(struct drm_i915_private *dev_priv,
1164 struct intel_shared_dpll *pll,
1165 bool state)
040484af 1166{
040484af 1167 bool cur_state;
5358901f 1168 struct intel_dpll_hw_state hw_state;
040484af 1169
92b27b08 1170 if (WARN (!pll,
46edb027 1171 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1172 return;
ee7b9f93 1173
5358901f 1174 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1175 I915_STATE_WARN(cur_state != state,
5358901f
DV
1176 "%s assertion failure (expected %s, current %s)\n",
1177 pll->name, state_string(state), state_string(cur_state));
040484af 1178}
040484af
JB
1179
1180static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1181 enum pipe pipe, bool state)
1182{
1183 int reg;
1184 u32 val;
1185 bool cur_state;
ad80a810
PZ
1186 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1187 pipe);
040484af 1188
affa9354
PZ
1189 if (HAS_DDI(dev_priv->dev)) {
1190 /* DDI does not have a specific FDI_TX register */
ad80a810 1191 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1192 val = I915_READ(reg);
ad80a810 1193 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1194 } else {
1195 reg = FDI_TX_CTL(pipe);
1196 val = I915_READ(reg);
1197 cur_state = !!(val & FDI_TX_ENABLE);
1198 }
e2c719b7 1199 I915_STATE_WARN(cur_state != state,
040484af
JB
1200 "FDI TX state assertion failure (expected %s, current %s)\n",
1201 state_string(state), state_string(cur_state));
1202}
1203#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1204#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1205
1206static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1207 enum pipe pipe, bool state)
1208{
1209 int reg;
1210 u32 val;
1211 bool cur_state;
1212
d63fa0dc
PZ
1213 reg = FDI_RX_CTL(pipe);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1216 I915_STATE_WARN(cur_state != state,
040484af
JB
1217 "FDI RX state assertion failure (expected %s, current %s)\n",
1218 state_string(state), state_string(cur_state));
1219}
1220#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1221#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1222
1223static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1224 enum pipe pipe)
1225{
1226 int reg;
1227 u32 val;
1228
1229 /* ILK FDI PLL is always enabled */
3d13ef2e 1230 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1231 return;
1232
bf507ef7 1233 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1234 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1235 return;
1236
040484af
JB
1237 reg = FDI_TX_CTL(pipe);
1238 val = I915_READ(reg);
e2c719b7 1239 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1240}
1241
55607e8a
DV
1242void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, bool state)
040484af
JB
1244{
1245 int reg;
1246 u32 val;
55607e8a 1247 bool cur_state;
040484af
JB
1248
1249 reg = FDI_RX_CTL(pipe);
1250 val = I915_READ(reg);
55607e8a 1251 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1252 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1253 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1254 state_string(state), state_string(cur_state));
040484af
JB
1255}
1256
b680c37a
DV
1257void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1258 enum pipe pipe)
ea0760cf 1259{
bedd4dba
JN
1260 struct drm_device *dev = dev_priv->dev;
1261 int pp_reg;
ea0760cf
JB
1262 u32 val;
1263 enum pipe panel_pipe = PIPE_A;
0de3b485 1264 bool locked = true;
ea0760cf 1265
bedd4dba
JN
1266 if (WARN_ON(HAS_DDI(dev)))
1267 return;
1268
1269 if (HAS_PCH_SPLIT(dev)) {
1270 u32 port_sel;
1271
ea0760cf 1272 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1273 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1274
1275 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1276 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1277 panel_pipe = PIPE_B;
1278 /* XXX: else fix for eDP */
1279 } else if (IS_VALLEYVIEW(dev)) {
1280 /* presumably write lock depends on pipe, not port select */
1281 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1282 panel_pipe = pipe;
ea0760cf
JB
1283 } else {
1284 pp_reg = PP_CONTROL;
bedd4dba
JN
1285 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
ea0760cf
JB
1287 }
1288
1289 val = I915_READ(pp_reg);
1290 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1291 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1292 locked = false;
1293
e2c719b7 1294 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1295 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1296 pipe_name(pipe));
ea0760cf
JB
1297}
1298
93ce0ba6
JN
1299static void assert_cursor(struct drm_i915_private *dev_priv,
1300 enum pipe pipe, bool state)
1301{
1302 struct drm_device *dev = dev_priv->dev;
1303 bool cur_state;
1304
d9d82081 1305 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1306 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1307 else
5efb3e28 1308 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1309
e2c719b7 1310 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1311 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1312 pipe_name(pipe), state_string(state), state_string(cur_state));
1313}
1314#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1315#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1316
b840d907
JB
1317void assert_pipe(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, bool state)
b24e7179
JB
1319{
1320 int reg;
1321 u32 val;
63d7bbe9 1322 bool cur_state;
702e7a56
PZ
1323 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1324 pipe);
b24e7179 1325
b6b5d049
VS
1326 /* if we need the pipe quirk it must be always on */
1327 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1328 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1329 state = true;
1330
f458ebbc 1331 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1332 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1333 cur_state = false;
1334 } else {
1335 reg = PIPECONF(cpu_transcoder);
1336 val = I915_READ(reg);
1337 cur_state = !!(val & PIPECONF_ENABLE);
1338 }
1339
e2c719b7 1340 I915_STATE_WARN(cur_state != state,
63d7bbe9 1341 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1342 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1343}
1344
931872fc
CW
1345static void assert_plane(struct drm_i915_private *dev_priv,
1346 enum plane plane, bool state)
b24e7179
JB
1347{
1348 int reg;
1349 u32 val;
931872fc 1350 bool cur_state;
b24e7179
JB
1351
1352 reg = DSPCNTR(plane);
1353 val = I915_READ(reg);
931872fc 1354 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1355 I915_STATE_WARN(cur_state != state,
931872fc
CW
1356 "plane %c assertion failure (expected %s, current %s)\n",
1357 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1358}
1359
931872fc
CW
1360#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1361#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1362
b24e7179
JB
1363static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe)
1365{
653e1026 1366 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1367 int reg, i;
1368 u32 val;
1369 int cur_pipe;
1370
653e1026
VS
1371 /* Primary planes are fixed to pipes on gen4+ */
1372 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1373 reg = DSPCNTR(pipe);
1374 val = I915_READ(reg);
e2c719b7 1375 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1376 "plane %c assertion failure, should be disabled but not\n",
1377 plane_name(pipe));
19ec1358 1378 return;
28c05794 1379 }
19ec1358 1380
b24e7179 1381 /* Need to check both planes against the pipe */
055e393f 1382 for_each_pipe(dev_priv, i) {
b24e7179
JB
1383 reg = DSPCNTR(i);
1384 val = I915_READ(reg);
1385 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1386 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1387 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1388 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1389 plane_name(i), pipe_name(pipe));
b24e7179
JB
1390 }
1391}
1392
19332d7a
JB
1393static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe)
1395{
20674eef 1396 struct drm_device *dev = dev_priv->dev;
1fe47785 1397 int reg, sprite;
19332d7a
JB
1398 u32 val;
1399
7feb8b88 1400 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1401 for_each_sprite(dev_priv, pipe, sprite) {
7feb8b88 1402 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1403 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1404 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1405 sprite, pipe_name(pipe));
1406 }
1407 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1408 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 1409 reg = SPCNTR(pipe, sprite);
20674eef 1410 val = I915_READ(reg);
e2c719b7 1411 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1412 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1413 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1414 }
1415 } else if (INTEL_INFO(dev)->gen >= 7) {
1416 reg = SPRCTL(pipe);
19332d7a 1417 val = I915_READ(reg);
e2c719b7 1418 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1419 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1420 plane_name(pipe), pipe_name(pipe));
1421 } else if (INTEL_INFO(dev)->gen >= 5) {
1422 reg = DVSCNTR(pipe);
19332d7a 1423 val = I915_READ(reg);
e2c719b7 1424 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1425 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1426 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1427 }
1428}
1429
08c71e5e
VS
1430static void assert_vblank_disabled(struct drm_crtc *crtc)
1431{
e2c719b7 1432 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1433 drm_crtc_vblank_put(crtc);
1434}
1435
89eff4be 1436static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1437{
1438 u32 val;
1439 bool enabled;
1440
e2c719b7 1441 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1442
92f2584a
JB
1443 val = I915_READ(PCH_DREF_CONTROL);
1444 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1445 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1446 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1447}
1448
ab9412ba
DV
1449static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe)
92f2584a
JB
1451{
1452 int reg;
1453 u32 val;
1454 bool enabled;
1455
ab9412ba 1456 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1457 val = I915_READ(reg);
1458 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1459 I915_STATE_WARN(enabled,
9db4a9c7
JB
1460 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1461 pipe_name(pipe));
92f2584a
JB
1462}
1463
4e634389
KP
1464static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1466{
1467 if ((val & DP_PORT_EN) == 0)
1468 return false;
1469
1470 if (HAS_PCH_CPT(dev_priv->dev)) {
1471 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1472 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1473 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1474 return false;
44f37d1f
CML
1475 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1476 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1477 return false;
f0575e92
KP
1478 } else {
1479 if ((val & DP_PIPE_MASK) != (pipe << 30))
1480 return false;
1481 }
1482 return true;
1483}
1484
1519b995
KP
1485static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1486 enum pipe pipe, u32 val)
1487{
dc0fa718 1488 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1489 return false;
1490
1491 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1492 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1493 return false;
44f37d1f
CML
1494 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1495 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1496 return false;
1519b995 1497 } else {
dc0fa718 1498 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1499 return false;
1500 }
1501 return true;
1502}
1503
1504static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1505 enum pipe pipe, u32 val)
1506{
1507 if ((val & LVDS_PORT_EN) == 0)
1508 return false;
1509
1510 if (HAS_PCH_CPT(dev_priv->dev)) {
1511 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1512 return false;
1513 } else {
1514 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1515 return false;
1516 }
1517 return true;
1518}
1519
1520static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1521 enum pipe pipe, u32 val)
1522{
1523 if ((val & ADPA_DAC_ENABLE) == 0)
1524 return false;
1525 if (HAS_PCH_CPT(dev_priv->dev)) {
1526 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1527 return false;
1528 } else {
1529 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1530 return false;
1531 }
1532 return true;
1533}
1534
291906f1 1535static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1536 enum pipe pipe, int reg, u32 port_sel)
291906f1 1537{
47a05eca 1538 u32 val = I915_READ(reg);
e2c719b7 1539 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1540 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1541 reg, pipe_name(pipe));
de9a35ab 1542
e2c719b7 1543 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1544 && (val & DP_PIPEB_SELECT),
de9a35ab 1545 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1546}
1547
1548static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1549 enum pipe pipe, int reg)
1550{
47a05eca 1551 u32 val = I915_READ(reg);
e2c719b7 1552 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1553 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1554 reg, pipe_name(pipe));
de9a35ab 1555
e2c719b7 1556 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1557 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1558 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1559}
1560
1561static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1562 enum pipe pipe)
1563{
1564 int reg;
1565 u32 val;
291906f1 1566
f0575e92
KP
1567 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1568 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1569 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1570
1571 reg = PCH_ADPA;
1572 val = I915_READ(reg);
e2c719b7 1573 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1574 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1575 pipe_name(pipe));
291906f1
JB
1576
1577 reg = PCH_LVDS;
1578 val = I915_READ(reg);
e2c719b7 1579 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1580 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1581 pipe_name(pipe));
291906f1 1582
e2debe91
PZ
1583 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1584 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1585 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1586}
1587
40e9cf64
JB
1588static void intel_init_dpio(struct drm_device *dev)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
1591
1592 if (!IS_VALLEYVIEW(dev))
1593 return;
1594
a09caddd
CML
1595 /*
1596 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1597 * CHV x1 PHY (DP/HDMI D)
1598 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1599 */
1600 if (IS_CHERRYVIEW(dev)) {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1602 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1603 } else {
1604 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1605 }
5382f5f3
JB
1606}
1607
d288f65f 1608static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1609 const struct intel_crtc_state *pipe_config)
87442f73 1610{
426115cf
DV
1611 struct drm_device *dev = crtc->base.dev;
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 int reg = DPLL(crtc->pipe);
d288f65f 1614 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1615
426115cf 1616 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1617
1618 /* No really, not for ILK+ */
1619 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1620
1621 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1622 if (IS_MOBILE(dev_priv->dev))
426115cf 1623 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1624
426115cf
DV
1625 I915_WRITE(reg, dpll);
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1630 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1631
d288f65f 1632 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1633 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1634
1635 /* We do this three times for luck */
426115cf 1636 I915_WRITE(reg, dpll);
87442f73
DV
1637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
426115cf 1639 I915_WRITE(reg, dpll);
87442f73
DV
1640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
426115cf 1642 I915_WRITE(reg, dpll);
87442f73
DV
1643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
1645}
1646
d288f65f 1647static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1648 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1649{
1650 struct drm_device *dev = crtc->base.dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 int pipe = crtc->pipe;
1653 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1654 u32 tmp;
1655
1656 assert_pipe_disabled(dev_priv, crtc->pipe);
1657
1658 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1659
1660 mutex_lock(&dev_priv->dpio_lock);
1661
1662 /* Enable back the 10bit clock to display controller */
1663 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1664 tmp |= DPIO_DCLKP_EN;
1665 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1666
1667 /*
1668 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1669 */
1670 udelay(1);
1671
1672 /* Enable PLL */
d288f65f 1673 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1674
1675 /* Check PLL is locked */
a11b0703 1676 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1677 DRM_ERROR("PLL %d failed to lock\n", pipe);
1678
a11b0703 1679 /* not sure when this should be written */
d288f65f 1680 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703
VS
1681 POSTING_READ(DPLL_MD(pipe));
1682
9d556c99
CML
1683 mutex_unlock(&dev_priv->dpio_lock);
1684}
1685
1c4e0274
VS
1686static int intel_num_dvo_pipes(struct drm_device *dev)
1687{
1688 struct intel_crtc *crtc;
1689 int count = 0;
1690
1691 for_each_intel_crtc(dev, crtc)
1692 count += crtc->active &&
409ee761 1693 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1694
1695 return count;
1696}
1697
66e3d5c0 1698static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1699{
66e3d5c0
DV
1700 struct drm_device *dev = crtc->base.dev;
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 int reg = DPLL(crtc->pipe);
6e3c9717 1703 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1704
66e3d5c0 1705 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1706
63d7bbe9 1707 /* No really, not for ILK+ */
3d13ef2e 1708 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1709
1710 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1711 if (IS_MOBILE(dev) && !IS_I830(dev))
1712 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1713
1c4e0274
VS
1714 /* Enable DVO 2x clock on both PLLs if necessary */
1715 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1716 /*
1717 * It appears to be important that we don't enable this
1718 * for the current pipe before otherwise configuring the
1719 * PLL. No idea how this should be handled if multiple
1720 * DVO outputs are enabled simultaneosly.
1721 */
1722 dpll |= DPLL_DVO_2X_MODE;
1723 I915_WRITE(DPLL(!crtc->pipe),
1724 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1725 }
66e3d5c0
DV
1726
1727 /* Wait for the clocks to stabilize. */
1728 POSTING_READ(reg);
1729 udelay(150);
1730
1731 if (INTEL_INFO(dev)->gen >= 4) {
1732 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1733 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1734 } else {
1735 /* The pixel multiplier can only be updated once the
1736 * DPLL is enabled and the clocks are stable.
1737 *
1738 * So write it again.
1739 */
1740 I915_WRITE(reg, dpll);
1741 }
63d7bbe9
JB
1742
1743 /* We do this three times for luck */
66e3d5c0 1744 I915_WRITE(reg, dpll);
63d7bbe9
JB
1745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
66e3d5c0 1747 I915_WRITE(reg, dpll);
63d7bbe9
JB
1748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
66e3d5c0 1750 I915_WRITE(reg, dpll);
63d7bbe9
JB
1751 POSTING_READ(reg);
1752 udelay(150); /* wait for warmup */
1753}
1754
1755/**
50b44a44 1756 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1757 * @dev_priv: i915 private structure
1758 * @pipe: pipe PLL to disable
1759 *
1760 * Disable the PLL for @pipe, making sure the pipe is off first.
1761 *
1762 * Note! This is for pre-ILK only.
1763 */
1c4e0274 1764static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1765{
1c4e0274
VS
1766 struct drm_device *dev = crtc->base.dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 enum pipe pipe = crtc->pipe;
1769
1770 /* Disable DVO 2x clock on both PLLs if necessary */
1771 if (IS_I830(dev) &&
409ee761 1772 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1773 intel_num_dvo_pipes(dev) == 1) {
1774 I915_WRITE(DPLL(PIPE_B),
1775 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1776 I915_WRITE(DPLL(PIPE_A),
1777 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1778 }
1779
b6b5d049
VS
1780 /* Don't disable pipe or pipe PLLs if needed */
1781 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1782 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1783 return;
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
50b44a44
DV
1788 I915_WRITE(DPLL(pipe), 0);
1789 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1790}
1791
f6071166
JB
1792static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1793{
1794 u32 val = 0;
1795
1796 /* Make sure the pipe isn't still relying on us */
1797 assert_pipe_disabled(dev_priv, pipe);
1798
e5cbfbfb
ID
1799 /*
1800 * Leave integrated clock source and reference clock enabled for pipe B.
1801 * The latter is needed for VGA hotplug / manual detection.
1802 */
f6071166 1803 if (pipe == PIPE_B)
e5cbfbfb 1804 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1805 I915_WRITE(DPLL(pipe), val);
1806 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1807
1808}
1809
1810static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1811{
d752048d 1812 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1813 u32 val;
1814
a11b0703
VS
1815 /* Make sure the pipe isn't still relying on us */
1816 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1817
a11b0703 1818 /* Set PLL en = 0 */
d17ec4ce 1819 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1820 if (pipe != PIPE_A)
1821 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1822 I915_WRITE(DPLL(pipe), val);
1823 POSTING_READ(DPLL(pipe));
d752048d
VS
1824
1825 mutex_lock(&dev_priv->dpio_lock);
1826
1827 /* Disable 10bit clock to display controller */
1828 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1829 val &= ~DPIO_DCLKP_EN;
1830 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1831
61407f6d
VS
1832 /* disable left/right clock distribution */
1833 if (pipe != PIPE_B) {
1834 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1835 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1836 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1837 } else {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1839 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1841 }
1842
d752048d 1843 mutex_unlock(&dev_priv->dpio_lock);
f6071166
JB
1844}
1845
e4607fcf
CML
1846void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1847 struct intel_digital_port *dport)
89b667f8
JB
1848{
1849 u32 port_mask;
00fc31b7 1850 int dpll_reg;
89b667f8 1851
e4607fcf
CML
1852 switch (dport->port) {
1853 case PORT_B:
89b667f8 1854 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1855 dpll_reg = DPLL(0);
e4607fcf
CML
1856 break;
1857 case PORT_C:
89b667f8 1858 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7
CML
1859 dpll_reg = DPLL(0);
1860 break;
1861 case PORT_D:
1862 port_mask = DPLL_PORTD_READY_MASK;
1863 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1864 break;
1865 default:
1866 BUG();
1867 }
89b667f8 1868
00fc31b7 1869 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
89b667f8 1870 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
00fc31b7 1871 port_name(dport->port), I915_READ(dpll_reg));
89b667f8
JB
1872}
1873
b14b1055
DV
1874static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1875{
1876 struct drm_device *dev = crtc->base.dev;
1877 struct drm_i915_private *dev_priv = dev->dev_private;
1878 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1879
be19f0ff
CW
1880 if (WARN_ON(pll == NULL))
1881 return;
1882
3e369b76 1883 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1884 if (pll->active == 0) {
1885 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1886 WARN_ON(pll->on);
1887 assert_shared_dpll_disabled(dev_priv, pll);
1888
1889 pll->mode_set(dev_priv, pll);
1890 }
1891}
1892
92f2584a 1893/**
85b3894f 1894 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1895 * @dev_priv: i915 private structure
1896 * @pipe: pipe PLL to enable
1897 *
1898 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1899 * drives the transcoder clock.
1900 */
85b3894f 1901static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1902{
3d13ef2e
DL
1903 struct drm_device *dev = crtc->base.dev;
1904 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1905 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1906
87a875bb 1907 if (WARN_ON(pll == NULL))
48da64a8
CW
1908 return;
1909
3e369b76 1910 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1911 return;
ee7b9f93 1912
74dd6928 1913 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1914 pll->name, pll->active, pll->on,
e2b78267 1915 crtc->base.base.id);
92f2584a 1916
cdbd2316
DV
1917 if (pll->active++) {
1918 WARN_ON(!pll->on);
e9d6944e 1919 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1920 return;
1921 }
f4a091c7 1922 WARN_ON(pll->on);
ee7b9f93 1923
bd2bb1b9
PZ
1924 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1925
46edb027 1926 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1927 pll->enable(dev_priv, pll);
ee7b9f93 1928 pll->on = true;
92f2584a
JB
1929}
1930
f6daaec2 1931static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1932{
3d13ef2e
DL
1933 struct drm_device *dev = crtc->base.dev;
1934 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1935 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1936
92f2584a 1937 /* PCH only available on ILK+ */
3d13ef2e 1938 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1939 if (WARN_ON(pll == NULL))
ee7b9f93 1940 return;
92f2584a 1941
3e369b76 1942 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1943 return;
7a419866 1944
46edb027
DV
1945 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1946 pll->name, pll->active, pll->on,
e2b78267 1947 crtc->base.base.id);
7a419866 1948
48da64a8 1949 if (WARN_ON(pll->active == 0)) {
e9d6944e 1950 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1951 return;
1952 }
1953
e9d6944e 1954 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1955 WARN_ON(!pll->on);
cdbd2316 1956 if (--pll->active)
7a419866 1957 return;
ee7b9f93 1958
46edb027 1959 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1960 pll->disable(dev_priv, pll);
ee7b9f93 1961 pll->on = false;
bd2bb1b9
PZ
1962
1963 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1964}
1965
b8a4f404
PZ
1966static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1967 enum pipe pipe)
040484af 1968{
23670b32 1969 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1970 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1972 uint32_t reg, val, pipeconf_val;
040484af
JB
1973
1974 /* PCH only available on ILK+ */
55522f37 1975 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1976
1977 /* Make sure PCH DPLL is enabled */
e72f9fbf 1978 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1979 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1980
1981 /* FDI must be feeding us bits for PCH ports */
1982 assert_fdi_tx_enabled(dev_priv, pipe);
1983 assert_fdi_rx_enabled(dev_priv, pipe);
1984
23670b32
DV
1985 if (HAS_PCH_CPT(dev)) {
1986 /* Workaround: Set the timing override bit before enabling the
1987 * pch transcoder. */
1988 reg = TRANS_CHICKEN2(pipe);
1989 val = I915_READ(reg);
1990 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1991 I915_WRITE(reg, val);
59c859d6 1992 }
23670b32 1993
ab9412ba 1994 reg = PCH_TRANSCONF(pipe);
040484af 1995 val = I915_READ(reg);
5f7f726d 1996 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1997
1998 if (HAS_PCH_IBX(dev_priv->dev)) {
1999 /*
2000 * make the BPC in transcoder be consistent with
2001 * that in pipeconf reg.
2002 */
dfd07d72
DV
2003 val &= ~PIPECONF_BPC_MASK;
2004 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2005 }
5f7f726d
PZ
2006
2007 val &= ~TRANS_INTERLACE_MASK;
2008 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2009 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2010 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2011 val |= TRANS_LEGACY_INTERLACED_ILK;
2012 else
2013 val |= TRANS_INTERLACED;
5f7f726d
PZ
2014 else
2015 val |= TRANS_PROGRESSIVE;
2016
040484af
JB
2017 I915_WRITE(reg, val | TRANS_ENABLE);
2018 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2019 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2020}
2021
8fb033d7 2022static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2023 enum transcoder cpu_transcoder)
040484af 2024{
8fb033d7 2025 u32 val, pipeconf_val;
8fb033d7
PZ
2026
2027 /* PCH only available on ILK+ */
55522f37 2028 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2029
8fb033d7 2030 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2031 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2032 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2033
223a6fdf
PZ
2034 /* Workaround: set timing override bit. */
2035 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2036 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
2037 I915_WRITE(_TRANSA_CHICKEN2, val);
2038
25f3ef11 2039 val = TRANS_ENABLE;
937bb610 2040 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2041
9a76b1c6
PZ
2042 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2043 PIPECONF_INTERLACED_ILK)
a35f2679 2044 val |= TRANS_INTERLACED;
8fb033d7
PZ
2045 else
2046 val |= TRANS_PROGRESSIVE;
2047
ab9412ba
DV
2048 I915_WRITE(LPT_TRANSCONF, val);
2049 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2050 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2051}
2052
b8a4f404
PZ
2053static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2054 enum pipe pipe)
040484af 2055{
23670b32
DV
2056 struct drm_device *dev = dev_priv->dev;
2057 uint32_t reg, val;
040484af
JB
2058
2059 /* FDI relies on the transcoder */
2060 assert_fdi_tx_disabled(dev_priv, pipe);
2061 assert_fdi_rx_disabled(dev_priv, pipe);
2062
291906f1
JB
2063 /* Ports must be off as well */
2064 assert_pch_ports_disabled(dev_priv, pipe);
2065
ab9412ba 2066 reg = PCH_TRANSCONF(pipe);
040484af
JB
2067 val = I915_READ(reg);
2068 val &= ~TRANS_ENABLE;
2069 I915_WRITE(reg, val);
2070 /* wait for PCH transcoder off, transcoder state */
2071 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2072 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2073
2074 if (!HAS_PCH_IBX(dev)) {
2075 /* Workaround: Clear the timing override chicken bit again. */
2076 reg = TRANS_CHICKEN2(pipe);
2077 val = I915_READ(reg);
2078 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2079 I915_WRITE(reg, val);
2080 }
040484af
JB
2081}
2082
ab4d966c 2083static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2084{
8fb033d7
PZ
2085 u32 val;
2086
ab9412ba 2087 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2088 val &= ~TRANS_ENABLE;
ab9412ba 2089 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2090 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2091 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2092 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2093
2094 /* Workaround: clear timing override bit. */
2095 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2096 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 2097 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
2098}
2099
b24e7179 2100/**
309cfea8 2101 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2102 * @crtc: crtc responsible for the pipe
b24e7179 2103 *
0372264a 2104 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2105 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2106 */
e1fdc473 2107static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2108{
0372264a
PZ
2109 struct drm_device *dev = crtc->base.dev;
2110 struct drm_i915_private *dev_priv = dev->dev_private;
2111 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2112 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2113 pipe);
1a240d4d 2114 enum pipe pch_transcoder;
b24e7179
JB
2115 int reg;
2116 u32 val;
2117
58c6eaa2 2118 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2119 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2120 assert_sprites_disabled(dev_priv, pipe);
2121
681e5811 2122 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2123 pch_transcoder = TRANSCODER_A;
2124 else
2125 pch_transcoder = pipe;
2126
b24e7179
JB
2127 /*
2128 * A pipe without a PLL won't actually be able to drive bits from
2129 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2130 * need the check.
2131 */
50360403 2132 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2133 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2134 assert_dsi_pll_enabled(dev_priv);
2135 else
2136 assert_pll_enabled(dev_priv, pipe);
040484af 2137 else {
6e3c9717 2138 if (crtc->config->has_pch_encoder) {
040484af 2139 /* if driving the PCH, we need FDI enabled */
cc391bbb 2140 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2141 assert_fdi_tx_pll_enabled(dev_priv,
2142 (enum pipe) cpu_transcoder);
040484af
JB
2143 }
2144 /* FIXME: assert CPU port conditions for SNB+ */
2145 }
b24e7179 2146
702e7a56 2147 reg = PIPECONF(cpu_transcoder);
b24e7179 2148 val = I915_READ(reg);
7ad25d48 2149 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2150 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2151 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2152 return;
7ad25d48 2153 }
00d70b15
CW
2154
2155 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2156 POSTING_READ(reg);
b24e7179
JB
2157}
2158
2159/**
309cfea8 2160 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2161 * @crtc: crtc whose pipes is to be disabled
b24e7179 2162 *
575f7ab7
VS
2163 * Disable the pipe of @crtc, making sure that various hardware
2164 * specific requirements are met, if applicable, e.g. plane
2165 * disabled, panel fitter off, etc.
b24e7179
JB
2166 *
2167 * Will wait until the pipe has shut down before returning.
2168 */
575f7ab7 2169static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2170{
575f7ab7 2171 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2172 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2173 enum pipe pipe = crtc->pipe;
b24e7179
JB
2174 int reg;
2175 u32 val;
2176
2177 /*
2178 * Make sure planes won't keep trying to pump pixels to us,
2179 * or we might hang the display.
2180 */
2181 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2182 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2183 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2184
702e7a56 2185 reg = PIPECONF(cpu_transcoder);
b24e7179 2186 val = I915_READ(reg);
00d70b15
CW
2187 if ((val & PIPECONF_ENABLE) == 0)
2188 return;
2189
67adc644
VS
2190 /*
2191 * Double wide has implications for planes
2192 * so best keep it disabled when not needed.
2193 */
6e3c9717 2194 if (crtc->config->double_wide)
67adc644
VS
2195 val &= ~PIPECONF_DOUBLE_WIDE;
2196
2197 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2198 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2199 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2200 val &= ~PIPECONF_ENABLE;
2201
2202 I915_WRITE(reg, val);
2203 if ((val & PIPECONF_ENABLE) == 0)
2204 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2205}
2206
d74362c9
KP
2207/*
2208 * Plane regs are double buffered, going from enabled->disabled needs a
2209 * trigger in order to latch. The display address reg provides this.
2210 */
1dba99f4
VS
2211void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2212 enum plane plane)
d74362c9 2213{
3d13ef2e
DL
2214 struct drm_device *dev = dev_priv->dev;
2215 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
2216
2217 I915_WRITE(reg, I915_READ(reg));
2218 POSTING_READ(reg);
d74362c9
KP
2219}
2220
b24e7179 2221/**
262ca2b0 2222 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2223 * @plane: plane to be enabled
2224 * @crtc: crtc for the plane
b24e7179 2225 *
fdd508a6 2226 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2227 */
fdd508a6
VS
2228static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2229 struct drm_crtc *crtc)
b24e7179 2230{
fdd508a6
VS
2231 struct drm_device *dev = plane->dev;
2232 struct drm_i915_private *dev_priv = dev->dev_private;
2233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2234
2235 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2236 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b70709a6 2237 to_intel_plane_state(plane->state)->visible = true;
939c2fe8 2238
fdd508a6
VS
2239 dev_priv->display.update_primary_plane(crtc, plane->fb,
2240 crtc->x, crtc->y);
b24e7179
JB
2241}
2242
693db184
CW
2243static bool need_vtd_wa(struct drm_device *dev)
2244{
2245#ifdef CONFIG_INTEL_IOMMU
2246 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2247 return true;
2248#endif
2249 return false;
2250}
2251
50470bb0 2252unsigned int
6761dd31
TU
2253intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2254 uint64_t fb_format_modifier)
a57ce0b2 2255{
6761dd31
TU
2256 unsigned int tile_height;
2257 uint32_t pixel_bytes;
a57ce0b2 2258
b5d0e9bf
DL
2259 switch (fb_format_modifier) {
2260 case DRM_FORMAT_MOD_NONE:
2261 tile_height = 1;
2262 break;
2263 case I915_FORMAT_MOD_X_TILED:
2264 tile_height = IS_GEN2(dev) ? 16 : 8;
2265 break;
2266 case I915_FORMAT_MOD_Y_TILED:
2267 tile_height = 32;
2268 break;
2269 case I915_FORMAT_MOD_Yf_TILED:
6761dd31
TU
2270 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2271 switch (pixel_bytes) {
b5d0e9bf 2272 default:
6761dd31 2273 case 1:
b5d0e9bf
DL
2274 tile_height = 64;
2275 break;
6761dd31
TU
2276 case 2:
2277 case 4:
b5d0e9bf
DL
2278 tile_height = 32;
2279 break;
6761dd31 2280 case 8:
b5d0e9bf
DL
2281 tile_height = 16;
2282 break;
6761dd31 2283 case 16:
b5d0e9bf
DL
2284 WARN_ONCE(1,
2285 "128-bit pixels are not supported for display!");
2286 tile_height = 16;
2287 break;
2288 }
2289 break;
2290 default:
2291 MISSING_CASE(fb_format_modifier);
2292 tile_height = 1;
2293 break;
2294 }
091df6cb 2295
6761dd31
TU
2296 return tile_height;
2297}
2298
2299unsigned int
2300intel_fb_align_height(struct drm_device *dev, unsigned int height,
2301 uint32_t pixel_format, uint64_t fb_format_modifier)
2302{
2303 return ALIGN(height, intel_tile_height(dev, pixel_format,
2304 fb_format_modifier));
a57ce0b2
JB
2305}
2306
f64b98cd
TU
2307static int
2308intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2309 const struct drm_plane_state *plane_state)
2310{
50470bb0 2311 struct intel_rotation_info *info = &view->rotation_info;
50470bb0 2312
f64b98cd
TU
2313 *view = i915_ggtt_view_normal;
2314
50470bb0
TU
2315 if (!plane_state)
2316 return 0;
2317
121920fa 2318 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2319 return 0;
2320
9abc4648 2321 *view = i915_ggtt_view_rotated;
50470bb0
TU
2322
2323 info->height = fb->height;
2324 info->pixel_format = fb->pixel_format;
2325 info->pitch = fb->pitches[0];
2326 info->fb_modifier = fb->modifier[0];
2327
f64b98cd
TU
2328 return 0;
2329}
2330
127bd2ac 2331int
850c4cdc
TU
2332intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2333 struct drm_framebuffer *fb,
82bc3b2d 2334 const struct drm_plane_state *plane_state,
a4872ba6 2335 struct intel_engine_cs *pipelined)
6b95a207 2336{
850c4cdc 2337 struct drm_device *dev = fb->dev;
ce453d81 2338 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2339 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2340 struct i915_ggtt_view view;
6b95a207
KH
2341 u32 alignment;
2342 int ret;
2343
ebcdd39e
MR
2344 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2345
7b911adc
TU
2346 switch (fb->modifier[0]) {
2347 case DRM_FORMAT_MOD_NONE:
1fada4cc
DL
2348 if (INTEL_INFO(dev)->gen >= 9)
2349 alignment = 256 * 1024;
2350 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2351 alignment = 128 * 1024;
a6c45cf0 2352 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2353 alignment = 4 * 1024;
2354 else
2355 alignment = 64 * 1024;
6b95a207 2356 break;
7b911adc 2357 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2358 if (INTEL_INFO(dev)->gen >= 9)
2359 alignment = 256 * 1024;
2360 else {
2361 /* pin() will align the object as required by fence */
2362 alignment = 0;
2363 }
6b95a207 2364 break;
7b911adc 2365 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2366 case I915_FORMAT_MOD_Yf_TILED:
2367 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2368 "Y tiling bo slipped through, driver bug!\n"))
2369 return -EINVAL;
2370 alignment = 1 * 1024 * 1024;
2371 break;
6b95a207 2372 default:
7b911adc
TU
2373 MISSING_CASE(fb->modifier[0]);
2374 return -EINVAL;
6b95a207
KH
2375 }
2376
f64b98cd
TU
2377 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2378 if (ret)
2379 return ret;
2380
693db184
CW
2381 /* Note that the w/a also requires 64 PTE of padding following the
2382 * bo. We currently fill all unused PTE with the shadow page and so
2383 * we should always have valid PTE following the scanout preventing
2384 * the VT-d warning.
2385 */
2386 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2387 alignment = 256 * 1024;
2388
d6dd6843
PZ
2389 /*
2390 * Global gtt pte registers are special registers which actually forward
2391 * writes to a chunk of system memory. Which means that there is no risk
2392 * that the register values disappear as soon as we call
2393 * intel_runtime_pm_put(), so it is correct to wrap only the
2394 * pin/unpin/fence and not more.
2395 */
2396 intel_runtime_pm_get(dev_priv);
2397
ce453d81 2398 dev_priv->mm.interruptible = false;
e6617330 2399 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
f64b98cd 2400 &view);
48b956c5 2401 if (ret)
ce453d81 2402 goto err_interruptible;
6b95a207
KH
2403
2404 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2405 * fence, whereas 965+ only requires a fence if using
2406 * framebuffer compression. For simplicity, we always install
2407 * a fence as the cost is not that onerous.
2408 */
06d98131 2409 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2410 if (ret)
2411 goto err_unpin;
1690e1eb 2412
9a5a53b3 2413 i915_gem_object_pin_fence(obj);
6b95a207 2414
ce453d81 2415 dev_priv->mm.interruptible = true;
d6dd6843 2416 intel_runtime_pm_put(dev_priv);
6b95a207 2417 return 0;
48b956c5
CW
2418
2419err_unpin:
f64b98cd 2420 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2421err_interruptible:
2422 dev_priv->mm.interruptible = true;
d6dd6843 2423 intel_runtime_pm_put(dev_priv);
48b956c5 2424 return ret;
6b95a207
KH
2425}
2426
82bc3b2d
TU
2427static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2428 const struct drm_plane_state *plane_state)
1690e1eb 2429{
82bc3b2d 2430 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2431 struct i915_ggtt_view view;
2432 int ret;
82bc3b2d 2433
ebcdd39e
MR
2434 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2435
f64b98cd
TU
2436 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2437 WARN_ONCE(ret, "Couldn't get view from plane state!");
2438
1690e1eb 2439 i915_gem_object_unpin_fence(obj);
f64b98cd 2440 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2441}
2442
c2c75131
DV
2443/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2444 * is assumed to be a power-of-two. */
bc752862
CW
2445unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2446 unsigned int tiling_mode,
2447 unsigned int cpp,
2448 unsigned int pitch)
c2c75131 2449{
bc752862
CW
2450 if (tiling_mode != I915_TILING_NONE) {
2451 unsigned int tile_rows, tiles;
c2c75131 2452
bc752862
CW
2453 tile_rows = *y / 8;
2454 *y %= 8;
c2c75131 2455
bc752862
CW
2456 tiles = *x / (512/cpp);
2457 *x %= 512/cpp;
2458
2459 return tile_rows * pitch * 8 + tiles * 4096;
2460 } else {
2461 unsigned int offset;
2462
2463 offset = *y * pitch + *x * cpp;
2464 *y = 0;
2465 *x = (offset & 4095) / cpp;
2466 return offset & -4096;
2467 }
c2c75131
DV
2468}
2469
b35d63fa 2470static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2471{
2472 switch (format) {
2473 case DISPPLANE_8BPP:
2474 return DRM_FORMAT_C8;
2475 case DISPPLANE_BGRX555:
2476 return DRM_FORMAT_XRGB1555;
2477 case DISPPLANE_BGRX565:
2478 return DRM_FORMAT_RGB565;
2479 default:
2480 case DISPPLANE_BGRX888:
2481 return DRM_FORMAT_XRGB8888;
2482 case DISPPLANE_RGBX888:
2483 return DRM_FORMAT_XBGR8888;
2484 case DISPPLANE_BGRX101010:
2485 return DRM_FORMAT_XRGB2101010;
2486 case DISPPLANE_RGBX101010:
2487 return DRM_FORMAT_XBGR2101010;
2488 }
2489}
2490
bc8d7dff
DL
2491static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2492{
2493 switch (format) {
2494 case PLANE_CTL_FORMAT_RGB_565:
2495 return DRM_FORMAT_RGB565;
2496 default:
2497 case PLANE_CTL_FORMAT_XRGB_8888:
2498 if (rgb_order) {
2499 if (alpha)
2500 return DRM_FORMAT_ABGR8888;
2501 else
2502 return DRM_FORMAT_XBGR8888;
2503 } else {
2504 if (alpha)
2505 return DRM_FORMAT_ARGB8888;
2506 else
2507 return DRM_FORMAT_XRGB8888;
2508 }
2509 case PLANE_CTL_FORMAT_XRGB_2101010:
2510 if (rgb_order)
2511 return DRM_FORMAT_XBGR2101010;
2512 else
2513 return DRM_FORMAT_XRGB2101010;
2514 }
2515}
2516
5724dbd1 2517static bool
f6936e29
DV
2518intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2519 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2520{
2521 struct drm_device *dev = crtc->base.dev;
2522 struct drm_i915_gem_object *obj = NULL;
2523 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2524 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2525 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2526 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2527 PAGE_SIZE);
2528
2529 size_aligned -= base_aligned;
46f297fb 2530
ff2652ea
CW
2531 if (plane_config->size == 0)
2532 return false;
2533
f37b5c2b
DV
2534 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2535 base_aligned,
2536 base_aligned,
2537 size_aligned);
46f297fb 2538 if (!obj)
484b41dd 2539 return false;
46f297fb 2540
49af449b
DL
2541 obj->tiling_mode = plane_config->tiling;
2542 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2543 obj->stride = fb->pitches[0];
46f297fb 2544
6bf129df
DL
2545 mode_cmd.pixel_format = fb->pixel_format;
2546 mode_cmd.width = fb->width;
2547 mode_cmd.height = fb->height;
2548 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2549 mode_cmd.modifier[0] = fb->modifier[0];
2550 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2551
2552 mutex_lock(&dev->struct_mutex);
6bf129df 2553 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2554 &mode_cmd, obj)) {
46f297fb
JB
2555 DRM_DEBUG_KMS("intel fb init failed\n");
2556 goto out_unref_obj;
2557 }
46f297fb 2558 mutex_unlock(&dev->struct_mutex);
484b41dd 2559
f6936e29 2560 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2561 return true;
46f297fb
JB
2562
2563out_unref_obj:
2564 drm_gem_object_unreference(&obj->base);
2565 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2566 return false;
2567}
2568
afd65eb4
MR
2569/* Update plane->state->fb to match plane->fb after driver-internal updates */
2570static void
2571update_state_fb(struct drm_plane *plane)
2572{
2573 if (plane->fb == plane->state->fb)
2574 return;
2575
2576 if (plane->state->fb)
2577 drm_framebuffer_unreference(plane->state->fb);
2578 plane->state->fb = plane->fb;
2579 if (plane->state->fb)
2580 drm_framebuffer_reference(plane->state->fb);
2581}
2582
5724dbd1 2583static void
f6936e29
DV
2584intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2585 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2586{
2587 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2588 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2589 struct drm_crtc *c;
2590 struct intel_crtc *i;
2ff8fde1 2591 struct drm_i915_gem_object *obj;
88595ac9
DV
2592 struct drm_plane *primary = intel_crtc->base.primary;
2593 struct drm_framebuffer *fb;
484b41dd 2594
2d14030b 2595 if (!plane_config->fb)
484b41dd
JB
2596 return;
2597
f6936e29 2598 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2599 fb = &plane_config->fb->base;
2600 goto valid_fb;
f55548b5 2601 }
484b41dd 2602
2d14030b 2603 kfree(plane_config->fb);
484b41dd
JB
2604
2605 /*
2606 * Failed to alloc the obj, check to see if we should share
2607 * an fb with another CRTC instead
2608 */
70e1e0ec 2609 for_each_crtc(dev, c) {
484b41dd
JB
2610 i = to_intel_crtc(c);
2611
2612 if (c == &intel_crtc->base)
2613 continue;
2614
2ff8fde1
MR
2615 if (!i->active)
2616 continue;
2617
88595ac9
DV
2618 fb = c->primary->fb;
2619 if (!fb)
484b41dd
JB
2620 continue;
2621
88595ac9 2622 obj = intel_fb_obj(fb);
2ff8fde1 2623 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2624 drm_framebuffer_reference(fb);
2625 goto valid_fb;
484b41dd
JB
2626 }
2627 }
88595ac9
DV
2628
2629 return;
2630
2631valid_fb:
2632 obj = intel_fb_obj(fb);
2633 if (obj->tiling_mode != I915_TILING_NONE)
2634 dev_priv->preserve_bios_swizzle = true;
2635
2636 primary->fb = fb;
2637 primary->state->crtc = &intel_crtc->base;
2638 primary->crtc = &intel_crtc->base;
2639 update_state_fb(primary);
2640 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
46f297fb
JB
2641}
2642
29b9bde6
DV
2643static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2644 struct drm_framebuffer *fb,
2645 int x, int y)
81255565
JB
2646{
2647 struct drm_device *dev = crtc->dev;
2648 struct drm_i915_private *dev_priv = dev->dev_private;
2649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2650 struct drm_plane *primary = crtc->primary;
2651 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2652 struct drm_i915_gem_object *obj;
81255565 2653 int plane = intel_crtc->plane;
e506a0c6 2654 unsigned long linear_offset;
81255565 2655 u32 dspcntr;
f45651ba 2656 u32 reg = DSPCNTR(plane);
48404c1e 2657 int pixel_size;
f45651ba 2658
b70709a6 2659 if (!visible || !fb) {
fdd508a6
VS
2660 I915_WRITE(reg, 0);
2661 if (INTEL_INFO(dev)->gen >= 4)
2662 I915_WRITE(DSPSURF(plane), 0);
2663 else
2664 I915_WRITE(DSPADDR(plane), 0);
2665 POSTING_READ(reg);
2666 return;
2667 }
2668
c9ba6fad
VS
2669 obj = intel_fb_obj(fb);
2670 if (WARN_ON(obj == NULL))
2671 return;
2672
2673 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2674
f45651ba
VS
2675 dspcntr = DISPPLANE_GAMMA_ENABLE;
2676
fdd508a6 2677 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2678
2679 if (INTEL_INFO(dev)->gen < 4) {
2680 if (intel_crtc->pipe == PIPE_B)
2681 dspcntr |= DISPPLANE_SEL_PIPE_B;
2682
2683 /* pipesrc and dspsize control the size that is scaled from,
2684 * which should always be the user's requested size.
2685 */
2686 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2687 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2688 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2689 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2690 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2691 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2692 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2693 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2694 I915_WRITE(PRIMPOS(plane), 0);
2695 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2696 }
81255565 2697
57779d06
VS
2698 switch (fb->pixel_format) {
2699 case DRM_FORMAT_C8:
81255565
JB
2700 dspcntr |= DISPPLANE_8BPP;
2701 break;
57779d06
VS
2702 case DRM_FORMAT_XRGB1555:
2703 case DRM_FORMAT_ARGB1555:
2704 dspcntr |= DISPPLANE_BGRX555;
81255565 2705 break;
57779d06
VS
2706 case DRM_FORMAT_RGB565:
2707 dspcntr |= DISPPLANE_BGRX565;
2708 break;
2709 case DRM_FORMAT_XRGB8888:
2710 case DRM_FORMAT_ARGB8888:
2711 dspcntr |= DISPPLANE_BGRX888;
2712 break;
2713 case DRM_FORMAT_XBGR8888:
2714 case DRM_FORMAT_ABGR8888:
2715 dspcntr |= DISPPLANE_RGBX888;
2716 break;
2717 case DRM_FORMAT_XRGB2101010:
2718 case DRM_FORMAT_ARGB2101010:
2719 dspcntr |= DISPPLANE_BGRX101010;
2720 break;
2721 case DRM_FORMAT_XBGR2101010:
2722 case DRM_FORMAT_ABGR2101010:
2723 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2724 break;
2725 default:
baba133a 2726 BUG();
81255565 2727 }
57779d06 2728
f45651ba
VS
2729 if (INTEL_INFO(dev)->gen >= 4 &&
2730 obj->tiling_mode != I915_TILING_NONE)
2731 dspcntr |= DISPPLANE_TILED;
81255565 2732
de1aa629
VS
2733 if (IS_G4X(dev))
2734 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2735
b9897127 2736 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2737
c2c75131
DV
2738 if (INTEL_INFO(dev)->gen >= 4) {
2739 intel_crtc->dspaddr_offset =
bc752862 2740 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2741 pixel_size,
bc752862 2742 fb->pitches[0]);
c2c75131
DV
2743 linear_offset -= intel_crtc->dspaddr_offset;
2744 } else {
e506a0c6 2745 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2746 }
e506a0c6 2747
8e7d688b 2748 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2749 dspcntr |= DISPPLANE_ROTATE_180;
2750
6e3c9717
ACO
2751 x += (intel_crtc->config->pipe_src_w - 1);
2752 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2753
2754 /* Finding the last pixel of the last line of the display
2755 data and adding to linear_offset*/
2756 linear_offset +=
6e3c9717
ACO
2757 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2758 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2759 }
2760
2761 I915_WRITE(reg, dspcntr);
2762
01f2c773 2763 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2764 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2765 I915_WRITE(DSPSURF(plane),
2766 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2767 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2768 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2769 } else
f343c5f6 2770 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2771 POSTING_READ(reg);
17638cd6
JB
2772}
2773
29b9bde6
DV
2774static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2775 struct drm_framebuffer *fb,
2776 int x, int y)
17638cd6
JB
2777{
2778 struct drm_device *dev = crtc->dev;
2779 struct drm_i915_private *dev_priv = dev->dev_private;
2780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2781 struct drm_plane *primary = crtc->primary;
2782 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2783 struct drm_i915_gem_object *obj;
17638cd6 2784 int plane = intel_crtc->plane;
e506a0c6 2785 unsigned long linear_offset;
17638cd6 2786 u32 dspcntr;
f45651ba 2787 u32 reg = DSPCNTR(plane);
48404c1e 2788 int pixel_size;
f45651ba 2789
b70709a6 2790 if (!visible || !fb) {
fdd508a6
VS
2791 I915_WRITE(reg, 0);
2792 I915_WRITE(DSPSURF(plane), 0);
2793 POSTING_READ(reg);
2794 return;
2795 }
2796
c9ba6fad
VS
2797 obj = intel_fb_obj(fb);
2798 if (WARN_ON(obj == NULL))
2799 return;
2800
2801 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2802
f45651ba
VS
2803 dspcntr = DISPPLANE_GAMMA_ENABLE;
2804
fdd508a6 2805 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2806
2807 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2808 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2809
57779d06
VS
2810 switch (fb->pixel_format) {
2811 case DRM_FORMAT_C8:
17638cd6
JB
2812 dspcntr |= DISPPLANE_8BPP;
2813 break;
57779d06
VS
2814 case DRM_FORMAT_RGB565:
2815 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2816 break;
57779d06
VS
2817 case DRM_FORMAT_XRGB8888:
2818 case DRM_FORMAT_ARGB8888:
2819 dspcntr |= DISPPLANE_BGRX888;
2820 break;
2821 case DRM_FORMAT_XBGR8888:
2822 case DRM_FORMAT_ABGR8888:
2823 dspcntr |= DISPPLANE_RGBX888;
2824 break;
2825 case DRM_FORMAT_XRGB2101010:
2826 case DRM_FORMAT_ARGB2101010:
2827 dspcntr |= DISPPLANE_BGRX101010;
2828 break;
2829 case DRM_FORMAT_XBGR2101010:
2830 case DRM_FORMAT_ABGR2101010:
2831 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2832 break;
2833 default:
baba133a 2834 BUG();
17638cd6
JB
2835 }
2836
2837 if (obj->tiling_mode != I915_TILING_NONE)
2838 dspcntr |= DISPPLANE_TILED;
17638cd6 2839
f45651ba 2840 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2841 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2842
b9897127 2843 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2844 intel_crtc->dspaddr_offset =
bc752862 2845 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2846 pixel_size,
bc752862 2847 fb->pitches[0]);
c2c75131 2848 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2849 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2850 dspcntr |= DISPPLANE_ROTATE_180;
2851
2852 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2853 x += (intel_crtc->config->pipe_src_w - 1);
2854 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2855
2856 /* Finding the last pixel of the last line of the display
2857 data and adding to linear_offset*/
2858 linear_offset +=
6e3c9717
ACO
2859 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2860 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2861 }
2862 }
2863
2864 I915_WRITE(reg, dspcntr);
17638cd6 2865
01f2c773 2866 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2867 I915_WRITE(DSPSURF(plane),
2868 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2869 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2870 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2871 } else {
2872 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2873 I915_WRITE(DSPLINOFF(plane), linear_offset);
2874 }
17638cd6 2875 POSTING_READ(reg);
17638cd6
JB
2876}
2877
b321803d
DL
2878u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2879 uint32_t pixel_format)
2880{
2881 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2882
2883 /*
2884 * The stride is either expressed as a multiple of 64 bytes
2885 * chunks for linear buffers or in number of tiles for tiled
2886 * buffers.
2887 */
2888 switch (fb_modifier) {
2889 case DRM_FORMAT_MOD_NONE:
2890 return 64;
2891 case I915_FORMAT_MOD_X_TILED:
2892 if (INTEL_INFO(dev)->gen == 2)
2893 return 128;
2894 return 512;
2895 case I915_FORMAT_MOD_Y_TILED:
2896 /* No need to check for old gens and Y tiling since this is
2897 * about the display engine and those will be blocked before
2898 * we get here.
2899 */
2900 return 128;
2901 case I915_FORMAT_MOD_Yf_TILED:
2902 if (bits_per_pixel == 8)
2903 return 64;
2904 else
2905 return 128;
2906 default:
2907 MISSING_CASE(fb_modifier);
2908 return 64;
2909 }
2910}
2911
121920fa
TU
2912unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2913 struct drm_i915_gem_object *obj)
2914{
9abc4648 2915 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
121920fa
TU
2916
2917 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2918 view = &i915_ggtt_view_rotated;
121920fa
TU
2919
2920 return i915_gem_obj_ggtt_offset_view(obj, view);
2921}
2922
a1b2278e
CK
2923/*
2924 * This function detaches (aka. unbinds) unused scalers in hardware
2925 */
2926void skl_detach_scalers(struct intel_crtc *intel_crtc)
2927{
2928 struct drm_device *dev;
2929 struct drm_i915_private *dev_priv;
2930 struct intel_crtc_scaler_state *scaler_state;
2931 int i;
2932
2933 if (!intel_crtc || !intel_crtc->config)
2934 return;
2935
2936 dev = intel_crtc->base.dev;
2937 dev_priv = dev->dev_private;
2938 scaler_state = &intel_crtc->config->scaler_state;
2939
2940 /* loop through and disable scalers that aren't in use */
2941 for (i = 0; i < intel_crtc->num_scalers; i++) {
2942 if (!scaler_state->scalers[i].in_use) {
2943 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2944 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2945 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2946 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2947 intel_crtc->base.base.id, intel_crtc->pipe, i);
2948 }
2949 }
2950}
2951
6156a456 2952u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2953{
6156a456
CK
2954 u32 plane_ctl_format = 0;
2955 switch (pixel_format) {
70d21f0e 2956 case DRM_FORMAT_RGB565:
6156a456 2957 plane_ctl_format = PLANE_CTL_FORMAT_RGB_565;
f75fb42a 2958 break;
70d21f0e 2959 case DRM_FORMAT_XBGR8888:
6156a456
CK
2960 plane_ctl_format = PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
2961 break;
2962 case DRM_FORMAT_XRGB8888:
2963 plane_ctl_format = PLANE_CTL_FORMAT_XRGB_8888;
70d21f0e 2964 break;
6156a456
CK
2965 /*
2966 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2967 * to be already pre-multiplied. We need to add a knob (or a different
2968 * DRM_FORMAT) for user-space to configure that.
2969 */
f75fb42a 2970 case DRM_FORMAT_ABGR8888:
6156a456
CK
2971 plane_ctl_format = PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
2972 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2973 break;
2974 case DRM_FORMAT_ARGB8888:
2975 plane_ctl_format = PLANE_CTL_FORMAT_XRGB_8888 |
2976 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
f75fb42a 2977 break;
70d21f0e 2978 case DRM_FORMAT_XRGB2101010:
6156a456 2979 plane_ctl_format = PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e
DL
2980 break;
2981 case DRM_FORMAT_XBGR2101010:
6156a456
CK
2982 plane_ctl_format = PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
2983 break;
2984 case DRM_FORMAT_YUYV:
2985 plane_ctl_format = PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
2986 break;
2987 case DRM_FORMAT_YVYU:
2988 plane_ctl_format = PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
2989 break;
2990 case DRM_FORMAT_UYVY:
2991 plane_ctl_format = PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
2992 break;
2993 case DRM_FORMAT_VYUY:
2994 plane_ctl_format = PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e
DL
2995 break;
2996 default:
2997 BUG();
2998 }
6156a456
CK
2999 return plane_ctl_format;
3000}
70d21f0e 3001
6156a456
CK
3002u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3003{
3004 u32 plane_ctl_tiling = 0;
3005 switch (fb_modifier) {
30af77c4 3006 case DRM_FORMAT_MOD_NONE:
70d21f0e 3007 break;
30af77c4 3008 case I915_FORMAT_MOD_X_TILED:
6156a456 3009 plane_ctl_tiling = PLANE_CTL_TILED_X;
b321803d
DL
3010 break;
3011 case I915_FORMAT_MOD_Y_TILED:
6156a456 3012 plane_ctl_tiling = PLANE_CTL_TILED_Y;
b321803d
DL
3013 break;
3014 case I915_FORMAT_MOD_Yf_TILED:
6156a456 3015 plane_ctl_tiling = PLANE_CTL_TILED_YF;
70d21f0e
DL
3016 break;
3017 default:
6156a456 3018 MISSING_CASE(fb_modifier);
70d21f0e 3019 }
6156a456
CK
3020 return plane_ctl_tiling;
3021}
70d21f0e 3022
6156a456
CK
3023u32 skl_plane_ctl_rotation(unsigned int rotation)
3024{
3025 u32 plane_ctl_rotation = 0;
3b7a5119 3026 switch (rotation) {
6156a456
CK
3027 case BIT(DRM_ROTATE_0):
3028 break;
3b7a5119 3029 case BIT(DRM_ROTATE_90):
6156a456 3030 plane_ctl_rotation = PLANE_CTL_ROTATE_90;
3b7a5119 3031 break;
3b7a5119 3032 case BIT(DRM_ROTATE_180):
6156a456 3033 plane_ctl_rotation = PLANE_CTL_ROTATE_180;
3b7a5119 3034 break;
3b7a5119 3035 case BIT(DRM_ROTATE_270):
6156a456 3036 plane_ctl_rotation = PLANE_CTL_ROTATE_270;
3b7a5119 3037 break;
6156a456
CK
3038 default:
3039 MISSING_CASE(rotation);
3040 }
3041
3042 return plane_ctl_rotation;
3043}
3044
3045static void skylake_update_primary_plane(struct drm_crtc *crtc,
3046 struct drm_framebuffer *fb,
3047 int x, int y)
3048{
3049 struct drm_device *dev = crtc->dev;
3050 struct drm_i915_private *dev_priv = dev->dev_private;
3051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3052 struct drm_plane *plane = crtc->primary;
3053 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3054 struct drm_i915_gem_object *obj;
3055 int pipe = intel_crtc->pipe;
3056 u32 plane_ctl, stride_div, stride;
3057 u32 tile_height, plane_offset, plane_size;
3058 unsigned int rotation;
3059 int x_offset, y_offset;
3060 unsigned long surf_addr;
6156a456
CK
3061 struct intel_crtc_state *crtc_state = intel_crtc->config;
3062 struct intel_plane_state *plane_state;
3063 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3064 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3065 int scaler_id = -1;
3066
6156a456
CK
3067 plane_state = to_intel_plane_state(plane->state);
3068
b70709a6 3069 if (!visible || !fb) {
6156a456
CK
3070 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3071 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3072 POSTING_READ(PLANE_CTL(pipe, 0));
3073 return;
3b7a5119 3074 }
70d21f0e 3075
6156a456
CK
3076 plane_ctl = PLANE_CTL_ENABLE |
3077 PLANE_CTL_PIPE_GAMMA_ENABLE |
3078 PLANE_CTL_PIPE_CSC_ENABLE;
3079
3080 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3081 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3082 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3083
3084 rotation = plane->state->rotation;
3085 plane_ctl |= skl_plane_ctl_rotation(rotation);
3086
b321803d
DL
3087 obj = intel_fb_obj(fb);
3088 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3089 fb->pixel_format);
3b7a5119
SJ
3090 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3091
6156a456
CK
3092 /*
3093 * FIXME: intel_plane_state->src, dst aren't set when transitional
3094 * update_plane helpers are called from legacy paths.
3095 * Once full atomic crtc is available, below check can be avoided.
3096 */
3097 if (drm_rect_width(&plane_state->src)) {
3098 scaler_id = plane_state->scaler_id;
3099 src_x = plane_state->src.x1 >> 16;
3100 src_y = plane_state->src.y1 >> 16;
3101 src_w = drm_rect_width(&plane_state->src) >> 16;
3102 src_h = drm_rect_height(&plane_state->src) >> 16;
3103 dst_x = plane_state->dst.x1;
3104 dst_y = plane_state->dst.y1;
3105 dst_w = drm_rect_width(&plane_state->dst);
3106 dst_h = drm_rect_height(&plane_state->dst);
3107
3108 WARN_ON(x != src_x || y != src_y);
3109 } else {
3110 src_w = intel_crtc->config->pipe_src_w;
3111 src_h = intel_crtc->config->pipe_src_h;
3112 }
3113
3b7a5119
SJ
3114 if (intel_rotation_90_or_270(rotation)) {
3115 /* stride = Surface height in tiles */
3116 tile_height = intel_tile_height(dev, fb->bits_per_pixel,
3117 fb->modifier[0]);
3118 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3119 x_offset = stride * tile_height - y - src_h;
3b7a5119 3120 y_offset = x;
6156a456 3121 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3122 } else {
3123 stride = fb->pitches[0] / stride_div;
3124 x_offset = x;
3125 y_offset = y;
6156a456 3126 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3127 }
3128 plane_offset = y_offset << 16 | x_offset;
b321803d 3129
70d21f0e 3130 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3131 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3132 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3133 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3134
3135 if (scaler_id >= 0) {
3136 uint32_t ps_ctrl = 0;
3137
3138 WARN_ON(!dst_w || !dst_h);
3139 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3140 crtc_state->scaler_state.scalers[scaler_id].mode;
3141 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3142 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3143 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3144 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3145 I915_WRITE(PLANE_POS(pipe, 0), 0);
3146 } else {
3147 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3148 }
3149
121920fa 3150 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3151
3152 POSTING_READ(PLANE_SURF(pipe, 0));
3153}
3154
17638cd6
JB
3155/* Assume fb object is pinned & idle & fenced and just update base pointers */
3156static int
3157intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3158 int x, int y, enum mode_set_atomic state)
3159{
3160 struct drm_device *dev = crtc->dev;
3161 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3162
6b8e6ed0
CW
3163 if (dev_priv->display.disable_fbc)
3164 dev_priv->display.disable_fbc(dev);
81255565 3165
29b9bde6
DV
3166 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3167
3168 return 0;
81255565
JB
3169}
3170
7514747d 3171static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3172{
96a02917
VS
3173 struct drm_crtc *crtc;
3174
70e1e0ec 3175 for_each_crtc(dev, crtc) {
96a02917
VS
3176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3177 enum plane plane = intel_crtc->plane;
3178
3179 intel_prepare_page_flip(dev, plane);
3180 intel_finish_page_flip_plane(dev, plane);
3181 }
7514747d
VS
3182}
3183
3184static void intel_update_primary_planes(struct drm_device *dev)
3185{
3186 struct drm_i915_private *dev_priv = dev->dev_private;
3187 struct drm_crtc *crtc;
96a02917 3188
70e1e0ec 3189 for_each_crtc(dev, crtc) {
96a02917
VS
3190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3191
51fd371b 3192 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
3193 /*
3194 * FIXME: Once we have proper support for primary planes (and
3195 * disabling them without disabling the entire crtc) allow again
66e514c1 3196 * a NULL crtc->primary->fb.
947fdaad 3197 */
f4510a27 3198 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 3199 dev_priv->display.update_primary_plane(crtc,
66e514c1 3200 crtc->primary->fb,
262ca2b0
MR
3201 crtc->x,
3202 crtc->y);
51fd371b 3203 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
3204 }
3205}
3206
ce22dba9
ML
3207void intel_crtc_reset(struct intel_crtc *crtc)
3208{
3209 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3210
3211 if (!crtc->active)
3212 return;
3213
3214 intel_crtc_disable_planes(&crtc->base);
3215 dev_priv->display.crtc_disable(&crtc->base);
3216 dev_priv->display.crtc_enable(&crtc->base);
3217 intel_crtc_enable_planes(&crtc->base);
3218}
3219
7514747d
VS
3220void intel_prepare_reset(struct drm_device *dev)
3221{
f98ce92f
VS
3222 struct drm_i915_private *dev_priv = to_i915(dev);
3223 struct intel_crtc *crtc;
3224
7514747d
VS
3225 /* no reset support for gen2 */
3226 if (IS_GEN2(dev))
3227 return;
3228
3229 /* reset doesn't touch the display */
3230 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3231 return;
3232
3233 drm_modeset_lock_all(dev);
f98ce92f
VS
3234
3235 /*
3236 * Disabling the crtcs gracefully seems nicer. Also the
3237 * g33 docs say we should at least disable all the planes.
3238 */
3239 for_each_intel_crtc(dev, crtc) {
ce22dba9
ML
3240 if (!crtc->active)
3241 continue;
3242
3243 intel_crtc_disable_planes(&crtc->base);
3244 dev_priv->display.crtc_disable(&crtc->base);
f98ce92f 3245 }
7514747d
VS
3246}
3247
3248void intel_finish_reset(struct drm_device *dev)
3249{
3250 struct drm_i915_private *dev_priv = to_i915(dev);
3251
3252 /*
3253 * Flips in the rings will be nuked by the reset,
3254 * so complete all pending flips so that user space
3255 * will get its events and not get stuck.
3256 */
3257 intel_complete_page_flips(dev);
3258
3259 /* no reset support for gen2 */
3260 if (IS_GEN2(dev))
3261 return;
3262
3263 /* reset doesn't touch the display */
3264 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3265 /*
3266 * Flips in the rings have been nuked by the reset,
3267 * so update the base address of all primary
3268 * planes to the the last fb to make sure we're
3269 * showing the correct fb after a reset.
3270 */
3271 intel_update_primary_planes(dev);
3272 return;
3273 }
3274
3275 /*
3276 * The display has been reset as well,
3277 * so need a full re-initialization.
3278 */
3279 intel_runtime_pm_disable_interrupts(dev_priv);
3280 intel_runtime_pm_enable_interrupts(dev_priv);
3281
3282 intel_modeset_init_hw(dev);
3283
3284 spin_lock_irq(&dev_priv->irq_lock);
3285 if (dev_priv->display.hpd_irq_setup)
3286 dev_priv->display.hpd_irq_setup(dev);
3287 spin_unlock_irq(&dev_priv->irq_lock);
3288
3289 intel_modeset_setup_hw_state(dev, true);
3290
3291 intel_hpd_init(dev_priv);
3292
3293 drm_modeset_unlock_all(dev);
3294}
3295
14667a4b
CW
3296static int
3297intel_finish_fb(struct drm_framebuffer *old_fb)
3298{
2ff8fde1 3299 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
14667a4b
CW
3300 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3301 bool was_interruptible = dev_priv->mm.interruptible;
3302 int ret;
3303
14667a4b
CW
3304 /* Big Hammer, we also need to ensure that any pending
3305 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3306 * current scanout is retired before unpinning the old
3307 * framebuffer.
3308 *
3309 * This should only fail upon a hung GPU, in which case we
3310 * can safely continue.
3311 */
3312 dev_priv->mm.interruptible = false;
3313 ret = i915_gem_object_finish_gpu(obj);
3314 dev_priv->mm.interruptible = was_interruptible;
3315
3316 return ret;
3317}
3318
7d5e3799
CW
3319static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3320{
3321 struct drm_device *dev = crtc->dev;
3322 struct drm_i915_private *dev_priv = dev->dev_private;
3323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3324 bool pending;
3325
3326 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3327 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3328 return false;
3329
5e2d7afc 3330 spin_lock_irq(&dev->event_lock);
7d5e3799 3331 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3332 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3333
3334 return pending;
3335}
3336
e30e8f75
GP
3337static void intel_update_pipe_size(struct intel_crtc *crtc)
3338{
3339 struct drm_device *dev = crtc->base.dev;
3340 struct drm_i915_private *dev_priv = dev->dev_private;
3341 const struct drm_display_mode *adjusted_mode;
3342
3343 if (!i915.fastboot)
3344 return;
3345
3346 /*
3347 * Update pipe size and adjust fitter if needed: the reason for this is
3348 * that in compute_mode_changes we check the native mode (not the pfit
3349 * mode) to see if we can flip rather than do a full mode set. In the
3350 * fastboot case, we'll flip, but if we don't update the pipesrc and
3351 * pfit state, we'll end up with a big fb scanned out into the wrong
3352 * sized surface.
3353 *
3354 * To fix this properly, we need to hoist the checks up into
3355 * compute_mode_changes (or above), check the actual pfit state and
3356 * whether the platform allows pfit disable with pipe active, and only
3357 * then update the pipesrc and pfit state, even on the flip path.
3358 */
3359
6e3c9717 3360 adjusted_mode = &crtc->config->base.adjusted_mode;
e30e8f75
GP
3361
3362 I915_WRITE(PIPESRC(crtc->pipe),
3363 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3364 (adjusted_mode->crtc_vdisplay - 1));
6e3c9717 3365 if (!crtc->config->pch_pfit.enabled &&
409ee761
ACO
3366 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3367 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
3368 I915_WRITE(PF_CTL(crtc->pipe), 0);
3369 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3370 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3371 }
6e3c9717
ACO
3372 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3373 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
e30e8f75
GP
3374}
3375
5e84e1a4
ZW
3376static void intel_fdi_normal_train(struct drm_crtc *crtc)
3377{
3378 struct drm_device *dev = crtc->dev;
3379 struct drm_i915_private *dev_priv = dev->dev_private;
3380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3381 int pipe = intel_crtc->pipe;
3382 u32 reg, temp;
3383
3384 /* enable normal train */
3385 reg = FDI_TX_CTL(pipe);
3386 temp = I915_READ(reg);
61e499bf 3387 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3388 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3389 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3390 } else {
3391 temp &= ~FDI_LINK_TRAIN_NONE;
3392 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3393 }
5e84e1a4
ZW
3394 I915_WRITE(reg, temp);
3395
3396 reg = FDI_RX_CTL(pipe);
3397 temp = I915_READ(reg);
3398 if (HAS_PCH_CPT(dev)) {
3399 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3400 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3401 } else {
3402 temp &= ~FDI_LINK_TRAIN_NONE;
3403 temp |= FDI_LINK_TRAIN_NONE;
3404 }
3405 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3406
3407 /* wait one idle pattern time */
3408 POSTING_READ(reg);
3409 udelay(1000);
357555c0
JB
3410
3411 /* IVB wants error correction enabled */
3412 if (IS_IVYBRIDGE(dev))
3413 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3414 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3415}
3416
8db9d77b
ZW
3417/* The FDI link training functions for ILK/Ibexpeak. */
3418static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3419{
3420 struct drm_device *dev = crtc->dev;
3421 struct drm_i915_private *dev_priv = dev->dev_private;
3422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3423 int pipe = intel_crtc->pipe;
5eddb70b 3424 u32 reg, temp, tries;
8db9d77b 3425
1c8562f6 3426 /* FDI needs bits from pipe first */
0fc932b8 3427 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3428
e1a44743
AJ
3429 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3430 for train result */
5eddb70b
CW
3431 reg = FDI_RX_IMR(pipe);
3432 temp = I915_READ(reg);
e1a44743
AJ
3433 temp &= ~FDI_RX_SYMBOL_LOCK;
3434 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3435 I915_WRITE(reg, temp);
3436 I915_READ(reg);
e1a44743
AJ
3437 udelay(150);
3438
8db9d77b 3439 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3440 reg = FDI_TX_CTL(pipe);
3441 temp = I915_READ(reg);
627eb5a3 3442 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3443 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3444 temp &= ~FDI_LINK_TRAIN_NONE;
3445 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3446 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3447
5eddb70b
CW
3448 reg = FDI_RX_CTL(pipe);
3449 temp = I915_READ(reg);
8db9d77b
ZW
3450 temp &= ~FDI_LINK_TRAIN_NONE;
3451 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3452 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3453
3454 POSTING_READ(reg);
8db9d77b
ZW
3455 udelay(150);
3456
5b2adf89 3457 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3458 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3459 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3460 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3461
5eddb70b 3462 reg = FDI_RX_IIR(pipe);
e1a44743 3463 for (tries = 0; tries < 5; tries++) {
5eddb70b 3464 temp = I915_READ(reg);
8db9d77b
ZW
3465 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3466
3467 if ((temp & FDI_RX_BIT_LOCK)) {
3468 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3469 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3470 break;
3471 }
8db9d77b 3472 }
e1a44743 3473 if (tries == 5)
5eddb70b 3474 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3475
3476 /* Train 2 */
5eddb70b
CW
3477 reg = FDI_TX_CTL(pipe);
3478 temp = I915_READ(reg);
8db9d77b
ZW
3479 temp &= ~FDI_LINK_TRAIN_NONE;
3480 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3481 I915_WRITE(reg, temp);
8db9d77b 3482
5eddb70b
CW
3483 reg = FDI_RX_CTL(pipe);
3484 temp = I915_READ(reg);
8db9d77b
ZW
3485 temp &= ~FDI_LINK_TRAIN_NONE;
3486 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3487 I915_WRITE(reg, temp);
8db9d77b 3488
5eddb70b
CW
3489 POSTING_READ(reg);
3490 udelay(150);
8db9d77b 3491
5eddb70b 3492 reg = FDI_RX_IIR(pipe);
e1a44743 3493 for (tries = 0; tries < 5; tries++) {
5eddb70b 3494 temp = I915_READ(reg);
8db9d77b
ZW
3495 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3496
3497 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3498 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3499 DRM_DEBUG_KMS("FDI train 2 done.\n");
3500 break;
3501 }
8db9d77b 3502 }
e1a44743 3503 if (tries == 5)
5eddb70b 3504 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3505
3506 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3507
8db9d77b
ZW
3508}
3509
0206e353 3510static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3511 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3512 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3513 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3514 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3515};
3516
3517/* The FDI link training functions for SNB/Cougarpoint. */
3518static void gen6_fdi_link_train(struct drm_crtc *crtc)
3519{
3520 struct drm_device *dev = crtc->dev;
3521 struct drm_i915_private *dev_priv = dev->dev_private;
3522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3523 int pipe = intel_crtc->pipe;
fa37d39e 3524 u32 reg, temp, i, retry;
8db9d77b 3525
e1a44743
AJ
3526 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3527 for train result */
5eddb70b
CW
3528 reg = FDI_RX_IMR(pipe);
3529 temp = I915_READ(reg);
e1a44743
AJ
3530 temp &= ~FDI_RX_SYMBOL_LOCK;
3531 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3532 I915_WRITE(reg, temp);
3533
3534 POSTING_READ(reg);
e1a44743
AJ
3535 udelay(150);
3536
8db9d77b 3537 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3538 reg = FDI_TX_CTL(pipe);
3539 temp = I915_READ(reg);
627eb5a3 3540 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3541 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3542 temp &= ~FDI_LINK_TRAIN_NONE;
3543 temp |= FDI_LINK_TRAIN_PATTERN_1;
3544 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3545 /* SNB-B */
3546 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3547 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3548
d74cf324
DV
3549 I915_WRITE(FDI_RX_MISC(pipe),
3550 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3551
5eddb70b
CW
3552 reg = FDI_RX_CTL(pipe);
3553 temp = I915_READ(reg);
8db9d77b
ZW
3554 if (HAS_PCH_CPT(dev)) {
3555 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3556 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3557 } else {
3558 temp &= ~FDI_LINK_TRAIN_NONE;
3559 temp |= FDI_LINK_TRAIN_PATTERN_1;
3560 }
5eddb70b
CW
3561 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3562
3563 POSTING_READ(reg);
8db9d77b
ZW
3564 udelay(150);
3565
0206e353 3566 for (i = 0; i < 4; i++) {
5eddb70b
CW
3567 reg = FDI_TX_CTL(pipe);
3568 temp = I915_READ(reg);
8db9d77b
ZW
3569 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3570 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3571 I915_WRITE(reg, temp);
3572
3573 POSTING_READ(reg);
8db9d77b
ZW
3574 udelay(500);
3575
fa37d39e
SP
3576 for (retry = 0; retry < 5; retry++) {
3577 reg = FDI_RX_IIR(pipe);
3578 temp = I915_READ(reg);
3579 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3580 if (temp & FDI_RX_BIT_LOCK) {
3581 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3582 DRM_DEBUG_KMS("FDI train 1 done.\n");
3583 break;
3584 }
3585 udelay(50);
8db9d77b 3586 }
fa37d39e
SP
3587 if (retry < 5)
3588 break;
8db9d77b
ZW
3589 }
3590 if (i == 4)
5eddb70b 3591 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3592
3593 /* Train 2 */
5eddb70b
CW
3594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
8db9d77b
ZW
3596 temp &= ~FDI_LINK_TRAIN_NONE;
3597 temp |= FDI_LINK_TRAIN_PATTERN_2;
3598 if (IS_GEN6(dev)) {
3599 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3600 /* SNB-B */
3601 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3602 }
5eddb70b 3603 I915_WRITE(reg, temp);
8db9d77b 3604
5eddb70b
CW
3605 reg = FDI_RX_CTL(pipe);
3606 temp = I915_READ(reg);
8db9d77b
ZW
3607 if (HAS_PCH_CPT(dev)) {
3608 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3609 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3610 } else {
3611 temp &= ~FDI_LINK_TRAIN_NONE;
3612 temp |= FDI_LINK_TRAIN_PATTERN_2;
3613 }
5eddb70b
CW
3614 I915_WRITE(reg, temp);
3615
3616 POSTING_READ(reg);
8db9d77b
ZW
3617 udelay(150);
3618
0206e353 3619 for (i = 0; i < 4; i++) {
5eddb70b
CW
3620 reg = FDI_TX_CTL(pipe);
3621 temp = I915_READ(reg);
8db9d77b
ZW
3622 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3623 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3624 I915_WRITE(reg, temp);
3625
3626 POSTING_READ(reg);
8db9d77b
ZW
3627 udelay(500);
3628
fa37d39e
SP
3629 for (retry = 0; retry < 5; retry++) {
3630 reg = FDI_RX_IIR(pipe);
3631 temp = I915_READ(reg);
3632 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3633 if (temp & FDI_RX_SYMBOL_LOCK) {
3634 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3635 DRM_DEBUG_KMS("FDI train 2 done.\n");
3636 break;
3637 }
3638 udelay(50);
8db9d77b 3639 }
fa37d39e
SP
3640 if (retry < 5)
3641 break;
8db9d77b
ZW
3642 }
3643 if (i == 4)
5eddb70b 3644 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3645
3646 DRM_DEBUG_KMS("FDI train done.\n");
3647}
3648
357555c0
JB
3649/* Manual link training for Ivy Bridge A0 parts */
3650static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3651{
3652 struct drm_device *dev = crtc->dev;
3653 struct drm_i915_private *dev_priv = dev->dev_private;
3654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3655 int pipe = intel_crtc->pipe;
139ccd3f 3656 u32 reg, temp, i, j;
357555c0
JB
3657
3658 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3659 for train result */
3660 reg = FDI_RX_IMR(pipe);
3661 temp = I915_READ(reg);
3662 temp &= ~FDI_RX_SYMBOL_LOCK;
3663 temp &= ~FDI_RX_BIT_LOCK;
3664 I915_WRITE(reg, temp);
3665
3666 POSTING_READ(reg);
3667 udelay(150);
3668
01a415fd
DV
3669 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3670 I915_READ(FDI_RX_IIR(pipe)));
3671
139ccd3f
JB
3672 /* Try each vswing and preemphasis setting twice before moving on */
3673 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3674 /* disable first in case we need to retry */
3675 reg = FDI_TX_CTL(pipe);
3676 temp = I915_READ(reg);
3677 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3678 temp &= ~FDI_TX_ENABLE;
3679 I915_WRITE(reg, temp);
357555c0 3680
139ccd3f
JB
3681 reg = FDI_RX_CTL(pipe);
3682 temp = I915_READ(reg);
3683 temp &= ~FDI_LINK_TRAIN_AUTO;
3684 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3685 temp &= ~FDI_RX_ENABLE;
3686 I915_WRITE(reg, temp);
357555c0 3687
139ccd3f 3688 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3689 reg = FDI_TX_CTL(pipe);
3690 temp = I915_READ(reg);
139ccd3f 3691 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3692 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3693 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3694 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3695 temp |= snb_b_fdi_train_param[j/2];
3696 temp |= FDI_COMPOSITE_SYNC;
3697 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3698
139ccd3f
JB
3699 I915_WRITE(FDI_RX_MISC(pipe),
3700 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3701
139ccd3f 3702 reg = FDI_RX_CTL(pipe);
357555c0 3703 temp = I915_READ(reg);
139ccd3f
JB
3704 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3705 temp |= FDI_COMPOSITE_SYNC;
3706 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3707
139ccd3f
JB
3708 POSTING_READ(reg);
3709 udelay(1); /* should be 0.5us */
357555c0 3710
139ccd3f
JB
3711 for (i = 0; i < 4; i++) {
3712 reg = FDI_RX_IIR(pipe);
3713 temp = I915_READ(reg);
3714 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3715
139ccd3f
JB
3716 if (temp & FDI_RX_BIT_LOCK ||
3717 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3718 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3719 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3720 i);
3721 break;
3722 }
3723 udelay(1); /* should be 0.5us */
3724 }
3725 if (i == 4) {
3726 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3727 continue;
3728 }
357555c0 3729
139ccd3f 3730 /* Train 2 */
357555c0
JB
3731 reg = FDI_TX_CTL(pipe);
3732 temp = I915_READ(reg);
139ccd3f
JB
3733 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3734 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3735 I915_WRITE(reg, temp);
3736
3737 reg = FDI_RX_CTL(pipe);
3738 temp = I915_READ(reg);
3739 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3740 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3741 I915_WRITE(reg, temp);
3742
3743 POSTING_READ(reg);
139ccd3f 3744 udelay(2); /* should be 1.5us */
357555c0 3745
139ccd3f
JB
3746 for (i = 0; i < 4; i++) {
3747 reg = FDI_RX_IIR(pipe);
3748 temp = I915_READ(reg);
3749 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3750
139ccd3f
JB
3751 if (temp & FDI_RX_SYMBOL_LOCK ||
3752 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3753 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3754 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3755 i);
3756 goto train_done;
3757 }
3758 udelay(2); /* should be 1.5us */
357555c0 3759 }
139ccd3f
JB
3760 if (i == 4)
3761 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3762 }
357555c0 3763
139ccd3f 3764train_done:
357555c0
JB
3765 DRM_DEBUG_KMS("FDI train done.\n");
3766}
3767
88cefb6c 3768static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3769{
88cefb6c 3770 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3771 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3772 int pipe = intel_crtc->pipe;
5eddb70b 3773 u32 reg, temp;
79e53945 3774
c64e311e 3775
c98e9dcf 3776 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3777 reg = FDI_RX_CTL(pipe);
3778 temp = I915_READ(reg);
627eb5a3 3779 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3780 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3781 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3782 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3783
3784 POSTING_READ(reg);
c98e9dcf
JB
3785 udelay(200);
3786
3787 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp | FDI_PCDCLK);
3790
3791 POSTING_READ(reg);
c98e9dcf
JB
3792 udelay(200);
3793
20749730
PZ
3794 /* Enable CPU FDI TX PLL, always on for Ironlake */
3795 reg = FDI_TX_CTL(pipe);
3796 temp = I915_READ(reg);
3797 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3798 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3799
20749730
PZ
3800 POSTING_READ(reg);
3801 udelay(100);
6be4a607 3802 }
0e23b99d
JB
3803}
3804
88cefb6c
DV
3805static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3806{
3807 struct drm_device *dev = intel_crtc->base.dev;
3808 struct drm_i915_private *dev_priv = dev->dev_private;
3809 int pipe = intel_crtc->pipe;
3810 u32 reg, temp;
3811
3812 /* Switch from PCDclk to Rawclk */
3813 reg = FDI_RX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3816
3817 /* Disable CPU FDI TX PLL */
3818 reg = FDI_TX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3821
3822 POSTING_READ(reg);
3823 udelay(100);
3824
3825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3828
3829 /* Wait for the clocks to turn off. */
3830 POSTING_READ(reg);
3831 udelay(100);
3832}
3833
0fc932b8
JB
3834static void ironlake_fdi_disable(struct drm_crtc *crtc)
3835{
3836 struct drm_device *dev = crtc->dev;
3837 struct drm_i915_private *dev_priv = dev->dev_private;
3838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3839 int pipe = intel_crtc->pipe;
3840 u32 reg, temp;
3841
3842 /* disable CPU FDI tx and PCH FDI rx */
3843 reg = FDI_TX_CTL(pipe);
3844 temp = I915_READ(reg);
3845 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3846 POSTING_READ(reg);
3847
3848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 temp &= ~(0x7 << 16);
dfd07d72 3851 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3852 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3853
3854 POSTING_READ(reg);
3855 udelay(100);
3856
3857 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3858 if (HAS_PCH_IBX(dev))
6f06ce18 3859 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3860
3861 /* still set train pattern 1 */
3862 reg = FDI_TX_CTL(pipe);
3863 temp = I915_READ(reg);
3864 temp &= ~FDI_LINK_TRAIN_NONE;
3865 temp |= FDI_LINK_TRAIN_PATTERN_1;
3866 I915_WRITE(reg, temp);
3867
3868 reg = FDI_RX_CTL(pipe);
3869 temp = I915_READ(reg);
3870 if (HAS_PCH_CPT(dev)) {
3871 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3872 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3873 } else {
3874 temp &= ~FDI_LINK_TRAIN_NONE;
3875 temp |= FDI_LINK_TRAIN_PATTERN_1;
3876 }
3877 /* BPC in FDI rx is consistent with that in PIPECONF */
3878 temp &= ~(0x07 << 16);
dfd07d72 3879 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3880 I915_WRITE(reg, temp);
3881
3882 POSTING_READ(reg);
3883 udelay(100);
3884}
3885
5dce5b93
CW
3886bool intel_has_pending_fb_unpin(struct drm_device *dev)
3887{
3888 struct intel_crtc *crtc;
3889
3890 /* Note that we don't need to be called with mode_config.lock here
3891 * as our list of CRTC objects is static for the lifetime of the
3892 * device and so cannot disappear as we iterate. Similarly, we can
3893 * happily treat the predicates as racy, atomic checks as userspace
3894 * cannot claim and pin a new fb without at least acquring the
3895 * struct_mutex and so serialising with us.
3896 */
d3fcc808 3897 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3898 if (atomic_read(&crtc->unpin_work_count) == 0)
3899 continue;
3900
3901 if (crtc->unpin_work)
3902 intel_wait_for_vblank(dev, crtc->pipe);
3903
3904 return true;
3905 }
3906
3907 return false;
3908}
3909
d6bbafa1
CW
3910static void page_flip_completed(struct intel_crtc *intel_crtc)
3911{
3912 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3913 struct intel_unpin_work *work = intel_crtc->unpin_work;
3914
3915 /* ensure that the unpin work is consistent wrt ->pending. */
3916 smp_rmb();
3917 intel_crtc->unpin_work = NULL;
3918
3919 if (work->event)
3920 drm_send_vblank_event(intel_crtc->base.dev,
3921 intel_crtc->pipe,
3922 work->event);
3923
3924 drm_crtc_vblank_put(&intel_crtc->base);
3925
3926 wake_up_all(&dev_priv->pending_flip_queue);
3927 queue_work(dev_priv->wq, &work->work);
3928
3929 trace_i915_flip_complete(intel_crtc->plane,
3930 work->pending_flip_obj);
3931}
3932
46a55d30 3933void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3934{
0f91128d 3935 struct drm_device *dev = crtc->dev;
5bb61643 3936 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3937
2c10d571 3938 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3939 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3940 !intel_crtc_has_pending_flip(crtc),
3941 60*HZ) == 0)) {
3942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3943
5e2d7afc 3944 spin_lock_irq(&dev->event_lock);
9c787942
CW
3945 if (intel_crtc->unpin_work) {
3946 WARN_ONCE(1, "Removing stuck page flip\n");
3947 page_flip_completed(intel_crtc);
3948 }
5e2d7afc 3949 spin_unlock_irq(&dev->event_lock);
9c787942 3950 }
5bb61643 3951
975d568a
CW
3952 if (crtc->primary->fb) {
3953 mutex_lock(&dev->struct_mutex);
3954 intel_finish_fb(crtc->primary->fb);
3955 mutex_unlock(&dev->struct_mutex);
3956 }
e6c3a2a6
CW
3957}
3958
e615efe4
ED
3959/* Program iCLKIP clock to the desired frequency */
3960static void lpt_program_iclkip(struct drm_crtc *crtc)
3961{
3962 struct drm_device *dev = crtc->dev;
3963 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3964 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3965 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3966 u32 temp;
3967
09153000
DV
3968 mutex_lock(&dev_priv->dpio_lock);
3969
e615efe4
ED
3970 /* It is necessary to ungate the pixclk gate prior to programming
3971 * the divisors, and gate it back when it is done.
3972 */
3973 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3974
3975 /* Disable SSCCTL */
3976 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3977 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3978 SBI_SSCCTL_DISABLE,
3979 SBI_ICLK);
e615efe4
ED
3980
3981 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3982 if (clock == 20000) {
e615efe4
ED
3983 auxdiv = 1;
3984 divsel = 0x41;
3985 phaseinc = 0x20;
3986 } else {
3987 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3988 * but the adjusted_mode->crtc_clock in in KHz. To get the
3989 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3990 * convert the virtual clock precision to KHz here for higher
3991 * precision.
3992 */
3993 u32 iclk_virtual_root_freq = 172800 * 1000;
3994 u32 iclk_pi_range = 64;
3995 u32 desired_divisor, msb_divisor_value, pi_value;
3996
12d7ceed 3997 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3998 msb_divisor_value = desired_divisor / iclk_pi_range;
3999 pi_value = desired_divisor % iclk_pi_range;
4000
4001 auxdiv = 0;
4002 divsel = msb_divisor_value - 2;
4003 phaseinc = pi_value;
4004 }
4005
4006 /* This should not happen with any sane values */
4007 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4008 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4009 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4010 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4011
4012 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4013 clock,
e615efe4
ED
4014 auxdiv,
4015 divsel,
4016 phasedir,
4017 phaseinc);
4018
4019 /* Program SSCDIVINTPHASE6 */
988d6ee8 4020 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4021 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4022 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4023 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4024 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4025 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4026 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4027 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4028
4029 /* Program SSCAUXDIV */
988d6ee8 4030 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4031 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4032 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4033 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4034
4035 /* Enable modulator and associated divider */
988d6ee8 4036 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4037 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4038 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4039
4040 /* Wait for initialization time */
4041 udelay(24);
4042
4043 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
4044
4045 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
4046}
4047
275f01b2
DV
4048static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4049 enum pipe pch_transcoder)
4050{
4051 struct drm_device *dev = crtc->base.dev;
4052 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4053 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4054
4055 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4056 I915_READ(HTOTAL(cpu_transcoder)));
4057 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4058 I915_READ(HBLANK(cpu_transcoder)));
4059 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4060 I915_READ(HSYNC(cpu_transcoder)));
4061
4062 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4063 I915_READ(VTOTAL(cpu_transcoder)));
4064 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4065 I915_READ(VBLANK(cpu_transcoder)));
4066 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4067 I915_READ(VSYNC(cpu_transcoder)));
4068 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4069 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4070}
4071
003632d9 4072static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4073{
4074 struct drm_i915_private *dev_priv = dev->dev_private;
4075 uint32_t temp;
4076
4077 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4078 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4079 return;
4080
4081 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4082 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4083
003632d9
ACO
4084 temp &= ~FDI_BC_BIFURCATION_SELECT;
4085 if (enable)
4086 temp |= FDI_BC_BIFURCATION_SELECT;
4087
4088 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4089 I915_WRITE(SOUTH_CHICKEN1, temp);
4090 POSTING_READ(SOUTH_CHICKEN1);
4091}
4092
4093static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4094{
4095 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4096
4097 switch (intel_crtc->pipe) {
4098 case PIPE_A:
4099 break;
4100 case PIPE_B:
6e3c9717 4101 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4102 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4103 else
003632d9 4104 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4105
4106 break;
4107 case PIPE_C:
003632d9 4108 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4109
4110 break;
4111 default:
4112 BUG();
4113 }
4114}
4115
f67a559d
JB
4116/*
4117 * Enable PCH resources required for PCH ports:
4118 * - PCH PLLs
4119 * - FDI training & RX/TX
4120 * - update transcoder timings
4121 * - DP transcoding bits
4122 * - transcoder
4123 */
4124static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4125{
4126 struct drm_device *dev = crtc->dev;
4127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4129 int pipe = intel_crtc->pipe;
ee7b9f93 4130 u32 reg, temp;
2c07245f 4131
ab9412ba 4132 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4133
1fbc0d78
DV
4134 if (IS_IVYBRIDGE(dev))
4135 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4136
cd986abb
DV
4137 /* Write the TU size bits before fdi link training, so that error
4138 * detection works. */
4139 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4140 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4141
c98e9dcf 4142 /* For PCH output, training FDI link */
674cf967 4143 dev_priv->display.fdi_link_train(crtc);
2c07245f 4144
3ad8a208
DV
4145 /* We need to program the right clock selection before writing the pixel
4146 * mutliplier into the DPLL. */
303b81e0 4147 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4148 u32 sel;
4b645f14 4149
c98e9dcf 4150 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4151 temp |= TRANS_DPLL_ENABLE(pipe);
4152 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4153 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4154 temp |= sel;
4155 else
4156 temp &= ~sel;
c98e9dcf 4157 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4158 }
5eddb70b 4159
3ad8a208
DV
4160 /* XXX: pch pll's can be enabled any time before we enable the PCH
4161 * transcoder, and we actually should do this to not upset any PCH
4162 * transcoder that already use the clock when we share it.
4163 *
4164 * Note that enable_shared_dpll tries to do the right thing, but
4165 * get_shared_dpll unconditionally resets the pll - we need that to have
4166 * the right LVDS enable sequence. */
85b3894f 4167 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4168
d9b6cb56
JB
4169 /* set transcoder timing, panel must allow it */
4170 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4171 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4172
303b81e0 4173 intel_fdi_normal_train(crtc);
5e84e1a4 4174
c98e9dcf 4175 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4176 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4177 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4178 reg = TRANS_DP_CTL(pipe);
4179 temp = I915_READ(reg);
4180 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4181 TRANS_DP_SYNC_MASK |
4182 TRANS_DP_BPC_MASK);
5eddb70b
CW
4183 temp |= (TRANS_DP_OUTPUT_ENABLE |
4184 TRANS_DP_ENH_FRAMING);
9325c9f0 4185 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4186
4187 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4188 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4189 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4190 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4191
4192 switch (intel_trans_dp_port_sel(crtc)) {
4193 case PCH_DP_B:
5eddb70b 4194 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4195 break;
4196 case PCH_DP_C:
5eddb70b 4197 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4198 break;
4199 case PCH_DP_D:
5eddb70b 4200 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4201 break;
4202 default:
e95d41e1 4203 BUG();
32f9d658 4204 }
2c07245f 4205
5eddb70b 4206 I915_WRITE(reg, temp);
6be4a607 4207 }
b52eb4dc 4208
b8a4f404 4209 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4210}
4211
1507e5bd
PZ
4212static void lpt_pch_enable(struct drm_crtc *crtc)
4213{
4214 struct drm_device *dev = crtc->dev;
4215 struct drm_i915_private *dev_priv = dev->dev_private;
4216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4217 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4218
ab9412ba 4219 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4220
8c52b5e8 4221 lpt_program_iclkip(crtc);
1507e5bd 4222
0540e488 4223 /* Set transcoder timing. */
275f01b2 4224 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4225
937bb610 4226 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4227}
4228
716c2e55 4229void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 4230{
e2b78267 4231 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
4232
4233 if (pll == NULL)
4234 return;
4235
3e369b76 4236 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 4237 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
4238 return;
4239 }
4240
3e369b76
ACO
4241 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4242 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
4243 WARN_ON(pll->on);
4244 WARN_ON(pll->active);
4245 }
4246
6e3c9717 4247 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
4248}
4249
190f68c5
ACO
4250struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4251 struct intel_crtc_state *crtc_state)
ee7b9f93 4252{
e2b78267 4253 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4254 struct intel_shared_dpll *pll;
e2b78267 4255 enum intel_dpll_id i;
ee7b9f93 4256
98b6bd99
DV
4257 if (HAS_PCH_IBX(dev_priv->dev)) {
4258 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4259 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4260 pll = &dev_priv->shared_dplls[i];
98b6bd99 4261
46edb027
DV
4262 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4263 crtc->base.base.id, pll->name);
98b6bd99 4264
8bd31e67 4265 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 4266
98b6bd99
DV
4267 goto found;
4268 }
4269
bcddf610
S
4270 if (IS_BROXTON(dev_priv->dev)) {
4271 /* PLL is attached to port in bxt */
4272 struct intel_encoder *encoder;
4273 struct intel_digital_port *intel_dig_port;
4274
4275 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4276 if (WARN_ON(!encoder))
4277 return NULL;
4278
4279 intel_dig_port = enc_to_dig_port(&encoder->base);
4280 /* 1:1 mapping between ports and PLLs */
4281 i = (enum intel_dpll_id)intel_dig_port->port;
4282 pll = &dev_priv->shared_dplls[i];
4283 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4284 crtc->base.base.id, pll->name);
4285 WARN_ON(pll->new_config->crtc_mask);
4286
4287 goto found;
4288 }
4289
e72f9fbf
DV
4290 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4291 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4292
4293 /* Only want to check enabled timings first */
8bd31e67 4294 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
4295 continue;
4296
190f68c5 4297 if (memcmp(&crtc_state->dpll_hw_state,
8bd31e67
ACO
4298 &pll->new_config->hw_state,
4299 sizeof(pll->new_config->hw_state)) == 0) {
4300 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4301 crtc->base.base.id, pll->name,
8bd31e67
ACO
4302 pll->new_config->crtc_mask,
4303 pll->active);
ee7b9f93
JB
4304 goto found;
4305 }
4306 }
4307
4308 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4309 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4310 pll = &dev_priv->shared_dplls[i];
8bd31e67 4311 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
4312 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4313 crtc->base.base.id, pll->name);
ee7b9f93
JB
4314 goto found;
4315 }
4316 }
4317
4318 return NULL;
4319
4320found:
8bd31e67 4321 if (pll->new_config->crtc_mask == 0)
190f68c5 4322 pll->new_config->hw_state = crtc_state->dpll_hw_state;
f2a69f44 4323
190f68c5 4324 crtc_state->shared_dpll = i;
46edb027
DV
4325 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4326 pipe_name(crtc->pipe));
ee7b9f93 4327
8bd31e67 4328 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 4329
ee7b9f93
JB
4330 return pll;
4331}
4332
8bd31e67
ACO
4333/**
4334 * intel_shared_dpll_start_config - start a new PLL staged config
4335 * @dev_priv: DRM device
4336 * @clear_pipes: mask of pipes that will have their PLLs freed
4337 *
4338 * Starts a new PLL staged config, copying the current config but
4339 * releasing the references of pipes specified in clear_pipes.
4340 */
4341static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4342 unsigned clear_pipes)
4343{
4344 struct intel_shared_dpll *pll;
4345 enum intel_dpll_id i;
4346
4347 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4348 pll = &dev_priv->shared_dplls[i];
4349
4350 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4351 GFP_KERNEL);
4352 if (!pll->new_config)
4353 goto cleanup;
4354
4355 pll->new_config->crtc_mask &= ~clear_pipes;
4356 }
4357
4358 return 0;
4359
4360cleanup:
4361 while (--i >= 0) {
4362 pll = &dev_priv->shared_dplls[i];
f354d733 4363 kfree(pll->new_config);
8bd31e67
ACO
4364 pll->new_config = NULL;
4365 }
4366
4367 return -ENOMEM;
4368}
4369
4370static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4371{
4372 struct intel_shared_dpll *pll;
4373 enum intel_dpll_id i;
4374
4375 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4376 pll = &dev_priv->shared_dplls[i];
4377
4378 WARN_ON(pll->new_config == &pll->config);
4379
4380 pll->config = *pll->new_config;
4381 kfree(pll->new_config);
4382 pll->new_config = NULL;
4383 }
4384}
4385
4386static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4387{
4388 struct intel_shared_dpll *pll;
4389 enum intel_dpll_id i;
4390
4391 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4392 pll = &dev_priv->shared_dplls[i];
4393
4394 WARN_ON(pll->new_config == &pll->config);
4395
4396 kfree(pll->new_config);
4397 pll->new_config = NULL;
4398 }
4399}
4400
a1520318 4401static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4402{
4403 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4404 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4405 u32 temp;
4406
4407 temp = I915_READ(dslreg);
4408 udelay(500);
4409 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4410 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4411 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4412 }
4413}
4414
a1b2278e
CK
4415/**
4416 * skl_update_scaler_users - Stages update to crtc's scaler state
4417 * @intel_crtc: crtc
4418 * @crtc_state: crtc_state
4419 * @plane: plane (NULL indicates crtc is requesting update)
4420 * @plane_state: plane's state
4421 * @force_detach: request unconditional detachment of scaler
4422 *
4423 * This function updates scaler state for requested plane or crtc.
4424 * To request scaler usage update for a plane, caller shall pass plane pointer.
4425 * To request scaler usage update for crtc, caller shall pass plane pointer
4426 * as NULL.
4427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
4432int
4433skl_update_scaler_users(
4434 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4435 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4436 int force_detach)
4437{
4438 int need_scaling;
4439 int idx;
4440 int src_w, src_h, dst_w, dst_h;
4441 int *scaler_id;
4442 struct drm_framebuffer *fb;
4443 struct intel_crtc_scaler_state *scaler_state;
6156a456 4444 unsigned int rotation;
a1b2278e
CK
4445
4446 if (!intel_crtc || !crtc_state)
4447 return 0;
4448
4449 scaler_state = &crtc_state->scaler_state;
4450
4451 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4452 fb = intel_plane ? plane_state->base.fb : NULL;
4453
4454 if (intel_plane) {
4455 src_w = drm_rect_width(&plane_state->src) >> 16;
4456 src_h = drm_rect_height(&plane_state->src) >> 16;
4457 dst_w = drm_rect_width(&plane_state->dst);
4458 dst_h = drm_rect_height(&plane_state->dst);
4459 scaler_id = &plane_state->scaler_id;
6156a456 4460 rotation = plane_state->base.rotation;
a1b2278e
CK
4461 } else {
4462 struct drm_display_mode *adjusted_mode =
4463 &crtc_state->base.adjusted_mode;
4464 src_w = crtc_state->pipe_src_w;
4465 src_h = crtc_state->pipe_src_h;
4466 dst_w = adjusted_mode->hdisplay;
4467 dst_h = adjusted_mode->vdisplay;
4468 scaler_id = &scaler_state->scaler_id;
6156a456 4469 rotation = DRM_ROTATE_0;
a1b2278e 4470 }
6156a456
CK
4471
4472 need_scaling = intel_rotation_90_or_270(rotation) ?
4473 (src_h != dst_w || src_w != dst_h):
4474 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4475
4476 /*
4477 * if plane is being disabled or scaler is no more required or force detach
4478 * - free scaler binded to this plane/crtc
4479 * - in order to do this, update crtc->scaler_usage
4480 *
4481 * Here scaler state in crtc_state is set free so that
4482 * scaler can be assigned to other user. Actual register
4483 * update to free the scaler is done in plane/panel-fit programming.
4484 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4485 */
4486 if (force_detach || !need_scaling || (intel_plane &&
4487 (!fb || !plane_state->visible))) {
4488 if (*scaler_id >= 0) {
4489 scaler_state->scaler_users &= ~(1 << idx);
4490 scaler_state->scalers[*scaler_id].in_use = 0;
4491
4492 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4493 "crtc_state = %p scaler_users = 0x%x\n",
4494 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4495 intel_plane ? intel_plane->base.base.id :
4496 intel_crtc->base.base.id, crtc_state,
4497 scaler_state->scaler_users);
4498 *scaler_id = -1;
4499 }
4500 return 0;
4501 }
4502
4503 /* range checks */
4504 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4505 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4506
4507 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4508 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4509 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4510 "size is out of scaler range\n",
4511 intel_plane ? "PLANE" : "CRTC",
4512 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4513 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4514 return -EINVAL;
4515 }
4516
4517 /* check colorkey */
4518 if (intel_plane && intel_plane->ckey.flags != I915_SET_COLORKEY_NONE) {
4519 DRM_DEBUG_KMS("PLANE:%d scaling with color key not allowed",
4520 intel_plane->base.base.id);
4521 return -EINVAL;
4522 }
4523
4524 /* Check src format */
4525 if (intel_plane) {
4526 switch (fb->pixel_format) {
4527 case DRM_FORMAT_RGB565:
4528 case DRM_FORMAT_XBGR8888:
4529 case DRM_FORMAT_XRGB8888:
4530 case DRM_FORMAT_ABGR8888:
4531 case DRM_FORMAT_ARGB8888:
4532 case DRM_FORMAT_XRGB2101010:
4533 case DRM_FORMAT_ARGB2101010:
4534 case DRM_FORMAT_XBGR2101010:
4535 case DRM_FORMAT_ABGR2101010:
4536 case DRM_FORMAT_YUYV:
4537 case DRM_FORMAT_YVYU:
4538 case DRM_FORMAT_UYVY:
4539 case DRM_FORMAT_VYUY:
4540 break;
4541 default:
4542 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4543 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4544 return -EINVAL;
4545 }
4546 }
4547
4548 /* mark this plane as a scaler user in crtc_state */
4549 scaler_state->scaler_users |= (1 << idx);
4550 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4551 "crtc_state = %p scaler_users = 0x%x\n",
4552 intel_plane ? "PLANE" : "CRTC",
4553 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4554 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4555 return 0;
4556}
4557
4558static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
bd2e244f
JB
4559{
4560 struct drm_device *dev = crtc->base.dev;
4561 struct drm_i915_private *dev_priv = dev->dev_private;
4562 int pipe = crtc->pipe;
a1b2278e
CK
4563 struct intel_crtc_scaler_state *scaler_state =
4564 &crtc->config->scaler_state;
4565
4566 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4567
4568 /* To update pfit, first update scaler state */
4569 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4570 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4571 skl_detach_scalers(crtc);
4572 if (!enable)
4573 return;
bd2e244f 4574
6e3c9717 4575 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4576 int id;
4577
4578 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4579 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4580 return;
4581 }
4582
4583 id = scaler_state->scaler_id;
4584 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4585 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4586 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4587 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4588
4589 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4590 }
4591}
4592
b074cec8
JB
4593static void ironlake_pfit_enable(struct intel_crtc *crtc)
4594{
4595 struct drm_device *dev = crtc->base.dev;
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 int pipe = crtc->pipe;
4598
6e3c9717 4599 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4600 /* Force use of hard-coded filter coefficients
4601 * as some pre-programmed values are broken,
4602 * e.g. x201.
4603 */
4604 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4605 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4606 PF_PIPE_SEL_IVB(pipe));
4607 else
4608 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4609 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4610 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4611 }
4612}
4613
4a3b8769 4614static void intel_enable_sprite_planes(struct drm_crtc *crtc)
bb53d4ae
VS
4615{
4616 struct drm_device *dev = crtc->dev;
4617 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4618 struct drm_plane *plane;
bb53d4ae
VS
4619 struct intel_plane *intel_plane;
4620
af2b653b
MR
4621 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4622 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4623 if (intel_plane->pipe == pipe)
4624 intel_plane_restore(&intel_plane->base);
af2b653b 4625 }
bb53d4ae
VS
4626}
4627
20bc8673 4628void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4629{
cea165c3
VS
4630 struct drm_device *dev = crtc->base.dev;
4631 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4632
6e3c9717 4633 if (!crtc->config->ips_enabled)
d77e4531
PZ
4634 return;
4635
cea165c3
VS
4636 /* We can only enable IPS after we enable a plane and wait for a vblank */
4637 intel_wait_for_vblank(dev, crtc->pipe);
4638
d77e4531 4639 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4640 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4641 mutex_lock(&dev_priv->rps.hw_lock);
4642 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4643 mutex_unlock(&dev_priv->rps.hw_lock);
4644 /* Quoting Art Runyan: "its not safe to expect any particular
4645 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4646 * mailbox." Moreover, the mailbox may return a bogus state,
4647 * so we need to just enable it and continue on.
2a114cc1
BW
4648 */
4649 } else {
4650 I915_WRITE(IPS_CTL, IPS_ENABLE);
4651 /* The bit only becomes 1 in the next vblank, so this wait here
4652 * is essentially intel_wait_for_vblank. If we don't have this
4653 * and don't wait for vblanks until the end of crtc_enable, then
4654 * the HW state readout code will complain that the expected
4655 * IPS_CTL value is not the one we read. */
4656 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4657 DRM_ERROR("Timed out waiting for IPS enable\n");
4658 }
d77e4531
PZ
4659}
4660
20bc8673 4661void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4662{
4663 struct drm_device *dev = crtc->base.dev;
4664 struct drm_i915_private *dev_priv = dev->dev_private;
4665
6e3c9717 4666 if (!crtc->config->ips_enabled)
d77e4531
PZ
4667 return;
4668
4669 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4670 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4671 mutex_lock(&dev_priv->rps.hw_lock);
4672 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4673 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4674 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4675 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4676 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4677 } else {
2a114cc1 4678 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4679 POSTING_READ(IPS_CTL);
4680 }
d77e4531
PZ
4681
4682 /* We need to wait for a vblank before we can disable the plane. */
4683 intel_wait_for_vblank(dev, crtc->pipe);
4684}
4685
4686/** Loads the palette/gamma unit for the CRTC with the prepared values */
4687static void intel_crtc_load_lut(struct drm_crtc *crtc)
4688{
4689 struct drm_device *dev = crtc->dev;
4690 struct drm_i915_private *dev_priv = dev->dev_private;
4691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4692 enum pipe pipe = intel_crtc->pipe;
4693 int palreg = PALETTE(pipe);
4694 int i;
4695 bool reenable_ips = false;
4696
4697 /* The clocks have to be on to load the palette. */
83d65738 4698 if (!crtc->state->enable || !intel_crtc->active)
d77e4531
PZ
4699 return;
4700
50360403 4701 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4702 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4703 assert_dsi_pll_enabled(dev_priv);
4704 else
4705 assert_pll_enabled(dev_priv, pipe);
4706 }
4707
4708 /* use legacy palette for Ironlake */
7a1db49a 4709 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4710 palreg = LGC_PALETTE(pipe);
4711
4712 /* Workaround : Do not read or write the pipe palette/gamma data while
4713 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4714 */
6e3c9717 4715 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4716 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4717 GAMMA_MODE_MODE_SPLIT)) {
4718 hsw_disable_ips(intel_crtc);
4719 reenable_ips = true;
4720 }
4721
4722 for (i = 0; i < 256; i++) {
4723 I915_WRITE(palreg + 4 * i,
4724 (intel_crtc->lut_r[i] << 16) |
4725 (intel_crtc->lut_g[i] << 8) |
4726 intel_crtc->lut_b[i]);
4727 }
4728
4729 if (reenable_ips)
4730 hsw_enable_ips(intel_crtc);
4731}
4732
7cac945f 4733static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4734{
7cac945f 4735 if (intel_crtc->overlay) {
d3eedb1a
VS
4736 struct drm_device *dev = intel_crtc->base.dev;
4737 struct drm_i915_private *dev_priv = dev->dev_private;
4738
4739 mutex_lock(&dev->struct_mutex);
4740 dev_priv->mm.interruptible = false;
4741 (void) intel_overlay_switch_off(intel_crtc->overlay);
4742 dev_priv->mm.interruptible = true;
4743 mutex_unlock(&dev->struct_mutex);
4744 }
4745
4746 /* Let userspace switch the overlay on again. In most cases userspace
4747 * has to recompute where to put it anyway.
4748 */
4749}
4750
87d4300a
ML
4751/**
4752 * intel_post_enable_primary - Perform operations after enabling primary plane
4753 * @crtc: the CRTC whose primary plane was just enabled
4754 *
4755 * Performs potentially sleeping operations that must be done after the primary
4756 * plane is enabled, such as updating FBC and IPS. Note that this may be
4757 * called due to an explicit primary plane update, or due to an implicit
4758 * re-enable that is caused when a sprite plane is updated to no longer
4759 * completely hide the primary plane.
4760 */
4761static void
4762intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4763{
4764 struct drm_device *dev = crtc->dev;
87d4300a 4765 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4767 int pipe = intel_crtc->pipe;
a5c4d7bc 4768
87d4300a
ML
4769 /*
4770 * BDW signals flip done immediately if the plane
4771 * is disabled, even if the plane enable is already
4772 * armed to occur at the next vblank :(
4773 */
4774 if (IS_BROADWELL(dev))
4775 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4776
87d4300a
ML
4777 /*
4778 * FIXME IPS should be fine as long as one plane is
4779 * enabled, but in practice it seems to have problems
4780 * when going from primary only to sprite only and vice
4781 * versa.
4782 */
a5c4d7bc
VS
4783 hsw_enable_ips(intel_crtc);
4784
4785 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4786 intel_fbc_update(dev);
a5c4d7bc 4787 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4788
4789 /*
87d4300a
ML
4790 * Gen2 reports pipe underruns whenever all planes are disabled.
4791 * So don't enable underrun reporting before at least some planes
4792 * are enabled.
4793 * FIXME: Need to fix the logic to work when we turn off all planes
4794 * but leave the pipe running.
f99d7069 4795 */
87d4300a
ML
4796 if (IS_GEN2(dev))
4797 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4798
4799 /* Underruns don't raise interrupts, so check manually. */
4800 if (HAS_GMCH_DISPLAY(dev))
4801 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4802}
4803
87d4300a
ML
4804/**
4805 * intel_pre_disable_primary - Perform operations before disabling primary plane
4806 * @crtc: the CRTC whose primary plane is to be disabled
4807 *
4808 * Performs potentially sleeping operations that must be done before the
4809 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4810 * be called due to an explicit primary plane update, or due to an implicit
4811 * disable that is caused when a sprite plane completely hides the primary
4812 * plane.
4813 */
4814static void
4815intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4816{
4817 struct drm_device *dev = crtc->dev;
4818 struct drm_i915_private *dev_priv = dev->dev_private;
4819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4820 int pipe = intel_crtc->pipe;
a5c4d7bc 4821
87d4300a
ML
4822 /*
4823 * Gen2 reports pipe underruns whenever all planes are disabled.
4824 * So diasble underrun reporting before all the planes get disabled.
4825 * FIXME: Need to fix the logic to work when we turn off all planes
4826 * but leave the pipe running.
4827 */
4828 if (IS_GEN2(dev))
4829 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4830
87d4300a
ML
4831 /*
4832 * Vblank time updates from the shadow to live plane control register
4833 * are blocked if the memory self-refresh mode is active at that
4834 * moment. So to make sure the plane gets truly disabled, disable
4835 * first the self-refresh mode. The self-refresh enable bit in turn
4836 * will be checked/applied by the HW only at the next frame start
4837 * event which is after the vblank start event, so we need to have a
4838 * wait-for-vblank between disabling the plane and the pipe.
4839 */
4840 if (HAS_GMCH_DISPLAY(dev))
4841 intel_set_memory_cxsr(dev_priv, false);
4842
4843 mutex_lock(&dev->struct_mutex);
e35fef21 4844 if (dev_priv->fbc.crtc == intel_crtc)
7ff0ebcc 4845 intel_fbc_disable(dev);
87d4300a 4846 mutex_unlock(&dev->struct_mutex);
a5c4d7bc 4847
87d4300a
ML
4848 /*
4849 * FIXME IPS should be fine as long as one plane is
4850 * enabled, but in practice it seems to have problems
4851 * when going from primary only to sprite only and vice
4852 * versa.
4853 */
a5c4d7bc 4854 hsw_disable_ips(intel_crtc);
87d4300a
ML
4855}
4856
4857static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4858{
87d4300a
ML
4859 intel_enable_primary_hw_plane(crtc->primary, crtc);
4860 intel_enable_sprite_planes(crtc);
4861 intel_crtc_update_cursor(crtc, true);
87d4300a
ML
4862
4863 intel_post_enable_primary(crtc);
4864}
4865
4866static void intel_crtc_disable_planes(struct drm_crtc *crtc)
4867{
4868 struct drm_device *dev = crtc->dev;
4869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4870 struct intel_plane *intel_plane;
4871 int pipe = intel_crtc->pipe;
4872
4873 intel_crtc_wait_for_pending_flips(crtc);
4874
4875 intel_pre_disable_primary(crtc);
a5c4d7bc 4876
7cac945f 4877 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8
ML
4878 for_each_intel_plane(dev, intel_plane) {
4879 if (intel_plane->pipe == pipe) {
4880 struct drm_crtc *from = intel_plane->base.crtc;
4881
4882 intel_plane->disable_plane(&intel_plane->base,
4883 from ?: crtc, true);
4884 }
4885 }
f98551ae 4886
f99d7069
DV
4887 /*
4888 * FIXME: Once we grow proper nuclear flip support out of this we need
4889 * to compute the mask of flip planes precisely. For the time being
4890 * consider this a flip to a NULL plane.
4891 */
4892 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4893}
4894
f67a559d
JB
4895static void ironlake_crtc_enable(struct drm_crtc *crtc)
4896{
4897 struct drm_device *dev = crtc->dev;
4898 struct drm_i915_private *dev_priv = dev->dev_private;
4899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4900 struct intel_encoder *encoder;
f67a559d 4901 int pipe = intel_crtc->pipe;
f67a559d 4902
83d65738 4903 WARN_ON(!crtc->state->enable);
08a48469 4904
f67a559d
JB
4905 if (intel_crtc->active)
4906 return;
4907
6e3c9717 4908 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4909 intel_prepare_shared_dpll(intel_crtc);
4910
6e3c9717 4911 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4912 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4913
4914 intel_set_pipe_timings(intel_crtc);
4915
6e3c9717 4916 if (intel_crtc->config->has_pch_encoder) {
29407aab 4917 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4918 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4919 }
4920
4921 ironlake_set_pipeconf(crtc);
4922
f67a559d 4923 intel_crtc->active = true;
8664281b 4924
a72e4c9f
DV
4925 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4926 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4927
f6736a1a 4928 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4929 if (encoder->pre_enable)
4930 encoder->pre_enable(encoder);
f67a559d 4931
6e3c9717 4932 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4933 /* Note: FDI PLL enabling _must_ be done before we enable the
4934 * cpu pipes, hence this is separate from all the other fdi/pch
4935 * enabling. */
88cefb6c 4936 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4937 } else {
4938 assert_fdi_tx_disabled(dev_priv, pipe);
4939 assert_fdi_rx_disabled(dev_priv, pipe);
4940 }
f67a559d 4941
b074cec8 4942 ironlake_pfit_enable(intel_crtc);
f67a559d 4943
9c54c0dd
JB
4944 /*
4945 * On ILK+ LUT must be loaded before the pipe is running but with
4946 * clocks enabled
4947 */
4948 intel_crtc_load_lut(crtc);
4949
f37fcc2a 4950 intel_update_watermarks(crtc);
e1fdc473 4951 intel_enable_pipe(intel_crtc);
f67a559d 4952
6e3c9717 4953 if (intel_crtc->config->has_pch_encoder)
f67a559d 4954 ironlake_pch_enable(crtc);
c98e9dcf 4955
f9b61ff6
DV
4956 assert_vblank_disabled(crtc);
4957 drm_crtc_vblank_on(crtc);
4958
fa5c73b1
DV
4959 for_each_encoder_on_crtc(dev, crtc, encoder)
4960 encoder->enable(encoder);
61b77ddd
DV
4961
4962 if (HAS_PCH_CPT(dev))
a1520318 4963 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4964}
4965
42db64ef
PZ
4966/* IPS only exists on ULT machines and is tied to pipe A. */
4967static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4968{
f5adf94e 4969 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4970}
4971
e4916946
PZ
4972/*
4973 * This implements the workaround described in the "notes" section of the mode
4974 * set sequence documentation. When going from no pipes or single pipe to
4975 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4976 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4977 */
4978static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4979{
4980 struct drm_device *dev = crtc->base.dev;
4981 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4982
4983 /* We want to get the other_active_crtc only if there's only 1 other
4984 * active crtc. */
d3fcc808 4985 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4986 if (!crtc_it->active || crtc_it == crtc)
4987 continue;
4988
4989 if (other_active_crtc)
4990 return;
4991
4992 other_active_crtc = crtc_it;
4993 }
4994 if (!other_active_crtc)
4995 return;
4996
4997 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4998 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4999}
5000
4f771f10
PZ
5001static void haswell_crtc_enable(struct drm_crtc *crtc)
5002{
5003 struct drm_device *dev = crtc->dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5006 struct intel_encoder *encoder;
5007 int pipe = intel_crtc->pipe;
4f771f10 5008
83d65738 5009 WARN_ON(!crtc->state->enable);
4f771f10
PZ
5010
5011 if (intel_crtc->active)
5012 return;
5013
df8ad70c
DV
5014 if (intel_crtc_to_shared_dpll(intel_crtc))
5015 intel_enable_shared_dpll(intel_crtc);
5016
6e3c9717 5017 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5018 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
5019
5020 intel_set_pipe_timings(intel_crtc);
5021
6e3c9717
ACO
5022 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5023 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5024 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5025 }
5026
6e3c9717 5027 if (intel_crtc->config->has_pch_encoder) {
229fca97 5028 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5029 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5030 }
5031
5032 haswell_set_pipeconf(crtc);
5033
5034 intel_set_pipe_csc(crtc);
5035
4f771f10 5036 intel_crtc->active = true;
8664281b 5037
a72e4c9f 5038 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
5039 for_each_encoder_on_crtc(dev, crtc, encoder)
5040 if (encoder->pre_enable)
5041 encoder->pre_enable(encoder);
5042
6e3c9717 5043 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
5044 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5045 true);
4fe9467d
ID
5046 dev_priv->display.fdi_link_train(crtc);
5047 }
5048
1f544388 5049 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5050
ff6d9f55 5051 if (INTEL_INFO(dev)->gen == 9)
a1b2278e 5052 skylake_pfit_update(intel_crtc, 1);
ff6d9f55 5053 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 5054 ironlake_pfit_enable(intel_crtc);
ff6d9f55
JB
5055 else
5056 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10
PZ
5057
5058 /*
5059 * On ILK+ LUT must be loaded before the pipe is running but with
5060 * clocks enabled
5061 */
5062 intel_crtc_load_lut(crtc);
5063
1f544388 5064 intel_ddi_set_pipe_settings(crtc);
8228c251 5065 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5066
f37fcc2a 5067 intel_update_watermarks(crtc);
e1fdc473 5068 intel_enable_pipe(intel_crtc);
42db64ef 5069
6e3c9717 5070 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5071 lpt_pch_enable(crtc);
4f771f10 5072
6e3c9717 5073 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5074 intel_ddi_set_vc_payload_alloc(crtc, true);
5075
f9b61ff6
DV
5076 assert_vblank_disabled(crtc);
5077 drm_crtc_vblank_on(crtc);
5078
8807e55b 5079 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5080 encoder->enable(encoder);
8807e55b
JN
5081 intel_opregion_notify_encoder(encoder, true);
5082 }
4f771f10 5083
e4916946
PZ
5084 /* If we change the relative order between pipe/planes enabling, we need
5085 * to change the workaround. */
5086 haswell_mode_set_planes_workaround(intel_crtc);
4f771f10
PZ
5087}
5088
3f8dce3a
DV
5089static void ironlake_pfit_disable(struct intel_crtc *crtc)
5090{
5091 struct drm_device *dev = crtc->base.dev;
5092 struct drm_i915_private *dev_priv = dev->dev_private;
5093 int pipe = crtc->pipe;
5094
5095 /* To avoid upsetting the power well on haswell only disable the pfit if
5096 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 5097 if (crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5098 I915_WRITE(PF_CTL(pipe), 0);
5099 I915_WRITE(PF_WIN_POS(pipe), 0);
5100 I915_WRITE(PF_WIN_SZ(pipe), 0);
5101 }
5102}
5103
6be4a607
JB
5104static void ironlake_crtc_disable(struct drm_crtc *crtc)
5105{
5106 struct drm_device *dev = crtc->dev;
5107 struct drm_i915_private *dev_priv = dev->dev_private;
5108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5109 struct intel_encoder *encoder;
6be4a607 5110 int pipe = intel_crtc->pipe;
5eddb70b 5111 u32 reg, temp;
b52eb4dc 5112
f7abfe8b
CW
5113 if (!intel_crtc->active)
5114 return;
5115
ea9d758d
DV
5116 for_each_encoder_on_crtc(dev, crtc, encoder)
5117 encoder->disable(encoder);
5118
f9b61ff6
DV
5119 drm_crtc_vblank_off(crtc);
5120 assert_vblank_disabled(crtc);
5121
6e3c9717 5122 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5123 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5124
575f7ab7 5125 intel_disable_pipe(intel_crtc);
32f9d658 5126
3f8dce3a 5127 ironlake_pfit_disable(intel_crtc);
2c07245f 5128
bf49ec8c
DV
5129 for_each_encoder_on_crtc(dev, crtc, encoder)
5130 if (encoder->post_disable)
5131 encoder->post_disable(encoder);
2c07245f 5132
6e3c9717 5133 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5134 ironlake_fdi_disable(crtc);
913d8d11 5135
d925c59a 5136 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5137
d925c59a
DV
5138 if (HAS_PCH_CPT(dev)) {
5139 /* disable TRANS_DP_CTL */
5140 reg = TRANS_DP_CTL(pipe);
5141 temp = I915_READ(reg);
5142 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5143 TRANS_DP_PORT_SEL_MASK);
5144 temp |= TRANS_DP_PORT_SEL_NONE;
5145 I915_WRITE(reg, temp);
5146
5147 /* disable DPLL_SEL */
5148 temp = I915_READ(PCH_DPLL_SEL);
11887397 5149 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5150 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5151 }
e3421a18 5152
d925c59a 5153 /* disable PCH DPLL */
e72f9fbf 5154 intel_disable_shared_dpll(intel_crtc);
8db9d77b 5155
d925c59a
DV
5156 ironlake_fdi_pll_disable(intel_crtc);
5157 }
6b383a7f 5158
f7abfe8b 5159 intel_crtc->active = false;
46ba614c 5160 intel_update_watermarks(crtc);
d1ebd816
BW
5161
5162 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5163 intel_fbc_update(dev);
d1ebd816 5164 mutex_unlock(&dev->struct_mutex);
6be4a607 5165}
1b3c7a47 5166
4f771f10 5167static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5168{
4f771f10
PZ
5169 struct drm_device *dev = crtc->dev;
5170 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5172 struct intel_encoder *encoder;
6e3c9717 5173 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5174
4f771f10
PZ
5175 if (!intel_crtc->active)
5176 return;
5177
8807e55b
JN
5178 for_each_encoder_on_crtc(dev, crtc, encoder) {
5179 intel_opregion_notify_encoder(encoder, false);
4f771f10 5180 encoder->disable(encoder);
8807e55b 5181 }
4f771f10 5182
f9b61ff6
DV
5183 drm_crtc_vblank_off(crtc);
5184 assert_vblank_disabled(crtc);
5185
6e3c9717 5186 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5187 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5188 false);
575f7ab7 5189 intel_disable_pipe(intel_crtc);
4f771f10 5190
6e3c9717 5191 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5192 intel_ddi_set_vc_payload_alloc(crtc, false);
5193
ad80a810 5194 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5195
ff6d9f55 5196 if (INTEL_INFO(dev)->gen == 9)
a1b2278e 5197 skylake_pfit_update(intel_crtc, 0);
ff6d9f55 5198 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 5199 ironlake_pfit_disable(intel_crtc);
ff6d9f55
JB
5200 else
5201 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10 5202
1f544388 5203 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5204
6e3c9717 5205 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5206 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5207 intel_ddi_fdi_disable(crtc);
83616634 5208 }
4f771f10 5209
97b040aa
ID
5210 for_each_encoder_on_crtc(dev, crtc, encoder)
5211 if (encoder->post_disable)
5212 encoder->post_disable(encoder);
5213
4f771f10 5214 intel_crtc->active = false;
46ba614c 5215 intel_update_watermarks(crtc);
4f771f10
PZ
5216
5217 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5218 intel_fbc_update(dev);
4f771f10 5219 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
5220
5221 if (intel_crtc_to_shared_dpll(intel_crtc))
5222 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
5223}
5224
ee7b9f93
JB
5225static void ironlake_crtc_off(struct drm_crtc *crtc)
5226{
5227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 5228 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
5229}
5230
6441ab5f 5231
2dd24552
JB
5232static void i9xx_pfit_enable(struct intel_crtc *crtc)
5233{
5234 struct drm_device *dev = crtc->base.dev;
5235 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5236 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5237
681a8504 5238 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5239 return;
5240
2dd24552 5241 /*
c0b03411
DV
5242 * The panel fitter should only be adjusted whilst the pipe is disabled,
5243 * according to register description and PRM.
2dd24552 5244 */
c0b03411
DV
5245 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5246 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5247
b074cec8
JB
5248 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5249 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5250
5251 /* Border color in case we don't scale up to the full screen. Black by
5252 * default, change to something else for debugging. */
5253 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5254}
5255
d05410f9
DA
5256static enum intel_display_power_domain port_to_power_domain(enum port port)
5257{
5258 switch (port) {
5259 case PORT_A:
5260 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5261 case PORT_B:
5262 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5263 case PORT_C:
5264 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5265 case PORT_D:
5266 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5267 default:
5268 WARN_ON_ONCE(1);
5269 return POWER_DOMAIN_PORT_OTHER;
5270 }
5271}
5272
77d22dca
ID
5273#define for_each_power_domain(domain, mask) \
5274 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5275 if ((1 << (domain)) & (mask))
5276
319be8ae
ID
5277enum intel_display_power_domain
5278intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5279{
5280 struct drm_device *dev = intel_encoder->base.dev;
5281 struct intel_digital_port *intel_dig_port;
5282
5283 switch (intel_encoder->type) {
5284 case INTEL_OUTPUT_UNKNOWN:
5285 /* Only DDI platforms should ever use this output type */
5286 WARN_ON_ONCE(!HAS_DDI(dev));
5287 case INTEL_OUTPUT_DISPLAYPORT:
5288 case INTEL_OUTPUT_HDMI:
5289 case INTEL_OUTPUT_EDP:
5290 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5291 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5292 case INTEL_OUTPUT_DP_MST:
5293 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5294 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5295 case INTEL_OUTPUT_ANALOG:
5296 return POWER_DOMAIN_PORT_CRT;
5297 case INTEL_OUTPUT_DSI:
5298 return POWER_DOMAIN_PORT_DSI;
5299 default:
5300 return POWER_DOMAIN_PORT_OTHER;
5301 }
5302}
5303
5304static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5305{
319be8ae
ID
5306 struct drm_device *dev = crtc->dev;
5307 struct intel_encoder *intel_encoder;
5308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5309 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5310 unsigned long mask;
5311 enum transcoder transcoder;
5312
5313 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5314
5315 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5316 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5317 if (intel_crtc->config->pch_pfit.enabled ||
5318 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5319 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5320
319be8ae
ID
5321 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5322 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5323
77d22dca
ID
5324 return mask;
5325}
5326
679dacd4 5327static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
77d22dca 5328{
679dacd4 5329 struct drm_device *dev = state->dev;
77d22dca
ID
5330 struct drm_i915_private *dev_priv = dev->dev_private;
5331 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5332 struct intel_crtc *crtc;
5333
5334 /*
5335 * First get all needed power domains, then put all unneeded, to avoid
5336 * any unnecessary toggling of the power wells.
5337 */
d3fcc808 5338 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
5339 enum intel_display_power_domain domain;
5340
83d65738 5341 if (!crtc->base.state->enable)
77d22dca
ID
5342 continue;
5343
319be8ae 5344 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
5345
5346 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5347 intel_display_power_get(dev_priv, domain);
5348 }
5349
50f6e502 5350 if (dev_priv->display.modeset_global_resources)
679dacd4 5351 dev_priv->display.modeset_global_resources(state);
50f6e502 5352
d3fcc808 5353 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
5354 enum intel_display_power_domain domain;
5355
5356 for_each_power_domain(domain, crtc->enabled_power_domains)
5357 intel_display_power_put(dev_priv, domain);
5358
5359 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5360 }
5361
5362 intel_display_set_init_power(dev_priv, false);
5363}
5364
f8437dd1
VK
5365void broxton_set_cdclk(struct drm_device *dev, int frequency)
5366{
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 uint32_t divider;
5369 uint32_t ratio;
5370 uint32_t current_freq;
5371 int ret;
5372
5373 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5374 switch (frequency) {
5375 case 144000:
5376 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5377 ratio = BXT_DE_PLL_RATIO(60);
5378 break;
5379 case 288000:
5380 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5381 ratio = BXT_DE_PLL_RATIO(60);
5382 break;
5383 case 384000:
5384 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5385 ratio = BXT_DE_PLL_RATIO(60);
5386 break;
5387 case 576000:
5388 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5389 ratio = BXT_DE_PLL_RATIO(60);
5390 break;
5391 case 624000:
5392 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5393 ratio = BXT_DE_PLL_RATIO(65);
5394 break;
5395 case 19200:
5396 /*
5397 * Bypass frequency with DE PLL disabled. Init ratio, divider
5398 * to suppress GCC warning.
5399 */
5400 ratio = 0;
5401 divider = 0;
5402 break;
5403 default:
5404 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5405
5406 return;
5407 }
5408
5409 mutex_lock(&dev_priv->rps.hw_lock);
5410 /* Inform power controller of upcoming frequency change */
5411 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5412 0x80000000);
5413 mutex_unlock(&dev_priv->rps.hw_lock);
5414
5415 if (ret) {
5416 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5417 ret, frequency);
5418 return;
5419 }
5420
5421 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5422 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5423 current_freq = current_freq * 500 + 1000;
5424
5425 /*
5426 * DE PLL has to be disabled when
5427 * - setting to 19.2MHz (bypass, PLL isn't used)
5428 * - before setting to 624MHz (PLL needs toggling)
5429 * - before setting to any frequency from 624MHz (PLL needs toggling)
5430 */
5431 if (frequency == 19200 || frequency == 624000 ||
5432 current_freq == 624000) {
5433 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5434 /* Timeout 200us */
5435 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5436 1))
5437 DRM_ERROR("timout waiting for DE PLL unlock\n");
5438 }
5439
5440 if (frequency != 19200) {
5441 uint32_t val;
5442
5443 val = I915_READ(BXT_DE_PLL_CTL);
5444 val &= ~BXT_DE_PLL_RATIO_MASK;
5445 val |= ratio;
5446 I915_WRITE(BXT_DE_PLL_CTL, val);
5447
5448 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5449 /* Timeout 200us */
5450 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5451 DRM_ERROR("timeout waiting for DE PLL lock\n");
5452
5453 val = I915_READ(CDCLK_CTL);
5454 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5455 val |= divider;
5456 /*
5457 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5458 * enable otherwise.
5459 */
5460 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5461 if (frequency >= 500000)
5462 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5463
5464 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5465 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5466 val |= (frequency - 1000) / 500;
5467 I915_WRITE(CDCLK_CTL, val);
5468 }
5469
5470 mutex_lock(&dev_priv->rps.hw_lock);
5471 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5472 DIV_ROUND_UP(frequency, 25000));
5473 mutex_unlock(&dev_priv->rps.hw_lock);
5474
5475 if (ret) {
5476 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5477 ret, frequency);
5478 return;
5479 }
5480
5481 dev_priv->cdclk_freq = frequency;
5482}
5483
5484void broxton_init_cdclk(struct drm_device *dev)
5485{
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 uint32_t val;
5488
5489 /*
5490 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5491 * or else the reset will hang because there is no PCH to respond.
5492 * Move the handshake programming to initialization sequence.
5493 * Previously was left up to BIOS.
5494 */
5495 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5496 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5497 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5498
5499 /* Enable PG1 for cdclk */
5500 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5501
5502 /* check if cd clock is enabled */
5503 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5504 DRM_DEBUG_KMS("Display already initialized\n");
5505 return;
5506 }
5507
5508 /*
5509 * FIXME:
5510 * - The initial CDCLK needs to be read from VBT.
5511 * Need to make this change after VBT has changes for BXT.
5512 * - check if setting the max (or any) cdclk freq is really necessary
5513 * here, it belongs to modeset time
5514 */
5515 broxton_set_cdclk(dev, 624000);
5516
5517 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5518 POSTING_READ(DBUF_CTL);
5519
f8437dd1
VK
5520 udelay(10);
5521
5522 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5523 DRM_ERROR("DBuf power enable timeout!\n");
5524}
5525
5526void broxton_uninit_cdclk(struct drm_device *dev)
5527{
5528 struct drm_i915_private *dev_priv = dev->dev_private;
5529
5530 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5531 POSTING_READ(DBUF_CTL);
5532
f8437dd1
VK
5533 udelay(10);
5534
5535 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5536 DRM_ERROR("DBuf power disable timeout!\n");
5537
5538 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5539 broxton_set_cdclk(dev, 19200);
5540
5541 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5542}
5543
dfcab17e 5544/* returns HPLL frequency in kHz */
f8bf63fd 5545static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 5546{
586f49dc 5547 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 5548
586f49dc
JB
5549 /* Obtain SKU information */
5550 mutex_lock(&dev_priv->dpio_lock);
5551 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5552 CCK_FUSE_HPLL_FREQ_MASK;
5553 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 5554
dfcab17e 5555 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
5556}
5557
f8bf63fd
VS
5558static void vlv_update_cdclk(struct drm_device *dev)
5559{
5560 struct drm_i915_private *dev_priv = dev->dev_private;
5561
164dfd28 5562 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 5563 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
164dfd28 5564 dev_priv->cdclk_freq);
f8bf63fd
VS
5565
5566 /*
5567 * Program the gmbus_freq based on the cdclk frequency.
5568 * BSpec erroneously claims we should aim for 4MHz, but
5569 * in fact 1MHz is the correct frequency.
5570 */
164dfd28 5571 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
f8bf63fd
VS
5572}
5573
30a970c6
JB
5574/* Adjust CDclk dividers to allow high res or save power if possible */
5575static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5576{
5577 struct drm_i915_private *dev_priv = dev->dev_private;
5578 u32 val, cmd;
5579
164dfd28
VK
5580 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5581 != dev_priv->cdclk_freq);
d60c4473 5582
dfcab17e 5583 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5584 cmd = 2;
dfcab17e 5585 else if (cdclk == 266667)
30a970c6
JB
5586 cmd = 1;
5587 else
5588 cmd = 0;
5589
5590 mutex_lock(&dev_priv->rps.hw_lock);
5591 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5592 val &= ~DSPFREQGUAR_MASK;
5593 val |= (cmd << DSPFREQGUAR_SHIFT);
5594 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5595 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5596 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5597 50)) {
5598 DRM_ERROR("timed out waiting for CDclk change\n");
5599 }
5600 mutex_unlock(&dev_priv->rps.hw_lock);
5601
dfcab17e 5602 if (cdclk == 400000) {
6bcda4f0 5603 u32 divider;
30a970c6 5604
6bcda4f0 5605 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6
JB
5606
5607 mutex_lock(&dev_priv->dpio_lock);
5608 /* adjust cdclk divider */
5609 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 5610 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
5611 val |= divider;
5612 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5613
5614 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5615 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5616 50))
5617 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5618 mutex_unlock(&dev_priv->dpio_lock);
5619 }
5620
5621 mutex_lock(&dev_priv->dpio_lock);
5622 /* adjust self-refresh exit latency value */
5623 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5624 val &= ~0x7f;
5625
5626 /*
5627 * For high bandwidth configs, we set a higher latency in the bunit
5628 * so that the core display fetch happens in time to avoid underruns.
5629 */
dfcab17e 5630 if (cdclk == 400000)
30a970c6
JB
5631 val |= 4500 / 250; /* 4.5 usec */
5632 else
5633 val |= 3000 / 250; /* 3.0 usec */
5634 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5635 mutex_unlock(&dev_priv->dpio_lock);
5636
f8bf63fd 5637 vlv_update_cdclk(dev);
30a970c6
JB
5638}
5639
383c5a6a
VS
5640static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5641{
5642 struct drm_i915_private *dev_priv = dev->dev_private;
5643 u32 val, cmd;
5644
164dfd28
VK
5645 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5646 != dev_priv->cdclk_freq);
383c5a6a
VS
5647
5648 switch (cdclk) {
383c5a6a
VS
5649 case 333333:
5650 case 320000:
383c5a6a 5651 case 266667:
383c5a6a 5652 case 200000:
383c5a6a
VS
5653 break;
5654 default:
5f77eeb0 5655 MISSING_CASE(cdclk);
383c5a6a
VS
5656 return;
5657 }
5658
9d0d3fda
VS
5659 /*
5660 * Specs are full of misinformation, but testing on actual
5661 * hardware has shown that we just need to write the desired
5662 * CCK divider into the Punit register.
5663 */
5664 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5665
383c5a6a
VS
5666 mutex_lock(&dev_priv->rps.hw_lock);
5667 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5668 val &= ~DSPFREQGUAR_MASK_CHV;
5669 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5670 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5671 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5672 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5673 50)) {
5674 DRM_ERROR("timed out waiting for CDclk change\n");
5675 }
5676 mutex_unlock(&dev_priv->rps.hw_lock);
5677
5678 vlv_update_cdclk(dev);
5679}
5680
30a970c6
JB
5681static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5682 int max_pixclk)
5683{
6bcda4f0 5684 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5685 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5686
30a970c6
JB
5687 /*
5688 * Really only a few cases to deal with, as only 4 CDclks are supported:
5689 * 200MHz
5690 * 267MHz
29dc7ef3 5691 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5692 * 400MHz (VLV only)
5693 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5694 * of the lower bin and adjust if needed.
e37c67a1
VS
5695 *
5696 * We seem to get an unstable or solid color picture at 200MHz.
5697 * Not sure what's wrong. For now use 200MHz only when all pipes
5698 * are off.
30a970c6 5699 */
6cca3195
VS
5700 if (!IS_CHERRYVIEW(dev_priv) &&
5701 max_pixclk > freq_320*limit/100)
dfcab17e 5702 return 400000;
6cca3195 5703 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5704 return freq_320;
e37c67a1 5705 else if (max_pixclk > 0)
dfcab17e 5706 return 266667;
e37c67a1
VS
5707 else
5708 return 200000;
30a970c6
JB
5709}
5710
f8437dd1
VK
5711static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5712 int max_pixclk)
5713{
5714 /*
5715 * FIXME:
5716 * - remove the guardband, it's not needed on BXT
5717 * - set 19.2MHz bypass frequency if there are no active pipes
5718 */
5719 if (max_pixclk > 576000*9/10)
5720 return 624000;
5721 else if (max_pixclk > 384000*9/10)
5722 return 576000;
5723 else if (max_pixclk > 288000*9/10)
5724 return 384000;
5725 else if (max_pixclk > 144000*9/10)
5726 return 288000;
5727 else
5728 return 144000;
5729}
5730
2f2d7aa1 5731/* compute the max pixel clock for new configuration */
304603f4 5732static int intel_mode_max_pixclk(struct drm_atomic_state *state)
30a970c6 5733{
304603f4 5734 struct drm_device *dev = state->dev;
30a970c6 5735 struct intel_crtc *intel_crtc;
304603f4 5736 struct intel_crtc_state *crtc_state;
30a970c6
JB
5737 int max_pixclk = 0;
5738
d3fcc808 5739 for_each_intel_crtc(dev, intel_crtc) {
304603f4
ACO
5740 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5741 if (IS_ERR(crtc_state))
5742 return PTR_ERR(crtc_state);
5743
5744 if (!crtc_state->base.enable)
5745 continue;
5746
5747 max_pixclk = max(max_pixclk,
5748 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5749 }
5750
5751 return max_pixclk;
5752}
5753
0a9ab303 5754static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
30a970c6 5755{
304603f4 5756 struct drm_i915_private *dev_priv = to_i915(state->dev);
0a9ab303
ACO
5757 struct drm_crtc *crtc;
5758 struct drm_crtc_state *crtc_state;
304603f4 5759 int max_pixclk = intel_mode_max_pixclk(state);
0a9ab303 5760 int cdclk, i;
30a970c6 5761
304603f4
ACO
5762 if (max_pixclk < 0)
5763 return max_pixclk;
30a970c6 5764
f8437dd1
VK
5765 if (IS_VALLEYVIEW(dev_priv))
5766 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5767 else
5768 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5769
5770 if (cdclk == dev_priv->cdclk_freq)
304603f4 5771 return 0;
30a970c6 5772
0a9ab303
ACO
5773 /* add all active pipes to the state */
5774 for_each_crtc(state->dev, crtc) {
5775 if (!crtc->state->enable)
5776 continue;
5777
5778 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5779 if (IS_ERR(crtc_state))
5780 return PTR_ERR(crtc_state);
5781 }
5782
2f2d7aa1 5783 /* disable/enable all currently active pipes while we change cdclk */
0a9ab303
ACO
5784 for_each_crtc_in_state(state, crtc, crtc_state, i)
5785 if (crtc_state->enable)
5786 crtc_state->mode_changed = true;
304603f4
ACO
5787
5788 return 0;
30a970c6
JB
5789}
5790
1e69cd74
VS
5791static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5792{
5793 unsigned int credits, default_credits;
5794
5795 if (IS_CHERRYVIEW(dev_priv))
5796 default_credits = PFI_CREDIT(12);
5797 else
5798 default_credits = PFI_CREDIT(8);
5799
164dfd28 5800 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
1e69cd74
VS
5801 /* CHV suggested value is 31 or 63 */
5802 if (IS_CHERRYVIEW(dev_priv))
5803 credits = PFI_CREDIT_31;
5804 else
5805 credits = PFI_CREDIT(15);
5806 } else {
5807 credits = default_credits;
5808 }
5809
5810 /*
5811 * WA - write default credits before re-programming
5812 * FIXME: should we also set the resend bit here?
5813 */
5814 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5815 default_credits);
5816
5817 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5818 credits | PFI_CREDIT_RESEND);
5819
5820 /*
5821 * FIXME is this guaranteed to clear
5822 * immediately or should we poll for it?
5823 */
5824 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5825}
5826
679dacd4 5827static void valleyview_modeset_global_resources(struct drm_atomic_state *state)
30a970c6 5828{
679dacd4 5829 struct drm_device *dev = state->dev;
30a970c6 5830 struct drm_i915_private *dev_priv = dev->dev_private;
304603f4
ACO
5831 int max_pixclk = intel_mode_max_pixclk(state);
5832 int req_cdclk;
5833
5834 /* The only reason this can fail is if we fail to add the crtc_state
5835 * to the atomic state. But that can't happen since the call to
5836 * intel_mode_max_pixclk() in valleyview_modeset_global_pipes() (which
5837 * can't have failed otherwise the mode set would be aborted) added all
5838 * the states already. */
5839 if (WARN_ON(max_pixclk < 0))
5840 return;
30a970c6 5841
304603f4 5842 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
30a970c6 5843
164dfd28 5844 if (req_cdclk != dev_priv->cdclk_freq) {
738c05c0
ID
5845 /*
5846 * FIXME: We can end up here with all power domains off, yet
5847 * with a CDCLK frequency other than the minimum. To account
5848 * for this take the PIPE-A power domain, which covers the HW
5849 * blocks needed for the following programming. This can be
5850 * removed once it's guaranteed that we get here either with
5851 * the minimum CDCLK set, or the required power domains
5852 * enabled.
5853 */
5854 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5855
383c5a6a
VS
5856 if (IS_CHERRYVIEW(dev))
5857 cherryview_set_cdclk(dev, req_cdclk);
5858 else
5859 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 5860
1e69cd74
VS
5861 vlv_program_pfi_credits(dev_priv);
5862
738c05c0 5863 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
383c5a6a 5864 }
30a970c6
JB
5865}
5866
89b667f8
JB
5867static void valleyview_crtc_enable(struct drm_crtc *crtc)
5868{
5869 struct drm_device *dev = crtc->dev;
a72e4c9f 5870 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
5871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5872 struct intel_encoder *encoder;
5873 int pipe = intel_crtc->pipe;
23538ef1 5874 bool is_dsi;
89b667f8 5875
83d65738 5876 WARN_ON(!crtc->state->enable);
89b667f8
JB
5877
5878 if (intel_crtc->active)
5879 return;
5880
409ee761 5881 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 5882
1ae0d137
VS
5883 if (!is_dsi) {
5884 if (IS_CHERRYVIEW(dev))
6e3c9717 5885 chv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 5886 else
6e3c9717 5887 vlv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 5888 }
5b18e57c 5889
6e3c9717 5890 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5891 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
5892
5893 intel_set_pipe_timings(intel_crtc);
5894
c14b0485
VS
5895 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5896 struct drm_i915_private *dev_priv = dev->dev_private;
5897
5898 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5899 I915_WRITE(CHV_CANVAS(pipe), 0);
5900 }
5901
5b18e57c
DV
5902 i9xx_set_pipeconf(intel_crtc);
5903
89b667f8 5904 intel_crtc->active = true;
89b667f8 5905
a72e4c9f 5906 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5907
89b667f8
JB
5908 for_each_encoder_on_crtc(dev, crtc, encoder)
5909 if (encoder->pre_pll_enable)
5910 encoder->pre_pll_enable(encoder);
5911
9d556c99
CML
5912 if (!is_dsi) {
5913 if (IS_CHERRYVIEW(dev))
6e3c9717 5914 chv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 5915 else
6e3c9717 5916 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 5917 }
89b667f8
JB
5918
5919 for_each_encoder_on_crtc(dev, crtc, encoder)
5920 if (encoder->pre_enable)
5921 encoder->pre_enable(encoder);
5922
2dd24552
JB
5923 i9xx_pfit_enable(intel_crtc);
5924
63cbb074
VS
5925 intel_crtc_load_lut(crtc);
5926
f37fcc2a 5927 intel_update_watermarks(crtc);
e1fdc473 5928 intel_enable_pipe(intel_crtc);
be6a6f8e 5929
4b3a9526
VS
5930 assert_vblank_disabled(crtc);
5931 drm_crtc_vblank_on(crtc);
5932
f9b61ff6
DV
5933 for_each_encoder_on_crtc(dev, crtc, encoder)
5934 encoder->enable(encoder);
89b667f8
JB
5935}
5936
f13c2ef3
DV
5937static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5938{
5939 struct drm_device *dev = crtc->base.dev;
5940 struct drm_i915_private *dev_priv = dev->dev_private;
5941
6e3c9717
ACO
5942 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5943 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
5944}
5945
0b8765c6 5946static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
5947{
5948 struct drm_device *dev = crtc->dev;
a72e4c9f 5949 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 5950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5951 struct intel_encoder *encoder;
79e53945 5952 int pipe = intel_crtc->pipe;
79e53945 5953
83d65738 5954 WARN_ON(!crtc->state->enable);
08a48469 5955
f7abfe8b
CW
5956 if (intel_crtc->active)
5957 return;
5958
f13c2ef3
DV
5959 i9xx_set_pll_dividers(intel_crtc);
5960
6e3c9717 5961 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5962 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
5963
5964 intel_set_pipe_timings(intel_crtc);
5965
5b18e57c
DV
5966 i9xx_set_pipeconf(intel_crtc);
5967
f7abfe8b 5968 intel_crtc->active = true;
6b383a7f 5969
4a3436e8 5970 if (!IS_GEN2(dev))
a72e4c9f 5971 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 5972
9d6d9f19
MK
5973 for_each_encoder_on_crtc(dev, crtc, encoder)
5974 if (encoder->pre_enable)
5975 encoder->pre_enable(encoder);
5976
f6736a1a
DV
5977 i9xx_enable_pll(intel_crtc);
5978
2dd24552
JB
5979 i9xx_pfit_enable(intel_crtc);
5980
63cbb074
VS
5981 intel_crtc_load_lut(crtc);
5982
f37fcc2a 5983 intel_update_watermarks(crtc);
e1fdc473 5984 intel_enable_pipe(intel_crtc);
be6a6f8e 5985
4b3a9526
VS
5986 assert_vblank_disabled(crtc);
5987 drm_crtc_vblank_on(crtc);
5988
f9b61ff6
DV
5989 for_each_encoder_on_crtc(dev, crtc, encoder)
5990 encoder->enable(encoder);
0b8765c6 5991}
79e53945 5992
87476d63
DV
5993static void i9xx_pfit_disable(struct intel_crtc *crtc)
5994{
5995 struct drm_device *dev = crtc->base.dev;
5996 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 5997
6e3c9717 5998 if (!crtc->config->gmch_pfit.control)
328d8e82 5999 return;
87476d63 6000
328d8e82 6001 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6002
328d8e82
DV
6003 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6004 I915_READ(PFIT_CONTROL));
6005 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6006}
6007
0b8765c6
JB
6008static void i9xx_crtc_disable(struct drm_crtc *crtc)
6009{
6010 struct drm_device *dev = crtc->dev;
6011 struct drm_i915_private *dev_priv = dev->dev_private;
6012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6013 struct intel_encoder *encoder;
0b8765c6 6014 int pipe = intel_crtc->pipe;
ef9c3aee 6015
f7abfe8b
CW
6016 if (!intel_crtc->active)
6017 return;
6018
6304cd91
VS
6019 /*
6020 * On gen2 planes are double buffered but the pipe isn't, so we must
6021 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6022 * We also need to wait on all gmch platforms because of the
6023 * self-refresh mode constraint explained above.
6304cd91 6024 */
564ed191 6025 intel_wait_for_vblank(dev, pipe);
6304cd91 6026
4b3a9526
VS
6027 for_each_encoder_on_crtc(dev, crtc, encoder)
6028 encoder->disable(encoder);
6029
f9b61ff6
DV
6030 drm_crtc_vblank_off(crtc);
6031 assert_vblank_disabled(crtc);
6032
575f7ab7 6033 intel_disable_pipe(intel_crtc);
24a1f16d 6034
87476d63 6035 i9xx_pfit_disable(intel_crtc);
24a1f16d 6036
89b667f8
JB
6037 for_each_encoder_on_crtc(dev, crtc, encoder)
6038 if (encoder->post_disable)
6039 encoder->post_disable(encoder);
6040
409ee761 6041 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6042 if (IS_CHERRYVIEW(dev))
6043 chv_disable_pll(dev_priv, pipe);
6044 else if (IS_VALLEYVIEW(dev))
6045 vlv_disable_pll(dev_priv, pipe);
6046 else
1c4e0274 6047 i9xx_disable_pll(intel_crtc);
076ed3b2 6048 }
0b8765c6 6049
4a3436e8 6050 if (!IS_GEN2(dev))
a72e4c9f 6051 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 6052
f7abfe8b 6053 intel_crtc->active = false;
46ba614c 6054 intel_update_watermarks(crtc);
f37fcc2a 6055
efa9624e 6056 mutex_lock(&dev->struct_mutex);
7ff0ebcc 6057 intel_fbc_update(dev);
efa9624e 6058 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
6059}
6060
ee7b9f93
JB
6061static void i9xx_crtc_off(struct drm_crtc *crtc)
6062{
6063}
6064
b04c5bd6
BF
6065/* Master function to enable/disable CRTC and corresponding power wells */
6066void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
6067{
6068 struct drm_device *dev = crtc->dev;
6069 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 6070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
6071 enum intel_display_power_domain domain;
6072 unsigned long domains;
976f8a20 6073
0e572fe7
DV
6074 if (enable) {
6075 if (!intel_crtc->active) {
e1e9fb84
DV
6076 domains = get_crtc_power_domains(crtc);
6077 for_each_power_domain(domain, domains)
6078 intel_display_power_get(dev_priv, domain);
6079 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
6080
6081 dev_priv->display.crtc_enable(crtc);
ce22dba9 6082 intel_crtc_enable_planes(crtc);
0e572fe7
DV
6083 }
6084 } else {
6085 if (intel_crtc->active) {
ce22dba9 6086 intel_crtc_disable_planes(crtc);
0e572fe7
DV
6087 dev_priv->display.crtc_disable(crtc);
6088
e1e9fb84
DV
6089 domains = intel_crtc->enabled_power_domains;
6090 for_each_power_domain(domain, domains)
6091 intel_display_power_put(dev_priv, domain);
6092 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
6093 }
6094 }
b04c5bd6
BF
6095}
6096
6097/**
6098 * Sets the power management mode of the pipe and plane.
6099 */
6100void intel_crtc_update_dpms(struct drm_crtc *crtc)
6101{
6102 struct drm_device *dev = crtc->dev;
6103 struct intel_encoder *intel_encoder;
6104 bool enable = false;
6105
6106 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6107 enable |= intel_encoder->connectors_active;
6108
6109 intel_crtc_control(crtc, enable);
0f63cca2
ACO
6110
6111 crtc->state->active = enable;
976f8a20
DV
6112}
6113
cdd59983
CW
6114static void intel_crtc_disable(struct drm_crtc *crtc)
6115{
cdd59983 6116 struct drm_device *dev = crtc->dev;
976f8a20 6117 struct drm_connector *connector;
ee7b9f93 6118 struct drm_i915_private *dev_priv = dev->dev_private;
cdd59983 6119
976f8a20 6120 /* crtc should still be enabled when we disable it. */
83d65738 6121 WARN_ON(!crtc->state->enable);
976f8a20 6122
ce22dba9 6123 intel_crtc_disable_planes(crtc);
976f8a20 6124 dev_priv->display.crtc_disable(crtc);
ee7b9f93
JB
6125 dev_priv->display.off(crtc);
6126
70a101f8 6127 drm_plane_helper_disable(crtc->primary);
976f8a20
DV
6128
6129 /* Update computed state. */
6130 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6131 if (!connector->encoder || !connector->encoder->crtc)
6132 continue;
6133
6134 if (connector->encoder->crtc != crtc)
6135 continue;
6136
6137 connector->dpms = DRM_MODE_DPMS_OFF;
6138 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
6139 }
6140}
6141
ea5b213a 6142void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6143{
4ef69c7a 6144 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6145
ea5b213a
CW
6146 drm_encoder_cleanup(encoder);
6147 kfree(intel_encoder);
7e7d76c3
JB
6148}
6149
9237329d 6150/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
6151 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6152 * state of the entire output pipe. */
9237329d 6153static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 6154{
5ab432ef
DV
6155 if (mode == DRM_MODE_DPMS_ON) {
6156 encoder->connectors_active = true;
6157
b2cabb0e 6158 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
6159 } else {
6160 encoder->connectors_active = false;
6161
b2cabb0e 6162 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 6163 }
79e53945
JB
6164}
6165
0a91ca29
DV
6166/* Cross check the actual hw state with our own modeset state tracking (and it's
6167 * internal consistency). */
b980514c 6168static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6169{
0a91ca29
DV
6170 if (connector->get_hw_state(connector)) {
6171 struct intel_encoder *encoder = connector->encoder;
6172 struct drm_crtc *crtc;
6173 bool encoder_enabled;
6174 enum pipe pipe;
6175
6176 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6177 connector->base.base.id,
c23cc417 6178 connector->base.name);
0a91ca29 6179
0e32b39c
DA
6180 /* there is no real hw state for MST connectors */
6181 if (connector->mst_port)
6182 return;
6183
e2c719b7 6184 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
0a91ca29 6185 "wrong connector dpms state\n");
e2c719b7 6186 I915_STATE_WARN(connector->base.encoder != &encoder->base,
0a91ca29 6187 "active connector not linked to encoder\n");
0a91ca29 6188
36cd7444 6189 if (encoder) {
e2c719b7 6190 I915_STATE_WARN(!encoder->connectors_active,
36cd7444
DA
6191 "encoder->connectors_active not set\n");
6192
6193 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
e2c719b7
RC
6194 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6195 if (I915_STATE_WARN_ON(!encoder->base.crtc))
36cd7444 6196 return;
0a91ca29 6197
36cd7444 6198 crtc = encoder->base.crtc;
0a91ca29 6199
83d65738
MR
6200 I915_STATE_WARN(!crtc->state->enable,
6201 "crtc not enabled\n");
e2c719b7
RC
6202 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6203 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
36cd7444
DA
6204 "encoder active on the wrong pipe\n");
6205 }
0a91ca29 6206 }
79e53945
JB
6207}
6208
08d9bc92
ACO
6209int intel_connector_init(struct intel_connector *connector)
6210{
6211 struct drm_connector_state *connector_state;
6212
6213 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6214 if (!connector_state)
6215 return -ENOMEM;
6216
6217 connector->base.state = connector_state;
6218 return 0;
6219}
6220
6221struct intel_connector *intel_connector_alloc(void)
6222{
6223 struct intel_connector *connector;
6224
6225 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6226 if (!connector)
6227 return NULL;
6228
6229 if (intel_connector_init(connector) < 0) {
6230 kfree(connector);
6231 return NULL;
6232 }
6233
6234 return connector;
6235}
6236
5ab432ef
DV
6237/* Even simpler default implementation, if there's really no special case to
6238 * consider. */
6239void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 6240{
5ab432ef
DV
6241 /* All the simple cases only support two dpms states. */
6242 if (mode != DRM_MODE_DPMS_ON)
6243 mode = DRM_MODE_DPMS_OFF;
d4270e57 6244
5ab432ef
DV
6245 if (mode == connector->dpms)
6246 return;
6247
6248 connector->dpms = mode;
6249
6250 /* Only need to change hw state when actually enabled */
c9976dcf
CW
6251 if (connector->encoder)
6252 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 6253
b980514c 6254 intel_modeset_check_state(connector->dev);
79e53945
JB
6255}
6256
f0947c37
DV
6257/* Simple connector->get_hw_state implementation for encoders that support only
6258 * one connector and no cloning and hence the encoder state determines the state
6259 * of the connector. */
6260bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6261{
24929352 6262 enum pipe pipe = 0;
f0947c37 6263 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6264
f0947c37 6265 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6266}
6267
6d293983 6268static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6269{
6d293983
ACO
6270 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6271 return crtc_state->fdi_lanes;
d272ddfa
VS
6272
6273 return 0;
6274}
6275
6d293983 6276static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6277 struct intel_crtc_state *pipe_config)
1857e1da 6278{
6d293983
ACO
6279 struct drm_atomic_state *state = pipe_config->base.state;
6280 struct intel_crtc *other_crtc;
6281 struct intel_crtc_state *other_crtc_state;
6282
1857e1da
DV
6283 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6284 pipe_name(pipe), pipe_config->fdi_lanes);
6285 if (pipe_config->fdi_lanes > 4) {
6286 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6287 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6288 return -EINVAL;
1857e1da
DV
6289 }
6290
bafb6553 6291 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6292 if (pipe_config->fdi_lanes > 2) {
6293 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6294 pipe_config->fdi_lanes);
6d293983 6295 return -EINVAL;
1857e1da 6296 } else {
6d293983 6297 return 0;
1857e1da
DV
6298 }
6299 }
6300
6301 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6302 return 0;
1857e1da
DV
6303
6304 /* Ivybridge 3 pipe is really complicated */
6305 switch (pipe) {
6306 case PIPE_A:
6d293983 6307 return 0;
1857e1da 6308 case PIPE_B:
6d293983
ACO
6309 if (pipe_config->fdi_lanes <= 2)
6310 return 0;
6311
6312 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6313 other_crtc_state =
6314 intel_atomic_get_crtc_state(state, other_crtc);
6315 if (IS_ERR(other_crtc_state))
6316 return PTR_ERR(other_crtc_state);
6317
6318 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6319 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6320 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6321 return -EINVAL;
1857e1da 6322 }
6d293983 6323 return 0;
1857e1da 6324 case PIPE_C:
251cc67c
VS
6325 if (pipe_config->fdi_lanes > 2) {
6326 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6327 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6328 return -EINVAL;
251cc67c 6329 }
6d293983
ACO
6330
6331 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6332 other_crtc_state =
6333 intel_atomic_get_crtc_state(state, other_crtc);
6334 if (IS_ERR(other_crtc_state))
6335 return PTR_ERR(other_crtc_state);
6336
6337 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6338 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6339 return -EINVAL;
1857e1da 6340 }
6d293983 6341 return 0;
1857e1da
DV
6342 default:
6343 BUG();
6344 }
6345}
6346
e29c22c0
DV
6347#define RETRY 1
6348static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6349 struct intel_crtc_state *pipe_config)
877d48d5 6350{
1857e1da 6351 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 6352 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6353 int lane, link_bw, fdi_dotclock, ret;
6354 bool needs_recompute = false;
877d48d5 6355
e29c22c0 6356retry:
877d48d5
DV
6357 /* FDI is a binary signal running at ~2.7GHz, encoding
6358 * each output octet as 10 bits. The actual frequency
6359 * is stored as a divider into a 100MHz clock, and the
6360 * mode pixel clock is stored in units of 1KHz.
6361 * Hence the bw of each lane in terms of the mode signal
6362 * is:
6363 */
6364 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6365
241bfc38 6366 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6367
2bd89a07 6368 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6369 pipe_config->pipe_bpp);
6370
6371 pipe_config->fdi_lanes = lane;
6372
2bd89a07 6373 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6374 link_bw, &pipe_config->fdi_m_n);
1857e1da 6375
6d293983
ACO
6376 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6377 intel_crtc->pipe, pipe_config);
6378 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6379 pipe_config->pipe_bpp -= 2*3;
6380 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6381 pipe_config->pipe_bpp);
6382 needs_recompute = true;
6383 pipe_config->bw_constrained = true;
6384
6385 goto retry;
6386 }
6387
6388 if (needs_recompute)
6389 return RETRY;
6390
6d293983 6391 return ret;
877d48d5
DV
6392}
6393
42db64ef 6394static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6395 struct intel_crtc_state *pipe_config)
42db64ef 6396{
d330a953 6397 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 6398 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 6399 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
6400}
6401
a43f6e0f 6402static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6403 struct intel_crtc_state *pipe_config)
79e53945 6404{
a43f6e0f 6405 struct drm_device *dev = crtc->base.dev;
8bd31e67 6406 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 6407 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
d03c93d4 6408 int ret;
89749350 6409
ad3a4479 6410 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6411 if (INTEL_INFO(dev)->gen < 4) {
cf532bb2
VS
6412 int clock_limit =
6413 dev_priv->display.get_display_clock_speed(dev);
6414
6415 /*
6416 * Enable pixel doubling when the dot clock
6417 * is > 90% of the (display) core speed.
6418 *
b397c96b
VS
6419 * GDG double wide on either pipe,
6420 * otherwise pipe A only.
cf532bb2 6421 */
b397c96b 6422 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6423 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6424 clock_limit *= 2;
cf532bb2 6425 pipe_config->double_wide = true;
ad3a4479
VS
6426 }
6427
241bfc38 6428 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6429 return -EINVAL;
2c07245f 6430 }
89749350 6431
1d1d0e27
VS
6432 /*
6433 * Pipe horizontal size must be even in:
6434 * - DVO ganged mode
6435 * - LVDS dual channel mode
6436 * - Double wide pipe
6437 */
a93e255f 6438 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6439 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6440 pipe_config->pipe_src_w &= ~1;
6441
8693a824
DL
6442 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6443 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6444 */
6445 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6446 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 6447 return -EINVAL;
44f46b42 6448
f5adf94e 6449 if (HAS_IPS(dev))
a43f6e0f
DV
6450 hsw_compute_ips_config(crtc, pipe_config);
6451
877d48d5 6452 if (pipe_config->has_pch_encoder)
a43f6e0f 6453 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6454
d03c93d4
CK
6455 /* FIXME: remove below call once atomic mode set is place and all crtc
6456 * related checks called from atomic_crtc_check function */
6457 ret = 0;
6458 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6459 crtc, pipe_config->base.state);
6460 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6461
6462 return ret;
79e53945
JB
6463}
6464
1652d19e
VS
6465static int skylake_get_display_clock_speed(struct drm_device *dev)
6466{
6467 struct drm_i915_private *dev_priv = to_i915(dev);
6468 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6469 uint32_t cdctl = I915_READ(CDCLK_CTL);
6470 uint32_t linkrate;
6471
6472 if (!(lcpll1 & LCPLL_PLL_ENABLE)) {
6473 WARN(1, "LCPLL1 not enabled\n");
6474 return 24000; /* 24MHz is the cd freq with NSSC ref */
6475 }
6476
6477 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6478 return 540000;
6479
6480 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6481 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6482
71cd8423
DL
6483 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6484 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6485 /* vco 8640 */
6486 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6487 case CDCLK_FREQ_450_432:
6488 return 432000;
6489 case CDCLK_FREQ_337_308:
6490 return 308570;
6491 case CDCLK_FREQ_675_617:
6492 return 617140;
6493 default:
6494 WARN(1, "Unknown cd freq selection\n");
6495 }
6496 } else {
6497 /* vco 8100 */
6498 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6499 case CDCLK_FREQ_450_432:
6500 return 450000;
6501 case CDCLK_FREQ_337_308:
6502 return 337500;
6503 case CDCLK_FREQ_675_617:
6504 return 675000;
6505 default:
6506 WARN(1, "Unknown cd freq selection\n");
6507 }
6508 }
6509
6510 /* error case, do as if DPLL0 isn't enabled */
6511 return 24000;
6512}
6513
6514static int broadwell_get_display_clock_speed(struct drm_device *dev)
6515{
6516 struct drm_i915_private *dev_priv = dev->dev_private;
6517 uint32_t lcpll = I915_READ(LCPLL_CTL);
6518 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6519
6520 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6521 return 800000;
6522 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6523 return 450000;
6524 else if (freq == LCPLL_CLK_FREQ_450)
6525 return 450000;
6526 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6527 return 540000;
6528 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6529 return 337500;
6530 else
6531 return 675000;
6532}
6533
6534static int haswell_get_display_clock_speed(struct drm_device *dev)
6535{
6536 struct drm_i915_private *dev_priv = dev->dev_private;
6537 uint32_t lcpll = I915_READ(LCPLL_CTL);
6538 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6539
6540 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6541 return 800000;
6542 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6543 return 450000;
6544 else if (freq == LCPLL_CLK_FREQ_450)
6545 return 450000;
6546 else if (IS_HSW_ULT(dev))
6547 return 337500;
6548 else
6549 return 540000;
79e53945
JB
6550}
6551
25eb05fc
JB
6552static int valleyview_get_display_clock_speed(struct drm_device *dev)
6553{
d197b7d3 6554 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
6555 u32 val;
6556 int divider;
6557
6bcda4f0
VS
6558 if (dev_priv->hpll_freq == 0)
6559 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6560
d197b7d3
VS
6561 mutex_lock(&dev_priv->dpio_lock);
6562 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
6563 mutex_unlock(&dev_priv->dpio_lock);
6564
6565 divider = val & DISPLAY_FREQUENCY_VALUES;
6566
7d007f40
VS
6567 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6568 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6569 "cdclk change in progress\n");
6570
6bcda4f0 6571 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
6572}
6573
b37a6434
VS
6574static int ilk_get_display_clock_speed(struct drm_device *dev)
6575{
6576 return 450000;
6577}
6578
e70236a8
JB
6579static int i945_get_display_clock_speed(struct drm_device *dev)
6580{
6581 return 400000;
6582}
79e53945 6583
e70236a8 6584static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6585{
e907f170 6586 return 333333;
e70236a8 6587}
79e53945 6588
e70236a8
JB
6589static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6590{
6591 return 200000;
6592}
79e53945 6593
257a7ffc
DV
6594static int pnv_get_display_clock_speed(struct drm_device *dev)
6595{
6596 u16 gcfgc = 0;
6597
6598 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6599
6600 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6601 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6602 return 266667;
257a7ffc 6603 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6604 return 333333;
257a7ffc 6605 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6606 return 444444;
257a7ffc
DV
6607 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6608 return 200000;
6609 default:
6610 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6611 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6612 return 133333;
257a7ffc 6613 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6614 return 166667;
257a7ffc
DV
6615 }
6616}
6617
e70236a8
JB
6618static int i915gm_get_display_clock_speed(struct drm_device *dev)
6619{
6620 u16 gcfgc = 0;
79e53945 6621
e70236a8
JB
6622 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6623
6624 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6625 return 133333;
e70236a8
JB
6626 else {
6627 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6628 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6629 return 333333;
e70236a8
JB
6630 default:
6631 case GC_DISPLAY_CLOCK_190_200_MHZ:
6632 return 190000;
79e53945 6633 }
e70236a8
JB
6634 }
6635}
6636
6637static int i865_get_display_clock_speed(struct drm_device *dev)
6638{
e907f170 6639 return 266667;
e70236a8
JB
6640}
6641
6642static int i855_get_display_clock_speed(struct drm_device *dev)
6643{
6644 u16 hpllcc = 0;
6645 /* Assume that the hardware is in the high speed state. This
6646 * should be the default.
6647 */
6648 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6649 case GC_CLOCK_133_200:
6650 case GC_CLOCK_100_200:
6651 return 200000;
6652 case GC_CLOCK_166_250:
6653 return 250000;
6654 case GC_CLOCK_100_133:
e907f170 6655 return 133333;
e70236a8 6656 }
79e53945 6657
e70236a8
JB
6658 /* Shouldn't happen */
6659 return 0;
6660}
79e53945 6661
e70236a8
JB
6662static int i830_get_display_clock_speed(struct drm_device *dev)
6663{
e907f170 6664 return 133333;
79e53945
JB
6665}
6666
2c07245f 6667static void
a65851af 6668intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 6669{
a65851af
VS
6670 while (*num > DATA_LINK_M_N_MASK ||
6671 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
6672 *num >>= 1;
6673 *den >>= 1;
6674 }
6675}
6676
a65851af
VS
6677static void compute_m_n(unsigned int m, unsigned int n,
6678 uint32_t *ret_m, uint32_t *ret_n)
6679{
6680 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6681 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6682 intel_reduce_m_n_ratio(ret_m, ret_n);
6683}
6684
e69d0bc1
DV
6685void
6686intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6687 int pixel_clock, int link_clock,
6688 struct intel_link_m_n *m_n)
2c07245f 6689{
e69d0bc1 6690 m_n->tu = 64;
a65851af
VS
6691
6692 compute_m_n(bits_per_pixel * pixel_clock,
6693 link_clock * nlanes * 8,
6694 &m_n->gmch_m, &m_n->gmch_n);
6695
6696 compute_m_n(pixel_clock, link_clock,
6697 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
6698}
6699
a7615030
CW
6700static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6701{
d330a953
JN
6702 if (i915.panel_use_ssc >= 0)
6703 return i915.panel_use_ssc != 0;
41aa3448 6704 return dev_priv->vbt.lvds_use_ssc
435793df 6705 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
6706}
6707
a93e255f
ACO
6708static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
6709 int num_connectors)
c65d77d8 6710{
a93e255f 6711 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
6712 struct drm_i915_private *dev_priv = dev->dev_private;
6713 int refclk;
6714
a93e255f
ACO
6715 WARN_ON(!crtc_state->base.state);
6716
5ab7b0b7 6717 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 6718 refclk = 100000;
a93e255f 6719 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 6720 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
6721 refclk = dev_priv->vbt.lvds_ssc_freq;
6722 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
6723 } else if (!IS_GEN2(dev)) {
6724 refclk = 96000;
6725 } else {
6726 refclk = 48000;
6727 }
6728
6729 return refclk;
6730}
6731
7429e9d4 6732static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 6733{
7df00d7a 6734 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 6735}
f47709a9 6736
7429e9d4
DV
6737static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6738{
6739 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
6740}
6741
f47709a9 6742static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 6743 struct intel_crtc_state *crtc_state,
a7516a05
JB
6744 intel_clock_t *reduced_clock)
6745{
f47709a9 6746 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
6747 u32 fp, fp2 = 0;
6748
6749 if (IS_PINEVIEW(dev)) {
190f68c5 6750 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 6751 if (reduced_clock)
7429e9d4 6752 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 6753 } else {
190f68c5 6754 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 6755 if (reduced_clock)
7429e9d4 6756 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
6757 }
6758
190f68c5 6759 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 6760
f47709a9 6761 crtc->lowfreq_avail = false;
a93e255f 6762 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 6763 reduced_clock) {
190f68c5 6764 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 6765 crtc->lowfreq_avail = true;
a7516a05 6766 } else {
190f68c5 6767 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
6768 }
6769}
6770
5e69f97f
CML
6771static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6772 pipe)
89b667f8
JB
6773{
6774 u32 reg_val;
6775
6776 /*
6777 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6778 * and set it to a reasonable value instead.
6779 */
ab3c759a 6780 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
6781 reg_val &= 0xffffff00;
6782 reg_val |= 0x00000030;
ab3c759a 6783 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 6784
ab3c759a 6785 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
6786 reg_val &= 0x8cffffff;
6787 reg_val = 0x8c000000;
ab3c759a 6788 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 6789
ab3c759a 6790 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 6791 reg_val &= 0xffffff00;
ab3c759a 6792 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 6793
ab3c759a 6794 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
6795 reg_val &= 0x00ffffff;
6796 reg_val |= 0xb0000000;
ab3c759a 6797 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
6798}
6799
b551842d
DV
6800static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6801 struct intel_link_m_n *m_n)
6802{
6803 struct drm_device *dev = crtc->base.dev;
6804 struct drm_i915_private *dev_priv = dev->dev_private;
6805 int pipe = crtc->pipe;
6806
e3b95f1e
DV
6807 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6808 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6809 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6810 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
6811}
6812
6813static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
6814 struct intel_link_m_n *m_n,
6815 struct intel_link_m_n *m2_n2)
b551842d
DV
6816{
6817 struct drm_device *dev = crtc->base.dev;
6818 struct drm_i915_private *dev_priv = dev->dev_private;
6819 int pipe = crtc->pipe;
6e3c9717 6820 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
6821
6822 if (INTEL_INFO(dev)->gen >= 5) {
6823 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6824 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6825 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6826 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
6827 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6828 * for gen < 8) and if DRRS is supported (to make sure the
6829 * registers are not unnecessarily accessed).
6830 */
44395bfe 6831 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 6832 crtc->config->has_drrs) {
f769cd24
VK
6833 I915_WRITE(PIPE_DATA_M2(transcoder),
6834 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6835 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6836 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6837 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6838 }
b551842d 6839 } else {
e3b95f1e
DV
6840 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6841 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6842 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6843 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
6844 }
6845}
6846
fe3cd48d 6847void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 6848{
fe3cd48d
R
6849 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6850
6851 if (m_n == M1_N1) {
6852 dp_m_n = &crtc->config->dp_m_n;
6853 dp_m2_n2 = &crtc->config->dp_m2_n2;
6854 } else if (m_n == M2_N2) {
6855
6856 /*
6857 * M2_N2 registers are not supported. Hence m2_n2 divider value
6858 * needs to be programmed into M1_N1.
6859 */
6860 dp_m_n = &crtc->config->dp_m2_n2;
6861 } else {
6862 DRM_ERROR("Unsupported divider value\n");
6863 return;
6864 }
6865
6e3c9717
ACO
6866 if (crtc->config->has_pch_encoder)
6867 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 6868 else
fe3cd48d 6869 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
6870}
6871
d288f65f 6872static void vlv_update_pll(struct intel_crtc *crtc,
5cec258b 6873 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
6874{
6875 u32 dpll, dpll_md;
6876
6877 /*
6878 * Enable DPIO clock input. We should never disable the reference
6879 * clock for pipe B, since VGA hotplug / manual detection depends
6880 * on it.
6881 */
6882 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6883 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6884 /* We should never disable this, set it here for state tracking */
6885 if (crtc->pipe == PIPE_B)
6886 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6887 dpll |= DPLL_VCO_ENABLE;
d288f65f 6888 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 6889
d288f65f 6890 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 6891 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 6892 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
6893}
6894
d288f65f 6895static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 6896 const struct intel_crtc_state *pipe_config)
a0c4da24 6897{
f47709a9 6898 struct drm_device *dev = crtc->base.dev;
a0c4da24 6899 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 6900 int pipe = crtc->pipe;
bdd4b6a6 6901 u32 mdiv;
a0c4da24 6902 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 6903 u32 coreclk, reg_val;
a0c4da24 6904
09153000
DV
6905 mutex_lock(&dev_priv->dpio_lock);
6906
d288f65f
VS
6907 bestn = pipe_config->dpll.n;
6908 bestm1 = pipe_config->dpll.m1;
6909 bestm2 = pipe_config->dpll.m2;
6910 bestp1 = pipe_config->dpll.p1;
6911 bestp2 = pipe_config->dpll.p2;
a0c4da24 6912
89b667f8
JB
6913 /* See eDP HDMI DPIO driver vbios notes doc */
6914
6915 /* PLL B needs special handling */
bdd4b6a6 6916 if (pipe == PIPE_B)
5e69f97f 6917 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
6918
6919 /* Set up Tx target for periodic Rcomp update */
ab3c759a 6920 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
6921
6922 /* Disable target IRef on PLL */
ab3c759a 6923 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 6924 reg_val &= 0x00ffffff;
ab3c759a 6925 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
6926
6927 /* Disable fast lock */
ab3c759a 6928 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
6929
6930 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
6931 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6932 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6933 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 6934 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
6935
6936 /*
6937 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6938 * but we don't support that).
6939 * Note: don't use the DAC post divider as it seems unstable.
6940 */
6941 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 6942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 6943
a0c4da24 6944 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 6945 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 6946
89b667f8 6947 /* Set HBR and RBR LPF coefficients */
d288f65f 6948 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
6949 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6950 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 6951 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 6952 0x009f0003);
89b667f8 6953 else
ab3c759a 6954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
6955 0x00d0000f);
6956
681a8504 6957 if (pipe_config->has_dp_encoder) {
89b667f8 6958 /* Use SSC source */
bdd4b6a6 6959 if (pipe == PIPE_A)
ab3c759a 6960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6961 0x0df40000);
6962 else
ab3c759a 6963 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6964 0x0df70000);
6965 } else { /* HDMI or VGA */
6966 /* Use bend source */
bdd4b6a6 6967 if (pipe == PIPE_A)
ab3c759a 6968 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6969 0x0df70000);
6970 else
ab3c759a 6971 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
6972 0x0df40000);
6973 }
a0c4da24 6974
ab3c759a 6975 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 6976 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
6977 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6978 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 6979 coreclk |= 0x01000000;
ab3c759a 6980 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 6981
ab3c759a 6982 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
09153000 6983 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
6984}
6985
d288f65f 6986static void chv_update_pll(struct intel_crtc *crtc,
5cec258b 6987 struct intel_crtc_state *pipe_config)
1ae0d137 6988{
d288f65f 6989 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
6990 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6991 DPLL_VCO_ENABLE;
6992 if (crtc->pipe != PIPE_A)
d288f65f 6993 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 6994
d288f65f
VS
6995 pipe_config->dpll_hw_state.dpll_md =
6996 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
6997}
6998
d288f65f 6999static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7000 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7001{
7002 struct drm_device *dev = crtc->base.dev;
7003 struct drm_i915_private *dev_priv = dev->dev_private;
7004 int pipe = crtc->pipe;
7005 int dpll_reg = DPLL(crtc->pipe);
7006 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7007 u32 loopfilter, tribuf_calcntr;
9d556c99 7008 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7009 u32 dpio_val;
9cbe40c1 7010 int vco;
9d556c99 7011
d288f65f
VS
7012 bestn = pipe_config->dpll.n;
7013 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7014 bestm1 = pipe_config->dpll.m1;
7015 bestm2 = pipe_config->dpll.m2 >> 22;
7016 bestp1 = pipe_config->dpll.p1;
7017 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7018 vco = pipe_config->dpll.vco;
a945ce7e 7019 dpio_val = 0;
9cbe40c1 7020 loopfilter = 0;
9d556c99
CML
7021
7022 /*
7023 * Enable Refclk and SSC
7024 */
a11b0703 7025 I915_WRITE(dpll_reg,
d288f65f 7026 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703
VS
7027
7028 mutex_lock(&dev_priv->dpio_lock);
9d556c99 7029
9d556c99
CML
7030 /* p1 and p2 divider */
7031 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7032 5 << DPIO_CHV_S1_DIV_SHIFT |
7033 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7034 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7035 1 << DPIO_CHV_K_DIV_SHIFT);
7036
7037 /* Feedback post-divider - m2 */
7038 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7039
7040 /* Feedback refclk divider - n and m1 */
7041 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7042 DPIO_CHV_M1_DIV_BY_2 |
7043 1 << DPIO_CHV_N_DIV_SHIFT);
7044
7045 /* M2 fraction division */
a945ce7e
VP
7046 if (bestm2_frac)
7047 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7048
7049 /* M2 fraction division enable */
a945ce7e
VP
7050 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7051 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7052 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7053 if (bestm2_frac)
7054 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7055 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7056
de3a0fde
VP
7057 /* Program digital lock detect threshold */
7058 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7059 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7060 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7061 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7062 if (!bestm2_frac)
7063 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7064 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7065
9d556c99 7066 /* Loop filter */
9cbe40c1
VP
7067 if (vco == 5400000) {
7068 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7069 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7070 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7071 tribuf_calcntr = 0x9;
7072 } else if (vco <= 6200000) {
7073 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7074 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7075 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7076 tribuf_calcntr = 0x9;
7077 } else if (vco <= 6480000) {
7078 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7079 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7080 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7081 tribuf_calcntr = 0x8;
7082 } else {
7083 /* Not supported. Apply the same limits as in the max case */
7084 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7085 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7086 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7087 tribuf_calcntr = 0;
7088 }
9d556c99
CML
7089 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7090
968040b2 7091 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7092 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7093 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7094 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7095
9d556c99
CML
7096 /* AFC Recal */
7097 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7098 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7099 DPIO_AFC_RECAL);
7100
7101 mutex_unlock(&dev_priv->dpio_lock);
7102}
7103
d288f65f
VS
7104/**
7105 * vlv_force_pll_on - forcibly enable just the PLL
7106 * @dev_priv: i915 private structure
7107 * @pipe: pipe PLL to enable
7108 * @dpll: PLL configuration
7109 *
7110 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7111 * in cases where we need the PLL enabled even when @pipe is not going to
7112 * be enabled.
7113 */
7114void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7115 const struct dpll *dpll)
7116{
7117 struct intel_crtc *crtc =
7118 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7119 struct intel_crtc_state pipe_config = {
a93e255f 7120 .base.crtc = &crtc->base,
d288f65f
VS
7121 .pixel_multiplier = 1,
7122 .dpll = *dpll,
7123 };
7124
7125 if (IS_CHERRYVIEW(dev)) {
7126 chv_update_pll(crtc, &pipe_config);
7127 chv_prepare_pll(crtc, &pipe_config);
7128 chv_enable_pll(crtc, &pipe_config);
7129 } else {
7130 vlv_update_pll(crtc, &pipe_config);
7131 vlv_prepare_pll(crtc, &pipe_config);
7132 vlv_enable_pll(crtc, &pipe_config);
7133 }
7134}
7135
7136/**
7137 * vlv_force_pll_off - forcibly disable just the PLL
7138 * @dev_priv: i915 private structure
7139 * @pipe: pipe PLL to disable
7140 *
7141 * Disable the PLL for @pipe. To be used in cases where we need
7142 * the PLL enabled even when @pipe is not going to be enabled.
7143 */
7144void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7145{
7146 if (IS_CHERRYVIEW(dev))
7147 chv_disable_pll(to_i915(dev), pipe);
7148 else
7149 vlv_disable_pll(to_i915(dev), pipe);
7150}
7151
f47709a9 7152static void i9xx_update_pll(struct intel_crtc *crtc,
190f68c5 7153 struct intel_crtc_state *crtc_state,
f47709a9 7154 intel_clock_t *reduced_clock,
eb1cbe48
DV
7155 int num_connectors)
7156{
f47709a9 7157 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7158 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7159 u32 dpll;
7160 bool is_sdvo;
190f68c5 7161 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7162
190f68c5 7163 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7164
a93e255f
ACO
7165 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7166 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7167
7168 dpll = DPLL_VGA_MODE_DIS;
7169
a93e255f 7170 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7171 dpll |= DPLLB_MODE_LVDS;
7172 else
7173 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7174
ef1b460d 7175 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7176 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7177 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7178 }
198a037f
DV
7179
7180 if (is_sdvo)
4a33e48d 7181 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7182
190f68c5 7183 if (crtc_state->has_dp_encoder)
4a33e48d 7184 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7185
7186 /* compute bitmask from p1 value */
7187 if (IS_PINEVIEW(dev))
7188 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7189 else {
7190 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7191 if (IS_G4X(dev) && reduced_clock)
7192 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7193 }
7194 switch (clock->p2) {
7195 case 5:
7196 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7197 break;
7198 case 7:
7199 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7200 break;
7201 case 10:
7202 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7203 break;
7204 case 14:
7205 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7206 break;
7207 }
7208 if (INTEL_INFO(dev)->gen >= 4)
7209 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7210
190f68c5 7211 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7212 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7213 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7214 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7215 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7216 else
7217 dpll |= PLL_REF_INPUT_DREFCLK;
7218
7219 dpll |= DPLL_VCO_ENABLE;
190f68c5 7220 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7221
eb1cbe48 7222 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7223 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7224 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7225 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7226 }
7227}
7228
f47709a9 7229static void i8xx_update_pll(struct intel_crtc *crtc,
190f68c5 7230 struct intel_crtc_state *crtc_state,
f47709a9 7231 intel_clock_t *reduced_clock,
eb1cbe48
DV
7232 int num_connectors)
7233{
f47709a9 7234 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7235 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7236 u32 dpll;
190f68c5 7237 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7238
190f68c5 7239 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7240
eb1cbe48
DV
7241 dpll = DPLL_VGA_MODE_DIS;
7242
a93e255f 7243 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7244 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7245 } else {
7246 if (clock->p1 == 2)
7247 dpll |= PLL_P1_DIVIDE_BY_TWO;
7248 else
7249 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7250 if (clock->p2 == 4)
7251 dpll |= PLL_P2_DIVIDE_BY_4;
7252 }
7253
a93e255f 7254 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7255 dpll |= DPLL_DVO_2X_MODE;
7256
a93e255f 7257 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7258 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7259 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7260 else
7261 dpll |= PLL_REF_INPUT_DREFCLK;
7262
7263 dpll |= DPLL_VCO_ENABLE;
190f68c5 7264 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7265}
7266
8a654f3b 7267static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7268{
7269 struct drm_device *dev = intel_crtc->base.dev;
7270 struct drm_i915_private *dev_priv = dev->dev_private;
7271 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7272 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 7273 struct drm_display_mode *adjusted_mode =
6e3c9717 7274 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7275 uint32_t crtc_vtotal, crtc_vblank_end;
7276 int vsyncshift = 0;
4d8a62ea
DV
7277
7278 /* We need to be careful not to changed the adjusted mode, for otherwise
7279 * the hw state checker will get angry at the mismatch. */
7280 crtc_vtotal = adjusted_mode->crtc_vtotal;
7281 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7282
609aeaca 7283 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7284 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7285 crtc_vtotal -= 1;
7286 crtc_vblank_end -= 1;
609aeaca 7287
409ee761 7288 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7289 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7290 else
7291 vsyncshift = adjusted_mode->crtc_hsync_start -
7292 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7293 if (vsyncshift < 0)
7294 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7295 }
7296
7297 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7298 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7299
fe2b8f9d 7300 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7301 (adjusted_mode->crtc_hdisplay - 1) |
7302 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7303 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7304 (adjusted_mode->crtc_hblank_start - 1) |
7305 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7306 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7307 (adjusted_mode->crtc_hsync_start - 1) |
7308 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7309
fe2b8f9d 7310 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7311 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7312 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7313 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7314 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7315 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7316 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7317 (adjusted_mode->crtc_vsync_start - 1) |
7318 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7319
b5e508d4
PZ
7320 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7321 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7322 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7323 * bits. */
7324 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7325 (pipe == PIPE_B || pipe == PIPE_C))
7326 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7327
b0e77b9c
PZ
7328 /* pipesrc controls the size that is scaled from, which should
7329 * always be the user's requested size.
7330 */
7331 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7332 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7333 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7334}
7335
1bd1bd80 7336static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7337 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7338{
7339 struct drm_device *dev = crtc->base.dev;
7340 struct drm_i915_private *dev_priv = dev->dev_private;
7341 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7342 uint32_t tmp;
7343
7344 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7345 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7346 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7347 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7348 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7349 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7350 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7351 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7352 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7353
7354 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7355 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7356 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7357 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7358 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7359 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7360 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7361 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7362 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7363
7364 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7365 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7366 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7367 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7368 }
7369
7370 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7371 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7372 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7373
2d112de7
ACO
7374 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7375 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7376}
7377
f6a83288 7378void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7379 struct intel_crtc_state *pipe_config)
babea61d 7380{
2d112de7
ACO
7381 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7382 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7383 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7384 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7385
2d112de7
ACO
7386 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7387 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7388 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7389 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7390
2d112de7 7391 mode->flags = pipe_config->base.adjusted_mode.flags;
babea61d 7392
2d112de7
ACO
7393 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7394 mode->flags |= pipe_config->base.adjusted_mode.flags;
babea61d
JB
7395}
7396
84b046f3
DV
7397static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7398{
7399 struct drm_device *dev = intel_crtc->base.dev;
7400 struct drm_i915_private *dev_priv = dev->dev_private;
7401 uint32_t pipeconf;
7402
9f11a9e4 7403 pipeconf = 0;
84b046f3 7404
b6b5d049
VS
7405 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7406 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7407 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7408
6e3c9717 7409 if (intel_crtc->config->double_wide)
cf532bb2 7410 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7411
ff9ce46e
DV
7412 /* only g4x and later have fancy bpc/dither controls */
7413 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7414 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7415 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7416 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7417 PIPECONF_DITHER_TYPE_SP;
84b046f3 7418
6e3c9717 7419 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7420 case 18:
7421 pipeconf |= PIPECONF_6BPC;
7422 break;
7423 case 24:
7424 pipeconf |= PIPECONF_8BPC;
7425 break;
7426 case 30:
7427 pipeconf |= PIPECONF_10BPC;
7428 break;
7429 default:
7430 /* Case prevented by intel_choose_pipe_bpp_dither. */
7431 BUG();
84b046f3
DV
7432 }
7433 }
7434
7435 if (HAS_PIPE_CXSR(dev)) {
7436 if (intel_crtc->lowfreq_avail) {
7437 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7438 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7439 } else {
7440 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7441 }
7442 }
7443
6e3c9717 7444 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7445 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7446 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7447 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7448 else
7449 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7450 } else
84b046f3
DV
7451 pipeconf |= PIPECONF_PROGRESSIVE;
7452
6e3c9717 7453 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7454 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7455
84b046f3
DV
7456 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7457 POSTING_READ(PIPECONF(intel_crtc->pipe));
7458}
7459
190f68c5
ACO
7460static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7461 struct intel_crtc_state *crtc_state)
79e53945 7462{
c7653199 7463 struct drm_device *dev = crtc->base.dev;
79e53945 7464 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7465 int refclk, num_connectors = 0;
652c393a 7466 intel_clock_t clock, reduced_clock;
a16af721 7467 bool ok, has_reduced_clock = false;
e9fd1c02 7468 bool is_lvds = false, is_dsi = false;
5eddb70b 7469 struct intel_encoder *encoder;
d4906093 7470 const intel_limit_t *limit;
55bb9992 7471 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7472 struct drm_connector *connector;
55bb9992
ACO
7473 struct drm_connector_state *connector_state;
7474 int i;
79e53945 7475
da3ced29 7476 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7477 if (connector_state->crtc != &crtc->base)
7478 continue;
7479
7480 encoder = to_intel_encoder(connector_state->best_encoder);
7481
5eddb70b 7482 switch (encoder->type) {
79e53945
JB
7483 case INTEL_OUTPUT_LVDS:
7484 is_lvds = true;
7485 break;
e9fd1c02
JN
7486 case INTEL_OUTPUT_DSI:
7487 is_dsi = true;
7488 break;
6847d71b
PZ
7489 default:
7490 break;
79e53945 7491 }
43565a06 7492
c751ce4f 7493 num_connectors++;
79e53945
JB
7494 }
7495
f2335330 7496 if (is_dsi)
5b18e57c 7497 return 0;
f2335330 7498
190f68c5 7499 if (!crtc_state->clock_set) {
a93e255f 7500 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7501
e9fd1c02
JN
7502 /*
7503 * Returns a set of divisors for the desired target clock with
7504 * the given refclk, or FALSE. The returned values represent
7505 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7506 * 2) / p1 / p2.
7507 */
a93e255f
ACO
7508 limit = intel_limit(crtc_state, refclk);
7509 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7510 crtc_state->port_clock,
e9fd1c02 7511 refclk, NULL, &clock);
f2335330 7512 if (!ok) {
e9fd1c02
JN
7513 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7514 return -EINVAL;
7515 }
79e53945 7516
f2335330
JN
7517 if (is_lvds && dev_priv->lvds_downclock_avail) {
7518 /*
7519 * Ensure we match the reduced clock's P to the target
7520 * clock. If the clocks don't match, we can't switch
7521 * the display clock by using the FP0/FP1. In such case
7522 * we will disable the LVDS downclock feature.
7523 */
7524 has_reduced_clock =
a93e255f 7525 dev_priv->display.find_dpll(limit, crtc_state,
f2335330
JN
7526 dev_priv->lvds_downclock,
7527 refclk, &clock,
7528 &reduced_clock);
7529 }
7530 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7531 crtc_state->dpll.n = clock.n;
7532 crtc_state->dpll.m1 = clock.m1;
7533 crtc_state->dpll.m2 = clock.m2;
7534 crtc_state->dpll.p1 = clock.p1;
7535 crtc_state->dpll.p2 = clock.p2;
f47709a9 7536 }
7026d4ac 7537
e9fd1c02 7538 if (IS_GEN2(dev)) {
190f68c5 7539 i8xx_update_pll(crtc, crtc_state,
2a8f64ca
VP
7540 has_reduced_clock ? &reduced_clock : NULL,
7541 num_connectors);
9d556c99 7542 } else if (IS_CHERRYVIEW(dev)) {
190f68c5 7543 chv_update_pll(crtc, crtc_state);
e9fd1c02 7544 } else if (IS_VALLEYVIEW(dev)) {
190f68c5 7545 vlv_update_pll(crtc, crtc_state);
e9fd1c02 7546 } else {
190f68c5 7547 i9xx_update_pll(crtc, crtc_state,
eb1cbe48 7548 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 7549 num_connectors);
e9fd1c02 7550 }
79e53945 7551
c8f7a0db 7552 return 0;
f564048e
EA
7553}
7554
2fa2fe9a 7555static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7556 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7557{
7558 struct drm_device *dev = crtc->base.dev;
7559 struct drm_i915_private *dev_priv = dev->dev_private;
7560 uint32_t tmp;
7561
dc9e7dec
VS
7562 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7563 return;
7564
2fa2fe9a 7565 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7566 if (!(tmp & PFIT_ENABLE))
7567 return;
2fa2fe9a 7568
06922821 7569 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7570 if (INTEL_INFO(dev)->gen < 4) {
7571 if (crtc->pipe != PIPE_B)
7572 return;
2fa2fe9a
DV
7573 } else {
7574 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7575 return;
7576 }
7577
06922821 7578 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7579 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7580 if (INTEL_INFO(dev)->gen < 5)
7581 pipe_config->gmch_pfit.lvds_border_bits =
7582 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7583}
7584
acbec814 7585static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7586 struct intel_crtc_state *pipe_config)
acbec814
JB
7587{
7588 struct drm_device *dev = crtc->base.dev;
7589 struct drm_i915_private *dev_priv = dev->dev_private;
7590 int pipe = pipe_config->cpu_transcoder;
7591 intel_clock_t clock;
7592 u32 mdiv;
662c6ecb 7593 int refclk = 100000;
acbec814 7594
f573de5a
SK
7595 /* In case of MIPI DPLL will not even be used */
7596 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7597 return;
7598
acbec814 7599 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 7600 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
7601 mutex_unlock(&dev_priv->dpio_lock);
7602
7603 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7604 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7605 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7606 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7607 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7608
f646628b 7609 vlv_clock(refclk, &clock);
acbec814 7610
f646628b
VS
7611 /* clock.dot is the fast clock */
7612 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
7613}
7614
5724dbd1
DL
7615static void
7616i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7617 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7618{
7619 struct drm_device *dev = crtc->base.dev;
7620 struct drm_i915_private *dev_priv = dev->dev_private;
7621 u32 val, base, offset;
7622 int pipe = crtc->pipe, plane = crtc->plane;
7623 int fourcc, pixel_format;
6761dd31 7624 unsigned int aligned_height;
b113d5ee 7625 struct drm_framebuffer *fb;
1b842c89 7626 struct intel_framebuffer *intel_fb;
1ad292b5 7627
42a7b088
DL
7628 val = I915_READ(DSPCNTR(plane));
7629 if (!(val & DISPLAY_PLANE_ENABLE))
7630 return;
7631
d9806c9f 7632 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7633 if (!intel_fb) {
1ad292b5
JB
7634 DRM_DEBUG_KMS("failed to alloc fb\n");
7635 return;
7636 }
7637
1b842c89
DL
7638 fb = &intel_fb->base;
7639
18c5247e
DV
7640 if (INTEL_INFO(dev)->gen >= 4) {
7641 if (val & DISPPLANE_TILED) {
49af449b 7642 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7643 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7644 }
7645 }
1ad292b5
JB
7646
7647 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7648 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7649 fb->pixel_format = fourcc;
7650 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7651
7652 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 7653 if (plane_config->tiling)
1ad292b5
JB
7654 offset = I915_READ(DSPTILEOFF(plane));
7655 else
7656 offset = I915_READ(DSPLINOFF(plane));
7657 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7658 } else {
7659 base = I915_READ(DSPADDR(plane));
7660 }
7661 plane_config->base = base;
7662
7663 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
7664 fb->width = ((val >> 16) & 0xfff) + 1;
7665 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
7666
7667 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 7668 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 7669
b113d5ee 7670 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
7671 fb->pixel_format,
7672 fb->modifier[0]);
1ad292b5 7673
f37b5c2b 7674 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 7675
2844a921
DL
7676 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7677 pipe_name(pipe), plane, fb->width, fb->height,
7678 fb->bits_per_pixel, base, fb->pitches[0],
7679 plane_config->size);
1ad292b5 7680
2d14030b 7681 plane_config->fb = intel_fb;
1ad292b5
JB
7682}
7683
70b23a98 7684static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7685 struct intel_crtc_state *pipe_config)
70b23a98
VS
7686{
7687 struct drm_device *dev = crtc->base.dev;
7688 struct drm_i915_private *dev_priv = dev->dev_private;
7689 int pipe = pipe_config->cpu_transcoder;
7690 enum dpio_channel port = vlv_pipe_to_channel(pipe);
7691 intel_clock_t clock;
7692 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
7693 int refclk = 100000;
7694
7695 mutex_lock(&dev_priv->dpio_lock);
7696 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7697 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7698 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7699 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
7700 mutex_unlock(&dev_priv->dpio_lock);
7701
7702 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
7703 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
7704 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7705 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7706 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7707
7708 chv_clock(refclk, &clock);
7709
7710 /* clock.dot is the fast clock */
7711 pipe_config->port_clock = clock.dot / 5;
7712}
7713
0e8ffe1b 7714static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 7715 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
7716{
7717 struct drm_device *dev = crtc->base.dev;
7718 struct drm_i915_private *dev_priv = dev->dev_private;
7719 uint32_t tmp;
7720
f458ebbc
DV
7721 if (!intel_display_power_is_enabled(dev_priv,
7722 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
7723 return false;
7724
e143a21c 7725 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 7726 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 7727
0e8ffe1b
DV
7728 tmp = I915_READ(PIPECONF(crtc->pipe));
7729 if (!(tmp & PIPECONF_ENABLE))
7730 return false;
7731
42571aef
VS
7732 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
7733 switch (tmp & PIPECONF_BPC_MASK) {
7734 case PIPECONF_6BPC:
7735 pipe_config->pipe_bpp = 18;
7736 break;
7737 case PIPECONF_8BPC:
7738 pipe_config->pipe_bpp = 24;
7739 break;
7740 case PIPECONF_10BPC:
7741 pipe_config->pipe_bpp = 30;
7742 break;
7743 default:
7744 break;
7745 }
7746 }
7747
b5a9fa09
DV
7748 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
7749 pipe_config->limited_color_range = true;
7750
282740f7
VS
7751 if (INTEL_INFO(dev)->gen < 4)
7752 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7753
1bd1bd80
DV
7754 intel_get_pipe_timings(crtc, pipe_config);
7755
2fa2fe9a
DV
7756 i9xx_get_pfit_config(crtc, pipe_config);
7757
6c49f241
DV
7758 if (INTEL_INFO(dev)->gen >= 4) {
7759 tmp = I915_READ(DPLL_MD(crtc->pipe));
7760 pipe_config->pixel_multiplier =
7761 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7762 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 7763 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
7764 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
7765 tmp = I915_READ(DPLL(crtc->pipe));
7766 pipe_config->pixel_multiplier =
7767 ((tmp & SDVO_MULTIPLIER_MASK)
7768 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7769 } else {
7770 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7771 * port and will be fixed up in the encoder->get_config
7772 * function. */
7773 pipe_config->pixel_multiplier = 1;
7774 }
8bcc2795
DV
7775 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7776 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
7777 /*
7778 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7779 * on 830. Filter it out here so that we don't
7780 * report errors due to that.
7781 */
7782 if (IS_I830(dev))
7783 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7784
8bcc2795
DV
7785 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7786 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
7787 } else {
7788 /* Mask out read-only status bits. */
7789 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7790 DPLL_PORTC_READY_MASK |
7791 DPLL_PORTB_READY_MASK);
8bcc2795 7792 }
6c49f241 7793
70b23a98
VS
7794 if (IS_CHERRYVIEW(dev))
7795 chv_crtc_clock_get(crtc, pipe_config);
7796 else if (IS_VALLEYVIEW(dev))
acbec814
JB
7797 vlv_crtc_clock_get(crtc, pipe_config);
7798 else
7799 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 7800
0e8ffe1b
DV
7801 return true;
7802}
7803
dde86e2d 7804static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
7805{
7806 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 7807 struct intel_encoder *encoder;
74cfd7ac 7808 u32 val, final;
13d83a67 7809 bool has_lvds = false;
199e5d79 7810 bool has_cpu_edp = false;
199e5d79 7811 bool has_panel = false;
99eb6a01
KP
7812 bool has_ck505 = false;
7813 bool can_ssc = false;
13d83a67
JB
7814
7815 /* We need to take the global config into account */
b2784e15 7816 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
7817 switch (encoder->type) {
7818 case INTEL_OUTPUT_LVDS:
7819 has_panel = true;
7820 has_lvds = true;
7821 break;
7822 case INTEL_OUTPUT_EDP:
7823 has_panel = true;
2de6905f 7824 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
7825 has_cpu_edp = true;
7826 break;
6847d71b
PZ
7827 default:
7828 break;
13d83a67
JB
7829 }
7830 }
7831
99eb6a01 7832 if (HAS_PCH_IBX(dev)) {
41aa3448 7833 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
7834 can_ssc = has_ck505;
7835 } else {
7836 has_ck505 = false;
7837 can_ssc = true;
7838 }
7839
2de6905f
ID
7840 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7841 has_panel, has_lvds, has_ck505);
13d83a67
JB
7842
7843 /* Ironlake: try to setup display ref clock before DPLL
7844 * enabling. This is only under driver's control after
7845 * PCH B stepping, previous chipset stepping should be
7846 * ignoring this setting.
7847 */
74cfd7ac
CW
7848 val = I915_READ(PCH_DREF_CONTROL);
7849
7850 /* As we must carefully and slowly disable/enable each source in turn,
7851 * compute the final state we want first and check if we need to
7852 * make any changes at all.
7853 */
7854 final = val;
7855 final &= ~DREF_NONSPREAD_SOURCE_MASK;
7856 if (has_ck505)
7857 final |= DREF_NONSPREAD_CK505_ENABLE;
7858 else
7859 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7860
7861 final &= ~DREF_SSC_SOURCE_MASK;
7862 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7863 final &= ~DREF_SSC1_ENABLE;
7864
7865 if (has_panel) {
7866 final |= DREF_SSC_SOURCE_ENABLE;
7867
7868 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7869 final |= DREF_SSC1_ENABLE;
7870
7871 if (has_cpu_edp) {
7872 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7873 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7874 else
7875 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7876 } else
7877 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7878 } else {
7879 final |= DREF_SSC_SOURCE_DISABLE;
7880 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7881 }
7882
7883 if (final == val)
7884 return;
7885
13d83a67 7886 /* Always enable nonspread source */
74cfd7ac 7887 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 7888
99eb6a01 7889 if (has_ck505)
74cfd7ac 7890 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 7891 else
74cfd7ac 7892 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 7893
199e5d79 7894 if (has_panel) {
74cfd7ac
CW
7895 val &= ~DREF_SSC_SOURCE_MASK;
7896 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 7897
199e5d79 7898 /* SSC must be turned on before enabling the CPU output */
99eb6a01 7899 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 7900 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 7901 val |= DREF_SSC1_ENABLE;
e77166b5 7902 } else
74cfd7ac 7903 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
7904
7905 /* Get SSC going before enabling the outputs */
74cfd7ac 7906 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7907 POSTING_READ(PCH_DREF_CONTROL);
7908 udelay(200);
7909
74cfd7ac 7910 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
7911
7912 /* Enable CPU source on CPU attached eDP */
199e5d79 7913 if (has_cpu_edp) {
99eb6a01 7914 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 7915 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 7916 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 7917 } else
74cfd7ac 7918 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 7919 } else
74cfd7ac 7920 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 7921
74cfd7ac 7922 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7923 POSTING_READ(PCH_DREF_CONTROL);
7924 udelay(200);
7925 } else {
7926 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7927
74cfd7ac 7928 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
7929
7930 /* Turn off CPU output */
74cfd7ac 7931 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 7932
74cfd7ac 7933 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
7934 POSTING_READ(PCH_DREF_CONTROL);
7935 udelay(200);
7936
7937 /* Turn off the SSC source */
74cfd7ac
CW
7938 val &= ~DREF_SSC_SOURCE_MASK;
7939 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
7940
7941 /* Turn off SSC1 */
74cfd7ac 7942 val &= ~DREF_SSC1_ENABLE;
199e5d79 7943
74cfd7ac 7944 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
7945 POSTING_READ(PCH_DREF_CONTROL);
7946 udelay(200);
7947 }
74cfd7ac
CW
7948
7949 BUG_ON(val != final);
13d83a67
JB
7950}
7951
f31f2d55 7952static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 7953{
f31f2d55 7954 uint32_t tmp;
dde86e2d 7955
0ff066a9
PZ
7956 tmp = I915_READ(SOUTH_CHICKEN2);
7957 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7958 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 7959
0ff066a9
PZ
7960 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7961 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7962 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 7963
0ff066a9
PZ
7964 tmp = I915_READ(SOUTH_CHICKEN2);
7965 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7966 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 7967
0ff066a9
PZ
7968 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7969 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7970 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
7971}
7972
7973/* WaMPhyProgramming:hsw */
7974static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7975{
7976 uint32_t tmp;
dde86e2d
PZ
7977
7978 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7979 tmp &= ~(0xFF << 24);
7980 tmp |= (0x12 << 24);
7981 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7982
dde86e2d
PZ
7983 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7984 tmp |= (1 << 11);
7985 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7986
7987 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7988 tmp |= (1 << 11);
7989 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7990
dde86e2d
PZ
7991 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7992 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7993 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7994
7995 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7996 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7997 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7998
0ff066a9
PZ
7999 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8000 tmp &= ~(7 << 13);
8001 tmp |= (5 << 13);
8002 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8003
0ff066a9
PZ
8004 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8005 tmp &= ~(7 << 13);
8006 tmp |= (5 << 13);
8007 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8008
8009 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8010 tmp &= ~0xFF;
8011 tmp |= 0x1C;
8012 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8013
8014 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8015 tmp &= ~0xFF;
8016 tmp |= 0x1C;
8017 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8018
8019 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8020 tmp &= ~(0xFF << 16);
8021 tmp |= (0x1C << 16);
8022 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8023
8024 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8025 tmp &= ~(0xFF << 16);
8026 tmp |= (0x1C << 16);
8027 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8028
0ff066a9
PZ
8029 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8030 tmp |= (1 << 27);
8031 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8032
0ff066a9
PZ
8033 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8034 tmp |= (1 << 27);
8035 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8036
0ff066a9
PZ
8037 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8038 tmp &= ~(0xF << 28);
8039 tmp |= (4 << 28);
8040 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8041
0ff066a9
PZ
8042 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8043 tmp &= ~(0xF << 28);
8044 tmp |= (4 << 28);
8045 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8046}
8047
2fa86a1f
PZ
8048/* Implements 3 different sequences from BSpec chapter "Display iCLK
8049 * Programming" based on the parameters passed:
8050 * - Sequence to enable CLKOUT_DP
8051 * - Sequence to enable CLKOUT_DP without spread
8052 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8053 */
8054static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8055 bool with_fdi)
f31f2d55
PZ
8056{
8057 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8058 uint32_t reg, tmp;
8059
8060 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8061 with_spread = true;
8062 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8063 with_fdi, "LP PCH doesn't have FDI\n"))
8064 with_fdi = false;
f31f2d55
PZ
8065
8066 mutex_lock(&dev_priv->dpio_lock);
8067
8068 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8069 tmp &= ~SBI_SSCCTL_DISABLE;
8070 tmp |= SBI_SSCCTL_PATHALT;
8071 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8072
8073 udelay(24);
8074
2fa86a1f
PZ
8075 if (with_spread) {
8076 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8077 tmp &= ~SBI_SSCCTL_PATHALT;
8078 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8079
2fa86a1f
PZ
8080 if (with_fdi) {
8081 lpt_reset_fdi_mphy(dev_priv);
8082 lpt_program_fdi_mphy(dev_priv);
8083 }
8084 }
dde86e2d 8085
2fa86a1f
PZ
8086 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8087 SBI_GEN0 : SBI_DBUFF0;
8088 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8089 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8090 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
8091
8092 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
8093}
8094
47701c3b
PZ
8095/* Sequence to disable CLKOUT_DP */
8096static void lpt_disable_clkout_dp(struct drm_device *dev)
8097{
8098 struct drm_i915_private *dev_priv = dev->dev_private;
8099 uint32_t reg, tmp;
8100
8101 mutex_lock(&dev_priv->dpio_lock);
8102
8103 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8104 SBI_GEN0 : SBI_DBUFF0;
8105 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8106 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8107 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8108
8109 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8110 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8111 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8112 tmp |= SBI_SSCCTL_PATHALT;
8113 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8114 udelay(32);
8115 }
8116 tmp |= SBI_SSCCTL_DISABLE;
8117 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8118 }
8119
8120 mutex_unlock(&dev_priv->dpio_lock);
8121}
8122
bf8fa3d3
PZ
8123static void lpt_init_pch_refclk(struct drm_device *dev)
8124{
bf8fa3d3
PZ
8125 struct intel_encoder *encoder;
8126 bool has_vga = false;
8127
b2784e15 8128 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8129 switch (encoder->type) {
8130 case INTEL_OUTPUT_ANALOG:
8131 has_vga = true;
8132 break;
6847d71b
PZ
8133 default:
8134 break;
bf8fa3d3
PZ
8135 }
8136 }
8137
47701c3b
PZ
8138 if (has_vga)
8139 lpt_enable_clkout_dp(dev, true, true);
8140 else
8141 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8142}
8143
dde86e2d
PZ
8144/*
8145 * Initialize reference clocks when the driver loads
8146 */
8147void intel_init_pch_refclk(struct drm_device *dev)
8148{
8149 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8150 ironlake_init_pch_refclk(dev);
8151 else if (HAS_PCH_LPT(dev))
8152 lpt_init_pch_refclk(dev);
8153}
8154
55bb9992 8155static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8156{
55bb9992 8157 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8158 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8159 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8160 struct drm_connector *connector;
55bb9992 8161 struct drm_connector_state *connector_state;
d9d444cb 8162 struct intel_encoder *encoder;
55bb9992 8163 int num_connectors = 0, i;
d9d444cb
JB
8164 bool is_lvds = false;
8165
da3ced29 8166 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8167 if (connector_state->crtc != crtc_state->base.crtc)
8168 continue;
8169
8170 encoder = to_intel_encoder(connector_state->best_encoder);
8171
d9d444cb
JB
8172 switch (encoder->type) {
8173 case INTEL_OUTPUT_LVDS:
8174 is_lvds = true;
8175 break;
6847d71b
PZ
8176 default:
8177 break;
d9d444cb
JB
8178 }
8179 num_connectors++;
8180 }
8181
8182 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8183 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8184 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8185 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8186 }
8187
8188 return 120000;
8189}
8190
6ff93609 8191static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8192{
c8203565 8193 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8195 int pipe = intel_crtc->pipe;
c8203565
PZ
8196 uint32_t val;
8197
78114071 8198 val = 0;
c8203565 8199
6e3c9717 8200 switch (intel_crtc->config->pipe_bpp) {
c8203565 8201 case 18:
dfd07d72 8202 val |= PIPECONF_6BPC;
c8203565
PZ
8203 break;
8204 case 24:
dfd07d72 8205 val |= PIPECONF_8BPC;
c8203565
PZ
8206 break;
8207 case 30:
dfd07d72 8208 val |= PIPECONF_10BPC;
c8203565
PZ
8209 break;
8210 case 36:
dfd07d72 8211 val |= PIPECONF_12BPC;
c8203565
PZ
8212 break;
8213 default:
cc769b62
PZ
8214 /* Case prevented by intel_choose_pipe_bpp_dither. */
8215 BUG();
c8203565
PZ
8216 }
8217
6e3c9717 8218 if (intel_crtc->config->dither)
c8203565
PZ
8219 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8220
6e3c9717 8221 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8222 val |= PIPECONF_INTERLACED_ILK;
8223 else
8224 val |= PIPECONF_PROGRESSIVE;
8225
6e3c9717 8226 if (intel_crtc->config->limited_color_range)
3685a8f3 8227 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8228
c8203565
PZ
8229 I915_WRITE(PIPECONF(pipe), val);
8230 POSTING_READ(PIPECONF(pipe));
8231}
8232
86d3efce
VS
8233/*
8234 * Set up the pipe CSC unit.
8235 *
8236 * Currently only full range RGB to limited range RGB conversion
8237 * is supported, but eventually this should handle various
8238 * RGB<->YCbCr scenarios as well.
8239 */
50f3b016 8240static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8241{
8242 struct drm_device *dev = crtc->dev;
8243 struct drm_i915_private *dev_priv = dev->dev_private;
8244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8245 int pipe = intel_crtc->pipe;
8246 uint16_t coeff = 0x7800; /* 1.0 */
8247
8248 /*
8249 * TODO: Check what kind of values actually come out of the pipe
8250 * with these coeff/postoff values and adjust to get the best
8251 * accuracy. Perhaps we even need to take the bpc value into
8252 * consideration.
8253 */
8254
6e3c9717 8255 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8256 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8257
8258 /*
8259 * GY/GU and RY/RU should be the other way around according
8260 * to BSpec, but reality doesn't agree. Just set them up in
8261 * a way that results in the correct picture.
8262 */
8263 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8264 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8265
8266 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8267 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8268
8269 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8270 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8271
8272 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8273 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8274 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8275
8276 if (INTEL_INFO(dev)->gen > 6) {
8277 uint16_t postoff = 0;
8278
6e3c9717 8279 if (intel_crtc->config->limited_color_range)
32cf0cb0 8280 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8281
8282 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8283 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8284 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8285
8286 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8287 } else {
8288 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8289
6e3c9717 8290 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8291 mode |= CSC_BLACK_SCREEN_OFFSET;
8292
8293 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8294 }
8295}
8296
6ff93609 8297static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8298{
756f85cf
PZ
8299 struct drm_device *dev = crtc->dev;
8300 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8302 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8303 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8304 uint32_t val;
8305
3eff4faa 8306 val = 0;
ee2b0b38 8307
6e3c9717 8308 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8309 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8310
6e3c9717 8311 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8312 val |= PIPECONF_INTERLACED_ILK;
8313 else
8314 val |= PIPECONF_PROGRESSIVE;
8315
702e7a56
PZ
8316 I915_WRITE(PIPECONF(cpu_transcoder), val);
8317 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8318
8319 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8320 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8321
3cdf122c 8322 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8323 val = 0;
8324
6e3c9717 8325 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8326 case 18:
8327 val |= PIPEMISC_DITHER_6_BPC;
8328 break;
8329 case 24:
8330 val |= PIPEMISC_DITHER_8_BPC;
8331 break;
8332 case 30:
8333 val |= PIPEMISC_DITHER_10_BPC;
8334 break;
8335 case 36:
8336 val |= PIPEMISC_DITHER_12_BPC;
8337 break;
8338 default:
8339 /* Case prevented by pipe_config_set_bpp. */
8340 BUG();
8341 }
8342
6e3c9717 8343 if (intel_crtc->config->dither)
756f85cf
PZ
8344 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8345
8346 I915_WRITE(PIPEMISC(pipe), val);
8347 }
ee2b0b38
PZ
8348}
8349
6591c6e4 8350static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8351 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8352 intel_clock_t *clock,
8353 bool *has_reduced_clock,
8354 intel_clock_t *reduced_clock)
8355{
8356 struct drm_device *dev = crtc->dev;
8357 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8358 int refclk;
d4906093 8359 const intel_limit_t *limit;
a16af721 8360 bool ret, is_lvds = false;
79e53945 8361
a93e255f 8362 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 8363
55bb9992 8364 refclk = ironlake_get_refclk(crtc_state);
79e53945 8365
d4906093
ML
8366 /*
8367 * Returns a set of divisors for the desired target clock with the given
8368 * refclk, or FALSE. The returned values represent the clock equation:
8369 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8370 */
a93e255f
ACO
8371 limit = intel_limit(crtc_state, refclk);
8372 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8373 crtc_state->port_clock,
ee9300bb 8374 refclk, NULL, clock);
6591c6e4
PZ
8375 if (!ret)
8376 return false;
cda4b7d3 8377
ddc9003c 8378 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
8379 /*
8380 * Ensure we match the reduced clock's P to the target clock.
8381 * If the clocks don't match, we can't switch the display clock
8382 * by using the FP0/FP1. In such case we will disable the LVDS
8383 * downclock feature.
8384 */
ee9300bb 8385 *has_reduced_clock =
a93e255f 8386 dev_priv->display.find_dpll(limit, crtc_state,
ee9300bb
DV
8387 dev_priv->lvds_downclock,
8388 refclk, clock,
8389 reduced_clock);
652c393a 8390 }
61e9653f 8391
6591c6e4
PZ
8392 return true;
8393}
8394
d4b1931c
PZ
8395int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8396{
8397 /*
8398 * Account for spread spectrum to avoid
8399 * oversubscribing the link. Max center spread
8400 * is 2.5%; use 5% for safety's sake.
8401 */
8402 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8403 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8404}
8405
7429e9d4 8406static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8407{
7429e9d4 8408 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8409}
8410
de13a2e3 8411static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8412 struct intel_crtc_state *crtc_state,
7429e9d4 8413 u32 *fp,
9a7c7890 8414 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8415{
de13a2e3 8416 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8417 struct drm_device *dev = crtc->dev;
8418 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8419 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8420 struct drm_connector *connector;
55bb9992
ACO
8421 struct drm_connector_state *connector_state;
8422 struct intel_encoder *encoder;
de13a2e3 8423 uint32_t dpll;
55bb9992 8424 int factor, num_connectors = 0, i;
09ede541 8425 bool is_lvds = false, is_sdvo = false;
79e53945 8426
da3ced29 8427 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8428 if (connector_state->crtc != crtc_state->base.crtc)
8429 continue;
8430
8431 encoder = to_intel_encoder(connector_state->best_encoder);
8432
8433 switch (encoder->type) {
79e53945
JB
8434 case INTEL_OUTPUT_LVDS:
8435 is_lvds = true;
8436 break;
8437 case INTEL_OUTPUT_SDVO:
7d57382e 8438 case INTEL_OUTPUT_HDMI:
79e53945 8439 is_sdvo = true;
79e53945 8440 break;
6847d71b
PZ
8441 default:
8442 break;
79e53945 8443 }
43565a06 8444
c751ce4f 8445 num_connectors++;
79e53945 8446 }
79e53945 8447
c1858123 8448 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8449 factor = 21;
8450 if (is_lvds) {
8451 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8452 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8453 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8454 factor = 25;
190f68c5 8455 } else if (crtc_state->sdvo_tv_clock)
8febb297 8456 factor = 20;
c1858123 8457
190f68c5 8458 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8459 *fp |= FP_CB_TUNE;
2c07245f 8460
9a7c7890
DV
8461 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8462 *fp2 |= FP_CB_TUNE;
8463
5eddb70b 8464 dpll = 0;
2c07245f 8465
a07d6787
EA
8466 if (is_lvds)
8467 dpll |= DPLLB_MODE_LVDS;
8468 else
8469 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8470
190f68c5 8471 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8472 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8473
8474 if (is_sdvo)
4a33e48d 8475 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8476 if (crtc_state->has_dp_encoder)
4a33e48d 8477 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8478
a07d6787 8479 /* compute bitmask from p1 value */
190f68c5 8480 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8481 /* also FPA1 */
190f68c5 8482 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8483
190f68c5 8484 switch (crtc_state->dpll.p2) {
a07d6787
EA
8485 case 5:
8486 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8487 break;
8488 case 7:
8489 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8490 break;
8491 case 10:
8492 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8493 break;
8494 case 14:
8495 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8496 break;
79e53945
JB
8497 }
8498
b4c09f3b 8499 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8500 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8501 else
8502 dpll |= PLL_REF_INPUT_DREFCLK;
8503
959e16d6 8504 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8505}
8506
190f68c5
ACO
8507static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8508 struct intel_crtc_state *crtc_state)
de13a2e3 8509{
c7653199 8510 struct drm_device *dev = crtc->base.dev;
de13a2e3 8511 intel_clock_t clock, reduced_clock;
cbbab5bd 8512 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8513 bool ok, has_reduced_clock = false;
8b47047b 8514 bool is_lvds = false;
e2b78267 8515 struct intel_shared_dpll *pll;
de13a2e3 8516
409ee761 8517 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8518
5dc5298b
PZ
8519 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8520 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8521
190f68c5 8522 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8523 &has_reduced_clock, &reduced_clock);
190f68c5 8524 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8525 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8526 return -EINVAL;
79e53945 8527 }
f47709a9 8528 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8529 if (!crtc_state->clock_set) {
8530 crtc_state->dpll.n = clock.n;
8531 crtc_state->dpll.m1 = clock.m1;
8532 crtc_state->dpll.m2 = clock.m2;
8533 crtc_state->dpll.p1 = clock.p1;
8534 crtc_state->dpll.p2 = clock.p2;
f47709a9 8535 }
79e53945 8536
5dc5298b 8537 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8538 if (crtc_state->has_pch_encoder) {
8539 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8540 if (has_reduced_clock)
7429e9d4 8541 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8542
190f68c5 8543 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8544 &fp, &reduced_clock,
8545 has_reduced_clock ? &fp2 : NULL);
8546
190f68c5
ACO
8547 crtc_state->dpll_hw_state.dpll = dpll;
8548 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8549 if (has_reduced_clock)
190f68c5 8550 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8551 else
190f68c5 8552 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8553
190f68c5 8554 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8555 if (pll == NULL) {
84f44ce7 8556 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8557 pipe_name(crtc->pipe));
4b645f14
JB
8558 return -EINVAL;
8559 }
3fb37703 8560 }
79e53945 8561
ab585dea 8562 if (is_lvds && has_reduced_clock)
c7653199 8563 crtc->lowfreq_avail = true;
bcd644e0 8564 else
c7653199 8565 crtc->lowfreq_avail = false;
e2b78267 8566
c8f7a0db 8567 return 0;
79e53945
JB
8568}
8569
eb14cb74
VS
8570static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8571 struct intel_link_m_n *m_n)
8572{
8573 struct drm_device *dev = crtc->base.dev;
8574 struct drm_i915_private *dev_priv = dev->dev_private;
8575 enum pipe pipe = crtc->pipe;
8576
8577 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8578 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8579 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8580 & ~TU_SIZE_MASK;
8581 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8582 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8583 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8584}
8585
8586static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8587 enum transcoder transcoder,
b95af8be
VK
8588 struct intel_link_m_n *m_n,
8589 struct intel_link_m_n *m2_n2)
72419203
DV
8590{
8591 struct drm_device *dev = crtc->base.dev;
8592 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8593 enum pipe pipe = crtc->pipe;
72419203 8594
eb14cb74
VS
8595 if (INTEL_INFO(dev)->gen >= 5) {
8596 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8597 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8598 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8599 & ~TU_SIZE_MASK;
8600 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8601 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8602 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8603 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8604 * gen < 8) and if DRRS is supported (to make sure the
8605 * registers are not unnecessarily read).
8606 */
8607 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8608 crtc->config->has_drrs) {
b95af8be
VK
8609 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8610 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8611 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8612 & ~TU_SIZE_MASK;
8613 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8614 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8615 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8616 }
eb14cb74
VS
8617 } else {
8618 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8619 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8620 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8621 & ~TU_SIZE_MASK;
8622 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8623 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8624 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8625 }
8626}
8627
8628void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8629 struct intel_crtc_state *pipe_config)
eb14cb74 8630{
681a8504 8631 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8632 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8633 else
8634 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8635 &pipe_config->dp_m_n,
8636 &pipe_config->dp_m2_n2);
eb14cb74 8637}
72419203 8638
eb14cb74 8639static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8640 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8641{
8642 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8643 &pipe_config->fdi_m_n, NULL);
72419203
DV
8644}
8645
bd2e244f 8646static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8647 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8648{
8649 struct drm_device *dev = crtc->base.dev;
8650 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8651 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8652 uint32_t ps_ctrl = 0;
8653 int id = -1;
8654 int i;
bd2e244f 8655
a1b2278e
CK
8656 /* find scaler attached to this pipe */
8657 for (i = 0; i < crtc->num_scalers; i++) {
8658 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8659 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8660 id = i;
8661 pipe_config->pch_pfit.enabled = true;
8662 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8663 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8664 break;
8665 }
8666 }
bd2e244f 8667
a1b2278e
CK
8668 scaler_state->scaler_id = id;
8669 if (id >= 0) {
8670 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8671 } else {
8672 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
8673 }
8674}
8675
5724dbd1
DL
8676static void
8677skylake_get_initial_plane_config(struct intel_crtc *crtc,
8678 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
8679{
8680 struct drm_device *dev = crtc->base.dev;
8681 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 8682 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
8683 int pipe = crtc->pipe;
8684 int fourcc, pixel_format;
6761dd31 8685 unsigned int aligned_height;
bc8d7dff 8686 struct drm_framebuffer *fb;
1b842c89 8687 struct intel_framebuffer *intel_fb;
bc8d7dff 8688
d9806c9f 8689 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8690 if (!intel_fb) {
bc8d7dff
DL
8691 DRM_DEBUG_KMS("failed to alloc fb\n");
8692 return;
8693 }
8694
1b842c89
DL
8695 fb = &intel_fb->base;
8696
bc8d7dff 8697 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
8698 if (!(val & PLANE_CTL_ENABLE))
8699 goto error;
8700
bc8d7dff
DL
8701 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8702 fourcc = skl_format_to_fourcc(pixel_format,
8703 val & PLANE_CTL_ORDER_RGBX,
8704 val & PLANE_CTL_ALPHA_MASK);
8705 fb->pixel_format = fourcc;
8706 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
8707
40f46283
DL
8708 tiling = val & PLANE_CTL_TILED_MASK;
8709 switch (tiling) {
8710 case PLANE_CTL_TILED_LINEAR:
8711 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
8712 break;
8713 case PLANE_CTL_TILED_X:
8714 plane_config->tiling = I915_TILING_X;
8715 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8716 break;
8717 case PLANE_CTL_TILED_Y:
8718 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
8719 break;
8720 case PLANE_CTL_TILED_YF:
8721 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
8722 break;
8723 default:
8724 MISSING_CASE(tiling);
8725 goto error;
8726 }
8727
bc8d7dff
DL
8728 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8729 plane_config->base = base;
8730
8731 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8732
8733 val = I915_READ(PLANE_SIZE(pipe, 0));
8734 fb->height = ((val >> 16) & 0xfff) + 1;
8735 fb->width = ((val >> 0) & 0x1fff) + 1;
8736
8737 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
8738 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
8739 fb->pixel_format);
bc8d7dff
DL
8740 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8741
8742 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8743 fb->pixel_format,
8744 fb->modifier[0]);
bc8d7dff 8745
f37b5c2b 8746 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
8747
8748 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8749 pipe_name(pipe), fb->width, fb->height,
8750 fb->bits_per_pixel, base, fb->pitches[0],
8751 plane_config->size);
8752
2d14030b 8753 plane_config->fb = intel_fb;
bc8d7dff
DL
8754 return;
8755
8756error:
8757 kfree(fb);
8758}
8759
2fa2fe9a 8760static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8761 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8762{
8763 struct drm_device *dev = crtc->base.dev;
8764 struct drm_i915_private *dev_priv = dev->dev_private;
8765 uint32_t tmp;
8766
8767 tmp = I915_READ(PF_CTL(crtc->pipe));
8768
8769 if (tmp & PF_ENABLE) {
fd4daa9c 8770 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
8771 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8772 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
8773
8774 /* We currently do not free assignements of panel fitters on
8775 * ivb/hsw (since we don't use the higher upscaling modes which
8776 * differentiates them) so just WARN about this case for now. */
8777 if (IS_GEN7(dev)) {
8778 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8779 PF_PIPE_SEL_IVB(crtc->pipe));
8780 }
2fa2fe9a 8781 }
79e53945
JB
8782}
8783
5724dbd1
DL
8784static void
8785ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8786 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
8787{
8788 struct drm_device *dev = crtc->base.dev;
8789 struct drm_i915_private *dev_priv = dev->dev_private;
8790 u32 val, base, offset;
aeee5a49 8791 int pipe = crtc->pipe;
4c6baa59 8792 int fourcc, pixel_format;
6761dd31 8793 unsigned int aligned_height;
b113d5ee 8794 struct drm_framebuffer *fb;
1b842c89 8795 struct intel_framebuffer *intel_fb;
4c6baa59 8796
42a7b088
DL
8797 val = I915_READ(DSPCNTR(pipe));
8798 if (!(val & DISPLAY_PLANE_ENABLE))
8799 return;
8800
d9806c9f 8801 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8802 if (!intel_fb) {
4c6baa59
JB
8803 DRM_DEBUG_KMS("failed to alloc fb\n");
8804 return;
8805 }
8806
1b842c89
DL
8807 fb = &intel_fb->base;
8808
18c5247e
DV
8809 if (INTEL_INFO(dev)->gen >= 4) {
8810 if (val & DISPPLANE_TILED) {
49af449b 8811 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8812 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8813 }
8814 }
4c6baa59
JB
8815
8816 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8817 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8818 fb->pixel_format = fourcc;
8819 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 8820
aeee5a49 8821 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 8822 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 8823 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 8824 } else {
49af449b 8825 if (plane_config->tiling)
aeee5a49 8826 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 8827 else
aeee5a49 8828 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
8829 }
8830 plane_config->base = base;
8831
8832 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8833 fb->width = ((val >> 16) & 0xfff) + 1;
8834 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
8835
8836 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8837 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 8838
b113d5ee 8839 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8840 fb->pixel_format,
8841 fb->modifier[0]);
4c6baa59 8842
f37b5c2b 8843 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 8844
2844a921
DL
8845 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8846 pipe_name(pipe), fb->width, fb->height,
8847 fb->bits_per_pixel, base, fb->pitches[0],
8848 plane_config->size);
b113d5ee 8849
2d14030b 8850 plane_config->fb = intel_fb;
4c6baa59
JB
8851}
8852
0e8ffe1b 8853static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8854 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8855{
8856 struct drm_device *dev = crtc->base.dev;
8857 struct drm_i915_private *dev_priv = dev->dev_private;
8858 uint32_t tmp;
8859
f458ebbc
DV
8860 if (!intel_display_power_is_enabled(dev_priv,
8861 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
8862 return false;
8863
e143a21c 8864 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8865 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8866
0e8ffe1b
DV
8867 tmp = I915_READ(PIPECONF(crtc->pipe));
8868 if (!(tmp & PIPECONF_ENABLE))
8869 return false;
8870
42571aef
VS
8871 switch (tmp & PIPECONF_BPC_MASK) {
8872 case PIPECONF_6BPC:
8873 pipe_config->pipe_bpp = 18;
8874 break;
8875 case PIPECONF_8BPC:
8876 pipe_config->pipe_bpp = 24;
8877 break;
8878 case PIPECONF_10BPC:
8879 pipe_config->pipe_bpp = 30;
8880 break;
8881 case PIPECONF_12BPC:
8882 pipe_config->pipe_bpp = 36;
8883 break;
8884 default:
8885 break;
8886 }
8887
b5a9fa09
DV
8888 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8889 pipe_config->limited_color_range = true;
8890
ab9412ba 8891 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
8892 struct intel_shared_dpll *pll;
8893
88adfff1
DV
8894 pipe_config->has_pch_encoder = true;
8895
627eb5a3
DV
8896 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8897 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8898 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
8899
8900 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 8901
c0d43d62 8902 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
8903 pipe_config->shared_dpll =
8904 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
8905 } else {
8906 tmp = I915_READ(PCH_DPLL_SEL);
8907 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8908 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8909 else
8910 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8911 }
66e985c0
DV
8912
8913 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8914
8915 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8916 &pipe_config->dpll_hw_state));
c93f54cf
DV
8917
8918 tmp = pipe_config->dpll_hw_state.dpll;
8919 pipe_config->pixel_multiplier =
8920 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8921 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
8922
8923 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
8924 } else {
8925 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
8926 }
8927
1bd1bd80
DV
8928 intel_get_pipe_timings(crtc, pipe_config);
8929
2fa2fe9a
DV
8930 ironlake_get_pfit_config(crtc, pipe_config);
8931
0e8ffe1b
DV
8932 return true;
8933}
8934
be256dc7
PZ
8935static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8936{
8937 struct drm_device *dev = dev_priv->dev;
be256dc7 8938 struct intel_crtc *crtc;
be256dc7 8939
d3fcc808 8940 for_each_intel_crtc(dev, crtc)
e2c719b7 8941 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
8942 pipe_name(crtc->pipe));
8943
e2c719b7
RC
8944 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8945 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8946 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8947 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8948 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8949 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 8950 "CPU PWM1 enabled\n");
c5107b87 8951 if (IS_HASWELL(dev))
e2c719b7 8952 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 8953 "CPU PWM2 enabled\n");
e2c719b7 8954 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 8955 "PCH PWM1 enabled\n");
e2c719b7 8956 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 8957 "Utility pin enabled\n");
e2c719b7 8958 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 8959
9926ada1
PZ
8960 /*
8961 * In theory we can still leave IRQs enabled, as long as only the HPD
8962 * interrupts remain enabled. We used to check for that, but since it's
8963 * gen-specific and since we only disable LCPLL after we fully disable
8964 * the interrupts, the check below should be enough.
8965 */
e2c719b7 8966 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
8967}
8968
9ccd5aeb
PZ
8969static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8970{
8971 struct drm_device *dev = dev_priv->dev;
8972
8973 if (IS_HASWELL(dev))
8974 return I915_READ(D_COMP_HSW);
8975 else
8976 return I915_READ(D_COMP_BDW);
8977}
8978
3c4c9b81
PZ
8979static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8980{
8981 struct drm_device *dev = dev_priv->dev;
8982
8983 if (IS_HASWELL(dev)) {
8984 mutex_lock(&dev_priv->rps.hw_lock);
8985 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8986 val))
f475dadf 8987 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
8988 mutex_unlock(&dev_priv->rps.hw_lock);
8989 } else {
9ccd5aeb
PZ
8990 I915_WRITE(D_COMP_BDW, val);
8991 POSTING_READ(D_COMP_BDW);
3c4c9b81 8992 }
be256dc7
PZ
8993}
8994
8995/*
8996 * This function implements pieces of two sequences from BSpec:
8997 * - Sequence for display software to disable LCPLL
8998 * - Sequence for display software to allow package C8+
8999 * The steps implemented here are just the steps that actually touch the LCPLL
9000 * register. Callers should take care of disabling all the display engine
9001 * functions, doing the mode unset, fixing interrupts, etc.
9002 */
6ff58d53
PZ
9003static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9004 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9005{
9006 uint32_t val;
9007
9008 assert_can_disable_lcpll(dev_priv);
9009
9010 val = I915_READ(LCPLL_CTL);
9011
9012 if (switch_to_fclk) {
9013 val |= LCPLL_CD_SOURCE_FCLK;
9014 I915_WRITE(LCPLL_CTL, val);
9015
9016 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9017 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9018 DRM_ERROR("Switching to FCLK failed\n");
9019
9020 val = I915_READ(LCPLL_CTL);
9021 }
9022
9023 val |= LCPLL_PLL_DISABLE;
9024 I915_WRITE(LCPLL_CTL, val);
9025 POSTING_READ(LCPLL_CTL);
9026
9027 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9028 DRM_ERROR("LCPLL still locked\n");
9029
9ccd5aeb 9030 val = hsw_read_dcomp(dev_priv);
be256dc7 9031 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9032 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9033 ndelay(100);
9034
9ccd5aeb
PZ
9035 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9036 1))
be256dc7
PZ
9037 DRM_ERROR("D_COMP RCOMP still in progress\n");
9038
9039 if (allow_power_down) {
9040 val = I915_READ(LCPLL_CTL);
9041 val |= LCPLL_POWER_DOWN_ALLOW;
9042 I915_WRITE(LCPLL_CTL, val);
9043 POSTING_READ(LCPLL_CTL);
9044 }
9045}
9046
9047/*
9048 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9049 * source.
9050 */
6ff58d53 9051static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9052{
9053 uint32_t val;
9054
9055 val = I915_READ(LCPLL_CTL);
9056
9057 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9058 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9059 return;
9060
a8a8bd54
PZ
9061 /*
9062 * Make sure we're not on PC8 state before disabling PC8, otherwise
9063 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9064 */
59bad947 9065 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9066
be256dc7
PZ
9067 if (val & LCPLL_POWER_DOWN_ALLOW) {
9068 val &= ~LCPLL_POWER_DOWN_ALLOW;
9069 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9070 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9071 }
9072
9ccd5aeb 9073 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9074 val |= D_COMP_COMP_FORCE;
9075 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9076 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9077
9078 val = I915_READ(LCPLL_CTL);
9079 val &= ~LCPLL_PLL_DISABLE;
9080 I915_WRITE(LCPLL_CTL, val);
9081
9082 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9083 DRM_ERROR("LCPLL not locked yet\n");
9084
9085 if (val & LCPLL_CD_SOURCE_FCLK) {
9086 val = I915_READ(LCPLL_CTL);
9087 val &= ~LCPLL_CD_SOURCE_FCLK;
9088 I915_WRITE(LCPLL_CTL, val);
9089
9090 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9091 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9092 DRM_ERROR("Switching back to LCPLL failed\n");
9093 }
215733fa 9094
59bad947 9095 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
9096}
9097
765dab67
PZ
9098/*
9099 * Package states C8 and deeper are really deep PC states that can only be
9100 * reached when all the devices on the system allow it, so even if the graphics
9101 * device allows PC8+, it doesn't mean the system will actually get to these
9102 * states. Our driver only allows PC8+ when going into runtime PM.
9103 *
9104 * The requirements for PC8+ are that all the outputs are disabled, the power
9105 * well is disabled and most interrupts are disabled, and these are also
9106 * requirements for runtime PM. When these conditions are met, we manually do
9107 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9108 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9109 * hang the machine.
9110 *
9111 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9112 * the state of some registers, so when we come back from PC8+ we need to
9113 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9114 * need to take care of the registers kept by RC6. Notice that this happens even
9115 * if we don't put the device in PCI D3 state (which is what currently happens
9116 * because of the runtime PM support).
9117 *
9118 * For more, read "Display Sequences for Package C8" on the hardware
9119 * documentation.
9120 */
a14cb6fc 9121void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9122{
c67a470b
PZ
9123 struct drm_device *dev = dev_priv->dev;
9124 uint32_t val;
9125
c67a470b
PZ
9126 DRM_DEBUG_KMS("Enabling package C8+\n");
9127
c67a470b
PZ
9128 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9129 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9130 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9131 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9132 }
9133
9134 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9135 hsw_disable_lcpll(dev_priv, true, true);
9136}
9137
a14cb6fc 9138void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9139{
9140 struct drm_device *dev = dev_priv->dev;
9141 uint32_t val;
9142
c67a470b
PZ
9143 DRM_DEBUG_KMS("Disabling package C8+\n");
9144
9145 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9146 lpt_init_pch_refclk(dev);
9147
9148 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9149 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9150 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9151 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9152 }
9153
9154 intel_prepare_ddi(dev);
c67a470b
PZ
9155}
9156
f8437dd1
VK
9157static void broxton_modeset_global_resources(struct drm_atomic_state *state)
9158{
9159 struct drm_device *dev = state->dev;
9160 struct drm_i915_private *dev_priv = dev->dev_private;
9161 int max_pixclk = intel_mode_max_pixclk(state);
9162 int req_cdclk;
9163
9164 /* see the comment in valleyview_modeset_global_resources */
9165 if (WARN_ON(max_pixclk < 0))
9166 return;
9167
9168 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9169
9170 if (req_cdclk != dev_priv->cdclk_freq)
9171 broxton_set_cdclk(dev, req_cdclk);
9172}
9173
190f68c5
ACO
9174static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9175 struct intel_crtc_state *crtc_state)
09b4ddf9 9176{
190f68c5 9177 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9178 return -EINVAL;
716c2e55 9179
c7653199 9180 crtc->lowfreq_avail = false;
644cef34 9181
c8f7a0db 9182 return 0;
79e53945
JB
9183}
9184
3760b59c
S
9185static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9186 enum port port,
9187 struct intel_crtc_state *pipe_config)
9188{
9189 switch (port) {
9190 case PORT_A:
9191 pipe_config->ddi_pll_sel = SKL_DPLL0;
9192 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9193 break;
9194 case PORT_B:
9195 pipe_config->ddi_pll_sel = SKL_DPLL1;
9196 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9197 break;
9198 case PORT_C:
9199 pipe_config->ddi_pll_sel = SKL_DPLL2;
9200 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9201 break;
9202 default:
9203 DRM_ERROR("Incorrect port type\n");
9204 }
9205}
9206
96b7dfb7
S
9207static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9208 enum port port,
5cec258b 9209 struct intel_crtc_state *pipe_config)
96b7dfb7 9210{
3148ade7 9211 u32 temp, dpll_ctl1;
96b7dfb7
S
9212
9213 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9214 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9215
9216 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9217 case SKL_DPLL0:
9218 /*
9219 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9220 * of the shared DPLL framework and thus needs to be read out
9221 * separately
9222 */
9223 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9224 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9225 break;
96b7dfb7
S
9226 case SKL_DPLL1:
9227 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9228 break;
9229 case SKL_DPLL2:
9230 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9231 break;
9232 case SKL_DPLL3:
9233 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9234 break;
96b7dfb7
S
9235 }
9236}
9237
7d2c8175
DL
9238static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9239 enum port port,
5cec258b 9240 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9241{
9242 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9243
9244 switch (pipe_config->ddi_pll_sel) {
9245 case PORT_CLK_SEL_WRPLL1:
9246 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9247 break;
9248 case PORT_CLK_SEL_WRPLL2:
9249 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9250 break;
9251 }
9252}
9253
26804afd 9254static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9255 struct intel_crtc_state *pipe_config)
26804afd
DV
9256{
9257 struct drm_device *dev = crtc->base.dev;
9258 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9259 struct intel_shared_dpll *pll;
26804afd
DV
9260 enum port port;
9261 uint32_t tmp;
9262
9263 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9264
9265 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9266
96b7dfb7
S
9267 if (IS_SKYLAKE(dev))
9268 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9269 else if (IS_BROXTON(dev))
9270 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9271 else
9272 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9273
d452c5b6
DV
9274 if (pipe_config->shared_dpll >= 0) {
9275 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9276
9277 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9278 &pipe_config->dpll_hw_state));
9279 }
9280
26804afd
DV
9281 /*
9282 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9283 * DDI E. So just check whether this pipe is wired to DDI E and whether
9284 * the PCH transcoder is on.
9285 */
ca370455
DL
9286 if (INTEL_INFO(dev)->gen < 9 &&
9287 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9288 pipe_config->has_pch_encoder = true;
9289
9290 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9291 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9292 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9293
9294 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9295 }
9296}
9297
0e8ffe1b 9298static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9299 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9300{
9301 struct drm_device *dev = crtc->base.dev;
9302 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9303 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9304 uint32_t tmp;
9305
f458ebbc 9306 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9307 POWER_DOMAIN_PIPE(crtc->pipe)))
9308 return false;
9309
e143a21c 9310 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9311 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9312
eccb140b
DV
9313 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9314 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9315 enum pipe trans_edp_pipe;
9316 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9317 default:
9318 WARN(1, "unknown pipe linked to edp transcoder\n");
9319 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9320 case TRANS_DDI_EDP_INPUT_A_ON:
9321 trans_edp_pipe = PIPE_A;
9322 break;
9323 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9324 trans_edp_pipe = PIPE_B;
9325 break;
9326 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9327 trans_edp_pipe = PIPE_C;
9328 break;
9329 }
9330
9331 if (trans_edp_pipe == crtc->pipe)
9332 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9333 }
9334
f458ebbc 9335 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9336 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9337 return false;
9338
eccb140b 9339 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9340 if (!(tmp & PIPECONF_ENABLE))
9341 return false;
9342
26804afd 9343 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9344
1bd1bd80
DV
9345 intel_get_pipe_timings(crtc, pipe_config);
9346
a1b2278e
CK
9347 if (INTEL_INFO(dev)->gen >= 9) {
9348 skl_init_scalers(dev, crtc, pipe_config);
9349 }
9350
2fa2fe9a 9351 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
bd2e244f 9352 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
ff6d9f55 9353 if (INTEL_INFO(dev)->gen == 9)
bd2e244f 9354 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9355 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 9356 ironlake_get_pfit_config(crtc, pipe_config);
ff6d9f55
JB
9357 else
9358 MISSING_CASE(INTEL_INFO(dev)->gen);
9359
a1b2278e
CK
9360 } else {
9361 pipe_config->scaler_state.scaler_id = -1;
9362 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f 9363 }
88adfff1 9364
e59150dc
JB
9365 if (IS_HASWELL(dev))
9366 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9367 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9368
ebb69c95
CT
9369 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9370 pipe_config->pixel_multiplier =
9371 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9372 } else {
9373 pipe_config->pixel_multiplier = 1;
9374 }
6c49f241 9375
0e8ffe1b
DV
9376 return true;
9377}
9378
560b85bb
CW
9379static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9380{
9381 struct drm_device *dev = crtc->dev;
9382 struct drm_i915_private *dev_priv = dev->dev_private;
9383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9384 uint32_t cntl = 0, size = 0;
560b85bb 9385
dc41c154 9386 if (base) {
3dd512fb
MR
9387 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9388 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9389 unsigned int stride = roundup_pow_of_two(width) * 4;
9390
9391 switch (stride) {
9392 default:
9393 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9394 width, stride);
9395 stride = 256;
9396 /* fallthrough */
9397 case 256:
9398 case 512:
9399 case 1024:
9400 case 2048:
9401 break;
4b0e333e
CW
9402 }
9403
dc41c154
VS
9404 cntl |= CURSOR_ENABLE |
9405 CURSOR_GAMMA_ENABLE |
9406 CURSOR_FORMAT_ARGB |
9407 CURSOR_STRIDE(stride);
9408
9409 size = (height << 12) | width;
4b0e333e 9410 }
560b85bb 9411
dc41c154
VS
9412 if (intel_crtc->cursor_cntl != 0 &&
9413 (intel_crtc->cursor_base != base ||
9414 intel_crtc->cursor_size != size ||
9415 intel_crtc->cursor_cntl != cntl)) {
9416 /* On these chipsets we can only modify the base/size/stride
9417 * whilst the cursor is disabled.
9418 */
9419 I915_WRITE(_CURACNTR, 0);
4b0e333e 9420 POSTING_READ(_CURACNTR);
dc41c154 9421 intel_crtc->cursor_cntl = 0;
4b0e333e 9422 }
560b85bb 9423
99d1f387 9424 if (intel_crtc->cursor_base != base) {
9db4a9c7 9425 I915_WRITE(_CURABASE, base);
99d1f387
VS
9426 intel_crtc->cursor_base = base;
9427 }
4726e0b0 9428
dc41c154
VS
9429 if (intel_crtc->cursor_size != size) {
9430 I915_WRITE(CURSIZE, size);
9431 intel_crtc->cursor_size = size;
4b0e333e 9432 }
560b85bb 9433
4b0e333e 9434 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
9435 I915_WRITE(_CURACNTR, cntl);
9436 POSTING_READ(_CURACNTR);
4b0e333e 9437 intel_crtc->cursor_cntl = cntl;
560b85bb 9438 }
560b85bb
CW
9439}
9440
560b85bb 9441static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9442{
9443 struct drm_device *dev = crtc->dev;
9444 struct drm_i915_private *dev_priv = dev->dev_private;
9445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9446 int pipe = intel_crtc->pipe;
4b0e333e
CW
9447 uint32_t cntl;
9448
9449 cntl = 0;
9450 if (base) {
9451 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9452 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9453 case 64:
9454 cntl |= CURSOR_MODE_64_ARGB_AX;
9455 break;
9456 case 128:
9457 cntl |= CURSOR_MODE_128_ARGB_AX;
9458 break;
9459 case 256:
9460 cntl |= CURSOR_MODE_256_ARGB_AX;
9461 break;
9462 default:
3dd512fb 9463 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9464 return;
65a21cd6 9465 }
4b0e333e 9466 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
9467
9468 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9469 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9470 }
65a21cd6 9471
8e7d688b 9472 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9473 cntl |= CURSOR_ROTATE_180;
9474
4b0e333e
CW
9475 if (intel_crtc->cursor_cntl != cntl) {
9476 I915_WRITE(CURCNTR(pipe), cntl);
9477 POSTING_READ(CURCNTR(pipe));
9478 intel_crtc->cursor_cntl = cntl;
65a21cd6 9479 }
4b0e333e 9480
65a21cd6 9481 /* and commit changes on next vblank */
5efb3e28
VS
9482 I915_WRITE(CURBASE(pipe), base);
9483 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9484
9485 intel_crtc->cursor_base = base;
65a21cd6
JB
9486}
9487
cda4b7d3 9488/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9489static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9490 bool on)
cda4b7d3
CW
9491{
9492 struct drm_device *dev = crtc->dev;
9493 struct drm_i915_private *dev_priv = dev->dev_private;
9494 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9495 int pipe = intel_crtc->pipe;
3d7d6510
MR
9496 int x = crtc->cursor_x;
9497 int y = crtc->cursor_y;
d6e4db15 9498 u32 base = 0, pos = 0;
cda4b7d3 9499
d6e4db15 9500 if (on)
cda4b7d3 9501 base = intel_crtc->cursor_addr;
cda4b7d3 9502
6e3c9717 9503 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9504 base = 0;
9505
6e3c9717 9506 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9507 base = 0;
9508
9509 if (x < 0) {
3dd512fb 9510 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
cda4b7d3
CW
9511 base = 0;
9512
9513 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9514 x = -x;
9515 }
9516 pos |= x << CURSOR_X_SHIFT;
9517
9518 if (y < 0) {
3dd512fb 9519 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
cda4b7d3
CW
9520 base = 0;
9521
9522 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9523 y = -y;
9524 }
9525 pos |= y << CURSOR_Y_SHIFT;
9526
4b0e333e 9527 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
9528 return;
9529
5efb3e28
VS
9530 I915_WRITE(CURPOS(pipe), pos);
9531
4398ad45
VS
9532 /* ILK+ do this automagically */
9533 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 9534 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
3dd512fb
MR
9535 base += (intel_crtc->base.cursor->state->crtc_h *
9536 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
4398ad45
VS
9537 }
9538
8ac54669 9539 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
9540 i845_update_cursor(crtc, base);
9541 else
9542 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
9543}
9544
dc41c154
VS
9545static bool cursor_size_ok(struct drm_device *dev,
9546 uint32_t width, uint32_t height)
9547{
9548 if (width == 0 || height == 0)
9549 return false;
9550
9551 /*
9552 * 845g/865g are special in that they are only limited by
9553 * the width of their cursors, the height is arbitrary up to
9554 * the precision of the register. Everything else requires
9555 * square cursors, limited to a few power-of-two sizes.
9556 */
9557 if (IS_845G(dev) || IS_I865G(dev)) {
9558 if ((width & 63) != 0)
9559 return false;
9560
9561 if (width > (IS_845G(dev) ? 64 : 512))
9562 return false;
9563
9564 if (height > 1023)
9565 return false;
9566 } else {
9567 switch (width | height) {
9568 case 256:
9569 case 128:
9570 if (IS_GEN2(dev))
9571 return false;
9572 case 64:
9573 break;
9574 default:
9575 return false;
9576 }
9577 }
9578
9579 return true;
9580}
9581
79e53945 9582static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 9583 u16 *blue, uint32_t start, uint32_t size)
79e53945 9584{
7203425a 9585 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 9586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 9587
7203425a 9588 for (i = start; i < end; i++) {
79e53945
JB
9589 intel_crtc->lut_r[i] = red[i] >> 8;
9590 intel_crtc->lut_g[i] = green[i] >> 8;
9591 intel_crtc->lut_b[i] = blue[i] >> 8;
9592 }
9593
9594 intel_crtc_load_lut(crtc);
9595}
9596
79e53945
JB
9597/* VESA 640x480x72Hz mode to set on the pipe */
9598static struct drm_display_mode load_detect_mode = {
9599 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9600 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9601};
9602
a8bb6818
DV
9603struct drm_framebuffer *
9604__intel_framebuffer_create(struct drm_device *dev,
9605 struct drm_mode_fb_cmd2 *mode_cmd,
9606 struct drm_i915_gem_object *obj)
d2dff872
CW
9607{
9608 struct intel_framebuffer *intel_fb;
9609 int ret;
9610
9611 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
9612 if (!intel_fb) {
6ccb81f2 9613 drm_gem_object_unreference(&obj->base);
d2dff872
CW
9614 return ERR_PTR(-ENOMEM);
9615 }
9616
9617 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
9618 if (ret)
9619 goto err;
d2dff872
CW
9620
9621 return &intel_fb->base;
dd4916c5 9622err:
6ccb81f2 9623 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
9624 kfree(intel_fb);
9625
9626 return ERR_PTR(ret);
d2dff872
CW
9627}
9628
b5ea642a 9629static struct drm_framebuffer *
a8bb6818
DV
9630intel_framebuffer_create(struct drm_device *dev,
9631 struct drm_mode_fb_cmd2 *mode_cmd,
9632 struct drm_i915_gem_object *obj)
9633{
9634 struct drm_framebuffer *fb;
9635 int ret;
9636
9637 ret = i915_mutex_lock_interruptible(dev);
9638 if (ret)
9639 return ERR_PTR(ret);
9640 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
9641 mutex_unlock(&dev->struct_mutex);
9642
9643 return fb;
9644}
9645
d2dff872
CW
9646static u32
9647intel_framebuffer_pitch_for_width(int width, int bpp)
9648{
9649 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9650 return ALIGN(pitch, 64);
9651}
9652
9653static u32
9654intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
9655{
9656 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 9657 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
9658}
9659
9660static struct drm_framebuffer *
9661intel_framebuffer_create_for_mode(struct drm_device *dev,
9662 struct drm_display_mode *mode,
9663 int depth, int bpp)
9664{
9665 struct drm_i915_gem_object *obj;
0fed39bd 9666 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
9667
9668 obj = i915_gem_alloc_object(dev,
9669 intel_framebuffer_size_for_mode(mode, bpp));
9670 if (obj == NULL)
9671 return ERR_PTR(-ENOMEM);
9672
9673 mode_cmd.width = mode->hdisplay;
9674 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
9675 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9676 bpp);
5ca0c34a 9677 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
9678
9679 return intel_framebuffer_create(dev, &mode_cmd, obj);
9680}
9681
9682static struct drm_framebuffer *
9683mode_fits_in_fbdev(struct drm_device *dev,
9684 struct drm_display_mode *mode)
9685{
4520f53a 9686#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
9687 struct drm_i915_private *dev_priv = dev->dev_private;
9688 struct drm_i915_gem_object *obj;
9689 struct drm_framebuffer *fb;
9690
4c0e5528 9691 if (!dev_priv->fbdev)
d2dff872
CW
9692 return NULL;
9693
4c0e5528 9694 if (!dev_priv->fbdev->fb)
d2dff872
CW
9695 return NULL;
9696
4c0e5528
DV
9697 obj = dev_priv->fbdev->fb->obj;
9698 BUG_ON(!obj);
9699
8bcd4553 9700 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
9701 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
9702 fb->bits_per_pixel))
d2dff872
CW
9703 return NULL;
9704
01f2c773 9705 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
9706 return NULL;
9707
9708 return fb;
4520f53a
DV
9709#else
9710 return NULL;
9711#endif
d2dff872
CW
9712}
9713
d3a40d1b
ACO
9714static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9715 struct drm_crtc *crtc,
9716 struct drm_display_mode *mode,
9717 struct drm_framebuffer *fb,
9718 int x, int y)
9719{
9720 struct drm_plane_state *plane_state;
9721 int hdisplay, vdisplay;
9722 int ret;
9723
9724 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9725 if (IS_ERR(plane_state))
9726 return PTR_ERR(plane_state);
9727
9728 if (mode)
9729 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
9730 else
9731 hdisplay = vdisplay = 0;
9732
9733 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9734 if (ret)
9735 return ret;
9736 drm_atomic_set_fb_for_plane(plane_state, fb);
9737 plane_state->crtc_x = 0;
9738 plane_state->crtc_y = 0;
9739 plane_state->crtc_w = hdisplay;
9740 plane_state->crtc_h = vdisplay;
9741 plane_state->src_x = x << 16;
9742 plane_state->src_y = y << 16;
9743 plane_state->src_w = hdisplay << 16;
9744 plane_state->src_h = vdisplay << 16;
9745
9746 return 0;
9747}
9748
d2434ab7 9749bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 9750 struct drm_display_mode *mode,
51fd371b
RC
9751 struct intel_load_detect_pipe *old,
9752 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
9753{
9754 struct intel_crtc *intel_crtc;
d2434ab7
DV
9755 struct intel_encoder *intel_encoder =
9756 intel_attached_encoder(connector);
79e53945 9757 struct drm_crtc *possible_crtc;
4ef69c7a 9758 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
9759 struct drm_crtc *crtc = NULL;
9760 struct drm_device *dev = encoder->dev;
94352cf9 9761 struct drm_framebuffer *fb;
51fd371b 9762 struct drm_mode_config *config = &dev->mode_config;
83a57153 9763 struct drm_atomic_state *state = NULL;
944b0c76 9764 struct drm_connector_state *connector_state;
4be07317 9765 struct intel_crtc_state *crtc_state;
51fd371b 9766 int ret, i = -1;
79e53945 9767
d2dff872 9768 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 9769 connector->base.id, connector->name,
8e329a03 9770 encoder->base.id, encoder->name);
d2dff872 9771
51fd371b
RC
9772retry:
9773 ret = drm_modeset_lock(&config->connection_mutex, ctx);
9774 if (ret)
9775 goto fail_unlock;
6e9f798d 9776
79e53945
JB
9777 /*
9778 * Algorithm gets a little messy:
7a5e4805 9779 *
79e53945
JB
9780 * - if the connector already has an assigned crtc, use it (but make
9781 * sure it's on first)
7a5e4805 9782 *
79e53945
JB
9783 * - try to find the first unused crtc that can drive this connector,
9784 * and use that if we find one
79e53945
JB
9785 */
9786
9787 /* See if we already have a CRTC for this connector */
9788 if (encoder->crtc) {
9789 crtc = encoder->crtc;
8261b191 9790
51fd371b 9791 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de
DV
9792 if (ret)
9793 goto fail_unlock;
9794 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b
RC
9795 if (ret)
9796 goto fail_unlock;
7b24056b 9797
24218aac 9798 old->dpms_mode = connector->dpms;
8261b191
CW
9799 old->load_detect_temp = false;
9800
9801 /* Make sure the crtc and connector are running */
24218aac
DV
9802 if (connector->dpms != DRM_MODE_DPMS_ON)
9803 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 9804
7173188d 9805 return true;
79e53945
JB
9806 }
9807
9808 /* Find an unused one (if possible) */
70e1e0ec 9809 for_each_crtc(dev, possible_crtc) {
79e53945
JB
9810 i++;
9811 if (!(encoder->possible_crtcs & (1 << i)))
9812 continue;
83d65738 9813 if (possible_crtc->state->enable)
a459249c
VS
9814 continue;
9815 /* This can occur when applying the pipe A quirk on resume. */
9816 if (to_intel_crtc(possible_crtc)->new_enabled)
9817 continue;
9818
9819 crtc = possible_crtc;
9820 break;
79e53945
JB
9821 }
9822
9823 /*
9824 * If we didn't find an unused CRTC, don't use any.
9825 */
9826 if (!crtc) {
7173188d 9827 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 9828 goto fail_unlock;
79e53945
JB
9829 }
9830
51fd371b
RC
9831 ret = drm_modeset_lock(&crtc->mutex, ctx);
9832 if (ret)
4d02e2de
DV
9833 goto fail_unlock;
9834 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9835 if (ret)
51fd371b 9836 goto fail_unlock;
fc303101
DV
9837 intel_encoder->new_crtc = to_intel_crtc(crtc);
9838 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
9839
9840 intel_crtc = to_intel_crtc(crtc);
412b61d8 9841 intel_crtc->new_enabled = true;
24218aac 9842 old->dpms_mode = connector->dpms;
8261b191 9843 old->load_detect_temp = true;
d2dff872 9844 old->release_fb = NULL;
79e53945 9845
83a57153
ACO
9846 state = drm_atomic_state_alloc(dev);
9847 if (!state)
9848 return false;
9849
9850 state->acquire_ctx = ctx;
9851
944b0c76
ACO
9852 connector_state = drm_atomic_get_connector_state(state, connector);
9853 if (IS_ERR(connector_state)) {
9854 ret = PTR_ERR(connector_state);
9855 goto fail;
9856 }
9857
9858 connector_state->crtc = crtc;
9859 connector_state->best_encoder = &intel_encoder->base;
9860
4be07317
ACO
9861 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9862 if (IS_ERR(crtc_state)) {
9863 ret = PTR_ERR(crtc_state);
9864 goto fail;
9865 }
9866
9867 crtc_state->base.enable = true;
9868
6492711d
CW
9869 if (!mode)
9870 mode = &load_detect_mode;
79e53945 9871
d2dff872
CW
9872 /* We need a framebuffer large enough to accommodate all accesses
9873 * that the plane may generate whilst we perform load detection.
9874 * We can not rely on the fbcon either being present (we get called
9875 * during its initialisation to detect all boot displays, or it may
9876 * not even exist) or that it is large enough to satisfy the
9877 * requested mode.
9878 */
94352cf9
DV
9879 fb = mode_fits_in_fbdev(dev, mode);
9880 if (fb == NULL) {
d2dff872 9881 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
9882 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
9883 old->release_fb = fb;
d2dff872
CW
9884 } else
9885 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 9886 if (IS_ERR(fb)) {
d2dff872 9887 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 9888 goto fail;
79e53945 9889 }
79e53945 9890
d3a40d1b
ACO
9891 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9892 if (ret)
9893 goto fail;
9894
cf6d0d76 9895 if (intel_set_mode(crtc, mode, state)) {
6492711d 9896 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
9897 if (old->release_fb)
9898 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 9899 goto fail;
79e53945 9900 }
9128b040 9901 crtc->primary->crtc = crtc;
7173188d 9902
79e53945 9903 /* let the connector get through one full cycle before testing */
9d0498a2 9904 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 9905 return true;
412b61d8
VS
9906
9907 fail:
83d65738 9908 intel_crtc->new_enabled = crtc->state->enable;
51fd371b 9909fail_unlock:
e5d958ef
ACO
9910 drm_atomic_state_free(state);
9911 state = NULL;
83a57153 9912
51fd371b
RC
9913 if (ret == -EDEADLK) {
9914 drm_modeset_backoff(ctx);
9915 goto retry;
9916 }
9917
412b61d8 9918 return false;
79e53945
JB
9919}
9920
d2434ab7 9921void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
9922 struct intel_load_detect_pipe *old,
9923 struct drm_modeset_acquire_ctx *ctx)
79e53945 9924{
83a57153 9925 struct drm_device *dev = connector->dev;
d2434ab7
DV
9926 struct intel_encoder *intel_encoder =
9927 intel_attached_encoder(connector);
4ef69c7a 9928 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 9929 struct drm_crtc *crtc = encoder->crtc;
412b61d8 9930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 9931 struct drm_atomic_state *state;
944b0c76 9932 struct drm_connector_state *connector_state;
4be07317 9933 struct intel_crtc_state *crtc_state;
d3a40d1b 9934 int ret;
79e53945 9935
d2dff872 9936 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 9937 connector->base.id, connector->name,
8e329a03 9938 encoder->base.id, encoder->name);
d2dff872 9939
8261b191 9940 if (old->load_detect_temp) {
83a57153 9941 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
9942 if (!state)
9943 goto fail;
83a57153
ACO
9944
9945 state->acquire_ctx = ctx;
9946
944b0c76
ACO
9947 connector_state = drm_atomic_get_connector_state(state, connector);
9948 if (IS_ERR(connector_state))
9949 goto fail;
9950
4be07317
ACO
9951 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9952 if (IS_ERR(crtc_state))
9953 goto fail;
9954
fc303101
DV
9955 to_intel_connector(connector)->new_encoder = NULL;
9956 intel_encoder->new_crtc = NULL;
412b61d8 9957 intel_crtc->new_enabled = false;
944b0c76
ACO
9958
9959 connector_state->best_encoder = NULL;
9960 connector_state->crtc = NULL;
9961
4be07317
ACO
9962 crtc_state->base.enable = false;
9963
d3a40d1b
ACO
9964 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
9965 0, 0);
9966 if (ret)
9967 goto fail;
9968
cf6d0d76 9969 intel_set_mode(crtc, NULL, state);
83a57153
ACO
9970
9971 drm_atomic_state_free(state);
d2dff872 9972
36206361
DV
9973 if (old->release_fb) {
9974 drm_framebuffer_unregister_private(old->release_fb);
9975 drm_framebuffer_unreference(old->release_fb);
9976 }
d2dff872 9977
0622a53c 9978 return;
79e53945
JB
9979 }
9980
c751ce4f 9981 /* Switch crtc and encoder back off if necessary */
24218aac
DV
9982 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9983 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
9984
9985 return;
9986fail:
9987 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
9988 drm_atomic_state_free(state);
79e53945
JB
9989}
9990
da4a1efa 9991static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 9992 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
9993{
9994 struct drm_i915_private *dev_priv = dev->dev_private;
9995 u32 dpll = pipe_config->dpll_hw_state.dpll;
9996
9997 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 9998 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
9999 else if (HAS_PCH_SPLIT(dev))
10000 return 120000;
10001 else if (!IS_GEN2(dev))
10002 return 96000;
10003 else
10004 return 48000;
10005}
10006
79e53945 10007/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10008static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10009 struct intel_crtc_state *pipe_config)
79e53945 10010{
f1f644dc 10011 struct drm_device *dev = crtc->base.dev;
79e53945 10012 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10013 int pipe = pipe_config->cpu_transcoder;
293623f7 10014 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10015 u32 fp;
10016 intel_clock_t clock;
da4a1efa 10017 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10018
10019 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10020 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10021 else
293623f7 10022 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10023
10024 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10025 if (IS_PINEVIEW(dev)) {
10026 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10027 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10028 } else {
10029 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10030 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10031 }
10032
a6c45cf0 10033 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10034 if (IS_PINEVIEW(dev))
10035 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10036 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10037 else
10038 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10039 DPLL_FPA01_P1_POST_DIV_SHIFT);
10040
10041 switch (dpll & DPLL_MODE_MASK) {
10042 case DPLLB_MODE_DAC_SERIAL:
10043 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10044 5 : 10;
10045 break;
10046 case DPLLB_MODE_LVDS:
10047 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10048 7 : 14;
10049 break;
10050 default:
28c97730 10051 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10052 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10053 return;
79e53945
JB
10054 }
10055
ac58c3f0 10056 if (IS_PINEVIEW(dev))
da4a1efa 10057 pineview_clock(refclk, &clock);
ac58c3f0 10058 else
da4a1efa 10059 i9xx_clock(refclk, &clock);
79e53945 10060 } else {
0fb58223 10061 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10062 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10063
10064 if (is_lvds) {
10065 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10066 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10067
10068 if (lvds & LVDS_CLKB_POWER_UP)
10069 clock.p2 = 7;
10070 else
10071 clock.p2 = 14;
79e53945
JB
10072 } else {
10073 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10074 clock.p1 = 2;
10075 else {
10076 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10077 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10078 }
10079 if (dpll & PLL_P2_DIVIDE_BY_4)
10080 clock.p2 = 4;
10081 else
10082 clock.p2 = 2;
79e53945 10083 }
da4a1efa
VS
10084
10085 i9xx_clock(refclk, &clock);
79e53945
JB
10086 }
10087
18442d08
VS
10088 /*
10089 * This value includes pixel_multiplier. We will use
241bfc38 10090 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10091 * encoder's get_config() function.
10092 */
10093 pipe_config->port_clock = clock.dot;
f1f644dc
JB
10094}
10095
6878da05
VS
10096int intel_dotclock_calculate(int link_freq,
10097 const struct intel_link_m_n *m_n)
f1f644dc 10098{
f1f644dc
JB
10099 /*
10100 * The calculation for the data clock is:
1041a02f 10101 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10102 * But we want to avoid losing precison if possible, so:
1041a02f 10103 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10104 *
10105 * and the link clock is simpler:
1041a02f 10106 * link_clock = (m * link_clock) / n
f1f644dc
JB
10107 */
10108
6878da05
VS
10109 if (!m_n->link_n)
10110 return 0;
f1f644dc 10111
6878da05
VS
10112 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10113}
f1f644dc 10114
18442d08 10115static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10116 struct intel_crtc_state *pipe_config)
6878da05
VS
10117{
10118 struct drm_device *dev = crtc->base.dev;
79e53945 10119
18442d08
VS
10120 /* read out port_clock from the DPLL */
10121 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10122
f1f644dc 10123 /*
18442d08 10124 * This value does not include pixel_multiplier.
241bfc38 10125 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10126 * agree once we know their relationship in the encoder's
10127 * get_config() function.
79e53945 10128 */
2d112de7 10129 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10130 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10131 &pipe_config->fdi_m_n);
79e53945
JB
10132}
10133
10134/** Returns the currently programmed mode of the given pipe. */
10135struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10136 struct drm_crtc *crtc)
10137{
548f245b 10138 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10140 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10141 struct drm_display_mode *mode;
5cec258b 10142 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10143 int htot = I915_READ(HTOTAL(cpu_transcoder));
10144 int hsync = I915_READ(HSYNC(cpu_transcoder));
10145 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10146 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10147 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10148
10149 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10150 if (!mode)
10151 return NULL;
10152
f1f644dc
JB
10153 /*
10154 * Construct a pipe_config sufficient for getting the clock info
10155 * back out of crtc_clock_get.
10156 *
10157 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10158 * to use a real value here instead.
10159 */
293623f7 10160 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10161 pipe_config.pixel_multiplier = 1;
293623f7
VS
10162 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10163 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10164 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10165 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10166
773ae034 10167 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10168 mode->hdisplay = (htot & 0xffff) + 1;
10169 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10170 mode->hsync_start = (hsync & 0xffff) + 1;
10171 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10172 mode->vdisplay = (vtot & 0xffff) + 1;
10173 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10174 mode->vsync_start = (vsync & 0xffff) + 1;
10175 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10176
10177 drm_mode_set_name(mode);
79e53945
JB
10178
10179 return mode;
10180}
10181
652c393a
JB
10182static void intel_decrease_pllclock(struct drm_crtc *crtc)
10183{
10184 struct drm_device *dev = crtc->dev;
fbee40df 10185 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 10187
baff296c 10188 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
10189 return;
10190
10191 if (!dev_priv->lvds_downclock_avail)
10192 return;
10193
10194 /*
10195 * Since this is called by a timer, we should never get here in
10196 * the manual case.
10197 */
10198 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
10199 int pipe = intel_crtc->pipe;
10200 int dpll_reg = DPLL(pipe);
10201 int dpll;
f6e5b160 10202
44d98a61 10203 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 10204
8ac5a6d5 10205 assert_panel_unlocked(dev_priv, pipe);
652c393a 10206
dc257cf1 10207 dpll = I915_READ(dpll_reg);
652c393a
JB
10208 dpll |= DISPLAY_RATE_SELECT_FPA1;
10209 I915_WRITE(dpll_reg, dpll);
9d0498a2 10210 intel_wait_for_vblank(dev, pipe);
652c393a
JB
10211 dpll = I915_READ(dpll_reg);
10212 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 10213 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
10214 }
10215
10216}
10217
f047e395
CW
10218void intel_mark_busy(struct drm_device *dev)
10219{
c67a470b
PZ
10220 struct drm_i915_private *dev_priv = dev->dev_private;
10221
f62a0076
CW
10222 if (dev_priv->mm.busy)
10223 return;
10224
43694d69 10225 intel_runtime_pm_get(dev_priv);
c67a470b 10226 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10227 if (INTEL_INFO(dev)->gen >= 6)
10228 gen6_rps_busy(dev_priv);
f62a0076 10229 dev_priv->mm.busy = true;
f047e395
CW
10230}
10231
10232void intel_mark_idle(struct drm_device *dev)
652c393a 10233{
c67a470b 10234 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10235 struct drm_crtc *crtc;
652c393a 10236
f62a0076
CW
10237 if (!dev_priv->mm.busy)
10238 return;
10239
10240 dev_priv->mm.busy = false;
10241
70e1e0ec 10242 for_each_crtc(dev, crtc) {
f4510a27 10243 if (!crtc->primary->fb)
652c393a
JB
10244 continue;
10245
725a5b54 10246 intel_decrease_pllclock(crtc);
652c393a 10247 }
b29c19b6 10248
3d13ef2e 10249 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10250 gen6_rps_idle(dev->dev_private);
bb4cdd53 10251
43694d69 10252 intel_runtime_pm_put(dev_priv);
652c393a
JB
10253}
10254
f5de6e07
ACO
10255static void intel_crtc_set_state(struct intel_crtc *crtc,
10256 struct intel_crtc_state *crtc_state)
10257{
10258 kfree(crtc->config);
10259 crtc->config = crtc_state;
16f3f658 10260 crtc->base.state = &crtc_state->base;
f5de6e07
ACO
10261}
10262
79e53945
JB
10263static void intel_crtc_destroy(struct drm_crtc *crtc)
10264{
10265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10266 struct drm_device *dev = crtc->dev;
10267 struct intel_unpin_work *work;
67e77c5a 10268
5e2d7afc 10269 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10270 work = intel_crtc->unpin_work;
10271 intel_crtc->unpin_work = NULL;
5e2d7afc 10272 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10273
10274 if (work) {
10275 cancel_work_sync(&work->work);
10276 kfree(work);
10277 }
79e53945 10278
f5de6e07 10279 intel_crtc_set_state(intel_crtc, NULL);
79e53945 10280 drm_crtc_cleanup(crtc);
67e77c5a 10281
79e53945
JB
10282 kfree(intel_crtc);
10283}
10284
6b95a207
KH
10285static void intel_unpin_work_fn(struct work_struct *__work)
10286{
10287 struct intel_unpin_work *work =
10288 container_of(__work, struct intel_unpin_work, work);
b4a98e57 10289 struct drm_device *dev = work->crtc->dev;
f99d7069 10290 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 10291
b4a98e57 10292 mutex_lock(&dev->struct_mutex);
82bc3b2d 10293 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
05394f39 10294 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10295
7ff0ebcc 10296 intel_fbc_update(dev);
f06cc1b9
JH
10297
10298 if (work->flip_queued_req)
146d84f0 10299 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10300 mutex_unlock(&dev->struct_mutex);
10301
f99d7069 10302 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
89ed88ba 10303 drm_framebuffer_unreference(work->old_fb);
f99d7069 10304
b4a98e57
CW
10305 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10306 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10307
6b95a207
KH
10308 kfree(work);
10309}
10310
1afe3e9d 10311static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10312 struct drm_crtc *crtc)
6b95a207 10313{
6b95a207
KH
10314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10315 struct intel_unpin_work *work;
6b95a207
KH
10316 unsigned long flags;
10317
10318 /* Ignore early vblank irqs */
10319 if (intel_crtc == NULL)
10320 return;
10321
f326038a
DV
10322 /*
10323 * This is called both by irq handlers and the reset code (to complete
10324 * lost pageflips) so needs the full irqsave spinlocks.
10325 */
6b95a207
KH
10326 spin_lock_irqsave(&dev->event_lock, flags);
10327 work = intel_crtc->unpin_work;
e7d841ca
CW
10328
10329 /* Ensure we don't miss a work->pending update ... */
10330 smp_rmb();
10331
10332 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10333 spin_unlock_irqrestore(&dev->event_lock, flags);
10334 return;
10335 }
10336
d6bbafa1 10337 page_flip_completed(intel_crtc);
0af7e4df 10338
6b95a207 10339 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10340}
10341
1afe3e9d
JB
10342void intel_finish_page_flip(struct drm_device *dev, int pipe)
10343{
fbee40df 10344 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10345 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10346
49b14a5c 10347 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10348}
10349
10350void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10351{
fbee40df 10352 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10353 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10354
49b14a5c 10355 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10356}
10357
75f7f3ec
VS
10358/* Is 'a' after or equal to 'b'? */
10359static bool g4x_flip_count_after_eq(u32 a, u32 b)
10360{
10361 return !((a - b) & 0x80000000);
10362}
10363
10364static bool page_flip_finished(struct intel_crtc *crtc)
10365{
10366 struct drm_device *dev = crtc->base.dev;
10367 struct drm_i915_private *dev_priv = dev->dev_private;
10368
bdfa7542
VS
10369 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10370 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10371 return true;
10372
75f7f3ec
VS
10373 /*
10374 * The relevant registers doen't exist on pre-ctg.
10375 * As the flip done interrupt doesn't trigger for mmio
10376 * flips on gmch platforms, a flip count check isn't
10377 * really needed there. But since ctg has the registers,
10378 * include it in the check anyway.
10379 */
10380 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10381 return true;
10382
10383 /*
10384 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10385 * used the same base address. In that case the mmio flip might
10386 * have completed, but the CS hasn't even executed the flip yet.
10387 *
10388 * A flip count check isn't enough as the CS might have updated
10389 * the base address just after start of vblank, but before we
10390 * managed to process the interrupt. This means we'd complete the
10391 * CS flip too soon.
10392 *
10393 * Combining both checks should get us a good enough result. It may
10394 * still happen that the CS flip has been executed, but has not
10395 * yet actually completed. But in case the base address is the same
10396 * anyway, we don't really care.
10397 */
10398 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10399 crtc->unpin_work->gtt_offset &&
10400 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10401 crtc->unpin_work->flip_count);
10402}
10403
6b95a207
KH
10404void intel_prepare_page_flip(struct drm_device *dev, int plane)
10405{
fbee40df 10406 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10407 struct intel_crtc *intel_crtc =
10408 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10409 unsigned long flags;
10410
f326038a
DV
10411
10412 /*
10413 * This is called both by irq handlers and the reset code (to complete
10414 * lost pageflips) so needs the full irqsave spinlocks.
10415 *
10416 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10417 * generate a page-flip completion irq, i.e. every modeset
10418 * is also accompanied by a spurious intel_prepare_page_flip().
10419 */
6b95a207 10420 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10421 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10422 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10423 spin_unlock_irqrestore(&dev->event_lock, flags);
10424}
10425
eba905b2 10426static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
10427{
10428 /* Ensure that the work item is consistent when activating it ... */
10429 smp_wmb();
10430 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10431 /* and that it is marked active as soon as the irq could fire. */
10432 smp_wmb();
10433}
10434
8c9f3aaf
JB
10435static int intel_gen2_queue_flip(struct drm_device *dev,
10436 struct drm_crtc *crtc,
10437 struct drm_framebuffer *fb,
ed8d1975 10438 struct drm_i915_gem_object *obj,
a4872ba6 10439 struct intel_engine_cs *ring,
ed8d1975 10440 uint32_t flags)
8c9f3aaf 10441{
8c9f3aaf 10442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10443 u32 flip_mask;
10444 int ret;
10445
6d90c952 10446 ret = intel_ring_begin(ring, 6);
8c9f3aaf 10447 if (ret)
4fa62c89 10448 return ret;
8c9f3aaf
JB
10449
10450 /* Can't queue multiple flips, so wait for the previous
10451 * one to finish before executing the next.
10452 */
10453 if (intel_crtc->plane)
10454 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10455 else
10456 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10457 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10458 intel_ring_emit(ring, MI_NOOP);
10459 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10460 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10461 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10462 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10463 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
10464
10465 intel_mark_page_flip_active(intel_crtc);
09246732 10466 __intel_ring_advance(ring);
83d4092b 10467 return 0;
8c9f3aaf
JB
10468}
10469
10470static int intel_gen3_queue_flip(struct drm_device *dev,
10471 struct drm_crtc *crtc,
10472 struct drm_framebuffer *fb,
ed8d1975 10473 struct drm_i915_gem_object *obj,
a4872ba6 10474 struct intel_engine_cs *ring,
ed8d1975 10475 uint32_t flags)
8c9f3aaf 10476{
8c9f3aaf 10477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10478 u32 flip_mask;
10479 int ret;
10480
6d90c952 10481 ret = intel_ring_begin(ring, 6);
8c9f3aaf 10482 if (ret)
4fa62c89 10483 return ret;
8c9f3aaf
JB
10484
10485 if (intel_crtc->plane)
10486 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10487 else
10488 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10489 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10490 intel_ring_emit(ring, MI_NOOP);
10491 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10492 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10493 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10494 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10495 intel_ring_emit(ring, MI_NOOP);
10496
e7d841ca 10497 intel_mark_page_flip_active(intel_crtc);
09246732 10498 __intel_ring_advance(ring);
83d4092b 10499 return 0;
8c9f3aaf
JB
10500}
10501
10502static int intel_gen4_queue_flip(struct drm_device *dev,
10503 struct drm_crtc *crtc,
10504 struct drm_framebuffer *fb,
ed8d1975 10505 struct drm_i915_gem_object *obj,
a4872ba6 10506 struct intel_engine_cs *ring,
ed8d1975 10507 uint32_t flags)
8c9f3aaf
JB
10508{
10509 struct drm_i915_private *dev_priv = dev->dev_private;
10510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10511 uint32_t pf, pipesrc;
10512 int ret;
10513
6d90c952 10514 ret = intel_ring_begin(ring, 4);
8c9f3aaf 10515 if (ret)
4fa62c89 10516 return ret;
8c9f3aaf
JB
10517
10518 /* i965+ uses the linear or tiled offsets from the
10519 * Display Registers (which do not change across a page-flip)
10520 * so we need only reprogram the base address.
10521 */
6d90c952
DV
10522 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10523 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10524 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10525 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10526 obj->tiling_mode);
8c9f3aaf
JB
10527
10528 /* XXX Enabling the panel-fitter across page-flip is so far
10529 * untested on non-native modes, so ignore it for now.
10530 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10531 */
10532 pf = 0;
10533 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10534 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
10535
10536 intel_mark_page_flip_active(intel_crtc);
09246732 10537 __intel_ring_advance(ring);
83d4092b 10538 return 0;
8c9f3aaf
JB
10539}
10540
10541static int intel_gen6_queue_flip(struct drm_device *dev,
10542 struct drm_crtc *crtc,
10543 struct drm_framebuffer *fb,
ed8d1975 10544 struct drm_i915_gem_object *obj,
a4872ba6 10545 struct intel_engine_cs *ring,
ed8d1975 10546 uint32_t flags)
8c9f3aaf
JB
10547{
10548 struct drm_i915_private *dev_priv = dev->dev_private;
10549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10550 uint32_t pf, pipesrc;
10551 int ret;
10552
6d90c952 10553 ret = intel_ring_begin(ring, 4);
8c9f3aaf 10554 if (ret)
4fa62c89 10555 return ret;
8c9f3aaf 10556
6d90c952
DV
10557 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10558 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10559 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10560 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10561
dc257cf1
DV
10562 /* Contrary to the suggestions in the documentation,
10563 * "Enable Panel Fitter" does not seem to be required when page
10564 * flipping with a non-native mode, and worse causes a normal
10565 * modeset to fail.
10566 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10567 */
10568 pf = 0;
8c9f3aaf 10569 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10570 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
10571
10572 intel_mark_page_flip_active(intel_crtc);
09246732 10573 __intel_ring_advance(ring);
83d4092b 10574 return 0;
8c9f3aaf
JB
10575}
10576
7c9017e5
JB
10577static int intel_gen7_queue_flip(struct drm_device *dev,
10578 struct drm_crtc *crtc,
10579 struct drm_framebuffer *fb,
ed8d1975 10580 struct drm_i915_gem_object *obj,
a4872ba6 10581 struct intel_engine_cs *ring,
ed8d1975 10582 uint32_t flags)
7c9017e5 10583{
7c9017e5 10584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 10585 uint32_t plane_bit = 0;
ffe74d75
CW
10586 int len, ret;
10587
eba905b2 10588 switch (intel_crtc->plane) {
cb05d8de
DV
10589 case PLANE_A:
10590 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10591 break;
10592 case PLANE_B:
10593 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10594 break;
10595 case PLANE_C:
10596 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10597 break;
10598 default:
10599 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 10600 return -ENODEV;
cb05d8de
DV
10601 }
10602
ffe74d75 10603 len = 4;
f476828a 10604 if (ring->id == RCS) {
ffe74d75 10605 len += 6;
f476828a
DL
10606 /*
10607 * On Gen 8, SRM is now taking an extra dword to accommodate
10608 * 48bits addresses, and we need a NOOP for the batch size to
10609 * stay even.
10610 */
10611 if (IS_GEN8(dev))
10612 len += 2;
10613 }
ffe74d75 10614
f66fab8e
VS
10615 /*
10616 * BSpec MI_DISPLAY_FLIP for IVB:
10617 * "The full packet must be contained within the same cache line."
10618 *
10619 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
10620 * cacheline, if we ever start emitting more commands before
10621 * the MI_DISPLAY_FLIP we may need to first emit everything else,
10622 * then do the cacheline alignment, and finally emit the
10623 * MI_DISPLAY_FLIP.
10624 */
10625 ret = intel_ring_cacheline_align(ring);
10626 if (ret)
4fa62c89 10627 return ret;
f66fab8e 10628
ffe74d75 10629 ret = intel_ring_begin(ring, len);
7c9017e5 10630 if (ret)
4fa62c89 10631 return ret;
7c9017e5 10632
ffe74d75
CW
10633 /* Unmask the flip-done completion message. Note that the bspec says that
10634 * we should do this for both the BCS and RCS, and that we must not unmask
10635 * more than one flip event at any time (or ensure that one flip message
10636 * can be sent by waiting for flip-done prior to queueing new flips).
10637 * Experimentation says that BCS works despite DERRMR masking all
10638 * flip-done completion events and that unmasking all planes at once
10639 * for the RCS also doesn't appear to drop events. Setting the DERRMR
10640 * to zero does lead to lockups within MI_DISPLAY_FLIP.
10641 */
10642 if (ring->id == RCS) {
10643 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
10644 intel_ring_emit(ring, DERRMR);
10645 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
10646 DERRMR_PIPEB_PRI_FLIP_DONE |
10647 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
10648 if (IS_GEN8(dev))
10649 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
10650 MI_SRM_LRM_GLOBAL_GTT);
10651 else
10652 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
10653 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
10654 intel_ring_emit(ring, DERRMR);
10655 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
10656 if (IS_GEN8(dev)) {
10657 intel_ring_emit(ring, 0);
10658 intel_ring_emit(ring, MI_NOOP);
10659 }
ffe74d75
CW
10660 }
10661
cb05d8de 10662 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 10663 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 10664 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 10665 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
10666
10667 intel_mark_page_flip_active(intel_crtc);
09246732 10668 __intel_ring_advance(ring);
83d4092b 10669 return 0;
7c9017e5
JB
10670}
10671
84c33a64
SG
10672static bool use_mmio_flip(struct intel_engine_cs *ring,
10673 struct drm_i915_gem_object *obj)
10674{
10675 /*
10676 * This is not being used for older platforms, because
10677 * non-availability of flip done interrupt forces us to use
10678 * CS flips. Older platforms derive flip done using some clever
10679 * tricks involving the flip_pending status bits and vblank irqs.
10680 * So using MMIO flips there would disrupt this mechanism.
10681 */
10682
8e09bf83
CW
10683 if (ring == NULL)
10684 return true;
10685
84c33a64
SG
10686 if (INTEL_INFO(ring->dev)->gen < 5)
10687 return false;
10688
10689 if (i915.use_mmio_flip < 0)
10690 return false;
10691 else if (i915.use_mmio_flip > 0)
10692 return true;
14bf993e
OM
10693 else if (i915.enable_execlists)
10694 return true;
84c33a64 10695 else
41c52415 10696 return ring != i915_gem_request_get_ring(obj->last_read_req);
84c33a64
SG
10697}
10698
ff944564
DL
10699static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
10700{
10701 struct drm_device *dev = intel_crtc->base.dev;
10702 struct drm_i915_private *dev_priv = dev->dev_private;
10703 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
10704 const enum pipe pipe = intel_crtc->pipe;
10705 u32 ctl, stride;
10706
10707 ctl = I915_READ(PLANE_CTL(pipe, 0));
10708 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
10709 switch (fb->modifier[0]) {
10710 case DRM_FORMAT_MOD_NONE:
10711 break;
10712 case I915_FORMAT_MOD_X_TILED:
ff944564 10713 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
10714 break;
10715 case I915_FORMAT_MOD_Y_TILED:
10716 ctl |= PLANE_CTL_TILED_Y;
10717 break;
10718 case I915_FORMAT_MOD_Yf_TILED:
10719 ctl |= PLANE_CTL_TILED_YF;
10720 break;
10721 default:
10722 MISSING_CASE(fb->modifier[0]);
10723 }
ff944564
DL
10724
10725 /*
10726 * The stride is either expressed as a multiple of 64 bytes chunks for
10727 * linear buffers or in number of tiles for tiled buffers.
10728 */
2ebef630
TU
10729 stride = fb->pitches[0] /
10730 intel_fb_stride_alignment(dev, fb->modifier[0],
10731 fb->pixel_format);
ff944564
DL
10732
10733 /*
10734 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
10735 * PLANE_SURF updates, the update is then guaranteed to be atomic.
10736 */
10737 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
10738 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
10739
10740 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
10741 POSTING_READ(PLANE_SURF(pipe, 0));
10742}
10743
10744static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
10745{
10746 struct drm_device *dev = intel_crtc->base.dev;
10747 struct drm_i915_private *dev_priv = dev->dev_private;
10748 struct intel_framebuffer *intel_fb =
10749 to_intel_framebuffer(intel_crtc->base.primary->fb);
10750 struct drm_i915_gem_object *obj = intel_fb->obj;
10751 u32 dspcntr;
10752 u32 reg;
10753
84c33a64
SG
10754 reg = DSPCNTR(intel_crtc->plane);
10755 dspcntr = I915_READ(reg);
10756
c5d97472
DL
10757 if (obj->tiling_mode != I915_TILING_NONE)
10758 dspcntr |= DISPPLANE_TILED;
10759 else
10760 dspcntr &= ~DISPPLANE_TILED;
10761
84c33a64
SG
10762 I915_WRITE(reg, dspcntr);
10763
10764 I915_WRITE(DSPSURF(intel_crtc->plane),
10765 intel_crtc->unpin_work->gtt_offset);
10766 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 10767
ff944564
DL
10768}
10769
10770/*
10771 * XXX: This is the temporary way to update the plane registers until we get
10772 * around to using the usual plane update functions for MMIO flips
10773 */
10774static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
10775{
10776 struct drm_device *dev = intel_crtc->base.dev;
10777 bool atomic_update;
10778 u32 start_vbl_count;
10779
10780 intel_mark_page_flip_active(intel_crtc);
10781
10782 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
10783
10784 if (INTEL_INFO(dev)->gen >= 9)
10785 skl_do_mmio_flip(intel_crtc);
10786 else
10787 /* use_mmio_flip() retricts MMIO flips to ilk+ */
10788 ilk_do_mmio_flip(intel_crtc);
10789
9362c7c5
ACO
10790 if (atomic_update)
10791 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
10792}
10793
9362c7c5 10794static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 10795{
cc8c4cc2 10796 struct intel_crtc *crtc =
9362c7c5 10797 container_of(work, struct intel_crtc, mmio_flip.work);
cc8c4cc2 10798 struct intel_mmio_flip *mmio_flip;
84c33a64 10799
cc8c4cc2
JH
10800 mmio_flip = &crtc->mmio_flip;
10801 if (mmio_flip->req)
9c654818
JH
10802 WARN_ON(__i915_wait_request(mmio_flip->req,
10803 crtc->reset_counter,
10804 false, NULL, NULL) != 0);
84c33a64 10805
cc8c4cc2
JH
10806 intel_do_mmio_flip(crtc);
10807 if (mmio_flip->req) {
10808 mutex_lock(&crtc->base.dev->struct_mutex);
146d84f0 10809 i915_gem_request_assign(&mmio_flip->req, NULL);
cc8c4cc2
JH
10810 mutex_unlock(&crtc->base.dev->struct_mutex);
10811 }
84c33a64
SG
10812}
10813
10814static int intel_queue_mmio_flip(struct drm_device *dev,
10815 struct drm_crtc *crtc,
10816 struct drm_framebuffer *fb,
10817 struct drm_i915_gem_object *obj,
10818 struct intel_engine_cs *ring,
10819 uint32_t flags)
10820{
84c33a64 10821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
84c33a64 10822
cc8c4cc2
JH
10823 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
10824 obj->last_write_req);
536f5b5e
ACO
10825
10826 schedule_work(&intel_crtc->mmio_flip.work);
84c33a64 10827
84c33a64
SG
10828 return 0;
10829}
10830
8c9f3aaf
JB
10831static int intel_default_queue_flip(struct drm_device *dev,
10832 struct drm_crtc *crtc,
10833 struct drm_framebuffer *fb,
ed8d1975 10834 struct drm_i915_gem_object *obj,
a4872ba6 10835 struct intel_engine_cs *ring,
ed8d1975 10836 uint32_t flags)
8c9f3aaf
JB
10837{
10838 return -ENODEV;
10839}
10840
d6bbafa1
CW
10841static bool __intel_pageflip_stall_check(struct drm_device *dev,
10842 struct drm_crtc *crtc)
10843{
10844 struct drm_i915_private *dev_priv = dev->dev_private;
10845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10846 struct intel_unpin_work *work = intel_crtc->unpin_work;
10847 u32 addr;
10848
10849 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
10850 return true;
10851
10852 if (!work->enable_stall_check)
10853 return false;
10854
10855 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
10856 if (work->flip_queued_req &&
10857 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
10858 return false;
10859
1e3feefd 10860 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
10861 }
10862
1e3feefd 10863 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
10864 return false;
10865
10866 /* Potential stall - if we see that the flip has happened,
10867 * assume a missed interrupt. */
10868 if (INTEL_INFO(dev)->gen >= 4)
10869 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
10870 else
10871 addr = I915_READ(DSPADDR(intel_crtc->plane));
10872
10873 /* There is a potential issue here with a false positive after a flip
10874 * to the same address. We could address this by checking for a
10875 * non-incrementing frame counter.
10876 */
10877 return addr == work->gtt_offset;
10878}
10879
10880void intel_check_page_flip(struct drm_device *dev, int pipe)
10881{
10882 struct drm_i915_private *dev_priv = dev->dev_private;
10883 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 10885 struct intel_unpin_work *work;
f326038a 10886
6c51d46f 10887 WARN_ON(!in_interrupt());
d6bbafa1
CW
10888
10889 if (crtc == NULL)
10890 return;
10891
f326038a 10892 spin_lock(&dev->event_lock);
6ad790c0
CW
10893 work = intel_crtc->unpin_work;
10894 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 10895 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 10896 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 10897 page_flip_completed(intel_crtc);
6ad790c0 10898 work = NULL;
d6bbafa1 10899 }
6ad790c0
CW
10900 if (work != NULL &&
10901 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
10902 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 10903 spin_unlock(&dev->event_lock);
d6bbafa1
CW
10904}
10905
6b95a207
KH
10906static int intel_crtc_page_flip(struct drm_crtc *crtc,
10907 struct drm_framebuffer *fb,
ed8d1975
KP
10908 struct drm_pending_vblank_event *event,
10909 uint32_t page_flip_flags)
6b95a207
KH
10910{
10911 struct drm_device *dev = crtc->dev;
10912 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 10913 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 10914 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 10915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 10916 struct drm_plane *primary = crtc->primary;
a071fa00 10917 enum pipe pipe = intel_crtc->pipe;
6b95a207 10918 struct intel_unpin_work *work;
a4872ba6 10919 struct intel_engine_cs *ring;
cf5d8a46 10920 bool mmio_flip;
52e68630 10921 int ret;
6b95a207 10922
2ff8fde1
MR
10923 /*
10924 * drm_mode_page_flip_ioctl() should already catch this, but double
10925 * check to be safe. In the future we may enable pageflipping from
10926 * a disabled primary plane.
10927 */
10928 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
10929 return -EBUSY;
10930
e6a595d2 10931 /* Can't change pixel format via MI display flips. */
f4510a27 10932 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
10933 return -EINVAL;
10934
10935 /*
10936 * TILEOFF/LINOFF registers can't be changed via MI display flips.
10937 * Note that pitch changes could also affect these register.
10938 */
10939 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
10940 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
10941 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
10942 return -EINVAL;
10943
f900db47
CW
10944 if (i915_terminally_wedged(&dev_priv->gpu_error))
10945 goto out_hang;
10946
b14c5679 10947 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
10948 if (work == NULL)
10949 return -ENOMEM;
10950
6b95a207 10951 work->event = event;
b4a98e57 10952 work->crtc = crtc;
ab8d6675 10953 work->old_fb = old_fb;
6b95a207
KH
10954 INIT_WORK(&work->work, intel_unpin_work_fn);
10955
87b6b101 10956 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
10957 if (ret)
10958 goto free_work;
10959
6b95a207 10960 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 10961 spin_lock_irq(&dev->event_lock);
6b95a207 10962 if (intel_crtc->unpin_work) {
d6bbafa1
CW
10963 /* Before declaring the flip queue wedged, check if
10964 * the hardware completed the operation behind our backs.
10965 */
10966 if (__intel_pageflip_stall_check(dev, crtc)) {
10967 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
10968 page_flip_completed(intel_crtc);
10969 } else {
10970 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 10971 spin_unlock_irq(&dev->event_lock);
468f0b44 10972
d6bbafa1
CW
10973 drm_crtc_vblank_put(crtc);
10974 kfree(work);
10975 return -EBUSY;
10976 }
6b95a207
KH
10977 }
10978 intel_crtc->unpin_work = work;
5e2d7afc 10979 spin_unlock_irq(&dev->event_lock);
6b95a207 10980
b4a98e57
CW
10981 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
10982 flush_workqueue(dev_priv->wq);
10983
75dfca80 10984 /* Reference the objects for the scheduled work. */
ab8d6675 10985 drm_framebuffer_reference(work->old_fb);
05394f39 10986 drm_gem_object_reference(&obj->base);
6b95a207 10987
f4510a27 10988 crtc->primary->fb = fb;
afd65eb4 10989 update_state_fb(crtc->primary);
1ed1f968 10990
e1f99ce6 10991 work->pending_flip_obj = obj;
e1f99ce6 10992
89ed88ba
CW
10993 ret = i915_mutex_lock_interruptible(dev);
10994 if (ret)
10995 goto cleanup;
10996
b4a98e57 10997 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 10998 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 10999
75f7f3ec 11000 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 11001 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 11002
4fa62c89
VS
11003 if (IS_VALLEYVIEW(dev)) {
11004 ring = &dev_priv->ring[BCS];
ab8d6675 11005 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11006 /* vlv: DISPLAY_FLIP fails to change tiling */
11007 ring = NULL;
48bf5b2d 11008 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11009 ring = &dev_priv->ring[BCS];
4fa62c89 11010 } else if (INTEL_INFO(dev)->gen >= 7) {
41c52415 11011 ring = i915_gem_request_get_ring(obj->last_read_req);
4fa62c89
VS
11012 if (ring == NULL || ring->id != RCS)
11013 ring = &dev_priv->ring[BCS];
11014 } else {
11015 ring = &dev_priv->ring[RCS];
11016 }
11017
cf5d8a46
CW
11018 mmio_flip = use_mmio_flip(ring, obj);
11019
11020 /* When using CS flips, we want to emit semaphores between rings.
11021 * However, when using mmio flips we will create a task to do the
11022 * synchronisation, so all we want here is to pin the framebuffer
11023 * into the display plane and skip any waits.
11024 */
82bc3b2d 11025 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46
CW
11026 crtc->primary->state,
11027 mmio_flip ? i915_gem_request_get_ring(obj->last_read_req) : ring);
8c9f3aaf
JB
11028 if (ret)
11029 goto cleanup_pending;
6b95a207 11030
121920fa
TU
11031 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11032 + intel_crtc->dspaddr_offset;
4fa62c89 11033
cf5d8a46 11034 if (mmio_flip) {
84c33a64
SG
11035 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11036 page_flip_flags);
d6bbafa1
CW
11037 if (ret)
11038 goto cleanup_unpin;
11039
f06cc1b9
JH
11040 i915_gem_request_assign(&work->flip_queued_req,
11041 obj->last_write_req);
d6bbafa1 11042 } else {
84c33a64 11043 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
11044 page_flip_flags);
11045 if (ret)
11046 goto cleanup_unpin;
11047
f06cc1b9
JH
11048 i915_gem_request_assign(&work->flip_queued_req,
11049 intel_ring_get_request(ring));
d6bbafa1
CW
11050 }
11051
1e3feefd 11052 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11053 work->enable_stall_check = true;
4fa62c89 11054
ab8d6675 11055 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a071fa00
DV
11056 INTEL_FRONTBUFFER_PRIMARY(pipe));
11057
7ff0ebcc 11058 intel_fbc_disable(dev);
f99d7069 11059 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
11060 mutex_unlock(&dev->struct_mutex);
11061
e5510fac
JB
11062 trace_i915_flip_request(intel_crtc->plane, obj);
11063
6b95a207 11064 return 0;
96b099fd 11065
4fa62c89 11066cleanup_unpin:
82bc3b2d 11067 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11068cleanup_pending:
b4a98e57 11069 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11070 mutex_unlock(&dev->struct_mutex);
11071cleanup:
f4510a27 11072 crtc->primary->fb = old_fb;
afd65eb4 11073 update_state_fb(crtc->primary);
89ed88ba
CW
11074
11075 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11076 drm_framebuffer_unreference(work->old_fb);
96b099fd 11077
5e2d7afc 11078 spin_lock_irq(&dev->event_lock);
96b099fd 11079 intel_crtc->unpin_work = NULL;
5e2d7afc 11080 spin_unlock_irq(&dev->event_lock);
96b099fd 11081
87b6b101 11082 drm_crtc_vblank_put(crtc);
7317c75e 11083free_work:
96b099fd
CW
11084 kfree(work);
11085
f900db47
CW
11086 if (ret == -EIO) {
11087out_hang:
53a366b9 11088 ret = intel_plane_restore(primary);
f0d3dad3 11089 if (ret == 0 && event) {
5e2d7afc 11090 spin_lock_irq(&dev->event_lock);
a071fa00 11091 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11092 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11093 }
f900db47 11094 }
96b099fd 11095 return ret;
6b95a207
KH
11096}
11097
65b38e0d 11098static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11099 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11100 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11101 .atomic_begin = intel_begin_crtc_commit,
11102 .atomic_flush = intel_finish_crtc_commit,
f6e5b160
CW
11103};
11104
9a935856
DV
11105/**
11106 * intel_modeset_update_staged_output_state
11107 *
11108 * Updates the staged output configuration state, e.g. after we've read out the
11109 * current hw state.
11110 */
11111static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 11112{
7668851f 11113 struct intel_crtc *crtc;
9a935856
DV
11114 struct intel_encoder *encoder;
11115 struct intel_connector *connector;
f6e5b160 11116
3a3371ff 11117 for_each_intel_connector(dev, connector) {
9a935856
DV
11118 connector->new_encoder =
11119 to_intel_encoder(connector->base.encoder);
11120 }
f6e5b160 11121
b2784e15 11122 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11123 encoder->new_crtc =
11124 to_intel_crtc(encoder->base.crtc);
11125 }
7668851f 11126
d3fcc808 11127 for_each_intel_crtc(dev, crtc) {
83d65738 11128 crtc->new_enabled = crtc->base.state->enable;
7668851f 11129 }
f6e5b160
CW
11130}
11131
d29b2f9d
ACO
11132/* Transitional helper to copy current connector/encoder state to
11133 * connector->state. This is needed so that code that is partially
11134 * converted to atomic does the right thing.
11135 */
11136static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11137{
11138 struct intel_connector *connector;
11139
11140 for_each_intel_connector(dev, connector) {
11141 if (connector->base.encoder) {
11142 connector->base.state->best_encoder =
11143 connector->base.encoder;
11144 connector->base.state->crtc =
11145 connector->base.encoder->crtc;
11146 } else {
11147 connector->base.state->best_encoder = NULL;
11148 connector->base.state->crtc = NULL;
11149 }
11150 }
11151}
11152
9a935856
DV
11153/**
11154 * intel_modeset_commit_output_state
11155 *
11156 * This function copies the stage display pipe configuration to the real one.
d5432a9d
ACO
11157 *
11158 * FIXME: we want to replace this with a proper state swap in the future
9a935856 11159 */
d5432a9d 11160static void intel_modeset_commit_output_state(struct drm_atomic_state *state)
9a935856 11161{
d5432a9d
ACO
11162 struct drm_crtc *crtc;
11163 struct drm_crtc_state *crtc_state;
11164 struct drm_connector *connector;
11165 struct drm_connector_state *connector_state;
9a935856 11166 struct intel_encoder *encoder;
d5432a9d
ACO
11167 struct intel_connector *intel_connector;
11168 int i;
f6e5b160 11169
d5432a9d
ACO
11170 for_each_connector_in_state(state, connector, connector_state, i) {
11171 *connector->state = *connector_state;
11172
11173 connector->encoder = connector_state->best_encoder;
11174 if (connector->encoder)
11175 connector->encoder->crtc = connector_state->crtc;
9a935856 11176 }
f6e5b160 11177
d5432a9d
ACO
11178 /* Update crtc of disabled encoders */
11179 for_each_intel_encoder(state->dev, encoder) {
11180 int num_connectors = 0;
11181
11182 for_each_intel_connector(state->dev, intel_connector)
11183 if (intel_connector->base.encoder == &encoder->base)
11184 num_connectors++;
11185
11186 if (num_connectors == 0)
11187 encoder->base.crtc = NULL;
9a935856 11188 }
7668851f 11189
d5432a9d
ACO
11190 for_each_crtc_in_state(state, crtc, crtc_state, i) {
11191 crtc->state->enable = crtc_state->enable;
11192 crtc->enabled = crtc_state->enable;
7668851f 11193 }
d29b2f9d 11194
d5432a9d
ACO
11195 /* Copy the new configuration to the staged state, to keep the few
11196 * pieces of code that haven't been converted yet happy */
11197 intel_modeset_update_staged_output_state(state->dev);
9a935856
DV
11198}
11199
050f7aeb 11200static void
eba905b2 11201connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11202 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11203{
11204 int bpp = pipe_config->pipe_bpp;
11205
11206 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11207 connector->base.base.id,
c23cc417 11208 connector->base.name);
050f7aeb
DV
11209
11210 /* Don't use an invalid EDID bpc value */
11211 if (connector->base.display_info.bpc &&
11212 connector->base.display_info.bpc * 3 < bpp) {
11213 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11214 bpp, connector->base.display_info.bpc*3);
11215 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11216 }
11217
11218 /* Clamp bpp to 8 on screens without EDID 1.4 */
11219 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11220 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11221 bpp);
11222 pipe_config->pipe_bpp = 24;
11223 }
11224}
11225
4e53c2e0 11226static int
050f7aeb 11227compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11228 struct intel_crtc_state *pipe_config)
4e53c2e0 11229{
050f7aeb 11230 struct drm_device *dev = crtc->base.dev;
1486017f 11231 struct drm_atomic_state *state;
da3ced29
ACO
11232 struct drm_connector *connector;
11233 struct drm_connector_state *connector_state;
1486017f 11234 int bpp, i;
4e53c2e0 11235
d328c9d7 11236 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11237 bpp = 10*3;
d328c9d7
DV
11238 else if (INTEL_INFO(dev)->gen >= 5)
11239 bpp = 12*3;
11240 else
11241 bpp = 8*3;
11242
4e53c2e0 11243
4e53c2e0
DV
11244 pipe_config->pipe_bpp = bpp;
11245
1486017f
ACO
11246 state = pipe_config->base.state;
11247
4e53c2e0 11248 /* Clamp display bpp to EDID value */
da3ced29
ACO
11249 for_each_connector_in_state(state, connector, connector_state, i) {
11250 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11251 continue;
11252
da3ced29
ACO
11253 connected_sink_compute_bpp(to_intel_connector(connector),
11254 pipe_config);
4e53c2e0
DV
11255 }
11256
11257 return bpp;
11258}
11259
644db711
DV
11260static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11261{
11262 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11263 "type: 0x%x flags: 0x%x\n",
1342830c 11264 mode->crtc_clock,
644db711
DV
11265 mode->crtc_hdisplay, mode->crtc_hsync_start,
11266 mode->crtc_hsync_end, mode->crtc_htotal,
11267 mode->crtc_vdisplay, mode->crtc_vsync_start,
11268 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11269}
11270
c0b03411 11271static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11272 struct intel_crtc_state *pipe_config,
c0b03411
DV
11273 const char *context)
11274{
6a60cd87
CK
11275 struct drm_device *dev = crtc->base.dev;
11276 struct drm_plane *plane;
11277 struct intel_plane *intel_plane;
11278 struct intel_plane_state *state;
11279 struct drm_framebuffer *fb;
11280
11281 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11282 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11283
11284 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11285 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11286 pipe_config->pipe_bpp, pipe_config->dither);
11287 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11288 pipe_config->has_pch_encoder,
11289 pipe_config->fdi_lanes,
11290 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11291 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11292 pipe_config->fdi_m_n.tu);
eb14cb74
VS
11293 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11294 pipe_config->has_dp_encoder,
11295 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11296 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11297 pipe_config->dp_m_n.tu);
b95af8be
VK
11298
11299 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11300 pipe_config->has_dp_encoder,
11301 pipe_config->dp_m2_n2.gmch_m,
11302 pipe_config->dp_m2_n2.gmch_n,
11303 pipe_config->dp_m2_n2.link_m,
11304 pipe_config->dp_m2_n2.link_n,
11305 pipe_config->dp_m2_n2.tu);
11306
55072d19
DV
11307 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11308 pipe_config->has_audio,
11309 pipe_config->has_infoframe);
11310
c0b03411 11311 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11312 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11313 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11314 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11315 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11316 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11317 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11318 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
6a60cd87
CK
11319 DRM_DEBUG_KMS("num_scalers: %d\n", crtc->num_scalers);
11320 DRM_DEBUG_KMS("scaler_users: 0x%x\n", pipe_config->scaler_state.scaler_users);
11321 DRM_DEBUG_KMS("scaler id: %d\n", pipe_config->scaler_state.scaler_id);
c0b03411
DV
11322 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11323 pipe_config->gmch_pfit.control,
11324 pipe_config->gmch_pfit.pgm_ratios,
11325 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11326 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11327 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11328 pipe_config->pch_pfit.size,
11329 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11330 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11331 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87
CK
11332
11333 DRM_DEBUG_KMS("planes on this crtc\n");
11334 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11335 intel_plane = to_intel_plane(plane);
11336 if (intel_plane->pipe != crtc->pipe)
11337 continue;
11338
11339 state = to_intel_plane_state(plane->state);
11340 fb = state->base.fb;
11341 if (!fb) {
11342 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11343 "disabled, scaler_id = %d\n",
11344 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11345 plane->base.id, intel_plane->pipe,
11346 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11347 drm_plane_index(plane), state->scaler_id);
11348 continue;
11349 }
11350
11351 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11352 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11353 plane->base.id, intel_plane->pipe,
11354 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11355 drm_plane_index(plane));
11356 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11357 fb->base.id, fb->width, fb->height, fb->pixel_format);
11358 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11359 state->scaler_id,
11360 state->src.x1 >> 16, state->src.y1 >> 16,
11361 drm_rect_width(&state->src) >> 16,
11362 drm_rect_height(&state->src) >> 16,
11363 state->dst.x1, state->dst.y1,
11364 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11365 }
c0b03411
DV
11366}
11367
bc079e8b
VS
11368static bool encoders_cloneable(const struct intel_encoder *a,
11369 const struct intel_encoder *b)
accfc0c5 11370{
bc079e8b
VS
11371 /* masks could be asymmetric, so check both ways */
11372 return a == b || (a->cloneable & (1 << b->type) &&
11373 b->cloneable & (1 << a->type));
11374}
11375
98a221da
ACO
11376static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11377 struct intel_crtc *crtc,
bc079e8b
VS
11378 struct intel_encoder *encoder)
11379{
bc079e8b 11380 struct intel_encoder *source_encoder;
da3ced29 11381 struct drm_connector *connector;
98a221da
ACO
11382 struct drm_connector_state *connector_state;
11383 int i;
bc079e8b 11384
da3ced29 11385 for_each_connector_in_state(state, connector, connector_state, i) {
98a221da 11386 if (connector_state->crtc != &crtc->base)
bc079e8b
VS
11387 continue;
11388
98a221da
ACO
11389 source_encoder =
11390 to_intel_encoder(connector_state->best_encoder);
bc079e8b
VS
11391 if (!encoders_cloneable(encoder, source_encoder))
11392 return false;
11393 }
11394
11395 return true;
11396}
11397
98a221da
ACO
11398static bool check_encoder_cloning(struct drm_atomic_state *state,
11399 struct intel_crtc *crtc)
bc079e8b 11400{
accfc0c5 11401 struct intel_encoder *encoder;
da3ced29 11402 struct drm_connector *connector;
98a221da
ACO
11403 struct drm_connector_state *connector_state;
11404 int i;
accfc0c5 11405
da3ced29 11406 for_each_connector_in_state(state, connector, connector_state, i) {
98a221da
ACO
11407 if (connector_state->crtc != &crtc->base)
11408 continue;
11409
11410 encoder = to_intel_encoder(connector_state->best_encoder);
11411 if (!check_single_encoder_cloning(state, crtc, encoder))
bc079e8b 11412 return false;
accfc0c5
DV
11413 }
11414
bc079e8b 11415 return true;
accfc0c5
DV
11416}
11417
5448a00d 11418static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 11419{
5448a00d
ACO
11420 struct drm_device *dev = state->dev;
11421 struct intel_encoder *encoder;
da3ced29 11422 struct drm_connector *connector;
5448a00d 11423 struct drm_connector_state *connector_state;
00f0b378 11424 unsigned int used_ports = 0;
5448a00d 11425 int i;
00f0b378
VS
11426
11427 /*
11428 * Walk the connector list instead of the encoder
11429 * list to detect the problem on ddi platforms
11430 * where there's just one encoder per digital port.
11431 */
da3ced29 11432 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 11433 if (!connector_state->best_encoder)
00f0b378
VS
11434 continue;
11435
5448a00d
ACO
11436 encoder = to_intel_encoder(connector_state->best_encoder);
11437
11438 WARN_ON(!connector_state->crtc);
00f0b378
VS
11439
11440 switch (encoder->type) {
11441 unsigned int port_mask;
11442 case INTEL_OUTPUT_UNKNOWN:
11443 if (WARN_ON(!HAS_DDI(dev)))
11444 break;
11445 case INTEL_OUTPUT_DISPLAYPORT:
11446 case INTEL_OUTPUT_HDMI:
11447 case INTEL_OUTPUT_EDP:
11448 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11449
11450 /* the same port mustn't appear more than once */
11451 if (used_ports & port_mask)
11452 return false;
11453
11454 used_ports |= port_mask;
11455 default:
11456 break;
11457 }
11458 }
11459
11460 return true;
11461}
11462
83a57153
ACO
11463static void
11464clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11465{
11466 struct drm_crtc_state tmp_state;
663a3640 11467 struct intel_crtc_scaler_state scaler_state;
83a57153 11468
663a3640 11469 /* Clear only the intel specific part of the crtc state excluding scalers */
83a57153 11470 tmp_state = crtc_state->base;
663a3640 11471 scaler_state = crtc_state->scaler_state;
83a57153
ACO
11472 memset(crtc_state, 0, sizeof *crtc_state);
11473 crtc_state->base = tmp_state;
663a3640 11474 crtc_state->scaler_state = scaler_state;
83a57153
ACO
11475}
11476
548ee15b 11477static int
b8cecdf5 11478intel_modeset_pipe_config(struct drm_crtc *crtc,
83a57153 11479 struct drm_display_mode *mode,
548ee15b
ACO
11480 struct drm_atomic_state *state,
11481 struct intel_crtc_state *pipe_config)
ee7b9f93 11482{
7758a113 11483 struct intel_encoder *encoder;
da3ced29 11484 struct drm_connector *connector;
0b901879 11485 struct drm_connector_state *connector_state;
d328c9d7 11486 int base_bpp, ret = -EINVAL;
0b901879 11487 int i;
e29c22c0 11488 bool retry = true;
ee7b9f93 11489
98a221da 11490 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
accfc0c5 11491 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
548ee15b 11492 return -EINVAL;
accfc0c5
DV
11493 }
11494
5448a00d 11495 if (!check_digital_port_conflicts(state)) {
00f0b378 11496 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
548ee15b 11497 return -EINVAL;
00f0b378
VS
11498 }
11499
83a57153 11500 clear_intel_crtc_state(pipe_config);
7758a113 11501
07878248 11502 pipe_config->base.crtc = crtc;
2d112de7
ACO
11503 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
11504 drm_mode_copy(&pipe_config->base.mode, mode);
37327abd 11505
e143a21c
DV
11506 pipe_config->cpu_transcoder =
11507 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 11508 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 11509
2960bc9c
ID
11510 /*
11511 * Sanitize sync polarity flags based on requested ones. If neither
11512 * positive or negative polarity is requested, treat this as meaning
11513 * negative polarity.
11514 */
2d112de7 11515 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 11516 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 11517 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 11518
2d112de7 11519 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 11520 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 11521 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 11522
050f7aeb
DV
11523 /* Compute a starting value for pipe_config->pipe_bpp taking the source
11524 * plane pixel format and any sink constraints into account. Returns the
11525 * source plane bpp so that dithering can be selected on mismatches
11526 * after encoders and crtc also have had their say. */
d328c9d7
DV
11527 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11528 pipe_config);
11529 if (base_bpp < 0)
4e53c2e0
DV
11530 goto fail;
11531
e41a56be
VS
11532 /*
11533 * Determine the real pipe dimensions. Note that stereo modes can
11534 * increase the actual pipe size due to the frame doubling and
11535 * insertion of additional space for blanks between the frame. This
11536 * is stored in the crtc timings. We use the requested mode to do this
11537 * computation to clearly distinguish it from the adjusted mode, which
11538 * can be changed by the connectors in the below retry loop.
11539 */
2d112de7 11540 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
11541 &pipe_config->pipe_src_w,
11542 &pipe_config->pipe_src_h);
e41a56be 11543
e29c22c0 11544encoder_retry:
ef1b460d 11545 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 11546 pipe_config->port_clock = 0;
ef1b460d 11547 pipe_config->pixel_multiplier = 1;
ff9a6750 11548
135c81b8 11549 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
11550 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11551 CRTC_STEREO_DOUBLE);
135c81b8 11552
7758a113
DV
11553 /* Pass our mode to the connectors and the CRTC to give them a chance to
11554 * adjust it according to limitations or connector properties, and also
11555 * a chance to reject the mode entirely.
47f1c6c9 11556 */
da3ced29 11557 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 11558 if (connector_state->crtc != crtc)
7758a113 11559 continue;
7ae89233 11560
0b901879
ACO
11561 encoder = to_intel_encoder(connector_state->best_encoder);
11562
efea6e8e
DV
11563 if (!(encoder->compute_config(encoder, pipe_config))) {
11564 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
11565 goto fail;
11566 }
ee7b9f93 11567 }
47f1c6c9 11568
ff9a6750
DV
11569 /* Set default port clock if not overwritten by the encoder. Needs to be
11570 * done afterwards in case the encoder adjusts the mode. */
11571 if (!pipe_config->port_clock)
2d112de7 11572 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 11573 * pipe_config->pixel_multiplier;
ff9a6750 11574
a43f6e0f 11575 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 11576 if (ret < 0) {
7758a113
DV
11577 DRM_DEBUG_KMS("CRTC fixup failed\n");
11578 goto fail;
ee7b9f93 11579 }
e29c22c0
DV
11580
11581 if (ret == RETRY) {
11582 if (WARN(!retry, "loop in pipe configuration computation\n")) {
11583 ret = -EINVAL;
11584 goto fail;
11585 }
11586
11587 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
11588 retry = false;
11589 goto encoder_retry;
11590 }
11591
d328c9d7 11592 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
4e53c2e0 11593 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 11594 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 11595
548ee15b 11596 return 0;
7758a113 11597fail:
548ee15b 11598 return ret;
ee7b9f93 11599}
47f1c6c9 11600
ea9d758d 11601static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 11602{
ea9d758d 11603 struct drm_encoder *encoder;
f6e5b160 11604 struct drm_device *dev = crtc->dev;
f6e5b160 11605
ea9d758d
DV
11606 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
11607 if (encoder->crtc == crtc)
11608 return true;
11609
11610 return false;
11611}
11612
0a9ab303
ACO
11613static bool
11614needs_modeset(struct drm_crtc_state *state)
11615{
11616 return state->mode_changed || state->active_changed;
11617}
11618
ea9d758d 11619static void
0a9ab303 11620intel_modeset_update_state(struct drm_atomic_state *state)
ea9d758d 11621{
0a9ab303 11622 struct drm_device *dev = state->dev;
ba41c0de 11623 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d 11624 struct intel_encoder *intel_encoder;
0a9ab303
ACO
11625 struct drm_crtc *crtc;
11626 struct drm_crtc_state *crtc_state;
ea9d758d 11627 struct drm_connector *connector;
0a9ab303 11628 int i;
ea9d758d 11629
ba41c0de
DV
11630 intel_shared_dpll_commit(dev_priv);
11631
b2784e15 11632 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
11633 if (!intel_encoder->base.crtc)
11634 continue;
11635
0a9ab303
ACO
11636 for_each_crtc_in_state(state, crtc, crtc_state, i)
11637 if (crtc == intel_encoder->base.crtc)
11638 break;
11639
11640 if (crtc != intel_encoder->base.crtc)
11641 continue;
ea9d758d 11642
0a9ab303 11643 if (crtc_state->enable && needs_modeset(crtc_state))
ea9d758d
DV
11644 intel_encoder->connectors_active = false;
11645 }
11646
d5432a9d 11647 intel_modeset_commit_output_state(state);
ea9d758d 11648
7668851f 11649 /* Double check state. */
0a9ab303
ACO
11650 for_each_crtc(dev, crtc) {
11651 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
ea9d758d
DV
11652 }
11653
11654 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
11655 if (!connector->encoder || !connector->encoder->crtc)
11656 continue;
11657
0a9ab303
ACO
11658 for_each_crtc_in_state(state, crtc, crtc_state, i)
11659 if (crtc == connector->encoder->crtc)
11660 break;
11661
11662 if (crtc != connector->encoder->crtc)
11663 continue;
ea9d758d 11664
0a9ab303 11665 if (crtc_state->enable && needs_modeset(crtc_state)) {
68d34720
DV
11666 struct drm_property *dpms_property =
11667 dev->mode_config.dpms_property;
11668
ea9d758d 11669 connector->dpms = DRM_MODE_DPMS_ON;
662595df 11670 drm_object_property_set_value(&connector->base,
68d34720
DV
11671 dpms_property,
11672 DRM_MODE_DPMS_ON);
ea9d758d
DV
11673
11674 intel_encoder = to_intel_encoder(connector->encoder);
11675 intel_encoder->connectors_active = true;
11676 }
11677 }
11678
11679}
11680
3bd26263 11681static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 11682{
3bd26263 11683 int diff;
f1f644dc
JB
11684
11685 if (clock1 == clock2)
11686 return true;
11687
11688 if (!clock1 || !clock2)
11689 return false;
11690
11691 diff = abs(clock1 - clock2);
11692
11693 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
11694 return true;
11695
11696 return false;
11697}
11698
25c5b266
DV
11699#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
11700 list_for_each_entry((intel_crtc), \
11701 &(dev)->mode_config.crtc_list, \
11702 base.head) \
0973f18f 11703 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 11704
0e8ffe1b 11705static bool
2fa2fe9a 11706intel_pipe_config_compare(struct drm_device *dev,
5cec258b
ACO
11707 struct intel_crtc_state *current_config,
11708 struct intel_crtc_state *pipe_config)
0e8ffe1b 11709{
66e985c0
DV
11710#define PIPE_CONF_CHECK_X(name) \
11711 if (current_config->name != pipe_config->name) { \
11712 DRM_ERROR("mismatch in " #name " " \
11713 "(expected 0x%08x, found 0x%08x)\n", \
11714 current_config->name, \
11715 pipe_config->name); \
11716 return false; \
11717 }
11718
08a24034
DV
11719#define PIPE_CONF_CHECK_I(name) \
11720 if (current_config->name != pipe_config->name) { \
11721 DRM_ERROR("mismatch in " #name " " \
11722 "(expected %i, found %i)\n", \
11723 current_config->name, \
11724 pipe_config->name); \
11725 return false; \
88adfff1
DV
11726 }
11727
b95af8be
VK
11728/* This is required for BDW+ where there is only one set of registers for
11729 * switching between high and low RR.
11730 * This macro can be used whenever a comparison has to be made between one
11731 * hw state and multiple sw state variables.
11732 */
11733#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
11734 if ((current_config->name != pipe_config->name) && \
11735 (current_config->alt_name != pipe_config->name)) { \
11736 DRM_ERROR("mismatch in " #name " " \
11737 "(expected %i or %i, found %i)\n", \
11738 current_config->name, \
11739 current_config->alt_name, \
11740 pipe_config->name); \
11741 return false; \
11742 }
11743
1bd1bd80
DV
11744#define PIPE_CONF_CHECK_FLAGS(name, mask) \
11745 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 11746 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
11747 "(expected %i, found %i)\n", \
11748 current_config->name & (mask), \
11749 pipe_config->name & (mask)); \
11750 return false; \
11751 }
11752
5e550656
VS
11753#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11754 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
11755 DRM_ERROR("mismatch in " #name " " \
11756 "(expected %i, found %i)\n", \
11757 current_config->name, \
11758 pipe_config->name); \
11759 return false; \
11760 }
11761
bb760063
DV
11762#define PIPE_CONF_QUIRK(quirk) \
11763 ((current_config->quirks | pipe_config->quirks) & (quirk))
11764
eccb140b
DV
11765 PIPE_CONF_CHECK_I(cpu_transcoder);
11766
08a24034
DV
11767 PIPE_CONF_CHECK_I(has_pch_encoder);
11768 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
11769 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
11770 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
11771 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
11772 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
11773 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 11774
eb14cb74 11775 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
11776
11777 if (INTEL_INFO(dev)->gen < 8) {
11778 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
11779 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
11780 PIPE_CONF_CHECK_I(dp_m_n.link_m);
11781 PIPE_CONF_CHECK_I(dp_m_n.link_n);
11782 PIPE_CONF_CHECK_I(dp_m_n.tu);
11783
11784 if (current_config->has_drrs) {
11785 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
11786 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
11787 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
11788 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
11789 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
11790 }
11791 } else {
11792 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
11793 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
11794 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
11795 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
11796 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
11797 }
eb14cb74 11798
2d112de7
ACO
11799 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11800 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11801 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11802 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11803 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11804 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 11805
2d112de7
ACO
11806 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11807 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11808 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11809 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11810 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11811 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 11812
c93f54cf 11813 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 11814 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
11815 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
11816 IS_VALLEYVIEW(dev))
11817 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 11818 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 11819
9ed109a7
DV
11820 PIPE_CONF_CHECK_I(has_audio);
11821
2d112de7 11822 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
11823 DRM_MODE_FLAG_INTERLACE);
11824
bb760063 11825 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 11826 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 11827 DRM_MODE_FLAG_PHSYNC);
2d112de7 11828 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 11829 DRM_MODE_FLAG_NHSYNC);
2d112de7 11830 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 11831 DRM_MODE_FLAG_PVSYNC);
2d112de7 11832 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
11833 DRM_MODE_FLAG_NVSYNC);
11834 }
045ac3b5 11835
37327abd
VS
11836 PIPE_CONF_CHECK_I(pipe_src_w);
11837 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 11838
9953599b
DV
11839 /*
11840 * FIXME: BIOS likes to set up a cloned config with lvds+external
11841 * screen. Since we don't yet re-compute the pipe config when moving
11842 * just the lvds port away to another pipe the sw tracking won't match.
11843 *
11844 * Proper atomic modesets with recomputed global state will fix this.
11845 * Until then just don't check gmch state for inherited modes.
11846 */
11847 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
11848 PIPE_CONF_CHECK_I(gmch_pfit.control);
11849 /* pfit ratios are autocomputed by the hw on gen4+ */
11850 if (INTEL_INFO(dev)->gen < 4)
11851 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
11852 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
11853 }
11854
fd4daa9c
CW
11855 PIPE_CONF_CHECK_I(pch_pfit.enabled);
11856 if (current_config->pch_pfit.enabled) {
11857 PIPE_CONF_CHECK_I(pch_pfit.pos);
11858 PIPE_CONF_CHECK_I(pch_pfit.size);
11859 }
2fa2fe9a 11860
a1b2278e
CK
11861 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
11862
e59150dc
JB
11863 /* BDW+ don't expose a synchronous way to read the state */
11864 if (IS_HASWELL(dev))
11865 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 11866
282740f7
VS
11867 PIPE_CONF_CHECK_I(double_wide);
11868
26804afd
DV
11869 PIPE_CONF_CHECK_X(ddi_pll_sel);
11870
c0d43d62 11871 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 11872 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 11873 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
11874 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11875 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 11876 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
11877 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11878 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11879 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 11880
42571aef
VS
11881 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
11882 PIPE_CONF_CHECK_I(pipe_bpp);
11883
2d112de7 11884 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 11885 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 11886
66e985c0 11887#undef PIPE_CONF_CHECK_X
08a24034 11888#undef PIPE_CONF_CHECK_I
b95af8be 11889#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 11890#undef PIPE_CONF_CHECK_FLAGS
5e550656 11891#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 11892#undef PIPE_CONF_QUIRK
88adfff1 11893
0e8ffe1b
DV
11894 return true;
11895}
11896
08db6652
DL
11897static void check_wm_state(struct drm_device *dev)
11898{
11899 struct drm_i915_private *dev_priv = dev->dev_private;
11900 struct skl_ddb_allocation hw_ddb, *sw_ddb;
11901 struct intel_crtc *intel_crtc;
11902 int plane;
11903
11904 if (INTEL_INFO(dev)->gen < 9)
11905 return;
11906
11907 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11908 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11909
11910 for_each_intel_crtc(dev, intel_crtc) {
11911 struct skl_ddb_entry *hw_entry, *sw_entry;
11912 const enum pipe pipe = intel_crtc->pipe;
11913
11914 if (!intel_crtc->active)
11915 continue;
11916
11917 /* planes */
dd740780 11918 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
11919 hw_entry = &hw_ddb.plane[pipe][plane];
11920 sw_entry = &sw_ddb->plane[pipe][plane];
11921
11922 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11923 continue;
11924
11925 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
11926 "(expected (%u,%u), found (%u,%u))\n",
11927 pipe_name(pipe), plane + 1,
11928 sw_entry->start, sw_entry->end,
11929 hw_entry->start, hw_entry->end);
11930 }
11931
11932 /* cursor */
11933 hw_entry = &hw_ddb.cursor[pipe];
11934 sw_entry = &sw_ddb->cursor[pipe];
11935
11936 if (skl_ddb_entry_equal(hw_entry, sw_entry))
11937 continue;
11938
11939 DRM_ERROR("mismatch in DDB state pipe %c cursor "
11940 "(expected (%u,%u), found (%u,%u))\n",
11941 pipe_name(pipe),
11942 sw_entry->start, sw_entry->end,
11943 hw_entry->start, hw_entry->end);
11944 }
11945}
11946
91d1b4bd
DV
11947static void
11948check_connector_state(struct drm_device *dev)
8af6cf88 11949{
8af6cf88
DV
11950 struct intel_connector *connector;
11951
3a3371ff 11952 for_each_intel_connector(dev, connector) {
8af6cf88
DV
11953 /* This also checks the encoder/connector hw state with the
11954 * ->get_hw_state callbacks. */
11955 intel_connector_check_state(connector);
11956
e2c719b7 11957 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
8af6cf88
DV
11958 "connector's staged encoder doesn't match current encoder\n");
11959 }
91d1b4bd
DV
11960}
11961
11962static void
11963check_encoder_state(struct drm_device *dev)
11964{
11965 struct intel_encoder *encoder;
11966 struct intel_connector *connector;
8af6cf88 11967
b2784e15 11968 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
11969 bool enabled = false;
11970 bool active = false;
11971 enum pipe pipe, tracked_pipe;
11972
11973 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11974 encoder->base.base.id,
8e329a03 11975 encoder->base.name);
8af6cf88 11976
e2c719b7 11977 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
8af6cf88 11978 "encoder's stage crtc doesn't match current crtc\n");
e2c719b7 11979 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
8af6cf88
DV
11980 "encoder's active_connectors set, but no crtc\n");
11981
3a3371ff 11982 for_each_intel_connector(dev, connector) {
8af6cf88
DV
11983 if (connector->base.encoder != &encoder->base)
11984 continue;
11985 enabled = true;
11986 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
11987 active = true;
11988 }
0e32b39c
DA
11989 /*
11990 * for MST connectors if we unplug the connector is gone
11991 * away but the encoder is still connected to a crtc
11992 * until a modeset happens in response to the hotplug.
11993 */
11994 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
11995 continue;
11996
e2c719b7 11997 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
11998 "encoder's enabled state mismatch "
11999 "(expected %i, found %i)\n",
12000 !!encoder->base.crtc, enabled);
e2c719b7 12001 I915_STATE_WARN(active && !encoder->base.crtc,
8af6cf88
DV
12002 "active encoder with no crtc\n");
12003
e2c719b7 12004 I915_STATE_WARN(encoder->connectors_active != active,
8af6cf88
DV
12005 "encoder's computed active state doesn't match tracked active state "
12006 "(expected %i, found %i)\n", active, encoder->connectors_active);
12007
12008 active = encoder->get_hw_state(encoder, &pipe);
e2c719b7 12009 I915_STATE_WARN(active != encoder->connectors_active,
8af6cf88
DV
12010 "encoder's hw state doesn't match sw tracking "
12011 "(expected %i, found %i)\n",
12012 encoder->connectors_active, active);
12013
12014 if (!encoder->base.crtc)
12015 continue;
12016
12017 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
e2c719b7 12018 I915_STATE_WARN(active && pipe != tracked_pipe,
8af6cf88
DV
12019 "active encoder's pipe doesn't match"
12020 "(expected %i, found %i)\n",
12021 tracked_pipe, pipe);
12022
12023 }
91d1b4bd
DV
12024}
12025
12026static void
12027check_crtc_state(struct drm_device *dev)
12028{
fbee40df 12029 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12030 struct intel_crtc *crtc;
12031 struct intel_encoder *encoder;
5cec258b 12032 struct intel_crtc_state pipe_config;
8af6cf88 12033
d3fcc808 12034 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
12035 bool enabled = false;
12036 bool active = false;
12037
045ac3b5
JB
12038 memset(&pipe_config, 0, sizeof(pipe_config));
12039
8af6cf88
DV
12040 DRM_DEBUG_KMS("[CRTC:%d]\n",
12041 crtc->base.base.id);
12042
83d65738 12043 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
8af6cf88
DV
12044 "active crtc, but not enabled in sw tracking\n");
12045
b2784e15 12046 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12047 if (encoder->base.crtc != &crtc->base)
12048 continue;
12049 enabled = true;
12050 if (encoder->connectors_active)
12051 active = true;
12052 }
6c49f241 12053
e2c719b7 12054 I915_STATE_WARN(active != crtc->active,
8af6cf88
DV
12055 "crtc's computed active state doesn't match tracked active state "
12056 "(expected %i, found %i)\n", active, crtc->active);
83d65738 12057 I915_STATE_WARN(enabled != crtc->base.state->enable,
8af6cf88 12058 "crtc's computed enabled state doesn't match tracked enabled state "
83d65738
MR
12059 "(expected %i, found %i)\n", enabled,
12060 crtc->base.state->enable);
8af6cf88 12061
0e8ffe1b
DV
12062 active = dev_priv->display.get_pipe_config(crtc,
12063 &pipe_config);
d62cf62a 12064
b6b5d049
VS
12065 /* hw state is inconsistent with the pipe quirk */
12066 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12067 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
12068 active = crtc->active;
12069
b2784e15 12070 for_each_intel_encoder(dev, encoder) {
3eaba51c 12071 enum pipe pipe;
6c49f241
DV
12072 if (encoder->base.crtc != &crtc->base)
12073 continue;
1d37b689 12074 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
12075 encoder->get_config(encoder, &pipe_config);
12076 }
12077
e2c719b7 12078 I915_STATE_WARN(crtc->active != active,
0e8ffe1b
DV
12079 "crtc active state doesn't match with hw state "
12080 "(expected %i, found %i)\n", crtc->active, active);
12081
c0b03411 12082 if (active &&
6e3c9717 12083 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
e2c719b7 12084 I915_STATE_WARN(1, "pipe state doesn't match!\n");
c0b03411
DV
12085 intel_dump_pipe_config(crtc, &pipe_config,
12086 "[hw state]");
6e3c9717 12087 intel_dump_pipe_config(crtc, crtc->config,
c0b03411
DV
12088 "[sw state]");
12089 }
8af6cf88
DV
12090 }
12091}
12092
91d1b4bd
DV
12093static void
12094check_shared_dpll_state(struct drm_device *dev)
12095{
fbee40df 12096 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12097 struct intel_crtc *crtc;
12098 struct intel_dpll_hw_state dpll_hw_state;
12099 int i;
5358901f
DV
12100
12101 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12102 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12103 int enabled_crtcs = 0, active_crtcs = 0;
12104 bool active;
12105
12106 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12107
12108 DRM_DEBUG_KMS("%s\n", pll->name);
12109
12110 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12111
e2c719b7 12112 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12113 "more active pll users than references: %i vs %i\n",
3e369b76 12114 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12115 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12116 "pll in active use but not on in sw tracking\n");
e2c719b7 12117 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12118 "pll in on but not on in use in sw tracking\n");
e2c719b7 12119 I915_STATE_WARN(pll->on != active,
5358901f
DV
12120 "pll on state mismatch (expected %i, found %i)\n",
12121 pll->on, active);
12122
d3fcc808 12123 for_each_intel_crtc(dev, crtc) {
83d65738 12124 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12125 enabled_crtcs++;
12126 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12127 active_crtcs++;
12128 }
e2c719b7 12129 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12130 "pll active crtcs mismatch (expected %i, found %i)\n",
12131 pll->active, active_crtcs);
e2c719b7 12132 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12133 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12134 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12135
e2c719b7 12136 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12137 sizeof(dpll_hw_state)),
12138 "pll hw state mismatch\n");
5358901f 12139 }
8af6cf88
DV
12140}
12141
91d1b4bd
DV
12142void
12143intel_modeset_check_state(struct drm_device *dev)
12144{
08db6652 12145 check_wm_state(dev);
91d1b4bd
DV
12146 check_connector_state(dev);
12147 check_encoder_state(dev);
12148 check_crtc_state(dev);
12149 check_shared_dpll_state(dev);
12150}
12151
5cec258b 12152void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12153 int dotclock)
12154{
12155 /*
12156 * FDI already provided one idea for the dotclock.
12157 * Yell if the encoder disagrees.
12158 */
2d112de7 12159 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12160 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12161 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12162}
12163
80715b2f
VS
12164static void update_scanline_offset(struct intel_crtc *crtc)
12165{
12166 struct drm_device *dev = crtc->base.dev;
12167
12168 /*
12169 * The scanline counter increments at the leading edge of hsync.
12170 *
12171 * On most platforms it starts counting from vtotal-1 on the
12172 * first active line. That means the scanline counter value is
12173 * always one less than what we would expect. Ie. just after
12174 * start of vblank, which also occurs at start of hsync (on the
12175 * last active line), the scanline counter will read vblank_start-1.
12176 *
12177 * On gen2 the scanline counter starts counting from 1 instead
12178 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12179 * to keep the value positive), instead of adding one.
12180 *
12181 * On HSW+ the behaviour of the scanline counter depends on the output
12182 * type. For DP ports it behaves like most other platforms, but on HDMI
12183 * there's an extra 1 line difference. So we need to add two instead of
12184 * one to the value.
12185 */
12186 if (IS_GEN2(dev)) {
6e3c9717 12187 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12188 int vtotal;
12189
12190 vtotal = mode->crtc_vtotal;
12191 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12192 vtotal /= 2;
12193
12194 crtc->scanline_offset = vtotal - 1;
12195 } else if (HAS_DDI(dev) &&
409ee761 12196 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12197 crtc->scanline_offset = 2;
12198 } else
12199 crtc->scanline_offset = 1;
12200}
12201
0a9ab303
ACO
12202static void
12203intel_atomic_modeset_compute_changed_flags(struct drm_atomic_state *state,
12204 struct drm_crtc *modeset_crtc)
12205{
12206 struct drm_crtc_state *crtc_state;
12207 struct drm_crtc *crtc;
12208 int i;
12209
12210 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12211 if (crtc_state->enable != crtc->state->enable)
12212 crtc_state->mode_changed = true;
12213
12214 /* FIXME: Do we need to always set mode_changed for
12215 * modeset_crtc if it is enabled? modeset_affect_pipes()
12216 * did that. */
12217 }
12218}
12219
5cec258b 12220static struct intel_crtc_state *
7f27126e
JB
12221intel_modeset_compute_config(struct drm_crtc *crtc,
12222 struct drm_display_mode *mode,
0a9ab303 12223 struct drm_atomic_state *state)
7f27126e 12224{
548ee15b 12225 struct intel_crtc_state *pipe_config;
0b901879
ACO
12226 int ret = 0;
12227
12228 ret = drm_atomic_add_affected_connectors(state, crtc);
12229 if (ret)
12230 return ERR_PTR(ret);
7f27126e 12231
0a9ab303 12232 intel_atomic_modeset_compute_changed_flags(state, crtc);
7f27126e 12233
7f27126e
JB
12234 /*
12235 * Note this needs changes when we start tracking multiple modes
12236 * and crtcs. At that point we'll need to compute the whole config
12237 * (i.e. one pipe_config for each crtc) rather than just the one
12238 * for this crtc.
12239 */
548ee15b
ACO
12240 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
12241 if (IS_ERR(pipe_config))
12242 return pipe_config;
83a57153 12243
4fed33f6 12244 if (!pipe_config->base.enable)
548ee15b 12245 return pipe_config;
7f27126e 12246
548ee15b
ACO
12247 ret = intel_modeset_pipe_config(crtc, mode, state, pipe_config);
12248 if (ret)
12249 return ERR_PTR(ret);
12250
8d8c9b51
ACO
12251 /* Check things that can only be changed through modeset */
12252 if (pipe_config->has_audio !=
12253 to_intel_crtc(crtc)->config->has_audio)
12254 pipe_config->base.mode_changed = true;
12255
12256 /*
12257 * Note we have an issue here with infoframes: current code
12258 * only updates them on the full mode set path per hw
12259 * requirements. So here we should be checking for any
12260 * required changes and forcing a mode set.
12261 */
12262
548ee15b 12263 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,"[modeset]");
db7542dd 12264
548ee15b 12265 return pipe_config;
7f27126e
JB
12266}
12267
0a9ab303 12268static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
ed6739ef 12269{
225da59b 12270 struct drm_device *dev = state->dev;
ed6739ef 12271 struct drm_i915_private *dev_priv = to_i915(dev);
0a9ab303 12272 unsigned clear_pipes = 0;
ed6739ef 12273 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12274 struct intel_crtc_state *intel_crtc_state;
12275 struct drm_crtc *crtc;
12276 struct drm_crtc_state *crtc_state;
ed6739ef 12277 int ret = 0;
0a9ab303 12278 int i;
ed6739ef
ACO
12279
12280 if (!dev_priv->display.crtc_compute_clock)
12281 return 0;
12282
0a9ab303
ACO
12283 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12284 intel_crtc = to_intel_crtc(crtc);
12285
12286 if (needs_modeset(crtc_state))
12287 clear_pipes |= 1 << intel_crtc->pipe;
12288 }
12289
ed6739ef
ACO
12290 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12291 if (ret)
12292 goto done;
12293
0a9ab303
ACO
12294 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12295 if (!needs_modeset(crtc_state) || !crtc_state->enable)
225da59b
ACO
12296 continue;
12297
0a9ab303
ACO
12298 intel_crtc = to_intel_crtc(crtc);
12299 intel_crtc_state = to_intel_crtc_state(crtc_state);
12300
ed6739ef 12301 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
0a9ab303 12302 intel_crtc_state);
ed6739ef
ACO
12303 if (ret) {
12304 intel_shared_dpll_abort_config(dev_priv);
12305 goto done;
12306 }
12307 }
12308
12309done:
12310 return ret;
12311}
12312
054518dd
ACO
12313/* Code that should eventually be part of atomic_check() */
12314static int __intel_set_mode_checks(struct drm_atomic_state *state)
12315{
12316 struct drm_device *dev = state->dev;
12317 int ret;
12318
12319 /*
12320 * See if the config requires any additional preparation, e.g.
12321 * to adjust global state with pipes off. We need to do this
12322 * here so we can get the modeset_pipe updated config for the new
12323 * mode set on this crtc. For other crtcs we need to use the
12324 * adjusted_mode bits in the crtc directly.
12325 */
12326 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
12327 ret = valleyview_modeset_global_pipes(state);
12328 if (ret)
12329 return ret;
12330 }
12331
12332 ret = __intel_set_mode_setup_plls(state);
12333 if (ret)
12334 return ret;
12335
12336 return 0;
12337}
12338
0a9ab303 12339static int __intel_set_mode(struct drm_crtc *modeset_crtc,
f30da187 12340 struct drm_display_mode *mode,
0a9ab303 12341 struct intel_crtc_state *pipe_config)
a6778b3c 12342{
0a9ab303 12343 struct drm_device *dev = modeset_crtc->dev;
fbee40df 12344 struct drm_i915_private *dev_priv = dev->dev_private;
304603f4 12345 struct drm_atomic_state *state = pipe_config->base.state;
83a57153 12346 struct intel_crtc_state *crtc_state_copy = NULL;
25c5b266 12347 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12348 struct drm_crtc *crtc;
12349 struct drm_crtc_state *crtc_state;
d3a40d1b
ACO
12350 struct drm_plane *plane;
12351 struct drm_plane_state *plane_state;
c0c36b94 12352 int ret = 0;
0a9ab303 12353 int i;
a6778b3c 12354
054518dd
ACO
12355 ret = __intel_set_mode_checks(state);
12356 if (ret < 0)
12357 return ret;
12358
83a57153 12359 crtc_state_copy = kmalloc(sizeof(*crtc_state_copy), GFP_KERNEL);
9eb45f22
ACO
12360 if (!crtc_state_copy)
12361 return -ENOMEM;
83a57153 12362
0a9ab303
ACO
12363 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12364 if (!needs_modeset(crtc_state))
12365 continue;
460da916 12366
0a9ab303
ACO
12367 if (!crtc_state->enable) {
12368 intel_crtc_disable(crtc);
12369 } else if (crtc->state->enable) {
12370 intel_crtc_disable_planes(crtc);
12371 dev_priv->display.crtc_disable(crtc);
ce22dba9 12372 }
ea9d758d 12373 }
a6778b3c 12374
6c4c86f5
DV
12375 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
12376 * to set it here already despite that we pass it down the callchain.
7f27126e
JB
12377 *
12378 * Note we'll need to fix this up when we start tracking multiple
12379 * pipes; here we assume a single modeset_pipe and only track the
12380 * single crtc and mode.
f6e5b160 12381 */
0a9ab303
ACO
12382 if (pipe_config->base.enable && needs_modeset(&pipe_config->base)) {
12383 modeset_crtc->mode = *mode;
b8cecdf5
DV
12384 /* mode_set/enable/disable functions rely on a correct pipe
12385 * config. */
0a9ab303 12386 intel_crtc_set_state(to_intel_crtc(modeset_crtc), pipe_config);
c326c0a9
VS
12387
12388 /*
12389 * Calculate and store various constants which
12390 * are later needed by vblank and swap-completion
12391 * timestamping. They are derived from true hwmode.
12392 */
0a9ab303 12393 drm_calc_timestamping_constants(modeset_crtc,
2d112de7 12394 &pipe_config->base.adjusted_mode);
b8cecdf5 12395 }
7758a113 12396
ea9d758d
DV
12397 /* Only after disabling all output pipelines that will be changed can we
12398 * update the the output configuration. */
0a9ab303 12399 intel_modeset_update_state(state);
f6e5b160 12400
304603f4 12401 modeset_update_crtc_power_domains(state);
47fab737 12402
d3a40d1b
ACO
12403 for_each_plane_in_state(state, plane, plane_state, i) {
12404 if (WARN_ON(plane != modeset_crtc->primary))
12405 continue;
0a9ab303 12406
d3a40d1b
ACO
12407 /* Primary plane is disabled in intel_crtc_disable() */
12408 if (!pipe_config->base.enable)
12409 continue;
0a9ab303 12410
d3a40d1b
ACO
12411 ret = drm_plane_helper_update(plane, plane_state->crtc,
12412 plane_state->fb,
12413 plane_state->crtc_x,
12414 plane_state->crtc_y,
12415 plane_state->crtc_w,
12416 plane_state->crtc_h,
12417 plane_state->src_x,
12418 plane_state->src_y,
12419 plane_state->src_w,
12420 plane_state->src_h);
9eb45f22 12421 WARN_ON(ret != 0);
a6778b3c
DV
12422 }
12423
12424 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303
ACO
12425 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12426 if (!needs_modeset(crtc_state) || !crtc_state->enable)
12427 continue;
12428
12429 update_scanline_offset(to_intel_crtc(crtc));
80715b2f 12430
0a9ab303
ACO
12431 dev_priv->display.crtc_enable(crtc);
12432 intel_crtc_enable_planes(crtc);
80715b2f 12433 }
a6778b3c 12434
a6778b3c 12435 /* FIXME: add subpixel order */
83a57153 12436
9eb45f22
ACO
12437 intel_crtc = to_intel_crtc(modeset_crtc);
12438
12439 /* The pipe_config will be freed with the atomic state, so
12440 * make a copy. */
12441 memcpy(crtc_state_copy, intel_crtc->config, sizeof *crtc_state_copy);
12442 intel_crtc->config = crtc_state_copy;
12443 intel_crtc->base.state = &crtc_state_copy->base;
12444
12445 return 0;
f6e5b160
CW
12446}
12447
0a9ab303
ACO
12448static int intel_set_mode_with_config(struct drm_crtc *crtc,
12449 struct drm_display_mode *mode,
0a9ab303 12450 struct intel_crtc_state *pipe_config)
f30da187
DV
12451{
12452 int ret;
12453
cf6d0d76 12454 ret = __intel_set_mode(crtc, mode, pipe_config);
f30da187
DV
12455
12456 if (ret == 0)
12457 intel_modeset_check_state(crtc->dev);
12458
12459 return ret;
12460}
12461
7f27126e
JB
12462static int intel_set_mode(struct drm_crtc *crtc,
12463 struct drm_display_mode *mode,
83a57153 12464 struct drm_atomic_state *state)
7f27126e 12465{
5cec258b 12466 struct intel_crtc_state *pipe_config;
83a57153 12467 int ret = 0;
7f27126e 12468
0a9ab303 12469 pipe_config = intel_modeset_compute_config(crtc, mode, state);
83a57153
ACO
12470 if (IS_ERR(pipe_config)) {
12471 ret = PTR_ERR(pipe_config);
12472 goto out;
12473 }
12474
cf6d0d76 12475 ret = intel_set_mode_with_config(crtc, mode, pipe_config);
83a57153
ACO
12476 if (ret)
12477 goto out;
7f27126e 12478
83a57153
ACO
12479out:
12480 return ret;
7f27126e
JB
12481}
12482
c0c36b94
CW
12483void intel_crtc_restore_mode(struct drm_crtc *crtc)
12484{
83a57153
ACO
12485 struct drm_device *dev = crtc->dev;
12486 struct drm_atomic_state *state;
4be07317 12487 struct intel_crtc *intel_crtc;
83a57153
ACO
12488 struct intel_encoder *encoder;
12489 struct intel_connector *connector;
12490 struct drm_connector_state *connector_state;
4be07317 12491 struct intel_crtc_state *crtc_state;
83a57153
ACO
12492
12493 state = drm_atomic_state_alloc(dev);
12494 if (!state) {
12495 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
12496 crtc->base.id);
12497 return;
12498 }
12499
12500 state->acquire_ctx = dev->mode_config.acquire_ctx;
12501
12502 /* The force restore path in the HW readout code relies on the staged
12503 * config still keeping the user requested config while the actual
12504 * state has been overwritten by the configuration read from HW. We
12505 * need to copy the staged config to the atomic state, otherwise the
12506 * mode set will just reapply the state the HW is already in. */
12507 for_each_intel_encoder(dev, encoder) {
12508 if (&encoder->new_crtc->base != crtc)
12509 continue;
12510
12511 for_each_intel_connector(dev, connector) {
12512 if (connector->new_encoder != encoder)
12513 continue;
12514
12515 connector_state = drm_atomic_get_connector_state(state, &connector->base);
12516 if (IS_ERR(connector_state)) {
12517 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
12518 connector->base.base.id,
12519 connector->base.name,
12520 PTR_ERR(connector_state));
12521 continue;
12522 }
12523
12524 connector_state->crtc = crtc;
12525 connector_state->best_encoder = &encoder->base;
12526 }
12527 }
12528
4be07317
ACO
12529 for_each_intel_crtc(dev, intel_crtc) {
12530 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
12531 continue;
12532
12533 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
12534 if (IS_ERR(crtc_state)) {
12535 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
12536 intel_crtc->base.base.id,
12537 PTR_ERR(crtc_state));
12538 continue;
12539 }
12540
12541 crtc_state->base.enable = intel_crtc->new_enabled;
12542 }
12543
d3a40d1b
ACO
12544 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
12545 crtc->primary->fb, crtc->x, crtc->y);
12546
cf6d0d76 12547 intel_set_mode(crtc, &crtc->mode, state);
83a57153
ACO
12548
12549 drm_atomic_state_free(state);
c0c36b94
CW
12550}
12551
25c5b266
DV
12552#undef for_each_intel_crtc_masked
12553
e3de42b6 12554static bool
2e57f47d 12555is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
12556{
12557 int i;
12558
2e57f47d
CW
12559 if (set->num_connectors == 0)
12560 return false;
12561
12562 if (WARN_ON(set->connectors == NULL))
12563 return false;
12564
12565 for (i = 0; i < set->num_connectors; i++)
12566 if (set->connectors[i]->encoder &&
12567 set->connectors[i]->encoder->crtc == set->crtc &&
12568 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
12569 return true;
12570
12571 return false;
12572}
12573
5e2b584e
DV
12574static void
12575intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8d8c9b51 12576 struct intel_crtc_state *pipe_config)
5e2b584e 12577{
41227c8c
ACO
12578 struct drm_atomic_state *state;
12579 struct drm_connector *connector;
12580 struct drm_connector_state *connector_state;
12581 struct drm_crtc *crtc;
12582 struct drm_crtc_state *crtc_state;
12583 int i;
5e2b584e
DV
12584
12585 /* We should be able to check here if the fb has the same properties
12586 * and then just flip_or_move it */
2e57f47d 12587 if (is_crtc_connector_off(set)) {
8d8c9b51 12588 pipe_config->base.mode_changed = true;
f4510a27 12589 } else if (set->crtc->primary->fb != set->fb) {
3b150f08
MR
12590 /*
12591 * If we have no fb, we can only flip as long as the crtc is
12592 * active, otherwise we need a full mode set. The crtc may
12593 * be active if we've only disabled the primary plane, or
12594 * in fastboot situations.
12595 */
f4510a27 12596 if (set->crtc->primary->fb == NULL) {
319d9827
JB
12597 struct intel_crtc *intel_crtc =
12598 to_intel_crtc(set->crtc);
12599
3b150f08 12600 if (intel_crtc->active) {
319d9827 12601 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
8d8c9b51 12602 pipe_config->base.planes_changed = true;
319d9827
JB
12603 } else {
12604 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
8d8c9b51 12605 pipe_config->base.mode_changed = true;
319d9827 12606 }
5e2b584e 12607 } else if (set->fb == NULL) {
8d8c9b51 12608 pipe_config->base.mode_changed = true;
72f4901e 12609 } else if (set->fb->pixel_format !=
f4510a27 12610 set->crtc->primary->fb->pixel_format) {
8d8c9b51 12611 pipe_config->base.mode_changed = true;
e3de42b6 12612 } else {
8d8c9b51 12613 pipe_config->base.planes_changed = true;
e3de42b6 12614 }
5e2b584e
DV
12615 }
12616
835c5873 12617 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
8d8c9b51 12618 pipe_config->base.planes_changed = true;
5e2b584e
DV
12619
12620 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
12621 DRM_DEBUG_KMS("modes are different, full mode set\n");
12622 drm_mode_debug_printmodeline(&set->crtc->mode);
12623 drm_mode_debug_printmodeline(set->mode);
8d8c9b51 12624 pipe_config->base.mode_changed = true;
5e2b584e 12625 }
a1d95703 12626
41227c8c 12627 state = pipe_config->base.state;
462a425a 12628
41227c8c
ACO
12629 for_each_connector_in_state(state, connector, connector_state, i) {
12630 if (connector_state->best_encoder !=
12631 connector->state->best_encoder) {
12632 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
12633 connector->base.id,
12634 connector->name);
12635 pipe_config->base.mode_changed = true;
12636 }
462a425a 12637
41227c8c
ACO
12638 if (connector_state->crtc != connector->state->crtc) {
12639 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] crtc changed, full mode switch\n",
12640 connector->base.id,
12641 connector->name);
12642 pipe_config->base.mode_changed = true;
12643 }
462a425a
ACO
12644 }
12645
41227c8c
ACO
12646 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12647 if (crtc_state->enable == crtc->state->enable)
462a425a
ACO
12648 continue;
12649
12650 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
41227c8c
ACO
12651 crtc->base.id,
12652 crtc_state->enable ? "en" : "dis");
8d8c9b51 12653 pipe_config->base.mode_changed = true;
462a425a
ACO
12654 }
12655
a1d95703 12656 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
8d8c9b51
ACO
12657 set->crtc->base.id, pipe_config->base.mode_changed,
12658 pipe_config->base.planes_changed);
5e2b584e
DV
12659}
12660
b7885264
ACO
12661static bool intel_connector_in_mode_set(struct intel_connector *connector,
12662 struct drm_mode_set *set)
12663{
12664 int ro;
12665
12666 for (ro = 0; ro < set->num_connectors; ro++)
12667 if (set->connectors[ro] == &connector->base)
12668 return true;
12669
12670 return false;
12671}
12672
2e431051 12673static int
9a935856
DV
12674intel_modeset_stage_output_state(struct drm_device *dev,
12675 struct drm_mode_set *set,
944b0c76 12676 struct drm_atomic_state *state)
50f56119 12677{
9a935856 12678 struct intel_connector *connector;
d5432a9d 12679 struct drm_connector *drm_connector;
944b0c76 12680 struct drm_connector_state *connector_state;
d5432a9d
ACO
12681 struct drm_crtc *crtc;
12682 struct drm_crtc_state *crtc_state;
12683 int i, ret;
50f56119 12684
9abdda74 12685 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
12686 * of connectors. For paranoia, double-check this. */
12687 WARN_ON(!set->fb && (set->num_connectors != 0));
12688 WARN_ON(set->fb && (set->num_connectors == 0));
12689
3a3371ff 12690 for_each_intel_connector(dev, connector) {
b7885264
ACO
12691 bool in_mode_set = intel_connector_in_mode_set(connector, set);
12692
d5432a9d
ACO
12693 if (!in_mode_set && connector->base.state->crtc != set->crtc)
12694 continue;
12695
12696 connector_state =
12697 drm_atomic_get_connector_state(state, &connector->base);
12698 if (IS_ERR(connector_state))
12699 return PTR_ERR(connector_state);
12700
b7885264
ACO
12701 if (in_mode_set) {
12702 int pipe = to_intel_crtc(set->crtc)->pipe;
d5432a9d
ACO
12703 connector_state->best_encoder =
12704 &intel_find_encoder(connector, pipe)->base;
50f56119
DV
12705 }
12706
d5432a9d 12707 if (connector->base.state->crtc != set->crtc)
b7885264
ACO
12708 continue;
12709
9a935856
DV
12710 /* If we disable the crtc, disable all its connectors. Also, if
12711 * the connector is on the changing crtc but not on the new
12712 * connector list, disable it. */
b7885264 12713 if (!set->fb || !in_mode_set) {
d5432a9d 12714 connector_state->best_encoder = NULL;
9a935856
DV
12715
12716 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
12717 connector->base.base.id,
c23cc417 12718 connector->base.name);
9a935856 12719 }
50f56119 12720 }
9a935856 12721 /* connector->new_encoder is now updated for all connectors. */
50f56119 12722
d5432a9d
ACO
12723 for_each_connector_in_state(state, drm_connector, connector_state, i) {
12724 connector = to_intel_connector(drm_connector);
12725
12726 if (!connector_state->best_encoder) {
12727 ret = drm_atomic_set_crtc_for_connector(connector_state,
12728 NULL);
12729 if (ret)
12730 return ret;
7668851f 12731
50f56119 12732 continue;
d5432a9d 12733 }
50f56119 12734
d5432a9d
ACO
12735 if (intel_connector_in_mode_set(connector, set)) {
12736 struct drm_crtc *crtc = connector->base.state->crtc;
12737
12738 /* If this connector was in a previous crtc, add it
12739 * to the state. We might need to disable it. */
12740 if (crtc) {
12741 crtc_state =
12742 drm_atomic_get_crtc_state(state, crtc);
12743 if (IS_ERR(crtc_state))
12744 return PTR_ERR(crtc_state);
12745 }
12746
12747 ret = drm_atomic_set_crtc_for_connector(connector_state,
12748 set->crtc);
12749 if (ret)
12750 return ret;
12751 }
50f56119
DV
12752
12753 /* Make sure the new CRTC will work with the encoder */
d5432a9d
ACO
12754 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
12755 connector_state->crtc)) {
5e2b584e 12756 return -EINVAL;
50f56119 12757 }
944b0c76 12758
9a935856
DV
12759 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
12760 connector->base.base.id,
c23cc417 12761 connector->base.name,
d5432a9d 12762 connector_state->crtc->base.id);
944b0c76 12763
d5432a9d
ACO
12764 if (connector_state->best_encoder != &connector->encoder->base)
12765 connector->encoder =
12766 to_intel_encoder(connector_state->best_encoder);
0e32b39c 12767 }
7668851f 12768
d5432a9d
ACO
12769 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12770 ret = drm_atomic_add_affected_connectors(state, crtc);
12771 if (ret)
12772 return ret;
4be07317 12773
d5432a9d 12774 crtc_state->enable = drm_atomic_connectors_for_crtc(state, crtc);
7668851f
VS
12775 }
12776
2e431051
DV
12777 return 0;
12778}
12779
bb546623
ACO
12780static bool primary_plane_visible(struct drm_crtc *crtc)
12781{
12782 struct intel_plane_state *plane_state =
12783 to_intel_plane_state(crtc->primary->state);
12784
12785 return plane_state->visible;
12786}
12787
2e431051
DV
12788static int intel_crtc_set_config(struct drm_mode_set *set)
12789{
12790 struct drm_device *dev;
83a57153 12791 struct drm_atomic_state *state = NULL;
5cec258b 12792 struct intel_crtc_state *pipe_config;
bb546623 12793 bool primary_plane_was_visible;
2e431051 12794 int ret;
2e431051 12795
8d3e375e
DV
12796 BUG_ON(!set);
12797 BUG_ON(!set->crtc);
12798 BUG_ON(!set->crtc->helper_private);
2e431051 12799
7e53f3a4
DV
12800 /* Enforce sane interface api - has been abused by the fb helper. */
12801 BUG_ON(!set->mode && set->fb);
12802 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 12803
2e431051
DV
12804 if (set->fb) {
12805 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
12806 set->crtc->base.id, set->fb->base.id,
12807 (int)set->num_connectors, set->x, set->y);
12808 } else {
12809 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
12810 }
12811
12812 dev = set->crtc->dev;
12813
83a57153 12814 state = drm_atomic_state_alloc(dev);
7cbf41d6
ACO
12815 if (!state)
12816 return -ENOMEM;
83a57153
ACO
12817
12818 state->acquire_ctx = dev->mode_config.acquire_ctx;
12819
462a425a 12820 ret = intel_modeset_stage_output_state(dev, set, state);
2e431051 12821 if (ret)
7cbf41d6 12822 goto out;
2e431051 12823
d3a40d1b
ACO
12824 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
12825 set->fb, set->x, set->y);
12826 if (ret)
7cbf41d6 12827 goto out;
d3a40d1b 12828
50f52756 12829 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
0a9ab303 12830 state);
20664591 12831 if (IS_ERR(pipe_config)) {
6ac0483b 12832 ret = PTR_ERR(pipe_config);
7cbf41d6 12833 goto out;
20664591 12834 }
50f52756 12835
8d8c9b51
ACO
12836 /* Compute whether we need a full modeset, only an fb base update or no
12837 * change at all. In the future we might also check whether only the
12838 * mode changed, e.g. for LVDS where we only change the panel fitter in
12839 * such cases. */
12840 intel_set_config_compute_mode_changes(set, pipe_config);
12841
1f9954d0
JB
12842 intel_update_pipe_size(to_intel_crtc(set->crtc));
12843
bb546623
ACO
12844 primary_plane_was_visible = primary_plane_visible(set->crtc);
12845
12846 ret = intel_set_mode_with_config(set->crtc, set->mode,
12847 pipe_config);
12848
12849 if (ret == 0 &&
12850 pipe_config->base.enable &&
12851 pipe_config->base.planes_changed &&
12852 !needs_modeset(&pipe_config->base)) {
3b150f08 12853 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
3b150f08
MR
12854
12855 /*
12856 * We need to make sure the primary plane is re-enabled if it
12857 * has previously been turned off.
12858 */
bb546623
ACO
12859 if (ret == 0 && !primary_plane_was_visible &&
12860 primary_plane_visible(set->crtc)) {
3b150f08 12861 WARN_ON(!intel_crtc->active);
87d4300a 12862 intel_post_enable_primary(set->crtc);
3b150f08
MR
12863 }
12864
7ca51a3a
JB
12865 /*
12866 * In the fastboot case this may be our only check of the
12867 * state after boot. It would be better to only do it on
12868 * the first update, but we don't have a nice way of doing that
12869 * (and really, set_config isn't used much for high freq page
12870 * flipping, so increasing its cost here shouldn't be a big
12871 * deal).
12872 */
d330a953 12873 if (i915.fastboot && ret == 0)
7ca51a3a 12874 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
12875 }
12876
2d05eae1 12877 if (ret) {
bf67dfeb
DV
12878 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
12879 set->crtc->base.id, ret);
2d05eae1 12880 }
50f56119 12881
7cbf41d6 12882out:
e5d958ef 12883 drm_atomic_state_free(state);
50f56119
DV
12884 return ret;
12885}
f6e5b160
CW
12886
12887static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 12888 .gamma_set = intel_crtc_gamma_set,
50f56119 12889 .set_config = intel_crtc_set_config,
f6e5b160
CW
12890 .destroy = intel_crtc_destroy,
12891 .page_flip = intel_crtc_page_flip,
1356837e
MR
12892 .atomic_duplicate_state = intel_crtc_duplicate_state,
12893 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
12894};
12895
5358901f
DV
12896static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
12897 struct intel_shared_dpll *pll,
12898 struct intel_dpll_hw_state *hw_state)
ee7b9f93 12899{
5358901f 12900 uint32_t val;
ee7b9f93 12901
f458ebbc 12902 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
12903 return false;
12904
5358901f 12905 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
12906 hw_state->dpll = val;
12907 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
12908 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
12909
12910 return val & DPLL_VCO_ENABLE;
12911}
12912
15bdd4cf
DV
12913static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
12914 struct intel_shared_dpll *pll)
12915{
3e369b76
ACO
12916 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
12917 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
12918}
12919
e7b903d2
DV
12920static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
12921 struct intel_shared_dpll *pll)
12922{
e7b903d2 12923 /* PCH refclock must be enabled first */
89eff4be 12924 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 12925
3e369b76 12926 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
12927
12928 /* Wait for the clocks to stabilize. */
12929 POSTING_READ(PCH_DPLL(pll->id));
12930 udelay(150);
12931
12932 /* The pixel multiplier can only be updated once the
12933 * DPLL is enabled and the clocks are stable.
12934 *
12935 * So write it again.
12936 */
3e369b76 12937 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 12938 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
12939 udelay(200);
12940}
12941
12942static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
12943 struct intel_shared_dpll *pll)
12944{
12945 struct drm_device *dev = dev_priv->dev;
12946 struct intel_crtc *crtc;
e7b903d2
DV
12947
12948 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 12949 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
12950 if (intel_crtc_to_shared_dpll(crtc) == pll)
12951 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
12952 }
12953
15bdd4cf
DV
12954 I915_WRITE(PCH_DPLL(pll->id), 0);
12955 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
12956 udelay(200);
12957}
12958
46edb027
DV
12959static char *ibx_pch_dpll_names[] = {
12960 "PCH DPLL A",
12961 "PCH DPLL B",
12962};
12963
7c74ade1 12964static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 12965{
e7b903d2 12966 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
12967 int i;
12968
7c74ade1 12969 dev_priv->num_shared_dpll = 2;
ee7b9f93 12970
e72f9fbf 12971 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
12972 dev_priv->shared_dplls[i].id = i;
12973 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 12974 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
12975 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
12976 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
12977 dev_priv->shared_dplls[i].get_hw_state =
12978 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
12979 }
12980}
12981
7c74ade1
DV
12982static void intel_shared_dpll_init(struct drm_device *dev)
12983{
e7b903d2 12984 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 12985
9cd86933
DV
12986 if (HAS_DDI(dev))
12987 intel_ddi_pll_init(dev);
12988 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
12989 ibx_pch_dpll_init(dev);
12990 else
12991 dev_priv->num_shared_dpll = 0;
12992
12993 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
12994}
12995
1fc0a8f7
TU
12996/**
12997 * intel_wm_need_update - Check whether watermarks need updating
12998 * @plane: drm plane
12999 * @state: new plane state
13000 *
13001 * Check current plane state versus the new one to determine whether
13002 * watermarks need to be recalculated.
13003 *
13004 * Returns true or false.
13005 */
13006bool intel_wm_need_update(struct drm_plane *plane,
13007 struct drm_plane_state *state)
13008{
13009 /* Update watermarks on tiling changes. */
13010 if (!plane->state->fb || !state->fb ||
13011 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13012 plane->state->rotation != state->rotation)
13013 return true;
13014
13015 return false;
13016}
13017
6beb8c23
MR
13018/**
13019 * intel_prepare_plane_fb - Prepare fb for usage on plane
13020 * @plane: drm plane to prepare for
13021 * @fb: framebuffer to prepare for presentation
13022 *
13023 * Prepares a framebuffer for usage on a display plane. Generally this
13024 * involves pinning the underlying object and updating the frontbuffer tracking
13025 * bits. Some older platforms need special physical address handling for
13026 * cursor planes.
13027 *
13028 * Returns 0 on success, negative error code on failure.
13029 */
13030int
13031intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
13032 struct drm_framebuffer *fb,
13033 const struct drm_plane_state *new_state)
465c120c
MR
13034{
13035 struct drm_device *dev = plane->dev;
6beb8c23
MR
13036 struct intel_plane *intel_plane = to_intel_plane(plane);
13037 enum pipe pipe = intel_plane->pipe;
13038 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13039 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13040 unsigned frontbuffer_bits = 0;
13041 int ret = 0;
465c120c 13042
ea2c67bb 13043 if (!obj)
465c120c
MR
13044 return 0;
13045
6beb8c23
MR
13046 switch (plane->type) {
13047 case DRM_PLANE_TYPE_PRIMARY:
13048 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13049 break;
13050 case DRM_PLANE_TYPE_CURSOR:
13051 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13052 break;
13053 case DRM_PLANE_TYPE_OVERLAY:
13054 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13055 break;
13056 }
465c120c 13057
6beb8c23 13058 mutex_lock(&dev->struct_mutex);
465c120c 13059
6beb8c23
MR
13060 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13061 INTEL_INFO(dev)->cursor_needs_physical) {
13062 int align = IS_I830(dev) ? 16 * 1024 : 256;
13063 ret = i915_gem_object_attach_phys(obj, align);
13064 if (ret)
13065 DRM_DEBUG_KMS("failed to attach phys object\n");
13066 } else {
82bc3b2d 13067 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
6beb8c23 13068 }
465c120c 13069
6beb8c23
MR
13070 if (ret == 0)
13071 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
fdd508a6 13072
4c34574f 13073 mutex_unlock(&dev->struct_mutex);
465c120c 13074
6beb8c23
MR
13075 return ret;
13076}
13077
38f3ce3a
MR
13078/**
13079 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13080 * @plane: drm plane to clean up for
13081 * @fb: old framebuffer that was on plane
13082 *
13083 * Cleans up a framebuffer that has just been removed from a plane.
13084 */
13085void
13086intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
13087 struct drm_framebuffer *fb,
13088 const struct drm_plane_state *old_state)
38f3ce3a
MR
13089{
13090 struct drm_device *dev = plane->dev;
13091 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13092
13093 if (WARN_ON(!obj))
13094 return;
13095
13096 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13097 !INTEL_INFO(dev)->cursor_needs_physical) {
13098 mutex_lock(&dev->struct_mutex);
82bc3b2d 13099 intel_unpin_fb_obj(fb, old_state);
38f3ce3a
MR
13100 mutex_unlock(&dev->struct_mutex);
13101 }
465c120c
MR
13102}
13103
6156a456
CK
13104int
13105skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13106{
13107 int max_scale;
13108 struct drm_device *dev;
13109 struct drm_i915_private *dev_priv;
13110 int crtc_clock, cdclk;
13111
13112 if (!intel_crtc || !crtc_state)
13113 return DRM_PLANE_HELPER_NO_SCALING;
13114
13115 dev = intel_crtc->base.dev;
13116 dev_priv = dev->dev_private;
13117 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13118 cdclk = dev_priv->display.get_display_clock_speed(dev);
13119
13120 if (!crtc_clock || !cdclk)
13121 return DRM_PLANE_HELPER_NO_SCALING;
13122
13123 /*
13124 * skl max scale is lower of:
13125 * close to 3 but not 3, -1 is for that purpose
13126 * or
13127 * cdclk/crtc_clock
13128 */
13129 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13130
13131 return max_scale;
13132}
13133
465c120c 13134static int
3c692a41
GP
13135intel_check_primary_plane(struct drm_plane *plane,
13136 struct intel_plane_state *state)
13137{
32b7eeec
MR
13138 struct drm_device *dev = plane->dev;
13139 struct drm_i915_private *dev_priv = dev->dev_private;
2b875c22 13140 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 13141 struct intel_crtc *intel_crtc;
6156a456 13142 struct intel_crtc_state *crtc_state;
2b875c22 13143 struct drm_framebuffer *fb = state->base.fb;
3c692a41
GP
13144 struct drm_rect *dest = &state->dst;
13145 struct drm_rect *src = &state->src;
13146 const struct drm_rect *clip = &state->clip;
d8106366 13147 bool can_position = false;
6156a456
CK
13148 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13149 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
465c120c
MR
13150 int ret;
13151
ea2c67bb
MR
13152 crtc = crtc ? crtc : plane->crtc;
13153 intel_crtc = to_intel_crtc(crtc);
6156a456
CK
13154 crtc_state = state->base.state ?
13155 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
ea2c67bb 13156
6156a456
CK
13157 if (INTEL_INFO(dev)->gen >= 9) {
13158 min_scale = 1;
13159 max_scale = skl_max_scale(intel_crtc, crtc_state);
d8106366 13160 can_position = true;
6156a456 13161 }
d8106366 13162
c59cb179
MR
13163 ret = drm_plane_helper_check_update(plane, crtc, fb,
13164 src, dest, clip,
6156a456
CK
13165 min_scale,
13166 max_scale,
d8106366
SJ
13167 can_position, true,
13168 &state->visible);
c59cb179
MR
13169 if (ret)
13170 return ret;
465c120c 13171
32b7eeec 13172 if (intel_crtc->active) {
b70709a6
ML
13173 struct intel_plane_state *old_state =
13174 to_intel_plane_state(plane->state);
13175
32b7eeec
MR
13176 intel_crtc->atomic.wait_for_flips = true;
13177
13178 /*
13179 * FBC does not work on some platforms for rotated
13180 * planes, so disable it when rotation is not 0 and
13181 * update it when rotation is set back to 0.
13182 *
13183 * FIXME: This is redundant with the fbc update done in
13184 * the primary plane enable function except that that
13185 * one is done too late. We eventually need to unify
13186 * this.
13187 */
b70709a6 13188 if (state->visible &&
32b7eeec 13189 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
e35fef21 13190 dev_priv->fbc.crtc == intel_crtc &&
8e7d688b 13191 state->base.rotation != BIT(DRM_ROTATE_0)) {
32b7eeec
MR
13192 intel_crtc->atomic.disable_fbc = true;
13193 }
13194
b70709a6 13195 if (state->visible && !old_state->visible) {
32b7eeec
MR
13196 /*
13197 * BDW signals flip done immediately if the plane
13198 * is disabled, even if the plane enable is already
13199 * armed to occur at the next vblank :(
13200 */
b70709a6 13201 if (IS_BROADWELL(dev))
32b7eeec
MR
13202 intel_crtc->atomic.wait_vblank = true;
13203 }
13204
13205 intel_crtc->atomic.fb_bits |=
13206 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13207
13208 intel_crtc->atomic.update_fbc = true;
0fda6568 13209
1fc0a8f7 13210 if (intel_wm_need_update(plane, &state->base))
0fda6568 13211 intel_crtc->atomic.update_wm = true;
ccc759dc
GP
13212 }
13213
6156a456
CK
13214 if (INTEL_INFO(dev)->gen >= 9) {
13215 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13216 to_intel_plane(plane), state, 0);
13217 if (ret)
13218 return ret;
13219 }
13220
14af293f
GP
13221 return 0;
13222}
13223
13224static void
13225intel_commit_primary_plane(struct drm_plane *plane,
13226 struct intel_plane_state *state)
13227{
2b875c22
MR
13228 struct drm_crtc *crtc = state->base.crtc;
13229 struct drm_framebuffer *fb = state->base.fb;
13230 struct drm_device *dev = plane->dev;
14af293f 13231 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13232 struct intel_crtc *intel_crtc;
14af293f
GP
13233 struct drm_rect *src = &state->src;
13234
ea2c67bb
MR
13235 crtc = crtc ? crtc : plane->crtc;
13236 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13237
13238 plane->fb = fb;
9dc806fc
MR
13239 crtc->x = src->x1 >> 16;
13240 crtc->y = src->y1 >> 16;
ccc759dc 13241
ccc759dc 13242 if (intel_crtc->active) {
27321ae8 13243 if (state->visible)
ccc759dc
GP
13244 /* FIXME: kill this fastboot hack */
13245 intel_update_pipe_size(intel_crtc);
465c120c 13246
27321ae8
ML
13247 dev_priv->display.update_primary_plane(crtc, plane->fb,
13248 crtc->x, crtc->y);
ccc759dc 13249 }
465c120c
MR
13250}
13251
a8ad0d8e
ML
13252static void
13253intel_disable_primary_plane(struct drm_plane *plane,
13254 struct drm_crtc *crtc,
13255 bool force)
13256{
13257 struct drm_device *dev = plane->dev;
13258 struct drm_i915_private *dev_priv = dev->dev_private;
13259
a8ad0d8e
ML
13260 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13261}
13262
32b7eeec 13263static void intel_begin_crtc_commit(struct drm_crtc *crtc)
3c692a41 13264{
32b7eeec 13265 struct drm_device *dev = crtc->dev;
140fd38d 13266 struct drm_i915_private *dev_priv = dev->dev_private;
3c692a41 13267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb
MR
13268 struct intel_plane *intel_plane;
13269 struct drm_plane *p;
13270 unsigned fb_bits = 0;
13271
13272 /* Track fb's for any planes being disabled */
13273 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13274 intel_plane = to_intel_plane(p);
13275
13276 if (intel_crtc->atomic.disabled_planes &
13277 (1 << drm_plane_index(p))) {
13278 switch (p->type) {
13279 case DRM_PLANE_TYPE_PRIMARY:
13280 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13281 break;
13282 case DRM_PLANE_TYPE_CURSOR:
13283 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13284 break;
13285 case DRM_PLANE_TYPE_OVERLAY:
13286 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13287 break;
13288 }
3c692a41 13289
ea2c67bb
MR
13290 mutex_lock(&dev->struct_mutex);
13291 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13292 mutex_unlock(&dev->struct_mutex);
13293 }
13294 }
3c692a41 13295
32b7eeec
MR
13296 if (intel_crtc->atomic.wait_for_flips)
13297 intel_crtc_wait_for_pending_flips(crtc);
3c692a41 13298
32b7eeec
MR
13299 if (intel_crtc->atomic.disable_fbc)
13300 intel_fbc_disable(dev);
3c692a41 13301
32b7eeec
MR
13302 if (intel_crtc->atomic.pre_disable_primary)
13303 intel_pre_disable_primary(crtc);
3c692a41 13304
32b7eeec
MR
13305 if (intel_crtc->atomic.update_wm)
13306 intel_update_watermarks(crtc);
3c692a41 13307
32b7eeec 13308 intel_runtime_pm_get(dev_priv);
3c692a41 13309
c34c9ee4
MR
13310 /* Perform vblank evasion around commit operation */
13311 if (intel_crtc->active)
13312 intel_crtc->atomic.evade =
13313 intel_pipe_update_start(intel_crtc,
13314 &intel_crtc->atomic.start_vbl_count);
32b7eeec
MR
13315}
13316
13317static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13318{
13319 struct drm_device *dev = crtc->dev;
13320 struct drm_i915_private *dev_priv = dev->dev_private;
13321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13322 struct drm_plane *p;
13323
c34c9ee4
MR
13324 if (intel_crtc->atomic.evade)
13325 intel_pipe_update_end(intel_crtc,
13326 intel_crtc->atomic.start_vbl_count);
3c692a41 13327
140fd38d 13328 intel_runtime_pm_put(dev_priv);
3c692a41 13329
32b7eeec
MR
13330 if (intel_crtc->atomic.wait_vblank)
13331 intel_wait_for_vblank(dev, intel_crtc->pipe);
13332
13333 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13334
13335 if (intel_crtc->atomic.update_fbc) {
ccc759dc 13336 mutex_lock(&dev->struct_mutex);
7ff0ebcc 13337 intel_fbc_update(dev);
ccc759dc 13338 mutex_unlock(&dev->struct_mutex);
38f3ce3a 13339 }
3c692a41 13340
32b7eeec
MR
13341 if (intel_crtc->atomic.post_enable_primary)
13342 intel_post_enable_primary(crtc);
3c692a41 13343
32b7eeec
MR
13344 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13345 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13346 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13347 false, false);
13348
13349 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
3c692a41
GP
13350}
13351
cf4c7c12 13352/**
4a3b8769
MR
13353 * intel_plane_destroy - destroy a plane
13354 * @plane: plane to destroy
cf4c7c12 13355 *
4a3b8769
MR
13356 * Common destruction function for all types of planes (primary, cursor,
13357 * sprite).
cf4c7c12 13358 */
4a3b8769 13359void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13360{
13361 struct intel_plane *intel_plane = to_intel_plane(plane);
13362 drm_plane_cleanup(plane);
13363 kfree(intel_plane);
13364}
13365
65a3fea0 13366const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13367 .update_plane = drm_atomic_helper_update_plane,
13368 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13369 .destroy = intel_plane_destroy,
c196e1d6 13370 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13371 .atomic_get_property = intel_plane_atomic_get_property,
13372 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13373 .atomic_duplicate_state = intel_plane_duplicate_state,
13374 .atomic_destroy_state = intel_plane_destroy_state,
13375
465c120c
MR
13376};
13377
13378static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13379 int pipe)
13380{
13381 struct intel_plane *primary;
8e7d688b 13382 struct intel_plane_state *state;
465c120c
MR
13383 const uint32_t *intel_primary_formats;
13384 int num_formats;
13385
13386 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13387 if (primary == NULL)
13388 return NULL;
13389
8e7d688b
MR
13390 state = intel_create_plane_state(&primary->base);
13391 if (!state) {
ea2c67bb
MR
13392 kfree(primary);
13393 return NULL;
13394 }
8e7d688b 13395 primary->base.state = &state->base;
ea2c67bb 13396
465c120c
MR
13397 primary->can_scale = false;
13398 primary->max_downscale = 1;
6156a456
CK
13399 if (INTEL_INFO(dev)->gen >= 9) {
13400 primary->can_scale = true;
13401 }
549e2bfb 13402 state->scaler_id = -1;
465c120c
MR
13403 primary->pipe = pipe;
13404 primary->plane = pipe;
c59cb179
MR
13405 primary->check_plane = intel_check_primary_plane;
13406 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13407 primary->disable_plane = intel_disable_primary_plane;
08e221fb 13408 primary->ckey.flags = I915_SET_COLORKEY_NONE;
465c120c
MR
13409 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13410 primary->plane = !pipe;
13411
13412 if (INTEL_INFO(dev)->gen <= 3) {
13413 intel_primary_formats = intel_primary_formats_gen2;
13414 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
13415 } else {
13416 intel_primary_formats = intel_primary_formats_gen4;
13417 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
13418 }
13419
13420 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13421 &intel_plane_funcs,
465c120c
MR
13422 intel_primary_formats, num_formats,
13423 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13424
3b7a5119
SJ
13425 if (INTEL_INFO(dev)->gen >= 4)
13426 intel_create_rotation_property(dev, primary);
48404c1e 13427
ea2c67bb
MR
13428 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13429
465c120c
MR
13430 return &primary->base;
13431}
13432
3b7a5119
SJ
13433void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13434{
13435 if (!dev->mode_config.rotation_property) {
13436 unsigned long flags = BIT(DRM_ROTATE_0) |
13437 BIT(DRM_ROTATE_180);
13438
13439 if (INTEL_INFO(dev)->gen >= 9)
13440 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13441
13442 dev->mode_config.rotation_property =
13443 drm_mode_create_rotation_property(dev, flags);
13444 }
13445 if (dev->mode_config.rotation_property)
13446 drm_object_attach_property(&plane->base.base,
13447 dev->mode_config.rotation_property,
13448 plane->base.state->rotation);
13449}
13450
3d7d6510 13451static int
852e787c
GP
13452intel_check_cursor_plane(struct drm_plane *plane,
13453 struct intel_plane_state *state)
3d7d6510 13454{
2b875c22 13455 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 13456 struct drm_device *dev = plane->dev;
2b875c22 13457 struct drm_framebuffer *fb = state->base.fb;
852e787c
GP
13458 struct drm_rect *dest = &state->dst;
13459 struct drm_rect *src = &state->src;
13460 const struct drm_rect *clip = &state->clip;
757f9a3e 13461 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ea2c67bb 13462 struct intel_crtc *intel_crtc;
757f9a3e
GP
13463 unsigned stride;
13464 int ret;
3d7d6510 13465
ea2c67bb
MR
13466 crtc = crtc ? crtc : plane->crtc;
13467 intel_crtc = to_intel_crtc(crtc);
13468
757f9a3e 13469 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 13470 src, dest, clip,
3d7d6510
MR
13471 DRM_PLANE_HELPER_NO_SCALING,
13472 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13473 true, true, &state->visible);
757f9a3e
GP
13474 if (ret)
13475 return ret;
13476
13477
13478 /* if we want to turn off the cursor ignore width and height */
13479 if (!obj)
32b7eeec 13480 goto finish;
757f9a3e 13481
757f9a3e 13482 /* Check for which cursor types we support */
ea2c67bb
MR
13483 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13484 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13485 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13486 return -EINVAL;
13487 }
13488
ea2c67bb
MR
13489 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13490 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13491 DRM_DEBUG_KMS("buffer is too small\n");
13492 return -ENOMEM;
13493 }
13494
3a656b54 13495 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e
GP
13496 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13497 ret = -EINVAL;
13498 }
757f9a3e 13499
32b7eeec
MR
13500finish:
13501 if (intel_crtc->active) {
3749f463 13502 if (plane->state->crtc_w != state->base.crtc_w)
32b7eeec
MR
13503 intel_crtc->atomic.update_wm = true;
13504
13505 intel_crtc->atomic.fb_bits |=
13506 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13507 }
13508
757f9a3e 13509 return ret;
852e787c 13510}
3d7d6510 13511
a8ad0d8e
ML
13512static void
13513intel_disable_cursor_plane(struct drm_plane *plane,
13514 struct drm_crtc *crtc,
13515 bool force)
13516{
13517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13518
13519 if (!force) {
13520 plane->fb = NULL;
13521 intel_crtc->cursor_bo = NULL;
13522 intel_crtc->cursor_addr = 0;
13523 }
13524
13525 intel_crtc_update_cursor(crtc, false);
13526}
13527
f4a2cf29 13528static void
852e787c
GP
13529intel_commit_cursor_plane(struct drm_plane *plane,
13530 struct intel_plane_state *state)
13531{
2b875c22 13532 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13533 struct drm_device *dev = plane->dev;
13534 struct intel_crtc *intel_crtc;
2b875c22 13535 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13536 uint32_t addr;
852e787c 13537
ea2c67bb
MR
13538 crtc = crtc ? crtc : plane->crtc;
13539 intel_crtc = to_intel_crtc(crtc);
13540
2b875c22 13541 plane->fb = state->base.fb;
ea2c67bb
MR
13542 crtc->cursor_x = state->base.crtc_x;
13543 crtc->cursor_y = state->base.crtc_y;
13544
a912f12f
GP
13545 if (intel_crtc->cursor_bo == obj)
13546 goto update;
4ed91096 13547
f4a2cf29 13548 if (!obj)
a912f12f 13549 addr = 0;
f4a2cf29 13550 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13551 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13552 else
a912f12f 13553 addr = obj->phys_handle->busaddr;
852e787c 13554
a912f12f
GP
13555 intel_crtc->cursor_addr = addr;
13556 intel_crtc->cursor_bo = obj;
13557update:
852e787c 13558
32b7eeec 13559 if (intel_crtc->active)
a912f12f 13560 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13561}
13562
3d7d6510
MR
13563static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13564 int pipe)
13565{
13566 struct intel_plane *cursor;
8e7d688b 13567 struct intel_plane_state *state;
3d7d6510
MR
13568
13569 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13570 if (cursor == NULL)
13571 return NULL;
13572
8e7d688b
MR
13573 state = intel_create_plane_state(&cursor->base);
13574 if (!state) {
ea2c67bb
MR
13575 kfree(cursor);
13576 return NULL;
13577 }
8e7d688b 13578 cursor->base.state = &state->base;
ea2c67bb 13579
3d7d6510
MR
13580 cursor->can_scale = false;
13581 cursor->max_downscale = 1;
13582 cursor->pipe = pipe;
13583 cursor->plane = pipe;
549e2bfb 13584 state->scaler_id = -1;
c59cb179
MR
13585 cursor->check_plane = intel_check_cursor_plane;
13586 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13587 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13588
13589 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13590 &intel_plane_funcs,
3d7d6510
MR
13591 intel_cursor_formats,
13592 ARRAY_SIZE(intel_cursor_formats),
13593 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13594
13595 if (INTEL_INFO(dev)->gen >= 4) {
13596 if (!dev->mode_config.rotation_property)
13597 dev->mode_config.rotation_property =
13598 drm_mode_create_rotation_property(dev,
13599 BIT(DRM_ROTATE_0) |
13600 BIT(DRM_ROTATE_180));
13601 if (dev->mode_config.rotation_property)
13602 drm_object_attach_property(&cursor->base.base,
13603 dev->mode_config.rotation_property,
8e7d688b 13604 state->base.rotation);
4398ad45
VS
13605 }
13606
ea2c67bb
MR
13607 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13608
3d7d6510
MR
13609 return &cursor->base;
13610}
13611
549e2bfb
CK
13612static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13613 struct intel_crtc_state *crtc_state)
13614{
13615 int i;
13616 struct intel_scaler *intel_scaler;
13617 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13618
13619 for (i = 0; i < intel_crtc->num_scalers; i++) {
13620 intel_scaler = &scaler_state->scalers[i];
13621 intel_scaler->in_use = 0;
13622 intel_scaler->id = i;
13623
13624 intel_scaler->mode = PS_SCALER_MODE_DYN;
13625 }
13626
13627 scaler_state->scaler_id = -1;
13628}
13629
b358d0a6 13630static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13631{
fbee40df 13632 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13633 struct intel_crtc *intel_crtc;
f5de6e07 13634 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13635 struct drm_plane *primary = NULL;
13636 struct drm_plane *cursor = NULL;
465c120c 13637 int i, ret;
79e53945 13638
955382f3 13639 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13640 if (intel_crtc == NULL)
13641 return;
13642
f5de6e07
ACO
13643 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13644 if (!crtc_state)
13645 goto fail;
13646 intel_crtc_set_state(intel_crtc, crtc_state);
07878248 13647 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13648
549e2bfb
CK
13649 /* initialize shared scalers */
13650 if (INTEL_INFO(dev)->gen >= 9) {
13651 if (pipe == PIPE_C)
13652 intel_crtc->num_scalers = 1;
13653 else
13654 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13655
13656 skl_init_scalers(dev, intel_crtc, crtc_state);
13657 }
13658
465c120c 13659 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13660 if (!primary)
13661 goto fail;
13662
13663 cursor = intel_cursor_plane_create(dev, pipe);
13664 if (!cursor)
13665 goto fail;
13666
465c120c 13667 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13668 cursor, &intel_crtc_funcs);
13669 if (ret)
13670 goto fail;
79e53945
JB
13671
13672 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13673 for (i = 0; i < 256; i++) {
13674 intel_crtc->lut_r[i] = i;
13675 intel_crtc->lut_g[i] = i;
13676 intel_crtc->lut_b[i] = i;
13677 }
13678
1f1c2e24
VS
13679 /*
13680 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13681 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13682 */
80824003
JB
13683 intel_crtc->pipe = pipe;
13684 intel_crtc->plane = pipe;
3a77c4c4 13685 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13686 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13687 intel_crtc->plane = !pipe;
80824003
JB
13688 }
13689
4b0e333e
CW
13690 intel_crtc->cursor_base = ~0;
13691 intel_crtc->cursor_cntl = ~0;
dc41c154 13692 intel_crtc->cursor_size = ~0;
8d7849db 13693
22fd0fab
JB
13694 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13695 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13696 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13697 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13698
9362c7c5
ACO
13699 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
13700
79e53945 13701 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13702
13703 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13704 return;
13705
13706fail:
13707 if (primary)
13708 drm_plane_cleanup(primary);
13709 if (cursor)
13710 drm_plane_cleanup(cursor);
f5de6e07 13711 kfree(crtc_state);
3d7d6510 13712 kfree(intel_crtc);
79e53945
JB
13713}
13714
752aa88a
JB
13715enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13716{
13717 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13718 struct drm_device *dev = connector->base.dev;
752aa88a 13719
51fd371b 13720 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13721
d3babd3f 13722 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13723 return INVALID_PIPE;
13724
13725 return to_intel_crtc(encoder->crtc)->pipe;
13726}
13727
08d7b3d1 13728int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13729 struct drm_file *file)
08d7b3d1 13730{
08d7b3d1 13731 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13732 struct drm_crtc *drmmode_crtc;
c05422d5 13733 struct intel_crtc *crtc;
08d7b3d1 13734
7707e653 13735 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13736
7707e653 13737 if (!drmmode_crtc) {
08d7b3d1 13738 DRM_ERROR("no such CRTC id\n");
3f2c2057 13739 return -ENOENT;
08d7b3d1
CW
13740 }
13741
7707e653 13742 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13743 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13744
c05422d5 13745 return 0;
08d7b3d1
CW
13746}
13747
66a9278e 13748static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13749{
66a9278e
DV
13750 struct drm_device *dev = encoder->base.dev;
13751 struct intel_encoder *source_encoder;
79e53945 13752 int index_mask = 0;
79e53945
JB
13753 int entry = 0;
13754
b2784e15 13755 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13756 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13757 index_mask |= (1 << entry);
13758
79e53945
JB
13759 entry++;
13760 }
4ef69c7a 13761
79e53945
JB
13762 return index_mask;
13763}
13764
4d302442
CW
13765static bool has_edp_a(struct drm_device *dev)
13766{
13767 struct drm_i915_private *dev_priv = dev->dev_private;
13768
13769 if (!IS_MOBILE(dev))
13770 return false;
13771
13772 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13773 return false;
13774
e3589908 13775 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13776 return false;
13777
13778 return true;
13779}
13780
84b4e042
JB
13781static bool intel_crt_present(struct drm_device *dev)
13782{
13783 struct drm_i915_private *dev_priv = dev->dev_private;
13784
884497ed
DL
13785 if (INTEL_INFO(dev)->gen >= 9)
13786 return false;
13787
cf404ce4 13788 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
13789 return false;
13790
13791 if (IS_CHERRYVIEW(dev))
13792 return false;
13793
13794 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13795 return false;
13796
13797 return true;
13798}
13799
79e53945
JB
13800static void intel_setup_outputs(struct drm_device *dev)
13801{
725e30ad 13802 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 13803 struct intel_encoder *encoder;
cb0953d7 13804 bool dpd_is_edp = false;
79e53945 13805
c9093354 13806 intel_lvds_init(dev);
79e53945 13807
84b4e042 13808 if (intel_crt_present(dev))
79935fca 13809 intel_crt_init(dev);
cb0953d7 13810
c776eb2e
VK
13811 if (IS_BROXTON(dev)) {
13812 /*
13813 * FIXME: Broxton doesn't support port detection via the
13814 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13815 * detect the ports.
13816 */
13817 intel_ddi_init(dev, PORT_A);
13818 intel_ddi_init(dev, PORT_B);
13819 intel_ddi_init(dev, PORT_C);
13820 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
13821 int found;
13822
de31facd
JB
13823 /*
13824 * Haswell uses DDI functions to detect digital outputs.
13825 * On SKL pre-D0 the strap isn't connected, so we assume
13826 * it's there.
13827 */
0e72a5b5 13828 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
de31facd
JB
13829 /* WaIgnoreDDIAStrap: skl */
13830 if (found ||
13831 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
0e72a5b5
ED
13832 intel_ddi_init(dev, PORT_A);
13833
13834 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13835 * register */
13836 found = I915_READ(SFUSE_STRAP);
13837
13838 if (found & SFUSE_STRAP_DDIB_DETECTED)
13839 intel_ddi_init(dev, PORT_B);
13840 if (found & SFUSE_STRAP_DDIC_DETECTED)
13841 intel_ddi_init(dev, PORT_C);
13842 if (found & SFUSE_STRAP_DDID_DETECTED)
13843 intel_ddi_init(dev, PORT_D);
13844 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 13845 int found;
5d8a7752 13846 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
13847
13848 if (has_edp_a(dev))
13849 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 13850
dc0fa718 13851 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 13852 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 13853 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 13854 if (!found)
e2debe91 13855 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 13856 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 13857 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
13858 }
13859
dc0fa718 13860 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 13861 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 13862
dc0fa718 13863 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 13864 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 13865
5eb08b69 13866 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 13867 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 13868
270b3042 13869 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 13870 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 13871 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
13872 /*
13873 * The DP_DETECTED bit is the latched state of the DDC
13874 * SDA pin at boot. However since eDP doesn't require DDC
13875 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13876 * eDP ports may have been muxed to an alternate function.
13877 * Thus we can't rely on the DP_DETECTED bit alone to detect
13878 * eDP ports. Consult the VBT as well as DP_DETECTED to
13879 * detect eDP ports.
13880 */
d2182a66
VS
13881 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
13882 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
13883 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
13884 PORT_B);
e17ac6db
VS
13885 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
13886 intel_dp_is_edp(dev, PORT_B))
13887 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 13888
d2182a66
VS
13889 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
13890 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
13891 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
13892 PORT_C);
e17ac6db
VS
13893 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
13894 intel_dp_is_edp(dev, PORT_C))
13895 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 13896
9418c1f1 13897 if (IS_CHERRYVIEW(dev)) {
e17ac6db 13898 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
13899 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
13900 PORT_D);
e17ac6db
VS
13901 /* eDP not supported on port D, so don't check VBT */
13902 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
13903 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
13904 }
13905
3cfca973 13906 intel_dsi_init(dev);
103a196f 13907 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 13908 bool found = false;
7d57382e 13909
e2debe91 13910 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 13911 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 13912 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
13913 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
13914 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 13915 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 13916 }
27185ae1 13917
e7281eab 13918 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 13919 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 13920 }
13520b05
KH
13921
13922 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 13923
e2debe91 13924 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 13925 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 13926 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 13927 }
27185ae1 13928
e2debe91 13929 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 13930
b01f2c3a
JB
13931 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
13932 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 13933 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 13934 }
e7281eab 13935 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 13936 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 13937 }
27185ae1 13938
b01f2c3a 13939 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 13940 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 13941 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 13942 } else if (IS_GEN2(dev))
79e53945
JB
13943 intel_dvo_init(dev);
13944
103a196f 13945 if (SUPPORTS_TV(dev))
79e53945
JB
13946 intel_tv_init(dev);
13947
0bc12bcb 13948 intel_psr_init(dev);
7c8f8a70 13949
b2784e15 13950 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
13951 encoder->base.possible_crtcs = encoder->crtc_mask;
13952 encoder->base.possible_clones =
66a9278e 13953 intel_encoder_clones(encoder);
79e53945 13954 }
47356eb6 13955
dde86e2d 13956 intel_init_pch_refclk(dev);
270b3042
DV
13957
13958 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
13959}
13960
13961static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13962{
60a5ca01 13963 struct drm_device *dev = fb->dev;
79e53945 13964 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 13965
ef2d633e 13966 drm_framebuffer_cleanup(fb);
60a5ca01 13967 mutex_lock(&dev->struct_mutex);
ef2d633e 13968 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
13969 drm_gem_object_unreference(&intel_fb->obj->base);
13970 mutex_unlock(&dev->struct_mutex);
79e53945
JB
13971 kfree(intel_fb);
13972}
13973
13974static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 13975 struct drm_file *file,
79e53945
JB
13976 unsigned int *handle)
13977{
13978 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 13979 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 13980
05394f39 13981 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
13982}
13983
13984static const struct drm_framebuffer_funcs intel_fb_funcs = {
13985 .destroy = intel_user_framebuffer_destroy,
13986 .create_handle = intel_user_framebuffer_create_handle,
13987};
13988
b321803d
DL
13989static
13990u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
13991 uint32_t pixel_format)
13992{
13993 u32 gen = INTEL_INFO(dev)->gen;
13994
13995 if (gen >= 9) {
13996 /* "The stride in bytes must not exceed the of the size of 8K
13997 * pixels and 32K bytes."
13998 */
13999 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14000 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14001 return 32*1024;
14002 } else if (gen >= 4) {
14003 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14004 return 16*1024;
14005 else
14006 return 32*1024;
14007 } else if (gen >= 3) {
14008 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14009 return 8*1024;
14010 else
14011 return 16*1024;
14012 } else {
14013 /* XXX DSPC is limited to 4k tiled */
14014 return 8*1024;
14015 }
14016}
14017
b5ea642a
DV
14018static int intel_framebuffer_init(struct drm_device *dev,
14019 struct intel_framebuffer *intel_fb,
14020 struct drm_mode_fb_cmd2 *mode_cmd,
14021 struct drm_i915_gem_object *obj)
79e53945 14022{
6761dd31 14023 unsigned int aligned_height;
79e53945 14024 int ret;
b321803d 14025 u32 pitch_limit, stride_alignment;
79e53945 14026
dd4916c5
DV
14027 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14028
2a80eada
DV
14029 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14030 /* Enforce that fb modifier and tiling mode match, but only for
14031 * X-tiled. This is needed for FBC. */
14032 if (!!(obj->tiling_mode == I915_TILING_X) !=
14033 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14034 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14035 return -EINVAL;
14036 }
14037 } else {
14038 if (obj->tiling_mode == I915_TILING_X)
14039 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14040 else if (obj->tiling_mode == I915_TILING_Y) {
14041 DRM_DEBUG("No Y tiling for legacy addfb\n");
14042 return -EINVAL;
14043 }
14044 }
14045
9a8f0a12
TU
14046 /* Passed in modifier sanity checking. */
14047 switch (mode_cmd->modifier[0]) {
14048 case I915_FORMAT_MOD_Y_TILED:
14049 case I915_FORMAT_MOD_Yf_TILED:
14050 if (INTEL_INFO(dev)->gen < 9) {
14051 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14052 mode_cmd->modifier[0]);
14053 return -EINVAL;
14054 }
14055 case DRM_FORMAT_MOD_NONE:
14056 case I915_FORMAT_MOD_X_TILED:
14057 break;
14058 default:
c0f40428
JB
14059 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14060 mode_cmd->modifier[0]);
57cd6508 14061 return -EINVAL;
c16ed4be 14062 }
57cd6508 14063
b321803d
DL
14064 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14065 mode_cmd->pixel_format);
14066 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14067 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14068 mode_cmd->pitches[0], stride_alignment);
57cd6508 14069 return -EINVAL;
c16ed4be 14070 }
57cd6508 14071
b321803d
DL
14072 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14073 mode_cmd->pixel_format);
a35cdaa0 14074 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14075 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14076 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14077 "tiled" : "linear",
a35cdaa0 14078 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14079 return -EINVAL;
c16ed4be 14080 }
5d7bd705 14081
2a80eada 14082 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14083 mode_cmd->pitches[0] != obj->stride) {
14084 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14085 mode_cmd->pitches[0], obj->stride);
5d7bd705 14086 return -EINVAL;
c16ed4be 14087 }
5d7bd705 14088
57779d06 14089 /* Reject formats not supported by any plane early. */
308e5bcb 14090 switch (mode_cmd->pixel_format) {
57779d06 14091 case DRM_FORMAT_C8:
04b3924d
VS
14092 case DRM_FORMAT_RGB565:
14093 case DRM_FORMAT_XRGB8888:
14094 case DRM_FORMAT_ARGB8888:
57779d06
VS
14095 break;
14096 case DRM_FORMAT_XRGB1555:
14097 case DRM_FORMAT_ARGB1555:
c16ed4be 14098 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14099 DRM_DEBUG("unsupported pixel format: %s\n",
14100 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14101 return -EINVAL;
c16ed4be 14102 }
57779d06
VS
14103 break;
14104 case DRM_FORMAT_XBGR8888:
14105 case DRM_FORMAT_ABGR8888:
04b3924d
VS
14106 case DRM_FORMAT_XRGB2101010:
14107 case DRM_FORMAT_ARGB2101010:
57779d06
VS
14108 case DRM_FORMAT_XBGR2101010:
14109 case DRM_FORMAT_ABGR2101010:
c16ed4be 14110 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14111 DRM_DEBUG("unsupported pixel format: %s\n",
14112 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14113 return -EINVAL;
c16ed4be 14114 }
b5626747 14115 break;
04b3924d
VS
14116 case DRM_FORMAT_YUYV:
14117 case DRM_FORMAT_UYVY:
14118 case DRM_FORMAT_YVYU:
14119 case DRM_FORMAT_VYUY:
c16ed4be 14120 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14121 DRM_DEBUG("unsupported pixel format: %s\n",
14122 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14123 return -EINVAL;
c16ed4be 14124 }
57cd6508
CW
14125 break;
14126 default:
4ee62c76
VS
14127 DRM_DEBUG("unsupported pixel format: %s\n",
14128 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14129 return -EINVAL;
14130 }
14131
90f9a336
VS
14132 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14133 if (mode_cmd->offsets[0] != 0)
14134 return -EINVAL;
14135
ec2c981e 14136 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14137 mode_cmd->pixel_format,
14138 mode_cmd->modifier[0]);
53155c0a
DV
14139 /* FIXME drm helper for size checks (especially planar formats)? */
14140 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14141 return -EINVAL;
14142
c7d73f6a
DV
14143 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14144 intel_fb->obj = obj;
80075d49 14145 intel_fb->obj->framebuffer_references++;
c7d73f6a 14146
79e53945
JB
14147 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14148 if (ret) {
14149 DRM_ERROR("framebuffer init failed %d\n", ret);
14150 return ret;
14151 }
14152
79e53945
JB
14153 return 0;
14154}
14155
79e53945
JB
14156static struct drm_framebuffer *
14157intel_user_framebuffer_create(struct drm_device *dev,
14158 struct drm_file *filp,
308e5bcb 14159 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14160{
05394f39 14161 struct drm_i915_gem_object *obj;
79e53945 14162
308e5bcb
JB
14163 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14164 mode_cmd->handles[0]));
c8725226 14165 if (&obj->base == NULL)
cce13ff7 14166 return ERR_PTR(-ENOENT);
79e53945 14167
d2dff872 14168 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14169}
14170
4520f53a 14171#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 14172static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14173{
14174}
14175#endif
14176
79e53945 14177static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14178 .fb_create = intel_user_framebuffer_create,
0632fef6 14179 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14180 .atomic_check = intel_atomic_check,
14181 .atomic_commit = intel_atomic_commit,
79e53945
JB
14182};
14183
e70236a8
JB
14184/* Set up chip specific display functions */
14185static void intel_init_display(struct drm_device *dev)
14186{
14187 struct drm_i915_private *dev_priv = dev->dev_private;
14188
ee9300bb
DV
14189 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14190 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14191 else if (IS_CHERRYVIEW(dev))
14192 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14193 else if (IS_VALLEYVIEW(dev))
14194 dev_priv->display.find_dpll = vlv_find_best_dpll;
14195 else if (IS_PINEVIEW(dev))
14196 dev_priv->display.find_dpll = pnv_find_best_dpll;
14197 else
14198 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14199
bc8d7dff
DL
14200 if (INTEL_INFO(dev)->gen >= 9) {
14201 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14202 dev_priv->display.get_initial_plane_config =
14203 skylake_get_initial_plane_config;
bc8d7dff
DL
14204 dev_priv->display.crtc_compute_clock =
14205 haswell_crtc_compute_clock;
14206 dev_priv->display.crtc_enable = haswell_crtc_enable;
14207 dev_priv->display.crtc_disable = haswell_crtc_disable;
14208 dev_priv->display.off = ironlake_crtc_off;
14209 dev_priv->display.update_primary_plane =
14210 skylake_update_primary_plane;
14211 } else if (HAS_DDI(dev)) {
0e8ffe1b 14212 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14213 dev_priv->display.get_initial_plane_config =
14214 ironlake_get_initial_plane_config;
797d0259
ACO
14215 dev_priv->display.crtc_compute_clock =
14216 haswell_crtc_compute_clock;
4f771f10
PZ
14217 dev_priv->display.crtc_enable = haswell_crtc_enable;
14218 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 14219 dev_priv->display.off = ironlake_crtc_off;
bc8d7dff
DL
14220 dev_priv->display.update_primary_plane =
14221 ironlake_update_primary_plane;
09b4ddf9 14222 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14223 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14224 dev_priv->display.get_initial_plane_config =
14225 ironlake_get_initial_plane_config;
3fb37703
ACO
14226 dev_priv->display.crtc_compute_clock =
14227 ironlake_crtc_compute_clock;
76e5a89c
DV
14228 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14229 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 14230 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
14231 dev_priv->display.update_primary_plane =
14232 ironlake_update_primary_plane;
89b667f8
JB
14233 } else if (IS_VALLEYVIEW(dev)) {
14234 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14235 dev_priv->display.get_initial_plane_config =
14236 i9xx_get_initial_plane_config;
d6dfee7a 14237 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14238 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14239 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14240 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
14241 dev_priv->display.update_primary_plane =
14242 i9xx_update_primary_plane;
f564048e 14243 } else {
0e8ffe1b 14244 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14245 dev_priv->display.get_initial_plane_config =
14246 i9xx_get_initial_plane_config;
d6dfee7a 14247 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14248 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14249 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 14250 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
14251 dev_priv->display.update_primary_plane =
14252 i9xx_update_primary_plane;
f564048e 14253 }
e70236a8 14254
e70236a8 14255 /* Returns the core display clock speed */
1652d19e
VS
14256 if (IS_SKYLAKE(dev))
14257 dev_priv->display.get_display_clock_speed =
14258 skylake_get_display_clock_speed;
14259 else if (IS_BROADWELL(dev))
14260 dev_priv->display.get_display_clock_speed =
14261 broadwell_get_display_clock_speed;
14262 else if (IS_HASWELL(dev))
14263 dev_priv->display.get_display_clock_speed =
14264 haswell_get_display_clock_speed;
14265 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14266 dev_priv->display.get_display_clock_speed =
14267 valleyview_get_display_clock_speed;
b37a6434
VS
14268 else if (IS_GEN5(dev))
14269 dev_priv->display.get_display_clock_speed =
14270 ilk_get_display_clock_speed;
a7c66cd8
VS
14271 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
14272 IS_GEN6(dev) || IS_IVYBRIDGE(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
14273 dev_priv->display.get_display_clock_speed =
14274 i945_get_display_clock_speed;
14275 else if (IS_I915G(dev))
14276 dev_priv->display.get_display_clock_speed =
14277 i915_get_display_clock_speed;
257a7ffc 14278 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14279 dev_priv->display.get_display_clock_speed =
14280 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14281 else if (IS_PINEVIEW(dev))
14282 dev_priv->display.get_display_clock_speed =
14283 pnv_get_display_clock_speed;
e70236a8
JB
14284 else if (IS_I915GM(dev))
14285 dev_priv->display.get_display_clock_speed =
14286 i915gm_get_display_clock_speed;
14287 else if (IS_I865G(dev))
14288 dev_priv->display.get_display_clock_speed =
14289 i865_get_display_clock_speed;
f0f8a9ce 14290 else if (IS_I85X(dev))
e70236a8
JB
14291 dev_priv->display.get_display_clock_speed =
14292 i855_get_display_clock_speed;
14293 else /* 852, 830 */
14294 dev_priv->display.get_display_clock_speed =
14295 i830_get_display_clock_speed;
14296
7c10a2b5 14297 if (IS_GEN5(dev)) {
3bb11b53 14298 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14299 } else if (IS_GEN6(dev)) {
14300 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14301 } else if (IS_IVYBRIDGE(dev)) {
14302 /* FIXME: detect B0+ stepping and use auto training */
14303 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14304 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14305 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
30a970c6
JB
14306 } else if (IS_VALLEYVIEW(dev)) {
14307 dev_priv->display.modeset_global_resources =
14308 valleyview_modeset_global_resources;
f8437dd1
VK
14309 } else if (IS_BROXTON(dev)) {
14310 dev_priv->display.modeset_global_resources =
14311 broxton_modeset_global_resources;
e70236a8 14312 }
8c9f3aaf 14313
8c9f3aaf
JB
14314 switch (INTEL_INFO(dev)->gen) {
14315 case 2:
14316 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14317 break;
14318
14319 case 3:
14320 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14321 break;
14322
14323 case 4:
14324 case 5:
14325 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14326 break;
14327
14328 case 6:
14329 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14330 break;
7c9017e5 14331 case 7:
4e0bbc31 14332 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14333 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14334 break;
830c81db 14335 case 9:
ba343e02
TU
14336 /* Drop through - unsupported since execlist only. */
14337 default:
14338 /* Default just returns -ENODEV to indicate unsupported */
14339 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14340 }
7bd688cd
JN
14341
14342 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
14343
14344 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14345}
14346
b690e96c
JB
14347/*
14348 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14349 * resume, or other times. This quirk makes sure that's the case for
14350 * affected systems.
14351 */
0206e353 14352static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14353{
14354 struct drm_i915_private *dev_priv = dev->dev_private;
14355
14356 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14357 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14358}
14359
b6b5d049
VS
14360static void quirk_pipeb_force(struct drm_device *dev)
14361{
14362 struct drm_i915_private *dev_priv = dev->dev_private;
14363
14364 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14365 DRM_INFO("applying pipe b force quirk\n");
14366}
14367
435793df
KP
14368/*
14369 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14370 */
14371static void quirk_ssc_force_disable(struct drm_device *dev)
14372{
14373 struct drm_i915_private *dev_priv = dev->dev_private;
14374 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14375 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14376}
14377
4dca20ef 14378/*
5a15ab5b
CE
14379 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14380 * brightness value
4dca20ef
CE
14381 */
14382static void quirk_invert_brightness(struct drm_device *dev)
14383{
14384 struct drm_i915_private *dev_priv = dev->dev_private;
14385 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14386 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14387}
14388
9c72cc6f
SD
14389/* Some VBT's incorrectly indicate no backlight is present */
14390static void quirk_backlight_present(struct drm_device *dev)
14391{
14392 struct drm_i915_private *dev_priv = dev->dev_private;
14393 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14394 DRM_INFO("applying backlight present quirk\n");
14395}
14396
b690e96c
JB
14397struct intel_quirk {
14398 int device;
14399 int subsystem_vendor;
14400 int subsystem_device;
14401 void (*hook)(struct drm_device *dev);
14402};
14403
5f85f176
EE
14404/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14405struct intel_dmi_quirk {
14406 void (*hook)(struct drm_device *dev);
14407 const struct dmi_system_id (*dmi_id_list)[];
14408};
14409
14410static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14411{
14412 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14413 return 1;
14414}
14415
14416static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14417 {
14418 .dmi_id_list = &(const struct dmi_system_id[]) {
14419 {
14420 .callback = intel_dmi_reverse_brightness,
14421 .ident = "NCR Corporation",
14422 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14423 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14424 },
14425 },
14426 { } /* terminating entry */
14427 },
14428 .hook = quirk_invert_brightness,
14429 },
14430};
14431
c43b5634 14432static struct intel_quirk intel_quirks[] = {
b690e96c 14433 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 14434 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 14435
b690e96c
JB
14436 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14437 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14438
b690e96c
JB
14439 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14440 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14441
5f080c0f
VS
14442 /* 830 needs to leave pipe A & dpll A up */
14443 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14444
b6b5d049
VS
14445 /* 830 needs to leave pipe B & dpll B up */
14446 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14447
435793df
KP
14448 /* Lenovo U160 cannot use SSC on LVDS */
14449 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14450
14451 /* Sony Vaio Y cannot use SSC on LVDS */
14452 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14453
be505f64
AH
14454 /* Acer Aspire 5734Z must invert backlight brightness */
14455 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14456
14457 /* Acer/eMachines G725 */
14458 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14459
14460 /* Acer/eMachines e725 */
14461 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14462
14463 /* Acer/Packard Bell NCL20 */
14464 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14465
14466 /* Acer Aspire 4736Z */
14467 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14468
14469 /* Acer Aspire 5336 */
14470 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14471
14472 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14473 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14474
dfb3d47b
SD
14475 /* Acer C720 Chromebook (Core i3 4005U) */
14476 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14477
b2a9601c 14478 /* Apple Macbook 2,1 (Core 2 T7400) */
14479 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14480
d4967d8c
SD
14481 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14482 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14483
14484 /* HP Chromebook 14 (Celeron 2955U) */
14485 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14486
14487 /* Dell Chromebook 11 */
14488 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14489};
14490
14491static void intel_init_quirks(struct drm_device *dev)
14492{
14493 struct pci_dev *d = dev->pdev;
14494 int i;
14495
14496 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14497 struct intel_quirk *q = &intel_quirks[i];
14498
14499 if (d->device == q->device &&
14500 (d->subsystem_vendor == q->subsystem_vendor ||
14501 q->subsystem_vendor == PCI_ANY_ID) &&
14502 (d->subsystem_device == q->subsystem_device ||
14503 q->subsystem_device == PCI_ANY_ID))
14504 q->hook(dev);
14505 }
5f85f176
EE
14506 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14507 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14508 intel_dmi_quirks[i].hook(dev);
14509 }
b690e96c
JB
14510}
14511
9cce37f4
JB
14512/* Disable the VGA plane that we never use */
14513static void i915_disable_vga(struct drm_device *dev)
14514{
14515 struct drm_i915_private *dev_priv = dev->dev_private;
14516 u8 sr1;
766aa1c4 14517 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14518
2b37c616 14519 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14520 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14521 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14522 sr1 = inb(VGA_SR_DATA);
14523 outb(sr1 | 1<<5, VGA_SR_DATA);
14524 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14525 udelay(300);
14526
01f5a626 14527 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14528 POSTING_READ(vga_reg);
14529}
14530
f817586c
DV
14531void intel_modeset_init_hw(struct drm_device *dev)
14532{
a8f78b58
ED
14533 intel_prepare_ddi(dev);
14534
f8bf63fd
VS
14535 if (IS_VALLEYVIEW(dev))
14536 vlv_update_cdclk(dev);
14537
f817586c
DV
14538 intel_init_clock_gating(dev);
14539
8090c6b9 14540 intel_enable_gt_powersave(dev);
f817586c
DV
14541}
14542
79e53945
JB
14543void intel_modeset_init(struct drm_device *dev)
14544{
652c393a 14545 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14546 int sprite, ret;
8cc87b75 14547 enum pipe pipe;
46f297fb 14548 struct intel_crtc *crtc;
79e53945
JB
14549
14550 drm_mode_config_init(dev);
14551
14552 dev->mode_config.min_width = 0;
14553 dev->mode_config.min_height = 0;
14554
019d96cb
DA
14555 dev->mode_config.preferred_depth = 24;
14556 dev->mode_config.prefer_shadow = 1;
14557
25bab385
TU
14558 dev->mode_config.allow_fb_modifiers = true;
14559
e6ecefaa 14560 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14561
b690e96c
JB
14562 intel_init_quirks(dev);
14563
1fa61106
ED
14564 intel_init_pm(dev);
14565
e3c74757
BW
14566 if (INTEL_INFO(dev)->num_pipes == 0)
14567 return;
14568
e70236a8 14569 intel_init_display(dev);
7c10a2b5 14570 intel_init_audio(dev);
e70236a8 14571
a6c45cf0
CW
14572 if (IS_GEN2(dev)) {
14573 dev->mode_config.max_width = 2048;
14574 dev->mode_config.max_height = 2048;
14575 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14576 dev->mode_config.max_width = 4096;
14577 dev->mode_config.max_height = 4096;
79e53945 14578 } else {
a6c45cf0
CW
14579 dev->mode_config.max_width = 8192;
14580 dev->mode_config.max_height = 8192;
79e53945 14581 }
068be561 14582
dc41c154
VS
14583 if (IS_845G(dev) || IS_I865G(dev)) {
14584 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14585 dev->mode_config.cursor_height = 1023;
14586 } else if (IS_GEN2(dev)) {
068be561
DL
14587 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14588 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14589 } else {
14590 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14591 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14592 }
14593
5d4545ae 14594 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14595
28c97730 14596 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14597 INTEL_INFO(dev)->num_pipes,
14598 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14599
055e393f 14600 for_each_pipe(dev_priv, pipe) {
8cc87b75 14601 intel_crtc_init(dev, pipe);
3bdcfc0c 14602 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14603 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14604 if (ret)
06da8da2 14605 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14606 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14607 }
79e53945
JB
14608 }
14609
f42bb70d
JB
14610 intel_init_dpio(dev);
14611
e72f9fbf 14612 intel_shared_dpll_init(dev);
ee7b9f93 14613
9cce37f4
JB
14614 /* Just disable it once at startup */
14615 i915_disable_vga(dev);
79e53945 14616 intel_setup_outputs(dev);
11be49eb
CW
14617
14618 /* Just in case the BIOS is doing something questionable. */
7ff0ebcc 14619 intel_fbc_disable(dev);
fa9fa083 14620
6e9f798d 14621 drm_modeset_lock_all(dev);
fa9fa083 14622 intel_modeset_setup_hw_state(dev, false);
6e9f798d 14623 drm_modeset_unlock_all(dev);
46f297fb 14624
d3fcc808 14625 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
14626 if (!crtc->active)
14627 continue;
14628
46f297fb 14629 /*
46f297fb
JB
14630 * Note that reserving the BIOS fb up front prevents us
14631 * from stuffing other stolen allocations like the ring
14632 * on top. This prevents some ugliness at boot time, and
14633 * can even allow for smooth boot transitions if the BIOS
14634 * fb is large enough for the active pipe configuration.
14635 */
5724dbd1
DL
14636 if (dev_priv->display.get_initial_plane_config) {
14637 dev_priv->display.get_initial_plane_config(crtc,
46f297fb
JB
14638 &crtc->plane_config);
14639 /*
14640 * If the fb is shared between multiple heads, we'll
14641 * just get the first one.
14642 */
f6936e29 14643 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
46f297fb 14644 }
46f297fb 14645 }
2c7111db
CW
14646}
14647
7fad798e
DV
14648static void intel_enable_pipe_a(struct drm_device *dev)
14649{
14650 struct intel_connector *connector;
14651 struct drm_connector *crt = NULL;
14652 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14653 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14654
14655 /* We can't just switch on the pipe A, we need to set things up with a
14656 * proper mode and output configuration. As a gross hack, enable pipe A
14657 * by enabling the load detect pipe once. */
3a3371ff 14658 for_each_intel_connector(dev, connector) {
7fad798e
DV
14659 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14660 crt = &connector->base;
14661 break;
14662 }
14663 }
14664
14665 if (!crt)
14666 return;
14667
208bf9fd 14668 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14669 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14670}
14671
fa555837
DV
14672static bool
14673intel_check_plane_mapping(struct intel_crtc *crtc)
14674{
7eb552ae
BW
14675 struct drm_device *dev = crtc->base.dev;
14676 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
14677 u32 reg, val;
14678
7eb552ae 14679 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
14680 return true;
14681
14682 reg = DSPCNTR(!crtc->plane);
14683 val = I915_READ(reg);
14684
14685 if ((val & DISPLAY_PLANE_ENABLE) &&
14686 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14687 return false;
14688
14689 return true;
14690}
14691
24929352
DV
14692static void intel_sanitize_crtc(struct intel_crtc *crtc)
14693{
14694 struct drm_device *dev = crtc->base.dev;
14695 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 14696 u32 reg;
24929352 14697
24929352 14698 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 14699 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
14700 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14701
d3eaf884 14702 /* restore vblank interrupts to correct state */
9625604c 14703 drm_crtc_vblank_reset(&crtc->base);
d297e103
VS
14704 if (crtc->active) {
14705 update_scanline_offset(crtc);
9625604c
DV
14706 drm_crtc_vblank_on(&crtc->base);
14707 }
d3eaf884 14708
24929352 14709 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
14710 * disable the crtc (and hence change the state) if it is wrong. Note
14711 * that gen4+ has a fixed plane -> pipe mapping. */
14712 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
14713 struct intel_connector *connector;
14714 bool plane;
14715
24929352
DV
14716 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14717 crtc->base.base.id);
14718
14719 /* Pipe has the wrong plane attached and the plane is active.
14720 * Temporarily change the plane mapping and disable everything
14721 * ... */
14722 plane = crtc->plane;
b70709a6 14723 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 14724 crtc->plane = !plane;
ce22dba9 14725 intel_crtc_disable_planes(&crtc->base);
24929352
DV
14726 dev_priv->display.crtc_disable(&crtc->base);
14727 crtc->plane = plane;
14728
14729 /* ... and break all links. */
3a3371ff 14730 for_each_intel_connector(dev, connector) {
24929352
DV
14731 if (connector->encoder->base.crtc != &crtc->base)
14732 continue;
14733
7f1950fb
EE
14734 connector->base.dpms = DRM_MODE_DPMS_OFF;
14735 connector->base.encoder = NULL;
24929352 14736 }
7f1950fb
EE
14737 /* multiple connectors may have the same encoder:
14738 * handle them and break crtc link separately */
3a3371ff 14739 for_each_intel_connector(dev, connector)
7f1950fb
EE
14740 if (connector->encoder->base.crtc == &crtc->base) {
14741 connector->encoder->base.crtc = NULL;
14742 connector->encoder->connectors_active = false;
14743 }
24929352
DV
14744
14745 WARN_ON(crtc->active);
83d65738 14746 crtc->base.state->enable = false;
24929352
DV
14747 crtc->base.enabled = false;
14748 }
24929352 14749
7fad798e
DV
14750 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14751 crtc->pipe == PIPE_A && !crtc->active) {
14752 /* BIOS forgot to enable pipe A, this mostly happens after
14753 * resume. Force-enable the pipe to fix this, the update_dpms
14754 * call below we restore the pipe to the right state, but leave
14755 * the required bits on. */
14756 intel_enable_pipe_a(dev);
14757 }
14758
24929352
DV
14759 /* Adjust the state of the output pipe according to whether we
14760 * have active connectors/encoders. */
14761 intel_crtc_update_dpms(&crtc->base);
14762
83d65738 14763 if (crtc->active != crtc->base.state->enable) {
24929352
DV
14764 struct intel_encoder *encoder;
14765
14766 /* This can happen either due to bugs in the get_hw_state
14767 * functions or because the pipe is force-enabled due to the
14768 * pipe A quirk. */
14769 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14770 crtc->base.base.id,
83d65738 14771 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
14772 crtc->active ? "enabled" : "disabled");
14773
83d65738 14774 crtc->base.state->enable = crtc->active;
24929352
DV
14775 crtc->base.enabled = crtc->active;
14776
14777 /* Because we only establish the connector -> encoder ->
14778 * crtc links if something is active, this means the
14779 * crtc is now deactivated. Break the links. connector
14780 * -> encoder links are only establish when things are
14781 * actually up, hence no need to break them. */
14782 WARN_ON(crtc->active);
14783
14784 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14785 WARN_ON(encoder->connectors_active);
14786 encoder->base.crtc = NULL;
14787 }
14788 }
c5ab3bc0 14789
a3ed6aad 14790 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
14791 /*
14792 * We start out with underrun reporting disabled to avoid races.
14793 * For correct bookkeeping mark this on active crtcs.
14794 *
c5ab3bc0
DV
14795 * Also on gmch platforms we dont have any hardware bits to
14796 * disable the underrun reporting. Which means we need to start
14797 * out with underrun reporting disabled also on inactive pipes,
14798 * since otherwise we'll complain about the garbage we read when
14799 * e.g. coming up after runtime pm.
14800 *
4cc31489
DV
14801 * No protection against concurrent access is required - at
14802 * worst a fifo underrun happens which also sets this to false.
14803 */
14804 crtc->cpu_fifo_underrun_disabled = true;
14805 crtc->pch_fifo_underrun_disabled = true;
14806 }
24929352
DV
14807}
14808
14809static void intel_sanitize_encoder(struct intel_encoder *encoder)
14810{
14811 struct intel_connector *connector;
14812 struct drm_device *dev = encoder->base.dev;
14813
14814 /* We need to check both for a crtc link (meaning that the
14815 * encoder is active and trying to read from a pipe) and the
14816 * pipe itself being active. */
14817 bool has_active_crtc = encoder->base.crtc &&
14818 to_intel_crtc(encoder->base.crtc)->active;
14819
14820 if (encoder->connectors_active && !has_active_crtc) {
14821 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14822 encoder->base.base.id,
8e329a03 14823 encoder->base.name);
24929352
DV
14824
14825 /* Connector is active, but has no active pipe. This is
14826 * fallout from our resume register restoring. Disable
14827 * the encoder manually again. */
14828 if (encoder->base.crtc) {
14829 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14830 encoder->base.base.id,
8e329a03 14831 encoder->base.name);
24929352 14832 encoder->disable(encoder);
a62d1497
VS
14833 if (encoder->post_disable)
14834 encoder->post_disable(encoder);
24929352 14835 }
7f1950fb
EE
14836 encoder->base.crtc = NULL;
14837 encoder->connectors_active = false;
24929352
DV
14838
14839 /* Inconsistent output/port/pipe state happens presumably due to
14840 * a bug in one of the get_hw_state functions. Or someplace else
14841 * in our code, like the register restore mess on resume. Clamp
14842 * things to off as a safer default. */
3a3371ff 14843 for_each_intel_connector(dev, connector) {
24929352
DV
14844 if (connector->encoder != encoder)
14845 continue;
7f1950fb
EE
14846 connector->base.dpms = DRM_MODE_DPMS_OFF;
14847 connector->base.encoder = NULL;
24929352
DV
14848 }
14849 }
14850 /* Enabled encoders without active connectors will be fixed in
14851 * the crtc fixup. */
14852}
14853
04098753 14854void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
14855{
14856 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 14857 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 14858
04098753
ID
14859 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14860 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
14861 i915_disable_vga(dev);
14862 }
14863}
14864
14865void i915_redisable_vga(struct drm_device *dev)
14866{
14867 struct drm_i915_private *dev_priv = dev->dev_private;
14868
8dc8a27c
PZ
14869 /* This function can be called both from intel_modeset_setup_hw_state or
14870 * at a very early point in our resume sequence, where the power well
14871 * structures are not yet restored. Since this function is at a very
14872 * paranoid "someone might have enabled VGA while we were not looking"
14873 * level, just check if the power well is enabled instead of trying to
14874 * follow the "don't touch the power well if we don't need it" policy
14875 * the rest of the driver uses. */
f458ebbc 14876 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
14877 return;
14878
04098753 14879 i915_redisable_vga_power_on(dev);
0fde901f
KM
14880}
14881
98ec7739
VS
14882static bool primary_get_hw_state(struct intel_crtc *crtc)
14883{
14884 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
14885
14886 if (!crtc->active)
14887 return false;
14888
14889 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
14890}
14891
30e984df 14892static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
14893{
14894 struct drm_i915_private *dev_priv = dev->dev_private;
14895 enum pipe pipe;
24929352
DV
14896 struct intel_crtc *crtc;
14897 struct intel_encoder *encoder;
14898 struct intel_connector *connector;
5358901f 14899 int i;
24929352 14900
d3fcc808 14901 for_each_intel_crtc(dev, crtc) {
b70709a6
ML
14902 struct drm_plane *primary = crtc->base.primary;
14903 struct intel_plane_state *plane_state;
14904
6e3c9717 14905 memset(crtc->config, 0, sizeof(*crtc->config));
3b117c8f 14906
6e3c9717 14907 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
9953599b 14908
0e8ffe1b 14909 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 14910 crtc->config);
24929352 14911
83d65738 14912 crtc->base.state->enable = crtc->active;
24929352 14913 crtc->base.enabled = crtc->active;
b70709a6
ML
14914
14915 plane_state = to_intel_plane_state(primary->state);
14916 plane_state->visible = primary_get_hw_state(crtc);
24929352
DV
14917
14918 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
14919 crtc->base.base.id,
14920 crtc->active ? "enabled" : "disabled");
14921 }
14922
5358901f
DV
14923 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14924 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14925
3e369b76
ACO
14926 pll->on = pll->get_hw_state(dev_priv, pll,
14927 &pll->config.hw_state);
5358901f 14928 pll->active = 0;
3e369b76 14929 pll->config.crtc_mask = 0;
d3fcc808 14930 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 14931 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 14932 pll->active++;
3e369b76 14933 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 14934 }
5358901f 14935 }
5358901f 14936
1e6f2ddc 14937 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 14938 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 14939
3e369b76 14940 if (pll->config.crtc_mask)
bd2bb1b9 14941 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
14942 }
14943
b2784e15 14944 for_each_intel_encoder(dev, encoder) {
24929352
DV
14945 pipe = 0;
14946
14947 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
14948 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
14949 encoder->base.crtc = &crtc->base;
6e3c9717 14950 encoder->get_config(encoder, crtc->config);
24929352
DV
14951 } else {
14952 encoder->base.crtc = NULL;
14953 }
14954
14955 encoder->connectors_active = false;
6f2bcceb 14956 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 14957 encoder->base.base.id,
8e329a03 14958 encoder->base.name,
24929352 14959 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 14960 pipe_name(pipe));
24929352
DV
14961 }
14962
3a3371ff 14963 for_each_intel_connector(dev, connector) {
24929352
DV
14964 if (connector->get_hw_state(connector)) {
14965 connector->base.dpms = DRM_MODE_DPMS_ON;
14966 connector->encoder->connectors_active = true;
14967 connector->base.encoder = &connector->encoder->base;
14968 } else {
14969 connector->base.dpms = DRM_MODE_DPMS_OFF;
14970 connector->base.encoder = NULL;
14971 }
14972 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
14973 connector->base.base.id,
c23cc417 14974 connector->base.name,
24929352
DV
14975 connector->base.encoder ? "enabled" : "disabled");
14976 }
30e984df
DV
14977}
14978
14979/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
14980 * and i915 state tracking structures. */
14981void intel_modeset_setup_hw_state(struct drm_device *dev,
14982 bool force_restore)
14983{
14984 struct drm_i915_private *dev_priv = dev->dev_private;
14985 enum pipe pipe;
30e984df
DV
14986 struct intel_crtc *crtc;
14987 struct intel_encoder *encoder;
35c95375 14988 int i;
30e984df
DV
14989
14990 intel_modeset_readout_hw_state(dev);
24929352 14991
babea61d
JB
14992 /*
14993 * Now that we have the config, copy it to each CRTC struct
14994 * Note that this could go away if we move to using crtc_config
14995 * checking everywhere.
14996 */
d3fcc808 14997 for_each_intel_crtc(dev, crtc) {
d330a953 14998 if (crtc->active && i915.fastboot) {
6e3c9717
ACO
14999 intel_mode_from_pipe_config(&crtc->base.mode,
15000 crtc->config);
babea61d
JB
15001 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15002 crtc->base.base.id);
15003 drm_mode_debug_printmodeline(&crtc->base.mode);
15004 }
15005 }
15006
24929352 15007 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15008 for_each_intel_encoder(dev, encoder) {
24929352
DV
15009 intel_sanitize_encoder(encoder);
15010 }
15011
055e393f 15012 for_each_pipe(dev_priv, pipe) {
24929352
DV
15013 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15014 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15015 intel_dump_pipe_config(crtc, crtc->config,
15016 "[setup_hw_state]");
24929352 15017 }
9a935856 15018
d29b2f9d
ACO
15019 intel_modeset_update_connector_atomic_state(dev);
15020
35c95375
DV
15021 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15022 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15023
15024 if (!pll->on || pll->active)
15025 continue;
15026
15027 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15028
15029 pll->disable(dev_priv, pll);
15030 pll->on = false;
15031 }
15032
3078999f
PB
15033 if (IS_GEN9(dev))
15034 skl_wm_get_hw_state(dev);
15035 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
15036 ilk_wm_get_hw_state(dev);
15037
45e2b5f6 15038 if (force_restore) {
7d0bc1ea
VS
15039 i915_redisable_vga(dev);
15040
f30da187
DV
15041 /*
15042 * We need to use raw interfaces for restoring state to avoid
15043 * checking (bogus) intermediate states.
15044 */
055e393f 15045 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
15046 struct drm_crtc *crtc =
15047 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187 15048
83a57153 15049 intel_crtc_restore_mode(crtc);
45e2b5f6
DV
15050 }
15051 } else {
15052 intel_modeset_update_staged_output_state(dev);
15053 }
8af6cf88
DV
15054
15055 intel_modeset_check_state(dev);
2c7111db
CW
15056}
15057
15058void intel_modeset_gem_init(struct drm_device *dev)
15059{
92122789 15060 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 15061 struct drm_crtc *c;
2ff8fde1 15062 struct drm_i915_gem_object *obj;
e0d6149b 15063 int ret;
484b41dd 15064
ae48434c
ID
15065 mutex_lock(&dev->struct_mutex);
15066 intel_init_gt_powersave(dev);
15067 mutex_unlock(&dev->struct_mutex);
15068
92122789
JB
15069 /*
15070 * There may be no VBT; and if the BIOS enabled SSC we can
15071 * just keep using it to avoid unnecessary flicker. Whereas if the
15072 * BIOS isn't using it, don't assume it will work even if the VBT
15073 * indicates as much.
15074 */
15075 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15076 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15077 DREF_SSC1_ENABLE);
15078
1833b134 15079 intel_modeset_init_hw(dev);
02e792fb
DV
15080
15081 intel_setup_overlay(dev);
484b41dd
JB
15082
15083 /*
15084 * Make sure any fbs we allocated at startup are properly
15085 * pinned & fenced. When we do the allocation it's too early
15086 * for this.
15087 */
70e1e0ec 15088 for_each_crtc(dev, c) {
2ff8fde1
MR
15089 obj = intel_fb_obj(c->primary->fb);
15090 if (obj == NULL)
484b41dd
JB
15091 continue;
15092
e0d6149b
TU
15093 mutex_lock(&dev->struct_mutex);
15094 ret = intel_pin_and_fence_fb_obj(c->primary,
15095 c->primary->fb,
15096 c->primary->state,
15097 NULL);
15098 mutex_unlock(&dev->struct_mutex);
15099 if (ret) {
484b41dd
JB
15100 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15101 to_intel_crtc(c)->pipe);
66e514c1
DA
15102 drm_framebuffer_unreference(c->primary->fb);
15103 c->primary->fb = NULL;
afd65eb4 15104 update_state_fb(c->primary);
484b41dd
JB
15105 }
15106 }
0962c3c9
VS
15107
15108 intel_backlight_register(dev);
79e53945
JB
15109}
15110
4932e2c3
ID
15111void intel_connector_unregister(struct intel_connector *intel_connector)
15112{
15113 struct drm_connector *connector = &intel_connector->base;
15114
15115 intel_panel_destroy_backlight(connector);
34ea3d38 15116 drm_connector_unregister(connector);
4932e2c3
ID
15117}
15118
79e53945
JB
15119void intel_modeset_cleanup(struct drm_device *dev)
15120{
652c393a 15121 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15122 struct drm_connector *connector;
652c393a 15123
2eb5252e
ID
15124 intel_disable_gt_powersave(dev);
15125
0962c3c9
VS
15126 intel_backlight_unregister(dev);
15127
fd0c0642
DV
15128 /*
15129 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15130 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15131 * experience fancy races otherwise.
15132 */
2aeb7d3a 15133 intel_irq_uninstall(dev_priv);
eb21b92b 15134
fd0c0642
DV
15135 /*
15136 * Due to the hpd irq storm handling the hotplug work can re-arm the
15137 * poll handlers. Hence disable polling after hpd handling is shut down.
15138 */
f87ea761 15139 drm_kms_helper_poll_fini(dev);
fd0c0642 15140
652c393a
JB
15141 mutex_lock(&dev->struct_mutex);
15142
723bfd70
JB
15143 intel_unregister_dsm_handler();
15144
7ff0ebcc 15145 intel_fbc_disable(dev);
e70236a8 15146
69341a5e
KH
15147 mutex_unlock(&dev->struct_mutex);
15148
1630fe75
CW
15149 /* flush any delayed tasks or pending work */
15150 flush_scheduled_work();
15151
db31af1d
JN
15152 /* destroy the backlight and sysfs files before encoders/connectors */
15153 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15154 struct intel_connector *intel_connector;
15155
15156 intel_connector = to_intel_connector(connector);
15157 intel_connector->unregister(intel_connector);
db31af1d 15158 }
d9255d57 15159
79e53945 15160 drm_mode_config_cleanup(dev);
4d7bb011
DV
15161
15162 intel_cleanup_overlay(dev);
ae48434c
ID
15163
15164 mutex_lock(&dev->struct_mutex);
15165 intel_cleanup_gt_powersave(dev);
15166 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15167}
15168
f1c79df3
ZW
15169/*
15170 * Return which encoder is currently attached for connector.
15171 */
df0e9248 15172struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15173{
df0e9248
CW
15174 return &intel_attached_encoder(connector)->base;
15175}
f1c79df3 15176
df0e9248
CW
15177void intel_connector_attach_encoder(struct intel_connector *connector,
15178 struct intel_encoder *encoder)
15179{
15180 connector->encoder = encoder;
15181 drm_mode_connector_attach_encoder(&connector->base,
15182 &encoder->base);
79e53945 15183}
28d52043
DA
15184
15185/*
15186 * set vga decode state - true == enable VGA decode
15187 */
15188int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15189{
15190 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15191 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15192 u16 gmch_ctrl;
15193
75fa041d
CW
15194 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15195 DRM_ERROR("failed to read control word\n");
15196 return -EIO;
15197 }
15198
c0cc8a55
CW
15199 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15200 return 0;
15201
28d52043
DA
15202 if (state)
15203 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15204 else
15205 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15206
15207 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15208 DRM_ERROR("failed to write control word\n");
15209 return -EIO;
15210 }
15211
28d52043
DA
15212 return 0;
15213}
c4a1d9e4 15214
c4a1d9e4 15215struct intel_display_error_state {
ff57f1b0
PZ
15216
15217 u32 power_well_driver;
15218
63b66e5b
CW
15219 int num_transcoders;
15220
c4a1d9e4
CW
15221 struct intel_cursor_error_state {
15222 u32 control;
15223 u32 position;
15224 u32 base;
15225 u32 size;
52331309 15226 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15227
15228 struct intel_pipe_error_state {
ddf9c536 15229 bool power_domain_on;
c4a1d9e4 15230 u32 source;
f301b1e1 15231 u32 stat;
52331309 15232 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15233
15234 struct intel_plane_error_state {
15235 u32 control;
15236 u32 stride;
15237 u32 size;
15238 u32 pos;
15239 u32 addr;
15240 u32 surface;
15241 u32 tile_offset;
52331309 15242 } plane[I915_MAX_PIPES];
63b66e5b
CW
15243
15244 struct intel_transcoder_error_state {
ddf9c536 15245 bool power_domain_on;
63b66e5b
CW
15246 enum transcoder cpu_transcoder;
15247
15248 u32 conf;
15249
15250 u32 htotal;
15251 u32 hblank;
15252 u32 hsync;
15253 u32 vtotal;
15254 u32 vblank;
15255 u32 vsync;
15256 } transcoder[4];
c4a1d9e4
CW
15257};
15258
15259struct intel_display_error_state *
15260intel_display_capture_error_state(struct drm_device *dev)
15261{
fbee40df 15262 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15263 struct intel_display_error_state *error;
63b66e5b
CW
15264 int transcoders[] = {
15265 TRANSCODER_A,
15266 TRANSCODER_B,
15267 TRANSCODER_C,
15268 TRANSCODER_EDP,
15269 };
c4a1d9e4
CW
15270 int i;
15271
63b66e5b
CW
15272 if (INTEL_INFO(dev)->num_pipes == 0)
15273 return NULL;
15274
9d1cb914 15275 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15276 if (error == NULL)
15277 return NULL;
15278
190be112 15279 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15280 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15281
055e393f 15282 for_each_pipe(dev_priv, i) {
ddf9c536 15283 error->pipe[i].power_domain_on =
f458ebbc
DV
15284 __intel_display_power_is_enabled(dev_priv,
15285 POWER_DOMAIN_PIPE(i));
ddf9c536 15286 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15287 continue;
15288
5efb3e28
VS
15289 error->cursor[i].control = I915_READ(CURCNTR(i));
15290 error->cursor[i].position = I915_READ(CURPOS(i));
15291 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15292
15293 error->plane[i].control = I915_READ(DSPCNTR(i));
15294 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15295 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15296 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15297 error->plane[i].pos = I915_READ(DSPPOS(i));
15298 }
ca291363
PZ
15299 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15300 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15301 if (INTEL_INFO(dev)->gen >= 4) {
15302 error->plane[i].surface = I915_READ(DSPSURF(i));
15303 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15304 }
15305
c4a1d9e4 15306 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15307
3abfce77 15308 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15309 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15310 }
15311
15312 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15313 if (HAS_DDI(dev_priv->dev))
15314 error->num_transcoders++; /* Account for eDP. */
15315
15316 for (i = 0; i < error->num_transcoders; i++) {
15317 enum transcoder cpu_transcoder = transcoders[i];
15318
ddf9c536 15319 error->transcoder[i].power_domain_on =
f458ebbc 15320 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15321 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15322 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15323 continue;
15324
63b66e5b
CW
15325 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15326
15327 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15328 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15329 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15330 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15331 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15332 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15333 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15334 }
15335
15336 return error;
15337}
15338
edc3d884
MK
15339#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15340
c4a1d9e4 15341void
edc3d884 15342intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15343 struct drm_device *dev,
15344 struct intel_display_error_state *error)
15345{
055e393f 15346 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15347 int i;
15348
63b66e5b
CW
15349 if (!error)
15350 return;
15351
edc3d884 15352 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15353 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15354 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15355 error->power_well_driver);
055e393f 15356 for_each_pipe(dev_priv, i) {
edc3d884 15357 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15358 err_printf(m, " Power: %s\n",
15359 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15360 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15361 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15362
15363 err_printf(m, "Plane [%d]:\n", i);
15364 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15365 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15366 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15367 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15368 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15369 }
4b71a570 15370 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15371 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15372 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15373 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15374 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15375 }
15376
edc3d884
MK
15377 err_printf(m, "Cursor [%d]:\n", i);
15378 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15379 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15380 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15381 }
63b66e5b
CW
15382
15383 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15384 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15385 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15386 err_printf(m, " Power: %s\n",
15387 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15388 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15389 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15390 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15391 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15392 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15393 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15394 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15395 }
c4a1d9e4 15396}
e2fcdaa9
VS
15397
15398void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15399{
15400 struct intel_crtc *crtc;
15401
15402 for_each_intel_crtc(dev, crtc) {
15403 struct intel_unpin_work *work;
e2fcdaa9 15404
5e2d7afc 15405 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15406
15407 work = crtc->unpin_work;
15408
15409 if (work && work->event &&
15410 work->event->base.file_priv == file) {
15411 kfree(work->event);
15412 work->event = NULL;
15413 }
15414
5e2d7afc 15415 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15416 }
15417}
This page took 2.84204 seconds and 5 git commands to generate.