drm/i915: Fix DDI port_clock for VGA output
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
760285e7
DH
40#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
c0f372b3 42#include <linux/dma_remapping.h>
79e53945 43
3dec0095 44static void intel_increase_pllclock(struct drm_crtc *crtc);
6b383a7f 45static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 46
f1f644dc
JB
47static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
18442d08
VS
49static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
f1f644dc 51
e7457a9a
DL
52static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
eb1bfe80
JB
54static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
e7457a9a 58
79e53945 59typedef struct {
0206e353 60 int min, max;
79e53945
JB
61} intel_range_t;
62
63typedef struct {
0206e353
AJ
64 int dot_limit;
65 int p2_slow, p2_fast;
79e53945
JB
66} intel_p2_t;
67
d4906093
ML
68typedef struct intel_limit intel_limit_t;
69struct intel_limit {
0206e353
AJ
70 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
d4906093 72};
79e53945 73
d2acd215
DV
74int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
021357ac
CW
84static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
8b99e68c
CW
87 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
021357ac
CW
92}
93
5d536e28 94static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 95 .dot = { .min = 25000, .max = 350000 },
9c333719 96 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 97 .n = { .min = 2, .max = 16 },
0206e353
AJ
98 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
105};
106
5d536e28
DV
107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
9c333719 109 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 110 .n = { .min = 2, .max = 16 },
5d536e28
DV
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
e4b36699 120static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 121 .dot = { .min = 25000, .max = 350000 },
9c333719 122 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 123 .n = { .min = 2, .max = 16 },
0206e353
AJ
124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
e4b36699 131};
273e27ca 132
e4b36699 133static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
157};
158
273e27ca 159
e4b36699 160static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
044c7c41 172 },
e4b36699
KP
173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
044c7c41 199 },
e4b36699
KP
200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
044c7c41 213 },
e4b36699
KP
214};
215
f2b115e6 216static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 219 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
273e27ca 222 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
229};
230
f2b115e6 231static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
242};
243
273e27ca
EA
244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
b91ad0ec 249static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
260};
261
b91ad0ec 262static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
286};
287
273e27ca 288/* LVDS 100mhz refclk limits. */
b91ad0ec 289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
0206e353 297 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
0206e353 310 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
313};
314
dc730512 315static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 323 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 324 .n = { .min = 1, .max = 7 },
a0c4da24
JB
325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
b99ab663 327 .p1 = { .min = 2, .max = 3 },
5fdc9c49 328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
329};
330
6b4bf1c4
VS
331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
fb03ac01
VS
337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
339}
340
e0638cdf
PZ
341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
1b894b59
CW
356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
2c07245f 358{
b91ad0ec 359 struct drm_device *dev = crtc->dev;
2c07245f 360 const intel_limit_t *limit;
b91ad0ec
ZW
361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 363 if (intel_is_dual_link_lvds(dev)) {
1b894b59 364 if (refclk == 100000)
b91ad0ec
ZW
365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
1b894b59 369 if (refclk == 100000)
b91ad0ec
ZW
370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
c6bb3538 374 } else
b91ad0ec 375 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
376
377 return limit;
378}
379
044c7c41
ML
380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
044c7c41
ML
383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 386 if (intel_is_dual_link_lvds(dev))
e4b36699 387 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 388 else
e4b36699 389 limit = &intel_limits_g4x_single_channel_lvds;
044c7c41
ML
390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
e4b36699 392 limit = &intel_limits_g4x_hdmi;
044c7c41 393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
e4b36699 394 limit = &intel_limits_g4x_sdvo;
044c7c41 395 } else /* The option is for other outputs */
e4b36699 396 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
397
398 return limit;
399}
400
1b894b59 401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
79e53945
JB
402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
bad720ff 406 if (HAS_PCH_SPLIT(dev))
1b894b59 407 limit = intel_ironlake_limit(crtc, refclk);
2c07245f 408 else if (IS_G4X(dev)) {
044c7c41 409 limit = intel_g4x_limit(crtc);
f2b115e6 410 } else if (IS_PINEVIEW(dev)) {
2177832f 411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
f2b115e6 412 limit = &intel_limits_pineview_lvds;
2177832f 413 else
f2b115e6 414 limit = &intel_limits_pineview_sdvo;
a0c4da24 415 } else if (IS_VALLEYVIEW(dev)) {
dc730512 416 limit = &intel_limits_vlv;
a6c45cf0
CW
417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
79e53945
JB
422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
e4b36699 424 limit = &intel_limits_i8xx_lvds;
5d536e28 425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
e4b36699 426 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
427 else
428 limit = &intel_limits_i8xx_dac;
79e53945
JB
429 }
430 return limit;
431}
432
f2b115e6
AJ
433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 435{
2177832f
SL
436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
fb03ac01
VS
440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
442}
443
7429e9d4
DV
444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
ac58c3f0 449static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 450{
7429e9d4 451 clock->m = i9xx_dpll_compute_m(clock);
79e53945 452 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
fb03ac01
VS
455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
457}
458
7c04d1d9 459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
1b894b59
CW
465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
79e53945 468{
f01b7962
VS
469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
79e53945 471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 472 INTELPllInvalid("p1 out of range\n");
79e53945 473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 474 INTELPllInvalid("m2 out of range\n");
79e53945 475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 476 INTELPllInvalid("m1 out of range\n");
f01b7962
VS
477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
79e53945 489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 490 INTELPllInvalid("vco out of range\n");
79e53945
JB
491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 495 INTELPllInvalid("dot out of range\n");
79e53945
JB
496
497 return true;
498}
499
d4906093 500static bool
ee9300bb 501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
cec2f356
SP
502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
79e53945
JB
504{
505 struct drm_device *dev = crtc->dev;
79e53945 506 intel_clock_t clock;
79e53945
JB
507 int err = target;
508
a210b028 509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 510 /*
a210b028
DV
511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
79e53945 514 */
1974cad0 515 if (intel_is_dual_link_lvds(dev))
79e53945
JB
516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
0206e353 526 memset(best_clock, 0, sizeof(*best_clock));
79e53945 527
42158660
ZY
528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 532 if (clock.m2 >= clock.m1)
42158660
ZY
533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
538 int this_err;
539
ac58c3f0
DV
540 i9xx_clock(refclk, &clock);
541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
543 continue;
544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
561static bool
ee9300bb
DV
562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
79e53945
JB
565{
566 struct drm_device *dev = crtc->dev;
79e53945 567 intel_clock_t clock;
79e53945
JB
568 int err = target;
569
a210b028 570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
79e53945 571 /*
a210b028
DV
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
79e53945 575 */
1974cad0 576 if (intel_is_dual_link_lvds(dev))
79e53945
JB
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
0206e353 587 memset(best_clock, 0, sizeof(*best_clock));
79e53945 588
42158660
ZY
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
597 int this_err;
598
ac58c3f0 599 pineview_clock(refclk, &clock);
1b894b59
CW
600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
79e53945 602 continue;
cec2f356
SP
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
79e53945
JB
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
d4906093 620static bool
ee9300bb
DV
621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
d4906093
ML
624{
625 struct drm_device *dev = crtc->dev;
d4906093
ML
626 intel_clock_t clock;
627 int max_n;
628 bool found;
6ba770dc
AJ
629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1974cad0 634 if (intel_is_dual_link_lvds(dev))
d4906093
ML
635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
f77f13e2 647 /* based on hardware requirement, prefer smaller n to precision */
d4906093 648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 649 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
ac58c3f0 658 i9xx_clock(refclk, &clock);
1b894b59
CW
659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
d4906093 661 continue;
1b894b59
CW
662
663 this_err = abs(clock.dot - target);
d4906093
ML
664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
2c07245f
ZW
674 return found;
675}
676
a0c4da24 677static bool
ee9300bb
DV
678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
a0c4da24 681{
f01b7962 682 struct drm_device *dev = crtc->dev;
6b4bf1c4 683 intel_clock_t clock;
69e4f900 684 unsigned int bestppm = 1000000;
27e639bf
VS
685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 687 bool found = false;
a0c4da24 688
6b4bf1c4
VS
689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
692
693 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 698 clock.p = clock.p1 * clock.p2;
a0c4da24 699 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
69e4f900
VS
701 unsigned int ppm, diff;
702
6b4bf1c4
VS
703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
705
706 vlv_clock(refclk, &clock);
43b0ac53 707
f01b7962
VS
708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
43b0ac53
VS
710 continue;
711
6b4bf1c4
VS
712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
43b0ac53 716 bestppm = 0;
6b4bf1c4 717 *best_clock = clock;
49e497ef 718 found = true;
43b0ac53 719 }
6b4bf1c4 720
c686122c 721 if (bestppm >= 10 && ppm < bestppm - 10) {
69e4f900 722 bestppm = ppm;
6b4bf1c4 723 *best_clock = clock;
49e497ef 724 found = true;
a0c4da24
JB
725 }
726 }
727 }
728 }
729 }
a0c4da24 730
49e497ef 731 return found;
a0c4da24 732}
a4fc5ed6 733
20ddf665
VS
734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
241bfc38 741 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
241bfc38 748 intel_crtc->config.adjusted_mode.crtc_clock;
20ddf665
VS
749}
750
a5c961d1
PZ
751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
3b117c8f 757 return intel_crtc->config.cpu_transcoder;
a5c961d1
PZ
758}
759
57e22f4a 760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
a928d536
PZ
761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
57e22f4a 763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
a928d536
PZ
764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
9d0498a2
JB
771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
79e53945 780{
9d0498a2 781 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 782 int pipestat_reg = PIPESTAT(pipe);
9d0498a2 783
57e22f4a
VS
784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
a928d536
PZ
786 return;
787 }
788
300387c0
CW
789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
9d0498a2 805 /* Wait for vblank interrupt bit to set */
481b6af3
CW
806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
9d0498a2
JB
809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
fbf49ea2
VS
812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
ab7ad7f6
KP
831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
9d0498a2
JB
833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
ab7ad7f6
KP
840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
58e10eb9 846 *
9d0498a2 847 */
58e10eb9 848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
9d0498a2
JB
849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56
PZ
851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
ab7ad7f6
KP
853
854 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 855 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
856
857 /* Wait for the Pipe State to go off */
58e10eb9
CW
858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
284637d9 860 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 861 } else {
ab7ad7f6 862 /* Wait for the display line to settle */
fbf49ea2 863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 864 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 865 }
79e53945
JB
866}
867
b0ea7d37
DL
868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
c36346e3
DL
880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
b0ea7d37
DL
908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
b24e7179
JB
913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
55607e8a
DV
919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
b24e7179
JB
921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
b24e7179 933
23538ef1
JN
934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
55607e8a 952struct intel_shared_dpll *
e2b78267
DV
953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
954{
955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
a43f6e0f 957 if (crtc->config.shared_dpll < 0)
e2b78267
DV
958 return NULL;
959
a43f6e0f 960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
e2b78267
DV
961}
962
040484af 963/* For ILK+ */
55607e8a
DV
964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
040484af 967{
040484af 968 bool cur_state;
5358901f 969 struct intel_dpll_hw_state hw_state;
040484af 970
9d82aa17
ED
971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
92b27b08 976 if (WARN (!pll,
46edb027 977 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 978 return;
ee7b9f93 979
5358901f 980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
92b27b08 981 WARN(cur_state != state,
5358901f
DV
982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
040484af 984}
040484af
JB
985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
ad80a810
PZ
992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
040484af 994
affa9354
PZ
995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
ad80a810 997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 998 val = I915_READ(reg);
ad80a810 999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
040484af
JB
1005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
d63fa0dc
PZ
1019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
040484af
JB
1022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
3d13ef2e 1036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1037 return;
1038
bf507ef7 1039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1040 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1041 return;
1042
040484af
JB
1043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
55607e8a
DV
1048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
040484af
JB
1050{
1051 int reg;
1052 u32 val;
55607e8a 1053 bool cur_state;
040484af
JB
1054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
55607e8a
DV
1057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
040484af
JB
1061}
1062
ea0760cf
JB
1063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
0de3b485 1069 bool locked = true;
ea0760cf
JB
1070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1089 pipe_name(pipe));
ea0760cf
JB
1090}
1091
93ce0ba6
JN
1092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
1098 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1099 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1100 else if (IS_845G(dev) || IS_I865G(dev))
1101 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1102 else
1103 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
b840d907
JB
1112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
b24e7179
JB
1114{
1115 int reg;
1116 u32 val;
63d7bbe9 1117 bool cur_state;
702e7a56
PZ
1118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
b24e7179 1120
8e636784
DV
1121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
da7e29bd 1125 if (!intel_display_power_enabled(dev_priv,
b97186f0 1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
63d7bbe9
JB
1134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1136 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1137}
1138
931872fc
CW
1139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
b24e7179
JB
1141{
1142 int reg;
1143 u32 val;
931872fc 1144 bool cur_state;
b24e7179
JB
1145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
931872fc
CW
1148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1152}
1153
931872fc
CW
1154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
b24e7179
JB
1157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
653e1026 1160 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
653e1026
VS
1165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
1169 WARN((val & DISPLAY_PLANE_ENABLE),
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
19ec1358 1172 return;
28c05794 1173 }
19ec1358 1174
b24e7179 1175 /* Need to check both planes against the pipe */
08e2a7de 1176 for_each_pipe(i) {
b24e7179
JB
1177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
b24e7179
JB
1184 }
1185}
1186
19332d7a
JB
1187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
20674eef 1190 struct drm_device *dev = dev_priv->dev;
19332d7a
JB
1191 int reg, i;
1192 u32 val;
1193
20674eef 1194 if (IS_VALLEYVIEW(dev)) {
22d3fd46 1195 for (i = 0; i < INTEL_INFO(dev)->num_sprites; i++) {
20674eef
VS
1196 reg = SPCNTR(pipe, i);
1197 val = I915_READ(reg);
1198 WARN((val & SP_ENABLE),
1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1200 sprite_name(pipe, i), pipe_name(pipe));
1201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
19332d7a 1204 val = I915_READ(reg);
20674eef 1205 WARN((val & SPRITE_ENABLE),
06da8da2 1206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
19332d7a 1210 val = I915_READ(reg);
20674eef 1211 WARN((val & DVS_ENABLE),
06da8da2 1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1213 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1214 }
1215}
1216
89eff4be 1217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1218{
1219 u32 val;
1220 bool enabled;
1221
89eff4be 1222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1223
92f2584a
JB
1224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
ab9412ba
DV
1230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
92f2584a
JB
1232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
ab9412ba 1237 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
9db4a9c7
JB
1240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
92f2584a
JB
1243}
1244
4e634389
KP
1245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
1519b995
KP
1263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
dc0fa718 1266 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995
KP
1271 return false;
1272 } else {
dc0fa718 1273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
291906f1 1310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1311 enum pipe pipe, int reg, u32 port_sel)
291906f1 1312{
47a05eca 1313 u32 val = I915_READ(reg);
4e634389 1314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1316 reg, pipe_name(pipe));
de9a35ab 1317
75c5da27
DV
1318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
de9a35ab 1320 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
47a05eca 1326 u32 val = I915_READ(reg);
b70ad586 1327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1329 reg, pipe_name(pipe));
de9a35ab 1330
dc0fa718 1331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1332 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1333 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
291906f1 1341
f0575e92
KP
1342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
b70ad586 1348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1349 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1350 pipe_name(pipe));
291906f1
JB
1351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
b70ad586 1354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1356 pipe_name(pipe));
291906f1 1357
e2debe91
PZ
1358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1361}
1362
40e9cf64
JB
1363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
e4607fcf 1370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
5382f5f3
JB
1371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
e5cbfbfb
ID
1380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
404faabc 1384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
e5cbfbfb 1385 DPLL_REFA_CLK_ENABLE_VLV |
404faabc
ID
1386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
40e9cf64
JB
1388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
426115cf 1401static void vlv_enable_pll(struct intel_crtc *crtc)
87442f73 1402{
426115cf
DV
1403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
87442f73 1407
426115cf 1408 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1409
1410 /* No really, not for ILK+ */
1411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
426115cf 1415 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1416
426115cf
DV
1417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1426
1427 /* We do this three times for luck */
426115cf 1428 I915_WRITE(reg, dpll);
87442f73
DV
1429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
426115cf 1431 I915_WRITE(reg, dpll);
87442f73
DV
1432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
426115cf 1434 I915_WRITE(reg, dpll);
87442f73
DV
1435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
66e3d5c0 1439static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1440{
66e3d5c0
DV
1441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
63d7bbe9 1445
66e3d5c0 1446 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1447
63d7bbe9 1448 /* No really, not for ILK+ */
3d13ef2e 1449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1450
1451 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1454
66e3d5c0
DV
1455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
63d7bbe9
JB
1472
1473 /* We do this three times for luck */
66e3d5c0 1474 I915_WRITE(reg, dpll);
63d7bbe9
JB
1475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
66e3d5c0 1477 I915_WRITE(reg, dpll);
63d7bbe9
JB
1478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
66e3d5c0 1480 I915_WRITE(reg, dpll);
63d7bbe9
JB
1481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
50b44a44 1486 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
50b44a44 1494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
63d7bbe9 1495{
63d7bbe9
JB
1496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
50b44a44
DV
1503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1505}
1506
f6071166
JB
1507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
e5cbfbfb
ID
1514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
f6071166 1518 if (pipe == PIPE_B)
e5cbfbfb 1519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
e4607fcf
CML
1524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
89b667f8
JB
1526{
1527 u32 port_mask;
1528
e4607fcf
CML
1529 switch (dport->port) {
1530 case PORT_B:
89b667f8 1531 port_mask = DPLL_PORTB_READY_MASK;
e4607fcf
CML
1532 break;
1533 case PORT_C:
89b667f8 1534 port_mask = DPLL_PORTC_READY_MASK;
e4607fcf
CML
1535 break;
1536 default:
1537 BUG();
1538 }
89b667f8
JB
1539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
be46ffd4 1542 port_name(dport->port), I915_READ(DPLL(0)));
89b667f8
JB
1543}
1544
92f2584a 1545/**
e72f9fbf 1546 * ironlake_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
e2b78267 1553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1554{
3d13ef2e
DL
1555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1558
48da64a8 1559 /* PCH PLLs only available on ILK, SNB and IVB */
3d13ef2e 1560 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1561 if (WARN_ON(pll == NULL))
48da64a8
CW
1562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
ee7b9f93 1566
46edb027
DV
1567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
e2b78267 1569 crtc->base.base.id);
92f2584a 1570
cdbd2316
DV
1571 if (pll->active++) {
1572 WARN_ON(!pll->on);
e9d6944e 1573 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1574 return;
1575 }
f4a091c7 1576 WARN_ON(pll->on);
ee7b9f93 1577
46edb027 1578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1579 pll->enable(dev_priv, pll);
ee7b9f93 1580 pll->on = true;
92f2584a
JB
1581}
1582
e2b78267 1583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1584{
3d13ef2e
DL
1585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1588
92f2584a 1589 /* PCH only available on ILK+ */
3d13ef2e 1590 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1591 if (WARN_ON(pll == NULL))
ee7b9f93 1592 return;
92f2584a 1593
48da64a8
CW
1594 if (WARN_ON(pll->refcount == 0))
1595 return;
7a419866 1596
46edb027
DV
1597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
e2b78267 1599 crtc->base.base.id);
7a419866 1600
48da64a8 1601 if (WARN_ON(pll->active == 0)) {
e9d6944e 1602 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1603 return;
1604 }
1605
e9d6944e 1606 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1607 WARN_ON(!pll->on);
cdbd2316 1608 if (--pll->active)
7a419866 1609 return;
ee7b9f93 1610
46edb027 1611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1612 pll->disable(dev_priv, pll);
ee7b9f93 1613 pll->on = false;
92f2584a
JB
1614}
1615
b8a4f404
PZ
1616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
040484af 1618{
23670b32 1619 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1622 uint32_t reg, val, pipeconf_val;
040484af
JB
1623
1624 /* PCH only available on ILK+ */
3d13ef2e 1625 BUG_ON(INTEL_INFO(dev)->gen < 5);
040484af
JB
1626
1627 /* Make sure PCH DPLL is enabled */
e72f9fbf 1628 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1629 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
23670b32
DV
1635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
59c859d6 1642 }
23670b32 1643
ab9412ba 1644 reg = PCH_TRANSCONF(pipe);
040484af 1645 val = I915_READ(reg);
5f7f726d 1646 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
dfd07d72
DV
1653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1655 }
5f7f726d
PZ
1656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6
PZ
1659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
5f7f726d
PZ
1664 else
1665 val |= TRANS_PROGRESSIVE;
1666
040484af
JB
1667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1670}
1671
8fb033d7 1672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1673 enum transcoder cpu_transcoder)
040484af 1674{
8fb033d7 1675 u32 val, pipeconf_val;
8fb033d7
PZ
1676
1677 /* PCH only available on ILK+ */
3d13ef2e 1678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
8fb033d7 1679
8fb033d7 1680 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1683
223a6fdf
PZ
1684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
1687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
25f3ef11 1689 val = TRANS_ENABLE;
937bb610 1690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1691
9a76b1c6
PZ
1692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
a35f2679 1694 val |= TRANS_INTERLACED;
8fb033d7
PZ
1695 else
1696 val |= TRANS_PROGRESSIVE;
1697
ab9412ba
DV
1698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1700 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1701}
1702
b8a4f404
PZ
1703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
040484af 1705{
23670b32
DV
1706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
040484af
JB
1708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
291906f1
JB
1713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
ab9412ba 1716 reg = PCH_TRANSCONF(pipe);
040484af
JB
1717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
1723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
040484af
JB
1731}
1732
ab4d966c 1733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1734{
8fb033d7
PZ
1735 u32 val;
1736
ab9412ba 1737 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1738 val &= ~TRANS_ENABLE;
ab9412ba 1739 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1740 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1742 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 1746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 1747 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
1748}
1749
b24e7179 1750/**
309cfea8 1751 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1752 * @crtc: crtc responsible for the pipe
b24e7179 1753 *
0372264a 1754 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1756 */
e1fdc473 1757static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1758{
0372264a
PZ
1759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
702e7a56
PZ
1762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
1a240d4d 1764 enum pipe pch_transcoder;
b24e7179
JB
1765 int reg;
1766 u32 val;
1767
58c6eaa2 1768 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1769 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1770 assert_sprites_disabled(dev_priv, pipe);
1771
681e5811 1772 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
1773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
b24e7179
JB
1777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
fbf3218a 1783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
23538ef1
JN
1784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
040484af 1787 else {
30421c4f 1788 if (crtc->config.has_pch_encoder) {
040484af 1789 /* if driving the PCH, we need FDI enabled */
cc391bbb 1790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
040484af
JB
1793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
b24e7179 1796
702e7a56 1797 reg = PIPECONF(cpu_transcoder);
b24e7179 1798 val = I915_READ(reg);
7ad25d48
PZ
1799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
00d70b15 1802 return;
7ad25d48 1803 }
00d70b15
CW
1804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 1806 POSTING_READ(reg);
e1fdc473
PZ
1807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
851855d8 1816 intel_wait_for_vblank(dev_priv->dev, pipe);
b24e7179
JB
1817}
1818
1819/**
309cfea8 1820 * intel_disable_pipe - disable a pipe, asserting requirements
b24e7179
JB
1821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
702e7a56
PZ
1834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
b24e7179
JB
1836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1844 assert_cursor_disabled(dev_priv, pipe);
19332d7a 1845 assert_sprites_disabled(dev_priv, pipe);
b24e7179
JB
1846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
702e7a56 1851 reg = PIPECONF(cpu_transcoder);
b24e7179 1852 val = I915_READ(reg);
00d70b15
CW
1853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
b24e7179
JB
1857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
d74362c9
KP
1860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
1dba99f4
VS
1864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
d74362c9 1866{
3d13ef2e
DL
1867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1dba99f4
VS
1869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
d74362c9
KP
1872}
1873
b24e7179 1874/**
d1de00ef 1875 * intel_enable_primary_plane - enable the primary plane on a given pipe
b24e7179
JB
1876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
d1de00ef
VS
1882static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
b24e7179 1884{
939c2fe8
VS
1885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
4c445e0e 1893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
0037f71c 1894
4c445e0e 1895 intel_crtc->primary_enabled = true;
939c2fe8 1896
b24e7179
JB
1897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
00d70b15
CW
1899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1dba99f4 1903 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
b24e7179 1907/**
d1de00ef 1908 * intel_disable_primary_plane - disable the primary plane
b24e7179
JB
1909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
d1de00ef
VS
1915static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
b24e7179 1917{
939c2fe8
VS
1918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
b24e7179
JB
1920 int reg;
1921 u32 val;
1922
4c445e0e 1923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
0037f71c 1924
4c445e0e 1925 intel_crtc->primary_enabled = false;
939c2fe8 1926
b24e7179
JB
1927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
00d70b15
CW
1929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1dba99f4 1933 intel_flush_primary_plane(dev_priv, plane);
b24e7179
JB
1934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
693db184
CW
1937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
a57ce0b2
JB
1946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
127bd2ac 1954int
48b956c5 1955intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 1956 struct drm_i915_gem_object *obj,
919926ae 1957 struct intel_ring_buffer *pipelined)
6b95a207 1958{
ce453d81 1959 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
1960 u32 alignment;
1961 int ret;
1962
05394f39 1963 switch (obj->tiling_mode) {
6b95a207 1964 case I915_TILING_NONE:
534843da
CW
1965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
a6c45cf0 1967 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
1968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
6b95a207
KH
1971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
80075d49 1977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
6b95a207
KH
1978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
693db184
CW
1983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
ce453d81 1991 dev_priv->mm.interruptible = false;
2da3b9b9 1992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
48b956c5 1993 if (ret)
ce453d81 1994 goto err_interruptible;
6b95a207
KH
1995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
06d98131 2001 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2002 if (ret)
2003 goto err_unpin;
1690e1eb 2004
9a5a53b3 2005 i915_gem_object_pin_fence(obj);
6b95a207 2006
ce453d81 2007 dev_priv->mm.interruptible = true;
6b95a207 2008 return 0;
48b956c5
CW
2009
2010err_unpin:
cc98b413 2011 i915_gem_object_unpin_from_display_plane(obj);
ce453d81
CW
2012err_interruptible:
2013 dev_priv->mm.interruptible = true;
48b956c5 2014 return ret;
6b95a207
KH
2015}
2016
1690e1eb
CW
2017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
cc98b413 2020 i915_gem_object_unpin_from_display_plane(obj);
1690e1eb
CW
2021}
2022
c2c75131
DV
2023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
bc752862
CW
2025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
c2c75131 2029{
bc752862
CW
2030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
c2c75131 2032
bc752862
CW
2033 tile_rows = *y / 8;
2034 *y %= 8;
c2c75131 2035
bc752862
CW
2036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
c2c75131
DV
2048}
2049
17638cd6
JB
2050static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2051 int x, int y)
81255565
JB
2052{
2053 struct drm_device *dev = crtc->dev;
2054 struct drm_i915_private *dev_priv = dev->dev_private;
2055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2056 struct intel_framebuffer *intel_fb;
05394f39 2057 struct drm_i915_gem_object *obj;
81255565 2058 int plane = intel_crtc->plane;
e506a0c6 2059 unsigned long linear_offset;
81255565 2060 u32 dspcntr;
5eddb70b 2061 u32 reg;
81255565
JB
2062
2063 switch (plane) {
2064 case 0:
2065 case 1:
2066 break;
2067 default:
84f44ce7 2068 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
81255565
JB
2069 return -EINVAL;
2070 }
2071
2072 intel_fb = to_intel_framebuffer(fb);
2073 obj = intel_fb->obj;
81255565 2074
5eddb70b
CW
2075 reg = DSPCNTR(plane);
2076 dspcntr = I915_READ(reg);
81255565
JB
2077 /* Mask out pixel format bits in case we change it */
2078 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2079 switch (fb->pixel_format) {
2080 case DRM_FORMAT_C8:
81255565
JB
2081 dspcntr |= DISPPLANE_8BPP;
2082 break;
57779d06
VS
2083 case DRM_FORMAT_XRGB1555:
2084 case DRM_FORMAT_ARGB1555:
2085 dspcntr |= DISPPLANE_BGRX555;
81255565 2086 break;
57779d06
VS
2087 case DRM_FORMAT_RGB565:
2088 dspcntr |= DISPPLANE_BGRX565;
2089 break;
2090 case DRM_FORMAT_XRGB8888:
2091 case DRM_FORMAT_ARGB8888:
2092 dspcntr |= DISPPLANE_BGRX888;
2093 break;
2094 case DRM_FORMAT_XBGR8888:
2095 case DRM_FORMAT_ABGR8888:
2096 dspcntr |= DISPPLANE_RGBX888;
2097 break;
2098 case DRM_FORMAT_XRGB2101010:
2099 case DRM_FORMAT_ARGB2101010:
2100 dspcntr |= DISPPLANE_BGRX101010;
2101 break;
2102 case DRM_FORMAT_XBGR2101010:
2103 case DRM_FORMAT_ABGR2101010:
2104 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2105 break;
2106 default:
baba133a 2107 BUG();
81255565 2108 }
57779d06 2109
a6c45cf0 2110 if (INTEL_INFO(dev)->gen >= 4) {
05394f39 2111 if (obj->tiling_mode != I915_TILING_NONE)
81255565
JB
2112 dspcntr |= DISPPLANE_TILED;
2113 else
2114 dspcntr &= ~DISPPLANE_TILED;
2115 }
2116
de1aa629
VS
2117 if (IS_G4X(dev))
2118 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2119
5eddb70b 2120 I915_WRITE(reg, dspcntr);
81255565 2121
e506a0c6 2122 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
81255565 2123
c2c75131
DV
2124 if (INTEL_INFO(dev)->gen >= 4) {
2125 intel_crtc->dspaddr_offset =
bc752862
CW
2126 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2127 fb->bits_per_pixel / 8,
2128 fb->pitches[0]);
c2c75131
DV
2129 linear_offset -= intel_crtc->dspaddr_offset;
2130 } else {
e506a0c6 2131 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2132 }
e506a0c6 2133
f343c5f6
BW
2134 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2135 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2136 fb->pitches[0]);
01f2c773 2137 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2138 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2139 I915_WRITE(DSPSURF(plane),
2140 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2141 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2142 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2143 } else
f343c5f6 2144 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2145 POSTING_READ(reg);
81255565 2146
17638cd6
JB
2147 return 0;
2148}
2149
2150static int ironlake_update_plane(struct drm_crtc *crtc,
2151 struct drm_framebuffer *fb, int x, int y)
2152{
2153 struct drm_device *dev = crtc->dev;
2154 struct drm_i915_private *dev_priv = dev->dev_private;
2155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2156 struct intel_framebuffer *intel_fb;
2157 struct drm_i915_gem_object *obj;
2158 int plane = intel_crtc->plane;
e506a0c6 2159 unsigned long linear_offset;
17638cd6
JB
2160 u32 dspcntr;
2161 u32 reg;
2162
2163 switch (plane) {
2164 case 0:
2165 case 1:
27f8227b 2166 case 2:
17638cd6
JB
2167 break;
2168 default:
84f44ce7 2169 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
17638cd6
JB
2170 return -EINVAL;
2171 }
2172
2173 intel_fb = to_intel_framebuffer(fb);
2174 obj = intel_fb->obj;
2175
2176 reg = DSPCNTR(plane);
2177 dspcntr = I915_READ(reg);
2178 /* Mask out pixel format bits in case we change it */
2179 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
57779d06
VS
2180 switch (fb->pixel_format) {
2181 case DRM_FORMAT_C8:
17638cd6
JB
2182 dspcntr |= DISPPLANE_8BPP;
2183 break;
57779d06
VS
2184 case DRM_FORMAT_RGB565:
2185 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2186 break;
57779d06
VS
2187 case DRM_FORMAT_XRGB8888:
2188 case DRM_FORMAT_ARGB8888:
2189 dspcntr |= DISPPLANE_BGRX888;
2190 break;
2191 case DRM_FORMAT_XBGR8888:
2192 case DRM_FORMAT_ABGR8888:
2193 dspcntr |= DISPPLANE_RGBX888;
2194 break;
2195 case DRM_FORMAT_XRGB2101010:
2196 case DRM_FORMAT_ARGB2101010:
2197 dspcntr |= DISPPLANE_BGRX101010;
2198 break;
2199 case DRM_FORMAT_XBGR2101010:
2200 case DRM_FORMAT_ABGR2101010:
2201 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2202 break;
2203 default:
baba133a 2204 BUG();
17638cd6
JB
2205 }
2206
2207 if (obj->tiling_mode != I915_TILING_NONE)
2208 dspcntr |= DISPPLANE_TILED;
2209 else
2210 dspcntr &= ~DISPPLANE_TILED;
2211
b42c6009 2212 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1f5d76db
PZ
2213 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2214 else
2215 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6
JB
2216
2217 I915_WRITE(reg, dspcntr);
2218
e506a0c6 2219 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
c2c75131 2220 intel_crtc->dspaddr_offset =
bc752862
CW
2221 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2222 fb->bits_per_pixel / 8,
2223 fb->pitches[0]);
c2c75131 2224 linear_offset -= intel_crtc->dspaddr_offset;
17638cd6 2225
f343c5f6
BW
2226 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2227 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2228 fb->pitches[0]);
01f2c773 2229 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2230 I915_WRITE(DSPSURF(plane),
2231 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2232 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2233 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2234 } else {
2235 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2236 I915_WRITE(DSPLINOFF(plane), linear_offset);
2237 }
17638cd6
JB
2238 POSTING_READ(reg);
2239
2240 return 0;
2241}
2242
2243/* Assume fb object is pinned & idle & fenced and just update base pointers */
2244static int
2245intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2246 int x, int y, enum mode_set_atomic state)
2247{
2248 struct drm_device *dev = crtc->dev;
2249 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 2250
6b8e6ed0
CW
2251 if (dev_priv->display.disable_fbc)
2252 dev_priv->display.disable_fbc(dev);
3dec0095 2253 intel_increase_pllclock(crtc);
81255565 2254
6b8e6ed0 2255 return dev_priv->display.update_plane(crtc, fb, x, y);
81255565
JB
2256}
2257
96a02917
VS
2258void intel_display_handle_reset(struct drm_device *dev)
2259{
2260 struct drm_i915_private *dev_priv = dev->dev_private;
2261 struct drm_crtc *crtc;
2262
2263 /*
2264 * Flips in the rings have been nuked by the reset,
2265 * so complete all pending flips so that user space
2266 * will get its events and not get stuck.
2267 *
2268 * Also update the base address of all primary
2269 * planes to the the last fb to make sure we're
2270 * showing the correct fb after a reset.
2271 *
2272 * Need to make two loops over the crtcs so that we
2273 * don't try to grab a crtc mutex before the
2274 * pending_flip_queue really got woken up.
2275 */
2276
2277 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2279 enum plane plane = intel_crtc->plane;
2280
2281 intel_prepare_page_flip(dev, plane);
2282 intel_finish_page_flip_plane(dev, plane);
2283 }
2284
2285 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2287
2288 mutex_lock(&crtc->mutex);
947fdaad
CW
2289 /*
2290 * FIXME: Once we have proper support for primary planes (and
2291 * disabling them without disabling the entire crtc) allow again
2292 * a NULL crtc->fb.
2293 */
2294 if (intel_crtc->active && crtc->fb)
96a02917
VS
2295 dev_priv->display.update_plane(crtc, crtc->fb,
2296 crtc->x, crtc->y);
2297 mutex_unlock(&crtc->mutex);
2298 }
2299}
2300
14667a4b
CW
2301static int
2302intel_finish_fb(struct drm_framebuffer *old_fb)
2303{
2304 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2305 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2306 bool was_interruptible = dev_priv->mm.interruptible;
2307 int ret;
2308
14667a4b
CW
2309 /* Big Hammer, we also need to ensure that any pending
2310 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2311 * current scanout is retired before unpinning the old
2312 * framebuffer.
2313 *
2314 * This should only fail upon a hung GPU, in which case we
2315 * can safely continue.
2316 */
2317 dev_priv->mm.interruptible = false;
2318 ret = i915_gem_object_finish_gpu(obj);
2319 dev_priv->mm.interruptible = was_interruptible;
2320
2321 return ret;
2322}
2323
7d5e3799
CW
2324static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2325{
2326 struct drm_device *dev = crtc->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
2328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2329 unsigned long flags;
2330 bool pending;
2331
2332 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2333 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2334 return false;
2335
2336 spin_lock_irqsave(&dev->event_lock, flags);
2337 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2338 spin_unlock_irqrestore(&dev->event_lock, flags);
2339
2340 return pending;
2341}
2342
5c3b82e2 2343static int
3c4fdcfb 2344intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
94352cf9 2345 struct drm_framebuffer *fb)
79e53945
JB
2346{
2347 struct drm_device *dev = crtc->dev;
6b8e6ed0 2348 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 2349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
94352cf9 2350 struct drm_framebuffer *old_fb;
5c3b82e2 2351 int ret;
79e53945 2352
7d5e3799
CW
2353 if (intel_crtc_has_pending_flip(crtc)) {
2354 DRM_ERROR("pipe is still busy with an old pageflip\n");
2355 return -EBUSY;
2356 }
2357
79e53945 2358 /* no fb bound */
94352cf9 2359 if (!fb) {
a5071c2f 2360 DRM_ERROR("No FB bound\n");
5c3b82e2
CW
2361 return 0;
2362 }
2363
7eb552ae 2364 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
84f44ce7
VS
2365 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2366 plane_name(intel_crtc->plane),
2367 INTEL_INFO(dev)->num_pipes);
5c3b82e2 2368 return -EINVAL;
79e53945
JB
2369 }
2370
5c3b82e2 2371 mutex_lock(&dev->struct_mutex);
265db958 2372 ret = intel_pin_and_fence_fb_obj(dev,
94352cf9 2373 to_intel_framebuffer(fb)->obj,
919926ae 2374 NULL);
5c3b82e2
CW
2375 if (ret != 0) {
2376 mutex_unlock(&dev->struct_mutex);
a5071c2f 2377 DRM_ERROR("pin & fence failed\n");
5c3b82e2
CW
2378 return ret;
2379 }
79e53945 2380
bb2043de
DL
2381 /*
2382 * Update pipe size and adjust fitter if needed: the reason for this is
2383 * that in compute_mode_changes we check the native mode (not the pfit
2384 * mode) to see if we can flip rather than do a full mode set. In the
2385 * fastboot case, we'll flip, but if we don't update the pipesrc and
2386 * pfit state, we'll end up with a big fb scanned out into the wrong
2387 * sized surface.
2388 *
2389 * To fix this properly, we need to hoist the checks up into
2390 * compute_mode_changes (or above), check the actual pfit state and
2391 * whether the platform allows pfit disable with pipe active, and only
2392 * then update the pipesrc and pfit state, even on the flip path.
2393 */
d330a953 2394 if (i915.fastboot) {
d7bf63f2
DL
2395 const struct drm_display_mode *adjusted_mode =
2396 &intel_crtc->config.adjusted_mode;
2397
4d6a3e63 2398 I915_WRITE(PIPESRC(intel_crtc->pipe),
d7bf63f2
DL
2399 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2400 (adjusted_mode->crtc_vdisplay - 1));
fd4daa9c 2401 if (!intel_crtc->config.pch_pfit.enabled &&
4d6a3e63
JB
2402 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2403 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2404 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2405 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2406 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2407 }
0637d60d
JB
2408 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2409 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
4d6a3e63
JB
2410 }
2411
94352cf9 2412 ret = dev_priv->display.update_plane(crtc, fb, x, y);
4e6cfefc 2413 if (ret) {
94352cf9 2414 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
5c3b82e2 2415 mutex_unlock(&dev->struct_mutex);
a5071c2f 2416 DRM_ERROR("failed to update base address\n");
4e6cfefc 2417 return ret;
79e53945 2418 }
3c4fdcfb 2419
94352cf9
DV
2420 old_fb = crtc->fb;
2421 crtc->fb = fb;
6c4c86f5
DV
2422 crtc->x = x;
2423 crtc->y = y;
94352cf9 2424
b7f1de28 2425 if (old_fb) {
d7697eea
DV
2426 if (intel_crtc->active && old_fb != fb)
2427 intel_wait_for_vblank(dev, intel_crtc->pipe);
1690e1eb 2428 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
b7f1de28 2429 }
652c393a 2430
6b8e6ed0 2431 intel_update_fbc(dev);
4906557e 2432 intel_edp_psr_update(dev);
5c3b82e2 2433 mutex_unlock(&dev->struct_mutex);
79e53945 2434
5c3b82e2 2435 return 0;
79e53945
JB
2436}
2437
5e84e1a4
ZW
2438static void intel_fdi_normal_train(struct drm_crtc *crtc)
2439{
2440 struct drm_device *dev = crtc->dev;
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2443 int pipe = intel_crtc->pipe;
2444 u32 reg, temp;
2445
2446 /* enable normal train */
2447 reg = FDI_TX_CTL(pipe);
2448 temp = I915_READ(reg);
61e499bf 2449 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
2450 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2451 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
2452 } else {
2453 temp &= ~FDI_LINK_TRAIN_NONE;
2454 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 2455 }
5e84e1a4
ZW
2456 I915_WRITE(reg, temp);
2457
2458 reg = FDI_RX_CTL(pipe);
2459 temp = I915_READ(reg);
2460 if (HAS_PCH_CPT(dev)) {
2461 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2462 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2463 } else {
2464 temp &= ~FDI_LINK_TRAIN_NONE;
2465 temp |= FDI_LINK_TRAIN_NONE;
2466 }
2467 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2468
2469 /* wait one idle pattern time */
2470 POSTING_READ(reg);
2471 udelay(1000);
357555c0
JB
2472
2473 /* IVB wants error correction enabled */
2474 if (IS_IVYBRIDGE(dev))
2475 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2476 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
2477}
2478
1fbc0d78 2479static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
1e833f40 2480{
1fbc0d78
DV
2481 return crtc->base.enabled && crtc->active &&
2482 crtc->config.has_pch_encoder;
1e833f40
DV
2483}
2484
01a415fd
DV
2485static void ivb_modeset_global_resources(struct drm_device *dev)
2486{
2487 struct drm_i915_private *dev_priv = dev->dev_private;
2488 struct intel_crtc *pipe_B_crtc =
2489 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2490 struct intel_crtc *pipe_C_crtc =
2491 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2492 uint32_t temp;
2493
1e833f40
DV
2494 /*
2495 * When everything is off disable fdi C so that we could enable fdi B
2496 * with all lanes. Note that we don't care about enabled pipes without
2497 * an enabled pch encoder.
2498 */
2499 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2500 !pipe_has_enabled_pch(pipe_C_crtc)) {
01a415fd
DV
2501 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2502 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2503
2504 temp = I915_READ(SOUTH_CHICKEN1);
2505 temp &= ~FDI_BC_BIFURCATION_SELECT;
2506 DRM_DEBUG_KMS("disabling fdi C rx\n");
2507 I915_WRITE(SOUTH_CHICKEN1, temp);
2508 }
2509}
2510
8db9d77b
ZW
2511/* The FDI link training functions for ILK/Ibexpeak. */
2512static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2513{
2514 struct drm_device *dev = crtc->dev;
2515 struct drm_i915_private *dev_priv = dev->dev_private;
2516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2517 int pipe = intel_crtc->pipe;
0fc932b8 2518 int plane = intel_crtc->plane;
5eddb70b 2519 u32 reg, temp, tries;
8db9d77b 2520
0fc932b8
JB
2521 /* FDI needs bits from pipe & plane first */
2522 assert_pipe_enabled(dev_priv, pipe);
2523 assert_plane_enabled(dev_priv, plane);
2524
e1a44743
AJ
2525 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2526 for train result */
5eddb70b
CW
2527 reg = FDI_RX_IMR(pipe);
2528 temp = I915_READ(reg);
e1a44743
AJ
2529 temp &= ~FDI_RX_SYMBOL_LOCK;
2530 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2531 I915_WRITE(reg, temp);
2532 I915_READ(reg);
e1a44743
AJ
2533 udelay(150);
2534
8db9d77b 2535 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2536 reg = FDI_TX_CTL(pipe);
2537 temp = I915_READ(reg);
627eb5a3
DV
2538 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2539 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2540 temp &= ~FDI_LINK_TRAIN_NONE;
2541 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 2542 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2543
5eddb70b
CW
2544 reg = FDI_RX_CTL(pipe);
2545 temp = I915_READ(reg);
8db9d77b
ZW
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
2548 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2549
2550 POSTING_READ(reg);
8db9d77b
ZW
2551 udelay(150);
2552
5b2adf89 2553 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
2554 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2555 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2556 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 2557
5eddb70b 2558 reg = FDI_RX_IIR(pipe);
e1a44743 2559 for (tries = 0; tries < 5; tries++) {
5eddb70b 2560 temp = I915_READ(reg);
8db9d77b
ZW
2561 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2562
2563 if ((temp & FDI_RX_BIT_LOCK)) {
2564 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 2565 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
2566 break;
2567 }
8db9d77b 2568 }
e1a44743 2569 if (tries == 5)
5eddb70b 2570 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2571
2572 /* Train 2 */
5eddb70b
CW
2573 reg = FDI_TX_CTL(pipe);
2574 temp = I915_READ(reg);
8db9d77b
ZW
2575 temp &= ~FDI_LINK_TRAIN_NONE;
2576 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2577 I915_WRITE(reg, temp);
8db9d77b 2578
5eddb70b
CW
2579 reg = FDI_RX_CTL(pipe);
2580 temp = I915_READ(reg);
8db9d77b
ZW
2581 temp &= ~FDI_LINK_TRAIN_NONE;
2582 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 2583 I915_WRITE(reg, temp);
8db9d77b 2584
5eddb70b
CW
2585 POSTING_READ(reg);
2586 udelay(150);
8db9d77b 2587
5eddb70b 2588 reg = FDI_RX_IIR(pipe);
e1a44743 2589 for (tries = 0; tries < 5; tries++) {
5eddb70b 2590 temp = I915_READ(reg);
8db9d77b
ZW
2591 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2592
2593 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 2594 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
2595 DRM_DEBUG_KMS("FDI train 2 done.\n");
2596 break;
2597 }
8db9d77b 2598 }
e1a44743 2599 if (tries == 5)
5eddb70b 2600 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2601
2602 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 2603
8db9d77b
ZW
2604}
2605
0206e353 2606static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
2607 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2608 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2609 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2610 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2611};
2612
2613/* The FDI link training functions for SNB/Cougarpoint. */
2614static void gen6_fdi_link_train(struct drm_crtc *crtc)
2615{
2616 struct drm_device *dev = crtc->dev;
2617 struct drm_i915_private *dev_priv = dev->dev_private;
2618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2619 int pipe = intel_crtc->pipe;
fa37d39e 2620 u32 reg, temp, i, retry;
8db9d77b 2621
e1a44743
AJ
2622 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2623 for train result */
5eddb70b
CW
2624 reg = FDI_RX_IMR(pipe);
2625 temp = I915_READ(reg);
e1a44743
AJ
2626 temp &= ~FDI_RX_SYMBOL_LOCK;
2627 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
2628 I915_WRITE(reg, temp);
2629
2630 POSTING_READ(reg);
e1a44743
AJ
2631 udelay(150);
2632
8db9d77b 2633 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
2634 reg = FDI_TX_CTL(pipe);
2635 temp = I915_READ(reg);
627eb5a3
DV
2636 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2637 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
8db9d77b
ZW
2638 temp &= ~FDI_LINK_TRAIN_NONE;
2639 temp |= FDI_LINK_TRAIN_PATTERN_1;
2640 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2641 /* SNB-B */
2642 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 2643 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 2644
d74cf324
DV
2645 I915_WRITE(FDI_RX_MISC(pipe),
2646 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2647
5eddb70b
CW
2648 reg = FDI_RX_CTL(pipe);
2649 temp = I915_READ(reg);
8db9d77b
ZW
2650 if (HAS_PCH_CPT(dev)) {
2651 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2652 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2653 } else {
2654 temp &= ~FDI_LINK_TRAIN_NONE;
2655 temp |= FDI_LINK_TRAIN_PATTERN_1;
2656 }
5eddb70b
CW
2657 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2658
2659 POSTING_READ(reg);
8db9d77b
ZW
2660 udelay(150);
2661
0206e353 2662 for (i = 0; i < 4; i++) {
5eddb70b
CW
2663 reg = FDI_TX_CTL(pipe);
2664 temp = I915_READ(reg);
8db9d77b
ZW
2665 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2666 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2667 I915_WRITE(reg, temp);
2668
2669 POSTING_READ(reg);
8db9d77b
ZW
2670 udelay(500);
2671
fa37d39e
SP
2672 for (retry = 0; retry < 5; retry++) {
2673 reg = FDI_RX_IIR(pipe);
2674 temp = I915_READ(reg);
2675 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2676 if (temp & FDI_RX_BIT_LOCK) {
2677 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2678 DRM_DEBUG_KMS("FDI train 1 done.\n");
2679 break;
2680 }
2681 udelay(50);
8db9d77b 2682 }
fa37d39e
SP
2683 if (retry < 5)
2684 break;
8db9d77b
ZW
2685 }
2686 if (i == 4)
5eddb70b 2687 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
2688
2689 /* Train 2 */
5eddb70b
CW
2690 reg = FDI_TX_CTL(pipe);
2691 temp = I915_READ(reg);
8db9d77b
ZW
2692 temp &= ~FDI_LINK_TRAIN_NONE;
2693 temp |= FDI_LINK_TRAIN_PATTERN_2;
2694 if (IS_GEN6(dev)) {
2695 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2696 /* SNB-B */
2697 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2698 }
5eddb70b 2699 I915_WRITE(reg, temp);
8db9d77b 2700
5eddb70b
CW
2701 reg = FDI_RX_CTL(pipe);
2702 temp = I915_READ(reg);
8db9d77b
ZW
2703 if (HAS_PCH_CPT(dev)) {
2704 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2705 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2706 } else {
2707 temp &= ~FDI_LINK_TRAIN_NONE;
2708 temp |= FDI_LINK_TRAIN_PATTERN_2;
2709 }
5eddb70b
CW
2710 I915_WRITE(reg, temp);
2711
2712 POSTING_READ(reg);
8db9d77b
ZW
2713 udelay(150);
2714
0206e353 2715 for (i = 0; i < 4; i++) {
5eddb70b
CW
2716 reg = FDI_TX_CTL(pipe);
2717 temp = I915_READ(reg);
8db9d77b
ZW
2718 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2719 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
2720 I915_WRITE(reg, temp);
2721
2722 POSTING_READ(reg);
8db9d77b
ZW
2723 udelay(500);
2724
fa37d39e
SP
2725 for (retry = 0; retry < 5; retry++) {
2726 reg = FDI_RX_IIR(pipe);
2727 temp = I915_READ(reg);
2728 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2729 if (temp & FDI_RX_SYMBOL_LOCK) {
2730 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2731 DRM_DEBUG_KMS("FDI train 2 done.\n");
2732 break;
2733 }
2734 udelay(50);
8db9d77b 2735 }
fa37d39e
SP
2736 if (retry < 5)
2737 break;
8db9d77b
ZW
2738 }
2739 if (i == 4)
5eddb70b 2740 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
2741
2742 DRM_DEBUG_KMS("FDI train done.\n");
2743}
2744
357555c0
JB
2745/* Manual link training for Ivy Bridge A0 parts */
2746static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2747{
2748 struct drm_device *dev = crtc->dev;
2749 struct drm_i915_private *dev_priv = dev->dev_private;
2750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2751 int pipe = intel_crtc->pipe;
139ccd3f 2752 u32 reg, temp, i, j;
357555c0
JB
2753
2754 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2755 for train result */
2756 reg = FDI_RX_IMR(pipe);
2757 temp = I915_READ(reg);
2758 temp &= ~FDI_RX_SYMBOL_LOCK;
2759 temp &= ~FDI_RX_BIT_LOCK;
2760 I915_WRITE(reg, temp);
2761
2762 POSTING_READ(reg);
2763 udelay(150);
2764
01a415fd
DV
2765 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2766 I915_READ(FDI_RX_IIR(pipe)));
2767
139ccd3f
JB
2768 /* Try each vswing and preemphasis setting twice before moving on */
2769 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2770 /* disable first in case we need to retry */
2771 reg = FDI_TX_CTL(pipe);
2772 temp = I915_READ(reg);
2773 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2774 temp &= ~FDI_TX_ENABLE;
2775 I915_WRITE(reg, temp);
357555c0 2776
139ccd3f
JB
2777 reg = FDI_RX_CTL(pipe);
2778 temp = I915_READ(reg);
2779 temp &= ~FDI_LINK_TRAIN_AUTO;
2780 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2781 temp &= ~FDI_RX_ENABLE;
2782 I915_WRITE(reg, temp);
357555c0 2783
139ccd3f 2784 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
2785 reg = FDI_TX_CTL(pipe);
2786 temp = I915_READ(reg);
139ccd3f
JB
2787 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2788 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2789 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 2790 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
2791 temp |= snb_b_fdi_train_param[j/2];
2792 temp |= FDI_COMPOSITE_SYNC;
2793 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 2794
139ccd3f
JB
2795 I915_WRITE(FDI_RX_MISC(pipe),
2796 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 2797
139ccd3f 2798 reg = FDI_RX_CTL(pipe);
357555c0 2799 temp = I915_READ(reg);
139ccd3f
JB
2800 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2801 temp |= FDI_COMPOSITE_SYNC;
2802 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 2803
139ccd3f
JB
2804 POSTING_READ(reg);
2805 udelay(1); /* should be 0.5us */
357555c0 2806
139ccd3f
JB
2807 for (i = 0; i < 4; i++) {
2808 reg = FDI_RX_IIR(pipe);
2809 temp = I915_READ(reg);
2810 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2811
139ccd3f
JB
2812 if (temp & FDI_RX_BIT_LOCK ||
2813 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2814 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2815 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2816 i);
2817 break;
2818 }
2819 udelay(1); /* should be 0.5us */
2820 }
2821 if (i == 4) {
2822 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2823 continue;
2824 }
357555c0 2825
139ccd3f 2826 /* Train 2 */
357555c0
JB
2827 reg = FDI_TX_CTL(pipe);
2828 temp = I915_READ(reg);
139ccd3f
JB
2829 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2830 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2831 I915_WRITE(reg, temp);
2832
2833 reg = FDI_RX_CTL(pipe);
2834 temp = I915_READ(reg);
2835 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2836 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
2837 I915_WRITE(reg, temp);
2838
2839 POSTING_READ(reg);
139ccd3f 2840 udelay(2); /* should be 1.5us */
357555c0 2841
139ccd3f
JB
2842 for (i = 0; i < 4; i++) {
2843 reg = FDI_RX_IIR(pipe);
2844 temp = I915_READ(reg);
2845 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 2846
139ccd3f
JB
2847 if (temp & FDI_RX_SYMBOL_LOCK ||
2848 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2849 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2850 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2851 i);
2852 goto train_done;
2853 }
2854 udelay(2); /* should be 1.5us */
357555c0 2855 }
139ccd3f
JB
2856 if (i == 4)
2857 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 2858 }
357555c0 2859
139ccd3f 2860train_done:
357555c0
JB
2861 DRM_DEBUG_KMS("FDI train done.\n");
2862}
2863
88cefb6c 2864static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 2865{
88cefb6c 2866 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 2867 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 2868 int pipe = intel_crtc->pipe;
5eddb70b 2869 u32 reg, temp;
79e53945 2870
c64e311e 2871
c98e9dcf 2872 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
2873 reg = FDI_RX_CTL(pipe);
2874 temp = I915_READ(reg);
627eb5a3
DV
2875 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2876 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
dfd07d72 2877 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
2878 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2879
2880 POSTING_READ(reg);
c98e9dcf
JB
2881 udelay(200);
2882
2883 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
2884 temp = I915_READ(reg);
2885 I915_WRITE(reg, temp | FDI_PCDCLK);
2886
2887 POSTING_READ(reg);
c98e9dcf
JB
2888 udelay(200);
2889
20749730
PZ
2890 /* Enable CPU FDI TX PLL, always on for Ironlake */
2891 reg = FDI_TX_CTL(pipe);
2892 temp = I915_READ(reg);
2893 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2894 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 2895
20749730
PZ
2896 POSTING_READ(reg);
2897 udelay(100);
6be4a607 2898 }
0e23b99d
JB
2899}
2900
88cefb6c
DV
2901static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2902{
2903 struct drm_device *dev = intel_crtc->base.dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 int pipe = intel_crtc->pipe;
2906 u32 reg, temp;
2907
2908 /* Switch from PCDclk to Rawclk */
2909 reg = FDI_RX_CTL(pipe);
2910 temp = I915_READ(reg);
2911 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2912
2913 /* Disable CPU FDI TX PLL */
2914 reg = FDI_TX_CTL(pipe);
2915 temp = I915_READ(reg);
2916 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2917
2918 POSTING_READ(reg);
2919 udelay(100);
2920
2921 reg = FDI_RX_CTL(pipe);
2922 temp = I915_READ(reg);
2923 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2924
2925 /* Wait for the clocks to turn off. */
2926 POSTING_READ(reg);
2927 udelay(100);
2928}
2929
0fc932b8
JB
2930static void ironlake_fdi_disable(struct drm_crtc *crtc)
2931{
2932 struct drm_device *dev = crtc->dev;
2933 struct drm_i915_private *dev_priv = dev->dev_private;
2934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2935 int pipe = intel_crtc->pipe;
2936 u32 reg, temp;
2937
2938 /* disable CPU FDI tx and PCH FDI rx */
2939 reg = FDI_TX_CTL(pipe);
2940 temp = I915_READ(reg);
2941 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2942 POSTING_READ(reg);
2943
2944 reg = FDI_RX_CTL(pipe);
2945 temp = I915_READ(reg);
2946 temp &= ~(0x7 << 16);
dfd07d72 2947 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2948 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2949
2950 POSTING_READ(reg);
2951 udelay(100);
2952
2953 /* Ironlake workaround, disable clock pointer after downing FDI */
6f06ce18
JB
2954 if (HAS_PCH_IBX(dev)) {
2955 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
6f06ce18 2956 }
0fc932b8
JB
2957
2958 /* still set train pattern 1 */
2959 reg = FDI_TX_CTL(pipe);
2960 temp = I915_READ(reg);
2961 temp &= ~FDI_LINK_TRAIN_NONE;
2962 temp |= FDI_LINK_TRAIN_PATTERN_1;
2963 I915_WRITE(reg, temp);
2964
2965 reg = FDI_RX_CTL(pipe);
2966 temp = I915_READ(reg);
2967 if (HAS_PCH_CPT(dev)) {
2968 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2969 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2970 } else {
2971 temp &= ~FDI_LINK_TRAIN_NONE;
2972 temp |= FDI_LINK_TRAIN_PATTERN_1;
2973 }
2974 /* BPC in FDI rx is consistent with that in PIPECONF */
2975 temp &= ~(0x07 << 16);
dfd07d72 2976 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
2977 I915_WRITE(reg, temp);
2978
2979 POSTING_READ(reg);
2980 udelay(100);
2981}
2982
5dce5b93
CW
2983bool intel_has_pending_fb_unpin(struct drm_device *dev)
2984{
2985 struct intel_crtc *crtc;
2986
2987 /* Note that we don't need to be called with mode_config.lock here
2988 * as our list of CRTC objects is static for the lifetime of the
2989 * device and so cannot disappear as we iterate. Similarly, we can
2990 * happily treat the predicates as racy, atomic checks as userspace
2991 * cannot claim and pin a new fb without at least acquring the
2992 * struct_mutex and so serialising with us.
2993 */
2994 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2995 if (atomic_read(&crtc->unpin_work_count) == 0)
2996 continue;
2997
2998 if (crtc->unpin_work)
2999 intel_wait_for_vblank(dev, crtc->pipe);
3000
3001 return true;
3002 }
3003
3004 return false;
3005}
3006
e6c3a2a6
CW
3007static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3008{
0f91128d 3009 struct drm_device *dev = crtc->dev;
5bb61643 3010 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6
CW
3011
3012 if (crtc->fb == NULL)
3013 return;
3014
2c10d571
DV
3015 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3016
5bb61643
CW
3017 wait_event(dev_priv->pending_flip_queue,
3018 !intel_crtc_has_pending_flip(crtc));
3019
0f91128d
CW
3020 mutex_lock(&dev->struct_mutex);
3021 intel_finish_fb(crtc->fb);
3022 mutex_unlock(&dev->struct_mutex);
e6c3a2a6
CW
3023}
3024
e615efe4
ED
3025/* Program iCLKIP clock to the desired frequency */
3026static void lpt_program_iclkip(struct drm_crtc *crtc)
3027{
3028 struct drm_device *dev = crtc->dev;
3029 struct drm_i915_private *dev_priv = dev->dev_private;
241bfc38 3030 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
e615efe4
ED
3031 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3032 u32 temp;
3033
09153000
DV
3034 mutex_lock(&dev_priv->dpio_lock);
3035
e615efe4
ED
3036 /* It is necessary to ungate the pixclk gate prior to programming
3037 * the divisors, and gate it back when it is done.
3038 */
3039 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3040
3041 /* Disable SSCCTL */
3042 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3043 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3044 SBI_SSCCTL_DISABLE,
3045 SBI_ICLK);
e615efe4
ED
3046
3047 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3048 if (clock == 20000) {
e615efe4
ED
3049 auxdiv = 1;
3050 divsel = 0x41;
3051 phaseinc = 0x20;
3052 } else {
3053 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3054 * but the adjusted_mode->crtc_clock in in KHz. To get the
3055 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3056 * convert the virtual clock precision to KHz here for higher
3057 * precision.
3058 */
3059 u32 iclk_virtual_root_freq = 172800 * 1000;
3060 u32 iclk_pi_range = 64;
3061 u32 desired_divisor, msb_divisor_value, pi_value;
3062
12d7ceed 3063 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3064 msb_divisor_value = desired_divisor / iclk_pi_range;
3065 pi_value = desired_divisor % iclk_pi_range;
3066
3067 auxdiv = 0;
3068 divsel = msb_divisor_value - 2;
3069 phaseinc = pi_value;
3070 }
3071
3072 /* This should not happen with any sane values */
3073 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3074 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3075 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3076 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3077
3078 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3079 clock,
e615efe4
ED
3080 auxdiv,
3081 divsel,
3082 phasedir,
3083 phaseinc);
3084
3085 /* Program SSCDIVINTPHASE6 */
988d6ee8 3086 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3087 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3088 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3089 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3090 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3091 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3092 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3093 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3094
3095 /* Program SSCAUXDIV */
988d6ee8 3096 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3097 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3098 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3099 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3100
3101 /* Enable modulator and associated divider */
988d6ee8 3102 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3103 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3104 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3105
3106 /* Wait for initialization time */
3107 udelay(24);
3108
3109 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000
DV
3110
3111 mutex_unlock(&dev_priv->dpio_lock);
e615efe4
ED
3112}
3113
275f01b2
DV
3114static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3115 enum pipe pch_transcoder)
3116{
3117 struct drm_device *dev = crtc->base.dev;
3118 struct drm_i915_private *dev_priv = dev->dev_private;
3119 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3120
3121 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3122 I915_READ(HTOTAL(cpu_transcoder)));
3123 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3124 I915_READ(HBLANK(cpu_transcoder)));
3125 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3126 I915_READ(HSYNC(cpu_transcoder)));
3127
3128 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3129 I915_READ(VTOTAL(cpu_transcoder)));
3130 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3131 I915_READ(VBLANK(cpu_transcoder)));
3132 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3133 I915_READ(VSYNC(cpu_transcoder)));
3134 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3135 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3136}
3137
1fbc0d78
DV
3138static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3139{
3140 struct drm_i915_private *dev_priv = dev->dev_private;
3141 uint32_t temp;
3142
3143 temp = I915_READ(SOUTH_CHICKEN1);
3144 if (temp & FDI_BC_BIFURCATION_SELECT)
3145 return;
3146
3147 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3148 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3149
3150 temp |= FDI_BC_BIFURCATION_SELECT;
3151 DRM_DEBUG_KMS("enabling fdi C rx\n");
3152 I915_WRITE(SOUTH_CHICKEN1, temp);
3153 POSTING_READ(SOUTH_CHICKEN1);
3154}
3155
3156static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3157{
3158 struct drm_device *dev = intel_crtc->base.dev;
3159 struct drm_i915_private *dev_priv = dev->dev_private;
3160
3161 switch (intel_crtc->pipe) {
3162 case PIPE_A:
3163 break;
3164 case PIPE_B:
3165 if (intel_crtc->config.fdi_lanes > 2)
3166 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3167 else
3168 cpt_enable_fdi_bc_bifurcation(dev);
3169
3170 break;
3171 case PIPE_C:
3172 cpt_enable_fdi_bc_bifurcation(dev);
3173
3174 break;
3175 default:
3176 BUG();
3177 }
3178}
3179
f67a559d
JB
3180/*
3181 * Enable PCH resources required for PCH ports:
3182 * - PCH PLLs
3183 * - FDI training & RX/TX
3184 * - update transcoder timings
3185 * - DP transcoding bits
3186 * - transcoder
3187 */
3188static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
3189{
3190 struct drm_device *dev = crtc->dev;
3191 struct drm_i915_private *dev_priv = dev->dev_private;
3192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3193 int pipe = intel_crtc->pipe;
ee7b9f93 3194 u32 reg, temp;
2c07245f 3195
ab9412ba 3196 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 3197
1fbc0d78
DV
3198 if (IS_IVYBRIDGE(dev))
3199 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3200
cd986abb
DV
3201 /* Write the TU size bits before fdi link training, so that error
3202 * detection works. */
3203 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3204 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3205
c98e9dcf 3206 /* For PCH output, training FDI link */
674cf967 3207 dev_priv->display.fdi_link_train(crtc);
2c07245f 3208
3ad8a208
DV
3209 /* We need to program the right clock selection before writing the pixel
3210 * mutliplier into the DPLL. */
303b81e0 3211 if (HAS_PCH_CPT(dev)) {
ee7b9f93 3212 u32 sel;
4b645f14 3213
c98e9dcf 3214 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
3215 temp |= TRANS_DPLL_ENABLE(pipe);
3216 sel = TRANS_DPLLB_SEL(pipe);
a43f6e0f 3217 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
3218 temp |= sel;
3219 else
3220 temp &= ~sel;
c98e9dcf 3221 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 3222 }
5eddb70b 3223
3ad8a208
DV
3224 /* XXX: pch pll's can be enabled any time before we enable the PCH
3225 * transcoder, and we actually should do this to not upset any PCH
3226 * transcoder that already use the clock when we share it.
3227 *
3228 * Note that enable_shared_dpll tries to do the right thing, but
3229 * get_shared_dpll unconditionally resets the pll - we need that to have
3230 * the right LVDS enable sequence. */
3231 ironlake_enable_shared_dpll(intel_crtc);
3232
d9b6cb56
JB
3233 /* set transcoder timing, panel must allow it */
3234 assert_panel_unlocked(dev_priv, pipe);
275f01b2 3235 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 3236
303b81e0 3237 intel_fdi_normal_train(crtc);
5e84e1a4 3238
c98e9dcf
JB
3239 /* For PCH DP, enable TRANS_DP_CTL */
3240 if (HAS_PCH_CPT(dev) &&
417e822d
KP
3241 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3242 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
dfd07d72 3243 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
3244 reg = TRANS_DP_CTL(pipe);
3245 temp = I915_READ(reg);
3246 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
3247 TRANS_DP_SYNC_MASK |
3248 TRANS_DP_BPC_MASK);
5eddb70b
CW
3249 temp |= (TRANS_DP_OUTPUT_ENABLE |
3250 TRANS_DP_ENH_FRAMING);
9325c9f0 3251 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
3252
3253 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 3254 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 3255 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 3256 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
3257
3258 switch (intel_trans_dp_port_sel(crtc)) {
3259 case PCH_DP_B:
5eddb70b 3260 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
3261 break;
3262 case PCH_DP_C:
5eddb70b 3263 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
3264 break;
3265 case PCH_DP_D:
5eddb70b 3266 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
3267 break;
3268 default:
e95d41e1 3269 BUG();
32f9d658 3270 }
2c07245f 3271
5eddb70b 3272 I915_WRITE(reg, temp);
6be4a607 3273 }
b52eb4dc 3274
b8a4f404 3275 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
3276}
3277
1507e5bd
PZ
3278static void lpt_pch_enable(struct drm_crtc *crtc)
3279{
3280 struct drm_device *dev = crtc->dev;
3281 struct drm_i915_private *dev_priv = dev->dev_private;
3282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 3283 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1507e5bd 3284
ab9412ba 3285 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 3286
8c52b5e8 3287 lpt_program_iclkip(crtc);
1507e5bd 3288
0540e488 3289 /* Set transcoder timing. */
275f01b2 3290 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 3291
937bb610 3292 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
3293}
3294
e2b78267 3295static void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3296{
e2b78267 3297 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
3298
3299 if (pll == NULL)
3300 return;
3301
3302 if (pll->refcount == 0) {
46edb027 3303 WARN(1, "bad %s refcount\n", pll->name);
ee7b9f93
JB
3304 return;
3305 }
3306
f4a091c7
DV
3307 if (--pll->refcount == 0) {
3308 WARN_ON(pll->on);
3309 WARN_ON(pll->active);
3310 }
3311
a43f6e0f 3312 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
3313}
3314
b89a1d39 3315static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 3316{
e2b78267
DV
3317 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3318 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3319 enum intel_dpll_id i;
ee7b9f93 3320
ee7b9f93 3321 if (pll) {
46edb027
DV
3322 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3323 crtc->base.base.id, pll->name);
e2b78267 3324 intel_put_shared_dpll(crtc);
ee7b9f93
JB
3325 }
3326
98b6bd99
DV
3327 if (HAS_PCH_IBX(dev_priv->dev)) {
3328 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 3329 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 3330 pll = &dev_priv->shared_dplls[i];
98b6bd99 3331
46edb027
DV
3332 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3333 crtc->base.base.id, pll->name);
98b6bd99
DV
3334
3335 goto found;
3336 }
3337
e72f9fbf
DV
3338 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3339 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
3340
3341 /* Only want to check enabled timings first */
3342 if (pll->refcount == 0)
3343 continue;
3344
b89a1d39
DV
3345 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3346 sizeof(pll->hw_state)) == 0) {
46edb027 3347 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
e2b78267 3348 crtc->base.base.id,
46edb027 3349 pll->name, pll->refcount, pll->active);
ee7b9f93
JB
3350
3351 goto found;
3352 }
3353 }
3354
3355 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
3356 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3357 pll = &dev_priv->shared_dplls[i];
ee7b9f93 3358 if (pll->refcount == 0) {
46edb027
DV
3359 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3360 crtc->base.base.id, pll->name);
ee7b9f93
JB
3361 goto found;
3362 }
3363 }
3364
3365 return NULL;
3366
3367found:
a43f6e0f 3368 crtc->config.shared_dpll = i;
46edb027
DV
3369 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3370 pipe_name(crtc->pipe));
ee7b9f93 3371
cdbd2316 3372 if (pll->active == 0) {
66e985c0
DV
3373 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3374 sizeof(pll->hw_state));
3375
46edb027 3376 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
cdbd2316 3377 WARN_ON(pll->on);
e9d6944e 3378 assert_shared_dpll_disabled(dev_priv, pll);
ee7b9f93 3379
15bdd4cf 3380 pll->mode_set(dev_priv, pll);
cdbd2316
DV
3381 }
3382 pll->refcount++;
e04c7350 3383
ee7b9f93
JB
3384 return pll;
3385}
3386
a1520318 3387static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
3388{
3389 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 3390 int dslreg = PIPEDSL(pipe);
d4270e57
JB
3391 u32 temp;
3392
3393 temp = I915_READ(dslreg);
3394 udelay(500);
3395 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 3396 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 3397 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
3398 }
3399}
3400
b074cec8
JB
3401static void ironlake_pfit_enable(struct intel_crtc *crtc)
3402{
3403 struct drm_device *dev = crtc->base.dev;
3404 struct drm_i915_private *dev_priv = dev->dev_private;
3405 int pipe = crtc->pipe;
3406
fd4daa9c 3407 if (crtc->config.pch_pfit.enabled) {
b074cec8
JB
3408 /* Force use of hard-coded filter coefficients
3409 * as some pre-programmed values are broken,
3410 * e.g. x201.
3411 */
3412 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3413 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3414 PF_PIPE_SEL_IVB(pipe));
3415 else
3416 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3417 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3418 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
d4270e57
JB
3419 }
3420}
3421
bb53d4ae
VS
3422static void intel_enable_planes(struct drm_crtc *crtc)
3423{
3424 struct drm_device *dev = crtc->dev;
3425 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3426 struct intel_plane *intel_plane;
3427
3428 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3429 if (intel_plane->pipe == pipe)
3430 intel_plane_restore(&intel_plane->base);
3431}
3432
3433static void intel_disable_planes(struct drm_crtc *crtc)
3434{
3435 struct drm_device *dev = crtc->dev;
3436 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3437 struct intel_plane *intel_plane;
3438
3439 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3440 if (intel_plane->pipe == pipe)
3441 intel_plane_disable(&intel_plane->base);
3442}
3443
20bc8673 3444void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3445{
3446 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3447
3448 if (!crtc->config.ips_enabled)
3449 return;
3450
3451 /* We can only enable IPS after we enable a plane and wait for a vblank.
3452 * We guarantee that the plane is enabled by calling intel_enable_ips
3453 * only after intel_enable_plane. And intel_enable_plane already waits
3454 * for a vblank, so all we need to do here is to enable the IPS bit. */
3455 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3456 if (IS_BROADWELL(crtc->base.dev)) {
3457 mutex_lock(&dev_priv->rps.hw_lock);
3458 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3459 mutex_unlock(&dev_priv->rps.hw_lock);
3460 /* Quoting Art Runyan: "its not safe to expect any particular
3461 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
3462 * mailbox." Moreover, the mailbox may return a bogus state,
3463 * so we need to just enable it and continue on.
2a114cc1
BW
3464 */
3465 } else {
3466 I915_WRITE(IPS_CTL, IPS_ENABLE);
3467 /* The bit only becomes 1 in the next vblank, so this wait here
3468 * is essentially intel_wait_for_vblank. If we don't have this
3469 * and don't wait for vblanks until the end of crtc_enable, then
3470 * the HW state readout code will complain that the expected
3471 * IPS_CTL value is not the one we read. */
3472 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3473 DRM_ERROR("Timed out waiting for IPS enable\n");
3474 }
d77e4531
PZ
3475}
3476
20bc8673 3477void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
3478{
3479 struct drm_device *dev = crtc->base.dev;
3480 struct drm_i915_private *dev_priv = dev->dev_private;
3481
3482 if (!crtc->config.ips_enabled)
3483 return;
3484
3485 assert_plane_enabled(dev_priv, crtc->plane);
2a114cc1
BW
3486 if (IS_BROADWELL(crtc->base.dev)) {
3487 mutex_lock(&dev_priv->rps.hw_lock);
3488 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3489 mutex_unlock(&dev_priv->rps.hw_lock);
e59150dc 3490 } else {
2a114cc1 3491 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
3492 POSTING_READ(IPS_CTL);
3493 }
d77e4531
PZ
3494
3495 /* We need to wait for a vblank before we can disable the plane. */
3496 intel_wait_for_vblank(dev, crtc->pipe);
3497}
3498
3499/** Loads the palette/gamma unit for the CRTC with the prepared values */
3500static void intel_crtc_load_lut(struct drm_crtc *crtc)
3501{
3502 struct drm_device *dev = crtc->dev;
3503 struct drm_i915_private *dev_priv = dev->dev_private;
3504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3505 enum pipe pipe = intel_crtc->pipe;
3506 int palreg = PALETTE(pipe);
3507 int i;
3508 bool reenable_ips = false;
3509
3510 /* The clocks have to be on to load the palette. */
3511 if (!crtc->enabled || !intel_crtc->active)
3512 return;
3513
3514 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3515 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3516 assert_dsi_pll_enabled(dev_priv);
3517 else
3518 assert_pll_enabled(dev_priv, pipe);
3519 }
3520
3521 /* use legacy palette for Ironlake */
3522 if (HAS_PCH_SPLIT(dev))
3523 palreg = LGC_PALETTE(pipe);
3524
3525 /* Workaround : Do not read or write the pipe palette/gamma data while
3526 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3527 */
41e6fc4c 3528 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
d77e4531
PZ
3529 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3530 GAMMA_MODE_MODE_SPLIT)) {
3531 hsw_disable_ips(intel_crtc);
3532 reenable_ips = true;
3533 }
3534
3535 for (i = 0; i < 256; i++) {
3536 I915_WRITE(palreg + 4 * i,
3537 (intel_crtc->lut_r[i] << 16) |
3538 (intel_crtc->lut_g[i] << 8) |
3539 intel_crtc->lut_b[i]);
3540 }
3541
3542 if (reenable_ips)
3543 hsw_enable_ips(intel_crtc);
3544}
3545
f67a559d
JB
3546static void ironlake_crtc_enable(struct drm_crtc *crtc)
3547{
3548 struct drm_device *dev = crtc->dev;
3549 struct drm_i915_private *dev_priv = dev->dev_private;
3550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3551 struct intel_encoder *encoder;
f67a559d
JB
3552 int pipe = intel_crtc->pipe;
3553 int plane = intel_crtc->plane;
f67a559d 3554
08a48469
DV
3555 WARN_ON(!crtc->enabled);
3556
f67a559d
JB
3557 if (intel_crtc->active)
3558 return;
3559
3560 intel_crtc->active = true;
8664281b
PZ
3561
3562 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3563 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3564
f6736a1a 3565 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
3566 if (encoder->pre_enable)
3567 encoder->pre_enable(encoder);
f67a559d 3568
5bfe2ac0 3569 if (intel_crtc->config.has_pch_encoder) {
fff367c7
DV
3570 /* Note: FDI PLL enabling _must_ be done before we enable the
3571 * cpu pipes, hence this is separate from all the other fdi/pch
3572 * enabling. */
88cefb6c 3573 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
3574 } else {
3575 assert_fdi_tx_disabled(dev_priv, pipe);
3576 assert_fdi_rx_disabled(dev_priv, pipe);
3577 }
f67a559d 3578
b074cec8 3579 ironlake_pfit_enable(intel_crtc);
f67a559d 3580
9c54c0dd
JB
3581 /*
3582 * On ILK+ LUT must be loaded before the pipe is running but with
3583 * clocks enabled
3584 */
3585 intel_crtc_load_lut(crtc);
3586
f37fcc2a 3587 intel_update_watermarks(crtc);
e1fdc473 3588 intel_enable_pipe(intel_crtc);
d1de00ef 3589 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 3590 intel_enable_planes(crtc);
5c38d48c 3591 intel_crtc_update_cursor(crtc, true);
f67a559d 3592
5bfe2ac0 3593 if (intel_crtc->config.has_pch_encoder)
f67a559d 3594 ironlake_pch_enable(crtc);
c98e9dcf 3595
d1ebd816 3596 mutex_lock(&dev->struct_mutex);
bed4a673 3597 intel_update_fbc(dev);
d1ebd816
BW
3598 mutex_unlock(&dev->struct_mutex);
3599
fa5c73b1
DV
3600 for_each_encoder_on_crtc(dev, crtc, encoder)
3601 encoder->enable(encoder);
61b77ddd
DV
3602
3603 if (HAS_PCH_CPT(dev))
a1520318 3604 cpt_verify_modeset(dev, intel_crtc->pipe);
6ce94100
DV
3605
3606 /*
3607 * There seems to be a race in PCH platform hw (at least on some
3608 * outputs) where an enabled pipe still completes any pageflip right
3609 * away (as if the pipe is off) instead of waiting for vblank. As soon
3610 * as the first vblank happend, everything works as expected. Hence just
3611 * wait for one vblank before returning to avoid strange things
3612 * happening.
3613 */
3614 intel_wait_for_vblank(dev, intel_crtc->pipe);
6be4a607
JB
3615}
3616
42db64ef
PZ
3617/* IPS only exists on ULT machines and is tied to pipe A. */
3618static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3619{
f5adf94e 3620 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
3621}
3622
dda9a66a
VS
3623static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3624{
3625 struct drm_device *dev = crtc->dev;
3626 struct drm_i915_private *dev_priv = dev->dev_private;
3627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3628 int pipe = intel_crtc->pipe;
3629 int plane = intel_crtc->plane;
3630
d1de00ef 3631 intel_enable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3632 intel_enable_planes(crtc);
3633 intel_crtc_update_cursor(crtc, true);
3634
3635 hsw_enable_ips(intel_crtc);
3636
3637 mutex_lock(&dev->struct_mutex);
3638 intel_update_fbc(dev);
3639 mutex_unlock(&dev->struct_mutex);
3640}
3641
3642static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3643{
3644 struct drm_device *dev = crtc->dev;
3645 struct drm_i915_private *dev_priv = dev->dev_private;
3646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3647 int pipe = intel_crtc->pipe;
3648 int plane = intel_crtc->plane;
3649
3650 intel_crtc_wait_for_pending_flips(crtc);
3651 drm_vblank_off(dev, pipe);
3652
3653 /* FBC must be disabled before disabling the plane on HSW. */
3654 if (dev_priv->fbc.plane == plane)
3655 intel_disable_fbc(dev);
3656
3657 hsw_disable_ips(intel_crtc);
3658
3659 intel_crtc_update_cursor(crtc, false);
3660 intel_disable_planes(crtc);
d1de00ef 3661 intel_disable_primary_plane(dev_priv, plane, pipe);
dda9a66a
VS
3662}
3663
e4916946
PZ
3664/*
3665 * This implements the workaround described in the "notes" section of the mode
3666 * set sequence documentation. When going from no pipes or single pipe to
3667 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3668 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3669 */
3670static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3671{
3672 struct drm_device *dev = crtc->base.dev;
3673 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3674
3675 /* We want to get the other_active_crtc only if there's only 1 other
3676 * active crtc. */
3677 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3678 if (!crtc_it->active || crtc_it == crtc)
3679 continue;
3680
3681 if (other_active_crtc)
3682 return;
3683
3684 other_active_crtc = crtc_it;
3685 }
3686 if (!other_active_crtc)
3687 return;
3688
3689 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3690 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3691}
3692
4f771f10
PZ
3693static void haswell_crtc_enable(struct drm_crtc *crtc)
3694{
3695 struct drm_device *dev = crtc->dev;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
3697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3698 struct intel_encoder *encoder;
3699 int pipe = intel_crtc->pipe;
4f771f10
PZ
3700
3701 WARN_ON(!crtc->enabled);
3702
3703 if (intel_crtc->active)
3704 return;
3705
3706 intel_crtc->active = true;
8664281b
PZ
3707
3708 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3709 if (intel_crtc->config.has_pch_encoder)
3710 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3711
5bfe2ac0 3712 if (intel_crtc->config.has_pch_encoder)
04945641 3713 dev_priv->display.fdi_link_train(crtc);
4f771f10
PZ
3714
3715 for_each_encoder_on_crtc(dev, crtc, encoder)
3716 if (encoder->pre_enable)
3717 encoder->pre_enable(encoder);
3718
1f544388 3719 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 3720
b074cec8 3721 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
3722
3723 /*
3724 * On ILK+ LUT must be loaded before the pipe is running but with
3725 * clocks enabled
3726 */
3727 intel_crtc_load_lut(crtc);
3728
1f544388 3729 intel_ddi_set_pipe_settings(crtc);
8228c251 3730 intel_ddi_enable_transcoder_func(crtc);
4f771f10 3731
f37fcc2a 3732 intel_update_watermarks(crtc);
e1fdc473 3733 intel_enable_pipe(intel_crtc);
42db64ef 3734
5bfe2ac0 3735 if (intel_crtc->config.has_pch_encoder)
1507e5bd 3736 lpt_pch_enable(crtc);
4f771f10 3737
8807e55b 3738 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 3739 encoder->enable(encoder);
8807e55b
JN
3740 intel_opregion_notify_encoder(encoder, true);
3741 }
4f771f10 3742
e4916946
PZ
3743 /* If we change the relative order between pipe/planes enabling, we need
3744 * to change the workaround. */
3745 haswell_mode_set_planes_workaround(intel_crtc);
dda9a66a 3746 haswell_crtc_enable_planes(crtc);
4f771f10
PZ
3747}
3748
3f8dce3a
DV
3749static void ironlake_pfit_disable(struct intel_crtc *crtc)
3750{
3751 struct drm_device *dev = crtc->base.dev;
3752 struct drm_i915_private *dev_priv = dev->dev_private;
3753 int pipe = crtc->pipe;
3754
3755 /* To avoid upsetting the power well on haswell only disable the pfit if
3756 * it's in use. The hw state code will make sure we get this right. */
fd4daa9c 3757 if (crtc->config.pch_pfit.enabled) {
3f8dce3a
DV
3758 I915_WRITE(PF_CTL(pipe), 0);
3759 I915_WRITE(PF_WIN_POS(pipe), 0);
3760 I915_WRITE(PF_WIN_SZ(pipe), 0);
3761 }
3762}
3763
6be4a607
JB
3764static void ironlake_crtc_disable(struct drm_crtc *crtc)
3765{
3766 struct drm_device *dev = crtc->dev;
3767 struct drm_i915_private *dev_priv = dev->dev_private;
3768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 3769 struct intel_encoder *encoder;
6be4a607
JB
3770 int pipe = intel_crtc->pipe;
3771 int plane = intel_crtc->plane;
5eddb70b 3772 u32 reg, temp;
b52eb4dc 3773
ef9c3aee 3774
f7abfe8b
CW
3775 if (!intel_crtc->active)
3776 return;
3777
ea9d758d
DV
3778 for_each_encoder_on_crtc(dev, crtc, encoder)
3779 encoder->disable(encoder);
3780
e6c3a2a6 3781 intel_crtc_wait_for_pending_flips(crtc);
6be4a607 3782 drm_vblank_off(dev, pipe);
913d8d11 3783
5c3fe8b0 3784 if (dev_priv->fbc.plane == plane)
973d04f9 3785 intel_disable_fbc(dev);
2c07245f 3786
0d5b8c61 3787 intel_crtc_update_cursor(crtc, false);
bb53d4ae 3788 intel_disable_planes(crtc);
d1de00ef 3789 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 3790
d925c59a
DV
3791 if (intel_crtc->config.has_pch_encoder)
3792 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3793
b24e7179 3794 intel_disable_pipe(dev_priv, pipe);
32f9d658 3795
3f8dce3a 3796 ironlake_pfit_disable(intel_crtc);
2c07245f 3797
bf49ec8c
DV
3798 for_each_encoder_on_crtc(dev, crtc, encoder)
3799 if (encoder->post_disable)
3800 encoder->post_disable(encoder);
2c07245f 3801
d925c59a
DV
3802 if (intel_crtc->config.has_pch_encoder) {
3803 ironlake_fdi_disable(crtc);
913d8d11 3804
d925c59a
DV
3805 ironlake_disable_pch_transcoder(dev_priv, pipe);
3806 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
6be4a607 3807
d925c59a
DV
3808 if (HAS_PCH_CPT(dev)) {
3809 /* disable TRANS_DP_CTL */
3810 reg = TRANS_DP_CTL(pipe);
3811 temp = I915_READ(reg);
3812 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3813 TRANS_DP_PORT_SEL_MASK);
3814 temp |= TRANS_DP_PORT_SEL_NONE;
3815 I915_WRITE(reg, temp);
3816
3817 /* disable DPLL_SEL */
3818 temp = I915_READ(PCH_DPLL_SEL);
11887397 3819 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 3820 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 3821 }
e3421a18 3822
d925c59a 3823 /* disable PCH DPLL */
e72f9fbf 3824 intel_disable_shared_dpll(intel_crtc);
8db9d77b 3825
d925c59a
DV
3826 ironlake_fdi_pll_disable(intel_crtc);
3827 }
6b383a7f 3828
f7abfe8b 3829 intel_crtc->active = false;
46ba614c 3830 intel_update_watermarks(crtc);
d1ebd816
BW
3831
3832 mutex_lock(&dev->struct_mutex);
6b383a7f 3833 intel_update_fbc(dev);
d1ebd816 3834 mutex_unlock(&dev->struct_mutex);
6be4a607 3835}
1b3c7a47 3836
4f771f10 3837static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 3838{
4f771f10
PZ
3839 struct drm_device *dev = crtc->dev;
3840 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 3841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10
PZ
3842 struct intel_encoder *encoder;
3843 int pipe = intel_crtc->pipe;
3b117c8f 3844 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee7b9f93 3845
4f771f10
PZ
3846 if (!intel_crtc->active)
3847 return;
3848
dda9a66a
VS
3849 haswell_crtc_disable_planes(crtc);
3850
8807e55b
JN
3851 for_each_encoder_on_crtc(dev, crtc, encoder) {
3852 intel_opregion_notify_encoder(encoder, false);
4f771f10 3853 encoder->disable(encoder);
8807e55b 3854 }
4f771f10 3855
8664281b
PZ
3856 if (intel_crtc->config.has_pch_encoder)
3857 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
4f771f10
PZ
3858 intel_disable_pipe(dev_priv, pipe);
3859
ad80a810 3860 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 3861
3f8dce3a 3862 ironlake_pfit_disable(intel_crtc);
4f771f10 3863
1f544388 3864 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10
PZ
3865
3866 for_each_encoder_on_crtc(dev, crtc, encoder)
3867 if (encoder->post_disable)
3868 encoder->post_disable(encoder);
3869
88adfff1 3870 if (intel_crtc->config.has_pch_encoder) {
ab4d966c 3871 lpt_disable_pch_transcoder(dev_priv);
8664281b 3872 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
1ad960f2 3873 intel_ddi_fdi_disable(crtc);
83616634 3874 }
4f771f10
PZ
3875
3876 intel_crtc->active = false;
46ba614c 3877 intel_update_watermarks(crtc);
4f771f10
PZ
3878
3879 mutex_lock(&dev->struct_mutex);
3880 intel_update_fbc(dev);
3881 mutex_unlock(&dev->struct_mutex);
3882}
3883
ee7b9f93
JB
3884static void ironlake_crtc_off(struct drm_crtc *crtc)
3885{
3886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 3887 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
3888}
3889
6441ab5f
PZ
3890static void haswell_crtc_off(struct drm_crtc *crtc)
3891{
3892 intel_ddi_put_crtc_pll(crtc);
3893}
3894
02e792fb
DV
3895static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3896{
02e792fb 3897 if (!enable && intel_crtc->overlay) {
23f09ce3 3898 struct drm_device *dev = intel_crtc->base.dev;
ce453d81 3899 struct drm_i915_private *dev_priv = dev->dev_private;
03f77ea5 3900
23f09ce3 3901 mutex_lock(&dev->struct_mutex);
ce453d81
CW
3902 dev_priv->mm.interruptible = false;
3903 (void) intel_overlay_switch_off(intel_crtc->overlay);
3904 dev_priv->mm.interruptible = true;
23f09ce3 3905 mutex_unlock(&dev->struct_mutex);
02e792fb 3906 }
02e792fb 3907
5dcdbcb0
CW
3908 /* Let userspace switch the overlay on again. In most cases userspace
3909 * has to recompute where to put it anyway.
3910 */
02e792fb
DV
3911}
3912
61bc95c1
EE
3913/**
3914 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3915 * cursor plane briefly if not already running after enabling the display
3916 * plane.
3917 * This workaround avoids occasional blank screens when self refresh is
3918 * enabled.
3919 */
3920static void
3921g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3922{
3923 u32 cntl = I915_READ(CURCNTR(pipe));
3924
3925 if ((cntl & CURSOR_MODE) == 0) {
3926 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3927
3928 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3929 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3930 intel_wait_for_vblank(dev_priv->dev, pipe);
3931 I915_WRITE(CURCNTR(pipe), cntl);
3932 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3933 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3934 }
3935}
3936
2dd24552
JB
3937static void i9xx_pfit_enable(struct intel_crtc *crtc)
3938{
3939 struct drm_device *dev = crtc->base.dev;
3940 struct drm_i915_private *dev_priv = dev->dev_private;
3941 struct intel_crtc_config *pipe_config = &crtc->config;
3942
328d8e82 3943 if (!crtc->config.gmch_pfit.control)
2dd24552
JB
3944 return;
3945
2dd24552 3946 /*
c0b03411
DV
3947 * The panel fitter should only be adjusted whilst the pipe is disabled,
3948 * according to register description and PRM.
2dd24552 3949 */
c0b03411
DV
3950 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3951 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 3952
b074cec8
JB
3953 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3954 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
3955
3956 /* Border color in case we don't scale up to the full screen. Black by
3957 * default, change to something else for debugging. */
3958 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
3959}
3960
586f49dc 3961int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 3962{
586f49dc 3963 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 3964
586f49dc
JB
3965 /* Obtain SKU information */
3966 mutex_lock(&dev_priv->dpio_lock);
3967 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
3968 CCK_FUSE_HPLL_FREQ_MASK;
3969 mutex_unlock(&dev_priv->dpio_lock);
30a970c6 3970
586f49dc 3971 return vco_freq[hpll_freq];
30a970c6
JB
3972}
3973
3974/* Adjust CDclk dividers to allow high res or save power if possible */
3975static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
3976{
3977 struct drm_i915_private *dev_priv = dev->dev_private;
3978 u32 val, cmd;
3979
3980 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
3981 cmd = 2;
3982 else if (cdclk == 266)
3983 cmd = 1;
3984 else
3985 cmd = 0;
3986
3987 mutex_lock(&dev_priv->rps.hw_lock);
3988 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
3989 val &= ~DSPFREQGUAR_MASK;
3990 val |= (cmd << DSPFREQGUAR_SHIFT);
3991 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
3992 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
3993 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
3994 50)) {
3995 DRM_ERROR("timed out waiting for CDclk change\n");
3996 }
3997 mutex_unlock(&dev_priv->rps.hw_lock);
3998
3999 if (cdclk == 400) {
4000 u32 divider, vco;
4001
4002 vco = valleyview_get_vco(dev_priv);
4003 divider = ((vco << 1) / cdclk) - 1;
4004
4005 mutex_lock(&dev_priv->dpio_lock);
4006 /* adjust cdclk divider */
4007 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4008 val &= ~0xf;
4009 val |= divider;
4010 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4011 mutex_unlock(&dev_priv->dpio_lock);
4012 }
4013
4014 mutex_lock(&dev_priv->dpio_lock);
4015 /* adjust self-refresh exit latency value */
4016 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4017 val &= ~0x7f;
4018
4019 /*
4020 * For high bandwidth configs, we set a higher latency in the bunit
4021 * so that the core display fetch happens in time to avoid underruns.
4022 */
4023 if (cdclk == 400)
4024 val |= 4500 / 250; /* 4.5 usec */
4025 else
4026 val |= 3000 / 250; /* 3.0 usec */
4027 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4028 mutex_unlock(&dev_priv->dpio_lock);
4029
4030 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4031 intel_i2c_reset(dev);
4032}
4033
4034static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4035{
4036 int cur_cdclk, vco;
4037 int divider;
4038
4039 vco = valleyview_get_vco(dev_priv);
4040
4041 mutex_lock(&dev_priv->dpio_lock);
4042 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4043 mutex_unlock(&dev_priv->dpio_lock);
4044
4045 divider &= 0xf;
4046
4047 cur_cdclk = (vco << 1) / (divider + 1);
4048
4049 return cur_cdclk;
4050}
4051
4052static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4053 int max_pixclk)
4054{
4055 int cur_cdclk;
4056
4057 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4058
4059 /*
4060 * Really only a few cases to deal with, as only 4 CDclks are supported:
4061 * 200MHz
4062 * 267MHz
4063 * 320MHz
4064 * 400MHz
4065 * So we check to see whether we're above 90% of the lower bin and
4066 * adjust if needed.
4067 */
4068 if (max_pixclk > 288000) {
4069 return 400;
4070 } else if (max_pixclk > 240000) {
4071 return 320;
4072 } else
4073 return 266;
4074 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4075}
4076
2f2d7aa1
VS
4077/* compute the max pixel clock for new configuration */
4078static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
30a970c6
JB
4079{
4080 struct drm_device *dev = dev_priv->dev;
4081 struct intel_crtc *intel_crtc;
4082 int max_pixclk = 0;
4083
4084 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4085 base.head) {
2f2d7aa1 4086 if (intel_crtc->new_enabled)
30a970c6 4087 max_pixclk = max(max_pixclk,
2f2d7aa1 4088 intel_crtc->new_config->adjusted_mode.crtc_clock);
30a970c6
JB
4089 }
4090
4091 return max_pixclk;
4092}
4093
4094static void valleyview_modeset_global_pipes(struct drm_device *dev,
2f2d7aa1 4095 unsigned *prepare_pipes)
30a970c6
JB
4096{
4097 struct drm_i915_private *dev_priv = dev->dev_private;
4098 struct intel_crtc *intel_crtc;
2f2d7aa1 4099 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4100 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4101
4102 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4103 return;
4104
2f2d7aa1 4105 /* disable/enable all currently active pipes while we change cdclk */
30a970c6
JB
4106 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4107 base.head)
4108 if (intel_crtc->base.enabled)
4109 *prepare_pipes |= (1 << intel_crtc->pipe);
4110}
4111
4112static void valleyview_modeset_global_resources(struct drm_device *dev)
4113{
4114 struct drm_i915_private *dev_priv = dev->dev_private;
2f2d7aa1 4115 int max_pixclk = intel_mode_max_pixclk(dev_priv);
30a970c6
JB
4116 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4117 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4118
4119 if (req_cdclk != cur_cdclk)
4120 valleyview_set_cdclk(dev, req_cdclk);
4121}
4122
89b667f8
JB
4123static void valleyview_crtc_enable(struct drm_crtc *crtc)
4124{
4125 struct drm_device *dev = crtc->dev;
4126 struct drm_i915_private *dev_priv = dev->dev_private;
4127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4128 struct intel_encoder *encoder;
4129 int pipe = intel_crtc->pipe;
4130 int plane = intel_crtc->plane;
23538ef1 4131 bool is_dsi;
89b667f8
JB
4132
4133 WARN_ON(!crtc->enabled);
4134
4135 if (intel_crtc->active)
4136 return;
4137
4138 intel_crtc->active = true;
89b667f8 4139
89b667f8
JB
4140 for_each_encoder_on_crtc(dev, crtc, encoder)
4141 if (encoder->pre_pll_enable)
4142 encoder->pre_pll_enable(encoder);
4143
23538ef1
JN
4144 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4145
e9fd1c02
JN
4146 if (!is_dsi)
4147 vlv_enable_pll(intel_crtc);
89b667f8
JB
4148
4149 for_each_encoder_on_crtc(dev, crtc, encoder)
4150 if (encoder->pre_enable)
4151 encoder->pre_enable(encoder);
4152
2dd24552
JB
4153 i9xx_pfit_enable(intel_crtc);
4154
63cbb074
VS
4155 intel_crtc_load_lut(crtc);
4156
f37fcc2a 4157 intel_update_watermarks(crtc);
e1fdc473 4158 intel_enable_pipe(intel_crtc);
2d9d2b0b 4159 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4160 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4161 intel_enable_planes(crtc);
5c38d48c 4162 intel_crtc_update_cursor(crtc, true);
89b667f8 4163
89b667f8 4164 intel_update_fbc(dev);
5004945f
JN
4165
4166 for_each_encoder_on_crtc(dev, crtc, encoder)
4167 encoder->enable(encoder);
89b667f8
JB
4168}
4169
0b8765c6 4170static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
4171{
4172 struct drm_device *dev = crtc->dev;
79e53945
JB
4173 struct drm_i915_private *dev_priv = dev->dev_private;
4174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4175 struct intel_encoder *encoder;
79e53945 4176 int pipe = intel_crtc->pipe;
80824003 4177 int plane = intel_crtc->plane;
79e53945 4178
08a48469
DV
4179 WARN_ON(!crtc->enabled);
4180
f7abfe8b
CW
4181 if (intel_crtc->active)
4182 return;
4183
4184 intel_crtc->active = true;
6b383a7f 4185
9d6d9f19
MK
4186 for_each_encoder_on_crtc(dev, crtc, encoder)
4187 if (encoder->pre_enable)
4188 encoder->pre_enable(encoder);
4189
f6736a1a
DV
4190 i9xx_enable_pll(intel_crtc);
4191
2dd24552
JB
4192 i9xx_pfit_enable(intel_crtc);
4193
63cbb074
VS
4194 intel_crtc_load_lut(crtc);
4195
f37fcc2a 4196 intel_update_watermarks(crtc);
e1fdc473 4197 intel_enable_pipe(intel_crtc);
2d9d2b0b 4198 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
d1de00ef 4199 intel_enable_primary_plane(dev_priv, plane, pipe);
bb53d4ae 4200 intel_enable_planes(crtc);
22e407d7 4201 /* The fixup needs to happen before cursor is enabled */
61bc95c1
EE
4202 if (IS_G4X(dev))
4203 g4x_fixup_plane(dev_priv, pipe);
22e407d7 4204 intel_crtc_update_cursor(crtc, true);
79e53945 4205
0b8765c6
JB
4206 /* Give the overlay scaler a chance to enable if it's on this pipe */
4207 intel_crtc_dpms_overlay(intel_crtc, true);
ef9c3aee 4208
f440eb13 4209 intel_update_fbc(dev);
ef9c3aee 4210
fa5c73b1
DV
4211 for_each_encoder_on_crtc(dev, crtc, encoder)
4212 encoder->enable(encoder);
0b8765c6 4213}
79e53945 4214
87476d63
DV
4215static void i9xx_pfit_disable(struct intel_crtc *crtc)
4216{
4217 struct drm_device *dev = crtc->base.dev;
4218 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 4219
328d8e82
DV
4220 if (!crtc->config.gmch_pfit.control)
4221 return;
87476d63 4222
328d8e82 4223 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 4224
328d8e82
DV
4225 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4226 I915_READ(PFIT_CONTROL));
4227 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
4228}
4229
0b8765c6
JB
4230static void i9xx_crtc_disable(struct drm_crtc *crtc)
4231{
4232 struct drm_device *dev = crtc->dev;
4233 struct drm_i915_private *dev_priv = dev->dev_private;
4234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4235 struct intel_encoder *encoder;
0b8765c6
JB
4236 int pipe = intel_crtc->pipe;
4237 int plane = intel_crtc->plane;
ef9c3aee 4238
f7abfe8b
CW
4239 if (!intel_crtc->active)
4240 return;
4241
ea9d758d
DV
4242 for_each_encoder_on_crtc(dev, crtc, encoder)
4243 encoder->disable(encoder);
4244
0b8765c6 4245 /* Give the overlay scaler a chance to disable if it's on this pipe */
e6c3a2a6
CW
4246 intel_crtc_wait_for_pending_flips(crtc);
4247 drm_vblank_off(dev, pipe);
0b8765c6 4248
5c3fe8b0 4249 if (dev_priv->fbc.plane == plane)
973d04f9 4250 intel_disable_fbc(dev);
79e53945 4251
0d5b8c61
VS
4252 intel_crtc_dpms_overlay(intel_crtc, false);
4253 intel_crtc_update_cursor(crtc, false);
bb53d4ae 4254 intel_disable_planes(crtc);
d1de00ef 4255 intel_disable_primary_plane(dev_priv, plane, pipe);
0d5b8c61 4256
2d9d2b0b 4257 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
b24e7179 4258 intel_disable_pipe(dev_priv, pipe);
24a1f16d 4259
87476d63 4260 i9xx_pfit_disable(intel_crtc);
24a1f16d 4261
89b667f8
JB
4262 for_each_encoder_on_crtc(dev, crtc, encoder)
4263 if (encoder->post_disable)
4264 encoder->post_disable(encoder);
4265
f6071166
JB
4266 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4267 vlv_disable_pll(dev_priv, pipe);
4268 else if (!IS_VALLEYVIEW(dev))
e9fd1c02 4269 i9xx_disable_pll(dev_priv, pipe);
0b8765c6 4270
f7abfe8b 4271 intel_crtc->active = false;
46ba614c 4272 intel_update_watermarks(crtc);
f37fcc2a 4273
6b383a7f 4274 intel_update_fbc(dev);
0b8765c6
JB
4275}
4276
ee7b9f93
JB
4277static void i9xx_crtc_off(struct drm_crtc *crtc)
4278{
4279}
4280
976f8a20
DV
4281static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4282 bool enabled)
2c07245f
ZW
4283{
4284 struct drm_device *dev = crtc->dev;
4285 struct drm_i915_master_private *master_priv;
4286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4287 int pipe = intel_crtc->pipe;
79e53945
JB
4288
4289 if (!dev->primary->master)
4290 return;
4291
4292 master_priv = dev->primary->master->driver_priv;
4293 if (!master_priv->sarea_priv)
4294 return;
4295
79e53945
JB
4296 switch (pipe) {
4297 case 0:
4298 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4299 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4300 break;
4301 case 1:
4302 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4303 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4304 break;
4305 default:
9db4a9c7 4306 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
79e53945
JB
4307 break;
4308 }
79e53945
JB
4309}
4310
976f8a20
DV
4311/**
4312 * Sets the power management mode of the pipe and plane.
4313 */
4314void intel_crtc_update_dpms(struct drm_crtc *crtc)
4315{
4316 struct drm_device *dev = crtc->dev;
4317 struct drm_i915_private *dev_priv = dev->dev_private;
4318 struct intel_encoder *intel_encoder;
4319 bool enable = false;
4320
4321 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4322 enable |= intel_encoder->connectors_active;
4323
4324 if (enable)
4325 dev_priv->display.crtc_enable(crtc);
4326 else
4327 dev_priv->display.crtc_disable(crtc);
4328
4329 intel_crtc_update_sarea(crtc, enable);
4330}
4331
cdd59983
CW
4332static void intel_crtc_disable(struct drm_crtc *crtc)
4333{
cdd59983 4334 struct drm_device *dev = crtc->dev;
976f8a20 4335 struct drm_connector *connector;
ee7b9f93 4336 struct drm_i915_private *dev_priv = dev->dev_private;
7b9f35a6 4337 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cdd59983 4338
976f8a20
DV
4339 /* crtc should still be enabled when we disable it. */
4340 WARN_ON(!crtc->enabled);
4341
4342 dev_priv->display.crtc_disable(crtc);
c77bf565 4343 intel_crtc->eld_vld = false;
976f8a20 4344 intel_crtc_update_sarea(crtc, false);
ee7b9f93
JB
4345 dev_priv->display.off(crtc);
4346
931872fc 4347 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
93ce0ba6 4348 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
931872fc 4349 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
cdd59983
CW
4350
4351 if (crtc->fb) {
4352 mutex_lock(&dev->struct_mutex);
1690e1eb 4353 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
cdd59983 4354 mutex_unlock(&dev->struct_mutex);
976f8a20
DV
4355 crtc->fb = NULL;
4356 }
4357
4358 /* Update computed state. */
4359 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4360 if (!connector->encoder || !connector->encoder->crtc)
4361 continue;
4362
4363 if (connector->encoder->crtc != crtc)
4364 continue;
4365
4366 connector->dpms = DRM_MODE_DPMS_OFF;
4367 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
4368 }
4369}
4370
ea5b213a 4371void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 4372{
4ef69c7a 4373 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 4374
ea5b213a
CW
4375 drm_encoder_cleanup(encoder);
4376 kfree(intel_encoder);
7e7d76c3
JB
4377}
4378
9237329d 4379/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
4380 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4381 * state of the entire output pipe. */
9237329d 4382static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 4383{
5ab432ef
DV
4384 if (mode == DRM_MODE_DPMS_ON) {
4385 encoder->connectors_active = true;
4386
b2cabb0e 4387 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
4388 } else {
4389 encoder->connectors_active = false;
4390
b2cabb0e 4391 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 4392 }
79e53945
JB
4393}
4394
0a91ca29
DV
4395/* Cross check the actual hw state with our own modeset state tracking (and it's
4396 * internal consistency). */
b980514c 4397static void intel_connector_check_state(struct intel_connector *connector)
79e53945 4398{
0a91ca29
DV
4399 if (connector->get_hw_state(connector)) {
4400 struct intel_encoder *encoder = connector->encoder;
4401 struct drm_crtc *crtc;
4402 bool encoder_enabled;
4403 enum pipe pipe;
4404
4405 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4406 connector->base.base.id,
4407 drm_get_connector_name(&connector->base));
4408
4409 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4410 "wrong connector dpms state\n");
4411 WARN(connector->base.encoder != &encoder->base,
4412 "active connector not linked to encoder\n");
4413 WARN(!encoder->connectors_active,
4414 "encoder->connectors_active not set\n");
4415
4416 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4417 WARN(!encoder_enabled, "encoder not enabled\n");
4418 if (WARN_ON(!encoder->base.crtc))
4419 return;
4420
4421 crtc = encoder->base.crtc;
4422
4423 WARN(!crtc->enabled, "crtc not enabled\n");
4424 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4425 WARN(pipe != to_intel_crtc(crtc)->pipe,
4426 "encoder active on the wrong pipe\n");
4427 }
79e53945
JB
4428}
4429
5ab432ef
DV
4430/* Even simpler default implementation, if there's really no special case to
4431 * consider. */
4432void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 4433{
5ab432ef
DV
4434 /* All the simple cases only support two dpms states. */
4435 if (mode != DRM_MODE_DPMS_ON)
4436 mode = DRM_MODE_DPMS_OFF;
d4270e57 4437
5ab432ef
DV
4438 if (mode == connector->dpms)
4439 return;
4440
4441 connector->dpms = mode;
4442
4443 /* Only need to change hw state when actually enabled */
c9976dcf
CW
4444 if (connector->encoder)
4445 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 4446
b980514c 4447 intel_modeset_check_state(connector->dev);
79e53945
JB
4448}
4449
f0947c37
DV
4450/* Simple connector->get_hw_state implementation for encoders that support only
4451 * one connector and no cloning and hence the encoder state determines the state
4452 * of the connector. */
4453bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 4454{
24929352 4455 enum pipe pipe = 0;
f0947c37 4456 struct intel_encoder *encoder = connector->encoder;
ea5b213a 4457
f0947c37 4458 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
4459}
4460
1857e1da
DV
4461static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4462 struct intel_crtc_config *pipe_config)
4463{
4464 struct drm_i915_private *dev_priv = dev->dev_private;
4465 struct intel_crtc *pipe_B_crtc =
4466 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4467
4468 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4469 pipe_name(pipe), pipe_config->fdi_lanes);
4470 if (pipe_config->fdi_lanes > 4) {
4471 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4472 pipe_name(pipe), pipe_config->fdi_lanes);
4473 return false;
4474 }
4475
bafb6553 4476 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
4477 if (pipe_config->fdi_lanes > 2) {
4478 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4479 pipe_config->fdi_lanes);
4480 return false;
4481 } else {
4482 return true;
4483 }
4484 }
4485
4486 if (INTEL_INFO(dev)->num_pipes == 2)
4487 return true;
4488
4489 /* Ivybridge 3 pipe is really complicated */
4490 switch (pipe) {
4491 case PIPE_A:
4492 return true;
4493 case PIPE_B:
4494 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4495 pipe_config->fdi_lanes > 2) {
4496 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4497 pipe_name(pipe), pipe_config->fdi_lanes);
4498 return false;
4499 }
4500 return true;
4501 case PIPE_C:
1e833f40 4502 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
1857e1da
DV
4503 pipe_B_crtc->config.fdi_lanes <= 2) {
4504 if (pipe_config->fdi_lanes > 2) {
4505 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4506 pipe_name(pipe), pipe_config->fdi_lanes);
4507 return false;
4508 }
4509 } else {
4510 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4511 return false;
4512 }
4513 return true;
4514 default:
4515 BUG();
4516 }
4517}
4518
e29c22c0
DV
4519#define RETRY 1
4520static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4521 struct intel_crtc_config *pipe_config)
877d48d5 4522{
1857e1da 4523 struct drm_device *dev = intel_crtc->base.dev;
877d48d5 4524 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
ff9a6750 4525 int lane, link_bw, fdi_dotclock;
e29c22c0 4526 bool setup_ok, needs_recompute = false;
877d48d5 4527
e29c22c0 4528retry:
877d48d5
DV
4529 /* FDI is a binary signal running at ~2.7GHz, encoding
4530 * each output octet as 10 bits. The actual frequency
4531 * is stored as a divider into a 100MHz clock, and the
4532 * mode pixel clock is stored in units of 1KHz.
4533 * Hence the bw of each lane in terms of the mode signal
4534 * is:
4535 */
4536 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4537
241bfc38 4538 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 4539
2bd89a07 4540 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
4541 pipe_config->pipe_bpp);
4542
4543 pipe_config->fdi_lanes = lane;
4544
2bd89a07 4545 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 4546 link_bw, &pipe_config->fdi_m_n);
1857e1da 4547
e29c22c0
DV
4548 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4549 intel_crtc->pipe, pipe_config);
4550 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4551 pipe_config->pipe_bpp -= 2*3;
4552 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4553 pipe_config->pipe_bpp);
4554 needs_recompute = true;
4555 pipe_config->bw_constrained = true;
4556
4557 goto retry;
4558 }
4559
4560 if (needs_recompute)
4561 return RETRY;
4562
4563 return setup_ok ? 0 : -EINVAL;
877d48d5
DV
4564}
4565
42db64ef
PZ
4566static void hsw_compute_ips_config(struct intel_crtc *crtc,
4567 struct intel_crtc_config *pipe_config)
4568{
d330a953 4569 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 4570 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 4571 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
4572}
4573
a43f6e0f 4574static int intel_crtc_compute_config(struct intel_crtc *crtc,
e29c22c0 4575 struct intel_crtc_config *pipe_config)
79e53945 4576{
a43f6e0f 4577 struct drm_device *dev = crtc->base.dev;
b8cecdf5 4578 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
89749350 4579
ad3a4479 4580 /* FIXME should check pixel clock limits on all platforms */
cf532bb2
VS
4581 if (INTEL_INFO(dev)->gen < 4) {
4582 struct drm_i915_private *dev_priv = dev->dev_private;
4583 int clock_limit =
4584 dev_priv->display.get_display_clock_speed(dev);
4585
4586 /*
4587 * Enable pixel doubling when the dot clock
4588 * is > 90% of the (display) core speed.
4589 *
b397c96b
VS
4590 * GDG double wide on either pipe,
4591 * otherwise pipe A only.
cf532bb2 4592 */
b397c96b 4593 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 4594 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 4595 clock_limit *= 2;
cf532bb2 4596 pipe_config->double_wide = true;
ad3a4479
VS
4597 }
4598
241bfc38 4599 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 4600 return -EINVAL;
2c07245f 4601 }
89749350 4602
1d1d0e27
VS
4603 /*
4604 * Pipe horizontal size must be even in:
4605 * - DVO ganged mode
4606 * - LVDS dual channel mode
4607 * - Double wide pipe
4608 */
4609 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4610 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4611 pipe_config->pipe_src_w &= ~1;
4612
8693a824
DL
4613 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4614 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
4615 */
4616 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4617 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 4618 return -EINVAL;
44f46b42 4619
bd080ee5 4620 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
5d2d38dd 4621 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
bd080ee5 4622 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
5d2d38dd
DV
4623 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4624 * for lvds. */
4625 pipe_config->pipe_bpp = 8*3;
4626 }
4627
f5adf94e 4628 if (HAS_IPS(dev))
a43f6e0f
DV
4629 hsw_compute_ips_config(crtc, pipe_config);
4630
4631 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4632 * clock survives for now. */
4633 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4634 pipe_config->shared_dpll = crtc->config.shared_dpll;
42db64ef 4635
877d48d5 4636 if (pipe_config->has_pch_encoder)
a43f6e0f 4637 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 4638
e29c22c0 4639 return 0;
79e53945
JB
4640}
4641
25eb05fc
JB
4642static int valleyview_get_display_clock_speed(struct drm_device *dev)
4643{
4644 return 400000; /* FIXME */
4645}
4646
e70236a8
JB
4647static int i945_get_display_clock_speed(struct drm_device *dev)
4648{
4649 return 400000;
4650}
79e53945 4651
e70236a8 4652static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 4653{
e70236a8
JB
4654 return 333000;
4655}
79e53945 4656
e70236a8
JB
4657static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4658{
4659 return 200000;
4660}
79e53945 4661
257a7ffc
DV
4662static int pnv_get_display_clock_speed(struct drm_device *dev)
4663{
4664 u16 gcfgc = 0;
4665
4666 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4667
4668 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4669 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4670 return 267000;
4671 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4672 return 333000;
4673 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4674 return 444000;
4675 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4676 return 200000;
4677 default:
4678 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4679 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4680 return 133000;
4681 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4682 return 167000;
4683 }
4684}
4685
e70236a8
JB
4686static int i915gm_get_display_clock_speed(struct drm_device *dev)
4687{
4688 u16 gcfgc = 0;
79e53945 4689
e70236a8
JB
4690 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4691
4692 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
4693 return 133000;
4694 else {
4695 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4696 case GC_DISPLAY_CLOCK_333_MHZ:
4697 return 333000;
4698 default:
4699 case GC_DISPLAY_CLOCK_190_200_MHZ:
4700 return 190000;
79e53945 4701 }
e70236a8
JB
4702 }
4703}
4704
4705static int i865_get_display_clock_speed(struct drm_device *dev)
4706{
4707 return 266000;
4708}
4709
4710static int i855_get_display_clock_speed(struct drm_device *dev)
4711{
4712 u16 hpllcc = 0;
4713 /* Assume that the hardware is in the high speed state. This
4714 * should be the default.
4715 */
4716 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4717 case GC_CLOCK_133_200:
4718 case GC_CLOCK_100_200:
4719 return 200000;
4720 case GC_CLOCK_166_250:
4721 return 250000;
4722 case GC_CLOCK_100_133:
79e53945 4723 return 133000;
e70236a8 4724 }
79e53945 4725
e70236a8
JB
4726 /* Shouldn't happen */
4727 return 0;
4728}
79e53945 4729
e70236a8
JB
4730static int i830_get_display_clock_speed(struct drm_device *dev)
4731{
4732 return 133000;
79e53945
JB
4733}
4734
2c07245f 4735static void
a65851af 4736intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 4737{
a65851af
VS
4738 while (*num > DATA_LINK_M_N_MASK ||
4739 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
4740 *num >>= 1;
4741 *den >>= 1;
4742 }
4743}
4744
a65851af
VS
4745static void compute_m_n(unsigned int m, unsigned int n,
4746 uint32_t *ret_m, uint32_t *ret_n)
4747{
4748 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4749 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4750 intel_reduce_m_n_ratio(ret_m, ret_n);
4751}
4752
e69d0bc1
DV
4753void
4754intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4755 int pixel_clock, int link_clock,
4756 struct intel_link_m_n *m_n)
2c07245f 4757{
e69d0bc1 4758 m_n->tu = 64;
a65851af
VS
4759
4760 compute_m_n(bits_per_pixel * pixel_clock,
4761 link_clock * nlanes * 8,
4762 &m_n->gmch_m, &m_n->gmch_n);
4763
4764 compute_m_n(pixel_clock, link_clock,
4765 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
4766}
4767
a7615030
CW
4768static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4769{
d330a953
JN
4770 if (i915.panel_use_ssc >= 0)
4771 return i915.panel_use_ssc != 0;
41aa3448 4772 return dev_priv->vbt.lvds_use_ssc
435793df 4773 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
4774}
4775
c65d77d8
JB
4776static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4777{
4778 struct drm_device *dev = crtc->dev;
4779 struct drm_i915_private *dev_priv = dev->dev_private;
4780 int refclk;
4781
a0c4da24 4782 if (IS_VALLEYVIEW(dev)) {
9a0ea498 4783 refclk = 100000;
a0c4da24 4784 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
c65d77d8 4785 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
4786 refclk = dev_priv->vbt.lvds_ssc_freq;
4787 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
4788 } else if (!IS_GEN2(dev)) {
4789 refclk = 96000;
4790 } else {
4791 refclk = 48000;
4792 }
4793
4794 return refclk;
4795}
4796
7429e9d4 4797static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 4798{
7df00d7a 4799 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 4800}
f47709a9 4801
7429e9d4
DV
4802static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4803{
4804 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
4805}
4806
f47709a9 4807static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
a7516a05
JB
4808 intel_clock_t *reduced_clock)
4809{
f47709a9 4810 struct drm_device *dev = crtc->base.dev;
a7516a05 4811 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4812 int pipe = crtc->pipe;
a7516a05
JB
4813 u32 fp, fp2 = 0;
4814
4815 if (IS_PINEVIEW(dev)) {
7429e9d4 4816 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4817 if (reduced_clock)
7429e9d4 4818 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 4819 } else {
7429e9d4 4820 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
a7516a05 4821 if (reduced_clock)
7429e9d4 4822 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
4823 }
4824
4825 I915_WRITE(FP0(pipe), fp);
8bcc2795 4826 crtc->config.dpll_hw_state.fp0 = fp;
a7516a05 4827
f47709a9
DV
4828 crtc->lowfreq_avail = false;
4829 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
d330a953 4830 reduced_clock && i915.powersave) {
a7516a05 4831 I915_WRITE(FP1(pipe), fp2);
8bcc2795 4832 crtc->config.dpll_hw_state.fp1 = fp2;
f47709a9 4833 crtc->lowfreq_avail = true;
a7516a05
JB
4834 } else {
4835 I915_WRITE(FP1(pipe), fp);
8bcc2795 4836 crtc->config.dpll_hw_state.fp1 = fp;
a7516a05
JB
4837 }
4838}
4839
5e69f97f
CML
4840static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4841 pipe)
89b667f8
JB
4842{
4843 u32 reg_val;
4844
4845 /*
4846 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4847 * and set it to a reasonable value instead.
4848 */
ab3c759a 4849 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
4850 reg_val &= 0xffffff00;
4851 reg_val |= 0x00000030;
ab3c759a 4852 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4853
ab3c759a 4854 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4855 reg_val &= 0x8cffffff;
4856 reg_val = 0x8c000000;
ab3c759a 4857 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 4858
ab3c759a 4859 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 4860 reg_val &= 0xffffff00;
ab3c759a 4861 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 4862
ab3c759a 4863 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
4864 reg_val &= 0x00ffffff;
4865 reg_val |= 0xb0000000;
ab3c759a 4866 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
4867}
4868
b551842d
DV
4869static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4870 struct intel_link_m_n *m_n)
4871{
4872 struct drm_device *dev = crtc->base.dev;
4873 struct drm_i915_private *dev_priv = dev->dev_private;
4874 int pipe = crtc->pipe;
4875
e3b95f1e
DV
4876 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4877 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4878 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4879 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
4880}
4881
4882static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4883 struct intel_link_m_n *m_n)
4884{
4885 struct drm_device *dev = crtc->base.dev;
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887 int pipe = crtc->pipe;
4888 enum transcoder transcoder = crtc->config.cpu_transcoder;
4889
4890 if (INTEL_INFO(dev)->gen >= 5) {
4891 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4892 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4893 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4894 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4895 } else {
e3b95f1e
DV
4896 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4897 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4898 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4899 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
4900 }
4901}
4902
03afc4a2
DV
4903static void intel_dp_set_m_n(struct intel_crtc *crtc)
4904{
4905 if (crtc->config.has_pch_encoder)
4906 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4907 else
4908 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4909}
4910
f47709a9 4911static void vlv_update_pll(struct intel_crtc *crtc)
a0c4da24 4912{
f47709a9 4913 struct drm_device *dev = crtc->base.dev;
a0c4da24 4914 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 4915 int pipe = crtc->pipe;
89b667f8 4916 u32 dpll, mdiv;
a0c4da24 4917 u32 bestn, bestm1, bestm2, bestp1, bestp2;
198a037f 4918 u32 coreclk, reg_val, dpll_md;
a0c4da24 4919
09153000
DV
4920 mutex_lock(&dev_priv->dpio_lock);
4921
f47709a9
DV
4922 bestn = crtc->config.dpll.n;
4923 bestm1 = crtc->config.dpll.m1;
4924 bestm2 = crtc->config.dpll.m2;
4925 bestp1 = crtc->config.dpll.p1;
4926 bestp2 = crtc->config.dpll.p2;
a0c4da24 4927
89b667f8
JB
4928 /* See eDP HDMI DPIO driver vbios notes doc */
4929
4930 /* PLL B needs special handling */
4931 if (pipe)
5e69f97f 4932 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
4933
4934 /* Set up Tx target for periodic Rcomp update */
ab3c759a 4935 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
4936
4937 /* Disable target IRef on PLL */
ab3c759a 4938 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 4939 reg_val &= 0x00ffffff;
ab3c759a 4940 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
4941
4942 /* Disable fast lock */
ab3c759a 4943 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
4944
4945 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
4946 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4947 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4948 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 4949 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
4950
4951 /*
4952 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4953 * but we don't support that).
4954 * Note: don't use the DAC post divider as it seems unstable.
4955 */
4956 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 4957 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4958
a0c4da24 4959 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 4960 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 4961
89b667f8 4962 /* Set HBR and RBR LPF coefficients */
ff9a6750 4963 if (crtc->config.port_clock == 162000 ||
99750bd4 4964 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
89b667f8 4965 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
ab3c759a 4966 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 4967 0x009f0003);
89b667f8 4968 else
ab3c759a 4969 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
4970 0x00d0000f);
4971
4972 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4973 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4974 /* Use SSC source */
4975 if (!pipe)
ab3c759a 4976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4977 0x0df40000);
4978 else
ab3c759a 4979 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4980 0x0df70000);
4981 } else { /* HDMI or VGA */
4982 /* Use bend source */
4983 if (!pipe)
ab3c759a 4984 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4985 0x0df70000);
4986 else
ab3c759a 4987 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
4988 0x0df40000);
4989 }
a0c4da24 4990
ab3c759a 4991 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8
JB
4992 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4993 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4994 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4995 coreclk |= 0x01000000;
ab3c759a 4996 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 4997
ab3c759a 4998 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a0c4da24 4999
e5cbfbfb
ID
5000 /*
5001 * Enable DPIO clock input. We should never disable the reference
5002 * clock for pipe B, since VGA hotplug / manual detection depends
5003 * on it.
5004 */
89b667f8
JB
5005 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5006 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
f6071166
JB
5007 /* We should never disable this, set it here for state tracking */
5008 if (pipe == PIPE_B)
89b667f8 5009 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
a0c4da24 5010 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5011 crtc->config.dpll_hw_state.dpll = dpll;
5012
ef1b460d
DV
5013 dpll_md = (crtc->config.pixel_multiplier - 1)
5014 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795
DV
5015 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5016
89b667f8
JB
5017 if (crtc->config.has_dp_encoder)
5018 intel_dp_set_m_n(crtc);
09153000
DV
5019
5020 mutex_unlock(&dev_priv->dpio_lock);
a0c4da24
JB
5021}
5022
f47709a9
DV
5023static void i9xx_update_pll(struct intel_crtc *crtc,
5024 intel_clock_t *reduced_clock,
eb1cbe48
DV
5025 int num_connectors)
5026{
f47709a9 5027 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5028 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
5029 u32 dpll;
5030 bool is_sdvo;
f47709a9 5031 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5032
f47709a9 5033 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5034
f47709a9
DV
5035 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5036 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
5037
5038 dpll = DPLL_VGA_MODE_DIS;
5039
f47709a9 5040 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
5041 dpll |= DPLLB_MODE_LVDS;
5042 else
5043 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 5044
ef1b460d 5045 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
198a037f
DV
5046 dpll |= (crtc->config.pixel_multiplier - 1)
5047 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 5048 }
198a037f
DV
5049
5050 if (is_sdvo)
4a33e48d 5051 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 5052
f47709a9 5053 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4a33e48d 5054 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
5055
5056 /* compute bitmask from p1 value */
5057 if (IS_PINEVIEW(dev))
5058 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5059 else {
5060 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5061 if (IS_G4X(dev) && reduced_clock)
5062 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5063 }
5064 switch (clock->p2) {
5065 case 5:
5066 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5067 break;
5068 case 7:
5069 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5070 break;
5071 case 10:
5072 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5073 break;
5074 case 14:
5075 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5076 break;
5077 }
5078 if (INTEL_INFO(dev)->gen >= 4)
5079 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5080
09ede541 5081 if (crtc->config.sdvo_tv_clock)
eb1cbe48 5082 dpll |= PLL_REF_INPUT_TVCLKINBC;
f47709a9 5083 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5084 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5085 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5086 else
5087 dpll |= PLL_REF_INPUT_DREFCLK;
5088
5089 dpll |= DPLL_VCO_ENABLE;
8bcc2795
DV
5090 crtc->config.dpll_hw_state.dpll = dpll;
5091
eb1cbe48 5092 if (INTEL_INFO(dev)->gen >= 4) {
ef1b460d
DV
5093 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5094 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
8bcc2795 5095 crtc->config.dpll_hw_state.dpll_md = dpll_md;
eb1cbe48 5096 }
66e3d5c0
DV
5097
5098 if (crtc->config.has_dp_encoder)
5099 intel_dp_set_m_n(crtc);
eb1cbe48
DV
5100}
5101
f47709a9 5102static void i8xx_update_pll(struct intel_crtc *crtc,
f47709a9 5103 intel_clock_t *reduced_clock,
eb1cbe48
DV
5104 int num_connectors)
5105{
f47709a9 5106 struct drm_device *dev = crtc->base.dev;
eb1cbe48 5107 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 5108 u32 dpll;
f47709a9 5109 struct dpll *clock = &crtc->config.dpll;
eb1cbe48 5110
f47709a9 5111 i9xx_update_pll_dividers(crtc, reduced_clock);
2a8f64ca 5112
eb1cbe48
DV
5113 dpll = DPLL_VGA_MODE_DIS;
5114
f47709a9 5115 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
5116 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5117 } else {
5118 if (clock->p1 == 2)
5119 dpll |= PLL_P1_DIVIDE_BY_TWO;
5120 else
5121 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5122 if (clock->p2 == 4)
5123 dpll |= PLL_P2_DIVIDE_BY_4;
5124 }
5125
4a33e48d
DV
5126 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5127 dpll |= DPLL_DVO_2X_MODE;
5128
f47709a9 5129 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
5130 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5131 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5132 else
5133 dpll |= PLL_REF_INPUT_DREFCLK;
5134
5135 dpll |= DPLL_VCO_ENABLE;
8bcc2795 5136 crtc->config.dpll_hw_state.dpll = dpll;
eb1cbe48
DV
5137}
5138
8a654f3b 5139static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
5140{
5141 struct drm_device *dev = intel_crtc->base.dev;
5142 struct drm_i915_private *dev_priv = dev->dev_private;
5143 enum pipe pipe = intel_crtc->pipe;
3b117c8f 5144 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
8a654f3b
DV
5145 struct drm_display_mode *adjusted_mode =
5146 &intel_crtc->config.adjusted_mode;
4d8a62ea
DV
5147 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5148
5149 /* We need to be careful not to changed the adjusted mode, for otherwise
5150 * the hw state checker will get angry at the mismatch. */
5151 crtc_vtotal = adjusted_mode->crtc_vtotal;
5152 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c
PZ
5153
5154 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5155 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
5156 crtc_vtotal -= 1;
5157 crtc_vblank_end -= 1;
b0e77b9c
PZ
5158 vsyncshift = adjusted_mode->crtc_hsync_start
5159 - adjusted_mode->crtc_htotal / 2;
5160 } else {
5161 vsyncshift = 0;
5162 }
5163
5164 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 5165 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 5166
fe2b8f9d 5167 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
5168 (adjusted_mode->crtc_hdisplay - 1) |
5169 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 5170 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
5171 (adjusted_mode->crtc_hblank_start - 1) |
5172 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 5173 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
5174 (adjusted_mode->crtc_hsync_start - 1) |
5175 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5176
fe2b8f9d 5177 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 5178 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 5179 ((crtc_vtotal - 1) << 16));
fe2b8f9d 5180 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 5181 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 5182 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 5183 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
5184 (adjusted_mode->crtc_vsync_start - 1) |
5185 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5186
b5e508d4
PZ
5187 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5188 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5189 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5190 * bits. */
5191 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5192 (pipe == PIPE_B || pipe == PIPE_C))
5193 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5194
b0e77b9c
PZ
5195 /* pipesrc controls the size that is scaled from, which should
5196 * always be the user's requested size.
5197 */
5198 I915_WRITE(PIPESRC(pipe),
37327abd
VS
5199 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5200 (intel_crtc->config.pipe_src_h - 1));
b0e77b9c
PZ
5201}
5202
1bd1bd80
DV
5203static void intel_get_pipe_timings(struct intel_crtc *crtc,
5204 struct intel_crtc_config *pipe_config)
5205{
5206 struct drm_device *dev = crtc->base.dev;
5207 struct drm_i915_private *dev_priv = dev->dev_private;
5208 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5209 uint32_t tmp;
5210
5211 tmp = I915_READ(HTOTAL(cpu_transcoder));
5212 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5213 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5214 tmp = I915_READ(HBLANK(cpu_transcoder));
5215 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5216 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5217 tmp = I915_READ(HSYNC(cpu_transcoder));
5218 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5219 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5220
5221 tmp = I915_READ(VTOTAL(cpu_transcoder));
5222 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5223 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5224 tmp = I915_READ(VBLANK(cpu_transcoder));
5225 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5226 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5227 tmp = I915_READ(VSYNC(cpu_transcoder));
5228 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5229 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5230
5231 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5232 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5233 pipe_config->adjusted_mode.crtc_vtotal += 1;
5234 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5235 }
5236
5237 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
5238 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5239 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5240
5241 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5242 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
5243}
5244
f6a83288
DV
5245void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5246 struct intel_crtc_config *pipe_config)
babea61d 5247{
f6a83288
DV
5248 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5249 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5250 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5251 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
babea61d 5252
f6a83288
DV
5253 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5254 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5255 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5256 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
babea61d 5257
f6a83288 5258 mode->flags = pipe_config->adjusted_mode.flags;
babea61d 5259
f6a83288
DV
5260 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5261 mode->flags |= pipe_config->adjusted_mode.flags;
babea61d
JB
5262}
5263
84b046f3
DV
5264static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5265{
5266 struct drm_device *dev = intel_crtc->base.dev;
5267 struct drm_i915_private *dev_priv = dev->dev_private;
5268 uint32_t pipeconf;
5269
9f11a9e4 5270 pipeconf = 0;
84b046f3 5271
67c72a12
DV
5272 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5273 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5274 pipeconf |= PIPECONF_ENABLE;
5275
cf532bb2
VS
5276 if (intel_crtc->config.double_wide)
5277 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 5278
ff9ce46e
DV
5279 /* only g4x and later have fancy bpc/dither controls */
5280 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e
DV
5281 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5282 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5283 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 5284 PIPECONF_DITHER_TYPE_SP;
84b046f3 5285
ff9ce46e
DV
5286 switch (intel_crtc->config.pipe_bpp) {
5287 case 18:
5288 pipeconf |= PIPECONF_6BPC;
5289 break;
5290 case 24:
5291 pipeconf |= PIPECONF_8BPC;
5292 break;
5293 case 30:
5294 pipeconf |= PIPECONF_10BPC;
5295 break;
5296 default:
5297 /* Case prevented by intel_choose_pipe_bpp_dither. */
5298 BUG();
84b046f3
DV
5299 }
5300 }
5301
5302 if (HAS_PIPE_CXSR(dev)) {
5303 if (intel_crtc->lowfreq_avail) {
5304 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5305 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5306 } else {
5307 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
5308 }
5309 }
5310
84b046f3
DV
5311 if (!IS_GEN2(dev) &&
5312 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5313 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5314 else
5315 pipeconf |= PIPECONF_PROGRESSIVE;
5316
9f11a9e4
DV
5317 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5318 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 5319
84b046f3
DV
5320 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5321 POSTING_READ(PIPECONF(intel_crtc->pipe));
5322}
5323
f564048e 5324static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
f564048e 5325 int x, int y,
94352cf9 5326 struct drm_framebuffer *fb)
79e53945
JB
5327{
5328 struct drm_device *dev = crtc->dev;
5329 struct drm_i915_private *dev_priv = dev->dev_private;
5330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5331 int pipe = intel_crtc->pipe;
80824003 5332 int plane = intel_crtc->plane;
c751ce4f 5333 int refclk, num_connectors = 0;
652c393a 5334 intel_clock_t clock, reduced_clock;
84b046f3 5335 u32 dspcntr;
a16af721 5336 bool ok, has_reduced_clock = false;
e9fd1c02 5337 bool is_lvds = false, is_dsi = false;
5eddb70b 5338 struct intel_encoder *encoder;
d4906093 5339 const intel_limit_t *limit;
5c3b82e2 5340 int ret;
79e53945 5341
6c2b7c12 5342 for_each_encoder_on_crtc(dev, crtc, encoder) {
5eddb70b 5343 switch (encoder->type) {
79e53945
JB
5344 case INTEL_OUTPUT_LVDS:
5345 is_lvds = true;
5346 break;
e9fd1c02
JN
5347 case INTEL_OUTPUT_DSI:
5348 is_dsi = true;
5349 break;
79e53945 5350 }
43565a06 5351
c751ce4f 5352 num_connectors++;
79e53945
JB
5353 }
5354
f2335330
JN
5355 if (is_dsi)
5356 goto skip_dpll;
5357
5358 if (!intel_crtc->config.clock_set) {
5359 refclk = i9xx_get_refclk(crtc, num_connectors);
79e53945 5360
e9fd1c02
JN
5361 /*
5362 * Returns a set of divisors for the desired target clock with
5363 * the given refclk, or FALSE. The returned values represent
5364 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5365 * 2) / p1 / p2.
5366 */
5367 limit = intel_limit(crtc, refclk);
5368 ok = dev_priv->display.find_dpll(limit, crtc,
5369 intel_crtc->config.port_clock,
5370 refclk, NULL, &clock);
f2335330 5371 if (!ok) {
e9fd1c02
JN
5372 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5373 return -EINVAL;
5374 }
79e53945 5375
f2335330
JN
5376 if (is_lvds && dev_priv->lvds_downclock_avail) {
5377 /*
5378 * Ensure we match the reduced clock's P to the target
5379 * clock. If the clocks don't match, we can't switch
5380 * the display clock by using the FP0/FP1. In such case
5381 * we will disable the LVDS downclock feature.
5382 */
5383 has_reduced_clock =
5384 dev_priv->display.find_dpll(limit, crtc,
5385 dev_priv->lvds_downclock,
5386 refclk, &clock,
5387 &reduced_clock);
5388 }
5389 /* Compat-code for transition, will disappear. */
f47709a9
DV
5390 intel_crtc->config.dpll.n = clock.n;
5391 intel_crtc->config.dpll.m1 = clock.m1;
5392 intel_crtc->config.dpll.m2 = clock.m2;
5393 intel_crtc->config.dpll.p1 = clock.p1;
5394 intel_crtc->config.dpll.p2 = clock.p2;
5395 }
7026d4ac 5396
e9fd1c02 5397 if (IS_GEN2(dev)) {
8a654f3b 5398 i8xx_update_pll(intel_crtc,
2a8f64ca
VP
5399 has_reduced_clock ? &reduced_clock : NULL,
5400 num_connectors);
e9fd1c02 5401 } else if (IS_VALLEYVIEW(dev)) {
f2335330 5402 vlv_update_pll(intel_crtc);
e9fd1c02 5403 } else {
f47709a9 5404 i9xx_update_pll(intel_crtc,
eb1cbe48 5405 has_reduced_clock ? &reduced_clock : NULL,
89b667f8 5406 num_connectors);
e9fd1c02 5407 }
79e53945 5408
f2335330 5409skip_dpll:
79e53945
JB
5410 /* Set up the display plane register */
5411 dspcntr = DISPPLANE_GAMMA_ENABLE;
5412
da6ecc5d
JB
5413 if (!IS_VALLEYVIEW(dev)) {
5414 if (pipe == 0)
5415 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5416 else
5417 dspcntr |= DISPPLANE_SEL_PIPE_B;
5418 }
79e53945 5419
8a654f3b 5420 intel_set_pipe_timings(intel_crtc);
5eddb70b
CW
5421
5422 /* pipesrc and dspsize control the size that is scaled from,
5423 * which should always be the user's requested size.
79e53945 5424 */
929c77fb 5425 I915_WRITE(DSPSIZE(plane),
37327abd
VS
5426 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5427 (intel_crtc->config.pipe_src_w - 1));
929c77fb 5428 I915_WRITE(DSPPOS(plane), 0);
2c07245f 5429
84b046f3
DV
5430 i9xx_set_pipeconf(intel_crtc);
5431
f564048e
EA
5432 I915_WRITE(DSPCNTR(plane), dspcntr);
5433 POSTING_READ(DSPCNTR(plane));
5434
94352cf9 5435 ret = intel_pipe_set_base(crtc, x, y, fb);
f564048e 5436
f564048e
EA
5437 return ret;
5438}
5439
2fa2fe9a
DV
5440static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5441 struct intel_crtc_config *pipe_config)
5442{
5443 struct drm_device *dev = crtc->base.dev;
5444 struct drm_i915_private *dev_priv = dev->dev_private;
5445 uint32_t tmp;
5446
dc9e7dec
VS
5447 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5448 return;
5449
2fa2fe9a 5450 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
5451 if (!(tmp & PFIT_ENABLE))
5452 return;
2fa2fe9a 5453
06922821 5454 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
5455 if (INTEL_INFO(dev)->gen < 4) {
5456 if (crtc->pipe != PIPE_B)
5457 return;
2fa2fe9a
DV
5458 } else {
5459 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5460 return;
5461 }
5462
06922821 5463 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
5464 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5465 if (INTEL_INFO(dev)->gen < 5)
5466 pipe_config->gmch_pfit.lvds_border_bits =
5467 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5468}
5469
acbec814
JB
5470static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5471 struct intel_crtc_config *pipe_config)
5472{
5473 struct drm_device *dev = crtc->base.dev;
5474 struct drm_i915_private *dev_priv = dev->dev_private;
5475 int pipe = pipe_config->cpu_transcoder;
5476 intel_clock_t clock;
5477 u32 mdiv;
662c6ecb 5478 int refclk = 100000;
acbec814
JB
5479
5480 mutex_lock(&dev_priv->dpio_lock);
ab3c759a 5481 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
acbec814
JB
5482 mutex_unlock(&dev_priv->dpio_lock);
5483
5484 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5485 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5486 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5487 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5488 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5489
f646628b 5490 vlv_clock(refclk, &clock);
acbec814 5491
f646628b
VS
5492 /* clock.dot is the fast clock */
5493 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
5494}
5495
0e8ffe1b
DV
5496static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5497 struct intel_crtc_config *pipe_config)
5498{
5499 struct drm_device *dev = crtc->base.dev;
5500 struct drm_i915_private *dev_priv = dev->dev_private;
5501 uint32_t tmp;
5502
e143a21c 5503 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 5504 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 5505
0e8ffe1b
DV
5506 tmp = I915_READ(PIPECONF(crtc->pipe));
5507 if (!(tmp & PIPECONF_ENABLE))
5508 return false;
5509
42571aef
VS
5510 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5511 switch (tmp & PIPECONF_BPC_MASK) {
5512 case PIPECONF_6BPC:
5513 pipe_config->pipe_bpp = 18;
5514 break;
5515 case PIPECONF_8BPC:
5516 pipe_config->pipe_bpp = 24;
5517 break;
5518 case PIPECONF_10BPC:
5519 pipe_config->pipe_bpp = 30;
5520 break;
5521 default:
5522 break;
5523 }
5524 }
5525
282740f7
VS
5526 if (INTEL_INFO(dev)->gen < 4)
5527 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5528
1bd1bd80
DV
5529 intel_get_pipe_timings(crtc, pipe_config);
5530
2fa2fe9a
DV
5531 i9xx_get_pfit_config(crtc, pipe_config);
5532
6c49f241
DV
5533 if (INTEL_INFO(dev)->gen >= 4) {
5534 tmp = I915_READ(DPLL_MD(crtc->pipe));
5535 pipe_config->pixel_multiplier =
5536 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5537 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 5538 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
5539 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5540 tmp = I915_READ(DPLL(crtc->pipe));
5541 pipe_config->pixel_multiplier =
5542 ((tmp & SDVO_MULTIPLIER_MASK)
5543 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5544 } else {
5545 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5546 * port and will be fixed up in the encoder->get_config
5547 * function. */
5548 pipe_config->pixel_multiplier = 1;
5549 }
8bcc2795
DV
5550 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5551 if (!IS_VALLEYVIEW(dev)) {
5552 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5553 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
5554 } else {
5555 /* Mask out read-only status bits. */
5556 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5557 DPLL_PORTC_READY_MASK |
5558 DPLL_PORTB_READY_MASK);
8bcc2795 5559 }
6c49f241 5560
acbec814
JB
5561 if (IS_VALLEYVIEW(dev))
5562 vlv_crtc_clock_get(crtc, pipe_config);
5563 else
5564 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 5565
0e8ffe1b
DV
5566 return true;
5567}
5568
dde86e2d 5569static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
5570{
5571 struct drm_i915_private *dev_priv = dev->dev_private;
5572 struct drm_mode_config *mode_config = &dev->mode_config;
13d83a67 5573 struct intel_encoder *encoder;
74cfd7ac 5574 u32 val, final;
13d83a67 5575 bool has_lvds = false;
199e5d79 5576 bool has_cpu_edp = false;
199e5d79 5577 bool has_panel = false;
99eb6a01
KP
5578 bool has_ck505 = false;
5579 bool can_ssc = false;
13d83a67
JB
5580
5581 /* We need to take the global config into account */
199e5d79
KP
5582 list_for_each_entry(encoder, &mode_config->encoder_list,
5583 base.head) {
5584 switch (encoder->type) {
5585 case INTEL_OUTPUT_LVDS:
5586 has_panel = true;
5587 has_lvds = true;
5588 break;
5589 case INTEL_OUTPUT_EDP:
5590 has_panel = true;
2de6905f 5591 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
5592 has_cpu_edp = true;
5593 break;
13d83a67
JB
5594 }
5595 }
5596
99eb6a01 5597 if (HAS_PCH_IBX(dev)) {
41aa3448 5598 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
5599 can_ssc = has_ck505;
5600 } else {
5601 has_ck505 = false;
5602 can_ssc = true;
5603 }
5604
2de6905f
ID
5605 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5606 has_panel, has_lvds, has_ck505);
13d83a67
JB
5607
5608 /* Ironlake: try to setup display ref clock before DPLL
5609 * enabling. This is only under driver's control after
5610 * PCH B stepping, previous chipset stepping should be
5611 * ignoring this setting.
5612 */
74cfd7ac
CW
5613 val = I915_READ(PCH_DREF_CONTROL);
5614
5615 /* As we must carefully and slowly disable/enable each source in turn,
5616 * compute the final state we want first and check if we need to
5617 * make any changes at all.
5618 */
5619 final = val;
5620 final &= ~DREF_NONSPREAD_SOURCE_MASK;
5621 if (has_ck505)
5622 final |= DREF_NONSPREAD_CK505_ENABLE;
5623 else
5624 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5625
5626 final &= ~DREF_SSC_SOURCE_MASK;
5627 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5628 final &= ~DREF_SSC1_ENABLE;
5629
5630 if (has_panel) {
5631 final |= DREF_SSC_SOURCE_ENABLE;
5632
5633 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5634 final |= DREF_SSC1_ENABLE;
5635
5636 if (has_cpu_edp) {
5637 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5638 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5639 else
5640 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5641 } else
5642 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5643 } else {
5644 final |= DREF_SSC_SOURCE_DISABLE;
5645 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5646 }
5647
5648 if (final == val)
5649 return;
5650
13d83a67 5651 /* Always enable nonspread source */
74cfd7ac 5652 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 5653
99eb6a01 5654 if (has_ck505)
74cfd7ac 5655 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 5656 else
74cfd7ac 5657 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 5658
199e5d79 5659 if (has_panel) {
74cfd7ac
CW
5660 val &= ~DREF_SSC_SOURCE_MASK;
5661 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 5662
199e5d79 5663 /* SSC must be turned on before enabling the CPU output */
99eb6a01 5664 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5665 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 5666 val |= DREF_SSC1_ENABLE;
e77166b5 5667 } else
74cfd7ac 5668 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
5669
5670 /* Get SSC going before enabling the outputs */
74cfd7ac 5671 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5672 POSTING_READ(PCH_DREF_CONTROL);
5673 udelay(200);
5674
74cfd7ac 5675 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
5676
5677 /* Enable CPU source on CPU attached eDP */
199e5d79 5678 if (has_cpu_edp) {
99eb6a01 5679 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 5680 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 5681 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
199e5d79 5682 }
13d83a67 5683 else
74cfd7ac 5684 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 5685 } else
74cfd7ac 5686 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5687
74cfd7ac 5688 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5689 POSTING_READ(PCH_DREF_CONTROL);
5690 udelay(200);
5691 } else {
5692 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5693
74cfd7ac 5694 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
5695
5696 /* Turn off CPU output */
74cfd7ac 5697 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 5698
74cfd7ac 5699 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
5700 POSTING_READ(PCH_DREF_CONTROL);
5701 udelay(200);
5702
5703 /* Turn off the SSC source */
74cfd7ac
CW
5704 val &= ~DREF_SSC_SOURCE_MASK;
5705 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
5706
5707 /* Turn off SSC1 */
74cfd7ac 5708 val &= ~DREF_SSC1_ENABLE;
199e5d79 5709
74cfd7ac 5710 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
5711 POSTING_READ(PCH_DREF_CONTROL);
5712 udelay(200);
5713 }
74cfd7ac
CW
5714
5715 BUG_ON(val != final);
13d83a67
JB
5716}
5717
f31f2d55 5718static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 5719{
f31f2d55 5720 uint32_t tmp;
dde86e2d 5721
0ff066a9
PZ
5722 tmp = I915_READ(SOUTH_CHICKEN2);
5723 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5724 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5725
0ff066a9
PZ
5726 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5727 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5728 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 5729
0ff066a9
PZ
5730 tmp = I915_READ(SOUTH_CHICKEN2);
5731 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5732 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 5733
0ff066a9
PZ
5734 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5735 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5736 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
5737}
5738
5739/* WaMPhyProgramming:hsw */
5740static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5741{
5742 uint32_t tmp;
dde86e2d
PZ
5743
5744 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5745 tmp &= ~(0xFF << 24);
5746 tmp |= (0x12 << 24);
5747 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5748
dde86e2d
PZ
5749 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5750 tmp |= (1 << 11);
5751 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5752
5753 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5754 tmp |= (1 << 11);
5755 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5756
dde86e2d
PZ
5757 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5758 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5759 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5760
5761 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5762 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5763 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5764
0ff066a9
PZ
5765 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5766 tmp &= ~(7 << 13);
5767 tmp |= (5 << 13);
5768 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 5769
0ff066a9
PZ
5770 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5771 tmp &= ~(7 << 13);
5772 tmp |= (5 << 13);
5773 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
5774
5775 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5776 tmp &= ~0xFF;
5777 tmp |= 0x1C;
5778 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5779
5780 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5781 tmp &= ~0xFF;
5782 tmp |= 0x1C;
5783 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5784
5785 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5786 tmp &= ~(0xFF << 16);
5787 tmp |= (0x1C << 16);
5788 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5789
5790 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5791 tmp &= ~(0xFF << 16);
5792 tmp |= (0x1C << 16);
5793 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5794
0ff066a9
PZ
5795 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5796 tmp |= (1 << 27);
5797 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 5798
0ff066a9
PZ
5799 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5800 tmp |= (1 << 27);
5801 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 5802
0ff066a9
PZ
5803 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5804 tmp &= ~(0xF << 28);
5805 tmp |= (4 << 28);
5806 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 5807
0ff066a9
PZ
5808 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5809 tmp &= ~(0xF << 28);
5810 tmp |= (4 << 28);
5811 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
5812}
5813
2fa86a1f
PZ
5814/* Implements 3 different sequences from BSpec chapter "Display iCLK
5815 * Programming" based on the parameters passed:
5816 * - Sequence to enable CLKOUT_DP
5817 * - Sequence to enable CLKOUT_DP without spread
5818 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5819 */
5820static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5821 bool with_fdi)
f31f2d55
PZ
5822{
5823 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
5824 uint32_t reg, tmp;
5825
5826 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5827 with_spread = true;
5828 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5829 with_fdi, "LP PCH doesn't have FDI\n"))
5830 with_fdi = false;
f31f2d55
PZ
5831
5832 mutex_lock(&dev_priv->dpio_lock);
5833
5834 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5835 tmp &= ~SBI_SSCCTL_DISABLE;
5836 tmp |= SBI_SSCCTL_PATHALT;
5837 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5838
5839 udelay(24);
5840
2fa86a1f
PZ
5841 if (with_spread) {
5842 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5843 tmp &= ~SBI_SSCCTL_PATHALT;
5844 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 5845
2fa86a1f
PZ
5846 if (with_fdi) {
5847 lpt_reset_fdi_mphy(dev_priv);
5848 lpt_program_fdi_mphy(dev_priv);
5849 }
5850 }
dde86e2d 5851
2fa86a1f
PZ
5852 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5853 SBI_GEN0 : SBI_DBUFF0;
5854 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5855 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5856 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246
DV
5857
5858 mutex_unlock(&dev_priv->dpio_lock);
dde86e2d
PZ
5859}
5860
47701c3b
PZ
5861/* Sequence to disable CLKOUT_DP */
5862static void lpt_disable_clkout_dp(struct drm_device *dev)
5863{
5864 struct drm_i915_private *dev_priv = dev->dev_private;
5865 uint32_t reg, tmp;
5866
5867 mutex_lock(&dev_priv->dpio_lock);
5868
5869 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5870 SBI_GEN0 : SBI_DBUFF0;
5871 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5872 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5873 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5874
5875 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5876 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5877 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5878 tmp |= SBI_SSCCTL_PATHALT;
5879 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5880 udelay(32);
5881 }
5882 tmp |= SBI_SSCCTL_DISABLE;
5883 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5884 }
5885
5886 mutex_unlock(&dev_priv->dpio_lock);
5887}
5888
bf8fa3d3
PZ
5889static void lpt_init_pch_refclk(struct drm_device *dev)
5890{
5891 struct drm_mode_config *mode_config = &dev->mode_config;
5892 struct intel_encoder *encoder;
5893 bool has_vga = false;
5894
5895 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5896 switch (encoder->type) {
5897 case INTEL_OUTPUT_ANALOG:
5898 has_vga = true;
5899 break;
5900 }
5901 }
5902
47701c3b
PZ
5903 if (has_vga)
5904 lpt_enable_clkout_dp(dev, true, true);
5905 else
5906 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
5907}
5908
dde86e2d
PZ
5909/*
5910 * Initialize reference clocks when the driver loads
5911 */
5912void intel_init_pch_refclk(struct drm_device *dev)
5913{
5914 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5915 ironlake_init_pch_refclk(dev);
5916 else if (HAS_PCH_LPT(dev))
5917 lpt_init_pch_refclk(dev);
5918}
5919
d9d444cb
JB
5920static int ironlake_get_refclk(struct drm_crtc *crtc)
5921{
5922 struct drm_device *dev = crtc->dev;
5923 struct drm_i915_private *dev_priv = dev->dev_private;
5924 struct intel_encoder *encoder;
d9d444cb
JB
5925 int num_connectors = 0;
5926 bool is_lvds = false;
5927
6c2b7c12 5928 for_each_encoder_on_crtc(dev, crtc, encoder) {
d9d444cb
JB
5929 switch (encoder->type) {
5930 case INTEL_OUTPUT_LVDS:
5931 is_lvds = true;
5932 break;
d9d444cb
JB
5933 }
5934 num_connectors++;
5935 }
5936
5937 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 5938 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 5939 dev_priv->vbt.lvds_ssc_freq);
e91e941b 5940 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
5941 }
5942
5943 return 120000;
5944}
5945
6ff93609 5946static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 5947{
c8203565 5948 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
5949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5950 int pipe = intel_crtc->pipe;
c8203565
PZ
5951 uint32_t val;
5952
78114071 5953 val = 0;
c8203565 5954
965e0c48 5955 switch (intel_crtc->config.pipe_bpp) {
c8203565 5956 case 18:
dfd07d72 5957 val |= PIPECONF_6BPC;
c8203565
PZ
5958 break;
5959 case 24:
dfd07d72 5960 val |= PIPECONF_8BPC;
c8203565
PZ
5961 break;
5962 case 30:
dfd07d72 5963 val |= PIPECONF_10BPC;
c8203565
PZ
5964 break;
5965 case 36:
dfd07d72 5966 val |= PIPECONF_12BPC;
c8203565
PZ
5967 break;
5968 default:
cc769b62
PZ
5969 /* Case prevented by intel_choose_pipe_bpp_dither. */
5970 BUG();
c8203565
PZ
5971 }
5972
d8b32247 5973 if (intel_crtc->config.dither)
c8203565
PZ
5974 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5975
6ff93609 5976 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
5977 val |= PIPECONF_INTERLACED_ILK;
5978 else
5979 val |= PIPECONF_PROGRESSIVE;
5980
50f3b016 5981 if (intel_crtc->config.limited_color_range)
3685a8f3 5982 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 5983
c8203565
PZ
5984 I915_WRITE(PIPECONF(pipe), val);
5985 POSTING_READ(PIPECONF(pipe));
5986}
5987
86d3efce
VS
5988/*
5989 * Set up the pipe CSC unit.
5990 *
5991 * Currently only full range RGB to limited range RGB conversion
5992 * is supported, but eventually this should handle various
5993 * RGB<->YCbCr scenarios as well.
5994 */
50f3b016 5995static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
5996{
5997 struct drm_device *dev = crtc->dev;
5998 struct drm_i915_private *dev_priv = dev->dev_private;
5999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6000 int pipe = intel_crtc->pipe;
6001 uint16_t coeff = 0x7800; /* 1.0 */
6002
6003 /*
6004 * TODO: Check what kind of values actually come out of the pipe
6005 * with these coeff/postoff values and adjust to get the best
6006 * accuracy. Perhaps we even need to take the bpc value into
6007 * consideration.
6008 */
6009
50f3b016 6010 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6011 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6012
6013 /*
6014 * GY/GU and RY/RU should be the other way around according
6015 * to BSpec, but reality doesn't agree. Just set them up in
6016 * a way that results in the correct picture.
6017 */
6018 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6019 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6020
6021 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6022 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6023
6024 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6025 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6026
6027 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6028 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6029 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6030
6031 if (INTEL_INFO(dev)->gen > 6) {
6032 uint16_t postoff = 0;
6033
50f3b016 6034 if (intel_crtc->config.limited_color_range)
32cf0cb0 6035 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
6036
6037 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6038 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6039 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6040
6041 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6042 } else {
6043 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6044
50f3b016 6045 if (intel_crtc->config.limited_color_range)
86d3efce
VS
6046 mode |= CSC_BLACK_SCREEN_OFFSET;
6047
6048 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6049 }
6050}
6051
6ff93609 6052static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 6053{
756f85cf
PZ
6054 struct drm_device *dev = crtc->dev;
6055 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 6056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 6057 enum pipe pipe = intel_crtc->pipe;
3b117c8f 6058 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
ee2b0b38
PZ
6059 uint32_t val;
6060
3eff4faa 6061 val = 0;
ee2b0b38 6062
756f85cf 6063 if (IS_HASWELL(dev) && intel_crtc->config.dither)
ee2b0b38
PZ
6064 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6065
6ff93609 6066 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
6067 val |= PIPECONF_INTERLACED_ILK;
6068 else
6069 val |= PIPECONF_PROGRESSIVE;
6070
702e7a56
PZ
6071 I915_WRITE(PIPECONF(cpu_transcoder), val);
6072 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
6073
6074 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6075 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf
PZ
6076
6077 if (IS_BROADWELL(dev)) {
6078 val = 0;
6079
6080 switch (intel_crtc->config.pipe_bpp) {
6081 case 18:
6082 val |= PIPEMISC_DITHER_6_BPC;
6083 break;
6084 case 24:
6085 val |= PIPEMISC_DITHER_8_BPC;
6086 break;
6087 case 30:
6088 val |= PIPEMISC_DITHER_10_BPC;
6089 break;
6090 case 36:
6091 val |= PIPEMISC_DITHER_12_BPC;
6092 break;
6093 default:
6094 /* Case prevented by pipe_config_set_bpp. */
6095 BUG();
6096 }
6097
6098 if (intel_crtc->config.dither)
6099 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6100
6101 I915_WRITE(PIPEMISC(pipe), val);
6102 }
ee2b0b38
PZ
6103}
6104
6591c6e4 6105static bool ironlake_compute_clocks(struct drm_crtc *crtc,
6591c6e4
PZ
6106 intel_clock_t *clock,
6107 bool *has_reduced_clock,
6108 intel_clock_t *reduced_clock)
6109{
6110 struct drm_device *dev = crtc->dev;
6111 struct drm_i915_private *dev_priv = dev->dev_private;
6112 struct intel_encoder *intel_encoder;
6113 int refclk;
d4906093 6114 const intel_limit_t *limit;
a16af721 6115 bool ret, is_lvds = false;
79e53945 6116
6591c6e4
PZ
6117 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6118 switch (intel_encoder->type) {
79e53945
JB
6119 case INTEL_OUTPUT_LVDS:
6120 is_lvds = true;
6121 break;
79e53945
JB
6122 }
6123 }
6124
d9d444cb 6125 refclk = ironlake_get_refclk(crtc);
79e53945 6126
d4906093
ML
6127 /*
6128 * Returns a set of divisors for the desired target clock with the given
6129 * refclk, or FALSE. The returned values represent the clock equation:
6130 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6131 */
1b894b59 6132 limit = intel_limit(crtc, refclk);
ff9a6750
DV
6133 ret = dev_priv->display.find_dpll(limit, crtc,
6134 to_intel_crtc(crtc)->config.port_clock,
ee9300bb 6135 refclk, NULL, clock);
6591c6e4
PZ
6136 if (!ret)
6137 return false;
cda4b7d3 6138
ddc9003c 6139 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
6140 /*
6141 * Ensure we match the reduced clock's P to the target clock.
6142 * If the clocks don't match, we can't switch the display clock
6143 * by using the FP0/FP1. In such case we will disable the LVDS
6144 * downclock feature.
6145 */
ee9300bb
DV
6146 *has_reduced_clock =
6147 dev_priv->display.find_dpll(limit, crtc,
6148 dev_priv->lvds_downclock,
6149 refclk, clock,
6150 reduced_clock);
652c393a 6151 }
61e9653f 6152
6591c6e4
PZ
6153 return true;
6154}
6155
d4b1931c
PZ
6156int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6157{
6158 /*
6159 * Account for spread spectrum to avoid
6160 * oversubscribing the link. Max center spread
6161 * is 2.5%; use 5% for safety's sake.
6162 */
6163 u32 bps = target_clock * bpp * 21 / 20;
6164 return bps / (link_bw * 8) + 1;
6165}
6166
7429e9d4 6167static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 6168{
7429e9d4 6169 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
6170}
6171
de13a2e3 6172static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
7429e9d4 6173 u32 *fp,
9a7c7890 6174 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 6175{
de13a2e3 6176 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
6177 struct drm_device *dev = crtc->dev;
6178 struct drm_i915_private *dev_priv = dev->dev_private;
de13a2e3
PZ
6179 struct intel_encoder *intel_encoder;
6180 uint32_t dpll;
6cc5f341 6181 int factor, num_connectors = 0;
09ede541 6182 bool is_lvds = false, is_sdvo = false;
79e53945 6183
de13a2e3
PZ
6184 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6185 switch (intel_encoder->type) {
79e53945
JB
6186 case INTEL_OUTPUT_LVDS:
6187 is_lvds = true;
6188 break;
6189 case INTEL_OUTPUT_SDVO:
7d57382e 6190 case INTEL_OUTPUT_HDMI:
79e53945 6191 is_sdvo = true;
79e53945 6192 break;
79e53945 6193 }
43565a06 6194
c751ce4f 6195 num_connectors++;
79e53945 6196 }
79e53945 6197
c1858123 6198 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
6199 factor = 21;
6200 if (is_lvds) {
6201 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 6202 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 6203 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 6204 factor = 25;
09ede541 6205 } else if (intel_crtc->config.sdvo_tv_clock)
8febb297 6206 factor = 20;
c1858123 6207
7429e9d4 6208 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
7d0ac5b7 6209 *fp |= FP_CB_TUNE;
2c07245f 6210
9a7c7890
DV
6211 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6212 *fp2 |= FP_CB_TUNE;
6213
5eddb70b 6214 dpll = 0;
2c07245f 6215
a07d6787
EA
6216 if (is_lvds)
6217 dpll |= DPLLB_MODE_LVDS;
6218 else
6219 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 6220
ef1b460d
DV
6221 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6222 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
6223
6224 if (is_sdvo)
4a33e48d 6225 dpll |= DPLL_SDVO_HIGH_SPEED;
9566e9af 6226 if (intel_crtc->config.has_dp_encoder)
4a33e48d 6227 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 6228
a07d6787 6229 /* compute bitmask from p1 value */
7429e9d4 6230 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 6231 /* also FPA1 */
7429e9d4 6232 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 6233
7429e9d4 6234 switch (intel_crtc->config.dpll.p2) {
a07d6787
EA
6235 case 5:
6236 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6237 break;
6238 case 7:
6239 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6240 break;
6241 case 10:
6242 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6243 break;
6244 case 14:
6245 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6246 break;
79e53945
JB
6247 }
6248
b4c09f3b 6249 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 6250 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
6251 else
6252 dpll |= PLL_REF_INPUT_DREFCLK;
6253
959e16d6 6254 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
6255}
6256
6257static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
de13a2e3
PZ
6258 int x, int y,
6259 struct drm_framebuffer *fb)
6260{
6261 struct drm_device *dev = crtc->dev;
6262 struct drm_i915_private *dev_priv = dev->dev_private;
6263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6264 int pipe = intel_crtc->pipe;
6265 int plane = intel_crtc->plane;
6266 int num_connectors = 0;
6267 intel_clock_t clock, reduced_clock;
cbbab5bd 6268 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 6269 bool ok, has_reduced_clock = false;
8b47047b 6270 bool is_lvds = false;
de13a2e3 6271 struct intel_encoder *encoder;
e2b78267 6272 struct intel_shared_dpll *pll;
de13a2e3 6273 int ret;
de13a2e3
PZ
6274
6275 for_each_encoder_on_crtc(dev, crtc, encoder) {
6276 switch (encoder->type) {
6277 case INTEL_OUTPUT_LVDS:
6278 is_lvds = true;
6279 break;
de13a2e3
PZ
6280 }
6281
6282 num_connectors++;
a07d6787 6283 }
79e53945 6284
5dc5298b
PZ
6285 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6286 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 6287
ff9a6750 6288 ok = ironlake_compute_clocks(crtc, &clock,
de13a2e3 6289 &has_reduced_clock, &reduced_clock);
ee9300bb 6290 if (!ok && !intel_crtc->config.clock_set) {
de13a2e3
PZ
6291 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6292 return -EINVAL;
79e53945 6293 }
f47709a9
DV
6294 /* Compat-code for transition, will disappear. */
6295 if (!intel_crtc->config.clock_set) {
6296 intel_crtc->config.dpll.n = clock.n;
6297 intel_crtc->config.dpll.m1 = clock.m1;
6298 intel_crtc->config.dpll.m2 = clock.m2;
6299 intel_crtc->config.dpll.p1 = clock.p1;
6300 intel_crtc->config.dpll.p2 = clock.p2;
6301 }
79e53945 6302
5dc5298b 6303 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8b47047b 6304 if (intel_crtc->config.has_pch_encoder) {
7429e9d4 6305 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
cbbab5bd 6306 if (has_reduced_clock)
7429e9d4 6307 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 6308
7429e9d4 6309 dpll = ironlake_compute_dpll(intel_crtc,
cbbab5bd
DV
6310 &fp, &reduced_clock,
6311 has_reduced_clock ? &fp2 : NULL);
6312
959e16d6 6313 intel_crtc->config.dpll_hw_state.dpll = dpll;
66e985c0
DV
6314 intel_crtc->config.dpll_hw_state.fp0 = fp;
6315 if (has_reduced_clock)
6316 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6317 else
6318 intel_crtc->config.dpll_hw_state.fp1 = fp;
6319
b89a1d39 6320 pll = intel_get_shared_dpll(intel_crtc);
ee7b9f93 6321 if (pll == NULL) {
84f44ce7
VS
6322 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6323 pipe_name(pipe));
4b645f14
JB
6324 return -EINVAL;
6325 }
ee7b9f93 6326 } else
e72f9fbf 6327 intel_put_shared_dpll(intel_crtc);
79e53945 6328
03afc4a2
DV
6329 if (intel_crtc->config.has_dp_encoder)
6330 intel_dp_set_m_n(intel_crtc);
79e53945 6331
d330a953 6332 if (is_lvds && has_reduced_clock && i915.powersave)
bcd644e0
DV
6333 intel_crtc->lowfreq_avail = true;
6334 else
6335 intel_crtc->lowfreq_avail = false;
e2b78267 6336
8a654f3b 6337 intel_set_pipe_timings(intel_crtc);
5eddb70b 6338
ca3a0ff8 6339 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6340 intel_cpu_transcoder_set_m_n(intel_crtc,
6341 &intel_crtc->config.fdi_m_n);
6342 }
2c07245f 6343
6ff93609 6344 ironlake_set_pipeconf(crtc);
79e53945 6345
a1f9e77e
PZ
6346 /* Set up the display plane register */
6347 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
b24e7179 6348 POSTING_READ(DSPCNTR(plane));
79e53945 6349
94352cf9 6350 ret = intel_pipe_set_base(crtc, x, y, fb);
7662c8bd 6351
1857e1da 6352 return ret;
79e53945
JB
6353}
6354
eb14cb74
VS
6355static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6356 struct intel_link_m_n *m_n)
6357{
6358 struct drm_device *dev = crtc->base.dev;
6359 struct drm_i915_private *dev_priv = dev->dev_private;
6360 enum pipe pipe = crtc->pipe;
6361
6362 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6363 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6364 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6365 & ~TU_SIZE_MASK;
6366 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6367 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6368 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6369}
6370
6371static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6372 enum transcoder transcoder,
6373 struct intel_link_m_n *m_n)
72419203
DV
6374{
6375 struct drm_device *dev = crtc->base.dev;
6376 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 6377 enum pipe pipe = crtc->pipe;
72419203 6378
eb14cb74
VS
6379 if (INTEL_INFO(dev)->gen >= 5) {
6380 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6381 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6382 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6383 & ~TU_SIZE_MASK;
6384 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6385 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6386 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6387 } else {
6388 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6389 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6390 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6391 & ~TU_SIZE_MASK;
6392 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6393 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6394 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6395 }
6396}
6397
6398void intel_dp_get_m_n(struct intel_crtc *crtc,
6399 struct intel_crtc_config *pipe_config)
6400{
6401 if (crtc->config.has_pch_encoder)
6402 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6403 else
6404 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6405 &pipe_config->dp_m_n);
6406}
72419203 6407
eb14cb74
VS
6408static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6409 struct intel_crtc_config *pipe_config)
6410{
6411 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6412 &pipe_config->fdi_m_n);
72419203
DV
6413}
6414
2fa2fe9a
DV
6415static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6416 struct intel_crtc_config *pipe_config)
6417{
6418 struct drm_device *dev = crtc->base.dev;
6419 struct drm_i915_private *dev_priv = dev->dev_private;
6420 uint32_t tmp;
6421
6422 tmp = I915_READ(PF_CTL(crtc->pipe));
6423
6424 if (tmp & PF_ENABLE) {
fd4daa9c 6425 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
6426 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6427 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
6428
6429 /* We currently do not free assignements of panel fitters on
6430 * ivb/hsw (since we don't use the higher upscaling modes which
6431 * differentiates them) so just WARN about this case for now. */
6432 if (IS_GEN7(dev)) {
6433 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6434 PF_PIPE_SEL_IVB(crtc->pipe));
6435 }
2fa2fe9a 6436 }
79e53945
JB
6437}
6438
0e8ffe1b
DV
6439static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6440 struct intel_crtc_config *pipe_config)
6441{
6442 struct drm_device *dev = crtc->base.dev;
6443 struct drm_i915_private *dev_priv = dev->dev_private;
6444 uint32_t tmp;
6445
e143a21c 6446 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 6447 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 6448
0e8ffe1b
DV
6449 tmp = I915_READ(PIPECONF(crtc->pipe));
6450 if (!(tmp & PIPECONF_ENABLE))
6451 return false;
6452
42571aef
VS
6453 switch (tmp & PIPECONF_BPC_MASK) {
6454 case PIPECONF_6BPC:
6455 pipe_config->pipe_bpp = 18;
6456 break;
6457 case PIPECONF_8BPC:
6458 pipe_config->pipe_bpp = 24;
6459 break;
6460 case PIPECONF_10BPC:
6461 pipe_config->pipe_bpp = 30;
6462 break;
6463 case PIPECONF_12BPC:
6464 pipe_config->pipe_bpp = 36;
6465 break;
6466 default:
6467 break;
6468 }
6469
ab9412ba 6470 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
6471 struct intel_shared_dpll *pll;
6472
88adfff1
DV
6473 pipe_config->has_pch_encoder = true;
6474
627eb5a3
DV
6475 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6476 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6477 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6478
6479 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 6480
c0d43d62 6481 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
6482 pipe_config->shared_dpll =
6483 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
6484 } else {
6485 tmp = I915_READ(PCH_DPLL_SEL);
6486 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6487 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6488 else
6489 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6490 }
66e985c0
DV
6491
6492 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6493
6494 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6495 &pipe_config->dpll_hw_state));
c93f54cf
DV
6496
6497 tmp = pipe_config->dpll_hw_state.dpll;
6498 pipe_config->pixel_multiplier =
6499 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6500 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
6501
6502 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
6503 } else {
6504 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
6505 }
6506
1bd1bd80
DV
6507 intel_get_pipe_timings(crtc, pipe_config);
6508
2fa2fe9a
DV
6509 ironlake_get_pfit_config(crtc, pipe_config);
6510
0e8ffe1b
DV
6511 return true;
6512}
6513
be256dc7
PZ
6514static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6515{
6516 struct drm_device *dev = dev_priv->dev;
6517 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6518 struct intel_crtc *crtc;
6519 unsigned long irqflags;
bd633a7c 6520 uint32_t val;
be256dc7
PZ
6521
6522 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
798183c5 6523 WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
6524 pipe_name(crtc->pipe));
6525
6526 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6527 WARN(plls->spll_refcount, "SPLL enabled\n");
6528 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6529 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6530 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6531 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6532 "CPU PWM1 enabled\n");
6533 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6534 "CPU PWM2 enabled\n");
6535 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6536 "PCH PWM1 enabled\n");
6537 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6538 "Utility pin enabled\n");
6539 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6540
6541 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6542 val = I915_READ(DEIMR);
6806e63f 6543 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
be256dc7
PZ
6544 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6545 val = I915_READ(SDEIMR);
bd633a7c 6546 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
be256dc7
PZ
6547 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6548 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6549}
6550
6551/*
6552 * This function implements pieces of two sequences from BSpec:
6553 * - Sequence for display software to disable LCPLL
6554 * - Sequence for display software to allow package C8+
6555 * The steps implemented here are just the steps that actually touch the LCPLL
6556 * register. Callers should take care of disabling all the display engine
6557 * functions, doing the mode unset, fixing interrupts, etc.
6558 */
6ff58d53
PZ
6559static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6560 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
6561{
6562 uint32_t val;
6563
6564 assert_can_disable_lcpll(dev_priv);
6565
6566 val = I915_READ(LCPLL_CTL);
6567
6568 if (switch_to_fclk) {
6569 val |= LCPLL_CD_SOURCE_FCLK;
6570 I915_WRITE(LCPLL_CTL, val);
6571
6572 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6573 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6574 DRM_ERROR("Switching to FCLK failed\n");
6575
6576 val = I915_READ(LCPLL_CTL);
6577 }
6578
6579 val |= LCPLL_PLL_DISABLE;
6580 I915_WRITE(LCPLL_CTL, val);
6581 POSTING_READ(LCPLL_CTL);
6582
6583 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6584 DRM_ERROR("LCPLL still locked\n");
6585
6586 val = I915_READ(D_COMP);
6587 val |= D_COMP_COMP_DISABLE;
515b2392
PZ
6588 mutex_lock(&dev_priv->rps.hw_lock);
6589 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6590 DRM_ERROR("Failed to disable D_COMP\n");
6591 mutex_unlock(&dev_priv->rps.hw_lock);
be256dc7
PZ
6592 POSTING_READ(D_COMP);
6593 ndelay(100);
6594
6595 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6596 DRM_ERROR("D_COMP RCOMP still in progress\n");
6597
6598 if (allow_power_down) {
6599 val = I915_READ(LCPLL_CTL);
6600 val |= LCPLL_POWER_DOWN_ALLOW;
6601 I915_WRITE(LCPLL_CTL, val);
6602 POSTING_READ(LCPLL_CTL);
6603 }
6604}
6605
6606/*
6607 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6608 * source.
6609 */
6ff58d53 6610static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
6611{
6612 uint32_t val;
6613
6614 val = I915_READ(LCPLL_CTL);
6615
6616 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6617 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6618 return;
6619
215733fa
PZ
6620 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6621 * we'll hang the machine! */
0d9d349d 6622 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
215733fa 6623
be256dc7
PZ
6624 if (val & LCPLL_POWER_DOWN_ALLOW) {
6625 val &= ~LCPLL_POWER_DOWN_ALLOW;
6626 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 6627 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
6628 }
6629
6630 val = I915_READ(D_COMP);
6631 val |= D_COMP_COMP_FORCE;
6632 val &= ~D_COMP_COMP_DISABLE;
515b2392
PZ
6633 mutex_lock(&dev_priv->rps.hw_lock);
6634 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6635 DRM_ERROR("Failed to enable D_COMP\n");
6636 mutex_unlock(&dev_priv->rps.hw_lock);
35d8f2eb 6637 POSTING_READ(D_COMP);
be256dc7
PZ
6638
6639 val = I915_READ(LCPLL_CTL);
6640 val &= ~LCPLL_PLL_DISABLE;
6641 I915_WRITE(LCPLL_CTL, val);
6642
6643 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6644 DRM_ERROR("LCPLL not locked yet\n");
6645
6646 if (val & LCPLL_CD_SOURCE_FCLK) {
6647 val = I915_READ(LCPLL_CTL);
6648 val &= ~LCPLL_CD_SOURCE_FCLK;
6649 I915_WRITE(LCPLL_CTL, val);
6650
6651 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6652 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6653 DRM_ERROR("Switching back to LCPLL failed\n");
6654 }
215733fa 6655
0d9d349d 6656 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
be256dc7
PZ
6657}
6658
c67a470b
PZ
6659void hsw_enable_pc8_work(struct work_struct *__work)
6660{
6661 struct drm_i915_private *dev_priv =
6662 container_of(to_delayed_work(__work), struct drm_i915_private,
6663 pc8.enable_work);
6664 struct drm_device *dev = dev_priv->dev;
6665 uint32_t val;
6666
7125ecb8
PZ
6667 WARN_ON(!HAS_PC8(dev));
6668
c67a470b
PZ
6669 if (dev_priv->pc8.enabled)
6670 return;
6671
6672 DRM_DEBUG_KMS("Enabling package C8+\n");
6673
6674 dev_priv->pc8.enabled = true;
6675
6676 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6677 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6678 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6679 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6680 }
6681
6682 lpt_disable_clkout_dp(dev);
6683 hsw_pc8_disable_interrupts(dev);
6684 hsw_disable_lcpll(dev_priv, true, true);
8771a7f8
PZ
6685
6686 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
6687}
6688
6689static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6690{
6691 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6692 WARN(dev_priv->pc8.disable_count < 1,
6693 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6694
6695 dev_priv->pc8.disable_count--;
6696 if (dev_priv->pc8.disable_count != 0)
6697 return;
6698
6699 schedule_delayed_work(&dev_priv->pc8.enable_work,
d330a953 6700 msecs_to_jiffies(i915.pc8_timeout));
c67a470b
PZ
6701}
6702
6703static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6704{
6705 struct drm_device *dev = dev_priv->dev;
6706 uint32_t val;
6707
6708 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6709 WARN(dev_priv->pc8.disable_count < 0,
6710 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6711
6712 dev_priv->pc8.disable_count++;
6713 if (dev_priv->pc8.disable_count != 1)
6714 return;
6715
7125ecb8
PZ
6716 WARN_ON(!HAS_PC8(dev));
6717
c67a470b
PZ
6718 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6719 if (!dev_priv->pc8.enabled)
6720 return;
6721
6722 DRM_DEBUG_KMS("Disabling package C8+\n");
6723
8771a7f8
PZ
6724 intel_runtime_pm_get(dev_priv);
6725
c67a470b
PZ
6726 hsw_restore_lcpll(dev_priv);
6727 hsw_pc8_restore_interrupts(dev);
6728 lpt_init_pch_refclk(dev);
6729
6730 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6731 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6732 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6733 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6734 }
6735
6736 intel_prepare_ddi(dev);
6737 i915_gem_init_swizzling(dev);
6738 mutex_lock(&dev_priv->rps.hw_lock);
6739 gen6_update_ring_freq(dev);
6740 mutex_unlock(&dev_priv->rps.hw_lock);
6741 dev_priv->pc8.enabled = false;
6742}
6743
6744void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6745{
7c6c2652
CW
6746 if (!HAS_PC8(dev_priv->dev))
6747 return;
6748
c67a470b
PZ
6749 mutex_lock(&dev_priv->pc8.lock);
6750 __hsw_enable_package_c8(dev_priv);
6751 mutex_unlock(&dev_priv->pc8.lock);
6752}
6753
6754void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6755{
7c6c2652
CW
6756 if (!HAS_PC8(dev_priv->dev))
6757 return;
6758
c67a470b
PZ
6759 mutex_lock(&dev_priv->pc8.lock);
6760 __hsw_disable_package_c8(dev_priv);
6761 mutex_unlock(&dev_priv->pc8.lock);
6762}
6763
6764static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6765{
6766 struct drm_device *dev = dev_priv->dev;
6767 struct intel_crtc *crtc;
6768 uint32_t val;
6769
6770 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6771 if (crtc->base.enabled)
6772 return false;
6773
6774 /* This case is still possible since we have the i915.disable_power_well
6775 * parameter and also the KVMr or something else might be requesting the
6776 * power well. */
6777 val = I915_READ(HSW_PWR_WELL_DRIVER);
6778 if (val != 0) {
6779 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6780 return false;
6781 }
6782
6783 return true;
6784}
6785
6786/* Since we're called from modeset_global_resources there's no way to
6787 * symmetrically increase and decrease the refcount, so we use
6788 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6789 * or not.
6790 */
6791static void hsw_update_package_c8(struct drm_device *dev)
6792{
6793 struct drm_i915_private *dev_priv = dev->dev_private;
6794 bool allow;
6795
7c6c2652
CW
6796 if (!HAS_PC8(dev_priv->dev))
6797 return;
6798
d330a953 6799 if (!i915.enable_pc8)
c67a470b
PZ
6800 return;
6801
6802 mutex_lock(&dev_priv->pc8.lock);
6803
6804 allow = hsw_can_enable_package_c8(dev_priv);
6805
6806 if (allow == dev_priv->pc8.requirements_met)
6807 goto done;
6808
6809 dev_priv->pc8.requirements_met = allow;
6810
6811 if (allow)
6812 __hsw_enable_package_c8(dev_priv);
6813 else
6814 __hsw_disable_package_c8(dev_priv);
6815
6816done:
6817 mutex_unlock(&dev_priv->pc8.lock);
6818}
6819
6efdf354
ID
6820#define for_each_power_domain(domain, mask) \
6821 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6822 if ((1 << (domain)) & (mask))
6823
6824static unsigned long get_pipe_power_domains(struct drm_device *dev,
6825 enum pipe pipe, bool pfit_enabled)
6826{
6827 unsigned long mask;
6828 enum transcoder transcoder;
6829
6830 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
6831
6832 mask = BIT(POWER_DOMAIN_PIPE(pipe));
6833 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6834 if (pfit_enabled)
6835 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
6836
6837 return mask;
6838}
6839
da7e29bd
ID
6840void intel_display_set_init_power(struct drm_i915_private *dev_priv,
6841 bool enable)
baa70707 6842{
baa70707
ID
6843 if (dev_priv->power_domains.init_power_on == enable)
6844 return;
6845
6846 if (enable)
da7e29bd 6847 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
baa70707 6848 else
da7e29bd 6849 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
baa70707
ID
6850
6851 dev_priv->power_domains.init_power_on = enable;
6852}
6853
da723569 6854static void modeset_update_crtc_power_domains(struct drm_device *dev)
d6dd9eb1 6855{
da7e29bd 6856 struct drm_i915_private *dev_priv = dev->dev_private;
6efdf354 6857 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
d6dd9eb1 6858 struct intel_crtc *crtc;
d6dd9eb1 6859
6efdf354
ID
6860 /*
6861 * First get all needed power domains, then put all unneeded, to avoid
6862 * any unnecessary toggling of the power wells.
6863 */
d6dd9eb1 6864 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6efdf354
ID
6865 enum intel_display_power_domain domain;
6866
e7a639c4
DV
6867 if (!crtc->base.enabled)
6868 continue;
d6dd9eb1 6869
6efdf354
ID
6870 pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
6871 crtc->pipe,
6872 crtc->config.pch_pfit.enabled);
6873
6874 for_each_power_domain(domain, pipe_domains[crtc->pipe])
da7e29bd 6875 intel_display_power_get(dev_priv, domain);
d6dd9eb1
DV
6876 }
6877
6efdf354
ID
6878 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6879 enum intel_display_power_domain domain;
6880
6881 for_each_power_domain(domain, crtc->enabled_power_domains)
da7e29bd 6882 intel_display_power_put(dev_priv, domain);
6efdf354
ID
6883
6884 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
6885 }
baa70707 6886
da7e29bd 6887 intel_display_set_init_power(dev_priv, false);
4f074129 6888}
c67a470b 6889
4f074129
ID
6890static void haswell_modeset_global_resources(struct drm_device *dev)
6891{
da723569 6892 modeset_update_crtc_power_domains(dev);
c67a470b 6893 hsw_update_package_c8(dev);
d6dd9eb1
DV
6894}
6895
09b4ddf9 6896static int haswell_crtc_mode_set(struct drm_crtc *crtc,
09b4ddf9
PZ
6897 int x, int y,
6898 struct drm_framebuffer *fb)
6899{
6900 struct drm_device *dev = crtc->dev;
6901 struct drm_i915_private *dev_priv = dev->dev_private;
6902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
09b4ddf9 6903 int plane = intel_crtc->plane;
09b4ddf9 6904 int ret;
09b4ddf9 6905
566b734a 6906 if (!intel_ddi_pll_select(intel_crtc))
6441ab5f 6907 return -EINVAL;
566b734a 6908 intel_ddi_pll_enable(intel_crtc);
6441ab5f 6909
03afc4a2
DV
6910 if (intel_crtc->config.has_dp_encoder)
6911 intel_dp_set_m_n(intel_crtc);
09b4ddf9
PZ
6912
6913 intel_crtc->lowfreq_avail = false;
09b4ddf9 6914
8a654f3b 6915 intel_set_pipe_timings(intel_crtc);
09b4ddf9 6916
ca3a0ff8 6917 if (intel_crtc->config.has_pch_encoder) {
ca3a0ff8
DV
6918 intel_cpu_transcoder_set_m_n(intel_crtc,
6919 &intel_crtc->config.fdi_m_n);
6920 }
09b4ddf9 6921
6ff93609 6922 haswell_set_pipeconf(crtc);
09b4ddf9 6923
50f3b016 6924 intel_set_pipe_csc(crtc);
86d3efce 6925
09b4ddf9 6926 /* Set up the display plane register */
86d3efce 6927 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
09b4ddf9
PZ
6928 POSTING_READ(DSPCNTR(plane));
6929
6930 ret = intel_pipe_set_base(crtc, x, y, fb);
6931
1f803ee5 6932 return ret;
79e53945
JB
6933}
6934
0e8ffe1b
DV
6935static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6936 struct intel_crtc_config *pipe_config)
6937{
6938 struct drm_device *dev = crtc->base.dev;
6939 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 6940 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
6941 uint32_t tmp;
6942
e143a21c 6943 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
6944 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6945
eccb140b
DV
6946 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6947 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6948 enum pipe trans_edp_pipe;
6949 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6950 default:
6951 WARN(1, "unknown pipe linked to edp transcoder\n");
6952 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6953 case TRANS_DDI_EDP_INPUT_A_ON:
6954 trans_edp_pipe = PIPE_A;
6955 break;
6956 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6957 trans_edp_pipe = PIPE_B;
6958 break;
6959 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6960 trans_edp_pipe = PIPE_C;
6961 break;
6962 }
6963
6964 if (trans_edp_pipe == crtc->pipe)
6965 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6966 }
6967
da7e29bd 6968 if (!intel_display_power_enabled(dev_priv,
eccb140b 6969 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
6970 return false;
6971
eccb140b 6972 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
6973 if (!(tmp & PIPECONF_ENABLE))
6974 return false;
6975
88adfff1 6976 /*
f196e6be 6977 * Haswell has only FDI/PCH transcoder A. It is which is connected to
88adfff1
DV
6978 * DDI E. So just check whether this pipe is wired to DDI E and whether
6979 * the PCH transcoder is on.
6980 */
eccb140b 6981 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
88adfff1 6982 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
ab9412ba 6983 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
88adfff1
DV
6984 pipe_config->has_pch_encoder = true;
6985
627eb5a3
DV
6986 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6987 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6988 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
6989
6990 ironlake_get_fdi_m_n_config(crtc, pipe_config);
627eb5a3
DV
6991 }
6992
1bd1bd80
DV
6993 intel_get_pipe_timings(crtc, pipe_config);
6994
2fa2fe9a 6995 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
da7e29bd 6996 if (intel_display_power_enabled(dev_priv, pfit_domain))
2fa2fe9a 6997 ironlake_get_pfit_config(crtc, pipe_config);
88adfff1 6998
e59150dc
JB
6999 if (IS_HASWELL(dev))
7000 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7001 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 7002
6c49f241
DV
7003 pipe_config->pixel_multiplier = 1;
7004
0e8ffe1b
DV
7005 return true;
7006}
7007
f564048e 7008static int intel_crtc_mode_set(struct drm_crtc *crtc,
f564048e 7009 int x, int y,
94352cf9 7010 struct drm_framebuffer *fb)
f564048e
EA
7011{
7012 struct drm_device *dev = crtc->dev;
7013 struct drm_i915_private *dev_priv = dev->dev_private;
9256aa19 7014 struct intel_encoder *encoder;
0b701d27 7015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b8cecdf5 7016 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
0b701d27 7017 int pipe = intel_crtc->pipe;
f564048e
EA
7018 int ret;
7019
0b701d27 7020 drm_vblank_pre_modeset(dev, pipe);
7662c8bd 7021
b8cecdf5
DV
7022 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7023
79e53945 7024 drm_vblank_post_modeset(dev, pipe);
5c3b82e2 7025
9256aa19
DV
7026 if (ret != 0)
7027 return ret;
7028
7029 for_each_encoder_on_crtc(dev, crtc, encoder) {
7030 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7031 encoder->base.base.id,
7032 drm_get_encoder_name(&encoder->base),
7033 mode->base.id, mode->name);
36f2d1f1 7034 encoder->mode_set(encoder);
9256aa19
DV
7035 }
7036
7037 return 0;
79e53945
JB
7038}
7039
1a91510d
JN
7040static struct {
7041 int clock;
7042 u32 config;
7043} hdmi_audio_clock[] = {
7044 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7045 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7046 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7047 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7048 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7049 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7050 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7051 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7052 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7053 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7054};
7055
7056/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7057static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7058{
7059 int i;
7060
7061 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7062 if (mode->clock == hdmi_audio_clock[i].clock)
7063 break;
7064 }
7065
7066 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7067 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7068 i = 1;
7069 }
7070
7071 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7072 hdmi_audio_clock[i].clock,
7073 hdmi_audio_clock[i].config);
7074
7075 return hdmi_audio_clock[i].config;
7076}
7077
3a9627f4
WF
7078static bool intel_eld_uptodate(struct drm_connector *connector,
7079 int reg_eldv, uint32_t bits_eldv,
7080 int reg_elda, uint32_t bits_elda,
7081 int reg_edid)
7082{
7083 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7084 uint8_t *eld = connector->eld;
7085 uint32_t i;
7086
7087 i = I915_READ(reg_eldv);
7088 i &= bits_eldv;
7089
7090 if (!eld[0])
7091 return !i;
7092
7093 if (!i)
7094 return false;
7095
7096 i = I915_READ(reg_elda);
7097 i &= ~bits_elda;
7098 I915_WRITE(reg_elda, i);
7099
7100 for (i = 0; i < eld[2]; i++)
7101 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7102 return false;
7103
7104 return true;
7105}
7106
e0dac65e 7107static void g4x_write_eld(struct drm_connector *connector,
34427052
JN
7108 struct drm_crtc *crtc,
7109 struct drm_display_mode *mode)
e0dac65e
WF
7110{
7111 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7112 uint8_t *eld = connector->eld;
7113 uint32_t eldv;
7114 uint32_t len;
7115 uint32_t i;
7116
7117 i = I915_READ(G4X_AUD_VID_DID);
7118
7119 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7120 eldv = G4X_ELDV_DEVCL_DEVBLC;
7121 else
7122 eldv = G4X_ELDV_DEVCTG;
7123
3a9627f4
WF
7124 if (intel_eld_uptodate(connector,
7125 G4X_AUD_CNTL_ST, eldv,
7126 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7127 G4X_HDMIW_HDMIEDID))
7128 return;
7129
e0dac65e
WF
7130 i = I915_READ(G4X_AUD_CNTL_ST);
7131 i &= ~(eldv | G4X_ELD_ADDR);
7132 len = (i >> 9) & 0x1f; /* ELD buffer size */
7133 I915_WRITE(G4X_AUD_CNTL_ST, i);
7134
7135 if (!eld[0])
7136 return;
7137
7138 len = min_t(uint8_t, eld[2], len);
7139 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7140 for (i = 0; i < len; i++)
7141 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7142
7143 i = I915_READ(G4X_AUD_CNTL_ST);
7144 i |= eldv;
7145 I915_WRITE(G4X_AUD_CNTL_ST, i);
7146}
7147
83358c85 7148static void haswell_write_eld(struct drm_connector *connector,
34427052
JN
7149 struct drm_crtc *crtc,
7150 struct drm_display_mode *mode)
83358c85
WX
7151{
7152 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7153 uint8_t *eld = connector->eld;
7154 struct drm_device *dev = crtc->dev;
7b9f35a6 7155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83358c85
WX
7156 uint32_t eldv;
7157 uint32_t i;
7158 int len;
7159 int pipe = to_intel_crtc(crtc)->pipe;
7160 int tmp;
7161
7162 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7163 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7164 int aud_config = HSW_AUD_CFG(pipe);
7165 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7166
7167
7168 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7169
7170 /* Audio output enable */
7171 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7172 tmp = I915_READ(aud_cntrl_st2);
7173 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7174 I915_WRITE(aud_cntrl_st2, tmp);
7175
7176 /* Wait for 1 vertical blank */
7177 intel_wait_for_vblank(dev, pipe);
7178
7179 /* Set ELD valid state */
7180 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7181 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
83358c85
WX
7182 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7183 I915_WRITE(aud_cntrl_st2, tmp);
7184 tmp = I915_READ(aud_cntrl_st2);
7e7cb34f 7185 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
83358c85
WX
7186
7187 /* Enable HDMI mode */
7188 tmp = I915_READ(aud_config);
7e7cb34f 7189 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
83358c85
WX
7190 /* clear N_programing_enable and N_value_index */
7191 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7192 I915_WRITE(aud_config, tmp);
7193
7194 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7195
7196 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7b9f35a6 7197 intel_crtc->eld_vld = true;
83358c85
WX
7198
7199 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7200 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7201 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7202 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7203 } else {
7204 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7205 }
83358c85
WX
7206
7207 if (intel_eld_uptodate(connector,
7208 aud_cntrl_st2, eldv,
7209 aud_cntl_st, IBX_ELD_ADDRESS,
7210 hdmiw_hdmiedid))
7211 return;
7212
7213 i = I915_READ(aud_cntrl_st2);
7214 i &= ~eldv;
7215 I915_WRITE(aud_cntrl_st2, i);
7216
7217 if (!eld[0])
7218 return;
7219
7220 i = I915_READ(aud_cntl_st);
7221 i &= ~IBX_ELD_ADDRESS;
7222 I915_WRITE(aud_cntl_st, i);
7223 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7224 DRM_DEBUG_DRIVER("port num:%d\n", i);
7225
7226 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7227 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7228 for (i = 0; i < len; i++)
7229 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7230
7231 i = I915_READ(aud_cntrl_st2);
7232 i |= eldv;
7233 I915_WRITE(aud_cntrl_st2, i);
7234
7235}
7236
e0dac65e 7237static void ironlake_write_eld(struct drm_connector *connector,
34427052
JN
7238 struct drm_crtc *crtc,
7239 struct drm_display_mode *mode)
e0dac65e
WF
7240{
7241 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7242 uint8_t *eld = connector->eld;
7243 uint32_t eldv;
7244 uint32_t i;
7245 int len;
7246 int hdmiw_hdmiedid;
b6daa025 7247 int aud_config;
e0dac65e
WF
7248 int aud_cntl_st;
7249 int aud_cntrl_st2;
9b138a83 7250 int pipe = to_intel_crtc(crtc)->pipe;
e0dac65e 7251
b3f33cbf 7252 if (HAS_PCH_IBX(connector->dev)) {
9b138a83
WX
7253 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7254 aud_config = IBX_AUD_CFG(pipe);
7255 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
1202b4c6 7256 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
9ca2fe73
ML
7257 } else if (IS_VALLEYVIEW(connector->dev)) {
7258 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7259 aud_config = VLV_AUD_CFG(pipe);
7260 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7261 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
e0dac65e 7262 } else {
9b138a83
WX
7263 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7264 aud_config = CPT_AUD_CFG(pipe);
7265 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
1202b4c6 7266 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
e0dac65e
WF
7267 }
7268
9b138a83 7269 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
e0dac65e 7270
9ca2fe73
ML
7271 if (IS_VALLEYVIEW(connector->dev)) {
7272 struct intel_encoder *intel_encoder;
7273 struct intel_digital_port *intel_dig_port;
7274
7275 intel_encoder = intel_attached_encoder(connector);
7276 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7277 i = intel_dig_port->port;
7278 } else {
7279 i = I915_READ(aud_cntl_st);
7280 i = (i >> 29) & DIP_PORT_SEL_MASK;
7281 /* DIP_Port_Select, 0x1 = PortB */
7282 }
7283
e0dac65e
WF
7284 if (!i) {
7285 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7286 /* operate blindly on all ports */
1202b4c6
WF
7287 eldv = IBX_ELD_VALIDB;
7288 eldv |= IBX_ELD_VALIDB << 4;
7289 eldv |= IBX_ELD_VALIDB << 8;
e0dac65e 7290 } else {
2582a850 7291 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
1202b4c6 7292 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
e0dac65e
WF
7293 }
7294
3a9627f4
WF
7295 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7296 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7297 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
b6daa025 7298 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
1a91510d
JN
7299 } else {
7300 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7301 }
e0dac65e 7302
3a9627f4
WF
7303 if (intel_eld_uptodate(connector,
7304 aud_cntrl_st2, eldv,
7305 aud_cntl_st, IBX_ELD_ADDRESS,
7306 hdmiw_hdmiedid))
7307 return;
7308
e0dac65e
WF
7309 i = I915_READ(aud_cntrl_st2);
7310 i &= ~eldv;
7311 I915_WRITE(aud_cntrl_st2, i);
7312
7313 if (!eld[0])
7314 return;
7315
e0dac65e 7316 i = I915_READ(aud_cntl_st);
1202b4c6 7317 i &= ~IBX_ELD_ADDRESS;
e0dac65e
WF
7318 I915_WRITE(aud_cntl_st, i);
7319
7320 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7321 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7322 for (i = 0; i < len; i++)
7323 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7324
7325 i = I915_READ(aud_cntrl_st2);
7326 i |= eldv;
7327 I915_WRITE(aud_cntrl_st2, i);
7328}
7329
7330void intel_write_eld(struct drm_encoder *encoder,
7331 struct drm_display_mode *mode)
7332{
7333 struct drm_crtc *crtc = encoder->crtc;
7334 struct drm_connector *connector;
7335 struct drm_device *dev = encoder->dev;
7336 struct drm_i915_private *dev_priv = dev->dev_private;
7337
7338 connector = drm_select_eld(encoder, mode);
7339 if (!connector)
7340 return;
7341
7342 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7343 connector->base.id,
7344 drm_get_connector_name(connector),
7345 connector->encoder->base.id,
7346 drm_get_encoder_name(connector->encoder));
7347
7348 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7349
7350 if (dev_priv->display.write_eld)
34427052 7351 dev_priv->display.write_eld(connector, crtc, mode);
e0dac65e
WF
7352}
7353
560b85bb
CW
7354static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7355{
7356 struct drm_device *dev = crtc->dev;
7357 struct drm_i915_private *dev_priv = dev->dev_private;
7358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7359 bool visible = base != 0;
7360 u32 cntl;
7361
7362 if (intel_crtc->cursor_visible == visible)
7363 return;
7364
9db4a9c7 7365 cntl = I915_READ(_CURACNTR);
560b85bb
CW
7366 if (visible) {
7367 /* On these chipsets we can only modify the base whilst
7368 * the cursor is disabled.
7369 */
9db4a9c7 7370 I915_WRITE(_CURABASE, base);
560b85bb
CW
7371
7372 cntl &= ~(CURSOR_FORMAT_MASK);
7373 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7374 cntl |= CURSOR_ENABLE |
7375 CURSOR_GAMMA_ENABLE |
7376 CURSOR_FORMAT_ARGB;
7377 } else
7378 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
9db4a9c7 7379 I915_WRITE(_CURACNTR, cntl);
560b85bb
CW
7380
7381 intel_crtc->cursor_visible = visible;
7382}
7383
7384static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7385{
7386 struct drm_device *dev = crtc->dev;
7387 struct drm_i915_private *dev_priv = dev->dev_private;
7388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7389 int pipe = intel_crtc->pipe;
7390 bool visible = base != 0;
7391
7392 if (intel_crtc->cursor_visible != visible) {
548f245b 7393 uint32_t cntl = I915_READ(CURCNTR(pipe));
560b85bb
CW
7394 if (base) {
7395 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7396 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7397 cntl |= pipe << 28; /* Connect to correct pipe */
7398 } else {
7399 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7400 cntl |= CURSOR_MODE_DISABLE;
7401 }
9db4a9c7 7402 I915_WRITE(CURCNTR(pipe), cntl);
560b85bb
CW
7403
7404 intel_crtc->cursor_visible = visible;
7405 }
7406 /* and commit changes on next vblank */
b2ea8ef5 7407 POSTING_READ(CURCNTR(pipe));
9db4a9c7 7408 I915_WRITE(CURBASE(pipe), base);
b2ea8ef5 7409 POSTING_READ(CURBASE(pipe));
560b85bb
CW
7410}
7411
65a21cd6
JB
7412static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7413{
7414 struct drm_device *dev = crtc->dev;
7415 struct drm_i915_private *dev_priv = dev->dev_private;
7416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7417 int pipe = intel_crtc->pipe;
7418 bool visible = base != 0;
7419
7420 if (intel_crtc->cursor_visible != visible) {
7421 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7422 if (base) {
7423 cntl &= ~CURSOR_MODE;
7424 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7425 } else {
7426 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7427 cntl |= CURSOR_MODE_DISABLE;
7428 }
6bbfa1c5 7429 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
86d3efce 7430 cntl |= CURSOR_PIPE_CSC_ENABLE;
1f5d76db
PZ
7431 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7432 }
65a21cd6
JB
7433 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7434
7435 intel_crtc->cursor_visible = visible;
7436 }
7437 /* and commit changes on next vblank */
b2ea8ef5 7438 POSTING_READ(CURCNTR_IVB(pipe));
65a21cd6 7439 I915_WRITE(CURBASE_IVB(pipe), base);
b2ea8ef5 7440 POSTING_READ(CURBASE_IVB(pipe));
65a21cd6
JB
7441}
7442
cda4b7d3 7443/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
7444static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7445 bool on)
cda4b7d3
CW
7446{
7447 struct drm_device *dev = crtc->dev;
7448 struct drm_i915_private *dev_priv = dev->dev_private;
7449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7450 int pipe = intel_crtc->pipe;
7451 int x = intel_crtc->cursor_x;
7452 int y = intel_crtc->cursor_y;
d6e4db15 7453 u32 base = 0, pos = 0;
cda4b7d3
CW
7454 bool visible;
7455
d6e4db15 7456 if (on)
cda4b7d3 7457 base = intel_crtc->cursor_addr;
cda4b7d3 7458
d6e4db15
VS
7459 if (x >= intel_crtc->config.pipe_src_w)
7460 base = 0;
7461
7462 if (y >= intel_crtc->config.pipe_src_h)
cda4b7d3
CW
7463 base = 0;
7464
7465 if (x < 0) {
efc9064e 7466 if (x + intel_crtc->cursor_width <= 0)
cda4b7d3
CW
7467 base = 0;
7468
7469 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7470 x = -x;
7471 }
7472 pos |= x << CURSOR_X_SHIFT;
7473
7474 if (y < 0) {
efc9064e 7475 if (y + intel_crtc->cursor_height <= 0)
cda4b7d3
CW
7476 base = 0;
7477
7478 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7479 y = -y;
7480 }
7481 pos |= y << CURSOR_Y_SHIFT;
7482
7483 visible = base != 0;
560b85bb 7484 if (!visible && !intel_crtc->cursor_visible)
cda4b7d3
CW
7485 return;
7486
b3dc685e 7487 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
65a21cd6
JB
7488 I915_WRITE(CURPOS_IVB(pipe), pos);
7489 ivb_update_cursor(crtc, base);
7490 } else {
7491 I915_WRITE(CURPOS(pipe), pos);
7492 if (IS_845G(dev) || IS_I865G(dev))
7493 i845_update_cursor(crtc, base);
7494 else
7495 i9xx_update_cursor(crtc, base);
7496 }
cda4b7d3
CW
7497}
7498
79e53945 7499static int intel_crtc_cursor_set(struct drm_crtc *crtc,
05394f39 7500 struct drm_file *file,
79e53945
JB
7501 uint32_t handle,
7502 uint32_t width, uint32_t height)
7503{
7504 struct drm_device *dev = crtc->dev;
7505 struct drm_i915_private *dev_priv = dev->dev_private;
7506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 7507 struct drm_i915_gem_object *obj;
cda4b7d3 7508 uint32_t addr;
3f8bc370 7509 int ret;
79e53945 7510
79e53945
JB
7511 /* if we want to turn off the cursor ignore width and height */
7512 if (!handle) {
28c97730 7513 DRM_DEBUG_KMS("cursor off\n");
3f8bc370 7514 addr = 0;
05394f39 7515 obj = NULL;
5004417d 7516 mutex_lock(&dev->struct_mutex);
3f8bc370 7517 goto finish;
79e53945
JB
7518 }
7519
7520 /* Currently we only support 64x64 cursors */
7521 if (width != 64 || height != 64) {
7522 DRM_ERROR("we currently only support 64x64 cursors\n");
7523 return -EINVAL;
7524 }
7525
05394f39 7526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
c8725226 7527 if (&obj->base == NULL)
79e53945
JB
7528 return -ENOENT;
7529
05394f39 7530 if (obj->base.size < width * height * 4) {
3b25b31f 7531 DRM_DEBUG_KMS("buffer is to small\n");
34b8686e
DA
7532 ret = -ENOMEM;
7533 goto fail;
79e53945
JB
7534 }
7535
71acb5eb 7536 /* we only need to pin inside GTT if cursor is non-phy */
7f9872e0 7537 mutex_lock(&dev->struct_mutex);
3d13ef2e 7538 if (!INTEL_INFO(dev)->cursor_needs_physical) {
693db184
CW
7539 unsigned alignment;
7540
d9e86c0e 7541 if (obj->tiling_mode) {
3b25b31f 7542 DRM_DEBUG_KMS("cursor cannot be tiled\n");
d9e86c0e
CW
7543 ret = -EINVAL;
7544 goto fail_locked;
7545 }
7546
693db184
CW
7547 /* Note that the w/a also requires 2 PTE of padding following
7548 * the bo. We currently fill all unused PTE with the shadow
7549 * page and so we should always have valid PTE following the
7550 * cursor preventing the VT-d warning.
7551 */
7552 alignment = 0;
7553 if (need_vtd_wa(dev))
7554 alignment = 64*1024;
7555
7556 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
e7b526bb 7557 if (ret) {
3b25b31f 7558 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
2da3b9b9 7559 goto fail_locked;
e7b526bb
CW
7560 }
7561
d9e86c0e
CW
7562 ret = i915_gem_object_put_fence(obj);
7563 if (ret) {
3b25b31f 7564 DRM_DEBUG_KMS("failed to release fence for cursor");
d9e86c0e
CW
7565 goto fail_unpin;
7566 }
7567
f343c5f6 7568 addr = i915_gem_obj_ggtt_offset(obj);
71acb5eb 7569 } else {
6eeefaf3 7570 int align = IS_I830(dev) ? 16 * 1024 : 256;
05394f39 7571 ret = i915_gem_attach_phys_object(dev, obj,
6eeefaf3
CW
7572 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7573 align);
71acb5eb 7574 if (ret) {
3b25b31f 7575 DRM_DEBUG_KMS("failed to attach phys object\n");
7f9872e0 7576 goto fail_locked;
71acb5eb 7577 }
05394f39 7578 addr = obj->phys_obj->handle->busaddr;
3f8bc370
KH
7579 }
7580
a6c45cf0 7581 if (IS_GEN2(dev))
14b60391
JB
7582 I915_WRITE(CURSIZE, (height << 12) | width);
7583
3f8bc370 7584 finish:
3f8bc370 7585 if (intel_crtc->cursor_bo) {
3d13ef2e 7586 if (INTEL_INFO(dev)->cursor_needs_physical) {
05394f39 7587 if (intel_crtc->cursor_bo != obj)
71acb5eb
DA
7588 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7589 } else
cc98b413 7590 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
05394f39 7591 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
3f8bc370 7592 }
80824003 7593
7f9872e0 7594 mutex_unlock(&dev->struct_mutex);
3f8bc370
KH
7595
7596 intel_crtc->cursor_addr = addr;
05394f39 7597 intel_crtc->cursor_bo = obj;
cda4b7d3
CW
7598 intel_crtc->cursor_width = width;
7599 intel_crtc->cursor_height = height;
7600
f2f5f771
VS
7601 if (intel_crtc->active)
7602 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
3f8bc370 7603
79e53945 7604 return 0;
e7b526bb 7605fail_unpin:
cc98b413 7606 i915_gem_object_unpin_from_display_plane(obj);
7f9872e0 7607fail_locked:
34b8686e 7608 mutex_unlock(&dev->struct_mutex);
bc9025bd 7609fail:
05394f39 7610 drm_gem_object_unreference_unlocked(&obj->base);
34b8686e 7611 return ret;
79e53945
JB
7612}
7613
7614static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7615{
79e53945 7616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7617
92e76c8c
VS
7618 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7619 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
652c393a 7620
f2f5f771
VS
7621 if (intel_crtc->active)
7622 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
79e53945
JB
7623
7624 return 0;
b8c00ac5
DA
7625}
7626
79e53945 7627static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 7628 u16 *blue, uint32_t start, uint32_t size)
79e53945 7629{
7203425a 7630 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 7631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7632
7203425a 7633 for (i = start; i < end; i++) {
79e53945
JB
7634 intel_crtc->lut_r[i] = red[i] >> 8;
7635 intel_crtc->lut_g[i] = green[i] >> 8;
7636 intel_crtc->lut_b[i] = blue[i] >> 8;
7637 }
7638
7639 intel_crtc_load_lut(crtc);
7640}
7641
79e53945
JB
7642/* VESA 640x480x72Hz mode to set on the pipe */
7643static struct drm_display_mode load_detect_mode = {
7644 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7645 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7646};
7647
a8bb6818
DV
7648struct drm_framebuffer *
7649__intel_framebuffer_create(struct drm_device *dev,
7650 struct drm_mode_fb_cmd2 *mode_cmd,
7651 struct drm_i915_gem_object *obj)
d2dff872
CW
7652{
7653 struct intel_framebuffer *intel_fb;
7654 int ret;
7655
7656 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7657 if (!intel_fb) {
7658 drm_gem_object_unreference_unlocked(&obj->base);
7659 return ERR_PTR(-ENOMEM);
7660 }
7661
7662 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
7663 if (ret)
7664 goto err;
d2dff872
CW
7665
7666 return &intel_fb->base;
dd4916c5
DV
7667err:
7668 drm_gem_object_unreference_unlocked(&obj->base);
7669 kfree(intel_fb);
7670
7671 return ERR_PTR(ret);
d2dff872
CW
7672}
7673
b5ea642a 7674static struct drm_framebuffer *
a8bb6818
DV
7675intel_framebuffer_create(struct drm_device *dev,
7676 struct drm_mode_fb_cmd2 *mode_cmd,
7677 struct drm_i915_gem_object *obj)
7678{
7679 struct drm_framebuffer *fb;
7680 int ret;
7681
7682 ret = i915_mutex_lock_interruptible(dev);
7683 if (ret)
7684 return ERR_PTR(ret);
7685 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7686 mutex_unlock(&dev->struct_mutex);
7687
7688 return fb;
7689}
7690
d2dff872
CW
7691static u32
7692intel_framebuffer_pitch_for_width(int width, int bpp)
7693{
7694 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7695 return ALIGN(pitch, 64);
7696}
7697
7698static u32
7699intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7700{
7701 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7702 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7703}
7704
7705static struct drm_framebuffer *
7706intel_framebuffer_create_for_mode(struct drm_device *dev,
7707 struct drm_display_mode *mode,
7708 int depth, int bpp)
7709{
7710 struct drm_i915_gem_object *obj;
0fed39bd 7711 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
7712
7713 obj = i915_gem_alloc_object(dev,
7714 intel_framebuffer_size_for_mode(mode, bpp));
7715 if (obj == NULL)
7716 return ERR_PTR(-ENOMEM);
7717
7718 mode_cmd.width = mode->hdisplay;
7719 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
7720 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7721 bpp);
5ca0c34a 7722 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
7723
7724 return intel_framebuffer_create(dev, &mode_cmd, obj);
7725}
7726
7727static struct drm_framebuffer *
7728mode_fits_in_fbdev(struct drm_device *dev,
7729 struct drm_display_mode *mode)
7730{
4520f53a 7731#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
7732 struct drm_i915_private *dev_priv = dev->dev_private;
7733 struct drm_i915_gem_object *obj;
7734 struct drm_framebuffer *fb;
7735
4c0e5528 7736 if (!dev_priv->fbdev)
d2dff872
CW
7737 return NULL;
7738
4c0e5528 7739 if (!dev_priv->fbdev->fb)
d2dff872
CW
7740 return NULL;
7741
4c0e5528
DV
7742 obj = dev_priv->fbdev->fb->obj;
7743 BUG_ON(!obj);
7744
8bcd4553 7745 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
7746 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7747 fb->bits_per_pixel))
d2dff872
CW
7748 return NULL;
7749
01f2c773 7750 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
7751 return NULL;
7752
7753 return fb;
4520f53a
DV
7754#else
7755 return NULL;
7756#endif
d2dff872
CW
7757}
7758
d2434ab7 7759bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 7760 struct drm_display_mode *mode,
8261b191 7761 struct intel_load_detect_pipe *old)
79e53945
JB
7762{
7763 struct intel_crtc *intel_crtc;
d2434ab7
DV
7764 struct intel_encoder *intel_encoder =
7765 intel_attached_encoder(connector);
79e53945 7766 struct drm_crtc *possible_crtc;
4ef69c7a 7767 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
7768 struct drm_crtc *crtc = NULL;
7769 struct drm_device *dev = encoder->dev;
94352cf9 7770 struct drm_framebuffer *fb;
79e53945
JB
7771 int i = -1;
7772
d2dff872
CW
7773 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7774 connector->base.id, drm_get_connector_name(connector),
7775 encoder->base.id, drm_get_encoder_name(encoder));
7776
79e53945
JB
7777 /*
7778 * Algorithm gets a little messy:
7a5e4805 7779 *
79e53945
JB
7780 * - if the connector already has an assigned crtc, use it (but make
7781 * sure it's on first)
7a5e4805 7782 *
79e53945
JB
7783 * - try to find the first unused crtc that can drive this connector,
7784 * and use that if we find one
79e53945
JB
7785 */
7786
7787 /* See if we already have a CRTC for this connector */
7788 if (encoder->crtc) {
7789 crtc = encoder->crtc;
8261b191 7790
7b24056b
DV
7791 mutex_lock(&crtc->mutex);
7792
24218aac 7793 old->dpms_mode = connector->dpms;
8261b191
CW
7794 old->load_detect_temp = false;
7795
7796 /* Make sure the crtc and connector are running */
24218aac
DV
7797 if (connector->dpms != DRM_MODE_DPMS_ON)
7798 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 7799
7173188d 7800 return true;
79e53945
JB
7801 }
7802
7803 /* Find an unused one (if possible) */
7804 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7805 i++;
7806 if (!(encoder->possible_crtcs & (1 << i)))
7807 continue;
7808 if (!possible_crtc->enabled) {
7809 crtc = possible_crtc;
7810 break;
7811 }
79e53945
JB
7812 }
7813
7814 /*
7815 * If we didn't find an unused CRTC, don't use any.
7816 */
7817 if (!crtc) {
7173188d
CW
7818 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7819 return false;
79e53945
JB
7820 }
7821
7b24056b 7822 mutex_lock(&crtc->mutex);
fc303101
DV
7823 intel_encoder->new_crtc = to_intel_crtc(crtc);
7824 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
7825
7826 intel_crtc = to_intel_crtc(crtc);
412b61d8
VS
7827 intel_crtc->new_enabled = true;
7828 intel_crtc->new_config = &intel_crtc->config;
24218aac 7829 old->dpms_mode = connector->dpms;
8261b191 7830 old->load_detect_temp = true;
d2dff872 7831 old->release_fb = NULL;
79e53945 7832
6492711d
CW
7833 if (!mode)
7834 mode = &load_detect_mode;
79e53945 7835
d2dff872
CW
7836 /* We need a framebuffer large enough to accommodate all accesses
7837 * that the plane may generate whilst we perform load detection.
7838 * We can not rely on the fbcon either being present (we get called
7839 * during its initialisation to detect all boot displays, or it may
7840 * not even exist) or that it is large enough to satisfy the
7841 * requested mode.
7842 */
94352cf9
DV
7843 fb = mode_fits_in_fbdev(dev, mode);
7844 if (fb == NULL) {
d2dff872 7845 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
7846 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7847 old->release_fb = fb;
d2dff872
CW
7848 } else
7849 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 7850 if (IS_ERR(fb)) {
d2dff872 7851 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 7852 goto fail;
79e53945 7853 }
79e53945 7854
c0c36b94 7855 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6492711d 7856 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
7857 if (old->release_fb)
7858 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 7859 goto fail;
79e53945 7860 }
7173188d 7861
79e53945 7862 /* let the connector get through one full cycle before testing */
9d0498a2 7863 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 7864 return true;
412b61d8
VS
7865
7866 fail:
7867 intel_crtc->new_enabled = crtc->enabled;
7868 if (intel_crtc->new_enabled)
7869 intel_crtc->new_config = &intel_crtc->config;
7870 else
7871 intel_crtc->new_config = NULL;
7872 mutex_unlock(&crtc->mutex);
7873 return false;
79e53945
JB
7874}
7875
d2434ab7 7876void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 7877 struct intel_load_detect_pipe *old)
79e53945 7878{
d2434ab7
DV
7879 struct intel_encoder *intel_encoder =
7880 intel_attached_encoder(connector);
4ef69c7a 7881 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 7882 struct drm_crtc *crtc = encoder->crtc;
412b61d8 7883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 7884
d2dff872
CW
7885 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7886 connector->base.id, drm_get_connector_name(connector),
7887 encoder->base.id, drm_get_encoder_name(encoder));
7888
8261b191 7889 if (old->load_detect_temp) {
fc303101
DV
7890 to_intel_connector(connector)->new_encoder = NULL;
7891 intel_encoder->new_crtc = NULL;
412b61d8
VS
7892 intel_crtc->new_enabled = false;
7893 intel_crtc->new_config = NULL;
fc303101 7894 intel_set_mode(crtc, NULL, 0, 0, NULL);
d2dff872 7895
36206361
DV
7896 if (old->release_fb) {
7897 drm_framebuffer_unregister_private(old->release_fb);
7898 drm_framebuffer_unreference(old->release_fb);
7899 }
d2dff872 7900
67c96400 7901 mutex_unlock(&crtc->mutex);
0622a53c 7902 return;
79e53945
JB
7903 }
7904
c751ce4f 7905 /* Switch crtc and encoder back off if necessary */
24218aac
DV
7906 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7907 connector->funcs->dpms(connector, old->dpms_mode);
7b24056b
DV
7908
7909 mutex_unlock(&crtc->mutex);
79e53945
JB
7910}
7911
da4a1efa
VS
7912static int i9xx_pll_refclk(struct drm_device *dev,
7913 const struct intel_crtc_config *pipe_config)
7914{
7915 struct drm_i915_private *dev_priv = dev->dev_private;
7916 u32 dpll = pipe_config->dpll_hw_state.dpll;
7917
7918 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 7919 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
7920 else if (HAS_PCH_SPLIT(dev))
7921 return 120000;
7922 else if (!IS_GEN2(dev))
7923 return 96000;
7924 else
7925 return 48000;
7926}
7927
79e53945 7928/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc
JB
7929static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7930 struct intel_crtc_config *pipe_config)
79e53945 7931{
f1f644dc 7932 struct drm_device *dev = crtc->base.dev;
79e53945 7933 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 7934 int pipe = pipe_config->cpu_transcoder;
293623f7 7935 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
7936 u32 fp;
7937 intel_clock_t clock;
da4a1efa 7938 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
7939
7940 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 7941 fp = pipe_config->dpll_hw_state.fp0;
79e53945 7942 else
293623f7 7943 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
7944
7945 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
7946 if (IS_PINEVIEW(dev)) {
7947 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7948 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
7949 } else {
7950 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7951 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7952 }
7953
a6c45cf0 7954 if (!IS_GEN2(dev)) {
f2b115e6
AJ
7955 if (IS_PINEVIEW(dev))
7956 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7957 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
7958 else
7959 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
7960 DPLL_FPA01_P1_POST_DIV_SHIFT);
7961
7962 switch (dpll & DPLL_MODE_MASK) {
7963 case DPLLB_MODE_DAC_SERIAL:
7964 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7965 5 : 10;
7966 break;
7967 case DPLLB_MODE_LVDS:
7968 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7969 7 : 14;
7970 break;
7971 default:
28c97730 7972 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 7973 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 7974 return;
79e53945
JB
7975 }
7976
ac58c3f0 7977 if (IS_PINEVIEW(dev))
da4a1efa 7978 pineview_clock(refclk, &clock);
ac58c3f0 7979 else
da4a1efa 7980 i9xx_clock(refclk, &clock);
79e53945 7981 } else {
0fb58223 7982 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 7983 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
7984
7985 if (is_lvds) {
7986 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7987 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
7988
7989 if (lvds & LVDS_CLKB_POWER_UP)
7990 clock.p2 = 7;
7991 else
7992 clock.p2 = 14;
79e53945
JB
7993 } else {
7994 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7995 clock.p1 = 2;
7996 else {
7997 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7998 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7999 }
8000 if (dpll & PLL_P2_DIVIDE_BY_4)
8001 clock.p2 = 4;
8002 else
8003 clock.p2 = 2;
79e53945 8004 }
da4a1efa
VS
8005
8006 i9xx_clock(refclk, &clock);
79e53945
JB
8007 }
8008
18442d08
VS
8009 /*
8010 * This value includes pixel_multiplier. We will use
241bfc38 8011 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
8012 * encoder's get_config() function.
8013 */
8014 pipe_config->port_clock = clock.dot;
f1f644dc
JB
8015}
8016
6878da05
VS
8017int intel_dotclock_calculate(int link_freq,
8018 const struct intel_link_m_n *m_n)
f1f644dc 8019{
f1f644dc
JB
8020 /*
8021 * The calculation for the data clock is:
1041a02f 8022 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 8023 * But we want to avoid losing precison if possible, so:
1041a02f 8024 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
8025 *
8026 * and the link clock is simpler:
1041a02f 8027 * link_clock = (m * link_clock) / n
f1f644dc
JB
8028 */
8029
6878da05
VS
8030 if (!m_n->link_n)
8031 return 0;
f1f644dc 8032
6878da05
VS
8033 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8034}
f1f644dc 8035
18442d08
VS
8036static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8037 struct intel_crtc_config *pipe_config)
6878da05
VS
8038{
8039 struct drm_device *dev = crtc->base.dev;
79e53945 8040
18442d08
VS
8041 /* read out port_clock from the DPLL */
8042 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 8043
f1f644dc 8044 /*
18442d08 8045 * This value does not include pixel_multiplier.
241bfc38 8046 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
8047 * agree once we know their relationship in the encoder's
8048 * get_config() function.
79e53945 8049 */
241bfc38 8050 pipe_config->adjusted_mode.crtc_clock =
18442d08
VS
8051 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8052 &pipe_config->fdi_m_n);
79e53945
JB
8053}
8054
8055/** Returns the currently programmed mode of the given pipe. */
8056struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8057 struct drm_crtc *crtc)
8058{
548f245b 8059 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 8060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3b117c8f 8061 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
79e53945 8062 struct drm_display_mode *mode;
f1f644dc 8063 struct intel_crtc_config pipe_config;
fe2b8f9d
PZ
8064 int htot = I915_READ(HTOTAL(cpu_transcoder));
8065 int hsync = I915_READ(HSYNC(cpu_transcoder));
8066 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8067 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 8068 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
8069
8070 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8071 if (!mode)
8072 return NULL;
8073
f1f644dc
JB
8074 /*
8075 * Construct a pipe_config sufficient for getting the clock info
8076 * back out of crtc_clock_get.
8077 *
8078 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8079 * to use a real value here instead.
8080 */
293623f7 8081 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 8082 pipe_config.pixel_multiplier = 1;
293623f7
VS
8083 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8084 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8085 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
8086 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8087
773ae034 8088 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
8089 mode->hdisplay = (htot & 0xffff) + 1;
8090 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8091 mode->hsync_start = (hsync & 0xffff) + 1;
8092 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8093 mode->vdisplay = (vtot & 0xffff) + 1;
8094 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8095 mode->vsync_start = (vsync & 0xffff) + 1;
8096 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8097
8098 drm_mode_set_name(mode);
79e53945
JB
8099
8100 return mode;
8101}
8102
3dec0095 8103static void intel_increase_pllclock(struct drm_crtc *crtc)
652c393a
JB
8104{
8105 struct drm_device *dev = crtc->dev;
8106 drm_i915_private_t *dev_priv = dev->dev_private;
8107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8108 int pipe = intel_crtc->pipe;
dbdc6479
JB
8109 int dpll_reg = DPLL(pipe);
8110 int dpll;
652c393a 8111
bad720ff 8112 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8113 return;
8114
8115 if (!dev_priv->lvds_downclock_avail)
8116 return;
8117
dbdc6479 8118 dpll = I915_READ(dpll_reg);
652c393a 8119 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
44d98a61 8120 DRM_DEBUG_DRIVER("upclocking LVDS\n");
652c393a 8121
8ac5a6d5 8122 assert_panel_unlocked(dev_priv, pipe);
652c393a
JB
8123
8124 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8125 I915_WRITE(dpll_reg, dpll);
9d0498a2 8126 intel_wait_for_vblank(dev, pipe);
dbdc6479 8127
652c393a
JB
8128 dpll = I915_READ(dpll_reg);
8129 if (dpll & DISPLAY_RATE_SELECT_FPA1)
44d98a61 8130 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
652c393a 8131 }
652c393a
JB
8132}
8133
8134static void intel_decrease_pllclock(struct drm_crtc *crtc)
8135{
8136 struct drm_device *dev = crtc->dev;
8137 drm_i915_private_t *dev_priv = dev->dev_private;
8138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 8139
bad720ff 8140 if (HAS_PCH_SPLIT(dev))
652c393a
JB
8141 return;
8142
8143 if (!dev_priv->lvds_downclock_avail)
8144 return;
8145
8146 /*
8147 * Since this is called by a timer, we should never get here in
8148 * the manual case.
8149 */
8150 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
8151 int pipe = intel_crtc->pipe;
8152 int dpll_reg = DPLL(pipe);
8153 int dpll;
f6e5b160 8154
44d98a61 8155 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 8156
8ac5a6d5 8157 assert_panel_unlocked(dev_priv, pipe);
652c393a 8158
dc257cf1 8159 dpll = I915_READ(dpll_reg);
652c393a
JB
8160 dpll |= DISPLAY_RATE_SELECT_FPA1;
8161 I915_WRITE(dpll_reg, dpll);
9d0498a2 8162 intel_wait_for_vblank(dev, pipe);
652c393a
JB
8163 dpll = I915_READ(dpll_reg);
8164 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 8165 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
8166 }
8167
8168}
8169
f047e395
CW
8170void intel_mark_busy(struct drm_device *dev)
8171{
c67a470b
PZ
8172 struct drm_i915_private *dev_priv = dev->dev_private;
8173
f62a0076
CW
8174 if (dev_priv->mm.busy)
8175 return;
8176
86c4ec0d 8177 hsw_disable_package_c8(dev_priv);
c67a470b 8178 i915_update_gfx_val(dev_priv);
f62a0076 8179 dev_priv->mm.busy = true;
f047e395
CW
8180}
8181
8182void intel_mark_idle(struct drm_device *dev)
652c393a 8183{
c67a470b 8184 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 8185 struct drm_crtc *crtc;
652c393a 8186
f62a0076
CW
8187 if (!dev_priv->mm.busy)
8188 return;
8189
8190 dev_priv->mm.busy = false;
8191
d330a953 8192 if (!i915.powersave)
bb4cdd53 8193 goto out;
652c393a 8194
652c393a 8195 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
652c393a
JB
8196 if (!crtc->fb)
8197 continue;
8198
725a5b54 8199 intel_decrease_pllclock(crtc);
652c393a 8200 }
b29c19b6 8201
3d13ef2e 8202 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 8203 gen6_rps_idle(dev->dev_private);
bb4cdd53
PZ
8204
8205out:
86c4ec0d 8206 hsw_enable_package_c8(dev_priv);
652c393a
JB
8207}
8208
c65355bb
CW
8209void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8210 struct intel_ring_buffer *ring)
652c393a 8211{
f047e395
CW
8212 struct drm_device *dev = obj->base.dev;
8213 struct drm_crtc *crtc;
652c393a 8214
d330a953 8215 if (!i915.powersave)
acb87dfb
CW
8216 return;
8217
652c393a
JB
8218 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8219 if (!crtc->fb)
8220 continue;
8221
c65355bb
CW
8222 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8223 continue;
8224
8225 intel_increase_pllclock(crtc);
8226 if (ring && intel_fbc_enabled(dev))
8227 ring->fbc_dirty = true;
652c393a
JB
8228 }
8229}
8230
79e53945
JB
8231static void intel_crtc_destroy(struct drm_crtc *crtc)
8232{
8233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
8234 struct drm_device *dev = crtc->dev;
8235 struct intel_unpin_work *work;
8236 unsigned long flags;
8237
8238 spin_lock_irqsave(&dev->event_lock, flags);
8239 work = intel_crtc->unpin_work;
8240 intel_crtc->unpin_work = NULL;
8241 spin_unlock_irqrestore(&dev->event_lock, flags);
8242
8243 if (work) {
8244 cancel_work_sync(&work->work);
8245 kfree(work);
8246 }
79e53945 8247
40ccc72b
MK
8248 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8249
79e53945 8250 drm_crtc_cleanup(crtc);
67e77c5a 8251
79e53945
JB
8252 kfree(intel_crtc);
8253}
8254
6b95a207
KH
8255static void intel_unpin_work_fn(struct work_struct *__work)
8256{
8257 struct intel_unpin_work *work =
8258 container_of(__work, struct intel_unpin_work, work);
b4a98e57 8259 struct drm_device *dev = work->crtc->dev;
6b95a207 8260
b4a98e57 8261 mutex_lock(&dev->struct_mutex);
1690e1eb 8262 intel_unpin_fb_obj(work->old_fb_obj);
05394f39
CW
8263 drm_gem_object_unreference(&work->pending_flip_obj->base);
8264 drm_gem_object_unreference(&work->old_fb_obj->base);
d9e86c0e 8265
b4a98e57
CW
8266 intel_update_fbc(dev);
8267 mutex_unlock(&dev->struct_mutex);
8268
8269 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8270 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8271
6b95a207
KH
8272 kfree(work);
8273}
8274
1afe3e9d 8275static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 8276 struct drm_crtc *crtc)
6b95a207
KH
8277{
8278 drm_i915_private_t *dev_priv = dev->dev_private;
6b95a207
KH
8279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8280 struct intel_unpin_work *work;
6b95a207
KH
8281 unsigned long flags;
8282
8283 /* Ignore early vblank irqs */
8284 if (intel_crtc == NULL)
8285 return;
8286
8287 spin_lock_irqsave(&dev->event_lock, flags);
8288 work = intel_crtc->unpin_work;
e7d841ca
CW
8289
8290 /* Ensure we don't miss a work->pending update ... */
8291 smp_rmb();
8292
8293 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
8294 spin_unlock_irqrestore(&dev->event_lock, flags);
8295 return;
8296 }
8297
e7d841ca
CW
8298 /* and that the unpin work is consistent wrt ->pending. */
8299 smp_rmb();
8300
6b95a207 8301 intel_crtc->unpin_work = NULL;
6b95a207 8302
45a066eb
RC
8303 if (work->event)
8304 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
6b95a207 8305
0af7e4df
MK
8306 drm_vblank_put(dev, intel_crtc->pipe);
8307
6b95a207
KH
8308 spin_unlock_irqrestore(&dev->event_lock, flags);
8309
2c10d571 8310 wake_up_all(&dev_priv->pending_flip_queue);
b4a98e57
CW
8311
8312 queue_work(dev_priv->wq, &work->work);
e5510fac
JB
8313
8314 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6b95a207
KH
8315}
8316
1afe3e9d
JB
8317void intel_finish_page_flip(struct drm_device *dev, int pipe)
8318{
8319 drm_i915_private_t *dev_priv = dev->dev_private;
8320 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8321
49b14a5c 8322 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8323}
8324
8325void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8326{
8327 drm_i915_private_t *dev_priv = dev->dev_private;
8328 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8329
49b14a5c 8330 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
8331}
8332
6b95a207
KH
8333void intel_prepare_page_flip(struct drm_device *dev, int plane)
8334{
8335 drm_i915_private_t *dev_priv = dev->dev_private;
8336 struct intel_crtc *intel_crtc =
8337 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8338 unsigned long flags;
8339
e7d841ca
CW
8340 /* NB: An MMIO update of the plane base pointer will also
8341 * generate a page-flip completion irq, i.e. every modeset
8342 * is also accompanied by a spurious intel_prepare_page_flip().
8343 */
6b95a207 8344 spin_lock_irqsave(&dev->event_lock, flags);
e7d841ca
CW
8345 if (intel_crtc->unpin_work)
8346 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
8347 spin_unlock_irqrestore(&dev->event_lock, flags);
8348}
8349
e7d841ca
CW
8350inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8351{
8352 /* Ensure that the work item is consistent when activating it ... */
8353 smp_wmb();
8354 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8355 /* and that it is marked active as soon as the irq could fire. */
8356 smp_wmb();
8357}
8358
8c9f3aaf
JB
8359static int intel_gen2_queue_flip(struct drm_device *dev,
8360 struct drm_crtc *crtc,
8361 struct drm_framebuffer *fb,
ed8d1975
KP
8362 struct drm_i915_gem_object *obj,
8363 uint32_t flags)
8c9f3aaf
JB
8364{
8365 struct drm_i915_private *dev_priv = dev->dev_private;
8366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8367 u32 flip_mask;
6d90c952 8368 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8369 int ret;
8370
6d90c952 8371 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8372 if (ret)
83d4092b 8373 goto err;
8c9f3aaf 8374
6d90c952 8375 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8376 if (ret)
83d4092b 8377 goto err_unpin;
8c9f3aaf
JB
8378
8379 /* Can't queue multiple flips, so wait for the previous
8380 * one to finish before executing the next.
8381 */
8382 if (intel_crtc->plane)
8383 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8384 else
8385 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8386 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8387 intel_ring_emit(ring, MI_NOOP);
8388 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8389 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8390 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8391 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952 8392 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
8393
8394 intel_mark_page_flip_active(intel_crtc);
09246732 8395 __intel_ring_advance(ring);
83d4092b
CW
8396 return 0;
8397
8398err_unpin:
8399 intel_unpin_fb_obj(obj);
8400err:
8c9f3aaf
JB
8401 return ret;
8402}
8403
8404static int intel_gen3_queue_flip(struct drm_device *dev,
8405 struct drm_crtc *crtc,
8406 struct drm_framebuffer *fb,
ed8d1975
KP
8407 struct drm_i915_gem_object *obj,
8408 uint32_t flags)
8c9f3aaf
JB
8409{
8410 struct drm_i915_private *dev_priv = dev->dev_private;
8411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf 8412 u32 flip_mask;
6d90c952 8413 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8414 int ret;
8415
6d90c952 8416 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8417 if (ret)
83d4092b 8418 goto err;
8c9f3aaf 8419
6d90c952 8420 ret = intel_ring_begin(ring, 6);
8c9f3aaf 8421 if (ret)
83d4092b 8422 goto err_unpin;
8c9f3aaf
JB
8423
8424 if (intel_crtc->plane)
8425 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8426 else
8427 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
8428 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8429 intel_ring_emit(ring, MI_NOOP);
8430 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8431 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8432 intel_ring_emit(ring, fb->pitches[0]);
f343c5f6 8433 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
6d90c952
DV
8434 intel_ring_emit(ring, MI_NOOP);
8435
e7d841ca 8436 intel_mark_page_flip_active(intel_crtc);
09246732 8437 __intel_ring_advance(ring);
83d4092b
CW
8438 return 0;
8439
8440err_unpin:
8441 intel_unpin_fb_obj(obj);
8442err:
8c9f3aaf
JB
8443 return ret;
8444}
8445
8446static int intel_gen4_queue_flip(struct drm_device *dev,
8447 struct drm_crtc *crtc,
8448 struct drm_framebuffer *fb,
ed8d1975
KP
8449 struct drm_i915_gem_object *obj,
8450 uint32_t flags)
8c9f3aaf
JB
8451{
8452 struct drm_i915_private *dev_priv = dev->dev_private;
8453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8454 uint32_t pf, pipesrc;
6d90c952 8455 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8456 int ret;
8457
6d90c952 8458 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8459 if (ret)
83d4092b 8460 goto err;
8c9f3aaf 8461
6d90c952 8462 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8463 if (ret)
83d4092b 8464 goto err_unpin;
8c9f3aaf
JB
8465
8466 /* i965+ uses the linear or tiled offsets from the
8467 * Display Registers (which do not change across a page-flip)
8468 * so we need only reprogram the base address.
8469 */
6d90c952
DV
8470 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8471 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8472 intel_ring_emit(ring, fb->pitches[0]);
c2c75131 8473 intel_ring_emit(ring,
f343c5f6 8474 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
c2c75131 8475 obj->tiling_mode);
8c9f3aaf
JB
8476
8477 /* XXX Enabling the panel-fitter across page-flip is so far
8478 * untested on non-native modes, so ignore it for now.
8479 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8480 */
8481 pf = 0;
8482 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8483 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8484
8485 intel_mark_page_flip_active(intel_crtc);
09246732 8486 __intel_ring_advance(ring);
83d4092b
CW
8487 return 0;
8488
8489err_unpin:
8490 intel_unpin_fb_obj(obj);
8491err:
8c9f3aaf
JB
8492 return ret;
8493}
8494
8495static int intel_gen6_queue_flip(struct drm_device *dev,
8496 struct drm_crtc *crtc,
8497 struct drm_framebuffer *fb,
ed8d1975
KP
8498 struct drm_i915_gem_object *obj,
8499 uint32_t flags)
8c9f3aaf
JB
8500{
8501 struct drm_i915_private *dev_priv = dev->dev_private;
8502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6d90c952 8503 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
8c9f3aaf
JB
8504 uint32_t pf, pipesrc;
8505 int ret;
8506
6d90c952 8507 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8c9f3aaf 8508 if (ret)
83d4092b 8509 goto err;
8c9f3aaf 8510
6d90c952 8511 ret = intel_ring_begin(ring, 4);
8c9f3aaf 8512 if (ret)
83d4092b 8513 goto err_unpin;
8c9f3aaf 8514
6d90c952
DV
8515 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8516 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8517 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
f343c5f6 8518 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
8c9f3aaf 8519
dc257cf1
DV
8520 /* Contrary to the suggestions in the documentation,
8521 * "Enable Panel Fitter" does not seem to be required when page
8522 * flipping with a non-native mode, and worse causes a normal
8523 * modeset to fail.
8524 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8525 */
8526 pf = 0;
8c9f3aaf 8527 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 8528 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
8529
8530 intel_mark_page_flip_active(intel_crtc);
09246732 8531 __intel_ring_advance(ring);
83d4092b
CW
8532 return 0;
8533
8534err_unpin:
8535 intel_unpin_fb_obj(obj);
8536err:
8c9f3aaf
JB
8537 return ret;
8538}
8539
7c9017e5
JB
8540static int intel_gen7_queue_flip(struct drm_device *dev,
8541 struct drm_crtc *crtc,
8542 struct drm_framebuffer *fb,
ed8d1975
KP
8543 struct drm_i915_gem_object *obj,
8544 uint32_t flags)
7c9017e5
JB
8545{
8546 struct drm_i915_private *dev_priv = dev->dev_private;
8547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ffe74d75 8548 struct intel_ring_buffer *ring;
cb05d8de 8549 uint32_t plane_bit = 0;
ffe74d75
CW
8550 int len, ret;
8551
8552 ring = obj->ring;
1c5fd085 8553 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
ffe74d75 8554 ring = &dev_priv->ring[BCS];
7c9017e5
JB
8555
8556 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8557 if (ret)
83d4092b 8558 goto err;
7c9017e5 8559
cb05d8de
DV
8560 switch(intel_crtc->plane) {
8561 case PLANE_A:
8562 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8563 break;
8564 case PLANE_B:
8565 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8566 break;
8567 case PLANE_C:
8568 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8569 break;
8570 default:
8571 WARN_ONCE(1, "unknown plane in flip command\n");
8572 ret = -ENODEV;
ab3951eb 8573 goto err_unpin;
cb05d8de
DV
8574 }
8575
ffe74d75
CW
8576 len = 4;
8577 if (ring->id == RCS)
8578 len += 6;
8579
8580 ret = intel_ring_begin(ring, len);
7c9017e5 8581 if (ret)
83d4092b 8582 goto err_unpin;
7c9017e5 8583
ffe74d75
CW
8584 /* Unmask the flip-done completion message. Note that the bspec says that
8585 * we should do this for both the BCS and RCS, and that we must not unmask
8586 * more than one flip event at any time (or ensure that one flip message
8587 * can be sent by waiting for flip-done prior to queueing new flips).
8588 * Experimentation says that BCS works despite DERRMR masking all
8589 * flip-done completion events and that unmasking all planes at once
8590 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8591 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8592 */
8593 if (ring->id == RCS) {
8594 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8595 intel_ring_emit(ring, DERRMR);
8596 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8597 DERRMR_PIPEB_PRI_FLIP_DONE |
8598 DERRMR_PIPEC_PRI_FLIP_DONE));
22613c96
VS
8599 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8600 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
8601 intel_ring_emit(ring, DERRMR);
8602 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8603 }
8604
cb05d8de 8605 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 8606 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
f343c5f6 8607 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
7c9017e5 8608 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
8609
8610 intel_mark_page_flip_active(intel_crtc);
09246732 8611 __intel_ring_advance(ring);
83d4092b
CW
8612 return 0;
8613
8614err_unpin:
8615 intel_unpin_fb_obj(obj);
8616err:
7c9017e5
JB
8617 return ret;
8618}
8619
8c9f3aaf
JB
8620static int intel_default_queue_flip(struct drm_device *dev,
8621 struct drm_crtc *crtc,
8622 struct drm_framebuffer *fb,
ed8d1975
KP
8623 struct drm_i915_gem_object *obj,
8624 uint32_t flags)
8c9f3aaf
JB
8625{
8626 return -ENODEV;
8627}
8628
6b95a207
KH
8629static int intel_crtc_page_flip(struct drm_crtc *crtc,
8630 struct drm_framebuffer *fb,
ed8d1975
KP
8631 struct drm_pending_vblank_event *event,
8632 uint32_t page_flip_flags)
6b95a207
KH
8633{
8634 struct drm_device *dev = crtc->dev;
8635 struct drm_i915_private *dev_priv = dev->dev_private;
4a35f83b
VS
8636 struct drm_framebuffer *old_fb = crtc->fb;
8637 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
6b95a207
KH
8638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8639 struct intel_unpin_work *work;
8c9f3aaf 8640 unsigned long flags;
52e68630 8641 int ret;
6b95a207 8642
e6a595d2
VS
8643 /* Can't change pixel format via MI display flips. */
8644 if (fb->pixel_format != crtc->fb->pixel_format)
8645 return -EINVAL;
8646
8647 /*
8648 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8649 * Note that pitch changes could also affect these register.
8650 */
8651 if (INTEL_INFO(dev)->gen > 3 &&
8652 (fb->offsets[0] != crtc->fb->offsets[0] ||
8653 fb->pitches[0] != crtc->fb->pitches[0]))
8654 return -EINVAL;
8655
f900db47
CW
8656 if (i915_terminally_wedged(&dev_priv->gpu_error))
8657 goto out_hang;
8658
b14c5679 8659 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
8660 if (work == NULL)
8661 return -ENOMEM;
8662
6b95a207 8663 work->event = event;
b4a98e57 8664 work->crtc = crtc;
4a35f83b 8665 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
6b95a207
KH
8666 INIT_WORK(&work->work, intel_unpin_work_fn);
8667
7317c75e
JB
8668 ret = drm_vblank_get(dev, intel_crtc->pipe);
8669 if (ret)
8670 goto free_work;
8671
6b95a207
KH
8672 /* We borrow the event spin lock for protecting unpin_work */
8673 spin_lock_irqsave(&dev->event_lock, flags);
8674 if (intel_crtc->unpin_work) {
8675 spin_unlock_irqrestore(&dev->event_lock, flags);
8676 kfree(work);
7317c75e 8677 drm_vblank_put(dev, intel_crtc->pipe);
468f0b44
CW
8678
8679 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6b95a207
KH
8680 return -EBUSY;
8681 }
8682 intel_crtc->unpin_work = work;
8683 spin_unlock_irqrestore(&dev->event_lock, flags);
8684
b4a98e57
CW
8685 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8686 flush_workqueue(dev_priv->wq);
8687
79158103
CW
8688 ret = i915_mutex_lock_interruptible(dev);
8689 if (ret)
8690 goto cleanup;
6b95a207 8691
75dfca80 8692 /* Reference the objects for the scheduled work. */
05394f39
CW
8693 drm_gem_object_reference(&work->old_fb_obj->base);
8694 drm_gem_object_reference(&obj->base);
6b95a207
KH
8695
8696 crtc->fb = fb;
96b099fd 8697
e1f99ce6 8698 work->pending_flip_obj = obj;
e1f99ce6 8699
4e5359cd
SF
8700 work->enable_stall_check = true;
8701
b4a98e57 8702 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 8703 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 8704
ed8d1975 8705 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
8c9f3aaf
JB
8706 if (ret)
8707 goto cleanup_pending;
6b95a207 8708
7782de3b 8709 intel_disable_fbc(dev);
c65355bb 8710 intel_mark_fb_busy(obj, NULL);
6b95a207
KH
8711 mutex_unlock(&dev->struct_mutex);
8712
e5510fac
JB
8713 trace_i915_flip_request(intel_crtc->plane, obj);
8714
6b95a207 8715 return 0;
96b099fd 8716
8c9f3aaf 8717cleanup_pending:
b4a98e57 8718 atomic_dec(&intel_crtc->unpin_work_count);
4a35f83b 8719 crtc->fb = old_fb;
05394f39
CW
8720 drm_gem_object_unreference(&work->old_fb_obj->base);
8721 drm_gem_object_unreference(&obj->base);
96b099fd
CW
8722 mutex_unlock(&dev->struct_mutex);
8723
79158103 8724cleanup:
96b099fd
CW
8725 spin_lock_irqsave(&dev->event_lock, flags);
8726 intel_crtc->unpin_work = NULL;
8727 spin_unlock_irqrestore(&dev->event_lock, flags);
8728
7317c75e
JB
8729 drm_vblank_put(dev, intel_crtc->pipe);
8730free_work:
96b099fd
CW
8731 kfree(work);
8732
f900db47
CW
8733 if (ret == -EIO) {
8734out_hang:
8735 intel_crtc_wait_for_pending_flips(crtc);
8736 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8737 if (ret == 0 && event)
8738 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8739 }
96b099fd 8740 return ret;
6b95a207
KH
8741}
8742
f6e5b160 8743static struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
8744 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8745 .load_lut = intel_crtc_load_lut,
f6e5b160
CW
8746};
8747
9a935856
DV
8748/**
8749 * intel_modeset_update_staged_output_state
8750 *
8751 * Updates the staged output configuration state, e.g. after we've read out the
8752 * current hw state.
8753 */
8754static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 8755{
7668851f 8756 struct intel_crtc *crtc;
9a935856
DV
8757 struct intel_encoder *encoder;
8758 struct intel_connector *connector;
f6e5b160 8759
9a935856
DV
8760 list_for_each_entry(connector, &dev->mode_config.connector_list,
8761 base.head) {
8762 connector->new_encoder =
8763 to_intel_encoder(connector->base.encoder);
8764 }
f6e5b160 8765
9a935856
DV
8766 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8767 base.head) {
8768 encoder->new_crtc =
8769 to_intel_crtc(encoder->base.crtc);
8770 }
7668851f
VS
8771
8772 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8773 base.head) {
8774 crtc->new_enabled = crtc->base.enabled;
7bd0a8e7
VS
8775
8776 if (crtc->new_enabled)
8777 crtc->new_config = &crtc->config;
8778 else
8779 crtc->new_config = NULL;
7668851f 8780 }
f6e5b160
CW
8781}
8782
9a935856
DV
8783/**
8784 * intel_modeset_commit_output_state
8785 *
8786 * This function copies the stage display pipe configuration to the real one.
8787 */
8788static void intel_modeset_commit_output_state(struct drm_device *dev)
8789{
7668851f 8790 struct intel_crtc *crtc;
9a935856
DV
8791 struct intel_encoder *encoder;
8792 struct intel_connector *connector;
f6e5b160 8793
9a935856
DV
8794 list_for_each_entry(connector, &dev->mode_config.connector_list,
8795 base.head) {
8796 connector->base.encoder = &connector->new_encoder->base;
8797 }
f6e5b160 8798
9a935856
DV
8799 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8800 base.head) {
8801 encoder->base.crtc = &encoder->new_crtc->base;
8802 }
7668851f
VS
8803
8804 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8805 base.head) {
8806 crtc->base.enabled = crtc->new_enabled;
8807 }
9a935856
DV
8808}
8809
050f7aeb
DV
8810static void
8811connected_sink_compute_bpp(struct intel_connector * connector,
8812 struct intel_crtc_config *pipe_config)
8813{
8814 int bpp = pipe_config->pipe_bpp;
8815
8816 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8817 connector->base.base.id,
8818 drm_get_connector_name(&connector->base));
8819
8820 /* Don't use an invalid EDID bpc value */
8821 if (connector->base.display_info.bpc &&
8822 connector->base.display_info.bpc * 3 < bpp) {
8823 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8824 bpp, connector->base.display_info.bpc*3);
8825 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8826 }
8827
8828 /* Clamp bpp to 8 on screens without EDID 1.4 */
8829 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8830 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8831 bpp);
8832 pipe_config->pipe_bpp = 24;
8833 }
8834}
8835
4e53c2e0 8836static int
050f7aeb
DV
8837compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8838 struct drm_framebuffer *fb,
8839 struct intel_crtc_config *pipe_config)
4e53c2e0 8840{
050f7aeb
DV
8841 struct drm_device *dev = crtc->base.dev;
8842 struct intel_connector *connector;
4e53c2e0
DV
8843 int bpp;
8844
d42264b1
DV
8845 switch (fb->pixel_format) {
8846 case DRM_FORMAT_C8:
4e53c2e0
DV
8847 bpp = 8*3; /* since we go through a colormap */
8848 break;
d42264b1
DV
8849 case DRM_FORMAT_XRGB1555:
8850 case DRM_FORMAT_ARGB1555:
8851 /* checked in intel_framebuffer_init already */
8852 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8853 return -EINVAL;
8854 case DRM_FORMAT_RGB565:
4e53c2e0
DV
8855 bpp = 6*3; /* min is 18bpp */
8856 break;
d42264b1
DV
8857 case DRM_FORMAT_XBGR8888:
8858 case DRM_FORMAT_ABGR8888:
8859 /* checked in intel_framebuffer_init already */
8860 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8861 return -EINVAL;
8862 case DRM_FORMAT_XRGB8888:
8863 case DRM_FORMAT_ARGB8888:
4e53c2e0
DV
8864 bpp = 8*3;
8865 break;
d42264b1
DV
8866 case DRM_FORMAT_XRGB2101010:
8867 case DRM_FORMAT_ARGB2101010:
8868 case DRM_FORMAT_XBGR2101010:
8869 case DRM_FORMAT_ABGR2101010:
8870 /* checked in intel_framebuffer_init already */
8871 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
baba133a 8872 return -EINVAL;
4e53c2e0
DV
8873 bpp = 10*3;
8874 break;
baba133a 8875 /* TODO: gen4+ supports 16 bpc floating point, too. */
4e53c2e0
DV
8876 default:
8877 DRM_DEBUG_KMS("unsupported depth\n");
8878 return -EINVAL;
8879 }
8880
4e53c2e0
DV
8881 pipe_config->pipe_bpp = bpp;
8882
8883 /* Clamp display bpp to EDID value */
8884 list_for_each_entry(connector, &dev->mode_config.connector_list,
050f7aeb 8885 base.head) {
1b829e05
DV
8886 if (!connector->new_encoder ||
8887 connector->new_encoder->new_crtc != crtc)
4e53c2e0
DV
8888 continue;
8889
050f7aeb 8890 connected_sink_compute_bpp(connector, pipe_config);
4e53c2e0
DV
8891 }
8892
8893 return bpp;
8894}
8895
644db711
DV
8896static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8897{
8898 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8899 "type: 0x%x flags: 0x%x\n",
1342830c 8900 mode->crtc_clock,
644db711
DV
8901 mode->crtc_hdisplay, mode->crtc_hsync_start,
8902 mode->crtc_hsync_end, mode->crtc_htotal,
8903 mode->crtc_vdisplay, mode->crtc_vsync_start,
8904 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8905}
8906
c0b03411
DV
8907static void intel_dump_pipe_config(struct intel_crtc *crtc,
8908 struct intel_crtc_config *pipe_config,
8909 const char *context)
8910{
8911 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8912 context, pipe_name(crtc->pipe));
8913
8914 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8915 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8916 pipe_config->pipe_bpp, pipe_config->dither);
8917 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8918 pipe_config->has_pch_encoder,
8919 pipe_config->fdi_lanes,
8920 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8921 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8922 pipe_config->fdi_m_n.tu);
eb14cb74
VS
8923 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8924 pipe_config->has_dp_encoder,
8925 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8926 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8927 pipe_config->dp_m_n.tu);
c0b03411
DV
8928 DRM_DEBUG_KMS("requested mode:\n");
8929 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8930 DRM_DEBUG_KMS("adjusted mode:\n");
8931 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
644db711 8932 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
d71b8d4a 8933 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
8934 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8935 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
c0b03411
DV
8936 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8937 pipe_config->gmch_pfit.control,
8938 pipe_config->gmch_pfit.pgm_ratios,
8939 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 8940 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 8941 pipe_config->pch_pfit.pos,
fd4daa9c
CW
8942 pipe_config->pch_pfit.size,
8943 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 8944 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 8945 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
c0b03411
DV
8946}
8947
accfc0c5
DV
8948static bool check_encoder_cloning(struct drm_crtc *crtc)
8949{
8950 int num_encoders = 0;
8951 bool uncloneable_encoders = false;
8952 struct intel_encoder *encoder;
8953
8954 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8955 base.head) {
8956 if (&encoder->new_crtc->base != crtc)
8957 continue;
8958
8959 num_encoders++;
8960 if (!encoder->cloneable)
8961 uncloneable_encoders = true;
8962 }
8963
8964 return !(num_encoders > 1 && uncloneable_encoders);
8965}
8966
b8cecdf5
DV
8967static struct intel_crtc_config *
8968intel_modeset_pipe_config(struct drm_crtc *crtc,
4e53c2e0 8969 struct drm_framebuffer *fb,
b8cecdf5 8970 struct drm_display_mode *mode)
ee7b9f93 8971{
7758a113 8972 struct drm_device *dev = crtc->dev;
7758a113 8973 struct intel_encoder *encoder;
b8cecdf5 8974 struct intel_crtc_config *pipe_config;
e29c22c0
DV
8975 int plane_bpp, ret = -EINVAL;
8976 bool retry = true;
ee7b9f93 8977
accfc0c5
DV
8978 if (!check_encoder_cloning(crtc)) {
8979 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8980 return ERR_PTR(-EINVAL);
8981 }
8982
b8cecdf5
DV
8983 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8984 if (!pipe_config)
7758a113
DV
8985 return ERR_PTR(-ENOMEM);
8986
b8cecdf5
DV
8987 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8988 drm_mode_copy(&pipe_config->requested_mode, mode);
37327abd 8989
e143a21c
DV
8990 pipe_config->cpu_transcoder =
8991 (enum transcoder) to_intel_crtc(crtc)->pipe;
c0d43d62 8992 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
b8cecdf5 8993
2960bc9c
ID
8994 /*
8995 * Sanitize sync polarity flags based on requested ones. If neither
8996 * positive or negative polarity is requested, treat this as meaning
8997 * negative polarity.
8998 */
8999 if (!(pipe_config->adjusted_mode.flags &
9000 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9001 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9002
9003 if (!(pipe_config->adjusted_mode.flags &
9004 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9005 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9006
050f7aeb
DV
9007 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9008 * plane pixel format and any sink constraints into account. Returns the
9009 * source plane bpp so that dithering can be selected on mismatches
9010 * after encoders and crtc also have had their say. */
9011 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9012 fb, pipe_config);
4e53c2e0
DV
9013 if (plane_bpp < 0)
9014 goto fail;
9015
e41a56be
VS
9016 /*
9017 * Determine the real pipe dimensions. Note that stereo modes can
9018 * increase the actual pipe size due to the frame doubling and
9019 * insertion of additional space for blanks between the frame. This
9020 * is stored in the crtc timings. We use the requested mode to do this
9021 * computation to clearly distinguish it from the adjusted mode, which
9022 * can be changed by the connectors in the below retry loop.
9023 */
9024 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9025 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9026 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9027
e29c22c0 9028encoder_retry:
ef1b460d 9029 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 9030 pipe_config->port_clock = 0;
ef1b460d 9031 pipe_config->pixel_multiplier = 1;
ff9a6750 9032
135c81b8 9033 /* Fill in default crtc timings, allow encoders to overwrite them. */
6ce70f5e 9034 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
135c81b8 9035
7758a113
DV
9036 /* Pass our mode to the connectors and the CRTC to give them a chance to
9037 * adjust it according to limitations or connector properties, and also
9038 * a chance to reject the mode entirely.
47f1c6c9 9039 */
7758a113
DV
9040 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9041 base.head) {
47f1c6c9 9042
7758a113
DV
9043 if (&encoder->new_crtc->base != crtc)
9044 continue;
7ae89233 9045
efea6e8e
DV
9046 if (!(encoder->compute_config(encoder, pipe_config))) {
9047 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
9048 goto fail;
9049 }
ee7b9f93 9050 }
47f1c6c9 9051
ff9a6750
DV
9052 /* Set default port clock if not overwritten by the encoder. Needs to be
9053 * done afterwards in case the encoder adjusts the mode. */
9054 if (!pipe_config->port_clock)
241bfc38
DL
9055 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9056 * pipe_config->pixel_multiplier;
ff9a6750 9057
a43f6e0f 9058 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 9059 if (ret < 0) {
7758a113
DV
9060 DRM_DEBUG_KMS("CRTC fixup failed\n");
9061 goto fail;
ee7b9f93 9062 }
e29c22c0
DV
9063
9064 if (ret == RETRY) {
9065 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9066 ret = -EINVAL;
9067 goto fail;
9068 }
9069
9070 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9071 retry = false;
9072 goto encoder_retry;
9073 }
9074
4e53c2e0
DV
9075 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9076 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9077 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9078
b8cecdf5 9079 return pipe_config;
7758a113 9080fail:
b8cecdf5 9081 kfree(pipe_config);
e29c22c0 9082 return ERR_PTR(ret);
ee7b9f93 9083}
47f1c6c9 9084
e2e1ed41
DV
9085/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9086 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9087static void
9088intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9089 unsigned *prepare_pipes, unsigned *disable_pipes)
79e53945
JB
9090{
9091 struct intel_crtc *intel_crtc;
e2e1ed41
DV
9092 struct drm_device *dev = crtc->dev;
9093 struct intel_encoder *encoder;
9094 struct intel_connector *connector;
9095 struct drm_crtc *tmp_crtc;
79e53945 9096
e2e1ed41 9097 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
79e53945 9098
e2e1ed41
DV
9099 /* Check which crtcs have changed outputs connected to them, these need
9100 * to be part of the prepare_pipes mask. We don't (yet) support global
9101 * modeset across multiple crtcs, so modeset_pipes will only have one
9102 * bit set at most. */
9103 list_for_each_entry(connector, &dev->mode_config.connector_list,
9104 base.head) {
9105 if (connector->base.encoder == &connector->new_encoder->base)
9106 continue;
79e53945 9107
e2e1ed41
DV
9108 if (connector->base.encoder) {
9109 tmp_crtc = connector->base.encoder->crtc;
9110
9111 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9112 }
9113
9114 if (connector->new_encoder)
9115 *prepare_pipes |=
9116 1 << connector->new_encoder->new_crtc->pipe;
79e53945
JB
9117 }
9118
e2e1ed41
DV
9119 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9120 base.head) {
9121 if (encoder->base.crtc == &encoder->new_crtc->base)
9122 continue;
9123
9124 if (encoder->base.crtc) {
9125 tmp_crtc = encoder->base.crtc;
9126
9127 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9128 }
9129
9130 if (encoder->new_crtc)
9131 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
80824003
JB
9132 }
9133
7668851f 9134 /* Check for pipes that will be enabled/disabled ... */
e2e1ed41
DV
9135 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9136 base.head) {
7668851f 9137 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
e2e1ed41 9138 continue;
7e7d76c3 9139
7668851f 9140 if (!intel_crtc->new_enabled)
e2e1ed41 9141 *disable_pipes |= 1 << intel_crtc->pipe;
7668851f
VS
9142 else
9143 *prepare_pipes |= 1 << intel_crtc->pipe;
7e7d76c3
JB
9144 }
9145
e2e1ed41
DV
9146
9147 /* set_mode is also used to update properties on life display pipes. */
9148 intel_crtc = to_intel_crtc(crtc);
7668851f 9149 if (intel_crtc->new_enabled)
e2e1ed41
DV
9150 *prepare_pipes |= 1 << intel_crtc->pipe;
9151
b6c5164d
DV
9152 /*
9153 * For simplicity do a full modeset on any pipe where the output routing
9154 * changed. We could be more clever, but that would require us to be
9155 * more careful with calling the relevant encoder->mode_set functions.
9156 */
e2e1ed41
DV
9157 if (*prepare_pipes)
9158 *modeset_pipes = *prepare_pipes;
9159
9160 /* ... and mask these out. */
9161 *modeset_pipes &= ~(*disable_pipes);
9162 *prepare_pipes &= ~(*disable_pipes);
b6c5164d
DV
9163
9164 /*
9165 * HACK: We don't (yet) fully support global modesets. intel_set_config
9166 * obies this rule, but the modeset restore mode of
9167 * intel_modeset_setup_hw_state does not.
9168 */
9169 *modeset_pipes &= 1 << intel_crtc->pipe;
9170 *prepare_pipes &= 1 << intel_crtc->pipe;
e3641d3f
DV
9171
9172 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9173 *modeset_pipes, *prepare_pipes, *disable_pipes);
47f1c6c9 9174}
79e53945 9175
ea9d758d 9176static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 9177{
ea9d758d 9178 struct drm_encoder *encoder;
f6e5b160 9179 struct drm_device *dev = crtc->dev;
f6e5b160 9180
ea9d758d
DV
9181 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9182 if (encoder->crtc == crtc)
9183 return true;
9184
9185 return false;
9186}
9187
9188static void
9189intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9190{
9191 struct intel_encoder *intel_encoder;
9192 struct intel_crtc *intel_crtc;
9193 struct drm_connector *connector;
9194
9195 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9196 base.head) {
9197 if (!intel_encoder->base.crtc)
9198 continue;
9199
9200 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9201
9202 if (prepare_pipes & (1 << intel_crtc->pipe))
9203 intel_encoder->connectors_active = false;
9204 }
9205
9206 intel_modeset_commit_output_state(dev);
9207
7668851f 9208 /* Double check state. */
ea9d758d
DV
9209 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9210 base.head) {
7668851f 9211 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
7bd0a8e7
VS
9212 WARN_ON(intel_crtc->new_config &&
9213 intel_crtc->new_config != &intel_crtc->config);
9214 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
ea9d758d
DV
9215 }
9216
9217 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9218 if (!connector->encoder || !connector->encoder->crtc)
9219 continue;
9220
9221 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9222
9223 if (prepare_pipes & (1 << intel_crtc->pipe)) {
68d34720
DV
9224 struct drm_property *dpms_property =
9225 dev->mode_config.dpms_property;
9226
ea9d758d 9227 connector->dpms = DRM_MODE_DPMS_ON;
662595df 9228 drm_object_property_set_value(&connector->base,
68d34720
DV
9229 dpms_property,
9230 DRM_MODE_DPMS_ON);
ea9d758d
DV
9231
9232 intel_encoder = to_intel_encoder(connector->encoder);
9233 intel_encoder->connectors_active = true;
9234 }
9235 }
9236
9237}
9238
3bd26263 9239static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 9240{
3bd26263 9241 int diff;
f1f644dc
JB
9242
9243 if (clock1 == clock2)
9244 return true;
9245
9246 if (!clock1 || !clock2)
9247 return false;
9248
9249 diff = abs(clock1 - clock2);
9250
9251 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9252 return true;
9253
9254 return false;
9255}
9256
25c5b266
DV
9257#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9258 list_for_each_entry((intel_crtc), \
9259 &(dev)->mode_config.crtc_list, \
9260 base.head) \
0973f18f 9261 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 9262
0e8ffe1b 9263static bool
2fa2fe9a
DV
9264intel_pipe_config_compare(struct drm_device *dev,
9265 struct intel_crtc_config *current_config,
0e8ffe1b
DV
9266 struct intel_crtc_config *pipe_config)
9267{
66e985c0
DV
9268#define PIPE_CONF_CHECK_X(name) \
9269 if (current_config->name != pipe_config->name) { \
9270 DRM_ERROR("mismatch in " #name " " \
9271 "(expected 0x%08x, found 0x%08x)\n", \
9272 current_config->name, \
9273 pipe_config->name); \
9274 return false; \
9275 }
9276
08a24034
DV
9277#define PIPE_CONF_CHECK_I(name) \
9278 if (current_config->name != pipe_config->name) { \
9279 DRM_ERROR("mismatch in " #name " " \
9280 "(expected %i, found %i)\n", \
9281 current_config->name, \
9282 pipe_config->name); \
9283 return false; \
88adfff1
DV
9284 }
9285
1bd1bd80
DV
9286#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9287 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 9288 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
9289 "(expected %i, found %i)\n", \
9290 current_config->name & (mask), \
9291 pipe_config->name & (mask)); \
9292 return false; \
9293 }
9294
5e550656
VS
9295#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9296 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9297 DRM_ERROR("mismatch in " #name " " \
9298 "(expected %i, found %i)\n", \
9299 current_config->name, \
9300 pipe_config->name); \
9301 return false; \
9302 }
9303
bb760063
DV
9304#define PIPE_CONF_QUIRK(quirk) \
9305 ((current_config->quirks | pipe_config->quirks) & (quirk))
9306
eccb140b
DV
9307 PIPE_CONF_CHECK_I(cpu_transcoder);
9308
08a24034
DV
9309 PIPE_CONF_CHECK_I(has_pch_encoder);
9310 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
9311 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9312 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9313 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9314 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9315 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 9316
eb14cb74
VS
9317 PIPE_CONF_CHECK_I(has_dp_encoder);
9318 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9319 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9320 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9321 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9322 PIPE_CONF_CHECK_I(dp_m_n.tu);
9323
1bd1bd80
DV
9324 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9325 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9326 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9327 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9328 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9329 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9330
9331 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9332 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9333 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9334 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9335 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9336 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9337
c93f54cf 9338 PIPE_CONF_CHECK_I(pixel_multiplier);
6c49f241 9339
1bd1bd80
DV
9340 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9341 DRM_MODE_FLAG_INTERLACE);
9342
bb760063
DV
9343 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9344 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9345 DRM_MODE_FLAG_PHSYNC);
9346 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9347 DRM_MODE_FLAG_NHSYNC);
9348 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9349 DRM_MODE_FLAG_PVSYNC);
9350 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9351 DRM_MODE_FLAG_NVSYNC);
9352 }
045ac3b5 9353
37327abd
VS
9354 PIPE_CONF_CHECK_I(pipe_src_w);
9355 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 9356
2fa2fe9a
DV
9357 PIPE_CONF_CHECK_I(gmch_pfit.control);
9358 /* pfit ratios are autocomputed by the hw on gen4+ */
9359 if (INTEL_INFO(dev)->gen < 4)
9360 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9361 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
fd4daa9c
CW
9362 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9363 if (current_config->pch_pfit.enabled) {
9364 PIPE_CONF_CHECK_I(pch_pfit.pos);
9365 PIPE_CONF_CHECK_I(pch_pfit.size);
9366 }
2fa2fe9a 9367
e59150dc
JB
9368 /* BDW+ don't expose a synchronous way to read the state */
9369 if (IS_HASWELL(dev))
9370 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 9371
282740f7
VS
9372 PIPE_CONF_CHECK_I(double_wide);
9373
c0d43d62 9374 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 9375 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 9376 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
9377 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9378 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
c0d43d62 9379
42571aef
VS
9380 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9381 PIPE_CONF_CHECK_I(pipe_bpp);
9382
a9a7e98a
JB
9383 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9384 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 9385
66e985c0 9386#undef PIPE_CONF_CHECK_X
08a24034 9387#undef PIPE_CONF_CHECK_I
1bd1bd80 9388#undef PIPE_CONF_CHECK_FLAGS
5e550656 9389#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 9390#undef PIPE_CONF_QUIRK
88adfff1 9391
0e8ffe1b
DV
9392 return true;
9393}
9394
91d1b4bd
DV
9395static void
9396check_connector_state(struct drm_device *dev)
8af6cf88 9397{
8af6cf88
DV
9398 struct intel_connector *connector;
9399
9400 list_for_each_entry(connector, &dev->mode_config.connector_list,
9401 base.head) {
9402 /* This also checks the encoder/connector hw state with the
9403 * ->get_hw_state callbacks. */
9404 intel_connector_check_state(connector);
9405
9406 WARN(&connector->new_encoder->base != connector->base.encoder,
9407 "connector's staged encoder doesn't match current encoder\n");
9408 }
91d1b4bd
DV
9409}
9410
9411static void
9412check_encoder_state(struct drm_device *dev)
9413{
9414 struct intel_encoder *encoder;
9415 struct intel_connector *connector;
8af6cf88
DV
9416
9417 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9418 base.head) {
9419 bool enabled = false;
9420 bool active = false;
9421 enum pipe pipe, tracked_pipe;
9422
9423 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9424 encoder->base.base.id,
9425 drm_get_encoder_name(&encoder->base));
9426
9427 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9428 "encoder's stage crtc doesn't match current crtc\n");
9429 WARN(encoder->connectors_active && !encoder->base.crtc,
9430 "encoder's active_connectors set, but no crtc\n");
9431
9432 list_for_each_entry(connector, &dev->mode_config.connector_list,
9433 base.head) {
9434 if (connector->base.encoder != &encoder->base)
9435 continue;
9436 enabled = true;
9437 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9438 active = true;
9439 }
9440 WARN(!!encoder->base.crtc != enabled,
9441 "encoder's enabled state mismatch "
9442 "(expected %i, found %i)\n",
9443 !!encoder->base.crtc, enabled);
9444 WARN(active && !encoder->base.crtc,
9445 "active encoder with no crtc\n");
9446
9447 WARN(encoder->connectors_active != active,
9448 "encoder's computed active state doesn't match tracked active state "
9449 "(expected %i, found %i)\n", active, encoder->connectors_active);
9450
9451 active = encoder->get_hw_state(encoder, &pipe);
9452 WARN(active != encoder->connectors_active,
9453 "encoder's hw state doesn't match sw tracking "
9454 "(expected %i, found %i)\n",
9455 encoder->connectors_active, active);
9456
9457 if (!encoder->base.crtc)
9458 continue;
9459
9460 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9461 WARN(active && pipe != tracked_pipe,
9462 "active encoder's pipe doesn't match"
9463 "(expected %i, found %i)\n",
9464 tracked_pipe, pipe);
9465
9466 }
91d1b4bd
DV
9467}
9468
9469static void
9470check_crtc_state(struct drm_device *dev)
9471{
9472 drm_i915_private_t *dev_priv = dev->dev_private;
9473 struct intel_crtc *crtc;
9474 struct intel_encoder *encoder;
9475 struct intel_crtc_config pipe_config;
8af6cf88
DV
9476
9477 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9478 base.head) {
9479 bool enabled = false;
9480 bool active = false;
9481
045ac3b5
JB
9482 memset(&pipe_config, 0, sizeof(pipe_config));
9483
8af6cf88
DV
9484 DRM_DEBUG_KMS("[CRTC:%d]\n",
9485 crtc->base.base.id);
9486
9487 WARN(crtc->active && !crtc->base.enabled,
9488 "active crtc, but not enabled in sw tracking\n");
9489
9490 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9491 base.head) {
9492 if (encoder->base.crtc != &crtc->base)
9493 continue;
9494 enabled = true;
9495 if (encoder->connectors_active)
9496 active = true;
9497 }
6c49f241 9498
8af6cf88
DV
9499 WARN(active != crtc->active,
9500 "crtc's computed active state doesn't match tracked active state "
9501 "(expected %i, found %i)\n", active, crtc->active);
9502 WARN(enabled != crtc->base.enabled,
9503 "crtc's computed enabled state doesn't match tracked enabled state "
9504 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9505
0e8ffe1b
DV
9506 active = dev_priv->display.get_pipe_config(crtc,
9507 &pipe_config);
d62cf62a
DV
9508
9509 /* hw state is inconsistent with the pipe A quirk */
9510 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9511 active = crtc->active;
9512
6c49f241
DV
9513 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9514 base.head) {
3eaba51c 9515 enum pipe pipe;
6c49f241
DV
9516 if (encoder->base.crtc != &crtc->base)
9517 continue;
1d37b689 9518 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
9519 encoder->get_config(encoder, &pipe_config);
9520 }
9521
0e8ffe1b
DV
9522 WARN(crtc->active != active,
9523 "crtc active state doesn't match with hw state "
9524 "(expected %i, found %i)\n", crtc->active, active);
9525
c0b03411
DV
9526 if (active &&
9527 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9528 WARN(1, "pipe state doesn't match!\n");
9529 intel_dump_pipe_config(crtc, &pipe_config,
9530 "[hw state]");
9531 intel_dump_pipe_config(crtc, &crtc->config,
9532 "[sw state]");
9533 }
8af6cf88
DV
9534 }
9535}
9536
91d1b4bd
DV
9537static void
9538check_shared_dpll_state(struct drm_device *dev)
9539{
9540 drm_i915_private_t *dev_priv = dev->dev_private;
9541 struct intel_crtc *crtc;
9542 struct intel_dpll_hw_state dpll_hw_state;
9543 int i;
5358901f
DV
9544
9545 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9546 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9547 int enabled_crtcs = 0, active_crtcs = 0;
9548 bool active;
9549
9550 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9551
9552 DRM_DEBUG_KMS("%s\n", pll->name);
9553
9554 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9555
9556 WARN(pll->active > pll->refcount,
9557 "more active pll users than references: %i vs %i\n",
9558 pll->active, pll->refcount);
9559 WARN(pll->active && !pll->on,
9560 "pll in active use but not on in sw tracking\n");
35c95375
DV
9561 WARN(pll->on && !pll->active,
9562 "pll in on but not on in use in sw tracking\n");
5358901f
DV
9563 WARN(pll->on != active,
9564 "pll on state mismatch (expected %i, found %i)\n",
9565 pll->on, active);
9566
9567 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9568 base.head) {
9569 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9570 enabled_crtcs++;
9571 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9572 active_crtcs++;
9573 }
9574 WARN(pll->active != active_crtcs,
9575 "pll active crtcs mismatch (expected %i, found %i)\n",
9576 pll->active, active_crtcs);
9577 WARN(pll->refcount != enabled_crtcs,
9578 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9579 pll->refcount, enabled_crtcs);
66e985c0
DV
9580
9581 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9582 sizeof(dpll_hw_state)),
9583 "pll hw state mismatch\n");
5358901f 9584 }
8af6cf88
DV
9585}
9586
91d1b4bd
DV
9587void
9588intel_modeset_check_state(struct drm_device *dev)
9589{
9590 check_connector_state(dev);
9591 check_encoder_state(dev);
9592 check_crtc_state(dev);
9593 check_shared_dpll_state(dev);
9594}
9595
18442d08
VS
9596void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9597 int dotclock)
9598{
9599 /*
9600 * FDI already provided one idea for the dotclock.
9601 * Yell if the encoder disagrees.
9602 */
241bfc38 9603 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
18442d08 9604 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
241bfc38 9605 pipe_config->adjusted_mode.crtc_clock, dotclock);
18442d08
VS
9606}
9607
f30da187
DV
9608static int __intel_set_mode(struct drm_crtc *crtc,
9609 struct drm_display_mode *mode,
9610 int x, int y, struct drm_framebuffer *fb)
a6778b3c
DV
9611{
9612 struct drm_device *dev = crtc->dev;
dbf2b54e 9613 drm_i915_private_t *dev_priv = dev->dev_private;
4b4b9238 9614 struct drm_display_mode *saved_mode;
b8cecdf5 9615 struct intel_crtc_config *pipe_config = NULL;
25c5b266
DV
9616 struct intel_crtc *intel_crtc;
9617 unsigned disable_pipes, prepare_pipes, modeset_pipes;
c0c36b94 9618 int ret = 0;
a6778b3c 9619
4b4b9238 9620 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
c0c36b94
CW
9621 if (!saved_mode)
9622 return -ENOMEM;
a6778b3c 9623
e2e1ed41 9624 intel_modeset_affected_pipes(crtc, &modeset_pipes,
25c5b266
DV
9625 &prepare_pipes, &disable_pipes);
9626
3ac18232 9627 *saved_mode = crtc->mode;
a6778b3c 9628
25c5b266
DV
9629 /* Hack: Because we don't (yet) support global modeset on multiple
9630 * crtcs, we don't keep track of the new mode for more than one crtc.
9631 * Hence simply check whether any bit is set in modeset_pipes in all the
9632 * pieces of code that are not yet converted to deal with mutliple crtcs
9633 * changing their mode at the same time. */
25c5b266 9634 if (modeset_pipes) {
4e53c2e0 9635 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
b8cecdf5
DV
9636 if (IS_ERR(pipe_config)) {
9637 ret = PTR_ERR(pipe_config);
9638 pipe_config = NULL;
9639
3ac18232 9640 goto out;
25c5b266 9641 }
c0b03411
DV
9642 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9643 "[modeset]");
50741abc 9644 to_intel_crtc(crtc)->new_config = pipe_config;
25c5b266 9645 }
a6778b3c 9646
30a970c6
JB
9647 /*
9648 * See if the config requires any additional preparation, e.g.
9649 * to adjust global state with pipes off. We need to do this
9650 * here so we can get the modeset_pipe updated config for the new
9651 * mode set on this crtc. For other crtcs we need to use the
9652 * adjusted_mode bits in the crtc directly.
9653 */
c164f833 9654 if (IS_VALLEYVIEW(dev)) {
2f2d7aa1 9655 valleyview_modeset_global_pipes(dev, &prepare_pipes);
30a970c6 9656
c164f833
VS
9657 /* may have added more to prepare_pipes than we should */
9658 prepare_pipes &= ~disable_pipes;
9659 }
9660
460da916
DV
9661 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9662 intel_crtc_disable(&intel_crtc->base);
9663
ea9d758d
DV
9664 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9665 if (intel_crtc->base.enabled)
9666 dev_priv->display.crtc_disable(&intel_crtc->base);
9667 }
a6778b3c 9668
6c4c86f5
DV
9669 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9670 * to set it here already despite that we pass it down the callchain.
f6e5b160 9671 */
b8cecdf5 9672 if (modeset_pipes) {
25c5b266 9673 crtc->mode = *mode;
b8cecdf5
DV
9674 /* mode_set/enable/disable functions rely on a correct pipe
9675 * config. */
9676 to_intel_crtc(crtc)->config = *pipe_config;
50741abc 9677 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
c326c0a9
VS
9678
9679 /*
9680 * Calculate and store various constants which
9681 * are later needed by vblank and swap-completion
9682 * timestamping. They are derived from true hwmode.
9683 */
9684 drm_calc_timestamping_constants(crtc,
9685 &pipe_config->adjusted_mode);
b8cecdf5 9686 }
7758a113 9687
ea9d758d
DV
9688 /* Only after disabling all output pipelines that will be changed can we
9689 * update the the output configuration. */
9690 intel_modeset_update_state(dev, prepare_pipes);
f6e5b160 9691
47fab737
DV
9692 if (dev_priv->display.modeset_global_resources)
9693 dev_priv->display.modeset_global_resources(dev);
9694
a6778b3c
DV
9695 /* Set up the DPLL and any encoders state that needs to adjust or depend
9696 * on the DPLL.
f6e5b160 9697 */
25c5b266 9698 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
c0c36b94 9699 ret = intel_crtc_mode_set(&intel_crtc->base,
c0c36b94
CW
9700 x, y, fb);
9701 if (ret)
9702 goto done;
a6778b3c
DV
9703 }
9704
9705 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
25c5b266
DV
9706 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9707 dev_priv->display.crtc_enable(&intel_crtc->base);
a6778b3c 9708
a6778b3c
DV
9709 /* FIXME: add subpixel order */
9710done:
4b4b9238 9711 if (ret && crtc->enabled)
3ac18232 9712 crtc->mode = *saved_mode;
a6778b3c 9713
3ac18232 9714out:
b8cecdf5 9715 kfree(pipe_config);
3ac18232 9716 kfree(saved_mode);
a6778b3c 9717 return ret;
f6e5b160
CW
9718}
9719
e7457a9a
DL
9720static int intel_set_mode(struct drm_crtc *crtc,
9721 struct drm_display_mode *mode,
9722 int x, int y, struct drm_framebuffer *fb)
f30da187
DV
9723{
9724 int ret;
9725
9726 ret = __intel_set_mode(crtc, mode, x, y, fb);
9727
9728 if (ret == 0)
9729 intel_modeset_check_state(crtc->dev);
9730
9731 return ret;
9732}
9733
c0c36b94
CW
9734void intel_crtc_restore_mode(struct drm_crtc *crtc)
9735{
9736 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9737}
9738
25c5b266
DV
9739#undef for_each_intel_crtc_masked
9740
d9e55608
DV
9741static void intel_set_config_free(struct intel_set_config *config)
9742{
9743 if (!config)
9744 return;
9745
1aa4b628
DV
9746 kfree(config->save_connector_encoders);
9747 kfree(config->save_encoder_crtcs);
7668851f 9748 kfree(config->save_crtc_enabled);
d9e55608
DV
9749 kfree(config);
9750}
9751
85f9eb71
DV
9752static int intel_set_config_save_state(struct drm_device *dev,
9753 struct intel_set_config *config)
9754{
7668851f 9755 struct drm_crtc *crtc;
85f9eb71
DV
9756 struct drm_encoder *encoder;
9757 struct drm_connector *connector;
9758 int count;
9759
7668851f
VS
9760 config->save_crtc_enabled =
9761 kcalloc(dev->mode_config.num_crtc,
9762 sizeof(bool), GFP_KERNEL);
9763 if (!config->save_crtc_enabled)
9764 return -ENOMEM;
9765
1aa4b628
DV
9766 config->save_encoder_crtcs =
9767 kcalloc(dev->mode_config.num_encoder,
9768 sizeof(struct drm_crtc *), GFP_KERNEL);
9769 if (!config->save_encoder_crtcs)
85f9eb71
DV
9770 return -ENOMEM;
9771
1aa4b628
DV
9772 config->save_connector_encoders =
9773 kcalloc(dev->mode_config.num_connector,
9774 sizeof(struct drm_encoder *), GFP_KERNEL);
9775 if (!config->save_connector_encoders)
85f9eb71
DV
9776 return -ENOMEM;
9777
9778 /* Copy data. Note that driver private data is not affected.
9779 * Should anything bad happen only the expected state is
9780 * restored, not the drivers personal bookkeeping.
9781 */
7668851f
VS
9782 count = 0;
9783 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9784 config->save_crtc_enabled[count++] = crtc->enabled;
9785 }
9786
85f9eb71
DV
9787 count = 0;
9788 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1aa4b628 9789 config->save_encoder_crtcs[count++] = encoder->crtc;
85f9eb71
DV
9790 }
9791
9792 count = 0;
9793 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1aa4b628 9794 config->save_connector_encoders[count++] = connector->encoder;
85f9eb71
DV
9795 }
9796
9797 return 0;
9798}
9799
9800static void intel_set_config_restore_state(struct drm_device *dev,
9801 struct intel_set_config *config)
9802{
7668851f 9803 struct intel_crtc *crtc;
9a935856
DV
9804 struct intel_encoder *encoder;
9805 struct intel_connector *connector;
85f9eb71
DV
9806 int count;
9807
7668851f
VS
9808 count = 0;
9809 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9810 crtc->new_enabled = config->save_crtc_enabled[count++];
7bd0a8e7
VS
9811
9812 if (crtc->new_enabled)
9813 crtc->new_config = &crtc->config;
9814 else
9815 crtc->new_config = NULL;
7668851f
VS
9816 }
9817
85f9eb71 9818 count = 0;
9a935856
DV
9819 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9820 encoder->new_crtc =
9821 to_intel_crtc(config->save_encoder_crtcs[count++]);
85f9eb71
DV
9822 }
9823
9824 count = 0;
9a935856
DV
9825 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9826 connector->new_encoder =
9827 to_intel_encoder(config->save_connector_encoders[count++]);
85f9eb71
DV
9828 }
9829}
9830
e3de42b6 9831static bool
2e57f47d 9832is_crtc_connector_off(struct drm_mode_set *set)
e3de42b6
ID
9833{
9834 int i;
9835
2e57f47d
CW
9836 if (set->num_connectors == 0)
9837 return false;
9838
9839 if (WARN_ON(set->connectors == NULL))
9840 return false;
9841
9842 for (i = 0; i < set->num_connectors; i++)
9843 if (set->connectors[i]->encoder &&
9844 set->connectors[i]->encoder->crtc == set->crtc &&
9845 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
e3de42b6
ID
9846 return true;
9847
9848 return false;
9849}
9850
5e2b584e
DV
9851static void
9852intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9853 struct intel_set_config *config)
9854{
9855
9856 /* We should be able to check here if the fb has the same properties
9857 * and then just flip_or_move it */
2e57f47d
CW
9858 if (is_crtc_connector_off(set)) {
9859 config->mode_changed = true;
e3de42b6 9860 } else if (set->crtc->fb != set->fb) {
5e2b584e
DV
9861 /* If we have no fb then treat it as a full mode set */
9862 if (set->crtc->fb == NULL) {
319d9827
JB
9863 struct intel_crtc *intel_crtc =
9864 to_intel_crtc(set->crtc);
9865
d330a953 9866 if (intel_crtc->active && i915.fastboot) {
319d9827
JB
9867 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9868 config->fb_changed = true;
9869 } else {
9870 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9871 config->mode_changed = true;
9872 }
5e2b584e
DV
9873 } else if (set->fb == NULL) {
9874 config->mode_changed = true;
72f4901e
DV
9875 } else if (set->fb->pixel_format !=
9876 set->crtc->fb->pixel_format) {
5e2b584e 9877 config->mode_changed = true;
e3de42b6 9878 } else {
5e2b584e 9879 config->fb_changed = true;
e3de42b6 9880 }
5e2b584e
DV
9881 }
9882
835c5873 9883 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
5e2b584e
DV
9884 config->fb_changed = true;
9885
9886 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9887 DRM_DEBUG_KMS("modes are different, full mode set\n");
9888 drm_mode_debug_printmodeline(&set->crtc->mode);
9889 drm_mode_debug_printmodeline(set->mode);
9890 config->mode_changed = true;
9891 }
a1d95703
CW
9892
9893 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9894 set->crtc->base.id, config->mode_changed, config->fb_changed);
5e2b584e
DV
9895}
9896
2e431051 9897static int
9a935856
DV
9898intel_modeset_stage_output_state(struct drm_device *dev,
9899 struct drm_mode_set *set,
9900 struct intel_set_config *config)
50f56119 9901{
9a935856
DV
9902 struct intel_connector *connector;
9903 struct intel_encoder *encoder;
7668851f 9904 struct intel_crtc *crtc;
f3f08572 9905 int ro;
50f56119 9906
9abdda74 9907 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
9908 * of connectors. For paranoia, double-check this. */
9909 WARN_ON(!set->fb && (set->num_connectors != 0));
9910 WARN_ON(set->fb && (set->num_connectors == 0));
9911
9a935856
DV
9912 list_for_each_entry(connector, &dev->mode_config.connector_list,
9913 base.head) {
9914 /* Otherwise traverse passed in connector list and get encoders
9915 * for them. */
50f56119 9916 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856
DV
9917 if (set->connectors[ro] == &connector->base) {
9918 connector->new_encoder = connector->encoder;
50f56119
DV
9919 break;
9920 }
9921 }
9922
9a935856
DV
9923 /* If we disable the crtc, disable all its connectors. Also, if
9924 * the connector is on the changing crtc but not on the new
9925 * connector list, disable it. */
9926 if ((!set->fb || ro == set->num_connectors) &&
9927 connector->base.encoder &&
9928 connector->base.encoder->crtc == set->crtc) {
9929 connector->new_encoder = NULL;
9930
9931 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9932 connector->base.base.id,
9933 drm_get_connector_name(&connector->base));
9934 }
9935
9936
9937 if (&connector->new_encoder->base != connector->base.encoder) {
50f56119 9938 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
5e2b584e 9939 config->mode_changed = true;
50f56119
DV
9940 }
9941 }
9a935856 9942 /* connector->new_encoder is now updated for all connectors. */
50f56119 9943
9a935856 9944 /* Update crtc of enabled connectors. */
9a935856
DV
9945 list_for_each_entry(connector, &dev->mode_config.connector_list,
9946 base.head) {
7668851f
VS
9947 struct drm_crtc *new_crtc;
9948
9a935856 9949 if (!connector->new_encoder)
50f56119
DV
9950 continue;
9951
9a935856 9952 new_crtc = connector->new_encoder->base.crtc;
50f56119
DV
9953
9954 for (ro = 0; ro < set->num_connectors; ro++) {
9a935856 9955 if (set->connectors[ro] == &connector->base)
50f56119
DV
9956 new_crtc = set->crtc;
9957 }
9958
9959 /* Make sure the new CRTC will work with the encoder */
14509916
TR
9960 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
9961 new_crtc)) {
5e2b584e 9962 return -EINVAL;
50f56119 9963 }
9a935856
DV
9964 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9965
9966 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9967 connector->base.base.id,
9968 drm_get_connector_name(&connector->base),
9969 new_crtc->base.id);
9970 }
9971
9972 /* Check for any encoders that needs to be disabled. */
9973 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9974 base.head) {
5a65f358 9975 int num_connectors = 0;
9a935856
DV
9976 list_for_each_entry(connector,
9977 &dev->mode_config.connector_list,
9978 base.head) {
9979 if (connector->new_encoder == encoder) {
9980 WARN_ON(!connector->new_encoder->new_crtc);
5a65f358 9981 num_connectors++;
9a935856
DV
9982 }
9983 }
5a65f358
PZ
9984
9985 if (num_connectors == 0)
9986 encoder->new_crtc = NULL;
9987 else if (num_connectors > 1)
9988 return -EINVAL;
9989
9a935856
DV
9990 /* Only now check for crtc changes so we don't miss encoders
9991 * that will be disabled. */
9992 if (&encoder->new_crtc->base != encoder->base.crtc) {
50f56119 9993 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
5e2b584e 9994 config->mode_changed = true;
50f56119
DV
9995 }
9996 }
9a935856 9997 /* Now we've also updated encoder->new_crtc for all encoders. */
50f56119 9998
7668851f
VS
9999 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10000 base.head) {
10001 crtc->new_enabled = false;
10002
10003 list_for_each_entry(encoder,
10004 &dev->mode_config.encoder_list,
10005 base.head) {
10006 if (encoder->new_crtc == crtc) {
10007 crtc->new_enabled = true;
10008 break;
10009 }
10010 }
10011
10012 if (crtc->new_enabled != crtc->base.enabled) {
10013 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10014 crtc->new_enabled ? "en" : "dis");
10015 config->mode_changed = true;
10016 }
7bd0a8e7
VS
10017
10018 if (crtc->new_enabled)
10019 crtc->new_config = &crtc->config;
10020 else
10021 crtc->new_config = NULL;
7668851f
VS
10022 }
10023
2e431051
DV
10024 return 0;
10025}
10026
7d00a1f5
VS
10027static void disable_crtc_nofb(struct intel_crtc *crtc)
10028{
10029 struct drm_device *dev = crtc->base.dev;
10030 struct intel_encoder *encoder;
10031 struct intel_connector *connector;
10032
10033 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10034 pipe_name(crtc->pipe));
10035
10036 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10037 if (connector->new_encoder &&
10038 connector->new_encoder->new_crtc == crtc)
10039 connector->new_encoder = NULL;
10040 }
10041
10042 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10043 if (encoder->new_crtc == crtc)
10044 encoder->new_crtc = NULL;
10045 }
10046
10047 crtc->new_enabled = false;
7bd0a8e7 10048 crtc->new_config = NULL;
7d00a1f5
VS
10049}
10050
2e431051
DV
10051static int intel_crtc_set_config(struct drm_mode_set *set)
10052{
10053 struct drm_device *dev;
2e431051
DV
10054 struct drm_mode_set save_set;
10055 struct intel_set_config *config;
10056 int ret;
2e431051 10057
8d3e375e
DV
10058 BUG_ON(!set);
10059 BUG_ON(!set->crtc);
10060 BUG_ON(!set->crtc->helper_private);
2e431051 10061
7e53f3a4
DV
10062 /* Enforce sane interface api - has been abused by the fb helper. */
10063 BUG_ON(!set->mode && set->fb);
10064 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 10065
2e431051
DV
10066 if (set->fb) {
10067 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10068 set->crtc->base.id, set->fb->base.id,
10069 (int)set->num_connectors, set->x, set->y);
10070 } else {
10071 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
10072 }
10073
10074 dev = set->crtc->dev;
10075
10076 ret = -ENOMEM;
10077 config = kzalloc(sizeof(*config), GFP_KERNEL);
10078 if (!config)
10079 goto out_config;
10080
10081 ret = intel_set_config_save_state(dev, config);
10082 if (ret)
10083 goto out_config;
10084
10085 save_set.crtc = set->crtc;
10086 save_set.mode = &set->crtc->mode;
10087 save_set.x = set->crtc->x;
10088 save_set.y = set->crtc->y;
10089 save_set.fb = set->crtc->fb;
10090
10091 /* Compute whether we need a full modeset, only an fb base update or no
10092 * change at all. In the future we might also check whether only the
10093 * mode changed, e.g. for LVDS where we only change the panel fitter in
10094 * such cases. */
10095 intel_set_config_compute_mode_changes(set, config);
10096
9a935856 10097 ret = intel_modeset_stage_output_state(dev, set, config);
2e431051
DV
10098 if (ret)
10099 goto fail;
10100
5e2b584e 10101 if (config->mode_changed) {
c0c36b94
CW
10102 ret = intel_set_mode(set->crtc, set->mode,
10103 set->x, set->y, set->fb);
5e2b584e 10104 } else if (config->fb_changed) {
4878cae2
VS
10105 intel_crtc_wait_for_pending_flips(set->crtc);
10106
4f660f49 10107 ret = intel_pipe_set_base(set->crtc,
94352cf9 10108 set->x, set->y, set->fb);
7ca51a3a
JB
10109 /*
10110 * In the fastboot case this may be our only check of the
10111 * state after boot. It would be better to only do it on
10112 * the first update, but we don't have a nice way of doing that
10113 * (and really, set_config isn't used much for high freq page
10114 * flipping, so increasing its cost here shouldn't be a big
10115 * deal).
10116 */
d330a953 10117 if (i915.fastboot && ret == 0)
7ca51a3a 10118 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
10119 }
10120
2d05eae1 10121 if (ret) {
bf67dfeb
DV
10122 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10123 set->crtc->base.id, ret);
50f56119 10124fail:
2d05eae1 10125 intel_set_config_restore_state(dev, config);
50f56119 10126
7d00a1f5
VS
10127 /*
10128 * HACK: if the pipe was on, but we didn't have a framebuffer,
10129 * force the pipe off to avoid oopsing in the modeset code
10130 * due to fb==NULL. This should only happen during boot since
10131 * we don't yet reconstruct the FB from the hardware state.
10132 */
10133 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10134 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10135
2d05eae1
CW
10136 /* Try to restore the config */
10137 if (config->mode_changed &&
10138 intel_set_mode(save_set.crtc, save_set.mode,
10139 save_set.x, save_set.y, save_set.fb))
10140 DRM_ERROR("failed to restore config after modeset failure\n");
10141 }
50f56119 10142
d9e55608
DV
10143out_config:
10144 intel_set_config_free(config);
50f56119
DV
10145 return ret;
10146}
f6e5b160
CW
10147
10148static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160
CW
10149 .cursor_set = intel_crtc_cursor_set,
10150 .cursor_move = intel_crtc_cursor_move,
10151 .gamma_set = intel_crtc_gamma_set,
50f56119 10152 .set_config = intel_crtc_set_config,
f6e5b160
CW
10153 .destroy = intel_crtc_destroy,
10154 .page_flip = intel_crtc_page_flip,
10155};
10156
79f689aa
PZ
10157static void intel_cpu_pll_init(struct drm_device *dev)
10158{
affa9354 10159 if (HAS_DDI(dev))
79f689aa
PZ
10160 intel_ddi_pll_init(dev);
10161}
10162
5358901f
DV
10163static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10164 struct intel_shared_dpll *pll,
10165 struct intel_dpll_hw_state *hw_state)
ee7b9f93 10166{
5358901f 10167 uint32_t val;
ee7b9f93 10168
5358901f 10169 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
10170 hw_state->dpll = val;
10171 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10172 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
10173
10174 return val & DPLL_VCO_ENABLE;
10175}
10176
15bdd4cf
DV
10177static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10178 struct intel_shared_dpll *pll)
10179{
10180 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10181 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10182}
10183
e7b903d2
DV
10184static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10185 struct intel_shared_dpll *pll)
10186{
e7b903d2 10187 /* PCH refclock must be enabled first */
89eff4be 10188 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 10189
15bdd4cf
DV
10190 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10191
10192 /* Wait for the clocks to stabilize. */
10193 POSTING_READ(PCH_DPLL(pll->id));
10194 udelay(150);
10195
10196 /* The pixel multiplier can only be updated once the
10197 * DPLL is enabled and the clocks are stable.
10198 *
10199 * So write it again.
10200 */
10201 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10202 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10203 udelay(200);
10204}
10205
10206static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10207 struct intel_shared_dpll *pll)
10208{
10209 struct drm_device *dev = dev_priv->dev;
10210 struct intel_crtc *crtc;
e7b903d2
DV
10211
10212 /* Make sure no transcoder isn't still depending on us. */
10213 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10214 if (intel_crtc_to_shared_dpll(crtc) == pll)
10215 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
10216 }
10217
15bdd4cf
DV
10218 I915_WRITE(PCH_DPLL(pll->id), 0);
10219 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
10220 udelay(200);
10221}
10222
46edb027
DV
10223static char *ibx_pch_dpll_names[] = {
10224 "PCH DPLL A",
10225 "PCH DPLL B",
10226};
10227
7c74ade1 10228static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 10229{
e7b903d2 10230 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
10231 int i;
10232
7c74ade1 10233 dev_priv->num_shared_dpll = 2;
ee7b9f93 10234
e72f9fbf 10235 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
10236 dev_priv->shared_dplls[i].id = i;
10237 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 10238 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
10239 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10240 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
10241 dev_priv->shared_dplls[i].get_hw_state =
10242 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
10243 }
10244}
10245
7c74ade1
DV
10246static void intel_shared_dpll_init(struct drm_device *dev)
10247{
e7b903d2 10248 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1
DV
10249
10250 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10251 ibx_pch_dpll_init(dev);
10252 else
10253 dev_priv->num_shared_dpll = 0;
10254
10255 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
10256}
10257
b358d0a6 10258static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 10259{
22fd0fab 10260 drm_i915_private_t *dev_priv = dev->dev_private;
79e53945
JB
10261 struct intel_crtc *intel_crtc;
10262 int i;
10263
955382f3 10264 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
10265 if (intel_crtc == NULL)
10266 return;
10267
10268 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10269
10270 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
10271 for (i = 0; i < 256; i++) {
10272 intel_crtc->lut_r[i] = i;
10273 intel_crtc->lut_g[i] = i;
10274 intel_crtc->lut_b[i] = i;
10275 }
10276
1f1c2e24
VS
10277 /*
10278 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10279 * is hooked to plane B. Hence we want plane A feeding pipe B.
10280 */
80824003
JB
10281 intel_crtc->pipe = pipe;
10282 intel_crtc->plane = pipe;
3a77c4c4 10283 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 10284 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 10285 intel_crtc->plane = !pipe;
80824003
JB
10286 }
10287
22fd0fab
JB
10288 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10289 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10290 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10291 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10292
79e53945 10293 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
79e53945
JB
10294}
10295
752aa88a
JB
10296enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10297{
10298 struct drm_encoder *encoder = connector->base.encoder;
10299
10300 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10301
10302 if (!encoder)
10303 return INVALID_PIPE;
10304
10305 return to_intel_crtc(encoder->crtc)->pipe;
10306}
10307
08d7b3d1 10308int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 10309 struct drm_file *file)
08d7b3d1 10310{
08d7b3d1 10311 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
c05422d5
DV
10312 struct drm_mode_object *drmmode_obj;
10313 struct intel_crtc *crtc;
08d7b3d1 10314
1cff8f6b
DV
10315 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10316 return -ENODEV;
08d7b3d1 10317
c05422d5
DV
10318 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10319 DRM_MODE_OBJECT_CRTC);
08d7b3d1 10320
c05422d5 10321 if (!drmmode_obj) {
08d7b3d1 10322 DRM_ERROR("no such CRTC id\n");
3f2c2057 10323 return -ENOENT;
08d7b3d1
CW
10324 }
10325
c05422d5
DV
10326 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10327 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 10328
c05422d5 10329 return 0;
08d7b3d1
CW
10330}
10331
66a9278e 10332static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 10333{
66a9278e
DV
10334 struct drm_device *dev = encoder->base.dev;
10335 struct intel_encoder *source_encoder;
79e53945 10336 int index_mask = 0;
79e53945
JB
10337 int entry = 0;
10338
66a9278e
DV
10339 list_for_each_entry(source_encoder,
10340 &dev->mode_config.encoder_list, base.head) {
10341
10342 if (encoder == source_encoder)
79e53945 10343 index_mask |= (1 << entry);
66a9278e
DV
10344
10345 /* Intel hw has only one MUX where enocoders could be cloned. */
10346 if (encoder->cloneable && source_encoder->cloneable)
10347 index_mask |= (1 << entry);
10348
79e53945
JB
10349 entry++;
10350 }
4ef69c7a 10351
79e53945
JB
10352 return index_mask;
10353}
10354
4d302442
CW
10355static bool has_edp_a(struct drm_device *dev)
10356{
10357 struct drm_i915_private *dev_priv = dev->dev_private;
10358
10359 if (!IS_MOBILE(dev))
10360 return false;
10361
10362 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10363 return false;
10364
e3589908 10365 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
10366 return false;
10367
10368 return true;
10369}
10370
ba0fbca4
DL
10371const char *intel_output_name(int output)
10372{
10373 static const char *names[] = {
10374 [INTEL_OUTPUT_UNUSED] = "Unused",
10375 [INTEL_OUTPUT_ANALOG] = "Analog",
10376 [INTEL_OUTPUT_DVO] = "DVO",
10377 [INTEL_OUTPUT_SDVO] = "SDVO",
10378 [INTEL_OUTPUT_LVDS] = "LVDS",
10379 [INTEL_OUTPUT_TVOUT] = "TV",
10380 [INTEL_OUTPUT_HDMI] = "HDMI",
10381 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10382 [INTEL_OUTPUT_EDP] = "eDP",
10383 [INTEL_OUTPUT_DSI] = "DSI",
10384 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10385 };
10386
10387 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10388 return "Invalid";
10389
10390 return names[output];
10391}
10392
79e53945
JB
10393static void intel_setup_outputs(struct drm_device *dev)
10394{
725e30ad 10395 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 10396 struct intel_encoder *encoder;
cb0953d7 10397 bool dpd_is_edp = false;
79e53945 10398
c9093354 10399 intel_lvds_init(dev);
79e53945 10400
c40c0f5b 10401 if (!IS_ULT(dev))
79935fca 10402 intel_crt_init(dev);
cb0953d7 10403
affa9354 10404 if (HAS_DDI(dev)) {
0e72a5b5
ED
10405 int found;
10406
10407 /* Haswell uses DDI functions to detect digital outputs */
10408 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10409 /* DDI A only supports eDP */
10410 if (found)
10411 intel_ddi_init(dev, PORT_A);
10412
10413 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10414 * register */
10415 found = I915_READ(SFUSE_STRAP);
10416
10417 if (found & SFUSE_STRAP_DDIB_DETECTED)
10418 intel_ddi_init(dev, PORT_B);
10419 if (found & SFUSE_STRAP_DDIC_DETECTED)
10420 intel_ddi_init(dev, PORT_C);
10421 if (found & SFUSE_STRAP_DDID_DETECTED)
10422 intel_ddi_init(dev, PORT_D);
10423 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 10424 int found;
5d8a7752 10425 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
10426
10427 if (has_edp_a(dev))
10428 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 10429
dc0fa718 10430 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 10431 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 10432 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 10433 if (!found)
e2debe91 10434 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 10435 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 10436 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
10437 }
10438
dc0fa718 10439 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 10440 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 10441
dc0fa718 10442 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 10443 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 10444
5eb08b69 10445 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 10446 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 10447
270b3042 10448 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 10449 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 10450 } else if (IS_VALLEYVIEW(dev)) {
585a94b8
AB
10451 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10452 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10453 PORT_B);
10454 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10455 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10456 }
10457
6f6005a5
JB
10458 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10459 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10460 PORT_C);
10461 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
5d8a7752 10462 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
6f6005a5 10463 }
19c03924 10464
3cfca973 10465 intel_dsi_init(dev);
103a196f 10466 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 10467 bool found = false;
7d57382e 10468
e2debe91 10469 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10470 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 10471 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
10472 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10473 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 10474 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 10475 }
27185ae1 10476
e7281eab 10477 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10478 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 10479 }
13520b05
KH
10480
10481 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 10482
e2debe91 10483 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 10484 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 10485 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 10486 }
27185ae1 10487
e2debe91 10488 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 10489
b01f2c3a
JB
10490 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10491 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 10492 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 10493 }
e7281eab 10494 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 10495 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 10496 }
27185ae1 10497
b01f2c3a 10498 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 10499 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 10500 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 10501 } else if (IS_GEN2(dev))
79e53945
JB
10502 intel_dvo_init(dev);
10503
103a196f 10504 if (SUPPORTS_TV(dev))
79e53945
JB
10505 intel_tv_init(dev);
10506
4ef69c7a
CW
10507 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10508 encoder->base.possible_crtcs = encoder->crtc_mask;
10509 encoder->base.possible_clones =
66a9278e 10510 intel_encoder_clones(encoder);
79e53945 10511 }
47356eb6 10512
dde86e2d 10513 intel_init_pch_refclk(dev);
270b3042
DV
10514
10515 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
10516}
10517
10518static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10519{
10520 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 10521
ef2d633e
DV
10522 drm_framebuffer_cleanup(fb);
10523 WARN_ON(!intel_fb->obj->framebuffer_references--);
10524 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
79e53945
JB
10525 kfree(intel_fb);
10526}
10527
10528static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 10529 struct drm_file *file,
79e53945
JB
10530 unsigned int *handle)
10531{
10532 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 10533 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 10534
05394f39 10535 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
10536}
10537
10538static const struct drm_framebuffer_funcs intel_fb_funcs = {
10539 .destroy = intel_user_framebuffer_destroy,
10540 .create_handle = intel_user_framebuffer_create_handle,
10541};
10542
b5ea642a
DV
10543static int intel_framebuffer_init(struct drm_device *dev,
10544 struct intel_framebuffer *intel_fb,
10545 struct drm_mode_fb_cmd2 *mode_cmd,
10546 struct drm_i915_gem_object *obj)
79e53945 10547{
a57ce0b2 10548 int aligned_height;
a35cdaa0 10549 int pitch_limit;
79e53945
JB
10550 int ret;
10551
dd4916c5
DV
10552 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10553
c16ed4be
CW
10554 if (obj->tiling_mode == I915_TILING_Y) {
10555 DRM_DEBUG("hardware does not support tiling Y\n");
57cd6508 10556 return -EINVAL;
c16ed4be 10557 }
57cd6508 10558
c16ed4be
CW
10559 if (mode_cmd->pitches[0] & 63) {
10560 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10561 mode_cmd->pitches[0]);
57cd6508 10562 return -EINVAL;
c16ed4be 10563 }
57cd6508 10564
a35cdaa0
CW
10565 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10566 pitch_limit = 32*1024;
10567 } else if (INTEL_INFO(dev)->gen >= 4) {
10568 if (obj->tiling_mode)
10569 pitch_limit = 16*1024;
10570 else
10571 pitch_limit = 32*1024;
10572 } else if (INTEL_INFO(dev)->gen >= 3) {
10573 if (obj->tiling_mode)
10574 pitch_limit = 8*1024;
10575 else
10576 pitch_limit = 16*1024;
10577 } else
10578 /* XXX DSPC is limited to 4k tiled */
10579 pitch_limit = 8*1024;
10580
10581 if (mode_cmd->pitches[0] > pitch_limit) {
10582 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10583 obj->tiling_mode ? "tiled" : "linear",
10584 mode_cmd->pitches[0], pitch_limit);
5d7bd705 10585 return -EINVAL;
c16ed4be 10586 }
5d7bd705
VS
10587
10588 if (obj->tiling_mode != I915_TILING_NONE &&
c16ed4be
CW
10589 mode_cmd->pitches[0] != obj->stride) {
10590 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10591 mode_cmd->pitches[0], obj->stride);
5d7bd705 10592 return -EINVAL;
c16ed4be 10593 }
5d7bd705 10594
57779d06 10595 /* Reject formats not supported by any plane early. */
308e5bcb 10596 switch (mode_cmd->pixel_format) {
57779d06 10597 case DRM_FORMAT_C8:
04b3924d
VS
10598 case DRM_FORMAT_RGB565:
10599 case DRM_FORMAT_XRGB8888:
10600 case DRM_FORMAT_ARGB8888:
57779d06
VS
10601 break;
10602 case DRM_FORMAT_XRGB1555:
10603 case DRM_FORMAT_ARGB1555:
c16ed4be 10604 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
10605 DRM_DEBUG("unsupported pixel format: %s\n",
10606 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10607 return -EINVAL;
c16ed4be 10608 }
57779d06
VS
10609 break;
10610 case DRM_FORMAT_XBGR8888:
10611 case DRM_FORMAT_ABGR8888:
04b3924d
VS
10612 case DRM_FORMAT_XRGB2101010:
10613 case DRM_FORMAT_ARGB2101010:
57779d06
VS
10614 case DRM_FORMAT_XBGR2101010:
10615 case DRM_FORMAT_ABGR2101010:
c16ed4be 10616 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
10617 DRM_DEBUG("unsupported pixel format: %s\n",
10618 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10619 return -EINVAL;
c16ed4be 10620 }
b5626747 10621 break;
04b3924d
VS
10622 case DRM_FORMAT_YUYV:
10623 case DRM_FORMAT_UYVY:
10624 case DRM_FORMAT_YVYU:
10625 case DRM_FORMAT_VYUY:
c16ed4be 10626 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
10627 DRM_DEBUG("unsupported pixel format: %s\n",
10628 drm_get_format_name(mode_cmd->pixel_format));
57779d06 10629 return -EINVAL;
c16ed4be 10630 }
57cd6508
CW
10631 break;
10632 default:
4ee62c76
VS
10633 DRM_DEBUG("unsupported pixel format: %s\n",
10634 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
10635 return -EINVAL;
10636 }
10637
90f9a336
VS
10638 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10639 if (mode_cmd->offsets[0] != 0)
10640 return -EINVAL;
10641
a57ce0b2
JB
10642 aligned_height = intel_align_height(dev, mode_cmd->height,
10643 obj->tiling_mode);
53155c0a
DV
10644 /* FIXME drm helper for size checks (especially planar formats)? */
10645 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10646 return -EINVAL;
10647
c7d73f6a
DV
10648 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10649 intel_fb->obj = obj;
80075d49 10650 intel_fb->obj->framebuffer_references++;
c7d73f6a 10651
79e53945
JB
10652 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10653 if (ret) {
10654 DRM_ERROR("framebuffer init failed %d\n", ret);
10655 return ret;
10656 }
10657
79e53945
JB
10658 return 0;
10659}
10660
79e53945
JB
10661static struct drm_framebuffer *
10662intel_user_framebuffer_create(struct drm_device *dev,
10663 struct drm_file *filp,
308e5bcb 10664 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 10665{
05394f39 10666 struct drm_i915_gem_object *obj;
79e53945 10667
308e5bcb
JB
10668 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10669 mode_cmd->handles[0]));
c8725226 10670 if (&obj->base == NULL)
cce13ff7 10671 return ERR_PTR(-ENOENT);
79e53945 10672
d2dff872 10673 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
10674}
10675
4520f53a 10676#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 10677static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
10678{
10679}
10680#endif
10681
79e53945 10682static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 10683 .fb_create = intel_user_framebuffer_create,
0632fef6 10684 .output_poll_changed = intel_fbdev_output_poll_changed,
79e53945
JB
10685};
10686
e70236a8
JB
10687/* Set up chip specific display functions */
10688static void intel_init_display(struct drm_device *dev)
10689{
10690 struct drm_i915_private *dev_priv = dev->dev_private;
10691
ee9300bb
DV
10692 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10693 dev_priv->display.find_dpll = g4x_find_best_dpll;
10694 else if (IS_VALLEYVIEW(dev))
10695 dev_priv->display.find_dpll = vlv_find_best_dpll;
10696 else if (IS_PINEVIEW(dev))
10697 dev_priv->display.find_dpll = pnv_find_best_dpll;
10698 else
10699 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10700
affa9354 10701 if (HAS_DDI(dev)) {
0e8ffe1b 10702 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
09b4ddf9 10703 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
4f771f10
PZ
10704 dev_priv->display.crtc_enable = haswell_crtc_enable;
10705 dev_priv->display.crtc_disable = haswell_crtc_disable;
6441ab5f 10706 dev_priv->display.off = haswell_crtc_off;
09b4ddf9
PZ
10707 dev_priv->display.update_plane = ironlake_update_plane;
10708 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 10709 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
f564048e 10710 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
76e5a89c
DV
10711 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10712 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 10713 dev_priv->display.off = ironlake_crtc_off;
17638cd6 10714 dev_priv->display.update_plane = ironlake_update_plane;
89b667f8
JB
10715 } else if (IS_VALLEYVIEW(dev)) {
10716 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10717 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10718 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10719 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10720 dev_priv->display.off = i9xx_crtc_off;
10721 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10722 } else {
0e8ffe1b 10723 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
f564048e 10724 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
76e5a89c
DV
10725 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10726 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 10727 dev_priv->display.off = i9xx_crtc_off;
17638cd6 10728 dev_priv->display.update_plane = i9xx_update_plane;
f564048e 10729 }
e70236a8 10730
e70236a8 10731 /* Returns the core display clock speed */
25eb05fc
JB
10732 if (IS_VALLEYVIEW(dev))
10733 dev_priv->display.get_display_clock_speed =
10734 valleyview_get_display_clock_speed;
10735 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
e70236a8
JB
10736 dev_priv->display.get_display_clock_speed =
10737 i945_get_display_clock_speed;
10738 else if (IS_I915G(dev))
10739 dev_priv->display.get_display_clock_speed =
10740 i915_get_display_clock_speed;
257a7ffc 10741 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
10742 dev_priv->display.get_display_clock_speed =
10743 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
10744 else if (IS_PINEVIEW(dev))
10745 dev_priv->display.get_display_clock_speed =
10746 pnv_get_display_clock_speed;
e70236a8
JB
10747 else if (IS_I915GM(dev))
10748 dev_priv->display.get_display_clock_speed =
10749 i915gm_get_display_clock_speed;
10750 else if (IS_I865G(dev))
10751 dev_priv->display.get_display_clock_speed =
10752 i865_get_display_clock_speed;
f0f8a9ce 10753 else if (IS_I85X(dev))
e70236a8
JB
10754 dev_priv->display.get_display_clock_speed =
10755 i855_get_display_clock_speed;
10756 else /* 852, 830 */
10757 dev_priv->display.get_display_clock_speed =
10758 i830_get_display_clock_speed;
10759
7f8a8569 10760 if (HAS_PCH_SPLIT(dev)) {
f00a3ddf 10761 if (IS_GEN5(dev)) {
674cf967 10762 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
e0dac65e 10763 dev_priv->display.write_eld = ironlake_write_eld;
1398261a 10764 } else if (IS_GEN6(dev)) {
674cf967 10765 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
e0dac65e 10766 dev_priv->display.write_eld = ironlake_write_eld;
357555c0
JB
10767 } else if (IS_IVYBRIDGE(dev)) {
10768 /* FIXME: detect B0+ stepping and use auto training */
10769 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
e0dac65e 10770 dev_priv->display.write_eld = ironlake_write_eld;
01a415fd
DV
10771 dev_priv->display.modeset_global_resources =
10772 ivb_modeset_global_resources;
4e0bbc31 10773 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
c82e4d26 10774 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
83358c85 10775 dev_priv->display.write_eld = haswell_write_eld;
d6dd9eb1
DV
10776 dev_priv->display.modeset_global_resources =
10777 haswell_modeset_global_resources;
a0e63c22 10778 }
6067aaea 10779 } else if (IS_G4X(dev)) {
e0dac65e 10780 dev_priv->display.write_eld = g4x_write_eld;
30a970c6
JB
10781 } else if (IS_VALLEYVIEW(dev)) {
10782 dev_priv->display.modeset_global_resources =
10783 valleyview_modeset_global_resources;
9ca2fe73 10784 dev_priv->display.write_eld = ironlake_write_eld;
e70236a8 10785 }
8c9f3aaf
JB
10786
10787 /* Default just returns -ENODEV to indicate unsupported */
10788 dev_priv->display.queue_flip = intel_default_queue_flip;
10789
10790 switch (INTEL_INFO(dev)->gen) {
10791 case 2:
10792 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10793 break;
10794
10795 case 3:
10796 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10797 break;
10798
10799 case 4:
10800 case 5:
10801 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10802 break;
10803
10804 case 6:
10805 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10806 break;
7c9017e5 10807 case 7:
4e0bbc31 10808 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
10809 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10810 break;
8c9f3aaf 10811 }
7bd688cd
JN
10812
10813 intel_panel_init_backlight_funcs(dev);
e70236a8
JB
10814}
10815
b690e96c
JB
10816/*
10817 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10818 * resume, or other times. This quirk makes sure that's the case for
10819 * affected systems.
10820 */
0206e353 10821static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
10822{
10823 struct drm_i915_private *dev_priv = dev->dev_private;
10824
10825 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 10826 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
10827}
10828
435793df
KP
10829/*
10830 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10831 */
10832static void quirk_ssc_force_disable(struct drm_device *dev)
10833{
10834 struct drm_i915_private *dev_priv = dev->dev_private;
10835 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 10836 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
10837}
10838
4dca20ef 10839/*
5a15ab5b
CE
10840 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10841 * brightness value
4dca20ef
CE
10842 */
10843static void quirk_invert_brightness(struct drm_device *dev)
10844{
10845 struct drm_i915_private *dev_priv = dev->dev_private;
10846 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 10847 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
10848}
10849
b690e96c
JB
10850struct intel_quirk {
10851 int device;
10852 int subsystem_vendor;
10853 int subsystem_device;
10854 void (*hook)(struct drm_device *dev);
10855};
10856
5f85f176
EE
10857/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10858struct intel_dmi_quirk {
10859 void (*hook)(struct drm_device *dev);
10860 const struct dmi_system_id (*dmi_id_list)[];
10861};
10862
10863static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10864{
10865 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10866 return 1;
10867}
10868
10869static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10870 {
10871 .dmi_id_list = &(const struct dmi_system_id[]) {
10872 {
10873 .callback = intel_dmi_reverse_brightness,
10874 .ident = "NCR Corporation",
10875 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10876 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10877 },
10878 },
10879 { } /* terminating entry */
10880 },
10881 .hook = quirk_invert_brightness,
10882 },
10883};
10884
c43b5634 10885static struct intel_quirk intel_quirks[] = {
b690e96c 10886 /* HP Mini needs pipe A force quirk (LP: #322104) */
0206e353 10887 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
b690e96c 10888
b690e96c
JB
10889 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10890 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10891
b690e96c
JB
10892 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10893 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10894
a4945f95 10895 /* 830 needs to leave pipe A & dpll A up */
dcdaed6e 10896 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
435793df
KP
10897
10898 /* Lenovo U160 cannot use SSC on LVDS */
10899 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
10900
10901 /* Sony Vaio Y cannot use SSC on LVDS */
10902 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 10903
be505f64
AH
10904 /* Acer Aspire 5734Z must invert backlight brightness */
10905 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
10906
10907 /* Acer/eMachines G725 */
10908 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
10909
10910 /* Acer/eMachines e725 */
10911 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
10912
10913 /* Acer/Packard Bell NCL20 */
10914 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
10915
10916 /* Acer Aspire 4736Z */
10917 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
10918
10919 /* Acer Aspire 5336 */
10920 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
b690e96c
JB
10921};
10922
10923static void intel_init_quirks(struct drm_device *dev)
10924{
10925 struct pci_dev *d = dev->pdev;
10926 int i;
10927
10928 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10929 struct intel_quirk *q = &intel_quirks[i];
10930
10931 if (d->device == q->device &&
10932 (d->subsystem_vendor == q->subsystem_vendor ||
10933 q->subsystem_vendor == PCI_ANY_ID) &&
10934 (d->subsystem_device == q->subsystem_device ||
10935 q->subsystem_device == PCI_ANY_ID))
10936 q->hook(dev);
10937 }
5f85f176
EE
10938 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10939 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10940 intel_dmi_quirks[i].hook(dev);
10941 }
b690e96c
JB
10942}
10943
9cce37f4
JB
10944/* Disable the VGA plane that we never use */
10945static void i915_disable_vga(struct drm_device *dev)
10946{
10947 struct drm_i915_private *dev_priv = dev->dev_private;
10948 u8 sr1;
766aa1c4 10949 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 10950
2b37c616 10951 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 10952 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 10953 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
10954 sr1 = inb(VGA_SR_DATA);
10955 outb(sr1 | 1<<5, VGA_SR_DATA);
10956 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10957 udelay(300);
10958
10959 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10960 POSTING_READ(vga_reg);
10961}
10962
f817586c
DV
10963void intel_modeset_init_hw(struct drm_device *dev)
10964{
a8f78b58
ED
10965 intel_prepare_ddi(dev);
10966
f817586c
DV
10967 intel_init_clock_gating(dev);
10968
5382f5f3 10969 intel_reset_dpio(dev);
40e9cf64 10970
79f5b2c7 10971 mutex_lock(&dev->struct_mutex);
8090c6b9 10972 intel_enable_gt_powersave(dev);
79f5b2c7 10973 mutex_unlock(&dev->struct_mutex);
f817586c
DV
10974}
10975
7d708ee4
ID
10976void intel_modeset_suspend_hw(struct drm_device *dev)
10977{
10978 intel_suspend_hw(dev);
10979}
10980
79e53945
JB
10981void intel_modeset_init(struct drm_device *dev)
10982{
652c393a 10983 struct drm_i915_private *dev_priv = dev->dev_private;
7f1f3851 10984 int i, j, ret;
79e53945
JB
10985
10986 drm_mode_config_init(dev);
10987
10988 dev->mode_config.min_width = 0;
10989 dev->mode_config.min_height = 0;
10990
019d96cb
DA
10991 dev->mode_config.preferred_depth = 24;
10992 dev->mode_config.prefer_shadow = 1;
10993
e6ecefaa 10994 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 10995
b690e96c
JB
10996 intel_init_quirks(dev);
10997
1fa61106
ED
10998 intel_init_pm(dev);
10999
e3c74757
BW
11000 if (INTEL_INFO(dev)->num_pipes == 0)
11001 return;
11002
e70236a8
JB
11003 intel_init_display(dev);
11004
a6c45cf0
CW
11005 if (IS_GEN2(dev)) {
11006 dev->mode_config.max_width = 2048;
11007 dev->mode_config.max_height = 2048;
11008 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
11009 dev->mode_config.max_width = 4096;
11010 dev->mode_config.max_height = 4096;
79e53945 11011 } else {
a6c45cf0
CW
11012 dev->mode_config.max_width = 8192;
11013 dev->mode_config.max_height = 8192;
79e53945 11014 }
5d4545ae 11015 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 11016
28c97730 11017 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
11018 INTEL_INFO(dev)->num_pipes,
11019 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 11020
08e2a7de 11021 for_each_pipe(i) {
79e53945 11022 intel_crtc_init(dev, i);
22d3fd46 11023 for (j = 0; j < INTEL_INFO(dev)->num_sprites; j++) {
7f1f3851
JB
11024 ret = intel_plane_init(dev, i, j);
11025 if (ret)
06da8da2
VS
11026 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11027 pipe_name(i), sprite_name(i, j), ret);
7f1f3851 11028 }
79e53945
JB
11029 }
11030
f42bb70d 11031 intel_init_dpio(dev);
5382f5f3 11032 intel_reset_dpio(dev);
f42bb70d 11033
79f689aa 11034 intel_cpu_pll_init(dev);
e72f9fbf 11035 intel_shared_dpll_init(dev);
ee7b9f93 11036
9cce37f4
JB
11037 /* Just disable it once at startup */
11038 i915_disable_vga(dev);
79e53945 11039 intel_setup_outputs(dev);
11be49eb
CW
11040
11041 /* Just in case the BIOS is doing something questionable. */
11042 intel_disable_fbc(dev);
fa9fa083 11043
8b687df4 11044 mutex_lock(&dev->mode_config.mutex);
fa9fa083 11045 intel_modeset_setup_hw_state(dev, false);
8b687df4 11046 mutex_unlock(&dev->mode_config.mutex);
2c7111db
CW
11047}
11048
24929352
DV
11049static void
11050intel_connector_break_all_links(struct intel_connector *connector)
11051{
11052 connector->base.dpms = DRM_MODE_DPMS_OFF;
11053 connector->base.encoder = NULL;
11054 connector->encoder->connectors_active = false;
11055 connector->encoder->base.crtc = NULL;
11056}
11057
7fad798e
DV
11058static void intel_enable_pipe_a(struct drm_device *dev)
11059{
11060 struct intel_connector *connector;
11061 struct drm_connector *crt = NULL;
11062 struct intel_load_detect_pipe load_detect_temp;
11063
11064 /* We can't just switch on the pipe A, we need to set things up with a
11065 * proper mode and output configuration. As a gross hack, enable pipe A
11066 * by enabling the load detect pipe once. */
11067 list_for_each_entry(connector,
11068 &dev->mode_config.connector_list,
11069 base.head) {
11070 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11071 crt = &connector->base;
11072 break;
11073 }
11074 }
11075
11076 if (!crt)
11077 return;
11078
11079 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11080 intel_release_load_detect_pipe(crt, &load_detect_temp);
11081
652c393a 11082
7fad798e
DV
11083}
11084
fa555837
DV
11085static bool
11086intel_check_plane_mapping(struct intel_crtc *crtc)
11087{
7eb552ae
BW
11088 struct drm_device *dev = crtc->base.dev;
11089 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
11090 u32 reg, val;
11091
7eb552ae 11092 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
11093 return true;
11094
11095 reg = DSPCNTR(!crtc->plane);
11096 val = I915_READ(reg);
11097
11098 if ((val & DISPLAY_PLANE_ENABLE) &&
11099 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11100 return false;
11101
11102 return true;
11103}
11104
24929352
DV
11105static void intel_sanitize_crtc(struct intel_crtc *crtc)
11106{
11107 struct drm_device *dev = crtc->base.dev;
11108 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 11109 u32 reg;
24929352 11110
24929352 11111 /* Clear any frame start delays used for debugging left by the BIOS */
3b117c8f 11112 reg = PIPECONF(crtc->config.cpu_transcoder);
24929352
DV
11113 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11114
11115 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
11116 * disable the crtc (and hence change the state) if it is wrong. Note
11117 * that gen4+ has a fixed plane -> pipe mapping. */
11118 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
11119 struct intel_connector *connector;
11120 bool plane;
11121
24929352
DV
11122 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11123 crtc->base.base.id);
11124
11125 /* Pipe has the wrong plane attached and the plane is active.
11126 * Temporarily change the plane mapping and disable everything
11127 * ... */
11128 plane = crtc->plane;
11129 crtc->plane = !plane;
11130 dev_priv->display.crtc_disable(&crtc->base);
11131 crtc->plane = plane;
11132
11133 /* ... and break all links. */
11134 list_for_each_entry(connector, &dev->mode_config.connector_list,
11135 base.head) {
11136 if (connector->encoder->base.crtc != &crtc->base)
11137 continue;
11138
11139 intel_connector_break_all_links(connector);
11140 }
11141
11142 WARN_ON(crtc->active);
11143 crtc->base.enabled = false;
11144 }
24929352 11145
7fad798e
DV
11146 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11147 crtc->pipe == PIPE_A && !crtc->active) {
11148 /* BIOS forgot to enable pipe A, this mostly happens after
11149 * resume. Force-enable the pipe to fix this, the update_dpms
11150 * call below we restore the pipe to the right state, but leave
11151 * the required bits on. */
11152 intel_enable_pipe_a(dev);
11153 }
11154
24929352
DV
11155 /* Adjust the state of the output pipe according to whether we
11156 * have active connectors/encoders. */
11157 intel_crtc_update_dpms(&crtc->base);
11158
11159 if (crtc->active != crtc->base.enabled) {
11160 struct intel_encoder *encoder;
11161
11162 /* This can happen either due to bugs in the get_hw_state
11163 * functions or because the pipe is force-enabled due to the
11164 * pipe A quirk. */
11165 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11166 crtc->base.base.id,
11167 crtc->base.enabled ? "enabled" : "disabled",
11168 crtc->active ? "enabled" : "disabled");
11169
11170 crtc->base.enabled = crtc->active;
11171
11172 /* Because we only establish the connector -> encoder ->
11173 * crtc links if something is active, this means the
11174 * crtc is now deactivated. Break the links. connector
11175 * -> encoder links are only establish when things are
11176 * actually up, hence no need to break them. */
11177 WARN_ON(crtc->active);
11178
11179 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11180 WARN_ON(encoder->connectors_active);
11181 encoder->base.crtc = NULL;
11182 }
11183 }
11184}
11185
11186static void intel_sanitize_encoder(struct intel_encoder *encoder)
11187{
11188 struct intel_connector *connector;
11189 struct drm_device *dev = encoder->base.dev;
11190
11191 /* We need to check both for a crtc link (meaning that the
11192 * encoder is active and trying to read from a pipe) and the
11193 * pipe itself being active. */
11194 bool has_active_crtc = encoder->base.crtc &&
11195 to_intel_crtc(encoder->base.crtc)->active;
11196
11197 if (encoder->connectors_active && !has_active_crtc) {
11198 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11199 encoder->base.base.id,
11200 drm_get_encoder_name(&encoder->base));
11201
11202 /* Connector is active, but has no active pipe. This is
11203 * fallout from our resume register restoring. Disable
11204 * the encoder manually again. */
11205 if (encoder->base.crtc) {
11206 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11207 encoder->base.base.id,
11208 drm_get_encoder_name(&encoder->base));
11209 encoder->disable(encoder);
11210 }
11211
11212 /* Inconsistent output/port/pipe state happens presumably due to
11213 * a bug in one of the get_hw_state functions. Or someplace else
11214 * in our code, like the register restore mess on resume. Clamp
11215 * things to off as a safer default. */
11216 list_for_each_entry(connector,
11217 &dev->mode_config.connector_list,
11218 base.head) {
11219 if (connector->encoder != encoder)
11220 continue;
11221
11222 intel_connector_break_all_links(connector);
11223 }
11224 }
11225 /* Enabled encoders without active connectors will be fixed in
11226 * the crtc fixup. */
11227}
11228
04098753 11229void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
11230{
11231 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 11232 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 11233
04098753
ID
11234 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11235 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11236 i915_disable_vga(dev);
11237 }
11238}
11239
11240void i915_redisable_vga(struct drm_device *dev)
11241{
11242 struct drm_i915_private *dev_priv = dev->dev_private;
11243
8dc8a27c
PZ
11244 /* This function can be called both from intel_modeset_setup_hw_state or
11245 * at a very early point in our resume sequence, where the power well
11246 * structures are not yet restored. Since this function is at a very
11247 * paranoid "someone might have enabled VGA while we were not looking"
11248 * level, just check if the power well is enabled instead of trying to
11249 * follow the "don't touch the power well if we don't need it" policy
11250 * the rest of the driver uses. */
04098753 11251 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
11252 return;
11253
04098753 11254 i915_redisable_vga_power_on(dev);
0fde901f
KM
11255}
11256
30e984df 11257static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
11258{
11259 struct drm_i915_private *dev_priv = dev->dev_private;
11260 enum pipe pipe;
24929352
DV
11261 struct intel_crtc *crtc;
11262 struct intel_encoder *encoder;
11263 struct intel_connector *connector;
5358901f 11264 int i;
24929352 11265
0e8ffe1b
DV
11266 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11267 base.head) {
88adfff1 11268 memset(&crtc->config, 0, sizeof(crtc->config));
3b117c8f 11269
0e8ffe1b
DV
11270 crtc->active = dev_priv->display.get_pipe_config(crtc,
11271 &crtc->config);
24929352
DV
11272
11273 crtc->base.enabled = crtc->active;
4c445e0e 11274 crtc->primary_enabled = crtc->active;
24929352
DV
11275
11276 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11277 crtc->base.base.id,
11278 crtc->active ? "enabled" : "disabled");
11279 }
11280
5358901f 11281 /* FIXME: Smash this into the new shared dpll infrastructure. */
affa9354 11282 if (HAS_DDI(dev))
6441ab5f
PZ
11283 intel_ddi_setup_hw_pll_state(dev);
11284
5358901f
DV
11285 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11286 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11287
11288 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11289 pll->active = 0;
11290 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11291 base.head) {
11292 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11293 pll->active++;
11294 }
11295 pll->refcount = pll->active;
11296
35c95375
DV
11297 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11298 pll->name, pll->refcount, pll->on);
5358901f
DV
11299 }
11300
24929352
DV
11301 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11302 base.head) {
11303 pipe = 0;
11304
11305 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
11306 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11307 encoder->base.crtc = &crtc->base;
1d37b689 11308 encoder->get_config(encoder, &crtc->config);
24929352
DV
11309 } else {
11310 encoder->base.crtc = NULL;
11311 }
11312
11313 encoder->connectors_active = false;
6f2bcceb 11314 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352
DV
11315 encoder->base.base.id,
11316 drm_get_encoder_name(&encoder->base),
11317 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 11318 pipe_name(pipe));
24929352
DV
11319 }
11320
11321 list_for_each_entry(connector, &dev->mode_config.connector_list,
11322 base.head) {
11323 if (connector->get_hw_state(connector)) {
11324 connector->base.dpms = DRM_MODE_DPMS_ON;
11325 connector->encoder->connectors_active = true;
11326 connector->base.encoder = &connector->encoder->base;
11327 } else {
11328 connector->base.dpms = DRM_MODE_DPMS_OFF;
11329 connector->base.encoder = NULL;
11330 }
11331 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11332 connector->base.base.id,
11333 drm_get_connector_name(&connector->base),
11334 connector->base.encoder ? "enabled" : "disabled");
11335 }
30e984df
DV
11336}
11337
11338/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11339 * and i915 state tracking structures. */
11340void intel_modeset_setup_hw_state(struct drm_device *dev,
11341 bool force_restore)
11342{
11343 struct drm_i915_private *dev_priv = dev->dev_private;
11344 enum pipe pipe;
30e984df
DV
11345 struct intel_crtc *crtc;
11346 struct intel_encoder *encoder;
35c95375 11347 int i;
30e984df
DV
11348
11349 intel_modeset_readout_hw_state(dev);
24929352 11350
babea61d
JB
11351 /*
11352 * Now that we have the config, copy it to each CRTC struct
11353 * Note that this could go away if we move to using crtc_config
11354 * checking everywhere.
11355 */
11356 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11357 base.head) {
d330a953 11358 if (crtc->active && i915.fastboot) {
f6a83288 11359 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
babea61d
JB
11360 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11361 crtc->base.base.id);
11362 drm_mode_debug_printmodeline(&crtc->base.mode);
11363 }
11364 }
11365
24929352
DV
11366 /* HW state is read out, now we need to sanitize this mess. */
11367 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11368 base.head) {
11369 intel_sanitize_encoder(encoder);
11370 }
11371
11372 for_each_pipe(pipe) {
11373 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11374 intel_sanitize_crtc(crtc);
c0b03411 11375 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
24929352 11376 }
9a935856 11377
35c95375
DV
11378 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11379 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11380
11381 if (!pll->on || pll->active)
11382 continue;
11383
11384 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11385
11386 pll->disable(dev_priv, pll);
11387 pll->on = false;
11388 }
11389
96f90c54 11390 if (HAS_PCH_SPLIT(dev))
243e6a44
VS
11391 ilk_wm_get_hw_state(dev);
11392
45e2b5f6 11393 if (force_restore) {
7d0bc1ea
VS
11394 i915_redisable_vga(dev);
11395
f30da187
DV
11396 /*
11397 * We need to use raw interfaces for restoring state to avoid
11398 * checking (bogus) intermediate states.
11399 */
45e2b5f6 11400 for_each_pipe(pipe) {
b5644d05
JB
11401 struct drm_crtc *crtc =
11402 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187
DV
11403
11404 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11405 crtc->fb);
45e2b5f6
DV
11406 }
11407 } else {
11408 intel_modeset_update_staged_output_state(dev);
11409 }
8af6cf88
DV
11410
11411 intel_modeset_check_state(dev);
2c7111db
CW
11412}
11413
11414void intel_modeset_gem_init(struct drm_device *dev)
11415{
1833b134 11416 intel_modeset_init_hw(dev);
02e792fb
DV
11417
11418 intel_setup_overlay(dev);
79e53945
JB
11419}
11420
4932e2c3
ID
11421void intel_connector_unregister(struct intel_connector *intel_connector)
11422{
11423 struct drm_connector *connector = &intel_connector->base;
11424
11425 intel_panel_destroy_backlight(connector);
11426 drm_sysfs_connector_remove(connector);
11427}
11428
79e53945
JB
11429void intel_modeset_cleanup(struct drm_device *dev)
11430{
652c393a
JB
11431 struct drm_i915_private *dev_priv = dev->dev_private;
11432 struct drm_crtc *crtc;
d9255d57 11433 struct drm_connector *connector;
652c393a 11434
fd0c0642
DV
11435 /*
11436 * Interrupts and polling as the first thing to avoid creating havoc.
11437 * Too much stuff here (turning of rps, connectors, ...) would
11438 * experience fancy races otherwise.
11439 */
11440 drm_irq_uninstall(dev);
11441 cancel_work_sync(&dev_priv->hotplug_work);
11442 /*
11443 * Due to the hpd irq storm handling the hotplug work can re-arm the
11444 * poll handlers. Hence disable polling after hpd handling is shut down.
11445 */
f87ea761 11446 drm_kms_helper_poll_fini(dev);
fd0c0642 11447
652c393a
JB
11448 mutex_lock(&dev->struct_mutex);
11449
723bfd70
JB
11450 intel_unregister_dsm_handler();
11451
652c393a
JB
11452 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11453 /* Skip inactive CRTCs */
11454 if (!crtc->fb)
11455 continue;
11456
3dec0095 11457 intel_increase_pllclock(crtc);
652c393a
JB
11458 }
11459
973d04f9 11460 intel_disable_fbc(dev);
e70236a8 11461
8090c6b9 11462 intel_disable_gt_powersave(dev);
0cdab21f 11463
930ebb46
DV
11464 ironlake_teardown_rc6(dev);
11465
69341a5e
KH
11466 mutex_unlock(&dev->struct_mutex);
11467
1630fe75
CW
11468 /* flush any delayed tasks or pending work */
11469 flush_scheduled_work();
11470
db31af1d
JN
11471 /* destroy the backlight and sysfs files before encoders/connectors */
11472 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
11473 struct intel_connector *intel_connector;
11474
11475 intel_connector = to_intel_connector(connector);
11476 intel_connector->unregister(intel_connector);
db31af1d 11477 }
d9255d57 11478
79e53945 11479 drm_mode_config_cleanup(dev);
4d7bb011
DV
11480
11481 intel_cleanup_overlay(dev);
79e53945
JB
11482}
11483
f1c79df3
ZW
11484/*
11485 * Return which encoder is currently attached for connector.
11486 */
df0e9248 11487struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 11488{
df0e9248
CW
11489 return &intel_attached_encoder(connector)->base;
11490}
f1c79df3 11491
df0e9248
CW
11492void intel_connector_attach_encoder(struct intel_connector *connector,
11493 struct intel_encoder *encoder)
11494{
11495 connector->encoder = encoder;
11496 drm_mode_connector_attach_encoder(&connector->base,
11497 &encoder->base);
79e53945 11498}
28d52043
DA
11499
11500/*
11501 * set vga decode state - true == enable VGA decode
11502 */
11503int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11504{
11505 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 11506 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
11507 u16 gmch_ctrl;
11508
75fa041d
CW
11509 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11510 DRM_ERROR("failed to read control word\n");
11511 return -EIO;
11512 }
11513
c0cc8a55
CW
11514 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11515 return 0;
11516
28d52043
DA
11517 if (state)
11518 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11519 else
11520 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
11521
11522 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11523 DRM_ERROR("failed to write control word\n");
11524 return -EIO;
11525 }
11526
28d52043
DA
11527 return 0;
11528}
c4a1d9e4 11529
c4a1d9e4 11530struct intel_display_error_state {
ff57f1b0
PZ
11531
11532 u32 power_well_driver;
11533
63b66e5b
CW
11534 int num_transcoders;
11535
c4a1d9e4
CW
11536 struct intel_cursor_error_state {
11537 u32 control;
11538 u32 position;
11539 u32 base;
11540 u32 size;
52331309 11541 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
11542
11543 struct intel_pipe_error_state {
ddf9c536 11544 bool power_domain_on;
c4a1d9e4 11545 u32 source;
52331309 11546 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
11547
11548 struct intel_plane_error_state {
11549 u32 control;
11550 u32 stride;
11551 u32 size;
11552 u32 pos;
11553 u32 addr;
11554 u32 surface;
11555 u32 tile_offset;
52331309 11556 } plane[I915_MAX_PIPES];
63b66e5b
CW
11557
11558 struct intel_transcoder_error_state {
ddf9c536 11559 bool power_domain_on;
63b66e5b
CW
11560 enum transcoder cpu_transcoder;
11561
11562 u32 conf;
11563
11564 u32 htotal;
11565 u32 hblank;
11566 u32 hsync;
11567 u32 vtotal;
11568 u32 vblank;
11569 u32 vsync;
11570 } transcoder[4];
c4a1d9e4
CW
11571};
11572
11573struct intel_display_error_state *
11574intel_display_capture_error_state(struct drm_device *dev)
11575{
0206e353 11576 drm_i915_private_t *dev_priv = dev->dev_private;
c4a1d9e4 11577 struct intel_display_error_state *error;
63b66e5b
CW
11578 int transcoders[] = {
11579 TRANSCODER_A,
11580 TRANSCODER_B,
11581 TRANSCODER_C,
11582 TRANSCODER_EDP,
11583 };
c4a1d9e4
CW
11584 int i;
11585
63b66e5b
CW
11586 if (INTEL_INFO(dev)->num_pipes == 0)
11587 return NULL;
11588
9d1cb914 11589 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
11590 if (error == NULL)
11591 return NULL;
11592
190be112 11593 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
11594 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11595
52331309 11596 for_each_pipe(i) {
ddf9c536 11597 error->pipe[i].power_domain_on =
da7e29bd
ID
11598 intel_display_power_enabled_sw(dev_priv,
11599 POWER_DOMAIN_PIPE(i));
ddf9c536 11600 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
11601 continue;
11602
a18c4c3d
PZ
11603 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11604 error->cursor[i].control = I915_READ(CURCNTR(i));
11605 error->cursor[i].position = I915_READ(CURPOS(i));
11606 error->cursor[i].base = I915_READ(CURBASE(i));
11607 } else {
11608 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11609 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11610 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11611 }
c4a1d9e4
CW
11612
11613 error->plane[i].control = I915_READ(DSPCNTR(i));
11614 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 11615 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 11616 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
11617 error->plane[i].pos = I915_READ(DSPPOS(i));
11618 }
ca291363
PZ
11619 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11620 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
11621 if (INTEL_INFO(dev)->gen >= 4) {
11622 error->plane[i].surface = I915_READ(DSPSURF(i));
11623 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11624 }
11625
c4a1d9e4 11626 error->pipe[i].source = I915_READ(PIPESRC(i));
63b66e5b
CW
11627 }
11628
11629 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11630 if (HAS_DDI(dev_priv->dev))
11631 error->num_transcoders++; /* Account for eDP. */
11632
11633 for (i = 0; i < error->num_transcoders; i++) {
11634 enum transcoder cpu_transcoder = transcoders[i];
11635
ddf9c536 11636 error->transcoder[i].power_domain_on =
da7e29bd 11637 intel_display_power_enabled_sw(dev_priv,
38cc1daf 11638 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 11639 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
11640 continue;
11641
63b66e5b
CW
11642 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11643
11644 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11645 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11646 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11647 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11648 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11649 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11650 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
11651 }
11652
11653 return error;
11654}
11655
edc3d884
MK
11656#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11657
c4a1d9e4 11658void
edc3d884 11659intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
11660 struct drm_device *dev,
11661 struct intel_display_error_state *error)
11662{
11663 int i;
11664
63b66e5b
CW
11665 if (!error)
11666 return;
11667
edc3d884 11668 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 11669 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 11670 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 11671 error->power_well_driver);
52331309 11672 for_each_pipe(i) {
edc3d884 11673 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
11674 err_printf(m, " Power: %s\n",
11675 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 11676 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
edc3d884
MK
11677
11678 err_printf(m, "Plane [%d]:\n", i);
11679 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11680 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 11681 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
11682 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11683 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 11684 }
4b71a570 11685 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 11686 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 11687 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
11688 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11689 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
11690 }
11691
edc3d884
MK
11692 err_printf(m, "Cursor [%d]:\n", i);
11693 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11694 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11695 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 11696 }
63b66e5b
CW
11697
11698 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 11699 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 11700 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
11701 err_printf(m, " Power: %s\n",
11702 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
11703 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11704 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11705 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11706 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11707 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11708 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11709 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11710 }
c4a1d9e4 11711}
This page took 2.093031 seconds and 5 git commands to generate.