drm/i915/guc: Fix a memory leak where guc->execbuf_client is not freed
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
fd8e058a
AG
47#include <linux/reservation.h>
48#include <linux/dma-buf.h>
79e53945 49
465c120c 50/* Primary plane formats for gen <= 3 */
568db4f2 51static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
52 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
465c120c 54 DRM_FORMAT_XRGB1555,
67fe7dc5 55 DRM_FORMAT_XRGB8888,
465c120c
MR
56};
57
58/* Primary plane formats for gen >= 4 */
568db4f2 59static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
60 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
465c120c 72 DRM_FORMAT_XBGR8888,
67fe7dc5 73 DRM_FORMAT_ARGB8888,
465c120c
MR
74 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
465c120c 76 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
77 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
465c120c
MR
81};
82
3d7d6510
MR
83/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
200757f5 119static void intel_pre_disable_primary(struct drm_crtc *crtc);
e7457a9a 120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
bfa7df01
VS
136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
d2acd215
DV
172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
79e50a4f
JN
182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
666a4537 189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
79e50a4f
JN
190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
bfa7df01
VS
215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
666a4537 217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
021357ac
CW
226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
8b99e68c
CW
229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
021357ac
CW
234}
235
5d536e28 236static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 237 .dot = { .min = 25000, .max = 350000 },
9c333719 238 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 239 .n = { .min = 2, .max = 16 },
0206e353
AJ
240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
247};
248
5d536e28
DV
249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
9c333719 251 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 252 .n = { .min = 2, .max = 16 },
5d536e28
DV
253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
e4b36699 262static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 263 .dot = { .min = 25000, .max = 350000 },
9c333719 264 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 265 .n = { .min = 2, .max = 16 },
0206e353
AJ
266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
e4b36699 273};
273e27ca 274
e4b36699 275static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
299};
300
273e27ca 301
e4b36699 302static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
044c7c41 314 },
e4b36699
KP
315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
044c7c41 341 },
e4b36699
KP
342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
044c7c41 355 },
e4b36699
KP
356};
357
f2b115e6 358static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 361 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
273e27ca 364 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
371};
372
f2b115e6 373static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
384};
385
273e27ca
EA
386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
b91ad0ec 391static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
402};
403
b91ad0ec 404static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
428};
429
273e27ca 430/* LVDS 100mhz refclk limits. */
b91ad0ec 431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
0206e353 439 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
0206e353 452 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
455};
456
dc730512 457static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 465 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 466 .n = { .min = 1, .max = 7 },
a0c4da24
JB
467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
b99ab663 469 .p1 = { .min = 2, .max = 3 },
5fdc9c49 470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
471};
472
ef9348c8
CML
473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 481 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
5ab7b0b7
ID
489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
e6292556 492 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
cdba954e
ACO
501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
fc596660 504 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
505}
506
e0638cdf
PZ
507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
4093561b 510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 511{
409ee761 512 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
513 struct intel_encoder *encoder;
514
409ee761 515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
d0737e1d
ACO
522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
a93e255f
ACO
528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
d0737e1d 530{
a93e255f 531 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 532 struct drm_connector *connector;
a93e255f 533 struct drm_connector_state *connector_state;
d0737e1d 534 struct intel_encoder *encoder;
a93e255f
ACO
535 int i, num_connectors = 0;
536
da3ced29 537 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
d0737e1d 542
a93e255f
ACO
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
d0737e1d 545 return true;
a93e255f
ACO
546 }
547
548 WARN_ON(num_connectors == 0);
d0737e1d
ACO
549
550 return false;
551}
552
a93e255f
ACO
553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 555{
a93e255f 556 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 557 const intel_limit_t *limit;
b91ad0ec 558
a93e255f 559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 560 if (intel_is_dual_link_lvds(dev)) {
1b894b59 561 if (refclk == 100000)
b91ad0ec
ZW
562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
1b894b59 566 if (refclk == 100000)
b91ad0ec
ZW
567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
c6bb3538 571 } else
b91ad0ec 572 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
573
574 return limit;
575}
576
a93e255f
ACO
577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 579{
a93e255f 580 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
581 const intel_limit_t *limit;
582
a93e255f 583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 584 if (intel_is_dual_link_lvds(dev))
e4b36699 585 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 586 else
e4b36699 587 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 590 limit = &intel_limits_g4x_hdmi;
a93e255f 591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 592 limit = &intel_limits_g4x_sdvo;
044c7c41 593 } else /* The option is for other outputs */
e4b36699 594 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
595
596 return limit;
597}
598
a93e255f
ACO
599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 601{
a93e255f 602 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
603 const intel_limit_t *limit;
604
5ab7b0b7
ID
605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
a93e255f 608 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 609 else if (IS_G4X(dev)) {
a93e255f 610 limit = intel_g4x_limit(crtc_state);
f2b115e6 611 } else if (IS_PINEVIEW(dev)) {
a93e255f 612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 613 limit = &intel_limits_pineview_lvds;
2177832f 614 else
f2b115e6 615 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
a0c4da24 618 } else if (IS_VALLEYVIEW(dev)) {
dc730512 619 limit = &intel_limits_vlv;
a6c45cf0 620 } else if (!IS_GEN2(dev)) {
a93e255f 621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
79e53945 625 } else {
a93e255f 626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 627 limit = &intel_limits_i8xx_lvds;
a93e255f 628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 629 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
630 else
631 limit = &intel_limits_i8xx_dac;
79e53945
JB
632 }
633 return limit;
634}
635
dccbea3b
ID
636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
f2b115e6 644/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 646{
2177832f
SL
647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
ed5ca77e 649 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 650 return 0;
fb03ac01
VS
651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
653
654 return clock->dot;
2177832f
SL
655}
656
7429e9d4
DV
657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
dccbea3b 662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 663{
7429e9d4 664 clock->m = i9xx_dpll_compute_m(clock);
79e53945 665 clock->p = clock->p1 * clock->p2;
ed5ca77e 666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 667 return 0;
fb03ac01
VS
668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
670
671 return clock->dot;
79e53945
JB
672}
673
dccbea3b 674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 679 return 0;
589eca67
ID
680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
682
683 return clock->dot / 5;
589eca67
ID
684}
685
dccbea3b 686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 691 return 0;
ef9348c8
CML
692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
695
696 return clock->dot / 5;
ef9348c8
CML
697}
698
7c04d1d9 699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
1b894b59
CW
705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
79e53945 708{
f01b7962
VS
709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
79e53945 711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 712 INTELPllInvalid("p1 out of range\n");
79e53945 713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 714 INTELPllInvalid("m2 out of range\n");
79e53945 715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 716 INTELPllInvalid("m1 out of range\n");
f01b7962 717
666a4537
WB
718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
666a4537 723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
79e53945 730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 731 INTELPllInvalid("vco out of range\n");
79e53945
JB
732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 736 INTELPllInvalid("dot out of range\n");
79e53945
JB
737
738 return true;
739}
740
3b1429d9
VS
741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
79e53945 745{
3b1429d9 746 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 747
a93e255f 748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 749 /*
a210b028
DV
750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
79e53945 753 */
1974cad0 754 if (intel_is_dual_link_lvds(dev))
3b1429d9 755 return limit->p2.p2_fast;
79e53945 756 else
3b1429d9 757 return limit->p2.p2_slow;
79e53945
JB
758 } else {
759 if (target < limit->p2.dot_limit)
3b1429d9 760 return limit->p2.p2_slow;
79e53945 761 else
3b1429d9 762 return limit->p2.p2_fast;
79e53945 763 }
3b1429d9
VS
764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
79e53945 775
0206e353 776 memset(best_clock, 0, sizeof(*best_clock));
79e53945 777
3b1429d9
VS
778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
42158660
ZY
780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 784 if (clock.m2 >= clock.m1)
42158660
ZY
785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
790 int this_err;
791
dccbea3b 792 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
795 continue;
796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
813static bool
a93e255f
ACO
814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
ee9300bb
DV
816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
79e53945 818{
3b1429d9 819 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 820 intel_clock_t clock;
79e53945
JB
821 int err = target;
822
0206e353 823 memset(best_clock, 0, sizeof(*best_clock));
79e53945 824
3b1429d9
VS
825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
42158660
ZY
827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
835 int this_err;
836
dccbea3b 837 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
79e53945 840 continue;
cec2f356
SP
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
79e53945
JB
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
d4906093 858static bool
a93e255f
ACO
859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
ee9300bb
DV
861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
d4906093 863{
3b1429d9 864 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
865 intel_clock_t clock;
866 int max_n;
3b1429d9 867 bool found = false;
6ba770dc
AJ
868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
870
871 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
d4906093 875 max_n = limit->n.max;
f77f13e2 876 /* based on hardware requirement, prefer smaller n to precision */
d4906093 877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 878 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
dccbea3b 887 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
d4906093 890 continue;
1b894b59
CW
891
892 this_err = abs(clock.dot - target);
d4906093
ML
893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
2c07245f
ZW
903 return found;
904}
905
d5dd62bd
ID
906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
9ca3ba01
ID
916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
24be4e46
ID
926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
d5dd62bd
ID
929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
a0c4da24 946static bool
a93e255f
ACO
947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
ee9300bb
DV
949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
a0c4da24 951{
a93e255f 952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 953 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 954 intel_clock_t clock;
69e4f900 955 unsigned int bestppm = 1000000;
27e639bf
VS
956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 958 bool found = false;
a0c4da24 959
6b4bf1c4
VS
960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
963
964 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 969 clock.p = clock.p1 * clock.p2;
a0c4da24 970 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 972 unsigned int ppm;
69e4f900 973
6b4bf1c4
VS
974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
976
dccbea3b 977 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 978
f01b7962
VS
979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
43b0ac53
VS
981 continue;
982
d5dd62bd
ID
983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
6b4bf1c4 988
d5dd62bd
ID
989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
a0c4da24
JB
992 }
993 }
994 }
995 }
a0c4da24 996
49e497ef 997 return found;
a0c4da24 998}
a4fc5ed6 999
ef9348c8 1000static bool
a93e255f
ACO
1001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
a93e255f 1006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1007 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1008 unsigned int best_error_ppm;
ef9348c8
CML
1009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1014 best_error_ppm = 1000000;
ef9348c8
CML
1015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1028 unsigned int error_ppm;
ef9348c8
CML
1029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
dccbea3b 1040 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
9ca3ba01
ID
1045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
ef9348c8
CML
1052 }
1053 }
1054
1055 return found;
1056}
1057
5ab7b0b7
ID
1058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
20ddf665
VS
1067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
241bfc38 1074 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1075 * as Haswell has gained clock readout/fastboot support.
1076 *
66e514c1 1077 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1078 * properly reconstruct framebuffers.
c3d1f436
MR
1079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
20ddf665 1083 */
c3d1f436 1084 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1085 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1086}
1087
a5c961d1
PZ
1088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
6e3c9717 1094 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1095}
1096
fbf49ea2
VS
1097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1100 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1110 msleep(5);
fbf49ea2
VS
1111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
ab7ad7f6
KP
1116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1118 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
ab7ad7f6
KP
1124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
58e10eb9 1130 *
9d0498a2 1131 */
575f7ab7 1132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1133{
575f7ab7 1134 struct drm_device *dev = crtc->base.dev;
9d0498a2 1135 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1137 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1138
1139 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1140 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1141
1142 /* Wait for the Pipe State to go off */
58e10eb9
CW
1143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
284637d9 1145 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1146 } else {
ab7ad7f6 1147 /* Wait for the display line to settle */
fbf49ea2 1148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1149 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1150 }
79e53945
JB
1151}
1152
b24e7179 1153/* Only for pre-ILK configs */
55607e8a
DV
1154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
b24e7179 1156{
b24e7179
JB
1157 u32 val;
1158 bool cur_state;
1159
649636ef 1160 val = I915_READ(DPLL(pipe));
b24e7179 1161 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1162 I915_STATE_WARN(cur_state != state,
b24e7179 1163 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1164 onoff(state), onoff(cur_state));
b24e7179 1165}
b24e7179 1166
23538ef1
JN
1167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
a580516d 1173 mutex_lock(&dev_priv->sb_lock);
23538ef1 1174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1175 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1176
1177 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1178 I915_STATE_WARN(cur_state != state,
23538ef1 1179 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1180 onoff(state), onoff(cur_state));
23538ef1
JN
1181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
55607e8a 1185struct intel_shared_dpll *
e2b78267
DV
1186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1187{
1188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
6e3c9717 1190 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1191 return NULL;
1192
6e3c9717 1193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1194}
1195
040484af 1196/* For ILK+ */
55607e8a
DV
1197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
040484af 1200{
040484af 1201 bool cur_state;
5358901f 1202 struct intel_dpll_hw_state hw_state;
040484af 1203
87ad3212 1204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
ee7b9f93 1205 return;
ee7b9f93 1206
5358901f 1207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1208 I915_STATE_WARN(cur_state != state,
5358901f 1209 "%s assertion failure (expected %s, current %s)\n",
87ad3212 1210 pll->name, onoff(state), onoff(cur_state));
040484af 1211}
040484af
JB
1212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
040484af 1216 bool cur_state;
ad80a810
PZ
1217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
040484af 1219
affa9354
PZ
1220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
649636ef 1222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1224 } else {
649636ef 1225 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
e2c719b7 1228 I915_STATE_WARN(cur_state != state,
040484af 1229 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1230 onoff(state), onoff(cur_state));
040484af
JB
1231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
040484af
JB
1238 u32 val;
1239 bool cur_state;
1240
649636ef 1241 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1242 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1243 I915_STATE_WARN(cur_state != state,
040484af 1244 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1245 onoff(state), onoff(cur_state));
040484af
JB
1246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
040484af
JB
1253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
3d13ef2e 1256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1257 return;
1258
bf507ef7 1259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1260 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1261 return;
1262
649636ef 1263 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1265}
1266
55607e8a
DV
1267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
040484af 1269{
040484af 1270 u32 val;
55607e8a 1271 bool cur_state;
040484af 1272
649636ef 1273 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1275 I915_STATE_WARN(cur_state != state,
55607e8a 1276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1277 onoff(state), onoff(cur_state));
040484af
JB
1278}
1279
b680c37a
DV
1280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
ea0760cf 1282{
bedd4dba 1283 struct drm_device *dev = dev_priv->dev;
f0f59a00 1284 i915_reg_t pp_reg;
ea0760cf
JB
1285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
0de3b485 1287 bool locked = true;
ea0760cf 1288
bedd4dba
JN
1289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
ea0760cf 1295 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
666a4537 1302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
ea0760cf
JB
1306 } else {
1307 pp_reg = PP_CONTROL;
bedd4dba
JN
1308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
ea0760cf
JB
1310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1315 locked = false;
1316
e2c719b7 1317 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1318 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1319 pipe_name(pipe));
ea0760cf
JB
1320}
1321
93ce0ba6
JN
1322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
d9d82081 1328 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1330 else
5efb3e28 1331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1332
e2c719b7 1333 I915_STATE_WARN(cur_state != state,
93ce0ba6 1334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1335 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
b840d907
JB
1340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
b24e7179 1342{
63d7bbe9 1343 bool cur_state;
702e7a56
PZ
1344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
b24e7179 1346
b6b5d049
VS
1347 /* if we need the pipe quirk it must be always on */
1348 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1349 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1350 state = true;
1351
f458ebbc 1352 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1353 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1354 cur_state = false;
1355 } else {
649636ef 1356 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1357 cur_state = !!(val & PIPECONF_ENABLE);
1358 }
1359
e2c719b7 1360 I915_STATE_WARN(cur_state != state,
63d7bbe9 1361 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1362 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1363}
1364
931872fc
CW
1365static void assert_plane(struct drm_i915_private *dev_priv,
1366 enum plane plane, bool state)
b24e7179 1367{
b24e7179 1368 u32 val;
931872fc 1369 bool cur_state;
b24e7179 1370
649636ef 1371 val = I915_READ(DSPCNTR(plane));
931872fc 1372 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1373 I915_STATE_WARN(cur_state != state,
931872fc 1374 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1375 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1376}
1377
931872fc
CW
1378#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1379#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1380
b24e7179
JB
1381static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe)
1383{
653e1026 1384 struct drm_device *dev = dev_priv->dev;
649636ef 1385 int i;
b24e7179 1386
653e1026
VS
1387 /* Primary planes are fixed to pipes on gen4+ */
1388 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1389 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1390 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1391 "plane %c assertion failure, should be disabled but not\n",
1392 plane_name(pipe));
19ec1358 1393 return;
28c05794 1394 }
19ec1358 1395
b24e7179 1396 /* Need to check both planes against the pipe */
055e393f 1397 for_each_pipe(dev_priv, i) {
649636ef
VS
1398 u32 val = I915_READ(DSPCNTR(i));
1399 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1400 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1401 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1402 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1403 plane_name(i), pipe_name(pipe));
b24e7179
JB
1404 }
1405}
1406
19332d7a
JB
1407static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe)
1409{
20674eef 1410 struct drm_device *dev = dev_priv->dev;
649636ef 1411 int sprite;
19332d7a 1412
7feb8b88 1413 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1414 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1415 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1416 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1417 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1418 sprite, pipe_name(pipe));
1419 }
666a4537 1420 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1421 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1422 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1423 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1425 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1426 }
1427 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1428 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1429 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1431 plane_name(pipe), pipe_name(pipe));
1432 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1433 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1434 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1435 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1436 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1437 }
1438}
1439
08c71e5e
VS
1440static void assert_vblank_disabled(struct drm_crtc *crtc)
1441{
e2c719b7 1442 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1443 drm_crtc_vblank_put(crtc);
1444}
1445
89eff4be 1446static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1447{
1448 u32 val;
1449 bool enabled;
1450
e2c719b7 1451 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1452
92f2584a
JB
1453 val = I915_READ(PCH_DREF_CONTROL);
1454 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1455 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1456 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1457}
1458
ab9412ba
DV
1459static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
92f2584a 1461{
92f2584a
JB
1462 u32 val;
1463 bool enabled;
1464
649636ef 1465 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1466 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1467 I915_STATE_WARN(enabled,
9db4a9c7
JB
1468 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1469 pipe_name(pipe));
92f2584a
JB
1470}
1471
4e634389
KP
1472static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1474{
1475 if ((val & DP_PORT_EN) == 0)
1476 return false;
1477
1478 if (HAS_PCH_CPT(dev_priv->dev)) {
f0f59a00 1479 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1480 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1481 return false;
44f37d1f
CML
1482 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1483 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1484 return false;
f0575e92
KP
1485 } else {
1486 if ((val & DP_PIPE_MASK) != (pipe << 30))
1487 return false;
1488 }
1489 return true;
1490}
1491
1519b995
KP
1492static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe, u32 val)
1494{
dc0fa718 1495 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1496 return false;
1497
1498 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1499 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1500 return false;
44f37d1f
CML
1501 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1502 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1503 return false;
1519b995 1504 } else {
dc0fa718 1505 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1506 return false;
1507 }
1508 return true;
1509}
1510
1511static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1512 enum pipe pipe, u32 val)
1513{
1514 if ((val & LVDS_PORT_EN) == 0)
1515 return false;
1516
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
1527static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1528 enum pipe pipe, u32 val)
1529{
1530 if ((val & ADPA_DAC_ENABLE) == 0)
1531 return false;
1532 if (HAS_PCH_CPT(dev_priv->dev)) {
1533 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1534 return false;
1535 } else {
1536 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1537 return false;
1538 }
1539 return true;
1540}
1541
291906f1 1542static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1543 enum pipe pipe, i915_reg_t reg,
1544 u32 port_sel)
291906f1 1545{
47a05eca 1546 u32 val = I915_READ(reg);
e2c719b7 1547 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1548 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1549 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1550
e2c719b7 1551 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1552 && (val & DP_PIPEB_SELECT),
de9a35ab 1553 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1554}
1555
1556static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1557 enum pipe pipe, i915_reg_t reg)
291906f1 1558{
47a05eca 1559 u32 val = I915_READ(reg);
e2c719b7 1560 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1561 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1562 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1563
e2c719b7 1564 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1565 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1566 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1567}
1568
1569static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1570 enum pipe pipe)
1571{
291906f1 1572 u32 val;
291906f1 1573
f0575e92
KP
1574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1575 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1577
649636ef 1578 val = I915_READ(PCH_ADPA);
e2c719b7 1579 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1580 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1581 pipe_name(pipe));
291906f1 1582
649636ef 1583 val = I915_READ(PCH_LVDS);
e2c719b7 1584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1586 pipe_name(pipe));
291906f1 1587
e2debe91
PZ
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1591}
1592
d288f65f 1593static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1594 const struct intel_crtc_state *pipe_config)
87442f73 1595{
426115cf
DV
1596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1598 i915_reg_t reg = DPLL(crtc->pipe);
d288f65f 1599 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1600
426115cf 1601 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73 1602
87442f73 1603 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1604 if (IS_MOBILE(dev_priv->dev))
426115cf 1605 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1606
426115cf
DV
1607 I915_WRITE(reg, dpll);
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1612 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1613
d288f65f 1614 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1615 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1616
1617 /* We do this three times for luck */
426115cf 1618 I915_WRITE(reg, dpll);
87442f73
DV
1619 POSTING_READ(reg);
1620 udelay(150); /* wait for warmup */
426115cf 1621 I915_WRITE(reg, dpll);
87442f73
DV
1622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
426115cf 1624 I915_WRITE(reg, dpll);
87442f73
DV
1625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627}
1628
d288f65f 1629static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1630 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1631{
1632 struct drm_device *dev = crtc->base.dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int pipe = crtc->pipe;
1635 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1636 u32 tmp;
1637
1638 assert_pipe_disabled(dev_priv, crtc->pipe);
1639
a580516d 1640 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1641
1642 /* Enable back the 10bit clock to display controller */
1643 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1644 tmp |= DPIO_DCLKP_EN;
1645 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1646
54433e91
VS
1647 mutex_unlock(&dev_priv->sb_lock);
1648
9d556c99
CML
1649 /*
1650 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1651 */
1652 udelay(1);
1653
1654 /* Enable PLL */
d288f65f 1655 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1656
1657 /* Check PLL is locked */
a11b0703 1658 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1659 DRM_ERROR("PLL %d failed to lock\n", pipe);
1660
a11b0703 1661 /* not sure when this should be written */
d288f65f 1662 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1663 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1664}
1665
1c4e0274
VS
1666static int intel_num_dvo_pipes(struct drm_device *dev)
1667{
1668 struct intel_crtc *crtc;
1669 int count = 0;
1670
1671 for_each_intel_crtc(dev, crtc)
3538b9df 1672 count += crtc->base.state->active &&
409ee761 1673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1674
1675 return count;
1676}
1677
66e3d5c0 1678static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1679{
66e3d5c0
DV
1680 struct drm_device *dev = crtc->base.dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1682 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1683 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1684
66e3d5c0 1685 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1686
63d7bbe9 1687 /* No really, not for ILK+ */
3d13ef2e 1688 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1689
1690 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1691 if (IS_MOBILE(dev) && !IS_I830(dev))
1692 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1693
1c4e0274
VS
1694 /* Enable DVO 2x clock on both PLLs if necessary */
1695 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1696 /*
1697 * It appears to be important that we don't enable this
1698 * for the current pipe before otherwise configuring the
1699 * PLL. No idea how this should be handled if multiple
1700 * DVO outputs are enabled simultaneosly.
1701 */
1702 dpll |= DPLL_DVO_2X_MODE;
1703 I915_WRITE(DPLL(!crtc->pipe),
1704 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1705 }
66e3d5c0 1706
c2b63374
VS
1707 /*
1708 * Apparently we need to have VGA mode enabled prior to changing
1709 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1710 * dividers, even though the register value does change.
1711 */
1712 I915_WRITE(reg, 0);
1713
8e7a65aa
VS
1714 I915_WRITE(reg, dpll);
1715
66e3d5c0
DV
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1722 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
63d7bbe9
JB
1731
1732 /* We do this three times for luck */
66e3d5c0 1733 I915_WRITE(reg, dpll);
63d7bbe9
JB
1734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
50b44a44 1745 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
1c4e0274 1753static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1754{
1c4e0274
VS
1755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
409ee761 1761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1762 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
b6b5d049
VS
1769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
b8afb911 1777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1778 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1779}
1780
f6071166
JB
1781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
b8afb911 1783 u32 val;
f6071166
JB
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
e5cbfbfb
ID
1788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
b8afb911 1792 val = DPLL_VGA_MODE_DIS;
f6071166 1793 if (pipe == PIPE_B)
60bfe44f 1794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
d752048d 1802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1803 u32 val;
1804
a11b0703
VS
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1807
a11b0703 1808 /* Set PLL en = 0 */
60bfe44f
VS
1809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
d752048d 1815
a580516d 1816 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
a580516d 1823 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1824}
1825
e4607fcf 1826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
89b667f8
JB
1829{
1830 u32 port_mask;
f0f59a00 1831 i915_reg_t dpll_reg;
89b667f8 1832
e4607fcf
CML
1833 switch (dport->port) {
1834 case PORT_B:
89b667f8 1835 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1836 dpll_reg = DPLL(0);
e4607fcf
CML
1837 break;
1838 case PORT_C:
89b667f8 1839 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1840 dpll_reg = DPLL(0);
9b6de0a1 1841 expected_mask <<= 4;
00fc31b7
CML
1842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1846 break;
1847 default:
1848 BUG();
1849 }
89b667f8 1850
9b6de0a1
VS
1851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1854}
1855
b14b1055
DV
1856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
be19f0ff
CW
1862 if (WARN_ON(pll == NULL))
1863 return;
1864
3e369b76 1865 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
92f2584a 1875/**
85b3894f 1876 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
85b3894f 1883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1884{
3d13ef2e
DL
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1888
87a875bb 1889 if (WARN_ON(pll == NULL))
48da64a8
CW
1890 return;
1891
3e369b76 1892 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1893 return;
ee7b9f93 1894
74dd6928 1895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1896 pll->name, pll->active, pll->on,
e2b78267 1897 crtc->base.base.id);
92f2584a 1898
cdbd2316
DV
1899 if (pll->active++) {
1900 WARN_ON(!pll->on);
e9d6944e 1901 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1902 return;
1903 }
f4a091c7 1904 WARN_ON(pll->on);
ee7b9f93 1905
bd2bb1b9
PZ
1906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
46edb027 1908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1909 pll->enable(dev_priv, pll);
ee7b9f93 1910 pll->on = true;
92f2584a
JB
1911}
1912
f6daaec2 1913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1914{
3d13ef2e
DL
1915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1918
92f2584a 1919 /* PCH only available on ILK+ */
80aa9312
JB
1920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
eddfcbcd
ML
1923 if (pll == NULL)
1924 return;
92f2584a 1925
eddfcbcd 1926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1927 return;
7a419866 1928
46edb027
DV
1929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
e2b78267 1931 crtc->base.base.id);
7a419866 1932
48da64a8 1933 if (WARN_ON(pll->active == 0)) {
e9d6944e 1934 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1935 return;
1936 }
1937
e9d6944e 1938 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1939 WARN_ON(!pll->on);
cdbd2316 1940 if (--pll->active)
7a419866 1941 return;
ee7b9f93 1942
46edb027 1943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1944 pll->disable(dev_priv, pll);
ee7b9f93 1945 pll->on = false;
bd2bb1b9
PZ
1946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1948}
1949
b8a4f404
PZ
1950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
040484af 1952{
23670b32 1953 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1956 i915_reg_t reg;
1957 uint32_t val, pipeconf_val;
040484af
JB
1958
1959 /* PCH only available on ILK+ */
55522f37 1960 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1961
1962 /* Make sure PCH DPLL is enabled */
e72f9fbf 1963 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1964 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1965
1966 /* FDI must be feeding us bits for PCH ports */
1967 assert_fdi_tx_enabled(dev_priv, pipe);
1968 assert_fdi_rx_enabled(dev_priv, pipe);
1969
23670b32
DV
1970 if (HAS_PCH_CPT(dev)) {
1971 /* Workaround: Set the timing override bit before enabling the
1972 * pch transcoder. */
1973 reg = TRANS_CHICKEN2(pipe);
1974 val = I915_READ(reg);
1975 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1976 I915_WRITE(reg, val);
59c859d6 1977 }
23670b32 1978
ab9412ba 1979 reg = PCH_TRANSCONF(pipe);
040484af 1980 val = I915_READ(reg);
5f7f726d 1981 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1982
1983 if (HAS_PCH_IBX(dev_priv->dev)) {
1984 /*
c5de7c6f
VS
1985 * Make the BPC in transcoder be consistent with
1986 * that in pipeconf reg. For HDMI we must use 8bpc
1987 * here for both 8bpc and 12bpc.
e9bcff5c 1988 */
dfd07d72 1989 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1990 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1991 val |= PIPECONF_8BPC;
1992 else
1993 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1994 }
5f7f726d
PZ
1995
1996 val &= ~TRANS_INTERLACE_MASK;
1997 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1998 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2000 val |= TRANS_LEGACY_INTERLACED_ILK;
2001 else
2002 val |= TRANS_INTERLACED;
5f7f726d
PZ
2003 else
2004 val |= TRANS_PROGRESSIVE;
2005
040484af
JB
2006 I915_WRITE(reg, val | TRANS_ENABLE);
2007 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2008 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2009}
2010
8fb033d7 2011static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2012 enum transcoder cpu_transcoder)
040484af 2013{
8fb033d7 2014 u32 val, pipeconf_val;
8fb033d7
PZ
2015
2016 /* PCH only available on ILK+ */
55522f37 2017 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2018
8fb033d7 2019 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2020 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2021 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2022
223a6fdf 2023 /* Workaround: set timing override bit. */
36c0d0cf 2024 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2025 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2026 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2027
25f3ef11 2028 val = TRANS_ENABLE;
937bb610 2029 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2030
9a76b1c6
PZ
2031 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2032 PIPECONF_INTERLACED_ILK)
a35f2679 2033 val |= TRANS_INTERLACED;
8fb033d7
PZ
2034 else
2035 val |= TRANS_PROGRESSIVE;
2036
ab9412ba
DV
2037 I915_WRITE(LPT_TRANSCONF, val);
2038 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2039 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2040}
2041
b8a4f404
PZ
2042static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2043 enum pipe pipe)
040484af 2044{
23670b32 2045 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
2046 i915_reg_t reg;
2047 uint32_t val;
040484af
JB
2048
2049 /* FDI relies on the transcoder */
2050 assert_fdi_tx_disabled(dev_priv, pipe);
2051 assert_fdi_rx_disabled(dev_priv, pipe);
2052
291906f1
JB
2053 /* Ports must be off as well */
2054 assert_pch_ports_disabled(dev_priv, pipe);
2055
ab9412ba 2056 reg = PCH_TRANSCONF(pipe);
040484af
JB
2057 val = I915_READ(reg);
2058 val &= ~TRANS_ENABLE;
2059 I915_WRITE(reg, val);
2060 /* wait for PCH transcoder off, transcoder state */
2061 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2062 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 2063
c465613b 2064 if (HAS_PCH_CPT(dev)) {
23670b32
DV
2065 /* Workaround: Clear the timing override chicken bit again. */
2066 reg = TRANS_CHICKEN2(pipe);
2067 val = I915_READ(reg);
2068 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2069 I915_WRITE(reg, val);
2070 }
040484af
JB
2071}
2072
ab4d966c 2073static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2074{
8fb033d7
PZ
2075 u32 val;
2076
ab9412ba 2077 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2078 val &= ~TRANS_ENABLE;
ab9412ba 2079 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2080 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2081 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2082 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2083
2084 /* Workaround: clear timing override bit. */
36c0d0cf 2085 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2086 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2087 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2088}
2089
b24e7179 2090/**
309cfea8 2091 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2092 * @crtc: crtc responsible for the pipe
b24e7179 2093 *
0372264a 2094 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2095 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2096 */
e1fdc473 2097static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2098{
0372264a
PZ
2099 struct drm_device *dev = crtc->base.dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 enum pipe pipe = crtc->pipe;
1a70a728 2102 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 2103 enum pipe pch_transcoder;
f0f59a00 2104 i915_reg_t reg;
b24e7179
JB
2105 u32 val;
2106
9e2ee2dd
VS
2107 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2108
58c6eaa2 2109 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2110 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2111 assert_sprites_disabled(dev_priv, pipe);
2112
681e5811 2113 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2114 pch_transcoder = TRANSCODER_A;
2115 else
2116 pch_transcoder = pipe;
2117
b24e7179
JB
2118 /*
2119 * A pipe without a PLL won't actually be able to drive bits from
2120 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2121 * need the check.
2122 */
50360403 2123 if (HAS_GMCH_DISPLAY(dev_priv->dev))
a65347ba 2124 if (crtc->config->has_dsi_encoder)
23538ef1
JN
2125 assert_dsi_pll_enabled(dev_priv);
2126 else
2127 assert_pll_enabled(dev_priv, pipe);
040484af 2128 else {
6e3c9717 2129 if (crtc->config->has_pch_encoder) {
040484af 2130 /* if driving the PCH, we need FDI enabled */
cc391bbb 2131 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2132 assert_fdi_tx_pll_enabled(dev_priv,
2133 (enum pipe) cpu_transcoder);
040484af
JB
2134 }
2135 /* FIXME: assert CPU port conditions for SNB+ */
2136 }
b24e7179 2137
702e7a56 2138 reg = PIPECONF(cpu_transcoder);
b24e7179 2139 val = I915_READ(reg);
7ad25d48 2140 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2141 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2142 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2143 return;
7ad25d48 2144 }
00d70b15
CW
2145
2146 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2147 POSTING_READ(reg);
b7792d8b
VS
2148
2149 /*
2150 * Until the pipe starts DSL will read as 0, which would cause
2151 * an apparent vblank timestamp jump, which messes up also the
2152 * frame count when it's derived from the timestamps. So let's
2153 * wait for the pipe to start properly before we call
2154 * drm_crtc_vblank_on()
2155 */
2156 if (dev->max_vblank_count == 0 &&
2157 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2158 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2159}
2160
2161/**
309cfea8 2162 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2163 * @crtc: crtc whose pipes is to be disabled
b24e7179 2164 *
575f7ab7
VS
2165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
b24e7179
JB
2168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
575f7ab7 2171static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2172{
575f7ab7 2173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2175 enum pipe pipe = crtc->pipe;
f0f59a00 2176 i915_reg_t reg;
b24e7179
JB
2177 u32 val;
2178
9e2ee2dd
VS
2179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
b24e7179
JB
2181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2186 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2187 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2188
702e7a56 2189 reg = PIPECONF(cpu_transcoder);
b24e7179 2190 val = I915_READ(reg);
00d70b15
CW
2191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
67adc644
VS
2194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
6e3c9717 2198 if (crtc->config->double_wide)
67adc644
VS
2199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2209}
2210
693db184
CW
2211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
832be82f
VS
2220static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2221{
2222 return IS_GEN2(dev_priv) ? 2048 : 4096;
2223}
2224
7b49f948
VS
2225static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2226 uint64_t fb_modifier, unsigned int cpp)
2227{
2228 switch (fb_modifier) {
2229 case DRM_FORMAT_MOD_NONE:
2230 return cpp;
2231 case I915_FORMAT_MOD_X_TILED:
2232 if (IS_GEN2(dev_priv))
2233 return 128;
2234 else
2235 return 512;
2236 case I915_FORMAT_MOD_Y_TILED:
2237 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2238 return 128;
2239 else
2240 return 512;
2241 case I915_FORMAT_MOD_Yf_TILED:
2242 switch (cpp) {
2243 case 1:
2244 return 64;
2245 case 2:
2246 case 4:
2247 return 128;
2248 case 8:
2249 case 16:
2250 return 256;
2251 default:
2252 MISSING_CASE(cpp);
2253 return cpp;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return cpp;
2259 }
2260}
2261
832be82f
VS
2262unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2263 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2264{
832be82f
VS
2265 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2266 return 1;
2267 else
2268 return intel_tile_size(dev_priv) /
2269 intel_tile_width(dev_priv, fb_modifier, cpp);
6761dd31
TU
2270}
2271
2272unsigned int
2273intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2274 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2275{
832be82f
VS
2276 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2277 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2278
2279 return ALIGN(height, tile_height);
a57ce0b2
JB
2280}
2281
75c82a53 2282static void
f64b98cd
TU
2283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
832be82f 2286 struct drm_i915_private *dev_priv = to_i915(fb->dev);
a6d09186 2287 struct intel_rotation_info *info = &view->params.rotation_info;
d9b3288e 2288 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2289
f64b98cd
TU
2290 *view = i915_ggtt_view_normal;
2291
50470bb0 2292 if (!plane_state)
75c82a53 2293 return;
50470bb0 2294
121920fa 2295 if (!intel_rotation_90_or_270(plane_state->rotation))
75c82a53 2296 return;
50470bb0 2297
9abc4648 2298 *view = i915_ggtt_view_rotated;
50470bb0
TU
2299
2300 info->height = fb->height;
2301 info->pixel_format = fb->pixel_format;
2302 info->pitch = fb->pitches[0];
89e3e142 2303 info->uv_offset = fb->offsets[1];
50470bb0
TU
2304 info->fb_modifier = fb->modifier[0];
2305
d9b3288e
VS
2306 tile_size = intel_tile_size(dev_priv);
2307
2308 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
2309 tile_width = intel_tile_width(dev_priv, cpp, fb->modifier[0]);
2310 tile_height = tile_size / tile_width;
2311
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
84fe03f7 2313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
d9b3288e 2314 info->size = info->width_pages * info->height_pages * tile_size;
84fe03f7 2315
89e3e142 2316 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2317 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
d9b3288e
VS
2318 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2319 tile_height = tile_size / tile_width;
2320
2321 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
832be82f 2322 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
d9b3288e 2323 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
89e3e142 2324 }
f64b98cd
TU
2325}
2326
603525d7 2327static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2328{
2329 if (INTEL_INFO(dev_priv)->gen >= 9)
2330 return 256 * 1024;
985b8bb4 2331 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2332 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2333 return 128 * 1024;
2334 else if (INTEL_INFO(dev_priv)->gen >= 4)
2335 return 4 * 1024;
2336 else
44c5905e 2337 return 0;
4e9a86b6
VS
2338}
2339
603525d7
VS
2340static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2341 uint64_t fb_modifier)
2342{
2343 switch (fb_modifier) {
2344 case DRM_FORMAT_MOD_NONE:
2345 return intel_linear_alignment(dev_priv);
2346 case I915_FORMAT_MOD_X_TILED:
2347 if (INTEL_INFO(dev_priv)->gen >= 9)
2348 return 256 * 1024;
2349 return 0;
2350 case I915_FORMAT_MOD_Y_TILED:
2351 case I915_FORMAT_MOD_Yf_TILED:
2352 return 1 * 1024 * 1024;
2353 default:
2354 MISSING_CASE(fb_modifier);
2355 return 0;
2356 }
2357}
2358
127bd2ac 2359int
850c4cdc
TU
2360intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2361 struct drm_framebuffer *fb,
7580d774 2362 const struct drm_plane_state *plane_state)
6b95a207 2363{
850c4cdc 2364 struct drm_device *dev = fb->dev;
ce453d81 2365 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2367 struct i915_ggtt_view view;
6b95a207
KH
2368 u32 alignment;
2369 int ret;
2370
ebcdd39e
MR
2371 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2372
603525d7 2373 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2374
75c82a53 2375 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2376
693db184
CW
2377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
d6dd6843
PZ
2385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
7580d774
ML
2394 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2395 &view);
48b956c5 2396 if (ret)
b26a6b35 2397 goto err_pm;
6b95a207
KH
2398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
9807216f
VK
2404 if (view.type == I915_GGTT_VIEW_NORMAL) {
2405 ret = i915_gem_object_get_fence(obj);
2406 if (ret == -EDEADLK) {
2407 /*
2408 * -EDEADLK means there are no free fences
2409 * no pending flips.
2410 *
2411 * This is propagated to atomic, but it uses
2412 * -EDEADLK to force a locking recovery, so
2413 * change the returned error to -EBUSY.
2414 */
2415 ret = -EBUSY;
2416 goto err_unpin;
2417 } else if (ret)
2418 goto err_unpin;
1690e1eb 2419
9807216f
VK
2420 i915_gem_object_pin_fence(obj);
2421 }
6b95a207 2422
d6dd6843 2423 intel_runtime_pm_put(dev_priv);
6b95a207 2424 return 0;
48b956c5
CW
2425
2426err_unpin:
f64b98cd 2427 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2428err_pm:
d6dd6843 2429 intel_runtime_pm_put(dev_priv);
48b956c5 2430 return ret;
6b95a207
KH
2431}
2432
82bc3b2d
TU
2433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
1690e1eb 2435{
82bc3b2d 2436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2437 struct i915_ggtt_view view;
82bc3b2d 2438
ebcdd39e
MR
2439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
75c82a53 2441 intel_fill_fb_ggtt_view(&view, fb, plane_state);
f64b98cd 2442
9807216f
VK
2443 if (view.type == I915_GGTT_VIEW_NORMAL)
2444 i915_gem_object_unpin_fence(obj);
2445
f64b98cd 2446 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2447}
2448
c2c75131
DV
2449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
ce1e5c14
VS
2451unsigned long intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
2453 uint64_t fb_modifier,
2454 unsigned int cpp,
2455 unsigned int pitch)
c2c75131 2456{
b5c65338 2457 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
d843310d 2458 unsigned int tile_size, tile_width, tile_height;
bc752862 2459 unsigned int tile_rows, tiles;
c2c75131 2460
d843310d
VS
2461 tile_size = intel_tile_size(dev_priv);
2462 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2463 tile_height = tile_size / tile_width;
2464
2465 tile_rows = *y / tile_height;
2466 *y %= tile_height;
c2c75131 2467
d843310d
VS
2468 tiles = *x / (tile_width/cpp);
2469 *x %= tile_width/cpp;
bc752862 2470
d843310d 2471 return tile_rows * pitch * tile_height + tiles * tile_size;
bc752862 2472 } else {
4e9a86b6 2473 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2474 unsigned int offset;
2475
2476 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2477 *y = (offset & alignment) / pitch;
2478 *x = ((offset & alignment) - *y * pitch) / cpp;
2479 return offset & ~alignment;
bc752862 2480 }
c2c75131
DV
2481}
2482
b35d63fa 2483static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2484{
2485 switch (format) {
2486 case DISPPLANE_8BPP:
2487 return DRM_FORMAT_C8;
2488 case DISPPLANE_BGRX555:
2489 return DRM_FORMAT_XRGB1555;
2490 case DISPPLANE_BGRX565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case DISPPLANE_BGRX888:
2494 return DRM_FORMAT_XRGB8888;
2495 case DISPPLANE_RGBX888:
2496 return DRM_FORMAT_XBGR8888;
2497 case DISPPLANE_BGRX101010:
2498 return DRM_FORMAT_XRGB2101010;
2499 case DISPPLANE_RGBX101010:
2500 return DRM_FORMAT_XBGR2101010;
2501 }
2502}
2503
bc8d7dff
DL
2504static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2505{
2506 switch (format) {
2507 case PLANE_CTL_FORMAT_RGB_565:
2508 return DRM_FORMAT_RGB565;
2509 default:
2510 case PLANE_CTL_FORMAT_XRGB_8888:
2511 if (rgb_order) {
2512 if (alpha)
2513 return DRM_FORMAT_ABGR8888;
2514 else
2515 return DRM_FORMAT_XBGR8888;
2516 } else {
2517 if (alpha)
2518 return DRM_FORMAT_ARGB8888;
2519 else
2520 return DRM_FORMAT_XRGB8888;
2521 }
2522 case PLANE_CTL_FORMAT_XRGB_2101010:
2523 if (rgb_order)
2524 return DRM_FORMAT_XBGR2101010;
2525 else
2526 return DRM_FORMAT_XRGB2101010;
2527 }
2528}
2529
5724dbd1 2530static bool
f6936e29
DV
2531intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2532 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2533{
2534 struct drm_device *dev = crtc->base.dev;
3badb49f 2535 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2536 struct drm_i915_gem_object *obj = NULL;
2537 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2538 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2539 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2540 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2541 PAGE_SIZE);
2542
2543 size_aligned -= base_aligned;
46f297fb 2544
ff2652ea
CW
2545 if (plane_config->size == 0)
2546 return false;
2547
3badb49f
PZ
2548 /* If the FB is too big, just don't use it since fbdev is not very
2549 * important and we should probably use that space with FBC or other
2550 * features. */
2551 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2552 return false;
2553
f37b5c2b
DV
2554 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2555 base_aligned,
2556 base_aligned,
2557 size_aligned);
46f297fb 2558 if (!obj)
484b41dd 2559 return false;
46f297fb 2560
49af449b
DL
2561 obj->tiling_mode = plane_config->tiling;
2562 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2563 obj->stride = fb->pitches[0];
46f297fb 2564
6bf129df
DL
2565 mode_cmd.pixel_format = fb->pixel_format;
2566 mode_cmd.width = fb->width;
2567 mode_cmd.height = fb->height;
2568 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2569 mode_cmd.modifier[0] = fb->modifier[0];
2570 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2571
2572 mutex_lock(&dev->struct_mutex);
6bf129df 2573 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2574 &mode_cmd, obj)) {
46f297fb
JB
2575 DRM_DEBUG_KMS("intel fb init failed\n");
2576 goto out_unref_obj;
2577 }
46f297fb 2578 mutex_unlock(&dev->struct_mutex);
484b41dd 2579
f6936e29 2580 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2581 return true;
46f297fb
JB
2582
2583out_unref_obj:
2584 drm_gem_object_unreference(&obj->base);
2585 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2586 return false;
2587}
2588
afd65eb4
MR
2589/* Update plane->state->fb to match plane->fb after driver-internal updates */
2590static void
2591update_state_fb(struct drm_plane *plane)
2592{
2593 if (plane->fb == plane->state->fb)
2594 return;
2595
2596 if (plane->state->fb)
2597 drm_framebuffer_unreference(plane->state->fb);
2598 plane->state->fb = plane->fb;
2599 if (plane->state->fb)
2600 drm_framebuffer_reference(plane->state->fb);
2601}
2602
5724dbd1 2603static void
f6936e29
DV
2604intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2605 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2606{
2607 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2608 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2609 struct drm_crtc *c;
2610 struct intel_crtc *i;
2ff8fde1 2611 struct drm_i915_gem_object *obj;
88595ac9 2612 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2613 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2614 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2615 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2616 struct intel_plane_state *intel_state =
2617 to_intel_plane_state(plane_state);
88595ac9 2618 struct drm_framebuffer *fb;
484b41dd 2619
2d14030b 2620 if (!plane_config->fb)
484b41dd
JB
2621 return;
2622
f6936e29 2623 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2624 fb = &plane_config->fb->base;
2625 goto valid_fb;
f55548b5 2626 }
484b41dd 2627
2d14030b 2628 kfree(plane_config->fb);
484b41dd
JB
2629
2630 /*
2631 * Failed to alloc the obj, check to see if we should share
2632 * an fb with another CRTC instead
2633 */
70e1e0ec 2634 for_each_crtc(dev, c) {
484b41dd
JB
2635 i = to_intel_crtc(c);
2636
2637 if (c == &intel_crtc->base)
2638 continue;
2639
2ff8fde1
MR
2640 if (!i->active)
2641 continue;
2642
88595ac9
DV
2643 fb = c->primary->fb;
2644 if (!fb)
484b41dd
JB
2645 continue;
2646
88595ac9 2647 obj = intel_fb_obj(fb);
2ff8fde1 2648 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2649 drm_framebuffer_reference(fb);
2650 goto valid_fb;
484b41dd
JB
2651 }
2652 }
88595ac9 2653
200757f5
MR
2654 /*
2655 * We've failed to reconstruct the BIOS FB. Current display state
2656 * indicates that the primary plane is visible, but has a NULL FB,
2657 * which will lead to problems later if we don't fix it up. The
2658 * simplest solution is to just disable the primary plane now and
2659 * pretend the BIOS never had it enabled.
2660 */
2661 to_intel_plane_state(plane_state)->visible = false;
2662 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2663 intel_pre_disable_primary(&intel_crtc->base);
2664 intel_plane->disable_plane(primary, &intel_crtc->base);
2665
88595ac9
DV
2666 return;
2667
2668valid_fb:
f44e2659
VS
2669 plane_state->src_x = 0;
2670 plane_state->src_y = 0;
be5651f2
ML
2671 plane_state->src_w = fb->width << 16;
2672 plane_state->src_h = fb->height << 16;
2673
f44e2659
VS
2674 plane_state->crtc_x = 0;
2675 plane_state->crtc_y = 0;
be5651f2
ML
2676 plane_state->crtc_w = fb->width;
2677 plane_state->crtc_h = fb->height;
2678
0a8d8a86
MR
2679 intel_state->src.x1 = plane_state->src_x;
2680 intel_state->src.y1 = plane_state->src_y;
2681 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2682 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2683 intel_state->dst.x1 = plane_state->crtc_x;
2684 intel_state->dst.y1 = plane_state->crtc_y;
2685 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2686 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2687
88595ac9
DV
2688 obj = intel_fb_obj(fb);
2689 if (obj->tiling_mode != I915_TILING_NONE)
2690 dev_priv->preserve_bios_swizzle = true;
2691
be5651f2
ML
2692 drm_framebuffer_reference(fb);
2693 primary->fb = primary->state->fb = fb;
36750f28 2694 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2695 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2696 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2697}
2698
a8d201af
ML
2699static void i9xx_update_primary_plane(struct drm_plane *primary,
2700 const struct intel_crtc_state *crtc_state,
2701 const struct intel_plane_state *plane_state)
81255565 2702{
a8d201af 2703 struct drm_device *dev = primary->dev;
81255565 2704 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2706 struct drm_framebuffer *fb = plane_state->base.fb;
2707 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2708 int plane = intel_crtc->plane;
e506a0c6 2709 unsigned long linear_offset;
a8d201af
ML
2710 int x = plane_state->src.x1 >> 16;
2711 int y = plane_state->src.y1 >> 16;
81255565 2712 u32 dspcntr;
f0f59a00 2713 i915_reg_t reg = DSPCNTR(plane);
48404c1e 2714 int pixel_size;
f45651ba 2715
c9ba6fad
VS
2716 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2717
f45651ba
VS
2718 dspcntr = DISPPLANE_GAMMA_ENABLE;
2719
fdd508a6 2720 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2721
2722 if (INTEL_INFO(dev)->gen < 4) {
2723 if (intel_crtc->pipe == PIPE_B)
2724 dspcntr |= DISPPLANE_SEL_PIPE_B;
2725
2726 /* pipesrc and dspsize control the size that is scaled from,
2727 * which should always be the user's requested size.
2728 */
2729 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2730 ((crtc_state->pipe_src_h - 1) << 16) |
2731 (crtc_state->pipe_src_w - 1));
f45651ba 2732 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2733 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2734 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2735 ((crtc_state->pipe_src_h - 1) << 16) |
2736 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2737 I915_WRITE(PRIMPOS(plane), 0);
2738 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2739 }
81255565 2740
57779d06
VS
2741 switch (fb->pixel_format) {
2742 case DRM_FORMAT_C8:
81255565
JB
2743 dspcntr |= DISPPLANE_8BPP;
2744 break;
57779d06 2745 case DRM_FORMAT_XRGB1555:
57779d06 2746 dspcntr |= DISPPLANE_BGRX555;
81255565 2747 break;
57779d06
VS
2748 case DRM_FORMAT_RGB565:
2749 dspcntr |= DISPPLANE_BGRX565;
2750 break;
2751 case DRM_FORMAT_XRGB8888:
57779d06
VS
2752 dspcntr |= DISPPLANE_BGRX888;
2753 break;
2754 case DRM_FORMAT_XBGR8888:
57779d06
VS
2755 dspcntr |= DISPPLANE_RGBX888;
2756 break;
2757 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2758 dspcntr |= DISPPLANE_BGRX101010;
2759 break;
2760 case DRM_FORMAT_XBGR2101010:
57779d06 2761 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2762 break;
2763 default:
baba133a 2764 BUG();
81255565 2765 }
57779d06 2766
f45651ba
VS
2767 if (INTEL_INFO(dev)->gen >= 4 &&
2768 obj->tiling_mode != I915_TILING_NONE)
2769 dspcntr |= DISPPLANE_TILED;
81255565 2770
de1aa629
VS
2771 if (IS_G4X(dev))
2772 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2773
b9897127 2774 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2775
c2c75131
DV
2776 if (INTEL_INFO(dev)->gen >= 4) {
2777 intel_crtc->dspaddr_offset =
ce1e5c14
VS
2778 intel_compute_tile_offset(dev_priv, &x, &y,
2779 fb->modifier[0],
2780 pixel_size,
2781 fb->pitches[0]);
c2c75131
DV
2782 linear_offset -= intel_crtc->dspaddr_offset;
2783 } else {
e506a0c6 2784 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2785 }
e506a0c6 2786
a8d201af 2787 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2788 dspcntr |= DISPPLANE_ROTATE_180;
2789
a8d201af
ML
2790 x += (crtc_state->pipe_src_w - 1);
2791 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2792
2793 /* Finding the last pixel of the last line of the display
2794 data and adding to linear_offset*/
2795 linear_offset +=
a8d201af
ML
2796 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2797 (crtc_state->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2798 }
2799
2db3366b
PZ
2800 intel_crtc->adjusted_x = x;
2801 intel_crtc->adjusted_y = y;
2802
48404c1e
SJ
2803 I915_WRITE(reg, dspcntr);
2804
01f2c773 2805 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2806 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2807 I915_WRITE(DSPSURF(plane),
2808 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2809 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2810 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2811 } else
f343c5f6 2812 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2813 POSTING_READ(reg);
17638cd6
JB
2814}
2815
a8d201af
ML
2816static void i9xx_disable_primary_plane(struct drm_plane *primary,
2817 struct drm_crtc *crtc)
17638cd6
JB
2818{
2819 struct drm_device *dev = crtc->dev;
2820 struct drm_i915_private *dev_priv = dev->dev_private;
2821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2822 int plane = intel_crtc->plane;
f45651ba 2823
a8d201af
ML
2824 I915_WRITE(DSPCNTR(plane), 0);
2825 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2826 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2827 else
2828 I915_WRITE(DSPADDR(plane), 0);
2829 POSTING_READ(DSPCNTR(plane));
2830}
c9ba6fad 2831
a8d201af
ML
2832static void ironlake_update_primary_plane(struct drm_plane *primary,
2833 const struct intel_crtc_state *crtc_state,
2834 const struct intel_plane_state *plane_state)
2835{
2836 struct drm_device *dev = primary->dev;
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2839 struct drm_framebuffer *fb = plane_state->base.fb;
2840 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2841 int plane = intel_crtc->plane;
2842 unsigned long linear_offset;
2843 u32 dspcntr;
2844 i915_reg_t reg = DSPCNTR(plane);
2845 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2846 int x = plane_state->src.x1 >> 16;
2847 int y = plane_state->src.y1 >> 16;
c9ba6fad 2848
f45651ba 2849 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2850 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2851
2852 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2853 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2854
57779d06
VS
2855 switch (fb->pixel_format) {
2856 case DRM_FORMAT_C8:
17638cd6
JB
2857 dspcntr |= DISPPLANE_8BPP;
2858 break;
57779d06
VS
2859 case DRM_FORMAT_RGB565:
2860 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2861 break;
57779d06 2862 case DRM_FORMAT_XRGB8888:
57779d06
VS
2863 dspcntr |= DISPPLANE_BGRX888;
2864 break;
2865 case DRM_FORMAT_XBGR8888:
57779d06
VS
2866 dspcntr |= DISPPLANE_RGBX888;
2867 break;
2868 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2869 dspcntr |= DISPPLANE_BGRX101010;
2870 break;
2871 case DRM_FORMAT_XBGR2101010:
57779d06 2872 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2873 break;
2874 default:
baba133a 2875 BUG();
17638cd6
JB
2876 }
2877
2878 if (obj->tiling_mode != I915_TILING_NONE)
2879 dspcntr |= DISPPLANE_TILED;
17638cd6 2880
f45651ba 2881 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2882 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2883
b9897127 2884 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2885 intel_crtc->dspaddr_offset =
ce1e5c14
VS
2886 intel_compute_tile_offset(dev_priv, &x, &y,
2887 fb->modifier[0],
2888 pixel_size,
2889 fb->pitches[0]);
c2c75131 2890 linear_offset -= intel_crtc->dspaddr_offset;
a8d201af 2891 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2892 dspcntr |= DISPPLANE_ROTATE_180;
2893
2894 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2895 x += (crtc_state->pipe_src_w - 1);
2896 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2897
2898 /* Finding the last pixel of the last line of the display
2899 data and adding to linear_offset*/
2900 linear_offset +=
a8d201af
ML
2901 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2902 (crtc_state->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2903 }
2904 }
2905
2db3366b
PZ
2906 intel_crtc->adjusted_x = x;
2907 intel_crtc->adjusted_y = y;
2908
48404c1e 2909 I915_WRITE(reg, dspcntr);
17638cd6 2910
01f2c773 2911 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2912 I915_WRITE(DSPSURF(plane),
2913 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2914 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2915 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2916 } else {
2917 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2918 I915_WRITE(DSPLINOFF(plane), linear_offset);
2919 }
17638cd6 2920 POSTING_READ(reg);
17638cd6
JB
2921}
2922
7b49f948
VS
2923u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2924 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2925{
7b49f948 2926 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2927 return 64;
7b49f948
VS
2928 } else {
2929 int cpp = drm_format_plane_cpp(pixel_format, 0);
2930
2931 return intel_tile_width(dev_priv, fb_modifier, cpp);
b321803d
DL
2932 }
2933}
2934
44eb0cb9
MK
2935u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2936 struct drm_i915_gem_object *obj,
2937 unsigned int plane)
121920fa 2938{
ce7f1728 2939 struct i915_ggtt_view view;
dedf278c 2940 struct i915_vma *vma;
44eb0cb9 2941 u64 offset;
121920fa 2942
ce7f1728
DV
2943 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2944 intel_plane->base.state);
121920fa 2945
ce7f1728 2946 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2947 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2948 view.type))
dedf278c
TU
2949 return -1;
2950
44eb0cb9 2951 offset = vma->node.start;
dedf278c
TU
2952
2953 if (plane == 1) {
a6d09186 2954 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
dedf278c
TU
2955 PAGE_SIZE;
2956 }
2957
44eb0cb9
MK
2958 WARN_ON(upper_32_bits(offset));
2959
2960 return lower_32_bits(offset);
121920fa
TU
2961}
2962
e435d6e5
ML
2963static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2964{
2965 struct drm_device *dev = intel_crtc->base.dev;
2966 struct drm_i915_private *dev_priv = dev->dev_private;
2967
2968 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2969 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2970 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2971}
2972
a1b2278e
CK
2973/*
2974 * This function detaches (aka. unbinds) unused scalers in hardware
2975 */
0583236e 2976static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2977{
a1b2278e
CK
2978 struct intel_crtc_scaler_state *scaler_state;
2979 int i;
2980
a1b2278e
CK
2981 scaler_state = &intel_crtc->config->scaler_state;
2982
2983 /* loop through and disable scalers that aren't in use */
2984 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2985 if (!scaler_state->scalers[i].in_use)
2986 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2987 }
2988}
2989
6156a456 2990u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2991{
6156a456 2992 switch (pixel_format) {
d161cf7a 2993 case DRM_FORMAT_C8:
c34ce3d1 2994 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2995 case DRM_FORMAT_RGB565:
c34ce3d1 2996 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2997 case DRM_FORMAT_XBGR8888:
c34ce3d1 2998 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2999 case DRM_FORMAT_XRGB8888:
c34ce3d1 3000 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3001 /*
3002 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3003 * to be already pre-multiplied. We need to add a knob (or a different
3004 * DRM_FORMAT) for user-space to configure that.
3005 */
f75fb42a 3006 case DRM_FORMAT_ABGR8888:
c34ce3d1 3007 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3008 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3009 case DRM_FORMAT_ARGB8888:
c34ce3d1 3010 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3011 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3012 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3013 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3014 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3015 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3016 case DRM_FORMAT_YUYV:
c34ce3d1 3017 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3018 case DRM_FORMAT_YVYU:
c34ce3d1 3019 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3020 case DRM_FORMAT_UYVY:
c34ce3d1 3021 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3022 case DRM_FORMAT_VYUY:
c34ce3d1 3023 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3024 default:
4249eeef 3025 MISSING_CASE(pixel_format);
70d21f0e 3026 }
8cfcba41 3027
c34ce3d1 3028 return 0;
6156a456 3029}
70d21f0e 3030
6156a456
CK
3031u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3032{
6156a456 3033 switch (fb_modifier) {
30af77c4 3034 case DRM_FORMAT_MOD_NONE:
70d21f0e 3035 break;
30af77c4 3036 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3037 return PLANE_CTL_TILED_X;
b321803d 3038 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3039 return PLANE_CTL_TILED_Y;
b321803d 3040 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3041 return PLANE_CTL_TILED_YF;
70d21f0e 3042 default:
6156a456 3043 MISSING_CASE(fb_modifier);
70d21f0e 3044 }
8cfcba41 3045
c34ce3d1 3046 return 0;
6156a456 3047}
70d21f0e 3048
6156a456
CK
3049u32 skl_plane_ctl_rotation(unsigned int rotation)
3050{
3b7a5119 3051 switch (rotation) {
6156a456
CK
3052 case BIT(DRM_ROTATE_0):
3053 break;
1e8df167
SJ
3054 /*
3055 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3056 * while i915 HW rotation is clockwise, thats why this swapping.
3057 */
3b7a5119 3058 case BIT(DRM_ROTATE_90):
1e8df167 3059 return PLANE_CTL_ROTATE_270;
3b7a5119 3060 case BIT(DRM_ROTATE_180):
c34ce3d1 3061 return PLANE_CTL_ROTATE_180;
3b7a5119 3062 case BIT(DRM_ROTATE_270):
1e8df167 3063 return PLANE_CTL_ROTATE_90;
6156a456
CK
3064 default:
3065 MISSING_CASE(rotation);
3066 }
3067
c34ce3d1 3068 return 0;
6156a456
CK
3069}
3070
a8d201af
ML
3071static void skylake_update_primary_plane(struct drm_plane *plane,
3072 const struct intel_crtc_state *crtc_state,
3073 const struct intel_plane_state *plane_state)
6156a456 3074{
a8d201af 3075 struct drm_device *dev = plane->dev;
6156a456 3076 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3078 struct drm_framebuffer *fb = plane_state->base.fb;
3079 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3080 int pipe = intel_crtc->pipe;
3081 u32 plane_ctl, stride_div, stride;
3082 u32 tile_height, plane_offset, plane_size;
a8d201af 3083 unsigned int rotation = plane_state->base.rotation;
6156a456 3084 int x_offset, y_offset;
44eb0cb9 3085 u32 surf_addr;
a8d201af
ML
3086 int scaler_id = plane_state->scaler_id;
3087 int src_x = plane_state->src.x1 >> 16;
3088 int src_y = plane_state->src.y1 >> 16;
3089 int src_w = drm_rect_width(&plane_state->src) >> 16;
3090 int src_h = drm_rect_height(&plane_state->src) >> 16;
3091 int dst_x = plane_state->dst.x1;
3092 int dst_y = plane_state->dst.y1;
3093 int dst_w = drm_rect_width(&plane_state->dst);
3094 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3095
6156a456
CK
3096 plane_ctl = PLANE_CTL_ENABLE |
3097 PLANE_CTL_PIPE_GAMMA_ENABLE |
3098 PLANE_CTL_PIPE_CSC_ENABLE;
3099
3100 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3101 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3102 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3103 plane_ctl |= skl_plane_ctl_rotation(rotation);
3104
7b49f948 3105 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3106 fb->pixel_format);
dedf278c 3107 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3108
a42e5a23
PZ
3109 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3110
3b7a5119 3111 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3112 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3113
3b7a5119 3114 /* stride = Surface height in tiles */
832be82f 3115 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3116 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3117 x_offset = stride * tile_height - src_y - src_h;
3118 y_offset = src_x;
6156a456 3119 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3120 } else {
3121 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3122 x_offset = src_x;
3123 y_offset = src_y;
6156a456 3124 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3125 }
3126 plane_offset = y_offset << 16 | x_offset;
b321803d 3127
2db3366b
PZ
3128 intel_crtc->adjusted_x = x_offset;
3129 intel_crtc->adjusted_y = y_offset;
3130
70d21f0e 3131 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3132 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3133 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3134 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3135
3136 if (scaler_id >= 0) {
3137 uint32_t ps_ctrl = 0;
3138
3139 WARN_ON(!dst_w || !dst_h);
3140 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3141 crtc_state->scaler_state.scalers[scaler_id].mode;
3142 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3143 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3144 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3145 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3146 I915_WRITE(PLANE_POS(pipe, 0), 0);
3147 } else {
3148 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3149 }
3150
121920fa 3151 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3152
3153 POSTING_READ(PLANE_SURF(pipe, 0));
3154}
3155
a8d201af
ML
3156static void skylake_disable_primary_plane(struct drm_plane *primary,
3157 struct drm_crtc *crtc)
17638cd6
JB
3158{
3159 struct drm_device *dev = crtc->dev;
3160 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3161 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3162
0e631adc
PZ
3163 if (dev_priv->fbc.deactivate)
3164 dev_priv->fbc.deactivate(dev_priv);
81255565 3165
a8d201af
ML
3166 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3167 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
29b9bde6 3170
a8d201af
ML
3171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
3176 /* Support for kgdboc is disabled, this needs a major rework. */
3177 DRM_ERROR("legacy panic handler not supported any more.\n");
3178
3179 return -ENODEV;
81255565
JB
3180}
3181
7514747d 3182static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3183{
96a02917
VS
3184 struct drm_crtc *crtc;
3185
70e1e0ec 3186 for_each_crtc(dev, crtc) {
96a02917
VS
3187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3188 enum plane plane = intel_crtc->plane;
3189
3190 intel_prepare_page_flip(dev, plane);
3191 intel_finish_page_flip_plane(dev, plane);
3192 }
7514747d
VS
3193}
3194
3195static void intel_update_primary_planes(struct drm_device *dev)
3196{
7514747d 3197 struct drm_crtc *crtc;
96a02917 3198
70e1e0ec 3199 for_each_crtc(dev, crtc) {
11c22da6
ML
3200 struct intel_plane *plane = to_intel_plane(crtc->primary);
3201 struct intel_plane_state *plane_state;
96a02917 3202
11c22da6 3203 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3204 plane_state = to_intel_plane_state(plane->base.state);
3205
a8d201af
ML
3206 if (plane_state->visible)
3207 plane->update_plane(&plane->base,
3208 to_intel_crtc_state(crtc->state),
3209 plane_state);
11c22da6
ML
3210
3211 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3212 }
3213}
3214
7514747d
VS
3215void intel_prepare_reset(struct drm_device *dev)
3216{
3217 /* no reset support for gen2 */
3218 if (IS_GEN2(dev))
3219 return;
3220
3221 /* reset doesn't touch the display */
3222 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3223 return;
3224
3225 drm_modeset_lock_all(dev);
f98ce92f
VS
3226 /*
3227 * Disabling the crtcs gracefully seems nicer. Also the
3228 * g33 docs say we should at least disable all the planes.
3229 */
6b72d486 3230 intel_display_suspend(dev);
7514747d
VS
3231}
3232
3233void intel_finish_reset(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = to_i915(dev);
3236
3237 /*
3238 * Flips in the rings will be nuked by the reset,
3239 * so complete all pending flips so that user space
3240 * will get its events and not get stuck.
3241 */
3242 intel_complete_page_flips(dev);
3243
3244 /* no reset support for gen2 */
3245 if (IS_GEN2(dev))
3246 return;
3247
3248 /* reset doesn't touch the display */
3249 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3250 /*
3251 * Flips in the rings have been nuked by the reset,
3252 * so update the base address of all primary
3253 * planes to the the last fb to make sure we're
3254 * showing the correct fb after a reset.
11c22da6
ML
3255 *
3256 * FIXME: Atomic will make this obsolete since we won't schedule
3257 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3258 */
3259 intel_update_primary_planes(dev);
3260 return;
3261 }
3262
3263 /*
3264 * The display has been reset as well,
3265 * so need a full re-initialization.
3266 */
3267 intel_runtime_pm_disable_interrupts(dev_priv);
3268 intel_runtime_pm_enable_interrupts(dev_priv);
3269
3270 intel_modeset_init_hw(dev);
3271
3272 spin_lock_irq(&dev_priv->irq_lock);
3273 if (dev_priv->display.hpd_irq_setup)
3274 dev_priv->display.hpd_irq_setup(dev);
3275 spin_unlock_irq(&dev_priv->irq_lock);
3276
043e9bda 3277 intel_display_resume(dev);
7514747d
VS
3278
3279 intel_hpd_init(dev_priv);
3280
3281 drm_modeset_unlock_all(dev);
3282}
3283
7d5e3799
CW
3284static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3285{
3286 struct drm_device *dev = crtc->dev;
3287 struct drm_i915_private *dev_priv = dev->dev_private;
3288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3289 bool pending;
3290
3291 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3292 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3293 return false;
3294
5e2d7afc 3295 spin_lock_irq(&dev->event_lock);
7d5e3799 3296 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3297 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3298
3299 return pending;
3300}
3301
bfd16b2a
ML
3302static void intel_update_pipe_config(struct intel_crtc *crtc,
3303 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3304{
3305 struct drm_device *dev = crtc->base.dev;
3306 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3307 struct intel_crtc_state *pipe_config =
3308 to_intel_crtc_state(crtc->base.state);
e30e8f75 3309
bfd16b2a
ML
3310 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3311 crtc->base.mode = crtc->base.state->mode;
3312
3313 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3314 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3315 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3316
44522d85
ML
3317 if (HAS_DDI(dev))
3318 intel_set_pipe_csc(&crtc->base);
3319
e30e8f75
GP
3320 /*
3321 * Update pipe size and adjust fitter if needed: the reason for this is
3322 * that in compute_mode_changes we check the native mode (not the pfit
3323 * mode) to see if we can flip rather than do a full mode set. In the
3324 * fastboot case, we'll flip, but if we don't update the pipesrc and
3325 * pfit state, we'll end up with a big fb scanned out into the wrong
3326 * sized surface.
e30e8f75
GP
3327 */
3328
e30e8f75 3329 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3330 ((pipe_config->pipe_src_w - 1) << 16) |
3331 (pipe_config->pipe_src_h - 1));
3332
3333 /* on skylake this is done by detaching scalers */
3334 if (INTEL_INFO(dev)->gen >= 9) {
3335 skl_detach_scalers(crtc);
3336
3337 if (pipe_config->pch_pfit.enabled)
3338 skylake_pfit_enable(crtc);
3339 } else if (HAS_PCH_SPLIT(dev)) {
3340 if (pipe_config->pch_pfit.enabled)
3341 ironlake_pfit_enable(crtc);
3342 else if (old_crtc_state->pch_pfit.enabled)
3343 ironlake_pfit_disable(crtc, true);
e30e8f75 3344 }
e30e8f75
GP
3345}
3346
5e84e1a4
ZW
3347static void intel_fdi_normal_train(struct drm_crtc *crtc)
3348{
3349 struct drm_device *dev = crtc->dev;
3350 struct drm_i915_private *dev_priv = dev->dev_private;
3351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3352 int pipe = intel_crtc->pipe;
f0f59a00
VS
3353 i915_reg_t reg;
3354 u32 temp;
5e84e1a4
ZW
3355
3356 /* enable normal train */
3357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
61e499bf 3359 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3360 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3361 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3365 }
5e84e1a4
ZW
3366 I915_WRITE(reg, temp);
3367
3368 reg = FDI_RX_CTL(pipe);
3369 temp = I915_READ(reg);
3370 if (HAS_PCH_CPT(dev)) {
3371 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3372 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3373 } else {
3374 temp &= ~FDI_LINK_TRAIN_NONE;
3375 temp |= FDI_LINK_TRAIN_NONE;
3376 }
3377 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3378
3379 /* wait one idle pattern time */
3380 POSTING_READ(reg);
3381 udelay(1000);
357555c0
JB
3382
3383 /* IVB wants error correction enabled */
3384 if (IS_IVYBRIDGE(dev))
3385 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3386 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3387}
3388
8db9d77b
ZW
3389/* The FDI link training functions for ILK/Ibexpeak. */
3390static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3391{
3392 struct drm_device *dev = crtc->dev;
3393 struct drm_i915_private *dev_priv = dev->dev_private;
3394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3395 int pipe = intel_crtc->pipe;
f0f59a00
VS
3396 i915_reg_t reg;
3397 u32 temp, tries;
8db9d77b 3398
1c8562f6 3399 /* FDI needs bits from pipe first */
0fc932b8 3400 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3401
e1a44743
AJ
3402 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3403 for train result */
5eddb70b
CW
3404 reg = FDI_RX_IMR(pipe);
3405 temp = I915_READ(reg);
e1a44743
AJ
3406 temp &= ~FDI_RX_SYMBOL_LOCK;
3407 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3408 I915_WRITE(reg, temp);
3409 I915_READ(reg);
e1a44743
AJ
3410 udelay(150);
3411
8db9d77b 3412 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3413 reg = FDI_TX_CTL(pipe);
3414 temp = I915_READ(reg);
627eb5a3 3415 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3416 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3419 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3420
5eddb70b
CW
3421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
8db9d77b
ZW
3423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3425 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3426
3427 POSTING_READ(reg);
8db9d77b
ZW
3428 udelay(150);
3429
5b2adf89 3430 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3431 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3433 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3434
5eddb70b 3435 reg = FDI_RX_IIR(pipe);
e1a44743 3436 for (tries = 0; tries < 5; tries++) {
5eddb70b 3437 temp = I915_READ(reg);
8db9d77b
ZW
3438 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3439
3440 if ((temp & FDI_RX_BIT_LOCK)) {
3441 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3442 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3443 break;
3444 }
8db9d77b 3445 }
e1a44743 3446 if (tries == 5)
5eddb70b 3447 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3448
3449 /* Train 2 */
5eddb70b
CW
3450 reg = FDI_TX_CTL(pipe);
3451 temp = I915_READ(reg);
8db9d77b
ZW
3452 temp &= ~FDI_LINK_TRAIN_NONE;
3453 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3454 I915_WRITE(reg, temp);
8db9d77b 3455
5eddb70b
CW
3456 reg = FDI_RX_CTL(pipe);
3457 temp = I915_READ(reg);
8db9d77b
ZW
3458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3460 I915_WRITE(reg, temp);
8db9d77b 3461
5eddb70b
CW
3462 POSTING_READ(reg);
3463 udelay(150);
8db9d77b 3464
5eddb70b 3465 reg = FDI_RX_IIR(pipe);
e1a44743 3466 for (tries = 0; tries < 5; tries++) {
5eddb70b 3467 temp = I915_READ(reg);
8db9d77b
ZW
3468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3469
3470 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3471 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3472 DRM_DEBUG_KMS("FDI train 2 done.\n");
3473 break;
3474 }
8db9d77b 3475 }
e1a44743 3476 if (tries == 5)
5eddb70b 3477 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3478
3479 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3480
8db9d77b
ZW
3481}
3482
0206e353 3483static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3484 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3485 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3486 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3487 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3488};
3489
3490/* The FDI link training functions for SNB/Cougarpoint. */
3491static void gen6_fdi_link_train(struct drm_crtc *crtc)
3492{
3493 struct drm_device *dev = crtc->dev;
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3496 int pipe = intel_crtc->pipe;
f0f59a00
VS
3497 i915_reg_t reg;
3498 u32 temp, i, retry;
8db9d77b 3499
e1a44743
AJ
3500 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3501 for train result */
5eddb70b
CW
3502 reg = FDI_RX_IMR(pipe);
3503 temp = I915_READ(reg);
e1a44743
AJ
3504 temp &= ~FDI_RX_SYMBOL_LOCK;
3505 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3506 I915_WRITE(reg, temp);
3507
3508 POSTING_READ(reg);
e1a44743
AJ
3509 udelay(150);
3510
8db9d77b 3511 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
627eb5a3 3514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3519 /* SNB-B */
3520 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3522
d74cf324
DV
3523 I915_WRITE(FDI_RX_MISC(pipe),
3524 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3525
5eddb70b
CW
3526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
8db9d77b
ZW
3528 if (HAS_PCH_CPT(dev)) {
3529 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1;
3534 }
5eddb70b
CW
3535 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3536
3537 POSTING_READ(reg);
8db9d77b
ZW
3538 udelay(150);
3539
0206e353 3540 for (i = 0; i < 4; i++) {
5eddb70b
CW
3541 reg = FDI_TX_CTL(pipe);
3542 temp = I915_READ(reg);
8db9d77b
ZW
3543 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3544 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3545 I915_WRITE(reg, temp);
3546
3547 POSTING_READ(reg);
8db9d77b
ZW
3548 udelay(500);
3549
fa37d39e
SP
3550 for (retry = 0; retry < 5; retry++) {
3551 reg = FDI_RX_IIR(pipe);
3552 temp = I915_READ(reg);
3553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3554 if (temp & FDI_RX_BIT_LOCK) {
3555 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3556 DRM_DEBUG_KMS("FDI train 1 done.\n");
3557 break;
3558 }
3559 udelay(50);
8db9d77b 3560 }
fa37d39e
SP
3561 if (retry < 5)
3562 break;
8db9d77b
ZW
3563 }
3564 if (i == 4)
5eddb70b 3565 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3566
3567 /* Train 2 */
5eddb70b
CW
3568 reg = FDI_TX_CTL(pipe);
3569 temp = I915_READ(reg);
8db9d77b
ZW
3570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 if (IS_GEN6(dev)) {
3573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 /* SNB-B */
3575 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3576 }
5eddb70b 3577 I915_WRITE(reg, temp);
8db9d77b 3578
5eddb70b
CW
3579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
8db9d77b
ZW
3581 if (HAS_PCH_CPT(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3584 } else {
3585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 }
5eddb70b
CW
3588 I915_WRITE(reg, temp);
3589
3590 POSTING_READ(reg);
8db9d77b
ZW
3591 udelay(150);
3592
0206e353 3593 for (i = 0; i < 4; i++) {
5eddb70b
CW
3594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
8db9d77b
ZW
3596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3598 I915_WRITE(reg, temp);
3599
3600 POSTING_READ(reg);
8db9d77b
ZW
3601 udelay(500);
3602
fa37d39e
SP
3603 for (retry = 0; retry < 5; retry++) {
3604 reg = FDI_RX_IIR(pipe);
3605 temp = I915_READ(reg);
3606 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3607 if (temp & FDI_RX_SYMBOL_LOCK) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done.\n");
3610 break;
3611 }
3612 udelay(50);
8db9d77b 3613 }
fa37d39e
SP
3614 if (retry < 5)
3615 break;
8db9d77b
ZW
3616 }
3617 if (i == 4)
5eddb70b 3618 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3619
3620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
357555c0
JB
3623/* Manual link training for Ivy Bridge A0 parts */
3624static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 int pipe = intel_crtc->pipe;
f0f59a00
VS
3630 i915_reg_t reg;
3631 u32 temp, i, j;
357555c0
JB
3632
3633 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3634 for train result */
3635 reg = FDI_RX_IMR(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_RX_SYMBOL_LOCK;
3638 temp &= ~FDI_RX_BIT_LOCK;
3639 I915_WRITE(reg, temp);
3640
3641 POSTING_READ(reg);
3642 udelay(150);
3643
01a415fd
DV
3644 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3645 I915_READ(FDI_RX_IIR(pipe)));
3646
139ccd3f
JB
3647 /* Try each vswing and preemphasis setting twice before moving on */
3648 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3649 /* disable first in case we need to retry */
3650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3653 temp &= ~FDI_TX_ENABLE;
3654 I915_WRITE(reg, temp);
357555c0 3655
139ccd3f
JB
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_LINK_TRAIN_AUTO;
3659 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3660 temp &= ~FDI_RX_ENABLE;
3661 I915_WRITE(reg, temp);
357555c0 3662
139ccd3f 3663 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3664 reg = FDI_TX_CTL(pipe);
3665 temp = I915_READ(reg);
139ccd3f 3666 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3667 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3668 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3669 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3670 temp |= snb_b_fdi_train_param[j/2];
3671 temp |= FDI_COMPOSITE_SYNC;
3672 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3673
139ccd3f
JB
3674 I915_WRITE(FDI_RX_MISC(pipe),
3675 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3676
139ccd3f 3677 reg = FDI_RX_CTL(pipe);
357555c0 3678 temp = I915_READ(reg);
139ccd3f
JB
3679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3680 temp |= FDI_COMPOSITE_SYNC;
3681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3682
139ccd3f
JB
3683 POSTING_READ(reg);
3684 udelay(1); /* should be 0.5us */
357555c0 3685
139ccd3f
JB
3686 for (i = 0; i < 4; i++) {
3687 reg = FDI_RX_IIR(pipe);
3688 temp = I915_READ(reg);
3689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3690
139ccd3f
JB
3691 if (temp & FDI_RX_BIT_LOCK ||
3692 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3693 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3694 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3695 i);
3696 break;
3697 }
3698 udelay(1); /* should be 0.5us */
3699 }
3700 if (i == 4) {
3701 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3702 continue;
3703 }
357555c0 3704
139ccd3f 3705 /* Train 2 */
357555c0
JB
3706 reg = FDI_TX_CTL(pipe);
3707 temp = I915_READ(reg);
139ccd3f
JB
3708 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3709 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3710 I915_WRITE(reg, temp);
3711
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3715 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3716 I915_WRITE(reg, temp);
3717
3718 POSTING_READ(reg);
139ccd3f 3719 udelay(2); /* should be 1.5us */
357555c0 3720
139ccd3f
JB
3721 for (i = 0; i < 4; i++) {
3722 reg = FDI_RX_IIR(pipe);
3723 temp = I915_READ(reg);
3724 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3725
139ccd3f
JB
3726 if (temp & FDI_RX_SYMBOL_LOCK ||
3727 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3728 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3729 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3730 i);
3731 goto train_done;
3732 }
3733 udelay(2); /* should be 1.5us */
357555c0 3734 }
139ccd3f
JB
3735 if (i == 4)
3736 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3737 }
357555c0 3738
139ccd3f 3739train_done:
357555c0
JB
3740 DRM_DEBUG_KMS("FDI train done.\n");
3741}
3742
88cefb6c 3743static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3744{
88cefb6c 3745 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3746 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3747 int pipe = intel_crtc->pipe;
f0f59a00
VS
3748 i915_reg_t reg;
3749 u32 temp;
c64e311e 3750
c98e9dcf 3751 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3752 reg = FDI_RX_CTL(pipe);
3753 temp = I915_READ(reg);
627eb5a3 3754 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3755 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3756 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3757 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3758
3759 POSTING_READ(reg);
c98e9dcf
JB
3760 udelay(200);
3761
3762 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3763 temp = I915_READ(reg);
3764 I915_WRITE(reg, temp | FDI_PCDCLK);
3765
3766 POSTING_READ(reg);
c98e9dcf
JB
3767 udelay(200);
3768
20749730
PZ
3769 /* Enable CPU FDI TX PLL, always on for Ironlake */
3770 reg = FDI_TX_CTL(pipe);
3771 temp = I915_READ(reg);
3772 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3773 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3774
20749730
PZ
3775 POSTING_READ(reg);
3776 udelay(100);
6be4a607 3777 }
0e23b99d
JB
3778}
3779
88cefb6c
DV
3780static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3781{
3782 struct drm_device *dev = intel_crtc->base.dev;
3783 struct drm_i915_private *dev_priv = dev->dev_private;
3784 int pipe = intel_crtc->pipe;
f0f59a00
VS
3785 i915_reg_t reg;
3786 u32 temp;
88cefb6c
DV
3787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
0fc932b8
JB
3810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
f0f59a00
VS
3816 i915_reg_t reg;
3817 u32 temp;
0fc932b8
JB
3818
3819 /* disable CPU FDI tx and PCH FDI rx */
3820 reg = FDI_TX_CTL(pipe);
3821 temp = I915_READ(reg);
3822 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3823 POSTING_READ(reg);
3824
3825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 temp &= ~(0x7 << 16);
dfd07d72 3828 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3829 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3830
3831 POSTING_READ(reg);
3832 udelay(100);
3833
3834 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3835 if (HAS_PCH_IBX(dev))
6f06ce18 3836 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3837
3838 /* still set train pattern 1 */
3839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
3841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1;
3843 I915_WRITE(reg, temp);
3844
3845 reg = FDI_RX_CTL(pipe);
3846 temp = I915_READ(reg);
3847 if (HAS_PCH_CPT(dev)) {
3848 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3850 } else {
3851 temp &= ~FDI_LINK_TRAIN_NONE;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1;
3853 }
3854 /* BPC in FDI rx is consistent with that in PIPECONF */
3855 temp &= ~(0x07 << 16);
dfd07d72 3856 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3857 I915_WRITE(reg, temp);
3858
3859 POSTING_READ(reg);
3860 udelay(100);
3861}
3862
5dce5b93
CW
3863bool intel_has_pending_fb_unpin(struct drm_device *dev)
3864{
3865 struct intel_crtc *crtc;
3866
3867 /* Note that we don't need to be called with mode_config.lock here
3868 * as our list of CRTC objects is static for the lifetime of the
3869 * device and so cannot disappear as we iterate. Similarly, we can
3870 * happily treat the predicates as racy, atomic checks as userspace
3871 * cannot claim and pin a new fb without at least acquring the
3872 * struct_mutex and so serialising with us.
3873 */
d3fcc808 3874 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3875 if (atomic_read(&crtc->unpin_work_count) == 0)
3876 continue;
3877
3878 if (crtc->unpin_work)
3879 intel_wait_for_vblank(dev, crtc->pipe);
3880
3881 return true;
3882 }
3883
3884 return false;
3885}
3886
d6bbafa1
CW
3887static void page_flip_completed(struct intel_crtc *intel_crtc)
3888{
3889 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3890 struct intel_unpin_work *work = intel_crtc->unpin_work;
3891
3892 /* ensure that the unpin work is consistent wrt ->pending. */
3893 smp_rmb();
3894 intel_crtc->unpin_work = NULL;
3895
3896 if (work->event)
3897 drm_send_vblank_event(intel_crtc->base.dev,
3898 intel_crtc->pipe,
3899 work->event);
3900
3901 drm_crtc_vblank_put(&intel_crtc->base);
3902
3903 wake_up_all(&dev_priv->pending_flip_queue);
3904 queue_work(dev_priv->wq, &work->work);
3905
3906 trace_i915_flip_complete(intel_crtc->plane,
3907 work->pending_flip_obj);
3908}
3909
5008e874 3910static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3911{
0f91128d 3912 struct drm_device *dev = crtc->dev;
5bb61643 3913 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3914 long ret;
e6c3a2a6 3915
2c10d571 3916 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3917
3918 ret = wait_event_interruptible_timeout(
3919 dev_priv->pending_flip_queue,
3920 !intel_crtc_has_pending_flip(crtc),
3921 60*HZ);
3922
3923 if (ret < 0)
3924 return ret;
3925
3926 if (ret == 0) {
9c787942 3927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3928
5e2d7afc 3929 spin_lock_irq(&dev->event_lock);
9c787942
CW
3930 if (intel_crtc->unpin_work) {
3931 WARN_ONCE(1, "Removing stuck page flip\n");
3932 page_flip_completed(intel_crtc);
3933 }
5e2d7afc 3934 spin_unlock_irq(&dev->event_lock);
9c787942 3935 }
5bb61643 3936
5008e874 3937 return 0;
e6c3a2a6
CW
3938}
3939
060f02d8
VS
3940static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3941{
3942 u32 temp;
3943
3944 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3945
3946 mutex_lock(&dev_priv->sb_lock);
3947
3948 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3949 temp |= SBI_SSCCTL_DISABLE;
3950 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3951
3952 mutex_unlock(&dev_priv->sb_lock);
3953}
3954
e615efe4
ED
3955/* Program iCLKIP clock to the desired frequency */
3956static void lpt_program_iclkip(struct drm_crtc *crtc)
3957{
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3960 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3961 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3962 u32 temp;
3963
060f02d8 3964 lpt_disable_iclkip(dev_priv);
e615efe4
ED
3965
3966 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3967 if (clock == 20000) {
e615efe4
ED
3968 auxdiv = 1;
3969 divsel = 0x41;
3970 phaseinc = 0x20;
3971 } else {
3972 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3973 * but the adjusted_mode->crtc_clock in in KHz. To get the
3974 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3975 * convert the virtual clock precision to KHz here for higher
3976 * precision.
3977 */
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor, msb_divisor_value, pi_value;
3981
a2572f5c 3982 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
e615efe4
ED
3983 msb_divisor_value = desired_divisor / iclk_pi_range;
3984 pi_value = desired_divisor % iclk_pi_range;
3985
3986 auxdiv = 0;
3987 divsel = msb_divisor_value - 2;
3988 phaseinc = pi_value;
3989 }
3990
3991 /* This should not happen with any sane values */
3992 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3993 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3994 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3995 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3996
3997 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3998 clock,
e615efe4
ED
3999 auxdiv,
4000 divsel,
4001 phasedir,
4002 phaseinc);
4003
060f02d8
VS
4004 mutex_lock(&dev_priv->sb_lock);
4005
e615efe4 4006 /* Program SSCDIVINTPHASE6 */
988d6ee8 4007 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4008 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4009 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4010 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4011 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4012 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4013 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4014 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4015
4016 /* Program SSCAUXDIV */
988d6ee8 4017 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4018 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4019 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4020 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4021
4022 /* Enable modulator and associated divider */
988d6ee8 4023 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4024 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4025 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 4026
060f02d8
VS
4027 mutex_unlock(&dev_priv->sb_lock);
4028
e615efe4
ED
4029 /* Wait for initialization time */
4030 udelay(24);
4031
4032 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4033}
4034
275f01b2
DV
4035static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4036 enum pipe pch_transcoder)
4037{
4038 struct drm_device *dev = crtc->base.dev;
4039 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4041
4042 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4043 I915_READ(HTOTAL(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4045 I915_READ(HBLANK(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4047 I915_READ(HSYNC(cpu_transcoder)));
4048
4049 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4050 I915_READ(VTOTAL(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4052 I915_READ(VBLANK(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4054 I915_READ(VSYNC(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4056 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4057}
4058
003632d9 4059static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4060{
4061 struct drm_i915_private *dev_priv = dev->dev_private;
4062 uint32_t temp;
4063
4064 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4065 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4066 return;
4067
4068 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4070
003632d9
ACO
4071 temp &= ~FDI_BC_BIFURCATION_SELECT;
4072 if (enable)
4073 temp |= FDI_BC_BIFURCATION_SELECT;
4074
4075 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4076 I915_WRITE(SOUTH_CHICKEN1, temp);
4077 POSTING_READ(SOUTH_CHICKEN1);
4078}
4079
4080static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4081{
4082 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4083
4084 switch (intel_crtc->pipe) {
4085 case PIPE_A:
4086 break;
4087 case PIPE_B:
6e3c9717 4088 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4089 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4090 else
003632d9 4091 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4092
4093 break;
4094 case PIPE_C:
003632d9 4095 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4096
4097 break;
4098 default:
4099 BUG();
4100 }
4101}
4102
c48b5305
VS
4103/* Return which DP Port should be selected for Transcoder DP control */
4104static enum port
4105intel_trans_dp_port_sel(struct drm_crtc *crtc)
4106{
4107 struct drm_device *dev = crtc->dev;
4108 struct intel_encoder *encoder;
4109
4110 for_each_encoder_on_crtc(dev, crtc, encoder) {
4111 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4112 encoder->type == INTEL_OUTPUT_EDP)
4113 return enc_to_dig_port(&encoder->base)->port;
4114 }
4115
4116 return -1;
4117}
4118
f67a559d
JB
4119/*
4120 * Enable PCH resources required for PCH ports:
4121 * - PCH PLLs
4122 * - FDI training & RX/TX
4123 * - update transcoder timings
4124 * - DP transcoding bits
4125 * - transcoder
4126 */
4127static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4128{
4129 struct drm_device *dev = crtc->dev;
4130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4132 int pipe = intel_crtc->pipe;
f0f59a00 4133 u32 temp;
2c07245f 4134
ab9412ba 4135 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4136
1fbc0d78
DV
4137 if (IS_IVYBRIDGE(dev))
4138 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4139
cd986abb
DV
4140 /* Write the TU size bits before fdi link training, so that error
4141 * detection works. */
4142 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4143 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4144
3860b2ec
VS
4145 /*
4146 * Sometimes spurious CPU pipe underruns happen during FDI
4147 * training, at least with VGA+HDMI cloning. Suppress them.
4148 */
4149 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4150
c98e9dcf 4151 /* For PCH output, training FDI link */
674cf967 4152 dev_priv->display.fdi_link_train(crtc);
2c07245f 4153
3ad8a208
DV
4154 /* We need to program the right clock selection before writing the pixel
4155 * mutliplier into the DPLL. */
303b81e0 4156 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4157 u32 sel;
4b645f14 4158
c98e9dcf 4159 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4160 temp |= TRANS_DPLL_ENABLE(pipe);
4161 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4162 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4163 temp |= sel;
4164 else
4165 temp &= ~sel;
c98e9dcf 4166 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4167 }
5eddb70b 4168
3ad8a208
DV
4169 /* XXX: pch pll's can be enabled any time before we enable the PCH
4170 * transcoder, and we actually should do this to not upset any PCH
4171 * transcoder that already use the clock when we share it.
4172 *
4173 * Note that enable_shared_dpll tries to do the right thing, but
4174 * get_shared_dpll unconditionally resets the pll - we need that to have
4175 * the right LVDS enable sequence. */
85b3894f 4176 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4177
d9b6cb56
JB
4178 /* set transcoder timing, panel must allow it */
4179 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4180 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4181
303b81e0 4182 intel_fdi_normal_train(crtc);
5e84e1a4 4183
3860b2ec
VS
4184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4185
c98e9dcf 4186 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4187 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4188 const struct drm_display_mode *adjusted_mode =
4189 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4190 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4191 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4192 temp = I915_READ(reg);
4193 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4194 TRANS_DP_SYNC_MASK |
4195 TRANS_DP_BPC_MASK);
e3ef4479 4196 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4197 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4198
9c4edaee 4199 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4200 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4201 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4202 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4203
4204 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4205 case PORT_B:
5eddb70b 4206 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4207 break;
c48b5305 4208 case PORT_C:
5eddb70b 4209 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4210 break;
c48b5305 4211 case PORT_D:
5eddb70b 4212 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4213 break;
4214 default:
e95d41e1 4215 BUG();
32f9d658 4216 }
2c07245f 4217
5eddb70b 4218 I915_WRITE(reg, temp);
6be4a607 4219 }
b52eb4dc 4220
b8a4f404 4221 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4222}
4223
1507e5bd
PZ
4224static void lpt_pch_enable(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4229 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4230
ab9412ba 4231 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4232
8c52b5e8 4233 lpt_program_iclkip(crtc);
1507e5bd 4234
0540e488 4235 /* Set transcoder timing. */
275f01b2 4236 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4237
937bb610 4238 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4239}
4240
190f68c5
ACO
4241struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4242 struct intel_crtc_state *crtc_state)
ee7b9f93 4243{
e2b78267 4244 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4245 struct intel_shared_dpll *pll;
de419ab6 4246 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4247 enum intel_dpll_id i;
00490c22 4248 int max = dev_priv->num_shared_dpll;
ee7b9f93 4249
de419ab6
ML
4250 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4251
98b6bd99
DV
4252 if (HAS_PCH_IBX(dev_priv->dev)) {
4253 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4254 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4255 pll = &dev_priv->shared_dplls[i];
98b6bd99 4256
46edb027
DV
4257 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4258 crtc->base.base.id, pll->name);
98b6bd99 4259
de419ab6 4260 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4261
98b6bd99
DV
4262 goto found;
4263 }
4264
bcddf610
S
4265 if (IS_BROXTON(dev_priv->dev)) {
4266 /* PLL is attached to port in bxt */
4267 struct intel_encoder *encoder;
4268 struct intel_digital_port *intel_dig_port;
4269
4270 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4271 if (WARN_ON(!encoder))
4272 return NULL;
4273
4274 intel_dig_port = enc_to_dig_port(&encoder->base);
4275 /* 1:1 mapping between ports and PLLs */
4276 i = (enum intel_dpll_id)intel_dig_port->port;
4277 pll = &dev_priv->shared_dplls[i];
4278 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4279 crtc->base.base.id, pll->name);
de419ab6 4280 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4281
4282 goto found;
00490c22
ML
4283 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4284 /* Do not consider SPLL */
4285 max = 2;
bcddf610 4286
00490c22 4287 for (i = 0; i < max; i++) {
e72f9fbf 4288 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4289
4290 /* Only want to check enabled timings first */
de419ab6 4291 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4292 continue;
4293
190f68c5 4294 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4295 &shared_dpll[i].hw_state,
4296 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4297 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4298 crtc->base.base.id, pll->name,
de419ab6 4299 shared_dpll[i].crtc_mask,
8bd31e67 4300 pll->active);
ee7b9f93
JB
4301 goto found;
4302 }
4303 }
4304
4305 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4306 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4307 pll = &dev_priv->shared_dplls[i];
de419ab6 4308 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4309 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4310 crtc->base.base.id, pll->name);
ee7b9f93
JB
4311 goto found;
4312 }
4313 }
4314
4315 return NULL;
4316
4317found:
de419ab6
ML
4318 if (shared_dpll[i].crtc_mask == 0)
4319 shared_dpll[i].hw_state =
4320 crtc_state->dpll_hw_state;
f2a69f44 4321
190f68c5 4322 crtc_state->shared_dpll = i;
46edb027
DV
4323 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4324 pipe_name(crtc->pipe));
ee7b9f93 4325
de419ab6 4326 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4327
ee7b9f93
JB
4328 return pll;
4329}
4330
de419ab6 4331static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4332{
de419ab6
ML
4333 struct drm_i915_private *dev_priv = to_i915(state->dev);
4334 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4335 struct intel_shared_dpll *pll;
4336 enum intel_dpll_id i;
4337
de419ab6
ML
4338 if (!to_intel_atomic_state(state)->dpll_set)
4339 return;
8bd31e67 4340
de419ab6 4341 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4342 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4343 pll = &dev_priv->shared_dplls[i];
de419ab6 4344 pll->config = shared_dpll[i];
8bd31e67
ACO
4345 }
4346}
4347
a1520318 4348static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4349{
4350 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4351 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4352 u32 temp;
4353
4354 temp = I915_READ(dslreg);
4355 udelay(500);
4356 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4357 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4358 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4359 }
4360}
4361
86adf9d7
ML
4362static int
4363skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4364 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4365 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4366{
86adf9d7
ML
4367 struct intel_crtc_scaler_state *scaler_state =
4368 &crtc_state->scaler_state;
4369 struct intel_crtc *intel_crtc =
4370 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4371 int need_scaling;
6156a456
CK
4372
4373 need_scaling = intel_rotation_90_or_270(rotation) ?
4374 (src_h != dst_w || src_w != dst_h):
4375 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4376
4377 /*
4378 * if plane is being disabled or scaler is no more required or force detach
4379 * - free scaler binded to this plane/crtc
4380 * - in order to do this, update crtc->scaler_usage
4381 *
4382 * Here scaler state in crtc_state is set free so that
4383 * scaler can be assigned to other user. Actual register
4384 * update to free the scaler is done in plane/panel-fit programming.
4385 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4386 */
86adf9d7 4387 if (force_detach || !need_scaling) {
a1b2278e 4388 if (*scaler_id >= 0) {
86adf9d7 4389 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4390 scaler_state->scalers[*scaler_id].in_use = 0;
4391
86adf9d7
ML
4392 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4393 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4394 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4395 scaler_state->scaler_users);
4396 *scaler_id = -1;
4397 }
4398 return 0;
4399 }
4400
4401 /* range checks */
4402 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4403 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4404
4405 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4406 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4407 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4408 "size is out of scaler range\n",
86adf9d7 4409 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4410 return -EINVAL;
4411 }
4412
86adf9d7
ML
4413 /* mark this plane as a scaler user in crtc_state */
4414 scaler_state->scaler_users |= (1 << scaler_user);
4415 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4416 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4417 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4418 scaler_state->scaler_users);
4419
4420 return 0;
4421}
4422
4423/**
4424 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4425 *
4426 * @state: crtc's scaler state
86adf9d7
ML
4427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
e435d6e5 4432int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4433{
4434 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4435 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4436
4437 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4438 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4439
e435d6e5 4440 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4441 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4442 state->pipe_src_w, state->pipe_src_h,
aad941d5 4443 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4444}
4445
4446/**
4447 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4448 *
4449 * @state: crtc's scaler state
86adf9d7
ML
4450 * @plane_state: atomic plane state to update
4451 *
4452 * Return
4453 * 0 - scaler_usage updated successfully
4454 * error - requested scaling cannot be supported or other error condition
4455 */
da20eabd
ML
4456static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4457 struct intel_plane_state *plane_state)
86adf9d7
ML
4458{
4459
4460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4461 struct intel_plane *intel_plane =
4462 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4463 struct drm_framebuffer *fb = plane_state->base.fb;
4464 int ret;
4465
4466 bool force_detach = !fb || !plane_state->visible;
4467
4468 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4469 intel_plane->base.base.id, intel_crtc->pipe,
4470 drm_plane_index(&intel_plane->base));
4471
4472 ret = skl_update_scaler(crtc_state, force_detach,
4473 drm_plane_index(&intel_plane->base),
4474 &plane_state->scaler_id,
4475 plane_state->base.rotation,
4476 drm_rect_width(&plane_state->src) >> 16,
4477 drm_rect_height(&plane_state->src) >> 16,
4478 drm_rect_width(&plane_state->dst),
4479 drm_rect_height(&plane_state->dst));
4480
4481 if (ret || plane_state->scaler_id < 0)
4482 return ret;
4483
a1b2278e 4484 /* check colorkey */
818ed961 4485 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4486 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4487 intel_plane->base.base.id);
a1b2278e
CK
4488 return -EINVAL;
4489 }
4490
4491 /* Check src format */
86adf9d7
ML
4492 switch (fb->pixel_format) {
4493 case DRM_FORMAT_RGB565:
4494 case DRM_FORMAT_XBGR8888:
4495 case DRM_FORMAT_XRGB8888:
4496 case DRM_FORMAT_ABGR8888:
4497 case DRM_FORMAT_ARGB8888:
4498 case DRM_FORMAT_XRGB2101010:
4499 case DRM_FORMAT_XBGR2101010:
4500 case DRM_FORMAT_YUYV:
4501 case DRM_FORMAT_YVYU:
4502 case DRM_FORMAT_UYVY:
4503 case DRM_FORMAT_VYUY:
4504 break;
4505 default:
4506 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4507 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4508 return -EINVAL;
a1b2278e
CK
4509 }
4510
a1b2278e
CK
4511 return 0;
4512}
4513
e435d6e5
ML
4514static void skylake_scaler_disable(struct intel_crtc *crtc)
4515{
4516 int i;
4517
4518 for (i = 0; i < crtc->num_scalers; i++)
4519 skl_detach_scaler(crtc, i);
4520}
4521
4522static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
a1b2278e
CK
4527 struct intel_crtc_scaler_state *scaler_state =
4528 &crtc->config->scaler_state;
4529
4530 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4531
6e3c9717 4532 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4533 int id;
4534
4535 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4536 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4537 return;
4538 }
4539
4540 id = scaler_state->scaler_id;
4541 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4542 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4543 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4544 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4545
4546 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4547 }
4548}
4549
b074cec8
JB
4550static void ironlake_pfit_enable(struct intel_crtc *crtc)
4551{
4552 struct drm_device *dev = crtc->base.dev;
4553 struct drm_i915_private *dev_priv = dev->dev_private;
4554 int pipe = crtc->pipe;
4555
6e3c9717 4556 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4557 /* Force use of hard-coded filter coefficients
4558 * as some pre-programmed values are broken,
4559 * e.g. x201.
4560 */
4561 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4563 PF_PIPE_SEL_IVB(pipe));
4564 else
4565 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4566 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4567 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4568 }
4569}
4570
20bc8673 4571void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4572{
cea165c3
VS
4573 struct drm_device *dev = crtc->base.dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4575
6e3c9717 4576 if (!crtc->config->ips_enabled)
d77e4531
PZ
4577 return;
4578
cea165c3
VS
4579 /* We can only enable IPS after we enable a plane and wait for a vblank */
4580 intel_wait_for_vblank(dev, crtc->pipe);
4581
d77e4531 4582 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4583 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4584 mutex_lock(&dev_priv->rps.hw_lock);
4585 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4586 mutex_unlock(&dev_priv->rps.hw_lock);
4587 /* Quoting Art Runyan: "its not safe to expect any particular
4588 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4589 * mailbox." Moreover, the mailbox may return a bogus state,
4590 * so we need to just enable it and continue on.
2a114cc1
BW
4591 */
4592 } else {
4593 I915_WRITE(IPS_CTL, IPS_ENABLE);
4594 /* The bit only becomes 1 in the next vblank, so this wait here
4595 * is essentially intel_wait_for_vblank. If we don't have this
4596 * and don't wait for vblanks until the end of crtc_enable, then
4597 * the HW state readout code will complain that the expected
4598 * IPS_CTL value is not the one we read. */
4599 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4600 DRM_ERROR("Timed out waiting for IPS enable\n");
4601 }
d77e4531
PZ
4602}
4603
20bc8673 4604void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4605{
4606 struct drm_device *dev = crtc->base.dev;
4607 struct drm_i915_private *dev_priv = dev->dev_private;
4608
6e3c9717 4609 if (!crtc->config->ips_enabled)
d77e4531
PZ
4610 return;
4611
4612 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4613 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4614 mutex_lock(&dev_priv->rps.hw_lock);
4615 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4616 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4617 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4618 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4619 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4620 } else {
2a114cc1 4621 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4622 POSTING_READ(IPS_CTL);
4623 }
d77e4531
PZ
4624
4625 /* We need to wait for a vblank before we can disable the plane. */
4626 intel_wait_for_vblank(dev, crtc->pipe);
4627}
4628
4629/** Loads the palette/gamma unit for the CRTC with the prepared values */
4630static void intel_crtc_load_lut(struct drm_crtc *crtc)
4631{
4632 struct drm_device *dev = crtc->dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4635 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4636 int i;
4637 bool reenable_ips = false;
4638
4639 /* The clocks have to be on to load the palette. */
53d9f4e9 4640 if (!crtc->state->active)
d77e4531
PZ
4641 return;
4642
50360403 4643 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
a65347ba 4644 if (intel_crtc->config->has_dsi_encoder)
d77e4531
PZ
4645 assert_dsi_pll_enabled(dev_priv);
4646 else
4647 assert_pll_enabled(dev_priv, pipe);
4648 }
4649
d77e4531
PZ
4650 /* Workaround : Do not read or write the pipe palette/gamma data while
4651 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4652 */
6e3c9717 4653 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4654 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4655 GAMMA_MODE_MODE_SPLIT)) {
4656 hsw_disable_ips(intel_crtc);
4657 reenable_ips = true;
4658 }
4659
4660 for (i = 0; i < 256; i++) {
f0f59a00 4661 i915_reg_t palreg;
f65a9c5b
VS
4662
4663 if (HAS_GMCH_DISPLAY(dev))
4664 palreg = PALETTE(pipe, i);
4665 else
4666 palreg = LGC_PALETTE(pipe, i);
4667
4668 I915_WRITE(palreg,
d77e4531
PZ
4669 (intel_crtc->lut_r[i] << 16) |
4670 (intel_crtc->lut_g[i] << 8) |
4671 intel_crtc->lut_b[i]);
4672 }
4673
4674 if (reenable_ips)
4675 hsw_enable_ips(intel_crtc);
4676}
4677
7cac945f 4678static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4679{
7cac945f 4680 if (intel_crtc->overlay) {
d3eedb1a
VS
4681 struct drm_device *dev = intel_crtc->base.dev;
4682 struct drm_i915_private *dev_priv = dev->dev_private;
4683
4684 mutex_lock(&dev->struct_mutex);
4685 dev_priv->mm.interruptible = false;
4686 (void) intel_overlay_switch_off(intel_crtc->overlay);
4687 dev_priv->mm.interruptible = true;
4688 mutex_unlock(&dev->struct_mutex);
4689 }
4690
4691 /* Let userspace switch the overlay on again. In most cases userspace
4692 * has to recompute where to put it anyway.
4693 */
4694}
4695
87d4300a
ML
4696/**
4697 * intel_post_enable_primary - Perform operations after enabling primary plane
4698 * @crtc: the CRTC whose primary plane was just enabled
4699 *
4700 * Performs potentially sleeping operations that must be done after the primary
4701 * plane is enabled, such as updating FBC and IPS. Note that this may be
4702 * called due to an explicit primary plane update, or due to an implicit
4703 * re-enable that is caused when a sprite plane is updated to no longer
4704 * completely hide the primary plane.
4705 */
4706static void
4707intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4708{
4709 struct drm_device *dev = crtc->dev;
87d4300a 4710 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4712 int pipe = intel_crtc->pipe;
a5c4d7bc 4713
87d4300a
ML
4714 /*
4715 * FIXME IPS should be fine as long as one plane is
4716 * enabled, but in practice it seems to have problems
4717 * when going from primary only to sprite only and vice
4718 * versa.
4719 */
a5c4d7bc
VS
4720 hsw_enable_ips(intel_crtc);
4721
f99d7069 4722 /*
87d4300a
ML
4723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So don't enable underrun reporting before at least some planes
4725 * are enabled.
4726 * FIXME: Need to fix the logic to work when we turn off all planes
4727 * but leave the pipe running.
f99d7069 4728 */
87d4300a
ML
4729 if (IS_GEN2(dev))
4730 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4731
aca7b684
VS
4732 /* Underruns don't always raise interrupts, so check manually. */
4733 intel_check_cpu_fifo_underruns(dev_priv);
4734 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4735}
4736
87d4300a
ML
4737/**
4738 * intel_pre_disable_primary - Perform operations before disabling primary plane
4739 * @crtc: the CRTC whose primary plane is to be disabled
4740 *
4741 * Performs potentially sleeping operations that must be done before the
4742 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4743 * be called due to an explicit primary plane update, or due to an implicit
4744 * disable that is caused when a sprite plane completely hides the primary
4745 * plane.
4746 */
4747static void
4748intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4749{
4750 struct drm_device *dev = crtc->dev;
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4753 int pipe = intel_crtc->pipe;
a5c4d7bc 4754
87d4300a
ML
4755 /*
4756 * Gen2 reports pipe underruns whenever all planes are disabled.
4757 * So diasble underrun reporting before all the planes get disabled.
4758 * FIXME: Need to fix the logic to work when we turn off all planes
4759 * but leave the pipe running.
4760 */
4761 if (IS_GEN2(dev))
4762 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4763
87d4300a
ML
4764 /*
4765 * Vblank time updates from the shadow to live plane control register
4766 * are blocked if the memory self-refresh mode is active at that
4767 * moment. So to make sure the plane gets truly disabled, disable
4768 * first the self-refresh mode. The self-refresh enable bit in turn
4769 * will be checked/applied by the HW only at the next frame start
4770 * event which is after the vblank start event, so we need to have a
4771 * wait-for-vblank between disabling the plane and the pipe.
4772 */
262cd2e1 4773 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4774 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4775 dev_priv->wm.vlv.cxsr = false;
4776 intel_wait_for_vblank(dev, pipe);
4777 }
87d4300a 4778
87d4300a
ML
4779 /*
4780 * FIXME IPS should be fine as long as one plane is
4781 * enabled, but in practice it seems to have problems
4782 * when going from primary only to sprite only and vice
4783 * versa.
4784 */
a5c4d7bc 4785 hsw_disable_ips(intel_crtc);
87d4300a
ML
4786}
4787
ac21b225
ML
4788static void intel_post_plane_update(struct intel_crtc *crtc)
4789{
4790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
92826fcd
ML
4791 struct intel_crtc_state *pipe_config =
4792 to_intel_crtc_state(crtc->base.state);
ac21b225 4793 struct drm_device *dev = crtc->base.dev;
ac21b225
ML
4794
4795 if (atomic->wait_vblank)
4796 intel_wait_for_vblank(dev, crtc->pipe);
4797
4798 intel_frontbuffer_flip(dev, atomic->fb_bits);
4799
ab1d3a0e 4800 crtc->wm.cxsr_allowed = true;
852eb00d 4801
b9001114 4802 if (pipe_config->wm_changed && pipe_config->base.active)
f015c551
VS
4803 intel_update_watermarks(&crtc->base);
4804
c80ac854 4805 if (atomic->update_fbc)
754d1133 4806 intel_fbc_update(crtc);
ac21b225
ML
4807
4808 if (atomic->post_enable_primary)
4809 intel_post_enable_primary(&crtc->base);
4810
ac21b225
ML
4811 memset(atomic, 0, sizeof(*atomic));
4812}
4813
4814static void intel_pre_plane_update(struct intel_crtc *crtc)
4815{
4816 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4817 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4818 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ab1d3a0e
ML
4819 struct intel_crtc_state *pipe_config =
4820 to_intel_crtc_state(crtc->base.state);
ac21b225 4821
c80ac854 4822 if (atomic->disable_fbc)
d029bcad 4823 intel_fbc_deactivate(crtc);
ac21b225 4824
066cf55b
RV
4825 if (crtc->atomic.disable_ips)
4826 hsw_disable_ips(crtc);
4827
ac21b225
ML
4828 if (atomic->pre_disable_primary)
4829 intel_pre_disable_primary(&crtc->base);
852eb00d 4830
ab1d3a0e 4831 if (pipe_config->disable_cxsr) {
852eb00d
VS
4832 crtc->wm.cxsr_allowed = false;
4833 intel_set_memory_cxsr(dev_priv, false);
4834 }
92826fcd 4835
396e33ae
MR
4836 /*
4837 * IVB workaround: must disable low power watermarks for at least
4838 * one frame before enabling scaling. LP watermarks can be re-enabled
4839 * when scaling is disabled.
4840 *
4841 * WaCxSRDisabledForSpriteScaling:ivb
4842 */
4843 if (pipe_config->disable_lp_wm) {
4844 ilk_disable_lp_wm(dev);
4845 intel_wait_for_vblank(dev, crtc->pipe);
4846 }
4847
4848 /*
4849 * If we're doing a modeset, we're done. No need to do any pre-vblank
4850 * watermark programming here.
4851 */
4852 if (needs_modeset(&pipe_config->base))
4853 return;
4854
4855 /*
4856 * For platforms that support atomic watermarks, program the
4857 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4858 * will be the intermediate values that are safe for both pre- and
4859 * post- vblank; when vblank happens, the 'active' values will be set
4860 * to the final 'target' values and we'll do this again to get the
4861 * optimal watermarks. For gen9+ platforms, the values we program here
4862 * will be the final target values which will get automatically latched
4863 * at vblank time; no further programming will be necessary.
4864 *
4865 * If a platform hasn't been transitioned to atomic watermarks yet,
4866 * we'll continue to update watermarks the old way, if flags tell
4867 * us to.
4868 */
4869 if (dev_priv->display.initial_watermarks != NULL)
4870 dev_priv->display.initial_watermarks(pipe_config);
4871 else if (pipe_config->wm_changed)
92826fcd 4872 intel_update_watermarks(&crtc->base);
ac21b225
ML
4873}
4874
d032ffa0 4875static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4876{
4877 struct drm_device *dev = crtc->dev;
4878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4879 struct drm_plane *p;
87d4300a
ML
4880 int pipe = intel_crtc->pipe;
4881
7cac945f 4882 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4883
d032ffa0
ML
4884 drm_for_each_plane_mask(p, dev, plane_mask)
4885 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4886
f99d7069
DV
4887 /*
4888 * FIXME: Once we grow proper nuclear flip support out of this we need
4889 * to compute the mask of flip planes precisely. For the time being
4890 * consider this a flip to a NULL plane.
4891 */
4892 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4893}
4894
f67a559d
JB
4895static void ironlake_crtc_enable(struct drm_crtc *crtc)
4896{
4897 struct drm_device *dev = crtc->dev;
4898 struct drm_i915_private *dev_priv = dev->dev_private;
4899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4900 struct intel_encoder *encoder;
f67a559d 4901 int pipe = intel_crtc->pipe;
f67a559d 4902
53d9f4e9 4903 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4904 return;
4905
81b088ca
VS
4906 if (intel_crtc->config->has_pch_encoder)
4907 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4908
6e3c9717 4909 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4910 intel_prepare_shared_dpll(intel_crtc);
4911
6e3c9717 4912 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4913 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4914
4915 intel_set_pipe_timings(intel_crtc);
4916
6e3c9717 4917 if (intel_crtc->config->has_pch_encoder) {
29407aab 4918 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4919 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4920 }
4921
4922 ironlake_set_pipeconf(crtc);
4923
f67a559d 4924 intel_crtc->active = true;
8664281b 4925
a72e4c9f 4926 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4927
f6736a1a 4928 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4929 if (encoder->pre_enable)
4930 encoder->pre_enable(encoder);
f67a559d 4931
6e3c9717 4932 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4933 /* Note: FDI PLL enabling _must_ be done before we enable the
4934 * cpu pipes, hence this is separate from all the other fdi/pch
4935 * enabling. */
88cefb6c 4936 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4937 } else {
4938 assert_fdi_tx_disabled(dev_priv, pipe);
4939 assert_fdi_rx_disabled(dev_priv, pipe);
4940 }
f67a559d 4941
b074cec8 4942 ironlake_pfit_enable(intel_crtc);
f67a559d 4943
9c54c0dd
JB
4944 /*
4945 * On ILK+ LUT must be loaded before the pipe is running but with
4946 * clocks enabled
4947 */
4948 intel_crtc_load_lut(crtc);
4949
f37fcc2a 4950 intel_update_watermarks(crtc);
e1fdc473 4951 intel_enable_pipe(intel_crtc);
f67a559d 4952
6e3c9717 4953 if (intel_crtc->config->has_pch_encoder)
f67a559d 4954 ironlake_pch_enable(crtc);
c98e9dcf 4955
f9b61ff6
DV
4956 assert_vblank_disabled(crtc);
4957 drm_crtc_vblank_on(crtc);
4958
fa5c73b1
DV
4959 for_each_encoder_on_crtc(dev, crtc, encoder)
4960 encoder->enable(encoder);
61b77ddd
DV
4961
4962 if (HAS_PCH_CPT(dev))
a1520318 4963 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4964
4965 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4966 if (intel_crtc->config->has_pch_encoder)
4967 intel_wait_for_vblank(dev, pipe);
4968 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
d029bcad
PZ
4969
4970 intel_fbc_enable(intel_crtc);
6be4a607
JB
4971}
4972
42db64ef
PZ
4973/* IPS only exists on ULT machines and is tied to pipe A. */
4974static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4975{
f5adf94e 4976 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4977}
4978
4f771f10
PZ
4979static void haswell_crtc_enable(struct drm_crtc *crtc)
4980{
4981 struct drm_device *dev = crtc->dev;
4982 struct drm_i915_private *dev_priv = dev->dev_private;
4983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4984 struct intel_encoder *encoder;
99d736a2
ML
4985 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4986 struct intel_crtc_state *pipe_config =
4987 to_intel_crtc_state(crtc->state);
4f771f10 4988
53d9f4e9 4989 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4990 return;
4991
81b088ca
VS
4992 if (intel_crtc->config->has_pch_encoder)
4993 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4994 false);
4995
df8ad70c
DV
4996 if (intel_crtc_to_shared_dpll(intel_crtc))
4997 intel_enable_shared_dpll(intel_crtc);
4998
6e3c9717 4999 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5000 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
5001
5002 intel_set_pipe_timings(intel_crtc);
5003
6e3c9717
ACO
5004 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5005 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5006 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5007 }
5008
6e3c9717 5009 if (intel_crtc->config->has_pch_encoder) {
229fca97 5010 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5011 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5012 }
5013
5014 haswell_set_pipeconf(crtc);
5015
5016 intel_set_pipe_csc(crtc);
5017
4f771f10 5018 intel_crtc->active = true;
8664281b 5019
6b698516
DV
5020 if (intel_crtc->config->has_pch_encoder)
5021 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5022 else
5023 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5024
7d4aefd0 5025 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
5026 if (encoder->pre_enable)
5027 encoder->pre_enable(encoder);
7d4aefd0 5028 }
4f771f10 5029
d2d65408 5030 if (intel_crtc->config->has_pch_encoder)
4fe9467d 5031 dev_priv->display.fdi_link_train(crtc);
4fe9467d 5032
a65347ba 5033 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5034 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5035
1c132b44 5036 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5037 skylake_pfit_enable(intel_crtc);
ff6d9f55 5038 else
1c132b44 5039 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5040
5041 /*
5042 * On ILK+ LUT must be loaded before the pipe is running but with
5043 * clocks enabled
5044 */
5045 intel_crtc_load_lut(crtc);
5046
1f544388 5047 intel_ddi_set_pipe_settings(crtc);
a65347ba 5048 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5049 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5050
f37fcc2a 5051 intel_update_watermarks(crtc);
e1fdc473 5052 intel_enable_pipe(intel_crtc);
42db64ef 5053
6e3c9717 5054 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5055 lpt_pch_enable(crtc);
4f771f10 5056
a65347ba 5057 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5058 intel_ddi_set_vc_payload_alloc(crtc, true);
5059
f9b61ff6
DV
5060 assert_vblank_disabled(crtc);
5061 drm_crtc_vblank_on(crtc);
5062
8807e55b 5063 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5064 encoder->enable(encoder);
8807e55b
JN
5065 intel_opregion_notify_encoder(encoder, true);
5066 }
4f771f10 5067
6b698516
DV
5068 if (intel_crtc->config->has_pch_encoder) {
5069 intel_wait_for_vblank(dev, pipe);
5070 intel_wait_for_vblank(dev, pipe);
5071 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
5072 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5073 true);
6b698516 5074 }
d2d65408 5075
e4916946
PZ
5076 /* If we change the relative order between pipe/planes enabling, we need
5077 * to change the workaround. */
99d736a2
ML
5078 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5079 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5080 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5081 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5082 }
d029bcad
PZ
5083
5084 intel_fbc_enable(intel_crtc);
4f771f10
PZ
5085}
5086
bfd16b2a 5087static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5088{
5089 struct drm_device *dev = crtc->base.dev;
5090 struct drm_i915_private *dev_priv = dev->dev_private;
5091 int pipe = crtc->pipe;
5092
5093 /* To avoid upsetting the power well on haswell only disable the pfit if
5094 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5095 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5096 I915_WRITE(PF_CTL(pipe), 0);
5097 I915_WRITE(PF_WIN_POS(pipe), 0);
5098 I915_WRITE(PF_WIN_SZ(pipe), 0);
5099 }
5100}
5101
6be4a607
JB
5102static void ironlake_crtc_disable(struct drm_crtc *crtc)
5103{
5104 struct drm_device *dev = crtc->dev;
5105 struct drm_i915_private *dev_priv = dev->dev_private;
5106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5107 struct intel_encoder *encoder;
6be4a607 5108 int pipe = intel_crtc->pipe;
b52eb4dc 5109
37ca8d4c
VS
5110 if (intel_crtc->config->has_pch_encoder)
5111 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5112
ea9d758d
DV
5113 for_each_encoder_on_crtc(dev, crtc, encoder)
5114 encoder->disable(encoder);
5115
f9b61ff6
DV
5116 drm_crtc_vblank_off(crtc);
5117 assert_vblank_disabled(crtc);
5118
3860b2ec
VS
5119 /*
5120 * Sometimes spurious CPU pipe underruns happen when the
5121 * pipe is already disabled, but FDI RX/TX is still enabled.
5122 * Happens at least with VGA+HDMI cloning. Suppress them.
5123 */
5124 if (intel_crtc->config->has_pch_encoder)
5125 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5126
575f7ab7 5127 intel_disable_pipe(intel_crtc);
32f9d658 5128
bfd16b2a 5129 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5130
3860b2ec 5131 if (intel_crtc->config->has_pch_encoder) {
5a74f70a 5132 ironlake_fdi_disable(crtc);
3860b2ec
VS
5133 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5134 }
5a74f70a 5135
bf49ec8c
DV
5136 for_each_encoder_on_crtc(dev, crtc, encoder)
5137 if (encoder->post_disable)
5138 encoder->post_disable(encoder);
2c07245f 5139
6e3c9717 5140 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5141 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5142
d925c59a 5143 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5144 i915_reg_t reg;
5145 u32 temp;
5146
d925c59a
DV
5147 /* disable TRANS_DP_CTL */
5148 reg = TRANS_DP_CTL(pipe);
5149 temp = I915_READ(reg);
5150 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5151 TRANS_DP_PORT_SEL_MASK);
5152 temp |= TRANS_DP_PORT_SEL_NONE;
5153 I915_WRITE(reg, temp);
5154
5155 /* disable DPLL_SEL */
5156 temp = I915_READ(PCH_DPLL_SEL);
11887397 5157 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5158 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5159 }
e3421a18 5160
d925c59a
DV
5161 ironlake_fdi_pll_disable(intel_crtc);
5162 }
81b088ca
VS
5163
5164 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
d029bcad
PZ
5165
5166 intel_fbc_disable_crtc(intel_crtc);
6be4a607 5167}
1b3c7a47 5168
4f771f10 5169static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5170{
4f771f10
PZ
5171 struct drm_device *dev = crtc->dev;
5172 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5174 struct intel_encoder *encoder;
6e3c9717 5175 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5176
d2d65408
VS
5177 if (intel_crtc->config->has_pch_encoder)
5178 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5179 false);
5180
8807e55b
JN
5181 for_each_encoder_on_crtc(dev, crtc, encoder) {
5182 intel_opregion_notify_encoder(encoder, false);
4f771f10 5183 encoder->disable(encoder);
8807e55b 5184 }
4f771f10 5185
f9b61ff6
DV
5186 drm_crtc_vblank_off(crtc);
5187 assert_vblank_disabled(crtc);
5188
575f7ab7 5189 intel_disable_pipe(intel_crtc);
4f771f10 5190
6e3c9717 5191 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5192 intel_ddi_set_vc_payload_alloc(crtc, false);
5193
a65347ba 5194 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5195 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5196
1c132b44 5197 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5198 skylake_scaler_disable(intel_crtc);
ff6d9f55 5199 else
bfd16b2a 5200 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5201
a65347ba 5202 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5203 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5204
97b040aa
ID
5205 for_each_encoder_on_crtc(dev, crtc, encoder)
5206 if (encoder->post_disable)
5207 encoder->post_disable(encoder);
81b088ca 5208
92966a37
VS
5209 if (intel_crtc->config->has_pch_encoder) {
5210 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5211 lpt_disable_iclkip(dev_priv);
92966a37
VS
5212 intel_ddi_fdi_disable(crtc);
5213
81b088ca
VS
5214 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5215 true);
92966a37 5216 }
d029bcad
PZ
5217
5218 intel_fbc_disable_crtc(intel_crtc);
4f771f10
PZ
5219}
5220
2dd24552
JB
5221static void i9xx_pfit_enable(struct intel_crtc *crtc)
5222{
5223 struct drm_device *dev = crtc->base.dev;
5224 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5225 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5226
681a8504 5227 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5228 return;
5229
2dd24552 5230 /*
c0b03411
DV
5231 * The panel fitter should only be adjusted whilst the pipe is disabled,
5232 * according to register description and PRM.
2dd24552 5233 */
c0b03411
DV
5234 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5235 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5236
b074cec8
JB
5237 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5238 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5239
5240 /* Border color in case we don't scale up to the full screen. Black by
5241 * default, change to something else for debugging. */
5242 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5243}
5244
d05410f9
DA
5245static enum intel_display_power_domain port_to_power_domain(enum port port)
5246{
5247 switch (port) {
5248 case PORT_A:
6331a704 5249 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5250 case PORT_B:
6331a704 5251 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5252 case PORT_C:
6331a704 5253 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5254 case PORT_D:
6331a704 5255 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5256 case PORT_E:
6331a704 5257 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5258 default:
b9fec167 5259 MISSING_CASE(port);
d05410f9
DA
5260 return POWER_DOMAIN_PORT_OTHER;
5261 }
5262}
5263
25f78f58
VS
5264static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5265{
5266 switch (port) {
5267 case PORT_A:
5268 return POWER_DOMAIN_AUX_A;
5269 case PORT_B:
5270 return POWER_DOMAIN_AUX_B;
5271 case PORT_C:
5272 return POWER_DOMAIN_AUX_C;
5273 case PORT_D:
5274 return POWER_DOMAIN_AUX_D;
5275 case PORT_E:
5276 /* FIXME: Check VBT for actual wiring of PORT E */
5277 return POWER_DOMAIN_AUX_D;
5278 default:
b9fec167 5279 MISSING_CASE(port);
25f78f58
VS
5280 return POWER_DOMAIN_AUX_A;
5281 }
5282}
5283
319be8ae
ID
5284enum intel_display_power_domain
5285intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5286{
5287 struct drm_device *dev = intel_encoder->base.dev;
5288 struct intel_digital_port *intel_dig_port;
5289
5290 switch (intel_encoder->type) {
5291 case INTEL_OUTPUT_UNKNOWN:
5292 /* Only DDI platforms should ever use this output type */
5293 WARN_ON_ONCE(!HAS_DDI(dev));
5294 case INTEL_OUTPUT_DISPLAYPORT:
5295 case INTEL_OUTPUT_HDMI:
5296 case INTEL_OUTPUT_EDP:
5297 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5298 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5299 case INTEL_OUTPUT_DP_MST:
5300 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5301 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5302 case INTEL_OUTPUT_ANALOG:
5303 return POWER_DOMAIN_PORT_CRT;
5304 case INTEL_OUTPUT_DSI:
5305 return POWER_DOMAIN_PORT_DSI;
5306 default:
5307 return POWER_DOMAIN_PORT_OTHER;
5308 }
5309}
5310
25f78f58
VS
5311enum intel_display_power_domain
5312intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5313{
5314 struct drm_device *dev = intel_encoder->base.dev;
5315 struct intel_digital_port *intel_dig_port;
5316
5317 switch (intel_encoder->type) {
5318 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5319 case INTEL_OUTPUT_HDMI:
5320 /*
5321 * Only DDI platforms should ever use these output types.
5322 * We can get here after the HDMI detect code has already set
5323 * the type of the shared encoder. Since we can't be sure
5324 * what's the status of the given connectors, play safe and
5325 * run the DP detection too.
5326 */
25f78f58
VS
5327 WARN_ON_ONCE(!HAS_DDI(dev));
5328 case INTEL_OUTPUT_DISPLAYPORT:
5329 case INTEL_OUTPUT_EDP:
5330 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5331 return port_to_aux_power_domain(intel_dig_port->port);
5332 case INTEL_OUTPUT_DP_MST:
5333 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5334 return port_to_aux_power_domain(intel_dig_port->port);
5335 default:
b9fec167 5336 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5337 return POWER_DOMAIN_AUX_A;
5338 }
5339}
5340
319be8ae 5341static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5342{
319be8ae
ID
5343 struct drm_device *dev = crtc->dev;
5344 struct intel_encoder *intel_encoder;
5345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5346 enum pipe pipe = intel_crtc->pipe;
77d22dca 5347 unsigned long mask;
1a70a728 5348 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
77d22dca 5349
292b990e
ML
5350 if (!crtc->state->active)
5351 return 0;
5352
77d22dca
ID
5353 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5354 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5355 if (intel_crtc->config->pch_pfit.enabled ||
5356 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5357 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5358
319be8ae
ID
5359 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5360 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5361
77d22dca
ID
5362 return mask;
5363}
5364
292b990e 5365static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5366{
292b990e
ML
5367 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5369 enum intel_display_power_domain domain;
5370 unsigned long domains, new_domains, old_domains;
77d22dca 5371
292b990e
ML
5372 old_domains = intel_crtc->enabled_power_domains;
5373 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5374
292b990e
ML
5375 domains = new_domains & ~old_domains;
5376
5377 for_each_power_domain(domain, domains)
5378 intel_display_power_get(dev_priv, domain);
5379
5380 return old_domains & ~new_domains;
5381}
5382
5383static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5384 unsigned long domains)
5385{
5386 enum intel_display_power_domain domain;
5387
5388 for_each_power_domain(domain, domains)
5389 intel_display_power_put(dev_priv, domain);
5390}
77d22dca 5391
292b990e
ML
5392static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5393{
1a617b77 5394 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
292b990e
ML
5395 struct drm_device *dev = state->dev;
5396 struct drm_i915_private *dev_priv = dev->dev_private;
5397 unsigned long put_domains[I915_MAX_PIPES] = {};
5398 struct drm_crtc_state *crtc_state;
5399 struct drm_crtc *crtc;
5400 int i;
77d22dca 5401
292b990e
ML
5402 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5403 if (needs_modeset(crtc->state))
5404 put_domains[to_intel_crtc(crtc)->pipe] =
5405 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5406 }
5407
1a617b77
ML
5408 if (dev_priv->display.modeset_commit_cdclk &&
5409 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5410 dev_priv->display.modeset_commit_cdclk(state);
50f6e502 5411
292b990e
ML
5412 for (i = 0; i < I915_MAX_PIPES; i++)
5413 if (put_domains[i])
5414 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5415}
5416
adafdc6f
MK
5417static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5418{
5419 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5420
5421 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5422 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5423 return max_cdclk_freq;
5424 else if (IS_CHERRYVIEW(dev_priv))
5425 return max_cdclk_freq*95/100;
5426 else if (INTEL_INFO(dev_priv)->gen < 4)
5427 return 2*max_cdclk_freq*90/100;
5428 else
5429 return max_cdclk_freq*90/100;
5430}
5431
560a7ae4
DL
5432static void intel_update_max_cdclk(struct drm_device *dev)
5433{
5434 struct drm_i915_private *dev_priv = dev->dev_private;
5435
ef11bdb3 5436 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4
DL
5437 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5438
5439 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5440 dev_priv->max_cdclk_freq = 675000;
5441 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5442 dev_priv->max_cdclk_freq = 540000;
5443 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5444 dev_priv->max_cdclk_freq = 450000;
5445 else
5446 dev_priv->max_cdclk_freq = 337500;
5447 } else if (IS_BROADWELL(dev)) {
5448 /*
5449 * FIXME with extra cooling we can allow
5450 * 540 MHz for ULX and 675 Mhz for ULT.
5451 * How can we know if extra cooling is
5452 * available? PCI ID, VTB, something else?
5453 */
5454 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5455 dev_priv->max_cdclk_freq = 450000;
5456 else if (IS_BDW_ULX(dev))
5457 dev_priv->max_cdclk_freq = 450000;
5458 else if (IS_BDW_ULT(dev))
5459 dev_priv->max_cdclk_freq = 540000;
5460 else
5461 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5462 } else if (IS_CHERRYVIEW(dev)) {
5463 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5464 } else if (IS_VALLEYVIEW(dev)) {
5465 dev_priv->max_cdclk_freq = 400000;
5466 } else {
5467 /* otherwise assume cdclk is fixed */
5468 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5469 }
5470
adafdc6f
MK
5471 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5472
560a7ae4
DL
5473 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5474 dev_priv->max_cdclk_freq);
adafdc6f
MK
5475
5476 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5477 dev_priv->max_dotclk_freq);
560a7ae4
DL
5478}
5479
5480static void intel_update_cdclk(struct drm_device *dev)
5481{
5482 struct drm_i915_private *dev_priv = dev->dev_private;
5483
5484 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5485 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5486 dev_priv->cdclk_freq);
5487
5488 /*
5489 * Program the gmbus_freq based on the cdclk frequency.
5490 * BSpec erroneously claims we should aim for 4MHz, but
5491 * in fact 1MHz is the correct frequency.
5492 */
666a4537 5493 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
560a7ae4
DL
5494 /*
5495 * Program the gmbus_freq based on the cdclk frequency.
5496 * BSpec erroneously claims we should aim for 4MHz, but
5497 * in fact 1MHz is the correct frequency.
5498 */
5499 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5500 }
5501
5502 if (dev_priv->max_cdclk_freq == 0)
5503 intel_update_max_cdclk(dev);
5504}
5505
70d0c574 5506static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5507{
5508 struct drm_i915_private *dev_priv = dev->dev_private;
5509 uint32_t divider;
5510 uint32_t ratio;
5511 uint32_t current_freq;
5512 int ret;
5513
5514 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5515 switch (frequency) {
5516 case 144000:
5517 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5518 ratio = BXT_DE_PLL_RATIO(60);
5519 break;
5520 case 288000:
5521 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5522 ratio = BXT_DE_PLL_RATIO(60);
5523 break;
5524 case 384000:
5525 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5526 ratio = BXT_DE_PLL_RATIO(60);
5527 break;
5528 case 576000:
5529 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5530 ratio = BXT_DE_PLL_RATIO(60);
5531 break;
5532 case 624000:
5533 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5534 ratio = BXT_DE_PLL_RATIO(65);
5535 break;
5536 case 19200:
5537 /*
5538 * Bypass frequency with DE PLL disabled. Init ratio, divider
5539 * to suppress GCC warning.
5540 */
5541 ratio = 0;
5542 divider = 0;
5543 break;
5544 default:
5545 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5546
5547 return;
5548 }
5549
5550 mutex_lock(&dev_priv->rps.hw_lock);
5551 /* Inform power controller of upcoming frequency change */
5552 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5553 0x80000000);
5554 mutex_unlock(&dev_priv->rps.hw_lock);
5555
5556 if (ret) {
5557 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5558 ret, frequency);
5559 return;
5560 }
5561
5562 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5563 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5564 current_freq = current_freq * 500 + 1000;
5565
5566 /*
5567 * DE PLL has to be disabled when
5568 * - setting to 19.2MHz (bypass, PLL isn't used)
5569 * - before setting to 624MHz (PLL needs toggling)
5570 * - before setting to any frequency from 624MHz (PLL needs toggling)
5571 */
5572 if (frequency == 19200 || frequency == 624000 ||
5573 current_freq == 624000) {
5574 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5575 /* Timeout 200us */
5576 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5577 1))
5578 DRM_ERROR("timout waiting for DE PLL unlock\n");
5579 }
5580
5581 if (frequency != 19200) {
5582 uint32_t val;
5583
5584 val = I915_READ(BXT_DE_PLL_CTL);
5585 val &= ~BXT_DE_PLL_RATIO_MASK;
5586 val |= ratio;
5587 I915_WRITE(BXT_DE_PLL_CTL, val);
5588
5589 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5590 /* Timeout 200us */
5591 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5592 DRM_ERROR("timeout waiting for DE PLL lock\n");
5593
5594 val = I915_READ(CDCLK_CTL);
5595 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5596 val |= divider;
5597 /*
5598 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5599 * enable otherwise.
5600 */
5601 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5602 if (frequency >= 500000)
5603 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5604
5605 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5606 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5607 val |= (frequency - 1000) / 500;
5608 I915_WRITE(CDCLK_CTL, val);
5609 }
5610
5611 mutex_lock(&dev_priv->rps.hw_lock);
5612 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5613 DIV_ROUND_UP(frequency, 25000));
5614 mutex_unlock(&dev_priv->rps.hw_lock);
5615
5616 if (ret) {
5617 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5618 ret, frequency);
5619 return;
5620 }
5621
a47871bd 5622 intel_update_cdclk(dev);
f8437dd1
VK
5623}
5624
5625void broxton_init_cdclk(struct drm_device *dev)
5626{
5627 struct drm_i915_private *dev_priv = dev->dev_private;
5628 uint32_t val;
5629
5630 /*
5631 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5632 * or else the reset will hang because there is no PCH to respond.
5633 * Move the handshake programming to initialization sequence.
5634 * Previously was left up to BIOS.
5635 */
5636 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5637 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5638 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5639
5640 /* Enable PG1 for cdclk */
5641 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5642
5643 /* check if cd clock is enabled */
5644 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5645 DRM_DEBUG_KMS("Display already initialized\n");
5646 return;
5647 }
5648
5649 /*
5650 * FIXME:
5651 * - The initial CDCLK needs to be read from VBT.
5652 * Need to make this change after VBT has changes for BXT.
5653 * - check if setting the max (or any) cdclk freq is really necessary
5654 * here, it belongs to modeset time
5655 */
5656 broxton_set_cdclk(dev, 624000);
5657
5658 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5659 POSTING_READ(DBUF_CTL);
5660
f8437dd1
VK
5661 udelay(10);
5662
5663 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5664 DRM_ERROR("DBuf power enable timeout!\n");
5665}
5666
5667void broxton_uninit_cdclk(struct drm_device *dev)
5668{
5669 struct drm_i915_private *dev_priv = dev->dev_private;
5670
5671 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5672 POSTING_READ(DBUF_CTL);
5673
f8437dd1
VK
5674 udelay(10);
5675
5676 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5677 DRM_ERROR("DBuf power disable timeout!\n");
5678
5679 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5680 broxton_set_cdclk(dev, 19200);
5681
5682 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5683}
5684
5d96d8af
DL
5685static const struct skl_cdclk_entry {
5686 unsigned int freq;
5687 unsigned int vco;
5688} skl_cdclk_frequencies[] = {
5689 { .freq = 308570, .vco = 8640 },
5690 { .freq = 337500, .vco = 8100 },
5691 { .freq = 432000, .vco = 8640 },
5692 { .freq = 450000, .vco = 8100 },
5693 { .freq = 540000, .vco = 8100 },
5694 { .freq = 617140, .vco = 8640 },
5695 { .freq = 675000, .vco = 8100 },
5696};
5697
5698static unsigned int skl_cdclk_decimal(unsigned int freq)
5699{
5700 return (freq - 1000) / 500;
5701}
5702
5703static unsigned int skl_cdclk_get_vco(unsigned int freq)
5704{
5705 unsigned int i;
5706
5707 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5708 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5709
5710 if (e->freq == freq)
5711 return e->vco;
5712 }
5713
5714 return 8100;
5715}
5716
5717static void
5718skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5719{
5720 unsigned int min_freq;
5721 u32 val;
5722
5723 /* select the minimum CDCLK before enabling DPLL 0 */
5724 val = I915_READ(CDCLK_CTL);
5725 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5726 val |= CDCLK_FREQ_337_308;
5727
5728 if (required_vco == 8640)
5729 min_freq = 308570;
5730 else
5731 min_freq = 337500;
5732
5733 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5734
5735 I915_WRITE(CDCLK_CTL, val);
5736 POSTING_READ(CDCLK_CTL);
5737
5738 /*
5739 * We always enable DPLL0 with the lowest link rate possible, but still
5740 * taking into account the VCO required to operate the eDP panel at the
5741 * desired frequency. The usual DP link rates operate with a VCO of
5742 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5743 * The modeset code is responsible for the selection of the exact link
5744 * rate later on, with the constraint of choosing a frequency that
5745 * works with required_vco.
5746 */
5747 val = I915_READ(DPLL_CTRL1);
5748
5749 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5750 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5751 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5752 if (required_vco == 8640)
5753 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5754 SKL_DPLL0);
5755 else
5756 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5757 SKL_DPLL0);
5758
5759 I915_WRITE(DPLL_CTRL1, val);
5760 POSTING_READ(DPLL_CTRL1);
5761
5762 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5763
5764 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5765 DRM_ERROR("DPLL0 not locked\n");
5766}
5767
5768static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5769{
5770 int ret;
5771 u32 val;
5772
5773 /* inform PCU we want to change CDCLK */
5774 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5775 mutex_lock(&dev_priv->rps.hw_lock);
5776 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5777 mutex_unlock(&dev_priv->rps.hw_lock);
5778
5779 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5780}
5781
5782static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5783{
5784 unsigned int i;
5785
5786 for (i = 0; i < 15; i++) {
5787 if (skl_cdclk_pcu_ready(dev_priv))
5788 return true;
5789 udelay(10);
5790 }
5791
5792 return false;
5793}
5794
5795static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5796{
560a7ae4 5797 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5798 u32 freq_select, pcu_ack;
5799
5800 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5801
5802 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5803 DRM_ERROR("failed to inform PCU about cdclk change\n");
5804 return;
5805 }
5806
5807 /* set CDCLK_CTL */
5808 switch(freq) {
5809 case 450000:
5810 case 432000:
5811 freq_select = CDCLK_FREQ_450_432;
5812 pcu_ack = 1;
5813 break;
5814 case 540000:
5815 freq_select = CDCLK_FREQ_540;
5816 pcu_ack = 2;
5817 break;
5818 case 308570:
5819 case 337500:
5820 default:
5821 freq_select = CDCLK_FREQ_337_308;
5822 pcu_ack = 0;
5823 break;
5824 case 617140:
5825 case 675000:
5826 freq_select = CDCLK_FREQ_675_617;
5827 pcu_ack = 3;
5828 break;
5829 }
5830
5831 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5832 POSTING_READ(CDCLK_CTL);
5833
5834 /* inform PCU of the change */
5835 mutex_lock(&dev_priv->rps.hw_lock);
5836 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5837 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5838
5839 intel_update_cdclk(dev);
5d96d8af
DL
5840}
5841
5842void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5843{
5844 /* disable DBUF power */
5845 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5846 POSTING_READ(DBUF_CTL);
5847
5848 udelay(10);
5849
5850 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5851 DRM_ERROR("DBuf power disable timeout\n");
5852
ab96c1ee
ID
5853 /* disable DPLL0 */
5854 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5855 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5856 DRM_ERROR("Couldn't disable DPLL0\n");
5d96d8af
DL
5857}
5858
5859void skl_init_cdclk(struct drm_i915_private *dev_priv)
5860{
5d96d8af
DL
5861 unsigned int required_vco;
5862
39d9b85a
GW
5863 /* DPLL0 not enabled (happens on early BIOS versions) */
5864 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5865 /* enable DPLL0 */
5866 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5867 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5868 }
5869
5d96d8af
DL
5870 /* set CDCLK to the frequency the BIOS chose */
5871 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5872
5873 /* enable DBUF power */
5874 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5875 POSTING_READ(DBUF_CTL);
5876
5877 udelay(10);
5878
5879 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5880 DRM_ERROR("DBuf power enable timeout\n");
5881}
5882
c73666f3
SK
5883int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5884{
5885 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5886 uint32_t cdctl = I915_READ(CDCLK_CTL);
5887 int freq = dev_priv->skl_boot_cdclk;
5888
f1b391a5
SK
5889 /*
5890 * check if the pre-os intialized the display
5891 * There is SWF18 scratchpad register defined which is set by the
5892 * pre-os which can be used by the OS drivers to check the status
5893 */
5894 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5895 goto sanitize;
5896
c73666f3
SK
5897 /* Is PLL enabled and locked ? */
5898 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5899 goto sanitize;
5900
5901 /* DPLL okay; verify the cdclock
5902 *
5903 * Noticed in some instances that the freq selection is correct but
5904 * decimal part is programmed wrong from BIOS where pre-os does not
5905 * enable display. Verify the same as well.
5906 */
5907 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5908 /* All well; nothing to sanitize */
5909 return false;
5910sanitize:
5911 /*
5912 * As of now initialize with max cdclk till
5913 * we get dynamic cdclk support
5914 * */
5915 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5916 skl_init_cdclk(dev_priv);
5917
5918 /* we did have to sanitize */
5919 return true;
5920}
5921
30a970c6
JB
5922/* Adjust CDclk dividers to allow high res or save power if possible */
5923static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5924{
5925 struct drm_i915_private *dev_priv = dev->dev_private;
5926 u32 val, cmd;
5927
164dfd28
VK
5928 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5929 != dev_priv->cdclk_freq);
d60c4473 5930
dfcab17e 5931 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5932 cmd = 2;
dfcab17e 5933 else if (cdclk == 266667)
30a970c6
JB
5934 cmd = 1;
5935 else
5936 cmd = 0;
5937
5938 mutex_lock(&dev_priv->rps.hw_lock);
5939 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5940 val &= ~DSPFREQGUAR_MASK;
5941 val |= (cmd << DSPFREQGUAR_SHIFT);
5942 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5943 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5944 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5945 50)) {
5946 DRM_ERROR("timed out waiting for CDclk change\n");
5947 }
5948 mutex_unlock(&dev_priv->rps.hw_lock);
5949
54433e91
VS
5950 mutex_lock(&dev_priv->sb_lock);
5951
dfcab17e 5952 if (cdclk == 400000) {
6bcda4f0 5953 u32 divider;
30a970c6 5954
6bcda4f0 5955 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5956
30a970c6
JB
5957 /* adjust cdclk divider */
5958 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5959 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5960 val |= divider;
5961 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5962
5963 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5964 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5965 50))
5966 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5967 }
5968
30a970c6
JB
5969 /* adjust self-refresh exit latency value */
5970 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5971 val &= ~0x7f;
5972
5973 /*
5974 * For high bandwidth configs, we set a higher latency in the bunit
5975 * so that the core display fetch happens in time to avoid underruns.
5976 */
dfcab17e 5977 if (cdclk == 400000)
30a970c6
JB
5978 val |= 4500 / 250; /* 4.5 usec */
5979 else
5980 val |= 3000 / 250; /* 3.0 usec */
5981 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5982
a580516d 5983 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5984
b6283055 5985 intel_update_cdclk(dev);
30a970c6
JB
5986}
5987
383c5a6a
VS
5988static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5989{
5990 struct drm_i915_private *dev_priv = dev->dev_private;
5991 u32 val, cmd;
5992
164dfd28
VK
5993 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5994 != dev_priv->cdclk_freq);
383c5a6a
VS
5995
5996 switch (cdclk) {
383c5a6a
VS
5997 case 333333:
5998 case 320000:
383c5a6a 5999 case 266667:
383c5a6a 6000 case 200000:
383c5a6a
VS
6001 break;
6002 default:
5f77eeb0 6003 MISSING_CASE(cdclk);
383c5a6a
VS
6004 return;
6005 }
6006
9d0d3fda
VS
6007 /*
6008 * Specs are full of misinformation, but testing on actual
6009 * hardware has shown that we just need to write the desired
6010 * CCK divider into the Punit register.
6011 */
6012 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6013
383c5a6a
VS
6014 mutex_lock(&dev_priv->rps.hw_lock);
6015 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6016 val &= ~DSPFREQGUAR_MASK_CHV;
6017 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6018 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6019 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6020 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6021 50)) {
6022 DRM_ERROR("timed out waiting for CDclk change\n");
6023 }
6024 mutex_unlock(&dev_priv->rps.hw_lock);
6025
b6283055 6026 intel_update_cdclk(dev);
383c5a6a
VS
6027}
6028
30a970c6
JB
6029static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6030 int max_pixclk)
6031{
6bcda4f0 6032 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 6033 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 6034
30a970c6
JB
6035 /*
6036 * Really only a few cases to deal with, as only 4 CDclks are supported:
6037 * 200MHz
6038 * 267MHz
29dc7ef3 6039 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
6040 * 400MHz (VLV only)
6041 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6042 * of the lower bin and adjust if needed.
e37c67a1
VS
6043 *
6044 * We seem to get an unstable or solid color picture at 200MHz.
6045 * Not sure what's wrong. For now use 200MHz only when all pipes
6046 * are off.
30a970c6 6047 */
6cca3195
VS
6048 if (!IS_CHERRYVIEW(dev_priv) &&
6049 max_pixclk > freq_320*limit/100)
dfcab17e 6050 return 400000;
6cca3195 6051 else if (max_pixclk > 266667*limit/100)
29dc7ef3 6052 return freq_320;
e37c67a1 6053 else if (max_pixclk > 0)
dfcab17e 6054 return 266667;
e37c67a1
VS
6055 else
6056 return 200000;
30a970c6
JB
6057}
6058
f8437dd1
VK
6059static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6060 int max_pixclk)
6061{
6062 /*
6063 * FIXME:
6064 * - remove the guardband, it's not needed on BXT
6065 * - set 19.2MHz bypass frequency if there are no active pipes
6066 */
6067 if (max_pixclk > 576000*9/10)
6068 return 624000;
6069 else if (max_pixclk > 384000*9/10)
6070 return 576000;
6071 else if (max_pixclk > 288000*9/10)
6072 return 384000;
6073 else if (max_pixclk > 144000*9/10)
6074 return 288000;
6075 else
6076 return 144000;
6077}
6078
a821fc46
ACO
6079/* Compute the max pixel clock for new configuration. Uses atomic state if
6080 * that's non-NULL, look at current state otherwise. */
6081static int intel_mode_max_pixclk(struct drm_device *dev,
6082 struct drm_atomic_state *state)
30a970c6 6083{
565602d7
ML
6084 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6085 struct drm_i915_private *dev_priv = dev->dev_private;
6086 struct drm_crtc *crtc;
6087 struct drm_crtc_state *crtc_state;
6088 unsigned max_pixclk = 0, i;
6089 enum pipe pipe;
30a970c6 6090
565602d7
ML
6091 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6092 sizeof(intel_state->min_pixclk));
304603f4 6093
565602d7
ML
6094 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6095 int pixclk = 0;
6096
6097 if (crtc_state->enable)
6098 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6099
565602d7 6100 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6101 }
6102
565602d7
ML
6103 if (!intel_state->active_crtcs)
6104 return 0;
6105
6106 for_each_pipe(dev_priv, pipe)
6107 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6108
30a970c6
JB
6109 return max_pixclk;
6110}
6111
27c329ed 6112static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6113{
27c329ed
ML
6114 struct drm_device *dev = state->dev;
6115 struct drm_i915_private *dev_priv = dev->dev_private;
6116 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6117 struct intel_atomic_state *intel_state =
6118 to_intel_atomic_state(state);
30a970c6 6119
304603f4
ACO
6120 if (max_pixclk < 0)
6121 return max_pixclk;
30a970c6 6122
1a617b77 6123 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6124 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6125
1a617b77
ML
6126 if (!intel_state->active_crtcs)
6127 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6128
27c329ed
ML
6129 return 0;
6130}
304603f4 6131
27c329ed
ML
6132static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6133{
6134 struct drm_device *dev = state->dev;
6135 struct drm_i915_private *dev_priv = dev->dev_private;
6136 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6137 struct intel_atomic_state *intel_state =
6138 to_intel_atomic_state(state);
85a96e7a 6139
27c329ed
ML
6140 if (max_pixclk < 0)
6141 return max_pixclk;
85a96e7a 6142
1a617b77 6143 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6144 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6145
1a617b77
ML
6146 if (!intel_state->active_crtcs)
6147 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6148
27c329ed 6149 return 0;
30a970c6
JB
6150}
6151
1e69cd74
VS
6152static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6153{
6154 unsigned int credits, default_credits;
6155
6156 if (IS_CHERRYVIEW(dev_priv))
6157 default_credits = PFI_CREDIT(12);
6158 else
6159 default_credits = PFI_CREDIT(8);
6160
bfa7df01 6161 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6162 /* CHV suggested value is 31 or 63 */
6163 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6164 credits = PFI_CREDIT_63;
1e69cd74
VS
6165 else
6166 credits = PFI_CREDIT(15);
6167 } else {
6168 credits = default_credits;
6169 }
6170
6171 /*
6172 * WA - write default credits before re-programming
6173 * FIXME: should we also set the resend bit here?
6174 */
6175 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6176 default_credits);
6177
6178 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6179 credits | PFI_CREDIT_RESEND);
6180
6181 /*
6182 * FIXME is this guaranteed to clear
6183 * immediately or should we poll for it?
6184 */
6185 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6186}
6187
27c329ed 6188static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6189{
a821fc46 6190 struct drm_device *dev = old_state->dev;
30a970c6 6191 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6192 struct intel_atomic_state *old_intel_state =
6193 to_intel_atomic_state(old_state);
6194 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6195
27c329ed
ML
6196 /*
6197 * FIXME: We can end up here with all power domains off, yet
6198 * with a CDCLK frequency other than the minimum. To account
6199 * for this take the PIPE-A power domain, which covers the HW
6200 * blocks needed for the following programming. This can be
6201 * removed once it's guaranteed that we get here either with
6202 * the minimum CDCLK set, or the required power domains
6203 * enabled.
6204 */
6205 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6206
27c329ed
ML
6207 if (IS_CHERRYVIEW(dev))
6208 cherryview_set_cdclk(dev, req_cdclk);
6209 else
6210 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6211
27c329ed 6212 vlv_program_pfi_credits(dev_priv);
1e69cd74 6213
27c329ed 6214 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6215}
6216
89b667f8
JB
6217static void valleyview_crtc_enable(struct drm_crtc *crtc)
6218{
6219 struct drm_device *dev = crtc->dev;
a72e4c9f 6220 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6221 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6222 struct intel_encoder *encoder;
6223 int pipe = intel_crtc->pipe;
89b667f8 6224
53d9f4e9 6225 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6226 return;
6227
6e3c9717 6228 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6229 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6230
6231 intel_set_pipe_timings(intel_crtc);
6232
c14b0485
VS
6233 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6234 struct drm_i915_private *dev_priv = dev->dev_private;
6235
6236 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6237 I915_WRITE(CHV_CANVAS(pipe), 0);
6238 }
6239
5b18e57c
DV
6240 i9xx_set_pipeconf(intel_crtc);
6241
89b667f8 6242 intel_crtc->active = true;
89b667f8 6243
a72e4c9f 6244 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6245
89b667f8
JB
6246 for_each_encoder_on_crtc(dev, crtc, encoder)
6247 if (encoder->pre_pll_enable)
6248 encoder->pre_pll_enable(encoder);
6249
a65347ba 6250 if (!intel_crtc->config->has_dsi_encoder) {
c0b4c660
VS
6251 if (IS_CHERRYVIEW(dev)) {
6252 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6253 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6254 } else {
6255 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6256 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6257 }
9d556c99 6258 }
89b667f8
JB
6259
6260 for_each_encoder_on_crtc(dev, crtc, encoder)
6261 if (encoder->pre_enable)
6262 encoder->pre_enable(encoder);
6263
2dd24552
JB
6264 i9xx_pfit_enable(intel_crtc);
6265
63cbb074
VS
6266 intel_crtc_load_lut(crtc);
6267
e1fdc473 6268 intel_enable_pipe(intel_crtc);
be6a6f8e 6269
4b3a9526
VS
6270 assert_vblank_disabled(crtc);
6271 drm_crtc_vblank_on(crtc);
6272
f9b61ff6
DV
6273 for_each_encoder_on_crtc(dev, crtc, encoder)
6274 encoder->enable(encoder);
89b667f8
JB
6275}
6276
f13c2ef3
DV
6277static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6278{
6279 struct drm_device *dev = crtc->base.dev;
6280 struct drm_i915_private *dev_priv = dev->dev_private;
6281
6e3c9717
ACO
6282 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6283 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6284}
6285
0b8765c6 6286static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6287{
6288 struct drm_device *dev = crtc->dev;
a72e4c9f 6289 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6291 struct intel_encoder *encoder;
79e53945 6292 int pipe = intel_crtc->pipe;
79e53945 6293
53d9f4e9 6294 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6295 return;
6296
f13c2ef3
DV
6297 i9xx_set_pll_dividers(intel_crtc);
6298
6e3c9717 6299 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6300 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6301
6302 intel_set_pipe_timings(intel_crtc);
6303
5b18e57c
DV
6304 i9xx_set_pipeconf(intel_crtc);
6305
f7abfe8b 6306 intel_crtc->active = true;
6b383a7f 6307
4a3436e8 6308 if (!IS_GEN2(dev))
a72e4c9f 6309 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6310
9d6d9f19
MK
6311 for_each_encoder_on_crtc(dev, crtc, encoder)
6312 if (encoder->pre_enable)
6313 encoder->pre_enable(encoder);
6314
f6736a1a
DV
6315 i9xx_enable_pll(intel_crtc);
6316
2dd24552
JB
6317 i9xx_pfit_enable(intel_crtc);
6318
63cbb074
VS
6319 intel_crtc_load_lut(crtc);
6320
f37fcc2a 6321 intel_update_watermarks(crtc);
e1fdc473 6322 intel_enable_pipe(intel_crtc);
be6a6f8e 6323
4b3a9526
VS
6324 assert_vblank_disabled(crtc);
6325 drm_crtc_vblank_on(crtc);
6326
f9b61ff6
DV
6327 for_each_encoder_on_crtc(dev, crtc, encoder)
6328 encoder->enable(encoder);
d029bcad
PZ
6329
6330 intel_fbc_enable(intel_crtc);
0b8765c6 6331}
79e53945 6332
87476d63
DV
6333static void i9xx_pfit_disable(struct intel_crtc *crtc)
6334{
6335 struct drm_device *dev = crtc->base.dev;
6336 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6337
6e3c9717 6338 if (!crtc->config->gmch_pfit.control)
328d8e82 6339 return;
87476d63 6340
328d8e82 6341 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6342
328d8e82
DV
6343 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6344 I915_READ(PFIT_CONTROL));
6345 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6346}
6347
0b8765c6
JB
6348static void i9xx_crtc_disable(struct drm_crtc *crtc)
6349{
6350 struct drm_device *dev = crtc->dev;
6351 struct drm_i915_private *dev_priv = dev->dev_private;
6352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6353 struct intel_encoder *encoder;
0b8765c6 6354 int pipe = intel_crtc->pipe;
ef9c3aee 6355
6304cd91
VS
6356 /*
6357 * On gen2 planes are double buffered but the pipe isn't, so we must
6358 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6359 * We also need to wait on all gmch platforms because of the
6360 * self-refresh mode constraint explained above.
6304cd91 6361 */
564ed191 6362 intel_wait_for_vblank(dev, pipe);
6304cd91 6363
4b3a9526
VS
6364 for_each_encoder_on_crtc(dev, crtc, encoder)
6365 encoder->disable(encoder);
6366
f9b61ff6
DV
6367 drm_crtc_vblank_off(crtc);
6368 assert_vblank_disabled(crtc);
6369
575f7ab7 6370 intel_disable_pipe(intel_crtc);
24a1f16d 6371
87476d63 6372 i9xx_pfit_disable(intel_crtc);
24a1f16d 6373
89b667f8
JB
6374 for_each_encoder_on_crtc(dev, crtc, encoder)
6375 if (encoder->post_disable)
6376 encoder->post_disable(encoder);
6377
a65347ba 6378 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6379 if (IS_CHERRYVIEW(dev))
6380 chv_disable_pll(dev_priv, pipe);
6381 else if (IS_VALLEYVIEW(dev))
6382 vlv_disable_pll(dev_priv, pipe);
6383 else
1c4e0274 6384 i9xx_disable_pll(intel_crtc);
076ed3b2 6385 }
0b8765c6 6386
d6db995f
VS
6387 for_each_encoder_on_crtc(dev, crtc, encoder)
6388 if (encoder->post_pll_disable)
6389 encoder->post_pll_disable(encoder);
6390
4a3436e8 6391 if (!IS_GEN2(dev))
a72e4c9f 6392 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
d029bcad
PZ
6393
6394 intel_fbc_disable_crtc(intel_crtc);
0b8765c6
JB
6395}
6396
b17d48e2
ML
6397static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6398{
6399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6400 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6401 enum intel_display_power_domain domain;
6402 unsigned long domains;
6403
6404 if (!intel_crtc->active)
6405 return;
6406
a539205a 6407 if (to_intel_plane_state(crtc->primary->state)->visible) {
fc32b1fd
ML
6408 WARN_ON(intel_crtc->unpin_work);
6409
a539205a 6410 intel_pre_disable_primary(crtc);
54a41961
ML
6411
6412 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6413 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6414 }
6415
b17d48e2 6416 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6417 intel_crtc->active = false;
6418 intel_update_watermarks(crtc);
1f7457b1 6419 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6420
6421 domains = intel_crtc->enabled_power_domains;
6422 for_each_power_domain(domain, domains)
6423 intel_display_power_put(dev_priv, domain);
6424 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6425
6426 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6427 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6428}
6429
6b72d486
ML
6430/*
6431 * turn all crtc's off, but do not adjust state
6432 * This has to be paired with a call to intel_modeset_setup_hw_state.
6433 */
70e0bd74 6434int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6435{
70e0bd74
ML
6436 struct drm_mode_config *config = &dev->mode_config;
6437 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6438 struct drm_atomic_state *state;
6b72d486 6439 struct drm_crtc *crtc;
70e0bd74
ML
6440 unsigned crtc_mask = 0;
6441 int ret = 0;
6442
6443 if (WARN_ON(!ctx))
6444 return 0;
6445
6446 lockdep_assert_held(&ctx->ww_ctx);
6447 state = drm_atomic_state_alloc(dev);
6448 if (WARN_ON(!state))
6449 return -ENOMEM;
6450
6451 state->acquire_ctx = ctx;
6452 state->allow_modeset = true;
6453
6454 for_each_crtc(dev, crtc) {
6455 struct drm_crtc_state *crtc_state =
6456 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6457
70e0bd74
ML
6458 ret = PTR_ERR_OR_ZERO(crtc_state);
6459 if (ret)
6460 goto free;
6461
6462 if (!crtc_state->active)
6463 continue;
6464
6465 crtc_state->active = false;
6466 crtc_mask |= 1 << drm_crtc_index(crtc);
6467 }
6468
6469 if (crtc_mask) {
74c090b1 6470 ret = drm_atomic_commit(state);
70e0bd74
ML
6471
6472 if (!ret) {
6473 for_each_crtc(dev, crtc)
6474 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6475 crtc->state->active = true;
6476
6477 return ret;
6478 }
6479 }
6480
6481free:
6482 if (ret)
6483 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6484 drm_atomic_state_free(state);
6485 return ret;
ee7b9f93
JB
6486}
6487
ea5b213a 6488void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6489{
4ef69c7a 6490 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6491
ea5b213a
CW
6492 drm_encoder_cleanup(encoder);
6493 kfree(intel_encoder);
7e7d76c3
JB
6494}
6495
0a91ca29
DV
6496/* Cross check the actual hw state with our own modeset state tracking (and it's
6497 * internal consistency). */
b980514c 6498static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6499{
35dd3c64
ML
6500 struct drm_crtc *crtc = connector->base.state->crtc;
6501
6502 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6503 connector->base.base.id,
6504 connector->base.name);
6505
0a91ca29 6506 if (connector->get_hw_state(connector)) {
e85376cb 6507 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6508 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6509
35dd3c64
ML
6510 I915_STATE_WARN(!crtc,
6511 "connector enabled without attached crtc\n");
0a91ca29 6512
35dd3c64
ML
6513 if (!crtc)
6514 return;
6515
6516 I915_STATE_WARN(!crtc->state->active,
6517 "connector is active, but attached crtc isn't\n");
6518
e85376cb 6519 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6520 return;
6521
e85376cb 6522 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6523 "atomic encoder doesn't match attached encoder\n");
6524
e85376cb 6525 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6526 "attached encoder crtc differs from connector crtc\n");
6527 } else {
4d688a2a
ML
6528 I915_STATE_WARN(crtc && crtc->state->active,
6529 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6530 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6531 "best encoder set without crtc!\n");
0a91ca29 6532 }
79e53945
JB
6533}
6534
08d9bc92
ACO
6535int intel_connector_init(struct intel_connector *connector)
6536{
5350a031 6537 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6538
5350a031 6539 if (!connector->base.state)
08d9bc92
ACO
6540 return -ENOMEM;
6541
08d9bc92
ACO
6542 return 0;
6543}
6544
6545struct intel_connector *intel_connector_alloc(void)
6546{
6547 struct intel_connector *connector;
6548
6549 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6550 if (!connector)
6551 return NULL;
6552
6553 if (intel_connector_init(connector) < 0) {
6554 kfree(connector);
6555 return NULL;
6556 }
6557
6558 return connector;
6559}
6560
f0947c37
DV
6561/* Simple connector->get_hw_state implementation for encoders that support only
6562 * one connector and no cloning and hence the encoder state determines the state
6563 * of the connector. */
6564bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6565{
24929352 6566 enum pipe pipe = 0;
f0947c37 6567 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6568
f0947c37 6569 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6570}
6571
6d293983 6572static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6573{
6d293983
ACO
6574 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6575 return crtc_state->fdi_lanes;
d272ddfa
VS
6576
6577 return 0;
6578}
6579
6d293983 6580static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6581 struct intel_crtc_state *pipe_config)
1857e1da 6582{
6d293983
ACO
6583 struct drm_atomic_state *state = pipe_config->base.state;
6584 struct intel_crtc *other_crtc;
6585 struct intel_crtc_state *other_crtc_state;
6586
1857e1da
DV
6587 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6588 pipe_name(pipe), pipe_config->fdi_lanes);
6589 if (pipe_config->fdi_lanes > 4) {
6590 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6591 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6592 return -EINVAL;
1857e1da
DV
6593 }
6594
bafb6553 6595 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6596 if (pipe_config->fdi_lanes > 2) {
6597 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6598 pipe_config->fdi_lanes);
6d293983 6599 return -EINVAL;
1857e1da 6600 } else {
6d293983 6601 return 0;
1857e1da
DV
6602 }
6603 }
6604
6605 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6606 return 0;
1857e1da
DV
6607
6608 /* Ivybridge 3 pipe is really complicated */
6609 switch (pipe) {
6610 case PIPE_A:
6d293983 6611 return 0;
1857e1da 6612 case PIPE_B:
6d293983
ACO
6613 if (pipe_config->fdi_lanes <= 2)
6614 return 0;
6615
6616 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6617 other_crtc_state =
6618 intel_atomic_get_crtc_state(state, other_crtc);
6619 if (IS_ERR(other_crtc_state))
6620 return PTR_ERR(other_crtc_state);
6621
6622 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6623 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6624 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6625 return -EINVAL;
1857e1da 6626 }
6d293983 6627 return 0;
1857e1da 6628 case PIPE_C:
251cc67c
VS
6629 if (pipe_config->fdi_lanes > 2) {
6630 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6631 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6632 return -EINVAL;
251cc67c 6633 }
6d293983
ACO
6634
6635 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6636 other_crtc_state =
6637 intel_atomic_get_crtc_state(state, other_crtc);
6638 if (IS_ERR(other_crtc_state))
6639 return PTR_ERR(other_crtc_state);
6640
6641 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6642 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6643 return -EINVAL;
1857e1da 6644 }
6d293983 6645 return 0;
1857e1da
DV
6646 default:
6647 BUG();
6648 }
6649}
6650
e29c22c0
DV
6651#define RETRY 1
6652static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6653 struct intel_crtc_state *pipe_config)
877d48d5 6654{
1857e1da 6655 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6656 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6657 int lane, link_bw, fdi_dotclock, ret;
6658 bool needs_recompute = false;
877d48d5 6659
e29c22c0 6660retry:
877d48d5
DV
6661 /* FDI is a binary signal running at ~2.7GHz, encoding
6662 * each output octet as 10 bits. The actual frequency
6663 * is stored as a divider into a 100MHz clock, and the
6664 * mode pixel clock is stored in units of 1KHz.
6665 * Hence the bw of each lane in terms of the mode signal
6666 * is:
6667 */
6668 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6669
241bfc38 6670 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6671
2bd89a07 6672 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6673 pipe_config->pipe_bpp);
6674
6675 pipe_config->fdi_lanes = lane;
6676
2bd89a07 6677 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6678 link_bw, &pipe_config->fdi_m_n);
1857e1da 6679
6d293983
ACO
6680 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6681 intel_crtc->pipe, pipe_config);
6682 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6683 pipe_config->pipe_bpp -= 2*3;
6684 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6685 pipe_config->pipe_bpp);
6686 needs_recompute = true;
6687 pipe_config->bw_constrained = true;
6688
6689 goto retry;
6690 }
6691
6692 if (needs_recompute)
6693 return RETRY;
6694
6d293983 6695 return ret;
877d48d5
DV
6696}
6697
8cfb3407
VS
6698static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6699 struct intel_crtc_state *pipe_config)
6700{
6701 if (pipe_config->pipe_bpp > 24)
6702 return false;
6703
6704 /* HSW can handle pixel rate up to cdclk? */
6705 if (IS_HASWELL(dev_priv->dev))
6706 return true;
6707
6708 /*
b432e5cf
VS
6709 * We compare against max which means we must take
6710 * the increased cdclk requirement into account when
6711 * calculating the new cdclk.
6712 *
6713 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6714 */
6715 return ilk_pipe_pixel_rate(pipe_config) <=
6716 dev_priv->max_cdclk_freq * 95 / 100;
6717}
6718
42db64ef 6719static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6720 struct intel_crtc_state *pipe_config)
42db64ef 6721{
8cfb3407
VS
6722 struct drm_device *dev = crtc->base.dev;
6723 struct drm_i915_private *dev_priv = dev->dev_private;
6724
d330a953 6725 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6726 hsw_crtc_supports_ips(crtc) &&
6727 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6728}
6729
39acb4aa
VS
6730static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6731{
6732 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6733
6734 /* GDG double wide on either pipe, otherwise pipe A only */
6735 return INTEL_INFO(dev_priv)->gen < 4 &&
6736 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6737}
6738
a43f6e0f 6739static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6740 struct intel_crtc_state *pipe_config)
79e53945 6741{
a43f6e0f 6742 struct drm_device *dev = crtc->base.dev;
8bd31e67 6743 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6744 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6745
ad3a4479 6746 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6747 if (INTEL_INFO(dev)->gen < 4) {
39acb4aa 6748 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6749
6750 /*
39acb4aa 6751 * Enable double wide mode when the dot clock
cf532bb2 6752 * is > 90% of the (display) core speed.
cf532bb2 6753 */
39acb4aa
VS
6754 if (intel_crtc_supports_double_wide(crtc) &&
6755 adjusted_mode->crtc_clock > clock_limit) {
ad3a4479 6756 clock_limit *= 2;
cf532bb2 6757 pipe_config->double_wide = true;
ad3a4479
VS
6758 }
6759
39acb4aa
VS
6760 if (adjusted_mode->crtc_clock > clock_limit) {
6761 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6762 adjusted_mode->crtc_clock, clock_limit,
6763 yesno(pipe_config->double_wide));
e29c22c0 6764 return -EINVAL;
39acb4aa 6765 }
2c07245f 6766 }
89749350 6767
1d1d0e27
VS
6768 /*
6769 * Pipe horizontal size must be even in:
6770 * - DVO ganged mode
6771 * - LVDS dual channel mode
6772 * - Double wide pipe
6773 */
a93e255f 6774 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6775 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6776 pipe_config->pipe_src_w &= ~1;
6777
8693a824
DL
6778 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6779 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6780 */
6781 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6782 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6783 return -EINVAL;
44f46b42 6784
f5adf94e 6785 if (HAS_IPS(dev))
a43f6e0f
DV
6786 hsw_compute_ips_config(crtc, pipe_config);
6787
877d48d5 6788 if (pipe_config->has_pch_encoder)
a43f6e0f 6789 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6790
cf5a15be 6791 return 0;
79e53945
JB
6792}
6793
1652d19e
VS
6794static int skylake_get_display_clock_speed(struct drm_device *dev)
6795{
6796 struct drm_i915_private *dev_priv = to_i915(dev);
6797 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6798 uint32_t cdctl = I915_READ(CDCLK_CTL);
6799 uint32_t linkrate;
6800
414355a7 6801 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6802 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6803
6804 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6805 return 540000;
6806
6807 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6808 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6809
71cd8423
DL
6810 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6811 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6812 /* vco 8640 */
6813 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6814 case CDCLK_FREQ_450_432:
6815 return 432000;
6816 case CDCLK_FREQ_337_308:
6817 return 308570;
6818 case CDCLK_FREQ_675_617:
6819 return 617140;
6820 default:
6821 WARN(1, "Unknown cd freq selection\n");
6822 }
6823 } else {
6824 /* vco 8100 */
6825 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6826 case CDCLK_FREQ_450_432:
6827 return 450000;
6828 case CDCLK_FREQ_337_308:
6829 return 337500;
6830 case CDCLK_FREQ_675_617:
6831 return 675000;
6832 default:
6833 WARN(1, "Unknown cd freq selection\n");
6834 }
6835 }
6836
6837 /* error case, do as if DPLL0 isn't enabled */
6838 return 24000;
6839}
6840
acd3f3d3
BP
6841static int broxton_get_display_clock_speed(struct drm_device *dev)
6842{
6843 struct drm_i915_private *dev_priv = to_i915(dev);
6844 uint32_t cdctl = I915_READ(CDCLK_CTL);
6845 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6846 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6847 int cdclk;
6848
6849 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6850 return 19200;
6851
6852 cdclk = 19200 * pll_ratio / 2;
6853
6854 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6855 case BXT_CDCLK_CD2X_DIV_SEL_1:
6856 return cdclk; /* 576MHz or 624MHz */
6857 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6858 return cdclk * 2 / 3; /* 384MHz */
6859 case BXT_CDCLK_CD2X_DIV_SEL_2:
6860 return cdclk / 2; /* 288MHz */
6861 case BXT_CDCLK_CD2X_DIV_SEL_4:
6862 return cdclk / 4; /* 144MHz */
6863 }
6864
6865 /* error case, do as if DE PLL isn't enabled */
6866 return 19200;
6867}
6868
1652d19e
VS
6869static int broadwell_get_display_clock_speed(struct drm_device *dev)
6870{
6871 struct drm_i915_private *dev_priv = dev->dev_private;
6872 uint32_t lcpll = I915_READ(LCPLL_CTL);
6873 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6874
6875 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6876 return 800000;
6877 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6878 return 450000;
6879 else if (freq == LCPLL_CLK_FREQ_450)
6880 return 450000;
6881 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6882 return 540000;
6883 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6884 return 337500;
6885 else
6886 return 675000;
6887}
6888
6889static int haswell_get_display_clock_speed(struct drm_device *dev)
6890{
6891 struct drm_i915_private *dev_priv = dev->dev_private;
6892 uint32_t lcpll = I915_READ(LCPLL_CTL);
6893 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6894
6895 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6896 return 800000;
6897 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6898 return 450000;
6899 else if (freq == LCPLL_CLK_FREQ_450)
6900 return 450000;
6901 else if (IS_HSW_ULT(dev))
6902 return 337500;
6903 else
6904 return 540000;
79e53945
JB
6905}
6906
25eb05fc
JB
6907static int valleyview_get_display_clock_speed(struct drm_device *dev)
6908{
bfa7df01
VS
6909 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6910 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6911}
6912
b37a6434
VS
6913static int ilk_get_display_clock_speed(struct drm_device *dev)
6914{
6915 return 450000;
6916}
6917
e70236a8
JB
6918static int i945_get_display_clock_speed(struct drm_device *dev)
6919{
6920 return 400000;
6921}
79e53945 6922
e70236a8 6923static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6924{
e907f170 6925 return 333333;
e70236a8 6926}
79e53945 6927
e70236a8
JB
6928static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6929{
6930 return 200000;
6931}
79e53945 6932
257a7ffc
DV
6933static int pnv_get_display_clock_speed(struct drm_device *dev)
6934{
6935 u16 gcfgc = 0;
6936
6937 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6938
6939 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6940 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6941 return 266667;
257a7ffc 6942 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6943 return 333333;
257a7ffc 6944 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6945 return 444444;
257a7ffc
DV
6946 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6947 return 200000;
6948 default:
6949 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6950 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6951 return 133333;
257a7ffc 6952 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6953 return 166667;
257a7ffc
DV
6954 }
6955}
6956
e70236a8
JB
6957static int i915gm_get_display_clock_speed(struct drm_device *dev)
6958{
6959 u16 gcfgc = 0;
79e53945 6960
e70236a8
JB
6961 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6962
6963 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6964 return 133333;
e70236a8
JB
6965 else {
6966 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6967 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6968 return 333333;
e70236a8
JB
6969 default:
6970 case GC_DISPLAY_CLOCK_190_200_MHZ:
6971 return 190000;
79e53945 6972 }
e70236a8
JB
6973 }
6974}
6975
6976static int i865_get_display_clock_speed(struct drm_device *dev)
6977{
e907f170 6978 return 266667;
e70236a8
JB
6979}
6980
1b1d2716 6981static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6982{
6983 u16 hpllcc = 0;
1b1d2716 6984
65cd2b3f
VS
6985 /*
6986 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6987 * encoding is different :(
6988 * FIXME is this the right way to detect 852GM/852GMV?
6989 */
6990 if (dev->pdev->revision == 0x1)
6991 return 133333;
6992
1b1d2716
VS
6993 pci_bus_read_config_word(dev->pdev->bus,
6994 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6995
e70236a8
JB
6996 /* Assume that the hardware is in the high speed state. This
6997 * should be the default.
6998 */
6999 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7000 case GC_CLOCK_133_200:
1b1d2716 7001 case GC_CLOCK_133_200_2:
e70236a8
JB
7002 case GC_CLOCK_100_200:
7003 return 200000;
7004 case GC_CLOCK_166_250:
7005 return 250000;
7006 case GC_CLOCK_100_133:
e907f170 7007 return 133333;
1b1d2716
VS
7008 case GC_CLOCK_133_266:
7009 case GC_CLOCK_133_266_2:
7010 case GC_CLOCK_166_266:
7011 return 266667;
e70236a8 7012 }
79e53945 7013
e70236a8
JB
7014 /* Shouldn't happen */
7015 return 0;
7016}
79e53945 7017
e70236a8
JB
7018static int i830_get_display_clock_speed(struct drm_device *dev)
7019{
e907f170 7020 return 133333;
79e53945
JB
7021}
7022
34edce2f
VS
7023static unsigned int intel_hpll_vco(struct drm_device *dev)
7024{
7025 struct drm_i915_private *dev_priv = dev->dev_private;
7026 static const unsigned int blb_vco[8] = {
7027 [0] = 3200000,
7028 [1] = 4000000,
7029 [2] = 5333333,
7030 [3] = 4800000,
7031 [4] = 6400000,
7032 };
7033 static const unsigned int pnv_vco[8] = {
7034 [0] = 3200000,
7035 [1] = 4000000,
7036 [2] = 5333333,
7037 [3] = 4800000,
7038 [4] = 2666667,
7039 };
7040 static const unsigned int cl_vco[8] = {
7041 [0] = 3200000,
7042 [1] = 4000000,
7043 [2] = 5333333,
7044 [3] = 6400000,
7045 [4] = 3333333,
7046 [5] = 3566667,
7047 [6] = 4266667,
7048 };
7049 static const unsigned int elk_vco[8] = {
7050 [0] = 3200000,
7051 [1] = 4000000,
7052 [2] = 5333333,
7053 [3] = 4800000,
7054 };
7055 static const unsigned int ctg_vco[8] = {
7056 [0] = 3200000,
7057 [1] = 4000000,
7058 [2] = 5333333,
7059 [3] = 6400000,
7060 [4] = 2666667,
7061 [5] = 4266667,
7062 };
7063 const unsigned int *vco_table;
7064 unsigned int vco;
7065 uint8_t tmp = 0;
7066
7067 /* FIXME other chipsets? */
7068 if (IS_GM45(dev))
7069 vco_table = ctg_vco;
7070 else if (IS_G4X(dev))
7071 vco_table = elk_vco;
7072 else if (IS_CRESTLINE(dev))
7073 vco_table = cl_vco;
7074 else if (IS_PINEVIEW(dev))
7075 vco_table = pnv_vco;
7076 else if (IS_G33(dev))
7077 vco_table = blb_vco;
7078 else
7079 return 0;
7080
7081 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7082
7083 vco = vco_table[tmp & 0x7];
7084 if (vco == 0)
7085 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7086 else
7087 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7088
7089 return vco;
7090}
7091
7092static int gm45_get_display_clock_speed(struct drm_device *dev)
7093{
7094 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7095 uint16_t tmp = 0;
7096
7097 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7098
7099 cdclk_sel = (tmp >> 12) & 0x1;
7100
7101 switch (vco) {
7102 case 2666667:
7103 case 4000000:
7104 case 5333333:
7105 return cdclk_sel ? 333333 : 222222;
7106 case 3200000:
7107 return cdclk_sel ? 320000 : 228571;
7108 default:
7109 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7110 return 222222;
7111 }
7112}
7113
7114static int i965gm_get_display_clock_speed(struct drm_device *dev)
7115{
7116 static const uint8_t div_3200[] = { 16, 10, 8 };
7117 static const uint8_t div_4000[] = { 20, 12, 10 };
7118 static const uint8_t div_5333[] = { 24, 16, 14 };
7119 const uint8_t *div_table;
7120 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7121 uint16_t tmp = 0;
7122
7123 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7124
7125 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7126
7127 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7128 goto fail;
7129
7130 switch (vco) {
7131 case 3200000:
7132 div_table = div_3200;
7133 break;
7134 case 4000000:
7135 div_table = div_4000;
7136 break;
7137 case 5333333:
7138 div_table = div_5333;
7139 break;
7140 default:
7141 goto fail;
7142 }
7143
7144 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7145
caf4e252 7146fail:
34edce2f
VS
7147 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7148 return 200000;
7149}
7150
7151static int g33_get_display_clock_speed(struct drm_device *dev)
7152{
7153 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7154 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7155 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7156 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7157 const uint8_t *div_table;
7158 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7159 uint16_t tmp = 0;
7160
7161 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7162
7163 cdclk_sel = (tmp >> 4) & 0x7;
7164
7165 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7166 goto fail;
7167
7168 switch (vco) {
7169 case 3200000:
7170 div_table = div_3200;
7171 break;
7172 case 4000000:
7173 div_table = div_4000;
7174 break;
7175 case 4800000:
7176 div_table = div_4800;
7177 break;
7178 case 5333333:
7179 div_table = div_5333;
7180 break;
7181 default:
7182 goto fail;
7183 }
7184
7185 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7186
caf4e252 7187fail:
34edce2f
VS
7188 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7189 return 190476;
7190}
7191
2c07245f 7192static void
a65851af 7193intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7194{
a65851af
VS
7195 while (*num > DATA_LINK_M_N_MASK ||
7196 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7197 *num >>= 1;
7198 *den >>= 1;
7199 }
7200}
7201
a65851af
VS
7202static void compute_m_n(unsigned int m, unsigned int n,
7203 uint32_t *ret_m, uint32_t *ret_n)
7204{
7205 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7206 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7207 intel_reduce_m_n_ratio(ret_m, ret_n);
7208}
7209
e69d0bc1
DV
7210void
7211intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7212 int pixel_clock, int link_clock,
7213 struct intel_link_m_n *m_n)
2c07245f 7214{
e69d0bc1 7215 m_n->tu = 64;
a65851af
VS
7216
7217 compute_m_n(bits_per_pixel * pixel_clock,
7218 link_clock * nlanes * 8,
7219 &m_n->gmch_m, &m_n->gmch_n);
7220
7221 compute_m_n(pixel_clock, link_clock,
7222 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7223}
7224
a7615030
CW
7225static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7226{
d330a953
JN
7227 if (i915.panel_use_ssc >= 0)
7228 return i915.panel_use_ssc != 0;
41aa3448 7229 return dev_priv->vbt.lvds_use_ssc
435793df 7230 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7231}
7232
a93e255f
ACO
7233static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7234 int num_connectors)
c65d77d8 7235{
a93e255f 7236 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7237 struct drm_i915_private *dev_priv = dev->dev_private;
7238 int refclk;
7239
a93e255f
ACO
7240 WARN_ON(!crtc_state->base.state);
7241
666a4537 7242 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7243 refclk = 100000;
a93e255f 7244 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7245 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7246 refclk = dev_priv->vbt.lvds_ssc_freq;
7247 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7248 } else if (!IS_GEN2(dev)) {
7249 refclk = 96000;
7250 } else {
7251 refclk = 48000;
7252 }
7253
7254 return refclk;
7255}
7256
7429e9d4 7257static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7258{
7df00d7a 7259 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7260}
f47709a9 7261
7429e9d4
DV
7262static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7263{
7264 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7265}
7266
f47709a9 7267static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7268 struct intel_crtc_state *crtc_state,
a7516a05
JB
7269 intel_clock_t *reduced_clock)
7270{
f47709a9 7271 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7272 u32 fp, fp2 = 0;
7273
7274 if (IS_PINEVIEW(dev)) {
190f68c5 7275 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7276 if (reduced_clock)
7429e9d4 7277 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7278 } else {
190f68c5 7279 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7280 if (reduced_clock)
7429e9d4 7281 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7282 }
7283
190f68c5 7284 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7285
f47709a9 7286 crtc->lowfreq_avail = false;
a93e255f 7287 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7288 reduced_clock) {
190f68c5 7289 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7290 crtc->lowfreq_avail = true;
a7516a05 7291 } else {
190f68c5 7292 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7293 }
7294}
7295
5e69f97f
CML
7296static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7297 pipe)
89b667f8
JB
7298{
7299 u32 reg_val;
7300
7301 /*
7302 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7303 * and set it to a reasonable value instead.
7304 */
ab3c759a 7305 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7306 reg_val &= 0xffffff00;
7307 reg_val |= 0x00000030;
ab3c759a 7308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7309
ab3c759a 7310 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7311 reg_val &= 0x8cffffff;
7312 reg_val = 0x8c000000;
ab3c759a 7313 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7314
ab3c759a 7315 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7316 reg_val &= 0xffffff00;
ab3c759a 7317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7318
ab3c759a 7319 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7320 reg_val &= 0x00ffffff;
7321 reg_val |= 0xb0000000;
ab3c759a 7322 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7323}
7324
b551842d
DV
7325static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7326 struct intel_link_m_n *m_n)
7327{
7328 struct drm_device *dev = crtc->base.dev;
7329 struct drm_i915_private *dev_priv = dev->dev_private;
7330 int pipe = crtc->pipe;
7331
e3b95f1e
DV
7332 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7333 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7334 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7335 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7336}
7337
7338static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7339 struct intel_link_m_n *m_n,
7340 struct intel_link_m_n *m2_n2)
b551842d
DV
7341{
7342 struct drm_device *dev = crtc->base.dev;
7343 struct drm_i915_private *dev_priv = dev->dev_private;
7344 int pipe = crtc->pipe;
6e3c9717 7345 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7346
7347 if (INTEL_INFO(dev)->gen >= 5) {
7348 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7349 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7350 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7351 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7352 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7353 * for gen < 8) and if DRRS is supported (to make sure the
7354 * registers are not unnecessarily accessed).
7355 */
44395bfe 7356 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7357 crtc->config->has_drrs) {
f769cd24
VK
7358 I915_WRITE(PIPE_DATA_M2(transcoder),
7359 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7360 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7361 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7362 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7363 }
b551842d 7364 } else {
e3b95f1e
DV
7365 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7366 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7367 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7368 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7369 }
7370}
7371
fe3cd48d 7372void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7373{
fe3cd48d
R
7374 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7375
7376 if (m_n == M1_N1) {
7377 dp_m_n = &crtc->config->dp_m_n;
7378 dp_m2_n2 = &crtc->config->dp_m2_n2;
7379 } else if (m_n == M2_N2) {
7380
7381 /*
7382 * M2_N2 registers are not supported. Hence m2_n2 divider value
7383 * needs to be programmed into M1_N1.
7384 */
7385 dp_m_n = &crtc->config->dp_m2_n2;
7386 } else {
7387 DRM_ERROR("Unsupported divider value\n");
7388 return;
7389 }
7390
6e3c9717
ACO
7391 if (crtc->config->has_pch_encoder)
7392 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7393 else
fe3cd48d 7394 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7395}
7396
251ac862
DV
7397static void vlv_compute_dpll(struct intel_crtc *crtc,
7398 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7399{
7400 u32 dpll, dpll_md;
7401
7402 /*
7403 * Enable DPIO clock input. We should never disable the reference
7404 * clock for pipe B, since VGA hotplug / manual detection depends
7405 * on it.
7406 */
60bfe44f
VS
7407 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7408 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7409 /* We should never disable this, set it here for state tracking */
7410 if (crtc->pipe == PIPE_B)
7411 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7412 dpll |= DPLL_VCO_ENABLE;
d288f65f 7413 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7414
d288f65f 7415 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7416 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7417 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7418}
7419
d288f65f 7420static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7421 const struct intel_crtc_state *pipe_config)
a0c4da24 7422{
f47709a9 7423 struct drm_device *dev = crtc->base.dev;
a0c4da24 7424 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7425 int pipe = crtc->pipe;
bdd4b6a6 7426 u32 mdiv;
a0c4da24 7427 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7428 u32 coreclk, reg_val;
a0c4da24 7429
a580516d 7430 mutex_lock(&dev_priv->sb_lock);
09153000 7431
d288f65f
VS
7432 bestn = pipe_config->dpll.n;
7433 bestm1 = pipe_config->dpll.m1;
7434 bestm2 = pipe_config->dpll.m2;
7435 bestp1 = pipe_config->dpll.p1;
7436 bestp2 = pipe_config->dpll.p2;
a0c4da24 7437
89b667f8
JB
7438 /* See eDP HDMI DPIO driver vbios notes doc */
7439
7440 /* PLL B needs special handling */
bdd4b6a6 7441 if (pipe == PIPE_B)
5e69f97f 7442 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7443
7444 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7445 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7446
7447 /* Disable target IRef on PLL */
ab3c759a 7448 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7449 reg_val &= 0x00ffffff;
ab3c759a 7450 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7451
7452 /* Disable fast lock */
ab3c759a 7453 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7454
7455 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7456 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7457 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7458 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7459 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7460
7461 /*
7462 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7463 * but we don't support that).
7464 * Note: don't use the DAC post divider as it seems unstable.
7465 */
7466 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7467 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7468
a0c4da24 7469 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7470 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7471
89b667f8 7472 /* Set HBR and RBR LPF coefficients */
d288f65f 7473 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7474 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7475 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7476 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7477 0x009f0003);
89b667f8 7478 else
ab3c759a 7479 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7480 0x00d0000f);
7481
681a8504 7482 if (pipe_config->has_dp_encoder) {
89b667f8 7483 /* Use SSC source */
bdd4b6a6 7484 if (pipe == PIPE_A)
ab3c759a 7485 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7486 0x0df40000);
7487 else
ab3c759a 7488 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7489 0x0df70000);
7490 } else { /* HDMI or VGA */
7491 /* Use bend source */
bdd4b6a6 7492 if (pipe == PIPE_A)
ab3c759a 7493 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7494 0x0df70000);
7495 else
ab3c759a 7496 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7497 0x0df40000);
7498 }
a0c4da24 7499
ab3c759a 7500 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7501 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7502 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7503 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7504 coreclk |= 0x01000000;
ab3c759a 7505 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7506
ab3c759a 7507 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7508 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7509}
7510
251ac862
DV
7511static void chv_compute_dpll(struct intel_crtc *crtc,
7512 struct intel_crtc_state *pipe_config)
1ae0d137 7513{
60bfe44f
VS
7514 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7515 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7516 DPLL_VCO_ENABLE;
7517 if (crtc->pipe != PIPE_A)
d288f65f 7518 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7519
d288f65f
VS
7520 pipe_config->dpll_hw_state.dpll_md =
7521 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7522}
7523
d288f65f 7524static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7525 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7526{
7527 struct drm_device *dev = crtc->base.dev;
7528 struct drm_i915_private *dev_priv = dev->dev_private;
7529 int pipe = crtc->pipe;
f0f59a00 7530 i915_reg_t dpll_reg = DPLL(crtc->pipe);
9d556c99 7531 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7532 u32 loopfilter, tribuf_calcntr;
9d556c99 7533 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7534 u32 dpio_val;
9cbe40c1 7535 int vco;
9d556c99 7536
d288f65f
VS
7537 bestn = pipe_config->dpll.n;
7538 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7539 bestm1 = pipe_config->dpll.m1;
7540 bestm2 = pipe_config->dpll.m2 >> 22;
7541 bestp1 = pipe_config->dpll.p1;
7542 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7543 vco = pipe_config->dpll.vco;
a945ce7e 7544 dpio_val = 0;
9cbe40c1 7545 loopfilter = 0;
9d556c99
CML
7546
7547 /*
7548 * Enable Refclk and SSC
7549 */
a11b0703 7550 I915_WRITE(dpll_reg,
d288f65f 7551 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7552
a580516d 7553 mutex_lock(&dev_priv->sb_lock);
9d556c99 7554
9d556c99
CML
7555 /* p1 and p2 divider */
7556 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7557 5 << DPIO_CHV_S1_DIV_SHIFT |
7558 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7559 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7560 1 << DPIO_CHV_K_DIV_SHIFT);
7561
7562 /* Feedback post-divider - m2 */
7563 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7564
7565 /* Feedback refclk divider - n and m1 */
7566 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7567 DPIO_CHV_M1_DIV_BY_2 |
7568 1 << DPIO_CHV_N_DIV_SHIFT);
7569
7570 /* M2 fraction division */
25a25dfc 7571 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7572
7573 /* M2 fraction division enable */
a945ce7e
VP
7574 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7575 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7576 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7577 if (bestm2_frac)
7578 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7579 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7580
de3a0fde
VP
7581 /* Program digital lock detect threshold */
7582 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7583 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7584 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7585 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7586 if (!bestm2_frac)
7587 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7588 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7589
9d556c99 7590 /* Loop filter */
9cbe40c1
VP
7591 if (vco == 5400000) {
7592 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7593 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7594 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7595 tribuf_calcntr = 0x9;
7596 } else if (vco <= 6200000) {
7597 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7598 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7599 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7600 tribuf_calcntr = 0x9;
7601 } else if (vco <= 6480000) {
7602 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7603 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7604 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7605 tribuf_calcntr = 0x8;
7606 } else {
7607 /* Not supported. Apply the same limits as in the max case */
7608 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7609 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7610 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7611 tribuf_calcntr = 0;
7612 }
9d556c99
CML
7613 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7614
968040b2 7615 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7616 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7617 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7618 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7619
9d556c99
CML
7620 /* AFC Recal */
7621 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7622 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7623 DPIO_AFC_RECAL);
7624
a580516d 7625 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7626}
7627
d288f65f
VS
7628/**
7629 * vlv_force_pll_on - forcibly enable just the PLL
7630 * @dev_priv: i915 private structure
7631 * @pipe: pipe PLL to enable
7632 * @dpll: PLL configuration
7633 *
7634 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7635 * in cases where we need the PLL enabled even when @pipe is not going to
7636 * be enabled.
7637 */
7638void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7639 const struct dpll *dpll)
7640{
7641 struct intel_crtc *crtc =
7642 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7643 struct intel_crtc_state pipe_config = {
a93e255f 7644 .base.crtc = &crtc->base,
d288f65f
VS
7645 .pixel_multiplier = 1,
7646 .dpll = *dpll,
7647 };
7648
7649 if (IS_CHERRYVIEW(dev)) {
251ac862 7650 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7651 chv_prepare_pll(crtc, &pipe_config);
7652 chv_enable_pll(crtc, &pipe_config);
7653 } else {
251ac862 7654 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7655 vlv_prepare_pll(crtc, &pipe_config);
7656 vlv_enable_pll(crtc, &pipe_config);
7657 }
7658}
7659
7660/**
7661 * vlv_force_pll_off - forcibly disable just the PLL
7662 * @dev_priv: i915 private structure
7663 * @pipe: pipe PLL to disable
7664 *
7665 * Disable the PLL for @pipe. To be used in cases where we need
7666 * the PLL enabled even when @pipe is not going to be enabled.
7667 */
7668void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7669{
7670 if (IS_CHERRYVIEW(dev))
7671 chv_disable_pll(to_i915(dev), pipe);
7672 else
7673 vlv_disable_pll(to_i915(dev), pipe);
7674}
7675
251ac862
DV
7676static void i9xx_compute_dpll(struct intel_crtc *crtc,
7677 struct intel_crtc_state *crtc_state,
7678 intel_clock_t *reduced_clock,
7679 int num_connectors)
eb1cbe48 7680{
f47709a9 7681 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7682 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7683 u32 dpll;
7684 bool is_sdvo;
190f68c5 7685 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7686
190f68c5 7687 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7688
a93e255f
ACO
7689 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7690 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7691
7692 dpll = DPLL_VGA_MODE_DIS;
7693
a93e255f 7694 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7695 dpll |= DPLLB_MODE_LVDS;
7696 else
7697 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7698
ef1b460d 7699 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7700 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7701 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7702 }
198a037f
DV
7703
7704 if (is_sdvo)
4a33e48d 7705 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7706
190f68c5 7707 if (crtc_state->has_dp_encoder)
4a33e48d 7708 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7709
7710 /* compute bitmask from p1 value */
7711 if (IS_PINEVIEW(dev))
7712 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7713 else {
7714 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7715 if (IS_G4X(dev) && reduced_clock)
7716 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7717 }
7718 switch (clock->p2) {
7719 case 5:
7720 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7721 break;
7722 case 7:
7723 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7724 break;
7725 case 10:
7726 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7727 break;
7728 case 14:
7729 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7730 break;
7731 }
7732 if (INTEL_INFO(dev)->gen >= 4)
7733 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7734
190f68c5 7735 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7736 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7737 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7738 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7739 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7740 else
7741 dpll |= PLL_REF_INPUT_DREFCLK;
7742
7743 dpll |= DPLL_VCO_ENABLE;
190f68c5 7744 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7745
eb1cbe48 7746 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7747 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7748 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7749 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7750 }
7751}
7752
251ac862
DV
7753static void i8xx_compute_dpll(struct intel_crtc *crtc,
7754 struct intel_crtc_state *crtc_state,
7755 intel_clock_t *reduced_clock,
7756 int num_connectors)
eb1cbe48 7757{
f47709a9 7758 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7759 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7760 u32 dpll;
190f68c5 7761 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7762
190f68c5 7763 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7764
eb1cbe48
DV
7765 dpll = DPLL_VGA_MODE_DIS;
7766
a93e255f 7767 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7768 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7769 } else {
7770 if (clock->p1 == 2)
7771 dpll |= PLL_P1_DIVIDE_BY_TWO;
7772 else
7773 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7774 if (clock->p2 == 4)
7775 dpll |= PLL_P2_DIVIDE_BY_4;
7776 }
7777
a93e255f 7778 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7779 dpll |= DPLL_DVO_2X_MODE;
7780
a93e255f 7781 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7782 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7783 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7784 else
7785 dpll |= PLL_REF_INPUT_DREFCLK;
7786
7787 dpll |= DPLL_VCO_ENABLE;
190f68c5 7788 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7789}
7790
8a654f3b 7791static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7792{
7793 struct drm_device *dev = intel_crtc->base.dev;
7794 struct drm_i915_private *dev_priv = dev->dev_private;
7795 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7796 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7797 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7798 uint32_t crtc_vtotal, crtc_vblank_end;
7799 int vsyncshift = 0;
4d8a62ea
DV
7800
7801 /* We need to be careful not to changed the adjusted mode, for otherwise
7802 * the hw state checker will get angry at the mismatch. */
7803 crtc_vtotal = adjusted_mode->crtc_vtotal;
7804 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7805
609aeaca 7806 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7807 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7808 crtc_vtotal -= 1;
7809 crtc_vblank_end -= 1;
609aeaca 7810
409ee761 7811 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7812 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7813 else
7814 vsyncshift = adjusted_mode->crtc_hsync_start -
7815 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7816 if (vsyncshift < 0)
7817 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7818 }
7819
7820 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7821 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7822
fe2b8f9d 7823 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7824 (adjusted_mode->crtc_hdisplay - 1) |
7825 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7826 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7827 (adjusted_mode->crtc_hblank_start - 1) |
7828 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7829 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7830 (adjusted_mode->crtc_hsync_start - 1) |
7831 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7832
fe2b8f9d 7833 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7834 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7835 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7836 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7837 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7838 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7839 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7840 (adjusted_mode->crtc_vsync_start - 1) |
7841 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7842
b5e508d4
PZ
7843 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7844 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7845 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7846 * bits. */
7847 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7848 (pipe == PIPE_B || pipe == PIPE_C))
7849 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7850
b0e77b9c
PZ
7851 /* pipesrc controls the size that is scaled from, which should
7852 * always be the user's requested size.
7853 */
7854 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7855 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7856 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7857}
7858
1bd1bd80 7859static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7860 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7861{
7862 struct drm_device *dev = crtc->base.dev;
7863 struct drm_i915_private *dev_priv = dev->dev_private;
7864 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7865 uint32_t tmp;
7866
7867 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7868 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7869 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7870 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7871 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7872 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7873 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7874 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7875 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7876
7877 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7878 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7879 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7880 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7881 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7882 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7883 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7884 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7885 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7886
7887 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7888 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7889 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7890 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7891 }
7892
7893 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7894 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7895 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7896
2d112de7
ACO
7897 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7898 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7899}
7900
f6a83288 7901void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7902 struct intel_crtc_state *pipe_config)
babea61d 7903{
2d112de7
ACO
7904 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7905 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7906 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7907 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7908
2d112de7
ACO
7909 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7910 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7911 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7912 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7913
2d112de7 7914 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7915 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7916
2d112de7
ACO
7917 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7918 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7919
7920 mode->hsync = drm_mode_hsync(mode);
7921 mode->vrefresh = drm_mode_vrefresh(mode);
7922 drm_mode_set_name(mode);
babea61d
JB
7923}
7924
84b046f3
DV
7925static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7926{
7927 struct drm_device *dev = intel_crtc->base.dev;
7928 struct drm_i915_private *dev_priv = dev->dev_private;
7929 uint32_t pipeconf;
7930
9f11a9e4 7931 pipeconf = 0;
84b046f3 7932
b6b5d049
VS
7933 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7934 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7935 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7936
6e3c9717 7937 if (intel_crtc->config->double_wide)
cf532bb2 7938 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7939
ff9ce46e 7940 /* only g4x and later have fancy bpc/dither controls */
666a4537 7941 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7942 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7943 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7944 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7945 PIPECONF_DITHER_TYPE_SP;
84b046f3 7946
6e3c9717 7947 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7948 case 18:
7949 pipeconf |= PIPECONF_6BPC;
7950 break;
7951 case 24:
7952 pipeconf |= PIPECONF_8BPC;
7953 break;
7954 case 30:
7955 pipeconf |= PIPECONF_10BPC;
7956 break;
7957 default:
7958 /* Case prevented by intel_choose_pipe_bpp_dither. */
7959 BUG();
84b046f3
DV
7960 }
7961 }
7962
7963 if (HAS_PIPE_CXSR(dev)) {
7964 if (intel_crtc->lowfreq_avail) {
7965 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7966 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7967 } else {
7968 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7969 }
7970 }
7971
6e3c9717 7972 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7973 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7974 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7975 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7976 else
7977 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7978 } else
84b046f3
DV
7979 pipeconf |= PIPECONF_PROGRESSIVE;
7980
666a4537
WB
7981 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7982 intel_crtc->config->limited_color_range)
9f11a9e4 7983 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7984
84b046f3
DV
7985 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7986 POSTING_READ(PIPECONF(intel_crtc->pipe));
7987}
7988
190f68c5
ACO
7989static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7990 struct intel_crtc_state *crtc_state)
79e53945 7991{
c7653199 7992 struct drm_device *dev = crtc->base.dev;
79e53945 7993 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7994 int refclk, num_connectors = 0;
c329a4ec
DV
7995 intel_clock_t clock;
7996 bool ok;
d4906093 7997 const intel_limit_t *limit;
55bb9992 7998 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7999 struct drm_connector *connector;
55bb9992
ACO
8000 struct drm_connector_state *connector_state;
8001 int i;
79e53945 8002
dd3cd74a
ACO
8003 memset(&crtc_state->dpll_hw_state, 0,
8004 sizeof(crtc_state->dpll_hw_state));
8005
a65347ba
JN
8006 if (crtc_state->has_dsi_encoder)
8007 return 0;
43565a06 8008
a65347ba
JN
8009 for_each_connector_in_state(state, connector, connector_state, i) {
8010 if (connector_state->crtc == &crtc->base)
8011 num_connectors++;
79e53945
JB
8012 }
8013
190f68c5 8014 if (!crtc_state->clock_set) {
a93e255f 8015 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 8016
e9fd1c02
JN
8017 /*
8018 * Returns a set of divisors for the desired target clock with
8019 * the given refclk, or FALSE. The returned values represent
8020 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
8021 * 2) / p1 / p2.
8022 */
a93e255f
ACO
8023 limit = intel_limit(crtc_state, refclk);
8024 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8025 crtc_state->port_clock,
e9fd1c02 8026 refclk, NULL, &clock);
f2335330 8027 if (!ok) {
e9fd1c02
JN
8028 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8029 return -EINVAL;
8030 }
79e53945 8031
f2335330 8032 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8033 crtc_state->dpll.n = clock.n;
8034 crtc_state->dpll.m1 = clock.m1;
8035 crtc_state->dpll.m2 = clock.m2;
8036 crtc_state->dpll.p1 = clock.p1;
8037 crtc_state->dpll.p2 = clock.p2;
f47709a9 8038 }
7026d4ac 8039
e9fd1c02 8040 if (IS_GEN2(dev)) {
c329a4ec 8041 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8042 num_connectors);
9d556c99 8043 } else if (IS_CHERRYVIEW(dev)) {
251ac862 8044 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 8045 } else if (IS_VALLEYVIEW(dev)) {
251ac862 8046 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 8047 } else {
c329a4ec 8048 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 8049 num_connectors);
e9fd1c02 8050 }
79e53945 8051
c8f7a0db 8052 return 0;
f564048e
EA
8053}
8054
2fa2fe9a 8055static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8056 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8057{
8058 struct drm_device *dev = crtc->base.dev;
8059 struct drm_i915_private *dev_priv = dev->dev_private;
8060 uint32_t tmp;
8061
dc9e7dec
VS
8062 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8063 return;
8064
2fa2fe9a 8065 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8066 if (!(tmp & PFIT_ENABLE))
8067 return;
2fa2fe9a 8068
06922821 8069 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8070 if (INTEL_INFO(dev)->gen < 4) {
8071 if (crtc->pipe != PIPE_B)
8072 return;
2fa2fe9a
DV
8073 } else {
8074 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8075 return;
8076 }
8077
06922821 8078 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8079 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8080 if (INTEL_INFO(dev)->gen < 5)
8081 pipe_config->gmch_pfit.lvds_border_bits =
8082 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8083}
8084
acbec814 8085static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8086 struct intel_crtc_state *pipe_config)
acbec814
JB
8087{
8088 struct drm_device *dev = crtc->base.dev;
8089 struct drm_i915_private *dev_priv = dev->dev_private;
8090 int pipe = pipe_config->cpu_transcoder;
8091 intel_clock_t clock;
8092 u32 mdiv;
662c6ecb 8093 int refclk = 100000;
acbec814 8094
f573de5a
SK
8095 /* In case of MIPI DPLL will not even be used */
8096 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8097 return;
8098
a580516d 8099 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8100 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8101 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8102
8103 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8104 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8105 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8106 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8107 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8108
dccbea3b 8109 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8110}
8111
5724dbd1
DL
8112static void
8113i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8114 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8115{
8116 struct drm_device *dev = crtc->base.dev;
8117 struct drm_i915_private *dev_priv = dev->dev_private;
8118 u32 val, base, offset;
8119 int pipe = crtc->pipe, plane = crtc->plane;
8120 int fourcc, pixel_format;
6761dd31 8121 unsigned int aligned_height;
b113d5ee 8122 struct drm_framebuffer *fb;
1b842c89 8123 struct intel_framebuffer *intel_fb;
1ad292b5 8124
42a7b088
DL
8125 val = I915_READ(DSPCNTR(plane));
8126 if (!(val & DISPLAY_PLANE_ENABLE))
8127 return;
8128
d9806c9f 8129 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8130 if (!intel_fb) {
1ad292b5
JB
8131 DRM_DEBUG_KMS("failed to alloc fb\n");
8132 return;
8133 }
8134
1b842c89
DL
8135 fb = &intel_fb->base;
8136
18c5247e
DV
8137 if (INTEL_INFO(dev)->gen >= 4) {
8138 if (val & DISPPLANE_TILED) {
49af449b 8139 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8140 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8141 }
8142 }
1ad292b5
JB
8143
8144 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8145 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8146 fb->pixel_format = fourcc;
8147 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8148
8149 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8150 if (plane_config->tiling)
1ad292b5
JB
8151 offset = I915_READ(DSPTILEOFF(plane));
8152 else
8153 offset = I915_READ(DSPLINOFF(plane));
8154 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8155 } else {
8156 base = I915_READ(DSPADDR(plane));
8157 }
8158 plane_config->base = base;
8159
8160 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8161 fb->width = ((val >> 16) & 0xfff) + 1;
8162 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8163
8164 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8165 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8166
b113d5ee 8167 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8168 fb->pixel_format,
8169 fb->modifier[0]);
1ad292b5 8170
f37b5c2b 8171 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8172
2844a921
DL
8173 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8174 pipe_name(pipe), plane, fb->width, fb->height,
8175 fb->bits_per_pixel, base, fb->pitches[0],
8176 plane_config->size);
1ad292b5 8177
2d14030b 8178 plane_config->fb = intel_fb;
1ad292b5
JB
8179}
8180
70b23a98 8181static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8182 struct intel_crtc_state *pipe_config)
70b23a98
VS
8183{
8184 struct drm_device *dev = crtc->base.dev;
8185 struct drm_i915_private *dev_priv = dev->dev_private;
8186 int pipe = pipe_config->cpu_transcoder;
8187 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8188 intel_clock_t clock;
0d7b6b11 8189 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8190 int refclk = 100000;
8191
a580516d 8192 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8193 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8194 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8195 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8196 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8197 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8198 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8199
8200 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8201 clock.m2 = (pll_dw0 & 0xff) << 22;
8202 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8203 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8204 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8205 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8206 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8207
dccbea3b 8208 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8209}
8210
0e8ffe1b 8211static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8212 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8213{
8214 struct drm_device *dev = crtc->base.dev;
8215 struct drm_i915_private *dev_priv = dev->dev_private;
8216 uint32_t tmp;
8217
f458ebbc
DV
8218 if (!intel_display_power_is_enabled(dev_priv,
8219 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8220 return false;
8221
e143a21c 8222 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8223 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8224
0e8ffe1b
DV
8225 tmp = I915_READ(PIPECONF(crtc->pipe));
8226 if (!(tmp & PIPECONF_ENABLE))
8227 return false;
8228
666a4537 8229 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8230 switch (tmp & PIPECONF_BPC_MASK) {
8231 case PIPECONF_6BPC:
8232 pipe_config->pipe_bpp = 18;
8233 break;
8234 case PIPECONF_8BPC:
8235 pipe_config->pipe_bpp = 24;
8236 break;
8237 case PIPECONF_10BPC:
8238 pipe_config->pipe_bpp = 30;
8239 break;
8240 default:
8241 break;
8242 }
8243 }
8244
666a4537
WB
8245 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8246 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8247 pipe_config->limited_color_range = true;
8248
282740f7
VS
8249 if (INTEL_INFO(dev)->gen < 4)
8250 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8251
1bd1bd80
DV
8252 intel_get_pipe_timings(crtc, pipe_config);
8253
2fa2fe9a
DV
8254 i9xx_get_pfit_config(crtc, pipe_config);
8255
6c49f241
DV
8256 if (INTEL_INFO(dev)->gen >= 4) {
8257 tmp = I915_READ(DPLL_MD(crtc->pipe));
8258 pipe_config->pixel_multiplier =
8259 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8260 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8261 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8262 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8263 tmp = I915_READ(DPLL(crtc->pipe));
8264 pipe_config->pixel_multiplier =
8265 ((tmp & SDVO_MULTIPLIER_MASK)
8266 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8267 } else {
8268 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8269 * port and will be fixed up in the encoder->get_config
8270 * function. */
8271 pipe_config->pixel_multiplier = 1;
8272 }
8bcc2795 8273 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8274 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8275 /*
8276 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8277 * on 830. Filter it out here so that we don't
8278 * report errors due to that.
8279 */
8280 if (IS_I830(dev))
8281 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8282
8bcc2795
DV
8283 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8284 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8285 } else {
8286 /* Mask out read-only status bits. */
8287 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8288 DPLL_PORTC_READY_MASK |
8289 DPLL_PORTB_READY_MASK);
8bcc2795 8290 }
6c49f241 8291
70b23a98
VS
8292 if (IS_CHERRYVIEW(dev))
8293 chv_crtc_clock_get(crtc, pipe_config);
8294 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8295 vlv_crtc_clock_get(crtc, pipe_config);
8296 else
8297 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8298
0f64614d
VS
8299 /*
8300 * Normally the dotclock is filled in by the encoder .get_config()
8301 * but in case the pipe is enabled w/o any ports we need a sane
8302 * default.
8303 */
8304 pipe_config->base.adjusted_mode.crtc_clock =
8305 pipe_config->port_clock / pipe_config->pixel_multiplier;
8306
0e8ffe1b
DV
8307 return true;
8308}
8309
dde86e2d 8310static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8311{
8312 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8313 struct intel_encoder *encoder;
74cfd7ac 8314 u32 val, final;
13d83a67 8315 bool has_lvds = false;
199e5d79 8316 bool has_cpu_edp = false;
199e5d79 8317 bool has_panel = false;
99eb6a01
KP
8318 bool has_ck505 = false;
8319 bool can_ssc = false;
13d83a67
JB
8320
8321 /* We need to take the global config into account */
b2784e15 8322 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8323 switch (encoder->type) {
8324 case INTEL_OUTPUT_LVDS:
8325 has_panel = true;
8326 has_lvds = true;
8327 break;
8328 case INTEL_OUTPUT_EDP:
8329 has_panel = true;
2de6905f 8330 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8331 has_cpu_edp = true;
8332 break;
6847d71b
PZ
8333 default:
8334 break;
13d83a67
JB
8335 }
8336 }
8337
99eb6a01 8338 if (HAS_PCH_IBX(dev)) {
41aa3448 8339 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8340 can_ssc = has_ck505;
8341 } else {
8342 has_ck505 = false;
8343 can_ssc = true;
8344 }
8345
2de6905f
ID
8346 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8347 has_panel, has_lvds, has_ck505);
13d83a67
JB
8348
8349 /* Ironlake: try to setup display ref clock before DPLL
8350 * enabling. This is only under driver's control after
8351 * PCH B stepping, previous chipset stepping should be
8352 * ignoring this setting.
8353 */
74cfd7ac
CW
8354 val = I915_READ(PCH_DREF_CONTROL);
8355
8356 /* As we must carefully and slowly disable/enable each source in turn,
8357 * compute the final state we want first and check if we need to
8358 * make any changes at all.
8359 */
8360 final = val;
8361 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8362 if (has_ck505)
8363 final |= DREF_NONSPREAD_CK505_ENABLE;
8364 else
8365 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8366
8367 final &= ~DREF_SSC_SOURCE_MASK;
8368 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8369 final &= ~DREF_SSC1_ENABLE;
8370
8371 if (has_panel) {
8372 final |= DREF_SSC_SOURCE_ENABLE;
8373
8374 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8375 final |= DREF_SSC1_ENABLE;
8376
8377 if (has_cpu_edp) {
8378 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8379 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8380 else
8381 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8382 } else
8383 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8384 } else {
8385 final |= DREF_SSC_SOURCE_DISABLE;
8386 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8387 }
8388
8389 if (final == val)
8390 return;
8391
13d83a67 8392 /* Always enable nonspread source */
74cfd7ac 8393 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8394
99eb6a01 8395 if (has_ck505)
74cfd7ac 8396 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8397 else
74cfd7ac 8398 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8399
199e5d79 8400 if (has_panel) {
74cfd7ac
CW
8401 val &= ~DREF_SSC_SOURCE_MASK;
8402 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8403
199e5d79 8404 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8405 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8406 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8407 val |= DREF_SSC1_ENABLE;
e77166b5 8408 } else
74cfd7ac 8409 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8410
8411 /* Get SSC going before enabling the outputs */
74cfd7ac 8412 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8413 POSTING_READ(PCH_DREF_CONTROL);
8414 udelay(200);
8415
74cfd7ac 8416 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8417
8418 /* Enable CPU source on CPU attached eDP */
199e5d79 8419 if (has_cpu_edp) {
99eb6a01 8420 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8421 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8422 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8423 } else
74cfd7ac 8424 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8425 } else
74cfd7ac 8426 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8427
74cfd7ac 8428 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8429 POSTING_READ(PCH_DREF_CONTROL);
8430 udelay(200);
8431 } else {
8432 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8433
74cfd7ac 8434 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8435
8436 /* Turn off CPU output */
74cfd7ac 8437 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8438
74cfd7ac 8439 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8440 POSTING_READ(PCH_DREF_CONTROL);
8441 udelay(200);
8442
8443 /* Turn off the SSC source */
74cfd7ac
CW
8444 val &= ~DREF_SSC_SOURCE_MASK;
8445 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8446
8447 /* Turn off SSC1 */
74cfd7ac 8448 val &= ~DREF_SSC1_ENABLE;
199e5d79 8449
74cfd7ac 8450 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8451 POSTING_READ(PCH_DREF_CONTROL);
8452 udelay(200);
8453 }
74cfd7ac
CW
8454
8455 BUG_ON(val != final);
13d83a67
JB
8456}
8457
f31f2d55 8458static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8459{
f31f2d55 8460 uint32_t tmp;
dde86e2d 8461
0ff066a9
PZ
8462 tmp = I915_READ(SOUTH_CHICKEN2);
8463 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8464 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8465
0ff066a9
PZ
8466 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8467 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8468 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8469
0ff066a9
PZ
8470 tmp = I915_READ(SOUTH_CHICKEN2);
8471 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8472 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8473
0ff066a9
PZ
8474 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8475 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8476 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8477}
8478
8479/* WaMPhyProgramming:hsw */
8480static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8481{
8482 uint32_t tmp;
dde86e2d
PZ
8483
8484 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8485 tmp &= ~(0xFF << 24);
8486 tmp |= (0x12 << 24);
8487 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8488
dde86e2d
PZ
8489 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8490 tmp |= (1 << 11);
8491 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8492
8493 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8494 tmp |= (1 << 11);
8495 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8496
dde86e2d
PZ
8497 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8498 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8499 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8500
8501 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8502 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8503 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8504
0ff066a9
PZ
8505 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8506 tmp &= ~(7 << 13);
8507 tmp |= (5 << 13);
8508 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8509
0ff066a9
PZ
8510 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8511 tmp &= ~(7 << 13);
8512 tmp |= (5 << 13);
8513 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8514
8515 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8516 tmp &= ~0xFF;
8517 tmp |= 0x1C;
8518 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8519
8520 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8521 tmp &= ~0xFF;
8522 tmp |= 0x1C;
8523 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8524
8525 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8526 tmp &= ~(0xFF << 16);
8527 tmp |= (0x1C << 16);
8528 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8529
8530 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8531 tmp &= ~(0xFF << 16);
8532 tmp |= (0x1C << 16);
8533 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8534
0ff066a9
PZ
8535 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8536 tmp |= (1 << 27);
8537 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8538
0ff066a9
PZ
8539 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8540 tmp |= (1 << 27);
8541 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8542
0ff066a9
PZ
8543 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8544 tmp &= ~(0xF << 28);
8545 tmp |= (4 << 28);
8546 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8547
0ff066a9
PZ
8548 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8549 tmp &= ~(0xF << 28);
8550 tmp |= (4 << 28);
8551 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8552}
8553
2fa86a1f
PZ
8554/* Implements 3 different sequences from BSpec chapter "Display iCLK
8555 * Programming" based on the parameters passed:
8556 * - Sequence to enable CLKOUT_DP
8557 * - Sequence to enable CLKOUT_DP without spread
8558 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8559 */
8560static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8561 bool with_fdi)
f31f2d55
PZ
8562{
8563 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8564 uint32_t reg, tmp;
8565
8566 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8567 with_spread = true;
c2699524 8568 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8569 with_fdi = false;
f31f2d55 8570
a580516d 8571 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8572
8573 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8574 tmp &= ~SBI_SSCCTL_DISABLE;
8575 tmp |= SBI_SSCCTL_PATHALT;
8576 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8577
8578 udelay(24);
8579
2fa86a1f
PZ
8580 if (with_spread) {
8581 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8582 tmp &= ~SBI_SSCCTL_PATHALT;
8583 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8584
2fa86a1f
PZ
8585 if (with_fdi) {
8586 lpt_reset_fdi_mphy(dev_priv);
8587 lpt_program_fdi_mphy(dev_priv);
8588 }
8589 }
dde86e2d 8590
c2699524 8591 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8592 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8593 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8594 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8595
a580516d 8596 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8597}
8598
47701c3b
PZ
8599/* Sequence to disable CLKOUT_DP */
8600static void lpt_disable_clkout_dp(struct drm_device *dev)
8601{
8602 struct drm_i915_private *dev_priv = dev->dev_private;
8603 uint32_t reg, tmp;
8604
a580516d 8605 mutex_lock(&dev_priv->sb_lock);
47701c3b 8606
c2699524 8607 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8608 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8609 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8610 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8611
8612 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8613 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8614 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8615 tmp |= SBI_SSCCTL_PATHALT;
8616 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8617 udelay(32);
8618 }
8619 tmp |= SBI_SSCCTL_DISABLE;
8620 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8621 }
8622
a580516d 8623 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8624}
8625
f7be2c21
VS
8626#define BEND_IDX(steps) ((50 + (steps)) / 5)
8627
8628static const uint16_t sscdivintphase[] = {
8629 [BEND_IDX( 50)] = 0x3B23,
8630 [BEND_IDX( 45)] = 0x3B23,
8631 [BEND_IDX( 40)] = 0x3C23,
8632 [BEND_IDX( 35)] = 0x3C23,
8633 [BEND_IDX( 30)] = 0x3D23,
8634 [BEND_IDX( 25)] = 0x3D23,
8635 [BEND_IDX( 20)] = 0x3E23,
8636 [BEND_IDX( 15)] = 0x3E23,
8637 [BEND_IDX( 10)] = 0x3F23,
8638 [BEND_IDX( 5)] = 0x3F23,
8639 [BEND_IDX( 0)] = 0x0025,
8640 [BEND_IDX( -5)] = 0x0025,
8641 [BEND_IDX(-10)] = 0x0125,
8642 [BEND_IDX(-15)] = 0x0125,
8643 [BEND_IDX(-20)] = 0x0225,
8644 [BEND_IDX(-25)] = 0x0225,
8645 [BEND_IDX(-30)] = 0x0325,
8646 [BEND_IDX(-35)] = 0x0325,
8647 [BEND_IDX(-40)] = 0x0425,
8648 [BEND_IDX(-45)] = 0x0425,
8649 [BEND_IDX(-50)] = 0x0525,
8650};
8651
8652/*
8653 * Bend CLKOUT_DP
8654 * steps -50 to 50 inclusive, in steps of 5
8655 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8656 * change in clock period = -(steps / 10) * 5.787 ps
8657 */
8658static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8659{
8660 uint32_t tmp;
8661 int idx = BEND_IDX(steps);
8662
8663 if (WARN_ON(steps % 5 != 0))
8664 return;
8665
8666 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8667 return;
8668
8669 mutex_lock(&dev_priv->sb_lock);
8670
8671 if (steps % 10 != 0)
8672 tmp = 0xAAAAAAAB;
8673 else
8674 tmp = 0x00000000;
8675 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8676
8677 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8678 tmp &= 0xffff0000;
8679 tmp |= sscdivintphase[idx];
8680 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8681
8682 mutex_unlock(&dev_priv->sb_lock);
8683}
8684
8685#undef BEND_IDX
8686
bf8fa3d3
PZ
8687static void lpt_init_pch_refclk(struct drm_device *dev)
8688{
bf8fa3d3
PZ
8689 struct intel_encoder *encoder;
8690 bool has_vga = false;
8691
b2784e15 8692 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8693 switch (encoder->type) {
8694 case INTEL_OUTPUT_ANALOG:
8695 has_vga = true;
8696 break;
6847d71b
PZ
8697 default:
8698 break;
bf8fa3d3
PZ
8699 }
8700 }
8701
f7be2c21
VS
8702 if (has_vga) {
8703 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8704 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8705 } else {
47701c3b 8706 lpt_disable_clkout_dp(dev);
f7be2c21 8707 }
bf8fa3d3
PZ
8708}
8709
dde86e2d
PZ
8710/*
8711 * Initialize reference clocks when the driver loads
8712 */
8713void intel_init_pch_refclk(struct drm_device *dev)
8714{
8715 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8716 ironlake_init_pch_refclk(dev);
8717 else if (HAS_PCH_LPT(dev))
8718 lpt_init_pch_refclk(dev);
8719}
8720
55bb9992 8721static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8722{
55bb9992 8723 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8724 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8725 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8726 struct drm_connector *connector;
55bb9992 8727 struct drm_connector_state *connector_state;
d9d444cb 8728 struct intel_encoder *encoder;
55bb9992 8729 int num_connectors = 0, i;
d9d444cb
JB
8730 bool is_lvds = false;
8731
da3ced29 8732 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8733 if (connector_state->crtc != crtc_state->base.crtc)
8734 continue;
8735
8736 encoder = to_intel_encoder(connector_state->best_encoder);
8737
d9d444cb
JB
8738 switch (encoder->type) {
8739 case INTEL_OUTPUT_LVDS:
8740 is_lvds = true;
8741 break;
6847d71b
PZ
8742 default:
8743 break;
d9d444cb
JB
8744 }
8745 num_connectors++;
8746 }
8747
8748 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8749 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8750 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8751 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8752 }
8753
8754 return 120000;
8755}
8756
6ff93609 8757static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8758{
c8203565 8759 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8761 int pipe = intel_crtc->pipe;
c8203565
PZ
8762 uint32_t val;
8763
78114071 8764 val = 0;
c8203565 8765
6e3c9717 8766 switch (intel_crtc->config->pipe_bpp) {
c8203565 8767 case 18:
dfd07d72 8768 val |= PIPECONF_6BPC;
c8203565
PZ
8769 break;
8770 case 24:
dfd07d72 8771 val |= PIPECONF_8BPC;
c8203565
PZ
8772 break;
8773 case 30:
dfd07d72 8774 val |= PIPECONF_10BPC;
c8203565
PZ
8775 break;
8776 case 36:
dfd07d72 8777 val |= PIPECONF_12BPC;
c8203565
PZ
8778 break;
8779 default:
cc769b62
PZ
8780 /* Case prevented by intel_choose_pipe_bpp_dither. */
8781 BUG();
c8203565
PZ
8782 }
8783
6e3c9717 8784 if (intel_crtc->config->dither)
c8203565
PZ
8785 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8786
6e3c9717 8787 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8788 val |= PIPECONF_INTERLACED_ILK;
8789 else
8790 val |= PIPECONF_PROGRESSIVE;
8791
6e3c9717 8792 if (intel_crtc->config->limited_color_range)
3685a8f3 8793 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8794
c8203565
PZ
8795 I915_WRITE(PIPECONF(pipe), val);
8796 POSTING_READ(PIPECONF(pipe));
8797}
8798
86d3efce
VS
8799/*
8800 * Set up the pipe CSC unit.
8801 *
8802 * Currently only full range RGB to limited range RGB conversion
8803 * is supported, but eventually this should handle various
8804 * RGB<->YCbCr scenarios as well.
8805 */
50f3b016 8806static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8807{
8808 struct drm_device *dev = crtc->dev;
8809 struct drm_i915_private *dev_priv = dev->dev_private;
8810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8811 int pipe = intel_crtc->pipe;
8812 uint16_t coeff = 0x7800; /* 1.0 */
8813
8814 /*
8815 * TODO: Check what kind of values actually come out of the pipe
8816 * with these coeff/postoff values and adjust to get the best
8817 * accuracy. Perhaps we even need to take the bpc value into
8818 * consideration.
8819 */
8820
6e3c9717 8821 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8822 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8823
8824 /*
8825 * GY/GU and RY/RU should be the other way around according
8826 * to BSpec, but reality doesn't agree. Just set them up in
8827 * a way that results in the correct picture.
8828 */
8829 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8830 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8831
8832 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8833 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8834
8835 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8836 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8837
8838 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8839 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8840 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8841
8842 if (INTEL_INFO(dev)->gen > 6) {
8843 uint16_t postoff = 0;
8844
6e3c9717 8845 if (intel_crtc->config->limited_color_range)
32cf0cb0 8846 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8847
8848 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8849 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8850 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8851
8852 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8853 } else {
8854 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8855
6e3c9717 8856 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8857 mode |= CSC_BLACK_SCREEN_OFFSET;
8858
8859 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8860 }
8861}
8862
6ff93609 8863static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8864{
756f85cf
PZ
8865 struct drm_device *dev = crtc->dev;
8866 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8868 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8869 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8870 uint32_t val;
8871
3eff4faa 8872 val = 0;
ee2b0b38 8873
6e3c9717 8874 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8875 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8876
6e3c9717 8877 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8878 val |= PIPECONF_INTERLACED_ILK;
8879 else
8880 val |= PIPECONF_PROGRESSIVE;
8881
702e7a56
PZ
8882 I915_WRITE(PIPECONF(cpu_transcoder), val);
8883 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8884
8885 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8886 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8887
3cdf122c 8888 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8889 val = 0;
8890
6e3c9717 8891 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8892 case 18:
8893 val |= PIPEMISC_DITHER_6_BPC;
8894 break;
8895 case 24:
8896 val |= PIPEMISC_DITHER_8_BPC;
8897 break;
8898 case 30:
8899 val |= PIPEMISC_DITHER_10_BPC;
8900 break;
8901 case 36:
8902 val |= PIPEMISC_DITHER_12_BPC;
8903 break;
8904 default:
8905 /* Case prevented by pipe_config_set_bpp. */
8906 BUG();
8907 }
8908
6e3c9717 8909 if (intel_crtc->config->dither)
756f85cf
PZ
8910 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8911
8912 I915_WRITE(PIPEMISC(pipe), val);
8913 }
ee2b0b38
PZ
8914}
8915
6591c6e4 8916static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8917 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8918 intel_clock_t *clock,
8919 bool *has_reduced_clock,
8920 intel_clock_t *reduced_clock)
8921{
8922 struct drm_device *dev = crtc->dev;
8923 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8924 int refclk;
d4906093 8925 const intel_limit_t *limit;
c329a4ec 8926 bool ret;
79e53945 8927
55bb9992 8928 refclk = ironlake_get_refclk(crtc_state);
79e53945 8929
d4906093
ML
8930 /*
8931 * Returns a set of divisors for the desired target clock with the given
8932 * refclk, or FALSE. The returned values represent the clock equation:
8933 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8934 */
a93e255f
ACO
8935 limit = intel_limit(crtc_state, refclk);
8936 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8937 crtc_state->port_clock,
ee9300bb 8938 refclk, NULL, clock);
6591c6e4
PZ
8939 if (!ret)
8940 return false;
cda4b7d3 8941
6591c6e4
PZ
8942 return true;
8943}
8944
d4b1931c
PZ
8945int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8946{
8947 /*
8948 * Account for spread spectrum to avoid
8949 * oversubscribing the link. Max center spread
8950 * is 2.5%; use 5% for safety's sake.
8951 */
8952 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8953 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8954}
8955
7429e9d4 8956static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8957{
7429e9d4 8958 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8959}
8960
de13a2e3 8961static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8962 struct intel_crtc_state *crtc_state,
7429e9d4 8963 u32 *fp,
9a7c7890 8964 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8965{
de13a2e3 8966 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8967 struct drm_device *dev = crtc->dev;
8968 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8969 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8970 struct drm_connector *connector;
55bb9992
ACO
8971 struct drm_connector_state *connector_state;
8972 struct intel_encoder *encoder;
de13a2e3 8973 uint32_t dpll;
55bb9992 8974 int factor, num_connectors = 0, i;
09ede541 8975 bool is_lvds = false, is_sdvo = false;
79e53945 8976
da3ced29 8977 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8978 if (connector_state->crtc != crtc_state->base.crtc)
8979 continue;
8980
8981 encoder = to_intel_encoder(connector_state->best_encoder);
8982
8983 switch (encoder->type) {
79e53945
JB
8984 case INTEL_OUTPUT_LVDS:
8985 is_lvds = true;
8986 break;
8987 case INTEL_OUTPUT_SDVO:
7d57382e 8988 case INTEL_OUTPUT_HDMI:
79e53945 8989 is_sdvo = true;
79e53945 8990 break;
6847d71b
PZ
8991 default:
8992 break;
79e53945 8993 }
43565a06 8994
c751ce4f 8995 num_connectors++;
79e53945 8996 }
79e53945 8997
c1858123 8998 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8999 factor = 21;
9000 if (is_lvds) {
9001 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 9002 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 9003 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 9004 factor = 25;
190f68c5 9005 } else if (crtc_state->sdvo_tv_clock)
8febb297 9006 factor = 20;
c1858123 9007
190f68c5 9008 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 9009 *fp |= FP_CB_TUNE;
2c07245f 9010
9a7c7890
DV
9011 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
9012 *fp2 |= FP_CB_TUNE;
9013
5eddb70b 9014 dpll = 0;
2c07245f 9015
a07d6787
EA
9016 if (is_lvds)
9017 dpll |= DPLLB_MODE_LVDS;
9018 else
9019 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 9020
190f68c5 9021 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 9022 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
9023
9024 if (is_sdvo)
4a33e48d 9025 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 9026 if (crtc_state->has_dp_encoder)
4a33e48d 9027 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 9028
a07d6787 9029 /* compute bitmask from p1 value */
190f68c5 9030 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 9031 /* also FPA1 */
190f68c5 9032 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 9033
190f68c5 9034 switch (crtc_state->dpll.p2) {
a07d6787
EA
9035 case 5:
9036 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9037 break;
9038 case 7:
9039 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9040 break;
9041 case 10:
9042 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9043 break;
9044 case 14:
9045 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9046 break;
79e53945
JB
9047 }
9048
b4c09f3b 9049 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 9050 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
9051 else
9052 dpll |= PLL_REF_INPUT_DREFCLK;
9053
959e16d6 9054 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
9055}
9056
190f68c5
ACO
9057static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9058 struct intel_crtc_state *crtc_state)
de13a2e3 9059{
c7653199 9060 struct drm_device *dev = crtc->base.dev;
de13a2e3 9061 intel_clock_t clock, reduced_clock;
cbbab5bd 9062 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 9063 bool ok, has_reduced_clock = false;
8b47047b 9064 bool is_lvds = false;
e2b78267 9065 struct intel_shared_dpll *pll;
de13a2e3 9066
dd3cd74a
ACO
9067 memset(&crtc_state->dpll_hw_state, 0,
9068 sizeof(crtc_state->dpll_hw_state));
9069
7905df29 9070 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 9071
5dc5298b
PZ
9072 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9073 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 9074
190f68c5 9075 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 9076 &has_reduced_clock, &reduced_clock);
190f68c5 9077 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
9078 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9079 return -EINVAL;
79e53945 9080 }
f47709a9 9081 /* Compat-code for transition, will disappear. */
190f68c5
ACO
9082 if (!crtc_state->clock_set) {
9083 crtc_state->dpll.n = clock.n;
9084 crtc_state->dpll.m1 = clock.m1;
9085 crtc_state->dpll.m2 = clock.m2;
9086 crtc_state->dpll.p1 = clock.p1;
9087 crtc_state->dpll.p2 = clock.p2;
f47709a9 9088 }
79e53945 9089
5dc5298b 9090 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
9091 if (crtc_state->has_pch_encoder) {
9092 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9093 if (has_reduced_clock)
7429e9d4 9094 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9095
190f68c5 9096 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9097 &fp, &reduced_clock,
9098 has_reduced_clock ? &fp2 : NULL);
9099
190f68c5
ACO
9100 crtc_state->dpll_hw_state.dpll = dpll;
9101 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9102 if (has_reduced_clock)
190f68c5 9103 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9104 else
190f68c5 9105 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9106
190f68c5 9107 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9108 if (pll == NULL) {
84f44ce7 9109 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9110 pipe_name(crtc->pipe));
4b645f14
JB
9111 return -EINVAL;
9112 }
3fb37703 9113 }
79e53945 9114
ab585dea 9115 if (is_lvds && has_reduced_clock)
c7653199 9116 crtc->lowfreq_avail = true;
bcd644e0 9117 else
c7653199 9118 crtc->lowfreq_avail = false;
e2b78267 9119
c8f7a0db 9120 return 0;
79e53945
JB
9121}
9122
eb14cb74
VS
9123static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9124 struct intel_link_m_n *m_n)
9125{
9126 struct drm_device *dev = crtc->base.dev;
9127 struct drm_i915_private *dev_priv = dev->dev_private;
9128 enum pipe pipe = crtc->pipe;
9129
9130 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9131 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9132 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9133 & ~TU_SIZE_MASK;
9134 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9135 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9136 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9137}
9138
9139static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9140 enum transcoder transcoder,
b95af8be
VK
9141 struct intel_link_m_n *m_n,
9142 struct intel_link_m_n *m2_n2)
72419203
DV
9143{
9144 struct drm_device *dev = crtc->base.dev;
9145 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9146 enum pipe pipe = crtc->pipe;
72419203 9147
eb14cb74
VS
9148 if (INTEL_INFO(dev)->gen >= 5) {
9149 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9150 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9151 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9152 & ~TU_SIZE_MASK;
9153 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9154 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9155 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9156 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9157 * gen < 8) and if DRRS is supported (to make sure the
9158 * registers are not unnecessarily read).
9159 */
9160 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9161 crtc->config->has_drrs) {
b95af8be
VK
9162 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9163 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9164 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9165 & ~TU_SIZE_MASK;
9166 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9167 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9168 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9169 }
eb14cb74
VS
9170 } else {
9171 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9172 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9173 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9174 & ~TU_SIZE_MASK;
9175 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9176 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9177 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9178 }
9179}
9180
9181void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9182 struct intel_crtc_state *pipe_config)
eb14cb74 9183{
681a8504 9184 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9185 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9186 else
9187 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9188 &pipe_config->dp_m_n,
9189 &pipe_config->dp_m2_n2);
eb14cb74 9190}
72419203 9191
eb14cb74 9192static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9193 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9194{
9195 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9196 &pipe_config->fdi_m_n, NULL);
72419203
DV
9197}
9198
bd2e244f 9199static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9200 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9201{
9202 struct drm_device *dev = crtc->base.dev;
9203 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9204 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9205 uint32_t ps_ctrl = 0;
9206 int id = -1;
9207 int i;
bd2e244f 9208
a1b2278e
CK
9209 /* find scaler attached to this pipe */
9210 for (i = 0; i < crtc->num_scalers; i++) {
9211 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9212 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9213 id = i;
9214 pipe_config->pch_pfit.enabled = true;
9215 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9216 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9217 break;
9218 }
9219 }
bd2e244f 9220
a1b2278e
CK
9221 scaler_state->scaler_id = id;
9222 if (id >= 0) {
9223 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9224 } else {
9225 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9226 }
9227}
9228
5724dbd1
DL
9229static void
9230skylake_get_initial_plane_config(struct intel_crtc *crtc,
9231 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9232{
9233 struct drm_device *dev = crtc->base.dev;
9234 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9235 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9236 int pipe = crtc->pipe;
9237 int fourcc, pixel_format;
6761dd31 9238 unsigned int aligned_height;
bc8d7dff 9239 struct drm_framebuffer *fb;
1b842c89 9240 struct intel_framebuffer *intel_fb;
bc8d7dff 9241
d9806c9f 9242 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9243 if (!intel_fb) {
bc8d7dff
DL
9244 DRM_DEBUG_KMS("failed to alloc fb\n");
9245 return;
9246 }
9247
1b842c89
DL
9248 fb = &intel_fb->base;
9249
bc8d7dff 9250 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9251 if (!(val & PLANE_CTL_ENABLE))
9252 goto error;
9253
bc8d7dff
DL
9254 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9255 fourcc = skl_format_to_fourcc(pixel_format,
9256 val & PLANE_CTL_ORDER_RGBX,
9257 val & PLANE_CTL_ALPHA_MASK);
9258 fb->pixel_format = fourcc;
9259 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9260
40f46283
DL
9261 tiling = val & PLANE_CTL_TILED_MASK;
9262 switch (tiling) {
9263 case PLANE_CTL_TILED_LINEAR:
9264 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9265 break;
9266 case PLANE_CTL_TILED_X:
9267 plane_config->tiling = I915_TILING_X;
9268 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9269 break;
9270 case PLANE_CTL_TILED_Y:
9271 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9272 break;
9273 case PLANE_CTL_TILED_YF:
9274 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9275 break;
9276 default:
9277 MISSING_CASE(tiling);
9278 goto error;
9279 }
9280
bc8d7dff
DL
9281 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9282 plane_config->base = base;
9283
9284 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9285
9286 val = I915_READ(PLANE_SIZE(pipe, 0));
9287 fb->height = ((val >> 16) & 0xfff) + 1;
9288 fb->width = ((val >> 0) & 0x1fff) + 1;
9289
9290 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9291 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9292 fb->pixel_format);
bc8d7dff
DL
9293 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9294
9295 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9296 fb->pixel_format,
9297 fb->modifier[0]);
bc8d7dff 9298
f37b5c2b 9299 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9300
9301 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9302 pipe_name(pipe), fb->width, fb->height,
9303 fb->bits_per_pixel, base, fb->pitches[0],
9304 plane_config->size);
9305
2d14030b 9306 plane_config->fb = intel_fb;
bc8d7dff
DL
9307 return;
9308
9309error:
9310 kfree(fb);
9311}
9312
2fa2fe9a 9313static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9314 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9315{
9316 struct drm_device *dev = crtc->base.dev;
9317 struct drm_i915_private *dev_priv = dev->dev_private;
9318 uint32_t tmp;
9319
9320 tmp = I915_READ(PF_CTL(crtc->pipe));
9321
9322 if (tmp & PF_ENABLE) {
fd4daa9c 9323 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9324 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9325 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9326
9327 /* We currently do not free assignements of panel fitters on
9328 * ivb/hsw (since we don't use the higher upscaling modes which
9329 * differentiates them) so just WARN about this case for now. */
9330 if (IS_GEN7(dev)) {
9331 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9332 PF_PIPE_SEL_IVB(crtc->pipe));
9333 }
2fa2fe9a 9334 }
79e53945
JB
9335}
9336
5724dbd1
DL
9337static void
9338ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9339 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9340{
9341 struct drm_device *dev = crtc->base.dev;
9342 struct drm_i915_private *dev_priv = dev->dev_private;
9343 u32 val, base, offset;
aeee5a49 9344 int pipe = crtc->pipe;
4c6baa59 9345 int fourcc, pixel_format;
6761dd31 9346 unsigned int aligned_height;
b113d5ee 9347 struct drm_framebuffer *fb;
1b842c89 9348 struct intel_framebuffer *intel_fb;
4c6baa59 9349
42a7b088
DL
9350 val = I915_READ(DSPCNTR(pipe));
9351 if (!(val & DISPLAY_PLANE_ENABLE))
9352 return;
9353
d9806c9f 9354 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9355 if (!intel_fb) {
4c6baa59
JB
9356 DRM_DEBUG_KMS("failed to alloc fb\n");
9357 return;
9358 }
9359
1b842c89
DL
9360 fb = &intel_fb->base;
9361
18c5247e
DV
9362 if (INTEL_INFO(dev)->gen >= 4) {
9363 if (val & DISPPLANE_TILED) {
49af449b 9364 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9365 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9366 }
9367 }
4c6baa59
JB
9368
9369 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9370 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9371 fb->pixel_format = fourcc;
9372 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9373
aeee5a49 9374 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9375 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9376 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9377 } else {
49af449b 9378 if (plane_config->tiling)
aeee5a49 9379 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9380 else
aeee5a49 9381 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9382 }
9383 plane_config->base = base;
9384
9385 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9386 fb->width = ((val >> 16) & 0xfff) + 1;
9387 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9388
9389 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9390 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9391
b113d5ee 9392 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9393 fb->pixel_format,
9394 fb->modifier[0]);
4c6baa59 9395
f37b5c2b 9396 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9397
2844a921
DL
9398 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9399 pipe_name(pipe), fb->width, fb->height,
9400 fb->bits_per_pixel, base, fb->pitches[0],
9401 plane_config->size);
b113d5ee 9402
2d14030b 9403 plane_config->fb = intel_fb;
4c6baa59
JB
9404}
9405
0e8ffe1b 9406static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9407 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9408{
9409 struct drm_device *dev = crtc->base.dev;
9410 struct drm_i915_private *dev_priv = dev->dev_private;
9411 uint32_t tmp;
9412
f458ebbc
DV
9413 if (!intel_display_power_is_enabled(dev_priv,
9414 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9415 return false;
9416
e143a21c 9417 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9418 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9419
0e8ffe1b
DV
9420 tmp = I915_READ(PIPECONF(crtc->pipe));
9421 if (!(tmp & PIPECONF_ENABLE))
9422 return false;
9423
42571aef
VS
9424 switch (tmp & PIPECONF_BPC_MASK) {
9425 case PIPECONF_6BPC:
9426 pipe_config->pipe_bpp = 18;
9427 break;
9428 case PIPECONF_8BPC:
9429 pipe_config->pipe_bpp = 24;
9430 break;
9431 case PIPECONF_10BPC:
9432 pipe_config->pipe_bpp = 30;
9433 break;
9434 case PIPECONF_12BPC:
9435 pipe_config->pipe_bpp = 36;
9436 break;
9437 default:
9438 break;
9439 }
9440
b5a9fa09
DV
9441 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9442 pipe_config->limited_color_range = true;
9443
ab9412ba 9444 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9445 struct intel_shared_dpll *pll;
9446
88adfff1
DV
9447 pipe_config->has_pch_encoder = true;
9448
627eb5a3
DV
9449 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9450 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9451 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9452
9453 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9454
c0d43d62 9455 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9456 pipe_config->shared_dpll =
9457 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9458 } else {
9459 tmp = I915_READ(PCH_DPLL_SEL);
9460 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9461 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9462 else
9463 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9464 }
66e985c0
DV
9465
9466 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9467
9468 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9469 &pipe_config->dpll_hw_state));
c93f54cf
DV
9470
9471 tmp = pipe_config->dpll_hw_state.dpll;
9472 pipe_config->pixel_multiplier =
9473 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9474 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9475
9476 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9477 } else {
9478 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9479 }
9480
1bd1bd80
DV
9481 intel_get_pipe_timings(crtc, pipe_config);
9482
2fa2fe9a
DV
9483 ironlake_get_pfit_config(crtc, pipe_config);
9484
0e8ffe1b
DV
9485 return true;
9486}
9487
be256dc7
PZ
9488static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9489{
9490 struct drm_device *dev = dev_priv->dev;
be256dc7 9491 struct intel_crtc *crtc;
be256dc7 9492
d3fcc808 9493 for_each_intel_crtc(dev, crtc)
e2c719b7 9494 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9495 pipe_name(crtc->pipe));
9496
e2c719b7
RC
9497 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9498 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9499 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9500 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9501 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9502 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9503 "CPU PWM1 enabled\n");
c5107b87 9504 if (IS_HASWELL(dev))
e2c719b7 9505 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9506 "CPU PWM2 enabled\n");
e2c719b7 9507 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9508 "PCH PWM1 enabled\n");
e2c719b7 9509 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9510 "Utility pin enabled\n");
e2c719b7 9511 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9512
9926ada1
PZ
9513 /*
9514 * In theory we can still leave IRQs enabled, as long as only the HPD
9515 * interrupts remain enabled. We used to check for that, but since it's
9516 * gen-specific and since we only disable LCPLL after we fully disable
9517 * the interrupts, the check below should be enough.
9518 */
e2c719b7 9519 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9520}
9521
9ccd5aeb
PZ
9522static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9523{
9524 struct drm_device *dev = dev_priv->dev;
9525
9526 if (IS_HASWELL(dev))
9527 return I915_READ(D_COMP_HSW);
9528 else
9529 return I915_READ(D_COMP_BDW);
9530}
9531
3c4c9b81
PZ
9532static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9533{
9534 struct drm_device *dev = dev_priv->dev;
9535
9536 if (IS_HASWELL(dev)) {
9537 mutex_lock(&dev_priv->rps.hw_lock);
9538 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9539 val))
f475dadf 9540 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9541 mutex_unlock(&dev_priv->rps.hw_lock);
9542 } else {
9ccd5aeb
PZ
9543 I915_WRITE(D_COMP_BDW, val);
9544 POSTING_READ(D_COMP_BDW);
3c4c9b81 9545 }
be256dc7
PZ
9546}
9547
9548/*
9549 * This function implements pieces of two sequences from BSpec:
9550 * - Sequence for display software to disable LCPLL
9551 * - Sequence for display software to allow package C8+
9552 * The steps implemented here are just the steps that actually touch the LCPLL
9553 * register. Callers should take care of disabling all the display engine
9554 * functions, doing the mode unset, fixing interrupts, etc.
9555 */
6ff58d53
PZ
9556static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9557 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9558{
9559 uint32_t val;
9560
9561 assert_can_disable_lcpll(dev_priv);
9562
9563 val = I915_READ(LCPLL_CTL);
9564
9565 if (switch_to_fclk) {
9566 val |= LCPLL_CD_SOURCE_FCLK;
9567 I915_WRITE(LCPLL_CTL, val);
9568
9569 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9570 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9571 DRM_ERROR("Switching to FCLK failed\n");
9572
9573 val = I915_READ(LCPLL_CTL);
9574 }
9575
9576 val |= LCPLL_PLL_DISABLE;
9577 I915_WRITE(LCPLL_CTL, val);
9578 POSTING_READ(LCPLL_CTL);
9579
9580 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9581 DRM_ERROR("LCPLL still locked\n");
9582
9ccd5aeb 9583 val = hsw_read_dcomp(dev_priv);
be256dc7 9584 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9585 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9586 ndelay(100);
9587
9ccd5aeb
PZ
9588 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9589 1))
be256dc7
PZ
9590 DRM_ERROR("D_COMP RCOMP still in progress\n");
9591
9592 if (allow_power_down) {
9593 val = I915_READ(LCPLL_CTL);
9594 val |= LCPLL_POWER_DOWN_ALLOW;
9595 I915_WRITE(LCPLL_CTL, val);
9596 POSTING_READ(LCPLL_CTL);
9597 }
9598}
9599
9600/*
9601 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9602 * source.
9603 */
6ff58d53 9604static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9605{
9606 uint32_t val;
9607
9608 val = I915_READ(LCPLL_CTL);
9609
9610 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9611 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9612 return;
9613
a8a8bd54
PZ
9614 /*
9615 * Make sure we're not on PC8 state before disabling PC8, otherwise
9616 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9617 */
59bad947 9618 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9619
be256dc7
PZ
9620 if (val & LCPLL_POWER_DOWN_ALLOW) {
9621 val &= ~LCPLL_POWER_DOWN_ALLOW;
9622 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9623 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9624 }
9625
9ccd5aeb 9626 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9627 val |= D_COMP_COMP_FORCE;
9628 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9629 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9630
9631 val = I915_READ(LCPLL_CTL);
9632 val &= ~LCPLL_PLL_DISABLE;
9633 I915_WRITE(LCPLL_CTL, val);
9634
9635 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9636 DRM_ERROR("LCPLL not locked yet\n");
9637
9638 if (val & LCPLL_CD_SOURCE_FCLK) {
9639 val = I915_READ(LCPLL_CTL);
9640 val &= ~LCPLL_CD_SOURCE_FCLK;
9641 I915_WRITE(LCPLL_CTL, val);
9642
9643 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9644 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9645 DRM_ERROR("Switching back to LCPLL failed\n");
9646 }
215733fa 9647
59bad947 9648 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9649 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9650}
9651
765dab67
PZ
9652/*
9653 * Package states C8 and deeper are really deep PC states that can only be
9654 * reached when all the devices on the system allow it, so even if the graphics
9655 * device allows PC8+, it doesn't mean the system will actually get to these
9656 * states. Our driver only allows PC8+ when going into runtime PM.
9657 *
9658 * The requirements for PC8+ are that all the outputs are disabled, the power
9659 * well is disabled and most interrupts are disabled, and these are also
9660 * requirements for runtime PM. When these conditions are met, we manually do
9661 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9662 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9663 * hang the machine.
9664 *
9665 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9666 * the state of some registers, so when we come back from PC8+ we need to
9667 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9668 * need to take care of the registers kept by RC6. Notice that this happens even
9669 * if we don't put the device in PCI D3 state (which is what currently happens
9670 * because of the runtime PM support).
9671 *
9672 * For more, read "Display Sequences for Package C8" on the hardware
9673 * documentation.
9674 */
a14cb6fc 9675void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9676{
c67a470b
PZ
9677 struct drm_device *dev = dev_priv->dev;
9678 uint32_t val;
9679
c67a470b
PZ
9680 DRM_DEBUG_KMS("Enabling package C8+\n");
9681
c2699524 9682 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9683 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9684 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9685 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9686 }
9687
9688 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9689 hsw_disable_lcpll(dev_priv, true, true);
9690}
9691
a14cb6fc 9692void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9693{
9694 struct drm_device *dev = dev_priv->dev;
9695 uint32_t val;
9696
c67a470b
PZ
9697 DRM_DEBUG_KMS("Disabling package C8+\n");
9698
9699 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9700 lpt_init_pch_refclk(dev);
9701
c2699524 9702 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9703 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9704 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9705 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9706 }
c67a470b
PZ
9707}
9708
27c329ed 9709static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9710{
a821fc46 9711 struct drm_device *dev = old_state->dev;
1a617b77
ML
9712 struct intel_atomic_state *old_intel_state =
9713 to_intel_atomic_state(old_state);
9714 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9715
27c329ed 9716 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9717}
9718
b432e5cf 9719/* compute the max rate for new configuration */
27c329ed 9720static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9721{
565602d7
ML
9722 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9723 struct drm_i915_private *dev_priv = state->dev->dev_private;
9724 struct drm_crtc *crtc;
9725 struct drm_crtc_state *cstate;
27c329ed 9726 struct intel_crtc_state *crtc_state;
565602d7
ML
9727 unsigned max_pixel_rate = 0, i;
9728 enum pipe pipe;
b432e5cf 9729
565602d7
ML
9730 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9731 sizeof(intel_state->min_pixclk));
27c329ed 9732
565602d7
ML
9733 for_each_crtc_in_state(state, crtc, cstate, i) {
9734 int pixel_rate;
27c329ed 9735
565602d7
ML
9736 crtc_state = to_intel_crtc_state(cstate);
9737 if (!crtc_state->base.enable) {
9738 intel_state->min_pixclk[i] = 0;
b432e5cf 9739 continue;
565602d7 9740 }
b432e5cf 9741
27c329ed 9742 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9743
9744 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9745 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9746 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9747
565602d7 9748 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9749 }
9750
565602d7
ML
9751 if (!intel_state->active_crtcs)
9752 return 0;
9753
9754 for_each_pipe(dev_priv, pipe)
9755 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9756
b432e5cf
VS
9757 return max_pixel_rate;
9758}
9759
9760static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9761{
9762 struct drm_i915_private *dev_priv = dev->dev_private;
9763 uint32_t val, data;
9764 int ret;
9765
9766 if (WARN((I915_READ(LCPLL_CTL) &
9767 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9768 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9769 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9770 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9771 "trying to change cdclk frequency with cdclk not enabled\n"))
9772 return;
9773
9774 mutex_lock(&dev_priv->rps.hw_lock);
9775 ret = sandybridge_pcode_write(dev_priv,
9776 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9777 mutex_unlock(&dev_priv->rps.hw_lock);
9778 if (ret) {
9779 DRM_ERROR("failed to inform pcode about cdclk change\n");
9780 return;
9781 }
9782
9783 val = I915_READ(LCPLL_CTL);
9784 val |= LCPLL_CD_SOURCE_FCLK;
9785 I915_WRITE(LCPLL_CTL, val);
9786
9787 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9788 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9789 DRM_ERROR("Switching to FCLK failed\n");
9790
9791 val = I915_READ(LCPLL_CTL);
9792 val &= ~LCPLL_CLK_FREQ_MASK;
9793
9794 switch (cdclk) {
9795 case 450000:
9796 val |= LCPLL_CLK_FREQ_450;
9797 data = 0;
9798 break;
9799 case 540000:
9800 val |= LCPLL_CLK_FREQ_54O_BDW;
9801 data = 1;
9802 break;
9803 case 337500:
9804 val |= LCPLL_CLK_FREQ_337_5_BDW;
9805 data = 2;
9806 break;
9807 case 675000:
9808 val |= LCPLL_CLK_FREQ_675_BDW;
9809 data = 3;
9810 break;
9811 default:
9812 WARN(1, "invalid cdclk frequency\n");
9813 return;
9814 }
9815
9816 I915_WRITE(LCPLL_CTL, val);
9817
9818 val = I915_READ(LCPLL_CTL);
9819 val &= ~LCPLL_CD_SOURCE_FCLK;
9820 I915_WRITE(LCPLL_CTL, val);
9821
9822 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9823 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9824 DRM_ERROR("Switching back to LCPLL failed\n");
9825
9826 mutex_lock(&dev_priv->rps.hw_lock);
9827 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9828 mutex_unlock(&dev_priv->rps.hw_lock);
9829
9830 intel_update_cdclk(dev);
9831
9832 WARN(cdclk != dev_priv->cdclk_freq,
9833 "cdclk requested %d kHz but got %d kHz\n",
9834 cdclk, dev_priv->cdclk_freq);
9835}
9836
27c329ed 9837static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9838{
27c329ed 9839 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9840 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9841 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9842 int cdclk;
9843
9844 /*
9845 * FIXME should also account for plane ratio
9846 * once 64bpp pixel formats are supported.
9847 */
27c329ed 9848 if (max_pixclk > 540000)
b432e5cf 9849 cdclk = 675000;
27c329ed 9850 else if (max_pixclk > 450000)
b432e5cf 9851 cdclk = 540000;
27c329ed 9852 else if (max_pixclk > 337500)
b432e5cf
VS
9853 cdclk = 450000;
9854 else
9855 cdclk = 337500;
9856
b432e5cf 9857 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9858 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9859 cdclk, dev_priv->max_cdclk_freq);
9860 return -EINVAL;
b432e5cf
VS
9861 }
9862
1a617b77
ML
9863 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9864 if (!intel_state->active_crtcs)
9865 intel_state->dev_cdclk = 337500;
b432e5cf
VS
9866
9867 return 0;
9868}
9869
27c329ed 9870static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9871{
27c329ed 9872 struct drm_device *dev = old_state->dev;
1a617b77
ML
9873 struct intel_atomic_state *old_intel_state =
9874 to_intel_atomic_state(old_state);
9875 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9876
27c329ed 9877 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9878}
9879
190f68c5
ACO
9880static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9881 struct intel_crtc_state *crtc_state)
09b4ddf9 9882{
190f68c5 9883 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9884 return -EINVAL;
716c2e55 9885
c7653199 9886 crtc->lowfreq_avail = false;
644cef34 9887
c8f7a0db 9888 return 0;
79e53945
JB
9889}
9890
3760b59c
S
9891static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9892 enum port port,
9893 struct intel_crtc_state *pipe_config)
9894{
9895 switch (port) {
9896 case PORT_A:
9897 pipe_config->ddi_pll_sel = SKL_DPLL0;
9898 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9899 break;
9900 case PORT_B:
9901 pipe_config->ddi_pll_sel = SKL_DPLL1;
9902 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9903 break;
9904 case PORT_C:
9905 pipe_config->ddi_pll_sel = SKL_DPLL2;
9906 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9907 break;
9908 default:
9909 DRM_ERROR("Incorrect port type\n");
9910 }
9911}
9912
96b7dfb7
S
9913static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9914 enum port port,
5cec258b 9915 struct intel_crtc_state *pipe_config)
96b7dfb7 9916{
3148ade7 9917 u32 temp, dpll_ctl1;
96b7dfb7
S
9918
9919 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9920 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9921
9922 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9923 case SKL_DPLL0:
9924 /*
9925 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9926 * of the shared DPLL framework and thus needs to be read out
9927 * separately
9928 */
9929 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9930 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9931 break;
96b7dfb7
S
9932 case SKL_DPLL1:
9933 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9934 break;
9935 case SKL_DPLL2:
9936 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9937 break;
9938 case SKL_DPLL3:
9939 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9940 break;
96b7dfb7
S
9941 }
9942}
9943
7d2c8175
DL
9944static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9945 enum port port,
5cec258b 9946 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9947{
9948 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9949
9950 switch (pipe_config->ddi_pll_sel) {
9951 case PORT_CLK_SEL_WRPLL1:
9952 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9953 break;
9954 case PORT_CLK_SEL_WRPLL2:
9955 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9956 break;
00490c22
ML
9957 case PORT_CLK_SEL_SPLL:
9958 pipe_config->shared_dpll = DPLL_ID_SPLL;
79bd23da 9959 break;
7d2c8175
DL
9960 }
9961}
9962
26804afd 9963static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9964 struct intel_crtc_state *pipe_config)
26804afd
DV
9965{
9966 struct drm_device *dev = crtc->base.dev;
9967 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9968 struct intel_shared_dpll *pll;
26804afd
DV
9969 enum port port;
9970 uint32_t tmp;
9971
9972 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9973
9974 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9975
ef11bdb3 9976 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 9977 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9978 else if (IS_BROXTON(dev))
9979 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9980 else
9981 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9982
d452c5b6
DV
9983 if (pipe_config->shared_dpll >= 0) {
9984 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9985
9986 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9987 &pipe_config->dpll_hw_state));
9988 }
9989
26804afd
DV
9990 /*
9991 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9992 * DDI E. So just check whether this pipe is wired to DDI E and whether
9993 * the PCH transcoder is on.
9994 */
ca370455
DL
9995 if (INTEL_INFO(dev)->gen < 9 &&
9996 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9997 pipe_config->has_pch_encoder = true;
9998
9999 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10000 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10001 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10002
10003 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10004 }
10005}
10006
0e8ffe1b 10007static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10008 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10009{
10010 struct drm_device *dev = crtc->base.dev;
10011 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 10012 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
10013 uint32_t tmp;
10014
f458ebbc 10015 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
10016 POWER_DOMAIN_PIPE(crtc->pipe)))
10017 return false;
10018
e143a21c 10019 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
10020 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
10021
eccb140b
DV
10022 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10023 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10024 enum pipe trans_edp_pipe;
10025 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10026 default:
10027 WARN(1, "unknown pipe linked to edp transcoder\n");
10028 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10029 case TRANS_DDI_EDP_INPUT_A_ON:
10030 trans_edp_pipe = PIPE_A;
10031 break;
10032 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10033 trans_edp_pipe = PIPE_B;
10034 break;
10035 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10036 trans_edp_pipe = PIPE_C;
10037 break;
10038 }
10039
10040 if (trans_edp_pipe == crtc->pipe)
10041 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10042 }
10043
f458ebbc 10044 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 10045 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
10046 return false;
10047
eccb140b 10048 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
10049 if (!(tmp & PIPECONF_ENABLE))
10050 return false;
10051
26804afd 10052 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 10053
1bd1bd80
DV
10054 intel_get_pipe_timings(crtc, pipe_config);
10055
a1b2278e
CK
10056 if (INTEL_INFO(dev)->gen >= 9) {
10057 skl_init_scalers(dev, crtc, pipe_config);
10058 }
10059
2fa2fe9a 10060 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
10061
10062 if (INTEL_INFO(dev)->gen >= 9) {
10063 pipe_config->scaler_state.scaler_id = -1;
10064 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10065 }
10066
bd2e244f 10067 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 10068 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10069 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10070 else
1c132b44 10071 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10072 }
88adfff1 10073
e59150dc
JB
10074 if (IS_HASWELL(dev))
10075 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10076 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10077
ebb69c95
CT
10078 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10079 pipe_config->pixel_multiplier =
10080 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10081 } else {
10082 pipe_config->pixel_multiplier = 1;
10083 }
6c49f241 10084
0e8ffe1b
DV
10085 return true;
10086}
10087
55a08b3f
ML
10088static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10089 const struct intel_plane_state *plane_state)
560b85bb
CW
10090{
10091 struct drm_device *dev = crtc->dev;
10092 struct drm_i915_private *dev_priv = dev->dev_private;
10093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10094 uint32_t cntl = 0, size = 0;
560b85bb 10095
55a08b3f
ML
10096 if (plane_state && plane_state->visible) {
10097 unsigned int width = plane_state->base.crtc_w;
10098 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10099 unsigned int stride = roundup_pow_of_two(width) * 4;
10100
10101 switch (stride) {
10102 default:
10103 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10104 width, stride);
10105 stride = 256;
10106 /* fallthrough */
10107 case 256:
10108 case 512:
10109 case 1024:
10110 case 2048:
10111 break;
4b0e333e
CW
10112 }
10113
dc41c154
VS
10114 cntl |= CURSOR_ENABLE |
10115 CURSOR_GAMMA_ENABLE |
10116 CURSOR_FORMAT_ARGB |
10117 CURSOR_STRIDE(stride);
10118
10119 size = (height << 12) | width;
4b0e333e 10120 }
560b85bb 10121
dc41c154
VS
10122 if (intel_crtc->cursor_cntl != 0 &&
10123 (intel_crtc->cursor_base != base ||
10124 intel_crtc->cursor_size != size ||
10125 intel_crtc->cursor_cntl != cntl)) {
10126 /* On these chipsets we can only modify the base/size/stride
10127 * whilst the cursor is disabled.
10128 */
0b87c24e
VS
10129 I915_WRITE(CURCNTR(PIPE_A), 0);
10130 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10131 intel_crtc->cursor_cntl = 0;
4b0e333e 10132 }
560b85bb 10133
99d1f387 10134 if (intel_crtc->cursor_base != base) {
0b87c24e 10135 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10136 intel_crtc->cursor_base = base;
10137 }
4726e0b0 10138
dc41c154
VS
10139 if (intel_crtc->cursor_size != size) {
10140 I915_WRITE(CURSIZE, size);
10141 intel_crtc->cursor_size = size;
4b0e333e 10142 }
560b85bb 10143
4b0e333e 10144 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10145 I915_WRITE(CURCNTR(PIPE_A), cntl);
10146 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10147 intel_crtc->cursor_cntl = cntl;
560b85bb 10148 }
560b85bb
CW
10149}
10150
55a08b3f
ML
10151static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10152 const struct intel_plane_state *plane_state)
65a21cd6
JB
10153{
10154 struct drm_device *dev = crtc->dev;
10155 struct drm_i915_private *dev_priv = dev->dev_private;
10156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10157 int pipe = intel_crtc->pipe;
663f3122 10158 uint32_t cntl = 0;
4b0e333e 10159
55a08b3f 10160 if (plane_state && plane_state->visible) {
4b0e333e 10161 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10162 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10163 case 64:
10164 cntl |= CURSOR_MODE_64_ARGB_AX;
10165 break;
10166 case 128:
10167 cntl |= CURSOR_MODE_128_ARGB_AX;
10168 break;
10169 case 256:
10170 cntl |= CURSOR_MODE_256_ARGB_AX;
10171 break;
10172 default:
55a08b3f 10173 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10174 return;
65a21cd6 10175 }
4b0e333e 10176 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10177
fc6f93bc 10178 if (HAS_DDI(dev))
47bf17a7 10179 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10180
55a08b3f
ML
10181 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10182 cntl |= CURSOR_ROTATE_180;
10183 }
4398ad45 10184
4b0e333e
CW
10185 if (intel_crtc->cursor_cntl != cntl) {
10186 I915_WRITE(CURCNTR(pipe), cntl);
10187 POSTING_READ(CURCNTR(pipe));
10188 intel_crtc->cursor_cntl = cntl;
65a21cd6 10189 }
4b0e333e 10190
65a21cd6 10191 /* and commit changes on next vblank */
5efb3e28
VS
10192 I915_WRITE(CURBASE(pipe), base);
10193 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10194
10195 intel_crtc->cursor_base = base;
65a21cd6
JB
10196}
10197
cda4b7d3 10198/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10199static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10200 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10201{
10202 struct drm_device *dev = crtc->dev;
10203 struct drm_i915_private *dev_priv = dev->dev_private;
10204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10205 int pipe = intel_crtc->pipe;
55a08b3f
ML
10206 u32 base = intel_crtc->cursor_addr;
10207 u32 pos = 0;
cda4b7d3 10208
55a08b3f
ML
10209 if (plane_state) {
10210 int x = plane_state->base.crtc_x;
10211 int y = plane_state->base.crtc_y;
cda4b7d3 10212
55a08b3f
ML
10213 if (x < 0) {
10214 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10215 x = -x;
10216 }
10217 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10218
55a08b3f
ML
10219 if (y < 0) {
10220 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10221 y = -y;
10222 }
10223 pos |= y << CURSOR_Y_SHIFT;
10224
10225 /* ILK+ do this automagically */
10226 if (HAS_GMCH_DISPLAY(dev) &&
10227 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10228 base += (plane_state->base.crtc_h *
10229 plane_state->base.crtc_w - 1) * 4;
10230 }
cda4b7d3 10231 }
cda4b7d3 10232
5efb3e28
VS
10233 I915_WRITE(CURPOS(pipe), pos);
10234
8ac54669 10235 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10236 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10237 else
55a08b3f 10238 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10239}
10240
dc41c154
VS
10241static bool cursor_size_ok(struct drm_device *dev,
10242 uint32_t width, uint32_t height)
10243{
10244 if (width == 0 || height == 0)
10245 return false;
10246
10247 /*
10248 * 845g/865g are special in that they are only limited by
10249 * the width of their cursors, the height is arbitrary up to
10250 * the precision of the register. Everything else requires
10251 * square cursors, limited to a few power-of-two sizes.
10252 */
10253 if (IS_845G(dev) || IS_I865G(dev)) {
10254 if ((width & 63) != 0)
10255 return false;
10256
10257 if (width > (IS_845G(dev) ? 64 : 512))
10258 return false;
10259
10260 if (height > 1023)
10261 return false;
10262 } else {
10263 switch (width | height) {
10264 case 256:
10265 case 128:
10266 if (IS_GEN2(dev))
10267 return false;
10268 case 64:
10269 break;
10270 default:
10271 return false;
10272 }
10273 }
10274
10275 return true;
10276}
10277
79e53945 10278static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10279 u16 *blue, uint32_t start, uint32_t size)
79e53945 10280{
7203425a 10281 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10283
7203425a 10284 for (i = start; i < end; i++) {
79e53945
JB
10285 intel_crtc->lut_r[i] = red[i] >> 8;
10286 intel_crtc->lut_g[i] = green[i] >> 8;
10287 intel_crtc->lut_b[i] = blue[i] >> 8;
10288 }
10289
10290 intel_crtc_load_lut(crtc);
10291}
10292
79e53945
JB
10293/* VESA 640x480x72Hz mode to set on the pipe */
10294static struct drm_display_mode load_detect_mode = {
10295 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10296 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10297};
10298
a8bb6818
DV
10299struct drm_framebuffer *
10300__intel_framebuffer_create(struct drm_device *dev,
10301 struct drm_mode_fb_cmd2 *mode_cmd,
10302 struct drm_i915_gem_object *obj)
d2dff872
CW
10303{
10304 struct intel_framebuffer *intel_fb;
10305 int ret;
10306
10307 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10308 if (!intel_fb)
d2dff872 10309 return ERR_PTR(-ENOMEM);
d2dff872
CW
10310
10311 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10312 if (ret)
10313 goto err;
d2dff872
CW
10314
10315 return &intel_fb->base;
dcb1394e 10316
dd4916c5 10317err:
dd4916c5 10318 kfree(intel_fb);
dd4916c5 10319 return ERR_PTR(ret);
d2dff872
CW
10320}
10321
b5ea642a 10322static struct drm_framebuffer *
a8bb6818
DV
10323intel_framebuffer_create(struct drm_device *dev,
10324 struct drm_mode_fb_cmd2 *mode_cmd,
10325 struct drm_i915_gem_object *obj)
10326{
10327 struct drm_framebuffer *fb;
10328 int ret;
10329
10330 ret = i915_mutex_lock_interruptible(dev);
10331 if (ret)
10332 return ERR_PTR(ret);
10333 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10334 mutex_unlock(&dev->struct_mutex);
10335
10336 return fb;
10337}
10338
d2dff872
CW
10339static u32
10340intel_framebuffer_pitch_for_width(int width, int bpp)
10341{
10342 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10343 return ALIGN(pitch, 64);
10344}
10345
10346static u32
10347intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10348{
10349 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10350 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10351}
10352
10353static struct drm_framebuffer *
10354intel_framebuffer_create_for_mode(struct drm_device *dev,
10355 struct drm_display_mode *mode,
10356 int depth, int bpp)
10357{
dcb1394e 10358 struct drm_framebuffer *fb;
d2dff872 10359 struct drm_i915_gem_object *obj;
0fed39bd 10360 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10361
10362 obj = i915_gem_alloc_object(dev,
10363 intel_framebuffer_size_for_mode(mode, bpp));
10364 if (obj == NULL)
10365 return ERR_PTR(-ENOMEM);
10366
10367 mode_cmd.width = mode->hdisplay;
10368 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10369 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10370 bpp);
5ca0c34a 10371 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10372
dcb1394e
LW
10373 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10374 if (IS_ERR(fb))
10375 drm_gem_object_unreference_unlocked(&obj->base);
10376
10377 return fb;
d2dff872
CW
10378}
10379
10380static struct drm_framebuffer *
10381mode_fits_in_fbdev(struct drm_device *dev,
10382 struct drm_display_mode *mode)
10383{
0695726e 10384#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10385 struct drm_i915_private *dev_priv = dev->dev_private;
10386 struct drm_i915_gem_object *obj;
10387 struct drm_framebuffer *fb;
10388
4c0e5528 10389 if (!dev_priv->fbdev)
d2dff872
CW
10390 return NULL;
10391
4c0e5528 10392 if (!dev_priv->fbdev->fb)
d2dff872
CW
10393 return NULL;
10394
4c0e5528
DV
10395 obj = dev_priv->fbdev->fb->obj;
10396 BUG_ON(!obj);
10397
8bcd4553 10398 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10399 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10400 fb->bits_per_pixel))
d2dff872
CW
10401 return NULL;
10402
01f2c773 10403 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10404 return NULL;
10405
10406 return fb;
4520f53a
DV
10407#else
10408 return NULL;
10409#endif
d2dff872
CW
10410}
10411
d3a40d1b
ACO
10412static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10413 struct drm_crtc *crtc,
10414 struct drm_display_mode *mode,
10415 struct drm_framebuffer *fb,
10416 int x, int y)
10417{
10418 struct drm_plane_state *plane_state;
10419 int hdisplay, vdisplay;
10420 int ret;
10421
10422 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10423 if (IS_ERR(plane_state))
10424 return PTR_ERR(plane_state);
10425
10426 if (mode)
10427 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10428 else
10429 hdisplay = vdisplay = 0;
10430
10431 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10432 if (ret)
10433 return ret;
10434 drm_atomic_set_fb_for_plane(plane_state, fb);
10435 plane_state->crtc_x = 0;
10436 plane_state->crtc_y = 0;
10437 plane_state->crtc_w = hdisplay;
10438 plane_state->crtc_h = vdisplay;
10439 plane_state->src_x = x << 16;
10440 plane_state->src_y = y << 16;
10441 plane_state->src_w = hdisplay << 16;
10442 plane_state->src_h = vdisplay << 16;
10443
10444 return 0;
10445}
10446
d2434ab7 10447bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10448 struct drm_display_mode *mode,
51fd371b
RC
10449 struct intel_load_detect_pipe *old,
10450 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10451{
10452 struct intel_crtc *intel_crtc;
d2434ab7
DV
10453 struct intel_encoder *intel_encoder =
10454 intel_attached_encoder(connector);
79e53945 10455 struct drm_crtc *possible_crtc;
4ef69c7a 10456 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10457 struct drm_crtc *crtc = NULL;
10458 struct drm_device *dev = encoder->dev;
94352cf9 10459 struct drm_framebuffer *fb;
51fd371b 10460 struct drm_mode_config *config = &dev->mode_config;
83a57153 10461 struct drm_atomic_state *state = NULL;
944b0c76 10462 struct drm_connector_state *connector_state;
4be07317 10463 struct intel_crtc_state *crtc_state;
51fd371b 10464 int ret, i = -1;
79e53945 10465
d2dff872 10466 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10467 connector->base.id, connector->name,
8e329a03 10468 encoder->base.id, encoder->name);
d2dff872 10469
51fd371b
RC
10470retry:
10471 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10472 if (ret)
ad3c558f 10473 goto fail;
6e9f798d 10474
79e53945
JB
10475 /*
10476 * Algorithm gets a little messy:
7a5e4805 10477 *
79e53945
JB
10478 * - if the connector already has an assigned crtc, use it (but make
10479 * sure it's on first)
7a5e4805 10480 *
79e53945
JB
10481 * - try to find the first unused crtc that can drive this connector,
10482 * and use that if we find one
79e53945
JB
10483 */
10484
10485 /* See if we already have a CRTC for this connector */
10486 if (encoder->crtc) {
10487 crtc = encoder->crtc;
8261b191 10488
51fd371b 10489 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10490 if (ret)
ad3c558f 10491 goto fail;
4d02e2de 10492 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10493 if (ret)
ad3c558f 10494 goto fail;
7b24056b 10495
24218aac 10496 old->dpms_mode = connector->dpms;
8261b191
CW
10497 old->load_detect_temp = false;
10498
10499 /* Make sure the crtc and connector are running */
24218aac
DV
10500 if (connector->dpms != DRM_MODE_DPMS_ON)
10501 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10502
7173188d 10503 return true;
79e53945
JB
10504 }
10505
10506 /* Find an unused one (if possible) */
70e1e0ec 10507 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10508 i++;
10509 if (!(encoder->possible_crtcs & (1 << i)))
10510 continue;
83d65738 10511 if (possible_crtc->state->enable)
a459249c 10512 continue;
a459249c
VS
10513
10514 crtc = possible_crtc;
10515 break;
79e53945
JB
10516 }
10517
10518 /*
10519 * If we didn't find an unused CRTC, don't use any.
10520 */
10521 if (!crtc) {
7173188d 10522 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10523 goto fail;
79e53945
JB
10524 }
10525
51fd371b
RC
10526 ret = drm_modeset_lock(&crtc->mutex, ctx);
10527 if (ret)
ad3c558f 10528 goto fail;
4d02e2de
DV
10529 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10530 if (ret)
ad3c558f 10531 goto fail;
79e53945
JB
10532
10533 intel_crtc = to_intel_crtc(crtc);
24218aac 10534 old->dpms_mode = connector->dpms;
8261b191 10535 old->load_detect_temp = true;
d2dff872 10536 old->release_fb = NULL;
79e53945 10537
83a57153
ACO
10538 state = drm_atomic_state_alloc(dev);
10539 if (!state)
10540 return false;
10541
10542 state->acquire_ctx = ctx;
10543
944b0c76
ACO
10544 connector_state = drm_atomic_get_connector_state(state, connector);
10545 if (IS_ERR(connector_state)) {
10546 ret = PTR_ERR(connector_state);
10547 goto fail;
10548 }
10549
10550 connector_state->crtc = crtc;
10551 connector_state->best_encoder = &intel_encoder->base;
10552
4be07317
ACO
10553 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10554 if (IS_ERR(crtc_state)) {
10555 ret = PTR_ERR(crtc_state);
10556 goto fail;
10557 }
10558
49d6fa21 10559 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10560
6492711d
CW
10561 if (!mode)
10562 mode = &load_detect_mode;
79e53945 10563
d2dff872
CW
10564 /* We need a framebuffer large enough to accommodate all accesses
10565 * that the plane may generate whilst we perform load detection.
10566 * We can not rely on the fbcon either being present (we get called
10567 * during its initialisation to detect all boot displays, or it may
10568 * not even exist) or that it is large enough to satisfy the
10569 * requested mode.
10570 */
94352cf9
DV
10571 fb = mode_fits_in_fbdev(dev, mode);
10572 if (fb == NULL) {
d2dff872 10573 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10574 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10575 old->release_fb = fb;
d2dff872
CW
10576 } else
10577 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10578 if (IS_ERR(fb)) {
d2dff872 10579 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10580 goto fail;
79e53945 10581 }
79e53945 10582
d3a40d1b
ACO
10583 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10584 if (ret)
10585 goto fail;
10586
8c7b5ccb
ACO
10587 drm_mode_copy(&crtc_state->base.mode, mode);
10588
74c090b1 10589 if (drm_atomic_commit(state)) {
6492711d 10590 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10591 if (old->release_fb)
10592 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10593 goto fail;
79e53945 10594 }
9128b040 10595 crtc->primary->crtc = crtc;
7173188d 10596
79e53945 10597 /* let the connector get through one full cycle before testing */
9d0498a2 10598 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10599 return true;
412b61d8 10600
ad3c558f 10601fail:
e5d958ef
ACO
10602 drm_atomic_state_free(state);
10603 state = NULL;
83a57153 10604
51fd371b
RC
10605 if (ret == -EDEADLK) {
10606 drm_modeset_backoff(ctx);
10607 goto retry;
10608 }
10609
412b61d8 10610 return false;
79e53945
JB
10611}
10612
d2434ab7 10613void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10614 struct intel_load_detect_pipe *old,
10615 struct drm_modeset_acquire_ctx *ctx)
79e53945 10616{
83a57153 10617 struct drm_device *dev = connector->dev;
d2434ab7
DV
10618 struct intel_encoder *intel_encoder =
10619 intel_attached_encoder(connector);
4ef69c7a 10620 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10621 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10623 struct drm_atomic_state *state;
944b0c76 10624 struct drm_connector_state *connector_state;
4be07317 10625 struct intel_crtc_state *crtc_state;
d3a40d1b 10626 int ret;
79e53945 10627
d2dff872 10628 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10629 connector->base.id, connector->name,
8e329a03 10630 encoder->base.id, encoder->name);
d2dff872 10631
8261b191 10632 if (old->load_detect_temp) {
83a57153 10633 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10634 if (!state)
10635 goto fail;
83a57153
ACO
10636
10637 state->acquire_ctx = ctx;
10638
944b0c76
ACO
10639 connector_state = drm_atomic_get_connector_state(state, connector);
10640 if (IS_ERR(connector_state))
10641 goto fail;
10642
4be07317
ACO
10643 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10644 if (IS_ERR(crtc_state))
10645 goto fail;
10646
944b0c76
ACO
10647 connector_state->best_encoder = NULL;
10648 connector_state->crtc = NULL;
10649
49d6fa21 10650 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10651
d3a40d1b
ACO
10652 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10653 0, 0);
10654 if (ret)
10655 goto fail;
10656
74c090b1 10657 ret = drm_atomic_commit(state);
2bfb4627
ACO
10658 if (ret)
10659 goto fail;
d2dff872 10660
36206361
DV
10661 if (old->release_fb) {
10662 drm_framebuffer_unregister_private(old->release_fb);
10663 drm_framebuffer_unreference(old->release_fb);
10664 }
d2dff872 10665
0622a53c 10666 return;
79e53945
JB
10667 }
10668
c751ce4f 10669 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10670 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10671 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10672
10673 return;
10674fail:
10675 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10676 drm_atomic_state_free(state);
79e53945
JB
10677}
10678
da4a1efa 10679static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10680 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10681{
10682 struct drm_i915_private *dev_priv = dev->dev_private;
10683 u32 dpll = pipe_config->dpll_hw_state.dpll;
10684
10685 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10686 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10687 else if (HAS_PCH_SPLIT(dev))
10688 return 120000;
10689 else if (!IS_GEN2(dev))
10690 return 96000;
10691 else
10692 return 48000;
10693}
10694
79e53945 10695/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10696static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10697 struct intel_crtc_state *pipe_config)
79e53945 10698{
f1f644dc 10699 struct drm_device *dev = crtc->base.dev;
79e53945 10700 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10701 int pipe = pipe_config->cpu_transcoder;
293623f7 10702 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10703 u32 fp;
10704 intel_clock_t clock;
dccbea3b 10705 int port_clock;
da4a1efa 10706 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10707
10708 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10709 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10710 else
293623f7 10711 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10712
10713 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10714 if (IS_PINEVIEW(dev)) {
10715 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10716 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10717 } else {
10718 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10719 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10720 }
10721
a6c45cf0 10722 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10723 if (IS_PINEVIEW(dev))
10724 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10725 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10726 else
10727 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10728 DPLL_FPA01_P1_POST_DIV_SHIFT);
10729
10730 switch (dpll & DPLL_MODE_MASK) {
10731 case DPLLB_MODE_DAC_SERIAL:
10732 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10733 5 : 10;
10734 break;
10735 case DPLLB_MODE_LVDS:
10736 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10737 7 : 14;
10738 break;
10739 default:
28c97730 10740 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10741 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10742 return;
79e53945
JB
10743 }
10744
ac58c3f0 10745 if (IS_PINEVIEW(dev))
dccbea3b 10746 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10747 else
dccbea3b 10748 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10749 } else {
0fb58223 10750 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10751 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10752
10753 if (is_lvds) {
10754 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10755 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10756
10757 if (lvds & LVDS_CLKB_POWER_UP)
10758 clock.p2 = 7;
10759 else
10760 clock.p2 = 14;
79e53945
JB
10761 } else {
10762 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10763 clock.p1 = 2;
10764 else {
10765 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10766 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10767 }
10768 if (dpll & PLL_P2_DIVIDE_BY_4)
10769 clock.p2 = 4;
10770 else
10771 clock.p2 = 2;
79e53945 10772 }
da4a1efa 10773
dccbea3b 10774 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10775 }
10776
18442d08
VS
10777 /*
10778 * This value includes pixel_multiplier. We will use
241bfc38 10779 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10780 * encoder's get_config() function.
10781 */
dccbea3b 10782 pipe_config->port_clock = port_clock;
f1f644dc
JB
10783}
10784
6878da05
VS
10785int intel_dotclock_calculate(int link_freq,
10786 const struct intel_link_m_n *m_n)
f1f644dc 10787{
f1f644dc
JB
10788 /*
10789 * The calculation for the data clock is:
1041a02f 10790 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10791 * But we want to avoid losing precison if possible, so:
1041a02f 10792 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10793 *
10794 * and the link clock is simpler:
1041a02f 10795 * link_clock = (m * link_clock) / n
f1f644dc
JB
10796 */
10797
6878da05
VS
10798 if (!m_n->link_n)
10799 return 0;
f1f644dc 10800
6878da05
VS
10801 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10802}
f1f644dc 10803
18442d08 10804static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10805 struct intel_crtc_state *pipe_config)
6878da05
VS
10806{
10807 struct drm_device *dev = crtc->base.dev;
79e53945 10808
18442d08
VS
10809 /* read out port_clock from the DPLL */
10810 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10811
f1f644dc 10812 /*
18442d08 10813 * This value does not include pixel_multiplier.
241bfc38 10814 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10815 * agree once we know their relationship in the encoder's
10816 * get_config() function.
79e53945 10817 */
2d112de7 10818 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10819 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10820 &pipe_config->fdi_m_n);
79e53945
JB
10821}
10822
10823/** Returns the currently programmed mode of the given pipe. */
10824struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10825 struct drm_crtc *crtc)
10826{
548f245b 10827 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10829 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10830 struct drm_display_mode *mode;
5cec258b 10831 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10832 int htot = I915_READ(HTOTAL(cpu_transcoder));
10833 int hsync = I915_READ(HSYNC(cpu_transcoder));
10834 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10835 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10836 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10837
10838 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10839 if (!mode)
10840 return NULL;
10841
f1f644dc
JB
10842 /*
10843 * Construct a pipe_config sufficient for getting the clock info
10844 * back out of crtc_clock_get.
10845 *
10846 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10847 * to use a real value here instead.
10848 */
293623f7 10849 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10850 pipe_config.pixel_multiplier = 1;
293623f7
VS
10851 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10852 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10853 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10854 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10855
773ae034 10856 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10857 mode->hdisplay = (htot & 0xffff) + 1;
10858 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10859 mode->hsync_start = (hsync & 0xffff) + 1;
10860 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10861 mode->vdisplay = (vtot & 0xffff) + 1;
10862 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10863 mode->vsync_start = (vsync & 0xffff) + 1;
10864 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10865
10866 drm_mode_set_name(mode);
79e53945
JB
10867
10868 return mode;
10869}
10870
f047e395
CW
10871void intel_mark_busy(struct drm_device *dev)
10872{
c67a470b
PZ
10873 struct drm_i915_private *dev_priv = dev->dev_private;
10874
f62a0076
CW
10875 if (dev_priv->mm.busy)
10876 return;
10877
43694d69 10878 intel_runtime_pm_get(dev_priv);
c67a470b 10879 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10880 if (INTEL_INFO(dev)->gen >= 6)
10881 gen6_rps_busy(dev_priv);
f62a0076 10882 dev_priv->mm.busy = true;
f047e395
CW
10883}
10884
10885void intel_mark_idle(struct drm_device *dev)
652c393a 10886{
c67a470b 10887 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10888
f62a0076
CW
10889 if (!dev_priv->mm.busy)
10890 return;
10891
10892 dev_priv->mm.busy = false;
10893
3d13ef2e 10894 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10895 gen6_rps_idle(dev->dev_private);
bb4cdd53 10896
43694d69 10897 intel_runtime_pm_put(dev_priv);
652c393a
JB
10898}
10899
79e53945
JB
10900static void intel_crtc_destroy(struct drm_crtc *crtc)
10901{
10902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10903 struct drm_device *dev = crtc->dev;
10904 struct intel_unpin_work *work;
67e77c5a 10905
5e2d7afc 10906 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10907 work = intel_crtc->unpin_work;
10908 intel_crtc->unpin_work = NULL;
5e2d7afc 10909 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10910
10911 if (work) {
10912 cancel_work_sync(&work->work);
10913 kfree(work);
10914 }
79e53945
JB
10915
10916 drm_crtc_cleanup(crtc);
67e77c5a 10917
79e53945
JB
10918 kfree(intel_crtc);
10919}
10920
6b95a207
KH
10921static void intel_unpin_work_fn(struct work_struct *__work)
10922{
10923 struct intel_unpin_work *work =
10924 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10925 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10926 struct drm_device *dev = crtc->base.dev;
10927 struct drm_plane *primary = crtc->base.primary;
6b95a207 10928
b4a98e57 10929 mutex_lock(&dev->struct_mutex);
a9ff8714 10930 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10931 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10932
f06cc1b9 10933 if (work->flip_queued_req)
146d84f0 10934 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10935 mutex_unlock(&dev->struct_mutex);
10936
a9ff8714 10937 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10938 drm_framebuffer_unreference(work->old_fb);
f99d7069 10939
a9ff8714
VS
10940 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10941 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10942
6b95a207
KH
10943 kfree(work);
10944}
10945
1afe3e9d 10946static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10947 struct drm_crtc *crtc)
6b95a207 10948{
6b95a207
KH
10949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10950 struct intel_unpin_work *work;
6b95a207
KH
10951 unsigned long flags;
10952
10953 /* Ignore early vblank irqs */
10954 if (intel_crtc == NULL)
10955 return;
10956
f326038a
DV
10957 /*
10958 * This is called both by irq handlers and the reset code (to complete
10959 * lost pageflips) so needs the full irqsave spinlocks.
10960 */
6b95a207
KH
10961 spin_lock_irqsave(&dev->event_lock, flags);
10962 work = intel_crtc->unpin_work;
e7d841ca
CW
10963
10964 /* Ensure we don't miss a work->pending update ... */
10965 smp_rmb();
10966
10967 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10968 spin_unlock_irqrestore(&dev->event_lock, flags);
10969 return;
10970 }
10971
d6bbafa1 10972 page_flip_completed(intel_crtc);
0af7e4df 10973
6b95a207 10974 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10975}
10976
1afe3e9d
JB
10977void intel_finish_page_flip(struct drm_device *dev, int pipe)
10978{
fbee40df 10979 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10980 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10981
49b14a5c 10982 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10983}
10984
10985void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10986{
fbee40df 10987 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10988 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10989
49b14a5c 10990 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10991}
10992
75f7f3ec
VS
10993/* Is 'a' after or equal to 'b'? */
10994static bool g4x_flip_count_after_eq(u32 a, u32 b)
10995{
10996 return !((a - b) & 0x80000000);
10997}
10998
10999static bool page_flip_finished(struct intel_crtc *crtc)
11000{
11001 struct drm_device *dev = crtc->base.dev;
11002 struct drm_i915_private *dev_priv = dev->dev_private;
11003
bdfa7542
VS
11004 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
11005 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
11006 return true;
11007
75f7f3ec
VS
11008 /*
11009 * The relevant registers doen't exist on pre-ctg.
11010 * As the flip done interrupt doesn't trigger for mmio
11011 * flips on gmch platforms, a flip count check isn't
11012 * really needed there. But since ctg has the registers,
11013 * include it in the check anyway.
11014 */
11015 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11016 return true;
11017
11018 /*
11019 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11020 * used the same base address. In that case the mmio flip might
11021 * have completed, but the CS hasn't even executed the flip yet.
11022 *
11023 * A flip count check isn't enough as the CS might have updated
11024 * the base address just after start of vblank, but before we
11025 * managed to process the interrupt. This means we'd complete the
11026 * CS flip too soon.
11027 *
11028 * Combining both checks should get us a good enough result. It may
11029 * still happen that the CS flip has been executed, but has not
11030 * yet actually completed. But in case the base address is the same
11031 * anyway, we don't really care.
11032 */
11033 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11034 crtc->unpin_work->gtt_offset &&
fd8f507c 11035 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
11036 crtc->unpin_work->flip_count);
11037}
11038
6b95a207
KH
11039void intel_prepare_page_flip(struct drm_device *dev, int plane)
11040{
fbee40df 11041 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
11042 struct intel_crtc *intel_crtc =
11043 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11044 unsigned long flags;
11045
f326038a
DV
11046
11047 /*
11048 * This is called both by irq handlers and the reset code (to complete
11049 * lost pageflips) so needs the full irqsave spinlocks.
11050 *
11051 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11052 * generate a page-flip completion irq, i.e. every modeset
11053 * is also accompanied by a spurious intel_prepare_page_flip().
11054 */
6b95a207 11055 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11056 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11057 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11058 spin_unlock_irqrestore(&dev->event_lock, flags);
11059}
11060
6042639c 11061static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
11062{
11063 /* Ensure that the work item is consistent when activating it ... */
11064 smp_wmb();
6042639c 11065 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
11066 /* and that it is marked active as soon as the irq could fire. */
11067 smp_wmb();
11068}
11069
8c9f3aaf
JB
11070static int intel_gen2_queue_flip(struct drm_device *dev,
11071 struct drm_crtc *crtc,
11072 struct drm_framebuffer *fb,
ed8d1975 11073 struct drm_i915_gem_object *obj,
6258fbe2 11074 struct drm_i915_gem_request *req,
ed8d1975 11075 uint32_t flags)
8c9f3aaf 11076{
6258fbe2 11077 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11079 u32 flip_mask;
11080 int ret;
11081
5fb9de1a 11082 ret = intel_ring_begin(req, 6);
8c9f3aaf 11083 if (ret)
4fa62c89 11084 return ret;
8c9f3aaf
JB
11085
11086 /* Can't queue multiple flips, so wait for the previous
11087 * one to finish before executing the next.
11088 */
11089 if (intel_crtc->plane)
11090 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11091 else
11092 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11093 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11094 intel_ring_emit(ring, MI_NOOP);
11095 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11096 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11097 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11098 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11099 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 11100
6042639c 11101 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11102 return 0;
8c9f3aaf
JB
11103}
11104
11105static int intel_gen3_queue_flip(struct drm_device *dev,
11106 struct drm_crtc *crtc,
11107 struct drm_framebuffer *fb,
ed8d1975 11108 struct drm_i915_gem_object *obj,
6258fbe2 11109 struct drm_i915_gem_request *req,
ed8d1975 11110 uint32_t flags)
8c9f3aaf 11111{
6258fbe2 11112 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 11113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11114 u32 flip_mask;
11115 int ret;
11116
5fb9de1a 11117 ret = intel_ring_begin(req, 6);
8c9f3aaf 11118 if (ret)
4fa62c89 11119 return ret;
8c9f3aaf
JB
11120
11121 if (intel_crtc->plane)
11122 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11123 else
11124 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11125 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11126 intel_ring_emit(ring, MI_NOOP);
11127 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11128 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11129 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11130 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11131 intel_ring_emit(ring, MI_NOOP);
11132
6042639c 11133 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11134 return 0;
8c9f3aaf
JB
11135}
11136
11137static int intel_gen4_queue_flip(struct drm_device *dev,
11138 struct drm_crtc *crtc,
11139 struct drm_framebuffer *fb,
ed8d1975 11140 struct drm_i915_gem_object *obj,
6258fbe2 11141 struct drm_i915_gem_request *req,
ed8d1975 11142 uint32_t flags)
8c9f3aaf 11143{
6258fbe2 11144 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11145 struct drm_i915_private *dev_priv = dev->dev_private;
11146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11147 uint32_t pf, pipesrc;
11148 int ret;
11149
5fb9de1a 11150 ret = intel_ring_begin(req, 4);
8c9f3aaf 11151 if (ret)
4fa62c89 11152 return ret;
8c9f3aaf
JB
11153
11154 /* i965+ uses the linear or tiled offsets from the
11155 * Display Registers (which do not change across a page-flip)
11156 * so we need only reprogram the base address.
11157 */
6d90c952
DV
11158 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11159 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11160 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11161 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11162 obj->tiling_mode);
8c9f3aaf
JB
11163
11164 /* XXX Enabling the panel-fitter across page-flip is so far
11165 * untested on non-native modes, so ignore it for now.
11166 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11167 */
11168 pf = 0;
11169 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11170 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11171
6042639c 11172 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11173 return 0;
8c9f3aaf
JB
11174}
11175
11176static int intel_gen6_queue_flip(struct drm_device *dev,
11177 struct drm_crtc *crtc,
11178 struct drm_framebuffer *fb,
ed8d1975 11179 struct drm_i915_gem_object *obj,
6258fbe2 11180 struct drm_i915_gem_request *req,
ed8d1975 11181 uint32_t flags)
8c9f3aaf 11182{
6258fbe2 11183 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
11184 struct drm_i915_private *dev_priv = dev->dev_private;
11185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11186 uint32_t pf, pipesrc;
11187 int ret;
11188
5fb9de1a 11189 ret = intel_ring_begin(req, 4);
8c9f3aaf 11190 if (ret)
4fa62c89 11191 return ret;
8c9f3aaf 11192
6d90c952
DV
11193 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11194 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11195 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11196 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11197
dc257cf1
DV
11198 /* Contrary to the suggestions in the documentation,
11199 * "Enable Panel Fitter" does not seem to be required when page
11200 * flipping with a non-native mode, and worse causes a normal
11201 * modeset to fail.
11202 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11203 */
11204 pf = 0;
8c9f3aaf 11205 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11206 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 11207
6042639c 11208 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11209 return 0;
8c9f3aaf
JB
11210}
11211
7c9017e5
JB
11212static int intel_gen7_queue_flip(struct drm_device *dev,
11213 struct drm_crtc *crtc,
11214 struct drm_framebuffer *fb,
ed8d1975 11215 struct drm_i915_gem_object *obj,
6258fbe2 11216 struct drm_i915_gem_request *req,
ed8d1975 11217 uint32_t flags)
7c9017e5 11218{
6258fbe2 11219 struct intel_engine_cs *ring = req->ring;
7c9017e5 11220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11221 uint32_t plane_bit = 0;
ffe74d75
CW
11222 int len, ret;
11223
eba905b2 11224 switch (intel_crtc->plane) {
cb05d8de
DV
11225 case PLANE_A:
11226 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11227 break;
11228 case PLANE_B:
11229 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11230 break;
11231 case PLANE_C:
11232 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11233 break;
11234 default:
11235 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11236 return -ENODEV;
cb05d8de
DV
11237 }
11238
ffe74d75 11239 len = 4;
f476828a 11240 if (ring->id == RCS) {
ffe74d75 11241 len += 6;
f476828a
DL
11242 /*
11243 * On Gen 8, SRM is now taking an extra dword to accommodate
11244 * 48bits addresses, and we need a NOOP for the batch size to
11245 * stay even.
11246 */
11247 if (IS_GEN8(dev))
11248 len += 2;
11249 }
ffe74d75 11250
f66fab8e
VS
11251 /*
11252 * BSpec MI_DISPLAY_FLIP for IVB:
11253 * "The full packet must be contained within the same cache line."
11254 *
11255 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11256 * cacheline, if we ever start emitting more commands before
11257 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11258 * then do the cacheline alignment, and finally emit the
11259 * MI_DISPLAY_FLIP.
11260 */
bba09b12 11261 ret = intel_ring_cacheline_align(req);
f66fab8e 11262 if (ret)
4fa62c89 11263 return ret;
f66fab8e 11264
5fb9de1a 11265 ret = intel_ring_begin(req, len);
7c9017e5 11266 if (ret)
4fa62c89 11267 return ret;
7c9017e5 11268
ffe74d75
CW
11269 /* Unmask the flip-done completion message. Note that the bspec says that
11270 * we should do this for both the BCS and RCS, and that we must not unmask
11271 * more than one flip event at any time (or ensure that one flip message
11272 * can be sent by waiting for flip-done prior to queueing new flips).
11273 * Experimentation says that BCS works despite DERRMR masking all
11274 * flip-done completion events and that unmasking all planes at once
11275 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11276 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11277 */
11278 if (ring->id == RCS) {
11279 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
f92a9162 11280 intel_ring_emit_reg(ring, DERRMR);
ffe74d75
CW
11281 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11282 DERRMR_PIPEB_PRI_FLIP_DONE |
11283 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11284 if (IS_GEN8(dev))
f1afe24f 11285 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11286 MI_SRM_LRM_GLOBAL_GTT);
11287 else
f1afe24f 11288 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11289 MI_SRM_LRM_GLOBAL_GTT);
f92a9162 11290 intel_ring_emit_reg(ring, DERRMR);
ffe74d75 11291 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11292 if (IS_GEN8(dev)) {
11293 intel_ring_emit(ring, 0);
11294 intel_ring_emit(ring, MI_NOOP);
11295 }
ffe74d75
CW
11296 }
11297
cb05d8de 11298 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11299 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11300 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11301 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11302
6042639c 11303 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11304 return 0;
7c9017e5
JB
11305}
11306
84c33a64
SG
11307static bool use_mmio_flip(struct intel_engine_cs *ring,
11308 struct drm_i915_gem_object *obj)
11309{
11310 /*
11311 * This is not being used for older platforms, because
11312 * non-availability of flip done interrupt forces us to use
11313 * CS flips. Older platforms derive flip done using some clever
11314 * tricks involving the flip_pending status bits and vblank irqs.
11315 * So using MMIO flips there would disrupt this mechanism.
11316 */
11317
8e09bf83
CW
11318 if (ring == NULL)
11319 return true;
11320
84c33a64
SG
11321 if (INTEL_INFO(ring->dev)->gen < 5)
11322 return false;
11323
11324 if (i915.use_mmio_flip < 0)
11325 return false;
11326 else if (i915.use_mmio_flip > 0)
11327 return true;
14bf993e
OM
11328 else if (i915.enable_execlists)
11329 return true;
fd8e058a
AG
11330 else if (obj->base.dma_buf &&
11331 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11332 false))
11333 return true;
84c33a64 11334 else
b4716185 11335 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11336}
11337
6042639c 11338static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11339 unsigned int rotation,
6042639c 11340 struct intel_unpin_work *work)
ff944564
DL
11341{
11342 struct drm_device *dev = intel_crtc->base.dev;
11343 struct drm_i915_private *dev_priv = dev->dev_private;
11344 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11345 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11346 u32 ctl, stride, tile_height;
ff944564
DL
11347
11348 ctl = I915_READ(PLANE_CTL(pipe, 0));
11349 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11350 switch (fb->modifier[0]) {
11351 case DRM_FORMAT_MOD_NONE:
11352 break;
11353 case I915_FORMAT_MOD_X_TILED:
ff944564 11354 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11355 break;
11356 case I915_FORMAT_MOD_Y_TILED:
11357 ctl |= PLANE_CTL_TILED_Y;
11358 break;
11359 case I915_FORMAT_MOD_Yf_TILED:
11360 ctl |= PLANE_CTL_TILED_YF;
11361 break;
11362 default:
11363 MISSING_CASE(fb->modifier[0]);
11364 }
ff944564
DL
11365
11366 /*
11367 * The stride is either expressed as a multiple of 64 bytes chunks for
11368 * linear buffers or in number of tiles for tiled buffers.
11369 */
86efe24a
TU
11370 if (intel_rotation_90_or_270(rotation)) {
11371 /* stride = Surface height in tiles */
832be82f 11372 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
86efe24a
TU
11373 stride = DIV_ROUND_UP(fb->height, tile_height);
11374 } else {
11375 stride = fb->pitches[0] /
7b49f948
VS
11376 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11377 fb->pixel_format);
86efe24a 11378 }
ff944564
DL
11379
11380 /*
11381 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11382 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11383 */
11384 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11385 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11386
6042639c 11387 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11388 POSTING_READ(PLANE_SURF(pipe, 0));
11389}
11390
6042639c
CW
11391static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11392 struct intel_unpin_work *work)
84c33a64
SG
11393{
11394 struct drm_device *dev = intel_crtc->base.dev;
11395 struct drm_i915_private *dev_priv = dev->dev_private;
11396 struct intel_framebuffer *intel_fb =
11397 to_intel_framebuffer(intel_crtc->base.primary->fb);
11398 struct drm_i915_gem_object *obj = intel_fb->obj;
f0f59a00 11399 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
84c33a64 11400 u32 dspcntr;
84c33a64 11401
84c33a64
SG
11402 dspcntr = I915_READ(reg);
11403
c5d97472
DL
11404 if (obj->tiling_mode != I915_TILING_NONE)
11405 dspcntr |= DISPPLANE_TILED;
11406 else
11407 dspcntr &= ~DISPPLANE_TILED;
11408
84c33a64
SG
11409 I915_WRITE(reg, dspcntr);
11410
6042639c 11411 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11412 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11413}
11414
11415/*
11416 * XXX: This is the temporary way to update the plane registers until we get
11417 * around to using the usual plane update functions for MMIO flips
11418 */
6042639c 11419static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11420{
6042639c
CW
11421 struct intel_crtc *crtc = mmio_flip->crtc;
11422 struct intel_unpin_work *work;
11423
11424 spin_lock_irq(&crtc->base.dev->event_lock);
11425 work = crtc->unpin_work;
11426 spin_unlock_irq(&crtc->base.dev->event_lock);
11427 if (work == NULL)
11428 return;
ff944564 11429
6042639c 11430 intel_mark_page_flip_active(work);
ff944564 11431
6042639c 11432 intel_pipe_update_start(crtc);
ff944564 11433
6042639c 11434 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11435 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11436 else
11437 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11438 ilk_do_mmio_flip(crtc, work);
ff944564 11439
6042639c 11440 intel_pipe_update_end(crtc);
84c33a64
SG
11441}
11442
9362c7c5 11443static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11444{
b2cfe0ab
CW
11445 struct intel_mmio_flip *mmio_flip =
11446 container_of(work, struct intel_mmio_flip, work);
fd8e058a
AG
11447 struct intel_framebuffer *intel_fb =
11448 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11449 struct drm_i915_gem_object *obj = intel_fb->obj;
84c33a64 11450
6042639c 11451 if (mmio_flip->req) {
eed29a5b 11452 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11453 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11454 false, NULL,
11455 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11456 i915_gem_request_unreference__unlocked(mmio_flip->req);
11457 }
84c33a64 11458
fd8e058a
AG
11459 /* For framebuffer backed by dmabuf, wait for fence */
11460 if (obj->base.dma_buf)
11461 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11462 false, false,
11463 MAX_SCHEDULE_TIMEOUT) < 0);
11464
6042639c 11465 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11466 kfree(mmio_flip);
84c33a64
SG
11467}
11468
11469static int intel_queue_mmio_flip(struct drm_device *dev,
11470 struct drm_crtc *crtc,
86efe24a 11471 struct drm_i915_gem_object *obj)
84c33a64 11472{
b2cfe0ab
CW
11473 struct intel_mmio_flip *mmio_flip;
11474
11475 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11476 if (mmio_flip == NULL)
11477 return -ENOMEM;
84c33a64 11478
bcafc4e3 11479 mmio_flip->i915 = to_i915(dev);
eed29a5b 11480 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11481 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11482 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11483
b2cfe0ab
CW
11484 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11485 schedule_work(&mmio_flip->work);
84c33a64 11486
84c33a64
SG
11487 return 0;
11488}
11489
8c9f3aaf
JB
11490static int intel_default_queue_flip(struct drm_device *dev,
11491 struct drm_crtc *crtc,
11492 struct drm_framebuffer *fb,
ed8d1975 11493 struct drm_i915_gem_object *obj,
6258fbe2 11494 struct drm_i915_gem_request *req,
ed8d1975 11495 uint32_t flags)
8c9f3aaf
JB
11496{
11497 return -ENODEV;
11498}
11499
d6bbafa1
CW
11500static bool __intel_pageflip_stall_check(struct drm_device *dev,
11501 struct drm_crtc *crtc)
11502{
11503 struct drm_i915_private *dev_priv = dev->dev_private;
11504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11505 struct intel_unpin_work *work = intel_crtc->unpin_work;
11506 u32 addr;
11507
11508 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11509 return true;
11510
908565c2
CW
11511 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11512 return false;
11513
d6bbafa1
CW
11514 if (!work->enable_stall_check)
11515 return false;
11516
11517 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11518 if (work->flip_queued_req &&
11519 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11520 return false;
11521
1e3feefd 11522 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11523 }
11524
1e3feefd 11525 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11526 return false;
11527
11528 /* Potential stall - if we see that the flip has happened,
11529 * assume a missed interrupt. */
11530 if (INTEL_INFO(dev)->gen >= 4)
11531 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11532 else
11533 addr = I915_READ(DSPADDR(intel_crtc->plane));
11534
11535 /* There is a potential issue here with a false positive after a flip
11536 * to the same address. We could address this by checking for a
11537 * non-incrementing frame counter.
11538 */
11539 return addr == work->gtt_offset;
11540}
11541
11542void intel_check_page_flip(struct drm_device *dev, int pipe)
11543{
11544 struct drm_i915_private *dev_priv = dev->dev_private;
11545 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11547 struct intel_unpin_work *work;
f326038a 11548
6c51d46f 11549 WARN_ON(!in_interrupt());
d6bbafa1
CW
11550
11551 if (crtc == NULL)
11552 return;
11553
f326038a 11554 spin_lock(&dev->event_lock);
6ad790c0
CW
11555 work = intel_crtc->unpin_work;
11556 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11557 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11558 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11559 page_flip_completed(intel_crtc);
6ad790c0 11560 work = NULL;
d6bbafa1 11561 }
6ad790c0
CW
11562 if (work != NULL &&
11563 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11564 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11565 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11566}
11567
6b95a207
KH
11568static int intel_crtc_page_flip(struct drm_crtc *crtc,
11569 struct drm_framebuffer *fb,
ed8d1975
KP
11570 struct drm_pending_vblank_event *event,
11571 uint32_t page_flip_flags)
6b95a207
KH
11572{
11573 struct drm_device *dev = crtc->dev;
11574 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11575 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11576 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11578 struct drm_plane *primary = crtc->primary;
a071fa00 11579 enum pipe pipe = intel_crtc->pipe;
6b95a207 11580 struct intel_unpin_work *work;
a4872ba6 11581 struct intel_engine_cs *ring;
cf5d8a46 11582 bool mmio_flip;
91af127f 11583 struct drm_i915_gem_request *request = NULL;
52e68630 11584 int ret;
6b95a207 11585
2ff8fde1
MR
11586 /*
11587 * drm_mode_page_flip_ioctl() should already catch this, but double
11588 * check to be safe. In the future we may enable pageflipping from
11589 * a disabled primary plane.
11590 */
11591 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11592 return -EBUSY;
11593
e6a595d2 11594 /* Can't change pixel format via MI display flips. */
f4510a27 11595 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11596 return -EINVAL;
11597
11598 /*
11599 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11600 * Note that pitch changes could also affect these register.
11601 */
11602 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11603 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11604 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11605 return -EINVAL;
11606
f900db47
CW
11607 if (i915_terminally_wedged(&dev_priv->gpu_error))
11608 goto out_hang;
11609
b14c5679 11610 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11611 if (work == NULL)
11612 return -ENOMEM;
11613
6b95a207 11614 work->event = event;
b4a98e57 11615 work->crtc = crtc;
ab8d6675 11616 work->old_fb = old_fb;
6b95a207
KH
11617 INIT_WORK(&work->work, intel_unpin_work_fn);
11618
87b6b101 11619 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11620 if (ret)
11621 goto free_work;
11622
6b95a207 11623 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11624 spin_lock_irq(&dev->event_lock);
6b95a207 11625 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11626 /* Before declaring the flip queue wedged, check if
11627 * the hardware completed the operation behind our backs.
11628 */
11629 if (__intel_pageflip_stall_check(dev, crtc)) {
11630 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11631 page_flip_completed(intel_crtc);
11632 } else {
11633 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11634 spin_unlock_irq(&dev->event_lock);
468f0b44 11635
d6bbafa1
CW
11636 drm_crtc_vblank_put(crtc);
11637 kfree(work);
11638 return -EBUSY;
11639 }
6b95a207
KH
11640 }
11641 intel_crtc->unpin_work = work;
5e2d7afc 11642 spin_unlock_irq(&dev->event_lock);
6b95a207 11643
b4a98e57
CW
11644 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11645 flush_workqueue(dev_priv->wq);
11646
75dfca80 11647 /* Reference the objects for the scheduled work. */
ab8d6675 11648 drm_framebuffer_reference(work->old_fb);
05394f39 11649 drm_gem_object_reference(&obj->base);
6b95a207 11650
f4510a27 11651 crtc->primary->fb = fb;
afd65eb4 11652 update_state_fb(crtc->primary);
1ed1f968 11653
e1f99ce6 11654 work->pending_flip_obj = obj;
e1f99ce6 11655
89ed88ba
CW
11656 ret = i915_mutex_lock_interruptible(dev);
11657 if (ret)
11658 goto cleanup;
11659
b4a98e57 11660 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11661 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11662
75f7f3ec 11663 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11664 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11665
666a4537 11666 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
4fa62c89 11667 ring = &dev_priv->ring[BCS];
ab8d6675 11668 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11669 /* vlv: DISPLAY_FLIP fails to change tiling */
11670 ring = NULL;
48bf5b2d 11671 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11672 ring = &dev_priv->ring[BCS];
4fa62c89 11673 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11674 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11675 if (ring == NULL || ring->id != RCS)
11676 ring = &dev_priv->ring[BCS];
11677 } else {
11678 ring = &dev_priv->ring[RCS];
11679 }
11680
cf5d8a46
CW
11681 mmio_flip = use_mmio_flip(ring, obj);
11682
11683 /* When using CS flips, we want to emit semaphores between rings.
11684 * However, when using mmio flips we will create a task to do the
11685 * synchronisation, so all we want here is to pin the framebuffer
11686 * into the display plane and skip any waits.
11687 */
7580d774
ML
11688 if (!mmio_flip) {
11689 ret = i915_gem_object_sync(obj, ring, &request);
11690 if (ret)
11691 goto cleanup_pending;
11692 }
11693
82bc3b2d 11694 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
7580d774 11695 crtc->primary->state);
8c9f3aaf
JB
11696 if (ret)
11697 goto cleanup_pending;
6b95a207 11698
dedf278c
TU
11699 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11700 obj, 0);
11701 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11702
cf5d8a46 11703 if (mmio_flip) {
86efe24a 11704 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11705 if (ret)
11706 goto cleanup_unpin;
11707
f06cc1b9
JH
11708 i915_gem_request_assign(&work->flip_queued_req,
11709 obj->last_write_req);
d6bbafa1 11710 } else {
6258fbe2
JH
11711 if (!request) {
11712 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11713 if (ret)
11714 goto cleanup_unpin;
11715 }
11716
11717 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11718 page_flip_flags);
11719 if (ret)
11720 goto cleanup_unpin;
11721
6258fbe2 11722 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11723 }
11724
91af127f 11725 if (request)
75289874 11726 i915_add_request_no_flush(request);
91af127f 11727
1e3feefd 11728 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11729 work->enable_stall_check = true;
4fa62c89 11730
ab8d6675 11731 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11732 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11733 mutex_unlock(&dev->struct_mutex);
a071fa00 11734
d029bcad 11735 intel_fbc_deactivate(intel_crtc);
a9ff8714
VS
11736 intel_frontbuffer_flip_prepare(dev,
11737 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11738
e5510fac
JB
11739 trace_i915_flip_request(intel_crtc->plane, obj);
11740
6b95a207 11741 return 0;
96b099fd 11742
4fa62c89 11743cleanup_unpin:
82bc3b2d 11744 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11745cleanup_pending:
91af127f
JH
11746 if (request)
11747 i915_gem_request_cancel(request);
b4a98e57 11748 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11749 mutex_unlock(&dev->struct_mutex);
11750cleanup:
f4510a27 11751 crtc->primary->fb = old_fb;
afd65eb4 11752 update_state_fb(crtc->primary);
89ed88ba
CW
11753
11754 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11755 drm_framebuffer_unreference(work->old_fb);
96b099fd 11756
5e2d7afc 11757 spin_lock_irq(&dev->event_lock);
96b099fd 11758 intel_crtc->unpin_work = NULL;
5e2d7afc 11759 spin_unlock_irq(&dev->event_lock);
96b099fd 11760
87b6b101 11761 drm_crtc_vblank_put(crtc);
7317c75e 11762free_work:
96b099fd
CW
11763 kfree(work);
11764
f900db47 11765 if (ret == -EIO) {
02e0efb5
ML
11766 struct drm_atomic_state *state;
11767 struct drm_plane_state *plane_state;
11768
f900db47 11769out_hang:
02e0efb5
ML
11770 state = drm_atomic_state_alloc(dev);
11771 if (!state)
11772 return -ENOMEM;
11773 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11774
11775retry:
11776 plane_state = drm_atomic_get_plane_state(state, primary);
11777 ret = PTR_ERR_OR_ZERO(plane_state);
11778 if (!ret) {
11779 drm_atomic_set_fb_for_plane(plane_state, fb);
11780
11781 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11782 if (!ret)
11783 ret = drm_atomic_commit(state);
11784 }
11785
11786 if (ret == -EDEADLK) {
11787 drm_modeset_backoff(state->acquire_ctx);
11788 drm_atomic_state_clear(state);
11789 goto retry;
11790 }
11791
11792 if (ret)
11793 drm_atomic_state_free(state);
11794
f0d3dad3 11795 if (ret == 0 && event) {
5e2d7afc 11796 spin_lock_irq(&dev->event_lock);
a071fa00 11797 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11798 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11799 }
f900db47 11800 }
96b099fd 11801 return ret;
6b95a207
KH
11802}
11803
da20eabd
ML
11804
11805/**
11806 * intel_wm_need_update - Check whether watermarks need updating
11807 * @plane: drm plane
11808 * @state: new plane state
11809 *
11810 * Check current plane state versus the new one to determine whether
11811 * watermarks need to be recalculated.
11812 *
11813 * Returns true or false.
11814 */
11815static bool intel_wm_need_update(struct drm_plane *plane,
11816 struct drm_plane_state *state)
11817{
d21fbe87
MR
11818 struct intel_plane_state *new = to_intel_plane_state(state);
11819 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11820
11821 /* Update watermarks on tiling or size changes. */
92826fcd
ML
11822 if (new->visible != cur->visible)
11823 return true;
11824
11825 if (!cur->base.fb || !new->base.fb)
11826 return false;
11827
11828 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11829 cur->base.rotation != new->base.rotation ||
d21fbe87
MR
11830 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11831 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11832 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11833 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
2791a16c 11834 return true;
7809e5ae 11835
2791a16c 11836 return false;
7809e5ae
MR
11837}
11838
d21fbe87
MR
11839static bool needs_scaling(struct intel_plane_state *state)
11840{
11841 int src_w = drm_rect_width(&state->src) >> 16;
11842 int src_h = drm_rect_height(&state->src) >> 16;
11843 int dst_w = drm_rect_width(&state->dst);
11844 int dst_h = drm_rect_height(&state->dst);
11845
11846 return (src_w != dst_w || src_h != dst_h);
11847}
11848
da20eabd
ML
11849int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11850 struct drm_plane_state *plane_state)
11851{
ab1d3a0e 11852 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11853 struct drm_crtc *crtc = crtc_state->crtc;
11854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11855 struct drm_plane *plane = plane_state->plane;
11856 struct drm_device *dev = crtc->dev;
11857 struct drm_i915_private *dev_priv = dev->dev_private;
11858 struct intel_plane_state *old_plane_state =
11859 to_intel_plane_state(plane->state);
11860 int idx = intel_crtc->base.base.id, ret;
11861 int i = drm_plane_index(plane);
11862 bool mode_changed = needs_modeset(crtc_state);
11863 bool was_crtc_enabled = crtc->state->active;
11864 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11865 bool turn_off, turn_on, visible, was_visible;
11866 struct drm_framebuffer *fb = plane_state->fb;
11867
11868 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11869 plane->type != DRM_PLANE_TYPE_CURSOR) {
11870 ret = skl_update_scaler_plane(
11871 to_intel_crtc_state(crtc_state),
11872 to_intel_plane_state(plane_state));
11873 if (ret)
11874 return ret;
11875 }
11876
da20eabd
ML
11877 was_visible = old_plane_state->visible;
11878 visible = to_intel_plane_state(plane_state)->visible;
11879
11880 if (!was_crtc_enabled && WARN_ON(was_visible))
11881 was_visible = false;
11882
35c08f43
ML
11883 /*
11884 * Visibility is calculated as if the crtc was on, but
11885 * after scaler setup everything depends on it being off
11886 * when the crtc isn't active.
11887 */
11888 if (!is_crtc_enabled)
11889 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11890
11891 if (!was_visible && !visible)
11892 return 0;
11893
11894 turn_off = was_visible && (!visible || mode_changed);
11895 turn_on = visible && (!was_visible || mode_changed);
11896
11897 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11898 plane->base.id, fb ? fb->base.id : -1);
11899
11900 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11901 plane->base.id, was_visible, visible,
11902 turn_off, turn_on, mode_changed);
11903
92826fcd
ML
11904 if (turn_on || turn_off) {
11905 pipe_config->wm_changed = true;
11906
852eb00d
VS
11907 /* must disable cxsr around plane enable/disable */
11908 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11909 if (is_crtc_enabled)
11910 intel_crtc->atomic.wait_vblank = true;
ab1d3a0e 11911 pipe_config->disable_cxsr = true;
852eb00d
VS
11912 }
11913 } else if (intel_wm_need_update(plane, plane_state)) {
92826fcd 11914 pipe_config->wm_changed = true;
852eb00d 11915 }
da20eabd 11916
396e33ae
MR
11917 /* Pre-gen9 platforms need two-step watermark updates */
11918 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11919 dev_priv->display.optimize_watermarks)
11920 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11921
8be6ca85 11922 if (visible || was_visible)
a9ff8714
VS
11923 intel_crtc->atomic.fb_bits |=
11924 to_intel_plane(plane)->frontbuffer_bit;
11925
da20eabd
ML
11926 switch (plane->type) {
11927 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11928 intel_crtc->atomic.pre_disable_primary = turn_off;
11929 intel_crtc->atomic.post_enable_primary = turn_on;
11930
066cf55b
RV
11931 if (turn_off) {
11932 /*
11933 * FIXME: Actually if we will still have any other
11934 * plane enabled on the pipe we could let IPS enabled
11935 * still, but for now lets consider that when we make
11936 * primary invisible by setting DSPCNTR to 0 on
11937 * update_primary_plane function IPS needs to be
11938 * disable.
11939 */
11940 intel_crtc->atomic.disable_ips = true;
11941
da20eabd 11942 intel_crtc->atomic.disable_fbc = true;
066cf55b 11943 }
da20eabd
ML
11944
11945 /*
11946 * FBC does not work on some platforms for rotated
11947 * planes, so disable it when rotation is not 0 and
11948 * update it when rotation is set back to 0.
11949 *
11950 * FIXME: This is redundant with the fbc update done in
11951 * the primary plane enable function except that that
11952 * one is done too late. We eventually need to unify
11953 * this.
11954 */
11955
11956 if (visible &&
11957 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11958 dev_priv->fbc.crtc == intel_crtc &&
11959 plane_state->rotation != BIT(DRM_ROTATE_0))
11960 intel_crtc->atomic.disable_fbc = true;
11961
11962 /*
11963 * BDW signals flip done immediately if the plane
11964 * is disabled, even if the plane enable is already
11965 * armed to occur at the next vblank :(
11966 */
11967 if (turn_on && IS_BROADWELL(dev))
11968 intel_crtc->atomic.wait_vblank = true;
11969
11970 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11971 break;
11972 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11973 break;
11974 case DRM_PLANE_TYPE_OVERLAY:
d21fbe87
MR
11975 /*
11976 * WaCxSRDisabledForSpriteScaling:ivb
11977 *
11978 * cstate->update_wm was already set above, so this flag will
11979 * take effect when we commit and program watermarks.
11980 */
11981 if (IS_IVYBRIDGE(dev) &&
11982 needs_scaling(to_intel_plane_state(plane_state)) &&
11983 !needs_scaling(old_plane_state)) {
11984 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11985 } else if (turn_off && !mode_changed) {
da20eabd
ML
11986 intel_crtc->atomic.wait_vblank = true;
11987 intel_crtc->atomic.update_sprite_watermarks |=
11988 1 << i;
11989 }
d21fbe87
MR
11990
11991 break;
da20eabd
ML
11992 }
11993 return 0;
11994}
11995
6d3a1ce7
ML
11996static bool encoders_cloneable(const struct intel_encoder *a,
11997 const struct intel_encoder *b)
11998{
11999 /* masks could be asymmetric, so check both ways */
12000 return a == b || (a->cloneable & (1 << b->type) &&
12001 b->cloneable & (1 << a->type));
12002}
12003
12004static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12005 struct intel_crtc *crtc,
12006 struct intel_encoder *encoder)
12007{
12008 struct intel_encoder *source_encoder;
12009 struct drm_connector *connector;
12010 struct drm_connector_state *connector_state;
12011 int i;
12012
12013 for_each_connector_in_state(state, connector, connector_state, i) {
12014 if (connector_state->crtc != &crtc->base)
12015 continue;
12016
12017 source_encoder =
12018 to_intel_encoder(connector_state->best_encoder);
12019 if (!encoders_cloneable(encoder, source_encoder))
12020 return false;
12021 }
12022
12023 return true;
12024}
12025
12026static bool check_encoder_cloning(struct drm_atomic_state *state,
12027 struct intel_crtc *crtc)
12028{
12029 struct intel_encoder *encoder;
12030 struct drm_connector *connector;
12031 struct drm_connector_state *connector_state;
12032 int i;
12033
12034 for_each_connector_in_state(state, connector, connector_state, i) {
12035 if (connector_state->crtc != &crtc->base)
12036 continue;
12037
12038 encoder = to_intel_encoder(connector_state->best_encoder);
12039 if (!check_single_encoder_cloning(state, crtc, encoder))
12040 return false;
12041 }
12042
12043 return true;
12044}
12045
12046static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12047 struct drm_crtc_state *crtc_state)
12048{
cf5a15be 12049 struct drm_device *dev = crtc->dev;
ad421372 12050 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 12051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12052 struct intel_crtc_state *pipe_config =
12053 to_intel_crtc_state(crtc_state);
6d3a1ce7 12054 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12055 int ret;
6d3a1ce7
ML
12056 bool mode_changed = needs_modeset(crtc_state);
12057
12058 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12059 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12060 return -EINVAL;
12061 }
12062
852eb00d 12063 if (mode_changed && !crtc_state->active)
92826fcd 12064 pipe_config->wm_changed = true;
eddfcbcd 12065
ad421372
ML
12066 if (mode_changed && crtc_state->enable &&
12067 dev_priv->display.crtc_compute_clock &&
12068 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12069 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12070 pipe_config);
12071 if (ret)
12072 return ret;
12073 }
12074
e435d6e5 12075 ret = 0;
86c8bbbe
MR
12076 if (dev_priv->display.compute_pipe_wm) {
12077 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
396e33ae
MR
12078 if (ret) {
12079 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12080 return ret;
12081 }
12082 }
12083
12084 if (dev_priv->display.compute_intermediate_wm &&
12085 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12086 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12087 return 0;
12088
12089 /*
12090 * Calculate 'intermediate' watermarks that satisfy both the
12091 * old state and the new state. We can program these
12092 * immediately.
12093 */
12094 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12095 intel_crtc,
12096 pipe_config);
12097 if (ret) {
12098 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12099 return ret;
396e33ae 12100 }
86c8bbbe
MR
12101 }
12102
e435d6e5
ML
12103 if (INTEL_INFO(dev)->gen >= 9) {
12104 if (mode_changed)
12105 ret = skl_update_scaler_crtc(pipe_config);
12106
12107 if (!ret)
12108 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12109 pipe_config);
12110 }
12111
12112 return ret;
6d3a1ce7
ML
12113}
12114
65b38e0d 12115static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
12116 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12117 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
12118 .atomic_begin = intel_begin_crtc_commit,
12119 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12120 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12121};
12122
d29b2f9d
ACO
12123static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12124{
12125 struct intel_connector *connector;
12126
12127 for_each_intel_connector(dev, connector) {
12128 if (connector->base.encoder) {
12129 connector->base.state->best_encoder =
12130 connector->base.encoder;
12131 connector->base.state->crtc =
12132 connector->base.encoder->crtc;
12133 } else {
12134 connector->base.state->best_encoder = NULL;
12135 connector->base.state->crtc = NULL;
12136 }
12137 }
12138}
12139
050f7aeb 12140static void
eba905b2 12141connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12142 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12143{
12144 int bpp = pipe_config->pipe_bpp;
12145
12146 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12147 connector->base.base.id,
c23cc417 12148 connector->base.name);
050f7aeb
DV
12149
12150 /* Don't use an invalid EDID bpc value */
12151 if (connector->base.display_info.bpc &&
12152 connector->base.display_info.bpc * 3 < bpp) {
12153 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12154 bpp, connector->base.display_info.bpc*3);
12155 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12156 }
12157
013dd9e0
JN
12158 /* Clamp bpp to default limit on screens without EDID 1.4 */
12159 if (connector->base.display_info.bpc == 0) {
12160 int type = connector->base.connector_type;
12161 int clamp_bpp = 24;
12162
12163 /* Fall back to 18 bpp when DP sink capability is unknown. */
12164 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12165 type == DRM_MODE_CONNECTOR_eDP)
12166 clamp_bpp = 18;
12167
12168 if (bpp > clamp_bpp) {
12169 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12170 bpp, clamp_bpp);
12171 pipe_config->pipe_bpp = clamp_bpp;
12172 }
050f7aeb
DV
12173 }
12174}
12175
4e53c2e0 12176static int
050f7aeb 12177compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12178 struct intel_crtc_state *pipe_config)
4e53c2e0 12179{
050f7aeb 12180 struct drm_device *dev = crtc->base.dev;
1486017f 12181 struct drm_atomic_state *state;
da3ced29
ACO
12182 struct drm_connector *connector;
12183 struct drm_connector_state *connector_state;
1486017f 12184 int bpp, i;
4e53c2e0 12185
666a4537 12186 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12187 bpp = 10*3;
d328c9d7
DV
12188 else if (INTEL_INFO(dev)->gen >= 5)
12189 bpp = 12*3;
12190 else
12191 bpp = 8*3;
12192
4e53c2e0 12193
4e53c2e0
DV
12194 pipe_config->pipe_bpp = bpp;
12195
1486017f
ACO
12196 state = pipe_config->base.state;
12197
4e53c2e0 12198 /* Clamp display bpp to EDID value */
da3ced29
ACO
12199 for_each_connector_in_state(state, connector, connector_state, i) {
12200 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12201 continue;
12202
da3ced29
ACO
12203 connected_sink_compute_bpp(to_intel_connector(connector),
12204 pipe_config);
4e53c2e0
DV
12205 }
12206
12207 return bpp;
12208}
12209
644db711
DV
12210static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12211{
12212 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12213 "type: 0x%x flags: 0x%x\n",
1342830c 12214 mode->crtc_clock,
644db711
DV
12215 mode->crtc_hdisplay, mode->crtc_hsync_start,
12216 mode->crtc_hsync_end, mode->crtc_htotal,
12217 mode->crtc_vdisplay, mode->crtc_vsync_start,
12218 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12219}
12220
c0b03411 12221static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12222 struct intel_crtc_state *pipe_config,
c0b03411
DV
12223 const char *context)
12224{
6a60cd87
CK
12225 struct drm_device *dev = crtc->base.dev;
12226 struct drm_plane *plane;
12227 struct intel_plane *intel_plane;
12228 struct intel_plane_state *state;
12229 struct drm_framebuffer *fb;
12230
12231 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12232 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
12233
12234 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12235 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12236 pipe_config->pipe_bpp, pipe_config->dither);
12237 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12238 pipe_config->has_pch_encoder,
12239 pipe_config->fdi_lanes,
12240 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12241 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12242 pipe_config->fdi_m_n.tu);
90a6b7b0 12243 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12244 pipe_config->has_dp_encoder,
90a6b7b0 12245 pipe_config->lane_count,
eb14cb74
VS
12246 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12247 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12248 pipe_config->dp_m_n.tu);
b95af8be 12249
90a6b7b0 12250 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12251 pipe_config->has_dp_encoder,
90a6b7b0 12252 pipe_config->lane_count,
b95af8be
VK
12253 pipe_config->dp_m2_n2.gmch_m,
12254 pipe_config->dp_m2_n2.gmch_n,
12255 pipe_config->dp_m2_n2.link_m,
12256 pipe_config->dp_m2_n2.link_n,
12257 pipe_config->dp_m2_n2.tu);
12258
55072d19
DV
12259 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12260 pipe_config->has_audio,
12261 pipe_config->has_infoframe);
12262
c0b03411 12263 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12264 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12265 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12266 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12267 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12268 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12269 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12270 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12271 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12272 crtc->num_scalers,
12273 pipe_config->scaler_state.scaler_users,
12274 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12275 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12276 pipe_config->gmch_pfit.control,
12277 pipe_config->gmch_pfit.pgm_ratios,
12278 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12279 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12280 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12281 pipe_config->pch_pfit.size,
12282 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12283 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12284 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12285
415ff0f6 12286 if (IS_BROXTON(dev)) {
05712c15 12287 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12288 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12289 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12290 pipe_config->ddi_pll_sel,
12291 pipe_config->dpll_hw_state.ebb0,
05712c15 12292 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12293 pipe_config->dpll_hw_state.pll0,
12294 pipe_config->dpll_hw_state.pll1,
12295 pipe_config->dpll_hw_state.pll2,
12296 pipe_config->dpll_hw_state.pll3,
12297 pipe_config->dpll_hw_state.pll6,
12298 pipe_config->dpll_hw_state.pll8,
05712c15 12299 pipe_config->dpll_hw_state.pll9,
c8453338 12300 pipe_config->dpll_hw_state.pll10,
415ff0f6 12301 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12302 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12303 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12304 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12305 pipe_config->ddi_pll_sel,
12306 pipe_config->dpll_hw_state.ctrl1,
12307 pipe_config->dpll_hw_state.cfgcr1,
12308 pipe_config->dpll_hw_state.cfgcr2);
12309 } else if (HAS_DDI(dev)) {
00490c22 12310 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12311 pipe_config->ddi_pll_sel,
00490c22
ML
12312 pipe_config->dpll_hw_state.wrpll,
12313 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12314 } else {
12315 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12316 "fp0: 0x%x, fp1: 0x%x\n",
12317 pipe_config->dpll_hw_state.dpll,
12318 pipe_config->dpll_hw_state.dpll_md,
12319 pipe_config->dpll_hw_state.fp0,
12320 pipe_config->dpll_hw_state.fp1);
12321 }
12322
6a60cd87
CK
12323 DRM_DEBUG_KMS("planes on this crtc\n");
12324 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12325 intel_plane = to_intel_plane(plane);
12326 if (intel_plane->pipe != crtc->pipe)
12327 continue;
12328
12329 state = to_intel_plane_state(plane->state);
12330 fb = state->base.fb;
12331 if (!fb) {
12332 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12333 "disabled, scaler_id = %d\n",
12334 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12335 plane->base.id, intel_plane->pipe,
12336 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12337 drm_plane_index(plane), state->scaler_id);
12338 continue;
12339 }
12340
12341 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12342 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12343 plane->base.id, intel_plane->pipe,
12344 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12345 drm_plane_index(plane));
12346 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12347 fb->base.id, fb->width, fb->height, fb->pixel_format);
12348 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12349 state->scaler_id,
12350 state->src.x1 >> 16, state->src.y1 >> 16,
12351 drm_rect_width(&state->src) >> 16,
12352 drm_rect_height(&state->src) >> 16,
12353 state->dst.x1, state->dst.y1,
12354 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12355 }
c0b03411
DV
12356}
12357
5448a00d 12358static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12359{
5448a00d 12360 struct drm_device *dev = state->dev;
da3ced29 12361 struct drm_connector *connector;
00f0b378
VS
12362 unsigned int used_ports = 0;
12363
12364 /*
12365 * Walk the connector list instead of the encoder
12366 * list to detect the problem on ddi platforms
12367 * where there's just one encoder per digital port.
12368 */
0bff4858
VS
12369 drm_for_each_connector(connector, dev) {
12370 struct drm_connector_state *connector_state;
12371 struct intel_encoder *encoder;
12372
12373 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12374 if (!connector_state)
12375 connector_state = connector->state;
12376
5448a00d 12377 if (!connector_state->best_encoder)
00f0b378
VS
12378 continue;
12379
5448a00d
ACO
12380 encoder = to_intel_encoder(connector_state->best_encoder);
12381
12382 WARN_ON(!connector_state->crtc);
00f0b378
VS
12383
12384 switch (encoder->type) {
12385 unsigned int port_mask;
12386 case INTEL_OUTPUT_UNKNOWN:
12387 if (WARN_ON(!HAS_DDI(dev)))
12388 break;
12389 case INTEL_OUTPUT_DISPLAYPORT:
12390 case INTEL_OUTPUT_HDMI:
12391 case INTEL_OUTPUT_EDP:
12392 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12393
12394 /* the same port mustn't appear more than once */
12395 if (used_ports & port_mask)
12396 return false;
12397
12398 used_ports |= port_mask;
12399 default:
12400 break;
12401 }
12402 }
12403
12404 return true;
12405}
12406
83a57153
ACO
12407static void
12408clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12409{
12410 struct drm_crtc_state tmp_state;
663a3640 12411 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12412 struct intel_dpll_hw_state dpll_hw_state;
12413 enum intel_dpll_id shared_dpll;
8504c74c 12414 uint32_t ddi_pll_sel;
c4e2d043 12415 bool force_thru;
83a57153 12416
7546a384
ACO
12417 /* FIXME: before the switch to atomic started, a new pipe_config was
12418 * kzalloc'd. Code that depends on any field being zero should be
12419 * fixed, so that the crtc_state can be safely duplicated. For now,
12420 * only fields that are know to not cause problems are preserved. */
12421
83a57153 12422 tmp_state = crtc_state->base;
663a3640 12423 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12424 shared_dpll = crtc_state->shared_dpll;
12425 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12426 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12427 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12428
83a57153 12429 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12430
83a57153 12431 crtc_state->base = tmp_state;
663a3640 12432 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12433 crtc_state->shared_dpll = shared_dpll;
12434 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12435 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12436 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12437}
12438
548ee15b 12439static int
b8cecdf5 12440intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12441 struct intel_crtc_state *pipe_config)
ee7b9f93 12442{
b359283a 12443 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12444 struct intel_encoder *encoder;
da3ced29 12445 struct drm_connector *connector;
0b901879 12446 struct drm_connector_state *connector_state;
d328c9d7 12447 int base_bpp, ret = -EINVAL;
0b901879 12448 int i;
e29c22c0 12449 bool retry = true;
ee7b9f93 12450
83a57153 12451 clear_intel_crtc_state(pipe_config);
7758a113 12452
e143a21c
DV
12453 pipe_config->cpu_transcoder =
12454 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12455
2960bc9c
ID
12456 /*
12457 * Sanitize sync polarity flags based on requested ones. If neither
12458 * positive or negative polarity is requested, treat this as meaning
12459 * negative polarity.
12460 */
2d112de7 12461 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12462 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12463 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12464
2d112de7 12465 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12466 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12467 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12468
d328c9d7
DV
12469 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12470 pipe_config);
12471 if (base_bpp < 0)
4e53c2e0
DV
12472 goto fail;
12473
e41a56be
VS
12474 /*
12475 * Determine the real pipe dimensions. Note that stereo modes can
12476 * increase the actual pipe size due to the frame doubling and
12477 * insertion of additional space for blanks between the frame. This
12478 * is stored in the crtc timings. We use the requested mode to do this
12479 * computation to clearly distinguish it from the adjusted mode, which
12480 * can be changed by the connectors in the below retry loop.
12481 */
2d112de7 12482 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12483 &pipe_config->pipe_src_w,
12484 &pipe_config->pipe_src_h);
e41a56be 12485
e29c22c0 12486encoder_retry:
ef1b460d 12487 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12488 pipe_config->port_clock = 0;
ef1b460d 12489 pipe_config->pixel_multiplier = 1;
ff9a6750 12490
135c81b8 12491 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12492 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12493 CRTC_STEREO_DOUBLE);
135c81b8 12494
7758a113
DV
12495 /* Pass our mode to the connectors and the CRTC to give them a chance to
12496 * adjust it according to limitations or connector properties, and also
12497 * a chance to reject the mode entirely.
47f1c6c9 12498 */
da3ced29 12499 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12500 if (connector_state->crtc != crtc)
7758a113 12501 continue;
7ae89233 12502
0b901879
ACO
12503 encoder = to_intel_encoder(connector_state->best_encoder);
12504
efea6e8e
DV
12505 if (!(encoder->compute_config(encoder, pipe_config))) {
12506 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12507 goto fail;
12508 }
ee7b9f93 12509 }
47f1c6c9 12510
ff9a6750
DV
12511 /* Set default port clock if not overwritten by the encoder. Needs to be
12512 * done afterwards in case the encoder adjusts the mode. */
12513 if (!pipe_config->port_clock)
2d112de7 12514 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12515 * pipe_config->pixel_multiplier;
ff9a6750 12516
a43f6e0f 12517 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12518 if (ret < 0) {
7758a113
DV
12519 DRM_DEBUG_KMS("CRTC fixup failed\n");
12520 goto fail;
ee7b9f93 12521 }
e29c22c0
DV
12522
12523 if (ret == RETRY) {
12524 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12525 ret = -EINVAL;
12526 goto fail;
12527 }
12528
12529 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12530 retry = false;
12531 goto encoder_retry;
12532 }
12533
e8fa4270
DV
12534 /* Dithering seems to not pass-through bits correctly when it should, so
12535 * only enable it on 6bpc panels. */
12536 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12537 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12538 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12539
7758a113 12540fail:
548ee15b 12541 return ret;
ee7b9f93 12542}
47f1c6c9 12543
ea9d758d 12544static void
4740b0f2 12545intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12546{
0a9ab303
ACO
12547 struct drm_crtc *crtc;
12548 struct drm_crtc_state *crtc_state;
8a75d157 12549 int i;
ea9d758d 12550
7668851f 12551 /* Double check state. */
8a75d157 12552 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12553 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12554
12555 /* Update hwmode for vblank functions */
12556 if (crtc->state->active)
12557 crtc->hwmode = crtc->state->adjusted_mode;
12558 else
12559 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12560
12561 /*
12562 * Update legacy state to satisfy fbc code. This can
12563 * be removed when fbc uses the atomic state.
12564 */
12565 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12566 struct drm_plane_state *plane_state = crtc->primary->state;
12567
12568 crtc->primary->fb = plane_state->fb;
12569 crtc->x = plane_state->src_x >> 16;
12570 crtc->y = plane_state->src_y >> 16;
12571 }
ea9d758d 12572 }
ea9d758d
DV
12573}
12574
3bd26263 12575static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12576{
3bd26263 12577 int diff;
f1f644dc
JB
12578
12579 if (clock1 == clock2)
12580 return true;
12581
12582 if (!clock1 || !clock2)
12583 return false;
12584
12585 diff = abs(clock1 - clock2);
12586
12587 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12588 return true;
12589
12590 return false;
12591}
12592
25c5b266
DV
12593#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12594 list_for_each_entry((intel_crtc), \
12595 &(dev)->mode_config.crtc_list, \
12596 base.head) \
95150bdf 12597 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12598
cfb23ed6
ML
12599static bool
12600intel_compare_m_n(unsigned int m, unsigned int n,
12601 unsigned int m2, unsigned int n2,
12602 bool exact)
12603{
12604 if (m == m2 && n == n2)
12605 return true;
12606
12607 if (exact || !m || !n || !m2 || !n2)
12608 return false;
12609
12610 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12611
31d10b57
ML
12612 if (n > n2) {
12613 while (n > n2) {
cfb23ed6
ML
12614 m2 <<= 1;
12615 n2 <<= 1;
12616 }
31d10b57
ML
12617 } else if (n < n2) {
12618 while (n < n2) {
cfb23ed6
ML
12619 m <<= 1;
12620 n <<= 1;
12621 }
12622 }
12623
31d10b57
ML
12624 if (n != n2)
12625 return false;
12626
12627 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12628}
12629
12630static bool
12631intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12632 struct intel_link_m_n *m2_n2,
12633 bool adjust)
12634{
12635 if (m_n->tu == m2_n2->tu &&
12636 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12637 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12638 intel_compare_m_n(m_n->link_m, m_n->link_n,
12639 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12640 if (adjust)
12641 *m2_n2 = *m_n;
12642
12643 return true;
12644 }
12645
12646 return false;
12647}
12648
0e8ffe1b 12649static bool
2fa2fe9a 12650intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12651 struct intel_crtc_state *current_config,
cfb23ed6
ML
12652 struct intel_crtc_state *pipe_config,
12653 bool adjust)
0e8ffe1b 12654{
cfb23ed6
ML
12655 bool ret = true;
12656
12657#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12658 do { \
12659 if (!adjust) \
12660 DRM_ERROR(fmt, ##__VA_ARGS__); \
12661 else \
12662 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12663 } while (0)
12664
66e985c0
DV
12665#define PIPE_CONF_CHECK_X(name) \
12666 if (current_config->name != pipe_config->name) { \
cfb23ed6 12667 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12668 "(expected 0x%08x, found 0x%08x)\n", \
12669 current_config->name, \
12670 pipe_config->name); \
cfb23ed6 12671 ret = false; \
66e985c0
DV
12672 }
12673
08a24034
DV
12674#define PIPE_CONF_CHECK_I(name) \
12675 if (current_config->name != pipe_config->name) { \
cfb23ed6 12676 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12677 "(expected %i, found %i)\n", \
12678 current_config->name, \
12679 pipe_config->name); \
cfb23ed6
ML
12680 ret = false; \
12681 }
12682
12683#define PIPE_CONF_CHECK_M_N(name) \
12684 if (!intel_compare_link_m_n(&current_config->name, \
12685 &pipe_config->name,\
12686 adjust)) { \
12687 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12688 "(expected tu %i gmch %i/%i link %i/%i, " \
12689 "found tu %i, gmch %i/%i link %i/%i)\n", \
12690 current_config->name.tu, \
12691 current_config->name.gmch_m, \
12692 current_config->name.gmch_n, \
12693 current_config->name.link_m, \
12694 current_config->name.link_n, \
12695 pipe_config->name.tu, \
12696 pipe_config->name.gmch_m, \
12697 pipe_config->name.gmch_n, \
12698 pipe_config->name.link_m, \
12699 pipe_config->name.link_n); \
12700 ret = false; \
12701 }
12702
12703#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12704 if (!intel_compare_link_m_n(&current_config->name, \
12705 &pipe_config->name, adjust) && \
12706 !intel_compare_link_m_n(&current_config->alt_name, \
12707 &pipe_config->name, adjust)) { \
12708 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12709 "(expected tu %i gmch %i/%i link %i/%i, " \
12710 "or tu %i gmch %i/%i link %i/%i, " \
12711 "found tu %i, gmch %i/%i link %i/%i)\n", \
12712 current_config->name.tu, \
12713 current_config->name.gmch_m, \
12714 current_config->name.gmch_n, \
12715 current_config->name.link_m, \
12716 current_config->name.link_n, \
12717 current_config->alt_name.tu, \
12718 current_config->alt_name.gmch_m, \
12719 current_config->alt_name.gmch_n, \
12720 current_config->alt_name.link_m, \
12721 current_config->alt_name.link_n, \
12722 pipe_config->name.tu, \
12723 pipe_config->name.gmch_m, \
12724 pipe_config->name.gmch_n, \
12725 pipe_config->name.link_m, \
12726 pipe_config->name.link_n); \
12727 ret = false; \
88adfff1
DV
12728 }
12729
b95af8be
VK
12730/* This is required for BDW+ where there is only one set of registers for
12731 * switching between high and low RR.
12732 * This macro can be used whenever a comparison has to be made between one
12733 * hw state and multiple sw state variables.
12734 */
12735#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12736 if ((current_config->name != pipe_config->name) && \
12737 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12738 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12739 "(expected %i or %i, found %i)\n", \
12740 current_config->name, \
12741 current_config->alt_name, \
12742 pipe_config->name); \
cfb23ed6 12743 ret = false; \
b95af8be
VK
12744 }
12745
1bd1bd80
DV
12746#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12747 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12748 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12749 "(expected %i, found %i)\n", \
12750 current_config->name & (mask), \
12751 pipe_config->name & (mask)); \
cfb23ed6 12752 ret = false; \
1bd1bd80
DV
12753 }
12754
5e550656
VS
12755#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12756 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12757 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12758 "(expected %i, found %i)\n", \
12759 current_config->name, \
12760 pipe_config->name); \
cfb23ed6 12761 ret = false; \
5e550656
VS
12762 }
12763
bb760063
DV
12764#define PIPE_CONF_QUIRK(quirk) \
12765 ((current_config->quirks | pipe_config->quirks) & (quirk))
12766
eccb140b
DV
12767 PIPE_CONF_CHECK_I(cpu_transcoder);
12768
08a24034
DV
12769 PIPE_CONF_CHECK_I(has_pch_encoder);
12770 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12771 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12772
eb14cb74 12773 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12774 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12775
12776 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12777 PIPE_CONF_CHECK_M_N(dp_m_n);
12778
cfb23ed6
ML
12779 if (current_config->has_drrs)
12780 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12781 } else
12782 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12783
a65347ba
JN
12784 PIPE_CONF_CHECK_I(has_dsi_encoder);
12785
2d112de7
ACO
12786 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12787 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12788 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12789 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12790 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12791 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12792
2d112de7
ACO
12793 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12794 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12795 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12796 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12797 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12798 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12799
c93f54cf 12800 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12801 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12802 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12803 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12804 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12805 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12806
9ed109a7
DV
12807 PIPE_CONF_CHECK_I(has_audio);
12808
2d112de7 12809 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12810 DRM_MODE_FLAG_INTERLACE);
12811
bb760063 12812 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12813 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12814 DRM_MODE_FLAG_PHSYNC);
2d112de7 12815 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12816 DRM_MODE_FLAG_NHSYNC);
2d112de7 12817 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12818 DRM_MODE_FLAG_PVSYNC);
2d112de7 12819 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12820 DRM_MODE_FLAG_NVSYNC);
12821 }
045ac3b5 12822
333b8ca8 12823 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12824 /* pfit ratios are autocomputed by the hw on gen4+ */
12825 if (INTEL_INFO(dev)->gen < 4)
12826 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12827 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12828
bfd16b2a
ML
12829 if (!adjust) {
12830 PIPE_CONF_CHECK_I(pipe_src_w);
12831 PIPE_CONF_CHECK_I(pipe_src_h);
12832
12833 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12834 if (current_config->pch_pfit.enabled) {
12835 PIPE_CONF_CHECK_X(pch_pfit.pos);
12836 PIPE_CONF_CHECK_X(pch_pfit.size);
12837 }
2fa2fe9a 12838
7aefe2b5
ML
12839 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12840 }
a1b2278e 12841
e59150dc
JB
12842 /* BDW+ don't expose a synchronous way to read the state */
12843 if (IS_HASWELL(dev))
12844 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12845
282740f7
VS
12846 PIPE_CONF_CHECK_I(double_wide);
12847
26804afd
DV
12848 PIPE_CONF_CHECK_X(ddi_pll_sel);
12849
c0d43d62 12850 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12851 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12852 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12853 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12854 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12855 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12856 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12857 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12858 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12859 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12860
42571aef
VS
12861 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12862 PIPE_CONF_CHECK_I(pipe_bpp);
12863
2d112de7 12864 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12865 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12866
66e985c0 12867#undef PIPE_CONF_CHECK_X
08a24034 12868#undef PIPE_CONF_CHECK_I
b95af8be 12869#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12870#undef PIPE_CONF_CHECK_FLAGS
5e550656 12871#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12872#undef PIPE_CONF_QUIRK
cfb23ed6 12873#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12874
cfb23ed6 12875 return ret;
0e8ffe1b
DV
12876}
12877
08db6652
DL
12878static void check_wm_state(struct drm_device *dev)
12879{
12880 struct drm_i915_private *dev_priv = dev->dev_private;
12881 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12882 struct intel_crtc *intel_crtc;
12883 int plane;
12884
12885 if (INTEL_INFO(dev)->gen < 9)
12886 return;
12887
12888 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12889 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12890
12891 for_each_intel_crtc(dev, intel_crtc) {
12892 struct skl_ddb_entry *hw_entry, *sw_entry;
12893 const enum pipe pipe = intel_crtc->pipe;
12894
12895 if (!intel_crtc->active)
12896 continue;
12897
12898 /* planes */
dd740780 12899 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12900 hw_entry = &hw_ddb.plane[pipe][plane];
12901 sw_entry = &sw_ddb->plane[pipe][plane];
12902
12903 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12904 continue;
12905
12906 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12907 "(expected (%u,%u), found (%u,%u))\n",
12908 pipe_name(pipe), plane + 1,
12909 sw_entry->start, sw_entry->end,
12910 hw_entry->start, hw_entry->end);
12911 }
12912
12913 /* cursor */
4969d33e
MR
12914 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12915 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12916
12917 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12918 continue;
12919
12920 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12921 "(expected (%u,%u), found (%u,%u))\n",
12922 pipe_name(pipe),
12923 sw_entry->start, sw_entry->end,
12924 hw_entry->start, hw_entry->end);
12925 }
12926}
12927
91d1b4bd 12928static void
35dd3c64
ML
12929check_connector_state(struct drm_device *dev,
12930 struct drm_atomic_state *old_state)
8af6cf88 12931{
35dd3c64
ML
12932 struct drm_connector_state *old_conn_state;
12933 struct drm_connector *connector;
12934 int i;
8af6cf88 12935
35dd3c64
ML
12936 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12937 struct drm_encoder *encoder = connector->encoder;
12938 struct drm_connector_state *state = connector->state;
ad3c558f 12939
8af6cf88
DV
12940 /* This also checks the encoder/connector hw state with the
12941 * ->get_hw_state callbacks. */
35dd3c64 12942 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12943
ad3c558f 12944 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12945 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12946 }
91d1b4bd
DV
12947}
12948
12949static void
12950check_encoder_state(struct drm_device *dev)
12951{
12952 struct intel_encoder *encoder;
12953 struct intel_connector *connector;
8af6cf88 12954
b2784e15 12955 for_each_intel_encoder(dev, encoder) {
8af6cf88 12956 bool enabled = false;
4d20cd86 12957 enum pipe pipe;
8af6cf88
DV
12958
12959 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12960 encoder->base.base.id,
8e329a03 12961 encoder->base.name);
8af6cf88 12962
3a3371ff 12963 for_each_intel_connector(dev, connector) {
4d20cd86 12964 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12965 continue;
12966 enabled = true;
ad3c558f
ML
12967
12968 I915_STATE_WARN(connector->base.state->crtc !=
12969 encoder->base.crtc,
12970 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12971 }
0e32b39c 12972
e2c719b7 12973 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12974 "encoder's enabled state mismatch "
12975 "(expected %i, found %i)\n",
12976 !!encoder->base.crtc, enabled);
7c60d198
ML
12977
12978 if (!encoder->base.crtc) {
4d20cd86 12979 bool active;
7c60d198 12980
4d20cd86
ML
12981 active = encoder->get_hw_state(encoder, &pipe);
12982 I915_STATE_WARN(active,
12983 "encoder detached but still enabled on pipe %c.\n",
12984 pipe_name(pipe));
7c60d198 12985 }
8af6cf88 12986 }
91d1b4bd
DV
12987}
12988
12989static void
4d20cd86 12990check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12991{
fbee40df 12992 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12993 struct intel_encoder *encoder;
4d20cd86
ML
12994 struct drm_crtc_state *old_crtc_state;
12995 struct drm_crtc *crtc;
12996 int i;
8af6cf88 12997
4d20cd86
ML
12998 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13000 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 13001 bool active;
8af6cf88 13002
bfd16b2a
ML
13003 if (!needs_modeset(crtc->state) &&
13004 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 13005 continue;
045ac3b5 13006
4d20cd86
ML
13007 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
13008 pipe_config = to_intel_crtc_state(old_crtc_state);
13009 memset(pipe_config, 0, sizeof(*pipe_config));
13010 pipe_config->base.crtc = crtc;
13011 pipe_config->base.state = old_state;
8af6cf88 13012
4d20cd86
ML
13013 DRM_DEBUG_KMS("[CRTC:%d]\n",
13014 crtc->base.id);
8af6cf88 13015
4d20cd86
ML
13016 active = dev_priv->display.get_pipe_config(intel_crtc,
13017 pipe_config);
d62cf62a 13018
b6b5d049 13019 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
13020 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13021 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13022 active = crtc->state->active;
6c49f241 13023
4d20cd86 13024 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 13025 "crtc active state doesn't match with hw state "
4d20cd86 13026 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 13027
4d20cd86 13028 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 13029 "transitional active state does not match atomic hw state "
4d20cd86
ML
13030 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
13031
13032 for_each_encoder_on_crtc(dev, crtc, encoder) {
13033 enum pipe pipe;
13034
13035 active = encoder->get_hw_state(encoder, &pipe);
13036 I915_STATE_WARN(active != crtc->state->active,
13037 "[ENCODER:%i] active %i with crtc active %i\n",
13038 encoder->base.base.id, active, crtc->state->active);
13039
13040 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13041 "Encoder connected to wrong pipe %c\n",
13042 pipe_name(pipe));
13043
13044 if (active)
13045 encoder->get_config(encoder, pipe_config);
13046 }
53d9f4e9 13047
4d20cd86 13048 if (!crtc->state->active)
cfb23ed6
ML
13049 continue;
13050
4d20cd86
ML
13051 sw_config = to_intel_crtc_state(crtc->state);
13052 if (!intel_pipe_config_compare(dev, sw_config,
13053 pipe_config, false)) {
e2c719b7 13054 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 13055 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 13056 "[hw state]");
4d20cd86 13057 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
13058 "[sw state]");
13059 }
8af6cf88
DV
13060 }
13061}
13062
91d1b4bd
DV
13063static void
13064check_shared_dpll_state(struct drm_device *dev)
13065{
fbee40df 13066 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
13067 struct intel_crtc *crtc;
13068 struct intel_dpll_hw_state dpll_hw_state;
13069 int i;
5358901f
DV
13070
13071 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13072 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13073 int enabled_crtcs = 0, active_crtcs = 0;
13074 bool active;
13075
13076 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13077
13078 DRM_DEBUG_KMS("%s\n", pll->name);
13079
13080 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13081
e2c719b7 13082 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 13083 "more active pll users than references: %i vs %i\n",
3e369b76 13084 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 13085 I915_STATE_WARN(pll->active && !pll->on,
5358901f 13086 "pll in active use but not on in sw tracking\n");
e2c719b7 13087 I915_STATE_WARN(pll->on && !pll->active,
35c95375 13088 "pll in on but not on in use in sw tracking\n");
e2c719b7 13089 I915_STATE_WARN(pll->on != active,
5358901f
DV
13090 "pll on state mismatch (expected %i, found %i)\n",
13091 pll->on, active);
13092
d3fcc808 13093 for_each_intel_crtc(dev, crtc) {
83d65738 13094 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
13095 enabled_crtcs++;
13096 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13097 active_crtcs++;
13098 }
e2c719b7 13099 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
13100 "pll active crtcs mismatch (expected %i, found %i)\n",
13101 pll->active, active_crtcs);
e2c719b7 13102 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 13103 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 13104 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 13105
e2c719b7 13106 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
13107 sizeof(dpll_hw_state)),
13108 "pll hw state mismatch\n");
5358901f 13109 }
8af6cf88
DV
13110}
13111
ee165b1a
ML
13112static void
13113intel_modeset_check_state(struct drm_device *dev,
13114 struct drm_atomic_state *old_state)
91d1b4bd 13115{
08db6652 13116 check_wm_state(dev);
35dd3c64 13117 check_connector_state(dev, old_state);
91d1b4bd 13118 check_encoder_state(dev);
4d20cd86 13119 check_crtc_state(dev, old_state);
91d1b4bd
DV
13120 check_shared_dpll_state(dev);
13121}
13122
5cec258b 13123void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
13124 int dotclock)
13125{
13126 /*
13127 * FDI already provided one idea for the dotclock.
13128 * Yell if the encoder disagrees.
13129 */
2d112de7 13130 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 13131 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 13132 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
13133}
13134
80715b2f
VS
13135static void update_scanline_offset(struct intel_crtc *crtc)
13136{
13137 struct drm_device *dev = crtc->base.dev;
13138
13139 /*
13140 * The scanline counter increments at the leading edge of hsync.
13141 *
13142 * On most platforms it starts counting from vtotal-1 on the
13143 * first active line. That means the scanline counter value is
13144 * always one less than what we would expect. Ie. just after
13145 * start of vblank, which also occurs at start of hsync (on the
13146 * last active line), the scanline counter will read vblank_start-1.
13147 *
13148 * On gen2 the scanline counter starts counting from 1 instead
13149 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13150 * to keep the value positive), instead of adding one.
13151 *
13152 * On HSW+ the behaviour of the scanline counter depends on the output
13153 * type. For DP ports it behaves like most other platforms, but on HDMI
13154 * there's an extra 1 line difference. So we need to add two instead of
13155 * one to the value.
13156 */
13157 if (IS_GEN2(dev)) {
124abe07 13158 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13159 int vtotal;
13160
124abe07
VS
13161 vtotal = adjusted_mode->crtc_vtotal;
13162 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13163 vtotal /= 2;
13164
13165 crtc->scanline_offset = vtotal - 1;
13166 } else if (HAS_DDI(dev) &&
409ee761 13167 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13168 crtc->scanline_offset = 2;
13169 } else
13170 crtc->scanline_offset = 1;
13171}
13172
ad421372 13173static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13174{
225da59b 13175 struct drm_device *dev = state->dev;
ed6739ef 13176 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13177 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 13178 struct intel_crtc *intel_crtc;
0a9ab303
ACO
13179 struct intel_crtc_state *intel_crtc_state;
13180 struct drm_crtc *crtc;
13181 struct drm_crtc_state *crtc_state;
0a9ab303 13182 int i;
ed6739ef
ACO
13183
13184 if (!dev_priv->display.crtc_compute_clock)
ad421372 13185 return;
ed6739ef 13186
0a9ab303 13187 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
13188 int dpll;
13189
0a9ab303 13190 intel_crtc = to_intel_crtc(crtc);
4978cc93 13191 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 13192 dpll = intel_crtc_state->shared_dpll;
0a9ab303 13193
ad421372 13194 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
13195 continue;
13196
ad421372 13197 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 13198
ad421372
ML
13199 if (!shared_dpll)
13200 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13201
ad421372
ML
13202 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
13203 }
ed6739ef
ACO
13204}
13205
99d736a2
ML
13206/*
13207 * This implements the workaround described in the "notes" section of the mode
13208 * set sequence documentation. When going from no pipes or single pipe to
13209 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13210 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13211 */
13212static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13213{
13214 struct drm_crtc_state *crtc_state;
13215 struct intel_crtc *intel_crtc;
13216 struct drm_crtc *crtc;
13217 struct intel_crtc_state *first_crtc_state = NULL;
13218 struct intel_crtc_state *other_crtc_state = NULL;
13219 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13220 int i;
13221
13222 /* look at all crtc's that are going to be enabled in during modeset */
13223 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13224 intel_crtc = to_intel_crtc(crtc);
13225
13226 if (!crtc_state->active || !needs_modeset(crtc_state))
13227 continue;
13228
13229 if (first_crtc_state) {
13230 other_crtc_state = to_intel_crtc_state(crtc_state);
13231 break;
13232 } else {
13233 first_crtc_state = to_intel_crtc_state(crtc_state);
13234 first_pipe = intel_crtc->pipe;
13235 }
13236 }
13237
13238 /* No workaround needed? */
13239 if (!first_crtc_state)
13240 return 0;
13241
13242 /* w/a possibly needed, check how many crtc's are already enabled. */
13243 for_each_intel_crtc(state->dev, intel_crtc) {
13244 struct intel_crtc_state *pipe_config;
13245
13246 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13247 if (IS_ERR(pipe_config))
13248 return PTR_ERR(pipe_config);
13249
13250 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13251
13252 if (!pipe_config->base.active ||
13253 needs_modeset(&pipe_config->base))
13254 continue;
13255
13256 /* 2 or more enabled crtcs means no need for w/a */
13257 if (enabled_pipe != INVALID_PIPE)
13258 return 0;
13259
13260 enabled_pipe = intel_crtc->pipe;
13261 }
13262
13263 if (enabled_pipe != INVALID_PIPE)
13264 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13265 else if (other_crtc_state)
13266 other_crtc_state->hsw_workaround_pipe = first_pipe;
13267
13268 return 0;
13269}
13270
27c329ed
ML
13271static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13272{
13273 struct drm_crtc *crtc;
13274 struct drm_crtc_state *crtc_state;
13275 int ret = 0;
13276
13277 /* add all active pipes to the state */
13278 for_each_crtc(state->dev, crtc) {
13279 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13280 if (IS_ERR(crtc_state))
13281 return PTR_ERR(crtc_state);
13282
13283 if (!crtc_state->active || needs_modeset(crtc_state))
13284 continue;
13285
13286 crtc_state->mode_changed = true;
13287
13288 ret = drm_atomic_add_affected_connectors(state, crtc);
13289 if (ret)
13290 break;
13291
13292 ret = drm_atomic_add_affected_planes(state, crtc);
13293 if (ret)
13294 break;
13295 }
13296
13297 return ret;
13298}
13299
c347a676 13300static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13301{
565602d7
ML
13302 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13303 struct drm_i915_private *dev_priv = state->dev->dev_private;
13304 struct drm_crtc *crtc;
13305 struct drm_crtc_state *crtc_state;
13306 int ret = 0, i;
054518dd 13307
b359283a
ML
13308 if (!check_digital_port_conflicts(state)) {
13309 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13310 return -EINVAL;
13311 }
13312
565602d7
ML
13313 intel_state->modeset = true;
13314 intel_state->active_crtcs = dev_priv->active_crtcs;
13315
13316 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13317 if (crtc_state->active)
13318 intel_state->active_crtcs |= 1 << i;
13319 else
13320 intel_state->active_crtcs &= ~(1 << i);
13321 }
13322
054518dd
ACO
13323 /*
13324 * See if the config requires any additional preparation, e.g.
13325 * to adjust global state with pipes off. We need to do this
13326 * here so we can get the modeset_pipe updated config for the new
13327 * mode set on this crtc. For other crtcs we need to use the
13328 * adjusted_mode bits in the crtc directly.
13329 */
27c329ed 13330 if (dev_priv->display.modeset_calc_cdclk) {
27c329ed
ML
13331 ret = dev_priv->display.modeset_calc_cdclk(state);
13332
1a617b77 13333 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
27c329ed
ML
13334 ret = intel_modeset_all_pipes(state);
13335
13336 if (ret < 0)
054518dd 13337 return ret;
27c329ed 13338 } else
1a617b77 13339 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13340
ad421372 13341 intel_modeset_clear_plls(state);
054518dd 13342
565602d7 13343 if (IS_HASWELL(dev_priv))
ad421372 13344 return haswell_mode_set_planes_workaround(state);
99d736a2 13345
ad421372 13346 return 0;
c347a676
ACO
13347}
13348
aa363136
MR
13349/*
13350 * Handle calculation of various watermark data at the end of the atomic check
13351 * phase. The code here should be run after the per-crtc and per-plane 'check'
13352 * handlers to ensure that all derived state has been updated.
13353 */
13354static void calc_watermark_data(struct drm_atomic_state *state)
13355{
13356 struct drm_device *dev = state->dev;
13357 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13358 struct drm_crtc *crtc;
13359 struct drm_crtc_state *cstate;
13360 struct drm_plane *plane;
13361 struct drm_plane_state *pstate;
13362
13363 /*
13364 * Calculate watermark configuration details now that derived
13365 * plane/crtc state is all properly updated.
13366 */
13367 drm_for_each_crtc(crtc, dev) {
13368 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13369 crtc->state;
13370
13371 if (cstate->active)
13372 intel_state->wm_config.num_pipes_active++;
13373 }
13374 drm_for_each_legacy_plane(plane, dev) {
13375 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13376 plane->state;
13377
13378 if (!to_intel_plane_state(pstate)->visible)
13379 continue;
13380
13381 intel_state->wm_config.sprites_enabled = true;
13382 if (pstate->crtc_w != pstate->src_w >> 16 ||
13383 pstate->crtc_h != pstate->src_h >> 16)
13384 intel_state->wm_config.sprites_scaled = true;
13385 }
13386}
13387
74c090b1
ML
13388/**
13389 * intel_atomic_check - validate state object
13390 * @dev: drm device
13391 * @state: state to validate
13392 */
13393static int intel_atomic_check(struct drm_device *dev,
13394 struct drm_atomic_state *state)
c347a676 13395{
aa363136 13396 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13397 struct drm_crtc *crtc;
13398 struct drm_crtc_state *crtc_state;
13399 int ret, i;
61333b60 13400 bool any_ms = false;
c347a676 13401
74c090b1 13402 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13403 if (ret)
13404 return ret;
13405
c347a676 13406 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13407 struct intel_crtc_state *pipe_config =
13408 to_intel_crtc_state(crtc_state);
1ed51de9 13409
ba8af3e5
ML
13410 memset(&to_intel_crtc(crtc)->atomic, 0,
13411 sizeof(struct intel_crtc_atomic_commit));
13412
1ed51de9
DV
13413 /* Catch I915_MODE_FLAG_INHERITED */
13414 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13415 crtc_state->mode_changed = true;
cfb23ed6 13416
61333b60
ML
13417 if (!crtc_state->enable) {
13418 if (needs_modeset(crtc_state))
13419 any_ms = true;
c347a676 13420 continue;
61333b60 13421 }
c347a676 13422
26495481 13423 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13424 continue;
13425
26495481
DV
13426 /* FIXME: For only active_changed we shouldn't need to do any
13427 * state recomputation at all. */
13428
1ed51de9
DV
13429 ret = drm_atomic_add_affected_connectors(state, crtc);
13430 if (ret)
13431 return ret;
b359283a 13432
cfb23ed6 13433 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13434 if (ret)
13435 return ret;
13436
73831236
JN
13437 if (i915.fastboot &&
13438 intel_pipe_config_compare(state->dev,
cfb23ed6 13439 to_intel_crtc_state(crtc->state),
1ed51de9 13440 pipe_config, true)) {
26495481 13441 crtc_state->mode_changed = false;
bfd16b2a 13442 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13443 }
13444
13445 if (needs_modeset(crtc_state)) {
13446 any_ms = true;
cfb23ed6
ML
13447
13448 ret = drm_atomic_add_affected_planes(state, crtc);
13449 if (ret)
13450 return ret;
13451 }
61333b60 13452
26495481
DV
13453 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13454 needs_modeset(crtc_state) ?
13455 "[modeset]" : "[fastset]");
c347a676
ACO
13456 }
13457
61333b60
ML
13458 if (any_ms) {
13459 ret = intel_modeset_checks(state);
13460
13461 if (ret)
13462 return ret;
27c329ed 13463 } else
aa363136 13464 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
76305b1a 13465
aa363136
MR
13466 ret = drm_atomic_helper_check_planes(state->dev, state);
13467 if (ret)
13468 return ret;
13469
13470 calc_watermark_data(state);
13471
13472 return 0;
054518dd
ACO
13473}
13474
5008e874
ML
13475static int intel_atomic_prepare_commit(struct drm_device *dev,
13476 struct drm_atomic_state *state,
13477 bool async)
13478{
7580d774
ML
13479 struct drm_i915_private *dev_priv = dev->dev_private;
13480 struct drm_plane_state *plane_state;
5008e874 13481 struct drm_crtc_state *crtc_state;
7580d774 13482 struct drm_plane *plane;
5008e874
ML
13483 struct drm_crtc *crtc;
13484 int i, ret;
13485
13486 if (async) {
13487 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13488 return -EINVAL;
13489 }
13490
13491 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13492 ret = intel_crtc_wait_for_pending_flips(crtc);
13493 if (ret)
13494 return ret;
7580d774
ML
13495
13496 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13497 flush_workqueue(dev_priv->wq);
5008e874
ML
13498 }
13499
f935675f
ML
13500 ret = mutex_lock_interruptible(&dev->struct_mutex);
13501 if (ret)
13502 return ret;
13503
5008e874 13504 ret = drm_atomic_helper_prepare_planes(dev, state);
7580d774
ML
13505 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13506 u32 reset_counter;
13507
13508 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13509 mutex_unlock(&dev->struct_mutex);
13510
13511 for_each_plane_in_state(state, plane, plane_state, i) {
13512 struct intel_plane_state *intel_plane_state =
13513 to_intel_plane_state(plane_state);
13514
13515 if (!intel_plane_state->wait_req)
13516 continue;
13517
13518 ret = __i915_wait_request(intel_plane_state->wait_req,
13519 reset_counter, true,
13520 NULL, NULL);
13521
13522 /* Swallow -EIO errors to allow updates during hw lockup. */
13523 if (ret == -EIO)
13524 ret = 0;
13525
13526 if (ret)
13527 break;
13528 }
13529
13530 if (!ret)
13531 return 0;
13532
13533 mutex_lock(&dev->struct_mutex);
13534 drm_atomic_helper_cleanup_planes(dev, state);
13535 }
5008e874 13536
f935675f 13537 mutex_unlock(&dev->struct_mutex);
5008e874
ML
13538 return ret;
13539}
13540
74c090b1
ML
13541/**
13542 * intel_atomic_commit - commit validated state object
13543 * @dev: DRM device
13544 * @state: the top-level driver state object
13545 * @async: asynchronous commit
13546 *
13547 * This function commits a top-level state object that has been validated
13548 * with drm_atomic_helper_check().
13549 *
13550 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13551 * we can only handle plane-related operations and do not yet support
13552 * asynchronous commit.
13553 *
13554 * RETURNS
13555 * Zero for success or -errno.
13556 */
13557static int intel_atomic_commit(struct drm_device *dev,
13558 struct drm_atomic_state *state,
13559 bool async)
a6778b3c 13560{
565602d7 13561 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13562 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303 13563 struct drm_crtc_state *crtc_state;
7580d774 13564 struct drm_crtc *crtc;
396e33ae 13565 struct intel_crtc_state *intel_cstate;
565602d7
ML
13566 int ret = 0, i;
13567 bool hw_check = intel_state->modeset;
a6778b3c 13568
5008e874 13569 ret = intel_atomic_prepare_commit(dev, state, async);
7580d774
ML
13570 if (ret) {
13571 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13572 return ret;
7580d774 13573 }
d4afb8cc 13574
1c5e19f8 13575 drm_atomic_helper_swap_state(dev, state);
aa363136 13576 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
1c5e19f8 13577
565602d7
ML
13578 if (intel_state->modeset) {
13579 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13580 sizeof(intel_state->min_pixclk));
13581 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13582 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
565602d7
ML
13583 }
13584
0a9ab303 13585 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13587
61333b60
ML
13588 if (!needs_modeset(crtc->state))
13589 continue;
13590
a539205a 13591 intel_pre_plane_update(intel_crtc);
460da916 13592
a539205a
ML
13593 if (crtc_state->active) {
13594 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13595 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13596 intel_crtc->active = false;
13597 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13598
13599 /*
13600 * Underruns don't always raise
13601 * interrupts, so check manually.
13602 */
13603 intel_check_cpu_fifo_underruns(dev_priv);
13604 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13605
13606 if (!crtc->state->active)
13607 intel_update_watermarks(crtc);
a539205a 13608 }
b8cecdf5 13609 }
7758a113 13610
ea9d758d
DV
13611 /* Only after disabling all output pipelines that will be changed can we
13612 * update the the output configuration. */
4740b0f2 13613 intel_modeset_update_crtc_state(state);
f6e5b160 13614
565602d7 13615 if (intel_state->modeset) {
4740b0f2
ML
13616 intel_shared_dpll_commit(state);
13617
13618 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13619 modeset_update_crtc_power_domains(state);
4740b0f2 13620 }
47fab737 13621
a6778b3c 13622 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13623 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13625 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13626 bool update_pipe = !modeset &&
13627 to_intel_crtc_state(crtc->state)->update_pipe;
13628 unsigned long put_domains = 0;
f6ac4b2a 13629
9f836f90
PJ
13630 if (modeset)
13631 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13632
f6ac4b2a 13633 if (modeset && crtc->state->active) {
a539205a
ML
13634 update_scanline_offset(to_intel_crtc(crtc));
13635 dev_priv->display.crtc_enable(crtc);
13636 }
80715b2f 13637
bfd16b2a
ML
13638 if (update_pipe) {
13639 put_domains = modeset_get_crtc_power_domains(crtc);
13640
13641 /* make sure intel_modeset_check_state runs */
565602d7 13642 hw_check = true;
bfd16b2a
ML
13643 }
13644
f6ac4b2a
ML
13645 if (!modeset)
13646 intel_pre_plane_update(intel_crtc);
13647
6173ee28
ML
13648 if (crtc->state->active &&
13649 (crtc->state->planes_changed || update_pipe))
62852622 13650 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13651
13652 if (put_domains)
13653 modeset_put_power_domains(dev_priv, put_domains);
13654
f6ac4b2a 13655 intel_post_plane_update(intel_crtc);
9f836f90
PJ
13656
13657 if (modeset)
13658 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
80715b2f 13659 }
a6778b3c 13660
a6778b3c 13661 /* FIXME: add subpixel order */
83a57153 13662
74c090b1 13663 drm_atomic_helper_wait_for_vblanks(dev, state);
f935675f 13664
396e33ae
MR
13665 /*
13666 * Now that the vblank has passed, we can go ahead and program the
13667 * optimal watermarks on platforms that need two-step watermark
13668 * programming.
13669 *
13670 * TODO: Move this (and other cleanup) to an async worker eventually.
13671 */
13672 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13673 intel_cstate = to_intel_crtc_state(crtc->state);
13674
13675 if (dev_priv->display.optimize_watermarks)
13676 dev_priv->display.optimize_watermarks(intel_cstate);
13677 }
13678
f935675f 13679 mutex_lock(&dev->struct_mutex);
d4afb8cc 13680 drm_atomic_helper_cleanup_planes(dev, state);
f935675f 13681 mutex_unlock(&dev->struct_mutex);
2bfb4627 13682
565602d7 13683 if (hw_check)
ee165b1a
ML
13684 intel_modeset_check_state(dev, state);
13685
13686 drm_atomic_state_free(state);
f30da187 13687
75714940
MK
13688 /* As one of the primary mmio accessors, KMS has a high likelihood
13689 * of triggering bugs in unclaimed access. After we finish
13690 * modesetting, see if an error has been flagged, and if so
13691 * enable debugging for the next modeset - and hope we catch
13692 * the culprit.
13693 *
13694 * XXX note that we assume display power is on at this point.
13695 * This might hold true now but we need to add pm helper to check
13696 * unclaimed only when the hardware is on, as atomic commits
13697 * can happen also when the device is completely off.
13698 */
13699 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13700
74c090b1 13701 return 0;
7f27126e
JB
13702}
13703
c0c36b94
CW
13704void intel_crtc_restore_mode(struct drm_crtc *crtc)
13705{
83a57153
ACO
13706 struct drm_device *dev = crtc->dev;
13707 struct drm_atomic_state *state;
e694eb02 13708 struct drm_crtc_state *crtc_state;
2bfb4627 13709 int ret;
83a57153
ACO
13710
13711 state = drm_atomic_state_alloc(dev);
13712 if (!state) {
e694eb02 13713 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13714 crtc->base.id);
13715 return;
13716 }
13717
e694eb02 13718 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13719
e694eb02
ML
13720retry:
13721 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13722 ret = PTR_ERR_OR_ZERO(crtc_state);
13723 if (!ret) {
13724 if (!crtc_state->active)
13725 goto out;
83a57153 13726
e694eb02 13727 crtc_state->mode_changed = true;
74c090b1 13728 ret = drm_atomic_commit(state);
83a57153
ACO
13729 }
13730
e694eb02
ML
13731 if (ret == -EDEADLK) {
13732 drm_atomic_state_clear(state);
13733 drm_modeset_backoff(state->acquire_ctx);
13734 goto retry;
4ed9fb37 13735 }
4be07317 13736
2bfb4627 13737 if (ret)
e694eb02 13738out:
2bfb4627 13739 drm_atomic_state_free(state);
c0c36b94
CW
13740}
13741
25c5b266
DV
13742#undef for_each_intel_crtc_masked
13743
f6e5b160 13744static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13745 .gamma_set = intel_crtc_gamma_set,
74c090b1 13746 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13747 .destroy = intel_crtc_destroy,
13748 .page_flip = intel_crtc_page_flip,
1356837e
MR
13749 .atomic_duplicate_state = intel_crtc_duplicate_state,
13750 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13751};
13752
5358901f
DV
13753static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13754 struct intel_shared_dpll *pll,
13755 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13756{
5358901f 13757 uint32_t val;
ee7b9f93 13758
f458ebbc 13759 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13760 return false;
13761
5358901f 13762 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13763 hw_state->dpll = val;
13764 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13765 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13766
13767 return val & DPLL_VCO_ENABLE;
13768}
13769
15bdd4cf
DV
13770static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13771 struct intel_shared_dpll *pll)
13772{
3e369b76
ACO
13773 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13774 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13775}
13776
e7b903d2
DV
13777static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13778 struct intel_shared_dpll *pll)
13779{
e7b903d2 13780 /* PCH refclock must be enabled first */
89eff4be 13781 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13782
3e369b76 13783 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13784
13785 /* Wait for the clocks to stabilize. */
13786 POSTING_READ(PCH_DPLL(pll->id));
13787 udelay(150);
13788
13789 /* The pixel multiplier can only be updated once the
13790 * DPLL is enabled and the clocks are stable.
13791 *
13792 * So write it again.
13793 */
3e369b76 13794 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13795 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13796 udelay(200);
13797}
13798
13799static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13800 struct intel_shared_dpll *pll)
13801{
13802 struct drm_device *dev = dev_priv->dev;
13803 struct intel_crtc *crtc;
e7b903d2
DV
13804
13805 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13806 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13807 if (intel_crtc_to_shared_dpll(crtc) == pll)
13808 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13809 }
13810
15bdd4cf
DV
13811 I915_WRITE(PCH_DPLL(pll->id), 0);
13812 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13813 udelay(200);
13814}
13815
46edb027
DV
13816static char *ibx_pch_dpll_names[] = {
13817 "PCH DPLL A",
13818 "PCH DPLL B",
13819};
13820
7c74ade1 13821static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13822{
e7b903d2 13823 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13824 int i;
13825
7c74ade1 13826 dev_priv->num_shared_dpll = 2;
ee7b9f93 13827
e72f9fbf 13828 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13829 dev_priv->shared_dplls[i].id = i;
13830 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13831 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13832 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13833 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13834 dev_priv->shared_dplls[i].get_hw_state =
13835 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13836 }
13837}
13838
7c74ade1
DV
13839static void intel_shared_dpll_init(struct drm_device *dev)
13840{
e7b903d2 13841 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13842
9cd86933
DV
13843 if (HAS_DDI(dev))
13844 intel_ddi_pll_init(dev);
13845 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13846 ibx_pch_dpll_init(dev);
13847 else
13848 dev_priv->num_shared_dpll = 0;
13849
13850 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13851}
13852
6beb8c23
MR
13853/**
13854 * intel_prepare_plane_fb - Prepare fb for usage on plane
13855 * @plane: drm plane to prepare for
13856 * @fb: framebuffer to prepare for presentation
13857 *
13858 * Prepares a framebuffer for usage on a display plane. Generally this
13859 * involves pinning the underlying object and updating the frontbuffer tracking
13860 * bits. Some older platforms need special physical address handling for
13861 * cursor planes.
13862 *
f935675f
ML
13863 * Must be called with struct_mutex held.
13864 *
6beb8c23
MR
13865 * Returns 0 on success, negative error code on failure.
13866 */
13867int
13868intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13869 const struct drm_plane_state *new_state)
465c120c
MR
13870{
13871 struct drm_device *dev = plane->dev;
844f9111 13872 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13873 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13874 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13875 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13876 int ret = 0;
465c120c 13877
1ee49399 13878 if (!obj && !old_obj)
465c120c
MR
13879 return 0;
13880
5008e874
ML
13881 if (old_obj) {
13882 struct drm_crtc_state *crtc_state =
13883 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13884
13885 /* Big Hammer, we also need to ensure that any pending
13886 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13887 * current scanout is retired before unpinning the old
13888 * framebuffer. Note that we rely on userspace rendering
13889 * into the buffer attached to the pipe they are waiting
13890 * on. If not, userspace generates a GPU hang with IPEHR
13891 * point to the MI_WAIT_FOR_EVENT.
13892 *
13893 * This should only fail upon a hung GPU, in which case we
13894 * can safely continue.
13895 */
13896 if (needs_modeset(crtc_state))
13897 ret = i915_gem_object_wait_rendering(old_obj, true);
13898
13899 /* Swallow -EIO errors to allow updates during hw lockup. */
13900 if (ret && ret != -EIO)
f935675f 13901 return ret;
5008e874
ML
13902 }
13903
3c28ff22
AG
13904 /* For framebuffer backed by dmabuf, wait for fence */
13905 if (obj && obj->base.dma_buf) {
bcf8be27
ML
13906 long lret;
13907
13908 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13909 false, true,
13910 MAX_SCHEDULE_TIMEOUT);
13911 if (lret == -ERESTARTSYS)
13912 return lret;
3c28ff22 13913
bcf8be27 13914 WARN(lret < 0, "waiting returns %li\n", lret);
3c28ff22
AG
13915 }
13916
1ee49399
ML
13917 if (!obj) {
13918 ret = 0;
13919 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13920 INTEL_INFO(dev)->cursor_needs_physical) {
13921 int align = IS_I830(dev) ? 16 * 1024 : 256;
13922 ret = i915_gem_object_attach_phys(obj, align);
13923 if (ret)
13924 DRM_DEBUG_KMS("failed to attach phys object\n");
13925 } else {
7580d774 13926 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
6beb8c23 13927 }
465c120c 13928
7580d774
ML
13929 if (ret == 0) {
13930 if (obj) {
13931 struct intel_plane_state *plane_state =
13932 to_intel_plane_state(new_state);
13933
13934 i915_gem_request_assign(&plane_state->wait_req,
13935 obj->last_write_req);
13936 }
13937
a9ff8714 13938 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 13939 }
fdd508a6 13940
6beb8c23
MR
13941 return ret;
13942}
13943
38f3ce3a
MR
13944/**
13945 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13946 * @plane: drm plane to clean up for
13947 * @fb: old framebuffer that was on plane
13948 *
13949 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
13950 *
13951 * Must be called with struct_mutex held.
38f3ce3a
MR
13952 */
13953void
13954intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13955 const struct drm_plane_state *old_state)
38f3ce3a
MR
13956{
13957 struct drm_device *dev = plane->dev;
1ee49399 13958 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 13959 struct intel_plane_state *old_intel_state;
1ee49399
ML
13960 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13961 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13962
7580d774
ML
13963 old_intel_state = to_intel_plane_state(old_state);
13964
1ee49399 13965 if (!obj && !old_obj)
38f3ce3a
MR
13966 return;
13967
1ee49399
ML
13968 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13969 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13970 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13971
13972 /* prepare_fb aborted? */
13973 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13974 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13975 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
13976
13977 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13978
465c120c
MR
13979}
13980
6156a456
CK
13981int
13982skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13983{
13984 int max_scale;
13985 struct drm_device *dev;
13986 struct drm_i915_private *dev_priv;
13987 int crtc_clock, cdclk;
13988
bf8a0af0 13989 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
13990 return DRM_PLANE_HELPER_NO_SCALING;
13991
13992 dev = intel_crtc->base.dev;
13993 dev_priv = dev->dev_private;
13994 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13995 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13996
54bf1ce6 13997 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13998 return DRM_PLANE_HELPER_NO_SCALING;
13999
14000 /*
14001 * skl max scale is lower of:
14002 * close to 3 but not 3, -1 is for that purpose
14003 * or
14004 * cdclk/crtc_clock
14005 */
14006 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14007
14008 return max_scale;
14009}
14010
465c120c 14011static int
3c692a41 14012intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14013 struct intel_crtc_state *crtc_state,
3c692a41
GP
14014 struct intel_plane_state *state)
14015{
2b875c22
MR
14016 struct drm_crtc *crtc = state->base.crtc;
14017 struct drm_framebuffer *fb = state->base.fb;
6156a456 14018 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14019 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14020 bool can_position = false;
465c120c 14021
061e4b8d
ML
14022 /* use scaler when colorkey is not required */
14023 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 14024 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
14025 min_scale = 1;
14026 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 14027 can_position = true;
6156a456 14028 }
d8106366 14029
061e4b8d
ML
14030 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14031 &state->dst, &state->clip,
da20eabd
ML
14032 min_scale, max_scale,
14033 can_position, true,
14034 &state->visible);
14af293f
GP
14035}
14036
613d2b27
ML
14037static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14038 struct drm_crtc_state *old_crtc_state)
3c692a41 14039{
32b7eeec 14040 struct drm_device *dev = crtc->dev;
3c692a41 14041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
14042 struct intel_crtc_state *old_intel_state =
14043 to_intel_crtc_state(old_crtc_state);
14044 bool modeset = needs_modeset(crtc->state);
3c692a41 14045
c34c9ee4 14046 /* Perform vblank evasion around commit operation */
62852622 14047 intel_pipe_update_start(intel_crtc);
0583236e 14048
bfd16b2a
ML
14049 if (modeset)
14050 return;
14051
14052 if (to_intel_crtc_state(crtc->state)->update_pipe)
14053 intel_update_pipe_config(intel_crtc, old_intel_state);
14054 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 14055 skl_detach_scalers(intel_crtc);
32b7eeec
MR
14056}
14057
613d2b27
ML
14058static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14059 struct drm_crtc_state *old_crtc_state)
32b7eeec 14060{
32b7eeec 14061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 14062
62852622 14063 intel_pipe_update_end(intel_crtc);
3c692a41
GP
14064}
14065
cf4c7c12 14066/**
4a3b8769
MR
14067 * intel_plane_destroy - destroy a plane
14068 * @plane: plane to destroy
cf4c7c12 14069 *
4a3b8769
MR
14070 * Common destruction function for all types of planes (primary, cursor,
14071 * sprite).
cf4c7c12 14072 */
4a3b8769 14073void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
14074{
14075 struct intel_plane *intel_plane = to_intel_plane(plane);
14076 drm_plane_cleanup(plane);
14077 kfree(intel_plane);
14078}
14079
65a3fea0 14080const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14081 .update_plane = drm_atomic_helper_update_plane,
14082 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14083 .destroy = intel_plane_destroy,
c196e1d6 14084 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14085 .atomic_get_property = intel_plane_atomic_get_property,
14086 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14087 .atomic_duplicate_state = intel_plane_duplicate_state,
14088 .atomic_destroy_state = intel_plane_destroy_state,
14089
465c120c
MR
14090};
14091
14092static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14093 int pipe)
14094{
14095 struct intel_plane *primary;
8e7d688b 14096 struct intel_plane_state *state;
465c120c 14097 const uint32_t *intel_primary_formats;
45e3743a 14098 unsigned int num_formats;
465c120c
MR
14099
14100 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14101 if (primary == NULL)
14102 return NULL;
14103
8e7d688b
MR
14104 state = intel_create_plane_state(&primary->base);
14105 if (!state) {
ea2c67bb
MR
14106 kfree(primary);
14107 return NULL;
14108 }
8e7d688b 14109 primary->base.state = &state->base;
ea2c67bb 14110
465c120c
MR
14111 primary->can_scale = false;
14112 primary->max_downscale = 1;
6156a456
CK
14113 if (INTEL_INFO(dev)->gen >= 9) {
14114 primary->can_scale = true;
af99ceda 14115 state->scaler_id = -1;
6156a456 14116 }
465c120c
MR
14117 primary->pipe = pipe;
14118 primary->plane = pipe;
a9ff8714 14119 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14120 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14121 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14122 primary->plane = !pipe;
14123
6c0fd451
DL
14124 if (INTEL_INFO(dev)->gen >= 9) {
14125 intel_primary_formats = skl_primary_formats;
14126 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14127
14128 primary->update_plane = skylake_update_primary_plane;
14129 primary->disable_plane = skylake_disable_primary_plane;
14130 } else if (HAS_PCH_SPLIT(dev)) {
14131 intel_primary_formats = i965_primary_formats;
14132 num_formats = ARRAY_SIZE(i965_primary_formats);
14133
14134 primary->update_plane = ironlake_update_primary_plane;
14135 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14136 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14137 intel_primary_formats = i965_primary_formats;
14138 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14139
14140 primary->update_plane = i9xx_update_primary_plane;
14141 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14142 } else {
14143 intel_primary_formats = i8xx_primary_formats;
14144 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14145
14146 primary->update_plane = i9xx_update_primary_plane;
14147 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14148 }
14149
14150 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 14151 &intel_plane_funcs,
465c120c 14152 intel_primary_formats, num_formats,
b0b3b795 14153 DRM_PLANE_TYPE_PRIMARY, NULL);
48404c1e 14154
3b7a5119
SJ
14155 if (INTEL_INFO(dev)->gen >= 4)
14156 intel_create_rotation_property(dev, primary);
48404c1e 14157
ea2c67bb
MR
14158 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14159
465c120c
MR
14160 return &primary->base;
14161}
14162
3b7a5119
SJ
14163void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14164{
14165 if (!dev->mode_config.rotation_property) {
14166 unsigned long flags = BIT(DRM_ROTATE_0) |
14167 BIT(DRM_ROTATE_180);
14168
14169 if (INTEL_INFO(dev)->gen >= 9)
14170 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14171
14172 dev->mode_config.rotation_property =
14173 drm_mode_create_rotation_property(dev, flags);
14174 }
14175 if (dev->mode_config.rotation_property)
14176 drm_object_attach_property(&plane->base.base,
14177 dev->mode_config.rotation_property,
14178 plane->base.state->rotation);
14179}
14180
3d7d6510 14181static int
852e787c 14182intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14183 struct intel_crtc_state *crtc_state,
852e787c 14184 struct intel_plane_state *state)
3d7d6510 14185{
061e4b8d 14186 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14187 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14188 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14189 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14190 unsigned stride;
14191 int ret;
3d7d6510 14192
061e4b8d
ML
14193 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14194 &state->dst, &state->clip,
3d7d6510
MR
14195 DRM_PLANE_HELPER_NO_SCALING,
14196 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14197 true, true, &state->visible);
757f9a3e
GP
14198 if (ret)
14199 return ret;
14200
757f9a3e
GP
14201 /* if we want to turn off the cursor ignore width and height */
14202 if (!obj)
da20eabd 14203 return 0;
757f9a3e 14204
757f9a3e 14205 /* Check for which cursor types we support */
061e4b8d 14206 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14207 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14208 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14209 return -EINVAL;
14210 }
14211
ea2c67bb
MR
14212 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14213 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14214 DRM_DEBUG_KMS("buffer is too small\n");
14215 return -ENOMEM;
14216 }
14217
3a656b54 14218 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14219 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14220 return -EINVAL;
32b7eeec
MR
14221 }
14222
b29ec92c
VS
14223 /*
14224 * There's something wrong with the cursor on CHV pipe C.
14225 * If it straddles the left edge of the screen then
14226 * moving it away from the edge or disabling it often
14227 * results in a pipe underrun, and often that can lead to
14228 * dead pipe (constant underrun reported, and it scans
14229 * out just a solid color). To recover from that, the
14230 * display power well must be turned off and on again.
14231 * Refuse the put the cursor into that compromised position.
14232 */
14233 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14234 state->visible && state->base.crtc_x < 0) {
14235 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14236 return -EINVAL;
14237 }
14238
da20eabd 14239 return 0;
852e787c 14240}
3d7d6510 14241
a8ad0d8e
ML
14242static void
14243intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14244 struct drm_crtc *crtc)
a8ad0d8e 14245{
f2858021
ML
14246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14247
14248 intel_crtc->cursor_addr = 0;
55a08b3f 14249 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14250}
14251
f4a2cf29 14252static void
55a08b3f
ML
14253intel_update_cursor_plane(struct drm_plane *plane,
14254 const struct intel_crtc_state *crtc_state,
14255 const struct intel_plane_state *state)
852e787c 14256{
55a08b3f
ML
14257 struct drm_crtc *crtc = crtc_state->base.crtc;
14258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14259 struct drm_device *dev = plane->dev;
2b875c22 14260 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14261 uint32_t addr;
852e787c 14262
f4a2cf29 14263 if (!obj)
a912f12f 14264 addr = 0;
f4a2cf29 14265 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14266 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14267 else
a912f12f 14268 addr = obj->phys_handle->busaddr;
852e787c 14269
a912f12f 14270 intel_crtc->cursor_addr = addr;
55a08b3f 14271 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14272}
14273
3d7d6510
MR
14274static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14275 int pipe)
14276{
14277 struct intel_plane *cursor;
8e7d688b 14278 struct intel_plane_state *state;
3d7d6510
MR
14279
14280 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14281 if (cursor == NULL)
14282 return NULL;
14283
8e7d688b
MR
14284 state = intel_create_plane_state(&cursor->base);
14285 if (!state) {
ea2c67bb
MR
14286 kfree(cursor);
14287 return NULL;
14288 }
8e7d688b 14289 cursor->base.state = &state->base;
ea2c67bb 14290
3d7d6510
MR
14291 cursor->can_scale = false;
14292 cursor->max_downscale = 1;
14293 cursor->pipe = pipe;
14294 cursor->plane = pipe;
a9ff8714 14295 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14296 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14297 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14298 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14299
14300 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14301 &intel_plane_funcs,
3d7d6510
MR
14302 intel_cursor_formats,
14303 ARRAY_SIZE(intel_cursor_formats),
b0b3b795 14304 DRM_PLANE_TYPE_CURSOR, NULL);
4398ad45
VS
14305
14306 if (INTEL_INFO(dev)->gen >= 4) {
14307 if (!dev->mode_config.rotation_property)
14308 dev->mode_config.rotation_property =
14309 drm_mode_create_rotation_property(dev,
14310 BIT(DRM_ROTATE_0) |
14311 BIT(DRM_ROTATE_180));
14312 if (dev->mode_config.rotation_property)
14313 drm_object_attach_property(&cursor->base.base,
14314 dev->mode_config.rotation_property,
8e7d688b 14315 state->base.rotation);
4398ad45
VS
14316 }
14317
af99ceda
CK
14318 if (INTEL_INFO(dev)->gen >=9)
14319 state->scaler_id = -1;
14320
ea2c67bb
MR
14321 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14322
3d7d6510
MR
14323 return &cursor->base;
14324}
14325
549e2bfb
CK
14326static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14327 struct intel_crtc_state *crtc_state)
14328{
14329 int i;
14330 struct intel_scaler *intel_scaler;
14331 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14332
14333 for (i = 0; i < intel_crtc->num_scalers; i++) {
14334 intel_scaler = &scaler_state->scalers[i];
14335 intel_scaler->in_use = 0;
549e2bfb
CK
14336 intel_scaler->mode = PS_SCALER_MODE_DYN;
14337 }
14338
14339 scaler_state->scaler_id = -1;
14340}
14341
b358d0a6 14342static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14343{
fbee40df 14344 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14345 struct intel_crtc *intel_crtc;
f5de6e07 14346 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14347 struct drm_plane *primary = NULL;
14348 struct drm_plane *cursor = NULL;
465c120c 14349 int i, ret;
79e53945 14350
955382f3 14351 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14352 if (intel_crtc == NULL)
14353 return;
14354
f5de6e07
ACO
14355 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14356 if (!crtc_state)
14357 goto fail;
550acefd
ACO
14358 intel_crtc->config = crtc_state;
14359 intel_crtc->base.state = &crtc_state->base;
07878248 14360 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14361
549e2bfb
CK
14362 /* initialize shared scalers */
14363 if (INTEL_INFO(dev)->gen >= 9) {
14364 if (pipe == PIPE_C)
14365 intel_crtc->num_scalers = 1;
14366 else
14367 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14368
14369 skl_init_scalers(dev, intel_crtc, crtc_state);
14370 }
14371
465c120c 14372 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14373 if (!primary)
14374 goto fail;
14375
14376 cursor = intel_cursor_plane_create(dev, pipe);
14377 if (!cursor)
14378 goto fail;
14379
465c120c 14380 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
f9882876 14381 cursor, &intel_crtc_funcs, NULL);
3d7d6510
MR
14382 if (ret)
14383 goto fail;
79e53945
JB
14384
14385 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14386 for (i = 0; i < 256; i++) {
14387 intel_crtc->lut_r[i] = i;
14388 intel_crtc->lut_g[i] = i;
14389 intel_crtc->lut_b[i] = i;
14390 }
14391
1f1c2e24
VS
14392 /*
14393 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14394 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14395 */
80824003
JB
14396 intel_crtc->pipe = pipe;
14397 intel_crtc->plane = pipe;
3a77c4c4 14398 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14399 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14400 intel_crtc->plane = !pipe;
80824003
JB
14401 }
14402
4b0e333e
CW
14403 intel_crtc->cursor_base = ~0;
14404 intel_crtc->cursor_cntl = ~0;
dc41c154 14405 intel_crtc->cursor_size = ~0;
8d7849db 14406
852eb00d
VS
14407 intel_crtc->wm.cxsr_allowed = true;
14408
22fd0fab
JB
14409 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14410 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14411 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14412 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14413
79e53945 14414 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14415
14416 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14417 return;
14418
14419fail:
14420 if (primary)
14421 drm_plane_cleanup(primary);
14422 if (cursor)
14423 drm_plane_cleanup(cursor);
f5de6e07 14424 kfree(crtc_state);
3d7d6510 14425 kfree(intel_crtc);
79e53945
JB
14426}
14427
752aa88a
JB
14428enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14429{
14430 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14431 struct drm_device *dev = connector->base.dev;
752aa88a 14432
51fd371b 14433 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14434
d3babd3f 14435 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14436 return INVALID_PIPE;
14437
14438 return to_intel_crtc(encoder->crtc)->pipe;
14439}
14440
08d7b3d1 14441int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14442 struct drm_file *file)
08d7b3d1 14443{
08d7b3d1 14444 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14445 struct drm_crtc *drmmode_crtc;
c05422d5 14446 struct intel_crtc *crtc;
08d7b3d1 14447
7707e653 14448 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14449
7707e653 14450 if (!drmmode_crtc) {
08d7b3d1 14451 DRM_ERROR("no such CRTC id\n");
3f2c2057 14452 return -ENOENT;
08d7b3d1
CW
14453 }
14454
7707e653 14455 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14456 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14457
c05422d5 14458 return 0;
08d7b3d1
CW
14459}
14460
66a9278e 14461static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14462{
66a9278e
DV
14463 struct drm_device *dev = encoder->base.dev;
14464 struct intel_encoder *source_encoder;
79e53945 14465 int index_mask = 0;
79e53945
JB
14466 int entry = 0;
14467
b2784e15 14468 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14469 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14470 index_mask |= (1 << entry);
14471
79e53945
JB
14472 entry++;
14473 }
4ef69c7a 14474
79e53945
JB
14475 return index_mask;
14476}
14477
4d302442
CW
14478static bool has_edp_a(struct drm_device *dev)
14479{
14480 struct drm_i915_private *dev_priv = dev->dev_private;
14481
14482 if (!IS_MOBILE(dev))
14483 return false;
14484
14485 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14486 return false;
14487
e3589908 14488 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14489 return false;
14490
14491 return true;
14492}
14493
84b4e042
JB
14494static bool intel_crt_present(struct drm_device *dev)
14495{
14496 struct drm_i915_private *dev_priv = dev->dev_private;
14497
884497ed
DL
14498 if (INTEL_INFO(dev)->gen >= 9)
14499 return false;
14500
cf404ce4 14501 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14502 return false;
14503
14504 if (IS_CHERRYVIEW(dev))
14505 return false;
14506
65e472e4
VS
14507 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14508 return false;
14509
70ac54d0
VS
14510 /* DDI E can't be used if DDI A requires 4 lanes */
14511 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14512 return false;
14513
e4abb733 14514 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14515 return false;
14516
14517 return true;
14518}
14519
79e53945
JB
14520static void intel_setup_outputs(struct drm_device *dev)
14521{
725e30ad 14522 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14523 struct intel_encoder *encoder;
cb0953d7 14524 bool dpd_is_edp = false;
79e53945 14525
c9093354 14526 intel_lvds_init(dev);
79e53945 14527
84b4e042 14528 if (intel_crt_present(dev))
79935fca 14529 intel_crt_init(dev);
cb0953d7 14530
c776eb2e
VK
14531 if (IS_BROXTON(dev)) {
14532 /*
14533 * FIXME: Broxton doesn't support port detection via the
14534 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14535 * detect the ports.
14536 */
14537 intel_ddi_init(dev, PORT_A);
14538 intel_ddi_init(dev, PORT_B);
14539 intel_ddi_init(dev, PORT_C);
14540 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14541 int found;
14542
de31facd
JB
14543 /*
14544 * Haswell uses DDI functions to detect digital outputs.
14545 * On SKL pre-D0 the strap isn't connected, so we assume
14546 * it's there.
14547 */
77179400 14548 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14549 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14550 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14551 intel_ddi_init(dev, PORT_A);
14552
14553 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14554 * register */
14555 found = I915_READ(SFUSE_STRAP);
14556
14557 if (found & SFUSE_STRAP_DDIB_DETECTED)
14558 intel_ddi_init(dev, PORT_B);
14559 if (found & SFUSE_STRAP_DDIC_DETECTED)
14560 intel_ddi_init(dev, PORT_C);
14561 if (found & SFUSE_STRAP_DDID_DETECTED)
14562 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14563 /*
14564 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14565 */
ef11bdb3 14566 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14567 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14568 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14569 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14570 intel_ddi_init(dev, PORT_E);
14571
0e72a5b5 14572 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14573 int found;
5d8a7752 14574 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14575
14576 if (has_edp_a(dev))
14577 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14578
dc0fa718 14579 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14580 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14581 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14582 if (!found)
e2debe91 14583 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14584 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14585 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14586 }
14587
dc0fa718 14588 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14589 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14590
dc0fa718 14591 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14592 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14593
5eb08b69 14594 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14595 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14596
270b3042 14597 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14598 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14599 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14600 /*
14601 * The DP_DETECTED bit is the latched state of the DDC
14602 * SDA pin at boot. However since eDP doesn't require DDC
14603 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14604 * eDP ports may have been muxed to an alternate function.
14605 * Thus we can't rely on the DP_DETECTED bit alone to detect
14606 * eDP ports. Consult the VBT as well as DP_DETECTED to
14607 * detect eDP ports.
14608 */
e66eb81d 14609 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14610 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14611 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14612 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14613 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14614 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14615
e66eb81d 14616 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14617 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14618 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14619 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14620 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14621 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14622
9418c1f1 14623 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14624 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14625 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14626 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14627 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14628 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14629 }
14630
3cfca973 14631 intel_dsi_init(dev);
09da55dc 14632 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14633 bool found = false;
7d57382e 14634
e2debe91 14635 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14636 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14637 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14638 if (!found && IS_G4X(dev)) {
b01f2c3a 14639 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14640 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14641 }
27185ae1 14642
3fec3d2f 14643 if (!found && IS_G4X(dev))
ab9d7c30 14644 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14645 }
13520b05
KH
14646
14647 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14648
e2debe91 14649 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14650 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14651 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14652 }
27185ae1 14653
e2debe91 14654 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14655
3fec3d2f 14656 if (IS_G4X(dev)) {
b01f2c3a 14657 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14658 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14659 }
3fec3d2f 14660 if (IS_G4X(dev))
ab9d7c30 14661 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14662 }
27185ae1 14663
3fec3d2f 14664 if (IS_G4X(dev) &&
e7281eab 14665 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14666 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14667 } else if (IS_GEN2(dev))
79e53945
JB
14668 intel_dvo_init(dev);
14669
103a196f 14670 if (SUPPORTS_TV(dev))
79e53945
JB
14671 intel_tv_init(dev);
14672
0bc12bcb 14673 intel_psr_init(dev);
7c8f8a70 14674
b2784e15 14675 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14676 encoder->base.possible_crtcs = encoder->crtc_mask;
14677 encoder->base.possible_clones =
66a9278e 14678 intel_encoder_clones(encoder);
79e53945 14679 }
47356eb6 14680
dde86e2d 14681 intel_init_pch_refclk(dev);
270b3042
DV
14682
14683 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14684}
14685
14686static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14687{
60a5ca01 14688 struct drm_device *dev = fb->dev;
79e53945 14689 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14690
ef2d633e 14691 drm_framebuffer_cleanup(fb);
60a5ca01 14692 mutex_lock(&dev->struct_mutex);
ef2d633e 14693 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14694 drm_gem_object_unreference(&intel_fb->obj->base);
14695 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14696 kfree(intel_fb);
14697}
14698
14699static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14700 struct drm_file *file,
79e53945
JB
14701 unsigned int *handle)
14702{
14703 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14704 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14705
cc917ab4
CW
14706 if (obj->userptr.mm) {
14707 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14708 return -EINVAL;
14709 }
14710
05394f39 14711 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14712}
14713
86c98588
RV
14714static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14715 struct drm_file *file,
14716 unsigned flags, unsigned color,
14717 struct drm_clip_rect *clips,
14718 unsigned num_clips)
14719{
14720 struct drm_device *dev = fb->dev;
14721 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14722 struct drm_i915_gem_object *obj = intel_fb->obj;
14723
14724 mutex_lock(&dev->struct_mutex);
74b4ea1e 14725 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14726 mutex_unlock(&dev->struct_mutex);
14727
14728 return 0;
14729}
14730
79e53945
JB
14731static const struct drm_framebuffer_funcs intel_fb_funcs = {
14732 .destroy = intel_user_framebuffer_destroy,
14733 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14734 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14735};
14736
b321803d
DL
14737static
14738u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14739 uint32_t pixel_format)
14740{
14741 u32 gen = INTEL_INFO(dev)->gen;
14742
14743 if (gen >= 9) {
14744 /* "The stride in bytes must not exceed the of the size of 8K
14745 * pixels and 32K bytes."
14746 */
14747 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
666a4537 14748 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14749 return 32*1024;
14750 } else if (gen >= 4) {
14751 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14752 return 16*1024;
14753 else
14754 return 32*1024;
14755 } else if (gen >= 3) {
14756 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14757 return 8*1024;
14758 else
14759 return 16*1024;
14760 } else {
14761 /* XXX DSPC is limited to 4k tiled */
14762 return 8*1024;
14763 }
14764}
14765
b5ea642a
DV
14766static int intel_framebuffer_init(struct drm_device *dev,
14767 struct intel_framebuffer *intel_fb,
14768 struct drm_mode_fb_cmd2 *mode_cmd,
14769 struct drm_i915_gem_object *obj)
79e53945 14770{
7b49f948 14771 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14772 unsigned int aligned_height;
79e53945 14773 int ret;
b321803d 14774 u32 pitch_limit, stride_alignment;
79e53945 14775
dd4916c5
DV
14776 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14777
2a80eada
DV
14778 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14779 /* Enforce that fb modifier and tiling mode match, but only for
14780 * X-tiled. This is needed for FBC. */
14781 if (!!(obj->tiling_mode == I915_TILING_X) !=
14782 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14783 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14784 return -EINVAL;
14785 }
14786 } else {
14787 if (obj->tiling_mode == I915_TILING_X)
14788 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14789 else if (obj->tiling_mode == I915_TILING_Y) {
14790 DRM_DEBUG("No Y tiling for legacy addfb\n");
14791 return -EINVAL;
14792 }
14793 }
14794
9a8f0a12
TU
14795 /* Passed in modifier sanity checking. */
14796 switch (mode_cmd->modifier[0]) {
14797 case I915_FORMAT_MOD_Y_TILED:
14798 case I915_FORMAT_MOD_Yf_TILED:
14799 if (INTEL_INFO(dev)->gen < 9) {
14800 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14801 mode_cmd->modifier[0]);
14802 return -EINVAL;
14803 }
14804 case DRM_FORMAT_MOD_NONE:
14805 case I915_FORMAT_MOD_X_TILED:
14806 break;
14807 default:
c0f40428
JB
14808 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14809 mode_cmd->modifier[0]);
57cd6508 14810 return -EINVAL;
c16ed4be 14811 }
57cd6508 14812
7b49f948
VS
14813 stride_alignment = intel_fb_stride_alignment(dev_priv,
14814 mode_cmd->modifier[0],
b321803d
DL
14815 mode_cmd->pixel_format);
14816 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14817 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14818 mode_cmd->pitches[0], stride_alignment);
57cd6508 14819 return -EINVAL;
c16ed4be 14820 }
57cd6508 14821
b321803d
DL
14822 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14823 mode_cmd->pixel_format);
a35cdaa0 14824 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14825 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14826 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14827 "tiled" : "linear",
a35cdaa0 14828 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14829 return -EINVAL;
c16ed4be 14830 }
5d7bd705 14831
2a80eada 14832 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14833 mode_cmd->pitches[0] != obj->stride) {
14834 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14835 mode_cmd->pitches[0], obj->stride);
5d7bd705 14836 return -EINVAL;
c16ed4be 14837 }
5d7bd705 14838
57779d06 14839 /* Reject formats not supported by any plane early. */
308e5bcb 14840 switch (mode_cmd->pixel_format) {
57779d06 14841 case DRM_FORMAT_C8:
04b3924d
VS
14842 case DRM_FORMAT_RGB565:
14843 case DRM_FORMAT_XRGB8888:
14844 case DRM_FORMAT_ARGB8888:
57779d06
VS
14845 break;
14846 case DRM_FORMAT_XRGB1555:
c16ed4be 14847 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14848 DRM_DEBUG("unsupported pixel format: %s\n",
14849 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14850 return -EINVAL;
c16ed4be 14851 }
57779d06 14852 break;
57779d06 14853 case DRM_FORMAT_ABGR8888:
666a4537
WB
14854 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14855 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14856 DRM_DEBUG("unsupported pixel format: %s\n",
14857 drm_get_format_name(mode_cmd->pixel_format));
14858 return -EINVAL;
14859 }
14860 break;
14861 case DRM_FORMAT_XBGR8888:
04b3924d 14862 case DRM_FORMAT_XRGB2101010:
57779d06 14863 case DRM_FORMAT_XBGR2101010:
c16ed4be 14864 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14865 DRM_DEBUG("unsupported pixel format: %s\n",
14866 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14867 return -EINVAL;
c16ed4be 14868 }
b5626747 14869 break;
7531208b 14870 case DRM_FORMAT_ABGR2101010:
666a4537 14871 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14872 DRM_DEBUG("unsupported pixel format: %s\n",
14873 drm_get_format_name(mode_cmd->pixel_format));
14874 return -EINVAL;
14875 }
14876 break;
04b3924d
VS
14877 case DRM_FORMAT_YUYV:
14878 case DRM_FORMAT_UYVY:
14879 case DRM_FORMAT_YVYU:
14880 case DRM_FORMAT_VYUY:
c16ed4be 14881 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14882 DRM_DEBUG("unsupported pixel format: %s\n",
14883 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14884 return -EINVAL;
c16ed4be 14885 }
57cd6508
CW
14886 break;
14887 default:
4ee62c76
VS
14888 DRM_DEBUG("unsupported pixel format: %s\n",
14889 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14890 return -EINVAL;
14891 }
14892
90f9a336
VS
14893 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14894 if (mode_cmd->offsets[0] != 0)
14895 return -EINVAL;
14896
ec2c981e 14897 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14898 mode_cmd->pixel_format,
14899 mode_cmd->modifier[0]);
53155c0a
DV
14900 /* FIXME drm helper for size checks (especially planar formats)? */
14901 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14902 return -EINVAL;
14903
c7d73f6a
DV
14904 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14905 intel_fb->obj = obj;
14906
79e53945
JB
14907 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14908 if (ret) {
14909 DRM_ERROR("framebuffer init failed %d\n", ret);
14910 return ret;
14911 }
14912
0b05e1e0
VS
14913 intel_fb->obj->framebuffer_references++;
14914
79e53945
JB
14915 return 0;
14916}
14917
79e53945
JB
14918static struct drm_framebuffer *
14919intel_user_framebuffer_create(struct drm_device *dev,
14920 struct drm_file *filp,
1eb83451 14921 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14922{
dcb1394e 14923 struct drm_framebuffer *fb;
05394f39 14924 struct drm_i915_gem_object *obj;
76dc3769 14925 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14926
308e5bcb 14927 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14928 mode_cmd.handles[0]));
c8725226 14929 if (&obj->base == NULL)
cce13ff7 14930 return ERR_PTR(-ENOENT);
79e53945 14931
92907cbb 14932 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
14933 if (IS_ERR(fb))
14934 drm_gem_object_unreference_unlocked(&obj->base);
14935
14936 return fb;
79e53945
JB
14937}
14938
0695726e 14939#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14940static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14941{
14942}
14943#endif
14944
79e53945 14945static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14946 .fb_create = intel_user_framebuffer_create,
0632fef6 14947 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14948 .atomic_check = intel_atomic_check,
14949 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14950 .atomic_state_alloc = intel_atomic_state_alloc,
14951 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14952};
14953
e70236a8
JB
14954/* Set up chip specific display functions */
14955static void intel_init_display(struct drm_device *dev)
14956{
14957 struct drm_i915_private *dev_priv = dev->dev_private;
14958
ee9300bb
DV
14959 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14960 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14961 else if (IS_CHERRYVIEW(dev))
14962 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14963 else if (IS_VALLEYVIEW(dev))
14964 dev_priv->display.find_dpll = vlv_find_best_dpll;
14965 else if (IS_PINEVIEW(dev))
14966 dev_priv->display.find_dpll = pnv_find_best_dpll;
14967 else
14968 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14969
bc8d7dff
DL
14970 if (INTEL_INFO(dev)->gen >= 9) {
14971 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14972 dev_priv->display.get_initial_plane_config =
14973 skylake_get_initial_plane_config;
bc8d7dff
DL
14974 dev_priv->display.crtc_compute_clock =
14975 haswell_crtc_compute_clock;
14976 dev_priv->display.crtc_enable = haswell_crtc_enable;
14977 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff 14978 } else if (HAS_DDI(dev)) {
0e8ffe1b 14979 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14980 dev_priv->display.get_initial_plane_config =
14981 ironlake_get_initial_plane_config;
797d0259
ACO
14982 dev_priv->display.crtc_compute_clock =
14983 haswell_crtc_compute_clock;
4f771f10
PZ
14984 dev_priv->display.crtc_enable = haswell_crtc_enable;
14985 dev_priv->display.crtc_disable = haswell_crtc_disable;
09b4ddf9 14986 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14987 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14988 dev_priv->display.get_initial_plane_config =
14989 ironlake_get_initial_plane_config;
3fb37703
ACO
14990 dev_priv->display.crtc_compute_clock =
14991 ironlake_crtc_compute_clock;
76e5a89c
DV
14992 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14993 dev_priv->display.crtc_disable = ironlake_crtc_disable;
666a4537 14994 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
89b667f8 14995 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14996 dev_priv->display.get_initial_plane_config =
14997 i9xx_get_initial_plane_config;
d6dfee7a 14998 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14999 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15000 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15001 } else {
0e8ffe1b 15002 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15003 dev_priv->display.get_initial_plane_config =
15004 i9xx_get_initial_plane_config;
d6dfee7a 15005 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
15006 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15007 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15008 }
e70236a8 15009
e70236a8 15010 /* Returns the core display clock speed */
ef11bdb3 15011 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1652d19e
VS
15012 dev_priv->display.get_display_clock_speed =
15013 skylake_get_display_clock_speed;
acd3f3d3
BP
15014 else if (IS_BROXTON(dev))
15015 dev_priv->display.get_display_clock_speed =
15016 broxton_get_display_clock_speed;
1652d19e
VS
15017 else if (IS_BROADWELL(dev))
15018 dev_priv->display.get_display_clock_speed =
15019 broadwell_get_display_clock_speed;
15020 else if (IS_HASWELL(dev))
15021 dev_priv->display.get_display_clock_speed =
15022 haswell_get_display_clock_speed;
666a4537 15023 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
25eb05fc
JB
15024 dev_priv->display.get_display_clock_speed =
15025 valleyview_get_display_clock_speed;
b37a6434
VS
15026 else if (IS_GEN5(dev))
15027 dev_priv->display.get_display_clock_speed =
15028 ilk_get_display_clock_speed;
a7c66cd8 15029 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 15030 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
15031 dev_priv->display.get_display_clock_speed =
15032 i945_get_display_clock_speed;
34edce2f
VS
15033 else if (IS_GM45(dev))
15034 dev_priv->display.get_display_clock_speed =
15035 gm45_get_display_clock_speed;
15036 else if (IS_CRESTLINE(dev))
15037 dev_priv->display.get_display_clock_speed =
15038 i965gm_get_display_clock_speed;
15039 else if (IS_PINEVIEW(dev))
15040 dev_priv->display.get_display_clock_speed =
15041 pnv_get_display_clock_speed;
15042 else if (IS_G33(dev) || IS_G4X(dev))
15043 dev_priv->display.get_display_clock_speed =
15044 g33_get_display_clock_speed;
e70236a8
JB
15045 else if (IS_I915G(dev))
15046 dev_priv->display.get_display_clock_speed =
15047 i915_get_display_clock_speed;
257a7ffc 15048 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
15049 dev_priv->display.get_display_clock_speed =
15050 i9xx_misc_get_display_clock_speed;
15051 else if (IS_I915GM(dev))
15052 dev_priv->display.get_display_clock_speed =
15053 i915gm_get_display_clock_speed;
15054 else if (IS_I865G(dev))
15055 dev_priv->display.get_display_clock_speed =
15056 i865_get_display_clock_speed;
f0f8a9ce 15057 else if (IS_I85X(dev))
e70236a8 15058 dev_priv->display.get_display_clock_speed =
1b1d2716 15059 i85x_get_display_clock_speed;
623e01e5
VS
15060 else { /* 830 */
15061 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15062 dev_priv->display.get_display_clock_speed =
15063 i830_get_display_clock_speed;
623e01e5 15064 }
e70236a8 15065
7c10a2b5 15066 if (IS_GEN5(dev)) {
3bb11b53 15067 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
15068 } else if (IS_GEN6(dev)) {
15069 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
15070 } else if (IS_IVYBRIDGE(dev)) {
15071 /* FIXME: detect B0+ stepping and use auto training */
15072 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 15073 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 15074 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
15075 if (IS_BROADWELL(dev)) {
15076 dev_priv->display.modeset_commit_cdclk =
15077 broadwell_modeset_commit_cdclk;
15078 dev_priv->display.modeset_calc_cdclk =
15079 broadwell_modeset_calc_cdclk;
15080 }
666a4537 15081 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
27c329ed
ML
15082 dev_priv->display.modeset_commit_cdclk =
15083 valleyview_modeset_commit_cdclk;
15084 dev_priv->display.modeset_calc_cdclk =
15085 valleyview_modeset_calc_cdclk;
f8437dd1 15086 } else if (IS_BROXTON(dev)) {
27c329ed
ML
15087 dev_priv->display.modeset_commit_cdclk =
15088 broxton_modeset_commit_cdclk;
15089 dev_priv->display.modeset_calc_cdclk =
15090 broxton_modeset_calc_cdclk;
e70236a8 15091 }
8c9f3aaf 15092
8c9f3aaf
JB
15093 switch (INTEL_INFO(dev)->gen) {
15094 case 2:
15095 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15096 break;
15097
15098 case 3:
15099 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15100 break;
15101
15102 case 4:
15103 case 5:
15104 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15105 break;
15106
15107 case 6:
15108 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15109 break;
7c9017e5 15110 case 7:
4e0bbc31 15111 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
15112 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15113 break;
830c81db 15114 case 9:
ba343e02
TU
15115 /* Drop through - unsupported since execlist only. */
15116 default:
15117 /* Default just returns -ENODEV to indicate unsupported */
15118 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 15119 }
7bd688cd 15120
e39b999a 15121 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
15122}
15123
b690e96c
JB
15124/*
15125 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15126 * resume, or other times. This quirk makes sure that's the case for
15127 * affected systems.
15128 */
0206e353 15129static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15130{
15131 struct drm_i915_private *dev_priv = dev->dev_private;
15132
15133 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15134 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15135}
15136
b6b5d049
VS
15137static void quirk_pipeb_force(struct drm_device *dev)
15138{
15139 struct drm_i915_private *dev_priv = dev->dev_private;
15140
15141 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15142 DRM_INFO("applying pipe b force quirk\n");
15143}
15144
435793df
KP
15145/*
15146 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15147 */
15148static void quirk_ssc_force_disable(struct drm_device *dev)
15149{
15150 struct drm_i915_private *dev_priv = dev->dev_private;
15151 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15152 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15153}
15154
4dca20ef 15155/*
5a15ab5b
CE
15156 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15157 * brightness value
4dca20ef
CE
15158 */
15159static void quirk_invert_brightness(struct drm_device *dev)
15160{
15161 struct drm_i915_private *dev_priv = dev->dev_private;
15162 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15163 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15164}
15165
9c72cc6f
SD
15166/* Some VBT's incorrectly indicate no backlight is present */
15167static void quirk_backlight_present(struct drm_device *dev)
15168{
15169 struct drm_i915_private *dev_priv = dev->dev_private;
15170 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15171 DRM_INFO("applying backlight present quirk\n");
15172}
15173
b690e96c
JB
15174struct intel_quirk {
15175 int device;
15176 int subsystem_vendor;
15177 int subsystem_device;
15178 void (*hook)(struct drm_device *dev);
15179};
15180
5f85f176
EE
15181/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15182struct intel_dmi_quirk {
15183 void (*hook)(struct drm_device *dev);
15184 const struct dmi_system_id (*dmi_id_list)[];
15185};
15186
15187static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15188{
15189 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15190 return 1;
15191}
15192
15193static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15194 {
15195 .dmi_id_list = &(const struct dmi_system_id[]) {
15196 {
15197 .callback = intel_dmi_reverse_brightness,
15198 .ident = "NCR Corporation",
15199 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15200 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15201 },
15202 },
15203 { } /* terminating entry */
15204 },
15205 .hook = quirk_invert_brightness,
15206 },
15207};
15208
c43b5634 15209static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15210 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15211 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15212
b690e96c
JB
15213 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15214 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15215
5f080c0f
VS
15216 /* 830 needs to leave pipe A & dpll A up */
15217 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15218
b6b5d049
VS
15219 /* 830 needs to leave pipe B & dpll B up */
15220 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15221
435793df
KP
15222 /* Lenovo U160 cannot use SSC on LVDS */
15223 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15224
15225 /* Sony Vaio Y cannot use SSC on LVDS */
15226 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15227
be505f64
AH
15228 /* Acer Aspire 5734Z must invert backlight brightness */
15229 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15230
15231 /* Acer/eMachines G725 */
15232 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15233
15234 /* Acer/eMachines e725 */
15235 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15236
15237 /* Acer/Packard Bell NCL20 */
15238 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15239
15240 /* Acer Aspire 4736Z */
15241 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15242
15243 /* Acer Aspire 5336 */
15244 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15245
15246 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15247 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15248
dfb3d47b
SD
15249 /* Acer C720 Chromebook (Core i3 4005U) */
15250 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15251
b2a9601c 15252 /* Apple Macbook 2,1 (Core 2 T7400) */
15253 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15254
1b9448b0
JN
15255 /* Apple Macbook 4,1 */
15256 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15257
d4967d8c
SD
15258 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15259 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15260
15261 /* HP Chromebook 14 (Celeron 2955U) */
15262 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15263
15264 /* Dell Chromebook 11 */
15265 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15266
15267 /* Dell Chromebook 11 (2015 version) */
15268 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15269};
15270
15271static void intel_init_quirks(struct drm_device *dev)
15272{
15273 struct pci_dev *d = dev->pdev;
15274 int i;
15275
15276 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15277 struct intel_quirk *q = &intel_quirks[i];
15278
15279 if (d->device == q->device &&
15280 (d->subsystem_vendor == q->subsystem_vendor ||
15281 q->subsystem_vendor == PCI_ANY_ID) &&
15282 (d->subsystem_device == q->subsystem_device ||
15283 q->subsystem_device == PCI_ANY_ID))
15284 q->hook(dev);
15285 }
5f85f176
EE
15286 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15287 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15288 intel_dmi_quirks[i].hook(dev);
15289 }
b690e96c
JB
15290}
15291
9cce37f4
JB
15292/* Disable the VGA plane that we never use */
15293static void i915_disable_vga(struct drm_device *dev)
15294{
15295 struct drm_i915_private *dev_priv = dev->dev_private;
15296 u8 sr1;
f0f59a00 15297 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15298
2b37c616 15299 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15300 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15301 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15302 sr1 = inb(VGA_SR_DATA);
15303 outb(sr1 | 1<<5, VGA_SR_DATA);
15304 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15305 udelay(300);
15306
01f5a626 15307 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15308 POSTING_READ(vga_reg);
15309}
15310
f817586c
DV
15311void intel_modeset_init_hw(struct drm_device *dev)
15312{
1a617b77
ML
15313 struct drm_i915_private *dev_priv = dev->dev_private;
15314
b6283055 15315 intel_update_cdclk(dev);
1a617b77
ML
15316
15317 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15318
f817586c 15319 intel_init_clock_gating(dev);
8090c6b9 15320 intel_enable_gt_powersave(dev);
f817586c
DV
15321}
15322
d93c0372
MR
15323/*
15324 * Calculate what we think the watermarks should be for the state we've read
15325 * out of the hardware and then immediately program those watermarks so that
15326 * we ensure the hardware settings match our internal state.
15327 *
15328 * We can calculate what we think WM's should be by creating a duplicate of the
15329 * current state (which was constructed during hardware readout) and running it
15330 * through the atomic check code to calculate new watermark values in the
15331 * state object.
15332 */
15333static void sanitize_watermarks(struct drm_device *dev)
15334{
15335 struct drm_i915_private *dev_priv = to_i915(dev);
15336 struct drm_atomic_state *state;
15337 struct drm_crtc *crtc;
15338 struct drm_crtc_state *cstate;
15339 struct drm_modeset_acquire_ctx ctx;
15340 int ret;
15341 int i;
15342
15343 /* Only supported on platforms that use atomic watermark design */
396e33ae 15344 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15345 return;
15346
15347 /*
15348 * We need to hold connection_mutex before calling duplicate_state so
15349 * that the connector loop is protected.
15350 */
15351 drm_modeset_acquire_init(&ctx, 0);
15352retry:
0cd1262d 15353 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15354 if (ret == -EDEADLK) {
15355 drm_modeset_backoff(&ctx);
15356 goto retry;
15357 } else if (WARN_ON(ret)) {
0cd1262d 15358 goto fail;
d93c0372
MR
15359 }
15360
15361 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15362 if (WARN_ON(IS_ERR(state)))
0cd1262d 15363 goto fail;
d93c0372 15364
396e33ae
MR
15365 /*
15366 * Hardware readout is the only time we don't want to calculate
15367 * intermediate watermarks (since we don't trust the current
15368 * watermarks).
15369 */
15370 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15371
d93c0372
MR
15372 ret = intel_atomic_check(dev, state);
15373 if (ret) {
15374 /*
15375 * If we fail here, it means that the hardware appears to be
15376 * programmed in a way that shouldn't be possible, given our
15377 * understanding of watermark requirements. This might mean a
15378 * mistake in the hardware readout code or a mistake in the
15379 * watermark calculations for a given platform. Raise a WARN
15380 * so that this is noticeable.
15381 *
15382 * If this actually happens, we'll have to just leave the
15383 * BIOS-programmed watermarks untouched and hope for the best.
15384 */
15385 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15386 goto fail;
d93c0372
MR
15387 }
15388
15389 /* Write calculated watermark values back */
15390 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15391 for_each_crtc_in_state(state, crtc, cstate, i) {
15392 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15393
396e33ae
MR
15394 cs->wm.need_postvbl_update = true;
15395 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15396 }
15397
15398 drm_atomic_state_free(state);
0cd1262d 15399fail:
d93c0372
MR
15400 drm_modeset_drop_locks(&ctx);
15401 drm_modeset_acquire_fini(&ctx);
15402}
15403
79e53945
JB
15404void intel_modeset_init(struct drm_device *dev)
15405{
652c393a 15406 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15407 int sprite, ret;
8cc87b75 15408 enum pipe pipe;
46f297fb 15409 struct intel_crtc *crtc;
79e53945
JB
15410
15411 drm_mode_config_init(dev);
15412
15413 dev->mode_config.min_width = 0;
15414 dev->mode_config.min_height = 0;
15415
019d96cb
DA
15416 dev->mode_config.preferred_depth = 24;
15417 dev->mode_config.prefer_shadow = 1;
15418
25bab385
TU
15419 dev->mode_config.allow_fb_modifiers = true;
15420
e6ecefaa 15421 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15422
b690e96c
JB
15423 intel_init_quirks(dev);
15424
1fa61106
ED
15425 intel_init_pm(dev);
15426
e3c74757
BW
15427 if (INTEL_INFO(dev)->num_pipes == 0)
15428 return;
15429
69f92f67
LW
15430 /*
15431 * There may be no VBT; and if the BIOS enabled SSC we can
15432 * just keep using it to avoid unnecessary flicker. Whereas if the
15433 * BIOS isn't using it, don't assume it will work even if the VBT
15434 * indicates as much.
15435 */
15436 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15437 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15438 DREF_SSC1_ENABLE);
15439
15440 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15441 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15442 bios_lvds_use_ssc ? "en" : "dis",
15443 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15444 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15445 }
15446 }
15447
e70236a8 15448 intel_init_display(dev);
7c10a2b5 15449 intel_init_audio(dev);
e70236a8 15450
a6c45cf0
CW
15451 if (IS_GEN2(dev)) {
15452 dev->mode_config.max_width = 2048;
15453 dev->mode_config.max_height = 2048;
15454 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15455 dev->mode_config.max_width = 4096;
15456 dev->mode_config.max_height = 4096;
79e53945 15457 } else {
a6c45cf0
CW
15458 dev->mode_config.max_width = 8192;
15459 dev->mode_config.max_height = 8192;
79e53945 15460 }
068be561 15461
dc41c154
VS
15462 if (IS_845G(dev) || IS_I865G(dev)) {
15463 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15464 dev->mode_config.cursor_height = 1023;
15465 } else if (IS_GEN2(dev)) {
068be561
DL
15466 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15467 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15468 } else {
15469 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15470 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15471 }
15472
5d4545ae 15473 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15474
28c97730 15475 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15476 INTEL_INFO(dev)->num_pipes,
15477 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15478
055e393f 15479 for_each_pipe(dev_priv, pipe) {
8cc87b75 15480 intel_crtc_init(dev, pipe);
3bdcfc0c 15481 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15482 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15483 if (ret)
06da8da2 15484 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15485 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15486 }
79e53945
JB
15487 }
15488
bfa7df01
VS
15489 intel_update_czclk(dev_priv);
15490 intel_update_cdclk(dev);
15491
e72f9fbf 15492 intel_shared_dpll_init(dev);
ee7b9f93 15493
9cce37f4
JB
15494 /* Just disable it once at startup */
15495 i915_disable_vga(dev);
79e53945 15496 intel_setup_outputs(dev);
11be49eb 15497
6e9f798d 15498 drm_modeset_lock_all(dev);
043e9bda 15499 intel_modeset_setup_hw_state(dev);
6e9f798d 15500 drm_modeset_unlock_all(dev);
46f297fb 15501
d3fcc808 15502 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15503 struct intel_initial_plane_config plane_config = {};
15504
46f297fb
JB
15505 if (!crtc->active)
15506 continue;
15507
46f297fb 15508 /*
46f297fb
JB
15509 * Note that reserving the BIOS fb up front prevents us
15510 * from stuffing other stolen allocations like the ring
15511 * on top. This prevents some ugliness at boot time, and
15512 * can even allow for smooth boot transitions if the BIOS
15513 * fb is large enough for the active pipe configuration.
15514 */
eeebeac5
ML
15515 dev_priv->display.get_initial_plane_config(crtc,
15516 &plane_config);
15517
15518 /*
15519 * If the fb is shared between multiple heads, we'll
15520 * just get the first one.
15521 */
15522 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15523 }
d93c0372
MR
15524
15525 /*
15526 * Make sure hardware watermarks really match the state we read out.
15527 * Note that we need to do this after reconstructing the BIOS fb's
15528 * since the watermark calculation done here will use pstate->fb.
15529 */
15530 sanitize_watermarks(dev);
2c7111db
CW
15531}
15532
7fad798e
DV
15533static void intel_enable_pipe_a(struct drm_device *dev)
15534{
15535 struct intel_connector *connector;
15536 struct drm_connector *crt = NULL;
15537 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15538 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15539
15540 /* We can't just switch on the pipe A, we need to set things up with a
15541 * proper mode and output configuration. As a gross hack, enable pipe A
15542 * by enabling the load detect pipe once. */
3a3371ff 15543 for_each_intel_connector(dev, connector) {
7fad798e
DV
15544 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15545 crt = &connector->base;
15546 break;
15547 }
15548 }
15549
15550 if (!crt)
15551 return;
15552
208bf9fd 15553 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15554 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15555}
15556
fa555837
DV
15557static bool
15558intel_check_plane_mapping(struct intel_crtc *crtc)
15559{
7eb552ae
BW
15560 struct drm_device *dev = crtc->base.dev;
15561 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15562 u32 val;
fa555837 15563
7eb552ae 15564 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15565 return true;
15566
649636ef 15567 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15568
15569 if ((val & DISPLAY_PLANE_ENABLE) &&
15570 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15571 return false;
15572
15573 return true;
15574}
15575
02e93c35
VS
15576static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15577{
15578 struct drm_device *dev = crtc->base.dev;
15579 struct intel_encoder *encoder;
15580
15581 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15582 return true;
15583
15584 return false;
15585}
15586
24929352
DV
15587static void intel_sanitize_crtc(struct intel_crtc *crtc)
15588{
15589 struct drm_device *dev = crtc->base.dev;
15590 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15591 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
24929352 15592
24929352 15593 /* Clear any frame start delays used for debugging left by the BIOS */
24929352
DV
15594 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15595
d3eaf884 15596 /* restore vblank interrupts to correct state */
9625604c 15597 drm_crtc_vblank_reset(&crtc->base);
d297e103 15598 if (crtc->active) {
f9cd7b88
VS
15599 struct intel_plane *plane;
15600
9625604c 15601 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15602
15603 /* Disable everything but the primary plane */
15604 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15605 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15606 continue;
15607
15608 plane->disable_plane(&plane->base, &crtc->base);
15609 }
9625604c 15610 }
d3eaf884 15611
24929352 15612 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15613 * disable the crtc (and hence change the state) if it is wrong. Note
15614 * that gen4+ has a fixed plane -> pipe mapping. */
15615 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15616 bool plane;
15617
24929352
DV
15618 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15619 crtc->base.base.id);
15620
15621 /* Pipe has the wrong plane attached and the plane is active.
15622 * Temporarily change the plane mapping and disable everything
15623 * ... */
15624 plane = crtc->plane;
b70709a6 15625 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15626 crtc->plane = !plane;
b17d48e2 15627 intel_crtc_disable_noatomic(&crtc->base);
24929352 15628 crtc->plane = plane;
24929352 15629 }
24929352 15630
7fad798e
DV
15631 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15632 crtc->pipe == PIPE_A && !crtc->active) {
15633 /* BIOS forgot to enable pipe A, this mostly happens after
15634 * resume. Force-enable the pipe to fix this, the update_dpms
15635 * call below we restore the pipe to the right state, but leave
15636 * the required bits on. */
15637 intel_enable_pipe_a(dev);
15638 }
15639
24929352
DV
15640 /* Adjust the state of the output pipe according to whether we
15641 * have active connectors/encoders. */
02e93c35 15642 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15643 intel_crtc_disable_noatomic(&crtc->base);
24929352 15644
53d9f4e9 15645 if (crtc->active != crtc->base.state->active) {
02e93c35 15646 struct intel_encoder *encoder;
24929352
DV
15647
15648 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15649 * functions or because of calls to intel_crtc_disable_noatomic,
15650 * or because the pipe is force-enabled due to the
24929352
DV
15651 * pipe A quirk. */
15652 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15653 crtc->base.base.id,
83d65738 15654 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15655 crtc->active ? "enabled" : "disabled");
15656
4be40c98 15657 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15658 crtc->base.state->active = crtc->active;
24929352 15659 crtc->base.enabled = crtc->active;
2aa974c9 15660 crtc->base.state->connector_mask = 0;
24929352
DV
15661
15662 /* Because we only establish the connector -> encoder ->
15663 * crtc links if something is active, this means the
15664 * crtc is now deactivated. Break the links. connector
15665 * -> encoder links are only establish when things are
15666 * actually up, hence no need to break them. */
15667 WARN_ON(crtc->active);
15668
2d406bb0 15669 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15670 encoder->base.crtc = NULL;
24929352 15671 }
c5ab3bc0 15672
a3ed6aad 15673 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15674 /*
15675 * We start out with underrun reporting disabled to avoid races.
15676 * For correct bookkeeping mark this on active crtcs.
15677 *
c5ab3bc0
DV
15678 * Also on gmch platforms we dont have any hardware bits to
15679 * disable the underrun reporting. Which means we need to start
15680 * out with underrun reporting disabled also on inactive pipes,
15681 * since otherwise we'll complain about the garbage we read when
15682 * e.g. coming up after runtime pm.
15683 *
4cc31489
DV
15684 * No protection against concurrent access is required - at
15685 * worst a fifo underrun happens which also sets this to false.
15686 */
15687 crtc->cpu_fifo_underrun_disabled = true;
15688 crtc->pch_fifo_underrun_disabled = true;
15689 }
24929352
DV
15690}
15691
15692static void intel_sanitize_encoder(struct intel_encoder *encoder)
15693{
15694 struct intel_connector *connector;
15695 struct drm_device *dev = encoder->base.dev;
873ffe69 15696 bool active = false;
24929352
DV
15697
15698 /* We need to check both for a crtc link (meaning that the
15699 * encoder is active and trying to read from a pipe) and the
15700 * pipe itself being active. */
15701 bool has_active_crtc = encoder->base.crtc &&
15702 to_intel_crtc(encoder->base.crtc)->active;
15703
873ffe69
ML
15704 for_each_intel_connector(dev, connector) {
15705 if (connector->base.encoder != &encoder->base)
15706 continue;
15707
15708 active = true;
15709 break;
15710 }
15711
15712 if (active && !has_active_crtc) {
24929352
DV
15713 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15714 encoder->base.base.id,
8e329a03 15715 encoder->base.name);
24929352
DV
15716
15717 /* Connector is active, but has no active pipe. This is
15718 * fallout from our resume register restoring. Disable
15719 * the encoder manually again. */
15720 if (encoder->base.crtc) {
15721 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15722 encoder->base.base.id,
8e329a03 15723 encoder->base.name);
24929352 15724 encoder->disable(encoder);
a62d1497
VS
15725 if (encoder->post_disable)
15726 encoder->post_disable(encoder);
24929352 15727 }
7f1950fb 15728 encoder->base.crtc = NULL;
24929352
DV
15729
15730 /* Inconsistent output/port/pipe state happens presumably due to
15731 * a bug in one of the get_hw_state functions. Or someplace else
15732 * in our code, like the register restore mess on resume. Clamp
15733 * things to off as a safer default. */
3a3371ff 15734 for_each_intel_connector(dev, connector) {
24929352
DV
15735 if (connector->encoder != encoder)
15736 continue;
7f1950fb
EE
15737 connector->base.dpms = DRM_MODE_DPMS_OFF;
15738 connector->base.encoder = NULL;
24929352
DV
15739 }
15740 }
15741 /* Enabled encoders without active connectors will be fixed in
15742 * the crtc fixup. */
15743}
15744
04098753 15745void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15746{
15747 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15748 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15749
04098753
ID
15750 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15751 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15752 i915_disable_vga(dev);
15753 }
15754}
15755
15756void i915_redisable_vga(struct drm_device *dev)
15757{
15758 struct drm_i915_private *dev_priv = dev->dev_private;
15759
8dc8a27c
PZ
15760 /* This function can be called both from intel_modeset_setup_hw_state or
15761 * at a very early point in our resume sequence, where the power well
15762 * structures are not yet restored. Since this function is at a very
15763 * paranoid "someone might have enabled VGA while we were not looking"
15764 * level, just check if the power well is enabled instead of trying to
15765 * follow the "don't touch the power well if we don't need it" policy
15766 * the rest of the driver uses. */
f458ebbc 15767 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15768 return;
15769
04098753 15770 i915_redisable_vga_power_on(dev);
0fde901f
KM
15771}
15772
f9cd7b88 15773static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15774{
f9cd7b88 15775 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15776
f9cd7b88 15777 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15778}
15779
f9cd7b88
VS
15780/* FIXME read out full plane state for all planes */
15781static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15782{
b26d3ea3 15783 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15784 struct intel_plane_state *plane_state =
b26d3ea3 15785 to_intel_plane_state(primary->state);
d032ffa0 15786
19b8d387 15787 plane_state->visible = crtc->active &&
b26d3ea3
ML
15788 primary_get_hw_state(to_intel_plane(primary));
15789
15790 if (plane_state->visible)
15791 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15792}
15793
30e984df 15794static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15795{
15796 struct drm_i915_private *dev_priv = dev->dev_private;
15797 enum pipe pipe;
24929352
DV
15798 struct intel_crtc *crtc;
15799 struct intel_encoder *encoder;
15800 struct intel_connector *connector;
5358901f 15801 int i;
24929352 15802
565602d7
ML
15803 dev_priv->active_crtcs = 0;
15804
d3fcc808 15805 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15806 struct intel_crtc_state *crtc_state = crtc->config;
15807 int pixclk = 0;
3b117c8f 15808
565602d7
ML
15809 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15810 memset(crtc_state, 0, sizeof(*crtc_state));
15811 crtc_state->base.crtc = &crtc->base;
24929352 15812
565602d7
ML
15813 crtc_state->base.active = crtc_state->base.enable =
15814 dev_priv->display.get_pipe_config(crtc, crtc_state);
15815
15816 crtc->base.enabled = crtc_state->base.enable;
15817 crtc->active = crtc_state->base.active;
15818
15819 if (crtc_state->base.active) {
15820 dev_priv->active_crtcs |= 1 << crtc->pipe;
15821
15822 if (IS_BROADWELL(dev_priv)) {
15823 pixclk = ilk_pipe_pixel_rate(crtc_state);
15824
15825 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15826 if (crtc_state->ips_enabled)
15827 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15828 } else if (IS_VALLEYVIEW(dev_priv) ||
15829 IS_CHERRYVIEW(dev_priv) ||
15830 IS_BROXTON(dev_priv))
15831 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15832 else
15833 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15834 }
15835
15836 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15837
f9cd7b88 15838 readout_plane_state(crtc);
24929352
DV
15839
15840 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15841 crtc->base.base.id,
15842 crtc->active ? "enabled" : "disabled");
15843 }
15844
5358901f
DV
15845 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15846 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15847
3e369b76
ACO
15848 pll->on = pll->get_hw_state(dev_priv, pll,
15849 &pll->config.hw_state);
5358901f 15850 pll->active = 0;
3e369b76 15851 pll->config.crtc_mask = 0;
d3fcc808 15852 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15853 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15854 pll->active++;
3e369b76 15855 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15856 }
5358901f 15857 }
5358901f 15858
1e6f2ddc 15859 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15860 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15861
3e369b76 15862 if (pll->config.crtc_mask)
bd2bb1b9 15863 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15864 }
15865
b2784e15 15866 for_each_intel_encoder(dev, encoder) {
24929352
DV
15867 pipe = 0;
15868
15869 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15870 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15871 encoder->base.crtc = &crtc->base;
6e3c9717 15872 encoder->get_config(encoder, crtc->config);
24929352
DV
15873 } else {
15874 encoder->base.crtc = NULL;
15875 }
15876
6f2bcceb 15877 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15878 encoder->base.base.id,
8e329a03 15879 encoder->base.name,
24929352 15880 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15881 pipe_name(pipe));
24929352
DV
15882 }
15883
3a3371ff 15884 for_each_intel_connector(dev, connector) {
24929352
DV
15885 if (connector->get_hw_state(connector)) {
15886 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15887
15888 encoder = connector->encoder;
15889 connector->base.encoder = &encoder->base;
15890
15891 if (encoder->base.crtc &&
15892 encoder->base.crtc->state->active) {
15893 /*
15894 * This has to be done during hardware readout
15895 * because anything calling .crtc_disable may
15896 * rely on the connector_mask being accurate.
15897 */
15898 encoder->base.crtc->state->connector_mask |=
15899 1 << drm_connector_index(&connector->base);
15900 }
15901
24929352
DV
15902 } else {
15903 connector->base.dpms = DRM_MODE_DPMS_OFF;
15904 connector->base.encoder = NULL;
15905 }
15906 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15907 connector->base.base.id,
c23cc417 15908 connector->base.name,
24929352
DV
15909 connector->base.encoder ? "enabled" : "disabled");
15910 }
7f4c6284
VS
15911
15912 for_each_intel_crtc(dev, crtc) {
15913 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15914
15915 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15916 if (crtc->base.state->active) {
15917 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15918 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15919 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15920
15921 /*
15922 * The initial mode needs to be set in order to keep
15923 * the atomic core happy. It wants a valid mode if the
15924 * crtc's enabled, so we do the above call.
15925 *
15926 * At this point some state updated by the connectors
15927 * in their ->detect() callback has not run yet, so
15928 * no recalculation can be done yet.
15929 *
15930 * Even if we could do a recalculation and modeset
15931 * right now it would cause a double modeset if
15932 * fbdev or userspace chooses a different initial mode.
15933 *
15934 * If that happens, someone indicated they wanted a
15935 * mode change, which means it's safe to do a full
15936 * recalculation.
15937 */
15938 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15939
15940 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15941 update_scanline_offset(crtc);
7f4c6284
VS
15942 }
15943 }
30e984df
DV
15944}
15945
043e9bda
ML
15946/* Scan out the current hw modeset state,
15947 * and sanitizes it to the current state
15948 */
15949static void
15950intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15951{
15952 struct drm_i915_private *dev_priv = dev->dev_private;
15953 enum pipe pipe;
30e984df
DV
15954 struct intel_crtc *crtc;
15955 struct intel_encoder *encoder;
35c95375 15956 int i;
30e984df
DV
15957
15958 intel_modeset_readout_hw_state(dev);
24929352
DV
15959
15960 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15961 for_each_intel_encoder(dev, encoder) {
24929352
DV
15962 intel_sanitize_encoder(encoder);
15963 }
15964
055e393f 15965 for_each_pipe(dev_priv, pipe) {
24929352
DV
15966 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15967 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15968 intel_dump_pipe_config(crtc, crtc->config,
15969 "[setup_hw_state]");
24929352 15970 }
9a935856 15971
d29b2f9d
ACO
15972 intel_modeset_update_connector_atomic_state(dev);
15973
35c95375
DV
15974 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15975 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15976
15977 if (!pll->on || pll->active)
15978 continue;
15979
15980 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15981
15982 pll->disable(dev_priv, pll);
15983 pll->on = false;
15984 }
15985
666a4537 15986 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
15987 vlv_wm_get_hw_state(dev);
15988 else if (IS_GEN9(dev))
3078999f
PB
15989 skl_wm_get_hw_state(dev);
15990 else if (HAS_PCH_SPLIT(dev))
243e6a44 15991 ilk_wm_get_hw_state(dev);
292b990e
ML
15992
15993 for_each_intel_crtc(dev, crtc) {
15994 unsigned long put_domains;
15995
15996 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15997 if (WARN_ON(put_domains))
15998 modeset_put_power_domains(dev_priv, put_domains);
15999 }
16000 intel_display_set_init_power(dev_priv, false);
043e9bda 16001}
7d0bc1ea 16002
043e9bda
ML
16003void intel_display_resume(struct drm_device *dev)
16004{
16005 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
16006 struct intel_connector *conn;
16007 struct intel_plane *plane;
16008 struct drm_crtc *crtc;
16009 int ret;
f30da187 16010
043e9bda
ML
16011 if (!state)
16012 return;
16013
16014 state->acquire_ctx = dev->mode_config.acquire_ctx;
16015
16016 /* preserve complete old state, including dpll */
16017 intel_atomic_get_shared_dpll_state(state);
16018
16019 for_each_crtc(dev, crtc) {
16020 struct drm_crtc_state *crtc_state =
16021 drm_atomic_get_crtc_state(state, crtc);
16022
16023 ret = PTR_ERR_OR_ZERO(crtc_state);
16024 if (ret)
16025 goto err;
16026
16027 /* force a restore */
16028 crtc_state->mode_changed = true;
45e2b5f6 16029 }
8af6cf88 16030
043e9bda
ML
16031 for_each_intel_plane(dev, plane) {
16032 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
16033 if (ret)
16034 goto err;
16035 }
16036
16037 for_each_intel_connector(dev, conn) {
16038 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
16039 if (ret)
16040 goto err;
16041 }
16042
16043 intel_modeset_setup_hw_state(dev);
16044
16045 i915_redisable_vga(dev);
74c090b1 16046 ret = drm_atomic_commit(state);
043e9bda
ML
16047 if (!ret)
16048 return;
16049
16050err:
16051 DRM_ERROR("Restoring old state failed with %i\n", ret);
16052 drm_atomic_state_free(state);
2c7111db
CW
16053}
16054
16055void intel_modeset_gem_init(struct drm_device *dev)
16056{
484b41dd 16057 struct drm_crtc *c;
2ff8fde1 16058 struct drm_i915_gem_object *obj;
e0d6149b 16059 int ret;
484b41dd 16060
ae48434c
ID
16061 mutex_lock(&dev->struct_mutex);
16062 intel_init_gt_powersave(dev);
16063 mutex_unlock(&dev->struct_mutex);
16064
1833b134 16065 intel_modeset_init_hw(dev);
02e792fb
DV
16066
16067 intel_setup_overlay(dev);
484b41dd
JB
16068
16069 /*
16070 * Make sure any fbs we allocated at startup are properly
16071 * pinned & fenced. When we do the allocation it's too early
16072 * for this.
16073 */
70e1e0ec 16074 for_each_crtc(dev, c) {
2ff8fde1
MR
16075 obj = intel_fb_obj(c->primary->fb);
16076 if (obj == NULL)
484b41dd
JB
16077 continue;
16078
e0d6149b
TU
16079 mutex_lock(&dev->struct_mutex);
16080 ret = intel_pin_and_fence_fb_obj(c->primary,
16081 c->primary->fb,
7580d774 16082 c->primary->state);
e0d6149b
TU
16083 mutex_unlock(&dev->struct_mutex);
16084 if (ret) {
484b41dd
JB
16085 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16086 to_intel_crtc(c)->pipe);
66e514c1
DA
16087 drm_framebuffer_unreference(c->primary->fb);
16088 c->primary->fb = NULL;
36750f28 16089 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 16090 update_state_fb(c->primary);
36750f28 16091 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16092 }
16093 }
0962c3c9
VS
16094
16095 intel_backlight_register(dev);
79e53945
JB
16096}
16097
4932e2c3
ID
16098void intel_connector_unregister(struct intel_connector *intel_connector)
16099{
16100 struct drm_connector *connector = &intel_connector->base;
16101
16102 intel_panel_destroy_backlight(connector);
34ea3d38 16103 drm_connector_unregister(connector);
4932e2c3
ID
16104}
16105
79e53945
JB
16106void intel_modeset_cleanup(struct drm_device *dev)
16107{
652c393a 16108 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16109 struct intel_connector *connector;
652c393a 16110
2eb5252e
ID
16111 intel_disable_gt_powersave(dev);
16112
0962c3c9
VS
16113 intel_backlight_unregister(dev);
16114
fd0c0642
DV
16115 /*
16116 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16117 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16118 * experience fancy races otherwise.
16119 */
2aeb7d3a 16120 intel_irq_uninstall(dev_priv);
eb21b92b 16121
fd0c0642
DV
16122 /*
16123 * Due to the hpd irq storm handling the hotplug work can re-arm the
16124 * poll handlers. Hence disable polling after hpd handling is shut down.
16125 */
f87ea761 16126 drm_kms_helper_poll_fini(dev);
fd0c0642 16127
723bfd70
JB
16128 intel_unregister_dsm_handler();
16129
7733b49b 16130 intel_fbc_disable(dev_priv);
69341a5e 16131
1630fe75
CW
16132 /* flush any delayed tasks or pending work */
16133 flush_scheduled_work();
16134
db31af1d 16135 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16136 for_each_intel_connector(dev, connector)
16137 connector->unregister(connector);
d9255d57 16138
79e53945 16139 drm_mode_config_cleanup(dev);
4d7bb011
DV
16140
16141 intel_cleanup_overlay(dev);
ae48434c
ID
16142
16143 mutex_lock(&dev->struct_mutex);
16144 intel_cleanup_gt_powersave(dev);
16145 mutex_unlock(&dev->struct_mutex);
f5949141
DV
16146
16147 intel_teardown_gmbus(dev);
79e53945
JB
16148}
16149
f1c79df3
ZW
16150/*
16151 * Return which encoder is currently attached for connector.
16152 */
df0e9248 16153struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16154{
df0e9248
CW
16155 return &intel_attached_encoder(connector)->base;
16156}
f1c79df3 16157
df0e9248
CW
16158void intel_connector_attach_encoder(struct intel_connector *connector,
16159 struct intel_encoder *encoder)
16160{
16161 connector->encoder = encoder;
16162 drm_mode_connector_attach_encoder(&connector->base,
16163 &encoder->base);
79e53945 16164}
28d52043
DA
16165
16166/*
16167 * set vga decode state - true == enable VGA decode
16168 */
16169int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16170{
16171 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16172 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16173 u16 gmch_ctrl;
16174
75fa041d
CW
16175 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16176 DRM_ERROR("failed to read control word\n");
16177 return -EIO;
16178 }
16179
c0cc8a55
CW
16180 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16181 return 0;
16182
28d52043
DA
16183 if (state)
16184 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16185 else
16186 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16187
16188 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16189 DRM_ERROR("failed to write control word\n");
16190 return -EIO;
16191 }
16192
28d52043
DA
16193 return 0;
16194}
c4a1d9e4 16195
c4a1d9e4 16196struct intel_display_error_state {
ff57f1b0
PZ
16197
16198 u32 power_well_driver;
16199
63b66e5b
CW
16200 int num_transcoders;
16201
c4a1d9e4
CW
16202 struct intel_cursor_error_state {
16203 u32 control;
16204 u32 position;
16205 u32 base;
16206 u32 size;
52331309 16207 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16208
16209 struct intel_pipe_error_state {
ddf9c536 16210 bool power_domain_on;
c4a1d9e4 16211 u32 source;
f301b1e1 16212 u32 stat;
52331309 16213 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16214
16215 struct intel_plane_error_state {
16216 u32 control;
16217 u32 stride;
16218 u32 size;
16219 u32 pos;
16220 u32 addr;
16221 u32 surface;
16222 u32 tile_offset;
52331309 16223 } plane[I915_MAX_PIPES];
63b66e5b
CW
16224
16225 struct intel_transcoder_error_state {
ddf9c536 16226 bool power_domain_on;
63b66e5b
CW
16227 enum transcoder cpu_transcoder;
16228
16229 u32 conf;
16230
16231 u32 htotal;
16232 u32 hblank;
16233 u32 hsync;
16234 u32 vtotal;
16235 u32 vblank;
16236 u32 vsync;
16237 } transcoder[4];
c4a1d9e4
CW
16238};
16239
16240struct intel_display_error_state *
16241intel_display_capture_error_state(struct drm_device *dev)
16242{
fbee40df 16243 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 16244 struct intel_display_error_state *error;
63b66e5b
CW
16245 int transcoders[] = {
16246 TRANSCODER_A,
16247 TRANSCODER_B,
16248 TRANSCODER_C,
16249 TRANSCODER_EDP,
16250 };
c4a1d9e4
CW
16251 int i;
16252
63b66e5b
CW
16253 if (INTEL_INFO(dev)->num_pipes == 0)
16254 return NULL;
16255
9d1cb914 16256 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16257 if (error == NULL)
16258 return NULL;
16259
190be112 16260 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
16261 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16262
055e393f 16263 for_each_pipe(dev_priv, i) {
ddf9c536 16264 error->pipe[i].power_domain_on =
f458ebbc
DV
16265 __intel_display_power_is_enabled(dev_priv,
16266 POWER_DOMAIN_PIPE(i));
ddf9c536 16267 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16268 continue;
16269
5efb3e28
VS
16270 error->cursor[i].control = I915_READ(CURCNTR(i));
16271 error->cursor[i].position = I915_READ(CURPOS(i));
16272 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16273
16274 error->plane[i].control = I915_READ(DSPCNTR(i));
16275 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 16276 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 16277 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16278 error->plane[i].pos = I915_READ(DSPPOS(i));
16279 }
ca291363
PZ
16280 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16281 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
16282 if (INTEL_INFO(dev)->gen >= 4) {
16283 error->plane[i].surface = I915_READ(DSPSURF(i));
16284 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16285 }
16286
c4a1d9e4 16287 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16288
3abfce77 16289 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 16290 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16291 }
16292
16293 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16294 if (HAS_DDI(dev_priv->dev))
16295 error->num_transcoders++; /* Account for eDP. */
16296
16297 for (i = 0; i < error->num_transcoders; i++) {
16298 enum transcoder cpu_transcoder = transcoders[i];
16299
ddf9c536 16300 error->transcoder[i].power_domain_on =
f458ebbc 16301 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16302 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16303 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16304 continue;
16305
63b66e5b
CW
16306 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16307
16308 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16309 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16310 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16311 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16312 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16313 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16314 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16315 }
16316
16317 return error;
16318}
16319
edc3d884
MK
16320#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16321
c4a1d9e4 16322void
edc3d884 16323intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16324 struct drm_device *dev,
16325 struct intel_display_error_state *error)
16326{
055e393f 16327 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16328 int i;
16329
63b66e5b
CW
16330 if (!error)
16331 return;
16332
edc3d884 16333 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16334 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16335 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16336 error->power_well_driver);
055e393f 16337 for_each_pipe(dev_priv, i) {
edc3d884 16338 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16339 err_printf(m, " Power: %s\n",
87ad3212 16340 onoff(error->pipe[i].power_domain_on));
edc3d884 16341 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16342 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16343
16344 err_printf(m, "Plane [%d]:\n", i);
16345 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16346 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16347 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16348 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16349 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16350 }
4b71a570 16351 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16352 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16353 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16354 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16355 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16356 }
16357
edc3d884
MK
16358 err_printf(m, "Cursor [%d]:\n", i);
16359 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16360 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16361 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16362 }
63b66e5b
CW
16363
16364 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 16365 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 16366 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16367 err_printf(m, " Power: %s\n",
87ad3212 16368 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16369 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16370 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16371 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16372 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16373 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16374 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16375 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16376 }
c4a1d9e4 16377}
e2fcdaa9
VS
16378
16379void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16380{
16381 struct intel_crtc *crtc;
16382
16383 for_each_intel_crtc(dev, crtc) {
16384 struct intel_unpin_work *work;
e2fcdaa9 16385
5e2d7afc 16386 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
16387
16388 work = crtc->unpin_work;
16389
16390 if (work && work->event &&
16391 work->event->base.file_priv == file) {
16392 kfree(work->event);
16393 work->event = NULL;
16394 }
16395
5e2d7afc 16396 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
16397 }
16398}
This page took 3.44518 seconds and 5 git commands to generate.