drm/i915: Clear intel_crtc->atomic before updating it.
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
75 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
465c120c
MR
79};
80
3d7d6510
MR
81/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
6b383a7f 86static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 119
79e53945 120typedef struct {
0206e353 121 int min, max;
79e53945
JB
122} intel_range_t;
123
124typedef struct {
0206e353
AJ
125 int dot_limit;
126 int p2_slow, p2_fast;
79e53945
JB
127} intel_p2_t;
128
d4906093
ML
129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
0206e353
AJ
131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
d4906093 133};
79e53945 134
bfa7df01
VS
135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
d2acd215
DV
171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
79e50a4f
JN
181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
bfa7df01
VS
214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
021357ac
CW
225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
8b99e68c
CW
228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
021357ac
CW
233}
234
5d536e28 235static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 236 .dot = { .min = 25000, .max = 350000 },
9c333719 237 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 238 .n = { .min = 2, .max = 16 },
0206e353
AJ
239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
246};
247
5d536e28
DV
248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
9c333719 250 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 251 .n = { .min = 2, .max = 16 },
5d536e28
DV
252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
e4b36699 261static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 262 .dot = { .min = 25000, .max = 350000 },
9c333719 263 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 264 .n = { .min = 2, .max = 16 },
0206e353
AJ
265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
e4b36699 272};
273e27ca 273
e4b36699 274static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
298};
299
273e27ca 300
e4b36699 301static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
044c7c41 313 },
e4b36699
KP
314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
044c7c41 340 },
e4b36699
KP
341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
044c7c41 354 },
e4b36699
KP
355};
356
f2b115e6 357static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 360 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
273e27ca 363 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
370};
371
f2b115e6 372static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
383};
384
273e27ca
EA
385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
b91ad0ec 390static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
401};
402
b91ad0ec 403static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
427};
428
273e27ca 429/* LVDS 100mhz refclk limits. */
b91ad0ec 430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
0206e353 438 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
0206e353 451 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
454};
455
dc730512 456static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 464 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 465 .n = { .min = 1, .max = 7 },
a0c4da24
JB
466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
b99ab663 468 .p1 = { .min = 2, .max = 3 },
5fdc9c49 469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
470};
471
ef9348c8
CML
472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 480 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
5ab7b0b7
ID
488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
e6292556 491 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
cdba954e
ACO
500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
fc596660 503 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
504}
505
e0638cdf
PZ
506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
4093561b 509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 510{
409ee761 511 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
512 struct intel_encoder *encoder;
513
409ee761 514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
d0737e1d
ACO
521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
a93e255f
ACO
527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
d0737e1d 529{
a93e255f 530 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 531 struct drm_connector *connector;
a93e255f 532 struct drm_connector_state *connector_state;
d0737e1d 533 struct intel_encoder *encoder;
a93e255f
ACO
534 int i, num_connectors = 0;
535
da3ced29 536 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
d0737e1d 541
a93e255f
ACO
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
d0737e1d 544 return true;
a93e255f
ACO
545 }
546
547 WARN_ON(num_connectors == 0);
d0737e1d
ACO
548
549 return false;
550}
551
a93e255f
ACO
552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 554{
a93e255f 555 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 556 const intel_limit_t *limit;
b91ad0ec 557
a93e255f 558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 559 if (intel_is_dual_link_lvds(dev)) {
1b894b59 560 if (refclk == 100000)
b91ad0ec
ZW
561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
1b894b59 565 if (refclk == 100000)
b91ad0ec
ZW
566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
c6bb3538 570 } else
b91ad0ec 571 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
572
573 return limit;
574}
575
a93e255f
ACO
576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 578{
a93e255f 579 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
580 const intel_limit_t *limit;
581
a93e255f 582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 583 if (intel_is_dual_link_lvds(dev))
e4b36699 584 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 585 else
e4b36699 586 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 589 limit = &intel_limits_g4x_hdmi;
a93e255f 590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 591 limit = &intel_limits_g4x_sdvo;
044c7c41 592 } else /* The option is for other outputs */
e4b36699 593 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
594
595 return limit;
596}
597
a93e255f
ACO
598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 600{
a93e255f 601 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
602 const intel_limit_t *limit;
603
5ab7b0b7
ID
604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
a93e255f 607 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 608 else if (IS_G4X(dev)) {
a93e255f 609 limit = intel_g4x_limit(crtc_state);
f2b115e6 610 } else if (IS_PINEVIEW(dev)) {
a93e255f 611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 612 limit = &intel_limits_pineview_lvds;
2177832f 613 else
f2b115e6 614 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
a0c4da24 617 } else if (IS_VALLEYVIEW(dev)) {
dc730512 618 limit = &intel_limits_vlv;
a6c45cf0 619 } else if (!IS_GEN2(dev)) {
a93e255f 620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
79e53945 624 } else {
a93e255f 625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 626 limit = &intel_limits_i8xx_lvds;
a93e255f 627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 628 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
629 else
630 limit = &intel_limits_i8xx_dac;
79e53945
JB
631 }
632 return limit;
633}
634
dccbea3b
ID
635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
f2b115e6 643/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 645{
2177832f
SL
646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
ed5ca77e 648 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 649 return 0;
fb03ac01
VS
650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
652
653 return clock->dot;
2177832f
SL
654}
655
7429e9d4
DV
656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
dccbea3b 661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 662{
7429e9d4 663 clock->m = i9xx_dpll_compute_m(clock);
79e53945 664 clock->p = clock->p1 * clock->p2;
ed5ca77e 665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 666 return 0;
fb03ac01
VS
667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
669
670 return clock->dot;
79e53945
JB
671}
672
dccbea3b 673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 678 return 0;
589eca67
ID
679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
681
682 return clock->dot / 5;
589eca67
ID
683}
684
dccbea3b 685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 690 return 0;
ef9348c8
CML
691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
694
695 return clock->dot / 5;
ef9348c8
CML
696}
697
7c04d1d9 698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
1b894b59
CW
704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
79e53945 707{
f01b7962
VS
708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
79e53945 710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 711 INTELPllInvalid("p1 out of range\n");
79e53945 712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 713 INTELPllInvalid("m2 out of range\n");
79e53945 714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 715 INTELPllInvalid("m1 out of range\n");
f01b7962 716
5ab7b0b7 717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
5ab7b0b7 721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
79e53945 728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 729 INTELPllInvalid("vco out of range\n");
79e53945
JB
730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 734 INTELPllInvalid("dot out of range\n");
79e53945
JB
735
736 return true;
737}
738
3b1429d9
VS
739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
79e53945 743{
3b1429d9 744 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 745
a93e255f 746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 747 /*
a210b028
DV
748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
79e53945 751 */
1974cad0 752 if (intel_is_dual_link_lvds(dev))
3b1429d9 753 return limit->p2.p2_fast;
79e53945 754 else
3b1429d9 755 return limit->p2.p2_slow;
79e53945
JB
756 } else {
757 if (target < limit->p2.dot_limit)
3b1429d9 758 return limit->p2.p2_slow;
79e53945 759 else
3b1429d9 760 return limit->p2.p2_fast;
79e53945 761 }
3b1429d9
VS
762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
79e53945 773
0206e353 774 memset(best_clock, 0, sizeof(*best_clock));
79e53945 775
3b1429d9
VS
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
42158660
ZY
778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 782 if (clock.m2 >= clock.m1)
42158660
ZY
783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
788 int this_err;
789
dccbea3b 790 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
793 continue;
794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
811static bool
a93e255f
ACO
812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
ee9300bb
DV
814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
79e53945 816{
3b1429d9 817 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 818 intel_clock_t clock;
79e53945
JB
819 int err = target;
820
0206e353 821 memset(best_clock, 0, sizeof(*best_clock));
79e53945 822
3b1429d9
VS
823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
42158660
ZY
825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
833 int this_err;
834
dccbea3b 835 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
79e53945 838 continue;
cec2f356
SP
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
79e53945
JB
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
d4906093 856static bool
a93e255f
ACO
857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
ee9300bb
DV
859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
d4906093 861{
3b1429d9 862 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
863 intel_clock_t clock;
864 int max_n;
3b1429d9 865 bool found = false;
6ba770dc
AJ
866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
868
869 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
d4906093 873 max_n = limit->n.max;
f77f13e2 874 /* based on hardware requirement, prefer smaller n to precision */
d4906093 875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 876 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
dccbea3b 885 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
d4906093 888 continue;
1b894b59
CW
889
890 this_err = abs(clock.dot - target);
d4906093
ML
891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
2c07245f
ZW
901 return found;
902}
903
d5dd62bd
ID
904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
9ca3ba01
ID
914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
24be4e46
ID
924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
d5dd62bd
ID
927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
a0c4da24 944static bool
a93e255f
ACO
945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
ee9300bb
DV
947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
a0c4da24 949{
a93e255f 950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 951 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 952 intel_clock_t clock;
69e4f900 953 unsigned int bestppm = 1000000;
27e639bf
VS
954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 956 bool found = false;
a0c4da24 957
6b4bf1c4
VS
958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
961
962 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 967 clock.p = clock.p1 * clock.p2;
a0c4da24 968 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 970 unsigned int ppm;
69e4f900 971
6b4bf1c4
VS
972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
974
dccbea3b 975 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 976
f01b7962
VS
977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
43b0ac53
VS
979 continue;
980
d5dd62bd
ID
981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
6b4bf1c4 986
d5dd62bd
ID
987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
a0c4da24
JB
990 }
991 }
992 }
993 }
a0c4da24 994
49e497ef 995 return found;
a0c4da24 996}
a4fc5ed6 997
ef9348c8 998static bool
a93e255f
ACO
999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
a93e255f 1004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1005 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1006 unsigned int best_error_ppm;
ef9348c8
CML
1007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1012 best_error_ppm = 1000000;
ef9348c8
CML
1013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1026 unsigned int error_ppm;
ef9348c8
CML
1027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
dccbea3b 1038 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
9ca3ba01
ID
1043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
ef9348c8
CML
1050 }
1051 }
1052
1053 return found;
1054}
1055
5ab7b0b7
ID
1056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
20ddf665
VS
1065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
241bfc38 1072 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1073 * as Haswell has gained clock readout/fastboot support.
1074 *
66e514c1 1075 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1076 * properly reconstruct framebuffers.
c3d1f436
MR
1077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
20ddf665 1081 */
c3d1f436 1082 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1083 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1084}
1085
a5c961d1
PZ
1086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
6e3c9717 1092 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1093}
1094
fbf49ea2
VS
1095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1108 msleep(5);
fbf49ea2
VS
1109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
ab7ad7f6
KP
1114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1116 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
ab7ad7f6
KP
1122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
58e10eb9 1128 *
9d0498a2 1129 */
575f7ab7 1130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1131{
575f7ab7 1132 struct drm_device *dev = crtc->base.dev;
9d0498a2 1133 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1135 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1136
1137 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1138 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1139
1140 /* Wait for the Pipe State to go off */
58e10eb9
CW
1141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
284637d9 1143 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1144 } else {
ab7ad7f6 1145 /* Wait for the display line to settle */
fbf49ea2 1146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1147 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1148 }
79e53945
JB
1149}
1150
b24e7179
JB
1151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
55607e8a
DV
1157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
b24e7179 1159{
b24e7179
JB
1160 u32 val;
1161 bool cur_state;
1162
649636ef 1163 val = I915_READ(DPLL(pipe));
b24e7179 1164 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1165 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
b24e7179 1169
23538ef1
JN
1170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
a580516d 1176 mutex_lock(&dev_priv->sb_lock);
23538ef1 1177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1178 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1179
1180 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1181 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
55607e8a 1188struct intel_shared_dpll *
e2b78267
DV
1189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1190{
1191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
6e3c9717 1193 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1194 return NULL;
1195
6e3c9717 1196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1197}
1198
040484af 1199/* For ILK+ */
55607e8a
DV
1200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
040484af 1203{
040484af 1204 bool cur_state;
5358901f 1205 struct intel_dpll_hw_state hw_state;
040484af 1206
92b27b08 1207 if (WARN (!pll,
46edb027 1208 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1209 return;
ee7b9f93 1210
5358901f 1211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1212 I915_STATE_WARN(cur_state != state,
5358901f
DV
1213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
040484af 1215}
040484af
JB
1216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
040484af 1220 bool cur_state;
ad80a810
PZ
1221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
040484af 1223
affa9354
PZ
1224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
649636ef 1226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1228 } else {
649636ef 1229 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
e2c719b7 1232 I915_STATE_WARN(cur_state != state,
040484af
JB
1233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
040484af
JB
1242 u32 val;
1243 bool cur_state;
1244
649636ef 1245 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1246 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1247 I915_STATE_WARN(cur_state != state,
040484af
JB
1248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
040484af
JB
1257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
3d13ef2e 1260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1261 return;
1262
bf507ef7 1263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1264 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1265 return;
1266
649636ef 1267 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1269}
1270
55607e8a
DV
1271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
040484af 1273{
040484af 1274 u32 val;
55607e8a 1275 bool cur_state;
040484af 1276
649636ef 1277 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1279 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
040484af
JB
1282}
1283
b680c37a
DV
1284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
ea0760cf 1286{
bedd4dba
JN
1287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
ea0760cf
JB
1289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
0de3b485 1291 bool locked = true;
ea0760cf 1292
bedd4dba
JN
1293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
ea0760cf 1299 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
ea0760cf
JB
1310 } else {
1311 pp_reg = PP_CONTROL;
bedd4dba
JN
1312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
ea0760cf
JB
1314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1319 locked = false;
1320
e2c719b7 1321 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1322 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1323 pipe_name(pipe));
ea0760cf
JB
1324}
1325
93ce0ba6
JN
1326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
d9d82081 1332 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1334 else
5efb3e28 1335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1336
e2c719b7 1337 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
b840d907
JB
1344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
b24e7179 1346{
63d7bbe9 1347 bool cur_state;
702e7a56
PZ
1348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
b24e7179 1350
b6b5d049
VS
1351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1354 state = true;
1355
f458ebbc 1356 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1358 cur_state = false;
1359 } else {
649636ef 1360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
e2c719b7 1364 I915_STATE_WARN(cur_state != state,
63d7bbe9 1365 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1366 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1367}
1368
931872fc
CW
1369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
b24e7179 1371{
b24e7179 1372 u32 val;
931872fc 1373 bool cur_state;
b24e7179 1374
649636ef 1375 val = I915_READ(DSPCNTR(plane));
931872fc 1376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1377 I915_STATE_WARN(cur_state != state,
931872fc
CW
1378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1380}
1381
931872fc
CW
1382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
b24e7179
JB
1385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
653e1026 1388 struct drm_device *dev = dev_priv->dev;
649636ef 1389 int i;
b24e7179 1390
653e1026
VS
1391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1393 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
19ec1358 1397 return;
28c05794 1398 }
19ec1358 1399
b24e7179 1400 /* Need to check both planes against the pipe */
055e393f 1401 for_each_pipe(dev_priv, i) {
649636ef
VS
1402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1404 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
b24e7179
JB
1408 }
1409}
1410
19332d7a
JB
1411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
20674eef 1414 struct drm_device *dev = dev_priv->dev;
649636ef 1415 int sprite;
19332d7a 1416
7feb8b88 1417 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1418 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1425 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1426 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1427 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1429 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1432 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1433 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1437 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1438 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1440 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1441 }
1442}
1443
08c71e5e
VS
1444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
e2c719b7 1446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1447 drm_crtc_vblank_put(crtc);
1448}
1449
89eff4be 1450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1451{
1452 u32 val;
1453 bool enabled;
1454
e2c719b7 1455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1456
92f2584a
JB
1457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1461}
1462
ab9412ba
DV
1463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
92f2584a 1465{
92f2584a
JB
1466 u32 val;
1467 bool enabled;
1468
649636ef 1469 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1470 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1471 I915_STATE_WARN(enabled,
9db4a9c7
JB
1472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
92f2584a
JB
1474}
1475
4e634389
KP
1476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
44f37d1f
CML
1487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
f0575e92
KP
1490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
1519b995
KP
1497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
dc0fa718 1500 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1505 return false;
44f37d1f
CML
1506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
1519b995 1509 } else {
dc0fa718 1510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
291906f1 1547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1548 enum pipe pipe, int reg, u32 port_sel)
291906f1 1549{
47a05eca 1550 u32 val = I915_READ(reg);
e2c719b7 1551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1553 reg, pipe_name(pipe));
de9a35ab 1554
e2c719b7 1555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1556 && (val & DP_PIPEB_SELECT),
de9a35ab 1557 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
47a05eca 1563 u32 val = I915_READ(reg);
e2c719b7 1564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1566 reg, pipe_name(pipe));
de9a35ab 1567
e2c719b7 1568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1569 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1570 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
291906f1 1576 u32 val;
291906f1 1577
f0575e92
KP
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1581
649636ef 1582 val = I915_READ(PCH_ADPA);
e2c719b7 1583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1584 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1585 pipe_name(pipe));
291906f1 1586
649636ef 1587 val = I915_READ(PCH_LVDS);
e2c719b7 1588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1590 pipe_name(pipe));
291906f1 1591
e2debe91
PZ
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1595}
1596
d288f65f 1597static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1598 const struct intel_crtc_state *pipe_config)
87442f73 1599{
426115cf
DV
1600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
d288f65f 1603 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1604
426115cf 1605 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1606
1607 /* No really, not for ILK+ */
1608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1611 if (IS_MOBILE(dev_priv->dev))
426115cf 1612 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1613
426115cf
DV
1614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
d288f65f 1621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1622 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1623
1624 /* We do this three times for luck */
426115cf 1625 I915_WRITE(reg, dpll);
87442f73
DV
1626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
426115cf 1628 I915_WRITE(reg, dpll);
87442f73
DV
1629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
426115cf 1631 I915_WRITE(reg, dpll);
87442f73
DV
1632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
d288f65f 1636static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1637 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
a580516d 1649 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
54433e91
VS
1656 mutex_unlock(&dev_priv->sb_lock);
1657
9d556c99
CML
1658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
d288f65f 1664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1665
1666 /* Check PLL is locked */
a11b0703 1667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
a11b0703 1670 /* not sure when this should be written */
d288f65f 1671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1672 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1673}
1674
1c4e0274
VS
1675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
3538b9df 1681 count += crtc->base.state->active &&
409ee761 1682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1683
1684 return count;
1685}
1686
66e3d5c0 1687static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1688{
66e3d5c0
DV
1689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
6e3c9717 1692 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1693
66e3d5c0 1694 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1695
63d7bbe9 1696 /* No really, not for ILK+ */
3d13ef2e 1697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1698
1699 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1702
1c4e0274
VS
1703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
66e3d5c0 1715
c2b63374
VS
1716 /*
1717 * Apparently we need to have VGA mode enabled prior to changing
1718 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1719 * dividers, even though the register value does change.
1720 */
1721 I915_WRITE(reg, 0);
1722
8e7a65aa
VS
1723 I915_WRITE(reg, dpll);
1724
66e3d5c0
DV
1725 /* Wait for the clocks to stabilize. */
1726 POSTING_READ(reg);
1727 udelay(150);
1728
1729 if (INTEL_INFO(dev)->gen >= 4) {
1730 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1731 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1732 } else {
1733 /* The pixel multiplier can only be updated once the
1734 * DPLL is enabled and the clocks are stable.
1735 *
1736 * So write it again.
1737 */
1738 I915_WRITE(reg, dpll);
1739 }
63d7bbe9
JB
1740
1741 /* We do this three times for luck */
66e3d5c0 1742 I915_WRITE(reg, dpll);
63d7bbe9
JB
1743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
66e3d5c0 1745 I915_WRITE(reg, dpll);
63d7bbe9
JB
1746 POSTING_READ(reg);
1747 udelay(150); /* wait for warmup */
66e3d5c0 1748 I915_WRITE(reg, dpll);
63d7bbe9
JB
1749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
1751}
1752
1753/**
50b44a44 1754 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1755 * @dev_priv: i915 private structure
1756 * @pipe: pipe PLL to disable
1757 *
1758 * Disable the PLL for @pipe, making sure the pipe is off first.
1759 *
1760 * Note! This is for pre-ILK only.
1761 */
1c4e0274 1762static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1763{
1c4e0274
VS
1764 struct drm_device *dev = crtc->base.dev;
1765 struct drm_i915_private *dev_priv = dev->dev_private;
1766 enum pipe pipe = crtc->pipe;
1767
1768 /* Disable DVO 2x clock on both PLLs if necessary */
1769 if (IS_I830(dev) &&
409ee761 1770 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1771 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1772 I915_WRITE(DPLL(PIPE_B),
1773 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1774 I915_WRITE(DPLL(PIPE_A),
1775 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1776 }
1777
b6b5d049
VS
1778 /* Don't disable pipe or pipe PLLs if needed */
1779 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1780 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1781 return;
1782
1783 /* Make sure the pipe isn't still relying on us */
1784 assert_pipe_disabled(dev_priv, pipe);
1785
b8afb911 1786 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1787 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1788}
1789
f6071166
JB
1790static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1791{
b8afb911 1792 u32 val;
f6071166
JB
1793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
e5cbfbfb
ID
1797 /*
1798 * Leave integrated clock source and reference clock enabled for pipe B.
1799 * The latter is needed for VGA hotplug / manual detection.
1800 */
b8afb911 1801 val = DPLL_VGA_MODE_DIS;
f6071166 1802 if (pipe == PIPE_B)
60bfe44f 1803 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1804 I915_WRITE(DPLL(pipe), val);
1805 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1806
1807}
1808
1809static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1810{
d752048d 1811 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1812 u32 val;
1813
a11b0703
VS
1814 /* Make sure the pipe isn't still relying on us */
1815 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1816
a11b0703 1817 /* Set PLL en = 0 */
60bfe44f
VS
1818 val = DPLL_SSC_REF_CLK_CHV |
1819 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1820 if (pipe != PIPE_A)
1821 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1822 I915_WRITE(DPLL(pipe), val);
1823 POSTING_READ(DPLL(pipe));
d752048d 1824
a580516d 1825 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1826
1827 /* Disable 10bit clock to display controller */
1828 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1829 val &= ~DPIO_DCLKP_EN;
1830 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1831
a580516d 1832 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1833}
1834
e4607fcf 1835void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1836 struct intel_digital_port *dport,
1837 unsigned int expected_mask)
89b667f8
JB
1838{
1839 u32 port_mask;
00fc31b7 1840 int dpll_reg;
89b667f8 1841
e4607fcf
CML
1842 switch (dport->port) {
1843 case PORT_B:
89b667f8 1844 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1845 dpll_reg = DPLL(0);
e4607fcf
CML
1846 break;
1847 case PORT_C:
89b667f8 1848 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1849 dpll_reg = DPLL(0);
9b6de0a1 1850 expected_mask <<= 4;
00fc31b7
CML
1851 break;
1852 case PORT_D:
1853 port_mask = DPLL_PORTD_READY_MASK;
1854 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1855 break;
1856 default:
1857 BUG();
1858 }
89b667f8 1859
9b6de0a1
VS
1860 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1861 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1862 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1863}
1864
b14b1055
DV
1865static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1866{
1867 struct drm_device *dev = crtc->base.dev;
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1870
be19f0ff
CW
1871 if (WARN_ON(pll == NULL))
1872 return;
1873
3e369b76 1874 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1875 if (pll->active == 0) {
1876 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1877 WARN_ON(pll->on);
1878 assert_shared_dpll_disabled(dev_priv, pll);
1879
1880 pll->mode_set(dev_priv, pll);
1881 }
1882}
1883
92f2584a 1884/**
85b3894f 1885 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1886 * @dev_priv: i915 private structure
1887 * @pipe: pipe PLL to enable
1888 *
1889 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1890 * drives the transcoder clock.
1891 */
85b3894f 1892static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1893{
3d13ef2e
DL
1894 struct drm_device *dev = crtc->base.dev;
1895 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1896 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1897
87a875bb 1898 if (WARN_ON(pll == NULL))
48da64a8
CW
1899 return;
1900
3e369b76 1901 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1902 return;
ee7b9f93 1903
74dd6928 1904 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1905 pll->name, pll->active, pll->on,
e2b78267 1906 crtc->base.base.id);
92f2584a 1907
cdbd2316
DV
1908 if (pll->active++) {
1909 WARN_ON(!pll->on);
e9d6944e 1910 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1911 return;
1912 }
f4a091c7 1913 WARN_ON(pll->on);
ee7b9f93 1914
bd2bb1b9
PZ
1915 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1916
46edb027 1917 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1918 pll->enable(dev_priv, pll);
ee7b9f93 1919 pll->on = true;
92f2584a
JB
1920}
1921
f6daaec2 1922static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1923{
3d13ef2e
DL
1924 struct drm_device *dev = crtc->base.dev;
1925 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1926 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1927
92f2584a 1928 /* PCH only available on ILK+ */
80aa9312
JB
1929 if (INTEL_INFO(dev)->gen < 5)
1930 return;
1931
eddfcbcd
ML
1932 if (pll == NULL)
1933 return;
92f2584a 1934
eddfcbcd 1935 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1936 return;
7a419866 1937
46edb027
DV
1938 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1939 pll->name, pll->active, pll->on,
e2b78267 1940 crtc->base.base.id);
7a419866 1941
48da64a8 1942 if (WARN_ON(pll->active == 0)) {
e9d6944e 1943 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1944 return;
1945 }
1946
e9d6944e 1947 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1948 WARN_ON(!pll->on);
cdbd2316 1949 if (--pll->active)
7a419866 1950 return;
ee7b9f93 1951
46edb027 1952 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1953 pll->disable(dev_priv, pll);
ee7b9f93 1954 pll->on = false;
bd2bb1b9
PZ
1955
1956 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1957}
1958
b8a4f404
PZ
1959static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1960 enum pipe pipe)
040484af 1961{
23670b32 1962 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1963 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1965 uint32_t reg, val, pipeconf_val;
040484af
JB
1966
1967 /* PCH only available on ILK+ */
55522f37 1968 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1969
1970 /* Make sure PCH DPLL is enabled */
e72f9fbf 1971 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1972 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1973
1974 /* FDI must be feeding us bits for PCH ports */
1975 assert_fdi_tx_enabled(dev_priv, pipe);
1976 assert_fdi_rx_enabled(dev_priv, pipe);
1977
23670b32
DV
1978 if (HAS_PCH_CPT(dev)) {
1979 /* Workaround: Set the timing override bit before enabling the
1980 * pch transcoder. */
1981 reg = TRANS_CHICKEN2(pipe);
1982 val = I915_READ(reg);
1983 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1984 I915_WRITE(reg, val);
59c859d6 1985 }
23670b32 1986
ab9412ba 1987 reg = PCH_TRANSCONF(pipe);
040484af 1988 val = I915_READ(reg);
5f7f726d 1989 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1990
1991 if (HAS_PCH_IBX(dev_priv->dev)) {
1992 /*
c5de7c6f
VS
1993 * Make the BPC in transcoder be consistent with
1994 * that in pipeconf reg. For HDMI we must use 8bpc
1995 * here for both 8bpc and 12bpc.
e9bcff5c 1996 */
dfd07d72 1997 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1998 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1999 val |= PIPECONF_8BPC;
2000 else
2001 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2002 }
5f7f726d
PZ
2003
2004 val &= ~TRANS_INTERLACE_MASK;
2005 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2006 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2007 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2008 val |= TRANS_LEGACY_INTERLACED_ILK;
2009 else
2010 val |= TRANS_INTERLACED;
5f7f726d
PZ
2011 else
2012 val |= TRANS_PROGRESSIVE;
2013
040484af
JB
2014 I915_WRITE(reg, val | TRANS_ENABLE);
2015 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2016 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2017}
2018
8fb033d7 2019static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2020 enum transcoder cpu_transcoder)
040484af 2021{
8fb033d7 2022 u32 val, pipeconf_val;
8fb033d7
PZ
2023
2024 /* PCH only available on ILK+ */
55522f37 2025 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2026
8fb033d7 2027 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2028 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2029 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2030
223a6fdf 2031 /* Workaround: set timing override bit. */
36c0d0cf 2032 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2033 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2034 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2035
25f3ef11 2036 val = TRANS_ENABLE;
937bb610 2037 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2038
9a76b1c6
PZ
2039 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2040 PIPECONF_INTERLACED_ILK)
a35f2679 2041 val |= TRANS_INTERLACED;
8fb033d7
PZ
2042 else
2043 val |= TRANS_PROGRESSIVE;
2044
ab9412ba
DV
2045 I915_WRITE(LPT_TRANSCONF, val);
2046 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2047 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2048}
2049
b8a4f404
PZ
2050static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2051 enum pipe pipe)
040484af 2052{
23670b32
DV
2053 struct drm_device *dev = dev_priv->dev;
2054 uint32_t reg, val;
040484af
JB
2055
2056 /* FDI relies on the transcoder */
2057 assert_fdi_tx_disabled(dev_priv, pipe);
2058 assert_fdi_rx_disabled(dev_priv, pipe);
2059
291906f1
JB
2060 /* Ports must be off as well */
2061 assert_pch_ports_disabled(dev_priv, pipe);
2062
ab9412ba 2063 reg = PCH_TRANSCONF(pipe);
040484af
JB
2064 val = I915_READ(reg);
2065 val &= ~TRANS_ENABLE;
2066 I915_WRITE(reg, val);
2067 /* wait for PCH transcoder off, transcoder state */
2068 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2069 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2070
2071 if (!HAS_PCH_IBX(dev)) {
2072 /* Workaround: Clear the timing override chicken bit again. */
2073 reg = TRANS_CHICKEN2(pipe);
2074 val = I915_READ(reg);
2075 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2076 I915_WRITE(reg, val);
2077 }
040484af
JB
2078}
2079
ab4d966c 2080static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2081{
8fb033d7
PZ
2082 u32 val;
2083
ab9412ba 2084 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2085 val &= ~TRANS_ENABLE;
ab9412ba 2086 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2087 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2088 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2089 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2090
2091 /* Workaround: clear timing override bit. */
36c0d0cf 2092 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2093 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2094 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2095}
2096
b24e7179 2097/**
309cfea8 2098 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2099 * @crtc: crtc responsible for the pipe
b24e7179 2100 *
0372264a 2101 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2102 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2103 */
e1fdc473 2104static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2105{
0372264a
PZ
2106 struct drm_device *dev = crtc->base.dev;
2107 struct drm_i915_private *dev_priv = dev->dev_private;
2108 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2109 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2110 pipe);
1a240d4d 2111 enum pipe pch_transcoder;
b24e7179
JB
2112 int reg;
2113 u32 val;
2114
9e2ee2dd
VS
2115 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2116
58c6eaa2 2117 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2118 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2119 assert_sprites_disabled(dev_priv, pipe);
2120
681e5811 2121 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2122 pch_transcoder = TRANSCODER_A;
2123 else
2124 pch_transcoder = pipe;
2125
b24e7179
JB
2126 /*
2127 * A pipe without a PLL won't actually be able to drive bits from
2128 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2129 * need the check.
2130 */
50360403 2131 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2132 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2133 assert_dsi_pll_enabled(dev_priv);
2134 else
2135 assert_pll_enabled(dev_priv, pipe);
040484af 2136 else {
6e3c9717 2137 if (crtc->config->has_pch_encoder) {
040484af 2138 /* if driving the PCH, we need FDI enabled */
cc391bbb 2139 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2140 assert_fdi_tx_pll_enabled(dev_priv,
2141 (enum pipe) cpu_transcoder);
040484af
JB
2142 }
2143 /* FIXME: assert CPU port conditions for SNB+ */
2144 }
b24e7179 2145
702e7a56 2146 reg = PIPECONF(cpu_transcoder);
b24e7179 2147 val = I915_READ(reg);
7ad25d48 2148 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2149 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2150 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2151 return;
7ad25d48 2152 }
00d70b15
CW
2153
2154 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2155 POSTING_READ(reg);
b24e7179
JB
2156}
2157
2158/**
309cfea8 2159 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2160 * @crtc: crtc whose pipes is to be disabled
b24e7179 2161 *
575f7ab7
VS
2162 * Disable the pipe of @crtc, making sure that various hardware
2163 * specific requirements are met, if applicable, e.g. plane
2164 * disabled, panel fitter off, etc.
b24e7179
JB
2165 *
2166 * Will wait until the pipe has shut down before returning.
2167 */
575f7ab7 2168static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2169{
575f7ab7 2170 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2171 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2172 enum pipe pipe = crtc->pipe;
b24e7179
JB
2173 int reg;
2174 u32 val;
2175
9e2ee2dd
VS
2176 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2177
b24e7179
JB
2178 /*
2179 * Make sure planes won't keep trying to pump pixels to us,
2180 * or we might hang the display.
2181 */
2182 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2183 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2184 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2185
702e7a56 2186 reg = PIPECONF(cpu_transcoder);
b24e7179 2187 val = I915_READ(reg);
00d70b15
CW
2188 if ((val & PIPECONF_ENABLE) == 0)
2189 return;
2190
67adc644
VS
2191 /*
2192 * Double wide has implications for planes
2193 * so best keep it disabled when not needed.
2194 */
6e3c9717 2195 if (crtc->config->double_wide)
67adc644
VS
2196 val &= ~PIPECONF_DOUBLE_WIDE;
2197
2198 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2199 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2200 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2201 val &= ~PIPECONF_ENABLE;
2202
2203 I915_WRITE(reg, val);
2204 if ((val & PIPECONF_ENABLE) == 0)
2205 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2206}
2207
693db184
CW
2208static bool need_vtd_wa(struct drm_device *dev)
2209{
2210#ifdef CONFIG_INTEL_IOMMU
2211 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2212 return true;
2213#endif
2214 return false;
2215}
2216
50470bb0 2217unsigned int
6761dd31 2218intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2219 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2220{
6761dd31
TU
2221 unsigned int tile_height;
2222 uint32_t pixel_bytes;
a57ce0b2 2223
b5d0e9bf
DL
2224 switch (fb_format_modifier) {
2225 case DRM_FORMAT_MOD_NONE:
2226 tile_height = 1;
2227 break;
2228 case I915_FORMAT_MOD_X_TILED:
2229 tile_height = IS_GEN2(dev) ? 16 : 8;
2230 break;
2231 case I915_FORMAT_MOD_Y_TILED:
2232 tile_height = 32;
2233 break;
2234 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2235 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2236 switch (pixel_bytes) {
b5d0e9bf 2237 default:
6761dd31 2238 case 1:
b5d0e9bf
DL
2239 tile_height = 64;
2240 break;
6761dd31
TU
2241 case 2:
2242 case 4:
b5d0e9bf
DL
2243 tile_height = 32;
2244 break;
6761dd31 2245 case 8:
b5d0e9bf
DL
2246 tile_height = 16;
2247 break;
6761dd31 2248 case 16:
b5d0e9bf
DL
2249 WARN_ONCE(1,
2250 "128-bit pixels are not supported for display!");
2251 tile_height = 16;
2252 break;
2253 }
2254 break;
2255 default:
2256 MISSING_CASE(fb_format_modifier);
2257 tile_height = 1;
2258 break;
2259 }
091df6cb 2260
6761dd31
TU
2261 return tile_height;
2262}
2263
2264unsigned int
2265intel_fb_align_height(struct drm_device *dev, unsigned int height,
2266 uint32_t pixel_format, uint64_t fb_format_modifier)
2267{
2268 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2269 fb_format_modifier, 0));
a57ce0b2
JB
2270}
2271
f64b98cd
TU
2272static int
2273intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2274 const struct drm_plane_state *plane_state)
2275{
50470bb0 2276 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2277 unsigned int tile_height, tile_pitch;
50470bb0 2278
f64b98cd
TU
2279 *view = i915_ggtt_view_normal;
2280
50470bb0
TU
2281 if (!plane_state)
2282 return 0;
2283
121920fa 2284 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2285 return 0;
2286
9abc4648 2287 *view = i915_ggtt_view_rotated;
50470bb0
TU
2288
2289 info->height = fb->height;
2290 info->pixel_format = fb->pixel_format;
2291 info->pitch = fb->pitches[0];
89e3e142 2292 info->uv_offset = fb->offsets[1];
50470bb0
TU
2293 info->fb_modifier = fb->modifier[0];
2294
84fe03f7 2295 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2296 fb->modifier[0], 0);
84fe03f7
TU
2297 tile_pitch = PAGE_SIZE / tile_height;
2298 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2299 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2300 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2301
89e3e142
TU
2302 if (info->pixel_format == DRM_FORMAT_NV12) {
2303 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2304 fb->modifier[0], 1);
2305 tile_pitch = PAGE_SIZE / tile_height;
2306 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2307 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2308 tile_height);
2309 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2310 PAGE_SIZE;
2311 }
2312
f64b98cd
TU
2313 return 0;
2314}
2315
4e9a86b6
VS
2316static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2317{
2318 if (INTEL_INFO(dev_priv)->gen >= 9)
2319 return 256 * 1024;
985b8bb4
VS
2320 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2321 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2322 return 128 * 1024;
2323 else if (INTEL_INFO(dev_priv)->gen >= 4)
2324 return 4 * 1024;
2325 else
44c5905e 2326 return 0;
4e9a86b6
VS
2327}
2328
127bd2ac 2329int
850c4cdc
TU
2330intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2331 struct drm_framebuffer *fb,
82bc3b2d 2332 const struct drm_plane_state *plane_state,
91af127f
JH
2333 struct intel_engine_cs *pipelined,
2334 struct drm_i915_gem_request **pipelined_request)
6b95a207 2335{
850c4cdc 2336 struct drm_device *dev = fb->dev;
ce453d81 2337 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2338 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2339 struct i915_ggtt_view view;
6b95a207
KH
2340 u32 alignment;
2341 int ret;
2342
ebcdd39e
MR
2343 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2344
7b911adc
TU
2345 switch (fb->modifier[0]) {
2346 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2347 alignment = intel_linear_alignment(dev_priv);
6b95a207 2348 break;
7b911adc 2349 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2350 if (INTEL_INFO(dev)->gen >= 9)
2351 alignment = 256 * 1024;
2352 else {
2353 /* pin() will align the object as required by fence */
2354 alignment = 0;
2355 }
6b95a207 2356 break;
7b911adc 2357 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2358 case I915_FORMAT_MOD_Yf_TILED:
2359 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2360 "Y tiling bo slipped through, driver bug!\n"))
2361 return -EINVAL;
2362 alignment = 1 * 1024 * 1024;
2363 break;
6b95a207 2364 default:
7b911adc
TU
2365 MISSING_CASE(fb->modifier[0]);
2366 return -EINVAL;
6b95a207
KH
2367 }
2368
f64b98cd
TU
2369 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2370 if (ret)
2371 return ret;
2372
693db184
CW
2373 /* Note that the w/a also requires 64 PTE of padding following the
2374 * bo. We currently fill all unused PTE with the shadow page and so
2375 * we should always have valid PTE following the scanout preventing
2376 * the VT-d warning.
2377 */
2378 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2379 alignment = 256 * 1024;
2380
d6dd6843
PZ
2381 /*
2382 * Global gtt pte registers are special registers which actually forward
2383 * writes to a chunk of system memory. Which means that there is no risk
2384 * that the register values disappear as soon as we call
2385 * intel_runtime_pm_put(), so it is correct to wrap only the
2386 * pin/unpin/fence and not more.
2387 */
2388 intel_runtime_pm_get(dev_priv);
2389
ce453d81 2390 dev_priv->mm.interruptible = false;
e6617330 2391 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2392 pipelined_request, &view);
48b956c5 2393 if (ret)
ce453d81 2394 goto err_interruptible;
6b95a207
KH
2395
2396 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2397 * fence, whereas 965+ only requires a fence if using
2398 * framebuffer compression. For simplicity, we always install
2399 * a fence as the cost is not that onerous.
2400 */
9807216f
VK
2401 if (view.type == I915_GGTT_VIEW_NORMAL) {
2402 ret = i915_gem_object_get_fence(obj);
2403 if (ret == -EDEADLK) {
2404 /*
2405 * -EDEADLK means there are no free fences
2406 * no pending flips.
2407 *
2408 * This is propagated to atomic, but it uses
2409 * -EDEADLK to force a locking recovery, so
2410 * change the returned error to -EBUSY.
2411 */
2412 ret = -EBUSY;
2413 goto err_unpin;
2414 } else if (ret)
2415 goto err_unpin;
1690e1eb 2416
9807216f
VK
2417 i915_gem_object_pin_fence(obj);
2418 }
6b95a207 2419
ce453d81 2420 dev_priv->mm.interruptible = true;
d6dd6843 2421 intel_runtime_pm_put(dev_priv);
6b95a207 2422 return 0;
48b956c5
CW
2423
2424err_unpin:
f64b98cd 2425 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2426err_interruptible:
2427 dev_priv->mm.interruptible = true;
d6dd6843 2428 intel_runtime_pm_put(dev_priv);
48b956c5 2429 return ret;
6b95a207
KH
2430}
2431
82bc3b2d
TU
2432static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2433 const struct drm_plane_state *plane_state)
1690e1eb 2434{
82bc3b2d 2435 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2436 struct i915_ggtt_view view;
2437 int ret;
82bc3b2d 2438
ebcdd39e
MR
2439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
f64b98cd
TU
2441 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2442 WARN_ONCE(ret, "Couldn't get view from plane state!");
2443
9807216f
VK
2444 if (view.type == I915_GGTT_VIEW_NORMAL)
2445 i915_gem_object_unpin_fence(obj);
2446
f64b98cd 2447 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2448}
2449
c2c75131
DV
2450/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2451 * is assumed to be a power-of-two. */
4e9a86b6
VS
2452unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2453 int *x, int *y,
bc752862
CW
2454 unsigned int tiling_mode,
2455 unsigned int cpp,
2456 unsigned int pitch)
c2c75131 2457{
bc752862
CW
2458 if (tiling_mode != I915_TILING_NONE) {
2459 unsigned int tile_rows, tiles;
c2c75131 2460
bc752862
CW
2461 tile_rows = *y / 8;
2462 *y %= 8;
c2c75131 2463
bc752862
CW
2464 tiles = *x / (512/cpp);
2465 *x %= 512/cpp;
2466
2467 return tile_rows * pitch * 8 + tiles * 4096;
2468 } else {
4e9a86b6 2469 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2470 unsigned int offset;
2471
2472 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2473 *y = (offset & alignment) / pitch;
2474 *x = ((offset & alignment) - *y * pitch) / cpp;
2475 return offset & ~alignment;
bc752862 2476 }
c2c75131
DV
2477}
2478
b35d63fa 2479static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2480{
2481 switch (format) {
2482 case DISPPLANE_8BPP:
2483 return DRM_FORMAT_C8;
2484 case DISPPLANE_BGRX555:
2485 return DRM_FORMAT_XRGB1555;
2486 case DISPPLANE_BGRX565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case DISPPLANE_BGRX888:
2490 return DRM_FORMAT_XRGB8888;
2491 case DISPPLANE_RGBX888:
2492 return DRM_FORMAT_XBGR8888;
2493 case DISPPLANE_BGRX101010:
2494 return DRM_FORMAT_XRGB2101010;
2495 case DISPPLANE_RGBX101010:
2496 return DRM_FORMAT_XBGR2101010;
2497 }
2498}
2499
bc8d7dff
DL
2500static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2501{
2502 switch (format) {
2503 case PLANE_CTL_FORMAT_RGB_565:
2504 return DRM_FORMAT_RGB565;
2505 default:
2506 case PLANE_CTL_FORMAT_XRGB_8888:
2507 if (rgb_order) {
2508 if (alpha)
2509 return DRM_FORMAT_ABGR8888;
2510 else
2511 return DRM_FORMAT_XBGR8888;
2512 } else {
2513 if (alpha)
2514 return DRM_FORMAT_ARGB8888;
2515 else
2516 return DRM_FORMAT_XRGB8888;
2517 }
2518 case PLANE_CTL_FORMAT_XRGB_2101010:
2519 if (rgb_order)
2520 return DRM_FORMAT_XBGR2101010;
2521 else
2522 return DRM_FORMAT_XRGB2101010;
2523 }
2524}
2525
5724dbd1 2526static bool
f6936e29
DV
2527intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2528 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2529{
2530 struct drm_device *dev = crtc->base.dev;
3badb49f 2531 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2532 struct drm_i915_gem_object *obj = NULL;
2533 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2534 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2535 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2536 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2537 PAGE_SIZE);
2538
2539 size_aligned -= base_aligned;
46f297fb 2540
ff2652ea
CW
2541 if (plane_config->size == 0)
2542 return false;
2543
3badb49f
PZ
2544 /* If the FB is too big, just don't use it since fbdev is not very
2545 * important and we should probably use that space with FBC or other
2546 * features. */
2547 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2548 return false;
2549
f37b5c2b
DV
2550 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2551 base_aligned,
2552 base_aligned,
2553 size_aligned);
46f297fb 2554 if (!obj)
484b41dd 2555 return false;
46f297fb 2556
49af449b
DL
2557 obj->tiling_mode = plane_config->tiling;
2558 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2559 obj->stride = fb->pitches[0];
46f297fb 2560
6bf129df
DL
2561 mode_cmd.pixel_format = fb->pixel_format;
2562 mode_cmd.width = fb->width;
2563 mode_cmd.height = fb->height;
2564 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2565 mode_cmd.modifier[0] = fb->modifier[0];
2566 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2567
2568 mutex_lock(&dev->struct_mutex);
6bf129df 2569 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2570 &mode_cmd, obj)) {
46f297fb
JB
2571 DRM_DEBUG_KMS("intel fb init failed\n");
2572 goto out_unref_obj;
2573 }
46f297fb 2574 mutex_unlock(&dev->struct_mutex);
484b41dd 2575
f6936e29 2576 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2577 return true;
46f297fb
JB
2578
2579out_unref_obj:
2580 drm_gem_object_unreference(&obj->base);
2581 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2582 return false;
2583}
2584
afd65eb4
MR
2585/* Update plane->state->fb to match plane->fb after driver-internal updates */
2586static void
2587update_state_fb(struct drm_plane *plane)
2588{
2589 if (plane->fb == plane->state->fb)
2590 return;
2591
2592 if (plane->state->fb)
2593 drm_framebuffer_unreference(plane->state->fb);
2594 plane->state->fb = plane->fb;
2595 if (plane->state->fb)
2596 drm_framebuffer_reference(plane->state->fb);
2597}
2598
5724dbd1 2599static void
f6936e29
DV
2600intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2601 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2602{
2603 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2604 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2605 struct drm_crtc *c;
2606 struct intel_crtc *i;
2ff8fde1 2607 struct drm_i915_gem_object *obj;
88595ac9 2608 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2609 struct drm_plane_state *plane_state = primary->state;
88595ac9 2610 struct drm_framebuffer *fb;
484b41dd 2611
2d14030b 2612 if (!plane_config->fb)
484b41dd
JB
2613 return;
2614
f6936e29 2615 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2616 fb = &plane_config->fb->base;
2617 goto valid_fb;
f55548b5 2618 }
484b41dd 2619
2d14030b 2620 kfree(plane_config->fb);
484b41dd
JB
2621
2622 /*
2623 * Failed to alloc the obj, check to see if we should share
2624 * an fb with another CRTC instead
2625 */
70e1e0ec 2626 for_each_crtc(dev, c) {
484b41dd
JB
2627 i = to_intel_crtc(c);
2628
2629 if (c == &intel_crtc->base)
2630 continue;
2631
2ff8fde1
MR
2632 if (!i->active)
2633 continue;
2634
88595ac9
DV
2635 fb = c->primary->fb;
2636 if (!fb)
484b41dd
JB
2637 continue;
2638
88595ac9 2639 obj = intel_fb_obj(fb);
2ff8fde1 2640 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2641 drm_framebuffer_reference(fb);
2642 goto valid_fb;
484b41dd
JB
2643 }
2644 }
88595ac9
DV
2645
2646 return;
2647
2648valid_fb:
f44e2659
VS
2649 plane_state->src_x = 0;
2650 plane_state->src_y = 0;
be5651f2
ML
2651 plane_state->src_w = fb->width << 16;
2652 plane_state->src_h = fb->height << 16;
2653
f44e2659
VS
2654 plane_state->crtc_x = 0;
2655 plane_state->crtc_y = 0;
be5651f2
ML
2656 plane_state->crtc_w = fb->width;
2657 plane_state->crtc_h = fb->height;
2658
88595ac9
DV
2659 obj = intel_fb_obj(fb);
2660 if (obj->tiling_mode != I915_TILING_NONE)
2661 dev_priv->preserve_bios_swizzle = true;
2662
be5651f2
ML
2663 drm_framebuffer_reference(fb);
2664 primary->fb = primary->state->fb = fb;
36750f28 2665 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2666 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2667 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2668}
2669
29b9bde6
DV
2670static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2671 struct drm_framebuffer *fb,
2672 int x, int y)
81255565
JB
2673{
2674 struct drm_device *dev = crtc->dev;
2675 struct drm_i915_private *dev_priv = dev->dev_private;
2676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2677 struct drm_plane *primary = crtc->primary;
2678 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2679 struct drm_i915_gem_object *obj;
81255565 2680 int plane = intel_crtc->plane;
e506a0c6 2681 unsigned long linear_offset;
81255565 2682 u32 dspcntr;
f45651ba 2683 u32 reg = DSPCNTR(plane);
48404c1e 2684 int pixel_size;
f45651ba 2685
b70709a6 2686 if (!visible || !fb) {
fdd508a6
VS
2687 I915_WRITE(reg, 0);
2688 if (INTEL_INFO(dev)->gen >= 4)
2689 I915_WRITE(DSPSURF(plane), 0);
2690 else
2691 I915_WRITE(DSPADDR(plane), 0);
2692 POSTING_READ(reg);
2693 return;
2694 }
2695
c9ba6fad
VS
2696 obj = intel_fb_obj(fb);
2697 if (WARN_ON(obj == NULL))
2698 return;
2699
2700 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2701
f45651ba
VS
2702 dspcntr = DISPPLANE_GAMMA_ENABLE;
2703
fdd508a6 2704 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2705
2706 if (INTEL_INFO(dev)->gen < 4) {
2707 if (intel_crtc->pipe == PIPE_B)
2708 dspcntr |= DISPPLANE_SEL_PIPE_B;
2709
2710 /* pipesrc and dspsize control the size that is scaled from,
2711 * which should always be the user's requested size.
2712 */
2713 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2714 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2715 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2716 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2717 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2718 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2719 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2720 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2721 I915_WRITE(PRIMPOS(plane), 0);
2722 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2723 }
81255565 2724
57779d06
VS
2725 switch (fb->pixel_format) {
2726 case DRM_FORMAT_C8:
81255565
JB
2727 dspcntr |= DISPPLANE_8BPP;
2728 break;
57779d06 2729 case DRM_FORMAT_XRGB1555:
57779d06 2730 dspcntr |= DISPPLANE_BGRX555;
81255565 2731 break;
57779d06
VS
2732 case DRM_FORMAT_RGB565:
2733 dspcntr |= DISPPLANE_BGRX565;
2734 break;
2735 case DRM_FORMAT_XRGB8888:
57779d06
VS
2736 dspcntr |= DISPPLANE_BGRX888;
2737 break;
2738 case DRM_FORMAT_XBGR8888:
57779d06
VS
2739 dspcntr |= DISPPLANE_RGBX888;
2740 break;
2741 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2742 dspcntr |= DISPPLANE_BGRX101010;
2743 break;
2744 case DRM_FORMAT_XBGR2101010:
57779d06 2745 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2746 break;
2747 default:
baba133a 2748 BUG();
81255565 2749 }
57779d06 2750
f45651ba
VS
2751 if (INTEL_INFO(dev)->gen >= 4 &&
2752 obj->tiling_mode != I915_TILING_NONE)
2753 dspcntr |= DISPPLANE_TILED;
81255565 2754
de1aa629
VS
2755 if (IS_G4X(dev))
2756 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2757
b9897127 2758 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2759
c2c75131
DV
2760 if (INTEL_INFO(dev)->gen >= 4) {
2761 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2762 intel_gen4_compute_page_offset(dev_priv,
2763 &x, &y, obj->tiling_mode,
b9897127 2764 pixel_size,
bc752862 2765 fb->pitches[0]);
c2c75131
DV
2766 linear_offset -= intel_crtc->dspaddr_offset;
2767 } else {
e506a0c6 2768 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2769 }
e506a0c6 2770
8e7d688b 2771 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2772 dspcntr |= DISPPLANE_ROTATE_180;
2773
6e3c9717
ACO
2774 x += (intel_crtc->config->pipe_src_w - 1);
2775 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2776
2777 /* Finding the last pixel of the last line of the display
2778 data and adding to linear_offset*/
2779 linear_offset +=
6e3c9717
ACO
2780 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2781 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2782 }
2783
2db3366b
PZ
2784 intel_crtc->adjusted_x = x;
2785 intel_crtc->adjusted_y = y;
2786
48404c1e
SJ
2787 I915_WRITE(reg, dspcntr);
2788
01f2c773 2789 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2790 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2791 I915_WRITE(DSPSURF(plane),
2792 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2793 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2794 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2795 } else
f343c5f6 2796 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2797 POSTING_READ(reg);
17638cd6
JB
2798}
2799
29b9bde6
DV
2800static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2801 struct drm_framebuffer *fb,
2802 int x, int y)
17638cd6
JB
2803{
2804 struct drm_device *dev = crtc->dev;
2805 struct drm_i915_private *dev_priv = dev->dev_private;
2806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2807 struct drm_plane *primary = crtc->primary;
2808 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2809 struct drm_i915_gem_object *obj;
17638cd6 2810 int plane = intel_crtc->plane;
e506a0c6 2811 unsigned long linear_offset;
17638cd6 2812 u32 dspcntr;
f45651ba 2813 u32 reg = DSPCNTR(plane);
48404c1e 2814 int pixel_size;
f45651ba 2815
b70709a6 2816 if (!visible || !fb) {
fdd508a6
VS
2817 I915_WRITE(reg, 0);
2818 I915_WRITE(DSPSURF(plane), 0);
2819 POSTING_READ(reg);
2820 return;
2821 }
2822
c9ba6fad
VS
2823 obj = intel_fb_obj(fb);
2824 if (WARN_ON(obj == NULL))
2825 return;
2826
2827 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2828
f45651ba
VS
2829 dspcntr = DISPPLANE_GAMMA_ENABLE;
2830
fdd508a6 2831 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2832
2833 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2834 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2835
57779d06
VS
2836 switch (fb->pixel_format) {
2837 case DRM_FORMAT_C8:
17638cd6
JB
2838 dspcntr |= DISPPLANE_8BPP;
2839 break;
57779d06
VS
2840 case DRM_FORMAT_RGB565:
2841 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2842 break;
57779d06 2843 case DRM_FORMAT_XRGB8888:
57779d06
VS
2844 dspcntr |= DISPPLANE_BGRX888;
2845 break;
2846 case DRM_FORMAT_XBGR8888:
57779d06
VS
2847 dspcntr |= DISPPLANE_RGBX888;
2848 break;
2849 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2850 dspcntr |= DISPPLANE_BGRX101010;
2851 break;
2852 case DRM_FORMAT_XBGR2101010:
57779d06 2853 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2854 break;
2855 default:
baba133a 2856 BUG();
17638cd6
JB
2857 }
2858
2859 if (obj->tiling_mode != I915_TILING_NONE)
2860 dspcntr |= DISPPLANE_TILED;
17638cd6 2861
f45651ba 2862 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2863 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2864
b9897127 2865 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2866 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2867 intel_gen4_compute_page_offset(dev_priv,
2868 &x, &y, obj->tiling_mode,
b9897127 2869 pixel_size,
bc752862 2870 fb->pitches[0]);
c2c75131 2871 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2872 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2873 dspcntr |= DISPPLANE_ROTATE_180;
2874
2875 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2876 x += (intel_crtc->config->pipe_src_w - 1);
2877 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2878
2879 /* Finding the last pixel of the last line of the display
2880 data and adding to linear_offset*/
2881 linear_offset +=
6e3c9717
ACO
2882 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2883 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2884 }
2885 }
2886
2db3366b
PZ
2887 intel_crtc->adjusted_x = x;
2888 intel_crtc->adjusted_y = y;
2889
48404c1e 2890 I915_WRITE(reg, dspcntr);
17638cd6 2891
01f2c773 2892 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2893 I915_WRITE(DSPSURF(plane),
2894 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2895 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2896 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2897 } else {
2898 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2899 I915_WRITE(DSPLINOFF(plane), linear_offset);
2900 }
17638cd6 2901 POSTING_READ(reg);
17638cd6
JB
2902}
2903
b321803d
DL
2904u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2905 uint32_t pixel_format)
2906{
2907 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2908
2909 /*
2910 * The stride is either expressed as a multiple of 64 bytes
2911 * chunks for linear buffers or in number of tiles for tiled
2912 * buffers.
2913 */
2914 switch (fb_modifier) {
2915 case DRM_FORMAT_MOD_NONE:
2916 return 64;
2917 case I915_FORMAT_MOD_X_TILED:
2918 if (INTEL_INFO(dev)->gen == 2)
2919 return 128;
2920 return 512;
2921 case I915_FORMAT_MOD_Y_TILED:
2922 /* No need to check for old gens and Y tiling since this is
2923 * about the display engine and those will be blocked before
2924 * we get here.
2925 */
2926 return 128;
2927 case I915_FORMAT_MOD_Yf_TILED:
2928 if (bits_per_pixel == 8)
2929 return 64;
2930 else
2931 return 128;
2932 default:
2933 MISSING_CASE(fb_modifier);
2934 return 64;
2935 }
2936}
2937
121920fa 2938unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
dedf278c
TU
2939 struct drm_i915_gem_object *obj,
2940 unsigned int plane)
121920fa 2941{
9abc4648 2942 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
dedf278c
TU
2943 struct i915_vma *vma;
2944 unsigned char *offset;
121920fa
TU
2945
2946 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2947 view = &i915_ggtt_view_rotated;
121920fa 2948
dedf278c
TU
2949 vma = i915_gem_obj_to_ggtt_view(obj, view);
2950 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2951 view->type))
2952 return -1;
2953
2954 offset = (unsigned char *)vma->node.start;
2955
2956 if (plane == 1) {
2957 offset += vma->ggtt_view.rotation_info.uv_start_page *
2958 PAGE_SIZE;
2959 }
2960
2961 return (unsigned long)offset;
121920fa
TU
2962}
2963
e435d6e5
ML
2964static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2965{
2966 struct drm_device *dev = intel_crtc->base.dev;
2967 struct drm_i915_private *dev_priv = dev->dev_private;
2968
2969 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2970 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2971 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2972}
2973
a1b2278e
CK
2974/*
2975 * This function detaches (aka. unbinds) unused scalers in hardware
2976 */
0583236e 2977static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2978{
a1b2278e
CK
2979 struct intel_crtc_scaler_state *scaler_state;
2980 int i;
2981
a1b2278e
CK
2982 scaler_state = &intel_crtc->config->scaler_state;
2983
2984 /* loop through and disable scalers that aren't in use */
2985 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2986 if (!scaler_state->scalers[i].in_use)
2987 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2988 }
2989}
2990
6156a456 2991u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2992{
6156a456 2993 switch (pixel_format) {
d161cf7a 2994 case DRM_FORMAT_C8:
c34ce3d1 2995 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2996 case DRM_FORMAT_RGB565:
c34ce3d1 2997 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2998 case DRM_FORMAT_XBGR8888:
c34ce3d1 2999 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3000 case DRM_FORMAT_XRGB8888:
c34ce3d1 3001 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3002 /*
3003 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3004 * to be already pre-multiplied. We need to add a knob (or a different
3005 * DRM_FORMAT) for user-space to configure that.
3006 */
f75fb42a 3007 case DRM_FORMAT_ABGR8888:
c34ce3d1 3008 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3009 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3010 case DRM_FORMAT_ARGB8888:
c34ce3d1 3011 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3012 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3013 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3014 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3015 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3016 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3017 case DRM_FORMAT_YUYV:
c34ce3d1 3018 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3019 case DRM_FORMAT_YVYU:
c34ce3d1 3020 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3021 case DRM_FORMAT_UYVY:
c34ce3d1 3022 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3023 case DRM_FORMAT_VYUY:
c34ce3d1 3024 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3025 default:
4249eeef 3026 MISSING_CASE(pixel_format);
70d21f0e 3027 }
8cfcba41 3028
c34ce3d1 3029 return 0;
6156a456 3030}
70d21f0e 3031
6156a456
CK
3032u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3033{
6156a456 3034 switch (fb_modifier) {
30af77c4 3035 case DRM_FORMAT_MOD_NONE:
70d21f0e 3036 break;
30af77c4 3037 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3038 return PLANE_CTL_TILED_X;
b321803d 3039 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3040 return PLANE_CTL_TILED_Y;
b321803d 3041 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3042 return PLANE_CTL_TILED_YF;
70d21f0e 3043 default:
6156a456 3044 MISSING_CASE(fb_modifier);
70d21f0e 3045 }
8cfcba41 3046
c34ce3d1 3047 return 0;
6156a456 3048}
70d21f0e 3049
6156a456
CK
3050u32 skl_plane_ctl_rotation(unsigned int rotation)
3051{
3b7a5119 3052 switch (rotation) {
6156a456
CK
3053 case BIT(DRM_ROTATE_0):
3054 break;
1e8df167
SJ
3055 /*
3056 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3057 * while i915 HW rotation is clockwise, thats why this swapping.
3058 */
3b7a5119 3059 case BIT(DRM_ROTATE_90):
1e8df167 3060 return PLANE_CTL_ROTATE_270;
3b7a5119 3061 case BIT(DRM_ROTATE_180):
c34ce3d1 3062 return PLANE_CTL_ROTATE_180;
3b7a5119 3063 case BIT(DRM_ROTATE_270):
1e8df167 3064 return PLANE_CTL_ROTATE_90;
6156a456
CK
3065 default:
3066 MISSING_CASE(rotation);
3067 }
3068
c34ce3d1 3069 return 0;
6156a456
CK
3070}
3071
3072static void skylake_update_primary_plane(struct drm_crtc *crtc,
3073 struct drm_framebuffer *fb,
3074 int x, int y)
3075{
3076 struct drm_device *dev = crtc->dev;
3077 struct drm_i915_private *dev_priv = dev->dev_private;
3078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3079 struct drm_plane *plane = crtc->primary;
3080 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3081 struct drm_i915_gem_object *obj;
3082 int pipe = intel_crtc->pipe;
3083 u32 plane_ctl, stride_div, stride;
3084 u32 tile_height, plane_offset, plane_size;
3085 unsigned int rotation;
3086 int x_offset, y_offset;
3087 unsigned long surf_addr;
6156a456
CK
3088 struct intel_crtc_state *crtc_state = intel_crtc->config;
3089 struct intel_plane_state *plane_state;
3090 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3091 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3092 int scaler_id = -1;
3093
6156a456
CK
3094 plane_state = to_intel_plane_state(plane->state);
3095
b70709a6 3096 if (!visible || !fb) {
6156a456
CK
3097 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3098 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3099 POSTING_READ(PLANE_CTL(pipe, 0));
3100 return;
3b7a5119 3101 }
70d21f0e 3102
6156a456
CK
3103 plane_ctl = PLANE_CTL_ENABLE |
3104 PLANE_CTL_PIPE_GAMMA_ENABLE |
3105 PLANE_CTL_PIPE_CSC_ENABLE;
3106
3107 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3108 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3109 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3110
3111 rotation = plane->state->rotation;
3112 plane_ctl |= skl_plane_ctl_rotation(rotation);
3113
b321803d
DL
3114 obj = intel_fb_obj(fb);
3115 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3116 fb->pixel_format);
dedf278c 3117 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3118
a42e5a23
PZ
3119 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3120
3121 scaler_id = plane_state->scaler_id;
3122 src_x = plane_state->src.x1 >> 16;
3123 src_y = plane_state->src.y1 >> 16;
3124 src_w = drm_rect_width(&plane_state->src) >> 16;
3125 src_h = drm_rect_height(&plane_state->src) >> 16;
3126 dst_x = plane_state->dst.x1;
3127 dst_y = plane_state->dst.y1;
3128 dst_w = drm_rect_width(&plane_state->dst);
3129 dst_h = drm_rect_height(&plane_state->dst);
3130
3131 WARN_ON(x != src_x || y != src_y);
6156a456 3132
3b7a5119
SJ
3133 if (intel_rotation_90_or_270(rotation)) {
3134 /* stride = Surface height in tiles */
2614f17d 3135 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3136 fb->modifier[0], 0);
3b7a5119 3137 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3138 x_offset = stride * tile_height - y - src_h;
3b7a5119 3139 y_offset = x;
6156a456 3140 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3141 } else {
3142 stride = fb->pitches[0] / stride_div;
3143 x_offset = x;
3144 y_offset = y;
6156a456 3145 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3146 }
3147 plane_offset = y_offset << 16 | x_offset;
b321803d 3148
2db3366b
PZ
3149 intel_crtc->adjusted_x = x_offset;
3150 intel_crtc->adjusted_y = y_offset;
3151
70d21f0e 3152 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3153 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3154 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3155 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3156
3157 if (scaler_id >= 0) {
3158 uint32_t ps_ctrl = 0;
3159
3160 WARN_ON(!dst_w || !dst_h);
3161 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3162 crtc_state->scaler_state.scalers[scaler_id].mode;
3163 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3164 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3165 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3166 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3167 I915_WRITE(PLANE_POS(pipe, 0), 0);
3168 } else {
3169 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3170 }
3171
121920fa 3172 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3173
3174 POSTING_READ(PLANE_SURF(pipe, 0));
3175}
3176
17638cd6
JB
3177/* Assume fb object is pinned & idle & fenced and just update base pointers */
3178static int
3179intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3180 int x, int y, enum mode_set_atomic state)
3181{
3182 struct drm_device *dev = crtc->dev;
3183 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3184
ff2a3117 3185 if (dev_priv->fbc.disable_fbc)
7733b49b 3186 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3187
29b9bde6
DV
3188 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3189
3190 return 0;
81255565
JB
3191}
3192
7514747d 3193static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3194{
96a02917
VS
3195 struct drm_crtc *crtc;
3196
70e1e0ec 3197 for_each_crtc(dev, crtc) {
96a02917
VS
3198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3199 enum plane plane = intel_crtc->plane;
3200
3201 intel_prepare_page_flip(dev, plane);
3202 intel_finish_page_flip_plane(dev, plane);
3203 }
7514747d
VS
3204}
3205
3206static void intel_update_primary_planes(struct drm_device *dev)
3207{
7514747d 3208 struct drm_crtc *crtc;
96a02917 3209
70e1e0ec 3210 for_each_crtc(dev, crtc) {
11c22da6
ML
3211 struct intel_plane *plane = to_intel_plane(crtc->primary);
3212 struct intel_plane_state *plane_state;
96a02917 3213
11c22da6
ML
3214 drm_modeset_lock_crtc(crtc, &plane->base);
3215
3216 plane_state = to_intel_plane_state(plane->base.state);
3217
3218 if (plane_state->base.fb)
3219 plane->commit_plane(&plane->base, plane_state);
3220
3221 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3222 }
3223}
3224
7514747d
VS
3225void intel_prepare_reset(struct drm_device *dev)
3226{
3227 /* no reset support for gen2 */
3228 if (IS_GEN2(dev))
3229 return;
3230
3231 /* reset doesn't touch the display */
3232 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3233 return;
3234
3235 drm_modeset_lock_all(dev);
f98ce92f
VS
3236 /*
3237 * Disabling the crtcs gracefully seems nicer. Also the
3238 * g33 docs say we should at least disable all the planes.
3239 */
6b72d486 3240 intel_display_suspend(dev);
7514747d
VS
3241}
3242
3243void intel_finish_reset(struct drm_device *dev)
3244{
3245 struct drm_i915_private *dev_priv = to_i915(dev);
3246
3247 /*
3248 * Flips in the rings will be nuked by the reset,
3249 * so complete all pending flips so that user space
3250 * will get its events and not get stuck.
3251 */
3252 intel_complete_page_flips(dev);
3253
3254 /* no reset support for gen2 */
3255 if (IS_GEN2(dev))
3256 return;
3257
3258 /* reset doesn't touch the display */
3259 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3260 /*
3261 * Flips in the rings have been nuked by the reset,
3262 * so update the base address of all primary
3263 * planes to the the last fb to make sure we're
3264 * showing the correct fb after a reset.
11c22da6
ML
3265 *
3266 * FIXME: Atomic will make this obsolete since we won't schedule
3267 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3268 */
3269 intel_update_primary_planes(dev);
3270 return;
3271 }
3272
3273 /*
3274 * The display has been reset as well,
3275 * so need a full re-initialization.
3276 */
3277 intel_runtime_pm_disable_interrupts(dev_priv);
3278 intel_runtime_pm_enable_interrupts(dev_priv);
3279
3280 intel_modeset_init_hw(dev);
3281
3282 spin_lock_irq(&dev_priv->irq_lock);
3283 if (dev_priv->display.hpd_irq_setup)
3284 dev_priv->display.hpd_irq_setup(dev);
3285 spin_unlock_irq(&dev_priv->irq_lock);
3286
043e9bda 3287 intel_display_resume(dev);
7514747d
VS
3288
3289 intel_hpd_init(dev_priv);
3290
3291 drm_modeset_unlock_all(dev);
3292}
3293
2e2f351d 3294static void
14667a4b
CW
3295intel_finish_fb(struct drm_framebuffer *old_fb)
3296{
2ff8fde1 3297 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3298 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3299 bool was_interruptible = dev_priv->mm.interruptible;
3300 int ret;
3301
14667a4b
CW
3302 /* Big Hammer, we also need to ensure that any pending
3303 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3304 * current scanout is retired before unpinning the old
2e2f351d
CW
3305 * framebuffer. Note that we rely on userspace rendering
3306 * into the buffer attached to the pipe they are waiting
3307 * on. If not, userspace generates a GPU hang with IPEHR
3308 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3309 *
3310 * This should only fail upon a hung GPU, in which case we
3311 * can safely continue.
3312 */
3313 dev_priv->mm.interruptible = false;
2e2f351d 3314 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3315 dev_priv->mm.interruptible = was_interruptible;
3316
2e2f351d 3317 WARN_ON(ret);
14667a4b
CW
3318}
3319
7d5e3799
CW
3320static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3321{
3322 struct drm_device *dev = crtc->dev;
3323 struct drm_i915_private *dev_priv = dev->dev_private;
3324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3325 bool pending;
3326
3327 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3328 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3329 return false;
3330
5e2d7afc 3331 spin_lock_irq(&dev->event_lock);
7d5e3799 3332 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3333 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3334
3335 return pending;
3336}
3337
bfd16b2a
ML
3338static void intel_update_pipe_config(struct intel_crtc *crtc,
3339 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3340{
3341 struct drm_device *dev = crtc->base.dev;
3342 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3343 struct intel_crtc_state *pipe_config =
3344 to_intel_crtc_state(crtc->base.state);
e30e8f75 3345
bfd16b2a
ML
3346 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3347 crtc->base.mode = crtc->base.state->mode;
3348
3349 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3350 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3351 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3352
44522d85
ML
3353 if (HAS_DDI(dev))
3354 intel_set_pipe_csc(&crtc->base);
e30e8f75
GP
3355
3356 /*
3357 * Update pipe size and adjust fitter if needed: the reason for this is
3358 * that in compute_mode_changes we check the native mode (not the pfit
3359 * mode) to see if we can flip rather than do a full mode set. In the
3360 * fastboot case, we'll flip, but if we don't update the pipesrc and
3361 * pfit state, we'll end up with a big fb scanned out into the wrong
3362 * sized surface.
e30e8f75
GP
3363 */
3364
e30e8f75 3365 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3366 ((pipe_config->pipe_src_w - 1) << 16) |
3367 (pipe_config->pipe_src_h - 1));
3368
3369 /* on skylake this is done by detaching scalers */
3370 if (INTEL_INFO(dev)->gen >= 9) {
3371 skl_detach_scalers(crtc);
3372
3373 if (pipe_config->pch_pfit.enabled)
3374 skylake_pfit_enable(crtc);
3375 } else if (HAS_PCH_SPLIT(dev)) {
3376 if (pipe_config->pch_pfit.enabled)
3377 ironlake_pfit_enable(crtc);
3378 else if (old_crtc_state->pch_pfit.enabled)
3379 ironlake_pfit_disable(crtc, true);
e30e8f75 3380 }
e30e8f75
GP
3381}
3382
5e84e1a4
ZW
3383static void intel_fdi_normal_train(struct drm_crtc *crtc)
3384{
3385 struct drm_device *dev = crtc->dev;
3386 struct drm_i915_private *dev_priv = dev->dev_private;
3387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3388 int pipe = intel_crtc->pipe;
3389 u32 reg, temp;
3390
3391 /* enable normal train */
3392 reg = FDI_TX_CTL(pipe);
3393 temp = I915_READ(reg);
61e499bf 3394 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3395 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3396 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3397 } else {
3398 temp &= ~FDI_LINK_TRAIN_NONE;
3399 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3400 }
5e84e1a4
ZW
3401 I915_WRITE(reg, temp);
3402
3403 reg = FDI_RX_CTL(pipe);
3404 temp = I915_READ(reg);
3405 if (HAS_PCH_CPT(dev)) {
3406 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3407 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3408 } else {
3409 temp &= ~FDI_LINK_TRAIN_NONE;
3410 temp |= FDI_LINK_TRAIN_NONE;
3411 }
3412 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3413
3414 /* wait one idle pattern time */
3415 POSTING_READ(reg);
3416 udelay(1000);
357555c0
JB
3417
3418 /* IVB wants error correction enabled */
3419 if (IS_IVYBRIDGE(dev))
3420 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3421 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3422}
3423
8db9d77b
ZW
3424/* The FDI link training functions for ILK/Ibexpeak. */
3425static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3426{
3427 struct drm_device *dev = crtc->dev;
3428 struct drm_i915_private *dev_priv = dev->dev_private;
3429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3430 int pipe = intel_crtc->pipe;
5eddb70b 3431 u32 reg, temp, tries;
8db9d77b 3432
1c8562f6 3433 /* FDI needs bits from pipe first */
0fc932b8 3434 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3435
e1a44743
AJ
3436 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3437 for train result */
5eddb70b
CW
3438 reg = FDI_RX_IMR(pipe);
3439 temp = I915_READ(reg);
e1a44743
AJ
3440 temp &= ~FDI_RX_SYMBOL_LOCK;
3441 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3442 I915_WRITE(reg, temp);
3443 I915_READ(reg);
e1a44743
AJ
3444 udelay(150);
3445
8db9d77b 3446 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3447 reg = FDI_TX_CTL(pipe);
3448 temp = I915_READ(reg);
627eb5a3 3449 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3450 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3451 temp &= ~FDI_LINK_TRAIN_NONE;
3452 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3453 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3454
5eddb70b
CW
3455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
8db9d77b
ZW
3457 temp &= ~FDI_LINK_TRAIN_NONE;
3458 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3459 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3460
3461 POSTING_READ(reg);
8db9d77b
ZW
3462 udelay(150);
3463
5b2adf89 3464 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3465 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3466 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3467 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3468
5eddb70b 3469 reg = FDI_RX_IIR(pipe);
e1a44743 3470 for (tries = 0; tries < 5; tries++) {
5eddb70b 3471 temp = I915_READ(reg);
8db9d77b
ZW
3472 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3473
3474 if ((temp & FDI_RX_BIT_LOCK)) {
3475 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3476 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3477 break;
3478 }
8db9d77b 3479 }
e1a44743 3480 if (tries == 5)
5eddb70b 3481 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3482
3483 /* Train 2 */
5eddb70b
CW
3484 reg = FDI_TX_CTL(pipe);
3485 temp = I915_READ(reg);
8db9d77b
ZW
3486 temp &= ~FDI_LINK_TRAIN_NONE;
3487 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3488 I915_WRITE(reg, temp);
8db9d77b 3489
5eddb70b
CW
3490 reg = FDI_RX_CTL(pipe);
3491 temp = I915_READ(reg);
8db9d77b
ZW
3492 temp &= ~FDI_LINK_TRAIN_NONE;
3493 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3494 I915_WRITE(reg, temp);
8db9d77b 3495
5eddb70b
CW
3496 POSTING_READ(reg);
3497 udelay(150);
8db9d77b 3498
5eddb70b 3499 reg = FDI_RX_IIR(pipe);
e1a44743 3500 for (tries = 0; tries < 5; tries++) {
5eddb70b 3501 temp = I915_READ(reg);
8db9d77b
ZW
3502 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3503
3504 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3505 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3506 DRM_DEBUG_KMS("FDI train 2 done.\n");
3507 break;
3508 }
8db9d77b 3509 }
e1a44743 3510 if (tries == 5)
5eddb70b 3511 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3512
3513 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3514
8db9d77b
ZW
3515}
3516
0206e353 3517static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3518 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3519 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3520 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3521 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3522};
3523
3524/* The FDI link training functions for SNB/Cougarpoint. */
3525static void gen6_fdi_link_train(struct drm_crtc *crtc)
3526{
3527 struct drm_device *dev = crtc->dev;
3528 struct drm_i915_private *dev_priv = dev->dev_private;
3529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3530 int pipe = intel_crtc->pipe;
fa37d39e 3531 u32 reg, temp, i, retry;
8db9d77b 3532
e1a44743
AJ
3533 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3534 for train result */
5eddb70b
CW
3535 reg = FDI_RX_IMR(pipe);
3536 temp = I915_READ(reg);
e1a44743
AJ
3537 temp &= ~FDI_RX_SYMBOL_LOCK;
3538 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3539 I915_WRITE(reg, temp);
3540
3541 POSTING_READ(reg);
e1a44743
AJ
3542 udelay(150);
3543
8db9d77b 3544 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3545 reg = FDI_TX_CTL(pipe);
3546 temp = I915_READ(reg);
627eb5a3 3547 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3548 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3549 temp &= ~FDI_LINK_TRAIN_NONE;
3550 temp |= FDI_LINK_TRAIN_PATTERN_1;
3551 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3552 /* SNB-B */
3553 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3554 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3555
d74cf324
DV
3556 I915_WRITE(FDI_RX_MISC(pipe),
3557 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3558
5eddb70b
CW
3559 reg = FDI_RX_CTL(pipe);
3560 temp = I915_READ(reg);
8db9d77b
ZW
3561 if (HAS_PCH_CPT(dev)) {
3562 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3563 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3564 } else {
3565 temp &= ~FDI_LINK_TRAIN_NONE;
3566 temp |= FDI_LINK_TRAIN_PATTERN_1;
3567 }
5eddb70b
CW
3568 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3569
3570 POSTING_READ(reg);
8db9d77b
ZW
3571 udelay(150);
3572
0206e353 3573 for (i = 0; i < 4; i++) {
5eddb70b
CW
3574 reg = FDI_TX_CTL(pipe);
3575 temp = I915_READ(reg);
8db9d77b
ZW
3576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3578 I915_WRITE(reg, temp);
3579
3580 POSTING_READ(reg);
8db9d77b
ZW
3581 udelay(500);
3582
fa37d39e
SP
3583 for (retry = 0; retry < 5; retry++) {
3584 reg = FDI_RX_IIR(pipe);
3585 temp = I915_READ(reg);
3586 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3587 if (temp & FDI_RX_BIT_LOCK) {
3588 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3589 DRM_DEBUG_KMS("FDI train 1 done.\n");
3590 break;
3591 }
3592 udelay(50);
8db9d77b 3593 }
fa37d39e
SP
3594 if (retry < 5)
3595 break;
8db9d77b
ZW
3596 }
3597 if (i == 4)
5eddb70b 3598 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3599
3600 /* Train 2 */
5eddb70b
CW
3601 reg = FDI_TX_CTL(pipe);
3602 temp = I915_READ(reg);
8db9d77b
ZW
3603 temp &= ~FDI_LINK_TRAIN_NONE;
3604 temp |= FDI_LINK_TRAIN_PATTERN_2;
3605 if (IS_GEN6(dev)) {
3606 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3607 /* SNB-B */
3608 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3609 }
5eddb70b 3610 I915_WRITE(reg, temp);
8db9d77b 3611
5eddb70b
CW
3612 reg = FDI_RX_CTL(pipe);
3613 temp = I915_READ(reg);
8db9d77b
ZW
3614 if (HAS_PCH_CPT(dev)) {
3615 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3616 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3617 } else {
3618 temp &= ~FDI_LINK_TRAIN_NONE;
3619 temp |= FDI_LINK_TRAIN_PATTERN_2;
3620 }
5eddb70b
CW
3621 I915_WRITE(reg, temp);
3622
3623 POSTING_READ(reg);
8db9d77b
ZW
3624 udelay(150);
3625
0206e353 3626 for (i = 0; i < 4; i++) {
5eddb70b
CW
3627 reg = FDI_TX_CTL(pipe);
3628 temp = I915_READ(reg);
8db9d77b
ZW
3629 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3630 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3631 I915_WRITE(reg, temp);
3632
3633 POSTING_READ(reg);
8db9d77b
ZW
3634 udelay(500);
3635
fa37d39e
SP
3636 for (retry = 0; retry < 5; retry++) {
3637 reg = FDI_RX_IIR(pipe);
3638 temp = I915_READ(reg);
3639 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3640 if (temp & FDI_RX_SYMBOL_LOCK) {
3641 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3642 DRM_DEBUG_KMS("FDI train 2 done.\n");
3643 break;
3644 }
3645 udelay(50);
8db9d77b 3646 }
fa37d39e
SP
3647 if (retry < 5)
3648 break;
8db9d77b
ZW
3649 }
3650 if (i == 4)
5eddb70b 3651 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3652
3653 DRM_DEBUG_KMS("FDI train done.\n");
3654}
3655
357555c0
JB
3656/* Manual link training for Ivy Bridge A0 parts */
3657static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3658{
3659 struct drm_device *dev = crtc->dev;
3660 struct drm_i915_private *dev_priv = dev->dev_private;
3661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3662 int pipe = intel_crtc->pipe;
139ccd3f 3663 u32 reg, temp, i, j;
357555c0
JB
3664
3665 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3666 for train result */
3667 reg = FDI_RX_IMR(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~FDI_RX_SYMBOL_LOCK;
3670 temp &= ~FDI_RX_BIT_LOCK;
3671 I915_WRITE(reg, temp);
3672
3673 POSTING_READ(reg);
3674 udelay(150);
3675
01a415fd
DV
3676 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3677 I915_READ(FDI_RX_IIR(pipe)));
3678
139ccd3f
JB
3679 /* Try each vswing and preemphasis setting twice before moving on */
3680 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3681 /* disable first in case we need to retry */
3682 reg = FDI_TX_CTL(pipe);
3683 temp = I915_READ(reg);
3684 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3685 temp &= ~FDI_TX_ENABLE;
3686 I915_WRITE(reg, temp);
357555c0 3687
139ccd3f
JB
3688 reg = FDI_RX_CTL(pipe);
3689 temp = I915_READ(reg);
3690 temp &= ~FDI_LINK_TRAIN_AUTO;
3691 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3692 temp &= ~FDI_RX_ENABLE;
3693 I915_WRITE(reg, temp);
357555c0 3694
139ccd3f 3695 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3696 reg = FDI_TX_CTL(pipe);
3697 temp = I915_READ(reg);
139ccd3f 3698 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3699 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3700 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3701 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3702 temp |= snb_b_fdi_train_param[j/2];
3703 temp |= FDI_COMPOSITE_SYNC;
3704 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3705
139ccd3f
JB
3706 I915_WRITE(FDI_RX_MISC(pipe),
3707 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3708
139ccd3f 3709 reg = FDI_RX_CTL(pipe);
357555c0 3710 temp = I915_READ(reg);
139ccd3f
JB
3711 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3712 temp |= FDI_COMPOSITE_SYNC;
3713 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3714
139ccd3f
JB
3715 POSTING_READ(reg);
3716 udelay(1); /* should be 0.5us */
357555c0 3717
139ccd3f
JB
3718 for (i = 0; i < 4; i++) {
3719 reg = FDI_RX_IIR(pipe);
3720 temp = I915_READ(reg);
3721 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3722
139ccd3f
JB
3723 if (temp & FDI_RX_BIT_LOCK ||
3724 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3725 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3726 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3727 i);
3728 break;
3729 }
3730 udelay(1); /* should be 0.5us */
3731 }
3732 if (i == 4) {
3733 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3734 continue;
3735 }
357555c0 3736
139ccd3f 3737 /* Train 2 */
357555c0
JB
3738 reg = FDI_TX_CTL(pipe);
3739 temp = I915_READ(reg);
139ccd3f
JB
3740 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3741 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3742 I915_WRITE(reg, temp);
3743
3744 reg = FDI_RX_CTL(pipe);
3745 temp = I915_READ(reg);
3746 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3747 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3748 I915_WRITE(reg, temp);
3749
3750 POSTING_READ(reg);
139ccd3f 3751 udelay(2); /* should be 1.5us */
357555c0 3752
139ccd3f
JB
3753 for (i = 0; i < 4; i++) {
3754 reg = FDI_RX_IIR(pipe);
3755 temp = I915_READ(reg);
3756 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3757
139ccd3f
JB
3758 if (temp & FDI_RX_SYMBOL_LOCK ||
3759 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3760 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3761 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3762 i);
3763 goto train_done;
3764 }
3765 udelay(2); /* should be 1.5us */
357555c0 3766 }
139ccd3f
JB
3767 if (i == 4)
3768 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3769 }
357555c0 3770
139ccd3f 3771train_done:
357555c0
JB
3772 DRM_DEBUG_KMS("FDI train done.\n");
3773}
3774
88cefb6c 3775static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3776{
88cefb6c 3777 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3778 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3779 int pipe = intel_crtc->pipe;
5eddb70b 3780 u32 reg, temp;
79e53945 3781
c64e311e 3782
c98e9dcf 3783 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3784 reg = FDI_RX_CTL(pipe);
3785 temp = I915_READ(reg);
627eb5a3 3786 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3787 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3788 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3789 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3790
3791 POSTING_READ(reg);
c98e9dcf
JB
3792 udelay(200);
3793
3794 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp | FDI_PCDCLK);
3797
3798 POSTING_READ(reg);
c98e9dcf
JB
3799 udelay(200);
3800
20749730
PZ
3801 /* Enable CPU FDI TX PLL, always on for Ironlake */
3802 reg = FDI_TX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3805 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3806
20749730
PZ
3807 POSTING_READ(reg);
3808 udelay(100);
6be4a607 3809 }
0e23b99d
JB
3810}
3811
88cefb6c
DV
3812static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3813{
3814 struct drm_device *dev = intel_crtc->base.dev;
3815 struct drm_i915_private *dev_priv = dev->dev_private;
3816 int pipe = intel_crtc->pipe;
3817 u32 reg, temp;
3818
3819 /* Switch from PCDclk to Rawclk */
3820 reg = FDI_RX_CTL(pipe);
3821 temp = I915_READ(reg);
3822 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3823
3824 /* Disable CPU FDI TX PLL */
3825 reg = FDI_TX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3828
3829 POSTING_READ(reg);
3830 udelay(100);
3831
3832 reg = FDI_RX_CTL(pipe);
3833 temp = I915_READ(reg);
3834 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3835
3836 /* Wait for the clocks to turn off. */
3837 POSTING_READ(reg);
3838 udelay(100);
3839}
3840
0fc932b8
JB
3841static void ironlake_fdi_disable(struct drm_crtc *crtc)
3842{
3843 struct drm_device *dev = crtc->dev;
3844 struct drm_i915_private *dev_priv = dev->dev_private;
3845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3846 int pipe = intel_crtc->pipe;
3847 u32 reg, temp;
3848
3849 /* disable CPU FDI tx and PCH FDI rx */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3853 POSTING_READ(reg);
3854
3855 reg = FDI_RX_CTL(pipe);
3856 temp = I915_READ(reg);
3857 temp &= ~(0x7 << 16);
dfd07d72 3858 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3859 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3860
3861 POSTING_READ(reg);
3862 udelay(100);
3863
3864 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3865 if (HAS_PCH_IBX(dev))
6f06ce18 3866 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3867
3868 /* still set train pattern 1 */
3869 reg = FDI_TX_CTL(pipe);
3870 temp = I915_READ(reg);
3871 temp &= ~FDI_LINK_TRAIN_NONE;
3872 temp |= FDI_LINK_TRAIN_PATTERN_1;
3873 I915_WRITE(reg, temp);
3874
3875 reg = FDI_RX_CTL(pipe);
3876 temp = I915_READ(reg);
3877 if (HAS_PCH_CPT(dev)) {
3878 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3879 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3880 } else {
3881 temp &= ~FDI_LINK_TRAIN_NONE;
3882 temp |= FDI_LINK_TRAIN_PATTERN_1;
3883 }
3884 /* BPC in FDI rx is consistent with that in PIPECONF */
3885 temp &= ~(0x07 << 16);
dfd07d72 3886 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3887 I915_WRITE(reg, temp);
3888
3889 POSTING_READ(reg);
3890 udelay(100);
3891}
3892
5dce5b93
CW
3893bool intel_has_pending_fb_unpin(struct drm_device *dev)
3894{
3895 struct intel_crtc *crtc;
3896
3897 /* Note that we don't need to be called with mode_config.lock here
3898 * as our list of CRTC objects is static for the lifetime of the
3899 * device and so cannot disappear as we iterate. Similarly, we can
3900 * happily treat the predicates as racy, atomic checks as userspace
3901 * cannot claim and pin a new fb without at least acquring the
3902 * struct_mutex and so serialising with us.
3903 */
d3fcc808 3904 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3905 if (atomic_read(&crtc->unpin_work_count) == 0)
3906 continue;
3907
3908 if (crtc->unpin_work)
3909 intel_wait_for_vblank(dev, crtc->pipe);
3910
3911 return true;
3912 }
3913
3914 return false;
3915}
3916
d6bbafa1
CW
3917static void page_flip_completed(struct intel_crtc *intel_crtc)
3918{
3919 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3920 struct intel_unpin_work *work = intel_crtc->unpin_work;
3921
3922 /* ensure that the unpin work is consistent wrt ->pending. */
3923 smp_rmb();
3924 intel_crtc->unpin_work = NULL;
3925
3926 if (work->event)
3927 drm_send_vblank_event(intel_crtc->base.dev,
3928 intel_crtc->pipe,
3929 work->event);
3930
3931 drm_crtc_vblank_put(&intel_crtc->base);
3932
3933 wake_up_all(&dev_priv->pending_flip_queue);
3934 queue_work(dev_priv->wq, &work->work);
3935
3936 trace_i915_flip_complete(intel_crtc->plane,
3937 work->pending_flip_obj);
3938}
3939
46a55d30 3940void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3941{
0f91128d 3942 struct drm_device *dev = crtc->dev;
5bb61643 3943 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3944
2c10d571 3945 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3946 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3947 !intel_crtc_has_pending_flip(crtc),
3948 60*HZ) == 0)) {
3949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3950
5e2d7afc 3951 spin_lock_irq(&dev->event_lock);
9c787942
CW
3952 if (intel_crtc->unpin_work) {
3953 WARN_ONCE(1, "Removing stuck page flip\n");
3954 page_flip_completed(intel_crtc);
3955 }
5e2d7afc 3956 spin_unlock_irq(&dev->event_lock);
9c787942 3957 }
5bb61643 3958
975d568a
CW
3959 if (crtc->primary->fb) {
3960 mutex_lock(&dev->struct_mutex);
3961 intel_finish_fb(crtc->primary->fb);
3962 mutex_unlock(&dev->struct_mutex);
3963 }
e6c3a2a6
CW
3964}
3965
e615efe4
ED
3966/* Program iCLKIP clock to the desired frequency */
3967static void lpt_program_iclkip(struct drm_crtc *crtc)
3968{
3969 struct drm_device *dev = crtc->dev;
3970 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3971 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3972 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3973 u32 temp;
3974
a580516d 3975 mutex_lock(&dev_priv->sb_lock);
09153000 3976
e615efe4
ED
3977 /* It is necessary to ungate the pixclk gate prior to programming
3978 * the divisors, and gate it back when it is done.
3979 */
3980 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3981
3982 /* Disable SSCCTL */
3983 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3984 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3985 SBI_SSCCTL_DISABLE,
3986 SBI_ICLK);
e615efe4
ED
3987
3988 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3989 if (clock == 20000) {
e615efe4
ED
3990 auxdiv = 1;
3991 divsel = 0x41;
3992 phaseinc = 0x20;
3993 } else {
3994 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3995 * but the adjusted_mode->crtc_clock in in KHz. To get the
3996 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3997 * convert the virtual clock precision to KHz here for higher
3998 * precision.
3999 */
4000 u32 iclk_virtual_root_freq = 172800 * 1000;
4001 u32 iclk_pi_range = 64;
4002 u32 desired_divisor, msb_divisor_value, pi_value;
4003
12d7ceed 4004 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
4005 msb_divisor_value = desired_divisor / iclk_pi_range;
4006 pi_value = desired_divisor % iclk_pi_range;
4007
4008 auxdiv = 0;
4009 divsel = msb_divisor_value - 2;
4010 phaseinc = pi_value;
4011 }
4012
4013 /* This should not happen with any sane values */
4014 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4015 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4016 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4017 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4018
4019 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4020 clock,
e615efe4
ED
4021 auxdiv,
4022 divsel,
4023 phasedir,
4024 phaseinc);
4025
4026 /* Program SSCDIVINTPHASE6 */
988d6ee8 4027 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4028 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4029 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4030 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4031 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4032 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4033 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4034 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4035
4036 /* Program SSCAUXDIV */
988d6ee8 4037 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4038 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4039 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4040 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4041
4042 /* Enable modulator and associated divider */
988d6ee8 4043 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4044 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4045 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4046
4047 /* Wait for initialization time */
4048 udelay(24);
4049
4050 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4051
a580516d 4052 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4053}
4054
275f01b2
DV
4055static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4056 enum pipe pch_transcoder)
4057{
4058 struct drm_device *dev = crtc->base.dev;
4059 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4060 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4061
4062 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4063 I915_READ(HTOTAL(cpu_transcoder)));
4064 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4065 I915_READ(HBLANK(cpu_transcoder)));
4066 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4067 I915_READ(HSYNC(cpu_transcoder)));
4068
4069 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4070 I915_READ(VTOTAL(cpu_transcoder)));
4071 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4072 I915_READ(VBLANK(cpu_transcoder)));
4073 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4074 I915_READ(VSYNC(cpu_transcoder)));
4075 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4076 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4077}
4078
003632d9 4079static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4080{
4081 struct drm_i915_private *dev_priv = dev->dev_private;
4082 uint32_t temp;
4083
4084 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4085 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4086 return;
4087
4088 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4089 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4090
003632d9
ACO
4091 temp &= ~FDI_BC_BIFURCATION_SELECT;
4092 if (enable)
4093 temp |= FDI_BC_BIFURCATION_SELECT;
4094
4095 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4096 I915_WRITE(SOUTH_CHICKEN1, temp);
4097 POSTING_READ(SOUTH_CHICKEN1);
4098}
4099
4100static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4101{
4102 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4103
4104 switch (intel_crtc->pipe) {
4105 case PIPE_A:
4106 break;
4107 case PIPE_B:
6e3c9717 4108 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4109 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4110 else
003632d9 4111 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4112
4113 break;
4114 case PIPE_C:
003632d9 4115 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4116
4117 break;
4118 default:
4119 BUG();
4120 }
4121}
4122
f67a559d
JB
4123/*
4124 * Enable PCH resources required for PCH ports:
4125 * - PCH PLLs
4126 * - FDI training & RX/TX
4127 * - update transcoder timings
4128 * - DP transcoding bits
4129 * - transcoder
4130 */
4131static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4132{
4133 struct drm_device *dev = crtc->dev;
4134 struct drm_i915_private *dev_priv = dev->dev_private;
4135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4136 int pipe = intel_crtc->pipe;
ee7b9f93 4137 u32 reg, temp;
2c07245f 4138
ab9412ba 4139 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4140
1fbc0d78
DV
4141 if (IS_IVYBRIDGE(dev))
4142 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4143
cd986abb
DV
4144 /* Write the TU size bits before fdi link training, so that error
4145 * detection works. */
4146 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4147 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4148
c98e9dcf 4149 /* For PCH output, training FDI link */
674cf967 4150 dev_priv->display.fdi_link_train(crtc);
2c07245f 4151
3ad8a208
DV
4152 /* We need to program the right clock selection before writing the pixel
4153 * mutliplier into the DPLL. */
303b81e0 4154 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4155 u32 sel;
4b645f14 4156
c98e9dcf 4157 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4158 temp |= TRANS_DPLL_ENABLE(pipe);
4159 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4160 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4161 temp |= sel;
4162 else
4163 temp &= ~sel;
c98e9dcf 4164 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4165 }
5eddb70b 4166
3ad8a208
DV
4167 /* XXX: pch pll's can be enabled any time before we enable the PCH
4168 * transcoder, and we actually should do this to not upset any PCH
4169 * transcoder that already use the clock when we share it.
4170 *
4171 * Note that enable_shared_dpll tries to do the right thing, but
4172 * get_shared_dpll unconditionally resets the pll - we need that to have
4173 * the right LVDS enable sequence. */
85b3894f 4174 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4175
d9b6cb56
JB
4176 /* set transcoder timing, panel must allow it */
4177 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4178 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4179
303b81e0 4180 intel_fdi_normal_train(crtc);
5e84e1a4 4181
c98e9dcf 4182 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4183 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4184 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4185 reg = TRANS_DP_CTL(pipe);
4186 temp = I915_READ(reg);
4187 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4188 TRANS_DP_SYNC_MASK |
4189 TRANS_DP_BPC_MASK);
e3ef4479 4190 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4191 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4192
4193 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4194 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4195 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4196 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4197
4198 switch (intel_trans_dp_port_sel(crtc)) {
4199 case PCH_DP_B:
5eddb70b 4200 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4201 break;
4202 case PCH_DP_C:
5eddb70b 4203 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4204 break;
4205 case PCH_DP_D:
5eddb70b 4206 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4207 break;
4208 default:
e95d41e1 4209 BUG();
32f9d658 4210 }
2c07245f 4211
5eddb70b 4212 I915_WRITE(reg, temp);
6be4a607 4213 }
b52eb4dc 4214
b8a4f404 4215 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4216}
4217
1507e5bd
PZ
4218static void lpt_pch_enable(struct drm_crtc *crtc)
4219{
4220 struct drm_device *dev = crtc->dev;
4221 struct drm_i915_private *dev_priv = dev->dev_private;
4222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4223 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4224
ab9412ba 4225 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4226
8c52b5e8 4227 lpt_program_iclkip(crtc);
1507e5bd 4228
0540e488 4229 /* Set transcoder timing. */
275f01b2 4230 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4231
937bb610 4232 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4233}
4234
190f68c5
ACO
4235struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4236 struct intel_crtc_state *crtc_state)
ee7b9f93 4237{
e2b78267 4238 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4239 struct intel_shared_dpll *pll;
de419ab6 4240 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4241 enum intel_dpll_id i;
ee7b9f93 4242
de419ab6
ML
4243 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4244
98b6bd99
DV
4245 if (HAS_PCH_IBX(dev_priv->dev)) {
4246 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4247 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4248 pll = &dev_priv->shared_dplls[i];
98b6bd99 4249
46edb027
DV
4250 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4251 crtc->base.base.id, pll->name);
98b6bd99 4252
de419ab6 4253 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4254
98b6bd99
DV
4255 goto found;
4256 }
4257
bcddf610
S
4258 if (IS_BROXTON(dev_priv->dev)) {
4259 /* PLL is attached to port in bxt */
4260 struct intel_encoder *encoder;
4261 struct intel_digital_port *intel_dig_port;
4262
4263 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4264 if (WARN_ON(!encoder))
4265 return NULL;
4266
4267 intel_dig_port = enc_to_dig_port(&encoder->base);
4268 /* 1:1 mapping between ports and PLLs */
4269 i = (enum intel_dpll_id)intel_dig_port->port;
4270 pll = &dev_priv->shared_dplls[i];
4271 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4272 crtc->base.base.id, pll->name);
de419ab6 4273 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4274
4275 goto found;
4276 }
4277
e72f9fbf
DV
4278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4279 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4280
4281 /* Only want to check enabled timings first */
de419ab6 4282 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4283 continue;
4284
190f68c5 4285 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4286 &shared_dpll[i].hw_state,
4287 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4288 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4289 crtc->base.base.id, pll->name,
de419ab6 4290 shared_dpll[i].crtc_mask,
8bd31e67 4291 pll->active);
ee7b9f93
JB
4292 goto found;
4293 }
4294 }
4295
4296 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4297 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4298 pll = &dev_priv->shared_dplls[i];
de419ab6 4299 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4300 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4301 crtc->base.base.id, pll->name);
ee7b9f93
JB
4302 goto found;
4303 }
4304 }
4305
4306 return NULL;
4307
4308found:
de419ab6
ML
4309 if (shared_dpll[i].crtc_mask == 0)
4310 shared_dpll[i].hw_state =
4311 crtc_state->dpll_hw_state;
f2a69f44 4312
190f68c5 4313 crtc_state->shared_dpll = i;
46edb027
DV
4314 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4315 pipe_name(crtc->pipe));
ee7b9f93 4316
de419ab6 4317 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4318
ee7b9f93
JB
4319 return pll;
4320}
4321
de419ab6 4322static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4323{
de419ab6
ML
4324 struct drm_i915_private *dev_priv = to_i915(state->dev);
4325 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4326 struct intel_shared_dpll *pll;
4327 enum intel_dpll_id i;
4328
de419ab6
ML
4329 if (!to_intel_atomic_state(state)->dpll_set)
4330 return;
8bd31e67 4331
de419ab6 4332 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4333 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4334 pll = &dev_priv->shared_dplls[i];
de419ab6 4335 pll->config = shared_dpll[i];
8bd31e67
ACO
4336 }
4337}
4338
a1520318 4339static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4340{
4341 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4342 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4343 u32 temp;
4344
4345 temp = I915_READ(dslreg);
4346 udelay(500);
4347 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4348 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4349 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4350 }
4351}
4352
86adf9d7
ML
4353static int
4354skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4355 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4356 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4357{
86adf9d7
ML
4358 struct intel_crtc_scaler_state *scaler_state =
4359 &crtc_state->scaler_state;
4360 struct intel_crtc *intel_crtc =
4361 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4362 int need_scaling;
6156a456
CK
4363
4364 need_scaling = intel_rotation_90_or_270(rotation) ?
4365 (src_h != dst_w || src_w != dst_h):
4366 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4367
4368 /*
4369 * if plane is being disabled or scaler is no more required or force detach
4370 * - free scaler binded to this plane/crtc
4371 * - in order to do this, update crtc->scaler_usage
4372 *
4373 * Here scaler state in crtc_state is set free so that
4374 * scaler can be assigned to other user. Actual register
4375 * update to free the scaler is done in plane/panel-fit programming.
4376 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4377 */
86adf9d7 4378 if (force_detach || !need_scaling) {
a1b2278e 4379 if (*scaler_id >= 0) {
86adf9d7 4380 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4381 scaler_state->scalers[*scaler_id].in_use = 0;
4382
86adf9d7
ML
4383 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4384 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4385 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4386 scaler_state->scaler_users);
4387 *scaler_id = -1;
4388 }
4389 return 0;
4390 }
4391
4392 /* range checks */
4393 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4394 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4395
4396 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4397 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4398 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4399 "size is out of scaler range\n",
86adf9d7 4400 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4401 return -EINVAL;
4402 }
4403
86adf9d7
ML
4404 /* mark this plane as a scaler user in crtc_state */
4405 scaler_state->scaler_users |= (1 << scaler_user);
4406 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4407 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4408 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4409 scaler_state->scaler_users);
4410
4411 return 0;
4412}
4413
4414/**
4415 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4416 *
4417 * @state: crtc's scaler state
86adf9d7
ML
4418 *
4419 * Return
4420 * 0 - scaler_usage updated successfully
4421 * error - requested scaling cannot be supported or other error condition
4422 */
e435d6e5 4423int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4424{
4425 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4426 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4427
4428 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4429 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4430
e435d6e5 4431 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4432 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4433 state->pipe_src_w, state->pipe_src_h,
aad941d5 4434 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4435}
4436
4437/**
4438 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4439 *
4440 * @state: crtc's scaler state
86adf9d7
ML
4441 * @plane_state: atomic plane state to update
4442 *
4443 * Return
4444 * 0 - scaler_usage updated successfully
4445 * error - requested scaling cannot be supported or other error condition
4446 */
da20eabd
ML
4447static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4448 struct intel_plane_state *plane_state)
86adf9d7
ML
4449{
4450
4451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4452 struct intel_plane *intel_plane =
4453 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4454 struct drm_framebuffer *fb = plane_state->base.fb;
4455 int ret;
4456
4457 bool force_detach = !fb || !plane_state->visible;
4458
4459 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4460 intel_plane->base.base.id, intel_crtc->pipe,
4461 drm_plane_index(&intel_plane->base));
4462
4463 ret = skl_update_scaler(crtc_state, force_detach,
4464 drm_plane_index(&intel_plane->base),
4465 &plane_state->scaler_id,
4466 plane_state->base.rotation,
4467 drm_rect_width(&plane_state->src) >> 16,
4468 drm_rect_height(&plane_state->src) >> 16,
4469 drm_rect_width(&plane_state->dst),
4470 drm_rect_height(&plane_state->dst));
4471
4472 if (ret || plane_state->scaler_id < 0)
4473 return ret;
4474
a1b2278e 4475 /* check colorkey */
818ed961 4476 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4477 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4478 intel_plane->base.base.id);
a1b2278e
CK
4479 return -EINVAL;
4480 }
4481
4482 /* Check src format */
86adf9d7
ML
4483 switch (fb->pixel_format) {
4484 case DRM_FORMAT_RGB565:
4485 case DRM_FORMAT_XBGR8888:
4486 case DRM_FORMAT_XRGB8888:
4487 case DRM_FORMAT_ABGR8888:
4488 case DRM_FORMAT_ARGB8888:
4489 case DRM_FORMAT_XRGB2101010:
4490 case DRM_FORMAT_XBGR2101010:
4491 case DRM_FORMAT_YUYV:
4492 case DRM_FORMAT_YVYU:
4493 case DRM_FORMAT_UYVY:
4494 case DRM_FORMAT_VYUY:
4495 break;
4496 default:
4497 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4498 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4499 return -EINVAL;
a1b2278e
CK
4500 }
4501
a1b2278e
CK
4502 return 0;
4503}
4504
e435d6e5
ML
4505static void skylake_scaler_disable(struct intel_crtc *crtc)
4506{
4507 int i;
4508
4509 for (i = 0; i < crtc->num_scalers; i++)
4510 skl_detach_scaler(crtc, i);
4511}
4512
4513static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4514{
4515 struct drm_device *dev = crtc->base.dev;
4516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 int pipe = crtc->pipe;
a1b2278e
CK
4518 struct intel_crtc_scaler_state *scaler_state =
4519 &crtc->config->scaler_state;
4520
4521 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4522
6e3c9717 4523 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4524 int id;
4525
4526 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4527 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4528 return;
4529 }
4530
4531 id = scaler_state->scaler_id;
4532 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4533 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4534 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4535 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4536
4537 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4538 }
4539}
4540
b074cec8
JB
4541static void ironlake_pfit_enable(struct intel_crtc *crtc)
4542{
4543 struct drm_device *dev = crtc->base.dev;
4544 struct drm_i915_private *dev_priv = dev->dev_private;
4545 int pipe = crtc->pipe;
4546
6e3c9717 4547 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4548 /* Force use of hard-coded filter coefficients
4549 * as some pre-programmed values are broken,
4550 * e.g. x201.
4551 */
4552 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4553 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4554 PF_PIPE_SEL_IVB(pipe));
4555 else
4556 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4557 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4558 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4559 }
4560}
4561
20bc8673 4562void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4563{
cea165c3
VS
4564 struct drm_device *dev = crtc->base.dev;
4565 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4566
6e3c9717 4567 if (!crtc->config->ips_enabled)
d77e4531
PZ
4568 return;
4569
cea165c3
VS
4570 /* We can only enable IPS after we enable a plane and wait for a vblank */
4571 intel_wait_for_vblank(dev, crtc->pipe);
4572
d77e4531 4573 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4574 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4575 mutex_lock(&dev_priv->rps.hw_lock);
4576 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4577 mutex_unlock(&dev_priv->rps.hw_lock);
4578 /* Quoting Art Runyan: "its not safe to expect any particular
4579 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4580 * mailbox." Moreover, the mailbox may return a bogus state,
4581 * so we need to just enable it and continue on.
2a114cc1
BW
4582 */
4583 } else {
4584 I915_WRITE(IPS_CTL, IPS_ENABLE);
4585 /* The bit only becomes 1 in the next vblank, so this wait here
4586 * is essentially intel_wait_for_vblank. If we don't have this
4587 * and don't wait for vblanks until the end of crtc_enable, then
4588 * the HW state readout code will complain that the expected
4589 * IPS_CTL value is not the one we read. */
4590 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4591 DRM_ERROR("Timed out waiting for IPS enable\n");
4592 }
d77e4531
PZ
4593}
4594
20bc8673 4595void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4596{
4597 struct drm_device *dev = crtc->base.dev;
4598 struct drm_i915_private *dev_priv = dev->dev_private;
4599
6e3c9717 4600 if (!crtc->config->ips_enabled)
d77e4531
PZ
4601 return;
4602
4603 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4604 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4605 mutex_lock(&dev_priv->rps.hw_lock);
4606 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4607 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4608 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4609 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4610 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4611 } else {
2a114cc1 4612 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4613 POSTING_READ(IPS_CTL);
4614 }
d77e4531
PZ
4615
4616 /* We need to wait for a vblank before we can disable the plane. */
4617 intel_wait_for_vblank(dev, crtc->pipe);
4618}
4619
4620/** Loads the palette/gamma unit for the CRTC with the prepared values */
4621static void intel_crtc_load_lut(struct drm_crtc *crtc)
4622{
4623 struct drm_device *dev = crtc->dev;
4624 struct drm_i915_private *dev_priv = dev->dev_private;
4625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4626 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4627 int i;
4628 bool reenable_ips = false;
4629
4630 /* The clocks have to be on to load the palette. */
53d9f4e9 4631 if (!crtc->state->active)
d77e4531
PZ
4632 return;
4633
50360403 4634 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4635 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4636 assert_dsi_pll_enabled(dev_priv);
4637 else
4638 assert_pll_enabled(dev_priv, pipe);
4639 }
4640
d77e4531
PZ
4641 /* Workaround : Do not read or write the pipe palette/gamma data while
4642 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4643 */
6e3c9717 4644 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4645 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4646 GAMMA_MODE_MODE_SPLIT)) {
4647 hsw_disable_ips(intel_crtc);
4648 reenable_ips = true;
4649 }
4650
4651 for (i = 0; i < 256; i++) {
f65a9c5b
VS
4652 u32 palreg;
4653
4654 if (HAS_GMCH_DISPLAY(dev))
4655 palreg = PALETTE(pipe, i);
4656 else
4657 palreg = LGC_PALETTE(pipe, i);
4658
4659 I915_WRITE(palreg,
d77e4531
PZ
4660 (intel_crtc->lut_r[i] << 16) |
4661 (intel_crtc->lut_g[i] << 8) |
4662 intel_crtc->lut_b[i]);
4663 }
4664
4665 if (reenable_ips)
4666 hsw_enable_ips(intel_crtc);
4667}
4668
7cac945f 4669static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4670{
7cac945f 4671 if (intel_crtc->overlay) {
d3eedb1a
VS
4672 struct drm_device *dev = intel_crtc->base.dev;
4673 struct drm_i915_private *dev_priv = dev->dev_private;
4674
4675 mutex_lock(&dev->struct_mutex);
4676 dev_priv->mm.interruptible = false;
4677 (void) intel_overlay_switch_off(intel_crtc->overlay);
4678 dev_priv->mm.interruptible = true;
4679 mutex_unlock(&dev->struct_mutex);
4680 }
4681
4682 /* Let userspace switch the overlay on again. In most cases userspace
4683 * has to recompute where to put it anyway.
4684 */
4685}
4686
87d4300a
ML
4687/**
4688 * intel_post_enable_primary - Perform operations after enabling primary plane
4689 * @crtc: the CRTC whose primary plane was just enabled
4690 *
4691 * Performs potentially sleeping operations that must be done after the primary
4692 * plane is enabled, such as updating FBC and IPS. Note that this may be
4693 * called due to an explicit primary plane update, or due to an implicit
4694 * re-enable that is caused when a sprite plane is updated to no longer
4695 * completely hide the primary plane.
4696 */
4697static void
4698intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4699{
4700 struct drm_device *dev = crtc->dev;
87d4300a 4701 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4703 int pipe = intel_crtc->pipe;
a5c4d7bc 4704
87d4300a
ML
4705 /*
4706 * BDW signals flip done immediately if the plane
4707 * is disabled, even if the plane enable is already
4708 * armed to occur at the next vblank :(
4709 */
4710 if (IS_BROADWELL(dev))
4711 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4712
87d4300a
ML
4713 /*
4714 * FIXME IPS should be fine as long as one plane is
4715 * enabled, but in practice it seems to have problems
4716 * when going from primary only to sprite only and vice
4717 * versa.
4718 */
a5c4d7bc
VS
4719 hsw_enable_ips(intel_crtc);
4720
f99d7069 4721 /*
87d4300a
ML
4722 * Gen2 reports pipe underruns whenever all planes are disabled.
4723 * So don't enable underrun reporting before at least some planes
4724 * are enabled.
4725 * FIXME: Need to fix the logic to work when we turn off all planes
4726 * but leave the pipe running.
f99d7069 4727 */
87d4300a
ML
4728 if (IS_GEN2(dev))
4729 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4730
4731 /* Underruns don't raise interrupts, so check manually. */
4732 if (HAS_GMCH_DISPLAY(dev))
4733 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4734}
4735
87d4300a
ML
4736/**
4737 * intel_pre_disable_primary - Perform operations before disabling primary plane
4738 * @crtc: the CRTC whose primary plane is to be disabled
4739 *
4740 * Performs potentially sleeping operations that must be done before the
4741 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4742 * be called due to an explicit primary plane update, or due to an implicit
4743 * disable that is caused when a sprite plane completely hides the primary
4744 * plane.
4745 */
4746static void
4747intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4748{
4749 struct drm_device *dev = crtc->dev;
4750 struct drm_i915_private *dev_priv = dev->dev_private;
4751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4752 int pipe = intel_crtc->pipe;
a5c4d7bc 4753
87d4300a
ML
4754 /*
4755 * Gen2 reports pipe underruns whenever all planes are disabled.
4756 * So diasble underrun reporting before all the planes get disabled.
4757 * FIXME: Need to fix the logic to work when we turn off all planes
4758 * but leave the pipe running.
4759 */
4760 if (IS_GEN2(dev))
4761 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4762
87d4300a
ML
4763 /*
4764 * Vblank time updates from the shadow to live plane control register
4765 * are blocked if the memory self-refresh mode is active at that
4766 * moment. So to make sure the plane gets truly disabled, disable
4767 * first the self-refresh mode. The self-refresh enable bit in turn
4768 * will be checked/applied by the HW only at the next frame start
4769 * event which is after the vblank start event, so we need to have a
4770 * wait-for-vblank between disabling the plane and the pipe.
4771 */
262cd2e1 4772 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4773 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4774 dev_priv->wm.vlv.cxsr = false;
4775 intel_wait_for_vblank(dev, pipe);
4776 }
87d4300a 4777
87d4300a
ML
4778 /*
4779 * FIXME IPS should be fine as long as one plane is
4780 * enabled, but in practice it seems to have problems
4781 * when going from primary only to sprite only and vice
4782 * versa.
4783 */
a5c4d7bc 4784 hsw_disable_ips(intel_crtc);
87d4300a
ML
4785}
4786
ac21b225
ML
4787static void intel_post_plane_update(struct intel_crtc *crtc)
4788{
4789 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4790 struct drm_device *dev = crtc->base.dev;
7733b49b 4791 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4792 struct drm_plane *plane;
4793
4794 if (atomic->wait_vblank)
4795 intel_wait_for_vblank(dev, crtc->pipe);
4796
4797 intel_frontbuffer_flip(dev, atomic->fb_bits);
4798
852eb00d
VS
4799 if (atomic->disable_cxsr)
4800 crtc->wm.cxsr_allowed = true;
4801
f015c551
VS
4802 if (crtc->atomic.update_wm_post)
4803 intel_update_watermarks(&crtc->base);
4804
c80ac854 4805 if (atomic->update_fbc)
7733b49b 4806 intel_fbc_update(dev_priv);
ac21b225
ML
4807
4808 if (atomic->post_enable_primary)
4809 intel_post_enable_primary(&crtc->base);
4810
4811 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4812 intel_update_sprite_watermarks(plane, &crtc->base,
4813 0, 0, 0, false, false);
4814
4815 memset(atomic, 0, sizeof(*atomic));
4816}
4817
4818static void intel_pre_plane_update(struct intel_crtc *crtc)
4819{
4820 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4821 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4822 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4823 struct drm_plane *p;
4824
4825 /* Track fb's for any planes being disabled */
ac21b225
ML
4826 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4827 struct intel_plane *plane = to_intel_plane(p);
ac21b225
ML
4828
4829 mutex_lock(&dev->struct_mutex);
a9ff8714
VS
4830 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4831 plane->frontbuffer_bit);
ac21b225
ML
4832 mutex_unlock(&dev->struct_mutex);
4833 }
4834
4835 if (atomic->wait_for_flips)
4836 intel_crtc_wait_for_pending_flips(&crtc->base);
4837
c80ac854 4838 if (atomic->disable_fbc)
25ad93fd 4839 intel_fbc_disable_crtc(crtc);
ac21b225 4840
066cf55b
RV
4841 if (crtc->atomic.disable_ips)
4842 hsw_disable_ips(crtc);
4843
ac21b225
ML
4844 if (atomic->pre_disable_primary)
4845 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4846
4847 if (atomic->disable_cxsr) {
4848 crtc->wm.cxsr_allowed = false;
4849 intel_set_memory_cxsr(dev_priv, false);
4850 }
ac21b225
ML
4851}
4852
d032ffa0 4853static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4854{
4855 struct drm_device *dev = crtc->dev;
4856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4857 struct drm_plane *p;
87d4300a
ML
4858 int pipe = intel_crtc->pipe;
4859
7cac945f 4860 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4861
d032ffa0
ML
4862 drm_for_each_plane_mask(p, dev, plane_mask)
4863 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4864
f99d7069
DV
4865 /*
4866 * FIXME: Once we grow proper nuclear flip support out of this we need
4867 * to compute the mask of flip planes precisely. For the time being
4868 * consider this a flip to a NULL plane.
4869 */
4870 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4871}
4872
f67a559d
JB
4873static void ironlake_crtc_enable(struct drm_crtc *crtc)
4874{
4875 struct drm_device *dev = crtc->dev;
4876 struct drm_i915_private *dev_priv = dev->dev_private;
4877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4878 struct intel_encoder *encoder;
f67a559d 4879 int pipe = intel_crtc->pipe;
f67a559d 4880
53d9f4e9 4881 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4882 return;
4883
6e3c9717 4884 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4885 intel_prepare_shared_dpll(intel_crtc);
4886
6e3c9717 4887 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4888 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4889
4890 intel_set_pipe_timings(intel_crtc);
4891
6e3c9717 4892 if (intel_crtc->config->has_pch_encoder) {
29407aab 4893 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4894 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4895 }
4896
4897 ironlake_set_pipeconf(crtc);
4898
f67a559d 4899 intel_crtc->active = true;
8664281b 4900
a72e4c9f
DV
4901 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4902 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4903
f6736a1a 4904 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4905 if (encoder->pre_enable)
4906 encoder->pre_enable(encoder);
f67a559d 4907
6e3c9717 4908 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4909 /* Note: FDI PLL enabling _must_ be done before we enable the
4910 * cpu pipes, hence this is separate from all the other fdi/pch
4911 * enabling. */
88cefb6c 4912 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4913 } else {
4914 assert_fdi_tx_disabled(dev_priv, pipe);
4915 assert_fdi_rx_disabled(dev_priv, pipe);
4916 }
f67a559d 4917
b074cec8 4918 ironlake_pfit_enable(intel_crtc);
f67a559d 4919
9c54c0dd
JB
4920 /*
4921 * On ILK+ LUT must be loaded before the pipe is running but with
4922 * clocks enabled
4923 */
4924 intel_crtc_load_lut(crtc);
4925
f37fcc2a 4926 intel_update_watermarks(crtc);
e1fdc473 4927 intel_enable_pipe(intel_crtc);
f67a559d 4928
6e3c9717 4929 if (intel_crtc->config->has_pch_encoder)
f67a559d 4930 ironlake_pch_enable(crtc);
c98e9dcf 4931
f9b61ff6
DV
4932 assert_vblank_disabled(crtc);
4933 drm_crtc_vblank_on(crtc);
4934
fa5c73b1
DV
4935 for_each_encoder_on_crtc(dev, crtc, encoder)
4936 encoder->enable(encoder);
61b77ddd
DV
4937
4938 if (HAS_PCH_CPT(dev))
a1520318 4939 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4940}
4941
42db64ef
PZ
4942/* IPS only exists on ULT machines and is tied to pipe A. */
4943static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4944{
f5adf94e 4945 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4946}
4947
4f771f10
PZ
4948static void haswell_crtc_enable(struct drm_crtc *crtc)
4949{
4950 struct drm_device *dev = crtc->dev;
4951 struct drm_i915_private *dev_priv = dev->dev_private;
4952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4953 struct intel_encoder *encoder;
99d736a2
ML
4954 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4955 struct intel_crtc_state *pipe_config =
4956 to_intel_crtc_state(crtc->state);
7d4aefd0 4957 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
4f771f10 4958
53d9f4e9 4959 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4960 return;
4961
df8ad70c
DV
4962 if (intel_crtc_to_shared_dpll(intel_crtc))
4963 intel_enable_shared_dpll(intel_crtc);
4964
6e3c9717 4965 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4966 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4967
4968 intel_set_pipe_timings(intel_crtc);
4969
6e3c9717
ACO
4970 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4971 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4972 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4973 }
4974
6e3c9717 4975 if (intel_crtc->config->has_pch_encoder) {
229fca97 4976 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4977 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4978 }
4979
4980 haswell_set_pipeconf(crtc);
4981
4982 intel_set_pipe_csc(crtc);
4983
4f771f10 4984 intel_crtc->active = true;
8664281b 4985
a72e4c9f 4986 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
7d4aefd0
SS
4987 for_each_encoder_on_crtc(dev, crtc, encoder) {
4988 if (encoder->pre_pll_enable)
4989 encoder->pre_pll_enable(encoder);
4f771f10
PZ
4990 if (encoder->pre_enable)
4991 encoder->pre_enable(encoder);
7d4aefd0 4992 }
4f771f10 4993
6e3c9717 4994 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4995 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4996 true);
4fe9467d
ID
4997 dev_priv->display.fdi_link_train(crtc);
4998 }
4999
7d4aefd0
SS
5000 if (!is_dsi)
5001 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5002
1c132b44 5003 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5004 skylake_pfit_enable(intel_crtc);
ff6d9f55 5005 else
1c132b44 5006 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5007
5008 /*
5009 * On ILK+ LUT must be loaded before the pipe is running but with
5010 * clocks enabled
5011 */
5012 intel_crtc_load_lut(crtc);
5013
1f544388 5014 intel_ddi_set_pipe_settings(crtc);
7d4aefd0
SS
5015 if (!is_dsi)
5016 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5017
f37fcc2a 5018 intel_update_watermarks(crtc);
e1fdc473 5019 intel_enable_pipe(intel_crtc);
42db64ef 5020
6e3c9717 5021 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5022 lpt_pch_enable(crtc);
4f771f10 5023
7d4aefd0 5024 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
0e32b39c
DA
5025 intel_ddi_set_vc_payload_alloc(crtc, true);
5026
f9b61ff6
DV
5027 assert_vblank_disabled(crtc);
5028 drm_crtc_vblank_on(crtc);
5029
8807e55b 5030 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5031 encoder->enable(encoder);
8807e55b
JN
5032 intel_opregion_notify_encoder(encoder, true);
5033 }
4f771f10 5034
e4916946
PZ
5035 /* If we change the relative order between pipe/planes enabling, we need
5036 * to change the workaround. */
99d736a2
ML
5037 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5038 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5039 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5040 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5041 }
4f771f10
PZ
5042}
5043
bfd16b2a 5044static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5045{
5046 struct drm_device *dev = crtc->base.dev;
5047 struct drm_i915_private *dev_priv = dev->dev_private;
5048 int pipe = crtc->pipe;
5049
5050 /* To avoid upsetting the power well on haswell only disable the pfit if
5051 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5052 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5053 I915_WRITE(PF_CTL(pipe), 0);
5054 I915_WRITE(PF_WIN_POS(pipe), 0);
5055 I915_WRITE(PF_WIN_SZ(pipe), 0);
5056 }
5057}
5058
6be4a607
JB
5059static void ironlake_crtc_disable(struct drm_crtc *crtc)
5060{
5061 struct drm_device *dev = crtc->dev;
5062 struct drm_i915_private *dev_priv = dev->dev_private;
5063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5064 struct intel_encoder *encoder;
6be4a607 5065 int pipe = intel_crtc->pipe;
5eddb70b 5066 u32 reg, temp;
b52eb4dc 5067
ea9d758d
DV
5068 for_each_encoder_on_crtc(dev, crtc, encoder)
5069 encoder->disable(encoder);
5070
f9b61ff6
DV
5071 drm_crtc_vblank_off(crtc);
5072 assert_vblank_disabled(crtc);
5073
6e3c9717 5074 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5075 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5076
575f7ab7 5077 intel_disable_pipe(intel_crtc);
32f9d658 5078
bfd16b2a 5079 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5080
5a74f70a
VS
5081 if (intel_crtc->config->has_pch_encoder)
5082 ironlake_fdi_disable(crtc);
5083
bf49ec8c
DV
5084 for_each_encoder_on_crtc(dev, crtc, encoder)
5085 if (encoder->post_disable)
5086 encoder->post_disable(encoder);
2c07245f 5087
6e3c9717 5088 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5089 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5090
d925c59a
DV
5091 if (HAS_PCH_CPT(dev)) {
5092 /* disable TRANS_DP_CTL */
5093 reg = TRANS_DP_CTL(pipe);
5094 temp = I915_READ(reg);
5095 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5096 TRANS_DP_PORT_SEL_MASK);
5097 temp |= TRANS_DP_PORT_SEL_NONE;
5098 I915_WRITE(reg, temp);
5099
5100 /* disable DPLL_SEL */
5101 temp = I915_READ(PCH_DPLL_SEL);
11887397 5102 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5103 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5104 }
e3421a18 5105
d925c59a
DV
5106 ironlake_fdi_pll_disable(intel_crtc);
5107 }
6be4a607 5108}
1b3c7a47 5109
4f771f10 5110static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5111{
4f771f10
PZ
5112 struct drm_device *dev = crtc->dev;
5113 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5115 struct intel_encoder *encoder;
6e3c9717 5116 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7d4aefd0 5117 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
ee7b9f93 5118
8807e55b
JN
5119 for_each_encoder_on_crtc(dev, crtc, encoder) {
5120 intel_opregion_notify_encoder(encoder, false);
4f771f10 5121 encoder->disable(encoder);
8807e55b 5122 }
4f771f10 5123
f9b61ff6
DV
5124 drm_crtc_vblank_off(crtc);
5125 assert_vblank_disabled(crtc);
5126
6e3c9717 5127 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5128 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5129 false);
575f7ab7 5130 intel_disable_pipe(intel_crtc);
4f771f10 5131
6e3c9717 5132 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5133 intel_ddi_set_vc_payload_alloc(crtc, false);
5134
7d4aefd0
SS
5135 if (!is_dsi)
5136 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5137
1c132b44 5138 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5139 skylake_scaler_disable(intel_crtc);
ff6d9f55 5140 else
bfd16b2a 5141 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5142
7d4aefd0
SS
5143 if (!is_dsi)
5144 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5145
6e3c9717 5146 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5147 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5148 intel_ddi_fdi_disable(crtc);
83616634 5149 }
4f771f10 5150
97b040aa
ID
5151 for_each_encoder_on_crtc(dev, crtc, encoder)
5152 if (encoder->post_disable)
5153 encoder->post_disable(encoder);
4f771f10
PZ
5154}
5155
2dd24552
JB
5156static void i9xx_pfit_enable(struct intel_crtc *crtc)
5157{
5158 struct drm_device *dev = crtc->base.dev;
5159 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5160 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5161
681a8504 5162 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5163 return;
5164
2dd24552 5165 /*
c0b03411
DV
5166 * The panel fitter should only be adjusted whilst the pipe is disabled,
5167 * according to register description and PRM.
2dd24552 5168 */
c0b03411
DV
5169 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5170 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5171
b074cec8
JB
5172 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5173 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5174
5175 /* Border color in case we don't scale up to the full screen. Black by
5176 * default, change to something else for debugging. */
5177 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5178}
5179
d05410f9
DA
5180static enum intel_display_power_domain port_to_power_domain(enum port port)
5181{
5182 switch (port) {
5183 case PORT_A:
5184 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5185 case PORT_B:
5186 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5187 case PORT_C:
5188 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5189 case PORT_D:
5190 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
d8e19f99
XZ
5191 case PORT_E:
5192 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
d05410f9
DA
5193 default:
5194 WARN_ON_ONCE(1);
5195 return POWER_DOMAIN_PORT_OTHER;
5196 }
5197}
5198
77d22dca
ID
5199#define for_each_power_domain(domain, mask) \
5200 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5201 if ((1 << (domain)) & (mask))
5202
319be8ae
ID
5203enum intel_display_power_domain
5204intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5205{
5206 struct drm_device *dev = intel_encoder->base.dev;
5207 struct intel_digital_port *intel_dig_port;
5208
5209 switch (intel_encoder->type) {
5210 case INTEL_OUTPUT_UNKNOWN:
5211 /* Only DDI platforms should ever use this output type */
5212 WARN_ON_ONCE(!HAS_DDI(dev));
5213 case INTEL_OUTPUT_DISPLAYPORT:
5214 case INTEL_OUTPUT_HDMI:
5215 case INTEL_OUTPUT_EDP:
5216 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5217 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5218 case INTEL_OUTPUT_DP_MST:
5219 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5220 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5221 case INTEL_OUTPUT_ANALOG:
5222 return POWER_DOMAIN_PORT_CRT;
5223 case INTEL_OUTPUT_DSI:
5224 return POWER_DOMAIN_PORT_DSI;
5225 default:
5226 return POWER_DOMAIN_PORT_OTHER;
5227 }
5228}
5229
5230static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5231{
319be8ae
ID
5232 struct drm_device *dev = crtc->dev;
5233 struct intel_encoder *intel_encoder;
5234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5235 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5236 unsigned long mask;
5237 enum transcoder transcoder;
5238
292b990e
ML
5239 if (!crtc->state->active)
5240 return 0;
5241
77d22dca
ID
5242 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5243
5244 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5245 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5246 if (intel_crtc->config->pch_pfit.enabled ||
5247 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5248 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5249
319be8ae
ID
5250 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5251 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5252
77d22dca
ID
5253 return mask;
5254}
5255
292b990e 5256static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5257{
292b990e
ML
5258 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5260 enum intel_display_power_domain domain;
5261 unsigned long domains, new_domains, old_domains;
77d22dca 5262
292b990e
ML
5263 old_domains = intel_crtc->enabled_power_domains;
5264 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5265
292b990e
ML
5266 domains = new_domains & ~old_domains;
5267
5268 for_each_power_domain(domain, domains)
5269 intel_display_power_get(dev_priv, domain);
5270
5271 return old_domains & ~new_domains;
5272}
5273
5274static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5275 unsigned long domains)
5276{
5277 enum intel_display_power_domain domain;
5278
5279 for_each_power_domain(domain, domains)
5280 intel_display_power_put(dev_priv, domain);
5281}
77d22dca 5282
292b990e
ML
5283static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5284{
5285 struct drm_device *dev = state->dev;
5286 struct drm_i915_private *dev_priv = dev->dev_private;
5287 unsigned long put_domains[I915_MAX_PIPES] = {};
5288 struct drm_crtc_state *crtc_state;
5289 struct drm_crtc *crtc;
5290 int i;
77d22dca 5291
292b990e
ML
5292 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5293 if (needs_modeset(crtc->state))
5294 put_domains[to_intel_crtc(crtc)->pipe] =
5295 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5296 }
5297
27c329ed
ML
5298 if (dev_priv->display.modeset_commit_cdclk) {
5299 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5300
5301 if (cdclk != dev_priv->cdclk_freq &&
5302 !WARN_ON(!state->allow_modeset))
5303 dev_priv->display.modeset_commit_cdclk(state);
5304 }
50f6e502 5305
292b990e
ML
5306 for (i = 0; i < I915_MAX_PIPES; i++)
5307 if (put_domains[i])
5308 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5309}
5310
adafdc6f
MK
5311static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5312{
5313 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5314
5315 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5316 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5317 return max_cdclk_freq;
5318 else if (IS_CHERRYVIEW(dev_priv))
5319 return max_cdclk_freq*95/100;
5320 else if (INTEL_INFO(dev_priv)->gen < 4)
5321 return 2*max_cdclk_freq*90/100;
5322 else
5323 return max_cdclk_freq*90/100;
5324}
5325
560a7ae4
DL
5326static void intel_update_max_cdclk(struct drm_device *dev)
5327{
5328 struct drm_i915_private *dev_priv = dev->dev_private;
5329
5330 if (IS_SKYLAKE(dev)) {
5331 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5332
5333 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5334 dev_priv->max_cdclk_freq = 675000;
5335 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5336 dev_priv->max_cdclk_freq = 540000;
5337 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5338 dev_priv->max_cdclk_freq = 450000;
5339 else
5340 dev_priv->max_cdclk_freq = 337500;
5341 } else if (IS_BROADWELL(dev)) {
5342 /*
5343 * FIXME with extra cooling we can allow
5344 * 540 MHz for ULX and 675 Mhz for ULT.
5345 * How can we know if extra cooling is
5346 * available? PCI ID, VTB, something else?
5347 */
5348 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5349 dev_priv->max_cdclk_freq = 450000;
5350 else if (IS_BDW_ULX(dev))
5351 dev_priv->max_cdclk_freq = 450000;
5352 else if (IS_BDW_ULT(dev))
5353 dev_priv->max_cdclk_freq = 540000;
5354 else
5355 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5356 } else if (IS_CHERRYVIEW(dev)) {
5357 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5358 } else if (IS_VALLEYVIEW(dev)) {
5359 dev_priv->max_cdclk_freq = 400000;
5360 } else {
5361 /* otherwise assume cdclk is fixed */
5362 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5363 }
5364
adafdc6f
MK
5365 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5366
560a7ae4
DL
5367 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5368 dev_priv->max_cdclk_freq);
adafdc6f
MK
5369
5370 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5371 dev_priv->max_dotclk_freq);
560a7ae4
DL
5372}
5373
5374static void intel_update_cdclk(struct drm_device *dev)
5375{
5376 struct drm_i915_private *dev_priv = dev->dev_private;
5377
5378 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5379 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5380 dev_priv->cdclk_freq);
5381
5382 /*
5383 * Program the gmbus_freq based on the cdclk frequency.
5384 * BSpec erroneously claims we should aim for 4MHz, but
5385 * in fact 1MHz is the correct frequency.
5386 */
5387 if (IS_VALLEYVIEW(dev)) {
5388 /*
5389 * Program the gmbus_freq based on the cdclk frequency.
5390 * BSpec erroneously claims we should aim for 4MHz, but
5391 * in fact 1MHz is the correct frequency.
5392 */
5393 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5394 }
5395
5396 if (dev_priv->max_cdclk_freq == 0)
5397 intel_update_max_cdclk(dev);
5398}
5399
70d0c574 5400static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5401{
5402 struct drm_i915_private *dev_priv = dev->dev_private;
5403 uint32_t divider;
5404 uint32_t ratio;
5405 uint32_t current_freq;
5406 int ret;
5407
5408 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5409 switch (frequency) {
5410 case 144000:
5411 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5412 ratio = BXT_DE_PLL_RATIO(60);
5413 break;
5414 case 288000:
5415 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5416 ratio = BXT_DE_PLL_RATIO(60);
5417 break;
5418 case 384000:
5419 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5420 ratio = BXT_DE_PLL_RATIO(60);
5421 break;
5422 case 576000:
5423 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5424 ratio = BXT_DE_PLL_RATIO(60);
5425 break;
5426 case 624000:
5427 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5428 ratio = BXT_DE_PLL_RATIO(65);
5429 break;
5430 case 19200:
5431 /*
5432 * Bypass frequency with DE PLL disabled. Init ratio, divider
5433 * to suppress GCC warning.
5434 */
5435 ratio = 0;
5436 divider = 0;
5437 break;
5438 default:
5439 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5440
5441 return;
5442 }
5443
5444 mutex_lock(&dev_priv->rps.hw_lock);
5445 /* Inform power controller of upcoming frequency change */
5446 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5447 0x80000000);
5448 mutex_unlock(&dev_priv->rps.hw_lock);
5449
5450 if (ret) {
5451 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5452 ret, frequency);
5453 return;
5454 }
5455
5456 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5457 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5458 current_freq = current_freq * 500 + 1000;
5459
5460 /*
5461 * DE PLL has to be disabled when
5462 * - setting to 19.2MHz (bypass, PLL isn't used)
5463 * - before setting to 624MHz (PLL needs toggling)
5464 * - before setting to any frequency from 624MHz (PLL needs toggling)
5465 */
5466 if (frequency == 19200 || frequency == 624000 ||
5467 current_freq == 624000) {
5468 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5469 /* Timeout 200us */
5470 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5471 1))
5472 DRM_ERROR("timout waiting for DE PLL unlock\n");
5473 }
5474
5475 if (frequency != 19200) {
5476 uint32_t val;
5477
5478 val = I915_READ(BXT_DE_PLL_CTL);
5479 val &= ~BXT_DE_PLL_RATIO_MASK;
5480 val |= ratio;
5481 I915_WRITE(BXT_DE_PLL_CTL, val);
5482
5483 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5484 /* Timeout 200us */
5485 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5486 DRM_ERROR("timeout waiting for DE PLL lock\n");
5487
5488 val = I915_READ(CDCLK_CTL);
5489 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5490 val |= divider;
5491 /*
5492 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5493 * enable otherwise.
5494 */
5495 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5496 if (frequency >= 500000)
5497 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5498
5499 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5500 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5501 val |= (frequency - 1000) / 500;
5502 I915_WRITE(CDCLK_CTL, val);
5503 }
5504
5505 mutex_lock(&dev_priv->rps.hw_lock);
5506 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5507 DIV_ROUND_UP(frequency, 25000));
5508 mutex_unlock(&dev_priv->rps.hw_lock);
5509
5510 if (ret) {
5511 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5512 ret, frequency);
5513 return;
5514 }
5515
a47871bd 5516 intel_update_cdclk(dev);
f8437dd1
VK
5517}
5518
5519void broxton_init_cdclk(struct drm_device *dev)
5520{
5521 struct drm_i915_private *dev_priv = dev->dev_private;
5522 uint32_t val;
5523
5524 /*
5525 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5526 * or else the reset will hang because there is no PCH to respond.
5527 * Move the handshake programming to initialization sequence.
5528 * Previously was left up to BIOS.
5529 */
5530 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5531 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5532 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5533
5534 /* Enable PG1 for cdclk */
5535 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5536
5537 /* check if cd clock is enabled */
5538 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5539 DRM_DEBUG_KMS("Display already initialized\n");
5540 return;
5541 }
5542
5543 /*
5544 * FIXME:
5545 * - The initial CDCLK needs to be read from VBT.
5546 * Need to make this change after VBT has changes for BXT.
5547 * - check if setting the max (or any) cdclk freq is really necessary
5548 * here, it belongs to modeset time
5549 */
5550 broxton_set_cdclk(dev, 624000);
5551
5552 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5553 POSTING_READ(DBUF_CTL);
5554
f8437dd1
VK
5555 udelay(10);
5556
5557 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5558 DRM_ERROR("DBuf power enable timeout!\n");
5559}
5560
5561void broxton_uninit_cdclk(struct drm_device *dev)
5562{
5563 struct drm_i915_private *dev_priv = dev->dev_private;
5564
5565 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5566 POSTING_READ(DBUF_CTL);
5567
f8437dd1
VK
5568 udelay(10);
5569
5570 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5571 DRM_ERROR("DBuf power disable timeout!\n");
5572
5573 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5574 broxton_set_cdclk(dev, 19200);
5575
5576 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5577}
5578
5d96d8af
DL
5579static const struct skl_cdclk_entry {
5580 unsigned int freq;
5581 unsigned int vco;
5582} skl_cdclk_frequencies[] = {
5583 { .freq = 308570, .vco = 8640 },
5584 { .freq = 337500, .vco = 8100 },
5585 { .freq = 432000, .vco = 8640 },
5586 { .freq = 450000, .vco = 8100 },
5587 { .freq = 540000, .vco = 8100 },
5588 { .freq = 617140, .vco = 8640 },
5589 { .freq = 675000, .vco = 8100 },
5590};
5591
5592static unsigned int skl_cdclk_decimal(unsigned int freq)
5593{
5594 return (freq - 1000) / 500;
5595}
5596
5597static unsigned int skl_cdclk_get_vco(unsigned int freq)
5598{
5599 unsigned int i;
5600
5601 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5602 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5603
5604 if (e->freq == freq)
5605 return e->vco;
5606 }
5607
5608 return 8100;
5609}
5610
5611static void
5612skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5613{
5614 unsigned int min_freq;
5615 u32 val;
5616
5617 /* select the minimum CDCLK before enabling DPLL 0 */
5618 val = I915_READ(CDCLK_CTL);
5619 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5620 val |= CDCLK_FREQ_337_308;
5621
5622 if (required_vco == 8640)
5623 min_freq = 308570;
5624 else
5625 min_freq = 337500;
5626
5627 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5628
5629 I915_WRITE(CDCLK_CTL, val);
5630 POSTING_READ(CDCLK_CTL);
5631
5632 /*
5633 * We always enable DPLL0 with the lowest link rate possible, but still
5634 * taking into account the VCO required to operate the eDP panel at the
5635 * desired frequency. The usual DP link rates operate with a VCO of
5636 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5637 * The modeset code is responsible for the selection of the exact link
5638 * rate later on, with the constraint of choosing a frequency that
5639 * works with required_vco.
5640 */
5641 val = I915_READ(DPLL_CTRL1);
5642
5643 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5644 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5645 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5646 if (required_vco == 8640)
5647 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5648 SKL_DPLL0);
5649 else
5650 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5651 SKL_DPLL0);
5652
5653 I915_WRITE(DPLL_CTRL1, val);
5654 POSTING_READ(DPLL_CTRL1);
5655
5656 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5657
5658 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5659 DRM_ERROR("DPLL0 not locked\n");
5660}
5661
5662static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5663{
5664 int ret;
5665 u32 val;
5666
5667 /* inform PCU we want to change CDCLK */
5668 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5669 mutex_lock(&dev_priv->rps.hw_lock);
5670 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5671 mutex_unlock(&dev_priv->rps.hw_lock);
5672
5673 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5674}
5675
5676static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5677{
5678 unsigned int i;
5679
5680 for (i = 0; i < 15; i++) {
5681 if (skl_cdclk_pcu_ready(dev_priv))
5682 return true;
5683 udelay(10);
5684 }
5685
5686 return false;
5687}
5688
5689static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5690{
560a7ae4 5691 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5692 u32 freq_select, pcu_ack;
5693
5694 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5695
5696 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5697 DRM_ERROR("failed to inform PCU about cdclk change\n");
5698 return;
5699 }
5700
5701 /* set CDCLK_CTL */
5702 switch(freq) {
5703 case 450000:
5704 case 432000:
5705 freq_select = CDCLK_FREQ_450_432;
5706 pcu_ack = 1;
5707 break;
5708 case 540000:
5709 freq_select = CDCLK_FREQ_540;
5710 pcu_ack = 2;
5711 break;
5712 case 308570:
5713 case 337500:
5714 default:
5715 freq_select = CDCLK_FREQ_337_308;
5716 pcu_ack = 0;
5717 break;
5718 case 617140:
5719 case 675000:
5720 freq_select = CDCLK_FREQ_675_617;
5721 pcu_ack = 3;
5722 break;
5723 }
5724
5725 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5726 POSTING_READ(CDCLK_CTL);
5727
5728 /* inform PCU of the change */
5729 mutex_lock(&dev_priv->rps.hw_lock);
5730 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5731 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5732
5733 intel_update_cdclk(dev);
5d96d8af
DL
5734}
5735
5736void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5737{
5738 /* disable DBUF power */
5739 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5740 POSTING_READ(DBUF_CTL);
5741
5742 udelay(10);
5743
5744 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5745 DRM_ERROR("DBuf power disable timeout\n");
5746
4e961e42
AM
5747 /*
5748 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5749 */
5750 if (dev_priv->csr.dmc_payload) {
5751 /* disable DPLL0 */
5752 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5753 ~LCPLL_PLL_ENABLE);
5754 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5755 DRM_ERROR("Couldn't disable DPLL0\n");
5756 }
5d96d8af
DL
5757
5758 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5759}
5760
5761void skl_init_cdclk(struct drm_i915_private *dev_priv)
5762{
5763 u32 val;
5764 unsigned int required_vco;
5765
5766 /* enable PCH reset handshake */
5767 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5768 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5769
5770 /* enable PG1 and Misc I/O */
5771 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5772
39d9b85a
GW
5773 /* DPLL0 not enabled (happens on early BIOS versions) */
5774 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5775 /* enable DPLL0 */
5776 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5777 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5778 }
5779
5d96d8af
DL
5780 /* set CDCLK to the frequency the BIOS chose */
5781 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5782
5783 /* enable DBUF power */
5784 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5785 POSTING_READ(DBUF_CTL);
5786
5787 udelay(10);
5788
5789 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5790 DRM_ERROR("DBuf power enable timeout\n");
5791}
5792
30a970c6
JB
5793/* Adjust CDclk dividers to allow high res or save power if possible */
5794static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5795{
5796 struct drm_i915_private *dev_priv = dev->dev_private;
5797 u32 val, cmd;
5798
164dfd28
VK
5799 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5800 != dev_priv->cdclk_freq);
d60c4473 5801
dfcab17e 5802 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5803 cmd = 2;
dfcab17e 5804 else if (cdclk == 266667)
30a970c6
JB
5805 cmd = 1;
5806 else
5807 cmd = 0;
5808
5809 mutex_lock(&dev_priv->rps.hw_lock);
5810 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5811 val &= ~DSPFREQGUAR_MASK;
5812 val |= (cmd << DSPFREQGUAR_SHIFT);
5813 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5814 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5815 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5816 50)) {
5817 DRM_ERROR("timed out waiting for CDclk change\n");
5818 }
5819 mutex_unlock(&dev_priv->rps.hw_lock);
5820
54433e91
VS
5821 mutex_lock(&dev_priv->sb_lock);
5822
dfcab17e 5823 if (cdclk == 400000) {
6bcda4f0 5824 u32 divider;
30a970c6 5825
6bcda4f0 5826 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5827
30a970c6
JB
5828 /* adjust cdclk divider */
5829 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5830 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5831 val |= divider;
5832 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5833
5834 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5835 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5836 50))
5837 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5838 }
5839
30a970c6
JB
5840 /* adjust self-refresh exit latency value */
5841 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5842 val &= ~0x7f;
5843
5844 /*
5845 * For high bandwidth configs, we set a higher latency in the bunit
5846 * so that the core display fetch happens in time to avoid underruns.
5847 */
dfcab17e 5848 if (cdclk == 400000)
30a970c6
JB
5849 val |= 4500 / 250; /* 4.5 usec */
5850 else
5851 val |= 3000 / 250; /* 3.0 usec */
5852 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5853
a580516d 5854 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5855
b6283055 5856 intel_update_cdclk(dev);
30a970c6
JB
5857}
5858
383c5a6a
VS
5859static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5860{
5861 struct drm_i915_private *dev_priv = dev->dev_private;
5862 u32 val, cmd;
5863
164dfd28
VK
5864 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5865 != dev_priv->cdclk_freq);
383c5a6a
VS
5866
5867 switch (cdclk) {
383c5a6a
VS
5868 case 333333:
5869 case 320000:
383c5a6a 5870 case 266667:
383c5a6a 5871 case 200000:
383c5a6a
VS
5872 break;
5873 default:
5f77eeb0 5874 MISSING_CASE(cdclk);
383c5a6a
VS
5875 return;
5876 }
5877
9d0d3fda
VS
5878 /*
5879 * Specs are full of misinformation, but testing on actual
5880 * hardware has shown that we just need to write the desired
5881 * CCK divider into the Punit register.
5882 */
5883 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5884
383c5a6a
VS
5885 mutex_lock(&dev_priv->rps.hw_lock);
5886 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5887 val &= ~DSPFREQGUAR_MASK_CHV;
5888 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5889 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5890 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5891 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5892 50)) {
5893 DRM_ERROR("timed out waiting for CDclk change\n");
5894 }
5895 mutex_unlock(&dev_priv->rps.hw_lock);
5896
b6283055 5897 intel_update_cdclk(dev);
383c5a6a
VS
5898}
5899
30a970c6
JB
5900static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5901 int max_pixclk)
5902{
6bcda4f0 5903 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5904 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5905
30a970c6
JB
5906 /*
5907 * Really only a few cases to deal with, as only 4 CDclks are supported:
5908 * 200MHz
5909 * 267MHz
29dc7ef3 5910 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5911 * 400MHz (VLV only)
5912 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5913 * of the lower bin and adjust if needed.
e37c67a1
VS
5914 *
5915 * We seem to get an unstable or solid color picture at 200MHz.
5916 * Not sure what's wrong. For now use 200MHz only when all pipes
5917 * are off.
30a970c6 5918 */
6cca3195
VS
5919 if (!IS_CHERRYVIEW(dev_priv) &&
5920 max_pixclk > freq_320*limit/100)
dfcab17e 5921 return 400000;
6cca3195 5922 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5923 return freq_320;
e37c67a1 5924 else if (max_pixclk > 0)
dfcab17e 5925 return 266667;
e37c67a1
VS
5926 else
5927 return 200000;
30a970c6
JB
5928}
5929
f8437dd1
VK
5930static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5931 int max_pixclk)
5932{
5933 /*
5934 * FIXME:
5935 * - remove the guardband, it's not needed on BXT
5936 * - set 19.2MHz bypass frequency if there are no active pipes
5937 */
5938 if (max_pixclk > 576000*9/10)
5939 return 624000;
5940 else if (max_pixclk > 384000*9/10)
5941 return 576000;
5942 else if (max_pixclk > 288000*9/10)
5943 return 384000;
5944 else if (max_pixclk > 144000*9/10)
5945 return 288000;
5946 else
5947 return 144000;
5948}
5949
a821fc46
ACO
5950/* Compute the max pixel clock for new configuration. Uses atomic state if
5951 * that's non-NULL, look at current state otherwise. */
5952static int intel_mode_max_pixclk(struct drm_device *dev,
5953 struct drm_atomic_state *state)
30a970c6 5954{
30a970c6 5955 struct intel_crtc *intel_crtc;
304603f4 5956 struct intel_crtc_state *crtc_state;
30a970c6
JB
5957 int max_pixclk = 0;
5958
d3fcc808 5959 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5960 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5961 if (IS_ERR(crtc_state))
5962 return PTR_ERR(crtc_state);
5963
5964 if (!crtc_state->base.enable)
5965 continue;
5966
5967 max_pixclk = max(max_pixclk,
5968 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5969 }
5970
5971 return max_pixclk;
5972}
5973
27c329ed 5974static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5975{
27c329ed
ML
5976 struct drm_device *dev = state->dev;
5977 struct drm_i915_private *dev_priv = dev->dev_private;
5978 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5979
304603f4
ACO
5980 if (max_pixclk < 0)
5981 return max_pixclk;
30a970c6 5982
27c329ed
ML
5983 to_intel_atomic_state(state)->cdclk =
5984 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5985
27c329ed
ML
5986 return 0;
5987}
304603f4 5988
27c329ed
ML
5989static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5990{
5991 struct drm_device *dev = state->dev;
5992 struct drm_i915_private *dev_priv = dev->dev_private;
5993 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5994
27c329ed
ML
5995 if (max_pixclk < 0)
5996 return max_pixclk;
85a96e7a 5997
27c329ed
ML
5998 to_intel_atomic_state(state)->cdclk =
5999 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6000
27c329ed 6001 return 0;
30a970c6
JB
6002}
6003
1e69cd74
VS
6004static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6005{
6006 unsigned int credits, default_credits;
6007
6008 if (IS_CHERRYVIEW(dev_priv))
6009 default_credits = PFI_CREDIT(12);
6010 else
6011 default_credits = PFI_CREDIT(8);
6012
bfa7df01 6013 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6014 /* CHV suggested value is 31 or 63 */
6015 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6016 credits = PFI_CREDIT_63;
1e69cd74
VS
6017 else
6018 credits = PFI_CREDIT(15);
6019 } else {
6020 credits = default_credits;
6021 }
6022
6023 /*
6024 * WA - write default credits before re-programming
6025 * FIXME: should we also set the resend bit here?
6026 */
6027 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6028 default_credits);
6029
6030 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6031 credits | PFI_CREDIT_RESEND);
6032
6033 /*
6034 * FIXME is this guaranteed to clear
6035 * immediately or should we poll for it?
6036 */
6037 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6038}
6039
27c329ed 6040static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6041{
a821fc46 6042 struct drm_device *dev = old_state->dev;
27c329ed 6043 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6044 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6045
27c329ed
ML
6046 /*
6047 * FIXME: We can end up here with all power domains off, yet
6048 * with a CDCLK frequency other than the minimum. To account
6049 * for this take the PIPE-A power domain, which covers the HW
6050 * blocks needed for the following programming. This can be
6051 * removed once it's guaranteed that we get here either with
6052 * the minimum CDCLK set, or the required power domains
6053 * enabled.
6054 */
6055 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6056
27c329ed
ML
6057 if (IS_CHERRYVIEW(dev))
6058 cherryview_set_cdclk(dev, req_cdclk);
6059 else
6060 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6061
27c329ed 6062 vlv_program_pfi_credits(dev_priv);
1e69cd74 6063
27c329ed 6064 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6065}
6066
89b667f8
JB
6067static void valleyview_crtc_enable(struct drm_crtc *crtc)
6068{
6069 struct drm_device *dev = crtc->dev;
a72e4c9f 6070 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6072 struct intel_encoder *encoder;
6073 int pipe = intel_crtc->pipe;
23538ef1 6074 bool is_dsi;
89b667f8 6075
53d9f4e9 6076 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6077 return;
6078
409ee761 6079 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6080
6e3c9717 6081 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6082 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6083
6084 intel_set_pipe_timings(intel_crtc);
6085
c14b0485
VS
6086 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6087 struct drm_i915_private *dev_priv = dev->dev_private;
6088
6089 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6090 I915_WRITE(CHV_CANVAS(pipe), 0);
6091 }
6092
5b18e57c
DV
6093 i9xx_set_pipeconf(intel_crtc);
6094
89b667f8 6095 intel_crtc->active = true;
89b667f8 6096
a72e4c9f 6097 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6098
89b667f8
JB
6099 for_each_encoder_on_crtc(dev, crtc, encoder)
6100 if (encoder->pre_pll_enable)
6101 encoder->pre_pll_enable(encoder);
6102
9d556c99 6103 if (!is_dsi) {
c0b4c660
VS
6104 if (IS_CHERRYVIEW(dev)) {
6105 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6106 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6107 } else {
6108 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6109 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6110 }
9d556c99 6111 }
89b667f8
JB
6112
6113 for_each_encoder_on_crtc(dev, crtc, encoder)
6114 if (encoder->pre_enable)
6115 encoder->pre_enable(encoder);
6116
2dd24552
JB
6117 i9xx_pfit_enable(intel_crtc);
6118
63cbb074
VS
6119 intel_crtc_load_lut(crtc);
6120
e1fdc473 6121 intel_enable_pipe(intel_crtc);
be6a6f8e 6122
4b3a9526
VS
6123 assert_vblank_disabled(crtc);
6124 drm_crtc_vblank_on(crtc);
6125
f9b61ff6
DV
6126 for_each_encoder_on_crtc(dev, crtc, encoder)
6127 encoder->enable(encoder);
89b667f8
JB
6128}
6129
f13c2ef3
DV
6130static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6131{
6132 struct drm_device *dev = crtc->base.dev;
6133 struct drm_i915_private *dev_priv = dev->dev_private;
6134
6e3c9717
ACO
6135 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6136 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6137}
6138
0b8765c6 6139static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6140{
6141 struct drm_device *dev = crtc->dev;
a72e4c9f 6142 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6144 struct intel_encoder *encoder;
79e53945 6145 int pipe = intel_crtc->pipe;
79e53945 6146
53d9f4e9 6147 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6148 return;
6149
f13c2ef3
DV
6150 i9xx_set_pll_dividers(intel_crtc);
6151
6e3c9717 6152 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6153 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6154
6155 intel_set_pipe_timings(intel_crtc);
6156
5b18e57c
DV
6157 i9xx_set_pipeconf(intel_crtc);
6158
f7abfe8b 6159 intel_crtc->active = true;
6b383a7f 6160
4a3436e8 6161 if (!IS_GEN2(dev))
a72e4c9f 6162 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6163
9d6d9f19
MK
6164 for_each_encoder_on_crtc(dev, crtc, encoder)
6165 if (encoder->pre_enable)
6166 encoder->pre_enable(encoder);
6167
f6736a1a
DV
6168 i9xx_enable_pll(intel_crtc);
6169
2dd24552
JB
6170 i9xx_pfit_enable(intel_crtc);
6171
63cbb074
VS
6172 intel_crtc_load_lut(crtc);
6173
f37fcc2a 6174 intel_update_watermarks(crtc);
e1fdc473 6175 intel_enable_pipe(intel_crtc);
be6a6f8e 6176
4b3a9526
VS
6177 assert_vblank_disabled(crtc);
6178 drm_crtc_vblank_on(crtc);
6179
f9b61ff6
DV
6180 for_each_encoder_on_crtc(dev, crtc, encoder)
6181 encoder->enable(encoder);
0b8765c6 6182}
79e53945 6183
87476d63
DV
6184static void i9xx_pfit_disable(struct intel_crtc *crtc)
6185{
6186 struct drm_device *dev = crtc->base.dev;
6187 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6188
6e3c9717 6189 if (!crtc->config->gmch_pfit.control)
328d8e82 6190 return;
87476d63 6191
328d8e82 6192 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6193
328d8e82
DV
6194 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6195 I915_READ(PFIT_CONTROL));
6196 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6197}
6198
0b8765c6
JB
6199static void i9xx_crtc_disable(struct drm_crtc *crtc)
6200{
6201 struct drm_device *dev = crtc->dev;
6202 struct drm_i915_private *dev_priv = dev->dev_private;
6203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6204 struct intel_encoder *encoder;
0b8765c6 6205 int pipe = intel_crtc->pipe;
ef9c3aee 6206
6304cd91
VS
6207 /*
6208 * On gen2 planes are double buffered but the pipe isn't, so we must
6209 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6210 * We also need to wait on all gmch platforms because of the
6211 * self-refresh mode constraint explained above.
6304cd91 6212 */
564ed191 6213 intel_wait_for_vblank(dev, pipe);
6304cd91 6214
4b3a9526
VS
6215 for_each_encoder_on_crtc(dev, crtc, encoder)
6216 encoder->disable(encoder);
6217
f9b61ff6
DV
6218 drm_crtc_vblank_off(crtc);
6219 assert_vblank_disabled(crtc);
6220
575f7ab7 6221 intel_disable_pipe(intel_crtc);
24a1f16d 6222
87476d63 6223 i9xx_pfit_disable(intel_crtc);
24a1f16d 6224
89b667f8
JB
6225 for_each_encoder_on_crtc(dev, crtc, encoder)
6226 if (encoder->post_disable)
6227 encoder->post_disable(encoder);
6228
409ee761 6229 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6230 if (IS_CHERRYVIEW(dev))
6231 chv_disable_pll(dev_priv, pipe);
6232 else if (IS_VALLEYVIEW(dev))
6233 vlv_disable_pll(dev_priv, pipe);
6234 else
1c4e0274 6235 i9xx_disable_pll(intel_crtc);
076ed3b2 6236 }
0b8765c6 6237
d6db995f
VS
6238 for_each_encoder_on_crtc(dev, crtc, encoder)
6239 if (encoder->post_pll_disable)
6240 encoder->post_pll_disable(encoder);
6241
4a3436e8 6242 if (!IS_GEN2(dev))
a72e4c9f 6243 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6244}
6245
b17d48e2
ML
6246static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6247{
6248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6249 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6250 enum intel_display_power_domain domain;
6251 unsigned long domains;
6252
6253 if (!intel_crtc->active)
6254 return;
6255
a539205a
ML
6256 if (to_intel_plane_state(crtc->primary->state)->visible) {
6257 intel_crtc_wait_for_pending_flips(crtc);
6258 intel_pre_disable_primary(crtc);
6259 }
6260
d032ffa0 6261 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6262 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6263 intel_crtc->active = false;
6264 intel_update_watermarks(crtc);
1f7457b1 6265 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6266
6267 domains = intel_crtc->enabled_power_domains;
6268 for_each_power_domain(domain, domains)
6269 intel_display_power_put(dev_priv, domain);
6270 intel_crtc->enabled_power_domains = 0;
6271}
6272
6b72d486
ML
6273/*
6274 * turn all crtc's off, but do not adjust state
6275 * This has to be paired with a call to intel_modeset_setup_hw_state.
6276 */
70e0bd74 6277int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6278{
70e0bd74
ML
6279 struct drm_mode_config *config = &dev->mode_config;
6280 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6281 struct drm_atomic_state *state;
6b72d486 6282 struct drm_crtc *crtc;
70e0bd74
ML
6283 unsigned crtc_mask = 0;
6284 int ret = 0;
6285
6286 if (WARN_ON(!ctx))
6287 return 0;
6288
6289 lockdep_assert_held(&ctx->ww_ctx);
6290 state = drm_atomic_state_alloc(dev);
6291 if (WARN_ON(!state))
6292 return -ENOMEM;
6293
6294 state->acquire_ctx = ctx;
6295 state->allow_modeset = true;
6296
6297 for_each_crtc(dev, crtc) {
6298 struct drm_crtc_state *crtc_state =
6299 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6300
70e0bd74
ML
6301 ret = PTR_ERR_OR_ZERO(crtc_state);
6302 if (ret)
6303 goto free;
6304
6305 if (!crtc_state->active)
6306 continue;
6307
6308 crtc_state->active = false;
6309 crtc_mask |= 1 << drm_crtc_index(crtc);
6310 }
6311
6312 if (crtc_mask) {
74c090b1 6313 ret = drm_atomic_commit(state);
70e0bd74
ML
6314
6315 if (!ret) {
6316 for_each_crtc(dev, crtc)
6317 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6318 crtc->state->active = true;
6319
6320 return ret;
6321 }
6322 }
6323
6324free:
6325 if (ret)
6326 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6327 drm_atomic_state_free(state);
6328 return ret;
ee7b9f93
JB
6329}
6330
ea5b213a 6331void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6332{
4ef69c7a 6333 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6334
ea5b213a
CW
6335 drm_encoder_cleanup(encoder);
6336 kfree(intel_encoder);
7e7d76c3
JB
6337}
6338
0a91ca29
DV
6339/* Cross check the actual hw state with our own modeset state tracking (and it's
6340 * internal consistency). */
b980514c 6341static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6342{
35dd3c64
ML
6343 struct drm_crtc *crtc = connector->base.state->crtc;
6344
6345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6346 connector->base.base.id,
6347 connector->base.name);
6348
0a91ca29 6349 if (connector->get_hw_state(connector)) {
e85376cb 6350 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6351 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6352
35dd3c64
ML
6353 I915_STATE_WARN(!crtc,
6354 "connector enabled without attached crtc\n");
0a91ca29 6355
35dd3c64 6356 if (!crtc)
0e32b39c
DA
6357 return;
6358
35dd3c64
ML
6359 I915_STATE_WARN(!crtc->state->active,
6360 "connector is active, but attached crtc isn't\n");
36cd7444 6361
e85376cb 6362 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64 6363 return;
0a91ca29 6364
e85376cb 6365 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64 6366 "atomic encoder doesn't match attached encoder\n");
0a91ca29 6367
e85376cb 6368 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6369 "attached encoder crtc differs from connector crtc\n");
6370 } else {
4d688a2a
ML
6371 I915_STATE_WARN(crtc && crtc->state->active,
6372 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6373 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6374 "best encoder set without crtc!\n");
0a91ca29 6375 }
79e53945
JB
6376}
6377
08d9bc92
ACO
6378int intel_connector_init(struct intel_connector *connector)
6379{
6380 struct drm_connector_state *connector_state;
6381
6382 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6383 if (!connector_state)
6384 return -ENOMEM;
6385
6386 connector->base.state = connector_state;
6387 return 0;
6388}
6389
6390struct intel_connector *intel_connector_alloc(void)
6391{
6392 struct intel_connector *connector;
6393
6394 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6395 if (!connector)
6396 return NULL;
6397
6398 if (intel_connector_init(connector) < 0) {
6399 kfree(connector);
6400 return NULL;
6401 }
6402
6403 return connector;
6404}
6405
f0947c37
DV
6406/* Simple connector->get_hw_state implementation for encoders that support only
6407 * one connector and no cloning and hence the encoder state determines the state
6408 * of the connector. */
6409bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6410{
24929352 6411 enum pipe pipe = 0;
f0947c37 6412 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6413
f0947c37 6414 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6415}
6416
6d293983 6417static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6418{
6d293983
ACO
6419 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6420 return crtc_state->fdi_lanes;
d272ddfa
VS
6421
6422 return 0;
6423}
6424
6d293983 6425static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6426 struct intel_crtc_state *pipe_config)
1857e1da 6427{
6d293983
ACO
6428 struct drm_atomic_state *state = pipe_config->base.state;
6429 struct intel_crtc *other_crtc;
6430 struct intel_crtc_state *other_crtc_state;
6431
1857e1da
DV
6432 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6433 pipe_name(pipe), pipe_config->fdi_lanes);
6434 if (pipe_config->fdi_lanes > 4) {
6435 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6436 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6437 return -EINVAL;
1857e1da
DV
6438 }
6439
bafb6553 6440 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6441 if (pipe_config->fdi_lanes > 2) {
6442 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6443 pipe_config->fdi_lanes);
6d293983 6444 return -EINVAL;
1857e1da 6445 } else {
6d293983 6446 return 0;
1857e1da
DV
6447 }
6448 }
6449
6450 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6451 return 0;
1857e1da
DV
6452
6453 /* Ivybridge 3 pipe is really complicated */
6454 switch (pipe) {
6455 case PIPE_A:
6d293983 6456 return 0;
1857e1da 6457 case PIPE_B:
6d293983
ACO
6458 if (pipe_config->fdi_lanes <= 2)
6459 return 0;
6460
6461 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6462 other_crtc_state =
6463 intel_atomic_get_crtc_state(state, other_crtc);
6464 if (IS_ERR(other_crtc_state))
6465 return PTR_ERR(other_crtc_state);
6466
6467 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6468 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6469 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6470 return -EINVAL;
1857e1da 6471 }
6d293983 6472 return 0;
1857e1da 6473 case PIPE_C:
251cc67c
VS
6474 if (pipe_config->fdi_lanes > 2) {
6475 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6476 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6477 return -EINVAL;
251cc67c 6478 }
6d293983
ACO
6479
6480 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6481 other_crtc_state =
6482 intel_atomic_get_crtc_state(state, other_crtc);
6483 if (IS_ERR(other_crtc_state))
6484 return PTR_ERR(other_crtc_state);
6485
6486 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6487 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6488 return -EINVAL;
1857e1da 6489 }
6d293983 6490 return 0;
1857e1da
DV
6491 default:
6492 BUG();
6493 }
6494}
6495
e29c22c0
DV
6496#define RETRY 1
6497static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6498 struct intel_crtc_state *pipe_config)
877d48d5 6499{
1857e1da 6500 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6501 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6502 int lane, link_bw, fdi_dotclock, ret;
6503 bool needs_recompute = false;
877d48d5 6504
e29c22c0 6505retry:
877d48d5
DV
6506 /* FDI is a binary signal running at ~2.7GHz, encoding
6507 * each output octet as 10 bits. The actual frequency
6508 * is stored as a divider into a 100MHz clock, and the
6509 * mode pixel clock is stored in units of 1KHz.
6510 * Hence the bw of each lane in terms of the mode signal
6511 * is:
6512 */
6513 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6514
241bfc38 6515 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6516
2bd89a07 6517 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6518 pipe_config->pipe_bpp);
6519
6520 pipe_config->fdi_lanes = lane;
6521
2bd89a07 6522 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6523 link_bw, &pipe_config->fdi_m_n);
1857e1da 6524
6d293983
ACO
6525 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6526 intel_crtc->pipe, pipe_config);
6527 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6528 pipe_config->pipe_bpp -= 2*3;
6529 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6530 pipe_config->pipe_bpp);
6531 needs_recompute = true;
6532 pipe_config->bw_constrained = true;
6533
6534 goto retry;
6535 }
6536
6537 if (needs_recompute)
6538 return RETRY;
6539
6d293983 6540 return ret;
877d48d5
DV
6541}
6542
8cfb3407
VS
6543static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6544 struct intel_crtc_state *pipe_config)
6545{
6546 if (pipe_config->pipe_bpp > 24)
6547 return false;
6548
6549 /* HSW can handle pixel rate up to cdclk? */
6550 if (IS_HASWELL(dev_priv->dev))
6551 return true;
6552
6553 /*
b432e5cf
VS
6554 * We compare against max which means we must take
6555 * the increased cdclk requirement into account when
6556 * calculating the new cdclk.
6557 *
6558 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6559 */
6560 return ilk_pipe_pixel_rate(pipe_config) <=
6561 dev_priv->max_cdclk_freq * 95 / 100;
6562}
6563
42db64ef 6564static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6565 struct intel_crtc_state *pipe_config)
42db64ef 6566{
8cfb3407
VS
6567 struct drm_device *dev = crtc->base.dev;
6568 struct drm_i915_private *dev_priv = dev->dev_private;
6569
d330a953 6570 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6571 hsw_crtc_supports_ips(crtc) &&
6572 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6573}
6574
a43f6e0f 6575static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6576 struct intel_crtc_state *pipe_config)
79e53945 6577{
a43f6e0f 6578 struct drm_device *dev = crtc->base.dev;
8bd31e67 6579 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6580 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6581
ad3a4479 6582 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6583 if (INTEL_INFO(dev)->gen < 4) {
44913155 6584 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6585
6586 /*
6587 * Enable pixel doubling when the dot clock
6588 * is > 90% of the (display) core speed.
6589 *
b397c96b
VS
6590 * GDG double wide on either pipe,
6591 * otherwise pipe A only.
cf532bb2 6592 */
b397c96b 6593 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6594 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6595 clock_limit *= 2;
cf532bb2 6596 pipe_config->double_wide = true;
ad3a4479
VS
6597 }
6598
241bfc38 6599 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6600 return -EINVAL;
2c07245f 6601 }
89749350 6602
1d1d0e27
VS
6603 /*
6604 * Pipe horizontal size must be even in:
6605 * - DVO ganged mode
6606 * - LVDS dual channel mode
6607 * - Double wide pipe
6608 */
a93e255f 6609 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6610 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6611 pipe_config->pipe_src_w &= ~1;
6612
8693a824
DL
6613 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6614 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6615 */
6616 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6617 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6618 return -EINVAL;
44f46b42 6619
f5adf94e 6620 if (HAS_IPS(dev))
a43f6e0f
DV
6621 hsw_compute_ips_config(crtc, pipe_config);
6622
877d48d5 6623 if (pipe_config->has_pch_encoder)
a43f6e0f 6624 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6625
cf5a15be 6626 return 0;
79e53945
JB
6627}
6628
1652d19e
VS
6629static int skylake_get_display_clock_speed(struct drm_device *dev)
6630{
6631 struct drm_i915_private *dev_priv = to_i915(dev);
6632 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6633 uint32_t cdctl = I915_READ(CDCLK_CTL);
6634 uint32_t linkrate;
6635
414355a7 6636 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6637 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6638
6639 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6640 return 540000;
6641
6642 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6643 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6644
71cd8423
DL
6645 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6646 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6647 /* vco 8640 */
6648 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6649 case CDCLK_FREQ_450_432:
6650 return 432000;
6651 case CDCLK_FREQ_337_308:
6652 return 308570;
6653 case CDCLK_FREQ_675_617:
6654 return 617140;
6655 default:
6656 WARN(1, "Unknown cd freq selection\n");
6657 }
6658 } else {
6659 /* vco 8100 */
6660 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6661 case CDCLK_FREQ_450_432:
6662 return 450000;
6663 case CDCLK_FREQ_337_308:
6664 return 337500;
6665 case CDCLK_FREQ_675_617:
6666 return 675000;
6667 default:
6668 WARN(1, "Unknown cd freq selection\n");
6669 }
6670 }
6671
6672 /* error case, do as if DPLL0 isn't enabled */
6673 return 24000;
6674}
6675
acd3f3d3
BP
6676static int broxton_get_display_clock_speed(struct drm_device *dev)
6677{
6678 struct drm_i915_private *dev_priv = to_i915(dev);
6679 uint32_t cdctl = I915_READ(CDCLK_CTL);
6680 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6681 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6682 int cdclk;
6683
6684 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6685 return 19200;
6686
6687 cdclk = 19200 * pll_ratio / 2;
6688
6689 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6690 case BXT_CDCLK_CD2X_DIV_SEL_1:
6691 return cdclk; /* 576MHz or 624MHz */
6692 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6693 return cdclk * 2 / 3; /* 384MHz */
6694 case BXT_CDCLK_CD2X_DIV_SEL_2:
6695 return cdclk / 2; /* 288MHz */
6696 case BXT_CDCLK_CD2X_DIV_SEL_4:
6697 return cdclk / 4; /* 144MHz */
6698 }
6699
6700 /* error case, do as if DE PLL isn't enabled */
6701 return 19200;
6702}
6703
1652d19e
VS
6704static int broadwell_get_display_clock_speed(struct drm_device *dev)
6705{
6706 struct drm_i915_private *dev_priv = dev->dev_private;
6707 uint32_t lcpll = I915_READ(LCPLL_CTL);
6708 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6709
6710 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6711 return 800000;
6712 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6713 return 450000;
6714 else if (freq == LCPLL_CLK_FREQ_450)
6715 return 450000;
6716 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6717 return 540000;
6718 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6719 return 337500;
6720 else
6721 return 675000;
6722}
6723
6724static int haswell_get_display_clock_speed(struct drm_device *dev)
6725{
6726 struct drm_i915_private *dev_priv = dev->dev_private;
6727 uint32_t lcpll = I915_READ(LCPLL_CTL);
6728 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6729
6730 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6731 return 800000;
6732 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6733 return 450000;
6734 else if (freq == LCPLL_CLK_FREQ_450)
6735 return 450000;
6736 else if (IS_HSW_ULT(dev))
6737 return 337500;
6738 else
6739 return 540000;
79e53945
JB
6740}
6741
25eb05fc
JB
6742static int valleyview_get_display_clock_speed(struct drm_device *dev)
6743{
bfa7df01
VS
6744 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6745 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6746}
6747
b37a6434
VS
6748static int ilk_get_display_clock_speed(struct drm_device *dev)
6749{
6750 return 450000;
6751}
6752
e70236a8
JB
6753static int i945_get_display_clock_speed(struct drm_device *dev)
6754{
6755 return 400000;
6756}
79e53945 6757
e70236a8 6758static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6759{
e907f170 6760 return 333333;
e70236a8 6761}
79e53945 6762
e70236a8
JB
6763static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6764{
6765 return 200000;
6766}
79e53945 6767
257a7ffc
DV
6768static int pnv_get_display_clock_speed(struct drm_device *dev)
6769{
6770 u16 gcfgc = 0;
6771
6772 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6773
6774 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6775 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6776 return 266667;
257a7ffc 6777 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6778 return 333333;
257a7ffc 6779 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6780 return 444444;
257a7ffc
DV
6781 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6782 return 200000;
6783 default:
6784 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6785 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6786 return 133333;
257a7ffc 6787 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6788 return 166667;
257a7ffc
DV
6789 }
6790}
6791
e70236a8
JB
6792static int i915gm_get_display_clock_speed(struct drm_device *dev)
6793{
6794 u16 gcfgc = 0;
79e53945 6795
e70236a8
JB
6796 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6797
6798 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6799 return 133333;
e70236a8
JB
6800 else {
6801 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6802 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6803 return 333333;
e70236a8
JB
6804 default:
6805 case GC_DISPLAY_CLOCK_190_200_MHZ:
6806 return 190000;
79e53945 6807 }
e70236a8
JB
6808 }
6809}
6810
6811static int i865_get_display_clock_speed(struct drm_device *dev)
6812{
e907f170 6813 return 266667;
e70236a8
JB
6814}
6815
1b1d2716 6816static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6817{
6818 u16 hpllcc = 0;
1b1d2716 6819
65cd2b3f
VS
6820 /*
6821 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6822 * encoding is different :(
6823 * FIXME is this the right way to detect 852GM/852GMV?
6824 */
6825 if (dev->pdev->revision == 0x1)
6826 return 133333;
6827
1b1d2716
VS
6828 pci_bus_read_config_word(dev->pdev->bus,
6829 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6830
e70236a8
JB
6831 /* Assume that the hardware is in the high speed state. This
6832 * should be the default.
6833 */
6834 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6835 case GC_CLOCK_133_200:
1b1d2716 6836 case GC_CLOCK_133_200_2:
e70236a8
JB
6837 case GC_CLOCK_100_200:
6838 return 200000;
6839 case GC_CLOCK_166_250:
6840 return 250000;
6841 case GC_CLOCK_100_133:
e907f170 6842 return 133333;
1b1d2716
VS
6843 case GC_CLOCK_133_266:
6844 case GC_CLOCK_133_266_2:
6845 case GC_CLOCK_166_266:
6846 return 266667;
e70236a8 6847 }
79e53945 6848
e70236a8
JB
6849 /* Shouldn't happen */
6850 return 0;
6851}
79e53945 6852
e70236a8
JB
6853static int i830_get_display_clock_speed(struct drm_device *dev)
6854{
e907f170 6855 return 133333;
79e53945
JB
6856}
6857
34edce2f
VS
6858static unsigned int intel_hpll_vco(struct drm_device *dev)
6859{
6860 struct drm_i915_private *dev_priv = dev->dev_private;
6861 static const unsigned int blb_vco[8] = {
6862 [0] = 3200000,
6863 [1] = 4000000,
6864 [2] = 5333333,
6865 [3] = 4800000,
6866 [4] = 6400000,
6867 };
6868 static const unsigned int pnv_vco[8] = {
6869 [0] = 3200000,
6870 [1] = 4000000,
6871 [2] = 5333333,
6872 [3] = 4800000,
6873 [4] = 2666667,
6874 };
6875 static const unsigned int cl_vco[8] = {
6876 [0] = 3200000,
6877 [1] = 4000000,
6878 [2] = 5333333,
6879 [3] = 6400000,
6880 [4] = 3333333,
6881 [5] = 3566667,
6882 [6] = 4266667,
6883 };
6884 static const unsigned int elk_vco[8] = {
6885 [0] = 3200000,
6886 [1] = 4000000,
6887 [2] = 5333333,
6888 [3] = 4800000,
6889 };
6890 static const unsigned int ctg_vco[8] = {
6891 [0] = 3200000,
6892 [1] = 4000000,
6893 [2] = 5333333,
6894 [3] = 6400000,
6895 [4] = 2666667,
6896 [5] = 4266667,
6897 };
6898 const unsigned int *vco_table;
6899 unsigned int vco;
6900 uint8_t tmp = 0;
6901
6902 /* FIXME other chipsets? */
6903 if (IS_GM45(dev))
6904 vco_table = ctg_vco;
6905 else if (IS_G4X(dev))
6906 vco_table = elk_vco;
6907 else if (IS_CRESTLINE(dev))
6908 vco_table = cl_vco;
6909 else if (IS_PINEVIEW(dev))
6910 vco_table = pnv_vco;
6911 else if (IS_G33(dev))
6912 vco_table = blb_vco;
6913 else
6914 return 0;
6915
6916 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6917
6918 vco = vco_table[tmp & 0x7];
6919 if (vco == 0)
6920 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6921 else
6922 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6923
6924 return vco;
6925}
6926
6927static int gm45_get_display_clock_speed(struct drm_device *dev)
6928{
6929 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6930 uint16_t tmp = 0;
6931
6932 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6933
6934 cdclk_sel = (tmp >> 12) & 0x1;
6935
6936 switch (vco) {
6937 case 2666667:
6938 case 4000000:
6939 case 5333333:
6940 return cdclk_sel ? 333333 : 222222;
6941 case 3200000:
6942 return cdclk_sel ? 320000 : 228571;
6943 default:
6944 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6945 return 222222;
6946 }
6947}
6948
6949static int i965gm_get_display_clock_speed(struct drm_device *dev)
6950{
6951 static const uint8_t div_3200[] = { 16, 10, 8 };
6952 static const uint8_t div_4000[] = { 20, 12, 10 };
6953 static const uint8_t div_5333[] = { 24, 16, 14 };
6954 const uint8_t *div_table;
6955 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6956 uint16_t tmp = 0;
6957
6958 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6959
6960 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6961
6962 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6963 goto fail;
6964
6965 switch (vco) {
6966 case 3200000:
6967 div_table = div_3200;
6968 break;
6969 case 4000000:
6970 div_table = div_4000;
6971 break;
6972 case 5333333:
6973 div_table = div_5333;
6974 break;
6975 default:
6976 goto fail;
6977 }
6978
6979 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6980
caf4e252 6981fail:
34edce2f
VS
6982 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6983 return 200000;
6984}
6985
6986static int g33_get_display_clock_speed(struct drm_device *dev)
6987{
6988 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6989 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6990 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6991 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6992 const uint8_t *div_table;
6993 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6994 uint16_t tmp = 0;
6995
6996 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6997
6998 cdclk_sel = (tmp >> 4) & 0x7;
6999
7000 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7001 goto fail;
7002
7003 switch (vco) {
7004 case 3200000:
7005 div_table = div_3200;
7006 break;
7007 case 4000000:
7008 div_table = div_4000;
7009 break;
7010 case 4800000:
7011 div_table = div_4800;
7012 break;
7013 case 5333333:
7014 div_table = div_5333;
7015 break;
7016 default:
7017 goto fail;
7018 }
7019
7020 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7021
caf4e252 7022fail:
34edce2f
VS
7023 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7024 return 190476;
7025}
7026
2c07245f 7027static void
a65851af 7028intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7029{
a65851af
VS
7030 while (*num > DATA_LINK_M_N_MASK ||
7031 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7032 *num >>= 1;
7033 *den >>= 1;
7034 }
7035}
7036
a65851af
VS
7037static void compute_m_n(unsigned int m, unsigned int n,
7038 uint32_t *ret_m, uint32_t *ret_n)
7039{
7040 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7041 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7042 intel_reduce_m_n_ratio(ret_m, ret_n);
7043}
7044
e69d0bc1
DV
7045void
7046intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7047 int pixel_clock, int link_clock,
7048 struct intel_link_m_n *m_n)
2c07245f 7049{
e69d0bc1 7050 m_n->tu = 64;
a65851af
VS
7051
7052 compute_m_n(bits_per_pixel * pixel_clock,
7053 link_clock * nlanes * 8,
7054 &m_n->gmch_m, &m_n->gmch_n);
7055
7056 compute_m_n(pixel_clock, link_clock,
7057 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7058}
7059
a7615030
CW
7060static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7061{
d330a953
JN
7062 if (i915.panel_use_ssc >= 0)
7063 return i915.panel_use_ssc != 0;
41aa3448 7064 return dev_priv->vbt.lvds_use_ssc
435793df 7065 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7066}
7067
a93e255f
ACO
7068static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7069 int num_connectors)
c65d77d8 7070{
a93e255f 7071 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7072 struct drm_i915_private *dev_priv = dev->dev_private;
7073 int refclk;
7074
a93e255f
ACO
7075 WARN_ON(!crtc_state->base.state);
7076
5ab7b0b7 7077 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7078 refclk = 100000;
a93e255f 7079 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7080 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7081 refclk = dev_priv->vbt.lvds_ssc_freq;
7082 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7083 } else if (!IS_GEN2(dev)) {
7084 refclk = 96000;
7085 } else {
7086 refclk = 48000;
7087 }
7088
7089 return refclk;
7090}
7091
7429e9d4 7092static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7093{
7df00d7a 7094 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7095}
f47709a9 7096
7429e9d4
DV
7097static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7098{
7099 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7100}
7101
f47709a9 7102static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7103 struct intel_crtc_state *crtc_state,
a7516a05
JB
7104 intel_clock_t *reduced_clock)
7105{
f47709a9 7106 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7107 u32 fp, fp2 = 0;
7108
7109 if (IS_PINEVIEW(dev)) {
190f68c5 7110 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7111 if (reduced_clock)
7429e9d4 7112 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7113 } else {
190f68c5 7114 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7115 if (reduced_clock)
7429e9d4 7116 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7117 }
7118
190f68c5 7119 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7120
f47709a9 7121 crtc->lowfreq_avail = false;
a93e255f 7122 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7123 reduced_clock) {
190f68c5 7124 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7125 crtc->lowfreq_avail = true;
a7516a05 7126 } else {
190f68c5 7127 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7128 }
7129}
7130
5e69f97f
CML
7131static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7132 pipe)
89b667f8
JB
7133{
7134 u32 reg_val;
7135
7136 /*
7137 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7138 * and set it to a reasonable value instead.
7139 */
ab3c759a 7140 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7141 reg_val &= 0xffffff00;
7142 reg_val |= 0x00000030;
ab3c759a 7143 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7144
ab3c759a 7145 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7146 reg_val &= 0x8cffffff;
7147 reg_val = 0x8c000000;
ab3c759a 7148 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7149
ab3c759a 7150 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7151 reg_val &= 0xffffff00;
ab3c759a 7152 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7153
ab3c759a 7154 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7155 reg_val &= 0x00ffffff;
7156 reg_val |= 0xb0000000;
ab3c759a 7157 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7158}
7159
b551842d
DV
7160static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7161 struct intel_link_m_n *m_n)
7162{
7163 struct drm_device *dev = crtc->base.dev;
7164 struct drm_i915_private *dev_priv = dev->dev_private;
7165 int pipe = crtc->pipe;
7166
e3b95f1e
DV
7167 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7168 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7169 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7170 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7171}
7172
7173static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7174 struct intel_link_m_n *m_n,
7175 struct intel_link_m_n *m2_n2)
b551842d
DV
7176{
7177 struct drm_device *dev = crtc->base.dev;
7178 struct drm_i915_private *dev_priv = dev->dev_private;
7179 int pipe = crtc->pipe;
6e3c9717 7180 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7181
7182 if (INTEL_INFO(dev)->gen >= 5) {
7183 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7184 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7185 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7186 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7187 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7188 * for gen < 8) and if DRRS is supported (to make sure the
7189 * registers are not unnecessarily accessed).
7190 */
44395bfe 7191 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7192 crtc->config->has_drrs) {
f769cd24
VK
7193 I915_WRITE(PIPE_DATA_M2(transcoder),
7194 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7195 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7196 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7197 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7198 }
b551842d 7199 } else {
e3b95f1e
DV
7200 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7201 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7202 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7203 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7204 }
7205}
7206
fe3cd48d 7207void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7208{
fe3cd48d
R
7209 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7210
7211 if (m_n == M1_N1) {
7212 dp_m_n = &crtc->config->dp_m_n;
7213 dp_m2_n2 = &crtc->config->dp_m2_n2;
7214 } else if (m_n == M2_N2) {
7215
7216 /*
7217 * M2_N2 registers are not supported. Hence m2_n2 divider value
7218 * needs to be programmed into M1_N1.
7219 */
7220 dp_m_n = &crtc->config->dp_m2_n2;
7221 } else {
7222 DRM_ERROR("Unsupported divider value\n");
7223 return;
7224 }
7225
6e3c9717
ACO
7226 if (crtc->config->has_pch_encoder)
7227 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7228 else
fe3cd48d 7229 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7230}
7231
251ac862
DV
7232static void vlv_compute_dpll(struct intel_crtc *crtc,
7233 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7234{
7235 u32 dpll, dpll_md;
7236
7237 /*
7238 * Enable DPIO clock input. We should never disable the reference
7239 * clock for pipe B, since VGA hotplug / manual detection depends
7240 * on it.
7241 */
60bfe44f
VS
7242 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7243 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7244 /* We should never disable this, set it here for state tracking */
7245 if (crtc->pipe == PIPE_B)
7246 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7247 dpll |= DPLL_VCO_ENABLE;
d288f65f 7248 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7249
d288f65f 7250 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7251 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7252 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7253}
7254
d288f65f 7255static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7256 const struct intel_crtc_state *pipe_config)
a0c4da24 7257{
f47709a9 7258 struct drm_device *dev = crtc->base.dev;
a0c4da24 7259 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7260 int pipe = crtc->pipe;
bdd4b6a6 7261 u32 mdiv;
a0c4da24 7262 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7263 u32 coreclk, reg_val;
a0c4da24 7264
a580516d 7265 mutex_lock(&dev_priv->sb_lock);
09153000 7266
d288f65f
VS
7267 bestn = pipe_config->dpll.n;
7268 bestm1 = pipe_config->dpll.m1;
7269 bestm2 = pipe_config->dpll.m2;
7270 bestp1 = pipe_config->dpll.p1;
7271 bestp2 = pipe_config->dpll.p2;
a0c4da24 7272
89b667f8
JB
7273 /* See eDP HDMI DPIO driver vbios notes doc */
7274
7275 /* PLL B needs special handling */
bdd4b6a6 7276 if (pipe == PIPE_B)
5e69f97f 7277 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7278
7279 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7280 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7281
7282 /* Disable target IRef on PLL */
ab3c759a 7283 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7284 reg_val &= 0x00ffffff;
ab3c759a 7285 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7286
7287 /* Disable fast lock */
ab3c759a 7288 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7289
7290 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7291 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7292 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7293 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7294 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7295
7296 /*
7297 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7298 * but we don't support that).
7299 * Note: don't use the DAC post divider as it seems unstable.
7300 */
7301 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7303
a0c4da24 7304 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7306
89b667f8 7307 /* Set HBR and RBR LPF coefficients */
d288f65f 7308 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7309 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7310 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7312 0x009f0003);
89b667f8 7313 else
ab3c759a 7314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7315 0x00d0000f);
7316
681a8504 7317 if (pipe_config->has_dp_encoder) {
89b667f8 7318 /* Use SSC source */
bdd4b6a6 7319 if (pipe == PIPE_A)
ab3c759a 7320 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7321 0x0df40000);
7322 else
ab3c759a 7323 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7324 0x0df70000);
7325 } else { /* HDMI or VGA */
7326 /* Use bend source */
bdd4b6a6 7327 if (pipe == PIPE_A)
ab3c759a 7328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7329 0x0df70000);
7330 else
ab3c759a 7331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7332 0x0df40000);
7333 }
a0c4da24 7334
ab3c759a 7335 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7336 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7337 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7338 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7339 coreclk |= 0x01000000;
ab3c759a 7340 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7341
ab3c759a 7342 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7343 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7344}
7345
251ac862
DV
7346static void chv_compute_dpll(struct intel_crtc *crtc,
7347 struct intel_crtc_state *pipe_config)
1ae0d137 7348{
60bfe44f
VS
7349 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7350 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7351 DPLL_VCO_ENABLE;
7352 if (crtc->pipe != PIPE_A)
d288f65f 7353 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7354
d288f65f
VS
7355 pipe_config->dpll_hw_state.dpll_md =
7356 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7357}
7358
d288f65f 7359static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7360 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7361{
7362 struct drm_device *dev = crtc->base.dev;
7363 struct drm_i915_private *dev_priv = dev->dev_private;
7364 int pipe = crtc->pipe;
7365 int dpll_reg = DPLL(crtc->pipe);
7366 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7367 u32 loopfilter, tribuf_calcntr;
9d556c99 7368 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7369 u32 dpio_val;
9cbe40c1 7370 int vco;
9d556c99 7371
d288f65f
VS
7372 bestn = pipe_config->dpll.n;
7373 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7374 bestm1 = pipe_config->dpll.m1;
7375 bestm2 = pipe_config->dpll.m2 >> 22;
7376 bestp1 = pipe_config->dpll.p1;
7377 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7378 vco = pipe_config->dpll.vco;
a945ce7e 7379 dpio_val = 0;
9cbe40c1 7380 loopfilter = 0;
9d556c99
CML
7381
7382 /*
7383 * Enable Refclk and SSC
7384 */
a11b0703 7385 I915_WRITE(dpll_reg,
d288f65f 7386 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7387
a580516d 7388 mutex_lock(&dev_priv->sb_lock);
9d556c99 7389
9d556c99
CML
7390 /* p1 and p2 divider */
7391 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7392 5 << DPIO_CHV_S1_DIV_SHIFT |
7393 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7394 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7395 1 << DPIO_CHV_K_DIV_SHIFT);
7396
7397 /* Feedback post-divider - m2 */
7398 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7399
7400 /* Feedback refclk divider - n and m1 */
7401 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7402 DPIO_CHV_M1_DIV_BY_2 |
7403 1 << DPIO_CHV_N_DIV_SHIFT);
7404
7405 /* M2 fraction division */
25a25dfc 7406 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7407
7408 /* M2 fraction division enable */
a945ce7e
VP
7409 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7410 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7411 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7412 if (bestm2_frac)
7413 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7414 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7415
de3a0fde
VP
7416 /* Program digital lock detect threshold */
7417 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7418 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7419 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7420 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7421 if (!bestm2_frac)
7422 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7423 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7424
9d556c99 7425 /* Loop filter */
9cbe40c1
VP
7426 if (vco == 5400000) {
7427 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7428 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7429 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7430 tribuf_calcntr = 0x9;
7431 } else if (vco <= 6200000) {
7432 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7433 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7434 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7435 tribuf_calcntr = 0x9;
7436 } else if (vco <= 6480000) {
7437 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7438 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7439 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7440 tribuf_calcntr = 0x8;
7441 } else {
7442 /* Not supported. Apply the same limits as in the max case */
7443 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7444 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7445 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7446 tribuf_calcntr = 0;
7447 }
9d556c99
CML
7448 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7449
968040b2 7450 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7451 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7452 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7453 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7454
9d556c99
CML
7455 /* AFC Recal */
7456 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7457 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7458 DPIO_AFC_RECAL);
7459
a580516d 7460 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7461}
7462
d288f65f
VS
7463/**
7464 * vlv_force_pll_on - forcibly enable just the PLL
7465 * @dev_priv: i915 private structure
7466 * @pipe: pipe PLL to enable
7467 * @dpll: PLL configuration
7468 *
7469 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7470 * in cases where we need the PLL enabled even when @pipe is not going to
7471 * be enabled.
7472 */
7473void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7474 const struct dpll *dpll)
7475{
7476 struct intel_crtc *crtc =
7477 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7478 struct intel_crtc_state pipe_config = {
a93e255f 7479 .base.crtc = &crtc->base,
d288f65f
VS
7480 .pixel_multiplier = 1,
7481 .dpll = *dpll,
7482 };
7483
7484 if (IS_CHERRYVIEW(dev)) {
251ac862 7485 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7486 chv_prepare_pll(crtc, &pipe_config);
7487 chv_enable_pll(crtc, &pipe_config);
7488 } else {
251ac862 7489 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7490 vlv_prepare_pll(crtc, &pipe_config);
7491 vlv_enable_pll(crtc, &pipe_config);
7492 }
7493}
7494
7495/**
7496 * vlv_force_pll_off - forcibly disable just the PLL
7497 * @dev_priv: i915 private structure
7498 * @pipe: pipe PLL to disable
7499 *
7500 * Disable the PLL for @pipe. To be used in cases where we need
7501 * the PLL enabled even when @pipe is not going to be enabled.
7502 */
7503void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7504{
7505 if (IS_CHERRYVIEW(dev))
7506 chv_disable_pll(to_i915(dev), pipe);
7507 else
7508 vlv_disable_pll(to_i915(dev), pipe);
7509}
7510
251ac862
DV
7511static void i9xx_compute_dpll(struct intel_crtc *crtc,
7512 struct intel_crtc_state *crtc_state,
7513 intel_clock_t *reduced_clock,
7514 int num_connectors)
eb1cbe48 7515{
f47709a9 7516 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7517 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7518 u32 dpll;
7519 bool is_sdvo;
190f68c5 7520 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7521
190f68c5 7522 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7523
a93e255f
ACO
7524 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7525 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7526
7527 dpll = DPLL_VGA_MODE_DIS;
7528
a93e255f 7529 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7530 dpll |= DPLLB_MODE_LVDS;
7531 else
7532 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7533
ef1b460d 7534 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7535 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7536 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7537 }
198a037f
DV
7538
7539 if (is_sdvo)
4a33e48d 7540 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7541
190f68c5 7542 if (crtc_state->has_dp_encoder)
4a33e48d 7543 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7544
7545 /* compute bitmask from p1 value */
7546 if (IS_PINEVIEW(dev))
7547 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7548 else {
7549 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7550 if (IS_G4X(dev) && reduced_clock)
7551 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7552 }
7553 switch (clock->p2) {
7554 case 5:
7555 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7556 break;
7557 case 7:
7558 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7559 break;
7560 case 10:
7561 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7562 break;
7563 case 14:
7564 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7565 break;
7566 }
7567 if (INTEL_INFO(dev)->gen >= 4)
7568 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7569
190f68c5 7570 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7571 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7572 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7573 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7574 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7575 else
7576 dpll |= PLL_REF_INPUT_DREFCLK;
7577
7578 dpll |= DPLL_VCO_ENABLE;
190f68c5 7579 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7580
eb1cbe48 7581 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7582 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7583 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7584 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7585 }
7586}
7587
251ac862
DV
7588static void i8xx_compute_dpll(struct intel_crtc *crtc,
7589 struct intel_crtc_state *crtc_state,
7590 intel_clock_t *reduced_clock,
7591 int num_connectors)
eb1cbe48 7592{
f47709a9 7593 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7594 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7595 u32 dpll;
190f68c5 7596 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7597
190f68c5 7598 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7599
eb1cbe48
DV
7600 dpll = DPLL_VGA_MODE_DIS;
7601
a93e255f 7602 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7603 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7604 } else {
7605 if (clock->p1 == 2)
7606 dpll |= PLL_P1_DIVIDE_BY_TWO;
7607 else
7608 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7609 if (clock->p2 == 4)
7610 dpll |= PLL_P2_DIVIDE_BY_4;
7611 }
7612
a93e255f 7613 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7614 dpll |= DPLL_DVO_2X_MODE;
7615
a93e255f 7616 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7617 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7618 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7619 else
7620 dpll |= PLL_REF_INPUT_DREFCLK;
7621
7622 dpll |= DPLL_VCO_ENABLE;
190f68c5 7623 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7624}
7625
8a654f3b 7626static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7627{
7628 struct drm_device *dev = intel_crtc->base.dev;
7629 struct drm_i915_private *dev_priv = dev->dev_private;
7630 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7631 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7632 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7633 uint32_t crtc_vtotal, crtc_vblank_end;
7634 int vsyncshift = 0;
4d8a62ea
DV
7635
7636 /* We need to be careful not to changed the adjusted mode, for otherwise
7637 * the hw state checker will get angry at the mismatch. */
7638 crtc_vtotal = adjusted_mode->crtc_vtotal;
7639 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7640
609aeaca 7641 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7642 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7643 crtc_vtotal -= 1;
7644 crtc_vblank_end -= 1;
609aeaca 7645
409ee761 7646 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7647 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7648 else
7649 vsyncshift = adjusted_mode->crtc_hsync_start -
7650 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7651 if (vsyncshift < 0)
7652 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7653 }
7654
7655 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7656 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7657
fe2b8f9d 7658 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7659 (adjusted_mode->crtc_hdisplay - 1) |
7660 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7661 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7662 (adjusted_mode->crtc_hblank_start - 1) |
7663 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7664 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7665 (adjusted_mode->crtc_hsync_start - 1) |
7666 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7667
fe2b8f9d 7668 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7669 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7670 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7671 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7672 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7673 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7674 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7675 (adjusted_mode->crtc_vsync_start - 1) |
7676 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7677
b5e508d4
PZ
7678 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7679 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7680 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7681 * bits. */
7682 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7683 (pipe == PIPE_B || pipe == PIPE_C))
7684 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7685
b0e77b9c
PZ
7686 /* pipesrc controls the size that is scaled from, which should
7687 * always be the user's requested size.
7688 */
7689 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7690 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7691 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7692}
7693
1bd1bd80 7694static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7695 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7696{
7697 struct drm_device *dev = crtc->base.dev;
7698 struct drm_i915_private *dev_priv = dev->dev_private;
7699 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7700 uint32_t tmp;
7701
7702 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7703 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7705 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7706 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7708 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7709 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7710 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7711
7712 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7713 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7714 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7715 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7716 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7718 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7719 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7720 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7721
7722 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7723 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7724 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7725 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7726 }
7727
7728 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7729 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7730 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7731
2d112de7
ACO
7732 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7733 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7734}
7735
f6a83288 7736void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7737 struct intel_crtc_state *pipe_config)
babea61d 7738{
2d112de7
ACO
7739 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7740 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7741 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7742 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7743
2d112de7
ACO
7744 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7745 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7746 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7747 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7748
2d112de7 7749 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7750 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7751
2d112de7
ACO
7752 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7753 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7754
7755 mode->hsync = drm_mode_hsync(mode);
7756 mode->vrefresh = drm_mode_vrefresh(mode);
7757 drm_mode_set_name(mode);
babea61d
JB
7758}
7759
84b046f3
DV
7760static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7761{
7762 struct drm_device *dev = intel_crtc->base.dev;
7763 struct drm_i915_private *dev_priv = dev->dev_private;
7764 uint32_t pipeconf;
7765
9f11a9e4 7766 pipeconf = 0;
84b046f3 7767
b6b5d049
VS
7768 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7769 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7770 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7771
6e3c9717 7772 if (intel_crtc->config->double_wide)
cf532bb2 7773 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7774
ff9ce46e
DV
7775 /* only g4x and later have fancy bpc/dither controls */
7776 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7777 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7778 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7779 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7780 PIPECONF_DITHER_TYPE_SP;
84b046f3 7781
6e3c9717 7782 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7783 case 18:
7784 pipeconf |= PIPECONF_6BPC;
7785 break;
7786 case 24:
7787 pipeconf |= PIPECONF_8BPC;
7788 break;
7789 case 30:
7790 pipeconf |= PIPECONF_10BPC;
7791 break;
7792 default:
7793 /* Case prevented by intel_choose_pipe_bpp_dither. */
7794 BUG();
84b046f3
DV
7795 }
7796 }
7797
7798 if (HAS_PIPE_CXSR(dev)) {
7799 if (intel_crtc->lowfreq_avail) {
7800 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7801 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7802 } else {
7803 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7804 }
7805 }
7806
6e3c9717 7807 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7808 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7809 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7810 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7811 else
7812 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7813 } else
84b046f3
DV
7814 pipeconf |= PIPECONF_PROGRESSIVE;
7815
6e3c9717 7816 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7817 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7818
84b046f3
DV
7819 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7820 POSTING_READ(PIPECONF(intel_crtc->pipe));
7821}
7822
190f68c5
ACO
7823static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7824 struct intel_crtc_state *crtc_state)
79e53945 7825{
c7653199 7826 struct drm_device *dev = crtc->base.dev;
79e53945 7827 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7828 int refclk, num_connectors = 0;
c329a4ec
DV
7829 intel_clock_t clock;
7830 bool ok;
7831 bool is_dsi = false;
5eddb70b 7832 struct intel_encoder *encoder;
d4906093 7833 const intel_limit_t *limit;
55bb9992 7834 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7835 struct drm_connector *connector;
55bb9992
ACO
7836 struct drm_connector_state *connector_state;
7837 int i;
79e53945 7838
dd3cd74a
ACO
7839 memset(&crtc_state->dpll_hw_state, 0,
7840 sizeof(crtc_state->dpll_hw_state));
7841
da3ced29 7842 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7843 if (connector_state->crtc != &crtc->base)
7844 continue;
7845
7846 encoder = to_intel_encoder(connector_state->best_encoder);
7847
5eddb70b 7848 switch (encoder->type) {
e9fd1c02
JN
7849 case INTEL_OUTPUT_DSI:
7850 is_dsi = true;
7851 break;
6847d71b
PZ
7852 default:
7853 break;
79e53945 7854 }
43565a06 7855
c751ce4f 7856 num_connectors++;
79e53945
JB
7857 }
7858
f2335330 7859 if (is_dsi)
5b18e57c 7860 return 0;
f2335330 7861
190f68c5 7862 if (!crtc_state->clock_set) {
a93e255f 7863 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7864
e9fd1c02
JN
7865 /*
7866 * Returns a set of divisors for the desired target clock with
7867 * the given refclk, or FALSE. The returned values represent
7868 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7869 * 2) / p1 / p2.
7870 */
a93e255f
ACO
7871 limit = intel_limit(crtc_state, refclk);
7872 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7873 crtc_state->port_clock,
e9fd1c02 7874 refclk, NULL, &clock);
f2335330 7875 if (!ok) {
e9fd1c02
JN
7876 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7877 return -EINVAL;
7878 }
79e53945 7879
f2335330 7880 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7881 crtc_state->dpll.n = clock.n;
7882 crtc_state->dpll.m1 = clock.m1;
7883 crtc_state->dpll.m2 = clock.m2;
7884 crtc_state->dpll.p1 = clock.p1;
7885 crtc_state->dpll.p2 = clock.p2;
f47709a9 7886 }
7026d4ac 7887
e9fd1c02 7888 if (IS_GEN2(dev)) {
c329a4ec 7889 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7890 num_connectors);
9d556c99 7891 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7892 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7893 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7894 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7895 } else {
c329a4ec 7896 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7897 num_connectors);
e9fd1c02 7898 }
79e53945 7899
c8f7a0db 7900 return 0;
f564048e
EA
7901}
7902
2fa2fe9a 7903static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7904 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7905{
7906 struct drm_device *dev = crtc->base.dev;
7907 struct drm_i915_private *dev_priv = dev->dev_private;
7908 uint32_t tmp;
7909
dc9e7dec
VS
7910 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7911 return;
7912
2fa2fe9a 7913 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7914 if (!(tmp & PFIT_ENABLE))
7915 return;
2fa2fe9a 7916
06922821 7917 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7918 if (INTEL_INFO(dev)->gen < 4) {
7919 if (crtc->pipe != PIPE_B)
7920 return;
2fa2fe9a
DV
7921 } else {
7922 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7923 return;
7924 }
7925
06922821 7926 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7927 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7928 if (INTEL_INFO(dev)->gen < 5)
7929 pipe_config->gmch_pfit.lvds_border_bits =
7930 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7931}
7932
acbec814 7933static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7934 struct intel_crtc_state *pipe_config)
acbec814
JB
7935{
7936 struct drm_device *dev = crtc->base.dev;
7937 struct drm_i915_private *dev_priv = dev->dev_private;
7938 int pipe = pipe_config->cpu_transcoder;
7939 intel_clock_t clock;
7940 u32 mdiv;
662c6ecb 7941 int refclk = 100000;
acbec814 7942
f573de5a
SK
7943 /* In case of MIPI DPLL will not even be used */
7944 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7945 return;
7946
a580516d 7947 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7948 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7949 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7950
7951 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7952 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7953 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7954 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7955 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7956
dccbea3b 7957 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7958}
7959
5724dbd1
DL
7960static void
7961i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7962 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7963{
7964 struct drm_device *dev = crtc->base.dev;
7965 struct drm_i915_private *dev_priv = dev->dev_private;
7966 u32 val, base, offset;
7967 int pipe = crtc->pipe, plane = crtc->plane;
7968 int fourcc, pixel_format;
6761dd31 7969 unsigned int aligned_height;
b113d5ee 7970 struct drm_framebuffer *fb;
1b842c89 7971 struct intel_framebuffer *intel_fb;
1ad292b5 7972
42a7b088
DL
7973 val = I915_READ(DSPCNTR(plane));
7974 if (!(val & DISPLAY_PLANE_ENABLE))
7975 return;
7976
d9806c9f 7977 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7978 if (!intel_fb) {
1ad292b5
JB
7979 DRM_DEBUG_KMS("failed to alloc fb\n");
7980 return;
7981 }
7982
1b842c89
DL
7983 fb = &intel_fb->base;
7984
18c5247e
DV
7985 if (INTEL_INFO(dev)->gen >= 4) {
7986 if (val & DISPPLANE_TILED) {
49af449b 7987 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7988 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7989 }
7990 }
1ad292b5
JB
7991
7992 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7993 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7994 fb->pixel_format = fourcc;
7995 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7996
7997 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 7998 if (plane_config->tiling)
1ad292b5
JB
7999 offset = I915_READ(DSPTILEOFF(plane));
8000 else
8001 offset = I915_READ(DSPLINOFF(plane));
8002 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8003 } else {
8004 base = I915_READ(DSPADDR(plane));
8005 }
8006 plane_config->base = base;
8007
8008 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8009 fb->width = ((val >> 16) & 0xfff) + 1;
8010 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8011
8012 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8013 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8014
b113d5ee 8015 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8016 fb->pixel_format,
8017 fb->modifier[0]);
1ad292b5 8018
f37b5c2b 8019 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8020
2844a921
DL
8021 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8022 pipe_name(pipe), plane, fb->width, fb->height,
8023 fb->bits_per_pixel, base, fb->pitches[0],
8024 plane_config->size);
1ad292b5 8025
2d14030b 8026 plane_config->fb = intel_fb;
1ad292b5
JB
8027}
8028
70b23a98 8029static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8030 struct intel_crtc_state *pipe_config)
70b23a98
VS
8031{
8032 struct drm_device *dev = crtc->base.dev;
8033 struct drm_i915_private *dev_priv = dev->dev_private;
8034 int pipe = pipe_config->cpu_transcoder;
8035 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8036 intel_clock_t clock;
0d7b6b11 8037 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8038 int refclk = 100000;
8039
a580516d 8040 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8041 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8042 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8043 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8044 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8045 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8046 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8047
8048 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8049 clock.m2 = (pll_dw0 & 0xff) << 22;
8050 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8051 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8052 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8053 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8054 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8055
dccbea3b 8056 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8057}
8058
0e8ffe1b 8059static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8060 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8061{
8062 struct drm_device *dev = crtc->base.dev;
8063 struct drm_i915_private *dev_priv = dev->dev_private;
8064 uint32_t tmp;
8065
f458ebbc
DV
8066 if (!intel_display_power_is_enabled(dev_priv,
8067 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8068 return false;
8069
e143a21c 8070 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8071 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8072
0e8ffe1b
DV
8073 tmp = I915_READ(PIPECONF(crtc->pipe));
8074 if (!(tmp & PIPECONF_ENABLE))
8075 return false;
8076
42571aef
VS
8077 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8078 switch (tmp & PIPECONF_BPC_MASK) {
8079 case PIPECONF_6BPC:
8080 pipe_config->pipe_bpp = 18;
8081 break;
8082 case PIPECONF_8BPC:
8083 pipe_config->pipe_bpp = 24;
8084 break;
8085 case PIPECONF_10BPC:
8086 pipe_config->pipe_bpp = 30;
8087 break;
8088 default:
8089 break;
8090 }
8091 }
8092
b5a9fa09
DV
8093 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8094 pipe_config->limited_color_range = true;
8095
282740f7
VS
8096 if (INTEL_INFO(dev)->gen < 4)
8097 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8098
1bd1bd80
DV
8099 intel_get_pipe_timings(crtc, pipe_config);
8100
2fa2fe9a
DV
8101 i9xx_get_pfit_config(crtc, pipe_config);
8102
6c49f241
DV
8103 if (INTEL_INFO(dev)->gen >= 4) {
8104 tmp = I915_READ(DPLL_MD(crtc->pipe));
8105 pipe_config->pixel_multiplier =
8106 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8107 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8108 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8109 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8110 tmp = I915_READ(DPLL(crtc->pipe));
8111 pipe_config->pixel_multiplier =
8112 ((tmp & SDVO_MULTIPLIER_MASK)
8113 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8114 } else {
8115 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8116 * port and will be fixed up in the encoder->get_config
8117 * function. */
8118 pipe_config->pixel_multiplier = 1;
8119 }
8bcc2795
DV
8120 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8121 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8122 /*
8123 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8124 * on 830. Filter it out here so that we don't
8125 * report errors due to that.
8126 */
8127 if (IS_I830(dev))
8128 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8129
8bcc2795
DV
8130 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8131 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8132 } else {
8133 /* Mask out read-only status bits. */
8134 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8135 DPLL_PORTC_READY_MASK |
8136 DPLL_PORTB_READY_MASK);
8bcc2795 8137 }
6c49f241 8138
70b23a98
VS
8139 if (IS_CHERRYVIEW(dev))
8140 chv_crtc_clock_get(crtc, pipe_config);
8141 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8142 vlv_crtc_clock_get(crtc, pipe_config);
8143 else
8144 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8145
0f64614d
VS
8146 /*
8147 * Normally the dotclock is filled in by the encoder .get_config()
8148 * but in case the pipe is enabled w/o any ports we need a sane
8149 * default.
8150 */
8151 pipe_config->base.adjusted_mode.crtc_clock =
8152 pipe_config->port_clock / pipe_config->pixel_multiplier;
8153
0e8ffe1b
DV
8154 return true;
8155}
8156
dde86e2d 8157static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8158{
8159 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8160 struct intel_encoder *encoder;
74cfd7ac 8161 u32 val, final;
13d83a67 8162 bool has_lvds = false;
199e5d79 8163 bool has_cpu_edp = false;
199e5d79 8164 bool has_panel = false;
99eb6a01
KP
8165 bool has_ck505 = false;
8166 bool can_ssc = false;
13d83a67
JB
8167
8168 /* We need to take the global config into account */
b2784e15 8169 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8170 switch (encoder->type) {
8171 case INTEL_OUTPUT_LVDS:
8172 has_panel = true;
8173 has_lvds = true;
8174 break;
8175 case INTEL_OUTPUT_EDP:
8176 has_panel = true;
2de6905f 8177 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8178 has_cpu_edp = true;
8179 break;
6847d71b
PZ
8180 default:
8181 break;
13d83a67
JB
8182 }
8183 }
8184
99eb6a01 8185 if (HAS_PCH_IBX(dev)) {
41aa3448 8186 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8187 can_ssc = has_ck505;
8188 } else {
8189 has_ck505 = false;
8190 can_ssc = true;
8191 }
8192
2de6905f
ID
8193 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8194 has_panel, has_lvds, has_ck505);
13d83a67
JB
8195
8196 /* Ironlake: try to setup display ref clock before DPLL
8197 * enabling. This is only under driver's control after
8198 * PCH B stepping, previous chipset stepping should be
8199 * ignoring this setting.
8200 */
74cfd7ac
CW
8201 val = I915_READ(PCH_DREF_CONTROL);
8202
8203 /* As we must carefully and slowly disable/enable each source in turn,
8204 * compute the final state we want first and check if we need to
8205 * make any changes at all.
8206 */
8207 final = val;
8208 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8209 if (has_ck505)
8210 final |= DREF_NONSPREAD_CK505_ENABLE;
8211 else
8212 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8213
8214 final &= ~DREF_SSC_SOURCE_MASK;
8215 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8216 final &= ~DREF_SSC1_ENABLE;
8217
8218 if (has_panel) {
8219 final |= DREF_SSC_SOURCE_ENABLE;
8220
8221 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8222 final |= DREF_SSC1_ENABLE;
8223
8224 if (has_cpu_edp) {
8225 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8226 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8227 else
8228 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8229 } else
8230 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8231 } else {
8232 final |= DREF_SSC_SOURCE_DISABLE;
8233 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8234 }
8235
8236 if (final == val)
8237 return;
8238
13d83a67 8239 /* Always enable nonspread source */
74cfd7ac 8240 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8241
99eb6a01 8242 if (has_ck505)
74cfd7ac 8243 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8244 else
74cfd7ac 8245 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8246
199e5d79 8247 if (has_panel) {
74cfd7ac
CW
8248 val &= ~DREF_SSC_SOURCE_MASK;
8249 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8250
199e5d79 8251 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8252 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8253 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8254 val |= DREF_SSC1_ENABLE;
e77166b5 8255 } else
74cfd7ac 8256 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8257
8258 /* Get SSC going before enabling the outputs */
74cfd7ac 8259 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8260 POSTING_READ(PCH_DREF_CONTROL);
8261 udelay(200);
8262
74cfd7ac 8263 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8264
8265 /* Enable CPU source on CPU attached eDP */
199e5d79 8266 if (has_cpu_edp) {
99eb6a01 8267 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8268 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8269 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8270 } else
74cfd7ac 8271 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8272 } else
74cfd7ac 8273 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8274
74cfd7ac 8275 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8276 POSTING_READ(PCH_DREF_CONTROL);
8277 udelay(200);
8278 } else {
8279 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8280
74cfd7ac 8281 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8282
8283 /* Turn off CPU output */
74cfd7ac 8284 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8285
74cfd7ac 8286 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8287 POSTING_READ(PCH_DREF_CONTROL);
8288 udelay(200);
8289
8290 /* Turn off the SSC source */
74cfd7ac
CW
8291 val &= ~DREF_SSC_SOURCE_MASK;
8292 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8293
8294 /* Turn off SSC1 */
74cfd7ac 8295 val &= ~DREF_SSC1_ENABLE;
199e5d79 8296
74cfd7ac 8297 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8298 POSTING_READ(PCH_DREF_CONTROL);
8299 udelay(200);
8300 }
74cfd7ac
CW
8301
8302 BUG_ON(val != final);
13d83a67
JB
8303}
8304
f31f2d55 8305static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8306{
f31f2d55 8307 uint32_t tmp;
dde86e2d 8308
0ff066a9
PZ
8309 tmp = I915_READ(SOUTH_CHICKEN2);
8310 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8311 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8312
0ff066a9
PZ
8313 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8314 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8315 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8316
0ff066a9
PZ
8317 tmp = I915_READ(SOUTH_CHICKEN2);
8318 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8319 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8320
0ff066a9
PZ
8321 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8322 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8323 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8324}
8325
8326/* WaMPhyProgramming:hsw */
8327static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8328{
8329 uint32_t tmp;
dde86e2d
PZ
8330
8331 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8332 tmp &= ~(0xFF << 24);
8333 tmp |= (0x12 << 24);
8334 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8335
dde86e2d
PZ
8336 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8337 tmp |= (1 << 11);
8338 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8339
8340 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8341 tmp |= (1 << 11);
8342 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8343
dde86e2d
PZ
8344 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8345 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8346 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8347
8348 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8349 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8350 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8351
0ff066a9
PZ
8352 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8353 tmp &= ~(7 << 13);
8354 tmp |= (5 << 13);
8355 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8356
0ff066a9
PZ
8357 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8358 tmp &= ~(7 << 13);
8359 tmp |= (5 << 13);
8360 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8361
8362 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8363 tmp &= ~0xFF;
8364 tmp |= 0x1C;
8365 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8366
8367 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8368 tmp &= ~0xFF;
8369 tmp |= 0x1C;
8370 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8371
8372 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8373 tmp &= ~(0xFF << 16);
8374 tmp |= (0x1C << 16);
8375 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8376
8377 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8378 tmp &= ~(0xFF << 16);
8379 tmp |= (0x1C << 16);
8380 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8381
0ff066a9
PZ
8382 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8383 tmp |= (1 << 27);
8384 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8385
0ff066a9
PZ
8386 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8387 tmp |= (1 << 27);
8388 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8389
0ff066a9
PZ
8390 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8391 tmp &= ~(0xF << 28);
8392 tmp |= (4 << 28);
8393 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8394
0ff066a9
PZ
8395 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8396 tmp &= ~(0xF << 28);
8397 tmp |= (4 << 28);
8398 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8399}
8400
2fa86a1f
PZ
8401/* Implements 3 different sequences from BSpec chapter "Display iCLK
8402 * Programming" based on the parameters passed:
8403 * - Sequence to enable CLKOUT_DP
8404 * - Sequence to enable CLKOUT_DP without spread
8405 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8406 */
8407static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8408 bool with_fdi)
f31f2d55
PZ
8409{
8410 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8411 uint32_t reg, tmp;
8412
8413 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8414 with_spread = true;
c2699524 8415 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8416 with_fdi = false;
f31f2d55 8417
a580516d 8418 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8419
8420 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8421 tmp &= ~SBI_SSCCTL_DISABLE;
8422 tmp |= SBI_SSCCTL_PATHALT;
8423 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8424
8425 udelay(24);
8426
2fa86a1f
PZ
8427 if (with_spread) {
8428 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8429 tmp &= ~SBI_SSCCTL_PATHALT;
8430 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8431
2fa86a1f
PZ
8432 if (with_fdi) {
8433 lpt_reset_fdi_mphy(dev_priv);
8434 lpt_program_fdi_mphy(dev_priv);
8435 }
8436 }
dde86e2d 8437
c2699524 8438 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8439 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8440 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8441 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8442
a580516d 8443 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8444}
8445
47701c3b
PZ
8446/* Sequence to disable CLKOUT_DP */
8447static void lpt_disable_clkout_dp(struct drm_device *dev)
8448{
8449 struct drm_i915_private *dev_priv = dev->dev_private;
8450 uint32_t reg, tmp;
8451
a580516d 8452 mutex_lock(&dev_priv->sb_lock);
47701c3b 8453
c2699524 8454 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8455 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8456 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8457 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8458
8459 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8460 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8461 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8462 tmp |= SBI_SSCCTL_PATHALT;
8463 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8464 udelay(32);
8465 }
8466 tmp |= SBI_SSCCTL_DISABLE;
8467 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8468 }
8469
a580516d 8470 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8471}
8472
bf8fa3d3
PZ
8473static void lpt_init_pch_refclk(struct drm_device *dev)
8474{
bf8fa3d3
PZ
8475 struct intel_encoder *encoder;
8476 bool has_vga = false;
8477
b2784e15 8478 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8479 switch (encoder->type) {
8480 case INTEL_OUTPUT_ANALOG:
8481 has_vga = true;
8482 break;
6847d71b
PZ
8483 default:
8484 break;
bf8fa3d3
PZ
8485 }
8486 }
8487
47701c3b
PZ
8488 if (has_vga)
8489 lpt_enable_clkout_dp(dev, true, true);
8490 else
8491 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8492}
8493
dde86e2d
PZ
8494/*
8495 * Initialize reference clocks when the driver loads
8496 */
8497void intel_init_pch_refclk(struct drm_device *dev)
8498{
8499 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8500 ironlake_init_pch_refclk(dev);
8501 else if (HAS_PCH_LPT(dev))
8502 lpt_init_pch_refclk(dev);
8503}
8504
55bb9992 8505static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8506{
55bb9992 8507 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8508 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8509 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8510 struct drm_connector *connector;
55bb9992 8511 struct drm_connector_state *connector_state;
d9d444cb 8512 struct intel_encoder *encoder;
55bb9992 8513 int num_connectors = 0, i;
d9d444cb
JB
8514 bool is_lvds = false;
8515
da3ced29 8516 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8517 if (connector_state->crtc != crtc_state->base.crtc)
8518 continue;
8519
8520 encoder = to_intel_encoder(connector_state->best_encoder);
8521
d9d444cb
JB
8522 switch (encoder->type) {
8523 case INTEL_OUTPUT_LVDS:
8524 is_lvds = true;
8525 break;
6847d71b
PZ
8526 default:
8527 break;
d9d444cb
JB
8528 }
8529 num_connectors++;
8530 }
8531
8532 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8533 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8534 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8535 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8536 }
8537
8538 return 120000;
8539}
8540
6ff93609 8541static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8542{
c8203565 8543 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8545 int pipe = intel_crtc->pipe;
c8203565
PZ
8546 uint32_t val;
8547
78114071 8548 val = 0;
c8203565 8549
6e3c9717 8550 switch (intel_crtc->config->pipe_bpp) {
c8203565 8551 case 18:
dfd07d72 8552 val |= PIPECONF_6BPC;
c8203565
PZ
8553 break;
8554 case 24:
dfd07d72 8555 val |= PIPECONF_8BPC;
c8203565
PZ
8556 break;
8557 case 30:
dfd07d72 8558 val |= PIPECONF_10BPC;
c8203565
PZ
8559 break;
8560 case 36:
dfd07d72 8561 val |= PIPECONF_12BPC;
c8203565
PZ
8562 break;
8563 default:
cc769b62
PZ
8564 /* Case prevented by intel_choose_pipe_bpp_dither. */
8565 BUG();
c8203565
PZ
8566 }
8567
6e3c9717 8568 if (intel_crtc->config->dither)
c8203565
PZ
8569 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8570
6e3c9717 8571 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8572 val |= PIPECONF_INTERLACED_ILK;
8573 else
8574 val |= PIPECONF_PROGRESSIVE;
8575
6e3c9717 8576 if (intel_crtc->config->limited_color_range)
3685a8f3 8577 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8578
c8203565
PZ
8579 I915_WRITE(PIPECONF(pipe), val);
8580 POSTING_READ(PIPECONF(pipe));
8581}
8582
86d3efce
VS
8583/*
8584 * Set up the pipe CSC unit.
8585 *
8586 * Currently only full range RGB to limited range RGB conversion
8587 * is supported, but eventually this should handle various
8588 * RGB<->YCbCr scenarios as well.
8589 */
50f3b016 8590static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8591{
8592 struct drm_device *dev = crtc->dev;
8593 struct drm_i915_private *dev_priv = dev->dev_private;
8594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8595 int pipe = intel_crtc->pipe;
8596 uint16_t coeff = 0x7800; /* 1.0 */
8597
8598 /*
8599 * TODO: Check what kind of values actually come out of the pipe
8600 * with these coeff/postoff values and adjust to get the best
8601 * accuracy. Perhaps we even need to take the bpc value into
8602 * consideration.
8603 */
8604
6e3c9717 8605 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8606 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8607
8608 /*
8609 * GY/GU and RY/RU should be the other way around according
8610 * to BSpec, but reality doesn't agree. Just set them up in
8611 * a way that results in the correct picture.
8612 */
8613 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8614 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8615
8616 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8617 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8618
8619 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8620 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8621
8622 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8623 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8624 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8625
8626 if (INTEL_INFO(dev)->gen > 6) {
8627 uint16_t postoff = 0;
8628
6e3c9717 8629 if (intel_crtc->config->limited_color_range)
32cf0cb0 8630 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8631
8632 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8633 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8634 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8635
8636 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8637 } else {
8638 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8639
6e3c9717 8640 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8641 mode |= CSC_BLACK_SCREEN_OFFSET;
8642
8643 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8644 }
8645}
8646
6ff93609 8647static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8648{
756f85cf
PZ
8649 struct drm_device *dev = crtc->dev;
8650 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8652 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8653 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8654 uint32_t val;
8655
3eff4faa 8656 val = 0;
ee2b0b38 8657
6e3c9717 8658 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8659 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8660
6e3c9717 8661 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8662 val |= PIPECONF_INTERLACED_ILK;
8663 else
8664 val |= PIPECONF_PROGRESSIVE;
8665
702e7a56
PZ
8666 I915_WRITE(PIPECONF(cpu_transcoder), val);
8667 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8668
8669 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8670 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8671
3cdf122c 8672 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8673 val = 0;
8674
6e3c9717 8675 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8676 case 18:
8677 val |= PIPEMISC_DITHER_6_BPC;
8678 break;
8679 case 24:
8680 val |= PIPEMISC_DITHER_8_BPC;
8681 break;
8682 case 30:
8683 val |= PIPEMISC_DITHER_10_BPC;
8684 break;
8685 case 36:
8686 val |= PIPEMISC_DITHER_12_BPC;
8687 break;
8688 default:
8689 /* Case prevented by pipe_config_set_bpp. */
8690 BUG();
8691 }
8692
6e3c9717 8693 if (intel_crtc->config->dither)
756f85cf
PZ
8694 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8695
8696 I915_WRITE(PIPEMISC(pipe), val);
8697 }
ee2b0b38
PZ
8698}
8699
6591c6e4 8700static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8701 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8702 intel_clock_t *clock,
8703 bool *has_reduced_clock,
8704 intel_clock_t *reduced_clock)
8705{
8706 struct drm_device *dev = crtc->dev;
8707 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8708 int refclk;
d4906093 8709 const intel_limit_t *limit;
c329a4ec 8710 bool ret;
79e53945 8711
55bb9992 8712 refclk = ironlake_get_refclk(crtc_state);
79e53945 8713
d4906093
ML
8714 /*
8715 * Returns a set of divisors for the desired target clock with the given
8716 * refclk, or FALSE. The returned values represent the clock equation:
8717 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8718 */
a93e255f
ACO
8719 limit = intel_limit(crtc_state, refclk);
8720 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8721 crtc_state->port_clock,
ee9300bb 8722 refclk, NULL, clock);
6591c6e4
PZ
8723 if (!ret)
8724 return false;
cda4b7d3 8725
6591c6e4
PZ
8726 return true;
8727}
8728
d4b1931c
PZ
8729int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8730{
8731 /*
8732 * Account for spread spectrum to avoid
8733 * oversubscribing the link. Max center spread
8734 * is 2.5%; use 5% for safety's sake.
8735 */
8736 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8737 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8738}
8739
7429e9d4 8740static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8741{
7429e9d4 8742 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8743}
8744
de13a2e3 8745static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8746 struct intel_crtc_state *crtc_state,
7429e9d4 8747 u32 *fp,
9a7c7890 8748 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8749{
de13a2e3 8750 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8751 struct drm_device *dev = crtc->dev;
8752 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8753 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8754 struct drm_connector *connector;
55bb9992
ACO
8755 struct drm_connector_state *connector_state;
8756 struct intel_encoder *encoder;
de13a2e3 8757 uint32_t dpll;
55bb9992 8758 int factor, num_connectors = 0, i;
09ede541 8759 bool is_lvds = false, is_sdvo = false;
79e53945 8760
da3ced29 8761 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8762 if (connector_state->crtc != crtc_state->base.crtc)
8763 continue;
8764
8765 encoder = to_intel_encoder(connector_state->best_encoder);
8766
8767 switch (encoder->type) {
79e53945
JB
8768 case INTEL_OUTPUT_LVDS:
8769 is_lvds = true;
8770 break;
8771 case INTEL_OUTPUT_SDVO:
7d57382e 8772 case INTEL_OUTPUT_HDMI:
79e53945 8773 is_sdvo = true;
79e53945 8774 break;
6847d71b
PZ
8775 default:
8776 break;
79e53945 8777 }
43565a06 8778
c751ce4f 8779 num_connectors++;
79e53945 8780 }
79e53945 8781
c1858123 8782 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8783 factor = 21;
8784 if (is_lvds) {
8785 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8786 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8787 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8788 factor = 25;
190f68c5 8789 } else if (crtc_state->sdvo_tv_clock)
8febb297 8790 factor = 20;
c1858123 8791
190f68c5 8792 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8793 *fp |= FP_CB_TUNE;
2c07245f 8794
9a7c7890
DV
8795 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8796 *fp2 |= FP_CB_TUNE;
8797
5eddb70b 8798 dpll = 0;
2c07245f 8799
a07d6787
EA
8800 if (is_lvds)
8801 dpll |= DPLLB_MODE_LVDS;
8802 else
8803 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8804
190f68c5 8805 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8806 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8807
8808 if (is_sdvo)
4a33e48d 8809 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8810 if (crtc_state->has_dp_encoder)
4a33e48d 8811 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8812
a07d6787 8813 /* compute bitmask from p1 value */
190f68c5 8814 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8815 /* also FPA1 */
190f68c5 8816 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8817
190f68c5 8818 switch (crtc_state->dpll.p2) {
a07d6787
EA
8819 case 5:
8820 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8821 break;
8822 case 7:
8823 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8824 break;
8825 case 10:
8826 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8827 break;
8828 case 14:
8829 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8830 break;
79e53945
JB
8831 }
8832
b4c09f3b 8833 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8834 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8835 else
8836 dpll |= PLL_REF_INPUT_DREFCLK;
8837
959e16d6 8838 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8839}
8840
190f68c5
ACO
8841static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8842 struct intel_crtc_state *crtc_state)
de13a2e3 8843{
c7653199 8844 struct drm_device *dev = crtc->base.dev;
de13a2e3 8845 intel_clock_t clock, reduced_clock;
cbbab5bd 8846 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8847 bool ok, has_reduced_clock = false;
8b47047b 8848 bool is_lvds = false;
e2b78267 8849 struct intel_shared_dpll *pll;
de13a2e3 8850
dd3cd74a
ACO
8851 memset(&crtc_state->dpll_hw_state, 0,
8852 sizeof(crtc_state->dpll_hw_state));
8853
409ee761 8854 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8855
5dc5298b
PZ
8856 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8857 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8858
190f68c5 8859 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8860 &has_reduced_clock, &reduced_clock);
190f68c5 8861 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8862 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8863 return -EINVAL;
79e53945 8864 }
f47709a9 8865 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8866 if (!crtc_state->clock_set) {
8867 crtc_state->dpll.n = clock.n;
8868 crtc_state->dpll.m1 = clock.m1;
8869 crtc_state->dpll.m2 = clock.m2;
8870 crtc_state->dpll.p1 = clock.p1;
8871 crtc_state->dpll.p2 = clock.p2;
f47709a9 8872 }
79e53945 8873
5dc5298b 8874 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8875 if (crtc_state->has_pch_encoder) {
8876 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8877 if (has_reduced_clock)
7429e9d4 8878 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8879
190f68c5 8880 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8881 &fp, &reduced_clock,
8882 has_reduced_clock ? &fp2 : NULL);
8883
190f68c5
ACO
8884 crtc_state->dpll_hw_state.dpll = dpll;
8885 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8886 if (has_reduced_clock)
190f68c5 8887 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8888 else
190f68c5 8889 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8890
190f68c5 8891 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8892 if (pll == NULL) {
84f44ce7 8893 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8894 pipe_name(crtc->pipe));
4b645f14
JB
8895 return -EINVAL;
8896 }
3fb37703 8897 }
79e53945 8898
ab585dea 8899 if (is_lvds && has_reduced_clock)
c7653199 8900 crtc->lowfreq_avail = true;
bcd644e0 8901 else
c7653199 8902 crtc->lowfreq_avail = false;
e2b78267 8903
c8f7a0db 8904 return 0;
79e53945
JB
8905}
8906
eb14cb74
VS
8907static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8908 struct intel_link_m_n *m_n)
8909{
8910 struct drm_device *dev = crtc->base.dev;
8911 struct drm_i915_private *dev_priv = dev->dev_private;
8912 enum pipe pipe = crtc->pipe;
8913
8914 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8915 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8916 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8917 & ~TU_SIZE_MASK;
8918 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8919 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8920 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8921}
8922
8923static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8924 enum transcoder transcoder,
b95af8be
VK
8925 struct intel_link_m_n *m_n,
8926 struct intel_link_m_n *m2_n2)
72419203
DV
8927{
8928 struct drm_device *dev = crtc->base.dev;
8929 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8930 enum pipe pipe = crtc->pipe;
72419203 8931
eb14cb74
VS
8932 if (INTEL_INFO(dev)->gen >= 5) {
8933 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8934 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8935 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8936 & ~TU_SIZE_MASK;
8937 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8938 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8939 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8940 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8941 * gen < 8) and if DRRS is supported (to make sure the
8942 * registers are not unnecessarily read).
8943 */
8944 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8945 crtc->config->has_drrs) {
b95af8be
VK
8946 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8947 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8948 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8949 & ~TU_SIZE_MASK;
8950 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8951 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8952 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8953 }
eb14cb74
VS
8954 } else {
8955 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8956 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8957 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8958 & ~TU_SIZE_MASK;
8959 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8960 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8961 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8962 }
8963}
8964
8965void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8966 struct intel_crtc_state *pipe_config)
eb14cb74 8967{
681a8504 8968 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8969 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8970 else
8971 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8972 &pipe_config->dp_m_n,
8973 &pipe_config->dp_m2_n2);
eb14cb74 8974}
72419203 8975
eb14cb74 8976static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8977 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8978{
8979 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8980 &pipe_config->fdi_m_n, NULL);
72419203
DV
8981}
8982
bd2e244f 8983static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8984 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8985{
8986 struct drm_device *dev = crtc->base.dev;
8987 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8988 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8989 uint32_t ps_ctrl = 0;
8990 int id = -1;
8991 int i;
bd2e244f 8992
a1b2278e
CK
8993 /* find scaler attached to this pipe */
8994 for (i = 0; i < crtc->num_scalers; i++) {
8995 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8996 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8997 id = i;
8998 pipe_config->pch_pfit.enabled = true;
8999 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9000 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9001 break;
9002 }
9003 }
bd2e244f 9004
a1b2278e
CK
9005 scaler_state->scaler_id = id;
9006 if (id >= 0) {
9007 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9008 } else {
9009 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9010 }
9011}
9012
5724dbd1
DL
9013static void
9014skylake_get_initial_plane_config(struct intel_crtc *crtc,
9015 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9016{
9017 struct drm_device *dev = crtc->base.dev;
9018 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9019 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9020 int pipe = crtc->pipe;
9021 int fourcc, pixel_format;
6761dd31 9022 unsigned int aligned_height;
bc8d7dff 9023 struct drm_framebuffer *fb;
1b842c89 9024 struct intel_framebuffer *intel_fb;
bc8d7dff 9025
d9806c9f 9026 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9027 if (!intel_fb) {
bc8d7dff
DL
9028 DRM_DEBUG_KMS("failed to alloc fb\n");
9029 return;
9030 }
9031
1b842c89
DL
9032 fb = &intel_fb->base;
9033
bc8d7dff 9034 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9035 if (!(val & PLANE_CTL_ENABLE))
9036 goto error;
9037
bc8d7dff
DL
9038 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9039 fourcc = skl_format_to_fourcc(pixel_format,
9040 val & PLANE_CTL_ORDER_RGBX,
9041 val & PLANE_CTL_ALPHA_MASK);
9042 fb->pixel_format = fourcc;
9043 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9044
40f46283
DL
9045 tiling = val & PLANE_CTL_TILED_MASK;
9046 switch (tiling) {
9047 case PLANE_CTL_TILED_LINEAR:
9048 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9049 break;
9050 case PLANE_CTL_TILED_X:
9051 plane_config->tiling = I915_TILING_X;
9052 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9053 break;
9054 case PLANE_CTL_TILED_Y:
9055 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9056 break;
9057 case PLANE_CTL_TILED_YF:
9058 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9059 break;
9060 default:
9061 MISSING_CASE(tiling);
9062 goto error;
9063 }
9064
bc8d7dff
DL
9065 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9066 plane_config->base = base;
9067
9068 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9069
9070 val = I915_READ(PLANE_SIZE(pipe, 0));
9071 fb->height = ((val >> 16) & 0xfff) + 1;
9072 fb->width = ((val >> 0) & 0x1fff) + 1;
9073
9074 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9075 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9076 fb->pixel_format);
bc8d7dff
DL
9077 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9078
9079 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9080 fb->pixel_format,
9081 fb->modifier[0]);
bc8d7dff 9082
f37b5c2b 9083 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9084
9085 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9086 pipe_name(pipe), fb->width, fb->height,
9087 fb->bits_per_pixel, base, fb->pitches[0],
9088 plane_config->size);
9089
2d14030b 9090 plane_config->fb = intel_fb;
bc8d7dff
DL
9091 return;
9092
9093error:
9094 kfree(fb);
9095}
9096
2fa2fe9a 9097static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9098 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9099{
9100 struct drm_device *dev = crtc->base.dev;
9101 struct drm_i915_private *dev_priv = dev->dev_private;
9102 uint32_t tmp;
9103
9104 tmp = I915_READ(PF_CTL(crtc->pipe));
9105
9106 if (tmp & PF_ENABLE) {
fd4daa9c 9107 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9108 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9109 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9110
9111 /* We currently do not free assignements of panel fitters on
9112 * ivb/hsw (since we don't use the higher upscaling modes which
9113 * differentiates them) so just WARN about this case for now. */
9114 if (IS_GEN7(dev)) {
9115 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9116 PF_PIPE_SEL_IVB(crtc->pipe));
9117 }
2fa2fe9a 9118 }
79e53945
JB
9119}
9120
5724dbd1
DL
9121static void
9122ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9123 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9124{
9125 struct drm_device *dev = crtc->base.dev;
9126 struct drm_i915_private *dev_priv = dev->dev_private;
9127 u32 val, base, offset;
aeee5a49 9128 int pipe = crtc->pipe;
4c6baa59 9129 int fourcc, pixel_format;
6761dd31 9130 unsigned int aligned_height;
b113d5ee 9131 struct drm_framebuffer *fb;
1b842c89 9132 struct intel_framebuffer *intel_fb;
4c6baa59 9133
42a7b088
DL
9134 val = I915_READ(DSPCNTR(pipe));
9135 if (!(val & DISPLAY_PLANE_ENABLE))
9136 return;
9137
d9806c9f 9138 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9139 if (!intel_fb) {
4c6baa59
JB
9140 DRM_DEBUG_KMS("failed to alloc fb\n");
9141 return;
9142 }
9143
1b842c89
DL
9144 fb = &intel_fb->base;
9145
18c5247e
DV
9146 if (INTEL_INFO(dev)->gen >= 4) {
9147 if (val & DISPPLANE_TILED) {
49af449b 9148 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9149 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9150 }
9151 }
4c6baa59
JB
9152
9153 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9154 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9155 fb->pixel_format = fourcc;
9156 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9157
aeee5a49 9158 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9159 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9160 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9161 } else {
49af449b 9162 if (plane_config->tiling)
aeee5a49 9163 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9164 else
aeee5a49 9165 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9166 }
9167 plane_config->base = base;
9168
9169 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9170 fb->width = ((val >> 16) & 0xfff) + 1;
9171 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9172
9173 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9174 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9175
b113d5ee 9176 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9177 fb->pixel_format,
9178 fb->modifier[0]);
4c6baa59 9179
f37b5c2b 9180 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9181
2844a921
DL
9182 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9183 pipe_name(pipe), fb->width, fb->height,
9184 fb->bits_per_pixel, base, fb->pitches[0],
9185 plane_config->size);
b113d5ee 9186
2d14030b 9187 plane_config->fb = intel_fb;
4c6baa59
JB
9188}
9189
0e8ffe1b 9190static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9191 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9192{
9193 struct drm_device *dev = crtc->base.dev;
9194 struct drm_i915_private *dev_priv = dev->dev_private;
9195 uint32_t tmp;
9196
f458ebbc
DV
9197 if (!intel_display_power_is_enabled(dev_priv,
9198 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9199 return false;
9200
e143a21c 9201 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9202 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9203
0e8ffe1b
DV
9204 tmp = I915_READ(PIPECONF(crtc->pipe));
9205 if (!(tmp & PIPECONF_ENABLE))
9206 return false;
9207
42571aef
VS
9208 switch (tmp & PIPECONF_BPC_MASK) {
9209 case PIPECONF_6BPC:
9210 pipe_config->pipe_bpp = 18;
9211 break;
9212 case PIPECONF_8BPC:
9213 pipe_config->pipe_bpp = 24;
9214 break;
9215 case PIPECONF_10BPC:
9216 pipe_config->pipe_bpp = 30;
9217 break;
9218 case PIPECONF_12BPC:
9219 pipe_config->pipe_bpp = 36;
9220 break;
9221 default:
9222 break;
9223 }
9224
b5a9fa09
DV
9225 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9226 pipe_config->limited_color_range = true;
9227
ab9412ba 9228 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9229 struct intel_shared_dpll *pll;
9230
88adfff1
DV
9231 pipe_config->has_pch_encoder = true;
9232
627eb5a3
DV
9233 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9234 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9235 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9236
9237 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9238
c0d43d62 9239 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9240 pipe_config->shared_dpll =
9241 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9242 } else {
9243 tmp = I915_READ(PCH_DPLL_SEL);
9244 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9245 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9246 else
9247 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9248 }
66e985c0
DV
9249
9250 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9251
9252 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9253 &pipe_config->dpll_hw_state));
c93f54cf
DV
9254
9255 tmp = pipe_config->dpll_hw_state.dpll;
9256 pipe_config->pixel_multiplier =
9257 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9258 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9259
9260 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9261 } else {
9262 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9263 }
9264
1bd1bd80
DV
9265 intel_get_pipe_timings(crtc, pipe_config);
9266
2fa2fe9a
DV
9267 ironlake_get_pfit_config(crtc, pipe_config);
9268
0e8ffe1b
DV
9269 return true;
9270}
9271
be256dc7
PZ
9272static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9273{
9274 struct drm_device *dev = dev_priv->dev;
be256dc7 9275 struct intel_crtc *crtc;
be256dc7 9276
d3fcc808 9277 for_each_intel_crtc(dev, crtc)
e2c719b7 9278 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9279 pipe_name(crtc->pipe));
9280
e2c719b7
RC
9281 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9282 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9283 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9284 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9285 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9286 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9287 "CPU PWM1 enabled\n");
c5107b87 9288 if (IS_HASWELL(dev))
e2c719b7 9289 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9290 "CPU PWM2 enabled\n");
e2c719b7 9291 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9292 "PCH PWM1 enabled\n");
e2c719b7 9293 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9294 "Utility pin enabled\n");
e2c719b7 9295 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9296
9926ada1
PZ
9297 /*
9298 * In theory we can still leave IRQs enabled, as long as only the HPD
9299 * interrupts remain enabled. We used to check for that, but since it's
9300 * gen-specific and since we only disable LCPLL after we fully disable
9301 * the interrupts, the check below should be enough.
9302 */
e2c719b7 9303 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9304}
9305
9ccd5aeb
PZ
9306static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9307{
9308 struct drm_device *dev = dev_priv->dev;
9309
9310 if (IS_HASWELL(dev))
9311 return I915_READ(D_COMP_HSW);
9312 else
9313 return I915_READ(D_COMP_BDW);
9314}
9315
3c4c9b81
PZ
9316static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9317{
9318 struct drm_device *dev = dev_priv->dev;
9319
9320 if (IS_HASWELL(dev)) {
9321 mutex_lock(&dev_priv->rps.hw_lock);
9322 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9323 val))
f475dadf 9324 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9325 mutex_unlock(&dev_priv->rps.hw_lock);
9326 } else {
9ccd5aeb
PZ
9327 I915_WRITE(D_COMP_BDW, val);
9328 POSTING_READ(D_COMP_BDW);
3c4c9b81 9329 }
be256dc7
PZ
9330}
9331
9332/*
9333 * This function implements pieces of two sequences from BSpec:
9334 * - Sequence for display software to disable LCPLL
9335 * - Sequence for display software to allow package C8+
9336 * The steps implemented here are just the steps that actually touch the LCPLL
9337 * register. Callers should take care of disabling all the display engine
9338 * functions, doing the mode unset, fixing interrupts, etc.
9339 */
6ff58d53
PZ
9340static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9341 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9342{
9343 uint32_t val;
9344
9345 assert_can_disable_lcpll(dev_priv);
9346
9347 val = I915_READ(LCPLL_CTL);
9348
9349 if (switch_to_fclk) {
9350 val |= LCPLL_CD_SOURCE_FCLK;
9351 I915_WRITE(LCPLL_CTL, val);
9352
9353 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9354 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9355 DRM_ERROR("Switching to FCLK failed\n");
9356
9357 val = I915_READ(LCPLL_CTL);
9358 }
9359
9360 val |= LCPLL_PLL_DISABLE;
9361 I915_WRITE(LCPLL_CTL, val);
9362 POSTING_READ(LCPLL_CTL);
9363
9364 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9365 DRM_ERROR("LCPLL still locked\n");
9366
9ccd5aeb 9367 val = hsw_read_dcomp(dev_priv);
be256dc7 9368 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9369 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9370 ndelay(100);
9371
9ccd5aeb
PZ
9372 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9373 1))
be256dc7
PZ
9374 DRM_ERROR("D_COMP RCOMP still in progress\n");
9375
9376 if (allow_power_down) {
9377 val = I915_READ(LCPLL_CTL);
9378 val |= LCPLL_POWER_DOWN_ALLOW;
9379 I915_WRITE(LCPLL_CTL, val);
9380 POSTING_READ(LCPLL_CTL);
9381 }
9382}
9383
9384/*
9385 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9386 * source.
9387 */
6ff58d53 9388static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9389{
9390 uint32_t val;
9391
9392 val = I915_READ(LCPLL_CTL);
9393
9394 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9395 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9396 return;
9397
a8a8bd54
PZ
9398 /*
9399 * Make sure we're not on PC8 state before disabling PC8, otherwise
9400 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9401 */
59bad947 9402 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9403
be256dc7
PZ
9404 if (val & LCPLL_POWER_DOWN_ALLOW) {
9405 val &= ~LCPLL_POWER_DOWN_ALLOW;
9406 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9407 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9408 }
9409
9ccd5aeb 9410 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9411 val |= D_COMP_COMP_FORCE;
9412 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9413 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9414
9415 val = I915_READ(LCPLL_CTL);
9416 val &= ~LCPLL_PLL_DISABLE;
9417 I915_WRITE(LCPLL_CTL, val);
9418
9419 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9420 DRM_ERROR("LCPLL not locked yet\n");
9421
9422 if (val & LCPLL_CD_SOURCE_FCLK) {
9423 val = I915_READ(LCPLL_CTL);
9424 val &= ~LCPLL_CD_SOURCE_FCLK;
9425 I915_WRITE(LCPLL_CTL, val);
9426
9427 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9428 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9429 DRM_ERROR("Switching back to LCPLL failed\n");
9430 }
215733fa 9431
59bad947 9432 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9433 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9434}
9435
765dab67
PZ
9436/*
9437 * Package states C8 and deeper are really deep PC states that can only be
9438 * reached when all the devices on the system allow it, so even if the graphics
9439 * device allows PC8+, it doesn't mean the system will actually get to these
9440 * states. Our driver only allows PC8+ when going into runtime PM.
9441 *
9442 * The requirements for PC8+ are that all the outputs are disabled, the power
9443 * well is disabled and most interrupts are disabled, and these are also
9444 * requirements for runtime PM. When these conditions are met, we manually do
9445 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9446 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9447 * hang the machine.
9448 *
9449 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9450 * the state of some registers, so when we come back from PC8+ we need to
9451 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9452 * need to take care of the registers kept by RC6. Notice that this happens even
9453 * if we don't put the device in PCI D3 state (which is what currently happens
9454 * because of the runtime PM support).
9455 *
9456 * For more, read "Display Sequences for Package C8" on the hardware
9457 * documentation.
9458 */
a14cb6fc 9459void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9460{
c67a470b
PZ
9461 struct drm_device *dev = dev_priv->dev;
9462 uint32_t val;
9463
c67a470b
PZ
9464 DRM_DEBUG_KMS("Enabling package C8+\n");
9465
c2699524 9466 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9467 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9468 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9469 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9470 }
9471
9472 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9473 hsw_disable_lcpll(dev_priv, true, true);
9474}
9475
a14cb6fc 9476void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9477{
9478 struct drm_device *dev = dev_priv->dev;
9479 uint32_t val;
9480
c67a470b
PZ
9481 DRM_DEBUG_KMS("Disabling package C8+\n");
9482
9483 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9484 lpt_init_pch_refclk(dev);
9485
c2699524 9486 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9487 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9488 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9489 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9490 }
9491
9492 intel_prepare_ddi(dev);
c67a470b
PZ
9493}
9494
27c329ed 9495static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9496{
a821fc46 9497 struct drm_device *dev = old_state->dev;
27c329ed 9498 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9499
27c329ed 9500 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9501}
9502
b432e5cf 9503/* compute the max rate for new configuration */
27c329ed 9504static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9505{
b432e5cf 9506 struct intel_crtc *intel_crtc;
27c329ed 9507 struct intel_crtc_state *crtc_state;
b432e5cf 9508 int max_pixel_rate = 0;
b432e5cf 9509
27c329ed
ML
9510 for_each_intel_crtc(state->dev, intel_crtc) {
9511 int pixel_rate;
9512
9513 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9514 if (IS_ERR(crtc_state))
9515 return PTR_ERR(crtc_state);
9516
9517 if (!crtc_state->base.enable)
b432e5cf
VS
9518 continue;
9519
27c329ed 9520 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9521
9522 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9523 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9524 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9525
9526 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9527 }
9528
9529 return max_pixel_rate;
9530}
9531
9532static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9533{
9534 struct drm_i915_private *dev_priv = dev->dev_private;
9535 uint32_t val, data;
9536 int ret;
9537
9538 if (WARN((I915_READ(LCPLL_CTL) &
9539 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9540 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9541 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9542 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9543 "trying to change cdclk frequency with cdclk not enabled\n"))
9544 return;
9545
9546 mutex_lock(&dev_priv->rps.hw_lock);
9547 ret = sandybridge_pcode_write(dev_priv,
9548 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9549 mutex_unlock(&dev_priv->rps.hw_lock);
9550 if (ret) {
9551 DRM_ERROR("failed to inform pcode about cdclk change\n");
9552 return;
9553 }
9554
9555 val = I915_READ(LCPLL_CTL);
9556 val |= LCPLL_CD_SOURCE_FCLK;
9557 I915_WRITE(LCPLL_CTL, val);
9558
9559 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9560 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9561 DRM_ERROR("Switching to FCLK failed\n");
9562
9563 val = I915_READ(LCPLL_CTL);
9564 val &= ~LCPLL_CLK_FREQ_MASK;
9565
9566 switch (cdclk) {
9567 case 450000:
9568 val |= LCPLL_CLK_FREQ_450;
9569 data = 0;
9570 break;
9571 case 540000:
9572 val |= LCPLL_CLK_FREQ_54O_BDW;
9573 data = 1;
9574 break;
9575 case 337500:
9576 val |= LCPLL_CLK_FREQ_337_5_BDW;
9577 data = 2;
9578 break;
9579 case 675000:
9580 val |= LCPLL_CLK_FREQ_675_BDW;
9581 data = 3;
9582 break;
9583 default:
9584 WARN(1, "invalid cdclk frequency\n");
9585 return;
9586 }
9587
9588 I915_WRITE(LCPLL_CTL, val);
9589
9590 val = I915_READ(LCPLL_CTL);
9591 val &= ~LCPLL_CD_SOURCE_FCLK;
9592 I915_WRITE(LCPLL_CTL, val);
9593
9594 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9595 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9596 DRM_ERROR("Switching back to LCPLL failed\n");
9597
9598 mutex_lock(&dev_priv->rps.hw_lock);
9599 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9600 mutex_unlock(&dev_priv->rps.hw_lock);
9601
9602 intel_update_cdclk(dev);
9603
9604 WARN(cdclk != dev_priv->cdclk_freq,
9605 "cdclk requested %d kHz but got %d kHz\n",
9606 cdclk, dev_priv->cdclk_freq);
9607}
9608
27c329ed 9609static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9610{
27c329ed
ML
9611 struct drm_i915_private *dev_priv = to_i915(state->dev);
9612 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9613 int cdclk;
9614
9615 /*
9616 * FIXME should also account for plane ratio
9617 * once 64bpp pixel formats are supported.
9618 */
27c329ed 9619 if (max_pixclk > 540000)
b432e5cf 9620 cdclk = 675000;
27c329ed 9621 else if (max_pixclk > 450000)
b432e5cf 9622 cdclk = 540000;
27c329ed 9623 else if (max_pixclk > 337500)
b432e5cf
VS
9624 cdclk = 450000;
9625 else
9626 cdclk = 337500;
9627
9628 /*
9629 * FIXME move the cdclk caclulation to
9630 * compute_config() so we can fail gracegully.
9631 */
9632 if (cdclk > dev_priv->max_cdclk_freq) {
9633 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9634 cdclk, dev_priv->max_cdclk_freq);
9635 cdclk = dev_priv->max_cdclk_freq;
9636 }
9637
27c329ed 9638 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9639
9640 return 0;
9641}
9642
27c329ed 9643static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9644{
27c329ed
ML
9645 struct drm_device *dev = old_state->dev;
9646 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9647
27c329ed 9648 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9649}
9650
190f68c5
ACO
9651static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9652 struct intel_crtc_state *crtc_state)
09b4ddf9 9653{
190f68c5 9654 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9655 return -EINVAL;
716c2e55 9656
c7653199 9657 crtc->lowfreq_avail = false;
644cef34 9658
c8f7a0db 9659 return 0;
79e53945
JB
9660}
9661
3760b59c
S
9662static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9663 enum port port,
9664 struct intel_crtc_state *pipe_config)
9665{
9666 switch (port) {
9667 case PORT_A:
9668 pipe_config->ddi_pll_sel = SKL_DPLL0;
9669 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9670 break;
9671 case PORT_B:
9672 pipe_config->ddi_pll_sel = SKL_DPLL1;
9673 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9674 break;
9675 case PORT_C:
9676 pipe_config->ddi_pll_sel = SKL_DPLL2;
9677 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9678 break;
9679 default:
9680 DRM_ERROR("Incorrect port type\n");
9681 }
9682}
9683
96b7dfb7
S
9684static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9685 enum port port,
5cec258b 9686 struct intel_crtc_state *pipe_config)
96b7dfb7 9687{
3148ade7 9688 u32 temp, dpll_ctl1;
96b7dfb7
S
9689
9690 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9691 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9692
9693 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9694 case SKL_DPLL0:
9695 /*
9696 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9697 * of the shared DPLL framework and thus needs to be read out
9698 * separately
9699 */
9700 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9701 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9702 break;
96b7dfb7
S
9703 case SKL_DPLL1:
9704 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9705 break;
9706 case SKL_DPLL2:
9707 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9708 break;
9709 case SKL_DPLL3:
9710 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9711 break;
96b7dfb7
S
9712 }
9713}
9714
7d2c8175
DL
9715static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9716 enum port port,
5cec258b 9717 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9718{
9719 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9720
9721 switch (pipe_config->ddi_pll_sel) {
9722 case PORT_CLK_SEL_WRPLL1:
9723 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9724 break;
9725 case PORT_CLK_SEL_WRPLL2:
9726 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9727 break;
9728 }
9729}
9730
26804afd 9731static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9732 struct intel_crtc_state *pipe_config)
26804afd
DV
9733{
9734 struct drm_device *dev = crtc->base.dev;
9735 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9736 struct intel_shared_dpll *pll;
26804afd
DV
9737 enum port port;
9738 uint32_t tmp;
9739
9740 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9741
9742 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9743
96b7dfb7
S
9744 if (IS_SKYLAKE(dev))
9745 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9746 else if (IS_BROXTON(dev))
9747 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9748 else
9749 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9750
d452c5b6
DV
9751 if (pipe_config->shared_dpll >= 0) {
9752 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9753
9754 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9755 &pipe_config->dpll_hw_state));
9756 }
9757
26804afd
DV
9758 /*
9759 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9760 * DDI E. So just check whether this pipe is wired to DDI E and whether
9761 * the PCH transcoder is on.
9762 */
ca370455
DL
9763 if (INTEL_INFO(dev)->gen < 9 &&
9764 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9765 pipe_config->has_pch_encoder = true;
9766
9767 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9768 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9769 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9770
9771 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9772 }
9773}
9774
0e8ffe1b 9775static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9776 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9777{
9778 struct drm_device *dev = crtc->base.dev;
9779 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9780 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9781 uint32_t tmp;
9782
f458ebbc 9783 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9784 POWER_DOMAIN_PIPE(crtc->pipe)))
9785 return false;
9786
e143a21c 9787 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9788 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9789
eccb140b
DV
9790 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9791 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9792 enum pipe trans_edp_pipe;
9793 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9794 default:
9795 WARN(1, "unknown pipe linked to edp transcoder\n");
9796 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9797 case TRANS_DDI_EDP_INPUT_A_ON:
9798 trans_edp_pipe = PIPE_A;
9799 break;
9800 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9801 trans_edp_pipe = PIPE_B;
9802 break;
9803 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9804 trans_edp_pipe = PIPE_C;
9805 break;
9806 }
9807
9808 if (trans_edp_pipe == crtc->pipe)
9809 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9810 }
9811
f458ebbc 9812 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9813 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9814 return false;
9815
eccb140b 9816 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9817 if (!(tmp & PIPECONF_ENABLE))
9818 return false;
9819
26804afd 9820 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9821
1bd1bd80
DV
9822 intel_get_pipe_timings(crtc, pipe_config);
9823
a1b2278e
CK
9824 if (INTEL_INFO(dev)->gen >= 9) {
9825 skl_init_scalers(dev, crtc, pipe_config);
9826 }
9827
2fa2fe9a 9828 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9829
9830 if (INTEL_INFO(dev)->gen >= 9) {
9831 pipe_config->scaler_state.scaler_id = -1;
9832 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9833 }
9834
bd2e244f 9835 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9836 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9837 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9838 else
1c132b44 9839 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9840 }
88adfff1 9841
e59150dc
JB
9842 if (IS_HASWELL(dev))
9843 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9844 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9845
ebb69c95
CT
9846 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9847 pipe_config->pixel_multiplier =
9848 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9849 } else {
9850 pipe_config->pixel_multiplier = 1;
9851 }
6c49f241 9852
0e8ffe1b
DV
9853 return true;
9854}
9855
560b85bb
CW
9856static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9857{
9858 struct drm_device *dev = crtc->dev;
9859 struct drm_i915_private *dev_priv = dev->dev_private;
9860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9861 uint32_t cntl = 0, size = 0;
560b85bb 9862
dc41c154 9863 if (base) {
3dd512fb
MR
9864 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9865 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9866 unsigned int stride = roundup_pow_of_two(width) * 4;
9867
9868 switch (stride) {
9869 default:
9870 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9871 width, stride);
9872 stride = 256;
9873 /* fallthrough */
9874 case 256:
9875 case 512:
9876 case 1024:
9877 case 2048:
9878 break;
4b0e333e
CW
9879 }
9880
dc41c154
VS
9881 cntl |= CURSOR_ENABLE |
9882 CURSOR_GAMMA_ENABLE |
9883 CURSOR_FORMAT_ARGB |
9884 CURSOR_STRIDE(stride);
9885
9886 size = (height << 12) | width;
4b0e333e 9887 }
560b85bb 9888
dc41c154
VS
9889 if (intel_crtc->cursor_cntl != 0 &&
9890 (intel_crtc->cursor_base != base ||
9891 intel_crtc->cursor_size != size ||
9892 intel_crtc->cursor_cntl != cntl)) {
9893 /* On these chipsets we can only modify the base/size/stride
9894 * whilst the cursor is disabled.
9895 */
0b87c24e
VS
9896 I915_WRITE(CURCNTR(PIPE_A), 0);
9897 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 9898 intel_crtc->cursor_cntl = 0;
4b0e333e 9899 }
560b85bb 9900
99d1f387 9901 if (intel_crtc->cursor_base != base) {
0b87c24e 9902 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
9903 intel_crtc->cursor_base = base;
9904 }
4726e0b0 9905
dc41c154
VS
9906 if (intel_crtc->cursor_size != size) {
9907 I915_WRITE(CURSIZE, size);
9908 intel_crtc->cursor_size = size;
4b0e333e 9909 }
560b85bb 9910
4b0e333e 9911 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
9912 I915_WRITE(CURCNTR(PIPE_A), cntl);
9913 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 9914 intel_crtc->cursor_cntl = cntl;
560b85bb 9915 }
560b85bb
CW
9916}
9917
560b85bb 9918static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9919{
9920 struct drm_device *dev = crtc->dev;
9921 struct drm_i915_private *dev_priv = dev->dev_private;
9922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9923 int pipe = intel_crtc->pipe;
4b0e333e
CW
9924 uint32_t cntl;
9925
9926 cntl = 0;
9927 if (base) {
9928 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9929 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9930 case 64:
9931 cntl |= CURSOR_MODE_64_ARGB_AX;
9932 break;
9933 case 128:
9934 cntl |= CURSOR_MODE_128_ARGB_AX;
9935 break;
9936 case 256:
9937 cntl |= CURSOR_MODE_256_ARGB_AX;
9938 break;
9939 default:
3dd512fb 9940 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9941 return;
65a21cd6 9942 }
4b0e333e 9943 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 9944
fc6f93bc 9945 if (HAS_DDI(dev))
47bf17a7 9946 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9947 }
65a21cd6 9948
8e7d688b 9949 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9950 cntl |= CURSOR_ROTATE_180;
9951
4b0e333e
CW
9952 if (intel_crtc->cursor_cntl != cntl) {
9953 I915_WRITE(CURCNTR(pipe), cntl);
9954 POSTING_READ(CURCNTR(pipe));
9955 intel_crtc->cursor_cntl = cntl;
65a21cd6 9956 }
4b0e333e 9957
65a21cd6 9958 /* and commit changes on next vblank */
5efb3e28
VS
9959 I915_WRITE(CURBASE(pipe), base);
9960 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9961
9962 intel_crtc->cursor_base = base;
65a21cd6
JB
9963}
9964
cda4b7d3 9965/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9966static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9967 bool on)
cda4b7d3
CW
9968{
9969 struct drm_device *dev = crtc->dev;
9970 struct drm_i915_private *dev_priv = dev->dev_private;
9971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9972 int pipe = intel_crtc->pipe;
9b4101be
ML
9973 struct drm_plane_state *cursor_state = crtc->cursor->state;
9974 int x = cursor_state->crtc_x;
9975 int y = cursor_state->crtc_y;
d6e4db15 9976 u32 base = 0, pos = 0;
cda4b7d3 9977
d6e4db15 9978 if (on)
cda4b7d3 9979 base = intel_crtc->cursor_addr;
cda4b7d3 9980
6e3c9717 9981 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9982 base = 0;
9983
6e3c9717 9984 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9985 base = 0;
9986
9987 if (x < 0) {
9b4101be 9988 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
9989 base = 0;
9990
9991 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9992 x = -x;
9993 }
9994 pos |= x << CURSOR_X_SHIFT;
9995
9996 if (y < 0) {
9b4101be 9997 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
9998 base = 0;
9999
10000 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10001 y = -y;
10002 }
10003 pos |= y << CURSOR_Y_SHIFT;
10004
4b0e333e 10005 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10006 return;
10007
5efb3e28
VS
10008 I915_WRITE(CURPOS(pipe), pos);
10009
4398ad45
VS
10010 /* ILK+ do this automagically */
10011 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10012 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
10013 base += (cursor_state->crtc_h *
10014 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10015 }
10016
8ac54669 10017 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10018 i845_update_cursor(crtc, base);
10019 else
10020 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10021}
10022
dc41c154
VS
10023static bool cursor_size_ok(struct drm_device *dev,
10024 uint32_t width, uint32_t height)
10025{
10026 if (width == 0 || height == 0)
10027 return false;
10028
10029 /*
10030 * 845g/865g are special in that they are only limited by
10031 * the width of their cursors, the height is arbitrary up to
10032 * the precision of the register. Everything else requires
10033 * square cursors, limited to a few power-of-two sizes.
10034 */
10035 if (IS_845G(dev) || IS_I865G(dev)) {
10036 if ((width & 63) != 0)
10037 return false;
10038
10039 if (width > (IS_845G(dev) ? 64 : 512))
10040 return false;
10041
10042 if (height > 1023)
10043 return false;
10044 } else {
10045 switch (width | height) {
10046 case 256:
10047 case 128:
10048 if (IS_GEN2(dev))
10049 return false;
10050 case 64:
10051 break;
10052 default:
10053 return false;
10054 }
10055 }
10056
10057 return true;
10058}
10059
79e53945 10060static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10061 u16 *blue, uint32_t start, uint32_t size)
79e53945 10062{
7203425a 10063 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10065
7203425a 10066 for (i = start; i < end; i++) {
79e53945
JB
10067 intel_crtc->lut_r[i] = red[i] >> 8;
10068 intel_crtc->lut_g[i] = green[i] >> 8;
10069 intel_crtc->lut_b[i] = blue[i] >> 8;
10070 }
10071
10072 intel_crtc_load_lut(crtc);
10073}
10074
79e53945
JB
10075/* VESA 640x480x72Hz mode to set on the pipe */
10076static struct drm_display_mode load_detect_mode = {
10077 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10078 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10079};
10080
a8bb6818
DV
10081struct drm_framebuffer *
10082__intel_framebuffer_create(struct drm_device *dev,
10083 struct drm_mode_fb_cmd2 *mode_cmd,
10084 struct drm_i915_gem_object *obj)
d2dff872
CW
10085{
10086 struct intel_framebuffer *intel_fb;
10087 int ret;
10088
10089 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10090 if (!intel_fb) {
6ccb81f2 10091 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10092 return ERR_PTR(-ENOMEM);
10093 }
10094
10095 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10096 if (ret)
10097 goto err;
d2dff872
CW
10098
10099 return &intel_fb->base;
dd4916c5 10100err:
6ccb81f2 10101 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10102 kfree(intel_fb);
10103
10104 return ERR_PTR(ret);
d2dff872
CW
10105}
10106
b5ea642a 10107static struct drm_framebuffer *
a8bb6818
DV
10108intel_framebuffer_create(struct drm_device *dev,
10109 struct drm_mode_fb_cmd2 *mode_cmd,
10110 struct drm_i915_gem_object *obj)
10111{
10112 struct drm_framebuffer *fb;
10113 int ret;
10114
10115 ret = i915_mutex_lock_interruptible(dev);
10116 if (ret)
10117 return ERR_PTR(ret);
10118 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10119 mutex_unlock(&dev->struct_mutex);
10120
10121 return fb;
10122}
10123
d2dff872
CW
10124static u32
10125intel_framebuffer_pitch_for_width(int width, int bpp)
10126{
10127 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10128 return ALIGN(pitch, 64);
10129}
10130
10131static u32
10132intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10133{
10134 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10135 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10136}
10137
10138static struct drm_framebuffer *
10139intel_framebuffer_create_for_mode(struct drm_device *dev,
10140 struct drm_display_mode *mode,
10141 int depth, int bpp)
10142{
10143 struct drm_i915_gem_object *obj;
0fed39bd 10144 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10145
10146 obj = i915_gem_alloc_object(dev,
10147 intel_framebuffer_size_for_mode(mode, bpp));
10148 if (obj == NULL)
10149 return ERR_PTR(-ENOMEM);
10150
10151 mode_cmd.width = mode->hdisplay;
10152 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10153 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10154 bpp);
5ca0c34a 10155 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10156
10157 return intel_framebuffer_create(dev, &mode_cmd, obj);
10158}
10159
10160static struct drm_framebuffer *
10161mode_fits_in_fbdev(struct drm_device *dev,
10162 struct drm_display_mode *mode)
10163{
0695726e 10164#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10165 struct drm_i915_private *dev_priv = dev->dev_private;
10166 struct drm_i915_gem_object *obj;
10167 struct drm_framebuffer *fb;
10168
4c0e5528 10169 if (!dev_priv->fbdev)
d2dff872
CW
10170 return NULL;
10171
4c0e5528 10172 if (!dev_priv->fbdev->fb)
d2dff872
CW
10173 return NULL;
10174
4c0e5528
DV
10175 obj = dev_priv->fbdev->fb->obj;
10176 BUG_ON(!obj);
10177
8bcd4553 10178 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10179 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10180 fb->bits_per_pixel))
d2dff872
CW
10181 return NULL;
10182
01f2c773 10183 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10184 return NULL;
10185
10186 return fb;
4520f53a
DV
10187#else
10188 return NULL;
10189#endif
d2dff872
CW
10190}
10191
d3a40d1b
ACO
10192static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10193 struct drm_crtc *crtc,
10194 struct drm_display_mode *mode,
10195 struct drm_framebuffer *fb,
10196 int x, int y)
10197{
10198 struct drm_plane_state *plane_state;
10199 int hdisplay, vdisplay;
10200 int ret;
10201
10202 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10203 if (IS_ERR(plane_state))
10204 return PTR_ERR(plane_state);
10205
10206 if (mode)
10207 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10208 else
10209 hdisplay = vdisplay = 0;
10210
10211 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10212 if (ret)
10213 return ret;
10214 drm_atomic_set_fb_for_plane(plane_state, fb);
10215 plane_state->crtc_x = 0;
10216 plane_state->crtc_y = 0;
10217 plane_state->crtc_w = hdisplay;
10218 plane_state->crtc_h = vdisplay;
10219 plane_state->src_x = x << 16;
10220 plane_state->src_y = y << 16;
10221 plane_state->src_w = hdisplay << 16;
10222 plane_state->src_h = vdisplay << 16;
10223
10224 return 0;
10225}
10226
d2434ab7 10227bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10228 struct drm_display_mode *mode,
51fd371b
RC
10229 struct intel_load_detect_pipe *old,
10230 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10231{
10232 struct intel_crtc *intel_crtc;
d2434ab7
DV
10233 struct intel_encoder *intel_encoder =
10234 intel_attached_encoder(connector);
79e53945 10235 struct drm_crtc *possible_crtc;
4ef69c7a 10236 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10237 struct drm_crtc *crtc = NULL;
10238 struct drm_device *dev = encoder->dev;
94352cf9 10239 struct drm_framebuffer *fb;
51fd371b 10240 struct drm_mode_config *config = &dev->mode_config;
83a57153 10241 struct drm_atomic_state *state = NULL;
944b0c76 10242 struct drm_connector_state *connector_state;
4be07317 10243 struct intel_crtc_state *crtc_state;
51fd371b 10244 int ret, i = -1;
79e53945 10245
d2dff872 10246 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10247 connector->base.id, connector->name,
8e329a03 10248 encoder->base.id, encoder->name);
d2dff872 10249
51fd371b
RC
10250retry:
10251 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10252 if (ret)
ad3c558f 10253 goto fail;
6e9f798d 10254
79e53945
JB
10255 /*
10256 * Algorithm gets a little messy:
7a5e4805 10257 *
79e53945
JB
10258 * - if the connector already has an assigned crtc, use it (but make
10259 * sure it's on first)
7a5e4805 10260 *
79e53945
JB
10261 * - try to find the first unused crtc that can drive this connector,
10262 * and use that if we find one
79e53945
JB
10263 */
10264
10265 /* See if we already have a CRTC for this connector */
10266 if (encoder->crtc) {
10267 crtc = encoder->crtc;
8261b191 10268
51fd371b 10269 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10270 if (ret)
ad3c558f 10271 goto fail;
4d02e2de 10272 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10273 if (ret)
ad3c558f 10274 goto fail;
7b24056b 10275
24218aac 10276 old->dpms_mode = connector->dpms;
8261b191
CW
10277 old->load_detect_temp = false;
10278
10279 /* Make sure the crtc and connector are running */
24218aac
DV
10280 if (connector->dpms != DRM_MODE_DPMS_ON)
10281 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10282
7173188d 10283 return true;
79e53945
JB
10284 }
10285
10286 /* Find an unused one (if possible) */
70e1e0ec 10287 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10288 i++;
10289 if (!(encoder->possible_crtcs & (1 << i)))
10290 continue;
83d65738 10291 if (possible_crtc->state->enable)
a459249c 10292 continue;
a459249c
VS
10293
10294 crtc = possible_crtc;
10295 break;
79e53945
JB
10296 }
10297
10298 /*
10299 * If we didn't find an unused CRTC, don't use any.
10300 */
10301 if (!crtc) {
7173188d 10302 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10303 goto fail;
79e53945
JB
10304 }
10305
51fd371b
RC
10306 ret = drm_modeset_lock(&crtc->mutex, ctx);
10307 if (ret)
ad3c558f 10308 goto fail;
4d02e2de
DV
10309 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10310 if (ret)
ad3c558f 10311 goto fail;
79e53945
JB
10312
10313 intel_crtc = to_intel_crtc(crtc);
24218aac 10314 old->dpms_mode = connector->dpms;
8261b191 10315 old->load_detect_temp = true;
d2dff872 10316 old->release_fb = NULL;
79e53945 10317
83a57153
ACO
10318 state = drm_atomic_state_alloc(dev);
10319 if (!state)
10320 return false;
10321
10322 state->acquire_ctx = ctx;
10323
944b0c76
ACO
10324 connector_state = drm_atomic_get_connector_state(state, connector);
10325 if (IS_ERR(connector_state)) {
10326 ret = PTR_ERR(connector_state);
10327 goto fail;
10328 }
10329
10330 connector_state->crtc = crtc;
10331 connector_state->best_encoder = &intel_encoder->base;
10332
4be07317
ACO
10333 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10334 if (IS_ERR(crtc_state)) {
10335 ret = PTR_ERR(crtc_state);
10336 goto fail;
10337 }
10338
49d6fa21 10339 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10340
6492711d
CW
10341 if (!mode)
10342 mode = &load_detect_mode;
79e53945 10343
d2dff872
CW
10344 /* We need a framebuffer large enough to accommodate all accesses
10345 * that the plane may generate whilst we perform load detection.
10346 * We can not rely on the fbcon either being present (we get called
10347 * during its initialisation to detect all boot displays, or it may
10348 * not even exist) or that it is large enough to satisfy the
10349 * requested mode.
10350 */
94352cf9
DV
10351 fb = mode_fits_in_fbdev(dev, mode);
10352 if (fb == NULL) {
d2dff872 10353 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10354 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10355 old->release_fb = fb;
d2dff872
CW
10356 } else
10357 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10358 if (IS_ERR(fb)) {
d2dff872 10359 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10360 goto fail;
79e53945 10361 }
79e53945 10362
d3a40d1b
ACO
10363 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10364 if (ret)
10365 goto fail;
10366
8c7b5ccb
ACO
10367 drm_mode_copy(&crtc_state->base.mode, mode);
10368
74c090b1 10369 if (drm_atomic_commit(state)) {
6492711d 10370 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10371 if (old->release_fb)
10372 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10373 goto fail;
79e53945 10374 }
9128b040 10375 crtc->primary->crtc = crtc;
7173188d 10376
79e53945 10377 /* let the connector get through one full cycle before testing */
9d0498a2 10378 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10379 return true;
412b61d8 10380
ad3c558f 10381fail:
e5d958ef
ACO
10382 drm_atomic_state_free(state);
10383 state = NULL;
83a57153 10384
51fd371b
RC
10385 if (ret == -EDEADLK) {
10386 drm_modeset_backoff(ctx);
10387 goto retry;
10388 }
10389
412b61d8 10390 return false;
79e53945
JB
10391}
10392
d2434ab7 10393void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10394 struct intel_load_detect_pipe *old,
10395 struct drm_modeset_acquire_ctx *ctx)
79e53945 10396{
83a57153 10397 struct drm_device *dev = connector->dev;
d2434ab7
DV
10398 struct intel_encoder *intel_encoder =
10399 intel_attached_encoder(connector);
4ef69c7a 10400 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10401 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10403 struct drm_atomic_state *state;
944b0c76 10404 struct drm_connector_state *connector_state;
4be07317 10405 struct intel_crtc_state *crtc_state;
d3a40d1b 10406 int ret;
79e53945 10407
d2dff872 10408 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10409 connector->base.id, connector->name,
8e329a03 10410 encoder->base.id, encoder->name);
d2dff872 10411
8261b191 10412 if (old->load_detect_temp) {
83a57153 10413 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10414 if (!state)
10415 goto fail;
83a57153
ACO
10416
10417 state->acquire_ctx = ctx;
10418
944b0c76
ACO
10419 connector_state = drm_atomic_get_connector_state(state, connector);
10420 if (IS_ERR(connector_state))
10421 goto fail;
10422
4be07317
ACO
10423 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10424 if (IS_ERR(crtc_state))
10425 goto fail;
10426
944b0c76
ACO
10427 connector_state->best_encoder = NULL;
10428 connector_state->crtc = NULL;
10429
49d6fa21 10430 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10431
d3a40d1b
ACO
10432 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10433 0, 0);
10434 if (ret)
10435 goto fail;
10436
74c090b1 10437 ret = drm_atomic_commit(state);
2bfb4627
ACO
10438 if (ret)
10439 goto fail;
d2dff872 10440
36206361
DV
10441 if (old->release_fb) {
10442 drm_framebuffer_unregister_private(old->release_fb);
10443 drm_framebuffer_unreference(old->release_fb);
10444 }
d2dff872 10445
0622a53c 10446 return;
79e53945
JB
10447 }
10448
c751ce4f 10449 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10450 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10451 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10452
10453 return;
10454fail:
10455 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10456 drm_atomic_state_free(state);
79e53945
JB
10457}
10458
da4a1efa 10459static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10460 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10461{
10462 struct drm_i915_private *dev_priv = dev->dev_private;
10463 u32 dpll = pipe_config->dpll_hw_state.dpll;
10464
10465 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10466 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10467 else if (HAS_PCH_SPLIT(dev))
10468 return 120000;
10469 else if (!IS_GEN2(dev))
10470 return 96000;
10471 else
10472 return 48000;
10473}
10474
79e53945 10475/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10476static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10477 struct intel_crtc_state *pipe_config)
79e53945 10478{
f1f644dc 10479 struct drm_device *dev = crtc->base.dev;
79e53945 10480 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10481 int pipe = pipe_config->cpu_transcoder;
293623f7 10482 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10483 u32 fp;
10484 intel_clock_t clock;
dccbea3b 10485 int port_clock;
da4a1efa 10486 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10487
10488 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10489 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10490 else
293623f7 10491 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10492
10493 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10494 if (IS_PINEVIEW(dev)) {
10495 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10496 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10497 } else {
10498 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10499 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10500 }
10501
a6c45cf0 10502 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10503 if (IS_PINEVIEW(dev))
10504 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10505 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10506 else
10507 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10508 DPLL_FPA01_P1_POST_DIV_SHIFT);
10509
10510 switch (dpll & DPLL_MODE_MASK) {
10511 case DPLLB_MODE_DAC_SERIAL:
10512 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10513 5 : 10;
10514 break;
10515 case DPLLB_MODE_LVDS:
10516 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10517 7 : 14;
10518 break;
10519 default:
28c97730 10520 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10521 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10522 return;
79e53945
JB
10523 }
10524
ac58c3f0 10525 if (IS_PINEVIEW(dev))
dccbea3b 10526 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10527 else
dccbea3b 10528 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10529 } else {
0fb58223 10530 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10531 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10532
10533 if (is_lvds) {
10534 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10535 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10536
10537 if (lvds & LVDS_CLKB_POWER_UP)
10538 clock.p2 = 7;
10539 else
10540 clock.p2 = 14;
79e53945
JB
10541 } else {
10542 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10543 clock.p1 = 2;
10544 else {
10545 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10546 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10547 }
10548 if (dpll & PLL_P2_DIVIDE_BY_4)
10549 clock.p2 = 4;
10550 else
10551 clock.p2 = 2;
79e53945 10552 }
da4a1efa 10553
dccbea3b 10554 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10555 }
10556
18442d08
VS
10557 /*
10558 * This value includes pixel_multiplier. We will use
241bfc38 10559 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10560 * encoder's get_config() function.
10561 */
dccbea3b 10562 pipe_config->port_clock = port_clock;
f1f644dc
JB
10563}
10564
6878da05
VS
10565int intel_dotclock_calculate(int link_freq,
10566 const struct intel_link_m_n *m_n)
f1f644dc 10567{
f1f644dc
JB
10568 /*
10569 * The calculation for the data clock is:
1041a02f 10570 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10571 * But we want to avoid losing precison if possible, so:
1041a02f 10572 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10573 *
10574 * and the link clock is simpler:
1041a02f 10575 * link_clock = (m * link_clock) / n
f1f644dc
JB
10576 */
10577
6878da05
VS
10578 if (!m_n->link_n)
10579 return 0;
f1f644dc 10580
6878da05
VS
10581 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10582}
f1f644dc 10583
18442d08 10584static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10585 struct intel_crtc_state *pipe_config)
6878da05
VS
10586{
10587 struct drm_device *dev = crtc->base.dev;
79e53945 10588
18442d08
VS
10589 /* read out port_clock from the DPLL */
10590 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10591
f1f644dc 10592 /*
18442d08 10593 * This value does not include pixel_multiplier.
241bfc38 10594 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10595 * agree once we know their relationship in the encoder's
10596 * get_config() function.
79e53945 10597 */
2d112de7 10598 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10599 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10600 &pipe_config->fdi_m_n);
79e53945
JB
10601}
10602
10603/** Returns the currently programmed mode of the given pipe. */
10604struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10605 struct drm_crtc *crtc)
10606{
548f245b 10607 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10609 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10610 struct drm_display_mode *mode;
5cec258b 10611 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10612 int htot = I915_READ(HTOTAL(cpu_transcoder));
10613 int hsync = I915_READ(HSYNC(cpu_transcoder));
10614 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10615 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10616 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10617
10618 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10619 if (!mode)
10620 return NULL;
10621
f1f644dc
JB
10622 /*
10623 * Construct a pipe_config sufficient for getting the clock info
10624 * back out of crtc_clock_get.
10625 *
10626 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10627 * to use a real value here instead.
10628 */
293623f7 10629 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10630 pipe_config.pixel_multiplier = 1;
293623f7
VS
10631 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10632 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10633 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10634 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10635
773ae034 10636 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10637 mode->hdisplay = (htot & 0xffff) + 1;
10638 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10639 mode->hsync_start = (hsync & 0xffff) + 1;
10640 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10641 mode->vdisplay = (vtot & 0xffff) + 1;
10642 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10643 mode->vsync_start = (vsync & 0xffff) + 1;
10644 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10645
10646 drm_mode_set_name(mode);
79e53945
JB
10647
10648 return mode;
10649}
10650
f047e395
CW
10651void intel_mark_busy(struct drm_device *dev)
10652{
c67a470b
PZ
10653 struct drm_i915_private *dev_priv = dev->dev_private;
10654
f62a0076
CW
10655 if (dev_priv->mm.busy)
10656 return;
10657
43694d69 10658 intel_runtime_pm_get(dev_priv);
c67a470b 10659 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10660 if (INTEL_INFO(dev)->gen >= 6)
10661 gen6_rps_busy(dev_priv);
f62a0076 10662 dev_priv->mm.busy = true;
f047e395
CW
10663}
10664
10665void intel_mark_idle(struct drm_device *dev)
652c393a 10666{
c67a470b 10667 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10668
f62a0076
CW
10669 if (!dev_priv->mm.busy)
10670 return;
10671
10672 dev_priv->mm.busy = false;
10673
3d13ef2e 10674 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10675 gen6_rps_idle(dev->dev_private);
bb4cdd53 10676
43694d69 10677 intel_runtime_pm_put(dev_priv);
652c393a
JB
10678}
10679
79e53945
JB
10680static void intel_crtc_destroy(struct drm_crtc *crtc)
10681{
10682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10683 struct drm_device *dev = crtc->dev;
10684 struct intel_unpin_work *work;
67e77c5a 10685
5e2d7afc 10686 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10687 work = intel_crtc->unpin_work;
10688 intel_crtc->unpin_work = NULL;
5e2d7afc 10689 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10690
10691 if (work) {
10692 cancel_work_sync(&work->work);
10693 kfree(work);
10694 }
79e53945
JB
10695
10696 drm_crtc_cleanup(crtc);
67e77c5a 10697
79e53945
JB
10698 kfree(intel_crtc);
10699}
10700
6b95a207
KH
10701static void intel_unpin_work_fn(struct work_struct *__work)
10702{
10703 struct intel_unpin_work *work =
10704 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10705 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10706 struct drm_device *dev = crtc->base.dev;
10707 struct drm_plane *primary = crtc->base.primary;
6b95a207 10708
b4a98e57 10709 mutex_lock(&dev->struct_mutex);
a9ff8714 10710 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10711 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10712
f06cc1b9 10713 if (work->flip_queued_req)
146d84f0 10714 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10715 mutex_unlock(&dev->struct_mutex);
10716
a9ff8714 10717 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10718 drm_framebuffer_unreference(work->old_fb);
f99d7069 10719
a9ff8714
VS
10720 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10721 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10722
6b95a207
KH
10723 kfree(work);
10724}
10725
1afe3e9d 10726static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10727 struct drm_crtc *crtc)
6b95a207 10728{
6b95a207
KH
10729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10730 struct intel_unpin_work *work;
6b95a207
KH
10731 unsigned long flags;
10732
10733 /* Ignore early vblank irqs */
10734 if (intel_crtc == NULL)
10735 return;
10736
f326038a
DV
10737 /*
10738 * This is called both by irq handlers and the reset code (to complete
10739 * lost pageflips) so needs the full irqsave spinlocks.
10740 */
6b95a207
KH
10741 spin_lock_irqsave(&dev->event_lock, flags);
10742 work = intel_crtc->unpin_work;
e7d841ca
CW
10743
10744 /* Ensure we don't miss a work->pending update ... */
10745 smp_rmb();
10746
10747 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10748 spin_unlock_irqrestore(&dev->event_lock, flags);
10749 return;
10750 }
10751
d6bbafa1 10752 page_flip_completed(intel_crtc);
0af7e4df 10753
6b95a207 10754 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10755}
10756
1afe3e9d
JB
10757void intel_finish_page_flip(struct drm_device *dev, int pipe)
10758{
fbee40df 10759 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10760 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10761
49b14a5c 10762 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10763}
10764
10765void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10766{
fbee40df 10767 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10768 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10769
49b14a5c 10770 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10771}
10772
75f7f3ec
VS
10773/* Is 'a' after or equal to 'b'? */
10774static bool g4x_flip_count_after_eq(u32 a, u32 b)
10775{
10776 return !((a - b) & 0x80000000);
10777}
10778
10779static bool page_flip_finished(struct intel_crtc *crtc)
10780{
10781 struct drm_device *dev = crtc->base.dev;
10782 struct drm_i915_private *dev_priv = dev->dev_private;
10783
bdfa7542
VS
10784 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10785 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10786 return true;
10787
75f7f3ec
VS
10788 /*
10789 * The relevant registers doen't exist on pre-ctg.
10790 * As the flip done interrupt doesn't trigger for mmio
10791 * flips on gmch platforms, a flip count check isn't
10792 * really needed there. But since ctg has the registers,
10793 * include it in the check anyway.
10794 */
10795 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10796 return true;
10797
10798 /*
10799 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10800 * used the same base address. In that case the mmio flip might
10801 * have completed, but the CS hasn't even executed the flip yet.
10802 *
10803 * A flip count check isn't enough as the CS might have updated
10804 * the base address just after start of vblank, but before we
10805 * managed to process the interrupt. This means we'd complete the
10806 * CS flip too soon.
10807 *
10808 * Combining both checks should get us a good enough result. It may
10809 * still happen that the CS flip has been executed, but has not
10810 * yet actually completed. But in case the base address is the same
10811 * anyway, we don't really care.
10812 */
10813 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10814 crtc->unpin_work->gtt_offset &&
fd8f507c 10815 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10816 crtc->unpin_work->flip_count);
10817}
10818
6b95a207
KH
10819void intel_prepare_page_flip(struct drm_device *dev, int plane)
10820{
fbee40df 10821 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10822 struct intel_crtc *intel_crtc =
10823 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10824 unsigned long flags;
10825
f326038a
DV
10826
10827 /*
10828 * This is called both by irq handlers and the reset code (to complete
10829 * lost pageflips) so needs the full irqsave spinlocks.
10830 *
10831 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10832 * generate a page-flip completion irq, i.e. every modeset
10833 * is also accompanied by a spurious intel_prepare_page_flip().
10834 */
6b95a207 10835 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10836 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10837 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10838 spin_unlock_irqrestore(&dev->event_lock, flags);
10839}
10840
6042639c 10841static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10842{
10843 /* Ensure that the work item is consistent when activating it ... */
10844 smp_wmb();
6042639c 10845 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10846 /* and that it is marked active as soon as the irq could fire. */
10847 smp_wmb();
10848}
10849
8c9f3aaf
JB
10850static int intel_gen2_queue_flip(struct drm_device *dev,
10851 struct drm_crtc *crtc,
10852 struct drm_framebuffer *fb,
ed8d1975 10853 struct drm_i915_gem_object *obj,
6258fbe2 10854 struct drm_i915_gem_request *req,
ed8d1975 10855 uint32_t flags)
8c9f3aaf 10856{
6258fbe2 10857 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10859 u32 flip_mask;
10860 int ret;
10861
5fb9de1a 10862 ret = intel_ring_begin(req, 6);
8c9f3aaf 10863 if (ret)
4fa62c89 10864 return ret;
8c9f3aaf
JB
10865
10866 /* Can't queue multiple flips, so wait for the previous
10867 * one to finish before executing the next.
10868 */
10869 if (intel_crtc->plane)
10870 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10871 else
10872 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10873 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10874 intel_ring_emit(ring, MI_NOOP);
10875 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10876 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10877 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10878 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10879 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 10880
6042639c 10881 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10882 return 0;
8c9f3aaf
JB
10883}
10884
10885static int intel_gen3_queue_flip(struct drm_device *dev,
10886 struct drm_crtc *crtc,
10887 struct drm_framebuffer *fb,
ed8d1975 10888 struct drm_i915_gem_object *obj,
6258fbe2 10889 struct drm_i915_gem_request *req,
ed8d1975 10890 uint32_t flags)
8c9f3aaf 10891{
6258fbe2 10892 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10894 u32 flip_mask;
10895 int ret;
10896
5fb9de1a 10897 ret = intel_ring_begin(req, 6);
8c9f3aaf 10898 if (ret)
4fa62c89 10899 return ret;
8c9f3aaf
JB
10900
10901 if (intel_crtc->plane)
10902 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10903 else
10904 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10905 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10906 intel_ring_emit(ring, MI_NOOP);
10907 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10908 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10909 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10910 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10911 intel_ring_emit(ring, MI_NOOP);
10912
6042639c 10913 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10914 return 0;
8c9f3aaf
JB
10915}
10916
10917static int intel_gen4_queue_flip(struct drm_device *dev,
10918 struct drm_crtc *crtc,
10919 struct drm_framebuffer *fb,
ed8d1975 10920 struct drm_i915_gem_object *obj,
6258fbe2 10921 struct drm_i915_gem_request *req,
ed8d1975 10922 uint32_t flags)
8c9f3aaf 10923{
6258fbe2 10924 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10925 struct drm_i915_private *dev_priv = dev->dev_private;
10926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10927 uint32_t pf, pipesrc;
10928 int ret;
10929
5fb9de1a 10930 ret = intel_ring_begin(req, 4);
8c9f3aaf 10931 if (ret)
4fa62c89 10932 return ret;
8c9f3aaf
JB
10933
10934 /* i965+ uses the linear or tiled offsets from the
10935 * Display Registers (which do not change across a page-flip)
10936 * so we need only reprogram the base address.
10937 */
6d90c952
DV
10938 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10939 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10940 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10941 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10942 obj->tiling_mode);
8c9f3aaf
JB
10943
10944 /* XXX Enabling the panel-fitter across page-flip is so far
10945 * untested on non-native modes, so ignore it for now.
10946 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10947 */
10948 pf = 0;
10949 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10950 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10951
6042639c 10952 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10953 return 0;
8c9f3aaf
JB
10954}
10955
10956static int intel_gen6_queue_flip(struct drm_device *dev,
10957 struct drm_crtc *crtc,
10958 struct drm_framebuffer *fb,
ed8d1975 10959 struct drm_i915_gem_object *obj,
6258fbe2 10960 struct drm_i915_gem_request *req,
ed8d1975 10961 uint32_t flags)
8c9f3aaf 10962{
6258fbe2 10963 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10964 struct drm_i915_private *dev_priv = dev->dev_private;
10965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10966 uint32_t pf, pipesrc;
10967 int ret;
10968
5fb9de1a 10969 ret = intel_ring_begin(req, 4);
8c9f3aaf 10970 if (ret)
4fa62c89 10971 return ret;
8c9f3aaf 10972
6d90c952
DV
10973 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10974 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10975 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10976 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10977
dc257cf1
DV
10978 /* Contrary to the suggestions in the documentation,
10979 * "Enable Panel Fitter" does not seem to be required when page
10980 * flipping with a non-native mode, and worse causes a normal
10981 * modeset to fail.
10982 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10983 */
10984 pf = 0;
8c9f3aaf 10985 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10986 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10987
6042639c 10988 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10989 return 0;
8c9f3aaf
JB
10990}
10991
7c9017e5
JB
10992static int intel_gen7_queue_flip(struct drm_device *dev,
10993 struct drm_crtc *crtc,
10994 struct drm_framebuffer *fb,
ed8d1975 10995 struct drm_i915_gem_object *obj,
6258fbe2 10996 struct drm_i915_gem_request *req,
ed8d1975 10997 uint32_t flags)
7c9017e5 10998{
6258fbe2 10999 struct intel_engine_cs *ring = req->ring;
7c9017e5 11000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11001 uint32_t plane_bit = 0;
ffe74d75
CW
11002 int len, ret;
11003
eba905b2 11004 switch (intel_crtc->plane) {
cb05d8de
DV
11005 case PLANE_A:
11006 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11007 break;
11008 case PLANE_B:
11009 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11010 break;
11011 case PLANE_C:
11012 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11013 break;
11014 default:
11015 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11016 return -ENODEV;
cb05d8de
DV
11017 }
11018
ffe74d75 11019 len = 4;
f476828a 11020 if (ring->id == RCS) {
ffe74d75 11021 len += 6;
f476828a
DL
11022 /*
11023 * On Gen 8, SRM is now taking an extra dword to accommodate
11024 * 48bits addresses, and we need a NOOP for the batch size to
11025 * stay even.
11026 */
11027 if (IS_GEN8(dev))
11028 len += 2;
11029 }
ffe74d75 11030
f66fab8e
VS
11031 /*
11032 * BSpec MI_DISPLAY_FLIP for IVB:
11033 * "The full packet must be contained within the same cache line."
11034 *
11035 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11036 * cacheline, if we ever start emitting more commands before
11037 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11038 * then do the cacheline alignment, and finally emit the
11039 * MI_DISPLAY_FLIP.
11040 */
bba09b12 11041 ret = intel_ring_cacheline_align(req);
f66fab8e 11042 if (ret)
4fa62c89 11043 return ret;
f66fab8e 11044
5fb9de1a 11045 ret = intel_ring_begin(req, len);
7c9017e5 11046 if (ret)
4fa62c89 11047 return ret;
7c9017e5 11048
ffe74d75
CW
11049 /* Unmask the flip-done completion message. Note that the bspec says that
11050 * we should do this for both the BCS and RCS, and that we must not unmask
11051 * more than one flip event at any time (or ensure that one flip message
11052 * can be sent by waiting for flip-done prior to queueing new flips).
11053 * Experimentation says that BCS works despite DERRMR masking all
11054 * flip-done completion events and that unmasking all planes at once
11055 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11056 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11057 */
11058 if (ring->id == RCS) {
11059 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11060 intel_ring_emit(ring, DERRMR);
11061 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11062 DERRMR_PIPEB_PRI_FLIP_DONE |
11063 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11064 if (IS_GEN8(dev))
f1afe24f 11065 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11066 MI_SRM_LRM_GLOBAL_GTT);
11067 else
f1afe24f 11068 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11069 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11070 intel_ring_emit(ring, DERRMR);
11071 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11072 if (IS_GEN8(dev)) {
11073 intel_ring_emit(ring, 0);
11074 intel_ring_emit(ring, MI_NOOP);
11075 }
ffe74d75
CW
11076 }
11077
cb05d8de 11078 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11079 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11080 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11081 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11082
6042639c 11083 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11084 return 0;
7c9017e5
JB
11085}
11086
84c33a64
SG
11087static bool use_mmio_flip(struct intel_engine_cs *ring,
11088 struct drm_i915_gem_object *obj)
11089{
11090 /*
11091 * This is not being used for older platforms, because
11092 * non-availability of flip done interrupt forces us to use
11093 * CS flips. Older platforms derive flip done using some clever
11094 * tricks involving the flip_pending status bits and vblank irqs.
11095 * So using MMIO flips there would disrupt this mechanism.
11096 */
11097
8e09bf83
CW
11098 if (ring == NULL)
11099 return true;
11100
84c33a64
SG
11101 if (INTEL_INFO(ring->dev)->gen < 5)
11102 return false;
11103
11104 if (i915.use_mmio_flip < 0)
11105 return false;
11106 else if (i915.use_mmio_flip > 0)
11107 return true;
14bf993e
OM
11108 else if (i915.enable_execlists)
11109 return true;
84c33a64 11110 else
b4716185 11111 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11112}
11113
6042639c
CW
11114static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11115 struct intel_unpin_work *work)
ff944564
DL
11116{
11117 struct drm_device *dev = intel_crtc->base.dev;
11118 struct drm_i915_private *dev_priv = dev->dev_private;
11119 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11120 const enum pipe pipe = intel_crtc->pipe;
11121 u32 ctl, stride;
11122
11123 ctl = I915_READ(PLANE_CTL(pipe, 0));
11124 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11125 switch (fb->modifier[0]) {
11126 case DRM_FORMAT_MOD_NONE:
11127 break;
11128 case I915_FORMAT_MOD_X_TILED:
ff944564 11129 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11130 break;
11131 case I915_FORMAT_MOD_Y_TILED:
11132 ctl |= PLANE_CTL_TILED_Y;
11133 break;
11134 case I915_FORMAT_MOD_Yf_TILED:
11135 ctl |= PLANE_CTL_TILED_YF;
11136 break;
11137 default:
11138 MISSING_CASE(fb->modifier[0]);
11139 }
ff944564
DL
11140
11141 /*
11142 * The stride is either expressed as a multiple of 64 bytes chunks for
11143 * linear buffers or in number of tiles for tiled buffers.
11144 */
2ebef630
TU
11145 stride = fb->pitches[0] /
11146 intel_fb_stride_alignment(dev, fb->modifier[0],
11147 fb->pixel_format);
ff944564
DL
11148
11149 /*
11150 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11151 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11152 */
11153 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11154 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11155
6042639c 11156 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11157 POSTING_READ(PLANE_SURF(pipe, 0));
11158}
11159
6042639c
CW
11160static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11161 struct intel_unpin_work *work)
84c33a64
SG
11162{
11163 struct drm_device *dev = intel_crtc->base.dev;
11164 struct drm_i915_private *dev_priv = dev->dev_private;
11165 struct intel_framebuffer *intel_fb =
11166 to_intel_framebuffer(intel_crtc->base.primary->fb);
11167 struct drm_i915_gem_object *obj = intel_fb->obj;
11168 u32 dspcntr;
11169 u32 reg;
11170
84c33a64
SG
11171 reg = DSPCNTR(intel_crtc->plane);
11172 dspcntr = I915_READ(reg);
11173
c5d97472
DL
11174 if (obj->tiling_mode != I915_TILING_NONE)
11175 dspcntr |= DISPPLANE_TILED;
11176 else
11177 dspcntr &= ~DISPPLANE_TILED;
11178
84c33a64
SG
11179 I915_WRITE(reg, dspcntr);
11180
6042639c 11181 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11182 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11183}
11184
11185/*
11186 * XXX: This is the temporary way to update the plane registers until we get
11187 * around to using the usual plane update functions for MMIO flips
11188 */
6042639c 11189static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11190{
6042639c
CW
11191 struct intel_crtc *crtc = mmio_flip->crtc;
11192 struct intel_unpin_work *work;
ff944564 11193
6042639c
CW
11194 spin_lock_irq(&crtc->base.dev->event_lock);
11195 work = crtc->unpin_work;
11196 spin_unlock_irq(&crtc->base.dev->event_lock);
11197 if (work == NULL)
11198 return;
ff944564 11199
6042639c 11200 intel_mark_page_flip_active(work);
ff944564 11201
6042639c 11202 intel_pipe_update_start(crtc);
ff944564 11203
6042639c
CW
11204 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
11205 skl_do_mmio_flip(crtc, work);
ff944564
DL
11206 else
11207 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11208 ilk_do_mmio_flip(crtc, work);
ff944564 11209
6042639c 11210 intel_pipe_update_end(crtc);
84c33a64
SG
11211}
11212
9362c7c5 11213static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11214{
b2cfe0ab
CW
11215 struct intel_mmio_flip *mmio_flip =
11216 container_of(work, struct intel_mmio_flip, work);
84c33a64 11217
6042639c 11218 if (mmio_flip->req) {
eed29a5b 11219 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11220 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11221 false, NULL,
11222 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11223 i915_gem_request_unreference__unlocked(mmio_flip->req);
11224 }
84c33a64 11225
6042639c 11226 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11227 kfree(mmio_flip);
84c33a64
SG
11228}
11229
11230static int intel_queue_mmio_flip(struct drm_device *dev,
11231 struct drm_crtc *crtc,
11232 struct drm_framebuffer *fb,
11233 struct drm_i915_gem_object *obj,
11234 struct intel_engine_cs *ring,
11235 uint32_t flags)
11236{
b2cfe0ab
CW
11237 struct intel_mmio_flip *mmio_flip;
11238
11239 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11240 if (mmio_flip == NULL)
11241 return -ENOMEM;
84c33a64 11242
bcafc4e3 11243 mmio_flip->i915 = to_i915(dev);
eed29a5b 11244 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11245 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11246
b2cfe0ab
CW
11247 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11248 schedule_work(&mmio_flip->work);
84c33a64 11249
84c33a64
SG
11250 return 0;
11251}
11252
8c9f3aaf
JB
11253static int intel_default_queue_flip(struct drm_device *dev,
11254 struct drm_crtc *crtc,
11255 struct drm_framebuffer *fb,
ed8d1975 11256 struct drm_i915_gem_object *obj,
6258fbe2 11257 struct drm_i915_gem_request *req,
ed8d1975 11258 uint32_t flags)
8c9f3aaf
JB
11259{
11260 return -ENODEV;
11261}
11262
d6bbafa1
CW
11263static bool __intel_pageflip_stall_check(struct drm_device *dev,
11264 struct drm_crtc *crtc)
11265{
11266 struct drm_i915_private *dev_priv = dev->dev_private;
11267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11268 struct intel_unpin_work *work = intel_crtc->unpin_work;
11269 u32 addr;
11270
11271 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11272 return true;
11273
908565c2
CW
11274 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11275 return false;
11276
d6bbafa1
CW
11277 if (!work->enable_stall_check)
11278 return false;
11279
11280 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11281 if (work->flip_queued_req &&
11282 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11283 return false;
11284
1e3feefd 11285 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11286 }
11287
1e3feefd 11288 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11289 return false;
11290
11291 /* Potential stall - if we see that the flip has happened,
11292 * assume a missed interrupt. */
11293 if (INTEL_INFO(dev)->gen >= 4)
11294 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11295 else
11296 addr = I915_READ(DSPADDR(intel_crtc->plane));
11297
11298 /* There is a potential issue here with a false positive after a flip
11299 * to the same address. We could address this by checking for a
11300 * non-incrementing frame counter.
11301 */
11302 return addr == work->gtt_offset;
11303}
11304
11305void intel_check_page_flip(struct drm_device *dev, int pipe)
11306{
11307 struct drm_i915_private *dev_priv = dev->dev_private;
11308 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11310 struct intel_unpin_work *work;
f326038a 11311
6c51d46f 11312 WARN_ON(!in_interrupt());
d6bbafa1
CW
11313
11314 if (crtc == NULL)
11315 return;
11316
f326038a 11317 spin_lock(&dev->event_lock);
6ad790c0
CW
11318 work = intel_crtc->unpin_work;
11319 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11320 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11321 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11322 page_flip_completed(intel_crtc);
6ad790c0 11323 work = NULL;
d6bbafa1 11324 }
6ad790c0
CW
11325 if (work != NULL &&
11326 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11327 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11328 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11329}
11330
6b95a207
KH
11331static int intel_crtc_page_flip(struct drm_crtc *crtc,
11332 struct drm_framebuffer *fb,
ed8d1975
KP
11333 struct drm_pending_vblank_event *event,
11334 uint32_t page_flip_flags)
6b95a207
KH
11335{
11336 struct drm_device *dev = crtc->dev;
11337 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11338 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11339 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11341 struct drm_plane *primary = crtc->primary;
a071fa00 11342 enum pipe pipe = intel_crtc->pipe;
6b95a207 11343 struct intel_unpin_work *work;
a4872ba6 11344 struct intel_engine_cs *ring;
cf5d8a46 11345 bool mmio_flip;
91af127f 11346 struct drm_i915_gem_request *request = NULL;
52e68630 11347 int ret;
6b95a207 11348
2ff8fde1
MR
11349 /*
11350 * drm_mode_page_flip_ioctl() should already catch this, but double
11351 * check to be safe. In the future we may enable pageflipping from
11352 * a disabled primary plane.
11353 */
11354 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11355 return -EBUSY;
11356
e6a595d2 11357 /* Can't change pixel format via MI display flips. */
f4510a27 11358 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11359 return -EINVAL;
11360
11361 /*
11362 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11363 * Note that pitch changes could also affect these register.
11364 */
11365 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11366 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11367 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11368 return -EINVAL;
11369
f900db47
CW
11370 if (i915_terminally_wedged(&dev_priv->gpu_error))
11371 goto out_hang;
11372
b14c5679 11373 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11374 if (work == NULL)
11375 return -ENOMEM;
11376
6b95a207 11377 work->event = event;
b4a98e57 11378 work->crtc = crtc;
ab8d6675 11379 work->old_fb = old_fb;
6b95a207
KH
11380 INIT_WORK(&work->work, intel_unpin_work_fn);
11381
87b6b101 11382 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11383 if (ret)
11384 goto free_work;
11385
6b95a207 11386 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11387 spin_lock_irq(&dev->event_lock);
6b95a207 11388 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11389 /* Before declaring the flip queue wedged, check if
11390 * the hardware completed the operation behind our backs.
11391 */
11392 if (__intel_pageflip_stall_check(dev, crtc)) {
11393 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11394 page_flip_completed(intel_crtc);
11395 } else {
11396 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11397 spin_unlock_irq(&dev->event_lock);
468f0b44 11398
d6bbafa1
CW
11399 drm_crtc_vblank_put(crtc);
11400 kfree(work);
11401 return -EBUSY;
11402 }
6b95a207
KH
11403 }
11404 intel_crtc->unpin_work = work;
5e2d7afc 11405 spin_unlock_irq(&dev->event_lock);
6b95a207 11406
b4a98e57
CW
11407 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11408 flush_workqueue(dev_priv->wq);
11409
75dfca80 11410 /* Reference the objects for the scheduled work. */
ab8d6675 11411 drm_framebuffer_reference(work->old_fb);
05394f39 11412 drm_gem_object_reference(&obj->base);
6b95a207 11413
f4510a27 11414 crtc->primary->fb = fb;
afd65eb4 11415 update_state_fb(crtc->primary);
1ed1f968 11416
e1f99ce6 11417 work->pending_flip_obj = obj;
e1f99ce6 11418
89ed88ba
CW
11419 ret = i915_mutex_lock_interruptible(dev);
11420 if (ret)
11421 goto cleanup;
11422
b4a98e57 11423 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11424 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11425
75f7f3ec 11426 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11427 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11428
4fa62c89
VS
11429 if (IS_VALLEYVIEW(dev)) {
11430 ring = &dev_priv->ring[BCS];
ab8d6675 11431 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11432 /* vlv: DISPLAY_FLIP fails to change tiling */
11433 ring = NULL;
48bf5b2d 11434 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11435 ring = &dev_priv->ring[BCS];
4fa62c89 11436 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11437 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11438 if (ring == NULL || ring->id != RCS)
11439 ring = &dev_priv->ring[BCS];
11440 } else {
11441 ring = &dev_priv->ring[RCS];
11442 }
11443
cf5d8a46
CW
11444 mmio_flip = use_mmio_flip(ring, obj);
11445
11446 /* When using CS flips, we want to emit semaphores between rings.
11447 * However, when using mmio flips we will create a task to do the
11448 * synchronisation, so all we want here is to pin the framebuffer
11449 * into the display plane and skip any waits.
11450 */
82bc3b2d 11451 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11452 crtc->primary->state,
91af127f 11453 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11454 if (ret)
11455 goto cleanup_pending;
6b95a207 11456
dedf278c
TU
11457 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11458 obj, 0);
11459 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11460
cf5d8a46 11461 if (mmio_flip) {
84c33a64
SG
11462 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11463 page_flip_flags);
d6bbafa1
CW
11464 if (ret)
11465 goto cleanup_unpin;
11466
f06cc1b9
JH
11467 i915_gem_request_assign(&work->flip_queued_req,
11468 obj->last_write_req);
d6bbafa1 11469 } else {
6258fbe2
JH
11470 if (!request) {
11471 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11472 if (ret)
11473 goto cleanup_unpin;
11474 }
11475
11476 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11477 page_flip_flags);
11478 if (ret)
11479 goto cleanup_unpin;
11480
6258fbe2 11481 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11482 }
11483
91af127f 11484 if (request)
75289874 11485 i915_add_request_no_flush(request);
91af127f 11486
1e3feefd 11487 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11488 work->enable_stall_check = true;
4fa62c89 11489
ab8d6675 11490 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11491 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11492 mutex_unlock(&dev->struct_mutex);
a071fa00 11493
4e1e26f1 11494 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11495 intel_frontbuffer_flip_prepare(dev,
11496 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11497
e5510fac
JB
11498 trace_i915_flip_request(intel_crtc->plane, obj);
11499
6b95a207 11500 return 0;
96b099fd 11501
4fa62c89 11502cleanup_unpin:
82bc3b2d 11503 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11504cleanup_pending:
91af127f
JH
11505 if (request)
11506 i915_gem_request_cancel(request);
b4a98e57 11507 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11508 mutex_unlock(&dev->struct_mutex);
11509cleanup:
f4510a27 11510 crtc->primary->fb = old_fb;
afd65eb4 11511 update_state_fb(crtc->primary);
89ed88ba
CW
11512
11513 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11514 drm_framebuffer_unreference(work->old_fb);
96b099fd 11515
5e2d7afc 11516 spin_lock_irq(&dev->event_lock);
96b099fd 11517 intel_crtc->unpin_work = NULL;
5e2d7afc 11518 spin_unlock_irq(&dev->event_lock);
96b099fd 11519
87b6b101 11520 drm_crtc_vblank_put(crtc);
7317c75e 11521free_work:
96b099fd
CW
11522 kfree(work);
11523
f900db47 11524 if (ret == -EIO) {
02e0efb5
ML
11525 struct drm_atomic_state *state;
11526 struct drm_plane_state *plane_state;
11527
f900db47 11528out_hang:
02e0efb5
ML
11529 state = drm_atomic_state_alloc(dev);
11530 if (!state)
11531 return -ENOMEM;
11532 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11533
11534retry:
11535 plane_state = drm_atomic_get_plane_state(state, primary);
11536 ret = PTR_ERR_OR_ZERO(plane_state);
11537 if (!ret) {
11538 drm_atomic_set_fb_for_plane(plane_state, fb);
11539
11540 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11541 if (!ret)
11542 ret = drm_atomic_commit(state);
11543 }
11544
11545 if (ret == -EDEADLK) {
11546 drm_modeset_backoff(state->acquire_ctx);
11547 drm_atomic_state_clear(state);
11548 goto retry;
11549 }
11550
11551 if (ret)
11552 drm_atomic_state_free(state);
11553
f0d3dad3 11554 if (ret == 0 && event) {
5e2d7afc 11555 spin_lock_irq(&dev->event_lock);
a071fa00 11556 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11557 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11558 }
f900db47 11559 }
96b099fd 11560 return ret;
6b95a207
KH
11561}
11562
da20eabd
ML
11563
11564/**
11565 * intel_wm_need_update - Check whether watermarks need updating
11566 * @plane: drm plane
11567 * @state: new plane state
11568 *
11569 * Check current plane state versus the new one to determine whether
11570 * watermarks need to be recalculated.
11571 *
11572 * Returns true or false.
11573 */
11574static bool intel_wm_need_update(struct drm_plane *plane,
11575 struct drm_plane_state *state)
11576{
11577 /* Update watermarks on tiling changes. */
11578 if (!plane->state->fb || !state->fb ||
11579 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11580 plane->state->rotation != state->rotation)
11581 return true;
11582
11583 if (plane->state->crtc_w != state->crtc_w)
11584 return true;
11585
11586 return false;
11587}
11588
11589int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11590 struct drm_plane_state *plane_state)
11591{
11592 struct drm_crtc *crtc = crtc_state->crtc;
11593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11594 struct drm_plane *plane = plane_state->plane;
11595 struct drm_device *dev = crtc->dev;
11596 struct drm_i915_private *dev_priv = dev->dev_private;
11597 struct intel_plane_state *old_plane_state =
11598 to_intel_plane_state(plane->state);
11599 int idx = intel_crtc->base.base.id, ret;
11600 int i = drm_plane_index(plane);
11601 bool mode_changed = needs_modeset(crtc_state);
11602 bool was_crtc_enabled = crtc->state->active;
11603 bool is_crtc_enabled = crtc_state->active;
11604
11605 bool turn_off, turn_on, visible, was_visible;
11606 struct drm_framebuffer *fb = plane_state->fb;
11607
11608 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11609 plane->type != DRM_PLANE_TYPE_CURSOR) {
11610 ret = skl_update_scaler_plane(
11611 to_intel_crtc_state(crtc_state),
11612 to_intel_plane_state(plane_state));
11613 if (ret)
11614 return ret;
11615 }
11616
11617 /*
11618 * Disabling a plane is always okay; we just need to update
11619 * fb tracking in a special way since cleanup_fb() won't
11620 * get called by the plane helpers.
11621 */
11622 if (old_plane_state->base.fb && !fb)
11623 intel_crtc->atomic.disabled_planes |= 1 << i;
11624
da20eabd
ML
11625 was_visible = old_plane_state->visible;
11626 visible = to_intel_plane_state(plane_state)->visible;
11627
11628 if (!was_crtc_enabled && WARN_ON(was_visible))
11629 was_visible = false;
11630
11631 if (!is_crtc_enabled && WARN_ON(visible))
11632 visible = false;
11633
11634 if (!was_visible && !visible)
11635 return 0;
11636
11637 turn_off = was_visible && (!visible || mode_changed);
11638 turn_on = visible && (!was_visible || mode_changed);
11639
11640 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11641 plane->base.id, fb ? fb->base.id : -1);
11642
11643 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11644 plane->base.id, was_visible, visible,
11645 turn_off, turn_on, mode_changed);
11646
852eb00d 11647 if (turn_on) {
f015c551 11648 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11649 /* must disable cxsr around plane enable/disable */
11650 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11651 intel_crtc->atomic.disable_cxsr = true;
11652 /* to potentially re-enable cxsr */
11653 intel_crtc->atomic.wait_vblank = true;
11654 intel_crtc->atomic.update_wm_post = true;
11655 }
11656 } else if (turn_off) {
f015c551 11657 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11658 /* must disable cxsr around plane enable/disable */
11659 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11660 if (is_crtc_enabled)
11661 intel_crtc->atomic.wait_vblank = true;
11662 intel_crtc->atomic.disable_cxsr = true;
11663 }
11664 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11665 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11666 }
da20eabd 11667
8be6ca85 11668 if (visible || was_visible)
a9ff8714
VS
11669 intel_crtc->atomic.fb_bits |=
11670 to_intel_plane(plane)->frontbuffer_bit;
11671
da20eabd
ML
11672 switch (plane->type) {
11673 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11674 intel_crtc->atomic.wait_for_flips = true;
11675 intel_crtc->atomic.pre_disable_primary = turn_off;
11676 intel_crtc->atomic.post_enable_primary = turn_on;
11677
066cf55b
RV
11678 if (turn_off) {
11679 /*
11680 * FIXME: Actually if we will still have any other
11681 * plane enabled on the pipe we could let IPS enabled
11682 * still, but for now lets consider that when we make
11683 * primary invisible by setting DSPCNTR to 0 on
11684 * update_primary_plane function IPS needs to be
11685 * disable.
11686 */
11687 intel_crtc->atomic.disable_ips = true;
11688
da20eabd 11689 intel_crtc->atomic.disable_fbc = true;
066cf55b 11690 }
da20eabd
ML
11691
11692 /*
11693 * FBC does not work on some platforms for rotated
11694 * planes, so disable it when rotation is not 0 and
11695 * update it when rotation is set back to 0.
11696 *
11697 * FIXME: This is redundant with the fbc update done in
11698 * the primary plane enable function except that that
11699 * one is done too late. We eventually need to unify
11700 * this.
11701 */
11702
11703 if (visible &&
11704 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11705 dev_priv->fbc.crtc == intel_crtc &&
11706 plane_state->rotation != BIT(DRM_ROTATE_0))
11707 intel_crtc->atomic.disable_fbc = true;
11708
11709 /*
11710 * BDW signals flip done immediately if the plane
11711 * is disabled, even if the plane enable is already
11712 * armed to occur at the next vblank :(
11713 */
11714 if (turn_on && IS_BROADWELL(dev))
11715 intel_crtc->atomic.wait_vblank = true;
11716
11717 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11718 break;
11719 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11720 break;
11721 case DRM_PLANE_TYPE_OVERLAY:
d032ffa0 11722 if (turn_off && !mode_changed) {
da20eabd
ML
11723 intel_crtc->atomic.wait_vblank = true;
11724 intel_crtc->atomic.update_sprite_watermarks |=
11725 1 << i;
11726 }
da20eabd
ML
11727 }
11728 return 0;
11729}
11730
6d3a1ce7
ML
11731static bool encoders_cloneable(const struct intel_encoder *a,
11732 const struct intel_encoder *b)
11733{
11734 /* masks could be asymmetric, so check both ways */
11735 return a == b || (a->cloneable & (1 << b->type) &&
11736 b->cloneable & (1 << a->type));
11737}
11738
11739static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11740 struct intel_crtc *crtc,
11741 struct intel_encoder *encoder)
11742{
11743 struct intel_encoder *source_encoder;
11744 struct drm_connector *connector;
11745 struct drm_connector_state *connector_state;
11746 int i;
11747
11748 for_each_connector_in_state(state, connector, connector_state, i) {
11749 if (connector_state->crtc != &crtc->base)
11750 continue;
11751
11752 source_encoder =
11753 to_intel_encoder(connector_state->best_encoder);
11754 if (!encoders_cloneable(encoder, source_encoder))
11755 return false;
11756 }
11757
11758 return true;
11759}
11760
11761static bool check_encoder_cloning(struct drm_atomic_state *state,
11762 struct intel_crtc *crtc)
11763{
11764 struct intel_encoder *encoder;
11765 struct drm_connector *connector;
11766 struct drm_connector_state *connector_state;
11767 int i;
11768
11769 for_each_connector_in_state(state, connector, connector_state, i) {
11770 if (connector_state->crtc != &crtc->base)
11771 continue;
11772
11773 encoder = to_intel_encoder(connector_state->best_encoder);
11774 if (!check_single_encoder_cloning(state, crtc, encoder))
11775 return false;
11776 }
11777
11778 return true;
11779}
11780
11781static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11782 struct drm_crtc_state *crtc_state)
11783{
cf5a15be 11784 struct drm_device *dev = crtc->dev;
ad421372 11785 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11787 struct intel_crtc_state *pipe_config =
11788 to_intel_crtc_state(crtc_state);
6d3a1ce7 11789 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11790 int ret;
6d3a1ce7
ML
11791 bool mode_changed = needs_modeset(crtc_state);
11792
11793 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11794 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11795 return -EINVAL;
11796 }
11797
852eb00d
VS
11798 if (mode_changed && !crtc_state->active)
11799 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11800
ad421372
ML
11801 if (mode_changed && crtc_state->enable &&
11802 dev_priv->display.crtc_compute_clock &&
11803 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11804 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11805 pipe_config);
11806 if (ret)
11807 return ret;
11808 }
11809
e435d6e5
ML
11810 ret = 0;
11811 if (INTEL_INFO(dev)->gen >= 9) {
11812 if (mode_changed)
11813 ret = skl_update_scaler_crtc(pipe_config);
11814
11815 if (!ret)
11816 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11817 pipe_config);
11818 }
11819
11820 return ret;
6d3a1ce7
ML
11821}
11822
65b38e0d 11823static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11824 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11825 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11826 .atomic_begin = intel_begin_crtc_commit,
11827 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11828 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11829};
11830
d29b2f9d
ACO
11831static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11832{
11833 struct intel_connector *connector;
11834
11835 for_each_intel_connector(dev, connector) {
11836 if (connector->base.encoder) {
11837 connector->base.state->best_encoder =
11838 connector->base.encoder;
11839 connector->base.state->crtc =
11840 connector->base.encoder->crtc;
11841 } else {
11842 connector->base.state->best_encoder = NULL;
11843 connector->base.state->crtc = NULL;
11844 }
11845 }
11846}
11847
050f7aeb 11848static void
eba905b2 11849connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11850 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11851{
11852 int bpp = pipe_config->pipe_bpp;
11853
11854 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11855 connector->base.base.id,
c23cc417 11856 connector->base.name);
050f7aeb
DV
11857
11858 /* Don't use an invalid EDID bpc value */
11859 if (connector->base.display_info.bpc &&
11860 connector->base.display_info.bpc * 3 < bpp) {
11861 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11862 bpp, connector->base.display_info.bpc*3);
11863 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11864 }
11865
11866 /* Clamp bpp to 8 on screens without EDID 1.4 */
11867 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11868 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11869 bpp);
11870 pipe_config->pipe_bpp = 24;
11871 }
11872}
11873
4e53c2e0 11874static int
050f7aeb 11875compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11876 struct intel_crtc_state *pipe_config)
4e53c2e0 11877{
050f7aeb 11878 struct drm_device *dev = crtc->base.dev;
1486017f 11879 struct drm_atomic_state *state;
da3ced29
ACO
11880 struct drm_connector *connector;
11881 struct drm_connector_state *connector_state;
1486017f 11882 int bpp, i;
4e53c2e0 11883
d328c9d7 11884 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11885 bpp = 10*3;
d328c9d7
DV
11886 else if (INTEL_INFO(dev)->gen >= 5)
11887 bpp = 12*3;
11888 else
11889 bpp = 8*3;
11890
4e53c2e0 11891
4e53c2e0
DV
11892 pipe_config->pipe_bpp = bpp;
11893
1486017f
ACO
11894 state = pipe_config->base.state;
11895
4e53c2e0 11896 /* Clamp display bpp to EDID value */
da3ced29
ACO
11897 for_each_connector_in_state(state, connector, connector_state, i) {
11898 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11899 continue;
11900
da3ced29
ACO
11901 connected_sink_compute_bpp(to_intel_connector(connector),
11902 pipe_config);
4e53c2e0
DV
11903 }
11904
11905 return bpp;
11906}
11907
644db711
DV
11908static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11909{
11910 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11911 "type: 0x%x flags: 0x%x\n",
1342830c 11912 mode->crtc_clock,
644db711
DV
11913 mode->crtc_hdisplay, mode->crtc_hsync_start,
11914 mode->crtc_hsync_end, mode->crtc_htotal,
11915 mode->crtc_vdisplay, mode->crtc_vsync_start,
11916 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11917}
11918
c0b03411 11919static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11920 struct intel_crtc_state *pipe_config,
c0b03411
DV
11921 const char *context)
11922{
6a60cd87
CK
11923 struct drm_device *dev = crtc->base.dev;
11924 struct drm_plane *plane;
11925 struct intel_plane *intel_plane;
11926 struct intel_plane_state *state;
11927 struct drm_framebuffer *fb;
11928
11929 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11930 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11931
11932 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11933 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11934 pipe_config->pipe_bpp, pipe_config->dither);
11935 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11936 pipe_config->has_pch_encoder,
11937 pipe_config->fdi_lanes,
11938 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11939 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11940 pipe_config->fdi_m_n.tu);
90a6b7b0 11941 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 11942 pipe_config->has_dp_encoder,
90a6b7b0 11943 pipe_config->lane_count,
eb14cb74
VS
11944 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11945 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11946 pipe_config->dp_m_n.tu);
b95af8be 11947
90a6b7b0 11948 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 11949 pipe_config->has_dp_encoder,
90a6b7b0 11950 pipe_config->lane_count,
b95af8be
VK
11951 pipe_config->dp_m2_n2.gmch_m,
11952 pipe_config->dp_m2_n2.gmch_n,
11953 pipe_config->dp_m2_n2.link_m,
11954 pipe_config->dp_m2_n2.link_n,
11955 pipe_config->dp_m2_n2.tu);
11956
55072d19
DV
11957 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11958 pipe_config->has_audio,
11959 pipe_config->has_infoframe);
11960
c0b03411 11961 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11962 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11963 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11964 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11965 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11966 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11967 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11968 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11969 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11970 crtc->num_scalers,
11971 pipe_config->scaler_state.scaler_users,
11972 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11973 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11974 pipe_config->gmch_pfit.control,
11975 pipe_config->gmch_pfit.pgm_ratios,
11976 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11977 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11978 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11979 pipe_config->pch_pfit.size,
11980 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11981 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11982 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11983
415ff0f6 11984 if (IS_BROXTON(dev)) {
05712c15 11985 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 11986 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 11987 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
11988 pipe_config->ddi_pll_sel,
11989 pipe_config->dpll_hw_state.ebb0,
05712c15 11990 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
11991 pipe_config->dpll_hw_state.pll0,
11992 pipe_config->dpll_hw_state.pll1,
11993 pipe_config->dpll_hw_state.pll2,
11994 pipe_config->dpll_hw_state.pll3,
11995 pipe_config->dpll_hw_state.pll6,
11996 pipe_config->dpll_hw_state.pll8,
05712c15 11997 pipe_config->dpll_hw_state.pll9,
c8453338 11998 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
11999 pipe_config->dpll_hw_state.pcsdw12);
12000 } else if (IS_SKYLAKE(dev)) {
12001 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12002 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12003 pipe_config->ddi_pll_sel,
12004 pipe_config->dpll_hw_state.ctrl1,
12005 pipe_config->dpll_hw_state.cfgcr1,
12006 pipe_config->dpll_hw_state.cfgcr2);
12007 } else if (HAS_DDI(dev)) {
12008 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12009 pipe_config->ddi_pll_sel,
12010 pipe_config->dpll_hw_state.wrpll);
12011 } else {
12012 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12013 "fp0: 0x%x, fp1: 0x%x\n",
12014 pipe_config->dpll_hw_state.dpll,
12015 pipe_config->dpll_hw_state.dpll_md,
12016 pipe_config->dpll_hw_state.fp0,
12017 pipe_config->dpll_hw_state.fp1);
12018 }
12019
6a60cd87
CK
12020 DRM_DEBUG_KMS("planes on this crtc\n");
12021 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12022 intel_plane = to_intel_plane(plane);
12023 if (intel_plane->pipe != crtc->pipe)
12024 continue;
12025
12026 state = to_intel_plane_state(plane->state);
12027 fb = state->base.fb;
12028 if (!fb) {
12029 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12030 "disabled, scaler_id = %d\n",
12031 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12032 plane->base.id, intel_plane->pipe,
12033 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12034 drm_plane_index(plane), state->scaler_id);
12035 continue;
12036 }
12037
12038 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12039 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12040 plane->base.id, intel_plane->pipe,
12041 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12042 drm_plane_index(plane));
12043 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12044 fb->base.id, fb->width, fb->height, fb->pixel_format);
12045 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12046 state->scaler_id,
12047 state->src.x1 >> 16, state->src.y1 >> 16,
12048 drm_rect_width(&state->src) >> 16,
12049 drm_rect_height(&state->src) >> 16,
12050 state->dst.x1, state->dst.y1,
12051 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12052 }
c0b03411
DV
12053}
12054
5448a00d 12055static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12056{
5448a00d
ACO
12057 struct drm_device *dev = state->dev;
12058 struct intel_encoder *encoder;
da3ced29 12059 struct drm_connector *connector;
5448a00d 12060 struct drm_connector_state *connector_state;
00f0b378 12061 unsigned int used_ports = 0;
5448a00d 12062 int i;
00f0b378
VS
12063
12064 /*
12065 * Walk the connector list instead of the encoder
12066 * list to detect the problem on ddi platforms
12067 * where there's just one encoder per digital port.
12068 */
da3ced29 12069 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12070 if (!connector_state->best_encoder)
00f0b378
VS
12071 continue;
12072
5448a00d
ACO
12073 encoder = to_intel_encoder(connector_state->best_encoder);
12074
12075 WARN_ON(!connector_state->crtc);
00f0b378
VS
12076
12077 switch (encoder->type) {
12078 unsigned int port_mask;
12079 case INTEL_OUTPUT_UNKNOWN:
12080 if (WARN_ON(!HAS_DDI(dev)))
12081 break;
12082 case INTEL_OUTPUT_DISPLAYPORT:
12083 case INTEL_OUTPUT_HDMI:
12084 case INTEL_OUTPUT_EDP:
12085 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12086
12087 /* the same port mustn't appear more than once */
12088 if (used_ports & port_mask)
12089 return false;
12090
12091 used_ports |= port_mask;
12092 default:
12093 break;
12094 }
12095 }
12096
12097 return true;
12098}
12099
83a57153
ACO
12100static void
12101clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12102{
12103 struct drm_crtc_state tmp_state;
663a3640 12104 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12105 struct intel_dpll_hw_state dpll_hw_state;
12106 enum intel_dpll_id shared_dpll;
8504c74c 12107 uint32_t ddi_pll_sel;
c4e2d043 12108 bool force_thru;
83a57153 12109
7546a384
ACO
12110 /* FIXME: before the switch to atomic started, a new pipe_config was
12111 * kzalloc'd. Code that depends on any field being zero should be
12112 * fixed, so that the crtc_state can be safely duplicated. For now,
12113 * only fields that are know to not cause problems are preserved. */
12114
83a57153 12115 tmp_state = crtc_state->base;
663a3640 12116 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12117 shared_dpll = crtc_state->shared_dpll;
12118 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12119 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12120 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12121
83a57153 12122 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12123
83a57153 12124 crtc_state->base = tmp_state;
663a3640 12125 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12126 crtc_state->shared_dpll = shared_dpll;
12127 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12128 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12129 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12130}
12131
548ee15b 12132static int
b8cecdf5 12133intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12134 struct intel_crtc_state *pipe_config)
ee7b9f93 12135{
b359283a 12136 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12137 struct intel_encoder *encoder;
da3ced29 12138 struct drm_connector *connector;
0b901879 12139 struct drm_connector_state *connector_state;
d328c9d7 12140 int base_bpp, ret = -EINVAL;
0b901879 12141 int i;
e29c22c0 12142 bool retry = true;
ee7b9f93 12143
83a57153 12144 clear_intel_crtc_state(pipe_config);
7758a113 12145
e143a21c
DV
12146 pipe_config->cpu_transcoder =
12147 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12148
2960bc9c
ID
12149 /*
12150 * Sanitize sync polarity flags based on requested ones. If neither
12151 * positive or negative polarity is requested, treat this as meaning
12152 * negative polarity.
12153 */
2d112de7 12154 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12155 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12156 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12157
2d112de7 12158 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12159 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12160 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12161
d328c9d7
DV
12162 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12163 pipe_config);
12164 if (base_bpp < 0)
4e53c2e0
DV
12165 goto fail;
12166
e41a56be
VS
12167 /*
12168 * Determine the real pipe dimensions. Note that stereo modes can
12169 * increase the actual pipe size due to the frame doubling and
12170 * insertion of additional space for blanks between the frame. This
12171 * is stored in the crtc timings. We use the requested mode to do this
12172 * computation to clearly distinguish it from the adjusted mode, which
12173 * can be changed by the connectors in the below retry loop.
12174 */
2d112de7 12175 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12176 &pipe_config->pipe_src_w,
12177 &pipe_config->pipe_src_h);
e41a56be 12178
e29c22c0 12179encoder_retry:
ef1b460d 12180 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12181 pipe_config->port_clock = 0;
ef1b460d 12182 pipe_config->pixel_multiplier = 1;
ff9a6750 12183
135c81b8 12184 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12185 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12186 CRTC_STEREO_DOUBLE);
135c81b8 12187
7758a113
DV
12188 /* Pass our mode to the connectors and the CRTC to give them a chance to
12189 * adjust it according to limitations or connector properties, and also
12190 * a chance to reject the mode entirely.
47f1c6c9 12191 */
da3ced29 12192 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12193 if (connector_state->crtc != crtc)
7758a113 12194 continue;
7ae89233 12195
0b901879
ACO
12196 encoder = to_intel_encoder(connector_state->best_encoder);
12197
efea6e8e
DV
12198 if (!(encoder->compute_config(encoder, pipe_config))) {
12199 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12200 goto fail;
12201 }
ee7b9f93 12202 }
47f1c6c9 12203
ff9a6750
DV
12204 /* Set default port clock if not overwritten by the encoder. Needs to be
12205 * done afterwards in case the encoder adjusts the mode. */
12206 if (!pipe_config->port_clock)
2d112de7 12207 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12208 * pipe_config->pixel_multiplier;
ff9a6750 12209
a43f6e0f 12210 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12211 if (ret < 0) {
7758a113
DV
12212 DRM_DEBUG_KMS("CRTC fixup failed\n");
12213 goto fail;
ee7b9f93 12214 }
e29c22c0
DV
12215
12216 if (ret == RETRY) {
12217 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12218 ret = -EINVAL;
12219 goto fail;
12220 }
12221
12222 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12223 retry = false;
12224 goto encoder_retry;
12225 }
12226
e8fa4270
DV
12227 /* Dithering seems to not pass-through bits correctly when it should, so
12228 * only enable it on 6bpc panels. */
12229 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12230 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12231 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12232
7758a113 12233fail:
548ee15b 12234 return ret;
ee7b9f93 12235}
47f1c6c9 12236
ea9d758d 12237static void
4740b0f2 12238intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12239{
0a9ab303
ACO
12240 struct drm_crtc *crtc;
12241 struct drm_crtc_state *crtc_state;
8a75d157 12242 int i;
ea9d758d 12243
7668851f 12244 /* Double check state. */
8a75d157 12245 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12246 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12247
12248 /* Update hwmode for vblank functions */
12249 if (crtc->state->active)
12250 crtc->hwmode = crtc->state->adjusted_mode;
12251 else
12252 crtc->hwmode.crtc_clock = 0;
ea9d758d 12253 }
ea9d758d
DV
12254}
12255
3bd26263 12256static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12257{
3bd26263 12258 int diff;
f1f644dc
JB
12259
12260 if (clock1 == clock2)
12261 return true;
12262
12263 if (!clock1 || !clock2)
12264 return false;
12265
12266 diff = abs(clock1 - clock2);
12267
12268 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12269 return true;
12270
12271 return false;
12272}
12273
25c5b266
DV
12274#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12275 list_for_each_entry((intel_crtc), \
12276 &(dev)->mode_config.crtc_list, \
12277 base.head) \
0973f18f 12278 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12279
cfb23ed6
ML
12280static bool
12281intel_compare_m_n(unsigned int m, unsigned int n,
12282 unsigned int m2, unsigned int n2,
12283 bool exact)
12284{
12285 if (m == m2 && n == n2)
12286 return true;
12287
12288 if (exact || !m || !n || !m2 || !n2)
12289 return false;
12290
12291 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12292
12293 if (m > m2) {
12294 while (m > m2) {
12295 m2 <<= 1;
12296 n2 <<= 1;
12297 }
12298 } else if (m < m2) {
12299 while (m < m2) {
12300 m <<= 1;
12301 n <<= 1;
12302 }
12303 }
12304
12305 return m == m2 && n == n2;
12306}
12307
12308static bool
12309intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12310 struct intel_link_m_n *m2_n2,
12311 bool adjust)
12312{
12313 if (m_n->tu == m2_n2->tu &&
12314 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12315 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12316 intel_compare_m_n(m_n->link_m, m_n->link_n,
12317 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12318 if (adjust)
12319 *m2_n2 = *m_n;
12320
12321 return true;
12322 }
12323
12324 return false;
12325}
12326
0e8ffe1b 12327static bool
2fa2fe9a 12328intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12329 struct intel_crtc_state *current_config,
cfb23ed6
ML
12330 struct intel_crtc_state *pipe_config,
12331 bool adjust)
0e8ffe1b 12332{
cfb23ed6
ML
12333 bool ret = true;
12334
12335#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12336 do { \
12337 if (!adjust) \
12338 DRM_ERROR(fmt, ##__VA_ARGS__); \
12339 else \
12340 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12341 } while (0)
12342
66e985c0
DV
12343#define PIPE_CONF_CHECK_X(name) \
12344 if (current_config->name != pipe_config->name) { \
cfb23ed6 12345 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12346 "(expected 0x%08x, found 0x%08x)\n", \
12347 current_config->name, \
12348 pipe_config->name); \
cfb23ed6 12349 ret = false; \
66e985c0
DV
12350 }
12351
08a24034
DV
12352#define PIPE_CONF_CHECK_I(name) \
12353 if (current_config->name != pipe_config->name) { \
cfb23ed6 12354 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12355 "(expected %i, found %i)\n", \
12356 current_config->name, \
12357 pipe_config->name); \
cfb23ed6
ML
12358 ret = false; \
12359 }
12360
12361#define PIPE_CONF_CHECK_M_N(name) \
12362 if (!intel_compare_link_m_n(&current_config->name, \
12363 &pipe_config->name,\
12364 adjust)) { \
12365 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12366 "(expected tu %i gmch %i/%i link %i/%i, " \
12367 "found tu %i, gmch %i/%i link %i/%i)\n", \
12368 current_config->name.tu, \
12369 current_config->name.gmch_m, \
12370 current_config->name.gmch_n, \
12371 current_config->name.link_m, \
12372 current_config->name.link_n, \
12373 pipe_config->name.tu, \
12374 pipe_config->name.gmch_m, \
12375 pipe_config->name.gmch_n, \
12376 pipe_config->name.link_m, \
12377 pipe_config->name.link_n); \
12378 ret = false; \
12379 }
12380
12381#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12382 if (!intel_compare_link_m_n(&current_config->name, \
12383 &pipe_config->name, adjust) && \
12384 !intel_compare_link_m_n(&current_config->alt_name, \
12385 &pipe_config->name, adjust)) { \
12386 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12387 "(expected tu %i gmch %i/%i link %i/%i, " \
12388 "or tu %i gmch %i/%i link %i/%i, " \
12389 "found tu %i, gmch %i/%i link %i/%i)\n", \
12390 current_config->name.tu, \
12391 current_config->name.gmch_m, \
12392 current_config->name.gmch_n, \
12393 current_config->name.link_m, \
12394 current_config->name.link_n, \
12395 current_config->alt_name.tu, \
12396 current_config->alt_name.gmch_m, \
12397 current_config->alt_name.gmch_n, \
12398 current_config->alt_name.link_m, \
12399 current_config->alt_name.link_n, \
12400 pipe_config->name.tu, \
12401 pipe_config->name.gmch_m, \
12402 pipe_config->name.gmch_n, \
12403 pipe_config->name.link_m, \
12404 pipe_config->name.link_n); \
12405 ret = false; \
88adfff1
DV
12406 }
12407
b95af8be
VK
12408/* This is required for BDW+ where there is only one set of registers for
12409 * switching between high and low RR.
12410 * This macro can be used whenever a comparison has to be made between one
12411 * hw state and multiple sw state variables.
12412 */
12413#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12414 if ((current_config->name != pipe_config->name) && \
12415 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12416 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12417 "(expected %i or %i, found %i)\n", \
12418 current_config->name, \
12419 current_config->alt_name, \
12420 pipe_config->name); \
cfb23ed6 12421 ret = false; \
b95af8be
VK
12422 }
12423
1bd1bd80
DV
12424#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12425 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12426 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12427 "(expected %i, found %i)\n", \
12428 current_config->name & (mask), \
12429 pipe_config->name & (mask)); \
cfb23ed6 12430 ret = false; \
1bd1bd80
DV
12431 }
12432
5e550656
VS
12433#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12434 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12435 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12436 "(expected %i, found %i)\n", \
12437 current_config->name, \
12438 pipe_config->name); \
cfb23ed6 12439 ret = false; \
5e550656
VS
12440 }
12441
bb760063
DV
12442#define PIPE_CONF_QUIRK(quirk) \
12443 ((current_config->quirks | pipe_config->quirks) & (quirk))
12444
eccb140b
DV
12445 PIPE_CONF_CHECK_I(cpu_transcoder);
12446
08a24034
DV
12447 PIPE_CONF_CHECK_I(has_pch_encoder);
12448 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12449 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12450
eb14cb74 12451 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12452 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12453
12454 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12455 PIPE_CONF_CHECK_M_N(dp_m_n);
12456
12457 PIPE_CONF_CHECK_I(has_drrs);
12458 if (current_config->has_drrs)
12459 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12460 } else
12461 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12462
2d112de7
ACO
12463 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12464 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12465 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12466 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12467 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12468 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12469
2d112de7
ACO
12470 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12471 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12472 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12473 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12474 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12475 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12476
c93f54cf 12477 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12478 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12479 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12480 IS_VALLEYVIEW(dev))
12481 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12482 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12483
9ed109a7
DV
12484 PIPE_CONF_CHECK_I(has_audio);
12485
2d112de7 12486 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12487 DRM_MODE_FLAG_INTERLACE);
12488
bb760063 12489 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12490 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12491 DRM_MODE_FLAG_PHSYNC);
2d112de7 12492 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12493 DRM_MODE_FLAG_NHSYNC);
2d112de7 12494 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12495 DRM_MODE_FLAG_PVSYNC);
2d112de7 12496 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12497 DRM_MODE_FLAG_NVSYNC);
12498 }
045ac3b5 12499
333b8ca8 12500 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12501 /* pfit ratios are autocomputed by the hw on gen4+ */
12502 if (INTEL_INFO(dev)->gen < 4)
12503 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12504 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12505
bfd16b2a
ML
12506 if (!adjust) {
12507 PIPE_CONF_CHECK_I(pipe_src_w);
12508 PIPE_CONF_CHECK_I(pipe_src_h);
12509
12510 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12511 if (current_config->pch_pfit.enabled) {
12512 PIPE_CONF_CHECK_X(pch_pfit.pos);
12513 PIPE_CONF_CHECK_X(pch_pfit.size);
12514 }
2fa2fe9a 12515
7aefe2b5
ML
12516 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12517 }
a1b2278e 12518
e59150dc
JB
12519 /* BDW+ don't expose a synchronous way to read the state */
12520 if (IS_HASWELL(dev))
12521 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12522
282740f7
VS
12523 PIPE_CONF_CHECK_I(double_wide);
12524
26804afd
DV
12525 PIPE_CONF_CHECK_X(ddi_pll_sel);
12526
c0d43d62 12527 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12528 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12529 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12530 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12531 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12532 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12533 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12534 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12535 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12536
42571aef
VS
12537 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12538 PIPE_CONF_CHECK_I(pipe_bpp);
12539
2d112de7 12540 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12541 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12542
66e985c0 12543#undef PIPE_CONF_CHECK_X
08a24034 12544#undef PIPE_CONF_CHECK_I
b95af8be 12545#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12546#undef PIPE_CONF_CHECK_FLAGS
5e550656 12547#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12548#undef PIPE_CONF_QUIRK
cfb23ed6 12549#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12550
cfb23ed6 12551 return ret;
0e8ffe1b
DV
12552}
12553
08db6652
DL
12554static void check_wm_state(struct drm_device *dev)
12555{
12556 struct drm_i915_private *dev_priv = dev->dev_private;
12557 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12558 struct intel_crtc *intel_crtc;
12559 int plane;
12560
12561 if (INTEL_INFO(dev)->gen < 9)
12562 return;
12563
12564 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12565 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12566
12567 for_each_intel_crtc(dev, intel_crtc) {
12568 struct skl_ddb_entry *hw_entry, *sw_entry;
12569 const enum pipe pipe = intel_crtc->pipe;
12570
12571 if (!intel_crtc->active)
12572 continue;
12573
12574 /* planes */
dd740780 12575 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12576 hw_entry = &hw_ddb.plane[pipe][plane];
12577 sw_entry = &sw_ddb->plane[pipe][plane];
12578
12579 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12580 continue;
12581
12582 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12583 "(expected (%u,%u), found (%u,%u))\n",
12584 pipe_name(pipe), plane + 1,
12585 sw_entry->start, sw_entry->end,
12586 hw_entry->start, hw_entry->end);
12587 }
12588
12589 /* cursor */
4969d33e
MR
12590 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12591 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12592
12593 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12594 continue;
12595
12596 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12597 "(expected (%u,%u), found (%u,%u))\n",
12598 pipe_name(pipe),
12599 sw_entry->start, sw_entry->end,
12600 hw_entry->start, hw_entry->end);
12601 }
12602}
12603
91d1b4bd 12604static void
35dd3c64
ML
12605check_connector_state(struct drm_device *dev,
12606 struct drm_atomic_state *old_state)
8af6cf88 12607{
35dd3c64
ML
12608 struct drm_connector_state *old_conn_state;
12609 struct drm_connector *connector;
12610 int i;
8af6cf88 12611
35dd3c64
ML
12612 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12613 struct drm_encoder *encoder = connector->encoder;
12614 struct drm_connector_state *state = connector->state;
ad3c558f 12615
8af6cf88
DV
12616 /* This also checks the encoder/connector hw state with the
12617 * ->get_hw_state callbacks. */
35dd3c64 12618 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12619
ad3c558f 12620 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12621 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12622 }
91d1b4bd
DV
12623}
12624
12625static void
12626check_encoder_state(struct drm_device *dev)
12627{
12628 struct intel_encoder *encoder;
12629 struct intel_connector *connector;
8af6cf88 12630
b2784e15 12631 for_each_intel_encoder(dev, encoder) {
8af6cf88 12632 bool enabled = false;
4d20cd86 12633 enum pipe pipe;
8af6cf88
DV
12634
12635 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12636 encoder->base.base.id,
8e329a03 12637 encoder->base.name);
8af6cf88 12638
3a3371ff 12639 for_each_intel_connector(dev, connector) {
4d20cd86 12640 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12641 continue;
12642 enabled = true;
ad3c558f
ML
12643
12644 I915_STATE_WARN(connector->base.state->crtc !=
12645 encoder->base.crtc,
12646 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12647 }
0e32b39c 12648
e2c719b7 12649 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12650 "encoder's enabled state mismatch "
12651 "(expected %i, found %i)\n",
12652 !!encoder->base.crtc, enabled);
8af6cf88 12653
7c60d198 12654 if (!encoder->base.crtc) {
4d20cd86 12655 bool active;
8af6cf88 12656
4d20cd86
ML
12657 active = encoder->get_hw_state(encoder, &pipe);
12658 I915_STATE_WARN(active,
12659 "encoder detached but still enabled on pipe %c.\n",
12660 pipe_name(pipe));
7c60d198 12661 }
8af6cf88 12662 }
91d1b4bd
DV
12663}
12664
12665static void
4d20cd86 12666check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12667{
fbee40df 12668 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12669 struct intel_encoder *encoder;
4d20cd86
ML
12670 struct drm_crtc_state *old_crtc_state;
12671 struct drm_crtc *crtc;
12672 int i;
8af6cf88 12673
4d20cd86
ML
12674 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12676 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12677 bool active;
8af6cf88 12678
bfd16b2a
ML
12679 if (!needs_modeset(crtc->state) &&
12680 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12681 continue;
045ac3b5 12682
4d20cd86
ML
12683 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12684 pipe_config = to_intel_crtc_state(old_crtc_state);
12685 memset(pipe_config, 0, sizeof(*pipe_config));
12686 pipe_config->base.crtc = crtc;
12687 pipe_config->base.state = old_state;
8af6cf88 12688
4d20cd86
ML
12689 DRM_DEBUG_KMS("[CRTC:%d]\n",
12690 crtc->base.id);
8af6cf88 12691
4d20cd86
ML
12692 active = dev_priv->display.get_pipe_config(intel_crtc,
12693 pipe_config);
6c49f241 12694
b6b5d049 12695 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12696 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12697 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12698 active = crtc->state->active;
8af6cf88 12699
4d20cd86 12700 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12701 "crtc active state doesn't match with hw state "
4d20cd86 12702 "(expected %i, found %i)\n", crtc->state->active, active);
d62cf62a 12703
4d20cd86 12704 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12705 "transitional active state does not match atomic hw state "
4d20cd86 12706 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
d62cf62a 12707
4d20cd86 12708 for_each_encoder_on_crtc(dev, crtc, encoder) {
3eaba51c 12709 enum pipe pipe;
6c49f241 12710
4d20cd86
ML
12711 active = encoder->get_hw_state(encoder, &pipe);
12712 I915_STATE_WARN(active != crtc->state->active,
12713 "[ENCODER:%i] active %i with crtc active %i\n",
12714 encoder->base.base.id, active, crtc->state->active);
0e8ffe1b 12715
4d20cd86
ML
12716 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12717 "Encoder connected to wrong pipe %c\n",
12718 pipe_name(pipe));
53d9f4e9 12719
4d20cd86
ML
12720 if (active)
12721 encoder->get_config(encoder, pipe_config);
12722 }
53d9f4e9 12723
4d20cd86 12724 if (!crtc->state->active)
cfb23ed6
ML
12725 continue;
12726
4d20cd86
ML
12727 sw_config = to_intel_crtc_state(crtc->state);
12728 if (!intel_pipe_config_compare(dev, sw_config,
12729 pipe_config, false)) {
e2c719b7 12730 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12731 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12732 "[hw state]");
4d20cd86 12733 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12734 "[sw state]");
12735 }
8af6cf88
DV
12736 }
12737}
12738
91d1b4bd
DV
12739static void
12740check_shared_dpll_state(struct drm_device *dev)
12741{
fbee40df 12742 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12743 struct intel_crtc *crtc;
12744 struct intel_dpll_hw_state dpll_hw_state;
12745 int i;
5358901f
DV
12746
12747 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12748 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12749 int enabled_crtcs = 0, active_crtcs = 0;
12750 bool active;
12751
12752 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12753
12754 DRM_DEBUG_KMS("%s\n", pll->name);
12755
12756 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12757
e2c719b7 12758 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12759 "more active pll users than references: %i vs %i\n",
3e369b76 12760 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12761 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12762 "pll in active use but not on in sw tracking\n");
e2c719b7 12763 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12764 "pll in on but not on in use in sw tracking\n");
e2c719b7 12765 I915_STATE_WARN(pll->on != active,
5358901f
DV
12766 "pll on state mismatch (expected %i, found %i)\n",
12767 pll->on, active);
12768
d3fcc808 12769 for_each_intel_crtc(dev, crtc) {
83d65738 12770 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12771 enabled_crtcs++;
12772 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12773 active_crtcs++;
12774 }
e2c719b7 12775 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12776 "pll active crtcs mismatch (expected %i, found %i)\n",
12777 pll->active, active_crtcs);
e2c719b7 12778 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12779 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12780 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12781
e2c719b7 12782 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12783 sizeof(dpll_hw_state)),
12784 "pll hw state mismatch\n");
5358901f 12785 }
8af6cf88
DV
12786}
12787
ee165b1a
ML
12788static void
12789intel_modeset_check_state(struct drm_device *dev,
12790 struct drm_atomic_state *old_state)
91d1b4bd 12791{
08db6652 12792 check_wm_state(dev);
35dd3c64 12793 check_connector_state(dev, old_state);
91d1b4bd 12794 check_encoder_state(dev);
4d20cd86 12795 check_crtc_state(dev, old_state);
91d1b4bd
DV
12796 check_shared_dpll_state(dev);
12797}
12798
5cec258b 12799void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12800 int dotclock)
12801{
12802 /*
12803 * FDI already provided one idea for the dotclock.
12804 * Yell if the encoder disagrees.
12805 */
2d112de7 12806 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12807 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12808 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12809}
12810
80715b2f
VS
12811static void update_scanline_offset(struct intel_crtc *crtc)
12812{
12813 struct drm_device *dev = crtc->base.dev;
12814
12815 /*
12816 * The scanline counter increments at the leading edge of hsync.
12817 *
12818 * On most platforms it starts counting from vtotal-1 on the
12819 * first active line. That means the scanline counter value is
12820 * always one less than what we would expect. Ie. just after
12821 * start of vblank, which also occurs at start of hsync (on the
12822 * last active line), the scanline counter will read vblank_start-1.
12823 *
12824 * On gen2 the scanline counter starts counting from 1 instead
12825 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12826 * to keep the value positive), instead of adding one.
12827 *
12828 * On HSW+ the behaviour of the scanline counter depends on the output
12829 * type. For DP ports it behaves like most other platforms, but on HDMI
12830 * there's an extra 1 line difference. So we need to add two instead of
12831 * one to the value.
12832 */
12833 if (IS_GEN2(dev)) {
124abe07 12834 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12835 int vtotal;
12836
124abe07
VS
12837 vtotal = adjusted_mode->crtc_vtotal;
12838 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12839 vtotal /= 2;
12840
12841 crtc->scanline_offset = vtotal - 1;
12842 } else if (HAS_DDI(dev) &&
409ee761 12843 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12844 crtc->scanline_offset = 2;
12845 } else
12846 crtc->scanline_offset = 1;
12847}
12848
ad421372 12849static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12850{
225da59b 12851 struct drm_device *dev = state->dev;
ed6739ef 12852 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12853 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12854 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12855 struct intel_crtc_state *intel_crtc_state;
12856 struct drm_crtc *crtc;
12857 struct drm_crtc_state *crtc_state;
0a9ab303 12858 int i;
ed6739ef
ACO
12859
12860 if (!dev_priv->display.crtc_compute_clock)
ad421372 12861 return;
ed6739ef 12862
0a9ab303 12863 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12864 int dpll;
12865
0a9ab303 12866 intel_crtc = to_intel_crtc(crtc);
4978cc93 12867 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12868 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12869
ad421372 12870 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12871 continue;
12872
ad421372 12873 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12874
ad421372
ML
12875 if (!shared_dpll)
12876 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12877
ad421372
ML
12878 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12879 }
ed6739ef
ACO
12880}
12881
99d736a2
ML
12882/*
12883 * This implements the workaround described in the "notes" section of the mode
12884 * set sequence documentation. When going from no pipes or single pipe to
12885 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12886 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12887 */
12888static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12889{
12890 struct drm_crtc_state *crtc_state;
12891 struct intel_crtc *intel_crtc;
12892 struct drm_crtc *crtc;
12893 struct intel_crtc_state *first_crtc_state = NULL;
12894 struct intel_crtc_state *other_crtc_state = NULL;
12895 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12896 int i;
12897
12898 /* look at all crtc's that are going to be enabled in during modeset */
12899 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12900 intel_crtc = to_intel_crtc(crtc);
12901
12902 if (!crtc_state->active || !needs_modeset(crtc_state))
12903 continue;
12904
12905 if (first_crtc_state) {
12906 other_crtc_state = to_intel_crtc_state(crtc_state);
12907 break;
12908 } else {
12909 first_crtc_state = to_intel_crtc_state(crtc_state);
12910 first_pipe = intel_crtc->pipe;
12911 }
12912 }
12913
12914 /* No workaround needed? */
12915 if (!first_crtc_state)
12916 return 0;
12917
12918 /* w/a possibly needed, check how many crtc's are already enabled. */
12919 for_each_intel_crtc(state->dev, intel_crtc) {
12920 struct intel_crtc_state *pipe_config;
12921
12922 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12923 if (IS_ERR(pipe_config))
12924 return PTR_ERR(pipe_config);
12925
12926 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12927
12928 if (!pipe_config->base.active ||
12929 needs_modeset(&pipe_config->base))
12930 continue;
12931
12932 /* 2 or more enabled crtcs means no need for w/a */
12933 if (enabled_pipe != INVALID_PIPE)
12934 return 0;
12935
12936 enabled_pipe = intel_crtc->pipe;
12937 }
12938
12939 if (enabled_pipe != INVALID_PIPE)
12940 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12941 else if (other_crtc_state)
12942 other_crtc_state->hsw_workaround_pipe = first_pipe;
12943
12944 return 0;
12945}
12946
27c329ed
ML
12947static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12948{
12949 struct drm_crtc *crtc;
12950 struct drm_crtc_state *crtc_state;
12951 int ret = 0;
12952
12953 /* add all active pipes to the state */
12954 for_each_crtc(state->dev, crtc) {
12955 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12956 if (IS_ERR(crtc_state))
12957 return PTR_ERR(crtc_state);
12958
12959 if (!crtc_state->active || needs_modeset(crtc_state))
12960 continue;
12961
12962 crtc_state->mode_changed = true;
12963
12964 ret = drm_atomic_add_affected_connectors(state, crtc);
12965 if (ret)
12966 break;
12967
12968 ret = drm_atomic_add_affected_planes(state, crtc);
12969 if (ret)
12970 break;
12971 }
12972
12973 return ret;
12974}
12975
c347a676 12976static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
12977{
12978 struct drm_device *dev = state->dev;
27c329ed 12979 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
12980 int ret;
12981
b359283a
ML
12982 if (!check_digital_port_conflicts(state)) {
12983 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12984 return -EINVAL;
12985 }
12986
054518dd
ACO
12987 /*
12988 * See if the config requires any additional preparation, e.g.
12989 * to adjust global state with pipes off. We need to do this
12990 * here so we can get the modeset_pipe updated config for the new
12991 * mode set on this crtc. For other crtcs we need to use the
12992 * adjusted_mode bits in the crtc directly.
12993 */
27c329ed
ML
12994 if (dev_priv->display.modeset_calc_cdclk) {
12995 unsigned int cdclk;
b432e5cf 12996
27c329ed
ML
12997 ret = dev_priv->display.modeset_calc_cdclk(state);
12998
12999 cdclk = to_intel_atomic_state(state)->cdclk;
13000 if (!ret && cdclk != dev_priv->cdclk_freq)
13001 ret = intel_modeset_all_pipes(state);
13002
13003 if (ret < 0)
054518dd 13004 return ret;
27c329ed
ML
13005 } else
13006 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13007
ad421372 13008 intel_modeset_clear_plls(state);
054518dd 13009
99d736a2 13010 if (IS_HASWELL(dev))
ad421372 13011 return haswell_mode_set_planes_workaround(state);
99d736a2 13012
ad421372 13013 return 0;
c347a676
ACO
13014}
13015
74c090b1
ML
13016/**
13017 * intel_atomic_check - validate state object
13018 * @dev: drm device
13019 * @state: state to validate
13020 */
13021static int intel_atomic_check(struct drm_device *dev,
13022 struct drm_atomic_state *state)
c347a676
ACO
13023{
13024 struct drm_crtc *crtc;
13025 struct drm_crtc_state *crtc_state;
13026 int ret, i;
61333b60 13027 bool any_ms = false;
c347a676 13028
74c090b1 13029 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13030 if (ret)
13031 return ret;
13032
c347a676 13033 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13034 struct intel_crtc_state *pipe_config =
13035 to_intel_crtc_state(crtc_state);
1ed51de9 13036
ba8af3e5
ML
13037 memset(&to_intel_crtc(crtc)->atomic, 0,
13038 sizeof(struct intel_crtc_atomic_commit));
13039
1ed51de9
DV
13040 /* Catch I915_MODE_FLAG_INHERITED */
13041 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13042 crtc_state->mode_changed = true;
cfb23ed6 13043
61333b60
ML
13044 if (!crtc_state->enable) {
13045 if (needs_modeset(crtc_state))
13046 any_ms = true;
c347a676 13047 continue;
61333b60 13048 }
c347a676 13049
26495481 13050 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13051 continue;
13052
26495481
DV
13053 /* FIXME: For only active_changed we shouldn't need to do any
13054 * state recomputation at all. */
13055
1ed51de9
DV
13056 ret = drm_atomic_add_affected_connectors(state, crtc);
13057 if (ret)
13058 return ret;
b359283a 13059
cfb23ed6 13060 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13061 if (ret)
13062 return ret;
13063
6764e9f8 13064 if (intel_pipe_config_compare(state->dev,
cfb23ed6 13065 to_intel_crtc_state(crtc->state),
1ed51de9 13066 pipe_config, true)) {
26495481 13067 crtc_state->mode_changed = false;
bfd16b2a 13068 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13069 }
13070
13071 if (needs_modeset(crtc_state)) {
13072 any_ms = true;
cfb23ed6
ML
13073
13074 ret = drm_atomic_add_affected_planes(state, crtc);
13075 if (ret)
13076 return ret;
13077 }
61333b60 13078
26495481
DV
13079 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13080 needs_modeset(crtc_state) ?
13081 "[modeset]" : "[fastset]");
c347a676
ACO
13082 }
13083
61333b60
ML
13084 if (any_ms) {
13085 ret = intel_modeset_checks(state);
13086
13087 if (ret)
13088 return ret;
27c329ed
ML
13089 } else
13090 to_intel_atomic_state(state)->cdclk =
13091 to_i915(state->dev)->cdclk_freq;
c347a676
ACO
13092
13093 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
13094}
13095
74c090b1
ML
13096/**
13097 * intel_atomic_commit - commit validated state object
13098 * @dev: DRM device
13099 * @state: the top-level driver state object
13100 * @async: asynchronous commit
13101 *
13102 * This function commits a top-level state object that has been validated
13103 * with drm_atomic_helper_check().
13104 *
13105 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13106 * we can only handle plane-related operations and do not yet support
13107 * asynchronous commit.
13108 *
13109 * RETURNS
13110 * Zero for success or -errno.
13111 */
13112static int intel_atomic_commit(struct drm_device *dev,
13113 struct drm_atomic_state *state,
13114 bool async)
a6778b3c 13115{
fbee40df 13116 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13117 struct drm_crtc *crtc;
13118 struct drm_crtc_state *crtc_state;
c0c36b94 13119 int ret = 0;
0a9ab303 13120 int i;
61333b60 13121 bool any_ms = false;
a6778b3c 13122
74c090b1
ML
13123 if (async) {
13124 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13125 return -EINVAL;
13126 }
13127
d4afb8cc
ACO
13128 ret = drm_atomic_helper_prepare_planes(dev, state);
13129 if (ret)
13130 return ret;
13131
1c5e19f8
ML
13132 drm_atomic_helper_swap_state(dev, state);
13133
0a9ab303 13134 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13136
61333b60
ML
13137 if (!needs_modeset(crtc->state))
13138 continue;
13139
13140 any_ms = true;
a539205a 13141 intel_pre_plane_update(intel_crtc);
460da916 13142
a539205a
ML
13143 if (crtc_state->active) {
13144 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13145 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13146 intel_crtc->active = false;
13147 intel_disable_shared_dpll(intel_crtc);
a539205a 13148 }
b8cecdf5 13149 }
7758a113 13150
ea9d758d
DV
13151 /* Only after disabling all output pipelines that will be changed can we
13152 * update the the output configuration. */
4740b0f2 13153 intel_modeset_update_crtc_state(state);
f6e5b160 13154
4740b0f2
ML
13155 if (any_ms) {
13156 intel_shared_dpll_commit(state);
13157
13158 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13159 modeset_update_crtc_power_domains(state);
4740b0f2 13160 }
47fab737 13161
a6778b3c 13162 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13163 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13165 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13166 bool update_pipe = !modeset &&
13167 to_intel_crtc_state(crtc->state)->update_pipe;
13168 unsigned long put_domains = 0;
f6ac4b2a
ML
13169
13170 if (modeset && crtc->state->active) {
a539205a
ML
13171 update_scanline_offset(to_intel_crtc(crtc));
13172 dev_priv->display.crtc_enable(crtc);
13173 }
80715b2f 13174
bfd16b2a
ML
13175 if (update_pipe) {
13176 put_domains = modeset_get_crtc_power_domains(crtc);
13177
13178 /* make sure intel_modeset_check_state runs */
13179 any_ms = true;
13180 }
13181
f6ac4b2a
ML
13182 if (!modeset)
13183 intel_pre_plane_update(intel_crtc);
13184
a539205a 13185 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13186
13187 if (put_domains)
13188 modeset_put_power_domains(dev_priv, put_domains);
13189
f6ac4b2a 13190 intel_post_plane_update(intel_crtc);
80715b2f 13191 }
a6778b3c 13192
a6778b3c 13193 /* FIXME: add subpixel order */
83a57153 13194
74c090b1 13195 drm_atomic_helper_wait_for_vblanks(dev, state);
d4afb8cc 13196 drm_atomic_helper_cleanup_planes(dev, state);
2bfb4627 13197
74c090b1 13198 if (any_ms)
ee165b1a
ML
13199 intel_modeset_check_state(dev, state);
13200
13201 drm_atomic_state_free(state);
f30da187 13202
74c090b1 13203 return 0;
7f27126e
JB
13204}
13205
c0c36b94
CW
13206void intel_crtc_restore_mode(struct drm_crtc *crtc)
13207{
83a57153
ACO
13208 struct drm_device *dev = crtc->dev;
13209 struct drm_atomic_state *state;
e694eb02 13210 struct drm_crtc_state *crtc_state;
2bfb4627 13211 int ret;
83a57153
ACO
13212
13213 state = drm_atomic_state_alloc(dev);
13214 if (!state) {
e694eb02 13215 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13216 crtc->base.id);
13217 return;
13218 }
13219
e694eb02 13220 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13221
e694eb02
ML
13222retry:
13223 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13224 ret = PTR_ERR_OR_ZERO(crtc_state);
13225 if (!ret) {
13226 if (!crtc_state->active)
13227 goto out;
83a57153 13228
e694eb02 13229 crtc_state->mode_changed = true;
74c090b1 13230 ret = drm_atomic_commit(state);
83a57153
ACO
13231 }
13232
e694eb02
ML
13233 if (ret == -EDEADLK) {
13234 drm_atomic_state_clear(state);
13235 drm_modeset_backoff(state->acquire_ctx);
13236 goto retry;
4ed9fb37 13237 }
4be07317 13238
2bfb4627 13239 if (ret)
e694eb02 13240out:
2bfb4627 13241 drm_atomic_state_free(state);
c0c36b94
CW
13242}
13243
25c5b266
DV
13244#undef for_each_intel_crtc_masked
13245
f6e5b160 13246static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13247 .gamma_set = intel_crtc_gamma_set,
74c090b1 13248 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13249 .destroy = intel_crtc_destroy,
13250 .page_flip = intel_crtc_page_flip,
1356837e
MR
13251 .atomic_duplicate_state = intel_crtc_duplicate_state,
13252 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13253};
13254
5358901f
DV
13255static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13256 struct intel_shared_dpll *pll,
13257 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13258{
5358901f 13259 uint32_t val;
ee7b9f93 13260
f458ebbc 13261 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13262 return false;
13263
5358901f 13264 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13265 hw_state->dpll = val;
13266 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13267 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13268
13269 return val & DPLL_VCO_ENABLE;
13270}
13271
15bdd4cf
DV
13272static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13273 struct intel_shared_dpll *pll)
13274{
3e369b76
ACO
13275 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13276 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13277}
13278
e7b903d2
DV
13279static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13280 struct intel_shared_dpll *pll)
13281{
e7b903d2 13282 /* PCH refclock must be enabled first */
89eff4be 13283 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13284
3e369b76 13285 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13286
13287 /* Wait for the clocks to stabilize. */
13288 POSTING_READ(PCH_DPLL(pll->id));
13289 udelay(150);
13290
13291 /* The pixel multiplier can only be updated once the
13292 * DPLL is enabled and the clocks are stable.
13293 *
13294 * So write it again.
13295 */
3e369b76 13296 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13297 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13298 udelay(200);
13299}
13300
13301static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13302 struct intel_shared_dpll *pll)
13303{
13304 struct drm_device *dev = dev_priv->dev;
13305 struct intel_crtc *crtc;
e7b903d2
DV
13306
13307 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13308 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13309 if (intel_crtc_to_shared_dpll(crtc) == pll)
13310 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13311 }
13312
15bdd4cf
DV
13313 I915_WRITE(PCH_DPLL(pll->id), 0);
13314 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13315 udelay(200);
13316}
13317
46edb027
DV
13318static char *ibx_pch_dpll_names[] = {
13319 "PCH DPLL A",
13320 "PCH DPLL B",
13321};
13322
7c74ade1 13323static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13324{
e7b903d2 13325 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13326 int i;
13327
7c74ade1 13328 dev_priv->num_shared_dpll = 2;
ee7b9f93 13329
e72f9fbf 13330 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13331 dev_priv->shared_dplls[i].id = i;
13332 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13333 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13334 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13335 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13336 dev_priv->shared_dplls[i].get_hw_state =
13337 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13338 }
13339}
13340
7c74ade1
DV
13341static void intel_shared_dpll_init(struct drm_device *dev)
13342{
e7b903d2 13343 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13344
9cd86933
DV
13345 if (HAS_DDI(dev))
13346 intel_ddi_pll_init(dev);
13347 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13348 ibx_pch_dpll_init(dev);
13349 else
13350 dev_priv->num_shared_dpll = 0;
13351
13352 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13353}
13354
6beb8c23
MR
13355/**
13356 * intel_prepare_plane_fb - Prepare fb for usage on plane
13357 * @plane: drm plane to prepare for
13358 * @fb: framebuffer to prepare for presentation
13359 *
13360 * Prepares a framebuffer for usage on a display plane. Generally this
13361 * involves pinning the underlying object and updating the frontbuffer tracking
13362 * bits. Some older platforms need special physical address handling for
13363 * cursor planes.
13364 *
13365 * Returns 0 on success, negative error code on failure.
13366 */
13367int
13368intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13369 const struct drm_plane_state *new_state)
465c120c
MR
13370{
13371 struct drm_device *dev = plane->dev;
844f9111 13372 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13373 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23
MR
13374 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13375 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
6beb8c23 13376 int ret = 0;
465c120c 13377
ea2c67bb 13378 if (!obj)
465c120c
MR
13379 return 0;
13380
6beb8c23 13381 mutex_lock(&dev->struct_mutex);
465c120c 13382
6beb8c23
MR
13383 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13384 INTEL_INFO(dev)->cursor_needs_physical) {
13385 int align = IS_I830(dev) ? 16 * 1024 : 256;
13386 ret = i915_gem_object_attach_phys(obj, align);
13387 if (ret)
13388 DRM_DEBUG_KMS("failed to attach phys object\n");
13389 } else {
91af127f 13390 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13391 }
465c120c 13392
6beb8c23 13393 if (ret == 0)
a9ff8714 13394 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13395
4c34574f 13396 mutex_unlock(&dev->struct_mutex);
465c120c 13397
6beb8c23
MR
13398 return ret;
13399}
13400
38f3ce3a
MR
13401/**
13402 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13403 * @plane: drm plane to clean up for
13404 * @fb: old framebuffer that was on plane
13405 *
13406 * Cleans up a framebuffer that has just been removed from a plane.
13407 */
13408void
13409intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13410 const struct drm_plane_state *old_state)
38f3ce3a
MR
13411{
13412 struct drm_device *dev = plane->dev;
844f9111 13413 struct drm_i915_gem_object *obj = intel_fb_obj(old_state->fb);
38f3ce3a 13414
844f9111 13415 if (!obj)
38f3ce3a
MR
13416 return;
13417
13418 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13419 !INTEL_INFO(dev)->cursor_needs_physical) {
13420 mutex_lock(&dev->struct_mutex);
844f9111 13421 intel_unpin_fb_obj(old_state->fb, old_state);
38f3ce3a
MR
13422 mutex_unlock(&dev->struct_mutex);
13423 }
465c120c
MR
13424}
13425
6156a456
CK
13426int
13427skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13428{
13429 int max_scale;
13430 struct drm_device *dev;
13431 struct drm_i915_private *dev_priv;
13432 int crtc_clock, cdclk;
13433
13434 if (!intel_crtc || !crtc_state)
13435 return DRM_PLANE_HELPER_NO_SCALING;
13436
13437 dev = intel_crtc->base.dev;
13438 dev_priv = dev->dev_private;
13439 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13440 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456
CK
13441
13442 if (!crtc_clock || !cdclk)
13443 return DRM_PLANE_HELPER_NO_SCALING;
13444
13445 /*
13446 * skl max scale is lower of:
13447 * close to 3 but not 3, -1 is for that purpose
13448 * or
13449 * cdclk/crtc_clock
13450 */
13451 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13452
13453 return max_scale;
13454}
13455
465c120c 13456static int
3c692a41 13457intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13458 struct intel_crtc_state *crtc_state,
3c692a41
GP
13459 struct intel_plane_state *state)
13460{
2b875c22
MR
13461 struct drm_crtc *crtc = state->base.crtc;
13462 struct drm_framebuffer *fb = state->base.fb;
6156a456 13463 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13464 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13465 bool can_position = false;
465c120c 13466
061e4b8d
ML
13467 /* use scaler when colorkey is not required */
13468 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13469 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13470 min_scale = 1;
13471 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13472 can_position = true;
6156a456 13473 }
d8106366 13474
061e4b8d
ML
13475 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13476 &state->dst, &state->clip,
da20eabd
ML
13477 min_scale, max_scale,
13478 can_position, true,
13479 &state->visible);
14af293f
GP
13480}
13481
13482static void
13483intel_commit_primary_plane(struct drm_plane *plane,
13484 struct intel_plane_state *state)
13485{
2b875c22
MR
13486 struct drm_crtc *crtc = state->base.crtc;
13487 struct drm_framebuffer *fb = state->base.fb;
13488 struct drm_device *dev = plane->dev;
14af293f 13489 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13490 struct intel_crtc *intel_crtc;
14af293f
GP
13491 struct drm_rect *src = &state->src;
13492
ea2c67bb
MR
13493 crtc = crtc ? crtc : plane->crtc;
13494 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13495
13496 plane->fb = fb;
9dc806fc
MR
13497 crtc->x = src->x1 >> 16;
13498 crtc->y = src->y1 >> 16;
ccc759dc 13499
a539205a 13500 if (!crtc->state->active)
302d19ac 13501 return;
465c120c 13502
d4b08630
ML
13503 dev_priv->display.update_primary_plane(crtc, fb,
13504 state->src.x1 >> 16,
13505 state->src.y1 >> 16);
465c120c
MR
13506}
13507
a8ad0d8e
ML
13508static void
13509intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13510 struct drm_crtc *crtc)
a8ad0d8e
ML
13511{
13512 struct drm_device *dev = plane->dev;
13513 struct drm_i915_private *dev_priv = dev->dev_private;
13514
a8ad0d8e
ML
13515 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13516}
13517
613d2b27
ML
13518static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13519 struct drm_crtc_state *old_crtc_state)
3c692a41 13520{
32b7eeec 13521 struct drm_device *dev = crtc->dev;
3c692a41 13522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13523 struct intel_crtc_state *old_intel_state =
13524 to_intel_crtc_state(old_crtc_state);
13525 bool modeset = needs_modeset(crtc->state);
3c692a41 13526
f015c551 13527 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13528 intel_update_watermarks(crtc);
3c692a41 13529
c34c9ee4 13530 /* Perform vblank evasion around commit operation */
a539205a 13531 if (crtc->state->active)
34e0adbb 13532 intel_pipe_update_start(intel_crtc);
0583236e 13533
bfd16b2a
ML
13534 if (modeset)
13535 return;
0583236e 13536
bfd16b2a
ML
13537 if (to_intel_crtc_state(crtc->state)->update_pipe)
13538 intel_update_pipe_config(intel_crtc, old_intel_state);
13539 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13540 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13541}
13542
613d2b27
ML
13543static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13544 struct drm_crtc_state *old_crtc_state)
32b7eeec 13545{
32b7eeec 13546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13547
8f539a83 13548 if (crtc->state->active)
34e0adbb 13549 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13550}
13551
cf4c7c12 13552/**
4a3b8769
MR
13553 * intel_plane_destroy - destroy a plane
13554 * @plane: plane to destroy
cf4c7c12 13555 *
4a3b8769
MR
13556 * Common destruction function for all types of planes (primary, cursor,
13557 * sprite).
cf4c7c12 13558 */
4a3b8769 13559void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13560{
13561 struct intel_plane *intel_plane = to_intel_plane(plane);
13562 drm_plane_cleanup(plane);
13563 kfree(intel_plane);
13564}
13565
65a3fea0 13566const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13567 .update_plane = drm_atomic_helper_update_plane,
13568 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13569 .destroy = intel_plane_destroy,
c196e1d6 13570 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13571 .atomic_get_property = intel_plane_atomic_get_property,
13572 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13573 .atomic_duplicate_state = intel_plane_duplicate_state,
13574 .atomic_destroy_state = intel_plane_destroy_state,
13575
465c120c
MR
13576};
13577
13578static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13579 int pipe)
13580{
13581 struct intel_plane *primary;
8e7d688b 13582 struct intel_plane_state *state;
465c120c 13583 const uint32_t *intel_primary_formats;
45e3743a 13584 unsigned int num_formats;
465c120c
MR
13585
13586 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13587 if (primary == NULL)
13588 return NULL;
13589
8e7d688b
MR
13590 state = intel_create_plane_state(&primary->base);
13591 if (!state) {
ea2c67bb
MR
13592 kfree(primary);
13593 return NULL;
13594 }
8e7d688b 13595 primary->base.state = &state->base;
ea2c67bb 13596
465c120c
MR
13597 primary->can_scale = false;
13598 primary->max_downscale = 1;
6156a456
CK
13599 if (INTEL_INFO(dev)->gen >= 9) {
13600 primary->can_scale = true;
af99ceda 13601 state->scaler_id = -1;
6156a456 13602 }
465c120c
MR
13603 primary->pipe = pipe;
13604 primary->plane = pipe;
a9ff8714 13605 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13606 primary->check_plane = intel_check_primary_plane;
13607 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13608 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13609 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13610 primary->plane = !pipe;
13611
6c0fd451
DL
13612 if (INTEL_INFO(dev)->gen >= 9) {
13613 intel_primary_formats = skl_primary_formats;
13614 num_formats = ARRAY_SIZE(skl_primary_formats);
13615 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13616 intel_primary_formats = i965_primary_formats;
13617 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13618 } else {
13619 intel_primary_formats = i8xx_primary_formats;
13620 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13621 }
13622
13623 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13624 &intel_plane_funcs,
465c120c
MR
13625 intel_primary_formats, num_formats,
13626 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13627
3b7a5119
SJ
13628 if (INTEL_INFO(dev)->gen >= 4)
13629 intel_create_rotation_property(dev, primary);
48404c1e 13630
ea2c67bb
MR
13631 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13632
465c120c
MR
13633 return &primary->base;
13634}
13635
3b7a5119
SJ
13636void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13637{
13638 if (!dev->mode_config.rotation_property) {
13639 unsigned long flags = BIT(DRM_ROTATE_0) |
13640 BIT(DRM_ROTATE_180);
13641
13642 if (INTEL_INFO(dev)->gen >= 9)
13643 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13644
13645 dev->mode_config.rotation_property =
13646 drm_mode_create_rotation_property(dev, flags);
13647 }
13648 if (dev->mode_config.rotation_property)
13649 drm_object_attach_property(&plane->base.base,
13650 dev->mode_config.rotation_property,
13651 plane->base.state->rotation);
13652}
13653
3d7d6510 13654static int
852e787c 13655intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13656 struct intel_crtc_state *crtc_state,
852e787c 13657 struct intel_plane_state *state)
3d7d6510 13658{
061e4b8d 13659 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13660 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13661 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13662 unsigned stride;
13663 int ret;
3d7d6510 13664
061e4b8d
ML
13665 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13666 &state->dst, &state->clip,
3d7d6510
MR
13667 DRM_PLANE_HELPER_NO_SCALING,
13668 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13669 true, true, &state->visible);
757f9a3e
GP
13670 if (ret)
13671 return ret;
13672
757f9a3e
GP
13673 /* if we want to turn off the cursor ignore width and height */
13674 if (!obj)
da20eabd 13675 return 0;
757f9a3e 13676
757f9a3e 13677 /* Check for which cursor types we support */
061e4b8d 13678 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13679 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13680 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13681 return -EINVAL;
13682 }
13683
ea2c67bb
MR
13684 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13685 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13686 DRM_DEBUG_KMS("buffer is too small\n");
13687 return -ENOMEM;
13688 }
13689
3a656b54 13690 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13691 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13692 return -EINVAL;
32b7eeec
MR
13693 }
13694
da20eabd 13695 return 0;
852e787c 13696}
3d7d6510 13697
a8ad0d8e
ML
13698static void
13699intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13700 struct drm_crtc *crtc)
a8ad0d8e 13701{
a8ad0d8e
ML
13702 intel_crtc_update_cursor(crtc, false);
13703}
13704
f4a2cf29 13705static void
852e787c
GP
13706intel_commit_cursor_plane(struct drm_plane *plane,
13707 struct intel_plane_state *state)
13708{
2b875c22 13709 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13710 struct drm_device *dev = plane->dev;
13711 struct intel_crtc *intel_crtc;
2b875c22 13712 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13713 uint32_t addr;
852e787c 13714
ea2c67bb
MR
13715 crtc = crtc ? crtc : plane->crtc;
13716 intel_crtc = to_intel_crtc(crtc);
13717
a912f12f
GP
13718 if (intel_crtc->cursor_bo == obj)
13719 goto update;
4ed91096 13720
f4a2cf29 13721 if (!obj)
a912f12f 13722 addr = 0;
f4a2cf29 13723 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13724 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13725 else
a912f12f 13726 addr = obj->phys_handle->busaddr;
852e787c 13727
a912f12f
GP
13728 intel_crtc->cursor_addr = addr;
13729 intel_crtc->cursor_bo = obj;
852e787c 13730
302d19ac 13731update:
a539205a 13732 if (crtc->state->active)
a912f12f 13733 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13734}
13735
3d7d6510
MR
13736static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13737 int pipe)
13738{
13739 struct intel_plane *cursor;
8e7d688b 13740 struct intel_plane_state *state;
3d7d6510
MR
13741
13742 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13743 if (cursor == NULL)
13744 return NULL;
13745
8e7d688b
MR
13746 state = intel_create_plane_state(&cursor->base);
13747 if (!state) {
ea2c67bb
MR
13748 kfree(cursor);
13749 return NULL;
13750 }
8e7d688b 13751 cursor->base.state = &state->base;
ea2c67bb 13752
3d7d6510
MR
13753 cursor->can_scale = false;
13754 cursor->max_downscale = 1;
13755 cursor->pipe = pipe;
13756 cursor->plane = pipe;
a9ff8714 13757 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13758 cursor->check_plane = intel_check_cursor_plane;
13759 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13760 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13761
13762 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13763 &intel_plane_funcs,
3d7d6510
MR
13764 intel_cursor_formats,
13765 ARRAY_SIZE(intel_cursor_formats),
13766 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13767
13768 if (INTEL_INFO(dev)->gen >= 4) {
13769 if (!dev->mode_config.rotation_property)
13770 dev->mode_config.rotation_property =
13771 drm_mode_create_rotation_property(dev,
13772 BIT(DRM_ROTATE_0) |
13773 BIT(DRM_ROTATE_180));
13774 if (dev->mode_config.rotation_property)
13775 drm_object_attach_property(&cursor->base.base,
13776 dev->mode_config.rotation_property,
8e7d688b 13777 state->base.rotation);
4398ad45
VS
13778 }
13779
af99ceda
CK
13780 if (INTEL_INFO(dev)->gen >=9)
13781 state->scaler_id = -1;
13782
ea2c67bb
MR
13783 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13784
3d7d6510
MR
13785 return &cursor->base;
13786}
13787
549e2bfb
CK
13788static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13789 struct intel_crtc_state *crtc_state)
13790{
13791 int i;
13792 struct intel_scaler *intel_scaler;
13793 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13794
13795 for (i = 0; i < intel_crtc->num_scalers; i++) {
13796 intel_scaler = &scaler_state->scalers[i];
13797 intel_scaler->in_use = 0;
549e2bfb
CK
13798 intel_scaler->mode = PS_SCALER_MODE_DYN;
13799 }
13800
13801 scaler_state->scaler_id = -1;
13802}
13803
b358d0a6 13804static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13805{
fbee40df 13806 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13807 struct intel_crtc *intel_crtc;
f5de6e07 13808 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13809 struct drm_plane *primary = NULL;
13810 struct drm_plane *cursor = NULL;
465c120c 13811 int i, ret;
79e53945 13812
955382f3 13813 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13814 if (intel_crtc == NULL)
13815 return;
13816
f5de6e07
ACO
13817 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13818 if (!crtc_state)
13819 goto fail;
550acefd
ACO
13820 intel_crtc->config = crtc_state;
13821 intel_crtc->base.state = &crtc_state->base;
07878248 13822 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13823
549e2bfb
CK
13824 /* initialize shared scalers */
13825 if (INTEL_INFO(dev)->gen >= 9) {
13826 if (pipe == PIPE_C)
13827 intel_crtc->num_scalers = 1;
13828 else
13829 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13830
13831 skl_init_scalers(dev, intel_crtc, crtc_state);
13832 }
13833
465c120c 13834 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13835 if (!primary)
13836 goto fail;
13837
13838 cursor = intel_cursor_plane_create(dev, pipe);
13839 if (!cursor)
13840 goto fail;
13841
465c120c 13842 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13843 cursor, &intel_crtc_funcs);
13844 if (ret)
13845 goto fail;
79e53945
JB
13846
13847 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13848 for (i = 0; i < 256; i++) {
13849 intel_crtc->lut_r[i] = i;
13850 intel_crtc->lut_g[i] = i;
13851 intel_crtc->lut_b[i] = i;
13852 }
13853
1f1c2e24
VS
13854 /*
13855 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13856 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13857 */
80824003
JB
13858 intel_crtc->pipe = pipe;
13859 intel_crtc->plane = pipe;
3a77c4c4 13860 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13861 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13862 intel_crtc->plane = !pipe;
80824003
JB
13863 }
13864
4b0e333e
CW
13865 intel_crtc->cursor_base = ~0;
13866 intel_crtc->cursor_cntl = ~0;
dc41c154 13867 intel_crtc->cursor_size = ~0;
8d7849db 13868
852eb00d
VS
13869 intel_crtc->wm.cxsr_allowed = true;
13870
22fd0fab
JB
13871 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13872 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13873 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13874 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13875
79e53945 13876 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13877
13878 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13879 return;
13880
13881fail:
13882 if (primary)
13883 drm_plane_cleanup(primary);
13884 if (cursor)
13885 drm_plane_cleanup(cursor);
f5de6e07 13886 kfree(crtc_state);
3d7d6510 13887 kfree(intel_crtc);
79e53945
JB
13888}
13889
752aa88a
JB
13890enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13891{
13892 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13893 struct drm_device *dev = connector->base.dev;
752aa88a 13894
51fd371b 13895 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13896
d3babd3f 13897 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13898 return INVALID_PIPE;
13899
13900 return to_intel_crtc(encoder->crtc)->pipe;
13901}
13902
08d7b3d1 13903int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13904 struct drm_file *file)
08d7b3d1 13905{
08d7b3d1 13906 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13907 struct drm_crtc *drmmode_crtc;
c05422d5 13908 struct intel_crtc *crtc;
08d7b3d1 13909
7707e653 13910 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13911
7707e653 13912 if (!drmmode_crtc) {
08d7b3d1 13913 DRM_ERROR("no such CRTC id\n");
3f2c2057 13914 return -ENOENT;
08d7b3d1
CW
13915 }
13916
7707e653 13917 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13918 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13919
c05422d5 13920 return 0;
08d7b3d1
CW
13921}
13922
66a9278e 13923static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13924{
66a9278e
DV
13925 struct drm_device *dev = encoder->base.dev;
13926 struct intel_encoder *source_encoder;
79e53945 13927 int index_mask = 0;
79e53945
JB
13928 int entry = 0;
13929
b2784e15 13930 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13931 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13932 index_mask |= (1 << entry);
13933
79e53945
JB
13934 entry++;
13935 }
4ef69c7a 13936
79e53945
JB
13937 return index_mask;
13938}
13939
4d302442
CW
13940static bool has_edp_a(struct drm_device *dev)
13941{
13942 struct drm_i915_private *dev_priv = dev->dev_private;
13943
13944 if (!IS_MOBILE(dev))
13945 return false;
13946
13947 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13948 return false;
13949
e3589908 13950 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13951 return false;
13952
13953 return true;
13954}
13955
84b4e042
JB
13956static bool intel_crt_present(struct drm_device *dev)
13957{
13958 struct drm_i915_private *dev_priv = dev->dev_private;
13959
884497ed
DL
13960 if (INTEL_INFO(dev)->gen >= 9)
13961 return false;
13962
cf404ce4 13963 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
13964 return false;
13965
13966 if (IS_CHERRYVIEW(dev))
13967 return false;
13968
13969 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13970 return false;
13971
13972 return true;
13973}
13974
79e53945
JB
13975static void intel_setup_outputs(struct drm_device *dev)
13976{
725e30ad 13977 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 13978 struct intel_encoder *encoder;
cb0953d7 13979 bool dpd_is_edp = false;
79e53945 13980
c9093354 13981 intel_lvds_init(dev);
79e53945 13982
84b4e042 13983 if (intel_crt_present(dev))
79935fca 13984 intel_crt_init(dev);
cb0953d7 13985
c776eb2e
VK
13986 if (IS_BROXTON(dev)) {
13987 /*
13988 * FIXME: Broxton doesn't support port detection via the
13989 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13990 * detect the ports.
13991 */
13992 intel_ddi_init(dev, PORT_A);
13993 intel_ddi_init(dev, PORT_B);
13994 intel_ddi_init(dev, PORT_C);
13995 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
13996 int found;
13997
de31facd
JB
13998 /*
13999 * Haswell uses DDI functions to detect digital outputs.
14000 * On SKL pre-D0 the strap isn't connected, so we assume
14001 * it's there.
14002 */
77179400 14003 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14004 /* WaIgnoreDDIAStrap: skl */
5a2376d1 14005 if (found || IS_SKYLAKE(dev))
0e72a5b5
ED
14006 intel_ddi_init(dev, PORT_A);
14007
14008 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14009 * register */
14010 found = I915_READ(SFUSE_STRAP);
14011
14012 if (found & SFUSE_STRAP_DDIB_DETECTED)
14013 intel_ddi_init(dev, PORT_B);
14014 if (found & SFUSE_STRAP_DDIC_DETECTED)
14015 intel_ddi_init(dev, PORT_C);
14016 if (found & SFUSE_STRAP_DDID_DETECTED)
14017 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14018 /*
14019 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14020 */
14021 if (IS_SKYLAKE(dev) &&
14022 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14023 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14024 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14025 intel_ddi_init(dev, PORT_E);
14026
0e72a5b5 14027 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14028 int found;
5d8a7752 14029 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14030
14031 if (has_edp_a(dev))
14032 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14033
dc0fa718 14034 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14035 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14036 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14037 if (!found)
e2debe91 14038 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14039 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14040 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14041 }
14042
dc0fa718 14043 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14044 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14045
dc0fa718 14046 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14047 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14048
5eb08b69 14049 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14050 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14051
270b3042 14052 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14053 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14054 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14055 /*
14056 * The DP_DETECTED bit is the latched state of the DDC
14057 * SDA pin at boot. However since eDP doesn't require DDC
14058 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14059 * eDP ports may have been muxed to an alternate function.
14060 * Thus we can't rely on the DP_DETECTED bit alone to detect
14061 * eDP ports. Consult the VBT as well as DP_DETECTED to
14062 * detect eDP ports.
14063 */
e66eb81d 14064 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14065 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14066 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14067 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14068 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14069 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14070
e66eb81d 14071 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14072 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14073 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14074 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14075 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14076 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14077
9418c1f1 14078 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14079 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14080 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14081 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14082 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14083 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14084 }
14085
3cfca973 14086 intel_dsi_init(dev);
09da55dc 14087 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14088 bool found = false;
7d57382e 14089
e2debe91 14090 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14091 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14092 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14093 if (!found && IS_G4X(dev)) {
b01f2c3a 14094 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14095 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14096 }
27185ae1 14097
3fec3d2f 14098 if (!found && IS_G4X(dev))
ab9d7c30 14099 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14100 }
13520b05
KH
14101
14102 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14103
e2debe91 14104 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14105 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14106 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14107 }
27185ae1 14108
e2debe91 14109 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14110
3fec3d2f 14111 if (IS_G4X(dev)) {
b01f2c3a 14112 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14113 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14114 }
3fec3d2f 14115 if (IS_G4X(dev))
ab9d7c30 14116 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14117 }
27185ae1 14118
3fec3d2f 14119 if (IS_G4X(dev) &&
e7281eab 14120 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14121 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14122 } else if (IS_GEN2(dev))
79e53945
JB
14123 intel_dvo_init(dev);
14124
103a196f 14125 if (SUPPORTS_TV(dev))
79e53945
JB
14126 intel_tv_init(dev);
14127
0bc12bcb 14128 intel_psr_init(dev);
7c8f8a70 14129
b2784e15 14130 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14131 encoder->base.possible_crtcs = encoder->crtc_mask;
14132 encoder->base.possible_clones =
66a9278e 14133 intel_encoder_clones(encoder);
79e53945 14134 }
47356eb6 14135
dde86e2d 14136 intel_init_pch_refclk(dev);
270b3042
DV
14137
14138 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14139}
14140
14141static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14142{
60a5ca01 14143 struct drm_device *dev = fb->dev;
79e53945 14144 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14145
ef2d633e 14146 drm_framebuffer_cleanup(fb);
60a5ca01 14147 mutex_lock(&dev->struct_mutex);
ef2d633e 14148 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14149 drm_gem_object_unreference(&intel_fb->obj->base);
14150 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14151 kfree(intel_fb);
14152}
14153
14154static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14155 struct drm_file *file,
79e53945
JB
14156 unsigned int *handle)
14157{
14158 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14159 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14160
cc917ab4
CW
14161 if (obj->userptr.mm) {
14162 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14163 return -EINVAL;
14164 }
14165
05394f39 14166 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14167}
14168
86c98588
RV
14169static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14170 struct drm_file *file,
14171 unsigned flags, unsigned color,
14172 struct drm_clip_rect *clips,
14173 unsigned num_clips)
14174{
14175 struct drm_device *dev = fb->dev;
14176 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14177 struct drm_i915_gem_object *obj = intel_fb->obj;
14178
14179 mutex_lock(&dev->struct_mutex);
74b4ea1e 14180 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14181 mutex_unlock(&dev->struct_mutex);
14182
14183 return 0;
14184}
14185
79e53945
JB
14186static const struct drm_framebuffer_funcs intel_fb_funcs = {
14187 .destroy = intel_user_framebuffer_destroy,
14188 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14189 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14190};
14191
b321803d
DL
14192static
14193u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14194 uint32_t pixel_format)
14195{
14196 u32 gen = INTEL_INFO(dev)->gen;
14197
14198 if (gen >= 9) {
14199 /* "The stride in bytes must not exceed the of the size of 8K
14200 * pixels and 32K bytes."
14201 */
14202 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14203 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14204 return 32*1024;
14205 } else if (gen >= 4) {
14206 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14207 return 16*1024;
14208 else
14209 return 32*1024;
14210 } else if (gen >= 3) {
14211 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14212 return 8*1024;
14213 else
14214 return 16*1024;
14215 } else {
14216 /* XXX DSPC is limited to 4k tiled */
14217 return 8*1024;
14218 }
14219}
14220
b5ea642a
DV
14221static int intel_framebuffer_init(struct drm_device *dev,
14222 struct intel_framebuffer *intel_fb,
14223 struct drm_mode_fb_cmd2 *mode_cmd,
14224 struct drm_i915_gem_object *obj)
79e53945 14225{
6761dd31 14226 unsigned int aligned_height;
79e53945 14227 int ret;
b321803d 14228 u32 pitch_limit, stride_alignment;
79e53945 14229
dd4916c5
DV
14230 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14231
2a80eada
DV
14232 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14233 /* Enforce that fb modifier and tiling mode match, but only for
14234 * X-tiled. This is needed for FBC. */
14235 if (!!(obj->tiling_mode == I915_TILING_X) !=
14236 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14237 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14238 return -EINVAL;
14239 }
14240 } else {
14241 if (obj->tiling_mode == I915_TILING_X)
14242 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14243 else if (obj->tiling_mode == I915_TILING_Y) {
14244 DRM_DEBUG("No Y tiling for legacy addfb\n");
14245 return -EINVAL;
14246 }
14247 }
14248
9a8f0a12
TU
14249 /* Passed in modifier sanity checking. */
14250 switch (mode_cmd->modifier[0]) {
14251 case I915_FORMAT_MOD_Y_TILED:
14252 case I915_FORMAT_MOD_Yf_TILED:
14253 if (INTEL_INFO(dev)->gen < 9) {
14254 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14255 mode_cmd->modifier[0]);
14256 return -EINVAL;
14257 }
14258 case DRM_FORMAT_MOD_NONE:
14259 case I915_FORMAT_MOD_X_TILED:
14260 break;
14261 default:
c0f40428
JB
14262 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14263 mode_cmd->modifier[0]);
57cd6508 14264 return -EINVAL;
c16ed4be 14265 }
57cd6508 14266
b321803d
DL
14267 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14268 mode_cmd->pixel_format);
14269 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14270 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14271 mode_cmd->pitches[0], stride_alignment);
57cd6508 14272 return -EINVAL;
c16ed4be 14273 }
57cd6508 14274
b321803d
DL
14275 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14276 mode_cmd->pixel_format);
a35cdaa0 14277 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14278 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14279 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14280 "tiled" : "linear",
a35cdaa0 14281 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14282 return -EINVAL;
c16ed4be 14283 }
5d7bd705 14284
2a80eada 14285 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14286 mode_cmd->pitches[0] != obj->stride) {
14287 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14288 mode_cmd->pitches[0], obj->stride);
5d7bd705 14289 return -EINVAL;
c16ed4be 14290 }
5d7bd705 14291
57779d06 14292 /* Reject formats not supported by any plane early. */
308e5bcb 14293 switch (mode_cmd->pixel_format) {
57779d06 14294 case DRM_FORMAT_C8:
04b3924d
VS
14295 case DRM_FORMAT_RGB565:
14296 case DRM_FORMAT_XRGB8888:
14297 case DRM_FORMAT_ARGB8888:
57779d06
VS
14298 break;
14299 case DRM_FORMAT_XRGB1555:
c16ed4be 14300 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14301 DRM_DEBUG("unsupported pixel format: %s\n",
14302 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14303 return -EINVAL;
c16ed4be 14304 }
57779d06 14305 break;
57779d06 14306 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14307 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14308 DRM_DEBUG("unsupported pixel format: %s\n",
14309 drm_get_format_name(mode_cmd->pixel_format));
14310 return -EINVAL;
14311 }
14312 break;
14313 case DRM_FORMAT_XBGR8888:
04b3924d 14314 case DRM_FORMAT_XRGB2101010:
57779d06 14315 case DRM_FORMAT_XBGR2101010:
c16ed4be 14316 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14317 DRM_DEBUG("unsupported pixel format: %s\n",
14318 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14319 return -EINVAL;
c16ed4be 14320 }
b5626747 14321 break;
7531208b
DL
14322 case DRM_FORMAT_ABGR2101010:
14323 if (!IS_VALLEYVIEW(dev)) {
14324 DRM_DEBUG("unsupported pixel format: %s\n",
14325 drm_get_format_name(mode_cmd->pixel_format));
14326 return -EINVAL;
14327 }
14328 break;
04b3924d
VS
14329 case DRM_FORMAT_YUYV:
14330 case DRM_FORMAT_UYVY:
14331 case DRM_FORMAT_YVYU:
14332 case DRM_FORMAT_VYUY:
c16ed4be 14333 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14334 DRM_DEBUG("unsupported pixel format: %s\n",
14335 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14336 return -EINVAL;
c16ed4be 14337 }
57cd6508
CW
14338 break;
14339 default:
4ee62c76
VS
14340 DRM_DEBUG("unsupported pixel format: %s\n",
14341 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14342 return -EINVAL;
14343 }
14344
90f9a336
VS
14345 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14346 if (mode_cmd->offsets[0] != 0)
14347 return -EINVAL;
14348
ec2c981e 14349 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14350 mode_cmd->pixel_format,
14351 mode_cmd->modifier[0]);
53155c0a
DV
14352 /* FIXME drm helper for size checks (especially planar formats)? */
14353 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14354 return -EINVAL;
14355
c7d73f6a
DV
14356 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14357 intel_fb->obj = obj;
80075d49 14358 intel_fb->obj->framebuffer_references++;
c7d73f6a 14359
79e53945
JB
14360 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14361 if (ret) {
14362 DRM_ERROR("framebuffer init failed %d\n", ret);
14363 return ret;
14364 }
14365
79e53945
JB
14366 return 0;
14367}
14368
79e53945
JB
14369static struct drm_framebuffer *
14370intel_user_framebuffer_create(struct drm_device *dev,
14371 struct drm_file *filp,
308e5bcb 14372 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14373{
05394f39 14374 struct drm_i915_gem_object *obj;
79e53945 14375
308e5bcb
JB
14376 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14377 mode_cmd->handles[0]));
c8725226 14378 if (&obj->base == NULL)
cce13ff7 14379 return ERR_PTR(-ENOENT);
79e53945 14380
d2dff872 14381 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14382}
14383
0695726e 14384#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14385static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14386{
14387}
14388#endif
14389
79e53945 14390static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14391 .fb_create = intel_user_framebuffer_create,
0632fef6 14392 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14393 .atomic_check = intel_atomic_check,
14394 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14395 .atomic_state_alloc = intel_atomic_state_alloc,
14396 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14397};
14398
e70236a8
JB
14399/* Set up chip specific display functions */
14400static void intel_init_display(struct drm_device *dev)
14401{
14402 struct drm_i915_private *dev_priv = dev->dev_private;
14403
ee9300bb
DV
14404 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14405 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14406 else if (IS_CHERRYVIEW(dev))
14407 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14408 else if (IS_VALLEYVIEW(dev))
14409 dev_priv->display.find_dpll = vlv_find_best_dpll;
14410 else if (IS_PINEVIEW(dev))
14411 dev_priv->display.find_dpll = pnv_find_best_dpll;
14412 else
14413 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14414
bc8d7dff
DL
14415 if (INTEL_INFO(dev)->gen >= 9) {
14416 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14417 dev_priv->display.get_initial_plane_config =
14418 skylake_get_initial_plane_config;
bc8d7dff
DL
14419 dev_priv->display.crtc_compute_clock =
14420 haswell_crtc_compute_clock;
14421 dev_priv->display.crtc_enable = haswell_crtc_enable;
14422 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14423 dev_priv->display.update_primary_plane =
14424 skylake_update_primary_plane;
14425 } else if (HAS_DDI(dev)) {
0e8ffe1b 14426 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14427 dev_priv->display.get_initial_plane_config =
14428 ironlake_get_initial_plane_config;
797d0259
ACO
14429 dev_priv->display.crtc_compute_clock =
14430 haswell_crtc_compute_clock;
4f771f10
PZ
14431 dev_priv->display.crtc_enable = haswell_crtc_enable;
14432 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14433 dev_priv->display.update_primary_plane =
14434 ironlake_update_primary_plane;
09b4ddf9 14435 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14436 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14437 dev_priv->display.get_initial_plane_config =
14438 ironlake_get_initial_plane_config;
3fb37703
ACO
14439 dev_priv->display.crtc_compute_clock =
14440 ironlake_crtc_compute_clock;
76e5a89c
DV
14441 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14442 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14443 dev_priv->display.update_primary_plane =
14444 ironlake_update_primary_plane;
89b667f8
JB
14445 } else if (IS_VALLEYVIEW(dev)) {
14446 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14447 dev_priv->display.get_initial_plane_config =
14448 i9xx_get_initial_plane_config;
d6dfee7a 14449 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14450 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14451 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14452 dev_priv->display.update_primary_plane =
14453 i9xx_update_primary_plane;
f564048e 14454 } else {
0e8ffe1b 14455 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14456 dev_priv->display.get_initial_plane_config =
14457 i9xx_get_initial_plane_config;
d6dfee7a 14458 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14459 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14460 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14461 dev_priv->display.update_primary_plane =
14462 i9xx_update_primary_plane;
f564048e 14463 }
e70236a8 14464
e70236a8 14465 /* Returns the core display clock speed */
1652d19e
VS
14466 if (IS_SKYLAKE(dev))
14467 dev_priv->display.get_display_clock_speed =
14468 skylake_get_display_clock_speed;
acd3f3d3
BP
14469 else if (IS_BROXTON(dev))
14470 dev_priv->display.get_display_clock_speed =
14471 broxton_get_display_clock_speed;
1652d19e
VS
14472 else if (IS_BROADWELL(dev))
14473 dev_priv->display.get_display_clock_speed =
14474 broadwell_get_display_clock_speed;
14475 else if (IS_HASWELL(dev))
14476 dev_priv->display.get_display_clock_speed =
14477 haswell_get_display_clock_speed;
14478 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14479 dev_priv->display.get_display_clock_speed =
14480 valleyview_get_display_clock_speed;
b37a6434
VS
14481 else if (IS_GEN5(dev))
14482 dev_priv->display.get_display_clock_speed =
14483 ilk_get_display_clock_speed;
a7c66cd8 14484 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14485 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14486 dev_priv->display.get_display_clock_speed =
14487 i945_get_display_clock_speed;
34edce2f
VS
14488 else if (IS_GM45(dev))
14489 dev_priv->display.get_display_clock_speed =
14490 gm45_get_display_clock_speed;
14491 else if (IS_CRESTLINE(dev))
14492 dev_priv->display.get_display_clock_speed =
14493 i965gm_get_display_clock_speed;
14494 else if (IS_PINEVIEW(dev))
14495 dev_priv->display.get_display_clock_speed =
14496 pnv_get_display_clock_speed;
14497 else if (IS_G33(dev) || IS_G4X(dev))
14498 dev_priv->display.get_display_clock_speed =
14499 g33_get_display_clock_speed;
e70236a8
JB
14500 else if (IS_I915G(dev))
14501 dev_priv->display.get_display_clock_speed =
14502 i915_get_display_clock_speed;
257a7ffc 14503 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14504 dev_priv->display.get_display_clock_speed =
14505 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14506 else if (IS_PINEVIEW(dev))
14507 dev_priv->display.get_display_clock_speed =
14508 pnv_get_display_clock_speed;
e70236a8
JB
14509 else if (IS_I915GM(dev))
14510 dev_priv->display.get_display_clock_speed =
14511 i915gm_get_display_clock_speed;
14512 else if (IS_I865G(dev))
14513 dev_priv->display.get_display_clock_speed =
14514 i865_get_display_clock_speed;
f0f8a9ce 14515 else if (IS_I85X(dev))
e70236a8 14516 dev_priv->display.get_display_clock_speed =
1b1d2716 14517 i85x_get_display_clock_speed;
623e01e5
VS
14518 else { /* 830 */
14519 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14520 dev_priv->display.get_display_clock_speed =
14521 i830_get_display_clock_speed;
623e01e5 14522 }
e70236a8 14523
7c10a2b5 14524 if (IS_GEN5(dev)) {
3bb11b53 14525 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14526 } else if (IS_GEN6(dev)) {
14527 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14528 } else if (IS_IVYBRIDGE(dev)) {
14529 /* FIXME: detect B0+ stepping and use auto training */
14530 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14531 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14532 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14533 if (IS_BROADWELL(dev)) {
14534 dev_priv->display.modeset_commit_cdclk =
14535 broadwell_modeset_commit_cdclk;
14536 dev_priv->display.modeset_calc_cdclk =
14537 broadwell_modeset_calc_cdclk;
14538 }
30a970c6 14539 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14540 dev_priv->display.modeset_commit_cdclk =
14541 valleyview_modeset_commit_cdclk;
14542 dev_priv->display.modeset_calc_cdclk =
14543 valleyview_modeset_calc_cdclk;
f8437dd1 14544 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14545 dev_priv->display.modeset_commit_cdclk =
14546 broxton_modeset_commit_cdclk;
14547 dev_priv->display.modeset_calc_cdclk =
14548 broxton_modeset_calc_cdclk;
e70236a8 14549 }
8c9f3aaf 14550
8c9f3aaf
JB
14551 switch (INTEL_INFO(dev)->gen) {
14552 case 2:
14553 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14554 break;
14555
14556 case 3:
14557 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14558 break;
14559
14560 case 4:
14561 case 5:
14562 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14563 break;
14564
14565 case 6:
14566 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14567 break;
7c9017e5 14568 case 7:
4e0bbc31 14569 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14570 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14571 break;
830c81db 14572 case 9:
ba343e02
TU
14573 /* Drop through - unsupported since execlist only. */
14574 default:
14575 /* Default just returns -ENODEV to indicate unsupported */
14576 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14577 }
7bd688cd 14578
e39b999a 14579 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14580}
14581
b690e96c
JB
14582/*
14583 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14584 * resume, or other times. This quirk makes sure that's the case for
14585 * affected systems.
14586 */
0206e353 14587static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14588{
14589 struct drm_i915_private *dev_priv = dev->dev_private;
14590
14591 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14592 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14593}
14594
b6b5d049
VS
14595static void quirk_pipeb_force(struct drm_device *dev)
14596{
14597 struct drm_i915_private *dev_priv = dev->dev_private;
14598
14599 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14600 DRM_INFO("applying pipe b force quirk\n");
14601}
14602
435793df
KP
14603/*
14604 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14605 */
14606static void quirk_ssc_force_disable(struct drm_device *dev)
14607{
14608 struct drm_i915_private *dev_priv = dev->dev_private;
14609 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14610 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14611}
14612
4dca20ef 14613/*
5a15ab5b
CE
14614 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14615 * brightness value
4dca20ef
CE
14616 */
14617static void quirk_invert_brightness(struct drm_device *dev)
14618{
14619 struct drm_i915_private *dev_priv = dev->dev_private;
14620 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14621 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14622}
14623
9c72cc6f
SD
14624/* Some VBT's incorrectly indicate no backlight is present */
14625static void quirk_backlight_present(struct drm_device *dev)
14626{
14627 struct drm_i915_private *dev_priv = dev->dev_private;
14628 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14629 DRM_INFO("applying backlight present quirk\n");
14630}
14631
b690e96c
JB
14632struct intel_quirk {
14633 int device;
14634 int subsystem_vendor;
14635 int subsystem_device;
14636 void (*hook)(struct drm_device *dev);
14637};
14638
5f85f176
EE
14639/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14640struct intel_dmi_quirk {
14641 void (*hook)(struct drm_device *dev);
14642 const struct dmi_system_id (*dmi_id_list)[];
14643};
14644
14645static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14646{
14647 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14648 return 1;
14649}
14650
14651static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14652 {
14653 .dmi_id_list = &(const struct dmi_system_id[]) {
14654 {
14655 .callback = intel_dmi_reverse_brightness,
14656 .ident = "NCR Corporation",
14657 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14658 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14659 },
14660 },
14661 { } /* terminating entry */
14662 },
14663 .hook = quirk_invert_brightness,
14664 },
14665};
14666
c43b5634 14667static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14668 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14669 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14670
b690e96c
JB
14671 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14672 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14673
5f080c0f
VS
14674 /* 830 needs to leave pipe A & dpll A up */
14675 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14676
b6b5d049
VS
14677 /* 830 needs to leave pipe B & dpll B up */
14678 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14679
435793df
KP
14680 /* Lenovo U160 cannot use SSC on LVDS */
14681 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14682
14683 /* Sony Vaio Y cannot use SSC on LVDS */
14684 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14685
be505f64
AH
14686 /* Acer Aspire 5734Z must invert backlight brightness */
14687 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14688
14689 /* Acer/eMachines G725 */
14690 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14691
14692 /* Acer/eMachines e725 */
14693 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14694
14695 /* Acer/Packard Bell NCL20 */
14696 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14697
14698 /* Acer Aspire 4736Z */
14699 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14700
14701 /* Acer Aspire 5336 */
14702 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14703
14704 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14705 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14706
dfb3d47b
SD
14707 /* Acer C720 Chromebook (Core i3 4005U) */
14708 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14709
b2a9601c 14710 /* Apple Macbook 2,1 (Core 2 T7400) */
14711 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14712
1b9448b0
JN
14713 /* Apple Macbook 4,1 */
14714 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14715
d4967d8c
SD
14716 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14717 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14718
14719 /* HP Chromebook 14 (Celeron 2955U) */
14720 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14721
14722 /* Dell Chromebook 11 */
14723 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
14724
14725 /* Dell Chromebook 11 (2015 version) */
14726 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14727};
14728
14729static void intel_init_quirks(struct drm_device *dev)
14730{
14731 struct pci_dev *d = dev->pdev;
14732 int i;
14733
14734 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14735 struct intel_quirk *q = &intel_quirks[i];
14736
14737 if (d->device == q->device &&
14738 (d->subsystem_vendor == q->subsystem_vendor ||
14739 q->subsystem_vendor == PCI_ANY_ID) &&
14740 (d->subsystem_device == q->subsystem_device ||
14741 q->subsystem_device == PCI_ANY_ID))
14742 q->hook(dev);
14743 }
5f85f176
EE
14744 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14745 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14746 intel_dmi_quirks[i].hook(dev);
14747 }
b690e96c
JB
14748}
14749
9cce37f4
JB
14750/* Disable the VGA plane that we never use */
14751static void i915_disable_vga(struct drm_device *dev)
14752{
14753 struct drm_i915_private *dev_priv = dev->dev_private;
14754 u8 sr1;
766aa1c4 14755 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14756
2b37c616 14757 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14758 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14759 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14760 sr1 = inb(VGA_SR_DATA);
14761 outb(sr1 | 1<<5, VGA_SR_DATA);
14762 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14763 udelay(300);
14764
01f5a626 14765 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14766 POSTING_READ(vga_reg);
14767}
14768
f817586c
DV
14769void intel_modeset_init_hw(struct drm_device *dev)
14770{
b6283055 14771 intel_update_cdclk(dev);
a8f78b58 14772 intel_prepare_ddi(dev);
f817586c 14773 intel_init_clock_gating(dev);
8090c6b9 14774 intel_enable_gt_powersave(dev);
f817586c
DV
14775}
14776
79e53945
JB
14777void intel_modeset_init(struct drm_device *dev)
14778{
652c393a 14779 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14780 int sprite, ret;
8cc87b75 14781 enum pipe pipe;
46f297fb 14782 struct intel_crtc *crtc;
79e53945
JB
14783
14784 drm_mode_config_init(dev);
14785
14786 dev->mode_config.min_width = 0;
14787 dev->mode_config.min_height = 0;
14788
019d96cb
DA
14789 dev->mode_config.preferred_depth = 24;
14790 dev->mode_config.prefer_shadow = 1;
14791
25bab385
TU
14792 dev->mode_config.allow_fb_modifiers = true;
14793
e6ecefaa 14794 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14795
b690e96c
JB
14796 intel_init_quirks(dev);
14797
1fa61106
ED
14798 intel_init_pm(dev);
14799
e3c74757
BW
14800 if (INTEL_INFO(dev)->num_pipes == 0)
14801 return;
14802
69f92f67
LW
14803 /*
14804 * There may be no VBT; and if the BIOS enabled SSC we can
14805 * just keep using it to avoid unnecessary flicker. Whereas if the
14806 * BIOS isn't using it, don't assume it will work even if the VBT
14807 * indicates as much.
14808 */
14809 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14810 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14811 DREF_SSC1_ENABLE);
14812
14813 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14814 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14815 bios_lvds_use_ssc ? "en" : "dis",
14816 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14817 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14818 }
14819 }
14820
e70236a8 14821 intel_init_display(dev);
7c10a2b5 14822 intel_init_audio(dev);
e70236a8 14823
a6c45cf0
CW
14824 if (IS_GEN2(dev)) {
14825 dev->mode_config.max_width = 2048;
14826 dev->mode_config.max_height = 2048;
14827 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14828 dev->mode_config.max_width = 4096;
14829 dev->mode_config.max_height = 4096;
79e53945 14830 } else {
a6c45cf0
CW
14831 dev->mode_config.max_width = 8192;
14832 dev->mode_config.max_height = 8192;
79e53945 14833 }
068be561 14834
dc41c154
VS
14835 if (IS_845G(dev) || IS_I865G(dev)) {
14836 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14837 dev->mode_config.cursor_height = 1023;
14838 } else if (IS_GEN2(dev)) {
068be561
DL
14839 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14840 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14841 } else {
14842 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14843 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14844 }
14845
5d4545ae 14846 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14847
28c97730 14848 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14849 INTEL_INFO(dev)->num_pipes,
14850 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14851
055e393f 14852 for_each_pipe(dev_priv, pipe) {
8cc87b75 14853 intel_crtc_init(dev, pipe);
3bdcfc0c 14854 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14855 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14856 if (ret)
06da8da2 14857 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14858 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14859 }
79e53945
JB
14860 }
14861
bfa7df01
VS
14862 intel_update_czclk(dev_priv);
14863 intel_update_cdclk(dev);
f42bb70d 14864
e72f9fbf 14865 intel_shared_dpll_init(dev);
ee7b9f93 14866
9cce37f4
JB
14867 /* Just disable it once at startup */
14868 i915_disable_vga(dev);
79e53945 14869 intel_setup_outputs(dev);
11be49eb
CW
14870
14871 /* Just in case the BIOS is doing something questionable. */
7733b49b 14872 intel_fbc_disable(dev_priv);
fa9fa083 14873
6e9f798d 14874 drm_modeset_lock_all(dev);
043e9bda 14875 intel_modeset_setup_hw_state(dev);
6e9f798d 14876 drm_modeset_unlock_all(dev);
46f297fb 14877
d3fcc808 14878 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14879 struct intel_initial_plane_config plane_config = {};
14880
46f297fb
JB
14881 if (!crtc->active)
14882 continue;
14883
46f297fb 14884 /*
46f297fb
JB
14885 * Note that reserving the BIOS fb up front prevents us
14886 * from stuffing other stolen allocations like the ring
14887 * on top. This prevents some ugliness at boot time, and
14888 * can even allow for smooth boot transitions if the BIOS
14889 * fb is large enough for the active pipe configuration.
14890 */
eeebeac5
ML
14891 dev_priv->display.get_initial_plane_config(crtc,
14892 &plane_config);
14893
14894 /*
14895 * If the fb is shared between multiple heads, we'll
14896 * just get the first one.
14897 */
14898 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14899 }
2c7111db
CW
14900}
14901
7fad798e
DV
14902static void intel_enable_pipe_a(struct drm_device *dev)
14903{
14904 struct intel_connector *connector;
14905 struct drm_connector *crt = NULL;
14906 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14907 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14908
14909 /* We can't just switch on the pipe A, we need to set things up with a
14910 * proper mode and output configuration. As a gross hack, enable pipe A
14911 * by enabling the load detect pipe once. */
3a3371ff 14912 for_each_intel_connector(dev, connector) {
7fad798e
DV
14913 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14914 crt = &connector->base;
14915 break;
14916 }
14917 }
14918
14919 if (!crt)
14920 return;
14921
208bf9fd 14922 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14923 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14924}
14925
fa555837
DV
14926static bool
14927intel_check_plane_mapping(struct intel_crtc *crtc)
14928{
7eb552ae
BW
14929 struct drm_device *dev = crtc->base.dev;
14930 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 14931 u32 val;
fa555837 14932
7eb552ae 14933 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
14934 return true;
14935
649636ef 14936 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
14937
14938 if ((val & DISPLAY_PLANE_ENABLE) &&
14939 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14940 return false;
14941
14942 return true;
14943}
14944
02e93c35
VS
14945static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14946{
14947 struct drm_device *dev = crtc->base.dev;
14948 struct intel_encoder *encoder;
14949
14950 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14951 return true;
14952
14953 return false;
14954}
14955
24929352
DV
14956static void intel_sanitize_crtc(struct intel_crtc *crtc)
14957{
14958 struct drm_device *dev = crtc->base.dev;
14959 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 14960 u32 reg;
24929352 14961
24929352 14962 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 14963 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
14964 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14965
d3eaf884 14966 /* restore vblank interrupts to correct state */
9625604c 14967 drm_crtc_vblank_reset(&crtc->base);
d297e103 14968 if (crtc->active) {
0836e6d8
VS
14969 struct intel_plane *plane;
14970
9625604c 14971 drm_crtc_vblank_on(&crtc->base);
0836e6d8
VS
14972
14973 /* Disable everything but the primary plane */
14974 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14975 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14976 continue;
14977
14978 plane->disable_plane(&plane->base, &crtc->base);
14979 }
9625604c 14980 }
d3eaf884 14981
24929352 14982 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
14983 * disable the crtc (and hence change the state) if it is wrong. Note
14984 * that gen4+ has a fixed plane -> pipe mapping. */
14985 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
14986 bool plane;
14987
24929352
DV
14988 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14989 crtc->base.base.id);
14990
14991 /* Pipe has the wrong plane attached and the plane is active.
14992 * Temporarily change the plane mapping and disable everything
14993 * ... */
14994 plane = crtc->plane;
b70709a6 14995 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 14996 crtc->plane = !plane;
b17d48e2 14997 intel_crtc_disable_noatomic(&crtc->base);
24929352 14998 crtc->plane = plane;
24929352 14999 }
24929352 15000
7fad798e
DV
15001 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15002 crtc->pipe == PIPE_A && !crtc->active) {
15003 /* BIOS forgot to enable pipe A, this mostly happens after
15004 * resume. Force-enable the pipe to fix this, the update_dpms
15005 * call below we restore the pipe to the right state, but leave
15006 * the required bits on. */
15007 intel_enable_pipe_a(dev);
15008 }
15009
24929352
DV
15010 /* Adjust the state of the output pipe according to whether we
15011 * have active connectors/encoders. */
02e93c35 15012 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15013 intel_crtc_disable_noatomic(&crtc->base);
24929352 15014
53d9f4e9 15015 if (crtc->active != crtc->base.state->active) {
02e93c35 15016 struct intel_encoder *encoder;
24929352
DV
15017
15018 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15019 * functions or because of calls to intel_crtc_disable_noatomic,
15020 * or because the pipe is force-enabled due to the
24929352
DV
15021 * pipe A quirk. */
15022 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15023 crtc->base.base.id,
83d65738 15024 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15025 crtc->active ? "enabled" : "disabled");
15026
4be40c98 15027 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15028 crtc->base.state->active = crtc->active;
24929352
DV
15029 crtc->base.enabled = crtc->active;
15030
15031 /* Because we only establish the connector -> encoder ->
15032 * crtc links if something is active, this means the
15033 * crtc is now deactivated. Break the links. connector
15034 * -> encoder links are only establish when things are
15035 * actually up, hence no need to break them. */
15036 WARN_ON(crtc->active);
15037
2d406bb0 15038 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15039 encoder->base.crtc = NULL;
24929352 15040 }
c5ab3bc0 15041
a3ed6aad 15042 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15043 /*
15044 * We start out with underrun reporting disabled to avoid races.
15045 * For correct bookkeeping mark this on active crtcs.
15046 *
c5ab3bc0
DV
15047 * Also on gmch platforms we dont have any hardware bits to
15048 * disable the underrun reporting. Which means we need to start
15049 * out with underrun reporting disabled also on inactive pipes,
15050 * since otherwise we'll complain about the garbage we read when
15051 * e.g. coming up after runtime pm.
15052 *
4cc31489
DV
15053 * No protection against concurrent access is required - at
15054 * worst a fifo underrun happens which also sets this to false.
15055 */
15056 crtc->cpu_fifo_underrun_disabled = true;
15057 crtc->pch_fifo_underrun_disabled = true;
15058 }
24929352
DV
15059}
15060
15061static void intel_sanitize_encoder(struct intel_encoder *encoder)
15062{
15063 struct intel_connector *connector;
15064 struct drm_device *dev = encoder->base.dev;
873ffe69 15065 bool active = false;
24929352
DV
15066
15067 /* We need to check both for a crtc link (meaning that the
15068 * encoder is active and trying to read from a pipe) and the
15069 * pipe itself being active. */
15070 bool has_active_crtc = encoder->base.crtc &&
15071 to_intel_crtc(encoder->base.crtc)->active;
15072
873ffe69
ML
15073 for_each_intel_connector(dev, connector) {
15074 if (connector->base.encoder != &encoder->base)
15075 continue;
15076
15077 active = true;
15078 break;
15079 }
15080
15081 if (active && !has_active_crtc) {
24929352
DV
15082 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15083 encoder->base.base.id,
8e329a03 15084 encoder->base.name);
24929352
DV
15085
15086 /* Connector is active, but has no active pipe. This is
15087 * fallout from our resume register restoring. Disable
15088 * the encoder manually again. */
15089 if (encoder->base.crtc) {
15090 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15091 encoder->base.base.id,
8e329a03 15092 encoder->base.name);
24929352 15093 encoder->disable(encoder);
a62d1497
VS
15094 if (encoder->post_disable)
15095 encoder->post_disable(encoder);
24929352 15096 }
7f1950fb 15097 encoder->base.crtc = NULL;
24929352
DV
15098
15099 /* Inconsistent output/port/pipe state happens presumably due to
15100 * a bug in one of the get_hw_state functions. Or someplace else
15101 * in our code, like the register restore mess on resume. Clamp
15102 * things to off as a safer default. */
3a3371ff 15103 for_each_intel_connector(dev, connector) {
24929352
DV
15104 if (connector->encoder != encoder)
15105 continue;
7f1950fb
EE
15106 connector->base.dpms = DRM_MODE_DPMS_OFF;
15107 connector->base.encoder = NULL;
24929352
DV
15108 }
15109 }
15110 /* Enabled encoders without active connectors will be fixed in
15111 * the crtc fixup. */
15112}
15113
04098753 15114void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15115{
15116 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15117 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15118
04098753
ID
15119 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15120 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15121 i915_disable_vga(dev);
15122 }
15123}
15124
15125void i915_redisable_vga(struct drm_device *dev)
15126{
15127 struct drm_i915_private *dev_priv = dev->dev_private;
15128
8dc8a27c
PZ
15129 /* This function can be called both from intel_modeset_setup_hw_state or
15130 * at a very early point in our resume sequence, where the power well
15131 * structures are not yet restored. Since this function is at a very
15132 * paranoid "someone might have enabled VGA while we were not looking"
15133 * level, just check if the power well is enabled instead of trying to
15134 * follow the "don't touch the power well if we don't need it" policy
15135 * the rest of the driver uses. */
f458ebbc 15136 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15137 return;
15138
04098753 15139 i915_redisable_vga_power_on(dev);
0fde901f
KM
15140}
15141
0836e6d8 15142static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15143{
0836e6d8 15144 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15145
0836e6d8 15146 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15147}
15148
0836e6d8
VS
15149/* FIXME read out full plane state for all planes */
15150static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15151{
18e9345b 15152 struct drm_plane *primary = crtc->base.primary;
0836e6d8 15153 struct intel_plane_state *plane_state =
18e9345b 15154 to_intel_plane_state(primary->state);
d032ffa0 15155
0836e6d8 15156 plane_state->visible =
18e9345b
ML
15157 primary_get_hw_state(to_intel_plane(primary));
15158
15159 if (plane_state->visible)
15160 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15161}
15162
30e984df 15163static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15164{
15165 struct drm_i915_private *dev_priv = dev->dev_private;
15166 enum pipe pipe;
24929352
DV
15167 struct intel_crtc *crtc;
15168 struct intel_encoder *encoder;
15169 struct intel_connector *connector;
5358901f 15170 int i;
24929352 15171
d3fcc808 15172 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15173 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15174 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15175 crtc->config->base.crtc = &crtc->base;
3b117c8f 15176
0e8ffe1b 15177 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15178 crtc->config);
24929352 15179
49d6fa21 15180 crtc->base.state->active = crtc->active;
24929352 15181 crtc->base.enabled = crtc->active;
b70709a6 15182
0836e6d8 15183 readout_plane_state(crtc);
24929352
DV
15184
15185 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15186 crtc->base.base.id,
15187 crtc->active ? "enabled" : "disabled");
15188 }
15189
5358901f
DV
15190 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15191 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15192
3e369b76
ACO
15193 pll->on = pll->get_hw_state(dev_priv, pll,
15194 &pll->config.hw_state);
5358901f 15195 pll->active = 0;
3e369b76 15196 pll->config.crtc_mask = 0;
d3fcc808 15197 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15198 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15199 pll->active++;
3e369b76 15200 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15201 }
5358901f 15202 }
5358901f 15203
1e6f2ddc 15204 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15205 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15206
3e369b76 15207 if (pll->config.crtc_mask)
bd2bb1b9 15208 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15209 }
15210
b2784e15 15211 for_each_intel_encoder(dev, encoder) {
24929352
DV
15212 pipe = 0;
15213
15214 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15215 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15216 encoder->base.crtc = &crtc->base;
6e3c9717 15217 encoder->get_config(encoder, crtc->config);
24929352
DV
15218 } else {
15219 encoder->base.crtc = NULL;
15220 }
15221
6f2bcceb 15222 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15223 encoder->base.base.id,
8e329a03 15224 encoder->base.name,
24929352 15225 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15226 pipe_name(pipe));
24929352
DV
15227 }
15228
3a3371ff 15229 for_each_intel_connector(dev, connector) {
24929352
DV
15230 if (connector->get_hw_state(connector)) {
15231 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15232 connector->base.encoder = &connector->encoder->base;
15233 } else {
15234 connector->base.dpms = DRM_MODE_DPMS_OFF;
15235 connector->base.encoder = NULL;
15236 }
15237 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15238 connector->base.base.id,
c23cc417 15239 connector->base.name,
24929352
DV
15240 connector->base.encoder ? "enabled" : "disabled");
15241 }
c4816c73
VS
15242
15243 for_each_intel_crtc(dev, crtc) {
15244 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15245
15246 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15247 if (crtc->base.state->active) {
15248 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15249 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15250 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15251
15252 /*
15253 * The initial mode needs to be set in order to keep
15254 * the atomic core happy. It wants a valid mode if the
15255 * crtc's enabled, so we do the above call.
15256 *
15257 * At this point some state updated by the connectors
15258 * in their ->detect() callback has not run yet, so
15259 * no recalculation can be done yet.
15260 *
15261 * Even if we could do a recalculation and modeset
15262 * right now it would cause a double modeset if
15263 * fbdev or userspace chooses a different initial mode.
15264 *
15265 * If that happens, someone indicated they wanted a
15266 * mode change, which means it's safe to do a full
15267 * recalculation.
15268 */
15269 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15270
15271 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15272 update_scanline_offset(crtc);
c4816c73
VS
15273 }
15274 }
30e984df
DV
15275}
15276
043e9bda
ML
15277/* Scan out the current hw modeset state,
15278 * and sanitizes it to the current state
15279 */
15280static void
15281intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15282{
15283 struct drm_i915_private *dev_priv = dev->dev_private;
15284 enum pipe pipe;
30e984df
DV
15285 struct intel_crtc *crtc;
15286 struct intel_encoder *encoder;
35c95375 15287 int i;
30e984df
DV
15288
15289 intel_modeset_readout_hw_state(dev);
24929352
DV
15290
15291 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15292 for_each_intel_encoder(dev, encoder) {
24929352
DV
15293 intel_sanitize_encoder(encoder);
15294 }
15295
055e393f 15296 for_each_pipe(dev_priv, pipe) {
24929352
DV
15297 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15298 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15299 intel_dump_pipe_config(crtc, crtc->config,
15300 "[setup_hw_state]");
24929352 15301 }
9a935856 15302
d29b2f9d
ACO
15303 intel_modeset_update_connector_atomic_state(dev);
15304
35c95375
DV
15305 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15306 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15307
15308 if (!pll->on || pll->active)
15309 continue;
15310
15311 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15312
15313 pll->disable(dev_priv, pll);
15314 pll->on = false;
15315 }
15316
26e1fe4f 15317 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15318 vlv_wm_get_hw_state(dev);
15319 else if (IS_GEN9(dev))
3078999f
PB
15320 skl_wm_get_hw_state(dev);
15321 else if (HAS_PCH_SPLIT(dev))
243e6a44 15322 ilk_wm_get_hw_state(dev);
292b990e
ML
15323
15324 for_each_intel_crtc(dev, crtc) {
15325 unsigned long put_domains;
15326
15327 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15328 if (WARN_ON(put_domains))
15329 modeset_put_power_domains(dev_priv, put_domains);
15330 }
15331 intel_display_set_init_power(dev_priv, false);
043e9bda 15332}
7d0bc1ea 15333
043e9bda
ML
15334void intel_display_resume(struct drm_device *dev)
15335{
15336 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15337 struct intel_connector *conn;
15338 struct intel_plane *plane;
15339 struct drm_crtc *crtc;
15340 int ret;
f30da187 15341
043e9bda
ML
15342 if (!state)
15343 return;
15344
15345 state->acquire_ctx = dev->mode_config.acquire_ctx;
15346
15347 /* preserve complete old state, including dpll */
15348 intel_atomic_get_shared_dpll_state(state);
15349
15350 for_each_crtc(dev, crtc) {
15351 struct drm_crtc_state *crtc_state =
15352 drm_atomic_get_crtc_state(state, crtc);
15353
15354 ret = PTR_ERR_OR_ZERO(crtc_state);
15355 if (ret)
15356 goto err;
15357
15358 /* force a restore */
15359 crtc_state->mode_changed = true;
45e2b5f6 15360 }
8af6cf88 15361
043e9bda
ML
15362 for_each_intel_plane(dev, plane) {
15363 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15364 if (ret)
15365 goto err;
15366 }
15367
15368 for_each_intel_connector(dev, conn) {
15369 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15370 if (ret)
15371 goto err;
15372 }
15373
15374 intel_modeset_setup_hw_state(dev);
15375
15376 i915_redisable_vga(dev);
74c090b1 15377 ret = drm_atomic_commit(state);
043e9bda
ML
15378 if (!ret)
15379 return;
15380
15381err:
15382 DRM_ERROR("Restoring old state failed with %i\n", ret);
15383 drm_atomic_state_free(state);
2c7111db
CW
15384}
15385
15386void intel_modeset_gem_init(struct drm_device *dev)
15387{
484b41dd 15388 struct drm_crtc *c;
2ff8fde1 15389 struct drm_i915_gem_object *obj;
e0d6149b 15390 int ret;
484b41dd 15391
ae48434c
ID
15392 mutex_lock(&dev->struct_mutex);
15393 intel_init_gt_powersave(dev);
15394 mutex_unlock(&dev->struct_mutex);
15395
1833b134 15396 intel_modeset_init_hw(dev);
02e792fb
DV
15397
15398 intel_setup_overlay(dev);
484b41dd
JB
15399
15400 /*
15401 * Make sure any fbs we allocated at startup are properly
15402 * pinned & fenced. When we do the allocation it's too early
15403 * for this.
15404 */
70e1e0ec 15405 for_each_crtc(dev, c) {
2ff8fde1
MR
15406 obj = intel_fb_obj(c->primary->fb);
15407 if (obj == NULL)
484b41dd
JB
15408 continue;
15409
e0d6149b
TU
15410 mutex_lock(&dev->struct_mutex);
15411 ret = intel_pin_and_fence_fb_obj(c->primary,
15412 c->primary->fb,
15413 c->primary->state,
91af127f 15414 NULL, NULL);
e0d6149b
TU
15415 mutex_unlock(&dev->struct_mutex);
15416 if (ret) {
484b41dd
JB
15417 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15418 to_intel_crtc(c)->pipe);
66e514c1
DA
15419 drm_framebuffer_unreference(c->primary->fb);
15420 c->primary->fb = NULL;
36750f28 15421 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15422 update_state_fb(c->primary);
36750f28 15423 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15424 }
15425 }
0962c3c9
VS
15426
15427 intel_backlight_register(dev);
79e53945
JB
15428}
15429
4932e2c3
ID
15430void intel_connector_unregister(struct intel_connector *intel_connector)
15431{
15432 struct drm_connector *connector = &intel_connector->base;
15433
15434 intel_panel_destroy_backlight(connector);
34ea3d38 15435 drm_connector_unregister(connector);
4932e2c3
ID
15436}
15437
79e53945
JB
15438void intel_modeset_cleanup(struct drm_device *dev)
15439{
652c393a 15440 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15441 struct drm_connector *connector;
652c393a 15442
2eb5252e
ID
15443 intel_disable_gt_powersave(dev);
15444
0962c3c9
VS
15445 intel_backlight_unregister(dev);
15446
fd0c0642
DV
15447 /*
15448 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15449 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15450 * experience fancy races otherwise.
15451 */
2aeb7d3a 15452 intel_irq_uninstall(dev_priv);
eb21b92b 15453
fd0c0642
DV
15454 /*
15455 * Due to the hpd irq storm handling the hotplug work can re-arm the
15456 * poll handlers. Hence disable polling after hpd handling is shut down.
15457 */
f87ea761 15458 drm_kms_helper_poll_fini(dev);
fd0c0642 15459
723bfd70
JB
15460 intel_unregister_dsm_handler();
15461
7733b49b 15462 intel_fbc_disable(dev_priv);
69341a5e 15463
1630fe75
CW
15464 /* flush any delayed tasks or pending work */
15465 flush_scheduled_work();
15466
db31af1d
JN
15467 /* destroy the backlight and sysfs files before encoders/connectors */
15468 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15469 struct intel_connector *intel_connector;
15470
15471 intel_connector = to_intel_connector(connector);
15472 intel_connector->unregister(intel_connector);
db31af1d 15473 }
d9255d57 15474
79e53945 15475 drm_mode_config_cleanup(dev);
4d7bb011
DV
15476
15477 intel_cleanup_overlay(dev);
ae48434c
ID
15478
15479 mutex_lock(&dev->struct_mutex);
15480 intel_cleanup_gt_powersave(dev);
15481 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15482}
15483
f1c79df3
ZW
15484/*
15485 * Return which encoder is currently attached for connector.
15486 */
df0e9248 15487struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15488{
df0e9248
CW
15489 return &intel_attached_encoder(connector)->base;
15490}
f1c79df3 15491
df0e9248
CW
15492void intel_connector_attach_encoder(struct intel_connector *connector,
15493 struct intel_encoder *encoder)
15494{
15495 connector->encoder = encoder;
15496 drm_mode_connector_attach_encoder(&connector->base,
15497 &encoder->base);
79e53945 15498}
28d52043
DA
15499
15500/*
15501 * set vga decode state - true == enable VGA decode
15502 */
15503int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15504{
15505 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15506 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15507 u16 gmch_ctrl;
15508
75fa041d
CW
15509 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15510 DRM_ERROR("failed to read control word\n");
15511 return -EIO;
15512 }
15513
c0cc8a55
CW
15514 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15515 return 0;
15516
28d52043
DA
15517 if (state)
15518 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15519 else
15520 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15521
15522 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15523 DRM_ERROR("failed to write control word\n");
15524 return -EIO;
15525 }
15526
28d52043
DA
15527 return 0;
15528}
c4a1d9e4 15529
c4a1d9e4 15530struct intel_display_error_state {
ff57f1b0
PZ
15531
15532 u32 power_well_driver;
15533
63b66e5b
CW
15534 int num_transcoders;
15535
c4a1d9e4
CW
15536 struct intel_cursor_error_state {
15537 u32 control;
15538 u32 position;
15539 u32 base;
15540 u32 size;
52331309 15541 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15542
15543 struct intel_pipe_error_state {
ddf9c536 15544 bool power_domain_on;
c4a1d9e4 15545 u32 source;
f301b1e1 15546 u32 stat;
52331309 15547 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15548
15549 struct intel_plane_error_state {
15550 u32 control;
15551 u32 stride;
15552 u32 size;
15553 u32 pos;
15554 u32 addr;
15555 u32 surface;
15556 u32 tile_offset;
52331309 15557 } plane[I915_MAX_PIPES];
63b66e5b
CW
15558
15559 struct intel_transcoder_error_state {
ddf9c536 15560 bool power_domain_on;
63b66e5b
CW
15561 enum transcoder cpu_transcoder;
15562
15563 u32 conf;
15564
15565 u32 htotal;
15566 u32 hblank;
15567 u32 hsync;
15568 u32 vtotal;
15569 u32 vblank;
15570 u32 vsync;
15571 } transcoder[4];
c4a1d9e4
CW
15572};
15573
15574struct intel_display_error_state *
15575intel_display_capture_error_state(struct drm_device *dev)
15576{
fbee40df 15577 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15578 struct intel_display_error_state *error;
63b66e5b
CW
15579 int transcoders[] = {
15580 TRANSCODER_A,
15581 TRANSCODER_B,
15582 TRANSCODER_C,
15583 TRANSCODER_EDP,
15584 };
c4a1d9e4
CW
15585 int i;
15586
63b66e5b
CW
15587 if (INTEL_INFO(dev)->num_pipes == 0)
15588 return NULL;
15589
9d1cb914 15590 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15591 if (error == NULL)
15592 return NULL;
15593
190be112 15594 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15595 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15596
055e393f 15597 for_each_pipe(dev_priv, i) {
ddf9c536 15598 error->pipe[i].power_domain_on =
f458ebbc
DV
15599 __intel_display_power_is_enabled(dev_priv,
15600 POWER_DOMAIN_PIPE(i));
ddf9c536 15601 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15602 continue;
15603
5efb3e28
VS
15604 error->cursor[i].control = I915_READ(CURCNTR(i));
15605 error->cursor[i].position = I915_READ(CURPOS(i));
15606 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15607
15608 error->plane[i].control = I915_READ(DSPCNTR(i));
15609 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15610 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15611 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15612 error->plane[i].pos = I915_READ(DSPPOS(i));
15613 }
ca291363
PZ
15614 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15615 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15616 if (INTEL_INFO(dev)->gen >= 4) {
15617 error->plane[i].surface = I915_READ(DSPSURF(i));
15618 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15619 }
15620
c4a1d9e4 15621 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15622
3abfce77 15623 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15624 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15625 }
15626
15627 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15628 if (HAS_DDI(dev_priv->dev))
15629 error->num_transcoders++; /* Account for eDP. */
15630
15631 for (i = 0; i < error->num_transcoders; i++) {
15632 enum transcoder cpu_transcoder = transcoders[i];
15633
ddf9c536 15634 error->transcoder[i].power_domain_on =
f458ebbc 15635 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15636 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15637 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15638 continue;
15639
63b66e5b
CW
15640 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15641
15642 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15643 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15644 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15645 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15646 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15647 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15648 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15649 }
15650
15651 return error;
15652}
15653
edc3d884
MK
15654#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15655
c4a1d9e4 15656void
edc3d884 15657intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15658 struct drm_device *dev,
15659 struct intel_display_error_state *error)
15660{
055e393f 15661 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15662 int i;
15663
63b66e5b
CW
15664 if (!error)
15665 return;
15666
edc3d884 15667 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15668 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15669 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15670 error->power_well_driver);
055e393f 15671 for_each_pipe(dev_priv, i) {
edc3d884 15672 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15673 err_printf(m, " Power: %s\n",
15674 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15675 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15676 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15677
15678 err_printf(m, "Plane [%d]:\n", i);
15679 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15680 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15681 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15682 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15683 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15684 }
4b71a570 15685 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15686 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15687 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15688 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15689 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15690 }
15691
edc3d884
MK
15692 err_printf(m, "Cursor [%d]:\n", i);
15693 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15694 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15695 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15696 }
63b66e5b
CW
15697
15698 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15699 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15700 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15701 err_printf(m, " Power: %s\n",
15702 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15703 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15704 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15705 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15706 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15707 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15708 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15709 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15710 }
c4a1d9e4 15711}
e2fcdaa9
VS
15712
15713void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15714{
15715 struct intel_crtc *crtc;
15716
15717 for_each_intel_crtc(dev, crtc) {
15718 struct intel_unpin_work *work;
e2fcdaa9 15719
5e2d7afc 15720 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15721
15722 work = crtc->unpin_work;
15723
15724 if (work && work->event &&
15725 work->event->base.file_priv == file) {
15726 kfree(work->event);
15727 work->event = NULL;
15728 }
15729
5e2d7afc 15730 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15731 }
15732}
This page took 3.193066 seconds and 5 git commands to generate.