drm/i915: Convert dev_priv->dev backpointers to dev_priv->drm
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_fbc.c
CommitLineData
7ff0ebcc
RV
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
94b83957
RV
24/**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
7ff0ebcc
RV
30 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
94b83957
RV
32 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
7ff0ebcc 34 *
94b83957
RV
35 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
7ff0ebcc
RV
39 */
40
94b83957
RV
41#include "intel_drv.h"
42#include "i915_drv.h"
43
9f218336
PZ
44static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45{
8c40074c 46 return HAS_FBC(dev_priv);
9f218336
PZ
47}
48
57105022
PZ
49static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50{
51 return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
52}
53
e6cd6dc1
PZ
54static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55{
56 return INTEL_INFO(dev_priv)->gen < 4;
57}
58
010cf73d
PZ
59static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60{
61 return INTEL_INFO(dev_priv)->gen <= 3;
62}
63
2db3366b
PZ
64/*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73{
74 return crtc->base.y - crtc->adjusted_y;
75}
76
c5ecd469
PZ
77/*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
aaf78d27 82static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
c5ecd469
PZ
83 int *width, int *height)
84{
c5ecd469
PZ
85 int w, h;
86
aaf78d27
PZ
87 if (intel_rotation_90_or_270(cache->plane.rotation)) {
88 w = cache->plane.src_h;
89 h = cache->plane.src_w;
c5ecd469 90 } else {
aaf78d27
PZ
91 w = cache->plane.src_w;
92 h = cache->plane.src_h;
c5ecd469
PZ
93 }
94
95 if (width)
96 *width = w;
97 if (height)
98 *height = h;
99}
100
aaf78d27
PZ
101static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
102 struct intel_fbc_state_cache *cache)
c5ecd469 103{
c5ecd469
PZ
104 int lines;
105
aaf78d27 106 intel_fbc_get_plane_source_size(cache, NULL, &lines);
c5ecd469
PZ
107 if (INTEL_INFO(dev_priv)->gen >= 7)
108 lines = min(lines, 2048);
109
110 /* Hardware needs the full buffer stride, not just the active area. */
aaf78d27 111 return lines * cache->fb.stride;
c5ecd469
PZ
112}
113
0e631adc 114static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
7ff0ebcc 115{
7ff0ebcc
RV
116 u32 fbc_ctl;
117
7ff0ebcc
RV
118 /* Disable compression */
119 fbc_ctl = I915_READ(FBC_CONTROL);
120 if ((fbc_ctl & FBC_CTL_EN) == 0)
121 return;
122
123 fbc_ctl &= ~FBC_CTL_EN;
124 I915_WRITE(FBC_CONTROL, fbc_ctl);
125
126 /* Wait for compressing bit to clear */
8d90dfd5
CW
127 if (intel_wait_for_register(dev_priv,
128 FBC_STATUS, FBC_STAT_COMPRESSING, 0,
129 10)) {
7ff0ebcc
RV
130 DRM_DEBUG_KMS("FBC idle timed out\n");
131 return;
132 }
7ff0ebcc
RV
133}
134
b183b3f1 135static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
7ff0ebcc 136{
b183b3f1 137 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
7ff0ebcc
RV
138 int cfb_pitch;
139 int i;
140 u32 fbc_ctl;
141
60ee5cd2 142 /* Note: fbc.threshold == 1 for i8xx */
b183b3f1
PZ
143 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
144 if (params->fb.stride < cfb_pitch)
145 cfb_pitch = params->fb.stride;
7ff0ebcc
RV
146
147 /* FBC_CTL wants 32B or 64B units */
7733b49b 148 if (IS_GEN2(dev_priv))
7ff0ebcc
RV
149 cfb_pitch = (cfb_pitch / 32) - 1;
150 else
151 cfb_pitch = (cfb_pitch / 64) - 1;
152
153 /* Clear old tags */
154 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
4d110c71 155 I915_WRITE(FBC_TAG(i), 0);
7ff0ebcc 156
7733b49b 157 if (IS_GEN4(dev_priv)) {
7ff0ebcc
RV
158 u32 fbc_ctl2;
159
160 /* Set it up... */
161 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
b183b3f1 162 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
7ff0ebcc 163 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
b183b3f1 164 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
7ff0ebcc
RV
165 }
166
167 /* enable it... */
168 fbc_ctl = I915_READ(FBC_CONTROL);
169 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
170 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
7733b49b 171 if (IS_I945GM(dev_priv))
7ff0ebcc
RV
172 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
173 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
b183b3f1 174 fbc_ctl |= params->fb.fence_reg;
7ff0ebcc 175 I915_WRITE(FBC_CONTROL, fbc_ctl);
7ff0ebcc
RV
176}
177
0e631adc 178static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
7ff0ebcc 179{
7ff0ebcc
RV
180 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
181}
182
b183b3f1 183static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
7ff0ebcc 184{
b183b3f1 185 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
7ff0ebcc
RV
186 u32 dpfc_ctl;
187
b183b3f1
PZ
188 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
189 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
7ff0ebcc
RV
190 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
191 else
192 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
b183b3f1 193 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
7ff0ebcc 194
b183b3f1 195 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
7ff0ebcc
RV
196
197 /* enable it... */
198 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
7ff0ebcc
RV
199}
200
0e631adc 201static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
7ff0ebcc 202{
7ff0ebcc
RV
203 u32 dpfc_ctl;
204
7ff0ebcc
RV
205 /* Disable compression */
206 dpfc_ctl = I915_READ(DPFC_CONTROL);
207 if (dpfc_ctl & DPFC_CTL_EN) {
208 dpfc_ctl &= ~DPFC_CTL_EN;
209 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
7ff0ebcc
RV
210 }
211}
212
0e631adc 213static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
7ff0ebcc 214{
7ff0ebcc
RV
215 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
216}
217
d5ce4164
PZ
218/* This function forces a CFB recompression through the nuke operation. */
219static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
7ff0ebcc 220{
dbef0f15
PZ
221 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
222 POSTING_READ(MSG_FBC_REND_STATE);
7ff0ebcc
RV
223}
224
b183b3f1 225static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
7ff0ebcc 226{
b183b3f1 227 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
7ff0ebcc 228 u32 dpfc_ctl;
ce65e47b 229 int threshold = dev_priv->fbc.threshold;
7ff0ebcc 230
b183b3f1
PZ
231 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
232 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
ce65e47b 233 threshold++;
7ff0ebcc 234
ce65e47b 235 switch (threshold) {
7ff0ebcc
RV
236 case 4:
237 case 3:
238 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
239 break;
240 case 2:
241 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
242 break;
243 case 1:
244 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
245 break;
246 }
247 dpfc_ctl |= DPFC_CTL_FENCE_EN;
7733b49b 248 if (IS_GEN5(dev_priv))
b183b3f1 249 dpfc_ctl |= params->fb.fence_reg;
7ff0ebcc 250
b183b3f1
PZ
251 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
252 I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
7ff0ebcc
RV
253 /* enable it... */
254 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
255
7733b49b 256 if (IS_GEN6(dev_priv)) {
7ff0ebcc 257 I915_WRITE(SNB_DPFC_CTL_SA,
b183b3f1
PZ
258 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
259 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
7ff0ebcc
RV
260 }
261
d5ce4164 262 intel_fbc_recompress(dev_priv);
7ff0ebcc
RV
263}
264
0e631adc 265static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
7ff0ebcc 266{
7ff0ebcc
RV
267 u32 dpfc_ctl;
268
7ff0ebcc
RV
269 /* Disable compression */
270 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
271 if (dpfc_ctl & DPFC_CTL_EN) {
272 dpfc_ctl &= ~DPFC_CTL_EN;
273 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
7ff0ebcc
RV
274 }
275}
276
0e631adc 277static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
7ff0ebcc 278{
7ff0ebcc
RV
279 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
280}
281
b183b3f1 282static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
7ff0ebcc 283{
b183b3f1 284 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
7ff0ebcc 285 u32 dpfc_ctl;
ce65e47b 286 int threshold = dev_priv->fbc.threshold;
7ff0ebcc 287
d8514d63 288 dpfc_ctl = 0;
7733b49b 289 if (IS_IVYBRIDGE(dev_priv))
b183b3f1 290 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
d8514d63 291
b183b3f1 292 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
ce65e47b 293 threshold++;
7ff0ebcc 294
ce65e47b 295 switch (threshold) {
7ff0ebcc
RV
296 case 4:
297 case 3:
298 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
299 break;
300 case 2:
301 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
302 break;
303 case 1:
304 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
305 break;
306 }
307
308 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
309
310 if (dev_priv->fbc.false_color)
311 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
312
7733b49b 313 if (IS_IVYBRIDGE(dev_priv)) {
7ff0ebcc
RV
314 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
315 I915_WRITE(ILK_DISPLAY_CHICKEN1,
316 I915_READ(ILK_DISPLAY_CHICKEN1) |
317 ILK_FBCQ_DIS);
40f4022e 318 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
7ff0ebcc 319 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
b183b3f1
PZ
320 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
321 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
7ff0ebcc
RV
322 HSW_FBCQ_DIS);
323 }
324
57012be9
PZ
325 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
326
7ff0ebcc 327 I915_WRITE(SNB_DPFC_CTL_SA,
b183b3f1
PZ
328 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
329 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
7ff0ebcc 330
d5ce4164 331 intel_fbc_recompress(dev_priv);
7ff0ebcc
RV
332}
333
8c40074c
PZ
334static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
335{
336 if (INTEL_INFO(dev_priv)->gen >= 5)
337 return ilk_fbc_is_active(dev_priv);
338 else if (IS_GM45(dev_priv))
339 return g4x_fbc_is_active(dev_priv);
340 else
341 return i8xx_fbc_is_active(dev_priv);
342}
343
344static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
345{
5375ce9f
PZ
346 struct intel_fbc *fbc = &dev_priv->fbc;
347
348 fbc->active = true;
349
8c40074c
PZ
350 if (INTEL_INFO(dev_priv)->gen >= 7)
351 gen7_fbc_activate(dev_priv);
352 else if (INTEL_INFO(dev_priv)->gen >= 5)
353 ilk_fbc_activate(dev_priv);
354 else if (IS_GM45(dev_priv))
355 g4x_fbc_activate(dev_priv);
356 else
357 i8xx_fbc_activate(dev_priv);
358}
359
360static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
361{
5375ce9f
PZ
362 struct intel_fbc *fbc = &dev_priv->fbc;
363
364 fbc->active = false;
365
8c40074c
PZ
366 if (INTEL_INFO(dev_priv)->gen >= 5)
367 ilk_fbc_deactivate(dev_priv);
368 else if (IS_GM45(dev_priv))
369 g4x_fbc_deactivate(dev_priv);
370 else
371 i8xx_fbc_deactivate(dev_priv);
372}
373
94b83957 374/**
0e631adc 375 * intel_fbc_is_active - Is FBC active?
7733b49b 376 * @dev_priv: i915 device instance
94b83957
RV
377 *
378 * This function is used to verify the current state of FBC.
2e7a5701 379 *
94b83957 380 * FIXME: This should be tracked in the plane config eventually
2e7a5701 381 * instead of queried at runtime for most callers.
94b83957 382 */
0e631adc 383bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
7ff0ebcc 384{
0e631adc 385 return dev_priv->fbc.active;
7ff0ebcc
RV
386}
387
7ff0ebcc
RV
388static void intel_fbc_work_fn(struct work_struct *__work)
389{
128d7356
PZ
390 struct drm_i915_private *dev_priv =
391 container_of(__work, struct drm_i915_private, fbc.work.work);
ab34a7e8
PZ
392 struct intel_fbc *fbc = &dev_priv->fbc;
393 struct intel_fbc_work *work = &fbc->work;
394 struct intel_crtc *crtc = fbc->crtc;
91c8a326 395 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
ca18d51d
PZ
396
397 if (drm_crtc_vblank_get(&crtc->base)) {
398 DRM_ERROR("vblank not available for FBC on pipe %c\n",
399 pipe_name(crtc->pipe));
400
ab34a7e8 401 mutex_lock(&fbc->lock);
ca18d51d 402 work->scheduled = false;
ab34a7e8 403 mutex_unlock(&fbc->lock);
ca18d51d
PZ
404 return;
405 }
128d7356
PZ
406
407retry:
408 /* Delay the actual enabling to let pageflipping cease and the
409 * display to settle before starting the compression. Note that
410 * this delay also serves a second purpose: it allows for a
411 * vblank to pass after disabling the FBC before we attempt
412 * to modify the control registers.
413 *
128d7356 414 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
ca18d51d
PZ
415 *
416 * It is also worth mentioning that since work->scheduled_vblank can be
417 * updated multiple times by the other threads, hitting the timeout is
418 * not an error condition. We'll just end up hitting the "goto retry"
419 * case below.
128d7356 420 */
ca18d51d
PZ
421 wait_event_timeout(vblank->queue,
422 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
423 msecs_to_jiffies(50));
7ff0ebcc 424
ab34a7e8 425 mutex_lock(&fbc->lock);
7ff0ebcc 426
128d7356
PZ
427 /* Were we cancelled? */
428 if (!work->scheduled)
429 goto out;
430
431 /* Were we delayed again while this function was sleeping? */
ca18d51d 432 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
ab34a7e8 433 mutex_unlock(&fbc->lock);
128d7356 434 goto retry;
7ff0ebcc 435 }
7ff0ebcc 436
8c40074c 437 intel_fbc_hw_activate(dev_priv);
128d7356
PZ
438
439 work->scheduled = false;
440
441out:
ab34a7e8 442 mutex_unlock(&fbc->lock);
ca18d51d 443 drm_crtc_vblank_put(&crtc->base);
7ff0ebcc
RV
444}
445
0e631adc 446static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
7ff0ebcc 447{
fac5e23e 448 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
ab34a7e8
PZ
449 struct intel_fbc *fbc = &dev_priv->fbc;
450 struct intel_fbc_work *work = &fbc->work;
7ff0ebcc 451
ab34a7e8 452 WARN_ON(!mutex_is_locked(&fbc->lock));
25ad93fd 453
ca18d51d
PZ
454 if (drm_crtc_vblank_get(&crtc->base)) {
455 DRM_ERROR("vblank not available for FBC on pipe %c\n",
456 pipe_name(crtc->pipe));
457 return;
458 }
459
e35be23f
PZ
460 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
461 * this function since we're not releasing fbc.lock, so it won't have an
462 * opportunity to grab it to discover that it was cancelled. So we just
463 * update the expected jiffy count. */
128d7356 464 work->scheduled = true;
ca18d51d
PZ
465 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
466 drm_crtc_vblank_put(&crtc->base);
7ff0ebcc 467
128d7356 468 schedule_work(&work->work);
7ff0ebcc
RV
469}
470
60eb2cc7 471static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
25ad93fd 472{
ab34a7e8
PZ
473 struct intel_fbc *fbc = &dev_priv->fbc;
474
475 WARN_ON(!mutex_is_locked(&fbc->lock));
25ad93fd 476
e35be23f
PZ
477 /* Calling cancel_work() here won't help due to the fact that the work
478 * function grabs fbc->lock. Just set scheduled to false so the work
479 * function can know it was cancelled. */
480 fbc->work.scheduled = false;
25ad93fd 481
ab34a7e8 482 if (fbc->active)
8c40074c 483 intel_fbc_hw_deactivate(dev_priv);
754d1133
PZ
484}
485
faf68d92
ML
486static bool multiple_pipes_ok(struct intel_crtc *crtc,
487 struct intel_plane_state *plane_state)
232fd934 488{
faf68d92 489 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
010cf73d
PZ
490 struct intel_fbc *fbc = &dev_priv->fbc;
491 enum pipe pipe = crtc->pipe;
232fd934 492
010cf73d
PZ
493 /* Don't even bother tracking anything we don't need. */
494 if (!no_fbc_on_multiple_pipes(dev_priv))
232fd934
PZ
495 return true;
496
faf68d92 497 if (plane_state->visible)
010cf73d
PZ
498 fbc->visible_pipes_mask |= (1 << pipe);
499 else
500 fbc->visible_pipes_mask &= ~(1 << pipe);
232fd934 501
010cf73d 502 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
232fd934
PZ
503}
504
7733b49b 505static int find_compression_threshold(struct drm_i915_private *dev_priv,
fc786728
PZ
506 struct drm_mm_node *node,
507 int size,
508 int fb_cpp)
509{
72e96d64 510 struct i915_ggtt *ggtt = &dev_priv->ggtt;
fc786728
PZ
511 int compression_threshold = 1;
512 int ret;
a9da512b
PZ
513 u64 end;
514
515 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
516 * reserved range size, so it always assumes the maximum (8mb) is used.
517 * If we enable FBC using a CFB on that memory range we'll get FIFO
518 * underruns, even if that range is not reserved by the BIOS. */
ef11bdb3
RV
519 if (IS_BROADWELL(dev_priv) ||
520 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
72e96d64 521 end = ggtt->stolen_size - 8 * 1024 * 1024;
a9da512b 522 else
72e96d64 523 end = ggtt->stolen_usable_size;
fc786728
PZ
524
525 /* HACK: This code depends on what we will do in *_enable_fbc. If that
526 * code changes, this code needs to change as well.
527 *
528 * The enable_fbc code will attempt to use one of our 2 compression
529 * thresholds, therefore, in that case, we only have 1 resort.
530 */
531
532 /* Try to over-allocate to reduce reallocations and fragmentation. */
a9da512b
PZ
533 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
534 4096, 0, end);
fc786728
PZ
535 if (ret == 0)
536 return compression_threshold;
537
538again:
539 /* HW's ability to limit the CFB is 1:4 */
540 if (compression_threshold > 4 ||
541 (fb_cpp == 2 && compression_threshold == 2))
542 return 0;
543
a9da512b
PZ
544 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
545 4096, 0, end);
7733b49b 546 if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
fc786728
PZ
547 return 0;
548 } else if (ret) {
549 compression_threshold <<= 1;
550 goto again;
551 } else {
552 return compression_threshold;
553 }
554}
555
c5ecd469 556static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
fc786728 557{
fac5e23e 558 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
ab34a7e8 559 struct intel_fbc *fbc = &dev_priv->fbc;
fc786728 560 struct drm_mm_node *uninitialized_var(compressed_llb);
c5ecd469
PZ
561 int size, fb_cpp, ret;
562
ab34a7e8 563 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
c5ecd469 564
aaf78d27
PZ
565 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
566 fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
fc786728 567
ab34a7e8 568 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
fc786728
PZ
569 size, fb_cpp);
570 if (!ret)
571 goto err_llb;
572 else if (ret > 1) {
573 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
574
575 }
576
ab34a7e8 577 fbc->threshold = ret;
fc786728
PZ
578
579 if (INTEL_INFO(dev_priv)->gen >= 5)
ab34a7e8 580 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
7733b49b 581 else if (IS_GM45(dev_priv)) {
ab34a7e8 582 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
fc786728
PZ
583 } else {
584 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
585 if (!compressed_llb)
586 goto err_fb;
587
588 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
589 4096, 4096);
590 if (ret)
591 goto err_fb;
592
ab34a7e8 593 fbc->compressed_llb = compressed_llb;
fc786728
PZ
594
595 I915_WRITE(FBC_CFB_BASE,
ab34a7e8 596 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
fc786728
PZ
597 I915_WRITE(FBC_LL_BASE,
598 dev_priv->mm.stolen_base + compressed_llb->start);
599 }
600
b8bf5d7f 601 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
ab34a7e8 602 fbc->compressed_fb.size, fbc->threshold);
fc786728
PZ
603
604 return 0;
605
606err_fb:
607 kfree(compressed_llb);
ab34a7e8 608 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
fc786728
PZ
609err_llb:
610 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
611 return -ENOSPC;
612}
613
7733b49b 614static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
fc786728 615{
ab34a7e8
PZ
616 struct intel_fbc *fbc = &dev_priv->fbc;
617
618 if (drm_mm_node_allocated(&fbc->compressed_fb))
619 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
620
621 if (fbc->compressed_llb) {
622 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
623 kfree(fbc->compressed_llb);
fc786728 624 }
fc786728
PZ
625}
626
7733b49b 627void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
25ad93fd 628{
ab34a7e8
PZ
629 struct intel_fbc *fbc = &dev_priv->fbc;
630
9f218336 631 if (!fbc_supported(dev_priv))
0bf73c36
PZ
632 return;
633
ab34a7e8 634 mutex_lock(&fbc->lock);
7733b49b 635 __intel_fbc_cleanup_cfb(dev_priv);
ab34a7e8 636 mutex_unlock(&fbc->lock);
25ad93fd
PZ
637}
638
adf70c65
PZ
639static bool stride_is_valid(struct drm_i915_private *dev_priv,
640 unsigned int stride)
641{
642 /* These should have been caught earlier. */
643 WARN_ON(stride < 512);
644 WARN_ON((stride & (64 - 1)) != 0);
645
646 /* Below are the additional FBC restrictions. */
647
648 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
649 return stride == 4096 || stride == 8192;
650
651 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
652 return false;
653
654 if (stride > 16384)
655 return false;
656
657 return true;
658}
659
aaf78d27
PZ
660static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
661 uint32_t pixel_format)
b9e831dc 662{
aaf78d27 663 switch (pixel_format) {
b9e831dc
PZ
664 case DRM_FORMAT_XRGB8888:
665 case DRM_FORMAT_XBGR8888:
666 return true;
667 case DRM_FORMAT_XRGB1555:
668 case DRM_FORMAT_RGB565:
669 /* 16bpp not supported on gen2 */
aaf78d27 670 if (IS_GEN2(dev_priv))
b9e831dc
PZ
671 return false;
672 /* WaFbcOnly1to1Ratio:ctg */
673 if (IS_G4X(dev_priv))
674 return false;
675 return true;
676 default:
677 return false;
678 }
679}
680
856312ae
PZ
681/*
682 * For some reason, the hardware tracking starts looking at whatever we
683 * programmed as the display plane base address register. It does not look at
684 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
685 * variables instead of just looking at the pipe/plane size.
686 */
687static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
3c5f174e 688{
fac5e23e 689 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
aaf78d27 690 struct intel_fbc *fbc = &dev_priv->fbc;
856312ae 691 unsigned int effective_w, effective_h, max_w, max_h;
3c5f174e
PZ
692
693 if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
694 max_w = 4096;
695 max_h = 4096;
696 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
697 max_w = 4096;
698 max_h = 2048;
699 } else {
700 max_w = 2048;
701 max_h = 1536;
702 }
703
aaf78d27
PZ
704 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
705 &effective_h);
856312ae
PZ
706 effective_w += crtc->adjusted_x;
707 effective_h += crtc->adjusted_y;
708
709 return effective_w <= max_w && effective_h <= max_h;
3c5f174e
PZ
710}
711
faf68d92
ML
712static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
713 struct intel_crtc_state *crtc_state,
714 struct intel_plane_state *plane_state)
7ff0ebcc 715{
fac5e23e 716 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
ab34a7e8 717 struct intel_fbc *fbc = &dev_priv->fbc;
aaf78d27 718 struct intel_fbc_state_cache *cache = &fbc->state_cache;
aaf78d27 719 struct drm_framebuffer *fb = plane_state->base.fb;
7ff0ebcc 720 struct drm_i915_gem_object *obj;
7ff0ebcc 721
aaf78d27
PZ
722 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
723 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
724 cache->crtc.hsw_bdw_pixel_rate =
725 ilk_pipe_pixel_rate(crtc_state);
726
727 cache->plane.rotation = plane_state->base.rotation;
728 cache->plane.src_w = drm_rect_width(&plane_state->src) >> 16;
729 cache->plane.src_h = drm_rect_height(&plane_state->src) >> 16;
730 cache->plane.visible = plane_state->visible;
731
732 if (!cache->plane.visible)
733 return;
7ff0ebcc 734
7ff0ebcc 735 obj = intel_fb_obj(fb);
615b40d7 736
aaf78d27
PZ
737 /* FIXME: We lack the proper locking here, so only run this on the
738 * platforms that need. */
ac657f64 739 if (IS_GEN(dev_priv, 5, 6))
aaf78d27 740 cache->fb.ilk_ggtt_offset = i915_gem_obj_ggtt_offset(obj);
aaf78d27
PZ
741 cache->fb.pixel_format = fb->pixel_format;
742 cache->fb.stride = fb->pitches[0];
743 cache->fb.fence_reg = obj->fence_reg;
744 cache->fb.tiling_mode = obj->tiling_mode;
745}
746
747static bool intel_fbc_can_activate(struct intel_crtc *crtc)
748{
fac5e23e 749 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
aaf78d27
PZ
750 struct intel_fbc *fbc = &dev_priv->fbc;
751 struct intel_fbc_state_cache *cache = &fbc->state_cache;
752
753 if (!cache->plane.visible) {
913a3a6a 754 fbc->no_fbc_reason = "primary plane not visible";
615b40d7
PZ
755 return false;
756 }
7ff0ebcc 757
aaf78d27
PZ
758 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
759 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
913a3a6a 760 fbc->no_fbc_reason = "incompatible mode";
615b40d7 761 return false;
7ff0ebcc
RV
762 }
763
45b32a29 764 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
913a3a6a 765 fbc->no_fbc_reason = "mode too large for compression";
615b40d7 766 return false;
7ff0ebcc 767 }
3c5f174e 768
7ff0ebcc
RV
769 /* The use of a CPU fence is mandatory in order to detect writes
770 * by the CPU to the scanout and trigger updates to the FBC.
771 */
aaf78d27
PZ
772 if (cache->fb.tiling_mode != I915_TILING_X ||
773 cache->fb.fence_reg == I915_FENCE_REG_NONE) {
913a3a6a 774 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
615b40d7 775 return false;
7ff0ebcc 776 }
7733b49b 777 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
aaf78d27 778 cache->plane.rotation != BIT(DRM_ROTATE_0)) {
913a3a6a 779 fbc->no_fbc_reason = "rotation unsupported";
615b40d7 780 return false;
7ff0ebcc
RV
781 }
782
aaf78d27 783 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
913a3a6a 784 fbc->no_fbc_reason = "framebuffer stride not supported";
615b40d7 785 return false;
adf70c65
PZ
786 }
787
aaf78d27 788 if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
913a3a6a 789 fbc->no_fbc_reason = "pixel format is invalid";
615b40d7 790 return false;
b9e831dc
PZ
791 }
792
7b24c9a6
PZ
793 /* WaFbcExceedCdClockThreshold:hsw,bdw */
794 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
aaf78d27 795 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
913a3a6a 796 fbc->no_fbc_reason = "pixel rate is too big";
615b40d7 797 return false;
7b24c9a6
PZ
798 }
799
c5ecd469
PZ
800 /* It is possible for the required CFB size change without a
801 * crtc->disable + crtc->enable since it is possible to change the
802 * stride without triggering a full modeset. Since we try to
803 * over-allocate the CFB, there's a chance we may keep FBC enabled even
804 * if this happens, but if we exceed the current CFB size we'll have to
805 * disable FBC. Notice that it would be possible to disable FBC, wait
806 * for a frame, free the stolen node, then try to reenable FBC in case
807 * we didn't get any invalidate/deactivate calls, but this would require
808 * a lot of tracking just for a specific case. If we conclude it's an
809 * important case, we can implement it later. */
aaf78d27 810 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
ab34a7e8 811 fbc->compressed_fb.size * fbc->threshold) {
913a3a6a 812 fbc->no_fbc_reason = "CFB requirements changed";
615b40d7
PZ
813 return false;
814 }
815
816 return true;
817}
818
f51be2e0 819static bool intel_fbc_can_choose(struct intel_crtc *crtc)
44a8a257 820{
fac5e23e 821 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
913a3a6a 822 struct intel_fbc *fbc = &dev_priv->fbc;
44a8a257 823
c033666a 824 if (intel_vgpu_active(dev_priv)) {
913a3a6a 825 fbc->no_fbc_reason = "VGPU is active";
44a8a257
PZ
826 return false;
827 }
828
44a8a257 829 if (!i915.enable_fbc) {
80788a0f 830 fbc->no_fbc_reason = "disabled per module param or by default";
44a8a257
PZ
831 return false;
832 }
833
e35be23f 834 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) {
913a3a6a 835 fbc->no_fbc_reason = "no enabled pipes can have FBC";
44a8a257
PZ
836 return false;
837 }
838
e35be23f
PZ
839 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) {
840 fbc->no_fbc_reason = "no enabled planes can have FBC";
841 return false;
842 }
843
44a8a257
PZ
844 return true;
845}
846
b183b3f1
PZ
847static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
848 struct intel_fbc_reg_params *params)
849{
fac5e23e 850 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
aaf78d27
PZ
851 struct intel_fbc *fbc = &dev_priv->fbc;
852 struct intel_fbc_state_cache *cache = &fbc->state_cache;
b183b3f1
PZ
853
854 /* Since all our fields are integer types, use memset here so the
855 * comparison function can rely on memcmp because the padding will be
856 * zero. */
857 memset(params, 0, sizeof(*params));
858
859 params->crtc.pipe = crtc->pipe;
860 params->crtc.plane = crtc->plane;
861 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
862
aaf78d27
PZ
863 params->fb.pixel_format = cache->fb.pixel_format;
864 params->fb.stride = cache->fb.stride;
865 params->fb.fence_reg = cache->fb.fence_reg;
b183b3f1 866
aaf78d27 867 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
b183b3f1 868
aaf78d27 869 params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
b183b3f1
PZ
870}
871
872static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
873 struct intel_fbc_reg_params *params2)
874{
875 /* We can use this since intel_fbc_get_reg_params() does a memset. */
876 return memcmp(params1, params2, sizeof(*params1)) == 0;
877}
878
faf68d92
ML
879void intel_fbc_pre_update(struct intel_crtc *crtc,
880 struct intel_crtc_state *crtc_state,
881 struct intel_plane_state *plane_state)
615b40d7 882{
fac5e23e 883 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
ab34a7e8 884 struct intel_fbc *fbc = &dev_priv->fbc;
615b40d7 885
1eb52238
PZ
886 if (!fbc_supported(dev_priv))
887 return;
888
889 mutex_lock(&fbc->lock);
615b40d7 890
faf68d92 891 if (!multiple_pipes_ok(crtc, plane_state)) {
913a3a6a 892 fbc->no_fbc_reason = "more than one pipe active";
212890cf 893 goto deactivate;
7ff0ebcc
RV
894 }
895
ab34a7e8 896 if (!fbc->enabled || fbc->crtc != crtc)
1eb52238 897 goto unlock;
615b40d7 898
faf68d92 899 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
aaf78d27 900
212890cf 901deactivate:
60eb2cc7 902 intel_fbc_deactivate(dev_priv);
1eb52238
PZ
903unlock:
904 mutex_unlock(&fbc->lock);
212890cf
PZ
905}
906
1eb52238 907static void __intel_fbc_post_update(struct intel_crtc *crtc)
212890cf 908{
fac5e23e 909 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
212890cf
PZ
910 struct intel_fbc *fbc = &dev_priv->fbc;
911 struct intel_fbc_reg_params old_params;
912
913 WARN_ON(!mutex_is_locked(&fbc->lock));
914
915 if (!fbc->enabled || fbc->crtc != crtc)
916 return;
917
918 if (!intel_fbc_can_activate(crtc)) {
919 WARN_ON(fbc->active);
920 return;
921 }
615b40d7 922
ab34a7e8
PZ
923 old_params = fbc->params;
924 intel_fbc_get_reg_params(crtc, &fbc->params);
b183b3f1 925
7ff0ebcc
RV
926 /* If the scanout has not changed, don't modify the FBC settings.
927 * Note that we make the fundamental assumption that the fb->obj
928 * cannot be unpinned (and have its GTT offset and fence revoked)
929 * without first being decoupled from the scanout and FBC disabled.
930 */
ab34a7e8
PZ
931 if (fbc->active &&
932 intel_fbc_reg_params_equal(&old_params, &fbc->params))
7ff0ebcc
RV
933 return;
934
60eb2cc7 935 intel_fbc_deactivate(dev_priv);
0e631adc 936 intel_fbc_schedule_activation(crtc);
212890cf 937 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
25ad93fd
PZ
938}
939
1eb52238 940void intel_fbc_post_update(struct intel_crtc *crtc)
25ad93fd 941{
fac5e23e 942 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
ab34a7e8 943 struct intel_fbc *fbc = &dev_priv->fbc;
754d1133 944
9f218336 945 if (!fbc_supported(dev_priv))
0bf73c36
PZ
946 return;
947
ab34a7e8 948 mutex_lock(&fbc->lock);
1eb52238 949 __intel_fbc_post_update(crtc);
ab34a7e8 950 mutex_unlock(&fbc->lock);
7ff0ebcc
RV
951}
952
261fe99a
PZ
953static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
954{
955 if (fbc->enabled)
956 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
957 else
958 return fbc->possible_framebuffer_bits;
959}
960
dbef0f15
PZ
961void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
962 unsigned int frontbuffer_bits,
963 enum fb_op_origin origin)
964{
ab34a7e8 965 struct intel_fbc *fbc = &dev_priv->fbc;
dbef0f15 966
9f218336 967 if (!fbc_supported(dev_priv))
0bf73c36
PZ
968 return;
969
0dd81544 970 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
dbef0f15
PZ
971 return;
972
ab34a7e8 973 mutex_lock(&fbc->lock);
25ad93fd 974
261fe99a 975 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
dbef0f15 976
5bc40472 977 if (fbc->enabled && fbc->busy_bits)
60eb2cc7 978 intel_fbc_deactivate(dev_priv);
25ad93fd 979
ab34a7e8 980 mutex_unlock(&fbc->lock);
dbef0f15
PZ
981}
982
983void intel_fbc_flush(struct drm_i915_private *dev_priv,
6f4551fe 984 unsigned int frontbuffer_bits, enum fb_op_origin origin)
dbef0f15 985{
ab34a7e8
PZ
986 struct intel_fbc *fbc = &dev_priv->fbc;
987
9f218336 988 if (!fbc_supported(dev_priv))
0bf73c36
PZ
989 return;
990
ab34a7e8 991 mutex_lock(&fbc->lock);
dbef0f15 992
ab34a7e8 993 fbc->busy_bits &= ~frontbuffer_bits;
dbef0f15 994
ab28a547
PZ
995 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
996 goto out;
997
261fe99a
PZ
998 if (!fbc->busy_bits && fbc->enabled &&
999 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
0dd81544 1000 if (fbc->active)
ee7d6cfa 1001 intel_fbc_recompress(dev_priv);
0dd81544 1002 else
1eb52238 1003 __intel_fbc_post_update(fbc->crtc);
6f4551fe 1004 }
25ad93fd 1005
ab28a547 1006out:
ab34a7e8 1007 mutex_unlock(&fbc->lock);
dbef0f15
PZ
1008}
1009
f51be2e0
PZ
1010/**
1011 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1012 * @dev_priv: i915 device instance
1013 * @state: the atomic state structure
1014 *
1015 * This function looks at the proposed state for CRTCs and planes, then chooses
1016 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1017 * true.
1018 *
1019 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1020 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1021 */
1022void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1023 struct drm_atomic_state *state)
1024{
1025 struct intel_fbc *fbc = &dev_priv->fbc;
1026 struct drm_crtc *crtc;
1027 struct drm_crtc_state *crtc_state;
1028 struct drm_plane *plane;
1029 struct drm_plane_state *plane_state;
1030 bool fbc_crtc_present = false;
1031 int i, j;
1032
1033 mutex_lock(&fbc->lock);
1034
1035 for_each_crtc_in_state(state, crtc, crtc_state, i) {
1036 if (fbc->crtc == to_intel_crtc(crtc)) {
1037 fbc_crtc_present = true;
1038 break;
1039 }
1040 }
1041 /* This atomic commit doesn't involve the CRTC currently tied to FBC. */
1042 if (!fbc_crtc_present && fbc->crtc != NULL)
1043 goto out;
1044
1045 /* Simply choose the first CRTC that is compatible and has a visible
1046 * plane. We could go for fancier schemes such as checking the plane
1047 * size, but this would just affect the few platforms that don't tie FBC
1048 * to pipe or plane A. */
1049 for_each_plane_in_state(state, plane, plane_state, i) {
1050 struct intel_plane_state *intel_plane_state =
1051 to_intel_plane_state(plane_state);
1052
1053 if (!intel_plane_state->visible)
1054 continue;
1055
1056 for_each_crtc_in_state(state, crtc, crtc_state, j) {
1057 struct intel_crtc_state *intel_crtc_state =
1058 to_intel_crtc_state(crtc_state);
1059
1060 if (plane_state->crtc != crtc)
1061 continue;
1062
1063 if (!intel_fbc_can_choose(to_intel_crtc(crtc)))
1064 break;
1065
1066 intel_crtc_state->enable_fbc = true;
1067 goto out;
1068 }
1069 }
1070
1071out:
1072 mutex_unlock(&fbc->lock);
1073}
1074
d029bcad
PZ
1075/**
1076 * intel_fbc_enable: tries to enable FBC on the CRTC
1077 * @crtc: the CRTC
1078 *
f51be2e0 1079 * This function checks if the given CRTC was chosen for FBC, then enables it if
49227c4a
PZ
1080 * possible. Notice that it doesn't activate FBC. It is valid to call
1081 * intel_fbc_enable multiple times for the same pipe without an
1082 * intel_fbc_disable in the middle, as long as it is deactivated.
d029bcad 1083 */
faf68d92
ML
1084void intel_fbc_enable(struct intel_crtc *crtc,
1085 struct intel_crtc_state *crtc_state,
1086 struct intel_plane_state *plane_state)
d029bcad 1087{
fac5e23e 1088 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
ab34a7e8 1089 struct intel_fbc *fbc = &dev_priv->fbc;
d029bcad
PZ
1090
1091 if (!fbc_supported(dev_priv))
1092 return;
1093
ab34a7e8 1094 mutex_lock(&fbc->lock);
d029bcad 1095
ab34a7e8 1096 if (fbc->enabled) {
49227c4a
PZ
1097 WARN_ON(fbc->crtc == NULL);
1098 if (fbc->crtc == crtc) {
faf68d92 1099 WARN_ON(!crtc_state->enable_fbc);
49227c4a
PZ
1100 WARN_ON(fbc->active);
1101 }
d029bcad
PZ
1102 goto out;
1103 }
1104
faf68d92 1105 if (!crtc_state->enable_fbc)
f51be2e0
PZ
1106 goto out;
1107
ab34a7e8
PZ
1108 WARN_ON(fbc->active);
1109 WARN_ON(fbc->crtc != NULL);
d029bcad 1110
faf68d92 1111 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
c5ecd469 1112 if (intel_fbc_alloc_cfb(crtc)) {
913a3a6a 1113 fbc->no_fbc_reason = "not enough stolen memory";
c5ecd469
PZ
1114 goto out;
1115 }
1116
d029bcad 1117 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
ab34a7e8 1118 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
d029bcad 1119
ab34a7e8
PZ
1120 fbc->enabled = true;
1121 fbc->crtc = crtc;
d029bcad 1122out:
ab34a7e8 1123 mutex_unlock(&fbc->lock);
d029bcad
PZ
1124}
1125
1126/**
1127 * __intel_fbc_disable - disable FBC
1128 * @dev_priv: i915 device instance
1129 *
1130 * This is the low level function that actually disables FBC. Callers should
1131 * grab the FBC lock.
1132 */
1133static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1134{
ab34a7e8
PZ
1135 struct intel_fbc *fbc = &dev_priv->fbc;
1136 struct intel_crtc *crtc = fbc->crtc;
d029bcad 1137
ab34a7e8
PZ
1138 WARN_ON(!mutex_is_locked(&fbc->lock));
1139 WARN_ON(!fbc->enabled);
1140 WARN_ON(fbc->active);
58f9c0bc 1141 WARN_ON(crtc->active);
d029bcad
PZ
1142
1143 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1144
c5ecd469
PZ
1145 __intel_fbc_cleanup_cfb(dev_priv);
1146
ab34a7e8
PZ
1147 fbc->enabled = false;
1148 fbc->crtc = NULL;
d029bcad
PZ
1149}
1150
1151/**
c937ab3e 1152 * intel_fbc_disable - disable FBC if it's associated with crtc
d029bcad
PZ
1153 * @crtc: the CRTC
1154 *
1155 * This function disables FBC if it's associated with the provided CRTC.
1156 */
c937ab3e 1157void intel_fbc_disable(struct intel_crtc *crtc)
d029bcad 1158{
fac5e23e 1159 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
ab34a7e8 1160 struct intel_fbc *fbc = &dev_priv->fbc;
d029bcad
PZ
1161
1162 if (!fbc_supported(dev_priv))
1163 return;
1164
ab34a7e8
PZ
1165 mutex_lock(&fbc->lock);
1166 if (fbc->crtc == crtc) {
1167 WARN_ON(!fbc->enabled);
1168 WARN_ON(fbc->active);
d029bcad
PZ
1169 __intel_fbc_disable(dev_priv);
1170 }
ab34a7e8 1171 mutex_unlock(&fbc->lock);
65c7600f
PZ
1172
1173 cancel_work_sync(&fbc->work.work);
d029bcad
PZ
1174}
1175
1176/**
c937ab3e 1177 * intel_fbc_global_disable - globally disable FBC
d029bcad
PZ
1178 * @dev_priv: i915 device instance
1179 *
1180 * This function disables FBC regardless of which CRTC is associated with it.
1181 */
c937ab3e 1182void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
d029bcad 1183{
ab34a7e8
PZ
1184 struct intel_fbc *fbc = &dev_priv->fbc;
1185
d029bcad
PZ
1186 if (!fbc_supported(dev_priv))
1187 return;
1188
ab34a7e8
PZ
1189 mutex_lock(&fbc->lock);
1190 if (fbc->enabled)
d029bcad 1191 __intel_fbc_disable(dev_priv);
ab34a7e8 1192 mutex_unlock(&fbc->lock);
65c7600f
PZ
1193
1194 cancel_work_sync(&fbc->work.work);
d029bcad
PZ
1195}
1196
010cf73d
PZ
1197/**
1198 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1199 * @dev_priv: i915 device instance
1200 *
1201 * The FBC code needs to track CRTC visibility since the older platforms can't
1202 * have FBC enabled while multiple pipes are used. This function does the
1203 * initial setup at driver load to make sure FBC is matching the real hardware.
1204 */
1205void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1206{
1207 struct intel_crtc *crtc;
1208
1209 /* Don't even bother tracking anything if we don't need. */
1210 if (!no_fbc_on_multiple_pipes(dev_priv))
1211 return;
1212
91c8a326 1213 for_each_intel_crtc(&dev_priv->drm, crtc)
010cf73d
PZ
1214 if (intel_crtc_active(&crtc->base) &&
1215 to_intel_plane_state(crtc->base.primary->state)->visible)
1216 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1217}
1218
80788a0f
PZ
1219/*
1220 * The DDX driver changes its behavior depending on the value it reads from
1221 * i915.enable_fbc, so sanitize it by translating the default value into either
1222 * 0 or 1 in order to allow it to know what's going on.
1223 *
1224 * Notice that this is done at driver initialization and we still allow user
1225 * space to change the value during runtime without sanitizing it again. IGT
1226 * relies on being able to change i915.enable_fbc at runtime.
1227 */
1228static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
1229{
1230 if (i915.enable_fbc >= 0)
1231 return !!i915.enable_fbc;
1232
1233 if (IS_BROADWELL(dev_priv))
1234 return 1;
1235
1236 return 0;
1237}
1238
94b83957
RV
1239/**
1240 * intel_fbc_init - Initialize FBC
1241 * @dev_priv: the i915 device
1242 *
1243 * This function might be called during PM init process.
1244 */
7ff0ebcc
RV
1245void intel_fbc_init(struct drm_i915_private *dev_priv)
1246{
ab34a7e8 1247 struct intel_fbc *fbc = &dev_priv->fbc;
dbef0f15
PZ
1248 enum pipe pipe;
1249
ab34a7e8
PZ
1250 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
1251 mutex_init(&fbc->lock);
1252 fbc->enabled = false;
1253 fbc->active = false;
1254 fbc->work.scheduled = false;
25ad93fd 1255
80788a0f
PZ
1256 i915.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1257 DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc);
1258
7ff0ebcc 1259 if (!HAS_FBC(dev_priv)) {
ab34a7e8 1260 fbc->no_fbc_reason = "unsupported by this chipset";
7ff0ebcc
RV
1261 return;
1262 }
1263
dbef0f15 1264 for_each_pipe(dev_priv, pipe) {
ab34a7e8 1265 fbc->possible_framebuffer_bits |=
dbef0f15
PZ
1266 INTEL_FRONTBUFFER_PRIMARY(pipe);
1267
57105022 1268 if (fbc_on_pipe_a_only(dev_priv))
dbef0f15
PZ
1269 break;
1270 }
1271
8c40074c
PZ
1272 /* This value was pulled out of someone's hat */
1273 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_GM45(dev_priv))
7ff0ebcc 1274 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
7ff0ebcc 1275
b07ea0fa 1276 /* We still don't have any sort of hardware state readout for FBC, so
0e631adc
PZ
1277 * deactivate it in case the BIOS activated it to make sure software
1278 * matches the hardware state. */
8c40074c
PZ
1279 if (intel_fbc_hw_is_active(dev_priv))
1280 intel_fbc_hw_deactivate(dev_priv);
7ff0ebcc 1281}
This page took 0.200474 seconds and 5 git commands to generate.