drm/i915: take a power domain ref only when needed during HDMI detect
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_hdmi.c
CommitLineData
7d57382e
EA
1/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
5a0e3ad6 30#include <linux/slab.h>
7d57382e 31#include <linux/delay.h>
178f736a 32#include <linux/hdmi.h>
760285e7 33#include <drm/drmP.h>
c6f95f27 34#include <drm/drm_atomic_helper.h>
760285e7
DH
35#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
7d57382e 37#include "intel_drv.h"
760285e7 38#include <drm/i915_drm.h>
7d57382e
EA
39#include "i915_drv.h"
40
30add22d
PZ
41static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
da63a9f2 43 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
30add22d
PZ
44}
45
afba0188
DV
46static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
30add22d 49 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
afba0188
DV
50 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
affa9354 53 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
afba0188 54
b242b7f7 55 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
afba0188
DV
56 "HDMI port enabled, expecting disabled\n");
57}
58
f5bbfca3 59struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
ea5b213a 60{
da63a9f2
PZ
61 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
ea5b213a
CW
64}
65
df0e9248
CW
66static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
da63a9f2 68 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
df0e9248
CW
69}
70
178f736a 71static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
3c17fe4b 72{
178f736a
DL
73 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 75 return VIDEO_DIP_SELECT_AVI;
178f736a 76 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 77 return VIDEO_DIP_SELECT_SPD;
c8bb75af
LD
78 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
45187ace 80 default:
178f736a 81 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 82 return 0;
45187ace 83 }
45187ace
JB
84}
85
178f736a 86static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
45187ace 87{
178f736a
DL
88 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
ed517fbb 90 return VIDEO_DIP_ENABLE_AVI;
178f736a 91 case HDMI_INFOFRAME_TYPE_SPD:
ed517fbb 92 return VIDEO_DIP_ENABLE_SPD;
c8bb75af
LD
93 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
fa193ff7 95 default:
178f736a 96 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
ed517fbb 97 return 0;
fa193ff7 98 }
fa193ff7
PZ
99}
100
178f736a 101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
2da8af54 102{
178f736a
DL
103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
2da8af54 105 return VIDEO_DIP_ENABLE_AVI_HSW;
178f736a 106 case HDMI_INFOFRAME_TYPE_SPD:
2da8af54 107 return VIDEO_DIP_ENABLE_SPD_HSW;
c8bb75af
LD
108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
2da8af54 110 default:
178f736a 111 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
2da8af54
PZ
112 return 0;
113 }
114}
115
f0f59a00
VS
116static i915_reg_t
117hsw_dip_data_reg(struct drm_i915_private *dev_priv,
118 enum transcoder cpu_transcoder,
119 enum hdmi_infoframe_type type,
120 int i)
2da8af54 121{
178f736a
DL
122 switch (type) {
123 case HDMI_INFOFRAME_TYPE_AVI:
436c6d4a 124 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
178f736a 125 case HDMI_INFOFRAME_TYPE_SPD:
436c6d4a 126 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
c8bb75af 127 case HDMI_INFOFRAME_TYPE_VENDOR:
436c6d4a 128 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
2da8af54 129 default:
178f736a 130 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
f0f59a00 131 return INVALID_MMIO_REG;
2da8af54
PZ
132 }
133}
134
a3da1df7 135static void g4x_write_infoframe(struct drm_encoder *encoder,
178f736a 136 enum hdmi_infoframe_type type,
fff63867 137 const void *frame, ssize_t len)
45187ace 138{
fff63867 139 const uint32_t *data = frame;
3c17fe4b
DH
140 struct drm_device *dev = encoder->dev;
141 struct drm_i915_private *dev_priv = dev->dev_private;
22509ec8 142 u32 val = I915_READ(VIDEO_DIP_CTL);
178f736a 143 int i;
3c17fe4b 144
822974ae
PZ
145 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
146
1d4f85ac 147 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 148 val |= g4x_infoframe_index(type);
22509ec8 149
178f736a 150 val &= ~g4x_infoframe_enable(type);
45187ace 151
22509ec8 152 I915_WRITE(VIDEO_DIP_CTL, val);
3c17fe4b 153
9d9740f0 154 mmiowb();
45187ace 155 for (i = 0; i < len; i += 4) {
3c17fe4b
DH
156 I915_WRITE(VIDEO_DIP_DATA, *data);
157 data++;
158 }
adf00b26
PZ
159 /* Write every possible data byte to force correct ECC calculation. */
160 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
161 I915_WRITE(VIDEO_DIP_DATA, 0);
9d9740f0 162 mmiowb();
3c17fe4b 163
178f736a 164 val |= g4x_infoframe_enable(type);
60c5ea2d 165 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 166 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 167
22509ec8 168 I915_WRITE(VIDEO_DIP_CTL, val);
9d9740f0 169 POSTING_READ(VIDEO_DIP_CTL);
3c17fe4b
DH
170}
171
e43823ec
JB
172static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
173{
174 struct drm_device *dev = encoder->dev;
175 struct drm_i915_private *dev_priv = dev->dev_private;
89a35ecd 176 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
e43823ec
JB
177 u32 val = I915_READ(VIDEO_DIP_CTL);
178
ec1dc603
VS
179 if ((val & VIDEO_DIP_ENABLE) == 0)
180 return false;
89a35ecd 181
ec1dc603
VS
182 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
183 return false;
184
185 return val & (VIDEO_DIP_ENABLE_AVI |
186 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
e43823ec
JB
187}
188
fdf1250a 189static void ibx_write_infoframe(struct drm_encoder *encoder,
178f736a 190 enum hdmi_infoframe_type type,
fff63867 191 const void *frame, ssize_t len)
fdf1250a 192{
fff63867 193 const uint32_t *data = frame;
fdf1250a
PZ
194 struct drm_device *dev = encoder->dev;
195 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 196 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 197 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
fdf1250a 198 u32 val = I915_READ(reg);
f0f59a00 199 int i;
fdf1250a 200
822974ae
PZ
201 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
202
fdf1250a 203 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 204 val |= g4x_infoframe_index(type);
fdf1250a 205
178f736a 206 val &= ~g4x_infoframe_enable(type);
fdf1250a
PZ
207
208 I915_WRITE(reg, val);
209
9d9740f0 210 mmiowb();
fdf1250a
PZ
211 for (i = 0; i < len; i += 4) {
212 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
213 data++;
214 }
adf00b26
PZ
215 /* Write every possible data byte to force correct ECC calculation. */
216 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
217 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 218 mmiowb();
fdf1250a 219
178f736a 220 val |= g4x_infoframe_enable(type);
fdf1250a 221 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 222 val |= VIDEO_DIP_FREQ_VSYNC;
fdf1250a
PZ
223
224 I915_WRITE(reg, val);
9d9740f0 225 POSTING_READ(reg);
fdf1250a
PZ
226}
227
e43823ec
JB
228static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
229{
230 struct drm_device *dev = encoder->dev;
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
052f62f7 233 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
f0f59a00 234 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
e43823ec
JB
235 u32 val = I915_READ(reg);
236
ec1dc603
VS
237 if ((val & VIDEO_DIP_ENABLE) == 0)
238 return false;
239
240 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
241 return false;
052f62f7 242
ec1dc603
VS
243 return val & (VIDEO_DIP_ENABLE_AVI |
244 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
245 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
246}
247
fdf1250a 248static void cpt_write_infoframe(struct drm_encoder *encoder,
178f736a 249 enum hdmi_infoframe_type type,
fff63867 250 const void *frame, ssize_t len)
b055c8f3 251{
fff63867 252 const uint32_t *data = frame;
b055c8f3
JB
253 struct drm_device *dev = encoder->dev;
254 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 255 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 256 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 257 u32 val = I915_READ(reg);
f0f59a00 258 int i;
b055c8f3 259
822974ae
PZ
260 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
261
64a8fc01 262 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 263 val |= g4x_infoframe_index(type);
45187ace 264
ecb97851
PZ
265 /* The DIP control register spec says that we need to update the AVI
266 * infoframe without clearing its enable bit */
178f736a
DL
267 if (type != HDMI_INFOFRAME_TYPE_AVI)
268 val &= ~g4x_infoframe_enable(type);
ecb97851 269
22509ec8 270 I915_WRITE(reg, val);
45187ace 271
9d9740f0 272 mmiowb();
45187ace 273 for (i = 0; i < len; i += 4) {
b055c8f3
JB
274 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
275 data++;
276 }
adf00b26
PZ
277 /* Write every possible data byte to force correct ECC calculation. */
278 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
279 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 280 mmiowb();
b055c8f3 281
178f736a 282 val |= g4x_infoframe_enable(type);
60c5ea2d 283 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 284 val |= VIDEO_DIP_FREQ_VSYNC;
45187ace 285
22509ec8 286 I915_WRITE(reg, val);
9d9740f0 287 POSTING_READ(reg);
45187ace 288}
90b107c8 289
e43823ec
JB
290static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
291{
292 struct drm_device *dev = encoder->dev;
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 295 u32 val = I915_READ(TVIDEO_DIP_CTL(intel_crtc->pipe));
e43823ec 296
ec1dc603
VS
297 if ((val & VIDEO_DIP_ENABLE) == 0)
298 return false;
299
300 return val & (VIDEO_DIP_ENABLE_AVI |
301 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
302 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
303}
304
90b107c8 305static void vlv_write_infoframe(struct drm_encoder *encoder,
178f736a 306 enum hdmi_infoframe_type type,
fff63867 307 const void *frame, ssize_t len)
90b107c8 308{
fff63867 309 const uint32_t *data = frame;
90b107c8
SK
310 struct drm_device *dev = encoder->dev;
311 struct drm_i915_private *dev_priv = dev->dev_private;
ed517fbb 312 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 313 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
22509ec8 314 u32 val = I915_READ(reg);
f0f59a00 315 int i;
90b107c8 316
822974ae
PZ
317 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
318
90b107c8 319 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
178f736a 320 val |= g4x_infoframe_index(type);
22509ec8 321
178f736a 322 val &= ~g4x_infoframe_enable(type);
90b107c8 323
22509ec8 324 I915_WRITE(reg, val);
90b107c8 325
9d9740f0 326 mmiowb();
90b107c8
SK
327 for (i = 0; i < len; i += 4) {
328 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
329 data++;
330 }
adf00b26
PZ
331 /* Write every possible data byte to force correct ECC calculation. */
332 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
333 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
9d9740f0 334 mmiowb();
90b107c8 335
178f736a 336 val |= g4x_infoframe_enable(type);
60c5ea2d 337 val &= ~VIDEO_DIP_FREQ_MASK;
4b24c933 338 val |= VIDEO_DIP_FREQ_VSYNC;
90b107c8 339
22509ec8 340 I915_WRITE(reg, val);
9d9740f0 341 POSTING_READ(reg);
90b107c8
SK
342}
343
e43823ec
JB
344static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
345{
346 struct drm_device *dev = encoder->dev;
347 struct drm_i915_private *dev_priv = dev->dev_private;
348 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
535afa2e 349 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
f0f59a00 350 u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(intel_crtc->pipe));
e43823ec 351
ec1dc603
VS
352 if ((val & VIDEO_DIP_ENABLE) == 0)
353 return false;
354
355 if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
356 return false;
535afa2e 357
ec1dc603
VS
358 return val & (VIDEO_DIP_ENABLE_AVI |
359 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
360 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
e43823ec
JB
361}
362
8c5f5f7c 363static void hsw_write_infoframe(struct drm_encoder *encoder,
178f736a 364 enum hdmi_infoframe_type type,
fff63867 365 const void *frame, ssize_t len)
8c5f5f7c 366{
fff63867 367 const uint32_t *data = frame;
2da8af54
PZ
368 struct drm_device *dev = encoder->dev;
369 struct drm_i915_private *dev_priv = dev->dev_private;
370 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
436c6d4a 371 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
f0f59a00
VS
372 i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
373 i915_reg_t data_reg;
178f736a 374 int i;
2da8af54 375 u32 val = I915_READ(ctl_reg);
8c5f5f7c 376
436c6d4a 377 data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
f0f59a00 378 if (i915_mmio_reg_valid(data_reg))
2da8af54
PZ
379 return;
380
178f736a 381 val &= ~hsw_infoframe_enable(type);
2da8af54
PZ
382 I915_WRITE(ctl_reg, val);
383
9d9740f0 384 mmiowb();
2da8af54 385 for (i = 0; i < len; i += 4) {
436c6d4a
VS
386 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
387 type, i >> 2), *data);
2da8af54
PZ
388 data++;
389 }
adf00b26
PZ
390 /* Write every possible data byte to force correct ECC calculation. */
391 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
436c6d4a
VS
392 I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
393 type, i >> 2), 0);
9d9740f0 394 mmiowb();
8c5f5f7c 395
178f736a 396 val |= hsw_infoframe_enable(type);
2da8af54 397 I915_WRITE(ctl_reg, val);
9d9740f0 398 POSTING_READ(ctl_reg);
8c5f5f7c
ED
399}
400
e43823ec
JB
401static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
402{
403 struct drm_device *dev = encoder->dev;
404 struct drm_i915_private *dev_priv = dev->dev_private;
405 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
f0f59a00 406 u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder));
e43823ec 407
ec1dc603
VS
408 return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
409 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
410 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
e43823ec
JB
411}
412
5adaea79
DL
413/*
414 * The data we write to the DIP data buffer registers is 1 byte bigger than the
415 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
416 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
417 * used for both technologies.
418 *
419 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
420 * DW1: DB3 | DB2 | DB1 | DB0
421 * DW2: DB7 | DB6 | DB5 | DB4
422 * DW3: ...
423 *
424 * (HB is Header Byte, DB is Data Byte)
425 *
426 * The hdmi pack() functions don't know about that hardware specific hole so we
427 * trick them by giving an offset into the buffer and moving back the header
428 * bytes by one.
429 */
9198ee5b
DL
430static void intel_write_infoframe(struct drm_encoder *encoder,
431 union hdmi_infoframe *frame)
45187ace
JB
432{
433 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
5adaea79
DL
434 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
435 ssize_t len;
45187ace 436
5adaea79
DL
437 /* see comment above for the reason for this offset */
438 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
439 if (len < 0)
440 return;
441
442 /* Insert the 'hole' (see big comment above) at position 3 */
443 buffer[0] = buffer[1];
444 buffer[1] = buffer[2];
445 buffer[2] = buffer[3];
446 buffer[3] = 0;
447 len++;
45187ace 448
5adaea79 449 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
45187ace
JB
450}
451
687f4d06 452static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
7c5f93b0 453 const struct drm_display_mode *adjusted_mode)
45187ace 454{
abedc077 455 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
50f3b016 456 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
5adaea79
DL
457 union hdmi_infoframe frame;
458 int ret;
45187ace 459
5adaea79
DL
460 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
461 adjusted_mode);
462 if (ret < 0) {
463 DRM_ERROR("couldn't fill AVI infoframe\n");
464 return;
465 }
c846b619 466
abedc077 467 if (intel_hdmi->rgb_quant_range_selectable) {
6e3c9717 468 if (intel_crtc->config->limited_color_range)
5adaea79
DL
469 frame.avi.quantization_range =
470 HDMI_QUANTIZATION_RANGE_LIMITED;
abedc077 471 else
5adaea79
DL
472 frame.avi.quantization_range =
473 HDMI_QUANTIZATION_RANGE_FULL;
abedc077
VS
474 }
475
9198ee5b 476 intel_write_infoframe(encoder, &frame);
b055c8f3
JB
477}
478
687f4d06 479static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
c0864cb3 480{
5adaea79
DL
481 union hdmi_infoframe frame;
482 int ret;
483
484 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
485 if (ret < 0) {
486 DRM_ERROR("couldn't fill SPD infoframe\n");
487 return;
488 }
c0864cb3 489
5adaea79 490 frame.spd.sdi = HDMI_SPD_SDI_PC;
c0864cb3 491
9198ee5b 492 intel_write_infoframe(encoder, &frame);
c0864cb3
JB
493}
494
c8bb75af
LD
495static void
496intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
7c5f93b0 497 const struct drm_display_mode *adjusted_mode)
c8bb75af
LD
498{
499 union hdmi_infoframe frame;
500 int ret;
501
502 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
503 adjusted_mode);
504 if (ret < 0)
505 return;
506
507 intel_write_infoframe(encoder, &frame);
508}
509
687f4d06 510static void g4x_set_infoframes(struct drm_encoder *encoder,
6897b4b5 511 bool enable,
7c5f93b0 512 const struct drm_display_mode *adjusted_mode)
687f4d06 513{
0c14c7f9 514 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
69fde0a6
VS
515 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
516 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
f0f59a00 517 i915_reg_t reg = VIDEO_DIP_CTL;
0c14c7f9 518 u32 val = I915_READ(reg);
822cdc52 519 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 520
afba0188
DV
521 assert_hdmi_port_disabled(intel_hdmi);
522
0c14c7f9
PZ
523 /* If the registers were not initialized yet, they might be zeroes,
524 * which means we're selecting the AVI DIP and we're setting its
525 * frequency to once. This seems to really confuse the HW and make
526 * things stop working (the register spec says the AVI always needs to
527 * be sent every VSync). So here we avoid writing to the register more
528 * than we need and also explicitly select the AVI DIP and explicitly
529 * set its frequency to every VSync. Avoiding to write it twice seems to
530 * be enough to solve the problem, but being defensive shouldn't hurt us
531 * either. */
532 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
533
6897b4b5 534 if (!enable) {
0c14c7f9
PZ
535 if (!(val & VIDEO_DIP_ENABLE))
536 return;
0be6f0c8
VS
537 if (port != (val & VIDEO_DIP_PORT_MASK)) {
538 DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
539 (val & VIDEO_DIP_PORT_MASK) >> 29);
540 return;
541 }
542 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
543 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
0c14c7f9 544 I915_WRITE(reg, val);
9d9740f0 545 POSTING_READ(reg);
0c14c7f9
PZ
546 return;
547 }
548
72b78c9d
PZ
549 if (port != (val & VIDEO_DIP_PORT_MASK)) {
550 if (val & VIDEO_DIP_ENABLE) {
0be6f0c8
VS
551 DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
552 (val & VIDEO_DIP_PORT_MASK) >> 29);
553 return;
72b78c9d
PZ
554 }
555 val &= ~VIDEO_DIP_PORT_MASK;
556 val |= port;
557 }
558
822974ae 559 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
560 val &= ~(VIDEO_DIP_ENABLE_AVI |
561 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
822974ae 562
f278d972 563 I915_WRITE(reg, val);
9d9740f0 564 POSTING_READ(reg);
f278d972 565
687f4d06
PZ
566 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
567 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 568 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
569}
570
6d67415f
VS
571static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
572{
573 struct drm_device *dev = encoder->dev;
574 struct drm_connector *connector;
575
576 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
577
578 /*
579 * HDMI cloning is only supported on g4x which doesn't
580 * support deep color or GCP infoframes anyway so no
581 * need to worry about multiple HDMI sinks here.
582 */
583 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
584 if (connector->encoder == encoder)
585 return connector->display_info.bpc > 8;
586
587 return false;
588}
589
12aa3290
VS
590/*
591 * Determine if default_phase=1 can be indicated in the GCP infoframe.
592 *
593 * From HDMI specification 1.4a:
594 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
595 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
596 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
597 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
598 * phase of 0
599 */
600static bool gcp_default_phase_possible(int pipe_bpp,
601 const struct drm_display_mode *mode)
602{
603 unsigned int pixels_per_group;
604
605 switch (pipe_bpp) {
606 case 30:
607 /* 4 pixels in 5 clocks */
608 pixels_per_group = 4;
609 break;
610 case 36:
611 /* 2 pixels in 3 clocks */
612 pixels_per_group = 2;
613 break;
614 case 48:
615 /* 1 pixel in 2 clocks */
616 pixels_per_group = 1;
617 break;
618 default:
619 /* phase information not relevant for 8bpc */
620 return false;
621 }
622
623 return mode->crtc_hdisplay % pixels_per_group == 0 &&
624 mode->crtc_htotal % pixels_per_group == 0 &&
625 mode->crtc_hblank_start % pixels_per_group == 0 &&
626 mode->crtc_hblank_end % pixels_per_group == 0 &&
627 mode->crtc_hsync_start % pixels_per_group == 0 &&
628 mode->crtc_hsync_end % pixels_per_group == 0 &&
629 ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
630 mode->crtc_htotal/2 % pixels_per_group == 0);
631}
632
6d67415f
VS
633static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
634{
635 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
636 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
f0f59a00
VS
637 i915_reg_t reg;
638 u32 val = 0;
6d67415f
VS
639
640 if (HAS_DDI(dev_priv))
641 reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
642 else if (IS_VALLEYVIEW(dev_priv))
643 reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
644 else if (HAS_PCH_SPLIT(dev_priv->dev))
645 reg = TVIDEO_DIP_GCP(crtc->pipe);
646 else
647 return false;
648
649 /* Indicate color depth whenever the sink supports deep color */
650 if (hdmi_sink_is_deep_color(encoder))
651 val |= GCP_COLOR_INDICATION;
652
12aa3290
VS
653 /* Enable default_phase whenever the display mode is suitably aligned */
654 if (gcp_default_phase_possible(crtc->config->pipe_bpp,
655 &crtc->config->base.adjusted_mode))
656 val |= GCP_DEFAULT_PHASE_ENABLE;
657
6d67415f
VS
658 I915_WRITE(reg, val);
659
660 return val != 0;
661}
662
687f4d06 663static void ibx_set_infoframes(struct drm_encoder *encoder,
6897b4b5 664 bool enable,
7c5f93b0 665 const struct drm_display_mode *adjusted_mode)
687f4d06 666{
0c14c7f9
PZ
667 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
668 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
69fde0a6
VS
669 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
670 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
f0f59a00 671 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9 672 u32 val = I915_READ(reg);
822cdc52 673 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 674
afba0188
DV
675 assert_hdmi_port_disabled(intel_hdmi);
676
0c14c7f9
PZ
677 /* See the big comment in g4x_set_infoframes() */
678 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
679
6897b4b5 680 if (!enable) {
0c14c7f9
PZ
681 if (!(val & VIDEO_DIP_ENABLE))
682 return;
0be6f0c8
VS
683 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
684 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
685 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 686 I915_WRITE(reg, val);
9d9740f0 687 POSTING_READ(reg);
0c14c7f9
PZ
688 return;
689 }
690
72b78c9d 691 if (port != (val & VIDEO_DIP_PORT_MASK)) {
0be6f0c8
VS
692 WARN(val & VIDEO_DIP_ENABLE,
693 "DIP already enabled on port %c\n",
694 (val & VIDEO_DIP_PORT_MASK) >> 29);
72b78c9d
PZ
695 val &= ~VIDEO_DIP_PORT_MASK;
696 val |= port;
697 }
698
822974ae 699 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
700 val &= ~(VIDEO_DIP_ENABLE_AVI |
701 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
702 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 703
6d67415f
VS
704 if (intel_hdmi_set_gcp_infoframe(encoder))
705 val |= VIDEO_DIP_ENABLE_GCP;
706
f278d972 707 I915_WRITE(reg, val);
9d9740f0 708 POSTING_READ(reg);
f278d972 709
687f4d06
PZ
710 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
711 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 712 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
713}
714
715static void cpt_set_infoframes(struct drm_encoder *encoder,
6897b4b5 716 bool enable,
7c5f93b0 717 const struct drm_display_mode *adjusted_mode)
687f4d06 718{
0c14c7f9
PZ
719 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
720 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
721 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 722 i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9
PZ
723 u32 val = I915_READ(reg);
724
afba0188
DV
725 assert_hdmi_port_disabled(intel_hdmi);
726
0c14c7f9
PZ
727 /* See the big comment in g4x_set_infoframes() */
728 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
729
6897b4b5 730 if (!enable) {
0c14c7f9
PZ
731 if (!(val & VIDEO_DIP_ENABLE))
732 return;
0be6f0c8
VS
733 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
734 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
735 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 736 I915_WRITE(reg, val);
9d9740f0 737 POSTING_READ(reg);
0c14c7f9
PZ
738 return;
739 }
740
822974ae
PZ
741 /* Set both together, unset both together: see the spec. */
742 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
0dd87d20 743 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
0be6f0c8 744 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 745
6d67415f
VS
746 if (intel_hdmi_set_gcp_infoframe(encoder))
747 val |= VIDEO_DIP_ENABLE_GCP;
748
822974ae 749 I915_WRITE(reg, val);
9d9740f0 750 POSTING_READ(reg);
822974ae 751
687f4d06
PZ
752 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
753 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 754 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
755}
756
757static void vlv_set_infoframes(struct drm_encoder *encoder,
6897b4b5 758 bool enable,
7c5f93b0 759 const struct drm_display_mode *adjusted_mode)
687f4d06 760{
0c14c7f9 761 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
6a2b8021 762 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
0c14c7f9
PZ
763 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
764 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 765 i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
0c14c7f9 766 u32 val = I915_READ(reg);
6a2b8021 767 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
0c14c7f9 768
afba0188
DV
769 assert_hdmi_port_disabled(intel_hdmi);
770
0c14c7f9
PZ
771 /* See the big comment in g4x_set_infoframes() */
772 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
773
6897b4b5 774 if (!enable) {
0c14c7f9
PZ
775 if (!(val & VIDEO_DIP_ENABLE))
776 return;
0be6f0c8
VS
777 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
778 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
779 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
0c14c7f9 780 I915_WRITE(reg, val);
9d9740f0 781 POSTING_READ(reg);
0c14c7f9
PZ
782 return;
783 }
784
6a2b8021 785 if (port != (val & VIDEO_DIP_PORT_MASK)) {
0be6f0c8
VS
786 WARN(val & VIDEO_DIP_ENABLE,
787 "DIP already enabled on port %c\n",
788 (val & VIDEO_DIP_PORT_MASK) >> 29);
6a2b8021
JB
789 val &= ~VIDEO_DIP_PORT_MASK;
790 val |= port;
791 }
792
822974ae 793 val |= VIDEO_DIP_ENABLE;
0be6f0c8
VS
794 val &= ~(VIDEO_DIP_ENABLE_AVI |
795 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
796 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
822974ae 797
6d67415f
VS
798 if (intel_hdmi_set_gcp_infoframe(encoder))
799 val |= VIDEO_DIP_ENABLE_GCP;
800
822974ae 801 I915_WRITE(reg, val);
9d9740f0 802 POSTING_READ(reg);
822974ae 803
687f4d06
PZ
804 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
805 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 806 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
807}
808
809static void hsw_set_infoframes(struct drm_encoder *encoder,
6897b4b5 810 bool enable,
7c5f93b0 811 const struct drm_display_mode *adjusted_mode)
687f4d06 812{
0c14c7f9
PZ
813 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
814 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
815 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
f0f59a00 816 i915_reg_t reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
0dd87d20 817 u32 val = I915_READ(reg);
0c14c7f9 818
afba0188
DV
819 assert_hdmi_port_disabled(intel_hdmi);
820
0be6f0c8
VS
821 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
822 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
823 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
824
6897b4b5 825 if (!enable) {
0be6f0c8 826 I915_WRITE(reg, val);
9d9740f0 827 POSTING_READ(reg);
0c14c7f9
PZ
828 return;
829 }
830
6d67415f
VS
831 if (intel_hdmi_set_gcp_infoframe(encoder))
832 val |= VIDEO_DIP_ENABLE_GCP_HSW;
833
0dd87d20 834 I915_WRITE(reg, val);
9d9740f0 835 POSTING_READ(reg);
0dd87d20 836
687f4d06
PZ
837 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
838 intel_hdmi_set_spd_infoframe(encoder);
c8bb75af 839 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
687f4d06
PZ
840}
841
4cde8a21 842static void intel_hdmi_prepare(struct intel_encoder *encoder)
7d57382e 843{
c59423a3 844 struct drm_device *dev = encoder->base.dev;
7d57382e 845 struct drm_i915_private *dev_priv = dev->dev_private;
c59423a3
DV
846 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
847 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7c5f93b0 848 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
b242b7f7 849 u32 hdmi_val;
7d57382e 850
b242b7f7 851 hdmi_val = SDVO_ENCODING_HDMI;
0f2a2a75
VS
852 if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
853 hdmi_val |= HDMI_COLOR_RANGE_16_235;
b599c0bc 854 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
b242b7f7 855 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
b599c0bc 856 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
b242b7f7 857 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
7d57382e 858
6e3c9717 859 if (crtc->config->pipe_bpp > 24)
4f3a8bc7 860 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
020f6704 861 else
4f3a8bc7 862 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
020f6704 863
6e3c9717 864 if (crtc->config->has_hdmi_sink)
dc0fa718 865 hdmi_val |= HDMI_MODE_SELECT_HDMI;
2e3d6006 866
75770564 867 if (HAS_PCH_CPT(dev))
c59423a3 868 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
44f37d1f
CML
869 else if (IS_CHERRYVIEW(dev))
870 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
dc0fa718 871 else
c59423a3 872 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
7d57382e 873
b242b7f7
PZ
874 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
875 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e
EA
876}
877
85234cdc
DV
878static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
879 enum pipe *pipe)
7d57382e 880{
85234cdc 881 struct drm_device *dev = encoder->base.dev;
7d57382e 882 struct drm_i915_private *dev_priv = dev->dev_private;
85234cdc 883 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
6d129bea 884 enum intel_display_power_domain power_domain;
85234cdc
DV
885 u32 tmp;
886
6d129bea 887 power_domain = intel_display_port_power_domain(encoder);
f458ebbc 888 if (!intel_display_power_is_enabled(dev_priv, power_domain))
6d129bea
ID
889 return false;
890
b242b7f7 891 tmp = I915_READ(intel_hdmi->hdmi_reg);
85234cdc
DV
892
893 if (!(tmp & SDVO_ENABLE))
894 return false;
895
896 if (HAS_PCH_CPT(dev))
897 *pipe = PORT_TO_PIPE_CPT(tmp);
71485e0a
VS
898 else if (IS_CHERRYVIEW(dev))
899 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
85234cdc
DV
900 else
901 *pipe = PORT_TO_PIPE(tmp);
902
903 return true;
904}
905
045ac3b5 906static void intel_hdmi_get_config(struct intel_encoder *encoder,
5cec258b 907 struct intel_crtc_state *pipe_config)
045ac3b5
JB
908{
909 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
8c875fca
VS
910 struct drm_device *dev = encoder->base.dev;
911 struct drm_i915_private *dev_priv = dev->dev_private;
045ac3b5 912 u32 tmp, flags = 0;
18442d08 913 int dotclock;
045ac3b5
JB
914
915 tmp = I915_READ(intel_hdmi->hdmi_reg);
916
917 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
918 flags |= DRM_MODE_FLAG_PHSYNC;
919 else
920 flags |= DRM_MODE_FLAG_NHSYNC;
921
922 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
923 flags |= DRM_MODE_FLAG_PVSYNC;
924 else
925 flags |= DRM_MODE_FLAG_NVSYNC;
926
6897b4b5
DV
927 if (tmp & HDMI_MODE_SELECT_HDMI)
928 pipe_config->has_hdmi_sink = true;
929
e43823ec
JB
930 if (intel_hdmi->infoframe_enabled(&encoder->base))
931 pipe_config->has_infoframe = true;
932
c84db770 933 if (tmp & SDVO_AUDIO_ENABLE)
9ed109a7
DV
934 pipe_config->has_audio = true;
935
8c875fca
VS
936 if (!HAS_PCH_SPLIT(dev) &&
937 tmp & HDMI_COLOR_RANGE_16_235)
938 pipe_config->limited_color_range = true;
939
2d112de7 940 pipe_config->base.adjusted_mode.flags |= flags;
18442d08
VS
941
942 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
943 dotclock = pipe_config->port_clock * 2 / 3;
944 else
945 dotclock = pipe_config->port_clock;
946
be69a133
VS
947 if (pipe_config->pixel_multiplier)
948 dotclock /= pipe_config->pixel_multiplier;
949
18442d08
VS
950 if (HAS_PCH_SPLIT(dev_priv->dev))
951 ironlake_check_encoder_dotclock(pipe_config, dotclock);
952
2d112de7 953 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
045ac3b5
JB
954}
955
d1b1589c
VS
956static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
957{
958 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
959
960 WARN_ON(!crtc->config->has_hdmi_sink);
961 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
962 pipe_name(crtc->pipe));
963 intel_audio_codec_enable(encoder);
964}
965
bf868c7d 966static void g4x_enable_hdmi(struct intel_encoder *encoder)
7d57382e 967{
5ab432ef 968 struct drm_device *dev = encoder->base.dev;
7d57382e 969 struct drm_i915_private *dev_priv = dev->dev_private;
bf868c7d 970 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 971 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
7d57382e
EA
972 u32 temp;
973
b242b7f7 974 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 975
bf868c7d
VS
976 temp |= SDVO_ENABLE;
977 if (crtc->config->has_audio)
978 temp |= SDVO_AUDIO_ENABLE;
7a87c289 979
bf868c7d
VS
980 I915_WRITE(intel_hdmi->hdmi_reg, temp);
981 POSTING_READ(intel_hdmi->hdmi_reg);
982
983 if (crtc->config->has_audio)
984 intel_enable_hdmi_audio(encoder);
985}
986
987static void ibx_enable_hdmi(struct intel_encoder *encoder)
988{
989 struct drm_device *dev = encoder->base.dev;
990 struct drm_i915_private *dev_priv = dev->dev_private;
991 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
992 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
993 u32 temp;
994
995 temp = I915_READ(intel_hdmi->hdmi_reg);
d8a2d0e0 996
bf868c7d
VS
997 temp |= SDVO_ENABLE;
998 if (crtc->config->has_audio)
999 temp |= SDVO_AUDIO_ENABLE;
5ab432ef 1000
bf868c7d
VS
1001 /*
1002 * HW workaround, need to write this twice for issue
1003 * that may result in first write getting masked.
1004 */
1005 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1006 POSTING_READ(intel_hdmi->hdmi_reg);
b242b7f7
PZ
1007 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1008 POSTING_READ(intel_hdmi->hdmi_reg);
5ab432ef 1009
bf868c7d
VS
1010 /*
1011 * HW workaround, need to toggle enable bit off and on
1012 * for 12bpc with pixel repeat.
1013 *
1014 * FIXME: BSpec says this should be done at the end of
1015 * of the modeset sequence, so not sure if this isn't too soon.
5ab432ef 1016 */
bf868c7d
VS
1017 if (crtc->config->pipe_bpp > 24 &&
1018 crtc->config->pixel_multiplier > 1) {
1019 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
1020 POSTING_READ(intel_hdmi->hdmi_reg);
1021
1022 /*
1023 * HW workaround, need to write this twice for issue
1024 * that may result in first write getting masked.
1025 */
1026 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1027 POSTING_READ(intel_hdmi->hdmi_reg);
b242b7f7
PZ
1028 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1029 POSTING_READ(intel_hdmi->hdmi_reg);
7d57382e 1030 }
c1dec79a 1031
bf868c7d 1032 if (crtc->config->has_audio)
d1b1589c
VS
1033 intel_enable_hdmi_audio(encoder);
1034}
1035
1036static void cpt_enable_hdmi(struct intel_encoder *encoder)
1037{
1038 struct drm_device *dev = encoder->base.dev;
1039 struct drm_i915_private *dev_priv = dev->dev_private;
1040 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1041 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1042 enum pipe pipe = crtc->pipe;
1043 u32 temp;
1044
1045 temp = I915_READ(intel_hdmi->hdmi_reg);
1046
1047 temp |= SDVO_ENABLE;
1048 if (crtc->config->has_audio)
1049 temp |= SDVO_AUDIO_ENABLE;
1050
1051 /*
1052 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
1053 *
1054 * The procedure for 12bpc is as follows:
1055 * 1. disable HDMI clock gating
1056 * 2. enable HDMI with 8bpc
1057 * 3. enable HDMI with 12bpc
1058 * 4. enable HDMI clock gating
1059 */
1060
1061 if (crtc->config->pipe_bpp > 24) {
1062 I915_WRITE(TRANS_CHICKEN1(pipe),
1063 I915_READ(TRANS_CHICKEN1(pipe)) |
1064 TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1065
1066 temp &= ~SDVO_COLOR_FORMAT_MASK;
1067 temp |= SDVO_COLOR_FORMAT_8bpc;
c1dec79a 1068 }
d1b1589c
VS
1069
1070 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1071 POSTING_READ(intel_hdmi->hdmi_reg);
1072
1073 if (crtc->config->pipe_bpp > 24) {
1074 temp &= ~SDVO_COLOR_FORMAT_MASK;
1075 temp |= HDMI_COLOR_FORMAT_12bpc;
1076
1077 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1078 POSTING_READ(intel_hdmi->hdmi_reg);
1079
1080 I915_WRITE(TRANS_CHICKEN1(pipe),
1081 I915_READ(TRANS_CHICKEN1(pipe)) &
1082 ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
1083 }
1084
1085 if (crtc->config->has_audio)
1086 intel_enable_hdmi_audio(encoder);
b76cf76b 1087}
89b667f8 1088
b76cf76b
JN
1089static void vlv_enable_hdmi(struct intel_encoder *encoder)
1090{
5ab432ef
DV
1091}
1092
1093static void intel_disable_hdmi(struct intel_encoder *encoder)
1094{
1095 struct drm_device *dev = encoder->base.dev;
1096 struct drm_i915_private *dev_priv = dev->dev_private;
1097 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
495a5bb8 1098 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
5ab432ef 1099 u32 temp;
5ab432ef 1100
b242b7f7 1101 temp = I915_READ(intel_hdmi->hdmi_reg);
5ab432ef 1102
1612c8bd 1103 temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
b242b7f7
PZ
1104 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1105 POSTING_READ(intel_hdmi->hdmi_reg);
1612c8bd
VS
1106
1107 /*
1108 * HW workaround for IBX, we need to move the port
1109 * to transcoder A after disabling it to allow the
1110 * matching DP port to be enabled on transcoder A.
1111 */
1112 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
0c241d5b
VS
1113 /*
1114 * We get CPU/PCH FIFO underruns on the other pipe when
1115 * doing the workaround. Sweep them under the rug.
1116 */
1117 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1118 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1119
1612c8bd
VS
1120 temp &= ~SDVO_PIPE_B_SELECT;
1121 temp |= SDVO_ENABLE;
1122 /*
1123 * HW workaround, need to write this twice for issue
1124 * that may result in first write getting masked.
1125 */
1126 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1127 POSTING_READ(intel_hdmi->hdmi_reg);
1128 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1129 POSTING_READ(intel_hdmi->hdmi_reg);
1130
1131 temp &= ~SDVO_ENABLE;
1132 I915_WRITE(intel_hdmi->hdmi_reg, temp);
1133 POSTING_READ(intel_hdmi->hdmi_reg);
0c241d5b
VS
1134
1135 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
1136 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1137 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1612c8bd 1138 }
6d67415f 1139
0be6f0c8 1140 intel_hdmi->set_infoframes(&encoder->base, false, NULL);
7d57382e
EA
1141}
1142
a4790cec
VS
1143static void g4x_disable_hdmi(struct intel_encoder *encoder)
1144{
1145 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1146
1147 if (crtc->config->has_audio)
1148 intel_audio_codec_disable(encoder);
1149
1150 intel_disable_hdmi(encoder);
1151}
1152
1153static void pch_disable_hdmi(struct intel_encoder *encoder)
1154{
1155 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1156
1157 if (crtc->config->has_audio)
1158 intel_audio_codec_disable(encoder);
1159}
1160
1161static void pch_post_disable_hdmi(struct intel_encoder *encoder)
1162{
1163 intel_disable_hdmi(encoder);
1164}
1165
e64e739e 1166static int hdmi_port_clock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
7d148ef5
DV
1167{
1168 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1169
40478455 1170 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
7d148ef5 1171 return 165000;
e3c33578 1172 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
7d148ef5
DV
1173 return 300000;
1174 else
1175 return 225000;
1176}
1177
e64e739e
VS
1178static enum drm_mode_status
1179hdmi_port_clock_valid(struct intel_hdmi *hdmi,
1180 int clock, bool respect_dvi_limit)
1181{
1182 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1183
1184 if (clock < 25000)
1185 return MODE_CLOCK_LOW;
1186 if (clock > hdmi_port_clock_limit(hdmi, respect_dvi_limit))
1187 return MODE_CLOCK_HIGH;
1188
5e6ccc0b
VS
1189 /* BXT DPLL can't generate 223-240 MHz */
1190 if (IS_BROXTON(dev) && clock > 223333 && clock < 240000)
1191 return MODE_CLOCK_RANGE;
1192
1193 /* CHV DPLL can't generate 216-240 MHz */
1194 if (IS_CHERRYVIEW(dev) && clock > 216000 && clock < 240000)
e64e739e
VS
1195 return MODE_CLOCK_RANGE;
1196
1197 return MODE_OK;
1198}
1199
c19de8eb
DL
1200static enum drm_mode_status
1201intel_hdmi_mode_valid(struct drm_connector *connector,
1202 struct drm_display_mode *mode)
7d57382e 1203{
e64e739e
VS
1204 struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1205 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1206 enum drm_mode_status status;
1207 int clock;
1208
1209 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1210 return MODE_NO_DBLESCAN;
697c4078 1211
e64e739e 1212 clock = mode->clock;
697c4078
CT
1213 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
1214 clock *= 2;
1215
e64e739e
VS
1216 /* check if we can do 8bpc */
1217 status = hdmi_port_clock_valid(hdmi, clock, true);
7d57382e 1218
e64e739e
VS
1219 /* if we can't do 8bpc we may still be able to do 12bpc */
1220 if (!HAS_GMCH_DISPLAY(dev) && status != MODE_OK)
1221 status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
7d57382e 1222
e64e739e 1223 return status;
7d57382e
EA
1224}
1225
77f06c86 1226static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
71800632 1227{
77f06c86
ACO
1228 struct drm_device *dev = crtc_state->base.crtc->dev;
1229 struct drm_atomic_state *state;
71800632 1230 struct intel_encoder *encoder;
da3ced29 1231 struct drm_connector *connector;
77f06c86 1232 struct drm_connector_state *connector_state;
71800632 1233 int count = 0, count_hdmi = 0;
77f06c86 1234 int i;
71800632 1235
f227ae9e 1236 if (HAS_GMCH_DISPLAY(dev))
71800632
VS
1237 return false;
1238
77f06c86
ACO
1239 state = crtc_state->base.state;
1240
da3ced29 1241 for_each_connector_in_state(state, connector, connector_state, i) {
77f06c86
ACO
1242 if (connector_state->crtc != crtc_state->base.crtc)
1243 continue;
1244
1245 encoder = to_intel_encoder(connector_state->best_encoder);
1246
71800632
VS
1247 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
1248 count++;
1249 }
1250
1251 /*
1252 * HDMI 12bpc affects the clocks, so it's only possible
1253 * when not cloning with other encoder types.
1254 */
1255 return count_hdmi > 0 && count_hdmi == count;
1256}
1257
5bfe2ac0 1258bool intel_hdmi_compute_config(struct intel_encoder *encoder,
5cec258b 1259 struct intel_crtc_state *pipe_config)
7d57382e 1260{
5bfe2ac0
DV
1261 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1262 struct drm_device *dev = encoder->base.dev;
2d112de7 1263 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
e64e739e
VS
1264 int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
1265 int clock_12bpc = clock_8bpc * 3 / 2;
e29c22c0 1266 int desired_bpp;
3685a8f3 1267
6897b4b5
DV
1268 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
1269
e43823ec
JB
1270 if (pipe_config->has_hdmi_sink)
1271 pipe_config->has_infoframe = true;
1272
55bc60db
VS
1273 if (intel_hdmi->color_range_auto) {
1274 /* See CEA-861-E - 5.1 Default Encoding Parameters */
0f2a2a75
VS
1275 pipe_config->limited_color_range =
1276 pipe_config->has_hdmi_sink &&
1277 drm_match_cea_mode(adjusted_mode) > 1;
1278 } else {
1279 pipe_config->limited_color_range =
1280 intel_hdmi->limited_color_range;
55bc60db
VS
1281 }
1282
697c4078
CT
1283 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1284 pipe_config->pixel_multiplier = 2;
e64e739e 1285 clock_8bpc *= 2;
3320e37f 1286 clock_12bpc *= 2;
697c4078
CT
1287 }
1288
5bfe2ac0
DV
1289 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1290 pipe_config->has_pch_encoder = true;
1291
9ed109a7
DV
1292 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1293 pipe_config->has_audio = true;
1294
4e53c2e0
DV
1295 /*
1296 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1297 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
325b9d04
DV
1298 * outputs. We also need to check that the higher clock still fits
1299 * within limits.
4e53c2e0 1300 */
6897b4b5 1301 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
e64e739e 1302 hdmi_port_clock_valid(intel_hdmi, clock_12bpc, false) == MODE_OK &&
7a0baa62 1303 hdmi_12bpc_possible(pipe_config)) {
e29c22c0
DV
1304 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1305 desired_bpp = 12*3;
325b9d04
DV
1306
1307 /* Need to adjust the port link by 1.5x for 12bpc. */
ff9a6750 1308 pipe_config->port_clock = clock_12bpc;
4e53c2e0 1309 } else {
e29c22c0
DV
1310 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1311 desired_bpp = 8*3;
e64e739e
VS
1312
1313 pipe_config->port_clock = clock_8bpc;
e29c22c0
DV
1314 }
1315
1316 if (!pipe_config->bw_constrained) {
1317 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1318 pipe_config->pipe_bpp = desired_bpp;
4e53c2e0
DV
1319 }
1320
e64e739e
VS
1321 if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
1322 false) != MODE_OK) {
1323 DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
325b9d04
DV
1324 return false;
1325 }
1326
28b468a0
VS
1327 /* Set user selected PAR to incoming mode's member */
1328 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
1329
7d57382e
EA
1330 return true;
1331}
1332
953ece69
CW
1333static void
1334intel_hdmi_unset_edid(struct drm_connector *connector)
9dff6af8 1335{
df0e9248 1336 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
9dff6af8 1337
953ece69
CW
1338 intel_hdmi->has_hdmi_sink = false;
1339 intel_hdmi->has_audio = false;
1340 intel_hdmi->rgb_quant_range_selectable = false;
1341
1342 kfree(to_intel_connector(connector)->detect_edid);
1343 to_intel_connector(connector)->detect_edid = NULL;
1344}
1345
1346static bool
237ed86c 1347intel_hdmi_set_edid(struct drm_connector *connector, bool force)
953ece69
CW
1348{
1349 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1350 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
237ed86c 1351 struct edid *edid = NULL;
953ece69 1352 bool connected = false;
164c8598 1353
69172f21
ID
1354 if (force) {
1355 intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
671dedd2 1356
237ed86c
SJ
1357 edid = drm_get_edid(connector,
1358 intel_gmbus_get_adapter(dev_priv,
1359 intel_hdmi->ddc_bus));
2ded9e27 1360
69172f21
ID
1361 intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1362 }
30ad48b7 1363
953ece69
CW
1364 to_intel_connector(connector)->detect_edid = edid;
1365 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1366 intel_hdmi->rgb_quant_range_selectable =
1367 drm_rgb_quant_range_selectable(edid);
1368
1369 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
b1d7e4b4
WF
1370 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1371 intel_hdmi->has_audio =
953ece69
CW
1372 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1373
1374 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1375 intel_hdmi->has_hdmi_sink =
1376 drm_detect_hdmi_monitor(edid);
1377
1378 connected = true;
55b7d6e8
CW
1379 }
1380
953ece69
CW
1381 return connected;
1382}
1383
8166fcea
DV
1384static enum drm_connector_status
1385intel_hdmi_detect(struct drm_connector *connector, bool force)
953ece69 1386{
8166fcea
DV
1387 enum drm_connector_status status;
1388 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1389 struct drm_i915_private *dev_priv = to_i915(connector->dev);
237ed86c
SJ
1390 bool live_status = false;
1391 unsigned int retry = 3;
953ece69 1392
8166fcea
DV
1393 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1394 connector->base.id, connector->name);
1395
237ed86c
SJ
1396 while (!live_status && --retry) {
1397 live_status = intel_digital_port_connected(dev_priv,
1398 hdmi_to_dig_port(intel_hdmi));
1399 mdelay(10);
1400 }
1401
1402 if (!live_status)
1403 DRM_DEBUG_KMS("Live status not up!");
1404
8166fcea 1405 intel_hdmi_unset_edid(connector);
0b5e88dc 1406
8166fcea 1407 if (intel_hdmi_set_edid(connector, live_status)) {
953ece69
CW
1408 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1409
1410 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1411 status = connector_status_connected;
8166fcea 1412 } else
953ece69 1413 status = connector_status_disconnected;
671dedd2 1414
2ded9e27 1415 return status;
7d57382e
EA
1416}
1417
953ece69
CW
1418static void
1419intel_hdmi_force(struct drm_connector *connector)
7d57382e 1420{
953ece69 1421 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
7d57382e 1422
953ece69
CW
1423 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1424 connector->base.id, connector->name);
7d57382e 1425
953ece69 1426 intel_hdmi_unset_edid(connector);
671dedd2 1427
953ece69
CW
1428 if (connector->status != connector_status_connected)
1429 return;
671dedd2 1430
237ed86c 1431 intel_hdmi_set_edid(connector, true);
953ece69
CW
1432 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1433}
671dedd2 1434
953ece69
CW
1435static int intel_hdmi_get_modes(struct drm_connector *connector)
1436{
1437 struct edid *edid;
1438
1439 edid = to_intel_connector(connector)->detect_edid;
1440 if (edid == NULL)
1441 return 0;
671dedd2 1442
953ece69 1443 return intel_connector_update_modes(connector, edid);
7d57382e
EA
1444}
1445
1aad7ac0
CW
1446static bool
1447intel_hdmi_detect_audio(struct drm_connector *connector)
1448{
1aad7ac0 1449 bool has_audio = false;
953ece69 1450 struct edid *edid;
1aad7ac0 1451
953ece69
CW
1452 edid = to_intel_connector(connector)->detect_edid;
1453 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1454 has_audio = drm_detect_monitor_audio(edid);
671dedd2 1455
1aad7ac0
CW
1456 return has_audio;
1457}
1458
55b7d6e8
CW
1459static int
1460intel_hdmi_set_property(struct drm_connector *connector,
ed517fbb
PZ
1461 struct drm_property *property,
1462 uint64_t val)
55b7d6e8
CW
1463{
1464 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
da63a9f2
PZ
1465 struct intel_digital_port *intel_dig_port =
1466 hdmi_to_dig_port(intel_hdmi);
e953fd7b 1467 struct drm_i915_private *dev_priv = connector->dev->dev_private;
55b7d6e8
CW
1468 int ret;
1469
662595df 1470 ret = drm_object_property_set_value(&connector->base, property, val);
55b7d6e8
CW
1471 if (ret)
1472 return ret;
1473
3f43c48d 1474 if (property == dev_priv->force_audio_property) {
b1d7e4b4 1475 enum hdmi_force_audio i = val;
1aad7ac0
CW
1476 bool has_audio;
1477
1478 if (i == intel_hdmi->force_audio)
55b7d6e8
CW
1479 return 0;
1480
1aad7ac0 1481 intel_hdmi->force_audio = i;
55b7d6e8 1482
b1d7e4b4 1483 if (i == HDMI_AUDIO_AUTO)
1aad7ac0
CW
1484 has_audio = intel_hdmi_detect_audio(connector);
1485 else
b1d7e4b4 1486 has_audio = (i == HDMI_AUDIO_ON);
1aad7ac0 1487
b1d7e4b4
WF
1488 if (i == HDMI_AUDIO_OFF_DVI)
1489 intel_hdmi->has_hdmi_sink = 0;
55b7d6e8 1490
1aad7ac0 1491 intel_hdmi->has_audio = has_audio;
55b7d6e8
CW
1492 goto done;
1493 }
1494
e953fd7b 1495 if (property == dev_priv->broadcast_rgb_property) {
ae4edb80 1496 bool old_auto = intel_hdmi->color_range_auto;
0f2a2a75 1497 bool old_range = intel_hdmi->limited_color_range;
ae4edb80 1498
55bc60db
VS
1499 switch (val) {
1500 case INTEL_BROADCAST_RGB_AUTO:
1501 intel_hdmi->color_range_auto = true;
1502 break;
1503 case INTEL_BROADCAST_RGB_FULL:
1504 intel_hdmi->color_range_auto = false;
0f2a2a75 1505 intel_hdmi->limited_color_range = false;
55bc60db
VS
1506 break;
1507 case INTEL_BROADCAST_RGB_LIMITED:
1508 intel_hdmi->color_range_auto = false;
0f2a2a75 1509 intel_hdmi->limited_color_range = true;
55bc60db
VS
1510 break;
1511 default:
1512 return -EINVAL;
1513 }
ae4edb80
DV
1514
1515 if (old_auto == intel_hdmi->color_range_auto &&
0f2a2a75 1516 old_range == intel_hdmi->limited_color_range)
ae4edb80
DV
1517 return 0;
1518
e953fd7b
CW
1519 goto done;
1520 }
1521
94a11ddc
VK
1522 if (property == connector->dev->mode_config.aspect_ratio_property) {
1523 switch (val) {
1524 case DRM_MODE_PICTURE_ASPECT_NONE:
1525 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1526 break;
1527 case DRM_MODE_PICTURE_ASPECT_4_3:
1528 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1529 break;
1530 case DRM_MODE_PICTURE_ASPECT_16_9:
1531 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1532 break;
1533 default:
1534 return -EINVAL;
1535 }
1536 goto done;
1537 }
1538
55b7d6e8
CW
1539 return -EINVAL;
1540
1541done:
c0c36b94
CW
1542 if (intel_dig_port->base.base.crtc)
1543 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
55b7d6e8
CW
1544
1545 return 0;
1546}
1547
13732ba7
JB
1548static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1549{
1550 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1551 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
7c5f93b0 1552 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
13732ba7 1553
4cde8a21
DV
1554 intel_hdmi_prepare(encoder);
1555
6897b4b5 1556 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1557 intel_crtc->config->has_hdmi_sink,
6897b4b5 1558 adjusted_mode);
13732ba7
JB
1559}
1560
9514ac6e 1561static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
89b667f8
JB
1562{
1563 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
13732ba7 1564 struct intel_hdmi *intel_hdmi = &dport->hdmi;
89b667f8
JB
1565 struct drm_device *dev = encoder->base.dev;
1566 struct drm_i915_private *dev_priv = dev->dev_private;
1567 struct intel_crtc *intel_crtc =
1568 to_intel_crtc(encoder->base.crtc);
7c5f93b0 1569 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
e4607fcf 1570 enum dpio_channel port = vlv_dport_to_channel(dport);
89b667f8
JB
1571 int pipe = intel_crtc->pipe;
1572 u32 val;
1573
89b667f8 1574 /* Enable clock channels for this port */
a580516d 1575 mutex_lock(&dev_priv->sb_lock);
ab3c759a 1576 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
89b667f8
JB
1577 val = 0;
1578 if (pipe)
1579 val |= (1<<21);
1580 else
1581 val &= ~(1<<21);
1582 val |= 0x001000c4;
ab3c759a 1583 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
89b667f8
JB
1584
1585 /* HDMI 1.0V-2dB */
ab3c759a
CML
1586 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1587 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1588 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1589 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1590 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1591 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1592 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1593 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
89b667f8
JB
1594
1595 /* Program lane clock */
ab3c759a
CML
1596 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1597 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
a580516d 1598 mutex_unlock(&dev_priv->sb_lock);
b76cf76b 1599
6897b4b5 1600 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1601 intel_crtc->config->has_hdmi_sink,
6897b4b5 1602 adjusted_mode);
13732ba7 1603
bf868c7d 1604 g4x_enable_hdmi(encoder);
b76cf76b 1605
9b6de0a1 1606 vlv_wait_port_ready(dev_priv, dport, 0x0);
89b667f8
JB
1607}
1608
9514ac6e 1609static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
89b667f8
JB
1610{
1611 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1612 struct drm_device *dev = encoder->base.dev;
1613 struct drm_i915_private *dev_priv = dev->dev_private;
5e69f97f
CML
1614 struct intel_crtc *intel_crtc =
1615 to_intel_crtc(encoder->base.crtc);
e4607fcf 1616 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1617 int pipe = intel_crtc->pipe;
89b667f8 1618
4cde8a21
DV
1619 intel_hdmi_prepare(encoder);
1620
89b667f8 1621 /* Program Tx lane resets to default */
a580516d 1622 mutex_lock(&dev_priv->sb_lock);
ab3c759a 1623 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
89b667f8
JB
1624 DPIO_PCS_TX_LANE2_RESET |
1625 DPIO_PCS_TX_LANE1_RESET);
ab3c759a 1626 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
89b667f8
JB
1627 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1628 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1629 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1630 DPIO_PCS_CLK_SOFT_RESET);
1631
1632 /* Fix up inter-pair skew failure */
ab3c759a
CML
1633 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1634 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1635 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
1636
1637 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1638 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
a580516d 1639 mutex_unlock(&dev_priv->sb_lock);
89b667f8
JB
1640}
1641
a8f327fb
VS
1642static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
1643 bool reset)
1644{
1645 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1646 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1647 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1648 enum pipe pipe = crtc->pipe;
1649 uint32_t val;
1650
1651 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
1652 if (reset)
1653 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1654 else
1655 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
1656 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1657
1658 if (crtc->config->lane_count > 2) {
1659 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1660 if (reset)
1661 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1662 else
1663 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
1664 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1665 }
1666
1667 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1668 val |= CHV_PCS_REQ_SOFTRESET_EN;
1669 if (reset)
1670 val &= ~DPIO_PCS_CLK_SOFT_RESET;
1671 else
1672 val |= DPIO_PCS_CLK_SOFT_RESET;
1673 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1674
1675 if (crtc->config->lane_count > 2) {
1676 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1677 val |= CHV_PCS_REQ_SOFTRESET_EN;
1678 if (reset)
1679 val &= ~DPIO_PCS_CLK_SOFT_RESET;
1680 else
1681 val |= DPIO_PCS_CLK_SOFT_RESET;
1682 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1683 }
1684}
1685
9197c88b
VS
1686static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1687{
1688 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1689 struct drm_device *dev = encoder->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 struct intel_crtc *intel_crtc =
1692 to_intel_crtc(encoder->base.crtc);
1693 enum dpio_channel ch = vlv_dport_to_channel(dport);
1694 enum pipe pipe = intel_crtc->pipe;
1695 u32 val;
1696
625695f8
VS
1697 intel_hdmi_prepare(encoder);
1698
b0b33846
VS
1699 /*
1700 * Must trick the second common lane into life.
1701 * Otherwise we can't even access the PLL.
1702 */
1703 if (ch == DPIO_CH0 && pipe == PIPE_B)
1704 dport->release_cl2_override =
1705 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
1706
e0fce78f
VS
1707 chv_phy_powergate_lanes(encoder, true, 0x0);
1708
a580516d 1709 mutex_lock(&dev_priv->sb_lock);
9197c88b 1710
a8f327fb
VS
1711 /* Assert data lane reset */
1712 chv_data_lane_soft_reset(encoder, true);
1713
b9e5ac3c
VS
1714 /* program left/right clock distribution */
1715 if (pipe != PIPE_B) {
1716 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1717 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1718 if (ch == DPIO_CH0)
1719 val |= CHV_BUFLEFTENA1_FORCE;
1720 if (ch == DPIO_CH1)
1721 val |= CHV_BUFRIGHTENA1_FORCE;
1722 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1723 } else {
1724 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1725 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1726 if (ch == DPIO_CH0)
1727 val |= CHV_BUFLEFTENA2_FORCE;
1728 if (ch == DPIO_CH1)
1729 val |= CHV_BUFRIGHTENA2_FORCE;
1730 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1731 }
1732
9197c88b
VS
1733 /* program clock channel usage */
1734 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
1735 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1736 if (pipe != PIPE_B)
1737 val &= ~CHV_PCS_USEDCLKCHANNEL;
1738 else
1739 val |= CHV_PCS_USEDCLKCHANNEL;
1740 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
1741
1742 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
1743 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1744 if (pipe != PIPE_B)
1745 val &= ~CHV_PCS_USEDCLKCHANNEL;
1746 else
1747 val |= CHV_PCS_USEDCLKCHANNEL;
1748 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
1749
1750 /*
1751 * This a a bit weird since generally CL
1752 * matches the pipe, but here we need to
1753 * pick the CL based on the port.
1754 */
1755 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
1756 if (pipe != PIPE_B)
1757 val &= ~CHV_CMN_USEDCLKCHANNEL;
1758 else
1759 val |= CHV_CMN_USEDCLKCHANNEL;
1760 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
1761
a580516d 1762 mutex_unlock(&dev_priv->sb_lock);
9197c88b
VS
1763}
1764
d6db995f
VS
1765static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder)
1766{
1767 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1768 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
1769 u32 val;
1770
1771 mutex_lock(&dev_priv->sb_lock);
1772
1773 /* disable left/right clock distribution */
1774 if (pipe != PIPE_B) {
1775 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1776 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1777 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1778 } else {
1779 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1780 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1781 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1782 }
1783
1784 mutex_unlock(&dev_priv->sb_lock);
e0fce78f 1785
b0b33846
VS
1786 /*
1787 * Leave the power down bit cleared for at least one
1788 * lane so that chv_powergate_phy_ch() will power
1789 * on something when the channel is otherwise unused.
1790 * When the port is off and the override is removed
1791 * the lanes power down anyway, so otherwise it doesn't
1792 * really matter what the state of power down bits is
1793 * after this.
1794 */
e0fce78f 1795 chv_phy_powergate_lanes(encoder, false, 0x0);
d6db995f
VS
1796}
1797
9514ac6e 1798static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
89b667f8
JB
1799{
1800 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1801 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
5e69f97f
CML
1802 struct intel_crtc *intel_crtc =
1803 to_intel_crtc(encoder->base.crtc);
e4607fcf 1804 enum dpio_channel port = vlv_dport_to_channel(dport);
5e69f97f 1805 int pipe = intel_crtc->pipe;
89b667f8
JB
1806
1807 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
a580516d 1808 mutex_lock(&dev_priv->sb_lock);
ab3c759a
CML
1809 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1810 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
a580516d 1811 mutex_unlock(&dev_priv->sb_lock);
89b667f8
JB
1812}
1813
580d3811
VS
1814static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1815{
580d3811
VS
1816 struct drm_device *dev = encoder->base.dev;
1817 struct drm_i915_private *dev_priv = dev->dev_private;
580d3811 1818
a580516d 1819 mutex_lock(&dev_priv->sb_lock);
580d3811 1820
a8f327fb
VS
1821 /* Assert data lane reset */
1822 chv_data_lane_soft_reset(encoder, true);
580d3811 1823
a580516d 1824 mutex_unlock(&dev_priv->sb_lock);
580d3811
VS
1825}
1826
e4a1d846
CML
1827static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1828{
1829 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
b4eb1564 1830 struct intel_hdmi *intel_hdmi = &dport->hdmi;
e4a1d846
CML
1831 struct drm_device *dev = encoder->base.dev;
1832 struct drm_i915_private *dev_priv = dev->dev_private;
1833 struct intel_crtc *intel_crtc =
1834 to_intel_crtc(encoder->base.crtc);
7c5f93b0 1835 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
e4a1d846
CML
1836 enum dpio_channel ch = vlv_dport_to_channel(dport);
1837 int pipe = intel_crtc->pipe;
2e523e98 1838 int data, i, stagger;
e4a1d846
CML
1839 u32 val;
1840
a580516d 1841 mutex_lock(&dev_priv->sb_lock);
949c1d43 1842
570e2a74
VS
1843 /* allow hardware to manage TX FIFO reset source */
1844 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1845 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1846 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1847
1848 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1849 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1850 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1851
949c1d43 1852 /* Program Tx latency optimal setting */
e4a1d846 1853 for (i = 0; i < 4; i++) {
e4a1d846
CML
1854 /* Set the upar bit */
1855 data = (i == 1) ? 0x0 : 0x1;
1856 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1857 data << DPIO_UPAR_SHIFT);
1858 }
1859
1860 /* Data lane stagger programming */
2e523e98
VS
1861 if (intel_crtc->config->port_clock > 270000)
1862 stagger = 0x18;
1863 else if (intel_crtc->config->port_clock > 135000)
1864 stagger = 0xd;
1865 else if (intel_crtc->config->port_clock > 67500)
1866 stagger = 0x7;
1867 else if (intel_crtc->config->port_clock > 33750)
1868 stagger = 0x4;
1869 else
1870 stagger = 0x2;
1871
1872 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1873 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1874 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1875
1876 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1877 val |= DPIO_TX2_STAGGER_MASK(0x1f);
1878 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1879
1880 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
1881 DPIO_LANESTAGGER_STRAP(stagger) |
1882 DPIO_LANESTAGGER_STRAP_OVRD |
1883 DPIO_TX1_STAGGER_MASK(0x1f) |
1884 DPIO_TX1_STAGGER_MULT(6) |
1885 DPIO_TX2_STAGGER_MULT(0));
1886
1887 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
1888 DPIO_LANESTAGGER_STRAP(stagger) |
1889 DPIO_LANESTAGGER_STRAP_OVRD |
1890 DPIO_TX1_STAGGER_MASK(0x1f) |
1891 DPIO_TX1_STAGGER_MULT(7) |
1892 DPIO_TX2_STAGGER_MULT(5));
e4a1d846 1893
a8f327fb
VS
1894 /* Deassert data lane reset */
1895 chv_data_lane_soft_reset(encoder, false);
1896
e4a1d846 1897 /* Clear calc init */
1966e59e
VS
1898 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1899 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
1900 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1901 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e
VS
1902 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1903
1904 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1905 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
a02ef3c7
VS
1906 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1907 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1966e59e 1908 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846 1909
a02ef3c7
VS
1910 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
1911 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1912 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1913 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
1914
1915 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
1916 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1917 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1918 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
1919
e4a1d846
CML
1920 /* FIXME: Program the support xxx V-dB */
1921 /* Use 800mV-0dB */
f72df8db
VS
1922 for (i = 0; i < 4; i++) {
1923 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
1924 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1925 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1926 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
1927 }
e4a1d846 1928
f72df8db
VS
1929 for (i = 0; i < 4; i++) {
1930 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
67fa24b4 1931
1fb44505
VS
1932 val &= ~DPIO_SWING_MARGIN000_MASK;
1933 val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
67fa24b4
VS
1934
1935 /*
1936 * Supposedly this value shouldn't matter when unique transition
1937 * scale is disabled, but in fact it does matter. Let's just
1938 * always program the same value and hope it's OK.
1939 */
1940 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
1941 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
1942
f72df8db
VS
1943 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
1944 }
e4a1d846 1945
67fa24b4
VS
1946 /*
1947 * The document said it needs to set bit 27 for ch0 and bit 26
1948 * for ch1. Might be a typo in the doc.
1949 * For now, for this unique transition scale selection, set bit
1950 * 27 for ch0 and ch1.
1951 */
f72df8db
VS
1952 for (i = 0; i < 4; i++) {
1953 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
1954 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1955 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
1956 }
e4a1d846 1957
e4a1d846 1958 /* Start swing calculation */
1966e59e
VS
1959 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1960 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1961 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1962
1963 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1964 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1965 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
e4a1d846 1966
a580516d 1967 mutex_unlock(&dev_priv->sb_lock);
e4a1d846 1968
b4eb1564 1969 intel_hdmi->set_infoframes(&encoder->base,
6e3c9717 1970 intel_crtc->config->has_hdmi_sink,
b4eb1564
CT
1971 adjusted_mode);
1972
bf868c7d 1973 g4x_enable_hdmi(encoder);
e4a1d846 1974
9b6de0a1 1975 vlv_wait_port_ready(dev_priv, dport, 0x0);
b0b33846
VS
1976
1977 /* Second common lane will stay alive on its own now */
1978 if (dport->release_cl2_override) {
1979 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
1980 dport->release_cl2_override = false;
1981 }
e4a1d846
CML
1982}
1983
7d57382e
EA
1984static void intel_hdmi_destroy(struct drm_connector *connector)
1985{
10e972d3 1986 kfree(to_intel_connector(connector)->detect_edid);
7d57382e 1987 drm_connector_cleanup(connector);
674e2d08 1988 kfree(connector);
7d57382e
EA
1989}
1990
7d57382e 1991static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
4d688a2a 1992 .dpms = drm_atomic_helper_connector_dpms,
7d57382e 1993 .detect = intel_hdmi_detect,
953ece69 1994 .force = intel_hdmi_force,
7d57382e 1995 .fill_modes = drm_helper_probe_single_connector_modes,
55b7d6e8 1996 .set_property = intel_hdmi_set_property,
2545e4a6 1997 .atomic_get_property = intel_connector_atomic_get_property,
7d57382e 1998 .destroy = intel_hdmi_destroy,
c6f95f27 1999 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
98969725 2000 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
7d57382e
EA
2001};
2002
2003static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
2004 .get_modes = intel_hdmi_get_modes,
2005 .mode_valid = intel_hdmi_mode_valid,
df0e9248 2006 .best_encoder = intel_best_encoder,
7d57382e
EA
2007};
2008
7d57382e 2009static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
ea5b213a 2010 .destroy = intel_encoder_destroy,
7d57382e
EA
2011};
2012
55b7d6e8
CW
2013static void
2014intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
2015{
3f43c48d 2016 intel_attach_force_audio_property(connector);
e953fd7b 2017 intel_attach_broadcast_rgb_property(connector);
55bc60db 2018 intel_hdmi->color_range_auto = true;
94a11ddc
VK
2019 intel_attach_aspect_ratio_property(connector);
2020 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
55b7d6e8
CW
2021}
2022
00c09d70
PZ
2023void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
2024 struct intel_connector *intel_connector)
7d57382e 2025{
b9cb234c
PZ
2026 struct drm_connector *connector = &intel_connector->base;
2027 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
2028 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2029 struct drm_device *dev = intel_encoder->base.dev;
7d57382e 2030 struct drm_i915_private *dev_priv = dev->dev_private;
174edf1f 2031 enum port port = intel_dig_port->port;
11c1b657 2032 uint8_t alternate_ddc_pin;
373a3cf7 2033
7d57382e 2034 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
8d91104a 2035 DRM_MODE_CONNECTOR_HDMIA);
7d57382e
EA
2036 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
2037
c3febcc4 2038 connector->interlace_allowed = 1;
7d57382e 2039 connector->doublescan_allowed = 0;
573e74ad 2040 connector->stereo_allowed = 1;
66a9278e 2041
08d644ad
DV
2042 switch (port) {
2043 case PORT_B:
4c272834
JN
2044 if (IS_BROXTON(dev_priv))
2045 intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
2046 else
2047 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
cf1d5883
SJ
2048 /*
2049 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
2050 * interrupts to check the external panel connection.
2051 */
e87a005d 2052 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
cf1d5883
SJ
2053 intel_encoder->hpd_pin = HPD_PORT_A;
2054 else
2055 intel_encoder->hpd_pin = HPD_PORT_B;
08d644ad
DV
2056 break;
2057 case PORT_C:
4c272834
JN
2058 if (IS_BROXTON(dev_priv))
2059 intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
2060 else
2061 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
1d843f9d 2062 intel_encoder->hpd_pin = HPD_PORT_C;
08d644ad
DV
2063 break;
2064 case PORT_D:
4c272834
JN
2065 if (WARN_ON(IS_BROXTON(dev_priv)))
2066 intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
2067 else if (IS_CHERRYVIEW(dev_priv))
988c7015 2068 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
c0c35329 2069 else
988c7015 2070 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
1d843f9d 2071 intel_encoder->hpd_pin = HPD_PORT_D;
08d644ad 2072 break;
11c1b657
XZ
2073 case PORT_E:
2074 /* On SKL PORT E doesn't have seperate GMBUS pin
2075 * We rely on VBT to set a proper alternate GMBUS pin. */
2076 alternate_ddc_pin =
2077 dev_priv->vbt.ddi_port_info[PORT_E].alternate_ddc_pin;
2078 switch (alternate_ddc_pin) {
2079 case DDC_PIN_B:
2080 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
2081 break;
2082 case DDC_PIN_C:
2083 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
2084 break;
2085 case DDC_PIN_D:
2086 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
2087 break;
2088 default:
2089 MISSING_CASE(alternate_ddc_pin);
2090 }
2091 intel_encoder->hpd_pin = HPD_PORT_E;
2092 break;
08d644ad 2093 case PORT_A:
1d843f9d 2094 intel_encoder->hpd_pin = HPD_PORT_A;
08d644ad
DV
2095 /* Internal port only for eDP. */
2096 default:
6e4c1677 2097 BUG();
f8aed700 2098 }
7d57382e 2099
7637bfdb 2100 if (IS_VALLEYVIEW(dev)) {
90b107c8 2101 intel_hdmi->write_infoframe = vlv_write_infoframe;
687f4d06 2102 intel_hdmi->set_infoframes = vlv_set_infoframes;
e43823ec 2103 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
b98856a8 2104 } else if (IS_G4X(dev)) {
7637bfdb
JB
2105 intel_hdmi->write_infoframe = g4x_write_infoframe;
2106 intel_hdmi->set_infoframes = g4x_set_infoframes;
e43823ec 2107 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
22b8bf17 2108 } else if (HAS_DDI(dev)) {
8c5f5f7c 2109 intel_hdmi->write_infoframe = hsw_write_infoframe;
687f4d06 2110 intel_hdmi->set_infoframes = hsw_set_infoframes;
e43823ec 2111 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
fdf1250a
PZ
2112 } else if (HAS_PCH_IBX(dev)) {
2113 intel_hdmi->write_infoframe = ibx_write_infoframe;
687f4d06 2114 intel_hdmi->set_infoframes = ibx_set_infoframes;
e43823ec 2115 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
fdf1250a
PZ
2116 } else {
2117 intel_hdmi->write_infoframe = cpt_write_infoframe;
687f4d06 2118 intel_hdmi->set_infoframes = cpt_set_infoframes;
e43823ec 2119 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
64a8fc01 2120 }
45187ace 2121
affa9354 2122 if (HAS_DDI(dev))
bcbc889b
PZ
2123 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2124 else
2125 intel_connector->get_hw_state = intel_connector_get_hw_state;
4932e2c3 2126 intel_connector->unregister = intel_connector_unregister;
b9cb234c
PZ
2127
2128 intel_hdmi_add_properties(intel_hdmi, connector);
2129
2130 intel_connector_attach_encoder(intel_connector, intel_encoder);
34ea3d38 2131 drm_connector_register(connector);
d8b4c43a 2132 intel_hdmi->attached_connector = intel_connector;
b9cb234c
PZ
2133
2134 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2135 * 0xd. Failure to do so will result in spurious interrupts being
2136 * generated on the port when a cable is not attached.
2137 */
2138 if (IS_G4X(dev) && !IS_GM45(dev)) {
2139 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2140 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2141 }
2142}
2143
f0f59a00
VS
2144void intel_hdmi_init(struct drm_device *dev,
2145 i915_reg_t hdmi_reg, enum port port)
b9cb234c
PZ
2146{
2147 struct intel_digital_port *intel_dig_port;
2148 struct intel_encoder *intel_encoder;
b9cb234c
PZ
2149 struct intel_connector *intel_connector;
2150
b14c5679 2151 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
b9cb234c
PZ
2152 if (!intel_dig_port)
2153 return;
2154
08d9bc92 2155 intel_connector = intel_connector_alloc();
b9cb234c
PZ
2156 if (!intel_connector) {
2157 kfree(intel_dig_port);
2158 return;
2159 }
2160
2161 intel_encoder = &intel_dig_port->base;
b9cb234c
PZ
2162
2163 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
2164 DRM_MODE_ENCODER_TMDS);
00c09d70 2165
5bfe2ac0 2166 intel_encoder->compute_config = intel_hdmi_compute_config;
a4790cec
VS
2167 if (HAS_PCH_SPLIT(dev)) {
2168 intel_encoder->disable = pch_disable_hdmi;
2169 intel_encoder->post_disable = pch_post_disable_hdmi;
2170 } else {
2171 intel_encoder->disable = g4x_disable_hdmi;
2172 }
00c09d70 2173 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
045ac3b5 2174 intel_encoder->get_config = intel_hdmi_get_config;
e4a1d846 2175 if (IS_CHERRYVIEW(dev)) {
9197c88b 2176 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
e4a1d846
CML
2177 intel_encoder->pre_enable = chv_hdmi_pre_enable;
2178 intel_encoder->enable = vlv_enable_hdmi;
580d3811 2179 intel_encoder->post_disable = chv_hdmi_post_disable;
d6db995f 2180 intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
e4a1d846 2181 } else if (IS_VALLEYVIEW(dev)) {
9514ac6e
CML
2182 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
2183 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
b76cf76b 2184 intel_encoder->enable = vlv_enable_hdmi;
9514ac6e 2185 intel_encoder->post_disable = vlv_hdmi_post_disable;
b76cf76b 2186 } else {
13732ba7 2187 intel_encoder->pre_enable = intel_hdmi_pre_enable;
d1b1589c
VS
2188 if (HAS_PCH_CPT(dev))
2189 intel_encoder->enable = cpt_enable_hdmi;
bf868c7d
VS
2190 else if (HAS_PCH_IBX(dev))
2191 intel_encoder->enable = ibx_enable_hdmi;
d1b1589c 2192 else
bf868c7d 2193 intel_encoder->enable = g4x_enable_hdmi;
89b667f8 2194 }
5ab432ef 2195
b9cb234c 2196 intel_encoder->type = INTEL_OUTPUT_HDMI;
882ec384
VS
2197 if (IS_CHERRYVIEW(dev)) {
2198 if (port == PORT_D)
2199 intel_encoder->crtc_mask = 1 << 2;
2200 else
2201 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
2202 } else {
2203 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2204 }
301ea74a 2205 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
c6f1495d
VS
2206 /*
2207 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
2208 * to work on real hardware. And since g4x can send infoframes to
2209 * only one port anyway, nothing is lost by allowing it.
2210 */
2211 if (IS_G4X(dev))
2212 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
7d57382e 2213
174edf1f 2214 intel_dig_port->port = port;
b242b7f7 2215 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
f0f59a00 2216 intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
55b7d6e8 2217
b9cb234c 2218 intel_hdmi_init_connector(intel_dig_port, intel_connector);
7d57382e 2219}
This page took 1.198495 seconds and 5 git commands to generate.