hwmon: (it87) Pass SIO base address as parameter to superio functions
[deliverable/linux.git] / drivers / hwmon / it87.c
CommitLineData
1da177e4 1/*
5f2dc798
JD
2 * it87.c - Part of lm_sensors, Linux kernel modules for hardware
3 * monitoring.
4 *
5 * The IT8705F is an LPC-based Super I/O part that contains UARTs, a
6 * parallel port, an IR port, a MIDI port, a floppy controller, etc., in
7 * addition to an Environment Controller (Enhanced Hardware Monitor and
8 * Fan Controller)
9 *
10 * This driver supports only the Environment Controller in the IT8705F and
11 * similar parts. The other devices are supported by different drivers.
12 *
c145d5c6 13 * Supports: IT8603E Super I/O chip w/LPC interface
3ba9d977 14 * IT8620E Super I/O chip w/LPC interface
574e9bd8 15 * IT8623E Super I/O chip w/LPC interface
c145d5c6 16 * IT8705F Super I/O chip w/LPC interface
5f2dc798
JD
17 * IT8712F Super I/O chip w/LPC interface
18 * IT8716F Super I/O chip w/LPC interface
19 * IT8718F Super I/O chip w/LPC interface
20 * IT8720F Super I/O chip w/LPC interface
44c1bcd4 21 * IT8721F Super I/O chip w/LPC interface
5f2dc798 22 * IT8726F Super I/O chip w/LPC interface
16b5dda2 23 * IT8728F Super I/O chip w/LPC interface
ead80803 24 * IT8732F Super I/O chip w/LPC interface
44c1bcd4 25 * IT8758E Super I/O chip w/LPC interface
b0636707
GR
26 * IT8771E Super I/O chip w/LPC interface
27 * IT8772E Super I/O chip w/LPC interface
7bc32d29 28 * IT8781F Super I/O chip w/LPC interface
0531d98b
GR
29 * IT8782F Super I/O chip w/LPC interface
30 * IT8783E/F Super I/O chip w/LPC interface
a0c1424a 31 * IT8786E Super I/O chip w/LPC interface
4ee07157 32 * IT8790E Super I/O chip w/LPC interface
5f2dc798
JD
33 * Sis950 A clone of the IT8705F
34 *
35 * Copyright (C) 2001 Chris Gauthron
7c81c60f 36 * Copyright (C) 2005-2010 Jean Delvare <jdelvare@suse.de>
5f2dc798
JD
37 *
38 * This program is free software; you can redistribute it and/or modify
39 * it under the terms of the GNU General Public License as published by
40 * the Free Software Foundation; either version 2 of the License, or
41 * (at your option) any later version.
42 *
43 * This program is distributed in the hope that it will be useful,
44 * but WITHOUT ANY WARRANTY; without even the implied warranty of
45 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
46 * GNU General Public License for more details.
47 *
48 * You should have received a copy of the GNU General Public License
49 * along with this program; if not, write to the Free Software
50 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
51 */
1da177e4 52
a8ca1037
JP
53#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
54
1da177e4
LT
55#include <linux/module.h>
56#include <linux/init.h>
57#include <linux/slab.h>
58#include <linux/jiffies.h>
b74f3fdd 59#include <linux/platform_device.h>
943b0830 60#include <linux/hwmon.h>
303760b4
JD
61#include <linux/hwmon-sysfs.h>
62#include <linux/hwmon-vid.h>
943b0830 63#include <linux/err.h>
9a61bf63 64#include <linux/mutex.h>
87808be4 65#include <linux/sysfs.h>
98dd22c3
JD
66#include <linux/string.h>
67#include <linux/dmi.h>
b9acb64a 68#include <linux/acpi.h>
6055fae8 69#include <linux/io.h>
1da177e4 70
b74f3fdd 71#define DRVNAME "it87"
1da177e4 72
ead80803
JM
73enum chips { it87, it8712, it8716, it8718, it8720, it8721, it8728, it8732,
74 it8771, it8772, it8781, it8782, it8783, it8786, it8790, it8603,
75 it8620 };
1da177e4 76
67b671bc
JD
77static unsigned short force_id;
78module_param(force_id, ushort, 0);
79MODULE_PARM_DESC(force_id, "Override the detected device ID");
80
8e50e3c3 81static struct platform_device *it87_pdev;
b74f3fdd 82
3c2e3512
GR
83#define REG_2E 0x2e /* The register to read/write */
84
1da177e4 85#define DEV 0x07 /* Register: Logical device select */
1da177e4 86#define PME 0x04 /* The device with the fan registers in it */
b4da93e4
JMS
87
88/* The device with the IT8718F/IT8720F VID value in it */
89#define GPIO 0x07
90
1da177e4
LT
91#define DEVID 0x20 /* Register: Device ID */
92#define DEVREV 0x22 /* Register: Device Revision */
93
3c2e3512 94static inline int superio_inb(int ioreg, int reg)
1da177e4 95{
3c2e3512
GR
96 outb(reg, ioreg);
97 return inb(ioreg + 1);
1da177e4
LT
98}
99
3c2e3512 100static inline void superio_outb(int ioreg, int reg, int val)
436cad2a 101{
3c2e3512
GR
102 outb(reg, ioreg);
103 outb(val, ioreg + 1);
436cad2a
JD
104}
105
3c2e3512 106static int superio_inw(int ioreg, int reg)
1da177e4
LT
107{
108 int val;
3c2e3512
GR
109 outb(reg++, ioreg);
110 val = inb(ioreg + 1) << 8;
111 outb(reg, ioreg);
112 val |= inb(ioreg + 1);
1da177e4
LT
113 return val;
114}
115
3c2e3512 116static inline void superio_select(int ioreg, int ldn)
1da177e4 117{
3c2e3512
GR
118 outb(DEV, ioreg);
119 outb(ldn, ioreg + 1);
1da177e4
LT
120}
121
3c2e3512 122static inline int superio_enter(int ioreg)
1da177e4 123{
5b0380c9 124 /*
3c2e3512 125 * Try to reserve ioreg and ioreg + 1 for exclusive access.
5b0380c9 126 */
3c2e3512 127 if (!request_muxed_region(ioreg, 2, DRVNAME))
5b0380c9
NG
128 return -EBUSY;
129
3c2e3512
GR
130 outb(0x87, ioreg);
131 outb(0x01, ioreg);
132 outb(0x55, ioreg);
133 outb(0x55, ioreg);
5b0380c9 134 return 0;
1da177e4
LT
135}
136
3c2e3512 137static inline void superio_exit(int ioreg)
1da177e4 138{
3c2e3512
GR
139 outb(0x02, ioreg);
140 outb(0x02, ioreg + 1);
141 release_region(ioreg, 2);
1da177e4
LT
142}
143
87673dd7 144/* Logical device 4 registers */
1da177e4
LT
145#define IT8712F_DEVID 0x8712
146#define IT8705F_DEVID 0x8705
17d648bf 147#define IT8716F_DEVID 0x8716
87673dd7 148#define IT8718F_DEVID 0x8718
b4da93e4 149#define IT8720F_DEVID 0x8720
44c1bcd4 150#define IT8721F_DEVID 0x8721
08a8f6e9 151#define IT8726F_DEVID 0x8726
16b5dda2 152#define IT8728F_DEVID 0x8728
ead80803 153#define IT8732F_DEVID 0x8732
b0636707
GR
154#define IT8771E_DEVID 0x8771
155#define IT8772E_DEVID 0x8772
7bc32d29 156#define IT8781F_DEVID 0x8781
0531d98b
GR
157#define IT8782F_DEVID 0x8782
158#define IT8783E_DEVID 0x8783
a0c1424a 159#define IT8786E_DEVID 0x8786
4ee07157 160#define IT8790E_DEVID 0x8790
7183ae8c 161#define IT8603E_DEVID 0x8603
3ba9d977 162#define IT8620E_DEVID 0x8620
574e9bd8 163#define IT8623E_DEVID 0x8623
1da177e4
LT
164#define IT87_ACT_REG 0x30
165#define IT87_BASE_REG 0x60
166
87673dd7 167/* Logical device 7 registers (IT8712F and later) */
0531d98b 168#define IT87_SIO_GPIO1_REG 0x25
3ba9d977 169#define IT87_SIO_GPIO2_REG 0x26
895ff267 170#define IT87_SIO_GPIO3_REG 0x27
36c4d98a 171#define IT87_SIO_GPIO4_REG 0x28
591ec650 172#define IT87_SIO_GPIO5_REG 0x29
0531d98b 173#define IT87_SIO_PINX1_REG 0x2a /* Pin selection */
87673dd7 174#define IT87_SIO_PINX2_REG 0x2c /* Pin selection */
0531d98b 175#define IT87_SIO_SPI_REG 0xef /* SPI function pin select */
87673dd7 176#define IT87_SIO_VID_REG 0xfc /* VID value */
d9b327c3 177#define IT87_SIO_BEEP_PIN_REG 0xf6 /* Beep pin mapping */
87673dd7 178
1da177e4 179/* Update battery voltage after every reading if true */
90ab5ee9 180static bool update_vbat;
1da177e4
LT
181
182/* Not all BIOSes properly configure the PWM registers */
90ab5ee9 183static bool fix_pwm_polarity;
1da177e4 184
1da177e4
LT
185/* Many IT87 constants specified below */
186
187/* Length of ISA address segment */
188#define IT87_EXTENT 8
189
87b4b663
BH
190/* Length of ISA address segment for Environmental Controller */
191#define IT87_EC_EXTENT 2
192
193/* Offset of EC registers from ISA base address */
194#define IT87_EC_OFFSET 5
195
196/* Where are the ISA address/data registers relative to the EC base address */
197#define IT87_ADDR_REG_OFFSET 0
198#define IT87_DATA_REG_OFFSET 1
1da177e4
LT
199
200/*----- The IT87 registers -----*/
201
202#define IT87_REG_CONFIG 0x00
203
204#define IT87_REG_ALARM1 0x01
205#define IT87_REG_ALARM2 0x02
206#define IT87_REG_ALARM3 0x03
207
4a0d71cf
GR
208/*
209 * The IT8718F and IT8720F have the VID value in a different register, in
210 * Super-I/O configuration space.
211 */
1da177e4 212#define IT87_REG_VID 0x0a
4a0d71cf
GR
213/*
214 * The IT8705F and IT8712F earlier than revision 0x08 use register 0x0b
215 * for fan divisors. Later IT8712F revisions must use 16-bit tachometer
216 * mode.
217 */
1da177e4 218#define IT87_REG_FAN_DIV 0x0b
17d648bf 219#define IT87_REG_FAN_16BIT 0x0c
1da177e4
LT
220
221/* Monitors: 9 voltage (0 to 7, battery), 3 temp (1 to 3), 3 fan (1 to 3) */
222
fa3f70d6
GR
223static const u8 IT87_REG_FAN[] = { 0x0d, 0x0e, 0x0f, 0x80, 0x82, 0x4c };
224static const u8 IT87_REG_FAN_MIN[] = { 0x10, 0x11, 0x12, 0x84, 0x86, 0x4e };
225static const u8 IT87_REG_FANX[] = { 0x18, 0x19, 0x1a, 0x81, 0x83, 0x4d };
226static const u8 IT87_REG_FANX_MIN[] = { 0x1b, 0x1c, 0x1d, 0x85, 0x87, 0x4f };
227static const u8 IT87_REG_TEMP_OFFSET[] = { 0x56, 0x57, 0x59 };
161d898a 228
1da177e4
LT
229#define IT87_REG_FAN_MAIN_CTRL 0x13
230#define IT87_REG_FAN_CTL 0x14
36c4d98a
GR
231static const u8 IT87_REG_PWM[] = { 0x15, 0x16, 0x17, 0x7f, 0xa7, 0xaf };
232static const u8 IT87_REG_PWM_DUTY[] = { 0x63, 0x6b, 0x73, 0x7b, 0xa3, 0xab };
1da177e4
LT
233
234#define IT87_REG_VIN(nr) (0x20 + (nr))
235#define IT87_REG_TEMP(nr) (0x29 + (nr))
236
73055405
GR
237#define IT87_REG_AVCC3 0x2f
238
1da177e4
LT
239#define IT87_REG_VIN_MAX(nr) (0x30 + (nr) * 2)
240#define IT87_REG_VIN_MIN(nr) (0x31 + (nr) * 2)
241#define IT87_REG_TEMP_HIGH(nr) (0x40 + (nr) * 2)
242#define IT87_REG_TEMP_LOW(nr) (0x41 + (nr) * 2)
243
1da177e4
LT
244#define IT87_REG_VIN_ENABLE 0x50
245#define IT87_REG_TEMP_ENABLE 0x51
4573acbc 246#define IT87_REG_TEMP_EXTRA 0x55
d9b327c3 247#define IT87_REG_BEEP_ENABLE 0x5c
1da177e4
LT
248
249#define IT87_REG_CHIPID 0x58
250
4f3f51bc
JD
251#define IT87_REG_AUTO_TEMP(nr, i) (0x60 + (nr) * 8 + (i))
252#define IT87_REG_AUTO_PWM(nr, i) (0x65 + (nr) * 8 + (i))
253
483db43e
GR
254struct it87_devices {
255 const char *name;
faf392fb 256 const char * const suffix;
483db43e 257 u16 features;
19529784
GR
258 u8 peci_mask;
259 u8 old_peci_mask;
483db43e
GR
260};
261
262#define FEAT_12MV_ADC (1 << 0)
263#define FEAT_NEWER_AUTOPWM (1 << 1)
264#define FEAT_OLD_AUTOPWM (1 << 2)
265#define FEAT_16BIT_FANS (1 << 3)
266#define FEAT_TEMP_OFFSET (1 << 4)
5d8d2f2b 267#define FEAT_TEMP_PECI (1 << 5)
19529784 268#define FEAT_TEMP_OLD_PECI (1 << 6)
9faf28ca
GR
269#define FEAT_FAN16_CONFIG (1 << 7) /* Need to enable 16-bit fans */
270#define FEAT_FIVE_FANS (1 << 8) /* Supports five fans */
32dd7c40 271#define FEAT_VID (1 << 9) /* Set if chip supports VID */
7f5726c3 272#define FEAT_IN7_INTERNAL (1 << 10) /* Set if in7 is internal */
fa3f70d6 273#define FEAT_SIX_FANS (1 << 11) /* Supports six fans */
ead80803 274#define FEAT_10_9MV_ADC (1 << 12)
73055405 275#define FEAT_AVCC3 (1 << 13) /* Chip supports in9/AVCC3 */
36c4d98a 276#define FEAT_SIX_PWM (1 << 14) /* Chip supports 6 pwm chn */
60878bcf 277#define FEAT_PWM_FREQ2 (1 << 15) /* Separate pwm freq 2 */
483db43e
GR
278
279static const struct it87_devices it87_devices[] = {
280 [it87] = {
281 .name = "it87",
faf392fb 282 .suffix = "F",
483db43e
GR
283 .features = FEAT_OLD_AUTOPWM, /* may need to overwrite */
284 },
285 [it8712] = {
286 .name = "it8712",
faf392fb 287 .suffix = "F",
32dd7c40
GR
288 .features = FEAT_OLD_AUTOPWM | FEAT_VID,
289 /* may need to overwrite */
483db43e
GR
290 },
291 [it8716] = {
292 .name = "it8716",
faf392fb 293 .suffix = "F",
32dd7c40 294 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
60878bcf 295 | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_PWM_FREQ2,
483db43e
GR
296 },
297 [it8718] = {
298 .name = "it8718",
faf392fb 299 .suffix = "F",
32dd7c40 300 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
60878bcf
GR
301 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
302 | FEAT_PWM_FREQ2,
19529784 303 .old_peci_mask = 0x4,
483db43e
GR
304 },
305 [it8720] = {
306 .name = "it8720",
faf392fb 307 .suffix = "F",
32dd7c40 308 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET | FEAT_VID
60878bcf
GR
309 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS
310 | FEAT_PWM_FREQ2,
19529784 311 .old_peci_mask = 0x4,
483db43e
GR
312 },
313 [it8721] = {
314 .name = "it8721",
faf392fb 315 .suffix = "F",
483db43e 316 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
9faf28ca 317 | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
60878bcf
GR
318 | FEAT_FAN16_CONFIG | FEAT_FIVE_FANS | FEAT_IN7_INTERNAL
319 | FEAT_PWM_FREQ2,
5d8d2f2b 320 .peci_mask = 0x05,
19529784 321 .old_peci_mask = 0x02, /* Actually reports PCH */
483db43e
GR
322 },
323 [it8728] = {
324 .name = "it8728",
faf392fb 325 .suffix = "F",
483db43e 326 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
7f5726c3 327 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_FIVE_FANS
60878bcf 328 | FEAT_IN7_INTERNAL | FEAT_PWM_FREQ2,
5d8d2f2b 329 .peci_mask = 0x07,
483db43e 330 },
ead80803
JM
331 [it8732] = {
332 .name = "it8732",
333 .suffix = "F",
334 .features = FEAT_NEWER_AUTOPWM | FEAT_16BIT_FANS
335 | FEAT_TEMP_OFFSET | FEAT_TEMP_OLD_PECI | FEAT_TEMP_PECI
336 | FEAT_10_9MV_ADC | FEAT_IN7_INTERNAL,
337 .peci_mask = 0x07,
338 .old_peci_mask = 0x02, /* Actually reports PCH */
339 },
b0636707
GR
340 [it8771] = {
341 .name = "it8771",
faf392fb 342 .suffix = "E",
b0636707 343 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
344 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
345 | FEAT_PWM_FREQ2,
9faf28ca
GR
346 /* PECI: guesswork */
347 /* 12mV ADC (OHM) */
348 /* 16 bit fans (OHM) */
349 /* three fans, always 16 bit (guesswork) */
b0636707
GR
350 .peci_mask = 0x07,
351 },
352 [it8772] = {
353 .name = "it8772",
faf392fb 354 .suffix = "E",
b0636707 355 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
356 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
357 | FEAT_PWM_FREQ2,
9faf28ca
GR
358 /* PECI (coreboot) */
359 /* 12mV ADC (HWSensors4, OHM) */
360 /* 16 bit fans (HWSensors4, OHM) */
361 /* three fans, always 16 bit (datasheet) */
b0636707
GR
362 .peci_mask = 0x07,
363 },
7bc32d29
GR
364 [it8781] = {
365 .name = "it8781",
faf392fb 366 .suffix = "F",
7bc32d29 367 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
60878bcf 368 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
7bc32d29
GR
369 .old_peci_mask = 0x4,
370 },
483db43e
GR
371 [it8782] = {
372 .name = "it8782",
faf392fb 373 .suffix = "F",
19529784 374 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
60878bcf 375 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
19529784 376 .old_peci_mask = 0x4,
483db43e
GR
377 },
378 [it8783] = {
379 .name = "it8783",
faf392fb 380 .suffix = "E/F",
19529784 381 .features = FEAT_16BIT_FANS | FEAT_TEMP_OFFSET
60878bcf 382 | FEAT_TEMP_OLD_PECI | FEAT_FAN16_CONFIG | FEAT_PWM_FREQ2,
19529784 383 .old_peci_mask = 0x4,
483db43e 384 },
a0c1424a
TL
385 [it8786] = {
386 .name = "it8786",
faf392fb 387 .suffix = "E",
a0c1424a 388 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
389 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
390 | FEAT_PWM_FREQ2,
a0c1424a
TL
391 .peci_mask = 0x07,
392 },
4ee07157
GR
393 [it8790] = {
394 .name = "it8790",
395 .suffix = "E",
396 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
60878bcf
GR
397 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
398 | FEAT_PWM_FREQ2,
4ee07157
GR
399 .peci_mask = 0x07,
400 },
c145d5c6
RM
401 [it8603] = {
402 .name = "it8603",
faf392fb 403 .suffix = "E",
c145d5c6 404 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
73055405 405 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_IN7_INTERNAL
60878bcf 406 | FEAT_AVCC3 | FEAT_PWM_FREQ2,
c145d5c6
RM
407 .peci_mask = 0x07,
408 },
3ba9d977
GR
409 [it8620] = {
410 .name = "it8620",
411 .suffix = "E",
412 .features = FEAT_NEWER_AUTOPWM | FEAT_12MV_ADC | FEAT_16BIT_FANS
fa3f70d6 413 | FEAT_TEMP_OFFSET | FEAT_TEMP_PECI | FEAT_SIX_FANS
60878bcf 414 | FEAT_IN7_INTERNAL | FEAT_SIX_PWM | FEAT_PWM_FREQ2,
3ba9d977
GR
415 .peci_mask = 0x07,
416 },
483db43e
GR
417};
418
419#define has_16bit_fans(data) ((data)->features & FEAT_16BIT_FANS)
420#define has_12mv_adc(data) ((data)->features & FEAT_12MV_ADC)
ead80803 421#define has_10_9mv_adc(data) ((data)->features & FEAT_10_9MV_ADC)
483db43e
GR
422#define has_newer_autopwm(data) ((data)->features & FEAT_NEWER_AUTOPWM)
423#define has_old_autopwm(data) ((data)->features & FEAT_OLD_AUTOPWM)
424#define has_temp_offset(data) ((data)->features & FEAT_TEMP_OFFSET)
5d8d2f2b
GR
425#define has_temp_peci(data, nr) (((data)->features & FEAT_TEMP_PECI) && \
426 ((data)->peci_mask & (1 << nr)))
19529784
GR
427#define has_temp_old_peci(data, nr) \
428 (((data)->features & FEAT_TEMP_OLD_PECI) && \
429 ((data)->old_peci_mask & (1 << nr)))
9faf28ca 430#define has_fan16_config(data) ((data)->features & FEAT_FAN16_CONFIG)
fa3f70d6
GR
431#define has_five_fans(data) ((data)->features & (FEAT_FIVE_FANS | \
432 FEAT_SIX_FANS))
32dd7c40 433#define has_vid(data) ((data)->features & FEAT_VID)
7f5726c3 434#define has_in7_internal(data) ((data)->features & FEAT_IN7_INTERNAL)
fa3f70d6 435#define has_six_fans(data) ((data)->features & FEAT_SIX_FANS)
73055405 436#define has_avcc3(data) ((data)->features & FEAT_AVCC3)
36c4d98a 437#define has_six_pwm(data) ((data)->features & FEAT_SIX_PWM)
60878bcf 438#define has_pwm_freq2(data) ((data)->features & FEAT_PWM_FREQ2)
1da177e4 439
b74f3fdd 440struct it87_sio_data {
441 enum chips type;
442 /* Values read from Super-I/O config space */
0475169c 443 u8 revision;
b74f3fdd 444 u8 vid_value;
d9b327c3 445 u8 beep_pin;
738e5e05 446 u8 internal; /* Internal sensors can be labeled */
591ec650 447 /* Features skipped based on config or DMI */
9172b5d1 448 u16 skip_in;
895ff267 449 u8 skip_vid;
591ec650 450 u8 skip_fan;
98dd22c3 451 u8 skip_pwm;
4573acbc 452 u8 skip_temp;
b74f3fdd 453};
454
4a0d71cf
GR
455/*
456 * For each registered chip, we need to keep some data in memory.
457 * The structure is dynamically allocated.
458 */
1da177e4 459struct it87_data {
1beeffe4 460 struct device *hwmon_dev;
1da177e4 461 enum chips type;
483db43e 462 u16 features;
19529784
GR
463 u8 peci_mask;
464 u8 old_peci_mask;
1da177e4 465
b74f3fdd 466 unsigned short addr;
467 const char *name;
9a61bf63 468 struct mutex update_lock;
1da177e4
LT
469 char valid; /* !=0 if following fields are valid */
470 unsigned long last_updated; /* In jiffies */
471
44c1bcd4 472 u16 in_scaled; /* Internal voltage sensors are scaled */
c145d5c6 473 u8 in[10][3]; /* [nr][0]=in, [1]=min, [2]=max */
9060f8bd 474 u8 has_fan; /* Bitfield, fans enabled */
fa3f70d6 475 u16 fan[6][2]; /* Register values, [nr][0]=fan, [1]=min */
4573acbc 476 u8 has_temp; /* Bitfield, temp sensors enabled */
161d898a 477 s8 temp[3][4]; /* [nr][0]=temp, [1]=min, [2]=max, [3]=offset */
19529784
GR
478 u8 sensor; /* Register value (IT87_REG_TEMP_ENABLE) */
479 u8 extra; /* Register value (IT87_REG_TEMP_EXTRA) */
1da177e4
LT
480 u8 fan_div[3]; /* Register encoding, shifted right */
481 u8 vid; /* Register encoding, combined */
a7be58a1 482 u8 vrm;
1da177e4 483 u32 alarms; /* Register encoding, combined */
d9b327c3 484 u8 beeps; /* Register encoding */
1da177e4 485 u8 fan_main_ctrl; /* Register value */
f8d0c19a 486 u8 fan_ctl; /* Register value */
b99883dc 487
4a0d71cf
GR
488 /*
489 * The following 3 arrays correspond to the same registers up to
6229cdb2
JD
490 * the IT8720F. The meaning of bits 6-0 depends on the value of bit
491 * 7, and we want to preserve settings on mode changes, so we have
492 * to track all values separately.
493 * Starting with the IT8721F, the manual PWM duty cycles are stored
494 * in separate registers (8-bit values), so the separate tracking
495 * is no longer needed, but it is still done to keep the driver
4a0d71cf
GR
496 * simple.
497 */
36c4d98a
GR
498 u8 pwm_ctrl[6]; /* Register value */
499 u8 pwm_duty[6]; /* Manual PWM value set by user */
500 u8 pwm_temp_map[6]; /* PWM to temp. chan. mapping (bits 1-0) */
4f3f51bc
JD
501
502 /* Automatic fan speed control registers */
503 u8 auto_pwm[3][4]; /* [nr][3] is hard-coded */
504 s8 auto_temp[3][5]; /* [nr][0] is point1_temp_hyst */
1da177e4 505};
0df6454d 506
0531d98b 507static int adc_lsb(const struct it87_data *data, int nr)
44c1bcd4 508{
ead80803
JM
509 int lsb;
510
511 if (has_12mv_adc(data))
512 lsb = 120;
513 else if (has_10_9mv_adc(data))
514 lsb = 109;
515 else
516 lsb = 160;
0531d98b
GR
517 if (data->in_scaled & (1 << nr))
518 lsb <<= 1;
519 return lsb;
520}
44c1bcd4 521
0531d98b
GR
522static u8 in_to_reg(const struct it87_data *data, int nr, long val)
523{
ead80803 524 val = DIV_ROUND_CLOSEST(val * 10, adc_lsb(data, nr));
2a844c14 525 return clamp_val(val, 0, 255);
44c1bcd4
JD
526}
527
528static int in_from_reg(const struct it87_data *data, int nr, int val)
529{
ead80803 530 return DIV_ROUND_CLOSEST(val * adc_lsb(data, nr), 10);
44c1bcd4 531}
0df6454d
JD
532
533static inline u8 FAN_TO_REG(long rpm, int div)
534{
535 if (rpm == 0)
536 return 255;
2a844c14
GR
537 rpm = clamp_val(rpm, 1, 1000000);
538 return clamp_val((1350000 + rpm * div / 2) / (rpm * div), 1, 254);
0df6454d
JD
539}
540
541static inline u16 FAN16_TO_REG(long rpm)
542{
543 if (rpm == 0)
544 return 0xffff;
2a844c14 545 return clamp_val((1350000 + rpm) / (rpm * 2), 1, 0xfffe);
0df6454d
JD
546}
547
548#define FAN_FROM_REG(val, div) ((val) == 0 ? -1 : (val) == 255 ? 0 : \
549 1350000 / ((val) * (div)))
550/* The divider is fixed to 2 in 16-bit mode */
551#define FAN16_FROM_REG(val) ((val) == 0 ? -1 : (val) == 0xffff ? 0 : \
552 1350000 / ((val) * 2))
553
2a844c14
GR
554#define TEMP_TO_REG(val) (clamp_val(((val) < 0 ? (((val) - 500) / 1000) : \
555 ((val) + 500) / 1000), -128, 127))
0df6454d
JD
556#define TEMP_FROM_REG(val) ((val) * 1000)
557
44c1bcd4
JD
558static u8 pwm_to_reg(const struct it87_data *data, long val)
559{
16b5dda2 560 if (has_newer_autopwm(data))
44c1bcd4
JD
561 return val;
562 else
563 return val >> 1;
564}
565
566static int pwm_from_reg(const struct it87_data *data, u8 reg)
567{
16b5dda2 568 if (has_newer_autopwm(data))
44c1bcd4
JD
569 return reg;
570 else
571 return (reg & 0x7f) << 1;
572}
573
0df6454d
JD
574
575static int DIV_TO_REG(int val)
576{
577 int answer = 0;
578 while (answer < 7 && (val >>= 1))
579 answer++;
580 return answer;
581}
582#define DIV_FROM_REG(val) (1 << (val))
583
f56c9c0a
GR
584/*
585 * PWM base frequencies. The frequency has to be divided by either 128 or 256,
586 * depending on the chip type, to calculate the actual PWM frequency.
587 *
588 * Some of the chip datasheets suggest a base frequency of 51 kHz instead
589 * of 750 kHz for the slowest base frequency, resulting in a PWM frequency
590 * of 200 Hz. Sometimes both PWM frequency select registers are affected,
591 * sometimes just one. It is unknown if this is a datasheet error or real,
592 * so this is ignored for now.
593 */
0df6454d 594static const unsigned int pwm_freq[8] = {
f56c9c0a
GR
595 48000000,
596 24000000,
597 12000000,
598 8000000,
599 6000000,
600 3000000,
601 1500000,
602 750000,
0df6454d 603};
1da177e4 604
b74f3fdd 605static int it87_probe(struct platform_device *pdev);
281dfd0b 606static int it87_remove(struct platform_device *pdev);
1da177e4 607
b74f3fdd 608static int it87_read_value(struct it87_data *data, u8 reg);
609static void it87_write_value(struct it87_data *data, u8 reg, u8 value);
1da177e4 610static struct it87_data *it87_update_device(struct device *dev);
b74f3fdd 611static int it87_check_pwm(struct device *dev);
612static void it87_init_device(struct platform_device *pdev);
1da177e4
LT
613
614
b74f3fdd 615static struct platform_driver it87_driver = {
cdaf7934 616 .driver = {
b74f3fdd 617 .name = DRVNAME,
cdaf7934 618 },
b74f3fdd 619 .probe = it87_probe,
9e5e9b7a 620 .remove = it87_remove,
fde09509
JD
621};
622
20ad93d4 623static ssize_t show_in(struct device *dev, struct device_attribute *attr,
929c6a56 624 char *buf)
1da177e4 625{
929c6a56
GR
626 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
627 int nr = sattr->nr;
628 int index = sattr->index;
20ad93d4 629
1da177e4 630 struct it87_data *data = it87_update_device(dev);
929c6a56 631 return sprintf(buf, "%d\n", in_from_reg(data, nr, data->in[nr][index]));
1da177e4
LT
632}
633
929c6a56
GR
634static ssize_t set_in(struct device *dev, struct device_attribute *attr,
635 const char *buf, size_t count)
1da177e4 636{
929c6a56
GR
637 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
638 int nr = sattr->nr;
639 int index = sattr->index;
20ad93d4 640
b74f3fdd 641 struct it87_data *data = dev_get_drvdata(dev);
f5f64501
JD
642 unsigned long val;
643
179c4fdb 644 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 645 return -EINVAL;
1da177e4 646
9a61bf63 647 mutex_lock(&data->update_lock);
929c6a56
GR
648 data->in[nr][index] = in_to_reg(data, nr, val);
649 it87_write_value(data,
650 index == 1 ? IT87_REG_VIN_MIN(nr)
651 : IT87_REG_VIN_MAX(nr),
652 data->in[nr][index]);
9a61bf63 653 mutex_unlock(&data->update_lock);
1da177e4
LT
654 return count;
655}
20ad93d4 656
929c6a56
GR
657static SENSOR_DEVICE_ATTR_2(in0_input, S_IRUGO, show_in, NULL, 0, 0);
658static SENSOR_DEVICE_ATTR_2(in0_min, S_IRUGO | S_IWUSR, show_in, set_in,
659 0, 1);
660static SENSOR_DEVICE_ATTR_2(in0_max, S_IRUGO | S_IWUSR, show_in, set_in,
661 0, 2);
f5f64501 662
929c6a56
GR
663static SENSOR_DEVICE_ATTR_2(in1_input, S_IRUGO, show_in, NULL, 1, 0);
664static SENSOR_DEVICE_ATTR_2(in1_min, S_IRUGO | S_IWUSR, show_in, set_in,
665 1, 1);
666static SENSOR_DEVICE_ATTR_2(in1_max, S_IRUGO | S_IWUSR, show_in, set_in,
667 1, 2);
1da177e4 668
929c6a56
GR
669static SENSOR_DEVICE_ATTR_2(in2_input, S_IRUGO, show_in, NULL, 2, 0);
670static SENSOR_DEVICE_ATTR_2(in2_min, S_IRUGO | S_IWUSR, show_in, set_in,
671 2, 1);
672static SENSOR_DEVICE_ATTR_2(in2_max, S_IRUGO | S_IWUSR, show_in, set_in,
673 2, 2);
1da177e4 674
929c6a56
GR
675static SENSOR_DEVICE_ATTR_2(in3_input, S_IRUGO, show_in, NULL, 3, 0);
676static SENSOR_DEVICE_ATTR_2(in3_min, S_IRUGO | S_IWUSR, show_in, set_in,
677 3, 1);
678static SENSOR_DEVICE_ATTR_2(in3_max, S_IRUGO | S_IWUSR, show_in, set_in,
679 3, 2);
680
681static SENSOR_DEVICE_ATTR_2(in4_input, S_IRUGO, show_in, NULL, 4, 0);
682static SENSOR_DEVICE_ATTR_2(in4_min, S_IRUGO | S_IWUSR, show_in, set_in,
683 4, 1);
684static SENSOR_DEVICE_ATTR_2(in4_max, S_IRUGO | S_IWUSR, show_in, set_in,
685 4, 2);
686
687static SENSOR_DEVICE_ATTR_2(in5_input, S_IRUGO, show_in, NULL, 5, 0);
688static SENSOR_DEVICE_ATTR_2(in5_min, S_IRUGO | S_IWUSR, show_in, set_in,
689 5, 1);
690static SENSOR_DEVICE_ATTR_2(in5_max, S_IRUGO | S_IWUSR, show_in, set_in,
691 5, 2);
692
693static SENSOR_DEVICE_ATTR_2(in6_input, S_IRUGO, show_in, NULL, 6, 0);
694static SENSOR_DEVICE_ATTR_2(in6_min, S_IRUGO | S_IWUSR, show_in, set_in,
695 6, 1);
696static SENSOR_DEVICE_ATTR_2(in6_max, S_IRUGO | S_IWUSR, show_in, set_in,
697 6, 2);
698
699static SENSOR_DEVICE_ATTR_2(in7_input, S_IRUGO, show_in, NULL, 7, 0);
700static SENSOR_DEVICE_ATTR_2(in7_min, S_IRUGO | S_IWUSR, show_in, set_in,
701 7, 1);
702static SENSOR_DEVICE_ATTR_2(in7_max, S_IRUGO | S_IWUSR, show_in, set_in,
703 7, 2);
704
705static SENSOR_DEVICE_ATTR_2(in8_input, S_IRUGO, show_in, NULL, 8, 0);
c145d5c6 706static SENSOR_DEVICE_ATTR_2(in9_input, S_IRUGO, show_in, NULL, 9, 0);
1da177e4
LT
707
708/* 3 temperatures */
20ad93d4 709static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
60ca385a 710 char *buf)
1da177e4 711{
60ca385a
GR
712 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
713 int nr = sattr->nr;
714 int index = sattr->index;
1da177e4 715 struct it87_data *data = it87_update_device(dev);
20ad93d4 716
60ca385a 717 return sprintf(buf, "%d\n", TEMP_FROM_REG(data->temp[nr][index]));
1da177e4 718}
20ad93d4 719
60ca385a
GR
720static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
721 const char *buf, size_t count)
1da177e4 722{
60ca385a
GR
723 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
724 int nr = sattr->nr;
725 int index = sattr->index;
b74f3fdd 726 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 727 long val;
161d898a 728 u8 reg, regval;
f5f64501 729
179c4fdb 730 if (kstrtol(buf, 10, &val) < 0)
f5f64501 731 return -EINVAL;
1da177e4 732
9a61bf63 733 mutex_lock(&data->update_lock);
161d898a
GR
734
735 switch (index) {
736 default:
737 case 1:
738 reg = IT87_REG_TEMP_LOW(nr);
739 break;
740 case 2:
741 reg = IT87_REG_TEMP_HIGH(nr);
742 break;
743 case 3:
744 regval = it87_read_value(data, IT87_REG_BEEP_ENABLE);
745 if (!(regval & 0x80)) {
746 regval |= 0x80;
747 it87_write_value(data, IT87_REG_BEEP_ENABLE, regval);
748 }
749 data->valid = 0;
750 reg = IT87_REG_TEMP_OFFSET[nr];
751 break;
752 }
753
60ca385a 754 data->temp[nr][index] = TEMP_TO_REG(val);
161d898a 755 it87_write_value(data, reg, data->temp[nr][index]);
9a61bf63 756 mutex_unlock(&data->update_lock);
1da177e4
LT
757 return count;
758}
1da177e4 759
60ca385a
GR
760static SENSOR_DEVICE_ATTR_2(temp1_input, S_IRUGO, show_temp, NULL, 0, 0);
761static SENSOR_DEVICE_ATTR_2(temp1_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
762 0, 1);
763static SENSOR_DEVICE_ATTR_2(temp1_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
764 0, 2);
161d898a
GR
765static SENSOR_DEVICE_ATTR_2(temp1_offset, S_IRUGO | S_IWUSR, show_temp,
766 set_temp, 0, 3);
60ca385a
GR
767static SENSOR_DEVICE_ATTR_2(temp2_input, S_IRUGO, show_temp, NULL, 1, 0);
768static SENSOR_DEVICE_ATTR_2(temp2_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
769 1, 1);
770static SENSOR_DEVICE_ATTR_2(temp2_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
771 1, 2);
161d898a
GR
772static SENSOR_DEVICE_ATTR_2(temp2_offset, S_IRUGO | S_IWUSR, show_temp,
773 set_temp, 1, 3);
60ca385a
GR
774static SENSOR_DEVICE_ATTR_2(temp3_input, S_IRUGO, show_temp, NULL, 2, 0);
775static SENSOR_DEVICE_ATTR_2(temp3_min, S_IRUGO | S_IWUSR, show_temp, set_temp,
776 2, 1);
777static SENSOR_DEVICE_ATTR_2(temp3_max, S_IRUGO | S_IWUSR, show_temp, set_temp,
778 2, 2);
161d898a
GR
779static SENSOR_DEVICE_ATTR_2(temp3_offset, S_IRUGO | S_IWUSR, show_temp,
780 set_temp, 2, 3);
1da177e4 781
2cece01f
GR
782static ssize_t show_temp_type(struct device *dev, struct device_attribute *attr,
783 char *buf)
1da177e4 784{
20ad93d4
JD
785 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
786 int nr = sensor_attr->index;
1da177e4 787 struct it87_data *data = it87_update_device(dev);
4a0d71cf 788 u8 reg = data->sensor; /* In case value is updated while used */
19529784 789 u8 extra = data->extra;
5f2dc798 790
19529784
GR
791 if ((has_temp_peci(data, nr) && (reg >> 6 == nr + 1))
792 || (has_temp_old_peci(data, nr) && (extra & 0x80)))
5d8d2f2b 793 return sprintf(buf, "6\n"); /* Intel PECI */
1da177e4
LT
794 if (reg & (1 << nr))
795 return sprintf(buf, "3\n"); /* thermal diode */
796 if (reg & (8 << nr))
4ed10779 797 return sprintf(buf, "4\n"); /* thermistor */
1da177e4
LT
798 return sprintf(buf, "0\n"); /* disabled */
799}
2cece01f
GR
800
801static ssize_t set_temp_type(struct device *dev, struct device_attribute *attr,
802 const char *buf, size_t count)
1da177e4 803{
20ad93d4
JD
804 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
805 int nr = sensor_attr->index;
806
b74f3fdd 807 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 808 long val;
19529784 809 u8 reg, extra;
f5f64501 810
179c4fdb 811 if (kstrtol(buf, 10, &val) < 0)
f5f64501 812 return -EINVAL;
1da177e4 813
8acf07c5
JD
814 reg = it87_read_value(data, IT87_REG_TEMP_ENABLE);
815 reg &= ~(1 << nr);
816 reg &= ~(8 << nr);
5d8d2f2b
GR
817 if (has_temp_peci(data, nr) && (reg >> 6 == nr + 1 || val == 6))
818 reg &= 0x3f;
19529784
GR
819 extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
820 if (has_temp_old_peci(data, nr) && ((extra & 0x80) || val == 6))
821 extra &= 0x7f;
4ed10779 822 if (val == 2) { /* backwards compatibility */
1d9bcf6a
GR
823 dev_warn(dev,
824 "Sensor type 2 is deprecated, please use 4 instead\n");
4ed10779
JD
825 val = 4;
826 }
5d8d2f2b 827 /* 3 = thermal diode; 4 = thermistor; 6 = Intel PECI; 0 = disabled */
1da177e4 828 if (val == 3)
8acf07c5 829 reg |= 1 << nr;
4ed10779 830 else if (val == 4)
8acf07c5 831 reg |= 8 << nr;
5d8d2f2b
GR
832 else if (has_temp_peci(data, nr) && val == 6)
833 reg |= (nr + 1) << 6;
19529784
GR
834 else if (has_temp_old_peci(data, nr) && val == 6)
835 extra |= 0x80;
8acf07c5 836 else if (val != 0)
1da177e4 837 return -EINVAL;
8acf07c5
JD
838
839 mutex_lock(&data->update_lock);
840 data->sensor = reg;
19529784 841 data->extra = extra;
b74f3fdd 842 it87_write_value(data, IT87_REG_TEMP_ENABLE, data->sensor);
19529784
GR
843 if (has_temp_old_peci(data, nr))
844 it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
2b3d1d87 845 data->valid = 0; /* Force cache refresh */
9a61bf63 846 mutex_unlock(&data->update_lock);
1da177e4
LT
847 return count;
848}
1da177e4 849
2cece01f
GR
850static SENSOR_DEVICE_ATTR(temp1_type, S_IRUGO | S_IWUSR, show_temp_type,
851 set_temp_type, 0);
852static SENSOR_DEVICE_ATTR(temp2_type, S_IRUGO | S_IWUSR, show_temp_type,
853 set_temp_type, 1);
854static SENSOR_DEVICE_ATTR(temp3_type, S_IRUGO | S_IWUSR, show_temp_type,
855 set_temp_type, 2);
1da177e4
LT
856
857/* 3 Fans */
b99883dc
JD
858
859static int pwm_mode(const struct it87_data *data, int nr)
860{
861 int ctrl = data->fan_main_ctrl & (1 << nr);
862
c145d5c6 863 if (ctrl == 0 && data->type != it8603) /* Full speed */
b99883dc
JD
864 return 0;
865 if (data->pwm_ctrl[nr] & 0x80) /* Automatic mode */
866 return 2;
867 else /* Manual mode */
868 return 1;
869}
870
20ad93d4 871static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
e1169ba0 872 char *buf)
1da177e4 873{
e1169ba0
GR
874 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
875 int nr = sattr->nr;
876 int index = sattr->index;
877 int speed;
1da177e4 878 struct it87_data *data = it87_update_device(dev);
20ad93d4 879
e1169ba0
GR
880 speed = has_16bit_fans(data) ?
881 FAN16_FROM_REG(data->fan[nr][index]) :
882 FAN_FROM_REG(data->fan[nr][index],
883 DIV_FROM_REG(data->fan_div[nr]));
884 return sprintf(buf, "%d\n", speed);
1da177e4 885}
e1169ba0 886
20ad93d4
JD
887static ssize_t show_fan_div(struct device *dev, struct device_attribute *attr,
888 char *buf)
1da177e4 889{
20ad93d4
JD
890 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
891 int nr = sensor_attr->index;
892
1da177e4
LT
893 struct it87_data *data = it87_update_device(dev);
894 return sprintf(buf, "%d\n", DIV_FROM_REG(data->fan_div[nr]));
895}
5f2dc798
JD
896static ssize_t show_pwm_enable(struct device *dev,
897 struct device_attribute *attr, char *buf)
1da177e4 898{
20ad93d4
JD
899 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
900 int nr = sensor_attr->index;
901
1da177e4 902 struct it87_data *data = it87_update_device(dev);
b99883dc 903 return sprintf(buf, "%d\n", pwm_mode(data, nr));
1da177e4 904}
20ad93d4
JD
905static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
906 char *buf)
1da177e4 907{
20ad93d4
JD
908 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
909 int nr = sensor_attr->index;
910
1da177e4 911 struct it87_data *data = it87_update_device(dev);
44c1bcd4
JD
912 return sprintf(buf, "%d\n",
913 pwm_from_reg(data, data->pwm_duty[nr]));
1da177e4 914}
f8d0c19a
JD
915static ssize_t show_pwm_freq(struct device *dev, struct device_attribute *attr,
916 char *buf)
917{
60878bcf 918 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
f8d0c19a 919 struct it87_data *data = it87_update_device(dev);
60878bcf 920 int nr = sensor_attr->index;
f56c9c0a 921 unsigned int freq;
60878bcf
GR
922 int index;
923
924 if (has_pwm_freq2(data) && nr == 1)
925 index = (data->extra >> 4) & 0x07;
926 else
927 index = (data->fan_ctl >> 4) & 0x07;
f8d0c19a 928
f56c9c0a
GR
929 freq = pwm_freq[index] / (has_newer_autopwm(data) ? 256 : 128);
930
931 return sprintf(buf, "%u\n", freq);
f8d0c19a 932}
e1169ba0
GR
933
934static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
935 const char *buf, size_t count)
1da177e4 936{
e1169ba0
GR
937 struct sensor_device_attribute_2 *sattr = to_sensor_dev_attr_2(attr);
938 int nr = sattr->nr;
939 int index = sattr->index;
20ad93d4 940
b74f3fdd 941 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 942 long val;
7f999aa7 943 u8 reg;
1da177e4 944
179c4fdb 945 if (kstrtol(buf, 10, &val) < 0)
f5f64501
JD
946 return -EINVAL;
947
9a61bf63 948 mutex_lock(&data->update_lock);
e1169ba0
GR
949
950 if (has_16bit_fans(data)) {
951 data->fan[nr][index] = FAN16_TO_REG(val);
952 it87_write_value(data, IT87_REG_FAN_MIN[nr],
953 data->fan[nr][index] & 0xff);
954 it87_write_value(data, IT87_REG_FANX_MIN[nr],
955 data->fan[nr][index] >> 8);
956 } else {
957 reg = it87_read_value(data, IT87_REG_FAN_DIV);
958 switch (nr) {
959 case 0:
960 data->fan_div[nr] = reg & 0x07;
961 break;
962 case 1:
963 data->fan_div[nr] = (reg >> 3) & 0x07;
964 break;
965 case 2:
966 data->fan_div[nr] = (reg & 0x40) ? 3 : 1;
967 break;
968 }
969 data->fan[nr][index] =
970 FAN_TO_REG(val, DIV_FROM_REG(data->fan_div[nr]));
971 it87_write_value(data, IT87_REG_FAN_MIN[nr],
972 data->fan[nr][index]);
07eab46d
JD
973 }
974
9a61bf63 975 mutex_unlock(&data->update_lock);
1da177e4
LT
976 return count;
977}
e1169ba0 978
20ad93d4
JD
979static ssize_t set_fan_div(struct device *dev, struct device_attribute *attr,
980 const char *buf, size_t count)
1da177e4 981{
20ad93d4
JD
982 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
983 int nr = sensor_attr->index;
984
b74f3fdd 985 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 986 unsigned long val;
8ab4ec3e 987 int min;
1da177e4
LT
988 u8 old;
989
179c4fdb 990 if (kstrtoul(buf, 10, &val) < 0)
f5f64501
JD
991 return -EINVAL;
992
9a61bf63 993 mutex_lock(&data->update_lock);
b74f3fdd 994 old = it87_read_value(data, IT87_REG_FAN_DIV);
1da177e4 995
8ab4ec3e 996 /* Save fan min limit */
e1169ba0 997 min = FAN_FROM_REG(data->fan[nr][1], DIV_FROM_REG(data->fan_div[nr]));
1da177e4
LT
998
999 switch (nr) {
1000 case 0:
1001 case 1:
1002 data->fan_div[nr] = DIV_TO_REG(val);
1003 break;
1004 case 2:
1005 if (val < 8)
1006 data->fan_div[nr] = 1;
1007 else
1008 data->fan_div[nr] = 3;
1009 }
1010 val = old & 0x80;
1011 val |= (data->fan_div[0] & 0x07);
1012 val |= (data->fan_div[1] & 0x07) << 3;
1013 if (data->fan_div[2] == 3)
1014 val |= 0x1 << 6;
b74f3fdd 1015 it87_write_value(data, IT87_REG_FAN_DIV, val);
1da177e4 1016
8ab4ec3e 1017 /* Restore fan min limit */
e1169ba0
GR
1018 data->fan[nr][1] = FAN_TO_REG(min, DIV_FROM_REG(data->fan_div[nr]));
1019 it87_write_value(data, IT87_REG_FAN_MIN[nr], data->fan[nr][1]);
8ab4ec3e 1020
9a61bf63 1021 mutex_unlock(&data->update_lock);
1da177e4
LT
1022 return count;
1023}
cccfc9c4
JD
1024
1025/* Returns 0 if OK, -EINVAL otherwise */
1026static int check_trip_points(struct device *dev, int nr)
1027{
1028 const struct it87_data *data = dev_get_drvdata(dev);
1029 int i, err = 0;
1030
1031 if (has_old_autopwm(data)) {
1032 for (i = 0; i < 3; i++) {
1033 if (data->auto_temp[nr][i] > data->auto_temp[nr][i + 1])
1034 err = -EINVAL;
1035 }
1036 for (i = 0; i < 2; i++) {
1037 if (data->auto_pwm[nr][i] > data->auto_pwm[nr][i + 1])
1038 err = -EINVAL;
1039 }
1040 }
1041
1042 if (err) {
1d9bcf6a
GR
1043 dev_err(dev,
1044 "Inconsistent trip points, not switching to automatic mode\n");
cccfc9c4
JD
1045 dev_err(dev, "Adjust the trip points and try again\n");
1046 }
1047 return err;
1048}
1049
20ad93d4
JD
1050static ssize_t set_pwm_enable(struct device *dev,
1051 struct device_attribute *attr, const char *buf, size_t count)
1da177e4 1052{
20ad93d4
JD
1053 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1054 int nr = sensor_attr->index;
1055
b74f3fdd 1056 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 1057 long val;
1da177e4 1058
179c4fdb 1059 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 2)
b99883dc
JD
1060 return -EINVAL;
1061
cccfc9c4
JD
1062 /* Check trip points before switching to automatic mode */
1063 if (val == 2) {
1064 if (check_trip_points(dev, nr) < 0)
1065 return -EINVAL;
1066 }
1067
c145d5c6
RM
1068 /* IT8603E does not have on/off mode */
1069 if (val == 0 && data->type == it8603)
1070 return -EINVAL;
1071
9a61bf63 1072 mutex_lock(&data->update_lock);
1da177e4
LT
1073
1074 if (val == 0) {
1075 int tmp;
1076 /* make sure the fan is on when in on/off mode */
b74f3fdd 1077 tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1078 it87_write_value(data, IT87_REG_FAN_CTL, tmp | (1 << nr));
1da177e4
LT
1079 /* set on/off mode */
1080 data->fan_main_ctrl &= ~(1 << nr);
5f2dc798
JD
1081 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1082 data->fan_main_ctrl);
b99883dc
JD
1083 } else {
1084 if (val == 1) /* Manual mode */
16b5dda2 1085 data->pwm_ctrl[nr] = has_newer_autopwm(data) ?
6229cdb2
JD
1086 data->pwm_temp_map[nr] :
1087 data->pwm_duty[nr];
b99883dc
JD
1088 else /* Automatic mode */
1089 data->pwm_ctrl[nr] = 0x80 | data->pwm_temp_map[nr];
36c4d98a 1090 it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
c145d5c6
RM
1091
1092 if (data->type != it8603) {
1093 /* set SmartGuardian mode */
1094 data->fan_main_ctrl |= (1 << nr);
1095 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
1096 data->fan_main_ctrl);
1097 }
1da177e4
LT
1098 }
1099
9a61bf63 1100 mutex_unlock(&data->update_lock);
1da177e4
LT
1101 return count;
1102}
20ad93d4
JD
1103static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
1104 const char *buf, size_t count)
1da177e4 1105{
20ad93d4
JD
1106 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1107 int nr = sensor_attr->index;
1108
b74f3fdd 1109 struct it87_data *data = dev_get_drvdata(dev);
f5f64501 1110 long val;
1da177e4 1111
179c4fdb 1112 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
1da177e4
LT
1113 return -EINVAL;
1114
9a61bf63 1115 mutex_lock(&data->update_lock);
16b5dda2 1116 if (has_newer_autopwm(data)) {
4a0d71cf
GR
1117 /*
1118 * If we are in automatic mode, the PWM duty cycle register
1119 * is read-only so we can't write the value.
1120 */
6229cdb2
JD
1121 if (data->pwm_ctrl[nr] & 0x80) {
1122 mutex_unlock(&data->update_lock);
1123 return -EBUSY;
1124 }
1125 data->pwm_duty[nr] = pwm_to_reg(data, val);
36c4d98a 1126 it87_write_value(data, IT87_REG_PWM_DUTY[nr],
6229cdb2
JD
1127 data->pwm_duty[nr]);
1128 } else {
1129 data->pwm_duty[nr] = pwm_to_reg(data, val);
4a0d71cf
GR
1130 /*
1131 * If we are in manual mode, write the duty cycle immediately;
1132 * otherwise, just store it for later use.
1133 */
6229cdb2
JD
1134 if (!(data->pwm_ctrl[nr] & 0x80)) {
1135 data->pwm_ctrl[nr] = data->pwm_duty[nr];
36c4d98a 1136 it87_write_value(data, IT87_REG_PWM[nr],
6229cdb2
JD
1137 data->pwm_ctrl[nr]);
1138 }
b99883dc 1139 }
9a61bf63 1140 mutex_unlock(&data->update_lock);
1da177e4
LT
1141 return count;
1142}
f8d0c19a
JD
1143static ssize_t set_pwm_freq(struct device *dev,
1144 struct device_attribute *attr, const char *buf, size_t count)
1145{
60878bcf 1146 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
b74f3fdd 1147 struct it87_data *data = dev_get_drvdata(dev);
60878bcf 1148 int nr = sensor_attr->index;
f5f64501 1149 unsigned long val;
f8d0c19a
JD
1150 int i;
1151
179c4fdb 1152 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 1153 return -EINVAL;
f56c9c0a
GR
1154
1155 val = clamp_val(val, 0, 1000000);
1156 val *= has_newer_autopwm(data) ? 256 : 128;
f5f64501 1157
f8d0c19a
JD
1158 /* Search for the nearest available frequency */
1159 for (i = 0; i < 7; i++) {
1160 if (val > (pwm_freq[i] + pwm_freq[i+1]) / 2)
1161 break;
1162 }
1163
1164 mutex_lock(&data->update_lock);
60878bcf
GR
1165 if (nr == 0) {
1166 data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL) & 0x8f;
1167 data->fan_ctl |= i << 4;
1168 it87_write_value(data, IT87_REG_FAN_CTL, data->fan_ctl);
1169 } else {
1170 data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x8f;
1171 data->extra |= i << 4;
1172 it87_write_value(data, IT87_REG_TEMP_EXTRA, data->extra);
1173 }
f8d0c19a
JD
1174 mutex_unlock(&data->update_lock);
1175
1176 return count;
1177}
94ac7ee6
JD
1178static ssize_t show_pwm_temp_map(struct device *dev,
1179 struct device_attribute *attr, char *buf)
1180{
1181 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1182 int nr = sensor_attr->index;
1183
1184 struct it87_data *data = it87_update_device(dev);
1185 int map;
1186
1187 if (data->pwm_temp_map[nr] < 3)
1188 map = 1 << data->pwm_temp_map[nr];
1189 else
1190 map = 0; /* Should never happen */
1191 return sprintf(buf, "%d\n", map);
1192}
1193static ssize_t set_pwm_temp_map(struct device *dev,
1194 struct device_attribute *attr, const char *buf, size_t count)
1195{
1196 struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1197 int nr = sensor_attr->index;
1198
1199 struct it87_data *data = dev_get_drvdata(dev);
1200 long val;
1201 u8 reg;
1202
4a0d71cf
GR
1203 /*
1204 * This check can go away if we ever support automatic fan speed
1205 * control on newer chips.
1206 */
4f3f51bc
JD
1207 if (!has_old_autopwm(data)) {
1208 dev_notice(dev, "Mapping change disabled for safety reasons\n");
1209 return -EINVAL;
1210 }
1211
179c4fdb 1212 if (kstrtol(buf, 10, &val) < 0)
94ac7ee6
JD
1213 return -EINVAL;
1214
1215 switch (val) {
1216 case (1 << 0):
1217 reg = 0x00;
1218 break;
1219 case (1 << 1):
1220 reg = 0x01;
1221 break;
1222 case (1 << 2):
1223 reg = 0x02;
1224 break;
1225 default:
1226 return -EINVAL;
1227 }
1228
1229 mutex_lock(&data->update_lock);
1230 data->pwm_temp_map[nr] = reg;
4a0d71cf
GR
1231 /*
1232 * If we are in automatic mode, write the temp mapping immediately;
1233 * otherwise, just store it for later use.
1234 */
94ac7ee6
JD
1235 if (data->pwm_ctrl[nr] & 0x80) {
1236 data->pwm_ctrl[nr] = 0x80 | data->pwm_temp_map[nr];
36c4d98a 1237 it87_write_value(data, IT87_REG_PWM[nr], data->pwm_ctrl[nr]);
94ac7ee6
JD
1238 }
1239 mutex_unlock(&data->update_lock);
1240 return count;
1241}
1da177e4 1242
4f3f51bc
JD
1243static ssize_t show_auto_pwm(struct device *dev,
1244 struct device_attribute *attr, char *buf)
1245{
1246 struct it87_data *data = it87_update_device(dev);
1247 struct sensor_device_attribute_2 *sensor_attr =
1248 to_sensor_dev_attr_2(attr);
1249 int nr = sensor_attr->nr;
1250 int point = sensor_attr->index;
1251
44c1bcd4
JD
1252 return sprintf(buf, "%d\n",
1253 pwm_from_reg(data, data->auto_pwm[nr][point]));
4f3f51bc
JD
1254}
1255
1256static ssize_t set_auto_pwm(struct device *dev,
1257 struct device_attribute *attr, const char *buf, size_t count)
1258{
1259 struct it87_data *data = dev_get_drvdata(dev);
1260 struct sensor_device_attribute_2 *sensor_attr =
1261 to_sensor_dev_attr_2(attr);
1262 int nr = sensor_attr->nr;
1263 int point = sensor_attr->index;
1264 long val;
1265
179c4fdb 1266 if (kstrtol(buf, 10, &val) < 0 || val < 0 || val > 255)
4f3f51bc
JD
1267 return -EINVAL;
1268
1269 mutex_lock(&data->update_lock);
44c1bcd4 1270 data->auto_pwm[nr][point] = pwm_to_reg(data, val);
4f3f51bc
JD
1271 it87_write_value(data, IT87_REG_AUTO_PWM(nr, point),
1272 data->auto_pwm[nr][point]);
1273 mutex_unlock(&data->update_lock);
1274 return count;
1275}
1276
1277static ssize_t show_auto_temp(struct device *dev,
1278 struct device_attribute *attr, char *buf)
1279{
1280 struct it87_data *data = it87_update_device(dev);
1281 struct sensor_device_attribute_2 *sensor_attr =
1282 to_sensor_dev_attr_2(attr);
1283 int nr = sensor_attr->nr;
1284 int point = sensor_attr->index;
1285
1286 return sprintf(buf, "%d\n", TEMP_FROM_REG(data->auto_temp[nr][point]));
1287}
1288
1289static ssize_t set_auto_temp(struct device *dev,
1290 struct device_attribute *attr, const char *buf, size_t count)
1291{
1292 struct it87_data *data = dev_get_drvdata(dev);
1293 struct sensor_device_attribute_2 *sensor_attr =
1294 to_sensor_dev_attr_2(attr);
1295 int nr = sensor_attr->nr;
1296 int point = sensor_attr->index;
1297 long val;
1298
179c4fdb 1299 if (kstrtol(buf, 10, &val) < 0 || val < -128000 || val > 127000)
4f3f51bc
JD
1300 return -EINVAL;
1301
1302 mutex_lock(&data->update_lock);
1303 data->auto_temp[nr][point] = TEMP_TO_REG(val);
1304 it87_write_value(data, IT87_REG_AUTO_TEMP(nr, point),
1305 data->auto_temp[nr][point]);
1306 mutex_unlock(&data->update_lock);
1307 return count;
1308}
1309
e1169ba0
GR
1310static SENSOR_DEVICE_ATTR_2(fan1_input, S_IRUGO, show_fan, NULL, 0, 0);
1311static SENSOR_DEVICE_ATTR_2(fan1_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1312 0, 1);
1313static SENSOR_DEVICE_ATTR(fan1_div, S_IRUGO | S_IWUSR, show_fan_div,
1314 set_fan_div, 0);
1315
1316static SENSOR_DEVICE_ATTR_2(fan2_input, S_IRUGO, show_fan, NULL, 1, 0);
1317static SENSOR_DEVICE_ATTR_2(fan2_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1318 1, 1);
1319static SENSOR_DEVICE_ATTR(fan2_div, S_IRUGO | S_IWUSR, show_fan_div,
1320 set_fan_div, 1);
1321
1322static SENSOR_DEVICE_ATTR_2(fan3_input, S_IRUGO, show_fan, NULL, 2, 0);
1323static SENSOR_DEVICE_ATTR_2(fan3_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1324 2, 1);
1325static SENSOR_DEVICE_ATTR(fan3_div, S_IRUGO | S_IWUSR, show_fan_div,
1326 set_fan_div, 2);
1327
1328static SENSOR_DEVICE_ATTR_2(fan4_input, S_IRUGO, show_fan, NULL, 3, 0);
1329static SENSOR_DEVICE_ATTR_2(fan4_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1330 3, 1);
1da177e4 1331
e1169ba0
GR
1332static SENSOR_DEVICE_ATTR_2(fan5_input, S_IRUGO, show_fan, NULL, 4, 0);
1333static SENSOR_DEVICE_ATTR_2(fan5_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1334 4, 1);
1da177e4 1335
fa3f70d6
GR
1336static SENSOR_DEVICE_ATTR_2(fan6_input, S_IRUGO, show_fan, NULL, 5, 0);
1337static SENSOR_DEVICE_ATTR_2(fan6_min, S_IRUGO | S_IWUSR, show_fan, set_fan,
1338 5, 1);
1339
c4458db3
GR
1340static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR,
1341 show_pwm_enable, set_pwm_enable, 0);
1342static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 0);
60878bcf
GR
1343static SENSOR_DEVICE_ATTR(pwm1_freq, S_IRUGO | S_IWUSR, show_pwm_freq,
1344 set_pwm_freq, 0);
c4458db3
GR
1345static SENSOR_DEVICE_ATTR(pwm1_auto_channels_temp, S_IRUGO | S_IWUSR,
1346 show_pwm_temp_map, set_pwm_temp_map, 0);
1347static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_pwm, S_IRUGO | S_IWUSR,
1348 show_auto_pwm, set_auto_pwm, 0, 0);
1349static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_pwm, S_IRUGO | S_IWUSR,
1350 show_auto_pwm, set_auto_pwm, 0, 1);
1351static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_pwm, S_IRUGO | S_IWUSR,
1352 show_auto_pwm, set_auto_pwm, 0, 2);
1353static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_pwm, S_IRUGO,
1354 show_auto_pwm, NULL, 0, 3);
1355static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp, S_IRUGO | S_IWUSR,
1356 show_auto_temp, set_auto_temp, 0, 1);
1357static SENSOR_DEVICE_ATTR_2(pwm1_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1358 show_auto_temp, set_auto_temp, 0, 0);
1359static SENSOR_DEVICE_ATTR_2(pwm1_auto_point2_temp, S_IRUGO | S_IWUSR,
1360 show_auto_temp, set_auto_temp, 0, 2);
1361static SENSOR_DEVICE_ATTR_2(pwm1_auto_point3_temp, S_IRUGO | S_IWUSR,
1362 show_auto_temp, set_auto_temp, 0, 3);
1363static SENSOR_DEVICE_ATTR_2(pwm1_auto_point4_temp, S_IRUGO | S_IWUSR,
1364 show_auto_temp, set_auto_temp, 0, 4);
1365
1366static SENSOR_DEVICE_ATTR(pwm2_enable, S_IRUGO | S_IWUSR,
1367 show_pwm_enable, set_pwm_enable, 1);
1368static SENSOR_DEVICE_ATTR(pwm2, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 1);
60878bcf 1369static SENSOR_DEVICE_ATTR(pwm2_freq, S_IRUGO, show_pwm_freq, set_pwm_freq, 1);
c4458db3
GR
1370static SENSOR_DEVICE_ATTR(pwm2_auto_channels_temp, S_IRUGO | S_IWUSR,
1371 show_pwm_temp_map, set_pwm_temp_map, 1);
1372static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_pwm, S_IRUGO | S_IWUSR,
1373 show_auto_pwm, set_auto_pwm, 1, 0);
1374static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_pwm, S_IRUGO | S_IWUSR,
1375 show_auto_pwm, set_auto_pwm, 1, 1);
1376static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_pwm, S_IRUGO | S_IWUSR,
1377 show_auto_pwm, set_auto_pwm, 1, 2);
1378static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_pwm, S_IRUGO,
1379 show_auto_pwm, NULL, 1, 3);
1380static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp, S_IRUGO | S_IWUSR,
1381 show_auto_temp, set_auto_temp, 1, 1);
1382static SENSOR_DEVICE_ATTR_2(pwm2_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1383 show_auto_temp, set_auto_temp, 1, 0);
1384static SENSOR_DEVICE_ATTR_2(pwm2_auto_point2_temp, S_IRUGO | S_IWUSR,
1385 show_auto_temp, set_auto_temp, 1, 2);
1386static SENSOR_DEVICE_ATTR_2(pwm2_auto_point3_temp, S_IRUGO | S_IWUSR,
1387 show_auto_temp, set_auto_temp, 1, 3);
1388static SENSOR_DEVICE_ATTR_2(pwm2_auto_point4_temp, S_IRUGO | S_IWUSR,
1389 show_auto_temp, set_auto_temp, 1, 4);
1390
1391static SENSOR_DEVICE_ATTR(pwm3_enable, S_IRUGO | S_IWUSR,
1392 show_pwm_enable, set_pwm_enable, 2);
1393static SENSOR_DEVICE_ATTR(pwm3, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 2);
60878bcf 1394static SENSOR_DEVICE_ATTR(pwm3_freq, S_IRUGO, show_pwm_freq, NULL, 2);
c4458db3
GR
1395static SENSOR_DEVICE_ATTR(pwm3_auto_channels_temp, S_IRUGO | S_IWUSR,
1396 show_pwm_temp_map, set_pwm_temp_map, 2);
1397static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_pwm, S_IRUGO | S_IWUSR,
1398 show_auto_pwm, set_auto_pwm, 2, 0);
1399static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_pwm, S_IRUGO | S_IWUSR,
1400 show_auto_pwm, set_auto_pwm, 2, 1);
1401static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_pwm, S_IRUGO | S_IWUSR,
1402 show_auto_pwm, set_auto_pwm, 2, 2);
1403static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_pwm, S_IRUGO,
1404 show_auto_pwm, NULL, 2, 3);
1405static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp, S_IRUGO | S_IWUSR,
1406 show_auto_temp, set_auto_temp, 2, 1);
1407static SENSOR_DEVICE_ATTR_2(pwm3_auto_point1_temp_hyst, S_IRUGO | S_IWUSR,
1408 show_auto_temp, set_auto_temp, 2, 0);
1409static SENSOR_DEVICE_ATTR_2(pwm3_auto_point2_temp, S_IRUGO | S_IWUSR,
1410 show_auto_temp, set_auto_temp, 2, 2);
1411static SENSOR_DEVICE_ATTR_2(pwm3_auto_point3_temp, S_IRUGO | S_IWUSR,
1412 show_auto_temp, set_auto_temp, 2, 3);
1413static SENSOR_DEVICE_ATTR_2(pwm3_auto_point4_temp, S_IRUGO | S_IWUSR,
1414 show_auto_temp, set_auto_temp, 2, 4);
1da177e4 1415
36c4d98a
GR
1416static SENSOR_DEVICE_ATTR(pwm4_enable, S_IRUGO | S_IWUSR,
1417 show_pwm_enable, set_pwm_enable, 3);
1418static SENSOR_DEVICE_ATTR(pwm4, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 3);
60878bcf 1419static SENSOR_DEVICE_ATTR(pwm4_freq, S_IRUGO, show_pwm_freq, NULL, 3);
36c4d98a
GR
1420static SENSOR_DEVICE_ATTR(pwm4_auto_channels_temp, S_IRUGO | S_IWUSR,
1421 show_pwm_temp_map, set_pwm_temp_map, 3);
1422
1423static SENSOR_DEVICE_ATTR(pwm5_enable, S_IRUGO | S_IWUSR,
1424 show_pwm_enable, set_pwm_enable, 4);
1425static SENSOR_DEVICE_ATTR(pwm5, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 4);
60878bcf 1426static SENSOR_DEVICE_ATTR(pwm5_freq, S_IRUGO, show_pwm_freq, NULL, 4);
36c4d98a
GR
1427static SENSOR_DEVICE_ATTR(pwm5_auto_channels_temp, S_IRUGO | S_IWUSR,
1428 show_pwm_temp_map, set_pwm_temp_map, 4);
1429
1430static SENSOR_DEVICE_ATTR(pwm6_enable, S_IRUGO | S_IWUSR,
1431 show_pwm_enable, set_pwm_enable, 5);
1432static SENSOR_DEVICE_ATTR(pwm6, S_IRUGO | S_IWUSR, show_pwm, set_pwm, 5);
60878bcf 1433static SENSOR_DEVICE_ATTR(pwm6_freq, S_IRUGO, show_pwm_freq, NULL, 5);
36c4d98a
GR
1434static SENSOR_DEVICE_ATTR(pwm6_auto_channels_temp, S_IRUGO | S_IWUSR,
1435 show_pwm_temp_map, set_pwm_temp_map, 5);
1436
1da177e4 1437/* Alarms */
5f2dc798
JD
1438static ssize_t show_alarms(struct device *dev, struct device_attribute *attr,
1439 char *buf)
1da177e4
LT
1440{
1441 struct it87_data *data = it87_update_device(dev);
68188ba7 1442 return sprintf(buf, "%u\n", data->alarms);
1da177e4 1443}
1d66c64c 1444static DEVICE_ATTR(alarms, S_IRUGO, show_alarms, NULL);
1da177e4 1445
0124dd78
JD
1446static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
1447 char *buf)
1448{
1449 int bitnr = to_sensor_dev_attr(attr)->index;
1450 struct it87_data *data = it87_update_device(dev);
1451 return sprintf(buf, "%u\n", (data->alarms >> bitnr) & 1);
1452}
3d30f9e6
JD
1453
1454static ssize_t clear_intrusion(struct device *dev, struct device_attribute
1455 *attr, const char *buf, size_t count)
1456{
1457 struct it87_data *data = dev_get_drvdata(dev);
1458 long val;
1459 int config;
1460
179c4fdb 1461 if (kstrtol(buf, 10, &val) < 0 || val != 0)
3d30f9e6
JD
1462 return -EINVAL;
1463
1464 mutex_lock(&data->update_lock);
1465 config = it87_read_value(data, IT87_REG_CONFIG);
1466 if (config < 0) {
1467 count = config;
1468 } else {
1469 config |= 1 << 5;
1470 it87_write_value(data, IT87_REG_CONFIG, config);
1471 /* Invalidate cache to force re-read */
1472 data->valid = 0;
1473 }
1474 mutex_unlock(&data->update_lock);
1475
1476 return count;
1477}
1478
0124dd78
JD
1479static SENSOR_DEVICE_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 8);
1480static SENSOR_DEVICE_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 9);
1481static SENSOR_DEVICE_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 10);
1482static SENSOR_DEVICE_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 11);
1483static SENSOR_DEVICE_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 12);
1484static SENSOR_DEVICE_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 13);
1485static SENSOR_DEVICE_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 14);
1486static SENSOR_DEVICE_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 15);
1487static SENSOR_DEVICE_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 0);
1488static SENSOR_DEVICE_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 1);
1489static SENSOR_DEVICE_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 2);
1490static SENSOR_DEVICE_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 3);
1491static SENSOR_DEVICE_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 6);
fa3f70d6 1492static SENSOR_DEVICE_ATTR(fan6_alarm, S_IRUGO, show_alarm, NULL, 7);
0124dd78
JD
1493static SENSOR_DEVICE_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 16);
1494static SENSOR_DEVICE_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 17);
1495static SENSOR_DEVICE_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 18);
3d30f9e6
JD
1496static SENSOR_DEVICE_ATTR(intrusion0_alarm, S_IRUGO | S_IWUSR,
1497 show_alarm, clear_intrusion, 4);
0124dd78 1498
d9b327c3
JD
1499static ssize_t show_beep(struct device *dev, struct device_attribute *attr,
1500 char *buf)
1501{
1502 int bitnr = to_sensor_dev_attr(attr)->index;
1503 struct it87_data *data = it87_update_device(dev);
1504 return sprintf(buf, "%u\n", (data->beeps >> bitnr) & 1);
1505}
1506static ssize_t set_beep(struct device *dev, struct device_attribute *attr,
1507 const char *buf, size_t count)
1508{
1509 int bitnr = to_sensor_dev_attr(attr)->index;
1510 struct it87_data *data = dev_get_drvdata(dev);
1511 long val;
1512
179c4fdb 1513 if (kstrtol(buf, 10, &val) < 0
d9b327c3
JD
1514 || (val != 0 && val != 1))
1515 return -EINVAL;
1516
1517 mutex_lock(&data->update_lock);
1518 data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
1519 if (val)
1520 data->beeps |= (1 << bitnr);
1521 else
1522 data->beeps &= ~(1 << bitnr);
1523 it87_write_value(data, IT87_REG_BEEP_ENABLE, data->beeps);
1524 mutex_unlock(&data->update_lock);
1525 return count;
1526}
1527
1528static SENSOR_DEVICE_ATTR(in0_beep, S_IRUGO | S_IWUSR,
1529 show_beep, set_beep, 1);
1530static SENSOR_DEVICE_ATTR(in1_beep, S_IRUGO, show_beep, NULL, 1);
1531static SENSOR_DEVICE_ATTR(in2_beep, S_IRUGO, show_beep, NULL, 1);
1532static SENSOR_DEVICE_ATTR(in3_beep, S_IRUGO, show_beep, NULL, 1);
1533static SENSOR_DEVICE_ATTR(in4_beep, S_IRUGO, show_beep, NULL, 1);
1534static SENSOR_DEVICE_ATTR(in5_beep, S_IRUGO, show_beep, NULL, 1);
1535static SENSOR_DEVICE_ATTR(in6_beep, S_IRUGO, show_beep, NULL, 1);
1536static SENSOR_DEVICE_ATTR(in7_beep, S_IRUGO, show_beep, NULL, 1);
1537/* fanX_beep writability is set later */
1538static SENSOR_DEVICE_ATTR(fan1_beep, S_IRUGO, show_beep, set_beep, 0);
1539static SENSOR_DEVICE_ATTR(fan2_beep, S_IRUGO, show_beep, set_beep, 0);
1540static SENSOR_DEVICE_ATTR(fan3_beep, S_IRUGO, show_beep, set_beep, 0);
1541static SENSOR_DEVICE_ATTR(fan4_beep, S_IRUGO, show_beep, set_beep, 0);
1542static SENSOR_DEVICE_ATTR(fan5_beep, S_IRUGO, show_beep, set_beep, 0);
fa3f70d6 1543static SENSOR_DEVICE_ATTR(fan6_beep, S_IRUGO, show_beep, set_beep, 0);
d9b327c3
JD
1544static SENSOR_DEVICE_ATTR(temp1_beep, S_IRUGO | S_IWUSR,
1545 show_beep, set_beep, 2);
1546static SENSOR_DEVICE_ATTR(temp2_beep, S_IRUGO, show_beep, NULL, 2);
1547static SENSOR_DEVICE_ATTR(temp3_beep, S_IRUGO, show_beep, NULL, 2);
1548
5f2dc798
JD
1549static ssize_t show_vrm_reg(struct device *dev, struct device_attribute *attr,
1550 char *buf)
1da177e4 1551{
90d6619a 1552 struct it87_data *data = dev_get_drvdata(dev);
a7be58a1 1553 return sprintf(buf, "%u\n", data->vrm);
1da177e4 1554}
5f2dc798
JD
1555static ssize_t store_vrm_reg(struct device *dev, struct device_attribute *attr,
1556 const char *buf, size_t count)
1da177e4 1557{
b74f3fdd 1558 struct it87_data *data = dev_get_drvdata(dev);
f5f64501
JD
1559 unsigned long val;
1560
179c4fdb 1561 if (kstrtoul(buf, 10, &val) < 0)
f5f64501 1562 return -EINVAL;
1da177e4 1563
1da177e4
LT
1564 data->vrm = val;
1565
1566 return count;
1567}
1568static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm_reg, store_vrm_reg);
1da177e4 1569
5f2dc798
JD
1570static ssize_t show_vid_reg(struct device *dev, struct device_attribute *attr,
1571 char *buf)
1da177e4
LT
1572{
1573 struct it87_data *data = it87_update_device(dev);
1574 return sprintf(buf, "%ld\n", (long) vid_from_reg(data->vid, data->vrm));
1575}
1576static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid_reg, NULL);
87808be4 1577
738e5e05
JD
1578static ssize_t show_label(struct device *dev, struct device_attribute *attr,
1579 char *buf)
1580{
3c4c4971 1581 static const char * const labels[] = {
738e5e05
JD
1582 "+5V",
1583 "5VSB",
1584 "Vbat",
1585 };
3c4c4971 1586 static const char * const labels_it8721[] = {
44c1bcd4
JD
1587 "+3.3V",
1588 "3VSB",
1589 "Vbat",
1590 };
1591 struct it87_data *data = dev_get_drvdata(dev);
738e5e05 1592 int nr = to_sensor_dev_attr(attr)->index;
ead80803 1593 const char *label;
738e5e05 1594
ead80803
JM
1595 if (has_12mv_adc(data) || has_10_9mv_adc(data))
1596 label = labels_it8721[nr];
1597 else
1598 label = labels[nr];
1599
1600 return sprintf(buf, "%s\n", label);
738e5e05
JD
1601}
1602static SENSOR_DEVICE_ATTR(in3_label, S_IRUGO, show_label, NULL, 0);
1603static SENSOR_DEVICE_ATTR(in7_label, S_IRUGO, show_label, NULL, 1);
1604static SENSOR_DEVICE_ATTR(in8_label, S_IRUGO, show_label, NULL, 2);
73055405 1605/* AVCC3 */
c145d5c6 1606static SENSOR_DEVICE_ATTR(in9_label, S_IRUGO, show_label, NULL, 0);
738e5e05 1607
b74f3fdd 1608static ssize_t show_name(struct device *dev, struct device_attribute
1609 *devattr, char *buf)
1610{
1611 struct it87_data *data = dev_get_drvdata(dev);
1612 return sprintf(buf, "%s\n", data->name);
1613}
1614static DEVICE_ATTR(name, S_IRUGO, show_name, NULL);
1615
c145d5c6 1616static struct attribute *it87_attributes_in[10][5] = {
9172b5d1 1617{
87808be4 1618 &sensor_dev_attr_in0_input.dev_attr.attr,
87808be4 1619 &sensor_dev_attr_in0_min.dev_attr.attr,
87808be4 1620 &sensor_dev_attr_in0_max.dev_attr.attr,
0124dd78 1621 &sensor_dev_attr_in0_alarm.dev_attr.attr,
9172b5d1
GR
1622 NULL
1623}, {
1624 &sensor_dev_attr_in1_input.dev_attr.attr,
1625 &sensor_dev_attr_in1_min.dev_attr.attr,
1626 &sensor_dev_attr_in1_max.dev_attr.attr,
0124dd78 1627 &sensor_dev_attr_in1_alarm.dev_attr.attr,
9172b5d1
GR
1628 NULL
1629}, {
1630 &sensor_dev_attr_in2_input.dev_attr.attr,
1631 &sensor_dev_attr_in2_min.dev_attr.attr,
1632 &sensor_dev_attr_in2_max.dev_attr.attr,
0124dd78 1633 &sensor_dev_attr_in2_alarm.dev_attr.attr,
9172b5d1
GR
1634 NULL
1635}, {
1636 &sensor_dev_attr_in3_input.dev_attr.attr,
1637 &sensor_dev_attr_in3_min.dev_attr.attr,
1638 &sensor_dev_attr_in3_max.dev_attr.attr,
0124dd78 1639 &sensor_dev_attr_in3_alarm.dev_attr.attr,
9172b5d1
GR
1640 NULL
1641}, {
1642 &sensor_dev_attr_in4_input.dev_attr.attr,
1643 &sensor_dev_attr_in4_min.dev_attr.attr,
1644 &sensor_dev_attr_in4_max.dev_attr.attr,
0124dd78 1645 &sensor_dev_attr_in4_alarm.dev_attr.attr,
9172b5d1
GR
1646 NULL
1647}, {
1648 &sensor_dev_attr_in5_input.dev_attr.attr,
1649 &sensor_dev_attr_in5_min.dev_attr.attr,
1650 &sensor_dev_attr_in5_max.dev_attr.attr,
0124dd78 1651 &sensor_dev_attr_in5_alarm.dev_attr.attr,
9172b5d1
GR
1652 NULL
1653}, {
1654 &sensor_dev_attr_in6_input.dev_attr.attr,
1655 &sensor_dev_attr_in6_min.dev_attr.attr,
1656 &sensor_dev_attr_in6_max.dev_attr.attr,
0124dd78 1657 &sensor_dev_attr_in6_alarm.dev_attr.attr,
9172b5d1
GR
1658 NULL
1659}, {
1660 &sensor_dev_attr_in7_input.dev_attr.attr,
1661 &sensor_dev_attr_in7_min.dev_attr.attr,
1662 &sensor_dev_attr_in7_max.dev_attr.attr,
0124dd78 1663 &sensor_dev_attr_in7_alarm.dev_attr.attr,
9172b5d1
GR
1664 NULL
1665}, {
1666 &sensor_dev_attr_in8_input.dev_attr.attr,
1667 NULL
c145d5c6
RM
1668}, {
1669 &sensor_dev_attr_in9_input.dev_attr.attr,
1670 NULL
9172b5d1 1671} };
87808be4 1672
c145d5c6 1673static const struct attribute_group it87_group_in[10] = {
9172b5d1
GR
1674 { .attrs = it87_attributes_in[0] },
1675 { .attrs = it87_attributes_in[1] },
1676 { .attrs = it87_attributes_in[2] },
1677 { .attrs = it87_attributes_in[3] },
1678 { .attrs = it87_attributes_in[4] },
1679 { .attrs = it87_attributes_in[5] },
1680 { .attrs = it87_attributes_in[6] },
1681 { .attrs = it87_attributes_in[7] },
1682 { .attrs = it87_attributes_in[8] },
c145d5c6 1683 { .attrs = it87_attributes_in[9] },
9172b5d1
GR
1684};
1685
4573acbc
GR
1686static struct attribute *it87_attributes_temp[3][6] = {
1687{
87808be4 1688 &sensor_dev_attr_temp1_input.dev_attr.attr,
87808be4 1689 &sensor_dev_attr_temp1_max.dev_attr.attr,
87808be4 1690 &sensor_dev_attr_temp1_min.dev_attr.attr,
87808be4 1691 &sensor_dev_attr_temp1_type.dev_attr.attr,
0124dd78 1692 &sensor_dev_attr_temp1_alarm.dev_attr.attr,
4573acbc
GR
1693 NULL
1694} , {
1695 &sensor_dev_attr_temp2_input.dev_attr.attr,
1696 &sensor_dev_attr_temp2_max.dev_attr.attr,
1697 &sensor_dev_attr_temp2_min.dev_attr.attr,
1698 &sensor_dev_attr_temp2_type.dev_attr.attr,
0124dd78 1699 &sensor_dev_attr_temp2_alarm.dev_attr.attr,
4573acbc
GR
1700 NULL
1701} , {
1702 &sensor_dev_attr_temp3_input.dev_attr.attr,
1703 &sensor_dev_attr_temp3_max.dev_attr.attr,
1704 &sensor_dev_attr_temp3_min.dev_attr.attr,
1705 &sensor_dev_attr_temp3_type.dev_attr.attr,
0124dd78 1706 &sensor_dev_attr_temp3_alarm.dev_attr.attr,
4573acbc
GR
1707 NULL
1708} };
1709
1710static const struct attribute_group it87_group_temp[3] = {
1711 { .attrs = it87_attributes_temp[0] },
1712 { .attrs = it87_attributes_temp[1] },
1713 { .attrs = it87_attributes_temp[2] },
1714};
87808be4 1715
161d898a
GR
1716static struct attribute *it87_attributes_temp_offset[] = {
1717 &sensor_dev_attr_temp1_offset.dev_attr.attr,
1718 &sensor_dev_attr_temp2_offset.dev_attr.attr,
1719 &sensor_dev_attr_temp3_offset.dev_attr.attr,
1720};
1721
4573acbc 1722static struct attribute *it87_attributes[] = {
87808be4 1723 &dev_attr_alarms.attr,
3d30f9e6 1724 &sensor_dev_attr_intrusion0_alarm.dev_attr.attr,
b74f3fdd 1725 &dev_attr_name.attr,
87808be4
JD
1726 NULL
1727};
1728
1729static const struct attribute_group it87_group = {
1730 .attrs = it87_attributes,
1731};
1732
9172b5d1 1733static struct attribute *it87_attributes_in_beep[] = {
d9b327c3
JD
1734 &sensor_dev_attr_in0_beep.dev_attr.attr,
1735 &sensor_dev_attr_in1_beep.dev_attr.attr,
1736 &sensor_dev_attr_in2_beep.dev_attr.attr,
1737 &sensor_dev_attr_in3_beep.dev_attr.attr,
1738 &sensor_dev_attr_in4_beep.dev_attr.attr,
1739 &sensor_dev_attr_in5_beep.dev_attr.attr,
1740 &sensor_dev_attr_in6_beep.dev_attr.attr,
1741 &sensor_dev_attr_in7_beep.dev_attr.attr,
c145d5c6
RM
1742 NULL,
1743 NULL,
9172b5d1 1744};
d9b327c3 1745
4573acbc 1746static struct attribute *it87_attributes_temp_beep[] = {
d9b327c3
JD
1747 &sensor_dev_attr_temp1_beep.dev_attr.attr,
1748 &sensor_dev_attr_temp2_beep.dev_attr.attr,
1749 &sensor_dev_attr_temp3_beep.dev_attr.attr,
d9b327c3
JD
1750};
1751
fa3f70d6 1752static struct attribute *it87_attributes_fan[6][3+1] = { {
e1169ba0
GR
1753 &sensor_dev_attr_fan1_input.dev_attr.attr,
1754 &sensor_dev_attr_fan1_min.dev_attr.attr,
723a0aa0
JD
1755 &sensor_dev_attr_fan1_alarm.dev_attr.attr,
1756 NULL
1757}, {
e1169ba0
GR
1758 &sensor_dev_attr_fan2_input.dev_attr.attr,
1759 &sensor_dev_attr_fan2_min.dev_attr.attr,
723a0aa0
JD
1760 &sensor_dev_attr_fan2_alarm.dev_attr.attr,
1761 NULL
1762}, {
e1169ba0
GR
1763 &sensor_dev_attr_fan3_input.dev_attr.attr,
1764 &sensor_dev_attr_fan3_min.dev_attr.attr,
723a0aa0
JD
1765 &sensor_dev_attr_fan3_alarm.dev_attr.attr,
1766 NULL
1767}, {
e1169ba0
GR
1768 &sensor_dev_attr_fan4_input.dev_attr.attr,
1769 &sensor_dev_attr_fan4_min.dev_attr.attr,
723a0aa0
JD
1770 &sensor_dev_attr_fan4_alarm.dev_attr.attr,
1771 NULL
1772}, {
e1169ba0
GR
1773 &sensor_dev_attr_fan5_input.dev_attr.attr,
1774 &sensor_dev_attr_fan5_min.dev_attr.attr,
723a0aa0
JD
1775 &sensor_dev_attr_fan5_alarm.dev_attr.attr,
1776 NULL
fa3f70d6
GR
1777}, {
1778 &sensor_dev_attr_fan6_input.dev_attr.attr,
1779 &sensor_dev_attr_fan6_min.dev_attr.attr,
1780 &sensor_dev_attr_fan6_alarm.dev_attr.attr,
1781 NULL
723a0aa0
JD
1782} };
1783
fa3f70d6 1784static const struct attribute_group it87_group_fan[6] = {
e1169ba0
GR
1785 { .attrs = it87_attributes_fan[0] },
1786 { .attrs = it87_attributes_fan[1] },
1787 { .attrs = it87_attributes_fan[2] },
1788 { .attrs = it87_attributes_fan[3] },
1789 { .attrs = it87_attributes_fan[4] },
fa3f70d6 1790 { .attrs = it87_attributes_fan[5] },
723a0aa0 1791};
87808be4 1792
e1169ba0 1793static const struct attribute *it87_attributes_fan_div[] = {
87808be4 1794 &sensor_dev_attr_fan1_div.dev_attr.attr,
87808be4 1795 &sensor_dev_attr_fan2_div.dev_attr.attr,
87808be4 1796 &sensor_dev_attr_fan3_div.dev_attr.attr,
723a0aa0
JD
1797};
1798
36c4d98a 1799static struct attribute *it87_attributes_pwm[6][4+1] = { {
87808be4 1800 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
87808be4 1801 &sensor_dev_attr_pwm1.dev_attr.attr,
60878bcf 1802 &sensor_dev_attr_pwm1_freq.dev_attr.attr,
94ac7ee6 1803 &sensor_dev_attr_pwm1_auto_channels_temp.dev_attr.attr,
723a0aa0
JD
1804 NULL
1805}, {
1806 &sensor_dev_attr_pwm2_enable.dev_attr.attr,
1807 &sensor_dev_attr_pwm2.dev_attr.attr,
60878bcf 1808 &sensor_dev_attr_pwm2_freq.dev_attr.attr,
94ac7ee6 1809 &sensor_dev_attr_pwm2_auto_channels_temp.dev_attr.attr,
723a0aa0
JD
1810 NULL
1811}, {
1812 &sensor_dev_attr_pwm3_enable.dev_attr.attr,
1813 &sensor_dev_attr_pwm3.dev_attr.attr,
60878bcf 1814 &sensor_dev_attr_pwm3_freq.dev_attr.attr,
94ac7ee6 1815 &sensor_dev_attr_pwm3_auto_channels_temp.dev_attr.attr,
723a0aa0 1816 NULL
36c4d98a
GR
1817}, {
1818 &sensor_dev_attr_pwm4_enable.dev_attr.attr,
1819 &sensor_dev_attr_pwm4.dev_attr.attr,
60878bcf 1820 &sensor_dev_attr_pwm4_freq.dev_attr.attr,
36c4d98a
GR
1821 &sensor_dev_attr_pwm4_auto_channels_temp.dev_attr.attr,
1822 NULL
1823}, {
1824 &sensor_dev_attr_pwm5_enable.dev_attr.attr,
1825 &sensor_dev_attr_pwm5.dev_attr.attr,
60878bcf 1826 &sensor_dev_attr_pwm5_freq.dev_attr.attr,
36c4d98a
GR
1827 &sensor_dev_attr_pwm5_auto_channels_temp.dev_attr.attr,
1828 NULL
1829}, {
1830 &sensor_dev_attr_pwm6_enable.dev_attr.attr,
1831 &sensor_dev_attr_pwm6.dev_attr.attr,
60878bcf 1832 &sensor_dev_attr_pwm6_freq.dev_attr.attr,
36c4d98a
GR
1833 &sensor_dev_attr_pwm6_auto_channels_temp.dev_attr.attr,
1834 NULL
723a0aa0 1835} };
87808be4 1836
60878bcf
GR
1837static umode_t pwm_attribute_mode(struct kobject *kobj, struct attribute *attr,
1838 int index)
1839{
1840 struct device *dev = container_of(kobj, struct device, kobj);
1841 struct it87_data *data = dev_get_drvdata(dev);
1842
1843 if (has_pwm_freq2(data) && index == 2)
1844 return attr->mode | S_IWUSR;
1845
1846 return attr->mode;
1847}
1848
36c4d98a 1849static const struct attribute_group it87_group_pwm[6] = {
723a0aa0 1850 { .attrs = it87_attributes_pwm[0] },
60878bcf
GR
1851 { .attrs = it87_attributes_pwm[1],
1852 .is_visible = pwm_attribute_mode, },
723a0aa0 1853 { .attrs = it87_attributes_pwm[2] },
36c4d98a
GR
1854 { .attrs = it87_attributes_pwm[3] },
1855 { .attrs = it87_attributes_pwm[4] },
1856 { .attrs = it87_attributes_pwm[5] },
723a0aa0
JD
1857};
1858
4f3f51bc
JD
1859static struct attribute *it87_attributes_autopwm[3][9+1] = { {
1860 &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
1861 &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
1862 &sensor_dev_attr_pwm1_auto_point3_pwm.dev_attr.attr,
1863 &sensor_dev_attr_pwm1_auto_point4_pwm.dev_attr.attr,
1864 &sensor_dev_attr_pwm1_auto_point1_temp.dev_attr.attr,
1865 &sensor_dev_attr_pwm1_auto_point1_temp_hyst.dev_attr.attr,
1866 &sensor_dev_attr_pwm1_auto_point2_temp.dev_attr.attr,
1867 &sensor_dev_attr_pwm1_auto_point3_temp.dev_attr.attr,
1868 &sensor_dev_attr_pwm1_auto_point4_temp.dev_attr.attr,
1869 NULL
1870}, {
1871 &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
1872 &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
1873 &sensor_dev_attr_pwm2_auto_point3_pwm.dev_attr.attr,
1874 &sensor_dev_attr_pwm2_auto_point4_pwm.dev_attr.attr,
1875 &sensor_dev_attr_pwm2_auto_point1_temp.dev_attr.attr,
1876 &sensor_dev_attr_pwm2_auto_point1_temp_hyst.dev_attr.attr,
1877 &sensor_dev_attr_pwm2_auto_point2_temp.dev_attr.attr,
1878 &sensor_dev_attr_pwm2_auto_point3_temp.dev_attr.attr,
1879 &sensor_dev_attr_pwm2_auto_point4_temp.dev_attr.attr,
1880 NULL
1881}, {
1882 &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
1883 &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
1884 &sensor_dev_attr_pwm3_auto_point3_pwm.dev_attr.attr,
1885 &sensor_dev_attr_pwm3_auto_point4_pwm.dev_attr.attr,
1886 &sensor_dev_attr_pwm3_auto_point1_temp.dev_attr.attr,
1887 &sensor_dev_attr_pwm3_auto_point1_temp_hyst.dev_attr.attr,
1888 &sensor_dev_attr_pwm3_auto_point2_temp.dev_attr.attr,
1889 &sensor_dev_attr_pwm3_auto_point3_temp.dev_attr.attr,
1890 &sensor_dev_attr_pwm3_auto_point4_temp.dev_attr.attr,
1891 NULL
1892} };
1893
1894static const struct attribute_group it87_group_autopwm[3] = {
1895 { .attrs = it87_attributes_autopwm[0] },
1896 { .attrs = it87_attributes_autopwm[1] },
1897 { .attrs = it87_attributes_autopwm[2] },
1898};
1899
d9b327c3
JD
1900static struct attribute *it87_attributes_fan_beep[] = {
1901 &sensor_dev_attr_fan1_beep.dev_attr.attr,
1902 &sensor_dev_attr_fan2_beep.dev_attr.attr,
1903 &sensor_dev_attr_fan3_beep.dev_attr.attr,
1904 &sensor_dev_attr_fan4_beep.dev_attr.attr,
1905 &sensor_dev_attr_fan5_beep.dev_attr.attr,
fa3f70d6 1906 &sensor_dev_attr_fan6_beep.dev_attr.attr,
d9b327c3
JD
1907};
1908
6a8d7acf 1909static struct attribute *it87_attributes_vid[] = {
87808be4
JD
1910 &dev_attr_vrm.attr,
1911 &dev_attr_cpu0_vid.attr,
1912 NULL
1913};
1914
6a8d7acf
JD
1915static const struct attribute_group it87_group_vid = {
1916 .attrs = it87_attributes_vid,
87808be4 1917};
1da177e4 1918
738e5e05
JD
1919static struct attribute *it87_attributes_label[] = {
1920 &sensor_dev_attr_in3_label.dev_attr.attr,
1921 &sensor_dev_attr_in7_label.dev_attr.attr,
1922 &sensor_dev_attr_in8_label.dev_attr.attr,
c145d5c6 1923 &sensor_dev_attr_in9_label.dev_attr.attr,
738e5e05
JD
1924 NULL
1925};
1926
1927static const struct attribute_group it87_group_label = {
fa8b6975 1928 .attrs = it87_attributes_label,
738e5e05
JD
1929};
1930
2d8672c5 1931/* SuperIO detection - will change isa_address if a chip is found */
3c2e3512
GR
1932static int __init it87_find(int sioaddr, unsigned short *address,
1933 struct it87_sio_data *sio_data)
1da177e4 1934{
5b0380c9 1935 int err;
b74f3fdd 1936 u16 chip_type;
98dd22c3 1937 const char *board_vendor, *board_name;
f83a9cb6 1938 const struct it87_devices *config;
1da177e4 1939
3c2e3512 1940 err = superio_enter(sioaddr);
5b0380c9
NG
1941 if (err)
1942 return err;
1943
1944 err = -ENODEV;
3c2e3512 1945 chip_type = force_id ? force_id : superio_inw(sioaddr, DEVID);
b74f3fdd 1946
1947 switch (chip_type) {
1948 case IT8705F_DEVID:
1949 sio_data->type = it87;
1950 break;
1951 case IT8712F_DEVID:
1952 sio_data->type = it8712;
1953 break;
1954 case IT8716F_DEVID:
1955 case IT8726F_DEVID:
1956 sio_data->type = it8716;
1957 break;
1958 case IT8718F_DEVID:
1959 sio_data->type = it8718;
1960 break;
b4da93e4
JMS
1961 case IT8720F_DEVID:
1962 sio_data->type = it8720;
1963 break;
44c1bcd4
JD
1964 case IT8721F_DEVID:
1965 sio_data->type = it8721;
1966 break;
16b5dda2
JD
1967 case IT8728F_DEVID:
1968 sio_data->type = it8728;
1969 break;
ead80803
JM
1970 case IT8732F_DEVID:
1971 sio_data->type = it8732;
1972 break;
b0636707
GR
1973 case IT8771E_DEVID:
1974 sio_data->type = it8771;
1975 break;
1976 case IT8772E_DEVID:
1977 sio_data->type = it8772;
1978 break;
7bc32d29
GR
1979 case IT8781F_DEVID:
1980 sio_data->type = it8781;
1981 break;
0531d98b
GR
1982 case IT8782F_DEVID:
1983 sio_data->type = it8782;
1984 break;
1985 case IT8783E_DEVID:
1986 sio_data->type = it8783;
1987 break;
a0c1424a
TL
1988 case IT8786E_DEVID:
1989 sio_data->type = it8786;
1990 break;
4ee07157
GR
1991 case IT8790E_DEVID:
1992 sio_data->type = it8790;
1993 break;
7183ae8c 1994 case IT8603E_DEVID:
574e9bd8 1995 case IT8623E_DEVID:
c145d5c6
RM
1996 sio_data->type = it8603;
1997 break;
3ba9d977
GR
1998 case IT8620E_DEVID:
1999 sio_data->type = it8620;
2000 break;
b74f3fdd 2001 case 0xffff: /* No device at all */
2002 goto exit;
2003 default:
a8ca1037 2004 pr_debug("Unsupported chip (DEVID=0x%x)\n", chip_type);
b74f3fdd 2005 goto exit;
2006 }
1da177e4 2007
3c2e3512
GR
2008 superio_select(sioaddr, PME);
2009 if (!(superio_inb(sioaddr, IT87_ACT_REG) & 0x01)) {
a8ca1037 2010 pr_info("Device not activated, skipping\n");
1da177e4
LT
2011 goto exit;
2012 }
2013
3c2e3512 2014 *address = superio_inw(sioaddr, IT87_BASE_REG) & ~(IT87_EXTENT - 1);
1da177e4 2015 if (*address == 0) {
a8ca1037 2016 pr_info("Base address not set, skipping\n");
1da177e4
LT
2017 goto exit;
2018 }
2019
2020 err = 0;
3c2e3512 2021 sio_data->revision = superio_inb(sioaddr, DEVREV) & 0x0f;
faf392fb
GR
2022 pr_info("Found IT%04x%s chip at 0x%x, revision %d\n", chip_type,
2023 it87_devices[sio_data->type].suffix,
a0c1424a 2024 *address, sio_data->revision);
1da177e4 2025
f83a9cb6
GR
2026 config = &it87_devices[sio_data->type];
2027
7f5726c3 2028 /* in7 (VSB or VCCH5V) is always internal on some chips */
f83a9cb6 2029 if (has_in7_internal(config))
7f5726c3
GR
2030 sio_data->internal |= (1 << 1);
2031
738e5e05 2032 /* in8 (Vbat) is always internal */
7f5726c3
GR
2033 sio_data->internal |= (1 << 2);
2034
73055405
GR
2035 /* in9 (AVCC3), always internal if supported */
2036 if (has_avcc3(config))
2037 sio_data->internal |= (1 << 3); /* in9 is AVCC */
2038 else
c145d5c6 2039 sio_data->skip_in |= (1 << 9);
738e5e05 2040
36c4d98a
GR
2041 if (!has_six_pwm(config))
2042 sio_data->skip_pwm |= (1 << 3) | (1 << 4) | (1 << 5);
2043
f83a9cb6 2044 if (!has_vid(config))
895ff267 2045 sio_data->skip_vid = 1;
d9b327c3 2046
32dd7c40
GR
2047 /* Read GPIO config and VID value from LDN 7 (GPIO) */
2048 if (sio_data->type == it87) {
d9b327c3 2049 /* The IT8705F has a different LD number for GPIO */
3c2e3512
GR
2050 superio_select(sioaddr, 5);
2051 sio_data->beep_pin = superio_inb(sioaddr,
2052 IT87_SIO_BEEP_PIN_REG) & 0x3f;
0531d98b 2053 } else if (sio_data->type == it8783) {
088ce2ac 2054 int reg25, reg27, reg2a, reg2c, regef;
0531d98b 2055
3c2e3512 2056 superio_select(sioaddr, GPIO);
0531d98b 2057
3c2e3512
GR
2058 reg25 = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
2059 reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
2060 reg2a = superio_inb(sioaddr, IT87_SIO_PINX1_REG);
2061 reg2c = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
2062 regef = superio_inb(sioaddr, IT87_SIO_SPI_REG);
0531d98b 2063
0531d98b 2064 /* Check if fan3 is there or not */
088ce2ac 2065 if ((reg27 & (1 << 0)) || !(reg2c & (1 << 2)))
0531d98b
GR
2066 sio_data->skip_fan |= (1 << 2);
2067 if ((reg25 & (1 << 4))
088ce2ac 2068 || (!(reg2a & (1 << 1)) && (regef & (1 << 0))))
0531d98b
GR
2069 sio_data->skip_pwm |= (1 << 2);
2070
2071 /* Check if fan2 is there or not */
2072 if (reg27 & (1 << 7))
2073 sio_data->skip_fan |= (1 << 1);
2074 if (reg27 & (1 << 3))
2075 sio_data->skip_pwm |= (1 << 1);
2076
2077 /* VIN5 */
088ce2ac 2078 if ((reg27 & (1 << 0)) || (reg2c & (1 << 2)))
9172b5d1 2079 sio_data->skip_in |= (1 << 5); /* No VIN5 */
0531d98b
GR
2080
2081 /* VIN6 */
9172b5d1
GR
2082 if (reg27 & (1 << 1))
2083 sio_data->skip_in |= (1 << 6); /* No VIN6 */
0531d98b
GR
2084
2085 /*
2086 * VIN7
2087 * Does not depend on bit 2 of Reg2C, contrary to datasheet.
2088 */
9172b5d1
GR
2089 if (reg27 & (1 << 2)) {
2090 /*
2091 * The data sheet is a bit unclear regarding the
2092 * internal voltage divider for VCCH5V. It says
2093 * "This bit enables and switches VIN7 (pin 91) to the
2094 * internal voltage divider for VCCH5V".
2095 * This is different to other chips, where the internal
2096 * voltage divider would connect VIN7 to an internal
2097 * voltage source. Maybe that is the case here as well.
2098 *
2099 * Since we don't know for sure, re-route it if that is
2100 * not the case, and ask the user to report if the
2101 * resulting voltage is sane.
2102 */
088ce2ac
GR
2103 if (!(reg2c & (1 << 1))) {
2104 reg2c |= (1 << 1);
3c2e3512
GR
2105 superio_outb(sioaddr, IT87_SIO_PINX2_REG,
2106 reg2c);
9172b5d1
GR
2107 pr_notice("Routing internal VCCH5V to in7.\n");
2108 }
2109 pr_notice("in7 routed to internal voltage divider, with external pin disabled.\n");
2110 pr_notice("Please report if it displays a reasonable voltage.\n");
2111 }
0531d98b 2112
088ce2ac 2113 if (reg2c & (1 << 0))
0531d98b 2114 sio_data->internal |= (1 << 0);
088ce2ac 2115 if (reg2c & (1 << 1))
0531d98b
GR
2116 sio_data->internal |= (1 << 1);
2117
3c2e3512
GR
2118 sio_data->beep_pin = superio_inb(sioaddr,
2119 IT87_SIO_BEEP_PIN_REG) & 0x3f;
c145d5c6
RM
2120 } else if (sio_data->type == it8603) {
2121 int reg27, reg29;
2122
3c2e3512 2123 superio_select(sioaddr, GPIO);
0531d98b 2124
3c2e3512 2125 reg27 = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
c145d5c6
RM
2126
2127 /* Check if fan3 is there or not */
2128 if (reg27 & (1 << 6))
2129 sio_data->skip_pwm |= (1 << 2);
2130 if (reg27 & (1 << 7))
2131 sio_data->skip_fan |= (1 << 2);
2132
2133 /* Check if fan2 is there or not */
3c2e3512 2134 reg29 = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
c145d5c6
RM
2135 if (reg29 & (1 << 1))
2136 sio_data->skip_pwm |= (1 << 1);
2137 if (reg29 & (1 << 2))
2138 sio_data->skip_fan |= (1 << 1);
2139
2140 sio_data->skip_in |= (1 << 5); /* No VIN5 */
2141 sio_data->skip_in |= (1 << 6); /* No VIN6 */
2142
3c2e3512
GR
2143 sio_data->beep_pin = superio_inb(sioaddr,
2144 IT87_SIO_BEEP_PIN_REG) & 0x3f;
3ba9d977
GR
2145 } else if (sio_data->type == it8620) {
2146 int reg;
2147
3c2e3512 2148 superio_select(sioaddr, GPIO);
3ba9d977 2149
36c4d98a 2150 /* Check for pwm5 */
3c2e3512 2151 reg = superio_inb(sioaddr, IT87_SIO_GPIO1_REG);
36c4d98a
GR
2152 if (reg & (1 << 6))
2153 sio_data->skip_pwm |= (1 << 4);
2154
3ba9d977 2155 /* Check for fan4, fan5 */
3c2e3512 2156 reg = superio_inb(sioaddr, IT87_SIO_GPIO2_REG);
3ba9d977
GR
2157 if (!(reg & (1 << 5)))
2158 sio_data->skip_fan |= (1 << 3);
2159 if (!(reg & (1 << 4)))
2160 sio_data->skip_fan |= (1 << 4);
2161
2162 /* Check for pwm3, fan3 */
3c2e3512 2163 reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
3ba9d977
GR
2164 if (reg & (1 << 6))
2165 sio_data->skip_pwm |= (1 << 2);
2166 if (reg & (1 << 7))
2167 sio_data->skip_fan |= (1 << 2);
2168
36c4d98a 2169 /* Check for pwm4 */
3c2e3512 2170 reg = superio_inb(sioaddr, IT87_SIO_GPIO4_REG);
36c4d98a
GR
2171 if (!(reg & (1 << 2)))
2172 sio_data->skip_pwm |= (1 << 3);
2173
3ba9d977 2174 /* Check for pwm2, fan2 */
3c2e3512 2175 reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
3ba9d977
GR
2176 if (reg & (1 << 1))
2177 sio_data->skip_pwm |= (1 << 1);
2178 if (reg & (1 << 2))
2179 sio_data->skip_fan |= (1 << 1);
36c4d98a
GR
2180 /* Check for pwm6, fan6 */
2181 if (!(reg & (1 << 7))) {
2182 sio_data->skip_pwm |= (1 << 5);
2183 sio_data->skip_fan |= (1 << 5);
2184 }
3ba9d977 2185
3c2e3512
GR
2186 sio_data->beep_pin = superio_inb(sioaddr,
2187 IT87_SIO_BEEP_PIN_REG) & 0x3f;
895ff267 2188 } else {
87673dd7 2189 int reg;
9172b5d1 2190 bool uart6;
87673dd7 2191
3c2e3512 2192 superio_select(sioaddr, GPIO);
44c1bcd4 2193
3c2e3512 2194 reg = superio_inb(sioaddr, IT87_SIO_GPIO3_REG);
32dd7c40 2195 if (!sio_data->skip_vid) {
44c1bcd4
JD
2196 /* We need at least 4 VID pins */
2197 if (reg & 0x0f) {
a8ca1037 2198 pr_info("VID is disabled (pins used for GPIO)\n");
44c1bcd4
JD
2199 sio_data->skip_vid = 1;
2200 }
895ff267
JD
2201 }
2202
591ec650
JD
2203 /* Check if fan3 is there or not */
2204 if (reg & (1 << 6))
2205 sio_data->skip_pwm |= (1 << 2);
2206 if (reg & (1 << 7))
2207 sio_data->skip_fan |= (1 << 2);
2208
2209 /* Check if fan2 is there or not */
3c2e3512 2210 reg = superio_inb(sioaddr, IT87_SIO_GPIO5_REG);
591ec650
JD
2211 if (reg & (1 << 1))
2212 sio_data->skip_pwm |= (1 << 1);
2213 if (reg & (1 << 2))
2214 sio_data->skip_fan |= (1 << 1);
2215
895ff267
JD
2216 if ((sio_data->type == it8718 || sio_data->type == it8720)
2217 && !(sio_data->skip_vid))
3c2e3512
GR
2218 sio_data->vid_value = superio_inb(sioaddr,
2219 IT87_SIO_VID_REG);
87673dd7 2220
3c2e3512 2221 reg = superio_inb(sioaddr, IT87_SIO_PINX2_REG);
9172b5d1
GR
2222
2223 uart6 = sio_data->type == it8782 && (reg & (1 << 2));
2224
436cad2a
JD
2225 /*
2226 * The IT8720F has no VIN7 pin, so VCCH should always be
2227 * routed internally to VIN7 with an internal divider.
2228 * Curiously, there still is a configuration bit to control
2229 * this, which means it can be set incorrectly. And even
2230 * more curiously, many boards out there are improperly
2231 * configured, even though the IT8720F datasheet claims
2232 * that the internal routing of VCCH to VIN7 is the default
2233 * setting. So we force the internal routing in this case.
0531d98b
GR
2234 *
2235 * On IT8782F, VIN7 is multiplexed with one of the UART6 pins.
9172b5d1
GR
2236 * If UART6 is enabled, re-route VIN7 to the internal divider
2237 * if that is not already the case.
436cad2a 2238 */
9172b5d1 2239 if ((sio_data->type == it8720 || uart6) && !(reg & (1 << 1))) {
436cad2a 2240 reg |= (1 << 1);
3c2e3512 2241 superio_outb(sioaddr, IT87_SIO_PINX2_REG, reg);
a8ca1037 2242 pr_notice("Routing internal VCCH to in7\n");
436cad2a 2243 }
87673dd7 2244 if (reg & (1 << 0))
738e5e05 2245 sio_data->internal |= (1 << 0);
7f5726c3 2246 if (reg & (1 << 1))
738e5e05 2247 sio_data->internal |= (1 << 1);
d9b327c3 2248
9172b5d1
GR
2249 /*
2250 * On IT8782F, UART6 pins overlap with VIN5, VIN6, and VIN7.
2251 * While VIN7 can be routed to the internal voltage divider,
2252 * VIN5 and VIN6 are not available if UART6 is enabled.
4573acbc
GR
2253 *
2254 * Also, temp3 is not available if UART6 is enabled and TEMPIN3
2255 * is the temperature source. Since we can not read the
2256 * temperature source here, skip_temp is preliminary.
9172b5d1 2257 */
4573acbc 2258 if (uart6) {
9172b5d1 2259 sio_data->skip_in |= (1 << 5) | (1 << 6);
4573acbc
GR
2260 sio_data->skip_temp |= (1 << 2);
2261 }
9172b5d1 2262
3c2e3512
GR
2263 sio_data->beep_pin = superio_inb(sioaddr,
2264 IT87_SIO_BEEP_PIN_REG) & 0x3f;
87673dd7 2265 }
d9b327c3 2266 if (sio_data->beep_pin)
a8ca1037 2267 pr_info("Beeping is supported\n");
87673dd7 2268
98dd22c3
JD
2269 /* Disable specific features based on DMI strings */
2270 board_vendor = dmi_get_system_info(DMI_BOARD_VENDOR);
2271 board_name = dmi_get_system_info(DMI_BOARD_NAME);
2272 if (board_vendor && board_name) {
2273 if (strcmp(board_vendor, "nVIDIA") == 0
2274 && strcmp(board_name, "FN68PT") == 0) {
4a0d71cf
GR
2275 /*
2276 * On the Shuttle SN68PT, FAN_CTL2 is apparently not
2277 * connected to a fan, but to something else. One user
2278 * has reported instant system power-off when changing
2279 * the PWM2 duty cycle, so we disable it.
2280 * I use the board name string as the trigger in case
2281 * the same board is ever used in other systems.
2282 */
a8ca1037 2283 pr_info("Disabling pwm2 due to hardware constraints\n");
98dd22c3
JD
2284 sio_data->skip_pwm = (1 << 1);
2285 }
2286 }
2287
1da177e4 2288exit:
3c2e3512 2289 superio_exit(sioaddr);
1da177e4
LT
2290 return err;
2291}
2292
723a0aa0
JD
2293static void it87_remove_files(struct device *dev)
2294{
8e50e3c3 2295 struct it87_data *data = dev_get_drvdata(dev);
a8b3a3a5 2296 struct it87_sio_data *sio_data = dev_get_platdata(dev);
723a0aa0
JD
2297 int i;
2298
2299 sysfs_remove_group(&dev->kobj, &it87_group);
c145d5c6 2300 for (i = 0; i < 10; i++) {
9172b5d1
GR
2301 if (sio_data->skip_in & (1 << i))
2302 continue;
2303 sysfs_remove_group(&dev->kobj, &it87_group_in[i]);
2304 if (it87_attributes_in_beep[i])
2305 sysfs_remove_file(&dev->kobj,
2306 it87_attributes_in_beep[i]);
2307 }
4573acbc
GR
2308 for (i = 0; i < 3; i++) {
2309 if (!(data->has_temp & (1 << i)))
2310 continue;
2311 sysfs_remove_group(&dev->kobj, &it87_group_temp[i]);
161d898a
GR
2312 if (has_temp_offset(data))
2313 sysfs_remove_file(&dev->kobj,
2314 it87_attributes_temp_offset[i]);
4573acbc
GR
2315 if (sio_data->beep_pin)
2316 sysfs_remove_file(&dev->kobj,
2317 it87_attributes_temp_beep[i]);
2318 }
fa3f70d6 2319 for (i = 0; i < 6; i++) {
723a0aa0
JD
2320 if (!(data->has_fan & (1 << i)))
2321 continue;
e1169ba0 2322 sysfs_remove_group(&dev->kobj, &it87_group_fan[i]);
d9b327c3
JD
2323 if (sio_data->beep_pin)
2324 sysfs_remove_file(&dev->kobj,
2325 it87_attributes_fan_beep[i]);
e1169ba0
GR
2326 if (i < 3 && !has_16bit_fans(data))
2327 sysfs_remove_file(&dev->kobj,
2328 it87_attributes_fan_div[i]);
723a0aa0 2329 }
36c4d98a 2330 for (i = 0; i < 6; i++) {
1696d1de 2331 if (sio_data->skip_pwm & (1 << i))
723a0aa0
JD
2332 continue;
2333 sysfs_remove_group(&dev->kobj, &it87_group_pwm[i]);
4f3f51bc
JD
2334 if (has_old_autopwm(data))
2335 sysfs_remove_group(&dev->kobj,
2336 &it87_group_autopwm[i]);
723a0aa0 2337 }
6a8d7acf
JD
2338 if (!sio_data->skip_vid)
2339 sysfs_remove_group(&dev->kobj, &it87_group_vid);
738e5e05 2340 sysfs_remove_group(&dev->kobj, &it87_group_label);
723a0aa0
JD
2341}
2342
6c931ae1 2343static int it87_probe(struct platform_device *pdev)
1da177e4 2344{
1da177e4 2345 struct it87_data *data;
b74f3fdd 2346 struct resource *res;
2347 struct device *dev = &pdev->dev;
a8b3a3a5 2348 struct it87_sio_data *sio_data = dev_get_platdata(dev);
723a0aa0 2349 int err = 0, i;
1da177e4 2350 int enable_pwm_interface;
d9b327c3 2351 int fan_beep_need_rw;
b74f3fdd 2352
2353 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
62a1d05f
GR
2354 if (!devm_request_region(&pdev->dev, res->start, IT87_EC_EXTENT,
2355 DRVNAME)) {
b74f3fdd 2356 dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
2357 (unsigned long)res->start,
87b4b663 2358 (unsigned long)(res->start + IT87_EC_EXTENT - 1));
62a1d05f 2359 return -EBUSY;
8e9afcbb 2360 }
1da177e4 2361
62a1d05f
GR
2362 data = devm_kzalloc(&pdev->dev, sizeof(struct it87_data), GFP_KERNEL);
2363 if (!data)
2364 return -ENOMEM;
1da177e4 2365
b74f3fdd 2366 data->addr = res->start;
2367 data->type = sio_data->type;
483db43e 2368 data->features = it87_devices[sio_data->type].features;
5d8d2f2b 2369 data->peci_mask = it87_devices[sio_data->type].peci_mask;
19529784 2370 data->old_peci_mask = it87_devices[sio_data->type].old_peci_mask;
483db43e
GR
2371 data->name = it87_devices[sio_data->type].name;
2372 /*
2373 * IT8705F Datasheet 0.4.1, 3h == Version G.
2374 * IT8712F Datasheet 0.9.1, section 8.3.5 indicates 8h == Version J.
2375 * These are the first revisions with 16-bit tachometer support.
2376 */
2377 switch (data->type) {
2378 case it87:
2379 if (sio_data->revision >= 0x03) {
2380 data->features &= ~FEAT_OLD_AUTOPWM;
9faf28ca 2381 data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS;
483db43e
GR
2382 }
2383 break;
2384 case it8712:
2385 if (sio_data->revision >= 0x08) {
2386 data->features &= ~FEAT_OLD_AUTOPWM;
9faf28ca
GR
2387 data->features |= FEAT_FAN16_CONFIG | FEAT_16BIT_FANS |
2388 FEAT_FIVE_FANS;
483db43e
GR
2389 }
2390 break;
2391 default:
2392 break;
2393 }
1da177e4
LT
2394
2395 /* Now, we do the remaining detection. */
b74f3fdd 2396 if ((it87_read_value(data, IT87_REG_CONFIG) & 0x80)
62a1d05f
GR
2397 || it87_read_value(data, IT87_REG_CHIPID) != 0x90)
2398 return -ENODEV;
1da177e4 2399
b74f3fdd 2400 platform_set_drvdata(pdev, data);
1da177e4 2401
9a61bf63 2402 mutex_init(&data->update_lock);
1da177e4 2403
1da177e4 2404 /* Check PWM configuration */
b74f3fdd 2405 enable_pwm_interface = it87_check_pwm(dev);
1da177e4 2406
44c1bcd4 2407 /* Starting with IT8721F, we handle scaling of internal voltages */
16b5dda2 2408 if (has_12mv_adc(data)) {
44c1bcd4
JD
2409 if (sio_data->internal & (1 << 0))
2410 data->in_scaled |= (1 << 3); /* in3 is AVCC */
2411 if (sio_data->internal & (1 << 1))
2412 data->in_scaled |= (1 << 7); /* in7 is VSB */
2413 if (sio_data->internal & (1 << 2))
2414 data->in_scaled |= (1 << 8); /* in8 is Vbat */
c145d5c6
RM
2415 if (sio_data->internal & (1 << 3))
2416 data->in_scaled |= (1 << 9); /* in9 is AVCC */
7bc32d29
GR
2417 } else if (sio_data->type == it8781 || sio_data->type == it8782 ||
2418 sio_data->type == it8783) {
0531d98b
GR
2419 if (sio_data->internal & (1 << 0))
2420 data->in_scaled |= (1 << 3); /* in3 is VCC5V */
2421 if (sio_data->internal & (1 << 1))
2422 data->in_scaled |= (1 << 7); /* in7 is VCCH5V */
44c1bcd4
JD
2423 }
2424
4573acbc
GR
2425 data->has_temp = 0x07;
2426 if (sio_data->skip_temp & (1 << 2)) {
2427 if (sio_data->type == it8782
2428 && !(it87_read_value(data, IT87_REG_TEMP_EXTRA) & 0x80))
2429 data->has_temp &= ~(1 << 2);
2430 }
2431
1da177e4 2432 /* Initialize the IT87 chip */
b74f3fdd 2433 it87_init_device(pdev);
1da177e4
LT
2434
2435 /* Register sysfs hooks */
5f2dc798
JD
2436 err = sysfs_create_group(&dev->kobj, &it87_group);
2437 if (err)
62a1d05f 2438 return err;
17d648bf 2439
c145d5c6 2440 for (i = 0; i < 10; i++) {
9172b5d1
GR
2441 if (sio_data->skip_in & (1 << i))
2442 continue;
2443 err = sysfs_create_group(&dev->kobj, &it87_group_in[i]);
2444 if (err)
62a1d05f 2445 goto error;
9172b5d1
GR
2446 if (sio_data->beep_pin && it87_attributes_in_beep[i]) {
2447 err = sysfs_create_file(&dev->kobj,
2448 it87_attributes_in_beep[i]);
2449 if (err)
62a1d05f 2450 goto error;
9172b5d1
GR
2451 }
2452 }
2453
4573acbc
GR
2454 for (i = 0; i < 3; i++) {
2455 if (!(data->has_temp & (1 << i)))
2456 continue;
2457 err = sysfs_create_group(&dev->kobj, &it87_group_temp[i]);
d9b327c3 2458 if (err)
62a1d05f 2459 goto error;
161d898a
GR
2460 if (has_temp_offset(data)) {
2461 err = sysfs_create_file(&dev->kobj,
2462 it87_attributes_temp_offset[i]);
2463 if (err)
2464 goto error;
2465 }
4573acbc
GR
2466 if (sio_data->beep_pin) {
2467 err = sysfs_create_file(&dev->kobj,
2468 it87_attributes_temp_beep[i]);
2469 if (err)
2470 goto error;
2471 }
d9b327c3
JD
2472 }
2473
9060f8bd 2474 /* Do not create fan files for disabled fans */
d9b327c3 2475 fan_beep_need_rw = 1;
fa3f70d6 2476 for (i = 0; i < 6; i++) {
723a0aa0
JD
2477 if (!(data->has_fan & (1 << i)))
2478 continue;
e1169ba0 2479 err = sysfs_create_group(&dev->kobj, &it87_group_fan[i]);
723a0aa0 2480 if (err)
62a1d05f 2481 goto error;
d9b327c3 2482
e1169ba0
GR
2483 if (i < 3 && !has_16bit_fans(data)) {
2484 err = sysfs_create_file(&dev->kobj,
2485 it87_attributes_fan_div[i]);
2486 if (err)
2487 goto error;
2488 }
2489
d9b327c3
JD
2490 if (sio_data->beep_pin) {
2491 err = sysfs_create_file(&dev->kobj,
2492 it87_attributes_fan_beep[i]);
2493 if (err)
62a1d05f 2494 goto error;
d9b327c3
JD
2495 if (!fan_beep_need_rw)
2496 continue;
2497
4a0d71cf
GR
2498 /*
2499 * As we have a single beep enable bit for all fans,
d9b327c3 2500 * only the first enabled fan has a writable attribute
4a0d71cf
GR
2501 * for it.
2502 */
d9b327c3
JD
2503 if (sysfs_chmod_file(&dev->kobj,
2504 it87_attributes_fan_beep[i],
2505 S_IRUGO | S_IWUSR))
2506 dev_dbg(dev, "chmod +w fan%d_beep failed\n",
2507 i + 1);
2508 fan_beep_need_rw = 0;
2509 }
17d648bf
JD
2510 }
2511
1da177e4 2512 if (enable_pwm_interface) {
36c4d98a 2513 for (i = 0; i < 6; i++) {
723a0aa0
JD
2514 if (sio_data->skip_pwm & (1 << i))
2515 continue;
2516 err = sysfs_create_group(&dev->kobj,
2517 &it87_group_pwm[i]);
2518 if (err)
62a1d05f 2519 goto error;
4f3f51bc
JD
2520
2521 if (!has_old_autopwm(data))
2522 continue;
2523 err = sysfs_create_group(&dev->kobj,
2524 &it87_group_autopwm[i]);
2525 if (err)
62a1d05f 2526 goto error;
98dd22c3 2527 }
1da177e4
LT
2528 }
2529
895ff267 2530 if (!sio_data->skip_vid) {
303760b4 2531 data->vrm = vid_which_vrm();
87673dd7 2532 /* VID reading from Super-I/O config space if available */
b74f3fdd 2533 data->vid = sio_data->vid_value;
6a8d7acf
JD
2534 err = sysfs_create_group(&dev->kobj, &it87_group_vid);
2535 if (err)
62a1d05f 2536 goto error;
87808be4
JD
2537 }
2538
738e5e05 2539 /* Export labels for internal sensors */
c145d5c6 2540 for (i = 0; i < 4; i++) {
738e5e05
JD
2541 if (!(sio_data->internal & (1 << i)))
2542 continue;
2543 err = sysfs_create_file(&dev->kobj,
2544 it87_attributes_label[i]);
2545 if (err)
62a1d05f 2546 goto error;
738e5e05
JD
2547 }
2548
1beeffe4
TJ
2549 data->hwmon_dev = hwmon_device_register(dev);
2550 if (IS_ERR(data->hwmon_dev)) {
2551 err = PTR_ERR(data->hwmon_dev);
62a1d05f 2552 goto error;
1da177e4
LT
2553 }
2554
2555 return 0;
2556
62a1d05f 2557error:
723a0aa0 2558 it87_remove_files(dev);
1da177e4
LT
2559 return err;
2560}
2561
281dfd0b 2562static int it87_remove(struct platform_device *pdev)
1da177e4 2563{
b74f3fdd 2564 struct it87_data *data = platform_get_drvdata(pdev);
1da177e4 2565
1beeffe4 2566 hwmon_device_unregister(data->hwmon_dev);
723a0aa0 2567 it87_remove_files(&pdev->dev);
943b0830 2568
1da177e4
LT
2569 return 0;
2570}
2571
4a0d71cf
GR
2572/*
2573 * Must be called with data->update_lock held, except during initialization.
2574 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
2575 * would slow down the IT87 access and should not be necessary.
2576 */
b74f3fdd 2577static int it87_read_value(struct it87_data *data, u8 reg)
1da177e4 2578{
b74f3fdd 2579 outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
2580 return inb_p(data->addr + IT87_DATA_REG_OFFSET);
1da177e4
LT
2581}
2582
4a0d71cf
GR
2583/*
2584 * Must be called with data->update_lock held, except during initialization.
2585 * We ignore the IT87 BUSY flag at this moment - it could lead to deadlocks,
2586 * would slow down the IT87 access and should not be necessary.
2587 */
b74f3fdd 2588static void it87_write_value(struct it87_data *data, u8 reg, u8 value)
1da177e4 2589{
b74f3fdd 2590 outb_p(reg, data->addr + IT87_ADDR_REG_OFFSET);
2591 outb_p(value, data->addr + IT87_DATA_REG_OFFSET);
1da177e4
LT
2592}
2593
2594/* Return 1 if and only if the PWM interface is safe to use */
6c931ae1 2595static int it87_check_pwm(struct device *dev)
1da177e4 2596{
b74f3fdd 2597 struct it87_data *data = dev_get_drvdata(dev);
4a0d71cf
GR
2598 /*
2599 * Some BIOSes fail to correctly configure the IT87 fans. All fans off
1da177e4 2600 * and polarity set to active low is sign that this is the case so we
4a0d71cf
GR
2601 * disable pwm control to protect the user.
2602 */
b74f3fdd 2603 int tmp = it87_read_value(data, IT87_REG_FAN_CTL);
1da177e4
LT
2604 if ((tmp & 0x87) == 0) {
2605 if (fix_pwm_polarity) {
4a0d71cf
GR
2606 /*
2607 * The user asks us to attempt a chip reconfiguration.
1da177e4 2608 * This means switching to active high polarity and
4a0d71cf
GR
2609 * inverting all fan speed values.
2610 */
1da177e4
LT
2611 int i;
2612 u8 pwm[3];
2613
2614 for (i = 0; i < 3; i++)
b74f3fdd 2615 pwm[i] = it87_read_value(data,
36c4d98a 2616 IT87_REG_PWM[i]);
1da177e4 2617
4a0d71cf
GR
2618 /*
2619 * If any fan is in automatic pwm mode, the polarity
1da177e4
LT
2620 * might be correct, as suspicious as it seems, so we
2621 * better don't change anything (but still disable the
4a0d71cf
GR
2622 * PWM interface).
2623 */
1da177e4 2624 if (!((pwm[0] | pwm[1] | pwm[2]) & 0x80)) {
1d9bcf6a
GR
2625 dev_info(dev,
2626 "Reconfiguring PWM to active high polarity\n");
b74f3fdd 2627 it87_write_value(data, IT87_REG_FAN_CTL,
1da177e4
LT
2628 tmp | 0x87);
2629 for (i = 0; i < 3; i++)
b74f3fdd 2630 it87_write_value(data,
36c4d98a 2631 IT87_REG_PWM[i],
1da177e4
LT
2632 0x7f & ~pwm[i]);
2633 return 1;
2634 }
2635
1d9bcf6a
GR
2636 dev_info(dev,
2637 "PWM configuration is too broken to be fixed\n");
1da177e4
LT
2638 }
2639
1d9bcf6a
GR
2640 dev_info(dev,
2641 "Detected broken BIOS defaults, disabling PWM interface\n");
1da177e4
LT
2642 return 0;
2643 } else if (fix_pwm_polarity) {
1d9bcf6a
GR
2644 dev_info(dev,
2645 "PWM configuration looks sane, won't touch\n");
1da177e4
LT
2646 }
2647
2648 return 1;
2649}
2650
2651/* Called when we have found a new IT87. */
6c931ae1 2652static void it87_init_device(struct platform_device *pdev)
1da177e4 2653{
a8b3a3a5 2654 struct it87_sio_data *sio_data = dev_get_platdata(&pdev->dev);
b74f3fdd 2655 struct it87_data *data = platform_get_drvdata(pdev);
1da177e4 2656 int tmp, i;
591ec650 2657 u8 mask;
1da177e4 2658
4a0d71cf
GR
2659 /*
2660 * For each PWM channel:
b99883dc
JD
2661 * - If it is in automatic mode, setting to manual mode should set
2662 * the fan to full speed by default.
2663 * - If it is in manual mode, we need a mapping to temperature
2664 * channels to use when later setting to automatic mode later.
2665 * Use a 1:1 mapping by default (we are clueless.)
2666 * In both cases, the value can (and should) be changed by the user
6229cdb2
JD
2667 * prior to switching to a different mode.
2668 * Note that this is no longer needed for the IT8721F and later, as
2669 * these have separate registers for the temperature mapping and the
4a0d71cf
GR
2670 * manual duty cycle.
2671 */
1da177e4 2672 for (i = 0; i < 3; i++) {
b99883dc
JD
2673 data->pwm_temp_map[i] = i;
2674 data->pwm_duty[i] = 0x7f; /* Full speed */
4f3f51bc 2675 data->auto_pwm[i][3] = 0x7f; /* Full speed, hard-coded */
1da177e4
LT
2676 }
2677
4a0d71cf
GR
2678 /*
2679 * Some chips seem to have default value 0xff for all limit
c5df9b7a
JD
2680 * registers. For low voltage limits it makes no sense and triggers
2681 * alarms, so change to 0 instead. For high temperature limits, it
2682 * means -1 degree C, which surprisingly doesn't trigger an alarm,
4a0d71cf
GR
2683 * but is still confusing, so change to 127 degrees C.
2684 */
c5df9b7a 2685 for (i = 0; i < 8; i++) {
b74f3fdd 2686 tmp = it87_read_value(data, IT87_REG_VIN_MIN(i));
c5df9b7a 2687 if (tmp == 0xff)
b74f3fdd 2688 it87_write_value(data, IT87_REG_VIN_MIN(i), 0);
c5df9b7a
JD
2689 }
2690 for (i = 0; i < 3; i++) {
b74f3fdd 2691 tmp = it87_read_value(data, IT87_REG_TEMP_HIGH(i));
c5df9b7a 2692 if (tmp == 0xff)
b74f3fdd 2693 it87_write_value(data, IT87_REG_TEMP_HIGH(i), 127);
c5df9b7a
JD
2694 }
2695
4a0d71cf
GR
2696 /*
2697 * Temperature channels are not forcibly enabled, as they can be
a00afb97
JD
2698 * set to two different sensor types and we can't guess which one
2699 * is correct for a given system. These channels can be enabled at
4a0d71cf
GR
2700 * run-time through the temp{1-3}_type sysfs accessors if needed.
2701 */
1da177e4
LT
2702
2703 /* Check if voltage monitors are reset manually or by some reason */
b74f3fdd 2704 tmp = it87_read_value(data, IT87_REG_VIN_ENABLE);
1da177e4
LT
2705 if ((tmp & 0xff) == 0) {
2706 /* Enable all voltage monitors */
b74f3fdd 2707 it87_write_value(data, IT87_REG_VIN_ENABLE, 0xff);
1da177e4
LT
2708 }
2709
2710 /* Check if tachometers are reset manually or by some reason */
591ec650 2711 mask = 0x70 & ~(sio_data->skip_fan << 4);
b74f3fdd 2712 data->fan_main_ctrl = it87_read_value(data, IT87_REG_FAN_MAIN_CTRL);
591ec650 2713 if ((data->fan_main_ctrl & mask) == 0) {
1da177e4 2714 /* Enable all fan tachometers */
591ec650 2715 data->fan_main_ctrl |= mask;
5f2dc798
JD
2716 it87_write_value(data, IT87_REG_FAN_MAIN_CTRL,
2717 data->fan_main_ctrl);
1da177e4 2718 }
9060f8bd 2719 data->has_fan = (data->fan_main_ctrl >> 4) & 0x07;
1da177e4 2720
fa3f70d6
GR
2721 tmp = it87_read_value(data, IT87_REG_FAN_16BIT);
2722
9faf28ca
GR
2723 /* Set tachometers to 16-bit mode if needed */
2724 if (has_fan16_config(data)) {
9060f8bd 2725 if (~tmp & 0x07 & data->has_fan) {
b74f3fdd 2726 dev_dbg(&pdev->dev,
17d648bf 2727 "Setting fan1-3 to 16-bit mode\n");
b74f3fdd 2728 it87_write_value(data, IT87_REG_FAN_16BIT,
17d648bf
JD
2729 tmp | 0x07);
2730 }
9faf28ca
GR
2731 }
2732
2733 /* Check for additional fans */
2734 if (has_five_fans(data)) {
9faf28ca
GR
2735 if (tmp & (1 << 4))
2736 data->has_fan |= (1 << 3); /* fan4 enabled */
2737 if (tmp & (1 << 5))
2738 data->has_fan |= (1 << 4); /* fan5 enabled */
fa3f70d6
GR
2739 if (has_six_fans(data) && (tmp & (1 << 2)))
2740 data->has_fan |= (1 << 5); /* fan6 enabled */
17d648bf
JD
2741 }
2742
591ec650
JD
2743 /* Fan input pins may be used for alternative functions */
2744 data->has_fan &= ~sio_data->skip_fan;
2745
36c4d98a
GR
2746 /* Check if pwm5, pwm6 are enabled */
2747 if (has_six_pwm(data)) {
2748 /* The following code may be IT8620E specific */
2749 tmp = it87_read_value(data, IT87_REG_FAN_DIV);
2750 if ((tmp & 0xc0) == 0xc0)
2751 sio_data->skip_pwm |= (1 << 4);
2752 if (!(tmp & (1 << 3)))
2753 sio_data->skip_pwm |= (1 << 5);
2754 }
2755
1da177e4 2756 /* Start monitoring */
b74f3fdd 2757 it87_write_value(data, IT87_REG_CONFIG,
41002f8d 2758 (it87_read_value(data, IT87_REG_CONFIG) & 0x3e)
1da177e4
LT
2759 | (update_vbat ? 0x41 : 0x01));
2760}
2761
b99883dc
JD
2762static void it87_update_pwm_ctrl(struct it87_data *data, int nr)
2763{
36c4d98a 2764 data->pwm_ctrl[nr] = it87_read_value(data, IT87_REG_PWM[nr]);
16b5dda2 2765 if (has_newer_autopwm(data)) {
36c4d98a
GR
2766 data->pwm_temp_map[nr] = (data->pwm_ctrl[nr] & 0x03) +
2767 nr < 3 ? 0 : 3;
6229cdb2 2768 data->pwm_duty[nr] = it87_read_value(data,
36c4d98a 2769 IT87_REG_PWM_DUTY[nr]);
6229cdb2
JD
2770 } else {
2771 if (data->pwm_ctrl[nr] & 0x80) /* Automatic mode */
2772 data->pwm_temp_map[nr] = data->pwm_ctrl[nr] & 0x03;
2773 else /* Manual mode */
2774 data->pwm_duty[nr] = data->pwm_ctrl[nr] & 0x7f;
2775 }
4f3f51bc
JD
2776
2777 if (has_old_autopwm(data)) {
2778 int i;
2779
2780 for (i = 0; i < 5 ; i++)
2781 data->auto_temp[nr][i] = it87_read_value(data,
2782 IT87_REG_AUTO_TEMP(nr, i));
2783 for (i = 0; i < 3 ; i++)
2784 data->auto_pwm[nr][i] = it87_read_value(data,
2785 IT87_REG_AUTO_PWM(nr, i));
2786 }
b99883dc
JD
2787}
2788
1da177e4
LT
2789static struct it87_data *it87_update_device(struct device *dev)
2790{
b74f3fdd 2791 struct it87_data *data = dev_get_drvdata(dev);
1da177e4
LT
2792 int i;
2793
9a61bf63 2794 mutex_lock(&data->update_lock);
1da177e4
LT
2795
2796 if (time_after(jiffies, data->last_updated + HZ + HZ / 2)
2797 || !data->valid) {
1da177e4 2798 if (update_vbat) {
4a0d71cf
GR
2799 /*
2800 * Cleared after each update, so reenable. Value
2801 * returned by this read will be previous value
2802 */
b74f3fdd 2803 it87_write_value(data, IT87_REG_CONFIG,
5f2dc798 2804 it87_read_value(data, IT87_REG_CONFIG) | 0x40);
1da177e4
LT
2805 }
2806 for (i = 0; i <= 7; i++) {
929c6a56 2807 data->in[i][0] =
5f2dc798 2808 it87_read_value(data, IT87_REG_VIN(i));
929c6a56 2809 data->in[i][1] =
5f2dc798 2810 it87_read_value(data, IT87_REG_VIN_MIN(i));
929c6a56 2811 data->in[i][2] =
5f2dc798 2812 it87_read_value(data, IT87_REG_VIN_MAX(i));
1da177e4 2813 }
3543a53f 2814 /* in8 (battery) has no limit registers */
929c6a56 2815 data->in[8][0] = it87_read_value(data, IT87_REG_VIN(8));
73055405
GR
2816 if (has_avcc3(data))
2817 data->in[9][0] = it87_read_value(data, IT87_REG_AVCC3);
1da177e4 2818
fa3f70d6 2819 for (i = 0; i < 6; i++) {
9060f8bd
JD
2820 /* Skip disabled fans */
2821 if (!(data->has_fan & (1 << i)))
2822 continue;
2823
e1169ba0 2824 data->fan[i][1] =
5f2dc798 2825 it87_read_value(data, IT87_REG_FAN_MIN[i]);
e1169ba0 2826 data->fan[i][0] = it87_read_value(data,
c7f1f716 2827 IT87_REG_FAN[i]);
17d648bf 2828 /* Add high byte if in 16-bit mode */
0475169c 2829 if (has_16bit_fans(data)) {
e1169ba0 2830 data->fan[i][0] |= it87_read_value(data,
c7f1f716 2831 IT87_REG_FANX[i]) << 8;
e1169ba0 2832 data->fan[i][1] |= it87_read_value(data,
c7f1f716 2833 IT87_REG_FANX_MIN[i]) << 8;
17d648bf 2834 }
1da177e4
LT
2835 }
2836 for (i = 0; i < 3; i++) {
4573acbc
GR
2837 if (!(data->has_temp & (1 << i)))
2838 continue;
60ca385a 2839 data->temp[i][0] =
5f2dc798 2840 it87_read_value(data, IT87_REG_TEMP(i));
60ca385a 2841 data->temp[i][1] =
5f2dc798 2842 it87_read_value(data, IT87_REG_TEMP_LOW(i));
60ca385a
GR
2843 data->temp[i][2] =
2844 it87_read_value(data, IT87_REG_TEMP_HIGH(i));
161d898a
GR
2845 if (has_temp_offset(data))
2846 data->temp[i][3] =
2847 it87_read_value(data,
2848 IT87_REG_TEMP_OFFSET[i]);
1da177e4
LT
2849 }
2850
17d648bf 2851 /* Newer chips don't have clock dividers */
0475169c 2852 if ((data->has_fan & 0x07) && !has_16bit_fans(data)) {
b74f3fdd 2853 i = it87_read_value(data, IT87_REG_FAN_DIV);
17d648bf
JD
2854 data->fan_div[0] = i & 0x07;
2855 data->fan_div[1] = (i >> 3) & 0x07;
2856 data->fan_div[2] = (i & 0x40) ? 3 : 1;
2857 }
1da177e4
LT
2858
2859 data->alarms =
b74f3fdd 2860 it87_read_value(data, IT87_REG_ALARM1) |
2861 (it87_read_value(data, IT87_REG_ALARM2) << 8) |
2862 (it87_read_value(data, IT87_REG_ALARM3) << 16);
d9b327c3 2863 data->beeps = it87_read_value(data, IT87_REG_BEEP_ENABLE);
b99883dc 2864
b74f3fdd 2865 data->fan_main_ctrl = it87_read_value(data,
2866 IT87_REG_FAN_MAIN_CTRL);
2867 data->fan_ctl = it87_read_value(data, IT87_REG_FAN_CTL);
36c4d98a 2868 for (i = 0; i < 6; i++)
b99883dc 2869 it87_update_pwm_ctrl(data, i);
b74f3fdd 2870
2871 data->sensor = it87_read_value(data, IT87_REG_TEMP_ENABLE);
19529784 2872 data->extra = it87_read_value(data, IT87_REG_TEMP_EXTRA);
4a0d71cf
GR
2873 /*
2874 * The IT8705F does not have VID capability.
2875 * The IT8718F and later don't use IT87_REG_VID for the
2876 * same purpose.
2877 */
17d648bf 2878 if (data->type == it8712 || data->type == it8716) {
b74f3fdd 2879 data->vid = it87_read_value(data, IT87_REG_VID);
4a0d71cf
GR
2880 /*
2881 * The older IT8712F revisions had only 5 VID pins,
2882 * but we assume it is always safe to read 6 bits.
2883 */
17d648bf 2884 data->vid &= 0x3f;
1da177e4
LT
2885 }
2886 data->last_updated = jiffies;
2887 data->valid = 1;
2888 }
2889
9a61bf63 2890 mutex_unlock(&data->update_lock);
1da177e4
LT
2891
2892 return data;
2893}
2894
b74f3fdd 2895static int __init it87_device_add(unsigned short address,
2896 const struct it87_sio_data *sio_data)
2897{
8e50e3c3 2898 struct platform_device *pdev;
b74f3fdd 2899 struct resource res = {
87b4b663
BH
2900 .start = address + IT87_EC_OFFSET,
2901 .end = address + IT87_EC_OFFSET + IT87_EC_EXTENT - 1,
b74f3fdd 2902 .name = DRVNAME,
2903 .flags = IORESOURCE_IO,
2904 };
2905 int err;
2906
b9acb64a
JD
2907 err = acpi_check_resource_conflict(&res);
2908 if (err)
5cae84a5 2909 return err;
b9acb64a 2910
b74f3fdd 2911 pdev = platform_device_alloc(DRVNAME, address);
5cae84a5
GR
2912 if (!pdev)
2913 return -ENOMEM;
b74f3fdd 2914
2915 err = platform_device_add_resources(pdev, &res, 1);
2916 if (err) {
a8ca1037 2917 pr_err("Device resource addition failed (%d)\n", err);
b74f3fdd 2918 goto exit_device_put;
2919 }
2920
2921 err = platform_device_add_data(pdev, sio_data,
2922 sizeof(struct it87_sio_data));
2923 if (err) {
a8ca1037 2924 pr_err("Platform data allocation failed\n");
b74f3fdd 2925 goto exit_device_put;
2926 }
2927
2928 err = platform_device_add(pdev);
2929 if (err) {
a8ca1037 2930 pr_err("Device addition failed (%d)\n", err);
b74f3fdd 2931 goto exit_device_put;
2932 }
2933
8e50e3c3 2934 it87_pdev = pdev;
b74f3fdd 2935 return 0;
2936
2937exit_device_put:
2938 platform_device_put(pdev);
b74f3fdd 2939 return err;
2940}
2941
1da177e4
LT
2942static int __init sm_it87_init(void)
2943{
b74f3fdd 2944 int err;
5f2dc798 2945 unsigned short isa_address = 0;
b74f3fdd 2946 struct it87_sio_data sio_data;
2947
98dd22c3 2948 memset(&sio_data, 0, sizeof(struct it87_sio_data));
3c2e3512 2949 err = it87_find(REG_2E, &isa_address, &sio_data);
b74f3fdd 2950 if (err)
2951 return err;
2952 err = platform_driver_register(&it87_driver);
2953 if (err)
2954 return err;
fde09509 2955
b74f3fdd 2956 err = it87_device_add(isa_address, &sio_data);
5f2dc798 2957 if (err) {
b74f3fdd 2958 platform_driver_unregister(&it87_driver);
2959 return err;
2960 }
2961
2962 return 0;
1da177e4
LT
2963}
2964
2965static void __exit sm_it87_exit(void)
2966{
8e50e3c3 2967 platform_device_unregister(it87_pdev);
b74f3fdd 2968 platform_driver_unregister(&it87_driver);
1da177e4
LT
2969}
2970
2971
7c81c60f 2972MODULE_AUTHOR("Chris Gauthron, Jean Delvare <jdelvare@suse.de>");
44c1bcd4 2973MODULE_DESCRIPTION("IT8705F/IT871xF/IT872xF hardware monitoring driver");
1da177e4
LT
2974module_param(update_vbat, bool, 0);
2975MODULE_PARM_DESC(update_vbat, "Update vbat if set else return powerup value");
2976module_param(fix_pwm_polarity, bool, 0);
5f2dc798
JD
2977MODULE_PARM_DESC(fix_pwm_polarity,
2978 "Force PWM polarity to active high (DANGEROUS)");
1da177e4
LT
2979MODULE_LICENSE("GPL");
2980
2981module_init(sm_it87_init);
2982module_exit(sm_it87_exit);
This page took 1.007659 seconds and 5 git commands to generate.