Merge remote-tracking branch 'selinux/next'
[deliverable/linux.git] / drivers / i2c / busses / i2c-imx.c
CommitLineData
aa11e38c
DA
1/*
2 * Copyright (C) 2002 Motorola GSG-China
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version 2
7 * of the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
aa11e38c
DA
14 * Author:
15 * Darius Augulis, Teltonika Inc.
16 *
17 * Desc.:
18 * Implementation of I2C Adapter/Algorithm Driver
19 * for I2C Bus integrated in Freescale i.MX/MXC processors
20 *
21 * Derived from Motorola GSG China I2C example driver
22 *
23 * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de
24 * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de
25 * Copyright (C) 2007 RightHand Technologies, Inc.
26 * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
27 *
d533f049
JL
28 * Copyright 2013 Freescale Semiconductor, Inc.
29 *
aa11e38c
DA
30 */
31
2fbed511 32#include <linux/clk.h>
ce1a7884 33#include <linux/completion.h>
aa11e38c 34#include <linux/delay.h>
ce1a7884
YY
35#include <linux/dma-mapping.h>
36#include <linux/dmaengine.h>
37#include <linux/dmapool.h>
2fbed511
YY
38#include <linux/err.h>
39#include <linux/errno.h>
aa11e38c 40#include <linux/i2c.h>
2fbed511
YY
41#include <linux/init.h>
42#include <linux/interrupt.h>
aa11e38c 43#include <linux/io.h>
2fbed511
YY
44#include <linux/kernel.h>
45#include <linux/module.h>
dfcd04b1
SG
46#include <linux/of.h>
47#include <linux/of_device.h>
ce1a7884 48#include <linux/of_dma.h>
1c4b6c3b 49#include <linux/of_gpio.h>
8bb6fd58 50#include <linux/pinctrl/consumer.h>
82906b13 51#include <linux/platform_data/i2c-imx.h>
2fbed511 52#include <linux/platform_device.h>
588eb93e 53#include <linux/pm_runtime.h>
2fbed511
YY
54#include <linux/sched.h>
55#include <linux/slab.h>
aa11e38c 56
aa11e38c
DA
57/* This will be the driver name the kernel reports */
58#define DRIVER_NAME "imx-i2c"
59
60/* Default value */
61#define IMX_I2C_BIT_RATE 100000 /* 100kHz */
62
ce1a7884
YY
63/*
64 * Enable DMA if transfer byte size is bigger than this threshold.
65 * As the hardware request, it must bigger than 4 bytes.\
66 * I have set '16' here, maybe it's not the best but I think it's
67 * the appropriate.
68 */
69#define DMA_THRESHOLD 16
70#define DMA_TIMEOUT 1000
71
8cc7331f
JL
72/* IMX I2C registers:
73 * the I2C register offset is different between SoCs,
74 * to provid support for all these chips, split the
75 * register offset into a fixed base address and a
76 * variable shift value, then the full register offset
77 * will be calculated by
78 * reg_off = ( reg_base_addr << reg_shift)
79 */
aa11e38c 80#define IMX_I2C_IADR 0x00 /* i2c slave address */
8cc7331f
JL
81#define IMX_I2C_IFDR 0x01 /* i2c frequency divider */
82#define IMX_I2C_I2CR 0x02 /* i2c control */
83#define IMX_I2C_I2SR 0x03 /* i2c status */
84#define IMX_I2C_I2DR 0x04 /* i2c transfer data */
85
86#define IMX_I2C_REGSHIFT 2
ad90efae 87#define VF610_I2C_REGSHIFT 0
aa11e38c
DA
88
89/* Bits of IMX I2C registers */
90#define I2SR_RXAK 0x01
91#define I2SR_IIF 0x02
92#define I2SR_SRW 0x04
93#define I2SR_IAL 0x10
94#define I2SR_IBB 0x20
95#define I2SR_IAAS 0x40
96#define I2SR_ICF 0x80
ce1a7884 97#define I2CR_DMAEN 0x02
aa11e38c
DA
98#define I2CR_RSTA 0x04
99#define I2CR_TXAK 0x08
100#define I2CR_MTX 0x10
101#define I2CR_MSTA 0x20
102#define I2CR_IIEN 0x40
103#define I2CR_IEN 0x80
104
171408c2
JL
105/* register bits different operating codes definition:
106 * 1) I2SR: Interrupt flags clear operation differ between SoCs:
107 * - write zero to clear(w0c) INT flag on i.MX,
108 * - but write one to clear(w1c) INT flag on Vybrid.
109 * 2) I2CR: I2C module enable operation also differ between SoCs:
110 * - set I2CR_IEN bit enable the module on i.MX,
111 * - but clear I2CR_IEN bit enable the module on Vybrid.
112 */
113#define I2SR_CLR_OPCODE_W0C 0x0
114#define I2SR_CLR_OPCODE_W1C (I2SR_IAL | I2SR_IIF)
115#define I2CR_IEN_OPCODE_0 0x0
116#define I2CR_IEN_OPCODE_1 I2CR_IEN
117
588eb93e
GP
118#define I2C_PM_TIMEOUT 10 /* ms */
119
aa11e38c
DA
120/*
121 * sorted list of clock divider, register value pairs
122 * taken from table 26-5, p.26-9, Freescale i.MX
123 * Integrated Portable System Processor Reference Manual
124 * Document Number: MC9328MXLRM, Rev. 5.1, 06/2007
125 *
126 * Duplicated divider values removed from list
127 */
d533f049
JL
128struct imx_i2c_clk_pair {
129 u16 div;
130 u16 val;
131};
aa11e38c 132
4b775022 133static struct imx_i2c_clk_pair imx_i2c_clk_div[] = {
aa11e38c
DA
134 { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
135 { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
136 { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
137 { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
138 { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
139 { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
140 { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
141 { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
142 { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
143 { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
144 { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
145 { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
146 { 3072, 0x1E }, { 3840, 0x1F }
147};
148
ad90efae
JL
149/* Vybrid VF610 clock divider, register value pairs */
150static struct imx_i2c_clk_pair vf610_i2c_clk_div[] = {
151 { 20, 0x00 }, { 22, 0x01 }, { 24, 0x02 }, { 26, 0x03 },
152 { 28, 0x04 }, { 30, 0x05 }, { 32, 0x09 }, { 34, 0x06 },
153 { 36, 0x0A }, { 40, 0x07 }, { 44, 0x0C }, { 48, 0x0D },
154 { 52, 0x43 }, { 56, 0x0E }, { 60, 0x45 }, { 64, 0x12 },
155 { 68, 0x0F }, { 72, 0x13 }, { 80, 0x14 }, { 88, 0x15 },
156 { 96, 0x19 }, { 104, 0x16 }, { 112, 0x1A }, { 128, 0x17 },
157 { 136, 0x4F }, { 144, 0x1C }, { 160, 0x1D }, { 176, 0x55 },
158 { 192, 0x1E }, { 208, 0x56 }, { 224, 0x22 }, { 228, 0x24 },
159 { 240, 0x1F }, { 256, 0x23 }, { 288, 0x5C }, { 320, 0x25 },
160 { 384, 0x26 }, { 448, 0x2A }, { 480, 0x27 }, { 512, 0x2B },
161 { 576, 0x2C }, { 640, 0x2D }, { 768, 0x31 }, { 896, 0x32 },
162 { 960, 0x2F }, { 1024, 0x33 }, { 1152, 0x34 }, { 1280, 0x35 },
163 { 1536, 0x36 }, { 1792, 0x3A }, { 1920, 0x37 }, { 2048, 0x3B },
164 { 2304, 0x3C }, { 2560, 0x3D }, { 3072, 0x3E }, { 3584, 0x7A },
165 { 3840, 0x3F }, { 4096, 0x7B }, { 5120, 0x7D }, { 6144, 0x7E },
166};
167
5bdfba29
SG
168enum imx_i2c_type {
169 IMX1_I2C,
170 IMX21_I2C,
ad90efae 171 VF610_I2C,
5bdfba29
SG
172};
173
4b775022
JL
174struct imx_i2c_hwdata {
175 enum imx_i2c_type devtype;
176 unsigned regshift;
177 struct imx_i2c_clk_pair *clk_div;
178 unsigned ndivs;
179 unsigned i2sr_clr_opcode;
180 unsigned i2cr_ien_opcode;
181};
182
ce1a7884
YY
183struct imx_i2c_dma {
184 struct dma_chan *chan_tx;
185 struct dma_chan *chan_rx;
186 struct dma_chan *chan_using;
187 struct completion cmd_complete;
188 dma_addr_t dma_buf;
189 unsigned int dma_len;
190 enum dma_transfer_direction dma_transfer_dir;
191 enum dma_data_direction dma_data_dir;
192};
193
aa11e38c
DA
194struct imx_i2c_struct {
195 struct i2c_adapter adapter;
aa11e38c
DA
196 struct clk *clk;
197 void __iomem *base;
aa11e38c
DA
198 wait_queue_head_t queue;
199 unsigned long i2csr;
4e355f51 200 unsigned int disable_delay;
43309f3b 201 int stopped;
db3a3d4e 202 unsigned int ifdr; /* IMX_I2C_IFDR */
9b2a6da3
FD
203 unsigned int cur_clk;
204 unsigned int bitrate;
4b775022 205 const struct imx_i2c_hwdata *hwdata;
1c4b6c3b
GP
206 struct i2c_bus_recovery_info rinfo;
207
208 struct pinctrl *pinctrl;
209 struct pinctrl_state *pinctrl_pins_default;
210 struct pinctrl_state *pinctrl_pins_gpio;
ce1a7884
YY
211
212 struct imx_i2c_dma *dma;
4b775022
JL
213};
214
3bf58bb5 215static const struct imx_i2c_hwdata imx1_i2c_hwdata = {
4b775022
JL
216 .devtype = IMX1_I2C,
217 .regshift = IMX_I2C_REGSHIFT,
218 .clk_div = imx_i2c_clk_div,
219 .ndivs = ARRAY_SIZE(imx_i2c_clk_div),
220 .i2sr_clr_opcode = I2SR_CLR_OPCODE_W0C,
221 .i2cr_ien_opcode = I2CR_IEN_OPCODE_1,
222
223};
224
3bf58bb5 225static const struct imx_i2c_hwdata imx21_i2c_hwdata = {
4b775022
JL
226 .devtype = IMX21_I2C,
227 .regshift = IMX_I2C_REGSHIFT,
228 .clk_div = imx_i2c_clk_div,
229 .ndivs = ARRAY_SIZE(imx_i2c_clk_div),
230 .i2sr_clr_opcode = I2SR_CLR_OPCODE_W0C,
231 .i2cr_ien_opcode = I2CR_IEN_OPCODE_1,
232
5bdfba29
SG
233};
234
ad90efae
JL
235static struct imx_i2c_hwdata vf610_i2c_hwdata = {
236 .devtype = VF610_I2C,
237 .regshift = VF610_I2C_REGSHIFT,
238 .clk_div = vf610_i2c_clk_div,
239 .ndivs = ARRAY_SIZE(vf610_i2c_clk_div),
240 .i2sr_clr_opcode = I2SR_CLR_OPCODE_W1C,
241 .i2cr_ien_opcode = I2CR_IEN_OPCODE_0,
242
243};
244
e9a02a3d 245static const struct platform_device_id imx_i2c_devtype[] = {
5bdfba29
SG
246 {
247 .name = "imx1-i2c",
4b775022 248 .driver_data = (kernel_ulong_t)&imx1_i2c_hwdata,
5bdfba29
SG
249 }, {
250 .name = "imx21-i2c",
4b775022 251 .driver_data = (kernel_ulong_t)&imx21_i2c_hwdata,
5bdfba29
SG
252 }, {
253 /* sentinel */
254 }
aa11e38c 255};
5bdfba29 256MODULE_DEVICE_TABLE(platform, imx_i2c_devtype);
aa11e38c 257
dfcd04b1 258static const struct of_device_id i2c_imx_dt_ids[] = {
4b775022
JL
259 { .compatible = "fsl,imx1-i2c", .data = &imx1_i2c_hwdata, },
260 { .compatible = "fsl,imx21-i2c", .data = &imx21_i2c_hwdata, },
ad90efae 261 { .compatible = "fsl,vf610-i2c", .data = &vf610_i2c_hwdata, },
dfcd04b1
SG
262 { /* sentinel */ }
263};
2f641a8b 264MODULE_DEVICE_TABLE(of, i2c_imx_dt_ids);
dfcd04b1 265
5bdfba29
SG
266static inline int is_imx1_i2c(struct imx_i2c_struct *i2c_imx)
267{
4b775022 268 return i2c_imx->hwdata->devtype == IMX1_I2C;
5bdfba29
SG
269}
270
1d5ef2a8
JL
271static inline void imx_i2c_write_reg(unsigned int val,
272 struct imx_i2c_struct *i2c_imx, unsigned int reg)
273{
4b775022 274 writeb(val, i2c_imx->base + (reg << i2c_imx->hwdata->regshift));
1d5ef2a8
JL
275}
276
277static inline unsigned char imx_i2c_read_reg(struct imx_i2c_struct *i2c_imx,
278 unsigned int reg)
279{
4b775022 280 return readb(i2c_imx->base + (reg << i2c_imx->hwdata->regshift));
1d5ef2a8
JL
281}
282
ce1a7884
YY
283/* Functions for DMA support */
284static void i2c_imx_dma_request(struct imx_i2c_struct *i2c_imx,
285 dma_addr_t phy_addr)
286{
287 struct imx_i2c_dma *dma;
288 struct dma_slave_config dma_sconfig;
289 struct device *dev = &i2c_imx->adapter.dev;
290 int ret;
291
292 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
293 if (!dma)
294 return;
295
296 dma->chan_tx = dma_request_slave_channel(dev, "tx");
297 if (!dma->chan_tx) {
298 dev_dbg(dev, "can't request DMA tx channel\n");
ce1a7884
YY
299 goto fail_al;
300 }
301
302 dma_sconfig.dst_addr = phy_addr +
303 (IMX_I2C_I2DR << i2c_imx->hwdata->regshift);
304 dma_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
305 dma_sconfig.dst_maxburst = 1;
306 dma_sconfig.direction = DMA_MEM_TO_DEV;
307 ret = dmaengine_slave_config(dma->chan_tx, &dma_sconfig);
308 if (ret < 0) {
309 dev_dbg(dev, "can't configure tx channel\n");
310 goto fail_tx;
311 }
312
313 dma->chan_rx = dma_request_slave_channel(dev, "rx");
314 if (!dma->chan_rx) {
315 dev_dbg(dev, "can't request DMA rx channel\n");
ce1a7884
YY
316 goto fail_tx;
317 }
318
319 dma_sconfig.src_addr = phy_addr +
320 (IMX_I2C_I2DR << i2c_imx->hwdata->regshift);
321 dma_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
322 dma_sconfig.src_maxburst = 1;
323 dma_sconfig.direction = DMA_DEV_TO_MEM;
324 ret = dmaengine_slave_config(dma->chan_rx, &dma_sconfig);
325 if (ret < 0) {
326 dev_dbg(dev, "can't configure rx channel\n");
327 goto fail_rx;
328 }
329
330 i2c_imx->dma = dma;
331 init_completion(&dma->cmd_complete);
332 dev_info(dev, "using %s (tx) and %s (rx) for DMA transfers\n",
333 dma_chan_name(dma->chan_tx), dma_chan_name(dma->chan_rx));
334
335 return;
336
337fail_rx:
338 dma_release_channel(dma->chan_rx);
339fail_tx:
340 dma_release_channel(dma->chan_tx);
341fail_al:
342 devm_kfree(dev, dma);
5b661539 343 dev_info(dev, "can't use DMA, using PIO instead.\n");
ce1a7884
YY
344}
345
346static void i2c_imx_dma_callback(void *arg)
347{
348 struct imx_i2c_struct *i2c_imx = (struct imx_i2c_struct *)arg;
349 struct imx_i2c_dma *dma = i2c_imx->dma;
350
351 dma_unmap_single(dma->chan_using->device->dev, dma->dma_buf,
352 dma->dma_len, dma->dma_data_dir);
353 complete(&dma->cmd_complete);
354}
355
356static int i2c_imx_dma_xfer(struct imx_i2c_struct *i2c_imx,
357 struct i2c_msg *msgs)
358{
359 struct imx_i2c_dma *dma = i2c_imx->dma;
360 struct dma_async_tx_descriptor *txdesc;
361 struct device *dev = &i2c_imx->adapter.dev;
362 struct device *chan_dev = dma->chan_using->device->dev;
363
364 dma->dma_buf = dma_map_single(chan_dev, msgs->buf,
365 dma->dma_len, dma->dma_data_dir);
366 if (dma_mapping_error(chan_dev, dma->dma_buf)) {
367 dev_err(dev, "DMA mapping failed\n");
368 goto err_map;
369 }
370
371 txdesc = dmaengine_prep_slave_single(dma->chan_using, dma->dma_buf,
372 dma->dma_len, dma->dma_transfer_dir,
373 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
374 if (!txdesc) {
375 dev_err(dev, "Not able to get desc for DMA xfer\n");
376 goto err_desc;
377 }
378
379 txdesc->callback = i2c_imx_dma_callback;
380 txdesc->callback_param = i2c_imx;
381 if (dma_submit_error(dmaengine_submit(txdesc))) {
382 dev_err(dev, "DMA submit failed\n");
383 goto err_submit;
384 }
385
386 dma_async_issue_pending(dma->chan_using);
387 return 0;
388
389err_submit:
c5528153 390 dmaengine_terminate_all(dma->chan_using);
ce1a7884
YY
391err_desc:
392 dma_unmap_single(chan_dev, dma->dma_buf,
393 dma->dma_len, dma->dma_data_dir);
394err_map:
395 return -EINVAL;
396}
397
398static void i2c_imx_dma_free(struct imx_i2c_struct *i2c_imx)
399{
400 struct imx_i2c_dma *dma = i2c_imx->dma;
401
402 dma->dma_buf = 0;
403 dma->dma_len = 0;
404
405 dma_release_channel(dma->chan_tx);
406 dma->chan_tx = NULL;
407
408 dma_release_channel(dma->chan_rx);
409 dma->chan_rx = NULL;
410
411 dma->chan_using = NULL;
412}
413
43309f3b 414static int i2c_imx_bus_busy(struct imx_i2c_struct *i2c_imx, int for_busy)
aa11e38c
DA
415{
416 unsigned long orig_jiffies = jiffies;
43309f3b 417 unsigned int temp;
aa11e38c
DA
418
419 dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
420
43309f3b 421 while (1) {
1d5ef2a8 422 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
639a26cf
HC
423
424 /* check for arbitration lost */
425 if (temp & I2SR_IAL) {
426 temp &= ~I2SR_IAL;
427 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2SR);
428 return -EAGAIN;
429 }
430
43309f3b
RZ
431 if (for_busy && (temp & I2SR_IBB))
432 break;
433 if (!for_busy && !(temp & I2SR_IBB))
434 break;
da9c99fc 435 if (time_after(jiffies, orig_jiffies + msecs_to_jiffies(500))) {
aa11e38c
DA
436 dev_dbg(&i2c_imx->adapter.dev,
437 "<%s> I2C bus is busy\n", __func__);
da9c99fc 438 return -ETIMEDOUT;
aa11e38c
DA
439 }
440 schedule();
441 }
442
443 return 0;
444}
445
446static int i2c_imx_trx_complete(struct imx_i2c_struct *i2c_imx)
447{
e39428d5 448 wait_event_timeout(i2c_imx->queue, i2c_imx->i2csr & I2SR_IIF, HZ / 10);
aa11e38c 449
e39428d5 450 if (unlikely(!(i2c_imx->i2csr & I2SR_IIF))) {
aa11e38c
DA
451 dev_dbg(&i2c_imx->adapter.dev, "<%s> Timeout\n", __func__);
452 return -ETIMEDOUT;
453 }
454 dev_dbg(&i2c_imx->adapter.dev, "<%s> TRX complete\n", __func__);
455 i2c_imx->i2csr = 0;
456 return 0;
457}
458
459static int i2c_imx_acked(struct imx_i2c_struct *i2c_imx)
460{
1d5ef2a8 461 if (imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR) & I2SR_RXAK) {
aa11e38c 462 dev_dbg(&i2c_imx->adapter.dev, "<%s> No ACK\n", __func__);
4c0657ae 463 return -ENXIO; /* No ACK */
aa11e38c
DA
464 }
465
466 dev_dbg(&i2c_imx->adapter.dev, "<%s> ACK received\n", __func__);
467 return 0;
468}
469
9b2a6da3
FD
470static void i2c_imx_set_clk(struct imx_i2c_struct *i2c_imx)
471{
472 struct imx_i2c_clk_pair *i2c_clk_div = i2c_imx->hwdata->clk_div;
473 unsigned int i2c_clk_rate;
474 unsigned int div;
475 int i;
476
477 /* Divider value calculation */
478 i2c_clk_rate = clk_get_rate(i2c_imx->clk);
479 if (i2c_imx->cur_clk == i2c_clk_rate)
480 return;
4e355f51
PZ
481
482 i2c_imx->cur_clk = i2c_clk_rate;
9b2a6da3
FD
483
484 div = (i2c_clk_rate + i2c_imx->bitrate - 1) / i2c_imx->bitrate;
485 if (div < i2c_clk_div[0].div)
486 i = 0;
487 else if (div > i2c_clk_div[i2c_imx->hwdata->ndivs - 1].div)
488 i = i2c_imx->hwdata->ndivs - 1;
489 else
4e355f51
PZ
490 for (i = 0; i2c_clk_div[i].div < div; i++)
491 ;
9b2a6da3
FD
492
493 /* Store divider value */
494 i2c_imx->ifdr = i2c_clk_div[i].val;
495
496 /*
497 * There dummy delay is calculated.
498 * It should be about one I2C clock period long.
499 * This delay is used in I2C bus disable function
500 * to fix chip hardware bug.
501 */
502 i2c_imx->disable_delay = (500000U * i2c_clk_div[i].div
503 + (i2c_clk_rate / 2) - 1) / (i2c_clk_rate / 2);
504
505#ifdef CONFIG_I2C_DEBUG_BUS
506 dev_dbg(&i2c_imx->adapter.dev, "I2C_CLK=%d, REQ DIV=%d\n",
507 i2c_clk_rate, div);
508 dev_dbg(&i2c_imx->adapter.dev, "IFDR[IC]=0x%x, REAL DIV=%d\n",
509 i2c_clk_div[i].val, i2c_clk_div[i].div);
510#endif
511}
512
43309f3b 513static int i2c_imx_start(struct imx_i2c_struct *i2c_imx)
aa11e38c
DA
514{
515 unsigned int temp = 0;
43309f3b 516 int result;
aa11e38c
DA
517
518 dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
519
9b2a6da3
FD
520 i2c_imx_set_clk(i2c_imx);
521
1d5ef2a8 522 imx_i2c_write_reg(i2c_imx->ifdr, i2c_imx, IMX_I2C_IFDR);
aa11e38c 523 /* Enable I2C controller */
4b775022
JL
524 imx_i2c_write_reg(i2c_imx->hwdata->i2sr_clr_opcode, i2c_imx, IMX_I2C_I2SR);
525 imx_i2c_write_reg(i2c_imx->hwdata->i2cr_ien_opcode, i2c_imx, IMX_I2C_I2CR);
43309f3b
RZ
526
527 /* Wait controller to be stable */
2b899f34 528 usleep_range(50, 150);
43309f3b 529
aa11e38c 530 /* Start I2C transaction */
1d5ef2a8 531 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
aa11e38c 532 temp |= I2CR_MSTA;
1d5ef2a8 533 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
43309f3b
RZ
534 result = i2c_imx_bus_busy(i2c_imx, 1);
535 if (result)
536 return result;
537 i2c_imx->stopped = 0;
538
aa11e38c 539 temp |= I2CR_IIEN | I2CR_MTX | I2CR_TXAK;
ce1a7884 540 temp &= ~I2CR_DMAEN;
1d5ef2a8 541 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
43309f3b 542 return result;
aa11e38c
DA
543}
544
545static void i2c_imx_stop(struct imx_i2c_struct *i2c_imx)
546{
547 unsigned int temp = 0;
548
43309f3b
RZ
549 if (!i2c_imx->stopped) {
550 /* Stop I2C transaction */
551 dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
1d5ef2a8 552 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
43309f3b 553 temp &= ~(I2CR_MSTA | I2CR_MTX);
ce1a7884
YY
554 if (i2c_imx->dma)
555 temp &= ~I2CR_DMAEN;
1d5ef2a8 556 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
43309f3b 557 }
5bdfba29 558 if (is_imx1_i2c(i2c_imx)) {
a4094a76
RZ
559 /*
560 * This delay caused by an i.MXL hardware bug.
561 * If no (or too short) delay, no "STOP" bit will be generated.
562 */
563 udelay(i2c_imx->disable_delay);
564 }
43309f3b 565
a1ee06b7 566 if (!i2c_imx->stopped) {
43309f3b 567 i2c_imx_bus_busy(i2c_imx, 0);
a1ee06b7
VL
568 i2c_imx->stopped = 1;
569 }
43309f3b 570
aa11e38c 571 /* Disable I2C controller */
4b775022
JL
572 temp = i2c_imx->hwdata->i2cr_ien_opcode ^ I2CR_IEN,
573 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
aa11e38c
DA
574}
575
aa11e38c
DA
576static irqreturn_t i2c_imx_isr(int irq, void *dev_id)
577{
578 struct imx_i2c_struct *i2c_imx = dev_id;
579 unsigned int temp;
580
1d5ef2a8 581 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
aa11e38c
DA
582 if (temp & I2SR_IIF) {
583 /* save status register */
584 i2c_imx->i2csr = temp;
585 temp &= ~I2SR_IIF;
4b775022 586 temp |= (i2c_imx->hwdata->i2sr_clr_opcode & I2SR_IIF);
1d5ef2a8 587 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2SR);
e39428d5 588 wake_up(&i2c_imx->queue);
aa11e38c
DA
589 return IRQ_HANDLED;
590 }
591
592 return IRQ_NONE;
593}
594
ce1a7884
YY
595static int i2c_imx_dma_write(struct imx_i2c_struct *i2c_imx,
596 struct i2c_msg *msgs)
597{
598 int result;
1ac63fef 599 unsigned long time_left;
ce1a7884
YY
600 unsigned int temp = 0;
601 unsigned long orig_jiffies = jiffies;
602 struct imx_i2c_dma *dma = i2c_imx->dma;
603 struct device *dev = &i2c_imx->adapter.dev;
604
605 dma->chan_using = dma->chan_tx;
606 dma->dma_transfer_dir = DMA_MEM_TO_DEV;
607 dma->dma_data_dir = DMA_TO_DEVICE;
608 dma->dma_len = msgs->len - 1;
609 result = i2c_imx_dma_xfer(i2c_imx, msgs);
610 if (result)
611 return result;
612
613 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
614 temp |= I2CR_DMAEN;
615 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
616
617 /*
618 * Write slave address.
619 * The first byte must be transmitted by the CPU.
620 */
621 imx_i2c_write_reg(msgs->addr << 1, i2c_imx, IMX_I2C_I2DR);
622 reinit_completion(&i2c_imx->dma->cmd_complete);
1ac63fef 623 time_left = wait_for_completion_timeout(
ce1a7884
YY
624 &i2c_imx->dma->cmd_complete,
625 msecs_to_jiffies(DMA_TIMEOUT));
1ac63fef 626 if (time_left == 0) {
ce1a7884 627 dmaengine_terminate_all(dma->chan_using);
cb9eaba4 628 return -ETIMEDOUT;
ce1a7884
YY
629 }
630
631 /* Waiting for transfer complete. */
632 while (1) {
633 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
634 if (temp & I2SR_ICF)
635 break;
636 if (time_after(jiffies, orig_jiffies +
637 msecs_to_jiffies(DMA_TIMEOUT))) {
638 dev_dbg(dev, "<%s> Timeout\n", __func__);
639 return -ETIMEDOUT;
640 }
641 schedule();
642 }
643
644 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
645 temp &= ~I2CR_DMAEN;
646 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
647
648 /* The last data byte must be transferred by the CPU. */
649 imx_i2c_write_reg(msgs->buf[msgs->len-1],
650 i2c_imx, IMX_I2C_I2DR);
651 result = i2c_imx_trx_complete(i2c_imx);
652 if (result)
653 return result;
654
f5084933 655 return i2c_imx_acked(i2c_imx);
ce1a7884
YY
656}
657
658static int i2c_imx_dma_read(struct imx_i2c_struct *i2c_imx,
659 struct i2c_msg *msgs, bool is_lastmsg)
660{
661 int result;
1ac63fef 662 unsigned long time_left;
ce1a7884
YY
663 unsigned int temp;
664 unsigned long orig_jiffies = jiffies;
665 struct imx_i2c_dma *dma = i2c_imx->dma;
666 struct device *dev = &i2c_imx->adapter.dev;
667
668 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
669 temp |= I2CR_DMAEN;
670 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
671
672 dma->chan_using = dma->chan_rx;
673 dma->dma_transfer_dir = DMA_DEV_TO_MEM;
674 dma->dma_data_dir = DMA_FROM_DEVICE;
675 /* The last two data bytes must be transferred by the CPU. */
676 dma->dma_len = msgs->len - 2;
677 result = i2c_imx_dma_xfer(i2c_imx, msgs);
678 if (result)
679 return result;
680
681 reinit_completion(&i2c_imx->dma->cmd_complete);
1ac63fef 682 time_left = wait_for_completion_timeout(
ce1a7884
YY
683 &i2c_imx->dma->cmd_complete,
684 msecs_to_jiffies(DMA_TIMEOUT));
1ac63fef 685 if (time_left == 0) {
ce1a7884 686 dmaengine_terminate_all(dma->chan_using);
cb9eaba4 687 return -ETIMEDOUT;
ce1a7884
YY
688 }
689
690 /* waiting for transfer complete. */
691 while (1) {
692 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
693 if (temp & I2SR_ICF)
694 break;
695 if (time_after(jiffies, orig_jiffies +
696 msecs_to_jiffies(DMA_TIMEOUT))) {
697 dev_dbg(dev, "<%s> Timeout\n", __func__);
698 return -ETIMEDOUT;
699 }
700 schedule();
701 }
702
703 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
704 temp &= ~I2CR_DMAEN;
705 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
706
707 /* read n-1 byte data */
708 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
709 temp |= I2CR_TXAK;
710 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
711
712 msgs->buf[msgs->len-2] = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
713 /* read n byte data */
714 result = i2c_imx_trx_complete(i2c_imx);
715 if (result)
716 return result;
717
718 if (is_lastmsg) {
719 /*
720 * It must generate STOP before read I2DR to prevent
721 * controller from generating another clock cycle
722 */
723 dev_dbg(dev, "<%s> clear MSTA\n", __func__);
724 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
725 temp &= ~(I2CR_MSTA | I2CR_MTX);
726 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
727 i2c_imx_bus_busy(i2c_imx, 0);
728 i2c_imx->stopped = 1;
729 } else {
730 /*
731 * For i2c master receiver repeat restart operation like:
732 * read -> repeat MSTA -> read/write
733 * The controller must set MTX before read the last byte in
734 * the first read operation, otherwise the first read cost
735 * one extra clock cycle.
736 */
737 temp = readb(i2c_imx->base + IMX_I2C_I2CR);
738 temp |= I2CR_MTX;
739 writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
740 }
741 msgs->buf[msgs->len-1] = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
742
743 return 0;
744}
745
aa11e38c
DA
746static int i2c_imx_write(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs)
747{
748 int i, result;
749
750 dev_dbg(&i2c_imx->adapter.dev, "<%s> write slave address: addr=0x%x\n",
751 __func__, msgs->addr << 1);
752
753 /* write slave address */
1d5ef2a8 754 imx_i2c_write_reg(msgs->addr << 1, i2c_imx, IMX_I2C_I2DR);
aa11e38c
DA
755 result = i2c_imx_trx_complete(i2c_imx);
756 if (result)
757 return result;
758 result = i2c_imx_acked(i2c_imx);
759 if (result)
760 return result;
761 dev_dbg(&i2c_imx->adapter.dev, "<%s> write data\n", __func__);
762
763 /* write data */
764 for (i = 0; i < msgs->len; i++) {
765 dev_dbg(&i2c_imx->adapter.dev,
766 "<%s> write byte: B%d=0x%X\n",
767 __func__, i, msgs->buf[i]);
1d5ef2a8 768 imx_i2c_write_reg(msgs->buf[i], i2c_imx, IMX_I2C_I2DR);
aa11e38c
DA
769 result = i2c_imx_trx_complete(i2c_imx);
770 if (result)
771 return result;
772 result = i2c_imx_acked(i2c_imx);
773 if (result)
774 return result;
775 }
776 return 0;
777}
778
054b62d9 779static int i2c_imx_read(struct imx_i2c_struct *i2c_imx, struct i2c_msg *msgs, bool is_lastmsg)
aa11e38c
DA
780{
781 int i, result;
782 unsigned int temp;
8e8782c7 783 int block_data = msgs->flags & I2C_M_RECV_LEN;
aa11e38c
DA
784
785 dev_dbg(&i2c_imx->adapter.dev,
786 "<%s> write slave address: addr=0x%x\n",
787 __func__, (msgs->addr << 1) | 0x01);
788
789 /* write slave address */
1d5ef2a8 790 imx_i2c_write_reg((msgs->addr << 1) | 0x01, i2c_imx, IMX_I2C_I2DR);
aa11e38c
DA
791 result = i2c_imx_trx_complete(i2c_imx);
792 if (result)
793 return result;
794 result = i2c_imx_acked(i2c_imx);
795 if (result)
796 return result;
797
798 dev_dbg(&i2c_imx->adapter.dev, "<%s> setup bus\n", __func__);
799
800 /* setup bus to read data */
1d5ef2a8 801 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
aa11e38c 802 temp &= ~I2CR_MTX;
8e8782c7
KB
803
804 /*
805 * Reset the I2CR_TXAK flag initially for SMBus block read since the
806 * length is unknown
807 */
808 if ((msgs->len - 1) || block_data)
aa11e38c 809 temp &= ~I2CR_TXAK;
1d5ef2a8
JL
810 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
811 imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR); /* dummy read */
aa11e38c
DA
812
813 dev_dbg(&i2c_imx->adapter.dev, "<%s> read data\n", __func__);
814
ce1a7884
YY
815 if (i2c_imx->dma && msgs->len >= DMA_THRESHOLD && !block_data)
816 return i2c_imx_dma_read(i2c_imx, msgs, is_lastmsg);
817
aa11e38c
DA
818 /* read data */
819 for (i = 0; i < msgs->len; i++) {
8e8782c7 820 u8 len = 0;
4e355f51 821
aa11e38c
DA
822 result = i2c_imx_trx_complete(i2c_imx);
823 if (result)
824 return result;
8e8782c7
KB
825 /*
826 * First byte is the length of remaining packet
827 * in the SMBus block data read. Add it to
828 * msgs->len.
829 */
830 if ((!i) && block_data) {
831 len = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
832 if ((len == 0) || (len > I2C_SMBUS_BLOCK_MAX))
833 return -EPROTO;
834 dev_dbg(&i2c_imx->adapter.dev,
835 "<%s> read length: 0x%X\n",
836 __func__, len);
837 msgs->len += len;
838 }
aa11e38c 839 if (i == (msgs->len - 1)) {
054b62d9
FD
840 if (is_lastmsg) {
841 /*
842 * It must generate STOP before read I2DR to prevent
843 * controller from generating another clock cycle
844 */
845 dev_dbg(&i2c_imx->adapter.dev,
846 "<%s> clear MSTA\n", __func__);
847 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
848 temp &= ~(I2CR_MSTA | I2CR_MTX);
849 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
850 i2c_imx_bus_busy(i2c_imx, 0);
851 i2c_imx->stopped = 1;
852 } else {
853 /*
854 * For i2c master receiver repeat restart operation like:
855 * read -> repeat MSTA -> read/write
856 * The controller must set MTX before read the last byte in
857 * the first read operation, otherwise the first read cost
858 * one extra clock cycle.
859 */
860 temp = readb(i2c_imx->base + IMX_I2C_I2CR);
861 temp |= I2CR_MTX;
862 writeb(temp, i2c_imx->base + IMX_I2C_I2CR);
863 }
aa11e38c
DA
864 } else if (i == (msgs->len - 2)) {
865 dev_dbg(&i2c_imx->adapter.dev,
866 "<%s> set TXAK\n", __func__);
1d5ef2a8 867 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
aa11e38c 868 temp |= I2CR_TXAK;
1d5ef2a8 869 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
aa11e38c 870 }
8e8782c7
KB
871 if ((!i) && block_data)
872 msgs->buf[0] = len;
873 else
3bf58bb5 874 msgs->buf[i] = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR);
aa11e38c
DA
875 dev_dbg(&i2c_imx->adapter.dev,
876 "<%s> read byte: B%d=0x%X\n",
877 __func__, i, msgs->buf[i]);
878 }
879 return 0;
880}
881
882static int i2c_imx_xfer(struct i2c_adapter *adapter,
883 struct i2c_msg *msgs, int num)
884{
885 unsigned int i, temp;
886 int result;
054b62d9 887 bool is_lastmsg = false;
aa11e38c
DA
888 struct imx_i2c_struct *i2c_imx = i2c_get_adapdata(adapter);
889
890 dev_dbg(&i2c_imx->adapter.dev, "<%s>\n", __func__);
891
588eb93e
GP
892 result = pm_runtime_get_sync(i2c_imx->adapter.dev.parent);
893 if (result < 0)
894 goto out;
895
43309f3b
RZ
896 /* Start I2C transfer */
897 result = i2c_imx_start(i2c_imx);
1c4b6c3b
GP
898 if (result) {
899 if (i2c_imx->adapter.bus_recovery_info) {
900 i2c_recover_bus(&i2c_imx->adapter);
901 result = i2c_imx_start(i2c_imx);
902 }
903 }
904
aa11e38c
DA
905 if (result)
906 goto fail0;
907
aa11e38c
DA
908 /* read/write data */
909 for (i = 0; i < num; i++) {
054b62d9
FD
910 if (i == num - 1)
911 is_lastmsg = true;
912
aa11e38c
DA
913 if (i) {
914 dev_dbg(&i2c_imx->adapter.dev,
915 "<%s> repeated start\n", __func__);
1d5ef2a8 916 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
aa11e38c 917 temp |= I2CR_RSTA;
1d5ef2a8 918 imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR);
3bf58bb5 919 result = i2c_imx_bus_busy(i2c_imx, 1);
43309f3b
RZ
920 if (result)
921 goto fail0;
aa11e38c
DA
922 }
923 dev_dbg(&i2c_imx->adapter.dev,
924 "<%s> transfer message: %d\n", __func__, i);
925 /* write/read data */
926#ifdef CONFIG_I2C_DEBUG_BUS
1d5ef2a8 927 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR);
4e355f51
PZ
928 dev_dbg(&i2c_imx->adapter.dev,
929 "<%s> CONTROL: IEN=%d, IIEN=%d, MSTA=%d, MTX=%d, TXAK=%d, RSTA=%d\n",
930 __func__,
aa11e38c
DA
931 (temp & I2CR_IEN ? 1 : 0), (temp & I2CR_IIEN ? 1 : 0),
932 (temp & I2CR_MSTA ? 1 : 0), (temp & I2CR_MTX ? 1 : 0),
933 (temp & I2CR_TXAK ? 1 : 0), (temp & I2CR_RSTA ? 1 : 0));
1d5ef2a8 934 temp = imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR);
aa11e38c 935 dev_dbg(&i2c_imx->adapter.dev,
4e355f51
PZ
936 "<%s> STATUS: ICF=%d, IAAS=%d, IBB=%d, IAL=%d, SRW=%d, IIF=%d, RXAK=%d\n",
937 __func__,
aa11e38c
DA
938 (temp & I2SR_ICF ? 1 : 0), (temp & I2SR_IAAS ? 1 : 0),
939 (temp & I2SR_IBB ? 1 : 0), (temp & I2SR_IAL ? 1 : 0),
940 (temp & I2SR_SRW ? 1 : 0), (temp & I2SR_IIF ? 1 : 0),
941 (temp & I2SR_RXAK ? 1 : 0));
942#endif
943 if (msgs[i].flags & I2C_M_RD)
054b62d9 944 result = i2c_imx_read(i2c_imx, &msgs[i], is_lastmsg);
ce1a7884
YY
945 else {
946 if (i2c_imx->dma && msgs[i].len >= DMA_THRESHOLD)
947 result = i2c_imx_dma_write(i2c_imx, &msgs[i]);
948 else
949 result = i2c_imx_write(i2c_imx, &msgs[i]);
950 }
da9c99fc
AP
951 if (result)
952 goto fail0;
aa11e38c
DA
953 }
954
955fail0:
956 /* Stop I2C transfer */
957 i2c_imx_stop(i2c_imx);
958
588eb93e
GP
959 pm_runtime_mark_last_busy(i2c_imx->adapter.dev.parent);
960 pm_runtime_put_autosuspend(i2c_imx->adapter.dev.parent);
961
962out:
aa11e38c
DA
963 dev_dbg(&i2c_imx->adapter.dev, "<%s> exit with: %s: %d\n", __func__,
964 (result < 0) ? "error" : "success msg",
965 (result < 0) ? result : num);
966 return (result < 0) ? result : num;
967}
968
1c4b6c3b
GP
969static void i2c_imx_prepare_recovery(struct i2c_adapter *adap)
970{
971 struct imx_i2c_struct *i2c_imx;
972
973 i2c_imx = container_of(adap, struct imx_i2c_struct, adapter);
974
975 pinctrl_select_state(i2c_imx->pinctrl, i2c_imx->pinctrl_pins_gpio);
976}
977
978static void i2c_imx_unprepare_recovery(struct i2c_adapter *adap)
979{
980 struct imx_i2c_struct *i2c_imx;
981
982 i2c_imx = container_of(adap, struct imx_i2c_struct, adapter);
983
984 pinctrl_select_state(i2c_imx->pinctrl, i2c_imx->pinctrl_pins_default);
985}
986
987static void i2c_imx_init_recovery_info(struct imx_i2c_struct *i2c_imx,
988 struct platform_device *pdev)
989{
990 struct i2c_bus_recovery_info *rinfo = &i2c_imx->rinfo;
991
992 i2c_imx->pinctrl_pins_default = pinctrl_lookup_state(i2c_imx->pinctrl,
993 PINCTRL_STATE_DEFAULT);
994 i2c_imx->pinctrl_pins_gpio = pinctrl_lookup_state(i2c_imx->pinctrl,
995 "gpio");
e8e71291
GP
996 rinfo->sda_gpio = of_get_named_gpio(pdev->dev.of_node, "sda-gpios", 0);
997 rinfo->scl_gpio = of_get_named_gpio(pdev->dev.of_node, "scl-gpios", 0);
1c4b6c3b
GP
998
999 if (!gpio_is_valid(rinfo->sda_gpio) ||
1000 !gpio_is_valid(rinfo->scl_gpio) ||
1001 IS_ERR(i2c_imx->pinctrl_pins_default) ||
1002 IS_ERR(i2c_imx->pinctrl_pins_gpio)) {
1003 dev_dbg(&pdev->dev, "recovery information incomplete\n");
1004 return;
1005 }
1006
1007 dev_dbg(&pdev->dev, "using scl-gpio %d and sda-gpio %d for recovery\n",
1008 rinfo->sda_gpio, rinfo->scl_gpio);
1009
1010 rinfo->prepare_recovery = i2c_imx_prepare_recovery;
1011 rinfo->unprepare_recovery = i2c_imx_unprepare_recovery;
1012 rinfo->recover_bus = i2c_generic_gpio_recovery;
1013 i2c_imx->adapter.bus_recovery_info = rinfo;
1014}
1015
aa11e38c
DA
1016static u32 i2c_imx_func(struct i2c_adapter *adapter)
1017{
8e8782c7
KB
1018 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL
1019 | I2C_FUNC_SMBUS_READ_BLOCK_DATA;
aa11e38c
DA
1020}
1021
1022static struct i2c_algorithm i2c_imx_algo = {
1023 .master_xfer = i2c_imx_xfer,
1024 .functionality = i2c_imx_func,
1025};
1026
3611431c 1027static int i2c_imx_probe(struct platform_device *pdev)
aa11e38c 1028{
5bdfba29
SG
1029 const struct of_device_id *of_id = of_match_device(i2c_imx_dt_ids,
1030 &pdev->dev);
aa11e38c
DA
1031 struct imx_i2c_struct *i2c_imx;
1032 struct resource *res;
6d4028c6 1033 struct imxi2c_platform_data *pdata = dev_get_platdata(&pdev->dev);
aa11e38c 1034 void __iomem *base;
8c88ab04 1035 int irq, ret;
ce1a7884 1036 dma_addr_t phy_addr;
aa11e38c
DA
1037
1038 dev_dbg(&pdev->dev, "<%s>\n", __func__);
1039
aa11e38c
DA
1040 irq = platform_get_irq(pdev, 0);
1041 if (irq < 0) {
1042 dev_err(&pdev->dev, "can't get irq number\n");
a8763f33 1043 return irq;
aa11e38c
DA
1044 }
1045
3cc2d009 1046 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
84dbf809
TR
1047 base = devm_ioremap_resource(&pdev->dev, res);
1048 if (IS_ERR(base))
1049 return PTR_ERR(base);
aa11e38c 1050
ce1a7884 1051 phy_addr = (dma_addr_t)res->start;
d4ffeecb 1052 i2c_imx = devm_kzalloc(&pdev->dev, sizeof(*i2c_imx), GFP_KERNEL);
46797a2a 1053 if (!i2c_imx)
9f8a3e7f 1054 return -ENOMEM;
309c18d2 1055
5bdfba29 1056 if (of_id)
4b775022 1057 i2c_imx->hwdata = of_id->data;
0fc1347a 1058 else
4b775022
JL
1059 i2c_imx->hwdata = (struct imx_i2c_hwdata *)
1060 platform_get_device_id(pdev)->driver_data;
5bdfba29 1061
aa11e38c 1062 /* Setup i2c_imx driver structure */
973c5ed4 1063 strlcpy(i2c_imx->adapter.name, pdev->name, sizeof(i2c_imx->adapter.name));
aa11e38c
DA
1064 i2c_imx->adapter.owner = THIS_MODULE;
1065 i2c_imx->adapter.algo = &i2c_imx_algo;
1066 i2c_imx->adapter.dev.parent = &pdev->dev;
4e355f51 1067 i2c_imx->adapter.nr = pdev->id;
dfcd04b1 1068 i2c_imx->adapter.dev.of_node = pdev->dev.of_node;
aa11e38c 1069 i2c_imx->base = base;
aa11e38c
DA
1070
1071 /* Get I2C clock */
1f09c672 1072 i2c_imx->clk = devm_clk_get(&pdev->dev, NULL);
aa11e38c 1073 if (IS_ERR(i2c_imx->clk)) {
aa11e38c 1074 dev_err(&pdev->dev, "can't get I2C clock\n");
9f8a3e7f 1075 return PTR_ERR(i2c_imx->clk);
aa11e38c 1076 }
aa11e38c 1077
46f2832b
JL
1078 ret = clk_prepare_enable(i2c_imx->clk);
1079 if (ret) {
588eb93e 1080 dev_err(&pdev->dev, "can't enable I2C clock, ret=%d\n", ret);
46f2832b
JL
1081 return ret;
1082 }
1c4b6c3b
GP
1083
1084 i2c_imx->pinctrl = devm_pinctrl_get(&pdev->dev);
1085 if (IS_ERR(i2c_imx->pinctrl)) {
1086 ret = PTR_ERR(i2c_imx->pinctrl);
1087 goto clk_disable;
1088 }
1089
aa11e38c 1090 /* Request IRQ */
9f8a3e7f
RZ
1091 ret = devm_request_irq(&pdev->dev, irq, i2c_imx_isr, 0,
1092 pdev->name, i2c_imx);
aa11e38c 1093 if (ret) {
9f8a3e7f 1094 dev_err(&pdev->dev, "can't claim irq %d\n", irq);
a4ce47f1 1095 goto clk_disable;
aa11e38c
DA
1096 }
1097
1098 /* Init queue */
1099 init_waitqueue_head(&i2c_imx->queue);
1100
1101 /* Set up adapter data */
1102 i2c_set_adapdata(&i2c_imx->adapter, i2c_imx);
1103
588eb93e
GP
1104 /* Set up platform driver data */
1105 platform_set_drvdata(pdev, i2c_imx);
1106
1107 pm_runtime_set_autosuspend_delay(&pdev->dev, I2C_PM_TIMEOUT);
1108 pm_runtime_use_autosuspend(&pdev->dev);
1109 pm_runtime_set_active(&pdev->dev);
1110 pm_runtime_enable(&pdev->dev);
1111
1112 ret = pm_runtime_get_sync(&pdev->dev);
1113 if (ret < 0)
1114 goto rpm_disable;
1115
aa11e38c 1116 /* Set up clock divider */
9b2a6da3 1117 i2c_imx->bitrate = IMX_I2C_BIT_RATE;
dfcd04b1 1118 ret = of_property_read_u32(pdev->dev.of_node,
9b2a6da3 1119 "clock-frequency", &i2c_imx->bitrate);
dfcd04b1 1120 if (ret < 0 && pdata && pdata->bitrate)
9b2a6da3 1121 i2c_imx->bitrate = pdata->bitrate;
aa11e38c
DA
1122
1123 /* Set up chip registers to defaults */
4b775022
JL
1124 imx_i2c_write_reg(i2c_imx->hwdata->i2cr_ien_opcode ^ I2CR_IEN,
1125 i2c_imx, IMX_I2C_I2CR);
1126 imx_i2c_write_reg(i2c_imx->hwdata->i2sr_clr_opcode, i2c_imx, IMX_I2C_I2SR);
aa11e38c 1127
a5f65018
GP
1128 i2c_imx_init_recovery_info(i2c_imx, pdev);
1129
aa11e38c
DA
1130 /* Add I2C adapter */
1131 ret = i2c_add_numbered_adapter(&i2c_imx->adapter);
ea734404 1132 if (ret < 0)
588eb93e 1133 goto rpm_disable;
aa11e38c 1134
588eb93e
GP
1135 pm_runtime_mark_last_busy(&pdev->dev);
1136 pm_runtime_put_autosuspend(&pdev->dev);
aa11e38c 1137
9f8a3e7f 1138 dev_dbg(&i2c_imx->adapter.dev, "claimed irq %d\n", irq);
64bdfbfc 1139 dev_dbg(&i2c_imx->adapter.dev, "device resources: %pR\n", res);
aa11e38c
DA
1140 dev_dbg(&i2c_imx->adapter.dev, "adapter name: \"%s\"\n",
1141 i2c_imx->adapter.name);
06d141e9 1142 dev_info(&i2c_imx->adapter.dev, "IMX I2C adapter registered\n");
aa11e38c 1143
4e355f51 1144 /* Init DMA config if supported */
ce1a7884
YY
1145 i2c_imx_dma_request(i2c_imx, phy_addr);
1146
aa11e38c 1147 return 0; /* Return OK */
a4ce47f1 1148
588eb93e
GP
1149rpm_disable:
1150 pm_runtime_put_noidle(&pdev->dev);
1151 pm_runtime_disable(&pdev->dev);
1152 pm_runtime_set_suspended(&pdev->dev);
1153 pm_runtime_dont_use_autosuspend(&pdev->dev);
1154
a4ce47f1
FE
1155clk_disable:
1156 clk_disable_unprepare(i2c_imx->clk);
1157 return ret;
aa11e38c
DA
1158}
1159
3611431c 1160static int i2c_imx_remove(struct platform_device *pdev)
aa11e38c
DA
1161{
1162 struct imx_i2c_struct *i2c_imx = platform_get_drvdata(pdev);
588eb93e
GP
1163 int ret;
1164
1165 ret = pm_runtime_get_sync(&pdev->dev);
1166 if (ret < 0)
1167 return ret;
aa11e38c
DA
1168
1169 /* remove adapter */
1170 dev_dbg(&i2c_imx->adapter.dev, "adapter removed\n");
1171 i2c_del_adapter(&i2c_imx->adapter);
aa11e38c 1172
ce1a7884
YY
1173 if (i2c_imx->dma)
1174 i2c_imx_dma_free(i2c_imx);
1175
aa11e38c 1176 /* setup chip registers to defaults */
1d5ef2a8
JL
1177 imx_i2c_write_reg(0, i2c_imx, IMX_I2C_IADR);
1178 imx_i2c_write_reg(0, i2c_imx, IMX_I2C_IFDR);
1179 imx_i2c_write_reg(0, i2c_imx, IMX_I2C_I2CR);
1180 imx_i2c_write_reg(0, i2c_imx, IMX_I2C_I2SR);
aa11e38c 1181
588eb93e
GP
1182 clk_disable_unprepare(i2c_imx->clk);
1183
1184 pm_runtime_put_noidle(&pdev->dev);
1185 pm_runtime_disable(&pdev->dev);
1186
1187 return 0;
1188}
1189
1190#ifdef CONFIG_PM
1191static int i2c_imx_runtime_suspend(struct device *dev)
1192{
3bf58bb5 1193 struct imx_i2c_struct *i2c_imx = dev_get_drvdata(dev);
588eb93e
GP
1194
1195 clk_disable_unprepare(i2c_imx->clk);
1196
aa11e38c
DA
1197 return 0;
1198}
1199
588eb93e
GP
1200static int i2c_imx_runtime_resume(struct device *dev)
1201{
3bf58bb5 1202 struct imx_i2c_struct *i2c_imx = dev_get_drvdata(dev);
588eb93e
GP
1203 int ret;
1204
1205 ret = clk_prepare_enable(i2c_imx->clk);
1206 if (ret)
1207 dev_err(dev, "can't enable I2C clock, ret=%d\n", ret);
1208
1209 return ret;
1210}
1211
1212static const struct dev_pm_ops i2c_imx_pm_ops = {
1213 SET_RUNTIME_PM_OPS(i2c_imx_runtime_suspend,
1214 i2c_imx_runtime_resume, NULL)
1215};
1216#define I2C_IMX_PM_OPS (&i2c_imx_pm_ops)
1217#else
1218#define I2C_IMX_PM_OPS NULL
1219#endif /* CONFIG_PM */
1220
aa11e38c 1221static struct platform_driver i2c_imx_driver = {
3611431c
WS
1222 .probe = i2c_imx_probe,
1223 .remove = i2c_imx_remove,
588eb93e
GP
1224 .driver = {
1225 .name = DRIVER_NAME,
1226 .pm = I2C_IMX_PM_OPS,
dfcd04b1 1227 .of_match_table = i2c_imx_dt_ids,
5bdfba29 1228 },
588eb93e 1229 .id_table = imx_i2c_devtype,
aa11e38c
DA
1230};
1231
1232static int __init i2c_adap_imx_init(void)
1233{
3611431c 1234 return platform_driver_register(&i2c_imx_driver);
aa11e38c 1235}
5d3f3331 1236subsys_initcall(i2c_adap_imx_init);
aa11e38c
DA
1237
1238static void __exit i2c_adap_imx_exit(void)
1239{
1240 platform_driver_unregister(&i2c_imx_driver);
1241}
aa11e38c
DA
1242module_exit(i2c_adap_imx_exit);
1243
1244MODULE_LICENSE("GPL");
1245MODULE_AUTHOR("Darius Augulis");
1246MODULE_DESCRIPTION("I2C adapter driver for IMX I2C bus");
1247MODULE_ALIAS("platform:" DRIVER_NAME);
This page took 0.448214 seconds and 5 git commands to generate.