Merge tag 'driver-core-4.6-rc4' of git://git.kernel.org/pub/scm/linux/kernel/git...
[deliverable/linux.git] / drivers / idle / intel_idle.c
CommitLineData
26717172
LB
1/*
2 * intel_idle.c - native hardware idle loop for modern Intel processors
3 *
fab04b22 4 * Copyright (c) 2013, Intel Corporation.
26717172
LB
5 * Len Brown <len.brown@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 */
20
21/*
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
26 */
27
28/*
29 * Design Assumptions
30 *
31 * All CPUs have same idle states as boot CPU
32 *
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
35 */
36
37/*
38 * Known limitations
39 *
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
44 *
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
48 *
49 * There is currently no kernel-based automatic probing/loading mechanism
50 * if the driver is built as a module.
51 */
52
53/* un-comment DEBUG to enable pr_debug() statements */
54#define DEBUG
55
56#include <linux/kernel.h>
57#include <linux/cpuidle.h>
76962caa 58#include <linux/tick.h>
26717172
LB
59#include <trace/events/power.h>
60#include <linux/sched.h>
2a2d31c8
SL
61#include <linux/notifier.h>
62#include <linux/cpu.h>
7c52d551 63#include <linux/module.h>
b66b8b9a 64#include <asm/cpu_device_id.h>
bc83cccc 65#include <asm/mwait.h>
14796fca 66#include <asm/msr.h>
26717172 67
d70e28f5 68#define INTEL_IDLE_VERSION "0.4.1"
26717172
LB
69#define PREFIX "intel_idle: "
70
26717172
LB
71static struct cpuidle_driver intel_idle_driver = {
72 .name = "intel_idle",
73 .owner = THIS_MODULE,
74};
75/* intel_idle.max_cstate=0 disables driver */
137ecc77 76static int max_cstate = CPUIDLE_STATE_MAX - 1;
26717172 77
c4236282 78static unsigned int mwait_substates;
26717172 79
2a2d31c8 80#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
26717172 81/* Reliable LAPIC Timer States, bit 1 for C1 etc. */
d13780d4 82static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
26717172 83
b66b8b9a
AK
84struct idle_cpu {
85 struct cpuidle_state *state_table;
86
87 /*
88 * Hardware C-state auto-demotion may not always be optimal.
89 * Indicate which enable bits to clear here.
90 */
91 unsigned long auto_demotion_disable_flags;
8c058d53 92 bool byt_auto_demotion_disable_flag;
32e95180 93 bool disable_promotion_to_c1e;
b66b8b9a
AK
94};
95
96static const struct idle_cpu *icpu;
3265eba0 97static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
46bcfad7
DD
98static int intel_idle(struct cpuidle_device *dev,
99 struct cpuidle_driver *drv, int index);
5fe2e527
RW
100static void intel_idle_freeze(struct cpuidle_device *dev,
101 struct cpuidle_driver *drv, int index);
25ac7761 102static int intel_idle_cpu_init(int cpu);
26717172
LB
103
104static struct cpuidle_state *cpuidle_state_table;
105
956d033f
LB
106/*
107 * Set this flag for states where the HW flushes the TLB for us
108 * and so we don't need cross-calls to keep it consistent.
109 * If this flag is set, SW flushes the TLB, so even if the
110 * HW doesn't do the flushing, this flag is safe to use.
111 */
112#define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
113
b1beab48
LB
114/*
115 * MWAIT takes an 8-bit "hint" in EAX "suggesting"
116 * the C-state (top nibble) and sub-state (bottom nibble)
117 * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
118 *
119 * We store the hint at the top of our "flags" for each state.
120 */
121#define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
122#define MWAIT2flg(eax) ((eax & 0xFF) << 24)
123
26717172
LB
124/*
125 * States are indexed by the cstate number,
126 * which is also the index into the MWAIT hint array.
127 * Thus C0 is a dummy.
128 */
ba0dc81e 129static struct cpuidle_state nehalem_cstates[] = {
e022e7eb 130 {
15e123e5 131 .name = "C1-NHM",
26717172 132 .desc = "MWAIT 0x00",
b82b6cca 133 .flags = MWAIT2flg(0x00),
26717172 134 .exit_latency = 3,
26717172 135 .target_residency = 6,
5fe2e527
RW
136 .enter = &intel_idle,
137 .enter_freeze = intel_idle_freeze, },
32e95180
LB
138 {
139 .name = "C1E-NHM",
140 .desc = "MWAIT 0x01",
b82b6cca 141 .flags = MWAIT2flg(0x01),
32e95180
LB
142 .exit_latency = 10,
143 .target_residency = 20,
5fe2e527
RW
144 .enter = &intel_idle,
145 .enter_freeze = intel_idle_freeze, },
e022e7eb 146 {
15e123e5 147 .name = "C3-NHM",
26717172 148 .desc = "MWAIT 0x10",
b82b6cca 149 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 150 .exit_latency = 20,
26717172 151 .target_residency = 80,
5fe2e527
RW
152 .enter = &intel_idle,
153 .enter_freeze = intel_idle_freeze, },
e022e7eb 154 {
15e123e5 155 .name = "C6-NHM",
26717172 156 .desc = "MWAIT 0x20",
b82b6cca 157 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 158 .exit_latency = 200,
26717172 159 .target_residency = 800,
5fe2e527
RW
160 .enter = &intel_idle,
161 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
162 {
163 .enter = NULL }
26717172
LB
164};
165
ba0dc81e 166static struct cpuidle_state snb_cstates[] = {
e022e7eb 167 {
15e123e5 168 .name = "C1-SNB",
d13780d4 169 .desc = "MWAIT 0x00",
b82b6cca 170 .flags = MWAIT2flg(0x00),
32e95180
LB
171 .exit_latency = 2,
172 .target_residency = 2,
5fe2e527
RW
173 .enter = &intel_idle,
174 .enter_freeze = intel_idle_freeze, },
32e95180
LB
175 {
176 .name = "C1E-SNB",
177 .desc = "MWAIT 0x01",
b82b6cca 178 .flags = MWAIT2flg(0x01),
32e95180
LB
179 .exit_latency = 10,
180 .target_residency = 20,
5fe2e527
RW
181 .enter = &intel_idle,
182 .enter_freeze = intel_idle_freeze, },
e022e7eb 183 {
15e123e5 184 .name = "C3-SNB",
d13780d4 185 .desc = "MWAIT 0x10",
b82b6cca 186 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 187 .exit_latency = 80,
ddbd550d 188 .target_residency = 211,
5fe2e527
RW
189 .enter = &intel_idle,
190 .enter_freeze = intel_idle_freeze, },
e022e7eb 191 {
15e123e5 192 .name = "C6-SNB",
d13780d4 193 .desc = "MWAIT 0x20",
b82b6cca 194 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 195 .exit_latency = 104,
ddbd550d 196 .target_residency = 345,
5fe2e527
RW
197 .enter = &intel_idle,
198 .enter_freeze = intel_idle_freeze, },
e022e7eb 199 {
15e123e5 200 .name = "C7-SNB",
d13780d4 201 .desc = "MWAIT 0x30",
b82b6cca 202 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 203 .exit_latency = 109,
ddbd550d 204 .target_residency = 345,
5fe2e527
RW
205 .enter = &intel_idle,
206 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
207 {
208 .enter = NULL }
d13780d4
LB
209};
210
718987d6
LB
211static struct cpuidle_state byt_cstates[] = {
212 {
213 .name = "C1-BYT",
214 .desc = "MWAIT 0x00",
b82b6cca 215 .flags = MWAIT2flg(0x00),
718987d6
LB
216 .exit_latency = 1,
217 .target_residency = 1,
5fe2e527
RW
218 .enter = &intel_idle,
219 .enter_freeze = intel_idle_freeze, },
718987d6
LB
220 {
221 .name = "C6N-BYT",
222 .desc = "MWAIT 0x58",
b82b6cca 223 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
d7ef7671 224 .exit_latency = 300,
718987d6 225 .target_residency = 275,
5fe2e527
RW
226 .enter = &intel_idle,
227 .enter_freeze = intel_idle_freeze, },
718987d6
LB
228 {
229 .name = "C6S-BYT",
230 .desc = "MWAIT 0x52",
b82b6cca 231 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
d7ef7671 232 .exit_latency = 500,
718987d6 233 .target_residency = 560,
5fe2e527
RW
234 .enter = &intel_idle,
235 .enter_freeze = intel_idle_freeze, },
718987d6
LB
236 {
237 .name = "C7-BYT",
238 .desc = "MWAIT 0x60",
b82b6cca 239 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6 240 .exit_latency = 1200,
d7ef7671 241 .target_residency = 4000,
5fe2e527
RW
242 .enter = &intel_idle,
243 .enter_freeze = intel_idle_freeze, },
718987d6
LB
244 {
245 .name = "C7S-BYT",
246 .desc = "MWAIT 0x64",
b82b6cca 247 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6
LB
248 .exit_latency = 10000,
249 .target_residency = 20000,
5fe2e527
RW
250 .enter = &intel_idle,
251 .enter_freeze = intel_idle_freeze, },
718987d6
LB
252 {
253 .enter = NULL }
254};
255
cab07a56
LB
256static struct cpuidle_state cht_cstates[] = {
257 {
258 .name = "C1-CHT",
259 .desc = "MWAIT 0x00",
260 .flags = MWAIT2flg(0x00),
261 .exit_latency = 1,
262 .target_residency = 1,
263 .enter = &intel_idle,
264 .enter_freeze = intel_idle_freeze, },
265 {
266 .name = "C6N-CHT",
267 .desc = "MWAIT 0x58",
268 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
269 .exit_latency = 80,
270 .target_residency = 275,
271 .enter = &intel_idle,
272 .enter_freeze = intel_idle_freeze, },
273 {
274 .name = "C6S-CHT",
275 .desc = "MWAIT 0x52",
276 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
277 .exit_latency = 200,
278 .target_residency = 560,
279 .enter = &intel_idle,
280 .enter_freeze = intel_idle_freeze, },
281 {
282 .name = "C7-CHT",
283 .desc = "MWAIT 0x60",
284 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
285 .exit_latency = 1200,
286 .target_residency = 4000,
287 .enter = &intel_idle,
288 .enter_freeze = intel_idle_freeze, },
289 {
290 .name = "C7S-CHT",
291 .desc = "MWAIT 0x64",
292 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
293 .exit_latency = 10000,
294 .target_residency = 20000,
295 .enter = &intel_idle,
296 .enter_freeze = intel_idle_freeze, },
297 {
298 .enter = NULL }
299};
300
ba0dc81e 301static struct cpuidle_state ivb_cstates[] = {
e022e7eb 302 {
6edab08c
LB
303 .name = "C1-IVB",
304 .desc = "MWAIT 0x00",
b82b6cca 305 .flags = MWAIT2flg(0x00),
6edab08c
LB
306 .exit_latency = 1,
307 .target_residency = 1,
5fe2e527
RW
308 .enter = &intel_idle,
309 .enter_freeze = intel_idle_freeze, },
32e95180
LB
310 {
311 .name = "C1E-IVB",
312 .desc = "MWAIT 0x01",
b82b6cca 313 .flags = MWAIT2flg(0x01),
32e95180
LB
314 .exit_latency = 10,
315 .target_residency = 20,
5fe2e527
RW
316 .enter = &intel_idle,
317 .enter_freeze = intel_idle_freeze, },
e022e7eb 318 {
6edab08c
LB
319 .name = "C3-IVB",
320 .desc = "MWAIT 0x10",
b82b6cca 321 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
322 .exit_latency = 59,
323 .target_residency = 156,
5fe2e527
RW
324 .enter = &intel_idle,
325 .enter_freeze = intel_idle_freeze, },
e022e7eb 326 {
6edab08c
LB
327 .name = "C6-IVB",
328 .desc = "MWAIT 0x20",
b82b6cca 329 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
330 .exit_latency = 80,
331 .target_residency = 300,
5fe2e527
RW
332 .enter = &intel_idle,
333 .enter_freeze = intel_idle_freeze, },
e022e7eb 334 {
6edab08c
LB
335 .name = "C7-IVB",
336 .desc = "MWAIT 0x30",
b82b6cca 337 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
338 .exit_latency = 87,
339 .target_residency = 300,
5fe2e527
RW
340 .enter = &intel_idle,
341 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
342 {
343 .enter = NULL }
6edab08c
LB
344};
345
0138d8f0
LB
346static struct cpuidle_state ivt_cstates[] = {
347 {
348 .name = "C1-IVT",
349 .desc = "MWAIT 0x00",
b82b6cca 350 .flags = MWAIT2flg(0x00),
0138d8f0
LB
351 .exit_latency = 1,
352 .target_residency = 1,
5fe2e527
RW
353 .enter = &intel_idle,
354 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
355 {
356 .name = "C1E-IVT",
357 .desc = "MWAIT 0x01",
b82b6cca 358 .flags = MWAIT2flg(0x01),
0138d8f0
LB
359 .exit_latency = 10,
360 .target_residency = 80,
5fe2e527
RW
361 .enter = &intel_idle,
362 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
363 {
364 .name = "C3-IVT",
365 .desc = "MWAIT 0x10",
b82b6cca 366 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
367 .exit_latency = 59,
368 .target_residency = 156,
5fe2e527
RW
369 .enter = &intel_idle,
370 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
371 {
372 .name = "C6-IVT",
373 .desc = "MWAIT 0x20",
b82b6cca 374 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
375 .exit_latency = 82,
376 .target_residency = 300,
5fe2e527
RW
377 .enter = &intel_idle,
378 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
379 {
380 .enter = NULL }
381};
382
383static struct cpuidle_state ivt_cstates_4s[] = {
384 {
385 .name = "C1-IVT-4S",
386 .desc = "MWAIT 0x00",
b82b6cca 387 .flags = MWAIT2flg(0x00),
0138d8f0
LB
388 .exit_latency = 1,
389 .target_residency = 1,
5fe2e527
RW
390 .enter = &intel_idle,
391 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
392 {
393 .name = "C1E-IVT-4S",
394 .desc = "MWAIT 0x01",
b82b6cca 395 .flags = MWAIT2flg(0x01),
0138d8f0
LB
396 .exit_latency = 10,
397 .target_residency = 250,
5fe2e527
RW
398 .enter = &intel_idle,
399 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
400 {
401 .name = "C3-IVT-4S",
402 .desc = "MWAIT 0x10",
b82b6cca 403 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
404 .exit_latency = 59,
405 .target_residency = 300,
5fe2e527
RW
406 .enter = &intel_idle,
407 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
408 {
409 .name = "C6-IVT-4S",
410 .desc = "MWAIT 0x20",
b82b6cca 411 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
412 .exit_latency = 84,
413 .target_residency = 400,
5fe2e527
RW
414 .enter = &intel_idle,
415 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
416 {
417 .enter = NULL }
418};
419
420static struct cpuidle_state ivt_cstates_8s[] = {
421 {
422 .name = "C1-IVT-8S",
423 .desc = "MWAIT 0x00",
b82b6cca 424 .flags = MWAIT2flg(0x00),
0138d8f0
LB
425 .exit_latency = 1,
426 .target_residency = 1,
5fe2e527
RW
427 .enter = &intel_idle,
428 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
429 {
430 .name = "C1E-IVT-8S",
431 .desc = "MWAIT 0x01",
b82b6cca 432 .flags = MWAIT2flg(0x01),
0138d8f0
LB
433 .exit_latency = 10,
434 .target_residency = 500,
5fe2e527
RW
435 .enter = &intel_idle,
436 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
437 {
438 .name = "C3-IVT-8S",
439 .desc = "MWAIT 0x10",
b82b6cca 440 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
441 .exit_latency = 59,
442 .target_residency = 600,
5fe2e527
RW
443 .enter = &intel_idle,
444 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
445 {
446 .name = "C6-IVT-8S",
447 .desc = "MWAIT 0x20",
b82b6cca 448 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
449 .exit_latency = 88,
450 .target_residency = 700,
5fe2e527
RW
451 .enter = &intel_idle,
452 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
453 {
454 .enter = NULL }
455};
456
ba0dc81e 457static struct cpuidle_state hsw_cstates[] = {
e022e7eb 458 {
85a4d2d4
LB
459 .name = "C1-HSW",
460 .desc = "MWAIT 0x00",
b82b6cca 461 .flags = MWAIT2flg(0x00),
85a4d2d4
LB
462 .exit_latency = 2,
463 .target_residency = 2,
5fe2e527
RW
464 .enter = &intel_idle,
465 .enter_freeze = intel_idle_freeze, },
32e95180
LB
466 {
467 .name = "C1E-HSW",
468 .desc = "MWAIT 0x01",
b82b6cca 469 .flags = MWAIT2flg(0x01),
32e95180
LB
470 .exit_latency = 10,
471 .target_residency = 20,
5fe2e527
RW
472 .enter = &intel_idle,
473 .enter_freeze = intel_idle_freeze, },
e022e7eb 474 {
85a4d2d4
LB
475 .name = "C3-HSW",
476 .desc = "MWAIT 0x10",
b82b6cca 477 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
478 .exit_latency = 33,
479 .target_residency = 100,
5fe2e527
RW
480 .enter = &intel_idle,
481 .enter_freeze = intel_idle_freeze, },
e022e7eb 482 {
85a4d2d4
LB
483 .name = "C6-HSW",
484 .desc = "MWAIT 0x20",
b82b6cca 485 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
486 .exit_latency = 133,
487 .target_residency = 400,
5fe2e527
RW
488 .enter = &intel_idle,
489 .enter_freeze = intel_idle_freeze, },
e022e7eb 490 {
85a4d2d4
LB
491 .name = "C7s-HSW",
492 .desc = "MWAIT 0x32",
b82b6cca 493 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
494 .exit_latency = 166,
495 .target_residency = 500,
5fe2e527
RW
496 .enter = &intel_idle,
497 .enter_freeze = intel_idle_freeze, },
86239ceb
LB
498 {
499 .name = "C8-HSW",
500 .desc = "MWAIT 0x40",
b82b6cca 501 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
502 .exit_latency = 300,
503 .target_residency = 900,
5fe2e527
RW
504 .enter = &intel_idle,
505 .enter_freeze = intel_idle_freeze, },
86239ceb
LB
506 {
507 .name = "C9-HSW",
508 .desc = "MWAIT 0x50",
b82b6cca 509 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
510 .exit_latency = 600,
511 .target_residency = 1800,
5fe2e527
RW
512 .enter = &intel_idle,
513 .enter_freeze = intel_idle_freeze, },
86239ceb
LB
514 {
515 .name = "C10-HSW",
516 .desc = "MWAIT 0x60",
b82b6cca 517 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
518 .exit_latency = 2600,
519 .target_residency = 7700,
5fe2e527
RW
520 .enter = &intel_idle,
521 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
522 {
523 .enter = NULL }
85a4d2d4 524};
a138b568
LB
525static struct cpuidle_state bdw_cstates[] = {
526 {
527 .name = "C1-BDW",
528 .desc = "MWAIT 0x00",
b82b6cca 529 .flags = MWAIT2flg(0x00),
a138b568
LB
530 .exit_latency = 2,
531 .target_residency = 2,
5fe2e527
RW
532 .enter = &intel_idle,
533 .enter_freeze = intel_idle_freeze, },
a138b568
LB
534 {
535 .name = "C1E-BDW",
536 .desc = "MWAIT 0x01",
b82b6cca 537 .flags = MWAIT2flg(0x01),
a138b568
LB
538 .exit_latency = 10,
539 .target_residency = 20,
5fe2e527
RW
540 .enter = &intel_idle,
541 .enter_freeze = intel_idle_freeze, },
a138b568
LB
542 {
543 .name = "C3-BDW",
544 .desc = "MWAIT 0x10",
b82b6cca 545 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
546 .exit_latency = 40,
547 .target_residency = 100,
5fe2e527
RW
548 .enter = &intel_idle,
549 .enter_freeze = intel_idle_freeze, },
a138b568
LB
550 {
551 .name = "C6-BDW",
552 .desc = "MWAIT 0x20",
b82b6cca 553 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
554 .exit_latency = 133,
555 .target_residency = 400,
5fe2e527
RW
556 .enter = &intel_idle,
557 .enter_freeze = intel_idle_freeze, },
a138b568
LB
558 {
559 .name = "C7s-BDW",
560 .desc = "MWAIT 0x32",
b82b6cca 561 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
562 .exit_latency = 166,
563 .target_residency = 500,
5fe2e527
RW
564 .enter = &intel_idle,
565 .enter_freeze = intel_idle_freeze, },
a138b568
LB
566 {
567 .name = "C8-BDW",
568 .desc = "MWAIT 0x40",
b82b6cca 569 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
570 .exit_latency = 300,
571 .target_residency = 900,
5fe2e527
RW
572 .enter = &intel_idle,
573 .enter_freeze = intel_idle_freeze, },
a138b568
LB
574 {
575 .name = "C9-BDW",
576 .desc = "MWAIT 0x50",
b82b6cca 577 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
578 .exit_latency = 600,
579 .target_residency = 1800,
5fe2e527
RW
580 .enter = &intel_idle,
581 .enter_freeze = intel_idle_freeze, },
a138b568
LB
582 {
583 .name = "C10-BDW",
584 .desc = "MWAIT 0x60",
b82b6cca 585 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
586 .exit_latency = 2600,
587 .target_residency = 7700,
5fe2e527
RW
588 .enter = &intel_idle,
589 .enter_freeze = intel_idle_freeze, },
a138b568
LB
590 {
591 .enter = NULL }
592};
85a4d2d4 593
493f133f
LB
594static struct cpuidle_state skl_cstates[] = {
595 {
596 .name = "C1-SKL",
597 .desc = "MWAIT 0x00",
598 .flags = MWAIT2flg(0x00),
599 .exit_latency = 2,
600 .target_residency = 2,
601 .enter = &intel_idle,
602 .enter_freeze = intel_idle_freeze, },
603 {
604 .name = "C1E-SKL",
605 .desc = "MWAIT 0x01",
606 .flags = MWAIT2flg(0x01),
607 .exit_latency = 10,
608 .target_residency = 20,
609 .enter = &intel_idle,
610 .enter_freeze = intel_idle_freeze, },
611 {
612 .name = "C3-SKL",
613 .desc = "MWAIT 0x10",
614 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
615 .exit_latency = 70,
616 .target_residency = 100,
617 .enter = &intel_idle,
618 .enter_freeze = intel_idle_freeze, },
619 {
620 .name = "C6-SKL",
621 .desc = "MWAIT 0x20",
622 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
135919a3 623 .exit_latency = 85,
493f133f
LB
624 .target_residency = 200,
625 .enter = &intel_idle,
626 .enter_freeze = intel_idle_freeze, },
627 {
628 .name = "C7s-SKL",
629 .desc = "MWAIT 0x33",
630 .flags = MWAIT2flg(0x33) | CPUIDLE_FLAG_TLB_FLUSHED,
631 .exit_latency = 124,
632 .target_residency = 800,
633 .enter = &intel_idle,
634 .enter_freeze = intel_idle_freeze, },
635 {
636 .name = "C8-SKL",
637 .desc = "MWAIT 0x40",
638 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
135919a3 639 .exit_latency = 200,
493f133f
LB
640 .target_residency = 800,
641 .enter = &intel_idle,
642 .enter_freeze = intel_idle_freeze, },
135919a3
LB
643 {
644 .name = "C9-SKL",
645 .desc = "MWAIT 0x50",
646 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
647 .exit_latency = 480,
648 .target_residency = 5000,
649 .enter = &intel_idle,
650 .enter_freeze = intel_idle_freeze, },
493f133f
LB
651 {
652 .name = "C10-SKL",
653 .desc = "MWAIT 0x60",
654 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
655 .exit_latency = 890,
656 .target_residency = 5000,
657 .enter = &intel_idle,
658 .enter_freeze = intel_idle_freeze, },
659 {
660 .enter = NULL }
661};
662
f9e71657
LB
663static struct cpuidle_state skx_cstates[] = {
664 {
665 .name = "C1-SKX",
666 .desc = "MWAIT 0x00",
667 .flags = MWAIT2flg(0x00),
668 .exit_latency = 2,
669 .target_residency = 2,
670 .enter = &intel_idle,
671 .enter_freeze = intel_idle_freeze, },
672 {
673 .name = "C1E-SKX",
674 .desc = "MWAIT 0x01",
675 .flags = MWAIT2flg(0x01),
676 .exit_latency = 10,
677 .target_residency = 20,
678 .enter = &intel_idle,
679 .enter_freeze = intel_idle_freeze, },
680 {
681 .name = "C6-SKX",
682 .desc = "MWAIT 0x20",
683 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
684 .exit_latency = 133,
685 .target_residency = 600,
686 .enter = &intel_idle,
687 .enter_freeze = intel_idle_freeze, },
688 {
689 .enter = NULL }
690};
691
ba0dc81e 692static struct cpuidle_state atom_cstates[] = {
e022e7eb 693 {
32e95180 694 .name = "C1E-ATM",
26717172 695 .desc = "MWAIT 0x00",
b82b6cca 696 .flags = MWAIT2flg(0x00),
32e95180
LB
697 .exit_latency = 10,
698 .target_residency = 20,
5fe2e527
RW
699 .enter = &intel_idle,
700 .enter_freeze = intel_idle_freeze, },
e022e7eb 701 {
15e123e5 702 .name = "C2-ATM",
26717172 703 .desc = "MWAIT 0x10",
b82b6cca 704 .flags = MWAIT2flg(0x10),
26717172 705 .exit_latency = 20,
26717172 706 .target_residency = 80,
5fe2e527
RW
707 .enter = &intel_idle,
708 .enter_freeze = intel_idle_freeze, },
e022e7eb 709 {
15e123e5 710 .name = "C4-ATM",
26717172 711 .desc = "MWAIT 0x30",
b82b6cca 712 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 713 .exit_latency = 100,
26717172 714 .target_residency = 400,
5fe2e527
RW
715 .enter = &intel_idle,
716 .enter_freeze = intel_idle_freeze, },
e022e7eb 717 {
15e123e5 718 .name = "C6-ATM",
7fcca7d9 719 .desc = "MWAIT 0x52",
b82b6cca 720 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
7fcca7d9 721 .exit_latency = 140,
7fcca7d9 722 .target_residency = 560,
5fe2e527
RW
723 .enter = &intel_idle,
724 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
725 {
726 .enter = NULL }
26717172 727};
88390996 728static struct cpuidle_state avn_cstates[] = {
fab04b22
LB
729 {
730 .name = "C1-AVN",
731 .desc = "MWAIT 0x00",
b82b6cca 732 .flags = MWAIT2flg(0x00),
fab04b22
LB
733 .exit_latency = 2,
734 .target_residency = 2,
5fe2e527
RW
735 .enter = &intel_idle,
736 .enter_freeze = intel_idle_freeze, },
fab04b22
LB
737 {
738 .name = "C6-AVN",
739 .desc = "MWAIT 0x51",
b82b6cca 740 .flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TLB_FLUSHED,
fab04b22
LB
741 .exit_latency = 15,
742 .target_residency = 45,
5fe2e527
RW
743 .enter = &intel_idle,
744 .enter_freeze = intel_idle_freeze, },
88390996
JL
745 {
746 .enter = NULL }
fab04b22 747};
281baf7a
DC
748static struct cpuidle_state knl_cstates[] = {
749 {
750 .name = "C1-KNL",
751 .desc = "MWAIT 0x00",
752 .flags = MWAIT2flg(0x00),
753 .exit_latency = 1,
754 .target_residency = 2,
755 .enter = &intel_idle,
756 .enter_freeze = intel_idle_freeze },
757 {
758 .name = "C6-KNL",
759 .desc = "MWAIT 0x10",
760 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
761 .exit_latency = 120,
762 .target_residency = 500,
763 .enter = &intel_idle,
764 .enter_freeze = intel_idle_freeze },
765 {
766 .enter = NULL }
767};
26717172 768
26717172
LB
769/**
770 * intel_idle
771 * @dev: cpuidle_device
46bcfad7 772 * @drv: cpuidle driver
e978aa7d 773 * @index: index of cpuidle state
26717172 774 *
63ff07be 775 * Must be called under local_irq_disable().
26717172 776 */
46bcfad7
DD
777static int intel_idle(struct cpuidle_device *dev,
778 struct cpuidle_driver *drv, int index)
26717172
LB
779{
780 unsigned long ecx = 1; /* break on interrupt flag */
46bcfad7 781 struct cpuidle_state *state = &drv->states[index];
b1beab48 782 unsigned long eax = flg2MWAIT(state->flags);
26717172 783 unsigned int cstate;
26717172
LB
784 int cpu = smp_processor_id();
785
786 cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
787
6110a1f4 788 /*
c8381cc3
LB
789 * leave_mm() to avoid costly and often unnecessary wakeups
790 * for flushing the user TLB's associated with the active mm.
6110a1f4 791 */
c8381cc3 792 if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
6110a1f4
SS
793 leave_mm(cpu);
794
26717172 795 if (!(lapic_timer_reliable_states & (1 << (cstate))))
f6cee191 796 tick_broadcast_enter();
26717172 797
16824255 798 mwait_idle_with_hints(eax, ecx);
26717172 799
26717172 800 if (!(lapic_timer_reliable_states & (1 << (cstate))))
f6cee191 801 tick_broadcast_exit();
26717172 802
e978aa7d 803 return index;
26717172
LB
804}
805
5fe2e527
RW
806/**
807 * intel_idle_freeze - simplified "enter" callback routine for suspend-to-idle
808 * @dev: cpuidle_device
809 * @drv: cpuidle driver
810 * @index: state index
811 */
812static void intel_idle_freeze(struct cpuidle_device *dev,
813 struct cpuidle_driver *drv, int index)
814{
815 unsigned long ecx = 1; /* break on interrupt flag */
816 unsigned long eax = flg2MWAIT(drv->states[index].flags);
817
818 mwait_idle_with_hints(eax, ecx);
819}
820
2a2d31c8
SL
821static void __setup_broadcast_timer(void *arg)
822{
76962caa 823 unsigned long on = (unsigned long)arg;
2a2d31c8 824
76962caa
TG
825 if (on)
826 tick_broadcast_enable();
827 else
828 tick_broadcast_disable();
2a2d31c8
SL
829}
830
25ac7761
DL
831static int cpu_hotplug_notify(struct notifier_block *n,
832 unsigned long action, void *hcpu)
2a2d31c8
SL
833{
834 int hotcpu = (unsigned long)hcpu;
25ac7761 835 struct cpuidle_device *dev;
2a2d31c8 836
e2401453 837 switch (action & ~CPU_TASKS_FROZEN) {
2a2d31c8 838 case CPU_ONLINE:
25ac7761
DL
839
840 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
841 smp_call_function_single(hotcpu, __setup_broadcast_timer,
842 (void *)true, 1);
843
844 /*
845 * Some systems can hotplug a cpu at runtime after
846 * the kernel has booted, we have to initialize the
847 * driver in this case
848 */
849 dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
08820546
RC
850 if (dev->registered)
851 break;
852
853 if (intel_idle_cpu_init(hotcpu))
854 return NOTIFY_BAD;
25ac7761 855
2a2d31c8 856 break;
2a2d31c8
SL
857 }
858 return NOTIFY_OK;
859}
860
25ac7761
DL
861static struct notifier_block cpu_hotplug_notifier = {
862 .notifier_call = cpu_hotplug_notify,
2a2d31c8
SL
863};
864
14796fca
LB
865static void auto_demotion_disable(void *dummy)
866{
867 unsigned long long msr_bits;
868
869 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
b66b8b9a 870 msr_bits &= ~(icpu->auto_demotion_disable_flags);
14796fca
LB
871 wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
872}
32e95180
LB
873static void c1e_promotion_disable(void *dummy)
874{
875 unsigned long long msr_bits;
876
877 rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
878 msr_bits &= ~0x2;
879 wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
880}
14796fca 881
b66b8b9a
AK
882static const struct idle_cpu idle_cpu_nehalem = {
883 .state_table = nehalem_cstates,
b66b8b9a 884 .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
32e95180 885 .disable_promotion_to_c1e = true,
b66b8b9a
AK
886};
887
888static const struct idle_cpu idle_cpu_atom = {
889 .state_table = atom_cstates,
890};
891
892static const struct idle_cpu idle_cpu_lincroft = {
893 .state_table = atom_cstates,
894 .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
895};
896
897static const struct idle_cpu idle_cpu_snb = {
898 .state_table = snb_cstates,
32e95180 899 .disable_promotion_to_c1e = true,
b66b8b9a
AK
900};
901
718987d6
LB
902static const struct idle_cpu idle_cpu_byt = {
903 .state_table = byt_cstates,
904 .disable_promotion_to_c1e = true,
8c058d53 905 .byt_auto_demotion_disable_flag = true,
718987d6
LB
906};
907
cab07a56
LB
908static const struct idle_cpu idle_cpu_cht = {
909 .state_table = cht_cstates,
910 .disable_promotion_to_c1e = true,
911 .byt_auto_demotion_disable_flag = true,
912};
913
6edab08c
LB
914static const struct idle_cpu idle_cpu_ivb = {
915 .state_table = ivb_cstates,
32e95180 916 .disable_promotion_to_c1e = true,
6edab08c
LB
917};
918
0138d8f0
LB
919static const struct idle_cpu idle_cpu_ivt = {
920 .state_table = ivt_cstates,
921 .disable_promotion_to_c1e = true,
922};
923
85a4d2d4
LB
924static const struct idle_cpu idle_cpu_hsw = {
925 .state_table = hsw_cstates,
32e95180 926 .disable_promotion_to_c1e = true,
85a4d2d4
LB
927};
928
a138b568
LB
929static const struct idle_cpu idle_cpu_bdw = {
930 .state_table = bdw_cstates,
931 .disable_promotion_to_c1e = true,
932};
933
493f133f
LB
934static const struct idle_cpu idle_cpu_skl = {
935 .state_table = skl_cstates,
936 .disable_promotion_to_c1e = true,
937};
938
f9e71657
LB
939static const struct idle_cpu idle_cpu_skx = {
940 .state_table = skx_cstates,
941 .disable_promotion_to_c1e = true,
942};
493f133f 943
fab04b22
LB
944static const struct idle_cpu idle_cpu_avn = {
945 .state_table = avn_cstates,
946 .disable_promotion_to_c1e = true,
947};
948
281baf7a
DC
949static const struct idle_cpu idle_cpu_knl = {
950 .state_table = knl_cstates,
951};
952
b66b8b9a
AK
953#define ICPU(model, cpu) \
954 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
955
d5cdc3c4 956static const struct x86_cpu_id intel_idle_ids[] __initconst = {
b66b8b9a
AK
957 ICPU(0x1a, idle_cpu_nehalem),
958 ICPU(0x1e, idle_cpu_nehalem),
959 ICPU(0x1f, idle_cpu_nehalem),
8bf11938
BH
960 ICPU(0x25, idle_cpu_nehalem),
961 ICPU(0x2c, idle_cpu_nehalem),
962 ICPU(0x2e, idle_cpu_nehalem),
b66b8b9a
AK
963 ICPU(0x1c, idle_cpu_atom),
964 ICPU(0x26, idle_cpu_lincroft),
8bf11938 965 ICPU(0x2f, idle_cpu_nehalem),
b66b8b9a
AK
966 ICPU(0x2a, idle_cpu_snb),
967 ICPU(0x2d, idle_cpu_snb),
acead1b0 968 ICPU(0x36, idle_cpu_atom),
718987d6 969 ICPU(0x37, idle_cpu_byt),
cab07a56 970 ICPU(0x4c, idle_cpu_cht),
6edab08c 971 ICPU(0x3a, idle_cpu_ivb),
0138d8f0 972 ICPU(0x3e, idle_cpu_ivt),
85a4d2d4
LB
973 ICPU(0x3c, idle_cpu_hsw),
974 ICPU(0x3f, idle_cpu_hsw),
975 ICPU(0x45, idle_cpu_hsw),
0b15841b 976 ICPU(0x46, idle_cpu_hsw),
a138b568
LB
977 ICPU(0x4d, idle_cpu_avn),
978 ICPU(0x3d, idle_cpu_bdw),
bea57077 979 ICPU(0x47, idle_cpu_bdw),
a138b568
LB
980 ICPU(0x4f, idle_cpu_bdw),
981 ICPU(0x56, idle_cpu_bdw),
493f133f
LB
982 ICPU(0x4e, idle_cpu_skl),
983 ICPU(0x5e, idle_cpu_skl),
3ce093d4
LB
984 ICPU(0x8e, idle_cpu_skl),
985 ICPU(0x9e, idle_cpu_skl),
f9e71657 986 ICPU(0x55, idle_cpu_skx),
281baf7a 987 ICPU(0x57, idle_cpu_knl),
b66b8b9a
AK
988 {}
989};
990MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
991
26717172
LB
992/*
993 * intel_idle_probe()
994 */
00f3e755 995static int __init intel_idle_probe(void)
26717172 996{
c4236282 997 unsigned int eax, ebx, ecx;
b66b8b9a 998 const struct x86_cpu_id *id;
26717172
LB
999
1000 if (max_cstate == 0) {
1001 pr_debug(PREFIX "disabled\n");
1002 return -EPERM;
1003 }
1004
b66b8b9a
AK
1005 id = x86_match_cpu(intel_idle_ids);
1006 if (!id) {
1007 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
1008 boot_cpu_data.x86 == 6)
1009 pr_debug(PREFIX "does not run on family %d model %d\n",
1010 boot_cpu_data.x86, boot_cpu_data.x86_model);
26717172 1011 return -ENODEV;
b66b8b9a 1012 }
26717172
LB
1013
1014 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
1015 return -ENODEV;
1016
c4236282 1017 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
26717172
LB
1018
1019 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
5c2a9f06
TR
1020 !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
1021 !mwait_substates)
26717172 1022 return -ENODEV;
26717172 1023
c4236282 1024 pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
26717172 1025
b66b8b9a
AK
1026 icpu = (const struct idle_cpu *)id->driver_data;
1027 cpuidle_state_table = icpu->state_table;
26717172
LB
1028
1029 pr_debug(PREFIX "v" INTEL_IDLE_VERSION
1030 " model 0x%X\n", boot_cpu_data.x86_model);
1031
26717172
LB
1032 return 0;
1033}
1034
1035/*
1036 * intel_idle_cpuidle_devices_uninit()
ca42489d 1037 * Unregisters the cpuidle devices.
26717172
LB
1038 */
1039static void intel_idle_cpuidle_devices_uninit(void)
1040{
1041 int i;
1042 struct cpuidle_device *dev;
1043
1044 for_each_online_cpu(i) {
1045 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
1046 cpuidle_unregister_device(dev);
1047 }
26717172 1048}
0138d8f0
LB
1049
1050/*
d70e28f5 1051 * ivt_idle_state_table_update(void)
0138d8f0 1052 *
d70e28f5 1053 * Tune IVT multi-socket targets
0138d8f0
LB
1054 * Assumption: num_sockets == (max_package_num + 1)
1055 */
d70e28f5 1056static void ivt_idle_state_table_update(void)
0138d8f0
LB
1057{
1058 /* IVT uses a different table for 1-2, 3-4, and > 4 sockets */
d70e28f5
LB
1059 int cpu, package_num, num_sockets = 1;
1060
1061 for_each_online_cpu(cpu) {
1062 package_num = topology_physical_package_id(cpu);
1063 if (package_num + 1 > num_sockets) {
1064 num_sockets = package_num + 1;
1065
1066 if (num_sockets > 4) {
1067 cpuidle_state_table = ivt_cstates_8s;
1068 return;
0138d8f0
LB
1069 }
1070 }
d70e28f5
LB
1071 }
1072
1073 if (num_sockets > 2)
1074 cpuidle_state_table = ivt_cstates_4s;
1075
1076 /* else, 1 and 2 socket systems use default ivt_cstates */
1077}
1078/*
1079 * sklh_idle_state_table_update(void)
1080 *
1081 * On SKL-H (model 0x5e) disable C8 and C9 if:
1082 * C10 is enabled and SGX disabled
1083 */
1084static void sklh_idle_state_table_update(void)
1085{
1086 unsigned long long msr;
1087 unsigned int eax, ebx, ecx, edx;
1088
1089
1090 /* if PC10 disabled via cmdline intel_idle.max_cstate=7 or shallower */
1091 if (max_cstate <= 7)
1092 return;
1093
1094 /* if PC10 not present in CPUID.MWAIT.EDX */
1095 if ((mwait_substates & (0xF << 28)) == 0)
1096 return;
1097
1098 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr);
1099
1100 /* PC10 is not enabled in PKG C-state limit */
1101 if ((msr & 0xF) != 8)
1102 return;
1103
1104 ecx = 0;
1105 cpuid(7, &eax, &ebx, &ecx, &edx);
1106
1107 /* if SGX is present */
1108 if (ebx & (1 << 2)) {
0138d8f0 1109
d70e28f5
LB
1110 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
1111
1112 /* if SGX is enabled */
1113 if (msr & (1 << 18))
1114 return;
1115 }
1116
1117 skl_cstates[5].disabled = 1; /* C8-SKL */
1118 skl_cstates[6].disabled = 1; /* C9-SKL */
1119}
1120/*
1121 * intel_idle_state_table_update()
1122 *
1123 * Update the default state_table for this CPU-id
1124 */
1125
1126static void intel_idle_state_table_update(void)
1127{
1128 switch (boot_cpu_data.x86_model) {
1129
1130 case 0x3e: /* IVT */
1131 ivt_idle_state_table_update();
1132 break;
1133 case 0x5e: /* SKL-H */
1134 sklh_idle_state_table_update();
1135 break;
0138d8f0 1136 }
0138d8f0
LB
1137}
1138
46bcfad7
DD
1139/*
1140 * intel_idle_cpuidle_driver_init()
1141 * allocate, initialize cpuidle_states
1142 */
5469c827 1143static void __init intel_idle_cpuidle_driver_init(void)
46bcfad7
DD
1144{
1145 int cstate;
1146 struct cpuidle_driver *drv = &intel_idle_driver;
1147
0138d8f0
LB
1148 intel_idle_state_table_update();
1149
46bcfad7
DD
1150 drv->state_count = 1;
1151
e022e7eb 1152 for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
24bfa950 1153 int num_substates, mwait_hint, mwait_cstate;
46bcfad7 1154
7dd0e0af
LB
1155 if ((cpuidle_state_table[cstate].enter == NULL) &&
1156 (cpuidle_state_table[cstate].enter_freeze == NULL))
e022e7eb
LB
1157 break;
1158
1159 if (cstate + 1 > max_cstate) {
46bcfad7
DD
1160 printk(PREFIX "max_cstate %d reached\n",
1161 max_cstate);
1162 break;
1163 }
1164
e022e7eb
LB
1165 mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
1166 mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
e022e7eb 1167
24bfa950 1168 /* number of sub-states for this state in CPUID.MWAIT */
e022e7eb 1169 num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
46bcfad7 1170 & MWAIT_SUBSTATE_MASK;
e022e7eb 1171
24bfa950
LB
1172 /* if NO sub-states for this state in CPUID, skip it */
1173 if (num_substates == 0)
46bcfad7 1174 continue;
46bcfad7 1175
d70e28f5
LB
1176 /* if state marked as disabled, skip it */
1177 if (cpuidle_state_table[cstate].disabled != 0) {
1178 pr_debug(PREFIX "state %s is disabled",
1179 cpuidle_state_table[cstate].name);
1180 continue;
1181 }
1182
1183
e022e7eb 1184 if (((mwait_cstate + 1) > 2) &&
46bcfad7
DD
1185 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
1186 mark_tsc_unstable("TSC halts in idle"
1187 " states deeper than C2");
1188
1189 drv->states[drv->state_count] = /* structure copy */
1190 cpuidle_state_table[cstate];
1191
1192 drv->state_count += 1;
1193 }
1194
8c058d53
LB
1195 if (icpu->byt_auto_demotion_disable_flag) {
1196 wrmsrl(MSR_CC6_DEMOTION_POLICY_CONFIG, 0);
1197 wrmsrl(MSR_MC6_DEMOTION_POLICY_CONFIG, 0);
1198 }
46bcfad7
DD
1199}
1200
1201
26717172 1202/*
65b7f839 1203 * intel_idle_cpu_init()
26717172 1204 * allocate, initialize, register cpuidle_devices
65b7f839 1205 * @cpu: cpu/core to initialize
26717172 1206 */
25ac7761 1207static int intel_idle_cpu_init(int cpu)
26717172 1208{
26717172
LB
1209 struct cpuidle_device *dev;
1210
65b7f839 1211 dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
26717172 1212
65b7f839 1213 dev->cpu = cpu;
26717172 1214
65b7f839
TR
1215 if (cpuidle_register_device(dev)) {
1216 pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
65b7f839 1217 return -EIO;
26717172
LB
1218 }
1219
b66b8b9a 1220 if (icpu->auto_demotion_disable_flags)
65b7f839
TR
1221 smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
1222
dbf87ab8
BZ
1223 if (icpu->disable_promotion_to_c1e)
1224 smp_call_function_single(cpu, c1e_promotion_disable, NULL, 1);
1225
26717172
LB
1226 return 0;
1227}
26717172
LB
1228
1229static int __init intel_idle_init(void)
1230{
65b7f839 1231 int retval, i;
26717172 1232
d1896049
TR
1233 /* Do not load intel_idle at all for now if idle= is passed */
1234 if (boot_option_idle_override != IDLE_NO_OVERRIDE)
1235 return -ENODEV;
1236
26717172
LB
1237 retval = intel_idle_probe();
1238 if (retval)
1239 return retval;
1240
e9df69cc
RC
1241 intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
1242 if (intel_idle_cpuidle_devices == NULL)
1243 return -ENOMEM;
1244
46bcfad7 1245 intel_idle_cpuidle_driver_init();
26717172
LB
1246 retval = cpuidle_register_driver(&intel_idle_driver);
1247 if (retval) {
3735d524 1248 struct cpuidle_driver *drv = cpuidle_get_driver();
26717172 1249 printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
3735d524 1250 drv ? drv->name : "none");
e9df69cc 1251 free_percpu(intel_idle_cpuidle_devices);
26717172
LB
1252 return retval;
1253 }
1254
07494d54
SB
1255 cpu_notifier_register_begin();
1256
65b7f839
TR
1257 for_each_online_cpu(i) {
1258 retval = intel_idle_cpu_init(i);
1259 if (retval) {
b69ef2c0 1260 intel_idle_cpuidle_devices_uninit();
07494d54 1261 cpu_notifier_register_done();
65b7f839 1262 cpuidle_unregister_driver(&intel_idle_driver);
ca42489d 1263 free_percpu(intel_idle_cpuidle_devices);
65b7f839
TR
1264 return retval;
1265 }
26717172 1266 }
07494d54
SB
1267 __register_cpu_notifier(&cpu_hotplug_notifier);
1268
2259a819
RC
1269 if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
1270 lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
1271 else
1272 on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
1273
07494d54 1274 cpu_notifier_register_done();
26717172 1275
2259a819
RC
1276 pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
1277 lapic_timer_reliable_states);
1278
26717172
LB
1279 return 0;
1280}
1281
1282static void __exit intel_idle_exit(void)
1283{
3e66a9ab
RC
1284 struct cpuidle_device *dev;
1285 int i;
1286
07494d54 1287 cpu_notifier_register_begin();
25ac7761
DL
1288
1289 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
39a74fde 1290 on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
07494d54 1291 __unregister_cpu_notifier(&cpu_hotplug_notifier);
3e66a9ab
RC
1292
1293 for_each_possible_cpu(i) {
1294 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
1295 cpuidle_unregister_device(dev);
1296 }
07494d54
SB
1297
1298 cpu_notifier_register_done();
51319918
RC
1299
1300 cpuidle_unregister_driver(&intel_idle_driver);
ca42489d 1301 free_percpu(intel_idle_cpuidle_devices);
26717172
LB
1302}
1303
1304module_init(intel_idle_init);
1305module_exit(intel_idle_exit);
1306
26717172 1307module_param(max_cstate, int, 0444);
26717172
LB
1308
1309MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
1310MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
1311MODULE_LICENSE("GPL");
This page took 0.451883 seconds and 5 git commands to generate.