IB/mlx5: fix VFs callback function prototypes
[deliverable/linux.git] / drivers / infiniband / hw / mlx5 / mlx5_ib.h
CommitLineData
e126ba97 1/*
6cf0a15f 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
146d2f1a 45#include <linux/mlx5/transobj.h>
d2370e0a 46#include <rdma/ib_user_verbs.h>
e126ba97
EC
47
48#define mlx5_ib_dbg(dev, format, arg...) \
49pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
50 __LINE__, current->pid, ##arg)
51
52#define mlx5_ib_err(dev, format, arg...) \
53pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
54 __LINE__, current->pid, ##arg)
55
56#define mlx5_ib_warn(dev, format, arg...) \
57pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
58 __LINE__, current->pid, ##arg)
59
b368d7cb
MB
60#define field_avail(type, fld, sz) (offsetof(type, fld) + \
61 sizeof(((type *)0)->fld) <= (sz))
cfb5e088
HA
62#define MLX5_IB_DEFAULT_UIDX 0xffffff
63#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
b368d7cb 64
e126ba97
EC
65enum {
66 MLX5_IB_MMAP_CMD_SHIFT = 8,
67 MLX5_IB_MMAP_CMD_MASK = 0xff,
68};
69
70enum mlx5_ib_mmap_cmd {
71 MLX5_IB_MMAP_REGULAR_PAGE = 0,
d69e3bcf
MB
72 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
73 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
74 MLX5_IB_MMAP_CORE_CLOCK = 5,
e126ba97
EC
75};
76
77enum {
78 MLX5_RES_SCAT_DATA32_CQE = 0x1,
79 MLX5_RES_SCAT_DATA64_CQE = 0x2,
80 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
81 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
82};
83
84enum mlx5_ib_latency_class {
85 MLX5_IB_LATENCY_CLASS_LOW,
86 MLX5_IB_LATENCY_CLASS_MEDIUM,
87 MLX5_IB_LATENCY_CLASS_HIGH,
88 MLX5_IB_LATENCY_CLASS_FAST_PATH
89};
90
91enum mlx5_ib_mad_ifc_flags {
92 MLX5_MAD_IFC_IGNORE_MKEY = 1,
93 MLX5_MAD_IFC_IGNORE_BKEY = 2,
94 MLX5_MAD_IFC_NET_VIEW = 4,
95};
96
051f2630
LR
97enum {
98 MLX5_CROSS_CHANNEL_UUAR = 0,
99};
100
cfb5e088
HA
101enum {
102 MLX5_CQE_VERSION_V0,
103 MLX5_CQE_VERSION_V1,
104};
105
e126ba97
EC
106struct mlx5_ib_ucontext {
107 struct ib_ucontext ibucontext;
108 struct list_head db_page_list;
109
110 /* protect doorbell record alloc/free
111 */
112 struct mutex db_page_mutex;
113 struct mlx5_uuar_info uuari;
cfb5e088 114 u8 cqe_version;
146d2f1a 115 /* Transport Domain number */
116 u32 tdn;
e126ba97
EC
117};
118
119static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
120{
121 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
122}
123
124struct mlx5_ib_pd {
125 struct ib_pd ibpd;
126 u32 pdn;
e126ba97
EC
127};
128
038d2ef8 129#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
35d19011 130#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
038d2ef8
MG
131#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
132#error "Invalid number of bypass priorities"
133#endif
134#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
135
136#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
137struct mlx5_ib_flow_prio {
138 struct mlx5_flow_table *flow_table;
139 unsigned int refcount;
140};
141
142struct mlx5_ib_flow_handler {
143 struct list_head list;
144 struct ib_flow ibflow;
145 unsigned int prio;
146 struct mlx5_flow_rule *rule;
147};
148
149struct mlx5_ib_flow_db {
150 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
151 /* Protect flow steering bypass flow tables
152 * when add/del flow rules.
153 * only single add/removal of flow steering rule could be done
154 * simultaneously.
155 */
156 struct mutex lock;
157};
158
e126ba97
EC
159/* Use macros here so that don't have to duplicate
160 * enum ib_send_flags and enum ib_qp_type for low-level driver
161 */
162
163#define MLX5_IB_SEND_UMR_UNREG IB_SEND_RESERVED_START
968e78dd
HE
164#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 1)
165#define MLX5_IB_SEND_UMR_UPDATE_MTT (IB_SEND_RESERVED_START << 2)
56e11d62
NO
166
167#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 3)
168#define MLX5_IB_SEND_UMR_UPDATE_PD (IB_SEND_RESERVED_START << 4)
169#define MLX5_IB_SEND_UMR_UPDATE_ACCESS IB_SEND_RESERVED_END
170
e126ba97 171#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
d16e91da
HE
172/*
173 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
174 * creates the actual hardware QP.
175 */
176#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
e126ba97
EC
177#define MLX5_IB_WR_UMR IB_WR_RESERVED1
178
b11a4f9c
HE
179/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
180 *
181 * These flags are intended for internal use by the mlx5_ib driver, and they
182 * rely on the range reserved for that use in the ib_qp_create_flags enum.
183 */
184
185/* Create a UD QP whose source QP number is 1 */
186static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
187{
188 return IB_QP_CREATE_RESERVED_START;
189}
190
e126ba97
EC
191struct wr_list {
192 u16 opcode;
193 u16 next;
194};
195
196struct mlx5_ib_wq {
197 u64 *wrid;
198 u32 *wr_data;
199 struct wr_list *w_list;
200 unsigned *wqe_head;
201 u16 unsig_count;
202
203 /* serialize post to the work queue
204 */
205 spinlock_t lock;
206 int wqe_cnt;
207 int max_post;
208 int max_gs;
209 int offset;
210 int wqe_shift;
211 unsigned head;
212 unsigned tail;
213 u16 cur_post;
214 u16 last_poll;
215 void *qend;
216};
217
218enum {
219 MLX5_QP_USER,
220 MLX5_QP_KERNEL,
221 MLX5_QP_EMPTY
222};
223
6aec21f6
HE
224/*
225 * Connect-IB can trigger up to four concurrent pagefaults
226 * per-QP.
227 */
228enum mlx5_ib_pagefault_context {
229 MLX5_IB_PAGEFAULT_RESPONDER_READ,
230 MLX5_IB_PAGEFAULT_REQUESTOR_READ,
231 MLX5_IB_PAGEFAULT_RESPONDER_WRITE,
232 MLX5_IB_PAGEFAULT_REQUESTOR_WRITE,
233 MLX5_IB_PAGEFAULT_CONTEXTS
234};
235
236static inline enum mlx5_ib_pagefault_context
237 mlx5_ib_get_pagefault_context(struct mlx5_pagefault *pagefault)
238{
239 return pagefault->flags & (MLX5_PFAULT_REQUESTOR | MLX5_PFAULT_WRITE);
240}
241
242struct mlx5_ib_pfault {
243 struct work_struct work;
244 struct mlx5_pagefault mpfault;
245};
246
19098df2 247struct mlx5_ib_ubuffer {
248 struct ib_umem *umem;
249 int buf_size;
250 u64 buf_addr;
251};
252
253struct mlx5_ib_qp_base {
254 struct mlx5_ib_qp *container_mibqp;
255 struct mlx5_core_qp mqp;
256 struct mlx5_ib_ubuffer ubuffer;
257};
258
259struct mlx5_ib_qp_trans {
260 struct mlx5_ib_qp_base base;
261 u16 xrcdn;
262 u8 alt_port;
263 u8 atomic_rd_en;
264 u8 resp_depth;
265};
266
038d2ef8 267struct mlx5_ib_rq {
0fb2ed66 268 struct mlx5_ib_qp_base base;
269 struct mlx5_ib_wq *rq;
270 struct mlx5_ib_ubuffer ubuffer;
271 struct mlx5_db *doorbell;
038d2ef8 272 u32 tirn;
0fb2ed66 273 u8 state;
274};
275
276struct mlx5_ib_sq {
277 struct mlx5_ib_qp_base base;
278 struct mlx5_ib_wq *sq;
279 struct mlx5_ib_ubuffer ubuffer;
280 struct mlx5_db *doorbell;
281 u32 tisn;
282 u8 state;
038d2ef8
MG
283};
284
285struct mlx5_ib_raw_packet_qp {
0fb2ed66 286 struct mlx5_ib_sq sq;
038d2ef8
MG
287 struct mlx5_ib_rq rq;
288};
289
e126ba97
EC
290struct mlx5_ib_qp {
291 struct ib_qp ibqp;
038d2ef8 292 union {
0fb2ed66 293 struct mlx5_ib_qp_trans trans_qp;
294 struct mlx5_ib_raw_packet_qp raw_packet_qp;
038d2ef8 295 };
e126ba97
EC
296 struct mlx5_buf buf;
297
298 struct mlx5_db db;
299 struct mlx5_ib_wq rq;
300
e126ba97
EC
301 u8 sq_signal_bits;
302 u8 fm_cache;
e126ba97
EC
303 struct mlx5_ib_wq sq;
304
e126ba97
EC
305 /* serialize qp state modifications
306 */
307 struct mutex mutex;
e126ba97
EC
308 u32 flags;
309 u8 port;
e126ba97 310 u8 state;
e126ba97
EC
311 int wq_sig;
312 int scat_cqe;
313 int max_inline_data;
314 struct mlx5_bf *bf;
315 int has_rq;
316
317 /* only for user space QPs. For kernel
318 * we have it from the bf object
319 */
320 int uuarn;
321
322 int create_type;
e1e66cc2
SG
323
324 /* Store signature errors */
325 bool signature_en;
6aec21f6
HE
326
327#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
328 /*
329 * A flag that is true for QP's that are in a state that doesn't
330 * allow page faults, and shouldn't schedule any more faults.
331 */
332 int disable_page_faults;
333 /*
334 * The disable_page_faults_lock protects a QP's disable_page_faults
335 * field, allowing for a thread to atomically check whether the QP
336 * allows page faults, and if so schedule a page fault.
337 */
338 spinlock_t disable_page_faults_lock;
339 struct mlx5_ib_pfault pagefaults[MLX5_IB_PAGEFAULT_CONTEXTS];
340#endif
e126ba97
EC
341};
342
343struct mlx5_ib_cq_buf {
344 struct mlx5_buf buf;
345 struct ib_umem *umem;
346 int cqe_size;
bde51583 347 int nent;
e126ba97
EC
348};
349
350enum mlx5_ib_qp_flags {
f0313965
ES
351 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
352 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
353 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
354 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
355 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
356 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
b11a4f9c
HE
357 /* QP uses 1 as its source QP number */
358 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
e126ba97
EC
359};
360
968e78dd 361struct mlx5_umr_wr {
e622f2f4 362 struct ib_send_wr wr;
968e78dd
HE
363 union {
364 u64 virt_addr;
365 u64 offset;
366 } target;
367 struct ib_pd *pd;
368 unsigned int page_shift;
369 unsigned int npages;
370 u32 length;
371 int access_flags;
372 u32 mkey;
373};
374
e622f2f4
CH
375static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
376{
377 return container_of(wr, struct mlx5_umr_wr, wr);
378}
379
e126ba97
EC
380struct mlx5_shared_mr_info {
381 int mr_id;
382 struct ib_umem *umem;
383};
384
385struct mlx5_ib_cq {
386 struct ib_cq ibcq;
387 struct mlx5_core_cq mcq;
388 struct mlx5_ib_cq_buf buf;
389 struct mlx5_db db;
390
391 /* serialize access to the CQ
392 */
393 spinlock_t lock;
394
395 /* protect resize cq
396 */
397 struct mutex resize_mutex;
bde51583 398 struct mlx5_ib_cq_buf *resize_buf;
e126ba97
EC
399 struct ib_umem *resize_umem;
400 int cqe_size;
051f2630 401 u32 create_flags;
25361e02
HE
402 struct list_head wc_list;
403 enum ib_cq_notify_flags notify_flags;
404 struct work_struct notify_work;
405};
406
407struct mlx5_ib_wc {
408 struct ib_wc wc;
409 struct list_head list;
e126ba97
EC
410};
411
412struct mlx5_ib_srq {
413 struct ib_srq ibsrq;
414 struct mlx5_core_srq msrq;
415 struct mlx5_buf buf;
416 struct mlx5_db db;
417 u64 *wrid;
418 /* protect SRQ hanlding
419 */
420 spinlock_t lock;
421 int head;
422 int tail;
423 u16 wqe_ctr;
424 struct ib_umem *umem;
425 /* serialize arming a SRQ
426 */
427 struct mutex mutex;
428 int wq_sig;
429};
430
431struct mlx5_ib_xrcd {
432 struct ib_xrcd ibxrcd;
433 u32 xrcdn;
434};
435
cc149f75
HE
436enum mlx5_ib_mtt_access_flags {
437 MLX5_IB_MTT_READ = (1 << 0),
438 MLX5_IB_MTT_WRITE = (1 << 1),
439};
440
441#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
442
e126ba97
EC
443struct mlx5_ib_mr {
444 struct ib_mr ibmr;
8a187ee5
SG
445 void *descs;
446 dma_addr_t desc_map;
447 int ndescs;
448 int max_descs;
449 int desc_size;
b005d316 450 int access_mode;
a606b0f6 451 struct mlx5_core_mkey mmkey;
e126ba97
EC
452 struct ib_umem *umem;
453 struct mlx5_shared_mr_info *smr_info;
454 struct list_head list;
455 int order;
456 int umred;
e126ba97 457 int npages;
746b5583
EC
458 struct mlx5_ib_dev *dev;
459 struct mlx5_create_mkey_mbox_out out;
3121e3c4 460 struct mlx5_core_sig_ctx *sig;
b4cfe447 461 int live;
8a187ee5 462 void *descs_alloc;
56e11d62 463 int access_flags; /* Needed for rereg MR */
e126ba97
EC
464};
465
d2370e0a
MB
466struct mlx5_ib_mw {
467 struct ib_mw ibmw;
468 struct mlx5_core_mkey mmkey;
e126ba97
EC
469};
470
a74d2416 471struct mlx5_ib_umr_context {
add08d76 472 struct ib_cqe cqe;
a74d2416
SR
473 enum ib_wc_status status;
474 struct completion done;
475};
476
e126ba97
EC
477struct umr_common {
478 struct ib_pd *pd;
479 struct ib_cq *cq;
480 struct ib_qp *qp;
e126ba97
EC
481 /* control access to UMR QP
482 */
483 struct semaphore sem;
484};
485
486enum {
487 MLX5_FMR_INVALID,
488 MLX5_FMR_VALID,
489 MLX5_FMR_BUSY,
490};
491
e126ba97
EC
492struct mlx5_cache_ent {
493 struct list_head head;
494 /* sync access to the cahce entry
495 */
496 spinlock_t lock;
497
498
499 struct dentry *dir;
500 char name[4];
501 u32 order;
502 u32 size;
503 u32 cur;
504 u32 miss;
505 u32 limit;
506
507 struct dentry *fsize;
508 struct dentry *fcur;
509 struct dentry *fmiss;
510 struct dentry *flimit;
511
512 struct mlx5_ib_dev *dev;
513 struct work_struct work;
514 struct delayed_work dwork;
746b5583 515 int pending;
e126ba97
EC
516};
517
518struct mlx5_mr_cache {
519 struct workqueue_struct *wq;
520 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
521 int stopped;
522 struct dentry *root;
523 unsigned long last_add;
524};
525
d16e91da
HE
526struct mlx5_ib_gsi_qp;
527
528struct mlx5_ib_port_resources {
7722f47e 529 struct mlx5_ib_resources *devr;
d16e91da 530 struct mlx5_ib_gsi_qp *gsi;
7722f47e 531 struct work_struct pkey_change_work;
d16e91da
HE
532};
533
e126ba97
EC
534struct mlx5_ib_resources {
535 struct ib_cq *c0;
536 struct ib_xrcd *x0;
537 struct ib_xrcd *x1;
538 struct ib_pd *p0;
539 struct ib_srq *s0;
4aa17b28 540 struct ib_srq *s1;
d16e91da
HE
541 struct mlx5_ib_port_resources ports[2];
542 /* Protects changes to the port resources */
543 struct mutex mutex;
e126ba97
EC
544};
545
fc24fc5e
AS
546struct mlx5_roce {
547 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
548 * netdev pointer
549 */
550 rwlock_t netdev_lock;
551 struct net_device *netdev;
552 struct notifier_block nb;
553};
554
e126ba97
EC
555struct mlx5_ib_dev {
556 struct ib_device ib_dev;
9603b61d 557 struct mlx5_core_dev *mdev;
fc24fc5e 558 struct mlx5_roce roce;
e126ba97 559 MLX5_DECLARE_DOORBELL_LOCK(uar_lock);
e126ba97 560 int num_ports;
e126ba97
EC
561 /* serialize update of capability mask
562 */
563 struct mutex cap_mask_mutex;
564 bool ib_active;
565 struct umr_common umrc;
566 /* sync used page count stats
567 */
e126ba97
EC
568 struct mlx5_ib_resources devr;
569 struct mlx5_mr_cache cache;
746b5583
EC
570 struct timer_list delay_timer;
571 int fill_delay;
8cdd312c
HE
572#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
573 struct ib_odp_caps odp_caps;
6aec21f6
HE
574 /*
575 * Sleepable RCU that prevents destruction of MRs while they are still
576 * being used by a page fault handler.
577 */
578 struct srcu_struct mr_srcu;
8cdd312c 579#endif
038d2ef8 580 struct mlx5_ib_flow_db flow_db;
e126ba97
EC
581};
582
583static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
584{
585 return container_of(mcq, struct mlx5_ib_cq, mcq);
586}
587
588static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
589{
590 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
591}
592
593static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
594{
595 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
596}
597
e126ba97
EC
598static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
599{
600 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
601}
602
603static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
604{
19098df2 605 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
e126ba97
EC
606}
607
a606b0f6 608static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
d5436ba0 609{
a606b0f6 610 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
d5436ba0
SG
611}
612
e126ba97
EC
613static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
614{
615 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
616}
617
618static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
619{
620 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
621}
622
623static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
624{
625 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
626}
627
628static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
629{
630 return container_of(msrq, struct mlx5_ib_srq, msrq);
631}
632
633static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
634{
635 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
636}
637
d2370e0a
MB
638static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
639{
640 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
641}
642
e126ba97
EC
643struct mlx5_ib_ah {
644 struct ib_ah ibah;
645 struct mlx5_av av;
646};
647
648static inline struct mlx5_ib_ah *to_mah(struct ib_ah *ibah)
649{
650 return container_of(ibah, struct mlx5_ib_ah, ibah);
651}
652
e126ba97
EC
653int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
654 struct mlx5_db *db);
655void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
656void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
657void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
658void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
659int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
a97e2d86
IW
660 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
661 const void *in_mad, void *response_mad);
e126ba97
EC
662struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr);
663int mlx5_ib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr);
664int mlx5_ib_destroy_ah(struct ib_ah *ah);
665struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
666 struct ib_srq_init_attr *init_attr,
667 struct ib_udata *udata);
668int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
669 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
670int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
671int mlx5_ib_destroy_srq(struct ib_srq *srq);
672int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
673 struct ib_recv_wr **bad_wr);
674struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
675 struct ib_qp_init_attr *init_attr,
676 struct ib_udata *udata);
677int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
678 int attr_mask, struct ib_udata *udata);
679int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
680 struct ib_qp_init_attr *qp_init_attr);
681int mlx5_ib_destroy_qp(struct ib_qp *qp);
682int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
683 struct ib_send_wr **bad_wr);
684int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
685 struct ib_recv_wr **bad_wr);
686void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
c1395a2a 687int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
19098df2 688 void *buffer, u32 length,
689 struct mlx5_ib_qp_base *base);
bcf4c1ea
MB
690struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
691 const struct ib_cq_init_attr *attr,
692 struct ib_ucontext *context,
e126ba97
EC
693 struct ib_udata *udata);
694int mlx5_ib_destroy_cq(struct ib_cq *cq);
695int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
696int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
697int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
698int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
699struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
700struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
701 u64 virt_addr, int access_flags,
702 struct ib_udata *udata);
d2370e0a
MB
703struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
704 struct ib_udata *udata);
705int mlx5_ib_dealloc_mw(struct ib_mw *mw);
832a6b06
HE
706int mlx5_ib_update_mtt(struct mlx5_ib_mr *mr, u64 start_page_index,
707 int npages, int zap);
56e11d62
NO
708int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
709 u64 length, u64 virt_addr, int access_flags,
710 struct ib_pd *pd, struct ib_udata *udata);
e126ba97 711int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
9bee178b
SG
712struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
713 enum ib_mr_type mr_type,
714 u32 max_num_sg);
8a187ee5
SG
715int mlx5_ib_map_mr_sg(struct ib_mr *ibmr,
716 struct scatterlist *sg,
717 int sg_nents);
e126ba97 718int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
a97e2d86 719 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
4cd7c947
IW
720 const struct ib_mad_hdr *in, size_t in_mad_size,
721 struct ib_mad_hdr *out, size_t *out_mad_size,
722 u16 *out_mad_pkey_index);
e126ba97
EC
723struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
724 struct ib_ucontext *context,
725 struct ib_udata *udata);
726int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
e126ba97
EC
727int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
728int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
1b5daf11
MD
729int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
730 struct ib_smp *out_mad);
731int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
732 __be64 *sys_image_guid);
733int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
734 u16 *max_pkeys);
735int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
736 u32 *vendor_id);
737int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
738int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
739int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
740 u16 *pkey);
741int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
742 union ib_gid *gid);
743int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
744 struct ib_port_attr *props);
e126ba97
EC
745int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
746 struct ib_port_attr *props);
747int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
748void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
749void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift,
750 int *ncont, int *order);
832a6b06
HE
751void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
752 int page_shift, size_t offset, size_t num_pages,
753 __be64 *pas, int access_flags);
e126ba97 754void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
cc149f75 755 int page_shift, __be64 *pas, int access_flags);
e126ba97
EC
756void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
757int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
758int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
759int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
760int mlx5_mr_ib_cont_pages(struct ib_umem *umem, u64 addr, int *count, int *shift);
d5436ba0
SG
761int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
762 struct ib_mr_status *mr_status);
e126ba97 763
8cdd312c 764#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
6aec21f6
HE
765extern struct workqueue_struct *mlx5_ib_page_fault_wq;
766
938fe83c 767void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
6aec21f6
HE
768void mlx5_ib_mr_pfault_handler(struct mlx5_ib_qp *qp,
769 struct mlx5_ib_pfault *pfault);
770void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp);
771int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
772void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
773int __init mlx5_ib_odp_init(void);
774void mlx5_ib_odp_cleanup(void);
775void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp);
776void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp);
b4cfe447
HE
777void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
778 unsigned long end);
6aec21f6 779#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
938fe83c 780static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
8cdd312c 781{
938fe83c 782 return;
8cdd312c 783}
6aec21f6
HE
784
785static inline void mlx5_ib_odp_create_qp(struct mlx5_ib_qp *qp) {}
786static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
787static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
788static inline int mlx5_ib_odp_init(void) { return 0; }
789static inline void mlx5_ib_odp_cleanup(void) {}
790static inline void mlx5_ib_qp_disable_pagefaults(struct mlx5_ib_qp *qp) {}
791static inline void mlx5_ib_qp_enable_pagefaults(struct mlx5_ib_qp *qp) {}
792
8cdd312c
HE
793#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
794
9967c70a
AB
795int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
796 u8 port, struct ifla_vf_info *info);
797int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
798 u8 port, int state);
799int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
800 u8 port, struct ifla_vf_stats *stats);
801int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
802 u64 guid, int type);
803
2811ba51
AS
804__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
805 int index);
806
d16e91da
HE
807/* GSI QP helper functions */
808struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
809 struct ib_qp_init_attr *init_attr);
810int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
811int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
812 int attr_mask);
813int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
814 int qp_attr_mask,
815 struct ib_qp_init_attr *qp_init_attr);
816int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
817 struct ib_send_wr **bad_wr);
818int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
819 struct ib_recv_wr **bad_wr);
7722f47e 820void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
d16e91da 821
25361e02
HE
822int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
823
e126ba97
EC
824static inline void init_query_mad(struct ib_smp *mad)
825{
826 mad->base_version = 1;
827 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
828 mad->class_version = 1;
829 mad->method = IB_MGMT_METHOD_GET;
830}
831
832static inline u8 convert_access(int acc)
833{
834 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
835 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
836 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
837 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
838 MLX5_PERM_LOCAL_READ;
839}
840
b636401f
SG
841static inline int is_qp1(enum ib_qp_type qp_type)
842{
d16e91da 843 return qp_type == MLX5_IB_QPT_HW_GSI;
b636401f
SG
844}
845
cc149f75
HE
846#define MLX5_MAX_UMR_SHIFT 16
847#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
848
051f2630
LR
849static inline u32 check_cq_create_flags(u32 flags)
850{
851 /*
852 * It returns non-zero value for unsupported CQ
853 * create flags, otherwise it returns zero.
854 */
34356f64
LR
855 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
856 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
051f2630 857}
cfb5e088
HA
858
859static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
860 u32 *user_index)
861{
862 if (cqe_version) {
863 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
864 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
865 return -EINVAL;
866 *user_index = cmd_uidx;
867 } else {
868 *user_index = MLX5_IB_DEFAULT_UIDX;
869 }
870
871 return 0;
872}
e126ba97 873#endif /* MLX5_IB_H */
This page took 0.182922 seconds and 5 git commands to generate.