tracing: add sched_set_prio tracepoint
[deliverable/linux.git] / drivers / iommu / intel_irq_remapping.c
CommitLineData
9f10e5bf
JR
1
2#define pr_fmt(fmt) "DMAR-IR: " fmt
3
5aeecaf4 4#include <linux/interrupt.h>
ad3ad3f6 5#include <linux/dmar.h>
2ae21010 6#include <linux/spinlock.h>
5a0e3ad6 7#include <linux/slab.h>
2ae21010 8#include <linux/jiffies.h>
20f3097b 9#include <linux/hpet.h>
2ae21010 10#include <linux/pci.h>
b6fcb33a 11#include <linux/irq.h>
8b48463f
LZ
12#include <linux/intel-iommu.h>
13#include <linux/acpi.h>
b106ee63 14#include <linux/irqdomain.h>
af3b358e 15#include <linux/crash_dump.h>
ad3ad3f6 16#include <asm/io_apic.h>
17483a1f 17#include <asm/smp.h>
6d652ea1 18#include <asm/cpu.h>
8a8f422d 19#include <asm/irq_remapping.h>
f007e99c 20#include <asm/pci-direct.h>
5e2b930b 21#include <asm/msidef.h>
ad3ad3f6 22
8a8f422d 23#include "irq_remapping.h"
736baef4 24
2705a3d2
FW
25enum irq_mode {
26 IRQ_REMAPPING,
27 IRQ_POSTING,
28};
29
eef93fdb
JR
30struct ioapic_scope {
31 struct intel_iommu *iommu;
32 unsigned int id;
33 unsigned int bus; /* PCI bus number */
34 unsigned int devfn; /* PCI devfn number */
35};
36
37struct hpet_scope {
38 struct intel_iommu *iommu;
39 u8 id;
40 unsigned int bus;
41 unsigned int devfn;
42};
43
099c5c03
JL
44struct irq_2_iommu {
45 struct intel_iommu *iommu;
46 u16 irte_index;
47 u16 sub_handle;
48 u8 irte_mask;
2705a3d2 49 enum irq_mode mode;
099c5c03
JL
50};
51
b106ee63
JL
52struct intel_ir_data {
53 struct irq_2_iommu irq_2_iommu;
54 struct irte irte_entry;
55 union {
56 struct msi_msg msi_entry;
57 };
58};
59
eef93fdb 60#define IR_X2APIC_MODE(mode) (mode ? (1 << 11) : 0)
13d09b66 61#define IRTE_DEST(dest) ((eim_mode) ? dest : dest << 8)
eef93fdb 62
13d09b66 63static int __read_mostly eim_mode;
ad3ad3f6 64static struct ioapic_scope ir_ioapic[MAX_IO_APICS];
20f3097b 65static struct hpet_scope ir_hpet[MAX_HPET_TBS];
d1423d56 66
3a5670e8
JL
67/*
68 * Lock ordering:
69 * ->dmar_global_lock
70 * ->irq_2_ir_lock
71 * ->qi->q_lock
72 * ->iommu->register_lock
73 * Note:
74 * intel_irq_remap_ops.{supported,prepare,enable,disable,reenable} are called
75 * in single-threaded environment with interrupt disabled, so no need to tabke
76 * the dmar_global_lock.
77 */
96f8e98b 78static DEFINE_RAW_SPINLOCK(irq_2_ir_lock);
b106ee63 79static struct irq_domain_ops intel_ir_domain_ops;
d585d060 80
af3b358e 81static void iommu_disable_irq_remapping(struct intel_iommu *iommu);
694835dc
JL
82static int __init parse_ioapics_under_ir(void);
83
af3b358e
JR
84static bool ir_pre_enabled(struct intel_iommu *iommu)
85{
86 return (iommu->flags & VTD_FLAG_IRQ_REMAP_PRE_ENABLED);
87}
88
89static void clear_ir_pre_enabled(struct intel_iommu *iommu)
90{
91 iommu->flags &= ~VTD_FLAG_IRQ_REMAP_PRE_ENABLED;
92}
93
94static void init_ir_status(struct intel_iommu *iommu)
95{
96 u32 gsts;
97
98 gsts = readl(iommu->reg + DMAR_GSTS_REG);
99 if (gsts & DMA_GSTS_IRES)
100 iommu->flags |= VTD_FLAG_IRQ_REMAP_PRE_ENABLED;
101}
102
8dedf4cf
JL
103static int alloc_irte(struct intel_iommu *iommu, int irq,
104 struct irq_2_iommu *irq_iommu, u16 count)
b6fcb33a
SS
105{
106 struct ir_table *table = iommu->ir_table;
b6fcb33a 107 unsigned int mask = 0;
4c5502b1 108 unsigned long flags;
9f4c7448 109 int index;
b6fcb33a 110
d585d060 111 if (!count || !irq_iommu)
e420dfb4 112 return -1;
e420dfb4 113
b6fcb33a
SS
114 if (count > 1) {
115 count = __roundup_pow_of_two(count);
116 mask = ilog2(count);
117 }
118
119 if (mask > ecap_max_handle_mask(iommu->ecap)) {
9f10e5bf 120 pr_err("Requested mask %x exceeds the max invalidation handle"
b6fcb33a
SS
121 " mask value %Lx\n", mask,
122 ecap_max_handle_mask(iommu->ecap));
123 return -1;
124 }
125
96f8e98b 126 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
360eb3c5
JL
127 index = bitmap_find_free_region(table->bitmap,
128 INTR_REMAP_TABLE_ENTRIES, mask);
129 if (index < 0) {
130 pr_warn("IR%d: can't allocate an IRTE\n", iommu->seq_id);
131 } else {
360eb3c5
JL
132 irq_iommu->iommu = iommu;
133 irq_iommu->irte_index = index;
134 irq_iommu->sub_handle = 0;
135 irq_iommu->irte_mask = mask;
2705a3d2 136 irq_iommu->mode = IRQ_REMAPPING;
360eb3c5 137 }
96f8e98b 138 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
b6fcb33a
SS
139
140 return index;
141}
142
704126ad 143static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask)
b6fcb33a
SS
144{
145 struct qi_desc desc;
146
147 desc.low = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask)
148 | QI_IEC_SELECTIVE;
149 desc.high = 0;
150
704126ad 151 return qi_submit_sync(&desc, iommu);
b6fcb33a
SS
152}
153
8dedf4cf
JL
154static int modify_irte(struct irq_2_iommu *irq_iommu,
155 struct irte *irte_modified)
b6fcb33a 156{
b6fcb33a 157 struct intel_iommu *iommu;
4c5502b1 158 unsigned long flags;
d585d060
TG
159 struct irte *irte;
160 int rc, index;
b6fcb33a 161
d585d060 162 if (!irq_iommu)
b6fcb33a 163 return -1;
d585d060 164
96f8e98b 165 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
b6fcb33a 166
e420dfb4 167 iommu = irq_iommu->iommu;
b6fcb33a 168
e420dfb4 169 index = irq_iommu->irte_index + irq_iommu->sub_handle;
b6fcb33a
SS
170 irte = &iommu->ir_table->base[index];
171
344cb4e0
FW
172#if defined(CONFIG_HAVE_CMPXCHG_DOUBLE)
173 if ((irte->pst == 1) || (irte_modified->pst == 1)) {
174 bool ret;
175
176 ret = cmpxchg_double(&irte->low, &irte->high,
177 irte->low, irte->high,
178 irte_modified->low, irte_modified->high);
179 /*
180 * We use cmpxchg16 to atomically update the 128-bit IRTE,
181 * and it cannot be updated by the hardware or other processors
182 * behind us, so the return value of cmpxchg16 should be the
183 * same as the old value.
184 */
185 WARN_ON(!ret);
186 } else
187#endif
188 {
189 set_64bit(&irte->low, irte_modified->low);
190 set_64bit(&irte->high, irte_modified->high);
191 }
b6fcb33a
SS
192 __iommu_flush_cache(iommu, irte, sizeof(*irte));
193
704126ad 194 rc = qi_flush_iec(iommu, index, 0);
2705a3d2
FW
195
196 /* Update iommu mode according to the IRTE mode */
197 irq_iommu->mode = irte->pst ? IRQ_POSTING : IRQ_REMAPPING;
96f8e98b 198 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
704126ad
YZ
199
200 return rc;
b6fcb33a
SS
201}
202
263b5e86 203static struct intel_iommu *map_hpet_to_ir(u8 hpet_id)
20f3097b
SS
204{
205 int i;
206
207 for (i = 0; i < MAX_HPET_TBS; i++)
a7a3dad9 208 if (ir_hpet[i].id == hpet_id && ir_hpet[i].iommu)
20f3097b
SS
209 return ir_hpet[i].iommu;
210 return NULL;
211}
212
263b5e86 213static struct intel_iommu *map_ioapic_to_ir(int apic)
89027d35
SS
214{
215 int i;
216
217 for (i = 0; i < MAX_IO_APICS; i++)
a7a3dad9 218 if (ir_ioapic[i].id == apic && ir_ioapic[i].iommu)
89027d35
SS
219 return ir_ioapic[i].iommu;
220 return NULL;
221}
222
263b5e86 223static struct intel_iommu *map_dev_to_ir(struct pci_dev *dev)
75c46fa6
SS
224{
225 struct dmar_drhd_unit *drhd;
226
227 drhd = dmar_find_matched_drhd_unit(dev);
228 if (!drhd)
229 return NULL;
230
231 return drhd->iommu;
232}
233
c4658b4e
WH
234static int clear_entries(struct irq_2_iommu *irq_iommu)
235{
236 struct irte *start, *entry, *end;
237 struct intel_iommu *iommu;
238 int index;
239
240 if (irq_iommu->sub_handle)
241 return 0;
242
243 iommu = irq_iommu->iommu;
8dedf4cf 244 index = irq_iommu->irte_index;
c4658b4e
WH
245
246 start = iommu->ir_table->base + index;
247 end = start + (1 << irq_iommu->irte_mask);
248
249 for (entry = start; entry < end; entry++) {
c513b67e
LT
250 set_64bit(&entry->low, 0);
251 set_64bit(&entry->high, 0);
c4658b4e 252 }
360eb3c5
JL
253 bitmap_release_region(iommu->ir_table->bitmap, index,
254 irq_iommu->irte_mask);
c4658b4e
WH
255
256 return qi_flush_iec(iommu, index, irq_iommu->irte_mask);
257}
258
f007e99c
WH
259/*
260 * source validation type
261 */
262#define SVT_NO_VERIFY 0x0 /* no verification is required */
25985edc 263#define SVT_VERIFY_SID_SQ 0x1 /* verify using SID and SQ fields */
f007e99c
WH
264#define SVT_VERIFY_BUS 0x2 /* verify bus of request-id */
265
266/*
267 * source-id qualifier
268 */
269#define SQ_ALL_16 0x0 /* verify all 16 bits of request-id */
270#define SQ_13_IGNORE_1 0x1 /* verify most significant 13 bits, ignore
271 * the third least significant bit
272 */
273#define SQ_13_IGNORE_2 0x2 /* verify most significant 13 bits, ignore
274 * the second and third least significant bits
275 */
276#define SQ_13_IGNORE_3 0x3 /* verify most significant 13 bits, ignore
277 * the least three significant bits
278 */
279
280/*
281 * set SVT, SQ and SID fields of irte to verify
282 * source ids of interrupt requests
283 */
284static void set_irte_sid(struct irte *irte, unsigned int svt,
285 unsigned int sq, unsigned int sid)
286{
d1423d56
CW
287 if (disable_sourceid_checking)
288 svt = SVT_NO_VERIFY;
f007e99c
WH
289 irte->svt = svt;
290 irte->sq = sq;
291 irte->sid = sid;
292}
293
263b5e86 294static int set_ioapic_sid(struct irte *irte, int apic)
f007e99c
WH
295{
296 int i;
297 u16 sid = 0;
298
299 if (!irte)
300 return -1;
301
3a5670e8 302 down_read(&dmar_global_lock);
f007e99c 303 for (i = 0; i < MAX_IO_APICS; i++) {
a7a3dad9 304 if (ir_ioapic[i].iommu && ir_ioapic[i].id == apic) {
f007e99c
WH
305 sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn;
306 break;
307 }
308 }
3a5670e8 309 up_read(&dmar_global_lock);
f007e99c
WH
310
311 if (sid == 0) {
9f10e5bf 312 pr_warn("Failed to set source-id of IOAPIC (%d)\n", apic);
f007e99c
WH
313 return -1;
314 }
315
2fe2c602 316 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, sid);
f007e99c
WH
317
318 return 0;
319}
320
263b5e86 321static int set_hpet_sid(struct irte *irte, u8 id)
20f3097b
SS
322{
323 int i;
324 u16 sid = 0;
325
326 if (!irte)
327 return -1;
328
3a5670e8 329 down_read(&dmar_global_lock);
20f3097b 330 for (i = 0; i < MAX_HPET_TBS; i++) {
a7a3dad9 331 if (ir_hpet[i].iommu && ir_hpet[i].id == id) {
20f3097b
SS
332 sid = (ir_hpet[i].bus << 8) | ir_hpet[i].devfn;
333 break;
334 }
335 }
3a5670e8 336 up_read(&dmar_global_lock);
20f3097b
SS
337
338 if (sid == 0) {
9f10e5bf 339 pr_warn("Failed to set source-id of HPET block (%d)\n", id);
20f3097b
SS
340 return -1;
341 }
342
343 /*
344 * Should really use SQ_ALL_16. Some platforms are broken.
345 * While we figure out the right quirks for these broken platforms, use
346 * SQ_13_IGNORE_3 for now.
347 */
348 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_13_IGNORE_3, sid);
349
350 return 0;
351}
352
579305f7
AW
353struct set_msi_sid_data {
354 struct pci_dev *pdev;
355 u16 alias;
356};
357
358static int set_msi_sid_cb(struct pci_dev *pdev, u16 alias, void *opaque)
359{
360 struct set_msi_sid_data *data = opaque;
361
362 data->pdev = pdev;
363 data->alias = alias;
364
365 return 0;
366}
367
263b5e86 368static int set_msi_sid(struct irte *irte, struct pci_dev *dev)
f007e99c 369{
579305f7 370 struct set_msi_sid_data data;
f007e99c
WH
371
372 if (!irte || !dev)
373 return -1;
374
579305f7 375 pci_for_each_dma_alias(dev, set_msi_sid_cb, &data);
f007e99c 376
579305f7
AW
377 /*
378 * DMA alias provides us with a PCI device and alias. The only case
379 * where the it will return an alias on a different bus than the
380 * device is the case of a PCIe-to-PCI bridge, where the alias is for
381 * the subordinate bus. In this case we can only verify the bus.
382 *
383 * If the alias device is on a different bus than our source device
384 * then we have a topology based alias, use it.
385 *
386 * Otherwise, the alias is for a device DMA quirk and we cannot
387 * assume that MSI uses the same requester ID. Therefore use the
388 * original device.
389 */
390 if (PCI_BUS_NUM(data.alias) != data.pdev->bus->number)
391 set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16,
392 PCI_DEVID(PCI_BUS_NUM(data.alias),
393 dev->bus->number));
394 else if (data.pdev->bus->number != dev->bus->number)
395 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, data.alias);
396 else
397 set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
398 PCI_DEVID(dev->bus->number, dev->devfn));
f007e99c
WH
399
400 return 0;
401}
402
af3b358e
JR
403static int iommu_load_old_irte(struct intel_iommu *iommu)
404{
dfddb969 405 struct irte *old_ir_table;
af3b358e 406 phys_addr_t irt_phys;
7c3c9876 407 unsigned int i;
af3b358e
JR
408 size_t size;
409 u64 irta;
410
411 if (!is_kdump_kernel()) {
412 pr_warn("IRQ remapping was enabled on %s but we are not in kdump mode\n",
413 iommu->name);
414 clear_ir_pre_enabled(iommu);
415 iommu_disable_irq_remapping(iommu);
416 return -EINVAL;
417 }
418
419 /* Check whether the old ir-table has the same size as ours */
420 irta = dmar_readq(iommu->reg + DMAR_IRTA_REG);
421 if ((irta & INTR_REMAP_TABLE_REG_SIZE_MASK)
422 != INTR_REMAP_TABLE_REG_SIZE)
423 return -EINVAL;
424
425 irt_phys = irta & VTD_PAGE_MASK;
426 size = INTR_REMAP_TABLE_ENTRIES*sizeof(struct irte);
427
428 /* Map the old IR table */
dfddb969 429 old_ir_table = memremap(irt_phys, size, MEMREMAP_WB);
af3b358e
JR
430 if (!old_ir_table)
431 return -ENOMEM;
432
433 /* Copy data over */
dfddb969 434 memcpy(iommu->ir_table->base, old_ir_table, size);
af3b358e
JR
435
436 __iommu_flush_cache(iommu, iommu->ir_table->base, size);
437
7c3c9876
JR
438 /*
439 * Now check the table for used entries and mark those as
440 * allocated in the bitmap
441 */
442 for (i = 0; i < INTR_REMAP_TABLE_ENTRIES; i++) {
443 if (iommu->ir_table->base[i].present)
444 bitmap_set(iommu->ir_table->bitmap, i, 1);
445 }
446
dfddb969 447 memunmap(old_ir_table);
50690762 448
af3b358e
JR
449 return 0;
450}
451
452
95a02e97 453static void iommu_set_irq_remapping(struct intel_iommu *iommu, int mode)
2ae21010 454{
d4d1c0f3 455 unsigned long flags;
2ae21010 456 u64 addr;
c416daa9 457 u32 sts;
2ae21010
SS
458
459 addr = virt_to_phys((void *)iommu->ir_table->base);
460
1f5b3c3f 461 raw_spin_lock_irqsave(&iommu->register_lock, flags);
2ae21010
SS
462
463 dmar_writeq(iommu->reg + DMAR_IRTA_REG,
464 (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE);
465
466 /* Set interrupt-remapping table pointer */
f63ef690 467 writel(iommu->gcmd | DMA_GCMD_SIRTP, iommu->reg + DMAR_GCMD_REG);
2ae21010
SS
468
469 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
470 readl, (sts & DMA_GSTS_IRTPS), sts);
1f5b3c3f 471 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
2ae21010
SS
472
473 /*
d4d1c0f3
JR
474 * Global invalidation of interrupt entry cache to make sure the
475 * hardware uses the new irq remapping table.
2ae21010
SS
476 */
477 qi_global_iec(iommu);
d4d1c0f3
JR
478}
479
480static void iommu_enable_irq_remapping(struct intel_iommu *iommu)
481{
482 unsigned long flags;
483 u32 sts;
2ae21010 484
1f5b3c3f 485 raw_spin_lock_irqsave(&iommu->register_lock, flags);
2ae21010
SS
486
487 /* Enable interrupt-remapping */
2ae21010 488 iommu->gcmd |= DMA_GCMD_IRE;
af8d102f 489 iommu->gcmd &= ~DMA_GCMD_CFI; /* Block compatibility-format MSIs */
c416daa9 490 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
2ae21010
SS
491
492 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
493 readl, (sts & DMA_GSTS_IRES), sts);
494
af8d102f
AL
495 /*
496 * With CFI clear in the Global Command register, we should be
497 * protected from dangerous (i.e. compatibility) interrupts
498 * regardless of x2apic status. Check just to be sure.
499 */
500 if (sts & DMA_GSTS_CFIS)
501 WARN(1, KERN_WARNING
502 "Compatibility-format IRQs enabled despite intr remapping;\n"
503 "you are vulnerable to IRQ injection.\n");
504
1f5b3c3f 505 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
2ae21010
SS
506}
507
a7a3dad9 508static int intel_setup_irq_remapping(struct intel_iommu *iommu)
2ae21010
SS
509{
510 struct ir_table *ir_table;
511 struct page *pages;
360eb3c5 512 unsigned long *bitmap;
2ae21010 513
a7a3dad9
JL
514 if (iommu->ir_table)
515 return 0;
2ae21010 516
e3a981d6 517 ir_table = kzalloc(sizeof(struct ir_table), GFP_KERNEL);
a7a3dad9 518 if (!ir_table)
2ae21010
SS
519 return -ENOMEM;
520
e3a981d6 521 pages = alloc_pages_node(iommu->node, GFP_KERNEL | __GFP_ZERO,
824cd75b 522 INTR_REMAP_PAGE_ORDER);
2ae21010 523 if (!pages) {
360eb3c5
JL
524 pr_err("IR%d: failed to allocate pages of order %d\n",
525 iommu->seq_id, INTR_REMAP_PAGE_ORDER);
a7a3dad9 526 goto out_free_table;
2ae21010
SS
527 }
528
360eb3c5
JL
529 bitmap = kcalloc(BITS_TO_LONGS(INTR_REMAP_TABLE_ENTRIES),
530 sizeof(long), GFP_ATOMIC);
531 if (bitmap == NULL) {
532 pr_err("IR%d: failed to allocate bitmap\n", iommu->seq_id);
a7a3dad9 533 goto out_free_pages;
360eb3c5
JL
534 }
535
b106ee63
JL
536 iommu->ir_domain = irq_domain_add_hierarchy(arch_get_ir_parent_domain(),
537 0, INTR_REMAP_TABLE_ENTRIES,
538 NULL, &intel_ir_domain_ops,
539 iommu);
540 if (!iommu->ir_domain) {
541 pr_err("IR%d: failed to allocate irqdomain\n", iommu->seq_id);
542 goto out_free_bitmap;
543 }
544 iommu->ir_msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
545
2ae21010 546 ir_table->base = page_address(pages);
360eb3c5 547 ir_table->bitmap = bitmap;
a7a3dad9 548 iommu->ir_table = ir_table;
9e4e49df
JR
549
550 /*
551 * If the queued invalidation is already initialized,
552 * shouldn't disable it.
553 */
554 if (!iommu->qi) {
555 /*
556 * Clear previous faults.
557 */
558 dmar_fault(-1, iommu);
559 dmar_disable_qi(iommu);
560
561 if (dmar_enable_qi(iommu)) {
562 pr_err("Failed to enable queued invalidation\n");
563 goto out_free_bitmap;
564 }
565 }
566
af3b358e
JR
567 init_ir_status(iommu);
568
569 if (ir_pre_enabled(iommu)) {
570 if (iommu_load_old_irte(iommu))
571 pr_err("Failed to copy IR table for %s from previous kernel\n",
572 iommu->name);
573 else
574 pr_info("Copied IR table for %s from previous kernel\n",
575 iommu->name);
576 }
577
d4d1c0f3
JR
578 iommu_set_irq_remapping(iommu, eim_mode);
579
2ae21010 580 return 0;
a7a3dad9 581
b106ee63
JL
582out_free_bitmap:
583 kfree(bitmap);
a7a3dad9
JL
584out_free_pages:
585 __free_pages(pages, INTR_REMAP_PAGE_ORDER);
586out_free_table:
587 kfree(ir_table);
9e4e49df
JR
588
589 iommu->ir_table = NULL;
590
a7a3dad9
JL
591 return -ENOMEM;
592}
593
594static void intel_teardown_irq_remapping(struct intel_iommu *iommu)
595{
596 if (iommu && iommu->ir_table) {
b106ee63
JL
597 if (iommu->ir_msi_domain) {
598 irq_domain_remove(iommu->ir_msi_domain);
599 iommu->ir_msi_domain = NULL;
600 }
601 if (iommu->ir_domain) {
602 irq_domain_remove(iommu->ir_domain);
603 iommu->ir_domain = NULL;
604 }
a7a3dad9
JL
605 free_pages((unsigned long)iommu->ir_table->base,
606 INTR_REMAP_PAGE_ORDER);
607 kfree(iommu->ir_table->bitmap);
608 kfree(iommu->ir_table);
609 iommu->ir_table = NULL;
610 }
2ae21010
SS
611}
612
eba67e5d
SS
613/*
614 * Disable Interrupt Remapping.
615 */
95a02e97 616static void iommu_disable_irq_remapping(struct intel_iommu *iommu)
eba67e5d
SS
617{
618 unsigned long flags;
619 u32 sts;
620
621 if (!ecap_ir_support(iommu->ecap))
622 return;
623
b24696bc
FY
624 /*
625 * global invalidation of interrupt entry cache before disabling
626 * interrupt-remapping.
627 */
628 qi_global_iec(iommu);
629
1f5b3c3f 630 raw_spin_lock_irqsave(&iommu->register_lock, flags);
eba67e5d 631
fda3bec1 632 sts = readl(iommu->reg + DMAR_GSTS_REG);
eba67e5d
SS
633 if (!(sts & DMA_GSTS_IRES))
634 goto end;
635
636 iommu->gcmd &= ~DMA_GCMD_IRE;
637 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
638
639 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
640 readl, !(sts & DMA_GSTS_IRES), sts);
641
642end:
1f5b3c3f 643 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
eba67e5d
SS
644}
645
41750d31
SS
646static int __init dmar_x2apic_optout(void)
647{
648 struct acpi_table_dmar *dmar;
649 dmar = (struct acpi_table_dmar *)dmar_tbl;
650 if (!dmar || no_x2apic_optout)
651 return 0;
652 return dmar->flags & DMAR_X2APIC_OPT_OUT;
653}
654
11190302
TG
655static void __init intel_cleanup_irq_remapping(void)
656{
657 struct dmar_drhd_unit *drhd;
658 struct intel_iommu *iommu;
659
660 for_each_iommu(iommu, drhd) {
661 if (ecap_ir_support(iommu->ecap)) {
662 iommu_disable_irq_remapping(iommu);
663 intel_teardown_irq_remapping(iommu);
664 }
665 }
666
667 if (x2apic_supported())
9f10e5bf 668 pr_warn("Failed to enable irq remapping. You are vulnerable to irq-injection attacks.\n");
11190302
TG
669}
670
671static int __init intel_prepare_irq_remapping(void)
2ae21010
SS
672{
673 struct dmar_drhd_unit *drhd;
7c919779 674 struct intel_iommu *iommu;
23256d0b 675 int eim = 0;
2ae21010 676
2966d956 677 if (irq_remap_broken) {
9f10e5bf 678 pr_warn("This system BIOS has enabled interrupt remapping\n"
2966d956
JL
679 "on a chipset that contains an erratum making that\n"
680 "feature unstable. To maintain system stability\n"
681 "interrupt remapping is being disabled. Please\n"
682 "contact your BIOS vendor for an update\n");
683 add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK);
2966d956
JL
684 return -ENODEV;
685 }
686
11190302 687 if (dmar_table_init() < 0)
2966d956
JL
688 return -ENODEV;
689
690 if (!dmar_ir_support())
691 return -ENODEV;
af8d102f 692
b61e5e80 693 if (parse_ioapics_under_ir()) {
9f10e5bf 694 pr_info("Not enabling interrupt remapping\n");
af8d102f 695 goto error;
e936d077
YS
696 }
697
69cf1d8a 698 /* First make sure all IOMMUs support IRQ remapping */
2966d956 699 for_each_iommu(iommu, drhd)
69cf1d8a
JR
700 if (!ecap_ir_support(iommu->ecap))
701 goto error;
702
23256d0b
JR
703 /* Detect remapping mode: lapic or x2apic */
704 if (x2apic_supported()) {
705 eim = !dmar_x2apic_optout();
706 if (!eim) {
707 pr_info("x2apic is disabled because BIOS sets x2apic opt out bit.");
708 pr_info("Use 'intremap=no_x2apic_optout' to override the BIOS setting.\n");
709 }
710 }
711
712 for_each_iommu(iommu, drhd) {
713 if (eim && !ecap_eim_support(iommu->ecap)) {
714 pr_info("%s does not support EIM\n", iommu->name);
715 eim = 0;
716 }
717 }
718
719 eim_mode = eim;
720 if (eim)
721 pr_info("Queued invalidation will be enabled to support x2apic and Intr-remapping.\n");
722
9e4e49df
JR
723 /* Do the initializations early */
724 for_each_iommu(iommu, drhd) {
725 if (intel_setup_irq_remapping(iommu)) {
726 pr_err("Failed to setup irq remapping for %s\n",
727 iommu->name);
11190302 728 goto error;
9e4e49df
JR
729 }
730 }
69cf1d8a 731
11190302 732 return 0;
2966d956 733
11190302
TG
734error:
735 intel_cleanup_irq_remapping();
2966d956 736 return -ENODEV;
11190302
TG
737}
738
3d9b98f4
FW
739/*
740 * Set Posted-Interrupts capability.
741 */
742static inline void set_irq_posting_cap(void)
743{
744 struct dmar_drhd_unit *drhd;
745 struct intel_iommu *iommu;
746
747 if (!disable_irq_post) {
344cb4e0
FW
748 /*
749 * If IRTE is in posted format, the 'pda' field goes across the
750 * 64-bit boundary, we need use cmpxchg16b to atomically update
751 * it. We only expose posted-interrupt when X86_FEATURE_CX16
752 * is supported. Actually, hardware platforms supporting PI
753 * should have X86_FEATURE_CX16 support, this has been confirmed
754 * with Intel hardware guys.
755 */
362f924b 756 if (boot_cpu_has(X86_FEATURE_CX16))
344cb4e0 757 intel_irq_remap_ops.capability |= 1 << IRQ_POSTING_CAP;
3d9b98f4
FW
758
759 for_each_iommu(iommu, drhd)
760 if (!cap_pi_support(iommu->cap)) {
761 intel_irq_remap_ops.capability &=
762 ~(1 << IRQ_POSTING_CAP);
763 break;
764 }
765 }
766}
767
11190302
TG
768static int __init intel_enable_irq_remapping(void)
769{
770 struct dmar_drhd_unit *drhd;
771 struct intel_iommu *iommu;
2f119c78 772 bool setup = false;
2ae21010
SS
773
774 /*
775 * Setup Interrupt-remapping for all the DRHD's now.
776 */
7c919779 777 for_each_iommu(iommu, drhd) {
571dbbd4
JR
778 if (!ir_pre_enabled(iommu))
779 iommu_enable_irq_remapping(iommu);
2f119c78 780 setup = true;
2ae21010
SS
781 }
782
783 if (!setup)
784 goto error;
785
95a02e97 786 irq_remapping_enabled = 1;
afcc8a40 787
3d9b98f4
FW
788 set_irq_posting_cap();
789
23256d0b 790 pr_info("Enabled IRQ remapping in %s mode\n", eim_mode ? "x2apic" : "xapic");
2ae21010 791
23256d0b 792 return eim_mode ? IRQ_REMAP_X2APIC_MODE : IRQ_REMAP_XAPIC_MODE;
2ae21010
SS
793
794error:
11190302 795 intel_cleanup_irq_remapping();
2ae21010
SS
796 return -1;
797}
ad3ad3f6 798
a7a3dad9
JL
799static int ir_parse_one_hpet_scope(struct acpi_dmar_device_scope *scope,
800 struct intel_iommu *iommu,
801 struct acpi_dmar_hardware_unit *drhd)
20f3097b
SS
802{
803 struct acpi_dmar_pci_path *path;
804 u8 bus;
a7a3dad9 805 int count, free = -1;
20f3097b
SS
806
807 bus = scope->bus;
808 path = (struct acpi_dmar_pci_path *)(scope + 1);
809 count = (scope->length - sizeof(struct acpi_dmar_device_scope))
810 / sizeof(struct acpi_dmar_pci_path);
811
812 while (--count > 0) {
813 /*
814 * Access PCI directly due to the PCI
815 * subsystem isn't initialized yet.
816 */
fa5f508f 817 bus = read_pci_config_byte(bus, path->device, path->function,
20f3097b
SS
818 PCI_SECONDARY_BUS);
819 path++;
820 }
a7a3dad9
JL
821
822 for (count = 0; count < MAX_HPET_TBS; count++) {
823 if (ir_hpet[count].iommu == iommu &&
824 ir_hpet[count].id == scope->enumeration_id)
825 return 0;
826 else if (ir_hpet[count].iommu == NULL && free == -1)
827 free = count;
828 }
829 if (free == -1) {
830 pr_warn("Exceeded Max HPET blocks\n");
831 return -ENOSPC;
832 }
833
834 ir_hpet[free].iommu = iommu;
835 ir_hpet[free].id = scope->enumeration_id;
836 ir_hpet[free].bus = bus;
837 ir_hpet[free].devfn = PCI_DEVFN(path->device, path->function);
838 pr_info("HPET id %d under DRHD base 0x%Lx\n",
839 scope->enumeration_id, drhd->address);
840
841 return 0;
20f3097b
SS
842}
843
a7a3dad9
JL
844static int ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope,
845 struct intel_iommu *iommu,
846 struct acpi_dmar_hardware_unit *drhd)
f007e99c
WH
847{
848 struct acpi_dmar_pci_path *path;
849 u8 bus;
a7a3dad9 850 int count, free = -1;
f007e99c
WH
851
852 bus = scope->bus;
853 path = (struct acpi_dmar_pci_path *)(scope + 1);
854 count = (scope->length - sizeof(struct acpi_dmar_device_scope))
855 / sizeof(struct acpi_dmar_pci_path);
856
857 while (--count > 0) {
858 /*
859 * Access PCI directly due to the PCI
860 * subsystem isn't initialized yet.
861 */
fa5f508f 862 bus = read_pci_config_byte(bus, path->device, path->function,
f007e99c
WH
863 PCI_SECONDARY_BUS);
864 path++;
865 }
866
a7a3dad9
JL
867 for (count = 0; count < MAX_IO_APICS; count++) {
868 if (ir_ioapic[count].iommu == iommu &&
869 ir_ioapic[count].id == scope->enumeration_id)
870 return 0;
871 else if (ir_ioapic[count].iommu == NULL && free == -1)
872 free = count;
873 }
874 if (free == -1) {
875 pr_warn("Exceeded Max IO APICS\n");
876 return -ENOSPC;
877 }
878
879 ir_ioapic[free].bus = bus;
880 ir_ioapic[free].devfn = PCI_DEVFN(path->device, path->function);
881 ir_ioapic[free].iommu = iommu;
882 ir_ioapic[free].id = scope->enumeration_id;
883 pr_info("IOAPIC id %d under DRHD base 0x%Lx IOMMU %d\n",
884 scope->enumeration_id, drhd->address, iommu->seq_id);
885
886 return 0;
f007e99c
WH
887}
888
20f3097b
SS
889static int ir_parse_ioapic_hpet_scope(struct acpi_dmar_header *header,
890 struct intel_iommu *iommu)
ad3ad3f6 891{
a7a3dad9 892 int ret = 0;
ad3ad3f6
SS
893 struct acpi_dmar_hardware_unit *drhd;
894 struct acpi_dmar_device_scope *scope;
895 void *start, *end;
896
897 drhd = (struct acpi_dmar_hardware_unit *)header;
ad3ad3f6
SS
898 start = (void *)(drhd + 1);
899 end = ((void *)drhd) + header->length;
900
a7a3dad9 901 while (start < end && ret == 0) {
ad3ad3f6 902 scope = start;
a7a3dad9
JL
903 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC)
904 ret = ir_parse_one_ioapic_scope(scope, iommu, drhd);
905 else if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_HPET)
906 ret = ir_parse_one_hpet_scope(scope, iommu, drhd);
907 start += scope->length;
908 }
ad3ad3f6 909
a7a3dad9
JL
910 return ret;
911}
20f3097b 912
a7a3dad9
JL
913static void ir_remove_ioapic_hpet_scope(struct intel_iommu *iommu)
914{
915 int i;
20f3097b 916
a7a3dad9
JL
917 for (i = 0; i < MAX_HPET_TBS; i++)
918 if (ir_hpet[i].iommu == iommu)
919 ir_hpet[i].iommu = NULL;
ad3ad3f6 920
a7a3dad9
JL
921 for (i = 0; i < MAX_IO_APICS; i++)
922 if (ir_ioapic[i].iommu == iommu)
923 ir_ioapic[i].iommu = NULL;
ad3ad3f6
SS
924}
925
926/*
927 * Finds the assocaition between IOAPIC's and its Interrupt-remapping
928 * hardware unit.
929 */
694835dc 930static int __init parse_ioapics_under_ir(void)
ad3ad3f6
SS
931{
932 struct dmar_drhd_unit *drhd;
7c919779 933 struct intel_iommu *iommu;
2f119c78 934 bool ir_supported = false;
32ab31e0 935 int ioapic_idx;
ad3ad3f6 936
66ef950d
JR
937 for_each_iommu(iommu, drhd) {
938 int ret;
ad3ad3f6 939
66ef950d
JR
940 if (!ecap_ir_support(iommu->ecap))
941 continue;
942
943 ret = ir_parse_ioapic_hpet_scope(drhd->hdr, iommu);
944 if (ret)
945 return ret;
946
947 ir_supported = true;
948 }
ad3ad3f6 949
32ab31e0 950 if (!ir_supported)
a13c8f27 951 return -ENODEV;
32ab31e0
SF
952
953 for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
954 int ioapic_id = mpc_ioapic_id(ioapic_idx);
955 if (!map_ioapic_to_ir(ioapic_id)) {
956 pr_err(FW_BUG "ioapic %d has no mapping iommu, "
957 "interrupt remapping will be disabled\n",
958 ioapic_id);
959 return -1;
960 }
ad3ad3f6
SS
961 }
962
a13c8f27 963 return 0;
ad3ad3f6 964}
b24696bc 965
6a7885c4 966static int __init ir_dev_scope_init(void)
c2c7286a 967{
3a5670e8
JL
968 int ret;
969
95a02e97 970 if (!irq_remapping_enabled)
c2c7286a
SS
971 return 0;
972
3a5670e8
JL
973 down_write(&dmar_global_lock);
974 ret = dmar_dev_scope_init();
975 up_write(&dmar_global_lock);
976
977 return ret;
c2c7286a
SS
978}
979rootfs_initcall(ir_dev_scope_init);
980
95a02e97 981static void disable_irq_remapping(void)
b24696bc
FY
982{
983 struct dmar_drhd_unit *drhd;
984 struct intel_iommu *iommu = NULL;
985
986 /*
987 * Disable Interrupt-remapping for all the DRHD's now.
988 */
989 for_each_iommu(iommu, drhd) {
990 if (!ecap_ir_support(iommu->ecap))
991 continue;
992
95a02e97 993 iommu_disable_irq_remapping(iommu);
b24696bc 994 }
3d9b98f4
FW
995
996 /*
997 * Clear Posted-Interrupts capability.
998 */
999 if (!disable_irq_post)
1000 intel_irq_remap_ops.capability &= ~(1 << IRQ_POSTING_CAP);
b24696bc
FY
1001}
1002
95a02e97 1003static int reenable_irq_remapping(int eim)
b24696bc
FY
1004{
1005 struct dmar_drhd_unit *drhd;
2f119c78 1006 bool setup = false;
b24696bc
FY
1007 struct intel_iommu *iommu = NULL;
1008
1009 for_each_iommu(iommu, drhd)
1010 if (iommu->qi)
1011 dmar_reenable_qi(iommu);
1012
1013 /*
1014 * Setup Interrupt-remapping for all the DRHD's now.
1015 */
1016 for_each_iommu(iommu, drhd) {
1017 if (!ecap_ir_support(iommu->ecap))
1018 continue;
1019
1020 /* Set up interrupt remapping for iommu.*/
95a02e97 1021 iommu_set_irq_remapping(iommu, eim);
d4d1c0f3 1022 iommu_enable_irq_remapping(iommu);
2f119c78 1023 setup = true;
b24696bc
FY
1024 }
1025
1026 if (!setup)
1027 goto error;
1028
3d9b98f4
FW
1029 set_irq_posting_cap();
1030
b24696bc
FY
1031 return 0;
1032
1033error:
1034 /*
1035 * handle error condition gracefully here!
1036 */
1037 return -1;
1038}
1039
3c6e5675 1040static void prepare_irte(struct irte *irte, int vector, unsigned int dest)
0c3f173a
JR
1041{
1042 memset(irte, 0, sizeof(*irte));
1043
1044 irte->present = 1;
1045 irte->dst_mode = apic->irq_dest_mode;
1046 /*
1047 * Trigger mode in the IRTE will always be edge, and for IO-APIC, the
1048 * actual level or edge trigger will be setup in the IO-APIC
1049 * RTE. This will help simplify level triggered irq migration.
1050 * For more details, see the comments (in io_apic.c) explainig IO-APIC
1051 * irq migration in the presence of interrupt-remapping.
1052 */
1053 irte->trigger_mode = 0;
1054 irte->dlvry_mode = apic->irq_delivery_mode;
1055 irte->vector = vector;
1056 irte->dest_id = IRTE_DEST(dest);
1057 irte->redir_hint = 1;
1058}
1059
b106ee63
JL
1060static struct irq_domain *intel_get_ir_irq_domain(struct irq_alloc_info *info)
1061{
1062 struct intel_iommu *iommu = NULL;
1063
1064 if (!info)
1065 return NULL;
1066
1067 switch (info->type) {
1068 case X86_IRQ_ALLOC_TYPE_IOAPIC:
1069 iommu = map_ioapic_to_ir(info->ioapic_id);
1070 break;
1071 case X86_IRQ_ALLOC_TYPE_HPET:
1072 iommu = map_hpet_to_ir(info->hpet_id);
1073 break;
1074 case X86_IRQ_ALLOC_TYPE_MSI:
1075 case X86_IRQ_ALLOC_TYPE_MSIX:
1076 iommu = map_dev_to_ir(info->msi_dev);
1077 break;
1078 default:
1079 BUG_ON(1);
1080 break;
1081 }
1082
1083 return iommu ? iommu->ir_domain : NULL;
1084}
1085
1086static struct irq_domain *intel_get_irq_domain(struct irq_alloc_info *info)
1087{
1088 struct intel_iommu *iommu;
1089
1090 if (!info)
1091 return NULL;
1092
1093 switch (info->type) {
1094 case X86_IRQ_ALLOC_TYPE_MSI:
1095 case X86_IRQ_ALLOC_TYPE_MSIX:
1096 iommu = map_dev_to_ir(info->msi_dev);
1097 if (iommu)
1098 return iommu->ir_msi_domain;
1099 break;
1100 default:
1101 break;
1102 }
1103
1104 return NULL;
1105}
1106
736baef4 1107struct irq_remap_ops intel_irq_remap_ops = {
11190302 1108 .prepare = intel_prepare_irq_remapping,
95a02e97
SS
1109 .enable = intel_enable_irq_remapping,
1110 .disable = disable_irq_remapping,
1111 .reenable = reenable_irq_remapping,
4f3d8b67 1112 .enable_faulting = enable_drhd_fault_handling,
b106ee63
JL
1113 .get_ir_irq_domain = intel_get_ir_irq_domain,
1114 .get_irq_domain = intel_get_irq_domain,
1115};
1116
1117/*
1118 * Migrate the IO-APIC irq in the presence of intr-remapping.
1119 *
1120 * For both level and edge triggered, irq migration is a simple atomic
1121 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
1122 *
1123 * For level triggered, we eliminate the io-apic RTE modification (with the
1124 * updated vector information), by using a virtual vector (io-apic pin number).
1125 * Real vector that is used for interrupting cpu will be coming from
1126 * the interrupt-remapping table entry.
1127 *
1128 * As the migration is a simple atomic update of IRTE, the same mechanism
1129 * is used to migrate MSI irq's in the presence of interrupt-remapping.
1130 */
1131static int
1132intel_ir_set_affinity(struct irq_data *data, const struct cpumask *mask,
1133 bool force)
1134{
1135 struct intel_ir_data *ir_data = data->chip_data;
1136 struct irte *irte = &ir_data->irte_entry;
1137 struct irq_cfg *cfg = irqd_cfg(data);
1138 struct irq_data *parent = data->parent_data;
1139 int ret;
1140
1141 ret = parent->chip->irq_set_affinity(parent, mask, force);
1142 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
1143 return ret;
1144
1145 /*
1146 * Atomically updates the IRTE with the new destination, vector
1147 * and flushes the interrupt entry cache.
1148 */
1149 irte->vector = cfg->vector;
1150 irte->dest_id = IRTE_DEST(cfg->dest_apicid);
d75f152f
FW
1151
1152 /* Update the hardware only if the interrupt is in remapped mode. */
1153 if (ir_data->irq_2_iommu.mode == IRQ_REMAPPING)
1154 modify_irte(&ir_data->irq_2_iommu, irte);
b106ee63
JL
1155
1156 /*
1157 * After this point, all the interrupts will start arriving
1158 * at the new destination. So, time to cleanup the previous
1159 * vector allocation.
1160 */
c6c2002b 1161 send_cleanup_vector(cfg);
b106ee63
JL
1162
1163 return IRQ_SET_MASK_OK_DONE;
1164}
1165
1166static void intel_ir_compose_msi_msg(struct irq_data *irq_data,
1167 struct msi_msg *msg)
1168{
1169 struct intel_ir_data *ir_data = irq_data->chip_data;
1170
1171 *msg = ir_data->msi_entry;
1172}
1173
8541186f
FW
1174static int intel_ir_set_vcpu_affinity(struct irq_data *data, void *info)
1175{
1176 struct intel_ir_data *ir_data = data->chip_data;
1177 struct vcpu_data *vcpu_pi_info = info;
1178
1179 /* stop posting interrupts, back to remapping mode */
1180 if (!vcpu_pi_info) {
1181 modify_irte(&ir_data->irq_2_iommu, &ir_data->irte_entry);
1182 } else {
1183 struct irte irte_pi;
1184
1185 /*
1186 * We are not caching the posted interrupt entry. We
1187 * copy the data from the remapped entry and modify
1188 * the fields which are relevant for posted mode. The
1189 * cached remapped entry is used for switching back to
1190 * remapped mode.
1191 */
1192 memset(&irte_pi, 0, sizeof(irte_pi));
1193 dmar_copy_shared_irte(&irte_pi, &ir_data->irte_entry);
1194
1195 /* Update the posted mode fields */
1196 irte_pi.p_pst = 1;
1197 irte_pi.p_urgent = 0;
1198 irte_pi.p_vector = vcpu_pi_info->vector;
1199 irte_pi.pda_l = (vcpu_pi_info->pi_desc_addr >>
1200 (32 - PDA_LOW_BIT)) & ~(-1UL << PDA_LOW_BIT);
1201 irte_pi.pda_h = (vcpu_pi_info->pi_desc_addr >> 32) &
1202 ~(-1UL << PDA_HIGH_BIT);
1203
1204 modify_irte(&ir_data->irq_2_iommu, &irte_pi);
1205 }
1206
1207 return 0;
1208}
1209
b106ee63
JL
1210static struct irq_chip intel_ir_chip = {
1211 .irq_ack = ir_ack_apic_edge,
1212 .irq_set_affinity = intel_ir_set_affinity,
1213 .irq_compose_msi_msg = intel_ir_compose_msi_msg,
8541186f 1214 .irq_set_vcpu_affinity = intel_ir_set_vcpu_affinity,
b106ee63
JL
1215};
1216
1217static void intel_irq_remapping_prepare_irte(struct intel_ir_data *data,
1218 struct irq_cfg *irq_cfg,
1219 struct irq_alloc_info *info,
1220 int index, int sub_handle)
1221{
1222 struct IR_IO_APIC_route_entry *entry;
1223 struct irte *irte = &data->irte_entry;
1224 struct msi_msg *msg = &data->msi_entry;
1225
1226 prepare_irte(irte, irq_cfg->vector, irq_cfg->dest_apicid);
1227 switch (info->type) {
1228 case X86_IRQ_ALLOC_TYPE_IOAPIC:
1229 /* Set source-id of interrupt request */
1230 set_ioapic_sid(irte, info->ioapic_id);
1231 apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: Set IRTE entry (P:%d FPD:%d Dst_Mode:%d Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X Avail:%X Vector:%02X Dest:%08X SID:%04X SQ:%X SVT:%X)\n",
1232 info->ioapic_id, irte->present, irte->fpd,
1233 irte->dst_mode, irte->redir_hint,
1234 irte->trigger_mode, irte->dlvry_mode,
1235 irte->avail, irte->vector, irte->dest_id,
1236 irte->sid, irte->sq, irte->svt);
1237
1238 entry = (struct IR_IO_APIC_route_entry *)info->ioapic_entry;
1239 info->ioapic_entry = NULL;
1240 memset(entry, 0, sizeof(*entry));
1241 entry->index2 = (index >> 15) & 0x1;
1242 entry->zero = 0;
1243 entry->format = 1;
1244 entry->index = (index & 0x7fff);
1245 /*
1246 * IO-APIC RTE will be configured with virtual vector.
1247 * irq handler will do the explicit EOI to the io-apic.
1248 */
1249 entry->vector = info->ioapic_pin;
1250 entry->mask = 0; /* enable IRQ */
1251 entry->trigger = info->ioapic_trigger;
1252 entry->polarity = info->ioapic_polarity;
1253 if (info->ioapic_trigger)
1254 entry->mask = 1; /* Mask level triggered irqs. */
1255 break;
1256
1257 case X86_IRQ_ALLOC_TYPE_HPET:
1258 case X86_IRQ_ALLOC_TYPE_MSI:
1259 case X86_IRQ_ALLOC_TYPE_MSIX:
1260 if (info->type == X86_IRQ_ALLOC_TYPE_HPET)
1261 set_hpet_sid(irte, info->hpet_id);
1262 else
1263 set_msi_sid(irte, info->msi_dev);
1264
1265 msg->address_hi = MSI_ADDR_BASE_HI;
1266 msg->data = sub_handle;
1267 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
1268 MSI_ADDR_IR_SHV |
1269 MSI_ADDR_IR_INDEX1(index) |
1270 MSI_ADDR_IR_INDEX2(index);
1271 break;
1272
1273 default:
1274 BUG_ON(1);
1275 break;
1276 }
1277}
1278
1279static void intel_free_irq_resources(struct irq_domain *domain,
1280 unsigned int virq, unsigned int nr_irqs)
1281{
1282 struct irq_data *irq_data;
1283 struct intel_ir_data *data;
1284 struct irq_2_iommu *irq_iommu;
1285 unsigned long flags;
1286 int i;
b106ee63
JL
1287 for (i = 0; i < nr_irqs; i++) {
1288 irq_data = irq_domain_get_irq_data(domain, virq + i);
1289 if (irq_data && irq_data->chip_data) {
1290 data = irq_data->chip_data;
1291 irq_iommu = &data->irq_2_iommu;
1292 raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
1293 clear_entries(irq_iommu);
1294 raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
1295 irq_domain_reset_irq_data(irq_data);
1296 kfree(data);
1297 }
1298 }
1299}
1300
1301static int intel_irq_remapping_alloc(struct irq_domain *domain,
1302 unsigned int virq, unsigned int nr_irqs,
1303 void *arg)
1304{
1305 struct intel_iommu *iommu = domain->host_data;
1306 struct irq_alloc_info *info = arg;
9d4c0313 1307 struct intel_ir_data *data, *ird;
b106ee63
JL
1308 struct irq_data *irq_data;
1309 struct irq_cfg *irq_cfg;
1310 int i, ret, index;
1311
1312 if (!info || !iommu)
1313 return -EINVAL;
1314 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
1315 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
1316 return -EINVAL;
1317
1318 /*
1319 * With IRQ remapping enabled, don't need contiguous CPU vectors
1320 * to support multiple MSI interrupts.
1321 */
1322 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
1323 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
1324
1325 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
1326 if (ret < 0)
1327 return ret;
1328
1329 ret = -ENOMEM;
1330 data = kzalloc(sizeof(*data), GFP_KERNEL);
1331 if (!data)
1332 goto out_free_parent;
1333
1334 down_read(&dmar_global_lock);
1335 index = alloc_irte(iommu, virq, &data->irq_2_iommu, nr_irqs);
1336 up_read(&dmar_global_lock);
1337 if (index < 0) {
1338 pr_warn("Failed to allocate IRTE\n");
1339 kfree(data);
1340 goto out_free_parent;
1341 }
1342
1343 for (i = 0; i < nr_irqs; i++) {
1344 irq_data = irq_domain_get_irq_data(domain, virq + i);
1345 irq_cfg = irqd_cfg(irq_data);
1346 if (!irq_data || !irq_cfg) {
1347 ret = -EINVAL;
1348 goto out_free_data;
1349 }
1350
1351 if (i > 0) {
9d4c0313
TG
1352 ird = kzalloc(sizeof(*ird), GFP_KERNEL);
1353 if (!ird)
b106ee63 1354 goto out_free_data;
9d4c0313
TG
1355 /* Initialize the common data */
1356 ird->irq_2_iommu = data->irq_2_iommu;
1357 ird->irq_2_iommu.sub_handle = i;
1358 } else {
1359 ird = data;
b106ee63 1360 }
9d4c0313 1361
b106ee63 1362 irq_data->hwirq = (index << 16) + i;
9d4c0313 1363 irq_data->chip_data = ird;
b106ee63 1364 irq_data->chip = &intel_ir_chip;
9d4c0313 1365 intel_irq_remapping_prepare_irte(ird, irq_cfg, info, index, i);
b106ee63
JL
1366 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
1367 }
1368 return 0;
1369
1370out_free_data:
1371 intel_free_irq_resources(domain, virq, i);
1372out_free_parent:
1373 irq_domain_free_irqs_common(domain, virq, nr_irqs);
1374 return ret;
1375}
1376
1377static void intel_irq_remapping_free(struct irq_domain *domain,
1378 unsigned int virq, unsigned int nr_irqs)
1379{
1380 intel_free_irq_resources(domain, virq, nr_irqs);
1381 irq_domain_free_irqs_common(domain, virq, nr_irqs);
1382}
1383
1384static void intel_irq_remapping_activate(struct irq_domain *domain,
1385 struct irq_data *irq_data)
1386{
1387 struct intel_ir_data *data = irq_data->chip_data;
1388
1389 modify_irte(&data->irq_2_iommu, &data->irte_entry);
1390}
1391
1392static void intel_irq_remapping_deactivate(struct irq_domain *domain,
1393 struct irq_data *irq_data)
1394{
1395 struct intel_ir_data *data = irq_data->chip_data;
1396 struct irte entry;
1397
1398 memset(&entry, 0, sizeof(entry));
1399 modify_irte(&data->irq_2_iommu, &entry);
1400}
1401
1402static struct irq_domain_ops intel_ir_domain_ops = {
1403 .alloc = intel_irq_remapping_alloc,
1404 .free = intel_irq_remapping_free,
1405 .activate = intel_irq_remapping_activate,
1406 .deactivate = intel_irq_remapping_deactivate,
736baef4 1407};
6b197249 1408
a7a3dad9
JL
1409/*
1410 * Support of Interrupt Remapping Unit Hotplug
1411 */
1412static int dmar_ir_add(struct dmar_drhd_unit *dmaru, struct intel_iommu *iommu)
1413{
1414 int ret;
1415 int eim = x2apic_enabled();
1416
1417 if (eim && !ecap_eim_support(iommu->ecap)) {
1418 pr_info("DRHD %Lx: EIM not supported by DRHD, ecap %Lx\n",
1419 iommu->reg_phys, iommu->ecap);
1420 return -ENODEV;
1421 }
1422
1423 if (ir_parse_ioapic_hpet_scope(dmaru->hdr, iommu)) {
1424 pr_warn("DRHD %Lx: failed to parse managed IOAPIC/HPET\n",
1425 iommu->reg_phys);
1426 return -ENODEV;
1427 }
1428
1429 /* TODO: check all IOAPICs are covered by IOMMU */
1430
1431 /* Setup Interrupt-remapping now. */
1432 ret = intel_setup_irq_remapping(iommu);
1433 if (ret) {
9e4e49df
JR
1434 pr_err("Failed to setup irq remapping for %s\n",
1435 iommu->name);
a7a3dad9
JL
1436 intel_teardown_irq_remapping(iommu);
1437 ir_remove_ioapic_hpet_scope(iommu);
9e4e49df 1438 } else {
d4d1c0f3 1439 iommu_enable_irq_remapping(iommu);
a7a3dad9
JL
1440 }
1441
1442 return ret;
1443}
1444
6b197249
JL
1445int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
1446{
a7a3dad9
JL
1447 int ret = 0;
1448 struct intel_iommu *iommu = dmaru->iommu;
1449
1450 if (!irq_remapping_enabled)
1451 return 0;
1452 if (iommu == NULL)
1453 return -EINVAL;
1454 if (!ecap_ir_support(iommu->ecap))
1455 return 0;
c1d99334
FW
1456 if (irq_remapping_cap(IRQ_POSTING_CAP) &&
1457 !cap_pi_support(iommu->cap))
1458 return -EBUSY;
a7a3dad9
JL
1459
1460 if (insert) {
1461 if (!iommu->ir_table)
1462 ret = dmar_ir_add(dmaru, iommu);
1463 } else {
1464 if (iommu->ir_table) {
1465 if (!bitmap_empty(iommu->ir_table->bitmap,
1466 INTR_REMAP_TABLE_ENTRIES)) {
1467 ret = -EBUSY;
1468 } else {
1469 iommu_disable_irq_remapping(iommu);
1470 intel_teardown_irq_remapping(iommu);
1471 ir_remove_ioapic_hpet_scope(iommu);
1472 }
1473 }
1474 }
1475
1476 return ret;
6b197249 1477}
This page took 0.691606 seconds and 5 git commands to generate.