irqchip/mips-gic: Match IPI IRQ domain by bus token only
[deliverable/linux.git] / drivers / irqchip / irq-mips-gic.c
CommitLineData
2299c49d
SH
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
39b8d525 9#include <linux/bitmap.h>
fb8f7be1 10#include <linux/clocksource.h>
39b8d525 11#include <linux/init.h>
18743d27 12#include <linux/interrupt.h>
fb8f7be1 13#include <linux/irq.h>
41a83e06 14#include <linux/irqchip.h>
4060bbe9 15#include <linux/irqchip/mips-gic.h>
a7057270 16#include <linux/of_address.h>
18743d27 17#include <linux/sched.h>
631330f5 18#include <linux/smp.h>
39b8d525 19
a7057270 20#include <asm/mips-cm.h>
98b67c37
SH
21#include <asm/setup.h>
22#include <asm/traps.h>
39b8d525 23
a7057270
AB
24#include <dt-bindings/interrupt-controller/mips-gic.h>
25
ff86714f 26unsigned int gic_present;
98b67c37 27
822350bc 28struct gic_pcpu_mask {
fbd55241 29 DECLARE_BITMAP(pcpu_mask, GIC_MAX_INTRS);
822350bc
JD
30};
31
2af70a96
QY
32struct gic_irq_spec {
33 enum {
34 GIC_DEVICE,
35 GIC_IPI
36 } type;
37
38 union {
39 struct cpumask *ipimask;
40 unsigned int hwirq;
41 };
42};
43
c0a9f72c 44static unsigned long __gic_base_addr;
2af70a96 45
5f68fea0 46static void __iomem *gic_base;
0b271f56 47static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
95150ae8 48static DEFINE_SPINLOCK(gic_lock);
c49581a4 49static struct irq_domain *gic_irq_domain;
c98c1822 50static struct irq_domain *gic_dev_domain;
2af70a96 51static struct irq_domain *gic_ipi_domain;
fbd55241 52static int gic_shared_intrs;
e9de688d 53static int gic_vpes;
3263d085 54static unsigned int gic_cpu_pin;
1b6af71a 55static unsigned int timer_cpu_pin;
4a6a3ea3 56static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
2af70a96 57DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS);
39b8d525 58
18743d27
AB
59static void __gic_irq_dispatch(void);
60
c3f57f02 61static inline u32 gic_read32(unsigned int reg)
5f68fea0
AB
62{
63 return __raw_readl(gic_base + reg);
64}
65
c3f57f02 66static inline u64 gic_read64(unsigned int reg)
5f68fea0 67{
c3f57f02 68 return __raw_readq(gic_base + reg);
5f68fea0
AB
69}
70
c3f57f02 71static inline unsigned long gic_read(unsigned int reg)
5f68fea0 72{
c3f57f02
MC
73 if (!mips_cm_is64)
74 return gic_read32(reg);
75 else
76 return gic_read64(reg);
77}
78
79static inline void gic_write32(unsigned int reg, u32 val)
80{
81 return __raw_writel(val, gic_base + reg);
82}
83
84static inline void gic_write64(unsigned int reg, u64 val)
85{
86 return __raw_writeq(val, gic_base + reg);
87}
88
89static inline void gic_write(unsigned int reg, unsigned long val)
90{
91 if (!mips_cm_is64)
92 return gic_write32(reg, (u32)val);
93 else
94 return gic_write64(reg, (u64)val);
95}
96
97static inline void gic_update_bits(unsigned int reg, unsigned long mask,
98 unsigned long val)
99{
100 unsigned long regval;
5f68fea0
AB
101
102 regval = gic_read(reg);
103 regval &= ~mask;
104 regval |= val;
105 gic_write(reg, regval);
106}
107
108static inline void gic_reset_mask(unsigned int intr)
109{
110 gic_write(GIC_REG(SHARED, GIC_SH_RMASK) + GIC_INTR_OFS(intr),
c3f57f02 111 1ul << GIC_INTR_BIT(intr));
5f68fea0
AB
112}
113
114static inline void gic_set_mask(unsigned int intr)
115{
116 gic_write(GIC_REG(SHARED, GIC_SH_SMASK) + GIC_INTR_OFS(intr),
c3f57f02 117 1ul << GIC_INTR_BIT(intr));
5f68fea0
AB
118}
119
120static inline void gic_set_polarity(unsigned int intr, unsigned int pol)
121{
122 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_POLARITY) +
c3f57f02
MC
123 GIC_INTR_OFS(intr), 1ul << GIC_INTR_BIT(intr),
124 (unsigned long)pol << GIC_INTR_BIT(intr));
5f68fea0
AB
125}
126
127static inline void gic_set_trigger(unsigned int intr, unsigned int trig)
128{
129 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_TRIGGER) +
c3f57f02
MC
130 GIC_INTR_OFS(intr), 1ul << GIC_INTR_BIT(intr),
131 (unsigned long)trig << GIC_INTR_BIT(intr));
5f68fea0
AB
132}
133
134static inline void gic_set_dual_edge(unsigned int intr, unsigned int dual)
135{
136 gic_update_bits(GIC_REG(SHARED, GIC_SH_SET_DUAL) + GIC_INTR_OFS(intr),
c3f57f02
MC
137 1ul << GIC_INTR_BIT(intr),
138 (unsigned long)dual << GIC_INTR_BIT(intr));
5f68fea0
AB
139}
140
141static inline void gic_map_to_pin(unsigned int intr, unsigned int pin)
142{
c3f57f02
MC
143 gic_write32(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_PIN_BASE) +
144 GIC_SH_MAP_TO_PIN(intr), GIC_MAP_TO_PIN_MSK | pin);
5f68fea0
AB
145}
146
147static inline void gic_map_to_vpe(unsigned int intr, unsigned int vpe)
148{
149 gic_write(GIC_REG(SHARED, GIC_SH_INTR_MAP_TO_VPE_BASE) +
150 GIC_SH_MAP_TO_VPE_REG_OFF(intr, vpe),
151 GIC_SH_MAP_TO_VPE_REG_BIT(vpe));
152}
153
a331ce63 154#ifdef CONFIG_CLKSRC_MIPS_GIC
dfa762e1
SH
155cycle_t gic_read_count(void)
156{
157 unsigned int hi, hi2, lo;
158
6f50c835
MC
159 if (mips_cm_is64)
160 return (cycle_t)gic_read(GIC_REG(SHARED, GIC_SH_COUNTER));
161
dfa762e1 162 do {
c3f57f02
MC
163 hi = gic_read32(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
164 lo = gic_read32(GIC_REG(SHARED, GIC_SH_COUNTER_31_00));
165 hi2 = gic_read32(GIC_REG(SHARED, GIC_SH_COUNTER_63_32));
dfa762e1
SH
166 } while (hi2 != hi);
167
168 return (((cycle_t) hi) << 32) + lo;
169}
0ab2b7d0 170
387904ff
AB
171unsigned int gic_get_count_width(void)
172{
173 unsigned int bits, config;
174
5f68fea0 175 config = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
387904ff
AB
176 bits = 32 + 4 * ((config & GIC_SH_CONFIG_COUNTBITS_MSK) >>
177 GIC_SH_CONFIG_COUNTBITS_SHF);
178
179 return bits;
180}
181
0ab2b7d0
RG
182void gic_write_compare(cycle_t cnt)
183{
6f50c835
MC
184 if (mips_cm_is64) {
185 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE), cnt);
186 } else {
187 gic_write32(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI),
188 (int)(cnt >> 32));
189 gic_write32(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO),
190 (int)(cnt & 0xffffffff));
191 }
0ab2b7d0
RG
192}
193
414408d0
PB
194void gic_write_cpu_compare(cycle_t cnt, int cpu)
195{
196 unsigned long flags;
197
198 local_irq_save(flags);
199
d46812bb 200 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), mips_cm_vp_id(cpu));
6f50c835
MC
201
202 if (mips_cm_is64) {
203 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE), cnt);
204 } else {
205 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_HI),
206 (int)(cnt >> 32));
207 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_LO),
208 (int)(cnt & 0xffffffff));
209 }
414408d0
PB
210
211 local_irq_restore(flags);
212}
213
0ab2b7d0
RG
214cycle_t gic_read_compare(void)
215{
216 unsigned int hi, lo;
217
6f50c835
MC
218 if (mips_cm_is64)
219 return (cycle_t)gic_read(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE));
220
c3f57f02
MC
221 hi = gic_read32(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_HI));
222 lo = gic_read32(GIC_REG(VPE_LOCAL, GIC_VPE_COMPARE_LO));
0ab2b7d0
RG
223
224 return (((cycle_t) hi) << 32) + lo;
225}
8fa4b930
MC
226
227void gic_start_count(void)
228{
229 u32 gicconfig;
230
231 /* Start the counter */
232 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
233 gicconfig &= ~(1 << GIC_SH_CONFIG_COUNTSTOP_SHF);
234 gic_write(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig);
235}
236
237void gic_stop_count(void)
238{
239 u32 gicconfig;
240
241 /* Stop the counter */
242 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
243 gicconfig |= 1 << GIC_SH_CONFIG_COUNTSTOP_SHF;
244 gic_write(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig);
245}
246
dfa762e1
SH
247#endif
248
835d2b45
PB
249unsigned gic_read_local_vp_id(void)
250{
251 unsigned long ident;
252
253 ident = gic_read(GIC_REG(VPE_LOCAL, GIC_VP_IDENT));
254 return ident & GIC_VP_IDENT_VCNUM_MSK;
255}
256
e9de688d
AB
257static bool gic_local_irq_is_routable(int intr)
258{
259 u32 vpe_ctl;
260
261 /* All local interrupts are routable in EIC mode. */
262 if (cpu_has_veic)
263 return true;
264
c3f57f02 265 vpe_ctl = gic_read32(GIC_REG(VPE_LOCAL, GIC_VPE_CTL));
e9de688d
AB
266 switch (intr) {
267 case GIC_LOCAL_INT_TIMER:
268 return vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK;
269 case GIC_LOCAL_INT_PERFCTR:
270 return vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK;
271 case GIC_LOCAL_INT_FDC:
272 return vpe_ctl & GIC_VPE_CTL_FDC_RTBL_MSK;
273 case GIC_LOCAL_INT_SWINT0:
274 case GIC_LOCAL_INT_SWINT1:
275 return vpe_ctl & GIC_VPE_CTL_SWINT_RTBL_MSK;
276 default:
277 return true;
278 }
279}
280
3263d085 281static void gic_bind_eic_interrupt(int irq, int set)
98b67c37
SH
282{
283 /* Convert irq vector # to hw int # */
284 irq -= GIC_PIN_TO_VEC_OFFSET;
285
286 /* Set irq to use shadow set */
5f68fea0
AB
287 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_EIC_SHADOW_SET_BASE) +
288 GIC_VPE_EIC_SS(irq), set);
98b67c37
SH
289}
290
bb11cff3 291static void gic_send_ipi(struct irq_data *d, unsigned int cpu)
39b8d525 292{
bb11cff3
QY
293 irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d));
294
295 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_SET(hwirq));
39b8d525
RB
296}
297
e9de688d
AB
298int gic_get_c0_compare_int(void)
299{
300 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
301 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
302 return irq_create_mapping(gic_irq_domain,
303 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
304}
305
306int gic_get_c0_perfcount_int(void)
307{
308 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
7e3e6cb2 309 /* Is the performance counter shared with the timer? */
e9de688d
AB
310 if (cp0_perfcount_irq < 0)
311 return -1;
312 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
313 }
314 return irq_create_mapping(gic_irq_domain,
315 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
316}
317
6429e2b6
JH
318int gic_get_c0_fdc_int(void)
319{
320 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
321 /* Is the FDC IRQ even present? */
322 if (cp0_fdc_irq < 0)
323 return -1;
324 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
325 }
326
6429e2b6
JH
327 return irq_create_mapping(gic_irq_domain,
328 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
329}
330
c0a9f72c
AS
331int gic_get_usm_range(struct resource *gic_usm_res)
332{
333 if (!gic_present)
334 return -1;
335
336 gic_usm_res->start = __gic_base_addr + USM_VISIBLE_SECTION_OFS;
337 gic_usm_res->end = gic_usm_res->start + (USM_VISIBLE_SECTION_SIZE - 1);
338
339 return 0;
340}
341
1b3ed367 342static void gic_handle_shared_int(bool chained)
39b8d525 343{
c3f57f02 344 unsigned int i, intr, virq, gic_reg_step = mips_cm_is64 ? 8 : 4;
8f5ee79c 345 unsigned long *pcpu_mask;
5f68fea0 346 unsigned long pending_reg, intrmask_reg;
8f5ee79c
AB
347 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
348 DECLARE_BITMAP(intrmask, GIC_MAX_INTRS);
39b8d525
RB
349
350 /* Get per-cpu bitmaps */
39b8d525
RB
351 pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;
352
824f3f7f
AB
353 pending_reg = GIC_REG(SHARED, GIC_SH_PEND);
354 intrmask_reg = GIC_REG(SHARED, GIC_SH_MASK);
39b8d525 355
fbd55241 356 for (i = 0; i < BITS_TO_LONGS(gic_shared_intrs); i++) {
5f68fea0
AB
357 pending[i] = gic_read(pending_reg);
358 intrmask[i] = gic_read(intrmask_reg);
c3f57f02
MC
359 pending_reg += gic_reg_step;
360 intrmask_reg += gic_reg_step;
d77d5ac9
PB
361
362 if (!config_enabled(CONFIG_64BIT) || mips_cm_is64)
363 continue;
364
365 pending[i] |= (u64)gic_read(pending_reg) << 32;
366 intrmask[i] |= (u64)gic_read(intrmask_reg) << 32;
367 pending_reg += gic_reg_step;
368 intrmask_reg += gic_reg_step;
39b8d525
RB
369 }
370
fbd55241
AB
371 bitmap_and(pending, pending, intrmask, gic_shared_intrs);
372 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
39b8d525 373
d7eb4f2e
QY
374 intr = find_first_bit(pending, gic_shared_intrs);
375 while (intr != gic_shared_intrs) {
376 virq = irq_linear_revmap(gic_irq_domain,
377 GIC_SHARED_TO_HWIRQ(intr));
1b3ed367
RV
378 if (chained)
379 generic_handle_irq(virq);
380 else
381 do_IRQ(virq);
d7eb4f2e
QY
382
383 /* go to next pending bit */
384 bitmap_clear(pending, intr, 1);
385 intr = find_first_bit(pending, gic_shared_intrs);
386 }
39b8d525
RB
387}
388
161d049e 389static void gic_mask_irq(struct irq_data *d)
39b8d525 390{
5f68fea0 391 gic_reset_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
39b8d525
RB
392}
393
161d049e 394static void gic_unmask_irq(struct irq_data *d)
39b8d525 395{
5f68fea0 396 gic_set_mask(GIC_HWIRQ_TO_SHARED(d->hwirq));
39b8d525
RB
397}
398
5561c9e4
AB
399static void gic_ack_irq(struct irq_data *d)
400{
e9de688d 401 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
c49581a4 402
53a7bc81 403 gic_write(GIC_REG(SHARED, GIC_SH_WEDGE), GIC_SH_WEDGE_CLR(irq));
5561c9e4
AB
404}
405
95150ae8
AB
406static int gic_set_type(struct irq_data *d, unsigned int type)
407{
e9de688d 408 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
95150ae8
AB
409 unsigned long flags;
410 bool is_edge;
411
412 spin_lock_irqsave(&gic_lock, flags);
413 switch (type & IRQ_TYPE_SENSE_MASK) {
414 case IRQ_TYPE_EDGE_FALLING:
5f68fea0
AB
415 gic_set_polarity(irq, GIC_POL_NEG);
416 gic_set_trigger(irq, GIC_TRIG_EDGE);
417 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
95150ae8
AB
418 is_edge = true;
419 break;
420 case IRQ_TYPE_EDGE_RISING:
5f68fea0
AB
421 gic_set_polarity(irq, GIC_POL_POS);
422 gic_set_trigger(irq, GIC_TRIG_EDGE);
423 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
95150ae8
AB
424 is_edge = true;
425 break;
426 case IRQ_TYPE_EDGE_BOTH:
427 /* polarity is irrelevant in this case */
5f68fea0
AB
428 gic_set_trigger(irq, GIC_TRIG_EDGE);
429 gic_set_dual_edge(irq, GIC_TRIG_DUAL_ENABLE);
95150ae8
AB
430 is_edge = true;
431 break;
432 case IRQ_TYPE_LEVEL_LOW:
5f68fea0
AB
433 gic_set_polarity(irq, GIC_POL_NEG);
434 gic_set_trigger(irq, GIC_TRIG_LEVEL);
435 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
95150ae8
AB
436 is_edge = false;
437 break;
438 case IRQ_TYPE_LEVEL_HIGH:
439 default:
5f68fea0
AB
440 gic_set_polarity(irq, GIC_POL_POS);
441 gic_set_trigger(irq, GIC_TRIG_LEVEL);
442 gic_set_dual_edge(irq, GIC_TRIG_DUAL_DISABLE);
95150ae8
AB
443 is_edge = false;
444 break;
445 }
446
a595fc51
TG
447 if (is_edge)
448 irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller,
449 handle_edge_irq, NULL);
450 else
451 irq_set_chip_handler_name_locked(d, &gic_level_irq_controller,
452 handle_level_irq, NULL);
95150ae8 453 spin_unlock_irqrestore(&gic_lock, flags);
39b8d525 454
95150ae8
AB
455 return 0;
456}
457
458#ifdef CONFIG_SMP
161d049e
TG
459static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
460 bool force)
39b8d525 461{
e9de688d 462 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
39b8d525
RB
463 cpumask_t tmp = CPU_MASK_NONE;
464 unsigned long flags;
465 int i;
466
0de26520 467 cpumask_and(&tmp, cpumask, cpu_online_mask);
f9b531fe 468 if (cpumask_empty(&tmp))
14d160ab 469 return -EINVAL;
39b8d525
RB
470
471 /* Assumption : cpumask refers to a single CPU */
472 spin_lock_irqsave(&gic_lock, flags);
39b8d525 473
c214c035 474 /* Re-route this IRQ */
ab41f6c8 475 gic_map_to_vpe(irq, mips_cm_vp_id(cpumask_first(&tmp)));
c214c035
TW
476
477 /* Update the pcpu_masks */
91951f98 478 for (i = 0; i < min(gic_vpes, NR_CPUS); i++)
c214c035 479 clear_bit(irq, pcpu_masks[i].pcpu_mask);
f9b531fe 480 set_bit(irq, pcpu_masks[cpumask_first(&tmp)].pcpu_mask);
39b8d525 481
72f86db4 482 cpumask_copy(irq_data_get_affinity_mask(d), cpumask);
39b8d525
RB
483 spin_unlock_irqrestore(&gic_lock, flags);
484
161d049e 485 return IRQ_SET_MASK_OK_NOCOPY;
39b8d525
RB
486}
487#endif
488
4a6a3ea3
AB
489static struct irq_chip gic_level_irq_controller = {
490 .name = "MIPS GIC",
491 .irq_mask = gic_mask_irq,
492 .irq_unmask = gic_unmask_irq,
493 .irq_set_type = gic_set_type,
494#ifdef CONFIG_SMP
495 .irq_set_affinity = gic_set_affinity,
496#endif
497};
498
499static struct irq_chip gic_edge_irq_controller = {
161d049e 500 .name = "MIPS GIC",
5561c9e4 501 .irq_ack = gic_ack_irq,
161d049e 502 .irq_mask = gic_mask_irq,
161d049e 503 .irq_unmask = gic_unmask_irq,
95150ae8 504 .irq_set_type = gic_set_type,
39b8d525 505#ifdef CONFIG_SMP
161d049e 506 .irq_set_affinity = gic_set_affinity,
39b8d525 507#endif
bb11cff3 508 .ipi_send_single = gic_send_ipi,
39b8d525
RB
509};
510
1b3ed367 511static void gic_handle_local_int(bool chained)
e9de688d
AB
512{
513 unsigned long pending, masked;
d7eb4f2e 514 unsigned int intr, virq;
e9de688d 515
c3f57f02
MC
516 pending = gic_read32(GIC_REG(VPE_LOCAL, GIC_VPE_PEND));
517 masked = gic_read32(GIC_REG(VPE_LOCAL, GIC_VPE_MASK));
e9de688d
AB
518
519 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
520
d7eb4f2e
QY
521 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
522 while (intr != GIC_NUM_LOCAL_INTRS) {
523 virq = irq_linear_revmap(gic_irq_domain,
524 GIC_LOCAL_TO_HWIRQ(intr));
1b3ed367
RV
525 if (chained)
526 generic_handle_irq(virq);
527 else
528 do_IRQ(virq);
d7eb4f2e
QY
529
530 /* go to next pending bit */
531 bitmap_clear(&pending, intr, 1);
532 intr = find_first_bit(&pending, GIC_NUM_LOCAL_INTRS);
533 }
e9de688d
AB
534}
535
536static void gic_mask_local_irq(struct irq_data *d)
537{
538 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
539
c3f57f02 540 gic_write32(GIC_REG(VPE_LOCAL, GIC_VPE_RMASK), 1 << intr);
e9de688d
AB
541}
542
543static void gic_unmask_local_irq(struct irq_data *d)
544{
545 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
546
c3f57f02 547 gic_write32(GIC_REG(VPE_LOCAL, GIC_VPE_SMASK), 1 << intr);
e9de688d
AB
548}
549
550static struct irq_chip gic_local_irq_controller = {
551 .name = "MIPS GIC Local",
552 .irq_mask = gic_mask_local_irq,
553 .irq_unmask = gic_unmask_local_irq,
554};
555
556static void gic_mask_local_irq_all_vpes(struct irq_data *d)
557{
558 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
559 int i;
560 unsigned long flags;
561
562 spin_lock_irqsave(&gic_lock, flags);
563 for (i = 0; i < gic_vpes; i++) {
d46812bb
PB
564 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR),
565 mips_cm_vp_id(i));
c3f57f02 566 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << intr);
e9de688d
AB
567 }
568 spin_unlock_irqrestore(&gic_lock, flags);
569}
570
571static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
572{
573 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
574 int i;
575 unsigned long flags;
576
577 spin_lock_irqsave(&gic_lock, flags);
578 for (i = 0; i < gic_vpes; i++) {
d46812bb
PB
579 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR),
580 mips_cm_vp_id(i));
c3f57f02 581 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_SMASK), 1 << intr);
e9de688d
AB
582 }
583 spin_unlock_irqrestore(&gic_lock, flags);
584}
585
586static struct irq_chip gic_all_vpes_local_irq_controller = {
587 .name = "MIPS GIC Local",
588 .irq_mask = gic_mask_local_irq_all_vpes,
589 .irq_unmask = gic_unmask_local_irq_all_vpes,
590};
591
18743d27 592static void __gic_irq_dispatch(void)
39b8d525 593{
1b3ed367
RV
594 gic_handle_local_int(false);
595 gic_handle_shared_int(false);
18743d27 596}
39b8d525 597
bd0b9ac4 598static void gic_irq_dispatch(struct irq_desc *desc)
18743d27 599{
1b3ed367
RV
600 gic_handle_local_int(true);
601 gic_handle_shared_int(true);
18743d27
AB
602}
603
e9de688d 604static void __init gic_basic_init(void)
18743d27
AB
605{
606 unsigned int i;
98b67c37
SH
607
608 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
39b8d525
RB
609
610 /* Setup defaults */
fbd55241 611 for (i = 0; i < gic_shared_intrs; i++) {
5f68fea0
AB
612 gic_set_polarity(i, GIC_POL_POS);
613 gic_set_trigger(i, GIC_TRIG_LEVEL);
614 gic_reset_mask(i);
39b8d525
RB
615 }
616
e9de688d
AB
617 for (i = 0; i < gic_vpes; i++) {
618 unsigned int j;
619
d46812bb
PB
620 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR),
621 mips_cm_vp_id(i));
e9de688d
AB
622 for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
623 if (!gic_local_irq_is_routable(j))
624 continue;
c3f57f02 625 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_RMASK), 1 << j);
e9de688d
AB
626 }
627 }
39b8d525
RB
628}
629
e9de688d
AB
630static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
631 irq_hw_number_t hw)
c49581a4 632{
e9de688d
AB
633 int intr = GIC_HWIRQ_TO_LOCAL(hw);
634 int ret = 0;
635 int i;
636 unsigned long flags;
637
638 if (!gic_local_irq_is_routable(intr))
639 return -EPERM;
640
641 /*
642 * HACK: These are all really percpu interrupts, but the rest
643 * of the MIPS kernel code does not use the percpu IRQ API for
644 * the CP0 timer and performance counter interrupts.
645 */
b720fd8b
JH
646 switch (intr) {
647 case GIC_LOCAL_INT_TIMER:
648 case GIC_LOCAL_INT_PERFCTR:
649 case GIC_LOCAL_INT_FDC:
650 irq_set_chip_and_handler(virq,
651 &gic_all_vpes_local_irq_controller,
652 handle_percpu_irq);
653 break;
654 default:
e9de688d
AB
655 irq_set_chip_and_handler(virq,
656 &gic_local_irq_controller,
657 handle_percpu_devid_irq);
658 irq_set_percpu_devid(virq);
b720fd8b 659 break;
e9de688d
AB
660 }
661
662 spin_lock_irqsave(&gic_lock, flags);
663 for (i = 0; i < gic_vpes; i++) {
664 u32 val = GIC_MAP_TO_PIN_MSK | gic_cpu_pin;
665
d46812bb
PB
666 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR),
667 mips_cm_vp_id(i));
e9de688d
AB
668
669 switch (intr) {
670 case GIC_LOCAL_INT_WD:
c3f57f02 671 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_WD_MAP), val);
e9de688d
AB
672 break;
673 case GIC_LOCAL_INT_COMPARE:
c3f57f02
MC
674 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_COMPARE_MAP),
675 val);
e9de688d
AB
676 break;
677 case GIC_LOCAL_INT_TIMER:
1b6af71a
JH
678 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
679 val = GIC_MAP_TO_PIN_MSK | timer_cpu_pin;
c3f57f02
MC
680 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP),
681 val);
e9de688d
AB
682 break;
683 case GIC_LOCAL_INT_PERFCTR:
c3f57f02
MC
684 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP),
685 val);
e9de688d
AB
686 break;
687 case GIC_LOCAL_INT_SWINT0:
c3f57f02
MC
688 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_SWINT0_MAP),
689 val);
e9de688d
AB
690 break;
691 case GIC_LOCAL_INT_SWINT1:
c3f57f02
MC
692 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_SWINT1_MAP),
693 val);
e9de688d
AB
694 break;
695 case GIC_LOCAL_INT_FDC:
c3f57f02 696 gic_write32(GIC_REG(VPE_OTHER, GIC_VPE_FDC_MAP), val);
e9de688d
AB
697 break;
698 default:
699 pr_err("Invalid local IRQ %d\n", intr);
700 ret = -EINVAL;
701 break;
702 }
703 }
704 spin_unlock_irqrestore(&gic_lock, flags);
705
706 return ret;
707}
708
709static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
2af70a96 710 irq_hw_number_t hw, unsigned int vpe)
e9de688d
AB
711{
712 int intr = GIC_HWIRQ_TO_SHARED(hw);
c49581a4 713 unsigned long flags;
78930f09 714 int i;
c49581a4 715
4a6a3ea3
AB
716 irq_set_chip_and_handler(virq, &gic_level_irq_controller,
717 handle_level_irq);
c49581a4
AB
718
719 spin_lock_irqsave(&gic_lock, flags);
5f68fea0 720 gic_map_to_pin(intr, gic_cpu_pin);
99ec8a36 721 gic_map_to_vpe(intr, mips_cm_vp_id(vpe));
91951f98 722 for (i = 0; i < min(gic_vpes, NR_CPUS); i++)
78930f09 723 clear_bit(intr, pcpu_masks[i].pcpu_mask);
2af70a96 724 set_bit(intr, pcpu_masks[vpe].pcpu_mask);
c49581a4
AB
725 spin_unlock_irqrestore(&gic_lock, flags);
726
727 return 0;
728}
729
e9de688d
AB
730static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
731 irq_hw_number_t hw)
732{
733 if (GIC_HWIRQ_TO_LOCAL(hw) < GIC_NUM_LOCAL_INTRS)
734 return gic_local_irq_domain_map(d, virq, hw);
2af70a96 735 return gic_shared_irq_domain_map(d, virq, hw, 0);
e9de688d
AB
736}
737
2af70a96
QY
738static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq,
739 unsigned int nr_irqs, void *arg)
740{
741 struct gic_irq_spec *spec = arg;
742 irq_hw_number_t hwirq, base_hwirq;
743 int cpu, ret, i;
744
745 if (spec->type == GIC_DEVICE) {
746 /* verify that it doesn't conflict with an IPI irq */
747 if (test_bit(spec->hwirq, ipi_resrv))
748 return -EBUSY;
4b2312bd
HH
749
750 hwirq = GIC_SHARED_TO_HWIRQ(spec->hwirq);
751
752 return irq_domain_set_hwirq_and_chip(d, virq, hwirq,
753 &gic_level_irq_controller,
754 NULL);
2af70a96
QY
755 } else {
756 base_hwirq = find_first_bit(ipi_resrv, gic_shared_intrs);
757 if (base_hwirq == gic_shared_intrs) {
758 return -ENOMEM;
759 }
760
761 /* check that we have enough space */
762 for (i = base_hwirq; i < nr_irqs; i++) {
763 if (!test_bit(i, ipi_resrv))
764 return -EBUSY;
765 }
766 bitmap_clear(ipi_resrv, base_hwirq, nr_irqs);
767
768 /* map the hwirq for each cpu consecutively */
769 i = 0;
770 for_each_cpu(cpu, spec->ipimask) {
771 hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i);
772
773 ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq,
774 &gic_edge_irq_controller,
775 NULL);
776 if (ret)
777 goto error;
778
779 ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu);
780 if (ret)
781 goto error;
782
783 i++;
784 }
785
786 /*
787 * tell the parent about the base hwirq we allocated so it can
788 * set its own domain data
789 */
790 spec->hwirq = base_hwirq;
791 }
792
793 return 0;
794error:
795 bitmap_set(ipi_resrv, base_hwirq, nr_irqs);
796 return ret;
797}
798
799void gic_irq_domain_free(struct irq_domain *d, unsigned int virq,
800 unsigned int nr_irqs)
801{
802 irq_hw_number_t base_hwirq;
803 struct irq_data *data;
804
805 data = irq_get_irq_data(virq);
806 if (!data)
807 return;
808
809 base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data));
810 bitmap_set(ipi_resrv, base_hwirq, nr_irqs);
811}
812
c98c1822
QY
813int gic_irq_domain_match(struct irq_domain *d, struct device_node *node,
814 enum irq_domain_bus_token bus_token)
815{
816 /* this domain should'nt be accessed directly */
817 return 0;
818}
819
96009736 820static const struct irq_domain_ops gic_irq_domain_ops = {
c49581a4 821 .map = gic_irq_domain_map,
2af70a96
QY
822 .alloc = gic_irq_domain_alloc,
823 .free = gic_irq_domain_free,
c98c1822
QY
824 .match = gic_irq_domain_match,
825};
826
827static int gic_dev_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
828 const u32 *intspec, unsigned int intsize,
829 irq_hw_number_t *out_hwirq,
830 unsigned int *out_type)
831{
832 if (intsize != 3)
833 return -EINVAL;
834
835 if (intspec[0] == GIC_SHARED)
836 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
837 else if (intspec[0] == GIC_LOCAL)
838 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
839 else
840 return -EINVAL;
841 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
842
843 return 0;
844}
845
846static int gic_dev_domain_alloc(struct irq_domain *d, unsigned int virq,
847 unsigned int nr_irqs, void *arg)
848{
849 struct irq_fwspec *fwspec = arg;
850 struct gic_irq_spec spec = {
851 .type = GIC_DEVICE,
852 .hwirq = fwspec->param[1],
853 };
854 int i, ret;
855 bool is_shared = fwspec->param[0] == GIC_SHARED;
856
857 if (is_shared) {
858 ret = irq_domain_alloc_irqs_parent(d, virq, nr_irqs, &spec);
859 if (ret)
860 return ret;
861 }
862
863 for (i = 0; i < nr_irqs; i++) {
864 irq_hw_number_t hwirq;
865
866 if (is_shared)
867 hwirq = GIC_SHARED_TO_HWIRQ(spec.hwirq + i);
868 else
869 hwirq = GIC_LOCAL_TO_HWIRQ(spec.hwirq + i);
870
871 ret = irq_domain_set_hwirq_and_chip(d, virq + i,
872 hwirq,
873 &gic_level_irq_controller,
874 NULL);
875 if (ret)
4b2312bd 876 goto error;
c98c1822
QY
877 }
878
879 return 0;
4b2312bd
HH
880
881error:
882 irq_domain_free_irqs_parent(d, virq, nr_irqs);
883 return ret;
c98c1822
QY
884}
885
886void gic_dev_domain_free(struct irq_domain *d, unsigned int virq,
887 unsigned int nr_irqs)
888{
889 /* no real allocation is done for dev irqs, so no need to free anything */
890 return;
891}
892
893static struct irq_domain_ops gic_dev_domain_ops = {
894 .xlate = gic_dev_domain_xlate,
895 .alloc = gic_dev_domain_alloc,
896 .free = gic_dev_domain_free,
2af70a96
QY
897};
898
899static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
900 const u32 *intspec, unsigned int intsize,
901 irq_hw_number_t *out_hwirq,
902 unsigned int *out_type)
903{
904 /*
905 * There's nothing to translate here. hwirq is dynamically allocated and
906 * the irq type is always edge triggered.
907 * */
908 *out_hwirq = 0;
909 *out_type = IRQ_TYPE_EDGE_RISING;
910
911 return 0;
912}
913
914static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq,
915 unsigned int nr_irqs, void *arg)
916{
917 struct cpumask *ipimask = arg;
918 struct gic_irq_spec spec = {
919 .type = GIC_IPI,
920 .ipimask = ipimask
921 };
922 int ret, i;
923
924 ret = irq_domain_alloc_irqs_parent(d, virq, nr_irqs, &spec);
925 if (ret)
926 return ret;
927
928 /* the parent should have set spec.hwirq to the base_hwirq it allocated */
929 for (i = 0; i < nr_irqs; i++) {
930 ret = irq_domain_set_hwirq_and_chip(d, virq + i,
931 GIC_SHARED_TO_HWIRQ(spec.hwirq + i),
932 &gic_edge_irq_controller,
933 NULL);
934 if (ret)
935 goto error;
936
937 ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING);
938 if (ret)
939 goto error;
940 }
941
942 return 0;
943error:
944 irq_domain_free_irqs_parent(d, virq, nr_irqs);
945 return ret;
946}
947
948void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq,
949 unsigned int nr_irqs)
950{
951 irq_domain_free_irqs_parent(d, virq, nr_irqs);
952}
953
954int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node,
955 enum irq_domain_bus_token bus_token)
956{
957 bool is_ipi;
958
959 switch (bus_token) {
960 case DOMAIN_BUS_IPI:
961 is_ipi = d->bus_token == bus_token;
547aefc4 962 return (!node || to_of_node(d->fwnode) == node) && is_ipi;
2af70a96
QY
963 break;
964 default:
965 return 0;
966 }
967}
968
969static struct irq_domain_ops gic_ipi_domain_ops = {
970 .xlate = gic_ipi_domain_xlate,
971 .alloc = gic_ipi_domain_alloc,
972 .free = gic_ipi_domain_free,
973 .match = gic_ipi_domain_match,
c49581a4
AB
974};
975
a7057270
AB
976static void __init __gic_init(unsigned long gic_base_addr,
977 unsigned long gic_addrspace_size,
978 unsigned int cpu_vec, unsigned int irqbase,
979 struct device_node *node)
39b8d525 980{
ba01cf0e 981 unsigned int gicconfig, cpu;
16a8083c 982 unsigned int v[2];
39b8d525 983
c0a9f72c
AS
984 __gic_base_addr = gic_base_addr;
985
5f68fea0 986 gic_base = ioremap_nocache(gic_base_addr, gic_addrspace_size);
39b8d525 987
5f68fea0 988 gicconfig = gic_read(GIC_REG(SHARED, GIC_SH_CONFIG));
fbd55241 989 gic_shared_intrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
39b8d525 990 GIC_SH_CONFIG_NUMINTRS_SHF;
fbd55241 991 gic_shared_intrs = ((gic_shared_intrs + 1) * 8);
39b8d525 992
e9de688d 993 gic_vpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
39b8d525 994 GIC_SH_CONFIG_NUMVPES_SHF;
e9de688d 995 gic_vpes = gic_vpes + 1;
39b8d525 996
18743d27 997 if (cpu_has_veic) {
ba01cf0e
PB
998 /* Set EIC mode for all VPEs */
999 for_each_present_cpu(cpu) {
1000 gic_write(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR),
1001 mips_cm_vp_id(cpu));
1002 gic_write(GIC_REG(VPE_OTHER, GIC_VPE_CTL),
1003 GIC_VPE_CTL_EIC_MODE_MSK);
1004 }
1005
18743d27
AB
1006 /* Always use vector 1 in EIC mode */
1007 gic_cpu_pin = 0;
1b6af71a 1008 timer_cpu_pin = gic_cpu_pin;
18743d27
AB
1009 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
1010 __gic_irq_dispatch);
1011 } else {
1012 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
1013 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
1014 gic_irq_dispatch);
1b6af71a
JH
1015 /*
1016 * With the CMP implementation of SMP (deprecated), other CPUs
1017 * are started by the bootloader and put into a timer based
1018 * waiting poll loop. We must not re-route those CPU's local
1019 * timer interrupts as the wait instruction will never finish,
1020 * so just handle whatever CPU interrupt it is routed to by
1021 * default.
1022 *
1023 * This workaround should be removed when CMP support is
1024 * dropped.
1025 */
1026 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
1027 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
c3f57f02 1028 timer_cpu_pin = gic_read32(GIC_REG(VPE_LOCAL,
1b6af71a
JH
1029 GIC_VPE_TIMER_MAP)) &
1030 GIC_MAP_MSK;
1031 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
1032 GIC_CPU_PIN_OFFSET +
1033 timer_cpu_pin,
1034 gic_irq_dispatch);
1035 } else {
1036 timer_cpu_pin = gic_cpu_pin;
1037 }
18743d27
AB
1038 }
1039
a7057270 1040 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
e9de688d 1041 gic_shared_intrs, irqbase,
c49581a4
AB
1042 &gic_irq_domain_ops, NULL);
1043 if (!gic_irq_domain)
1044 panic("Failed to add GIC IRQ domain");
0b271f56 1045
c98c1822
QY
1046 gic_dev_domain = irq_domain_add_hierarchy(gic_irq_domain, 0,
1047 GIC_NUM_LOCAL_INTRS + gic_shared_intrs,
1048 node, &gic_dev_domain_ops, NULL);
1049 if (!gic_dev_domain)
1050 panic("Failed to add GIC DEV domain");
1051
2af70a96
QY
1052 gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain,
1053 IRQ_DOMAIN_FLAG_IPI_PER_CPU,
1054 GIC_NUM_LOCAL_INTRS + gic_shared_intrs,
1055 node, &gic_ipi_domain_ops, NULL);
1056 if (!gic_ipi_domain)
1057 panic("Failed to add GIC IPI domain");
1058
1059 gic_ipi_domain->bus_token = DOMAIN_BUS_IPI;
1060
16a8083c
QY
1061 if (node &&
1062 !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) {
1063 bitmap_set(ipi_resrv, v[0], v[1]);
1064 } else {
1065 /* Make the last 2 * gic_vpes available for IPIs */
1066 bitmap_set(ipi_resrv,
1067 gic_shared_intrs - 2 * gic_vpes,
1068 2 * gic_vpes);
1069 }
2af70a96 1070
e9de688d 1071 gic_basic_init();
39b8d525 1072}
a7057270
AB
1073
1074void __init gic_init(unsigned long gic_base_addr,
1075 unsigned long gic_addrspace_size,
1076 unsigned int cpu_vec, unsigned int irqbase)
1077{
1078 __gic_init(gic_base_addr, gic_addrspace_size, cpu_vec, irqbase, NULL);
1079}
1080
1081static int __init gic_of_init(struct device_node *node,
1082 struct device_node *parent)
1083{
1084 struct resource res;
1085 unsigned int cpu_vec, i = 0, reserved = 0;
1086 phys_addr_t gic_base;
1087 size_t gic_len;
1088
1089 /* Find the first available CPU vector. */
1090 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
1091 i++, &cpu_vec))
1092 reserved |= BIT(cpu_vec);
1093 for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) {
1094 if (!(reserved & BIT(cpu_vec)))
1095 break;
1096 }
1097 if (cpu_vec == 8) {
1098 pr_err("No CPU vectors available for GIC\n");
1099 return -ENODEV;
1100 }
1101
1102 if (of_address_to_resource(node, 0, &res)) {
1103 /*
1104 * Probe the CM for the GIC base address if not specified
1105 * in the device-tree.
1106 */
1107 if (mips_cm_present()) {
1108 gic_base = read_gcr_gic_base() &
1109 ~CM_GCR_GIC_BASE_GICEN_MSK;
1110 gic_len = 0x20000;
1111 } else {
1112 pr_err("Failed to get GIC memory range\n");
1113 return -ENODEV;
1114 }
1115 } else {
1116 gic_base = res.start;
1117 gic_len = resource_size(&res);
1118 }
1119
1120 if (mips_cm_present())
1121 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN_MSK);
1122 gic_present = true;
1123
1124 __gic_init(gic_base, gic_len, cpu_vec, 0, node);
1125
1126 return 0;
1127}
1128IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);
This page took 0.49796 seconds and 5 git commands to generate.