KVM: Remove the usage of page->private field by rmap
[deliverable/linux.git] / drivers / kvm / vmx.c
CommitLineData
6aa8b732
AK
1/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
8 *
9 * Authors:
10 * Avi Kivity <avi@qumranet.com>
11 * Yaniv Kamay <yaniv@qumranet.com>
12 *
13 * This work is licensed under the terms of the GNU GPL, version 2. See
14 * the COPYING file in the top-level directory.
15 *
16 */
17
18#include "kvm.h"
e7d5d76c 19#include "x86_emulate.h"
85f455f7 20#include "irq.h"
6aa8b732 21#include "vmx.h"
e495606d
AK
22#include "segment_descriptor.h"
23
6aa8b732 24#include <linux/module.h>
9d8f549d 25#include <linux/kernel.h>
6aa8b732
AK
26#include <linux/mm.h>
27#include <linux/highmem.h>
e8edc6e0 28#include <linux/sched.h>
c7addb90 29#include <linux/moduleparam.h>
e495606d 30
6aa8b732 31#include <asm/io.h>
3b3be0d1 32#include <asm/desc.h>
6aa8b732 33
6aa8b732
AK
34MODULE_AUTHOR("Qumranet");
35MODULE_LICENSE("GPL");
36
c7addb90
AK
37static int bypass_guest_pf = 1;
38module_param(bypass_guest_pf, bool, 0);
39
a2fa3e9f
GH
40struct vmcs {
41 u32 revision_id;
42 u32 abort;
43 char data[0];
44};
45
46struct vcpu_vmx {
fb3f0f51 47 struct kvm_vcpu vcpu;
a2fa3e9f 48 int launched;
29bd8a78 49 u8 fail;
a2fa3e9f
GH
50 struct kvm_msr_entry *guest_msrs;
51 struct kvm_msr_entry *host_msrs;
52 int nmsrs;
53 int save_nmsrs;
54 int msr_offset_efer;
55#ifdef CONFIG_X86_64
56 int msr_offset_kernel_gs_base;
57#endif
58 struct vmcs *vmcs;
59 struct {
60 int loaded;
61 u16 fs_sel, gs_sel, ldt_sel;
152d3f2f
LV
62 int gs_ldt_reload_needed;
63 int fs_reload_needed;
51c6cf66 64 int guest_efer_loaded;
a2fa3e9f
GH
65 }host_state;
66
67};
68
69static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
70{
fb3f0f51 71 return container_of(vcpu, struct vcpu_vmx, vcpu);
a2fa3e9f
GH
72}
73
75880a01
AK
74static int init_rmode_tss(struct kvm *kvm);
75
6aa8b732
AK
76static DEFINE_PER_CPU(struct vmcs *, vmxarea);
77static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
78
fdef3ad1
HQ
79static struct page *vmx_io_bitmap_a;
80static struct page *vmx_io_bitmap_b;
81
1c3d14fe 82static struct vmcs_config {
6aa8b732
AK
83 int size;
84 int order;
85 u32 revision_id;
1c3d14fe
YS
86 u32 pin_based_exec_ctrl;
87 u32 cpu_based_exec_ctrl;
88 u32 vmexit_ctrl;
89 u32 vmentry_ctrl;
90} vmcs_config;
6aa8b732
AK
91
92#define VMX_SEGMENT_FIELD(seg) \
93 [VCPU_SREG_##seg] = { \
94 .selector = GUEST_##seg##_SELECTOR, \
95 .base = GUEST_##seg##_BASE, \
96 .limit = GUEST_##seg##_LIMIT, \
97 .ar_bytes = GUEST_##seg##_AR_BYTES, \
98 }
99
100static struct kvm_vmx_segment_field {
101 unsigned selector;
102 unsigned base;
103 unsigned limit;
104 unsigned ar_bytes;
105} kvm_vmx_segment_fields[] = {
106 VMX_SEGMENT_FIELD(CS),
107 VMX_SEGMENT_FIELD(DS),
108 VMX_SEGMENT_FIELD(ES),
109 VMX_SEGMENT_FIELD(FS),
110 VMX_SEGMENT_FIELD(GS),
111 VMX_SEGMENT_FIELD(SS),
112 VMX_SEGMENT_FIELD(TR),
113 VMX_SEGMENT_FIELD(LDTR),
114};
115
4d56c8a7
AK
116/*
117 * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
118 * away by decrementing the array size.
119 */
6aa8b732 120static const u32 vmx_msr_index[] = {
05b3e0c2 121#ifdef CONFIG_X86_64
6aa8b732
AK
122 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
123#endif
124 MSR_EFER, MSR_K6_STAR,
125};
9d8f549d 126#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
6aa8b732 127
a2fa3e9f
GH
128static void load_msrs(struct kvm_msr_entry *e, int n)
129{
130 int i;
131
132 for (i = 0; i < n; ++i)
133 wrmsrl(e[i].index, e[i].data);
134}
135
136static void save_msrs(struct kvm_msr_entry *e, int n)
137{
138 int i;
139
140 for (i = 0; i < n; ++i)
141 rdmsrl(e[i].index, e[i].data);
142}
143
6aa8b732
AK
144static inline int is_page_fault(u32 intr_info)
145{
146 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
147 INTR_INFO_VALID_MASK)) ==
148 (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
149}
150
2ab455cc
AL
151static inline int is_no_device(u32 intr_info)
152{
153 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
154 INTR_INFO_VALID_MASK)) ==
155 (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
156}
157
7aa81cc0
AL
158static inline int is_invalid_opcode(u32 intr_info)
159{
160 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
161 INTR_INFO_VALID_MASK)) ==
162 (INTR_TYPE_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
163}
164
6aa8b732
AK
165static inline int is_external_interrupt(u32 intr_info)
166{
167 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
168 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
169}
170
6e5d865c
YS
171static inline int cpu_has_vmx_tpr_shadow(void)
172{
173 return (vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW);
174}
175
176static inline int vm_need_tpr_shadow(struct kvm *kvm)
177{
178 return ((cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm)));
179}
180
8b9cf98c 181static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
7725f0ba
AK
182{
183 int i;
184
a2fa3e9f
GH
185 for (i = 0; i < vmx->nmsrs; ++i)
186 if (vmx->guest_msrs[i].index == msr)
a75beee6
ED
187 return i;
188 return -1;
189}
190
8b9cf98c 191static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
a75beee6
ED
192{
193 int i;
194
8b9cf98c 195 i = __find_msr_index(vmx, msr);
a75beee6 196 if (i >= 0)
a2fa3e9f 197 return &vmx->guest_msrs[i];
8b6d44c7 198 return NULL;
7725f0ba
AK
199}
200
6aa8b732
AK
201static void vmcs_clear(struct vmcs *vmcs)
202{
203 u64 phys_addr = __pa(vmcs);
204 u8 error;
205
206 asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
207 : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
208 : "cc", "memory");
209 if (error)
210 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
211 vmcs, phys_addr);
212}
213
214static void __vcpu_clear(void *arg)
215{
8b9cf98c 216 struct vcpu_vmx *vmx = arg;
d3b2c338 217 int cpu = raw_smp_processor_id();
6aa8b732 218
8b9cf98c 219 if (vmx->vcpu.cpu == cpu)
a2fa3e9f
GH
220 vmcs_clear(vmx->vmcs);
221 if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
6aa8b732 222 per_cpu(current_vmcs, cpu) = NULL;
8b9cf98c 223 rdtscll(vmx->vcpu.host_tsc);
6aa8b732
AK
224}
225
8b9cf98c 226static void vcpu_clear(struct vcpu_vmx *vmx)
8d0be2b3 227{
eae5ecb5
AK
228 if (vmx->vcpu.cpu == -1)
229 return;
f566e09f 230 smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 0, 1);
8b9cf98c 231 vmx->launched = 0;
8d0be2b3
AK
232}
233
6aa8b732
AK
234static unsigned long vmcs_readl(unsigned long field)
235{
236 unsigned long value;
237
238 asm volatile (ASM_VMX_VMREAD_RDX_RAX
239 : "=a"(value) : "d"(field) : "cc");
240 return value;
241}
242
243static u16 vmcs_read16(unsigned long field)
244{
245 return vmcs_readl(field);
246}
247
248static u32 vmcs_read32(unsigned long field)
249{
250 return vmcs_readl(field);
251}
252
253static u64 vmcs_read64(unsigned long field)
254{
05b3e0c2 255#ifdef CONFIG_X86_64
6aa8b732
AK
256 return vmcs_readl(field);
257#else
258 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
259#endif
260}
261
e52de1b8
AK
262static noinline void vmwrite_error(unsigned long field, unsigned long value)
263{
264 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
265 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
266 dump_stack();
267}
268
6aa8b732
AK
269static void vmcs_writel(unsigned long field, unsigned long value)
270{
271 u8 error;
272
273 asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
274 : "=q"(error) : "a"(value), "d"(field) : "cc" );
e52de1b8
AK
275 if (unlikely(error))
276 vmwrite_error(field, value);
6aa8b732
AK
277}
278
279static void vmcs_write16(unsigned long field, u16 value)
280{
281 vmcs_writel(field, value);
282}
283
284static void vmcs_write32(unsigned long field, u32 value)
285{
286 vmcs_writel(field, value);
287}
288
289static void vmcs_write64(unsigned long field, u64 value)
290{
05b3e0c2 291#ifdef CONFIG_X86_64
6aa8b732
AK
292 vmcs_writel(field, value);
293#else
294 vmcs_writel(field, value);
295 asm volatile ("");
296 vmcs_writel(field+1, value >> 32);
297#endif
298}
299
2ab455cc
AL
300static void vmcs_clear_bits(unsigned long field, u32 mask)
301{
302 vmcs_writel(field, vmcs_readl(field) & ~mask);
303}
304
305static void vmcs_set_bits(unsigned long field, u32 mask)
306{
307 vmcs_writel(field, vmcs_readl(field) | mask);
308}
309
abd3f2d6
AK
310static void update_exception_bitmap(struct kvm_vcpu *vcpu)
311{
312 u32 eb;
313
7aa81cc0 314 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR);
abd3f2d6
AK
315 if (!vcpu->fpu_active)
316 eb |= 1u << NM_VECTOR;
317 if (vcpu->guest_debug.enabled)
318 eb |= 1u << 1;
319 if (vcpu->rmode.active)
320 eb = ~0;
321 vmcs_write32(EXCEPTION_BITMAP, eb);
322}
323
33ed6329
AK
324static void reload_tss(void)
325{
326#ifndef CONFIG_X86_64
327
328 /*
329 * VT restores TR but not its size. Useless.
330 */
331 struct descriptor_table gdt;
332 struct segment_descriptor *descs;
333
334 get_gdt(&gdt);
335 descs = (void *)gdt.base;
336 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
337 load_TR_desc();
338#endif
339}
340
8b9cf98c 341static void load_transition_efer(struct vcpu_vmx *vmx)
2cc51560 342{
a2fa3e9f 343 int efer_offset = vmx->msr_offset_efer;
51c6cf66
AK
344 u64 host_efer = vmx->host_msrs[efer_offset].data;
345 u64 guest_efer = vmx->guest_msrs[efer_offset].data;
346 u64 ignore_bits;
347
348 if (efer_offset < 0)
349 return;
350 /*
351 * NX is emulated; LMA and LME handled by hardware; SCE meaninless
352 * outside long mode
353 */
354 ignore_bits = EFER_NX | EFER_SCE;
355#ifdef CONFIG_X86_64
356 ignore_bits |= EFER_LMA | EFER_LME;
357 /* SCE is meaningful only in long mode on Intel */
358 if (guest_efer & EFER_LMA)
359 ignore_bits &= ~(u64)EFER_SCE;
360#endif
361 if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
362 return;
2cc51560 363
51c6cf66
AK
364 vmx->host_state.guest_efer_loaded = 1;
365 guest_efer &= ~ignore_bits;
366 guest_efer |= host_efer & ignore_bits;
367 wrmsrl(MSR_EFER, guest_efer);
8b9cf98c 368 vmx->vcpu.stat.efer_reload++;
2cc51560
ED
369}
370
51c6cf66
AK
371static void reload_host_efer(struct vcpu_vmx *vmx)
372{
373 if (vmx->host_state.guest_efer_loaded) {
374 vmx->host_state.guest_efer_loaded = 0;
375 load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
376 }
377}
378
04d2cc77 379static void vmx_save_host_state(struct kvm_vcpu *vcpu)
33ed6329 380{
04d2cc77
AK
381 struct vcpu_vmx *vmx = to_vmx(vcpu);
382
a2fa3e9f 383 if (vmx->host_state.loaded)
33ed6329
AK
384 return;
385
a2fa3e9f 386 vmx->host_state.loaded = 1;
33ed6329
AK
387 /*
388 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
389 * allow segment selectors with cpl > 0 or ti == 1.
390 */
a2fa3e9f 391 vmx->host_state.ldt_sel = read_ldt();
152d3f2f 392 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
a2fa3e9f 393 vmx->host_state.fs_sel = read_fs();
152d3f2f 394 if (!(vmx->host_state.fs_sel & 7)) {
a2fa3e9f 395 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
152d3f2f
LV
396 vmx->host_state.fs_reload_needed = 0;
397 } else {
33ed6329 398 vmcs_write16(HOST_FS_SELECTOR, 0);
152d3f2f 399 vmx->host_state.fs_reload_needed = 1;
33ed6329 400 }
a2fa3e9f
GH
401 vmx->host_state.gs_sel = read_gs();
402 if (!(vmx->host_state.gs_sel & 7))
403 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
33ed6329
AK
404 else {
405 vmcs_write16(HOST_GS_SELECTOR, 0);
152d3f2f 406 vmx->host_state.gs_ldt_reload_needed = 1;
33ed6329
AK
407 }
408
409#ifdef CONFIG_X86_64
410 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
411 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
412#else
a2fa3e9f
GH
413 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
414 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
33ed6329 415#endif
707c0874
AK
416
417#ifdef CONFIG_X86_64
8b9cf98c 418 if (is_long_mode(&vmx->vcpu)) {
a2fa3e9f
GH
419 save_msrs(vmx->host_msrs +
420 vmx->msr_offset_kernel_gs_base, 1);
707c0874
AK
421 }
422#endif
a2fa3e9f 423 load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
51c6cf66 424 load_transition_efer(vmx);
33ed6329
AK
425}
426
8b9cf98c 427static void vmx_load_host_state(struct vcpu_vmx *vmx)
33ed6329 428{
15ad7146 429 unsigned long flags;
33ed6329 430
a2fa3e9f 431 if (!vmx->host_state.loaded)
33ed6329
AK
432 return;
433
a2fa3e9f 434 vmx->host_state.loaded = 0;
152d3f2f 435 if (vmx->host_state.fs_reload_needed)
a2fa3e9f 436 load_fs(vmx->host_state.fs_sel);
152d3f2f
LV
437 if (vmx->host_state.gs_ldt_reload_needed) {
438 load_ldt(vmx->host_state.ldt_sel);
33ed6329
AK
439 /*
440 * If we have to reload gs, we must take care to
441 * preserve our gs base.
442 */
15ad7146 443 local_irq_save(flags);
a2fa3e9f 444 load_gs(vmx->host_state.gs_sel);
33ed6329
AK
445#ifdef CONFIG_X86_64
446 wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
447#endif
15ad7146 448 local_irq_restore(flags);
33ed6329 449 }
152d3f2f 450 reload_tss();
a2fa3e9f
GH
451 save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
452 load_msrs(vmx->host_msrs, vmx->save_nmsrs);
51c6cf66 453 reload_host_efer(vmx);
33ed6329
AK
454}
455
6aa8b732
AK
456/*
457 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
458 * vcpu mutex is already taken.
459 */
15ad7146 460static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
6aa8b732 461{
a2fa3e9f
GH
462 struct vcpu_vmx *vmx = to_vmx(vcpu);
463 u64 phys_addr = __pa(vmx->vmcs);
7700270e 464 u64 tsc_this, delta;
6aa8b732 465
a3d7f85f 466 if (vcpu->cpu != cpu) {
8b9cf98c 467 vcpu_clear(vmx);
a3d7f85f
ED
468 kvm_migrate_apic_timer(vcpu);
469 }
6aa8b732 470
a2fa3e9f 471 if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
6aa8b732
AK
472 u8 error;
473
a2fa3e9f 474 per_cpu(current_vmcs, cpu) = vmx->vmcs;
6aa8b732
AK
475 asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
476 : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
477 : "cc");
478 if (error)
479 printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
a2fa3e9f 480 vmx->vmcs, phys_addr);
6aa8b732
AK
481 }
482
483 if (vcpu->cpu != cpu) {
484 struct descriptor_table dt;
485 unsigned long sysenter_esp;
486
487 vcpu->cpu = cpu;
488 /*
489 * Linux uses per-cpu TSS and GDT, so set these when switching
490 * processors.
491 */
492 vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
493 get_gdt(&dt);
494 vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
495
496 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
497 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
7700270e
AK
498
499 /*
500 * Make sure the time stamp counter is monotonous.
501 */
502 rdtscll(tsc_this);
503 delta = vcpu->host_tsc - tsc_this;
504 vmcs_write64(TSC_OFFSET, vmcs_read64(TSC_OFFSET) + delta);
6aa8b732 505 }
6aa8b732
AK
506}
507
508static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
509{
8b9cf98c 510 vmx_load_host_state(to_vmx(vcpu));
7702fd1f 511 kvm_put_guest_fpu(vcpu);
6aa8b732
AK
512}
513
5fd86fcf
AK
514static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
515{
516 if (vcpu->fpu_active)
517 return;
518 vcpu->fpu_active = 1;
707d92fa
RR
519 vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
520 if (vcpu->cr0 & X86_CR0_TS)
521 vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
5fd86fcf
AK
522 update_exception_bitmap(vcpu);
523}
524
525static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
526{
527 if (!vcpu->fpu_active)
528 return;
529 vcpu->fpu_active = 0;
707d92fa 530 vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
5fd86fcf
AK
531 update_exception_bitmap(vcpu);
532}
533
774c47f1
AK
534static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
535{
8b9cf98c 536 vcpu_clear(to_vmx(vcpu));
774c47f1
AK
537}
538
6aa8b732
AK
539static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
540{
541 return vmcs_readl(GUEST_RFLAGS);
542}
543
544static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
545{
78f78268 546 if (vcpu->rmode.active)
053de044 547 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
6aa8b732
AK
548 vmcs_writel(GUEST_RFLAGS, rflags);
549}
550
551static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
552{
553 unsigned long rip;
554 u32 interruptibility;
555
556 rip = vmcs_readl(GUEST_RIP);
557 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
558 vmcs_writel(GUEST_RIP, rip);
559
560 /*
561 * We emulated an instruction, so temporary interrupt blocking
562 * should be removed, if set.
563 */
564 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
565 if (interruptibility & 3)
566 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
567 interruptibility & ~3);
c1150d8c 568 vcpu->interrupt_window_open = 1;
6aa8b732
AK
569}
570
571static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
572{
573 printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
574 vmcs_readl(GUEST_RIP));
575 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
576 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
577 GP_VECTOR |
578 INTR_TYPE_EXCEPTION |
579 INTR_INFO_DELIEVER_CODE_MASK |
580 INTR_INFO_VALID_MASK);
581}
582
7aa81cc0
AL
583static void vmx_inject_ud(struct kvm_vcpu *vcpu)
584{
585 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
586 UD_VECTOR |
587 INTR_TYPE_EXCEPTION |
588 INTR_INFO_VALID_MASK);
589}
590
a75beee6
ED
591/*
592 * Swap MSR entry in host/guest MSR entry array.
593 */
54e11fa1 594#ifdef CONFIG_X86_64
8b9cf98c 595static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
a75beee6 596{
a2fa3e9f
GH
597 struct kvm_msr_entry tmp;
598
599 tmp = vmx->guest_msrs[to];
600 vmx->guest_msrs[to] = vmx->guest_msrs[from];
601 vmx->guest_msrs[from] = tmp;
602 tmp = vmx->host_msrs[to];
603 vmx->host_msrs[to] = vmx->host_msrs[from];
604 vmx->host_msrs[from] = tmp;
a75beee6 605}
54e11fa1 606#endif
a75beee6 607
e38aea3e
AK
608/*
609 * Set up the vmcs to automatically save and restore system
610 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
611 * mode, as fiddling with msrs is very expensive.
612 */
8b9cf98c 613static void setup_msrs(struct vcpu_vmx *vmx)
e38aea3e 614{
2cc51560 615 int save_nmsrs;
e38aea3e 616
a75beee6
ED
617 save_nmsrs = 0;
618#ifdef CONFIG_X86_64
8b9cf98c 619 if (is_long_mode(&vmx->vcpu)) {
2cc51560
ED
620 int index;
621
8b9cf98c 622 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
a75beee6 623 if (index >= 0)
8b9cf98c
RR
624 move_msr_up(vmx, index, save_nmsrs++);
625 index = __find_msr_index(vmx, MSR_LSTAR);
a75beee6 626 if (index >= 0)
8b9cf98c
RR
627 move_msr_up(vmx, index, save_nmsrs++);
628 index = __find_msr_index(vmx, MSR_CSTAR);
a75beee6 629 if (index >= 0)
8b9cf98c
RR
630 move_msr_up(vmx, index, save_nmsrs++);
631 index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
a75beee6 632 if (index >= 0)
8b9cf98c 633 move_msr_up(vmx, index, save_nmsrs++);
a75beee6
ED
634 /*
635 * MSR_K6_STAR is only needed on long mode guests, and only
636 * if efer.sce is enabled.
637 */
8b9cf98c
RR
638 index = __find_msr_index(vmx, MSR_K6_STAR);
639 if ((index >= 0) && (vmx->vcpu.shadow_efer & EFER_SCE))
640 move_msr_up(vmx, index, save_nmsrs++);
a75beee6
ED
641 }
642#endif
a2fa3e9f 643 vmx->save_nmsrs = save_nmsrs;
e38aea3e 644
4d56c8a7 645#ifdef CONFIG_X86_64
a2fa3e9f 646 vmx->msr_offset_kernel_gs_base =
8b9cf98c 647 __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
4d56c8a7 648#endif
8b9cf98c 649 vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
e38aea3e
AK
650}
651
6aa8b732
AK
652/*
653 * reads and returns guest's timestamp counter "register"
654 * guest_tsc = host_tsc + tsc_offset -- 21.3
655 */
656static u64 guest_read_tsc(void)
657{
658 u64 host_tsc, tsc_offset;
659
660 rdtscll(host_tsc);
661 tsc_offset = vmcs_read64(TSC_OFFSET);
662 return host_tsc + tsc_offset;
663}
664
665/*
666 * writes 'guest_tsc' into guest's timestamp counter "register"
667 * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
668 */
669static void guest_write_tsc(u64 guest_tsc)
670{
671 u64 host_tsc;
672
673 rdtscll(host_tsc);
674 vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
675}
676
6aa8b732
AK
677/*
678 * Reads an msr value (of 'msr_index') into 'pdata'.
679 * Returns 0 on success, non-0 otherwise.
680 * Assumes vcpu_load() was already called.
681 */
682static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
683{
684 u64 data;
a2fa3e9f 685 struct kvm_msr_entry *msr;
6aa8b732
AK
686
687 if (!pdata) {
688 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
689 return -EINVAL;
690 }
691
692 switch (msr_index) {
05b3e0c2 693#ifdef CONFIG_X86_64
6aa8b732
AK
694 case MSR_FS_BASE:
695 data = vmcs_readl(GUEST_FS_BASE);
696 break;
697 case MSR_GS_BASE:
698 data = vmcs_readl(GUEST_GS_BASE);
699 break;
700 case MSR_EFER:
3bab1f5d 701 return kvm_get_msr_common(vcpu, msr_index, pdata);
6aa8b732
AK
702#endif
703 case MSR_IA32_TIME_STAMP_COUNTER:
704 data = guest_read_tsc();
705 break;
706 case MSR_IA32_SYSENTER_CS:
707 data = vmcs_read32(GUEST_SYSENTER_CS);
708 break;
709 case MSR_IA32_SYSENTER_EIP:
f5b42c33 710 data = vmcs_readl(GUEST_SYSENTER_EIP);
6aa8b732
AK
711 break;
712 case MSR_IA32_SYSENTER_ESP:
f5b42c33 713 data = vmcs_readl(GUEST_SYSENTER_ESP);
6aa8b732 714 break;
6aa8b732 715 default:
8b9cf98c 716 msr = find_msr_entry(to_vmx(vcpu), msr_index);
3bab1f5d
AK
717 if (msr) {
718 data = msr->data;
719 break;
6aa8b732 720 }
3bab1f5d 721 return kvm_get_msr_common(vcpu, msr_index, pdata);
6aa8b732
AK
722 }
723
724 *pdata = data;
725 return 0;
726}
727
728/*
729 * Writes msr value into into the appropriate "register".
730 * Returns 0 on success, non-0 otherwise.
731 * Assumes vcpu_load() was already called.
732 */
733static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
734{
a2fa3e9f
GH
735 struct vcpu_vmx *vmx = to_vmx(vcpu);
736 struct kvm_msr_entry *msr;
2cc51560
ED
737 int ret = 0;
738
6aa8b732 739 switch (msr_index) {
05b3e0c2 740#ifdef CONFIG_X86_64
3bab1f5d 741 case MSR_EFER:
2cc51560 742 ret = kvm_set_msr_common(vcpu, msr_index, data);
51c6cf66
AK
743 if (vmx->host_state.loaded) {
744 reload_host_efer(vmx);
8b9cf98c 745 load_transition_efer(vmx);
51c6cf66 746 }
2cc51560 747 break;
6aa8b732
AK
748 case MSR_FS_BASE:
749 vmcs_writel(GUEST_FS_BASE, data);
750 break;
751 case MSR_GS_BASE:
752 vmcs_writel(GUEST_GS_BASE, data);
753 break;
754#endif
755 case MSR_IA32_SYSENTER_CS:
756 vmcs_write32(GUEST_SYSENTER_CS, data);
757 break;
758 case MSR_IA32_SYSENTER_EIP:
f5b42c33 759 vmcs_writel(GUEST_SYSENTER_EIP, data);
6aa8b732
AK
760 break;
761 case MSR_IA32_SYSENTER_ESP:
f5b42c33 762 vmcs_writel(GUEST_SYSENTER_ESP, data);
6aa8b732 763 break;
d27d4aca 764 case MSR_IA32_TIME_STAMP_COUNTER:
6aa8b732
AK
765 guest_write_tsc(data);
766 break;
6aa8b732 767 default:
8b9cf98c 768 msr = find_msr_entry(vmx, msr_index);
3bab1f5d
AK
769 if (msr) {
770 msr->data = data;
a2fa3e9f
GH
771 if (vmx->host_state.loaded)
772 load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
3bab1f5d 773 break;
6aa8b732 774 }
2cc51560 775 ret = kvm_set_msr_common(vcpu, msr_index, data);
6aa8b732
AK
776 }
777
2cc51560 778 return ret;
6aa8b732
AK
779}
780
781/*
782 * Sync the rsp and rip registers into the vcpu structure. This allows
783 * registers to be accessed by indexing vcpu->regs.
784 */
785static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
786{
787 vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
788 vcpu->rip = vmcs_readl(GUEST_RIP);
789}
790
791/*
792 * Syncs rsp and rip back into the vmcs. Should be called after possible
793 * modification.
794 */
795static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
796{
797 vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
798 vmcs_writel(GUEST_RIP, vcpu->rip);
799}
800
801static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
802{
803 unsigned long dr7 = 0x400;
6aa8b732
AK
804 int old_singlestep;
805
6aa8b732
AK
806 old_singlestep = vcpu->guest_debug.singlestep;
807
808 vcpu->guest_debug.enabled = dbg->enabled;
809 if (vcpu->guest_debug.enabled) {
810 int i;
811
812 dr7 |= 0x200; /* exact */
813 for (i = 0; i < 4; ++i) {
814 if (!dbg->breakpoints[i].enabled)
815 continue;
816 vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
817 dr7 |= 2 << (i*2); /* global enable */
818 dr7 |= 0 << (i*4+16); /* execution breakpoint */
819 }
820
6aa8b732 821 vcpu->guest_debug.singlestep = dbg->singlestep;
abd3f2d6 822 } else
6aa8b732 823 vcpu->guest_debug.singlestep = 0;
6aa8b732
AK
824
825 if (old_singlestep && !vcpu->guest_debug.singlestep) {
826 unsigned long flags;
827
828 flags = vmcs_readl(GUEST_RFLAGS);
829 flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
830 vmcs_writel(GUEST_RFLAGS, flags);
831 }
832
abd3f2d6 833 update_exception_bitmap(vcpu);
6aa8b732
AK
834 vmcs_writel(GUEST_DR7, dr7);
835
836 return 0;
837}
838
2a8067f1
ED
839static int vmx_get_irq(struct kvm_vcpu *vcpu)
840{
841 u32 idtv_info_field;
842
843 idtv_info_field = vmcs_read32(IDT_VECTORING_INFO_FIELD);
844 if (idtv_info_field & INTR_INFO_VALID_MASK) {
845 if (is_external_interrupt(idtv_info_field))
846 return idtv_info_field & VECTORING_INFO_VECTOR_MASK;
847 else
848 printk("pending exception: not handled yet\n");
849 }
850 return -1;
851}
852
6aa8b732
AK
853static __init int cpu_has_kvm_support(void)
854{
855 unsigned long ecx = cpuid_ecx(1);
856 return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
857}
858
859static __init int vmx_disabled_by_bios(void)
860{
861 u64 msr;
862
863 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
62b3ffb8
YS
864 return (msr & (MSR_IA32_FEATURE_CONTROL_LOCKED |
865 MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
866 == MSR_IA32_FEATURE_CONTROL_LOCKED;
867 /* locked but not enabled */
6aa8b732
AK
868}
869
774c47f1 870static void hardware_enable(void *garbage)
6aa8b732
AK
871{
872 int cpu = raw_smp_processor_id();
873 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
874 u64 old;
875
876 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
62b3ffb8
YS
877 if ((old & (MSR_IA32_FEATURE_CONTROL_LOCKED |
878 MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
879 != (MSR_IA32_FEATURE_CONTROL_LOCKED |
880 MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED))
6aa8b732 881 /* enable and lock */
62b3ffb8
YS
882 wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
883 MSR_IA32_FEATURE_CONTROL_LOCKED |
884 MSR_IA32_FEATURE_CONTROL_VMXON_ENABLED);
66aee91a 885 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
6aa8b732
AK
886 asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
887 : "memory", "cc");
888}
889
890static void hardware_disable(void *garbage)
891{
892 asm volatile (ASM_VMX_VMXOFF : : : "cc");
893}
894
1c3d14fe
YS
895static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
896 u32 msr, u32* result)
897{
898 u32 vmx_msr_low, vmx_msr_high;
899 u32 ctl = ctl_min | ctl_opt;
900
901 rdmsr(msr, vmx_msr_low, vmx_msr_high);
902
903 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
904 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
905
906 /* Ensure minimum (required) set of control bits are supported. */
907 if (ctl_min & ~ctl)
002c7f7c 908 return -EIO;
1c3d14fe
YS
909
910 *result = ctl;
911 return 0;
912}
913
002c7f7c 914static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
6aa8b732
AK
915{
916 u32 vmx_msr_low, vmx_msr_high;
1c3d14fe
YS
917 u32 min, opt;
918 u32 _pin_based_exec_control = 0;
919 u32 _cpu_based_exec_control = 0;
920 u32 _vmexit_control = 0;
921 u32 _vmentry_control = 0;
922
923 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
924 opt = 0;
925 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
926 &_pin_based_exec_control) < 0)
002c7f7c 927 return -EIO;
1c3d14fe
YS
928
929 min = CPU_BASED_HLT_EXITING |
930#ifdef CONFIG_X86_64
931 CPU_BASED_CR8_LOAD_EXITING |
932 CPU_BASED_CR8_STORE_EXITING |
933#endif
934 CPU_BASED_USE_IO_BITMAPS |
935 CPU_BASED_MOV_DR_EXITING |
936 CPU_BASED_USE_TSC_OFFSETING;
6e5d865c
YS
937#ifdef CONFIG_X86_64
938 opt = CPU_BASED_TPR_SHADOW;
939#else
1c3d14fe 940 opt = 0;
6e5d865c 941#endif
1c3d14fe
YS
942 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
943 &_cpu_based_exec_control) < 0)
002c7f7c 944 return -EIO;
6e5d865c
YS
945#ifdef CONFIG_X86_64
946 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
947 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
948 ~CPU_BASED_CR8_STORE_EXITING;
949#endif
1c3d14fe
YS
950
951 min = 0;
952#ifdef CONFIG_X86_64
953 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
954#endif
955 opt = 0;
956 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
957 &_vmexit_control) < 0)
002c7f7c 958 return -EIO;
1c3d14fe
YS
959
960 min = opt = 0;
961 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
962 &_vmentry_control) < 0)
002c7f7c 963 return -EIO;
6aa8b732 964
c68876fd 965 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
1c3d14fe
YS
966
967 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
968 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
002c7f7c 969 return -EIO;
1c3d14fe
YS
970
971#ifdef CONFIG_X86_64
972 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
973 if (vmx_msr_high & (1u<<16))
002c7f7c 974 return -EIO;
1c3d14fe
YS
975#endif
976
977 /* Require Write-Back (WB) memory type for VMCS accesses. */
978 if (((vmx_msr_high >> 18) & 15) != 6)
002c7f7c 979 return -EIO;
1c3d14fe 980
002c7f7c
YS
981 vmcs_conf->size = vmx_msr_high & 0x1fff;
982 vmcs_conf->order = get_order(vmcs_config.size);
983 vmcs_conf->revision_id = vmx_msr_low;
1c3d14fe 984
002c7f7c
YS
985 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
986 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
987 vmcs_conf->vmexit_ctrl = _vmexit_control;
988 vmcs_conf->vmentry_ctrl = _vmentry_control;
1c3d14fe
YS
989
990 return 0;
c68876fd 991}
6aa8b732
AK
992
993static struct vmcs *alloc_vmcs_cpu(int cpu)
994{
995 int node = cpu_to_node(cpu);
996 struct page *pages;
997 struct vmcs *vmcs;
998
1c3d14fe 999 pages = alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
6aa8b732
AK
1000 if (!pages)
1001 return NULL;
1002 vmcs = page_address(pages);
1c3d14fe
YS
1003 memset(vmcs, 0, vmcs_config.size);
1004 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
6aa8b732
AK
1005 return vmcs;
1006}
1007
1008static struct vmcs *alloc_vmcs(void)
1009{
d3b2c338 1010 return alloc_vmcs_cpu(raw_smp_processor_id());
6aa8b732
AK
1011}
1012
1013static void free_vmcs(struct vmcs *vmcs)
1014{
1c3d14fe 1015 free_pages((unsigned long)vmcs, vmcs_config.order);
6aa8b732
AK
1016}
1017
39959588 1018static void free_kvm_area(void)
6aa8b732
AK
1019{
1020 int cpu;
1021
1022 for_each_online_cpu(cpu)
1023 free_vmcs(per_cpu(vmxarea, cpu));
1024}
1025
6aa8b732
AK
1026static __init int alloc_kvm_area(void)
1027{
1028 int cpu;
1029
1030 for_each_online_cpu(cpu) {
1031 struct vmcs *vmcs;
1032
1033 vmcs = alloc_vmcs_cpu(cpu);
1034 if (!vmcs) {
1035 free_kvm_area();
1036 return -ENOMEM;
1037 }
1038
1039 per_cpu(vmxarea, cpu) = vmcs;
1040 }
1041 return 0;
1042}
1043
1044static __init int hardware_setup(void)
1045{
002c7f7c
YS
1046 if (setup_vmcs_config(&vmcs_config) < 0)
1047 return -EIO;
6aa8b732
AK
1048 return alloc_kvm_area();
1049}
1050
1051static __exit void hardware_unsetup(void)
1052{
1053 free_kvm_area();
1054}
1055
6aa8b732
AK
1056static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
1057{
1058 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1059
6af11b9e 1060 if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
6aa8b732
AK
1061 vmcs_write16(sf->selector, save->selector);
1062 vmcs_writel(sf->base, save->base);
1063 vmcs_write32(sf->limit, save->limit);
1064 vmcs_write32(sf->ar_bytes, save->ar);
1065 } else {
1066 u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
1067 << AR_DPL_SHIFT;
1068 vmcs_write32(sf->ar_bytes, 0x93 | dpl);
1069 }
1070}
1071
1072static void enter_pmode(struct kvm_vcpu *vcpu)
1073{
1074 unsigned long flags;
1075
1076 vcpu->rmode.active = 0;
1077
1078 vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
1079 vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
1080 vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
1081
1082 flags = vmcs_readl(GUEST_RFLAGS);
053de044 1083 flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
6aa8b732
AK
1084 flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
1085 vmcs_writel(GUEST_RFLAGS, flags);
1086
66aee91a
RR
1087 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
1088 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
6aa8b732
AK
1089
1090 update_exception_bitmap(vcpu);
1091
1092 fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
1093 fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
1094 fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
1095 fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
1096
1097 vmcs_write16(GUEST_SS_SELECTOR, 0);
1098 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
1099
1100 vmcs_write16(GUEST_CS_SELECTOR,
1101 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
1102 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
1103}
1104
33f5fa16 1105static gva_t rmode_tss_base(struct kvm* kvm)
6aa8b732
AK
1106{
1107 gfn_t base_gfn = kvm->memslots[0].base_gfn + kvm->memslots[0].npages - 3;
1108 return base_gfn << PAGE_SHIFT;
1109}
1110
1111static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
1112{
1113 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1114
1115 save->selector = vmcs_read16(sf->selector);
1116 save->base = vmcs_readl(sf->base);
1117 save->limit = vmcs_read32(sf->limit);
1118 save->ar = vmcs_read32(sf->ar_bytes);
1119 vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
1120 vmcs_write32(sf->limit, 0xffff);
1121 vmcs_write32(sf->ar_bytes, 0xf3);
1122}
1123
1124static void enter_rmode(struct kvm_vcpu *vcpu)
1125{
1126 unsigned long flags;
1127
1128 vcpu->rmode.active = 1;
1129
1130 vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
1131 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
1132
1133 vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
1134 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
1135
1136 vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
1137 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
1138
1139 flags = vmcs_readl(GUEST_RFLAGS);
053de044 1140 vcpu->rmode.save_iopl = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
6aa8b732 1141
053de044 1142 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
6aa8b732
AK
1143
1144 vmcs_writel(GUEST_RFLAGS, flags);
66aee91a 1145 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
6aa8b732
AK
1146 update_exception_bitmap(vcpu);
1147
1148 vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
1149 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
1150 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
1151
1152 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
abacf8df 1153 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
8cb5b033
AK
1154 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
1155 vmcs_writel(GUEST_CS_BASE, 0xf0000);
6aa8b732
AK
1156 vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
1157
1158 fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
1159 fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
1160 fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
1161 fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
75880a01 1162
8668a3c4 1163 kvm_mmu_reset_context(vcpu);
75880a01 1164 init_rmode_tss(vcpu->kvm);
6aa8b732
AK
1165}
1166
05b3e0c2 1167#ifdef CONFIG_X86_64
6aa8b732
AK
1168
1169static void enter_lmode(struct kvm_vcpu *vcpu)
1170{
1171 u32 guest_tr_ar;
1172
1173 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
1174 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
1175 printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
1176 __FUNCTION__);
1177 vmcs_write32(GUEST_TR_AR_BYTES,
1178 (guest_tr_ar & ~AR_TYPE_MASK)
1179 | AR_TYPE_BUSY_64_TSS);
1180 }
1181
1182 vcpu->shadow_efer |= EFER_LMA;
1183
8b9cf98c 1184 find_msr_entry(to_vmx(vcpu), MSR_EFER)->data |= EFER_LMA | EFER_LME;
6aa8b732
AK
1185 vmcs_write32(VM_ENTRY_CONTROLS,
1186 vmcs_read32(VM_ENTRY_CONTROLS)
1e4e6e00 1187 | VM_ENTRY_IA32E_MODE);
6aa8b732
AK
1188}
1189
1190static void exit_lmode(struct kvm_vcpu *vcpu)
1191{
1192 vcpu->shadow_efer &= ~EFER_LMA;
1193
1194 vmcs_write32(VM_ENTRY_CONTROLS,
1195 vmcs_read32(VM_ENTRY_CONTROLS)
1e4e6e00 1196 & ~VM_ENTRY_IA32E_MODE);
6aa8b732
AK
1197}
1198
1199#endif
1200
25c4c276 1201static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
399badf3 1202{
399badf3
AK
1203 vcpu->cr4 &= KVM_GUEST_CR4_MASK;
1204 vcpu->cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
1205}
1206
6aa8b732
AK
1207static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1208{
5fd86fcf
AK
1209 vmx_fpu_deactivate(vcpu);
1210
707d92fa 1211 if (vcpu->rmode.active && (cr0 & X86_CR0_PE))
6aa8b732
AK
1212 enter_pmode(vcpu);
1213
707d92fa 1214 if (!vcpu->rmode.active && !(cr0 & X86_CR0_PE))
6aa8b732
AK
1215 enter_rmode(vcpu);
1216
05b3e0c2 1217#ifdef CONFIG_X86_64
6aa8b732 1218 if (vcpu->shadow_efer & EFER_LME) {
707d92fa 1219 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
6aa8b732 1220 enter_lmode(vcpu);
707d92fa 1221 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
6aa8b732
AK
1222 exit_lmode(vcpu);
1223 }
1224#endif
1225
1226 vmcs_writel(CR0_READ_SHADOW, cr0);
1227 vmcs_writel(GUEST_CR0,
1228 (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
1229 vcpu->cr0 = cr0;
5fd86fcf 1230
707d92fa 1231 if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
5fd86fcf 1232 vmx_fpu_activate(vcpu);
6aa8b732
AK
1233}
1234
6aa8b732
AK
1235static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
1236{
1237 vmcs_writel(GUEST_CR3, cr3);
707d92fa 1238 if (vcpu->cr0 & X86_CR0_PE)
5fd86fcf 1239 vmx_fpu_deactivate(vcpu);
6aa8b732
AK
1240}
1241
1242static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1243{
1244 vmcs_writel(CR4_READ_SHADOW, cr4);
1245 vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
1246 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
1247 vcpu->cr4 = cr4;
1248}
1249
05b3e0c2 1250#ifdef CONFIG_X86_64
6aa8b732
AK
1251
1252static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
1253{
8b9cf98c
RR
1254 struct vcpu_vmx *vmx = to_vmx(vcpu);
1255 struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
6aa8b732
AK
1256
1257 vcpu->shadow_efer = efer;
1258 if (efer & EFER_LMA) {
1259 vmcs_write32(VM_ENTRY_CONTROLS,
1260 vmcs_read32(VM_ENTRY_CONTROLS) |
1e4e6e00 1261 VM_ENTRY_IA32E_MODE);
6aa8b732
AK
1262 msr->data = efer;
1263
1264 } else {
1265 vmcs_write32(VM_ENTRY_CONTROLS,
1266 vmcs_read32(VM_ENTRY_CONTROLS) &
1e4e6e00 1267 ~VM_ENTRY_IA32E_MODE);
6aa8b732
AK
1268
1269 msr->data = efer & ~EFER_LME;
1270 }
8b9cf98c 1271 setup_msrs(vmx);
6aa8b732
AK
1272}
1273
1274#endif
1275
1276static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1277{
1278 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1279
1280 return vmcs_readl(sf->base);
1281}
1282
1283static void vmx_get_segment(struct kvm_vcpu *vcpu,
1284 struct kvm_segment *var, int seg)
1285{
1286 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1287 u32 ar;
1288
1289 var->base = vmcs_readl(sf->base);
1290 var->limit = vmcs_read32(sf->limit);
1291 var->selector = vmcs_read16(sf->selector);
1292 ar = vmcs_read32(sf->ar_bytes);
1293 if (ar & AR_UNUSABLE_MASK)
1294 ar = 0;
1295 var->type = ar & 15;
1296 var->s = (ar >> 4) & 1;
1297 var->dpl = (ar >> 5) & 3;
1298 var->present = (ar >> 7) & 1;
1299 var->avl = (ar >> 12) & 1;
1300 var->l = (ar >> 13) & 1;
1301 var->db = (ar >> 14) & 1;
1302 var->g = (ar >> 15) & 1;
1303 var->unusable = (ar >> 16) & 1;
1304}
1305
653e3108 1306static u32 vmx_segment_access_rights(struct kvm_segment *var)
6aa8b732 1307{
6aa8b732
AK
1308 u32 ar;
1309
653e3108 1310 if (var->unusable)
6aa8b732
AK
1311 ar = 1 << 16;
1312 else {
1313 ar = var->type & 15;
1314 ar |= (var->s & 1) << 4;
1315 ar |= (var->dpl & 3) << 5;
1316 ar |= (var->present & 1) << 7;
1317 ar |= (var->avl & 1) << 12;
1318 ar |= (var->l & 1) << 13;
1319 ar |= (var->db & 1) << 14;
1320 ar |= (var->g & 1) << 15;
1321 }
f7fbf1fd
UL
1322 if (ar == 0) /* a 0 value means unusable */
1323 ar = AR_UNUSABLE_MASK;
653e3108
AK
1324
1325 return ar;
1326}
1327
1328static void vmx_set_segment(struct kvm_vcpu *vcpu,
1329 struct kvm_segment *var, int seg)
1330{
1331 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1332 u32 ar;
1333
1334 if (vcpu->rmode.active && seg == VCPU_SREG_TR) {
1335 vcpu->rmode.tr.selector = var->selector;
1336 vcpu->rmode.tr.base = var->base;
1337 vcpu->rmode.tr.limit = var->limit;
1338 vcpu->rmode.tr.ar = vmx_segment_access_rights(var);
1339 return;
1340 }
1341 vmcs_writel(sf->base, var->base);
1342 vmcs_write32(sf->limit, var->limit);
1343 vmcs_write16(sf->selector, var->selector);
1344 if (vcpu->rmode.active && var->s) {
1345 /*
1346 * Hack real-mode segments into vm86 compatibility.
1347 */
1348 if (var->base == 0xffff0000 && var->selector == 0xf000)
1349 vmcs_writel(sf->base, 0xf0000);
1350 ar = 0xf3;
1351 } else
1352 ar = vmx_segment_access_rights(var);
6aa8b732
AK
1353 vmcs_write32(sf->ar_bytes, ar);
1354}
1355
6aa8b732
AK
1356static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
1357{
1358 u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
1359
1360 *db = (ar >> 14) & 1;
1361 *l = (ar >> 13) & 1;
1362}
1363
1364static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1365{
1366 dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
1367 dt->base = vmcs_readl(GUEST_IDTR_BASE);
1368}
1369
1370static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1371{
1372 vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
1373 vmcs_writel(GUEST_IDTR_BASE, dt->base);
1374}
1375
1376static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1377{
1378 dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
1379 dt->base = vmcs_readl(GUEST_GDTR_BASE);
1380}
1381
1382static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
1383{
1384 vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
1385 vmcs_writel(GUEST_GDTR_BASE, dt->base);
1386}
1387
1388static int init_rmode_tss(struct kvm* kvm)
1389{
1390 struct page *p1, *p2, *p3;
1391 gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
1392 char *page;
1393
954bbbc2
AK
1394 p1 = gfn_to_page(kvm, fn++);
1395 p2 = gfn_to_page(kvm, fn++);
1396 p3 = gfn_to_page(kvm, fn);
6aa8b732
AK
1397
1398 if (!p1 || !p2 || !p3) {
1399 kvm_printf(kvm,"%s: gfn_to_page failed\n", __FUNCTION__);
1400 return 0;
1401 }
1402
1403 page = kmap_atomic(p1, KM_USER0);
a3870c47 1404 clear_page(page);
6aa8b732
AK
1405 *(u16*)(page + 0x66) = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
1406 kunmap_atomic(page, KM_USER0);
1407
1408 page = kmap_atomic(p2, KM_USER0);
a3870c47 1409 clear_page(page);
6aa8b732
AK
1410 kunmap_atomic(page, KM_USER0);
1411
1412 page = kmap_atomic(p3, KM_USER0);
a3870c47 1413 clear_page(page);
6aa8b732
AK
1414 *(page + RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1) = ~0;
1415 kunmap_atomic(page, KM_USER0);
1416
1417 return 1;
1418}
1419
6aa8b732
AK
1420static void seg_setup(int seg)
1421{
1422 struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
1423
1424 vmcs_write16(sf->selector, 0);
1425 vmcs_writel(sf->base, 0);
1426 vmcs_write32(sf->limit, 0xffff);
1427 vmcs_write32(sf->ar_bytes, 0x93);
1428}
1429
1430/*
1431 * Sets up the vmcs for emulated real mode.
1432 */
8b9cf98c 1433static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
6aa8b732
AK
1434{
1435 u32 host_sysenter_cs;
1436 u32 junk;
1437 unsigned long a;
1438 struct descriptor_table dt;
1439 int i;
1440 int ret = 0;
cd2276a7 1441 unsigned long kvm_vmx_return;
7017fc3d 1442 u64 msr;
6e5d865c 1443 u32 exec_control;
6aa8b732 1444
8b9cf98c 1445 if (!init_rmode_tss(vmx->vcpu.kvm)) {
6aa8b732
AK
1446 ret = -ENOMEM;
1447 goto out;
1448 }
1449
c5ec1534
HQ
1450 vmx->vcpu.rmode.active = 0;
1451
8b9cf98c 1452 vmx->vcpu.regs[VCPU_REGS_RDX] = get_rdx_init_val();
7017fc3d
ED
1453 set_cr8(&vmx->vcpu, 0);
1454 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
8b9cf98c 1455 if (vmx->vcpu.vcpu_id == 0)
7017fc3d
ED
1456 msr |= MSR_IA32_APICBASE_BSP;
1457 kvm_set_apic_base(&vmx->vcpu, msr);
6aa8b732 1458
8b9cf98c 1459 fx_init(&vmx->vcpu);
6aa8b732
AK
1460
1461 /*
1462 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
1463 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
1464 */
c5ec1534
HQ
1465 if (vmx->vcpu.vcpu_id == 0) {
1466 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
1467 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
1468 } else {
1469 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.sipi_vector << 8);
1470 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.sipi_vector << 12);
1471 }
6aa8b732
AK
1472 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
1473 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
1474
1475 seg_setup(VCPU_SREG_DS);
1476 seg_setup(VCPU_SREG_ES);
1477 seg_setup(VCPU_SREG_FS);
1478 seg_setup(VCPU_SREG_GS);
1479 seg_setup(VCPU_SREG_SS);
1480
1481 vmcs_write16(GUEST_TR_SELECTOR, 0);
1482 vmcs_writel(GUEST_TR_BASE, 0);
1483 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
1484 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
1485
1486 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
1487 vmcs_writel(GUEST_LDTR_BASE, 0);
1488 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
1489 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
1490
1491 vmcs_write32(GUEST_SYSENTER_CS, 0);
1492 vmcs_writel(GUEST_SYSENTER_ESP, 0);
1493 vmcs_writel(GUEST_SYSENTER_EIP, 0);
1494
1495 vmcs_writel(GUEST_RFLAGS, 0x02);
c5ec1534
HQ
1496 if (vmx->vcpu.vcpu_id == 0)
1497 vmcs_writel(GUEST_RIP, 0xfff0);
1498 else
1499 vmcs_writel(GUEST_RIP, 0);
6aa8b732
AK
1500 vmcs_writel(GUEST_RSP, 0);
1501
6aa8b732
AK
1502 //todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0
1503 vmcs_writel(GUEST_DR7, 0x400);
1504
1505 vmcs_writel(GUEST_GDTR_BASE, 0);
1506 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
1507
1508 vmcs_writel(GUEST_IDTR_BASE, 0);
1509 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
1510
1511 vmcs_write32(GUEST_ACTIVITY_STATE, 0);
1512 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
1513 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
1514
1515 /* I/O */
fdef3ad1
HQ
1516 vmcs_write64(IO_BITMAP_A, page_to_phys(vmx_io_bitmap_a));
1517 vmcs_write64(IO_BITMAP_B, page_to_phys(vmx_io_bitmap_b));
6aa8b732
AK
1518
1519 guest_write_tsc(0);
1520
1521 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
1522
1523 /* Special registers */
1524 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
1525
1526 /* Control */
1c3d14fe
YS
1527 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
1528 vmcs_config.pin_based_exec_ctrl);
6e5d865c
YS
1529
1530 exec_control = vmcs_config.cpu_based_exec_ctrl;
1531 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
1532 exec_control &= ~CPU_BASED_TPR_SHADOW;
1533#ifdef CONFIG_X86_64
1534 exec_control |= CPU_BASED_CR8_STORE_EXITING |
1535 CPU_BASED_CR8_LOAD_EXITING;
1536#endif
1537 }
1538 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6aa8b732 1539
c7addb90
AK
1540 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
1541 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
6aa8b732
AK
1542 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
1543
1544 vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
1545 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
1546 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
1547
1548 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
1549 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
1550 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
1551 vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
1552 vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
1553 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
05b3e0c2 1554#ifdef CONFIG_X86_64
6aa8b732
AK
1555 rdmsrl(MSR_FS_BASE, a);
1556 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
1557 rdmsrl(MSR_GS_BASE, a);
1558 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
1559#else
1560 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
1561 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
1562#endif
1563
1564 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
1565
1566 get_idt(&dt);
1567 vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
1568
cd2276a7
AK
1569 asm ("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
1570 vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
2cc51560
ED
1571 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
1572 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
1573 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
6aa8b732
AK
1574
1575 rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
1576 vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
1577 rdmsrl(MSR_IA32_SYSENTER_ESP, a);
1578 vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
1579 rdmsrl(MSR_IA32_SYSENTER_EIP, a);
1580 vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
1581
6aa8b732
AK
1582 for (i = 0; i < NR_VMX_MSR; ++i) {
1583 u32 index = vmx_msr_index[i];
1584 u32 data_low, data_high;
1585 u64 data;
a2fa3e9f 1586 int j = vmx->nmsrs;
6aa8b732
AK
1587
1588 if (rdmsr_safe(index, &data_low, &data_high) < 0)
1589 continue;
432bd6cb
AK
1590 if (wrmsr_safe(index, data_low, data_high) < 0)
1591 continue;
6aa8b732 1592 data = data_low | ((u64)data_high << 32);
a2fa3e9f
GH
1593 vmx->host_msrs[j].index = index;
1594 vmx->host_msrs[j].reserved = 0;
1595 vmx->host_msrs[j].data = data;
1596 vmx->guest_msrs[j] = vmx->host_msrs[j];
1597 ++vmx->nmsrs;
6aa8b732 1598 }
6aa8b732 1599
8b9cf98c 1600 setup_msrs(vmx);
e38aea3e 1601
1c3d14fe 1602 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
6aa8b732
AK
1603
1604 /* 22.2.1, 20.8.1 */
1c3d14fe
YS
1605 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
1606
6aa8b732
AK
1607 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
1608
3b99ab24 1609#ifdef CONFIG_X86_64
6e5d865c
YS
1610 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
1611 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
1612 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
1613 page_to_phys(vmx->vcpu.apic->regs_page));
1614 vmcs_write32(TPR_THRESHOLD, 0);
3b99ab24 1615#endif
6aa8b732 1616
25c4c276 1617 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
6aa8b732
AK
1618 vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
1619
8b9cf98c
RR
1620 vmx->vcpu.cr0 = 0x60000010;
1621 vmx_set_cr0(&vmx->vcpu, vmx->vcpu.cr0); // enter rmode
1622 vmx_set_cr4(&vmx->vcpu, 0);
05b3e0c2 1623#ifdef CONFIG_X86_64
8b9cf98c 1624 vmx_set_efer(&vmx->vcpu, 0);
6aa8b732 1625#endif
8b9cf98c
RR
1626 vmx_fpu_activate(&vmx->vcpu);
1627 update_exception_bitmap(&vmx->vcpu);
6aa8b732
AK
1628
1629 return 0;
1630
6aa8b732
AK
1631out:
1632 return ret;
1633}
1634
04d2cc77
AK
1635static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
1636{
1637 struct vcpu_vmx *vmx = to_vmx(vcpu);
1638
1639 vmx_vcpu_setup(vmx);
1640}
1641
6aa8b732
AK
1642static void inject_rmode_irq(struct kvm_vcpu *vcpu, int irq)
1643{
1644 u16 ent[2];
1645 u16 cs;
1646 u16 ip;
1647 unsigned long flags;
1648 unsigned long ss_base = vmcs_readl(GUEST_SS_BASE);
1649 u16 sp = vmcs_readl(GUEST_RSP);
1650 u32 ss_limit = vmcs_read32(GUEST_SS_LIMIT);
1651
3964994b 1652 if (sp > ss_limit || sp < 6 ) {
6aa8b732
AK
1653 vcpu_printf(vcpu, "%s: #SS, rsp 0x%lx ss 0x%lx limit 0x%x\n",
1654 __FUNCTION__,
1655 vmcs_readl(GUEST_RSP),
1656 vmcs_readl(GUEST_SS_BASE),
1657 vmcs_read32(GUEST_SS_LIMIT));
1658 return;
1659 }
1660
e7d5d76c
LV
1661 if (emulator_read_std(irq * sizeof(ent), &ent, sizeof(ent), vcpu) !=
1662 X86EMUL_CONTINUE) {
6aa8b732
AK
1663 vcpu_printf(vcpu, "%s: read guest err\n", __FUNCTION__);
1664 return;
1665 }
1666
1667 flags = vmcs_readl(GUEST_RFLAGS);
1668 cs = vmcs_readl(GUEST_CS_BASE) >> 4;
1669 ip = vmcs_readl(GUEST_RIP);
1670
1671
e7d5d76c
LV
1672 if (emulator_write_emulated(ss_base + sp - 2, &flags, 2, vcpu) != X86EMUL_CONTINUE ||
1673 emulator_write_emulated(ss_base + sp - 4, &cs, 2, vcpu) != X86EMUL_CONTINUE ||
1674 emulator_write_emulated(ss_base + sp - 6, &ip, 2, vcpu) != X86EMUL_CONTINUE) {
6aa8b732
AK
1675 vcpu_printf(vcpu, "%s: write guest err\n", __FUNCTION__);
1676 return;
1677 }
1678
1679 vmcs_writel(GUEST_RFLAGS, flags &
1680 ~( X86_EFLAGS_IF | X86_EFLAGS_AC | X86_EFLAGS_TF));
1681 vmcs_write16(GUEST_CS_SELECTOR, ent[1]) ;
1682 vmcs_writel(GUEST_CS_BASE, ent[1] << 4);
1683 vmcs_writel(GUEST_RIP, ent[0]);
1684 vmcs_writel(GUEST_RSP, (vmcs_readl(GUEST_RSP) & ~0xffff) | (sp - 6));
1685}
1686
85f455f7
ED
1687static void vmx_inject_irq(struct kvm_vcpu *vcpu, int irq)
1688{
1689 if (vcpu->rmode.active) {
1690 inject_rmode_irq(vcpu, irq);
1691 return;
1692 }
1693 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
1694 irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1695}
1696
6aa8b732
AK
1697static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
1698{
1699 int word_index = __ffs(vcpu->irq_summary);
1700 int bit_index = __ffs(vcpu->irq_pending[word_index]);
1701 int irq = word_index * BITS_PER_LONG + bit_index;
1702
1703 clear_bit(bit_index, &vcpu->irq_pending[word_index]);
1704 if (!vcpu->irq_pending[word_index])
1705 clear_bit(word_index, &vcpu->irq_summary);
85f455f7 1706 vmx_inject_irq(vcpu, irq);
6aa8b732
AK
1707}
1708
c1150d8c
DL
1709
1710static void do_interrupt_requests(struct kvm_vcpu *vcpu,
1711 struct kvm_run *kvm_run)
6aa8b732 1712{
c1150d8c
DL
1713 u32 cpu_based_vm_exec_control;
1714
1715 vcpu->interrupt_window_open =
1716 ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
1717 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
1718
1719 if (vcpu->interrupt_window_open &&
1720 vcpu->irq_summary &&
1721 !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
6aa8b732 1722 /*
c1150d8c 1723 * If interrupts enabled, and not blocked by sti or mov ss. Good.
6aa8b732
AK
1724 */
1725 kvm_do_inject_irq(vcpu);
c1150d8c
DL
1726
1727 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
1728 if (!vcpu->interrupt_window_open &&
1729 (vcpu->irq_summary || kvm_run->request_interrupt_window))
6aa8b732
AK
1730 /*
1731 * Interrupts blocked. Wait for unblock.
1732 */
c1150d8c
DL
1733 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
1734 else
1735 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
1736 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6aa8b732
AK
1737}
1738
1739static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
1740{
1741 struct kvm_guest_debug *dbg = &vcpu->guest_debug;
1742
1743 set_debugreg(dbg->bp[0], 0);
1744 set_debugreg(dbg->bp[1], 1);
1745 set_debugreg(dbg->bp[2], 2);
1746 set_debugreg(dbg->bp[3], 3);
1747
1748 if (dbg->singlestep) {
1749 unsigned long flags;
1750
1751 flags = vmcs_readl(GUEST_RFLAGS);
1752 flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
1753 vmcs_writel(GUEST_RFLAGS, flags);
1754 }
1755}
1756
1757static int handle_rmode_exception(struct kvm_vcpu *vcpu,
1758 int vec, u32 err_code)
1759{
1760 if (!vcpu->rmode.active)
1761 return 0;
1762
b3f37707
NK
1763 /*
1764 * Instruction with address size override prefix opcode 0x67
1765 * Cause the #SS fault with 0 error code in VM86 mode.
1766 */
1767 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
3427318f 1768 if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
6aa8b732
AK
1769 return 1;
1770 return 0;
1771}
1772
1773static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1774{
1775 u32 intr_info, error_code;
1776 unsigned long cr2, rip;
1777 u32 vect_info;
1778 enum emulation_result er;
e2dec939 1779 int r;
6aa8b732
AK
1780
1781 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
1782 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
1783
1784 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
1785 !is_page_fault(intr_info)) {
1786 printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
1787 "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
1788 }
1789
85f455f7 1790 if (!irqchip_in_kernel(vcpu->kvm) && is_external_interrupt(vect_info)) {
6aa8b732
AK
1791 int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
1792 set_bit(irq, vcpu->irq_pending);
1793 set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
1794 }
1795
1b6269db
AK
1796 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
1797 return 1; /* already handled by vmx_vcpu_run() */
2ab455cc
AL
1798
1799 if (is_no_device(intr_info)) {
5fd86fcf 1800 vmx_fpu_activate(vcpu);
2ab455cc
AL
1801 return 1;
1802 }
1803
7aa81cc0 1804 if (is_invalid_opcode(intr_info)) {
3427318f 1805 er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
7aa81cc0
AL
1806 if (er != EMULATE_DONE)
1807 vmx_inject_ud(vcpu);
1808
1809 return 1;
1810 }
1811
6aa8b732
AK
1812 error_code = 0;
1813 rip = vmcs_readl(GUEST_RIP);
1814 if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
1815 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
1816 if (is_page_fault(intr_info)) {
1817 cr2 = vmcs_readl(EXIT_QUALIFICATION);
1818
11ec2804 1819 mutex_lock(&vcpu->kvm->lock);
e2dec939
AK
1820 r = kvm_mmu_page_fault(vcpu, cr2, error_code);
1821 if (r < 0) {
11ec2804 1822 mutex_unlock(&vcpu->kvm->lock);
e2dec939
AK
1823 return r;
1824 }
1825 if (!r) {
11ec2804 1826 mutex_unlock(&vcpu->kvm->lock);
6aa8b732
AK
1827 return 1;
1828 }
1829
3427318f 1830 er = emulate_instruction(vcpu, kvm_run, cr2, error_code, 0);
11ec2804 1831 mutex_unlock(&vcpu->kvm->lock);
6aa8b732
AK
1832
1833 switch (er) {
1834 case EMULATE_DONE:
1835 return 1;
1836 case EMULATE_DO_MMIO:
1165f5fe 1837 ++vcpu->stat.mmio_exits;
6aa8b732
AK
1838 return 0;
1839 case EMULATE_FAIL:
054b1369 1840 kvm_report_emulation_failure(vcpu, "pagetable");
6aa8b732
AK
1841 break;
1842 default:
1843 BUG();
1844 }
1845 }
1846
1847 if (vcpu->rmode.active &&
1848 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
72d6e5a0
AK
1849 error_code)) {
1850 if (vcpu->halt_request) {
1851 vcpu->halt_request = 0;
1852 return kvm_emulate_halt(vcpu);
1853 }
6aa8b732 1854 return 1;
72d6e5a0 1855 }
6aa8b732
AK
1856
1857 if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) == (INTR_TYPE_EXCEPTION | 1)) {
1858 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1859 return 0;
1860 }
1861 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
1862 kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
1863 kvm_run->ex.error_code = error_code;
1864 return 0;
1865}
1866
1867static int handle_external_interrupt(struct kvm_vcpu *vcpu,
1868 struct kvm_run *kvm_run)
1869{
1165f5fe 1870 ++vcpu->stat.irq_exits;
6aa8b732
AK
1871 return 1;
1872}
1873
988ad74f
AK
1874static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1875{
1876 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1877 return 0;
1878}
6aa8b732 1879
6aa8b732
AK
1880static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1881{
bfdaab09 1882 unsigned long exit_qualification;
039576c0
AK
1883 int size, down, in, string, rep;
1884 unsigned port;
6aa8b732 1885
1165f5fe 1886 ++vcpu->stat.io_exits;
bfdaab09 1887 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
039576c0 1888 string = (exit_qualification & 16) != 0;
e70669ab
LV
1889
1890 if (string) {
3427318f
LV
1891 if (emulate_instruction(vcpu,
1892 kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
e70669ab
LV
1893 return 0;
1894 return 1;
1895 }
1896
1897 size = (exit_qualification & 7) + 1;
1898 in = (exit_qualification & 8) != 0;
039576c0 1899 down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
039576c0
AK
1900 rep = (exit_qualification & 32) != 0;
1901 port = exit_qualification >> 16;
e70669ab 1902
3090dd73 1903 return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
6aa8b732
AK
1904}
1905
102d8325
IM
1906static void
1907vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
1908{
1909 /*
1910 * Patch in the VMCALL instruction:
1911 */
1912 hypercall[0] = 0x0f;
1913 hypercall[1] = 0x01;
1914 hypercall[2] = 0xc1;
102d8325
IM
1915}
1916
6aa8b732
AK
1917static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1918{
bfdaab09 1919 unsigned long exit_qualification;
6aa8b732
AK
1920 int cr;
1921 int reg;
1922
bfdaab09 1923 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6aa8b732
AK
1924 cr = exit_qualification & 15;
1925 reg = (exit_qualification >> 8) & 15;
1926 switch ((exit_qualification >> 4) & 3) {
1927 case 0: /* mov to cr */
1928 switch (cr) {
1929 case 0:
1930 vcpu_load_rsp_rip(vcpu);
1931 set_cr0(vcpu, vcpu->regs[reg]);
1932 skip_emulated_instruction(vcpu);
1933 return 1;
1934 case 3:
1935 vcpu_load_rsp_rip(vcpu);
1936 set_cr3(vcpu, vcpu->regs[reg]);
1937 skip_emulated_instruction(vcpu);
1938 return 1;
1939 case 4:
1940 vcpu_load_rsp_rip(vcpu);
1941 set_cr4(vcpu, vcpu->regs[reg]);
1942 skip_emulated_instruction(vcpu);
1943 return 1;
1944 case 8:
1945 vcpu_load_rsp_rip(vcpu);
1946 set_cr8(vcpu, vcpu->regs[reg]);
1947 skip_emulated_instruction(vcpu);
253abdee
YS
1948 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
1949 return 0;
6aa8b732
AK
1950 };
1951 break;
25c4c276
AL
1952 case 2: /* clts */
1953 vcpu_load_rsp_rip(vcpu);
5fd86fcf 1954 vmx_fpu_deactivate(vcpu);
707d92fa 1955 vcpu->cr0 &= ~X86_CR0_TS;
2ab455cc 1956 vmcs_writel(CR0_READ_SHADOW, vcpu->cr0);
5fd86fcf 1957 vmx_fpu_activate(vcpu);
25c4c276
AL
1958 skip_emulated_instruction(vcpu);
1959 return 1;
6aa8b732
AK
1960 case 1: /*mov from cr*/
1961 switch (cr) {
1962 case 3:
1963 vcpu_load_rsp_rip(vcpu);
1964 vcpu->regs[reg] = vcpu->cr3;
1965 vcpu_put_rsp_rip(vcpu);
1966 skip_emulated_instruction(vcpu);
1967 return 1;
1968 case 8:
6aa8b732 1969 vcpu_load_rsp_rip(vcpu);
7017fc3d 1970 vcpu->regs[reg] = get_cr8(vcpu);
6aa8b732
AK
1971 vcpu_put_rsp_rip(vcpu);
1972 skip_emulated_instruction(vcpu);
1973 return 1;
1974 }
1975 break;
1976 case 3: /* lmsw */
1977 lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
1978
1979 skip_emulated_instruction(vcpu);
1980 return 1;
1981 default:
1982 break;
1983 }
1984 kvm_run->exit_reason = 0;
f0242478 1985 pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
6aa8b732
AK
1986 (int)(exit_qualification >> 4) & 3, cr);
1987 return 0;
1988}
1989
1990static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
1991{
bfdaab09 1992 unsigned long exit_qualification;
6aa8b732
AK
1993 unsigned long val;
1994 int dr, reg;
1995
1996 /*
1997 * FIXME: this code assumes the host is debugging the guest.
1998 * need to deal with guest debugging itself too.
1999 */
bfdaab09 2000 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6aa8b732
AK
2001 dr = exit_qualification & 7;
2002 reg = (exit_qualification >> 8) & 15;
2003 vcpu_load_rsp_rip(vcpu);
2004 if (exit_qualification & 16) {
2005 /* mov from dr */
2006 switch (dr) {
2007 case 6:
2008 val = 0xffff0ff0;
2009 break;
2010 case 7:
2011 val = 0x400;
2012 break;
2013 default:
2014 val = 0;
2015 }
2016 vcpu->regs[reg] = val;
2017 } else {
2018 /* mov to dr */
2019 }
2020 vcpu_put_rsp_rip(vcpu);
2021 skip_emulated_instruction(vcpu);
2022 return 1;
2023}
2024
2025static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2026{
06465c5a
AK
2027 kvm_emulate_cpuid(vcpu);
2028 return 1;
6aa8b732
AK
2029}
2030
2031static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2032{
2033 u32 ecx = vcpu->regs[VCPU_REGS_RCX];
2034 u64 data;
2035
2036 if (vmx_get_msr(vcpu, ecx, &data)) {
2037 vmx_inject_gp(vcpu, 0);
2038 return 1;
2039 }
2040
2041 /* FIXME: handling of bits 32:63 of rax, rdx */
2042 vcpu->regs[VCPU_REGS_RAX] = data & -1u;
2043 vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
2044 skip_emulated_instruction(vcpu);
2045 return 1;
2046}
2047
2048static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2049{
2050 u32 ecx = vcpu->regs[VCPU_REGS_RCX];
2051 u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
2052 | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
2053
2054 if (vmx_set_msr(vcpu, ecx, data) != 0) {
2055 vmx_inject_gp(vcpu, 0);
2056 return 1;
2057 }
2058
2059 skip_emulated_instruction(vcpu);
2060 return 1;
2061}
2062
6e5d865c
YS
2063static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
2064 struct kvm_run *kvm_run)
2065{
2066 return 1;
2067}
2068
6aa8b732
AK
2069static int handle_interrupt_window(struct kvm_vcpu *vcpu,
2070 struct kvm_run *kvm_run)
2071{
85f455f7
ED
2072 u32 cpu_based_vm_exec_control;
2073
2074 /* clear pending irq */
2075 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2076 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
2077 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
c1150d8c
DL
2078 /*
2079 * If the user space waits to inject interrupts, exit as soon as
2080 * possible
2081 */
2082 if (kvm_run->request_interrupt_window &&
022a9308 2083 !vcpu->irq_summary) {
c1150d8c 2084 kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
1165f5fe 2085 ++vcpu->stat.irq_window_exits;
c1150d8c
DL
2086 return 0;
2087 }
6aa8b732
AK
2088 return 1;
2089}
2090
2091static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2092{
2093 skip_emulated_instruction(vcpu);
d3bef15f 2094 return kvm_emulate_halt(vcpu);
6aa8b732
AK
2095}
2096
c21415e8
IM
2097static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
2098{
510043da 2099 skip_emulated_instruction(vcpu);
7aa81cc0
AL
2100 kvm_emulate_hypercall(vcpu);
2101 return 1;
c21415e8
IM
2102}
2103
6aa8b732
AK
2104/*
2105 * The exit handlers return 1 if the exit was handled fully and guest execution
2106 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
2107 * to be done to userspace and return 0.
2108 */
2109static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
2110 struct kvm_run *kvm_run) = {
2111 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
2112 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
988ad74f 2113 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
6aa8b732 2114 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
6aa8b732
AK
2115 [EXIT_REASON_CR_ACCESS] = handle_cr,
2116 [EXIT_REASON_DR_ACCESS] = handle_dr,
2117 [EXIT_REASON_CPUID] = handle_cpuid,
2118 [EXIT_REASON_MSR_READ] = handle_rdmsr,
2119 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
2120 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
2121 [EXIT_REASON_HLT] = handle_halt,
c21415e8 2122 [EXIT_REASON_VMCALL] = handle_vmcall,
6e5d865c 2123 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold
6aa8b732
AK
2124};
2125
2126static const int kvm_vmx_max_exit_handlers =
50a3485c 2127 ARRAY_SIZE(kvm_vmx_exit_handlers);
6aa8b732
AK
2128
2129/*
2130 * The guest has exited. See if we can fix it or if we need userspace
2131 * assistance.
2132 */
2133static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
2134{
2135 u32 vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
2136 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
29bd8a78
AK
2137 struct vcpu_vmx *vmx = to_vmx(vcpu);
2138
2139 if (unlikely(vmx->fail)) {
2140 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
2141 kvm_run->fail_entry.hardware_entry_failure_reason
2142 = vmcs_read32(VM_INSTRUCTION_ERROR);
2143 return 0;
2144 }
6aa8b732
AK
2145
2146 if ( (vectoring_info & VECTORING_INFO_VALID_MASK) &&
2147 exit_reason != EXIT_REASON_EXCEPTION_NMI )
2148 printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
2149 "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
6aa8b732
AK
2150 if (exit_reason < kvm_vmx_max_exit_handlers
2151 && kvm_vmx_exit_handlers[exit_reason])
2152 return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
2153 else {
2154 kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
2155 kvm_run->hw.hardware_exit_reason = exit_reason;
2156 }
2157 return 0;
2158}
2159
d9e368d6
AK
2160static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2161{
d9e368d6
AK
2162}
2163
6e5d865c
YS
2164static void update_tpr_threshold(struct kvm_vcpu *vcpu)
2165{
2166 int max_irr, tpr;
2167
2168 if (!vm_need_tpr_shadow(vcpu->kvm))
2169 return;
2170
2171 if (!kvm_lapic_enabled(vcpu) ||
2172 ((max_irr = kvm_lapic_find_highest_irr(vcpu)) == -1)) {
2173 vmcs_write32(TPR_THRESHOLD, 0);
2174 return;
2175 }
2176
2177 tpr = (kvm_lapic_get_cr8(vcpu) & 0x0f) << 4;
2178 vmcs_write32(TPR_THRESHOLD, (max_irr > tpr) ? tpr >> 4 : max_irr >> 4);
2179}
2180
85f455f7
ED
2181static void enable_irq_window(struct kvm_vcpu *vcpu)
2182{
2183 u32 cpu_based_vm_exec_control;
2184
2185 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
2186 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
2187 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
2188}
2189
2190static void vmx_intr_assist(struct kvm_vcpu *vcpu)
2191{
2192 u32 idtv_info_field, intr_info_field;
2193 int has_ext_irq, interrupt_window_open;
1b9778da 2194 int vector;
85f455f7 2195
1b9778da 2196 kvm_inject_pending_timer_irqs(vcpu);
6e5d865c
YS
2197 update_tpr_threshold(vcpu);
2198
85f455f7
ED
2199 has_ext_irq = kvm_cpu_has_interrupt(vcpu);
2200 intr_info_field = vmcs_read32(VM_ENTRY_INTR_INFO_FIELD);
2201 idtv_info_field = vmcs_read32(IDT_VECTORING_INFO_FIELD);
2202 if (intr_info_field & INTR_INFO_VALID_MASK) {
2203 if (idtv_info_field & INTR_INFO_VALID_MASK) {
2204 /* TODO: fault when IDT_Vectoring */
2205 printk(KERN_ERR "Fault when IDT_Vectoring\n");
2206 }
2207 if (has_ext_irq)
2208 enable_irq_window(vcpu);
2209 return;
2210 }
2211 if (unlikely(idtv_info_field & INTR_INFO_VALID_MASK)) {
2212 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, idtv_info_field);
2213 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2214 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
2215
2216 if (unlikely(idtv_info_field & INTR_INFO_DELIEVER_CODE_MASK))
2217 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
2218 vmcs_read32(IDT_VECTORING_ERROR_CODE));
2219 if (unlikely(has_ext_irq))
2220 enable_irq_window(vcpu);
2221 return;
2222 }
2223 if (!has_ext_irq)
2224 return;
2225 interrupt_window_open =
2226 ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
2227 (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
1b9778da
ED
2228 if (interrupt_window_open) {
2229 vector = kvm_cpu_get_interrupt(vcpu);
2230 vmx_inject_irq(vcpu, vector);
2231 kvm_timer_intr_post(vcpu, vector);
2232 } else
85f455f7
ED
2233 enable_irq_window(vcpu);
2234}
2235
04d2cc77 2236static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
6aa8b732 2237{
a2fa3e9f 2238 struct vcpu_vmx *vmx = to_vmx(vcpu);
1b6269db 2239 u32 intr_info;
e6adf283
AK
2240
2241 /*
2242 * Loading guest fpu may have cleared host cr0.ts
2243 */
2244 vmcs_writel(HOST_CR0, read_cr0());
2245
6aa8b732
AK
2246 asm (
2247 /* Store host registers */
05b3e0c2 2248#ifdef CONFIG_X86_64
6aa8b732
AK
2249 "push %%rax; push %%rbx; push %%rdx;"
2250 "push %%rsi; push %%rdi; push %%rbp;"
2251 "push %%r8; push %%r9; push %%r10; push %%r11;"
2252 "push %%r12; push %%r13; push %%r14; push %%r15;"
2253 "push %%rcx \n\t"
2254 ASM_VMX_VMWRITE_RSP_RDX "\n\t"
2255#else
2256 "pusha; push %%ecx \n\t"
2257 ASM_VMX_VMWRITE_RSP_RDX "\n\t"
2258#endif
2259 /* Check if vmlaunch of vmresume is needed */
2260 "cmp $0, %1 \n\t"
2261 /* Load guest registers. Don't clobber flags. */
05b3e0c2 2262#ifdef CONFIG_X86_64
6aa8b732
AK
2263 "mov %c[cr2](%3), %%rax \n\t"
2264 "mov %%rax, %%cr2 \n\t"
2265 "mov %c[rax](%3), %%rax \n\t"
2266 "mov %c[rbx](%3), %%rbx \n\t"
2267 "mov %c[rdx](%3), %%rdx \n\t"
2268 "mov %c[rsi](%3), %%rsi \n\t"
2269 "mov %c[rdi](%3), %%rdi \n\t"
2270 "mov %c[rbp](%3), %%rbp \n\t"
2271 "mov %c[r8](%3), %%r8 \n\t"
2272 "mov %c[r9](%3), %%r9 \n\t"
2273 "mov %c[r10](%3), %%r10 \n\t"
2274 "mov %c[r11](%3), %%r11 \n\t"
2275 "mov %c[r12](%3), %%r12 \n\t"
2276 "mov %c[r13](%3), %%r13 \n\t"
2277 "mov %c[r14](%3), %%r14 \n\t"
2278 "mov %c[r15](%3), %%r15 \n\t"
2279 "mov %c[rcx](%3), %%rcx \n\t" /* kills %3 (rcx) */
2280#else
2281 "mov %c[cr2](%3), %%eax \n\t"
2282 "mov %%eax, %%cr2 \n\t"
2283 "mov %c[rax](%3), %%eax \n\t"
2284 "mov %c[rbx](%3), %%ebx \n\t"
2285 "mov %c[rdx](%3), %%edx \n\t"
2286 "mov %c[rsi](%3), %%esi \n\t"
2287 "mov %c[rdi](%3), %%edi \n\t"
2288 "mov %c[rbp](%3), %%ebp \n\t"
2289 "mov %c[rcx](%3), %%ecx \n\t" /* kills %3 (ecx) */
2290#endif
2291 /* Enter guest mode */
cd2276a7 2292 "jne .Llaunched \n\t"
6aa8b732 2293 ASM_VMX_VMLAUNCH "\n\t"
cd2276a7
AK
2294 "jmp .Lkvm_vmx_return \n\t"
2295 ".Llaunched: " ASM_VMX_VMRESUME "\n\t"
2296 ".Lkvm_vmx_return: "
6aa8b732 2297 /* Save guest registers, load host registers, keep flags */
05b3e0c2 2298#ifdef CONFIG_X86_64
96958231 2299 "xchg %3, (%%rsp) \n\t"
6aa8b732
AK
2300 "mov %%rax, %c[rax](%3) \n\t"
2301 "mov %%rbx, %c[rbx](%3) \n\t"
96958231 2302 "pushq (%%rsp); popq %c[rcx](%3) \n\t"
6aa8b732
AK
2303 "mov %%rdx, %c[rdx](%3) \n\t"
2304 "mov %%rsi, %c[rsi](%3) \n\t"
2305 "mov %%rdi, %c[rdi](%3) \n\t"
2306 "mov %%rbp, %c[rbp](%3) \n\t"
2307 "mov %%r8, %c[r8](%3) \n\t"
2308 "mov %%r9, %c[r9](%3) \n\t"
2309 "mov %%r10, %c[r10](%3) \n\t"
2310 "mov %%r11, %c[r11](%3) \n\t"
2311 "mov %%r12, %c[r12](%3) \n\t"
2312 "mov %%r13, %c[r13](%3) \n\t"
2313 "mov %%r14, %c[r14](%3) \n\t"
2314 "mov %%r15, %c[r15](%3) \n\t"
2315 "mov %%cr2, %%rax \n\t"
2316 "mov %%rax, %c[cr2](%3) \n\t"
96958231 2317 "mov (%%rsp), %3 \n\t"
6aa8b732
AK
2318
2319 "pop %%rcx; pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
2320 "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
2321 "pop %%rbp; pop %%rdi; pop %%rsi;"
2322 "pop %%rdx; pop %%rbx; pop %%rax \n\t"
2323#else
96958231 2324 "xchg %3, (%%esp) \n\t"
6aa8b732
AK
2325 "mov %%eax, %c[rax](%3) \n\t"
2326 "mov %%ebx, %c[rbx](%3) \n\t"
96958231 2327 "pushl (%%esp); popl %c[rcx](%3) \n\t"
6aa8b732
AK
2328 "mov %%edx, %c[rdx](%3) \n\t"
2329 "mov %%esi, %c[rsi](%3) \n\t"
2330 "mov %%edi, %c[rdi](%3) \n\t"
2331 "mov %%ebp, %c[rbp](%3) \n\t"
2332 "mov %%cr2, %%eax \n\t"
2333 "mov %%eax, %c[cr2](%3) \n\t"
96958231 2334 "mov (%%esp), %3 \n\t"
6aa8b732
AK
2335
2336 "pop %%ecx; popa \n\t"
2337#endif
2338 "setbe %0 \n\t"
29bd8a78 2339 : "=q" (vmx->fail)
a2fa3e9f 2340 : "r"(vmx->launched), "d"((unsigned long)HOST_RSP),
6aa8b732
AK
2341 "c"(vcpu),
2342 [rax]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RAX])),
2343 [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
2344 [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
2345 [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
2346 [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
2347 [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
2348 [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP])),
05b3e0c2 2349#ifdef CONFIG_X86_64
6aa8b732
AK
2350 [r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
2351 [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
2352 [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
2353 [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
2354 [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
2355 [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
2356 [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
2357 [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15])),
2358#endif
2359 [cr2]"i"(offsetof(struct kvm_vcpu, cr2))
2360 : "cc", "memory" );
2361
c1150d8c 2362 vcpu->interrupt_window_open = (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
6aa8b732 2363
6aa8b732 2364 asm ("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
15ad7146 2365 vmx->launched = 1;
1b6269db
AK
2366
2367 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
2368
2369 /* We need to handle NMIs before interrupts are enabled */
2370 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) /* nmi */
2371 asm("int $2");
6aa8b732
AK
2372}
2373
6aa8b732
AK
2374static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
2375 unsigned long addr,
2376 u32 err_code)
2377{
2378 u32 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
2379
1165f5fe 2380 ++vcpu->stat.pf_guest;
6aa8b732
AK
2381
2382 if (is_page_fault(vect_info)) {
2383 printk(KERN_DEBUG "inject_page_fault: "
2384 "double fault 0x%lx @ 0x%lx\n",
2385 addr, vmcs_readl(GUEST_RIP));
2386 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
2387 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2388 DF_VECTOR |
2389 INTR_TYPE_EXCEPTION |
2390 INTR_INFO_DELIEVER_CODE_MASK |
2391 INTR_INFO_VALID_MASK);
2392 return;
2393 }
2394 vcpu->cr2 = addr;
2395 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
2396 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2397 PF_VECTOR |
2398 INTR_TYPE_EXCEPTION |
2399 INTR_INFO_DELIEVER_CODE_MASK |
2400 INTR_INFO_VALID_MASK);
2401
2402}
2403
2404static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
2405{
a2fa3e9f
GH
2406 struct vcpu_vmx *vmx = to_vmx(vcpu);
2407
2408 if (vmx->vmcs) {
8b9cf98c 2409 on_each_cpu(__vcpu_clear, vmx, 0, 1);
a2fa3e9f
GH
2410 free_vmcs(vmx->vmcs);
2411 vmx->vmcs = NULL;
6aa8b732
AK
2412 }
2413}
2414
2415static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
2416{
fb3f0f51
RR
2417 struct vcpu_vmx *vmx = to_vmx(vcpu);
2418
6aa8b732 2419 vmx_free_vmcs(vcpu);
fb3f0f51
RR
2420 kfree(vmx->host_msrs);
2421 kfree(vmx->guest_msrs);
2422 kvm_vcpu_uninit(vcpu);
a4770347 2423 kmem_cache_free(kvm_vcpu_cache, vmx);
6aa8b732
AK
2424}
2425
fb3f0f51 2426static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
6aa8b732 2427{
fb3f0f51 2428 int err;
c16f862d 2429 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
15ad7146 2430 int cpu;
6aa8b732 2431
a2fa3e9f 2432 if (!vmx)
fb3f0f51
RR
2433 return ERR_PTR(-ENOMEM);
2434
2435 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
2436 if (err)
2437 goto free_vcpu;
965b58a5 2438
97222cc8
ED
2439 if (irqchip_in_kernel(kvm)) {
2440 err = kvm_create_lapic(&vmx->vcpu);
2441 if (err < 0)
2442 goto free_vcpu;
2443 }
2444
a2fa3e9f 2445 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
fb3f0f51
RR
2446 if (!vmx->guest_msrs) {
2447 err = -ENOMEM;
2448 goto uninit_vcpu;
2449 }
965b58a5 2450
a2fa3e9f
GH
2451 vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
2452 if (!vmx->host_msrs)
fb3f0f51 2453 goto free_guest_msrs;
965b58a5 2454
a2fa3e9f
GH
2455 vmx->vmcs = alloc_vmcs();
2456 if (!vmx->vmcs)
fb3f0f51 2457 goto free_msrs;
a2fa3e9f
GH
2458
2459 vmcs_clear(vmx->vmcs);
2460
15ad7146
AK
2461 cpu = get_cpu();
2462 vmx_vcpu_load(&vmx->vcpu, cpu);
8b9cf98c 2463 err = vmx_vcpu_setup(vmx);
fb3f0f51 2464 vmx_vcpu_put(&vmx->vcpu);
15ad7146 2465 put_cpu();
fb3f0f51
RR
2466 if (err)
2467 goto free_vmcs;
2468
2469 return &vmx->vcpu;
2470
2471free_vmcs:
2472 free_vmcs(vmx->vmcs);
2473free_msrs:
2474 kfree(vmx->host_msrs);
2475free_guest_msrs:
2476 kfree(vmx->guest_msrs);
2477uninit_vcpu:
2478 kvm_vcpu_uninit(&vmx->vcpu);
2479free_vcpu:
a4770347 2480 kmem_cache_free(kvm_vcpu_cache, vmx);
fb3f0f51 2481 return ERR_PTR(err);
6aa8b732
AK
2482}
2483
002c7f7c
YS
2484static void __init vmx_check_processor_compat(void *rtn)
2485{
2486 struct vmcs_config vmcs_conf;
2487
2488 *(int *)rtn = 0;
2489 if (setup_vmcs_config(&vmcs_conf) < 0)
2490 *(int *)rtn = -EIO;
2491 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
2492 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
2493 smp_processor_id());
2494 *(int *)rtn = -EIO;
2495 }
2496}
2497
cbdd1bea 2498static struct kvm_x86_ops vmx_x86_ops = {
6aa8b732
AK
2499 .cpu_has_kvm_support = cpu_has_kvm_support,
2500 .disabled_by_bios = vmx_disabled_by_bios,
2501 .hardware_setup = hardware_setup,
2502 .hardware_unsetup = hardware_unsetup,
002c7f7c 2503 .check_processor_compatibility = vmx_check_processor_compat,
6aa8b732
AK
2504 .hardware_enable = hardware_enable,
2505 .hardware_disable = hardware_disable,
2506
2507 .vcpu_create = vmx_create_vcpu,
2508 .vcpu_free = vmx_free_vcpu,
04d2cc77 2509 .vcpu_reset = vmx_vcpu_reset,
6aa8b732 2510
04d2cc77 2511 .prepare_guest_switch = vmx_save_host_state,
6aa8b732
AK
2512 .vcpu_load = vmx_vcpu_load,
2513 .vcpu_put = vmx_vcpu_put,
774c47f1 2514 .vcpu_decache = vmx_vcpu_decache,
6aa8b732
AK
2515
2516 .set_guest_debug = set_guest_debug,
04d2cc77 2517 .guest_debug_pre = kvm_guest_debug_pre,
6aa8b732
AK
2518 .get_msr = vmx_get_msr,
2519 .set_msr = vmx_set_msr,
2520 .get_segment_base = vmx_get_segment_base,
2521 .get_segment = vmx_get_segment,
2522 .set_segment = vmx_set_segment,
6aa8b732 2523 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
25c4c276 2524 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
6aa8b732 2525 .set_cr0 = vmx_set_cr0,
6aa8b732
AK
2526 .set_cr3 = vmx_set_cr3,
2527 .set_cr4 = vmx_set_cr4,
05b3e0c2 2528#ifdef CONFIG_X86_64
6aa8b732
AK
2529 .set_efer = vmx_set_efer,
2530#endif
2531 .get_idt = vmx_get_idt,
2532 .set_idt = vmx_set_idt,
2533 .get_gdt = vmx_get_gdt,
2534 .set_gdt = vmx_set_gdt,
2535 .cache_regs = vcpu_load_rsp_rip,
2536 .decache_regs = vcpu_put_rsp_rip,
2537 .get_rflags = vmx_get_rflags,
2538 .set_rflags = vmx_set_rflags,
2539
2540 .tlb_flush = vmx_flush_tlb,
2541 .inject_page_fault = vmx_inject_page_fault,
2542
2543 .inject_gp = vmx_inject_gp,
2544
2545 .run = vmx_vcpu_run,
04d2cc77 2546 .handle_exit = kvm_handle_exit,
6aa8b732 2547 .skip_emulated_instruction = skip_emulated_instruction,
102d8325 2548 .patch_hypercall = vmx_patch_hypercall,
2a8067f1
ED
2549 .get_irq = vmx_get_irq,
2550 .set_irq = vmx_inject_irq,
04d2cc77
AK
2551 .inject_pending_irq = vmx_intr_assist,
2552 .inject_pending_vectors = do_interrupt_requests,
6aa8b732
AK
2553};
2554
2555static int __init vmx_init(void)
2556{
fdef3ad1
HQ
2557 void *iova;
2558 int r;
2559
2560 vmx_io_bitmap_a = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
2561 if (!vmx_io_bitmap_a)
2562 return -ENOMEM;
2563
2564 vmx_io_bitmap_b = alloc_page(GFP_KERNEL | __GFP_HIGHMEM);
2565 if (!vmx_io_bitmap_b) {
2566 r = -ENOMEM;
2567 goto out;
2568 }
2569
2570 /*
2571 * Allow direct access to the PC debug port (it is often used for I/O
2572 * delays, but the vmexits simply slow things down).
2573 */
2574 iova = kmap(vmx_io_bitmap_a);
2575 memset(iova, 0xff, PAGE_SIZE);
2576 clear_bit(0x80, iova);
cd0536d7 2577 kunmap(vmx_io_bitmap_a);
fdef3ad1
HQ
2578
2579 iova = kmap(vmx_io_bitmap_b);
2580 memset(iova, 0xff, PAGE_SIZE);
cd0536d7 2581 kunmap(vmx_io_bitmap_b);
fdef3ad1 2582
cbdd1bea 2583 r = kvm_init_x86(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
fdef3ad1
HQ
2584 if (r)
2585 goto out1;
2586
c7addb90
AK
2587 if (bypass_guest_pf)
2588 kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
2589
fdef3ad1
HQ
2590 return 0;
2591
2592out1:
2593 __free_page(vmx_io_bitmap_b);
2594out:
2595 __free_page(vmx_io_bitmap_a);
2596 return r;
6aa8b732
AK
2597}
2598
2599static void __exit vmx_exit(void)
2600{
fdef3ad1
HQ
2601 __free_page(vmx_io_bitmap_b);
2602 __free_page(vmx_io_bitmap_a);
2603
cbdd1bea 2604 kvm_exit_x86();
6aa8b732
AK
2605}
2606
2607module_init(vmx_init)
2608module_exit(vmx_exit)
This page took 0.293086 seconds and 5 git commands to generate.