Merge remote-tracking branch 'selinux/next'
[deliverable/linux.git] / drivers / media / i2c / soc_camera / ov772x.c
CommitLineData
08a66aea
KM
1/*
2 * ov772x Camera Driver
3 *
4 * Copyright (C) 2008 Renesas Solutions Corp.
5 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
6 *
7 * Based on ov7670 and soc_camera_platform driver,
8 *
9 * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
10 * Copyright (C) 2008 Magnus Damm
11 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
ca9ef7fa 19#include <linux/kernel.h>
08a66aea
KM
20#include <linux/module.h>
21#include <linux/i2c.h>
22#include <linux/slab.h>
23#include <linux/delay.h>
95d20109 24#include <linux/v4l2-mediabus.h>
08a66aea 25#include <linux/videodev2.h>
00cf08f5 26
b5dcee22 27#include <media/i2c/ov772x.h>
08a66aea 28#include <media/soc_camera.h>
9aea470b 29#include <media/v4l2-clk.h>
91b6286f 30#include <media/v4l2-ctrls.h>
00cf08f5 31#include <media/v4l2-subdev.h>
a14e5519 32#include <media/v4l2-image-sizes.h>
08a66aea
KM
33
34/*
35 * register offset
36 */
37#define GAIN 0x00 /* AGC - Gain control gain setting */
38#define BLUE 0x01 /* AWB - Blue channel gain setting */
39#define RED 0x02 /* AWB - Red channel gain setting */
40#define GREEN 0x03 /* AWB - Green channel gain setting */
41#define COM1 0x04 /* Common control 1 */
42#define BAVG 0x05 /* U/B Average Level */
43#define GAVG 0x06 /* Y/Gb Average Level */
44#define RAVG 0x07 /* V/R Average Level */
45#define AECH 0x08 /* Exposure Value - AEC MSBs */
46#define COM2 0x09 /* Common control 2 */
47#define PID 0x0A /* Product ID Number MSB */
48#define VER 0x0B /* Product ID Number LSB */
49#define COM3 0x0C /* Common control 3 */
50#define COM4 0x0D /* Common control 4 */
51#define COM5 0x0E /* Common control 5 */
52#define COM6 0x0F /* Common control 6 */
53#define AEC 0x10 /* Exposure Value */
54#define CLKRC 0x11 /* Internal clock */
55#define COM7 0x12 /* Common control 7 */
56#define COM8 0x13 /* Common control 8 */
57#define COM9 0x14 /* Common control 9 */
58#define COM10 0x15 /* Common control 10 */
3cac2cab 59#define REG16 0x16 /* Register 16 */
08a66aea
KM
60#define HSTART 0x17 /* Horizontal sensor size */
61#define HSIZE 0x18 /* Horizontal frame (HREF column) end high 8-bit */
62#define VSTART 0x19 /* Vertical frame (row) start high 8-bit */
63#define VSIZE 0x1A /* Vertical sensor size */
64#define PSHFT 0x1B /* Data format - pixel delay select */
65#define MIDH 0x1C /* Manufacturer ID byte - high */
66#define MIDL 0x1D /* Manufacturer ID byte - low */
67#define LAEC 0x1F /* Fine AEC value */
68#define COM11 0x20 /* Common control 11 */
69#define BDBASE 0x22 /* Banding filter Minimum AEC value */
70#define DBSTEP 0x23 /* Banding filter Maximum Setp */
71#define AEW 0x24 /* AGC/AEC - Stable operating region (upper limit) */
72#define AEB 0x25 /* AGC/AEC - Stable operating region (lower limit) */
73#define VPT 0x26 /* AGC/AEC Fast mode operating region */
3cac2cab 74#define REG28 0x28 /* Register 28 */
08a66aea
KM
75#define HOUTSIZE 0x29 /* Horizontal data output size MSBs */
76#define EXHCH 0x2A /* Dummy pixel insert MSB */
77#define EXHCL 0x2B /* Dummy pixel insert LSB */
78#define VOUTSIZE 0x2C /* Vertical data output size MSBs */
79#define ADVFL 0x2D /* LSB of insert dummy lines in Vertical direction */
80#define ADVFH 0x2E /* MSG of insert dummy lines in Vertical direction */
81#define YAVE 0x2F /* Y/G Channel Average value */
82#define LUMHTH 0x30 /* Histogram AEC/AGC Luminance high level threshold */
83#define LUMLTH 0x31 /* Histogram AEC/AGC Luminance low level threshold */
84#define HREF 0x32 /* Image start and size control */
85#define DM_LNL 0x33 /* Dummy line low 8 bits */
86#define DM_LNH 0x34 /* Dummy line high 8 bits */
87#define ADOFF_B 0x35 /* AD offset compensation value for B channel */
88#define ADOFF_R 0x36 /* AD offset compensation value for R channel */
89#define ADOFF_GB 0x37 /* AD offset compensation value for Gb channel */
90#define ADOFF_GR 0x38 /* AD offset compensation value for Gr channel */
91#define OFF_B 0x39 /* Analog process B channel offset value */
92#define OFF_R 0x3A /* Analog process R channel offset value */
93#define OFF_GB 0x3B /* Analog process Gb channel offset value */
94#define OFF_GR 0x3C /* Analog process Gr channel offset value */
95#define COM12 0x3D /* Common control 12 */
96#define COM13 0x3E /* Common control 13 */
97#define COM14 0x3F /* Common control 14 */
98#define COM15 0x40 /* Common control 15*/
99#define COM16 0x41 /* Common control 16 */
100#define TGT_B 0x42 /* BLC blue channel target value */
101#define TGT_R 0x43 /* BLC red channel target value */
102#define TGT_GB 0x44 /* BLC Gb channel target value */
103#define TGT_GR 0x45 /* BLC Gr channel target value */
3cac2cab 104/* for ov7720 */
08a66aea
KM
105#define LCC0 0x46 /* Lens correction control 0 */
106#define LCC1 0x47 /* Lens correction option 1 - X coordinate */
107#define LCC2 0x48 /* Lens correction option 2 - Y coordinate */
108#define LCC3 0x49 /* Lens correction option 3 */
109#define LCC4 0x4A /* Lens correction option 4 - radius of the circular */
110#define LCC5 0x4B /* Lens correction option 5 */
111#define LCC6 0x4C /* Lens correction option 6 */
3cac2cab
KM
112/* for ov7725 */
113#define LC_CTR 0x46 /* Lens correction control */
114#define LC_XC 0x47 /* X coordinate of lens correction center relative */
115#define LC_YC 0x48 /* Y coordinate of lens correction center relative */
116#define LC_COEF 0x49 /* Lens correction coefficient */
117#define LC_RADI 0x4A /* Lens correction radius */
118#define LC_COEFB 0x4B /* Lens B channel compensation coefficient */
119#define LC_COEFR 0x4C /* Lens R channel compensation coefficient */
120
08a66aea
KM
121#define FIXGAIN 0x4D /* Analog fix gain amplifer */
122#define AREF0 0x4E /* Sensor reference control */
123#define AREF1 0x4F /* Sensor reference current control */
124#define AREF2 0x50 /* Analog reference control */
125#define AREF3 0x51 /* ADC reference control */
126#define AREF4 0x52 /* ADC reference control */
127#define AREF5 0x53 /* ADC reference control */
128#define AREF6 0x54 /* Analog reference control */
129#define AREF7 0x55 /* Analog reference control */
130#define UFIX 0x60 /* U channel fixed value output */
131#define VFIX 0x61 /* V channel fixed value output */
b3d7b2ad
KM
132#define AWBB_BLK 0x62 /* AWB option for advanced AWB */
133#define AWB_CTRL0 0x63 /* AWB control byte 0 */
08a66aea
KM
134#define DSP_CTRL1 0x64 /* DSP control byte 1 */
135#define DSP_CTRL2 0x65 /* DSP control byte 2 */
136#define DSP_CTRL3 0x66 /* DSP control byte 3 */
137#define DSP_CTRL4 0x67 /* DSP control byte 4 */
b3d7b2ad
KM
138#define AWB_BIAS 0x68 /* AWB BLC level clip */
139#define AWB_CTRL1 0x69 /* AWB control 1 */
140#define AWB_CTRL2 0x6A /* AWB control 2 */
141#define AWB_CTRL3 0x6B /* AWB control 3 */
142#define AWB_CTRL4 0x6C /* AWB control 4 */
143#define AWB_CTRL5 0x6D /* AWB control 5 */
144#define AWB_CTRL6 0x6E /* AWB control 6 */
145#define AWB_CTRL7 0x6F /* AWB control 7 */
146#define AWB_CTRL8 0x70 /* AWB control 8 */
147#define AWB_CTRL9 0x71 /* AWB control 9 */
148#define AWB_CTRL10 0x72 /* AWB control 10 */
149#define AWB_CTRL11 0x73 /* AWB control 11 */
150#define AWB_CTRL12 0x74 /* AWB control 12 */
151#define AWB_CTRL13 0x75 /* AWB control 13 */
152#define AWB_CTRL14 0x76 /* AWB control 14 */
153#define AWB_CTRL15 0x77 /* AWB control 15 */
154#define AWB_CTRL16 0x78 /* AWB control 16 */
155#define AWB_CTRL17 0x79 /* AWB control 17 */
156#define AWB_CTRL18 0x7A /* AWB control 18 */
157#define AWB_CTRL19 0x7B /* AWB control 19 */
158#define AWB_CTRL20 0x7C /* AWB control 20 */
159#define AWB_CTRL21 0x7D /* AWB control 21 */
08a66aea
KM
160#define GAM1 0x7E /* Gamma Curve 1st segment input end point */
161#define GAM2 0x7F /* Gamma Curve 2nd segment input end point */
162#define GAM3 0x80 /* Gamma Curve 3rd segment input end point */
163#define GAM4 0x81 /* Gamma Curve 4th segment input end point */
164#define GAM5 0x82 /* Gamma Curve 5th segment input end point */
165#define GAM6 0x83 /* Gamma Curve 6th segment input end point */
166#define GAM7 0x84 /* Gamma Curve 7th segment input end point */
167#define GAM8 0x85 /* Gamma Curve 8th segment input end point */
168#define GAM9 0x86 /* Gamma Curve 9th segment input end point */
169#define GAM10 0x87 /* Gamma Curve 10th segment input end point */
170#define GAM11 0x88 /* Gamma Curve 11th segment input end point */
171#define GAM12 0x89 /* Gamma Curve 12th segment input end point */
172#define GAM13 0x8A /* Gamma Curve 13th segment input end point */
173#define GAM14 0x8B /* Gamma Curve 14th segment input end point */
174#define GAM15 0x8C /* Gamma Curve 15th segment input end point */
175#define SLOP 0x8D /* Gamma curve highest segment slope */
176#define DNSTH 0x8E /* De-noise threshold */
db6cbc8c
KM
177#define EDGE_STRNGT 0x8F /* Edge strength control when manual mode */
178#define EDGE_TRSHLD 0x90 /* Edge threshold control when manual mode */
08a66aea 179#define DNSOFF 0x91 /* Auto De-noise threshold control */
db6cbc8c
KM
180#define EDGE_UPPER 0x92 /* Edge strength upper limit when Auto mode */
181#define EDGE_LOWER 0x93 /* Edge strength lower limit when Auto mode */
08a66aea
KM
182#define MTX1 0x94 /* Matrix coefficient 1 */
183#define MTX2 0x95 /* Matrix coefficient 2 */
184#define MTX3 0x96 /* Matrix coefficient 3 */
185#define MTX4 0x97 /* Matrix coefficient 4 */
186#define MTX5 0x98 /* Matrix coefficient 5 */
187#define MTX6 0x99 /* Matrix coefficient 6 */
188#define MTX_CTRL 0x9A /* Matrix control */
189#define BRIGHT 0x9B /* Brightness control */
190#define CNTRST 0x9C /* Contrast contrast */
191#define CNTRST_CTRL 0x9D /* Contrast contrast center */
192#define UVAD_J0 0x9E /* Auto UV adjust contrast 0 */
193#define UVAD_J1 0x9F /* Auto UV adjust contrast 1 */
194#define SCAL0 0xA0 /* Scaling control 0 */
195#define SCAL1 0xA1 /* Scaling control 1 */
196#define SCAL2 0xA2 /* Scaling control 2 */
197#define FIFODLYM 0xA3 /* FIFO manual mode delay control */
198#define FIFODLYA 0xA4 /* FIFO auto mode delay control */
199#define SDE 0xA6 /* Special digital effect control */
200#define USAT 0xA7 /* U component saturation control */
201#define VSAT 0xA8 /* V component saturation control */
3cac2cab 202/* for ov7720 */
08a66aea
KM
203#define HUE0 0xA9 /* Hue control 0 */
204#define HUE1 0xAA /* Hue control 1 */
3cac2cab
KM
205/* for ov7725 */
206#define HUECOS 0xA9 /* Cosine value */
207#define HUESIN 0xAA /* Sine value */
208
08a66aea
KM
209#define SIGN 0xAB /* Sign bit for Hue and contrast */
210#define DSPAUTO 0xAC /* DSP auto function ON/OFF control */
211
212/*
213 * register detail
214 */
215
216/* COM2 */
217#define SOFT_SLEEP_MODE 0x10 /* Soft sleep mode */
218 /* Output drive capability */
219#define OCAP_1x 0x00 /* 1x */
220#define OCAP_2x 0x01 /* 2x */
221#define OCAP_3x 0x02 /* 3x */
222#define OCAP_4x 0x03 /* 4x */
223
224/* COM3 */
05148911
KM
225#define SWAP_MASK (SWAP_RGB | SWAP_YUV | SWAP_ML)
226#define IMG_MASK (VFLIP_IMG | HFLIP_IMG)
08a66aea 227
05148911
KM
228#define VFLIP_IMG 0x80 /* Vertical flip image ON/OFF selection */
229#define HFLIP_IMG 0x40 /* Horizontal mirror image ON/OFF selection */
08a66aea
KM
230#define SWAP_RGB 0x20 /* Swap B/R output sequence in RGB mode */
231#define SWAP_YUV 0x10 /* Swap Y/UV output sequence in YUV mode */
232#define SWAP_ML 0x08 /* Swap output MSB/LSB */
233 /* Tri-state option for output clock */
234#define NOTRI_CLOCK 0x04 /* 0: Tri-state at this period */
235 /* 1: No tri-state at this period */
236 /* Tri-state option for output data */
237#define NOTRI_DATA 0x02 /* 0: Tri-state at this period */
238 /* 1: No tri-state at this period */
239#define SCOLOR_TEST 0x01 /* Sensor color bar test pattern */
240
241/* COM4 */
242 /* PLL frequency control */
243#define PLL_BYPASS 0x00 /* 00: Bypass PLL */
244#define PLL_4x 0x40 /* 01: PLL 4x */
245#define PLL_6x 0x80 /* 10: PLL 6x */
246#define PLL_8x 0xc0 /* 11: PLL 8x */
247 /* AEC evaluate window */
248#define AEC_FULL 0x00 /* 00: Full window */
249#define AEC_1p2 0x10 /* 01: 1/2 window */
250#define AEC_1p4 0x20 /* 10: 1/4 window */
251#define AEC_2p3 0x30 /* 11: Low 2/3 window */
252
253/* COM5 */
254#define AFR_ON_OFF 0x80 /* Auto frame rate control ON/OFF selection */
b71a8eb0 255#define AFR_SPPED 0x40 /* Auto frame rate control speed selection */
08a66aea
KM
256 /* Auto frame rate max rate control */
257#define AFR_NO_RATE 0x00 /* No reduction of frame rate */
258#define AFR_1p2 0x10 /* Max reduction to 1/2 frame rate */
259#define AFR_1p4 0x20 /* Max reduction to 1/4 frame rate */
260#define AFR_1p8 0x30 /* Max reduction to 1/8 frame rate */
261 /* Auto frame rate active point control */
262#define AF_2x 0x00 /* Add frame when AGC reaches 2x gain */
263#define AF_4x 0x04 /* Add frame when AGC reaches 4x gain */
264#define AF_8x 0x08 /* Add frame when AGC reaches 8x gain */
265#define AF_16x 0x0c /* Add frame when AGC reaches 16x gain */
266 /* AEC max step control */
267#define AEC_NO_LIMIT 0x01 /* 0 : AEC incease step has limit */
268 /* 1 : No limit to AEC increase step */
269
270/* COM7 */
271 /* SCCB Register Reset */
272#define SCCB_RESET 0x80 /* 0 : No change */
273 /* 1 : Resets all registers to default */
274 /* Resolution selection */
275#define SLCT_MASK 0x40 /* Mask of VGA or QVGA */
276#define SLCT_VGA 0x00 /* 0 : VGA */
277#define SLCT_QVGA 0x40 /* 1 : QVGA */
278#define ITU656_ON_OFF 0x20 /* ITU656 protocol ON/OFF selection */
f223d5b7 279#define SENSOR_RAW 0x10 /* Sensor RAW */
08a66aea 280 /* RGB output format control */
cdce7c0b 281#define FMT_MASK 0x0c /* Mask of color format */
08a66aea
KM
282#define FMT_GBR422 0x00 /* 00 : GBR 4:2:2 */
283#define FMT_RGB565 0x04 /* 01 : RGB 565 */
284#define FMT_RGB555 0x08 /* 10 : RGB 555 */
285#define FMT_RGB444 0x0c /* 11 : RGB 444 */
286 /* Output format control */
cdce7c0b 287#define OFMT_MASK 0x03 /* Mask of output format */
08a66aea
KM
288#define OFMT_YUV 0x00 /* 00 : YUV */
289#define OFMT_P_BRAW 0x01 /* 01 : Processed Bayer RAW */
290#define OFMT_RGB 0x02 /* 10 : RGB */
291#define OFMT_BRAW 0x03 /* 11 : Bayer RAW */
292
293/* COM8 */
294#define FAST_ALGO 0x80 /* Enable fast AGC/AEC algorithm */
295 /* AEC Setp size limit */
296#define UNLMT_STEP 0x40 /* 0 : Step size is limited */
297 /* 1 : Unlimited step size */
298#define BNDF_ON_OFF 0x20 /* Banding filter ON/OFF */
299#define AEC_BND 0x10 /* Enable AEC below banding value */
300#define AEC_ON_OFF 0x08 /* Fine AEC ON/OFF control */
301#define AGC_ON 0x04 /* AGC Enable */
302#define AWB_ON 0x02 /* AWB Enable */
303#define AEC_ON 0x01 /* AEC Enable */
304
305/* COM9 */
306#define BASE_AECAGC 0x80 /* Histogram or average based AEC/AGC */
307 /* Automatic gain ceiling - maximum AGC value */
308#define GAIN_2x 0x00 /* 000 : 2x */
309#define GAIN_4x 0x10 /* 001 : 4x */
310#define GAIN_8x 0x20 /* 010 : 8x */
cdce7c0b 311#define GAIN_16x 0x30 /* 011 : 16x */
08a66aea
KM
312#define GAIN_32x 0x40 /* 100 : 32x */
313#define GAIN_64x 0x50 /* 101 : 64x */
314#define GAIN_128x 0x60 /* 110 : 128x */
315#define DROP_VSYNC 0x04 /* Drop VSYNC output of corrupt frame */
316#define DROP_HREF 0x02 /* Drop HREF output of corrupt frame */
317
318/* COM11 */
319#define SGLF_ON_OFF 0x02 /* Single frame ON/OFF selection */
320#define SGLF_TRIG 0x01 /* Single frame transfer trigger */
321
4ead9630
LP
322/* HREF */
323#define HREF_VSTART_SHIFT 6 /* VSTART LSB */
324#define HREF_HSTART_SHIFT 4 /* HSTART 2 LSBs */
325#define HREF_VSIZE_SHIFT 2 /* VSIZE LSB */
326#define HREF_HSIZE_SHIFT 0 /* HSIZE 2 LSBs */
327
08a66aea 328/* EXHCH */
4ead9630
LP
329#define EXHCH_VSIZE_SHIFT 2 /* VOUTSIZE LSB */
330#define EXHCH_HSIZE_SHIFT 0 /* HOUTSIZE 2 LSBs */
08a66aea
KM
331
332/* DSP_CTRL1 */
333#define FIFO_ON 0x80 /* FIFO enable/disable selection */
334#define UV_ON_OFF 0x40 /* UV adjust function ON/OFF selection */
335#define YUV444_2_422 0x20 /* YUV444 to 422 UV channel option selection */
336#define CLR_MTRX_ON_OFF 0x10 /* Color matrix ON/OFF selection */
337#define INTPLT_ON_OFF 0x08 /* Interpolation ON/OFF selection */
338#define GMM_ON_OFF 0x04 /* Gamma function ON/OFF selection */
339#define AUTO_BLK_ON_OFF 0x02 /* Black defect auto correction ON/OFF */
340#define AUTO_WHT_ON_OFF 0x01 /* White define auto correction ON/OFF */
341
342/* DSP_CTRL3 */
343#define UV_MASK 0x80 /* UV output sequence option */
344#define UV_ON 0x80 /* ON */
345#define UV_OFF 0x00 /* OFF */
346#define CBAR_MASK 0x20 /* DSP Color bar mask */
347#define CBAR_ON 0x20 /* ON */
348#define CBAR_OFF 0x00 /* OFF */
349
f223d5b7
LP
350/* DSP_CTRL4 */
351#define DSP_OFMT_YUV 0x00
352#define DSP_OFMT_RGB 0x00
353#define DSP_OFMT_RAW8 0x02
354#define DSP_OFMT_RAW10 0x03
355
db6cbc8c
KM
356/* DSPAUTO (DSP Auto Function ON/OFF Control) */
357#define AWB_ACTRL 0x80 /* AWB auto threshold control */
358#define DENOISE_ACTRL 0x40 /* De-noise auto threshold control */
359#define EDGE_ACTRL 0x20 /* Edge enhancement auto strength control */
360#define UV_ACTRL 0x10 /* UV adjust auto slope control */
361#define SCAL0_ACTRL 0x08 /* Auto scaling factor control */
362#define SCAL1_2_ACTRL 0x04 /* Auto scaling factor control */
363
4ead9630
LP
364#define OV772X_MAX_WIDTH VGA_WIDTH
365#define OV772X_MAX_HEIGHT VGA_HEIGHT
366
aeabc882
KM
367/*
368 * ID
369 */
370#define OV7720 0x7720
3cac2cab 371#define OV7725 0x7721
aeabc882
KM
372#define VERSION(pid, ver) ((pid<<8)|(ver&0xFF))
373
08a66aea
KM
374/*
375 * struct
376 */
08a66aea
KM
377
378struct ov772x_color_format {
f5fe58fd 379 u32 code;
760697be 380 enum v4l2_colorspace colorspace;
6a6c8786 381 u8 dsp3;
f223d5b7 382 u8 dsp4;
6a6c8786
GL
383 u8 com3;
384 u8 com7;
08a66aea
KM
385};
386
387struct ov772x_win_size {
388 char *name;
08a66aea 389 unsigned char com7_bit;
4ead9630 390 struct v4l2_rect rect;
08a66aea
KM
391};
392
393struct ov772x_priv {
979ea1dd 394 struct v4l2_subdev subdev;
91b6286f 395 struct v4l2_ctrl_handler hdl;
9aea470b 396 struct v4l2_clk *clk;
08a66aea 397 struct ov772x_camera_info *info;
760697be 398 const struct ov772x_color_format *cfmt;
08a66aea 399 const struct ov772x_win_size *win;
a813d01f
GL
400 unsigned short flag_vflip:1;
401 unsigned short flag_hflip:1;
96c75399
GL
402 /* band_filter = COM8[5] ? 256 - BDBASE : 0 */
403 unsigned short band_filter;
08a66aea
KM
404};
405
08a66aea 406/*
760697be 407 * supported color format list
08a66aea 408 */
08a66aea 409static const struct ov772x_color_format ov772x_cfmts[] = {
2941e81f 410 {
f5fe58fd 411 .code = MEDIA_BUS_FMT_YUYV8_2X8,
760697be
GL
412 .colorspace = V4L2_COLORSPACE_JPEG,
413 .dsp3 = 0x0,
f223d5b7 414 .dsp4 = DSP_OFMT_YUV,
760697be
GL
415 .com3 = SWAP_YUV,
416 .com7 = OFMT_YUV,
08a66aea
KM
417 },
418 {
f5fe58fd 419 .code = MEDIA_BUS_FMT_YVYU8_2X8,
760697be
GL
420 .colorspace = V4L2_COLORSPACE_JPEG,
421 .dsp3 = UV_ON,
f223d5b7 422 .dsp4 = DSP_OFMT_YUV,
760697be
GL
423 .com3 = SWAP_YUV,
424 .com7 = OFMT_YUV,
08a66aea
KM
425 },
426 {
f5fe58fd 427 .code = MEDIA_BUS_FMT_UYVY8_2X8,
760697be
GL
428 .colorspace = V4L2_COLORSPACE_JPEG,
429 .dsp3 = 0x0,
f223d5b7 430 .dsp4 = DSP_OFMT_YUV,
760697be
GL
431 .com3 = 0x0,
432 .com7 = OFMT_YUV,
08a66aea
KM
433 },
434 {
f5fe58fd 435 .code = MEDIA_BUS_FMT_RGB555_2X8_PADHI_LE,
760697be
GL
436 .colorspace = V4L2_COLORSPACE_SRGB,
437 .dsp3 = 0x0,
f223d5b7 438 .dsp4 = DSP_OFMT_YUV,
760697be
GL
439 .com3 = SWAP_RGB,
440 .com7 = FMT_RGB555 | OFMT_RGB,
08a66aea
KM
441 },
442 {
f5fe58fd 443 .code = MEDIA_BUS_FMT_RGB555_2X8_PADHI_BE,
760697be
GL
444 .colorspace = V4L2_COLORSPACE_SRGB,
445 .dsp3 = 0x0,
f223d5b7 446 .dsp4 = DSP_OFMT_YUV,
760697be
GL
447 .com3 = 0x0,
448 .com7 = FMT_RGB555 | OFMT_RGB,
08a66aea
KM
449 },
450 {
f5fe58fd 451 .code = MEDIA_BUS_FMT_RGB565_2X8_LE,
760697be
GL
452 .colorspace = V4L2_COLORSPACE_SRGB,
453 .dsp3 = 0x0,
f223d5b7 454 .dsp4 = DSP_OFMT_YUV,
760697be
GL
455 .com3 = SWAP_RGB,
456 .com7 = FMT_RGB565 | OFMT_RGB,
08a66aea
KM
457 },
458 {
f5fe58fd 459 .code = MEDIA_BUS_FMT_RGB565_2X8_BE,
760697be
GL
460 .colorspace = V4L2_COLORSPACE_SRGB,
461 .dsp3 = 0x0,
f223d5b7 462 .dsp4 = DSP_OFMT_YUV,
760697be
GL
463 .com3 = 0x0,
464 .com7 = FMT_RGB565 | OFMT_RGB,
08a66aea 465 },
f223d5b7
LP
466 {
467 /* Setting DSP4 to DSP_OFMT_RAW8 still gives 10-bit output,
468 * regardless of the COM7 value. We can thus only support 10-bit
469 * Bayer until someone figures it out.
470 */
f5fe58fd 471 .code = MEDIA_BUS_FMT_SBGGR10_1X10,
f223d5b7
LP
472 .colorspace = V4L2_COLORSPACE_SRGB,
473 .dsp3 = 0x0,
474 .dsp4 = DSP_OFMT_RAW10,
475 .com3 = 0x0,
476 .com7 = SENSOR_RAW | OFMT_BRAW,
477 },
08a66aea
KM
478};
479
480
481/*
482 * window size list
483 */
08a66aea 484
ca9ef7fa
LP
485static const struct ov772x_win_size ov772x_win_sizes[] = {
486 {
487 .name = "VGA",
ca9ef7fa 488 .com7_bit = SLCT_VGA,
4ead9630
LP
489 .rect = {
490 .left = 140,
491 .top = 14,
492 .width = VGA_WIDTH,
493 .height = VGA_HEIGHT,
494 },
ca9ef7fa
LP
495 }, {
496 .name = "QVGA",
ca9ef7fa 497 .com7_bit = SLCT_QVGA,
4ead9630
LP
498 .rect = {
499 .left = 252,
500 .top = 6,
501 .width = QVGA_WIDTH,
502 .height = QVGA_HEIGHT,
503 },
ca9ef7fa 504 },
08a66aea
KM
505};
506
08a66aea
KM
507/*
508 * general function
509 */
510
47de502b 511static struct ov772x_priv *to_ov772x(struct v4l2_subdev *sd)
979ea1dd 512{
47de502b 513 return container_of(sd, struct ov772x_priv, subdev);
979ea1dd
GL
514}
515
4a7b76f0
LP
516static inline int ov772x_read(struct i2c_client *client, u8 addr)
517{
518 return i2c_smbus_read_byte_data(client, addr);
519}
520
521static inline int ov772x_write(struct i2c_client *client, u8 addr, u8 value)
522{
523 return i2c_smbus_write_byte_data(client, addr, value);
524}
525
4a7b76f0
LP
526static int ov772x_mask_set(struct i2c_client *client, u8 command, u8 mask,
527 u8 set)
08a66aea 528{
4a7b76f0 529 s32 val = ov772x_read(client, command);
66b46e68
KM
530 if (val < 0)
531 return val;
532
08a66aea 533 val &= ~mask;
66b46e68 534 val |= set & mask;
08a66aea 535
4a7b76f0 536 return ov772x_write(client, command, val);
08a66aea
KM
537}
538
539static int ov772x_reset(struct i2c_client *client)
540{
dc5d5982
LP
541 int ret;
542
543 ret = ov772x_write(client, COM7, SCCB_RESET);
544 if (ret < 0)
545 return ret;
546
08a66aea 547 msleep(1);
dc5d5982
LP
548
549 return ov772x_mask_set(client, COM2, SOFT_SLEEP_MODE, SOFT_SLEEP_MODE);
08a66aea
KM
550}
551
552/*
553 * soc_camera_ops function
554 */
555
979ea1dd 556static int ov772x_s_stream(struct v4l2_subdev *sd, int enable)
08a66aea 557{
c4ce6d14 558 struct i2c_client *client = v4l2_get_subdevdata(sd);
47de502b 559 struct ov772x_priv *priv = to_ov772x(sd);
b90c032b 560
979ea1dd
GL
561 if (!enable) {
562 ov772x_mask_set(client, COM2, SOFT_SLEEP_MODE, SOFT_SLEEP_MODE);
563 return 0;
b90c032b
KM
564 }
565
40e2e092 566 ov772x_mask_set(client, COM2, SOFT_SLEEP_MODE, 0);
f340e3f6 567
760697be
GL
568 dev_dbg(&client->dev, "format %d, win %s\n",
569 priv->cfmt->code, priv->win->name);
08a66aea 570
2941e81f 571 return 0;
08a66aea
KM
572}
573
91b6286f 574static int ov772x_s_ctrl(struct v4l2_ctrl *ctrl)
05148911 575{
91b6286f
HV
576 struct ov772x_priv *priv = container_of(ctrl->handler,
577 struct ov772x_priv, hdl);
578 struct v4l2_subdev *sd = &priv->subdev;
c4ce6d14 579 struct i2c_client *client = v4l2_get_subdevdata(sd);
05148911
KM
580 int ret = 0;
581 u8 val;
582
583 switch (ctrl->id) {
584 case V4L2_CID_VFLIP:
91b6286f
HV
585 val = ctrl->val ? VFLIP_IMG : 0x00;
586 priv->flag_vflip = ctrl->val;
05148911
KM
587 if (priv->info->flags & OV772X_FLAG_VFLIP)
588 val ^= VFLIP_IMG;
91b6286f 589 return ov772x_mask_set(client, COM3, VFLIP_IMG, val);
05148911 590 case V4L2_CID_HFLIP:
91b6286f
HV
591 val = ctrl->val ? HFLIP_IMG : 0x00;
592 priv->flag_hflip = ctrl->val;
05148911
KM
593 if (priv->info->flags & OV772X_FLAG_HFLIP)
594 val ^= HFLIP_IMG;
91b6286f 595 return ov772x_mask_set(client, COM3, HFLIP_IMG, val);
a813d01f 596 case V4L2_CID_BAND_STOP_FILTER:
91b6286f 597 if (!ctrl->val) {
a813d01f
GL
598 /* Switch the filter off, it is on now */
599 ret = ov772x_mask_set(client, BDBASE, 0xff, 0xff);
600 if (!ret)
601 ret = ov772x_mask_set(client, COM8,
602 BNDF_ON_OFF, 0);
603 } else {
604 /* Switch the filter on, set AEC low limit */
91b6286f 605 val = 256 - ctrl->val;
a813d01f
GL
606 ret = ov772x_mask_set(client, COM8,
607 BNDF_ON_OFF, BNDF_ON_OFF);
608 if (!ret)
609 ret = ov772x_mask_set(client, BDBASE,
610 0xff, val);
611 }
612 if (!ret)
91b6286f
HV
613 priv->band_filter = ctrl->val;
614 return ret;
05148911
KM
615 }
616
91b6286f 617 return -EINVAL;
05148911
KM
618}
619
08a66aea 620#ifdef CONFIG_VIDEO_ADV_DEBUG
979ea1dd
GL
621static int ov772x_g_register(struct v4l2_subdev *sd,
622 struct v4l2_dbg_register *reg)
08a66aea 623{
c4ce6d14 624 struct i2c_client *client = v4l2_get_subdevdata(sd);
40e2e092 625 int ret;
08a66aea 626
aecde8b5 627 reg->size = 1;
08a66aea
KM
628 if (reg->reg > 0xff)
629 return -EINVAL;
630
4a7b76f0 631 ret = ov772x_read(client, reg->reg);
08a66aea
KM
632 if (ret < 0)
633 return ret;
634
635 reg->val = (__u64)ret;
636
637 return 0;
638}
639
979ea1dd 640static int ov772x_s_register(struct v4l2_subdev *sd,
977ba3b1 641 const struct v4l2_dbg_register *reg)
08a66aea 642{
c4ce6d14 643 struct i2c_client *client = v4l2_get_subdevdata(sd);
08a66aea
KM
644
645 if (reg->reg > 0xff ||
646 reg->val > 0xff)
647 return -EINVAL;
648
4a7b76f0 649 return ov772x_write(client, reg->reg, reg->val);
08a66aea
KM
650}
651#endif
652
4ec10bac
LP
653static int ov772x_s_power(struct v4l2_subdev *sd, int on)
654{
655 struct i2c_client *client = v4l2_get_subdevdata(sd);
25a34811 656 struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
9aea470b 657 struct ov772x_priv *priv = to_ov772x(sd);
4ec10bac 658
9aea470b 659 return soc_camera_set_power(&client->dev, ssdd, priv->clk, on);
4ec10bac
LP
660}
661
979ea1dd 662static const struct ov772x_win_size *ov772x_select_win(u32 width, u32 height)
f82a8569 663{
ca9ef7fa
LP
664 const struct ov772x_win_size *win = &ov772x_win_sizes[0];
665 u32 best_diff = UINT_MAX;
666 unsigned int i;
667
668 for (i = 0; i < ARRAY_SIZE(ov772x_win_sizes); ++i) {
4ead9630
LP
669 u32 diff = abs(width - ov772x_win_sizes[i].rect.width)
670 + abs(height - ov772x_win_sizes[i].rect.height);
ca9ef7fa
LP
671 if (diff < best_diff) {
672 best_diff = diff;
673 win = &ov772x_win_sizes[i];
674 }
675 }
f82a8569
KM
676
677 return win;
678}
679
69c80dc9
LP
680static void ov772x_select_params(const struct v4l2_mbus_framefmt *mf,
681 const struct ov772x_color_format **cfmt,
682 const struct ov772x_win_size **win)
08a66aea 683{
69c80dc9
LP
684 unsigned int i;
685
686 /* Select a format. */
687 *cfmt = &ov772x_cfmts[0];
08a66aea 688
08a66aea 689 for (i = 0; i < ARRAY_SIZE(ov772x_cfmts); i++) {
69c80dc9
LP
690 if (mf->code == ov772x_cfmts[i].code) {
691 *cfmt = &ov772x_cfmts[i];
08a66aea
KM
692 break;
693 }
694 }
695
69c80dc9
LP
696 /* Select a window size. */
697 *win = ov772x_select_win(mf->width, mf->height);
698}
699
700static int ov772x_set_params(struct ov772x_priv *priv,
701 const struct ov772x_color_format *cfmt,
702 const struct ov772x_win_size *win)
703{
704 struct i2c_client *client = v4l2_get_subdevdata(&priv->subdev);
705 int ret;
706 u8 val;
f82a8569 707
2941e81f
KM
708 /*
709 * reset hardware
710 */
40e2e092 711 ov772x_reset(client);
2941e81f 712
db6cbc8c
KM
713 /*
714 * Edge Ctrl
715 */
716 if (priv->info->edgectrl.strength & OV772X_MANUAL_EDGE_CTRL) {
717
718 /*
719 * Manual Edge Control Mode
720 *
721 * Edge auto strength bit is set by default.
722 * Remove it when manual mode.
723 */
724
40e2e092 725 ret = ov772x_mask_set(client, DSPAUTO, EDGE_ACTRL, 0x00);
db6cbc8c
KM
726 if (ret < 0)
727 goto ov772x_set_fmt_error;
728
40e2e092 729 ret = ov772x_mask_set(client,
2891f37c 730 EDGE_TRSHLD, OV772X_EDGE_THRESHOLD_MASK,
db6cbc8c
KM
731 priv->info->edgectrl.threshold);
732 if (ret < 0)
733 goto ov772x_set_fmt_error;
734
40e2e092 735 ret = ov772x_mask_set(client,
2891f37c 736 EDGE_STRNGT, OV772X_EDGE_STRENGTH_MASK,
db6cbc8c
KM
737 priv->info->edgectrl.strength);
738 if (ret < 0)
739 goto ov772x_set_fmt_error;
740
741 } else if (priv->info->edgectrl.upper > priv->info->edgectrl.lower) {
742 /*
743 * Auto Edge Control Mode
744 *
745 * set upper and lower limit
746 */
40e2e092 747 ret = ov772x_mask_set(client,
2891f37c 748 EDGE_UPPER, OV772X_EDGE_UPPER_MASK,
db6cbc8c
KM
749 priv->info->edgectrl.upper);
750 if (ret < 0)
751 goto ov772x_set_fmt_error;
752
40e2e092 753 ret = ov772x_mask_set(client,
2891f37c 754 EDGE_LOWER, OV772X_EDGE_LOWER_MASK,
db6cbc8c
KM
755 priv->info->edgectrl.lower);
756 if (ret < 0)
757 goto ov772x_set_fmt_error;
758 }
759
4ead9630
LP
760 /* Format and window size */
761 ret = ov772x_write(client, HSTART, win->rect.left >> 2);
762 if (ret < 0)
763 goto ov772x_set_fmt_error;
764 ret = ov772x_write(client, HSIZE, win->rect.width >> 2);
765 if (ret < 0)
766 goto ov772x_set_fmt_error;
767 ret = ov772x_write(client, VSTART, win->rect.top >> 1);
768 if (ret < 0)
769 goto ov772x_set_fmt_error;
770 ret = ov772x_write(client, VSIZE, win->rect.height >> 1);
771 if (ret < 0)
772 goto ov772x_set_fmt_error;
773 ret = ov772x_write(client, HOUTSIZE, win->rect.width >> 2);
774 if (ret < 0)
775 goto ov772x_set_fmt_error;
776 ret = ov772x_write(client, VOUTSIZE, win->rect.height >> 1);
777 if (ret < 0)
778 goto ov772x_set_fmt_error;
779 ret = ov772x_write(client, HREF,
780 ((win->rect.top & 1) << HREF_VSTART_SHIFT) |
781 ((win->rect.left & 3) << HREF_HSTART_SHIFT) |
782 ((win->rect.height & 1) << HREF_VSIZE_SHIFT) |
783 ((win->rect.width & 3) << HREF_HSIZE_SHIFT));
784 if (ret < 0)
785 goto ov772x_set_fmt_error;
786 ret = ov772x_write(client, EXHCH,
787 ((win->rect.height & 1) << EXHCH_VSIZE_SHIFT) |
788 ((win->rect.width & 3) << EXHCH_HSIZE_SHIFT));
2941e81f
KM
789 if (ret < 0)
790 goto ov772x_set_fmt_error;
791
792 /*
cdce7c0b 793 * set DSP_CTRL3
2941e81f 794 */
69c80dc9 795 val = cfmt->dsp3;
cdce7c0b 796 if (val) {
40e2e092 797 ret = ov772x_mask_set(client,
cdce7c0b 798 DSP_CTRL3, UV_MASK, val);
2941e81f
KM
799 if (ret < 0)
800 goto ov772x_set_fmt_error;
801 }
802
f223d5b7
LP
803 /* DSP_CTRL4: AEC reference point and DSP output format. */
804 if (cfmt->dsp4) {
805 ret = ov772x_write(client, DSP_CTRL4, cfmt->dsp4);
806 if (ret < 0)
807 goto ov772x_set_fmt_error;
808 }
809
2941e81f 810 /*
cdce7c0b 811 * set COM3
2941e81f 812 */
69c80dc9 813 val = cfmt->com3;
05148911
KM
814 if (priv->info->flags & OV772X_FLAG_VFLIP)
815 val |= VFLIP_IMG;
816 if (priv->info->flags & OV772X_FLAG_HFLIP)
817 val |= HFLIP_IMG;
818 if (priv->flag_vflip)
819 val ^= VFLIP_IMG;
820 if (priv->flag_hflip)
821 val ^= HFLIP_IMG;
822
40e2e092 823 ret = ov772x_mask_set(client,
05148911 824 COM3, SWAP_MASK | IMG_MASK, val);
cdce7c0b
KM
825 if (ret < 0)
826 goto ov772x_set_fmt_error;
827
f223d5b7
LP
828 /* COM7: Sensor resolution and output format control. */
829 ret = ov772x_write(client, COM7, win->com7_bit | cfmt->com7);
cdce7c0b
KM
830 if (ret < 0)
831 goto ov772x_set_fmt_error;
2941e81f 832
a813d01f
GL
833 /*
834 * set COM8
835 */
836 if (priv->band_filter) {
837 ret = ov772x_mask_set(client, COM8, BNDF_ON_OFF, 1);
838 if (!ret)
839 ret = ov772x_mask_set(client, BDBASE,
840 0xff, 256 - priv->band_filter);
841 if (ret < 0)
842 goto ov772x_set_fmt_error;
843 }
844
2941e81f
KM
845 return ret;
846
847ov772x_set_fmt_error:
848
40e2e092 849 ov772x_reset(client);
2941e81f 850
08a66aea
KM
851 return ret;
852}
853
10d5509c
HV
854static int ov772x_get_selection(struct v4l2_subdev *sd,
855 struct v4l2_subdev_pad_config *cfg,
856 struct v4l2_subdev_selection *sel)
6a6c8786 857{
10d5509c
HV
858 if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
859 return -EINVAL;
6a6c8786 860
10d5509c
HV
861 sel->r.left = 0;
862 sel->r.top = 0;
863 switch (sel->target) {
864 case V4L2_SEL_TGT_CROP_BOUNDS:
865 case V4L2_SEL_TGT_CROP_DEFAULT:
866 sel->r.width = OV772X_MAX_WIDTH;
867 sel->r.height = OV772X_MAX_HEIGHT;
868 return 0;
869 case V4L2_SEL_TGT_CROP:
870 sel->r.width = VGA_WIDTH;
871 sel->r.height = VGA_HEIGHT;
872 return 0;
873 default:
874 return -EINVAL;
875 }
6a6c8786
GL
876}
877
da298c6d
HV
878static int ov772x_get_fmt(struct v4l2_subdev *sd,
879 struct v4l2_subdev_pad_config *cfg,
880 struct v4l2_subdev_format *format)
6a6c8786 881{
da298c6d 882 struct v4l2_mbus_framefmt *mf = &format->format;
47de502b 883 struct ov772x_priv *priv = to_ov772x(sd);
6a6c8786 884
da298c6d
HV
885 if (format->pad)
886 return -EINVAL;
887
4ead9630
LP
888 mf->width = priv->win->rect.width;
889 mf->height = priv->win->rect.height;
760697be
GL
890 mf->code = priv->cfmt->code;
891 mf->colorspace = priv->cfmt->colorspace;
892 mf->field = V4L2_FIELD_NONE;
6a6c8786
GL
893
894 return 0;
895}
896
69c80dc9 897static int ov772x_s_fmt(struct v4l2_subdev *sd, struct v4l2_mbus_framefmt *mf)
09e231b3 898{
47de502b 899 struct ov772x_priv *priv = to_ov772x(sd);
69c80dc9
LP
900 const struct ov772x_color_format *cfmt;
901 const struct ov772x_win_size *win;
902 int ret;
760697be 903
69c80dc9 904 ov772x_select_params(mf, &cfmt, &win);
09e231b3 905
69c80dc9
LP
906 ret = ov772x_set_params(priv, cfmt, win);
907 if (ret < 0)
908 return ret;
909
910 priv->win = win;
911 priv->cfmt = cfmt;
912
913 mf->code = cfmt->code;
4ead9630
LP
914 mf->width = win->rect.width;
915 mf->height = win->rect.height;
69c80dc9
LP
916 mf->field = V4L2_FIELD_NONE;
917 mf->colorspace = cfmt->colorspace;
918
919 return 0;
09e231b3
GL
920}
921
717fd5b4
HV
922static int ov772x_set_fmt(struct v4l2_subdev *sd,
923 struct v4l2_subdev_pad_config *cfg,
924 struct v4l2_subdev_format *format)
08a66aea 925{
717fd5b4 926 struct v4l2_mbus_framefmt *mf = &format->format;
9f717e90 927 const struct ov772x_color_format *cfmt;
f82a8569 928 const struct ov772x_win_size *win;
760697be 929
717fd5b4
HV
930 if (format->pad)
931 return -EINVAL;
932
9f717e90 933 ov772x_select_params(mf, &cfmt, &win);
760697be 934
9f717e90 935 mf->code = cfmt->code;
4ead9630
LP
936 mf->width = win->rect.width;
937 mf->height = win->rect.height;
9f717e90
LP
938 mf->field = V4L2_FIELD_NONE;
939 mf->colorspace = cfmt->colorspace;
08a66aea 940
717fd5b4
HV
941 if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE)
942 return ov772x_s_fmt(sd, mf);
943 cfg->try_fmt = *mf;
08a66aea
KM
944 return 0;
945}
946
47de502b 947static int ov772x_video_probe(struct ov772x_priv *priv)
08a66aea 948{
47de502b 949 struct i2c_client *client = v4l2_get_subdevdata(&priv->subdev);
08a66aea 950 u8 pid, ver;
aeabc882 951 const char *devname;
4bbc6d52
LP
952 int ret;
953
954 ret = ov772x_s_power(&priv->subdev, 1);
955 if (ret < 0)
956 return ret;
08a66aea 957
08a66aea
KM
958 /*
959 * check and show product ID and manufacturer ID
960 */
4a7b76f0
LP
961 pid = ov772x_read(client, PID);
962 ver = ov772x_read(client, VER);
aeabc882
KM
963
964 switch (VERSION(pid, ver)) {
965 case OV7720:
966 devname = "ov7720";
aeabc882 967 break;
3cac2cab
KM
968 case OV7725:
969 devname = "ov7725";
3cac2cab 970 break;
aeabc882 971 default:
85f8be68 972 dev_err(&client->dev,
b90c032b 973 "Product ID error %x:%x\n", pid, ver);
4bbc6d52
LP
974 ret = -ENODEV;
975 goto done;
08a66aea
KM
976 }
977
85f8be68 978 dev_info(&client->dev,
aeabc882
KM
979 "%s Product ID %0x:%0x Manufacturer ID %x:%x\n",
980 devname,
08a66aea
KM
981 pid,
982 ver,
4a7b76f0
LP
983 ov772x_read(client, MIDH),
984 ov772x_read(client, MIDL));
4bbc6d52
LP
985 ret = v4l2_ctrl_handler_setup(&priv->hdl);
986
987done:
988 ov772x_s_power(&priv->subdev, 0);
989 return ret;
08a66aea
KM
990}
991
91b6286f
HV
992static const struct v4l2_ctrl_ops ov772x_ctrl_ops = {
993 .s_ctrl = ov772x_s_ctrl,
979ea1dd
GL
994};
995
996static struct v4l2_subdev_core_ops ov772x_subdev_core_ops = {
08a66aea 997#ifdef CONFIG_VIDEO_ADV_DEBUG
979ea1dd
GL
998 .g_register = ov772x_g_register,
999 .s_register = ov772x_s_register,
08a66aea 1000#endif
4ec10bac 1001 .s_power = ov772x_s_power,
08a66aea
KM
1002};
1003
ebcff5fc
HV
1004static int ov772x_enum_mbus_code(struct v4l2_subdev *sd,
1005 struct v4l2_subdev_pad_config *cfg,
1006 struct v4l2_subdev_mbus_code_enum *code)
760697be 1007{
ebcff5fc 1008 if (code->pad || code->index >= ARRAY_SIZE(ov772x_cfmts))
760697be
GL
1009 return -EINVAL;
1010
ebcff5fc 1011 code->code = ov772x_cfmts[code->index].code;
760697be
GL
1012 return 0;
1013}
1014
00cf08f5
GL
1015static int ov772x_g_mbus_config(struct v4l2_subdev *sd,
1016 struct v4l2_mbus_config *cfg)
1017{
1018 struct i2c_client *client = v4l2_get_subdevdata(sd);
25a34811 1019 struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
00cf08f5
GL
1020
1021 cfg->flags = V4L2_MBUS_PCLK_SAMPLE_RISING | V4L2_MBUS_MASTER |
1022 V4L2_MBUS_VSYNC_ACTIVE_HIGH | V4L2_MBUS_HSYNC_ACTIVE_HIGH |
1023 V4L2_MBUS_DATA_ACTIVE_HIGH;
1024 cfg->type = V4L2_MBUS_PARALLEL;
25a34811 1025 cfg->flags = soc_camera_apply_board_flags(ssdd, cfg);
00cf08f5
GL
1026
1027 return 0;
1028}
1029
979ea1dd
GL
1030static struct v4l2_subdev_video_ops ov772x_subdev_video_ops = {
1031 .s_stream = ov772x_s_stream,
00cf08f5 1032 .g_mbus_config = ov772x_g_mbus_config,
979ea1dd
GL
1033};
1034
ebcff5fc
HV
1035static const struct v4l2_subdev_pad_ops ov772x_subdev_pad_ops = {
1036 .enum_mbus_code = ov772x_enum_mbus_code,
10d5509c 1037 .get_selection = ov772x_get_selection,
da298c6d 1038 .get_fmt = ov772x_get_fmt,
717fd5b4 1039 .set_fmt = ov772x_set_fmt,
ebcff5fc
HV
1040};
1041
979ea1dd
GL
1042static struct v4l2_subdev_ops ov772x_subdev_ops = {
1043 .core = &ov772x_subdev_core_ops,
1044 .video = &ov772x_subdev_video_ops,
ebcff5fc 1045 .pad = &ov772x_subdev_pad_ops,
979ea1dd
GL
1046};
1047
08a66aea
KM
1048/*
1049 * i2c_driver function
1050 */
1051
bef216b7 1052static int ov772x_probe(struct i2c_client *client,
40e2e092 1053 const struct i2c_device_id *did)
08a66aea 1054{
14178aa5 1055 struct ov772x_priv *priv;
25a34811 1056 struct soc_camera_subdev_desc *ssdd = soc_camera_i2c_to_desc(client);
14178aa5
GL
1057 struct i2c_adapter *adapter = to_i2c_adapter(client->dev.parent);
1058 int ret;
08a66aea 1059
25a34811 1060 if (!ssdd || !ssdd->drv_priv) {
14178aa5 1061 dev_err(&client->dev, "OV772X: missing platform data!\n");
40e2e092 1062 return -EINVAL;
14178aa5 1063 }
40e2e092 1064
08a66aea
KM
1065 if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
1066 dev_err(&adapter->dev,
1067 "I2C-Adapter doesn't support "
1068 "I2C_FUNC_SMBUS_BYTE_DATA\n");
1069 return -EIO;
1070 }
1071
70e176a5 1072 priv = devm_kzalloc(&client->dev, sizeof(*priv), GFP_KERNEL);
08a66aea
KM
1073 if (!priv)
1074 return -ENOMEM;
1075
25a34811 1076 priv->info = ssdd->drv_priv;
979ea1dd
GL
1077
1078 v4l2_i2c_subdev_init(&priv->subdev, client, &ov772x_subdev_ops);
91b6286f
HV
1079 v4l2_ctrl_handler_init(&priv->hdl, 3);
1080 v4l2_ctrl_new_std(&priv->hdl, &ov772x_ctrl_ops,
1081 V4L2_CID_VFLIP, 0, 1, 1, 0);
1082 v4l2_ctrl_new_std(&priv->hdl, &ov772x_ctrl_ops,
1083 V4L2_CID_HFLIP, 0, 1, 1, 0);
1084 v4l2_ctrl_new_std(&priv->hdl, &ov772x_ctrl_ops,
1085 V4L2_CID_BAND_STOP_FILTER, 0, 256, 1, 0);
1086 priv->subdev.ctrl_handler = &priv->hdl;
70e176a5
GL
1087 if (priv->hdl.error)
1088 return priv->hdl.error;
08a66aea 1089
9aea470b
GL
1090 priv->clk = v4l2_clk_get(&client->dev, "mclk");
1091 if (IS_ERR(priv->clk)) {
1092 ret = PTR_ERR(priv->clk);
1093 goto eclkget;
1094 }
1095
47de502b 1096 ret = ov772x_video_probe(priv);
70e176a5 1097 if (ret < 0) {
9aea470b
GL
1098 v4l2_clk_put(priv->clk);
1099eclkget:
91b6286f 1100 v4l2_ctrl_handler_free(&priv->hdl);
70e176a5
GL
1101 } else {
1102 priv->cfmt = &ov772x_cfmts[0];
1103 priv->win = &ov772x_win_sizes[0];
77fe3d4a 1104 }
9aea470b 1105
08a66aea
KM
1106 return ret;
1107}
1108
1109static int ov772x_remove(struct i2c_client *client)
1110{
47de502b 1111 struct ov772x_priv *priv = to_ov772x(i2c_get_clientdata(client));
08a66aea 1112
9aea470b 1113 v4l2_clk_put(priv->clk);
91b6286f
HV
1114 v4l2_device_unregister_subdev(&priv->subdev);
1115 v4l2_ctrl_handler_free(&priv->hdl);
08a66aea
KM
1116 return 0;
1117}
1118
1119static const struct i2c_device_id ov772x_id[] = {
aeabc882 1120 { "ov772x", 0 },
08a66aea
KM
1121 { }
1122};
1123MODULE_DEVICE_TABLE(i2c, ov772x_id);
1124
08a66aea
KM
1125static struct i2c_driver ov772x_i2c_driver = {
1126 .driver = {
1127 .name = "ov772x",
1128 },
1129 .probe = ov772x_probe,
1130 .remove = ov772x_remove,
1131 .id_table = ov772x_id,
1132};
1133
c6e8d86f 1134module_i2c_driver(ov772x_i2c_driver);
08a66aea
KM
1135
1136MODULE_DESCRIPTION("SoC Camera driver for ov772x");
1137MODULE_AUTHOR("Kuninori Morimoto");
1138MODULE_LICENSE("GPL v2");
This page took 0.595659 seconds and 5 git commands to generate.