Merge branches 'acpi-soc', 'acpi-misc', 'acpi-pci' and 'device-properties'
[deliverable/linux.git] / drivers / net / ethernet / emulex / benet / be.h
CommitLineData
6b7c5b94 1/*
d19261b8 2 * Copyright (C) 2005 - 2015 Emulex
6b7c5b94
SP
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
d2145cde 11 * linux-drivers@emulex.com
6b7c5b94 12 *
d2145cde
AK
13 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
6b7c5b94
SP
16 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
6b7c5b94
SP
23#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
84517482 30#include <linux/firmware.h>
5a0e3ad6 31#include <linux/slab.h>
ab1594e9 32#include <linux/u64_stats_sync.h>
d658d98a 33#include <linux/cpumask.h>
29e9122b
VD
34#include <linux/hwmon.h>
35#include <linux/hwmon-sysfs.h>
6b7c5b94
SP
36
37#include "be_hw.h"
045508a8 38#include "be_roce.h"
6b7c5b94 39
ab07ead5 40#define DRV_VER "11.0.0.0"
6b7c5b94 41#define DRV_NAME "be2net"
00d3d51e
SB
42#define BE_NAME "Emulex BladeEngine2"
43#define BE3_NAME "Emulex BladeEngine3"
44#define OC_NAME "Emulex OneConnect"
fe6d2a38
SP
45#define OC_NAME_BE OC_NAME "(be3)"
46#define OC_NAME_LANCER OC_NAME "(Lancer)"
ecedb6ae 47#define OC_NAME_SH OC_NAME "(Skyhawk)"
f3effb45 48#define DRV_DESC "Emulex OneConnect NIC Driver"
6b7c5b94 49
c4ca2374 50#define BE_VENDOR_ID 0x19a2
fe6d2a38 51#define EMULEX_VENDOR_ID 0x10df
c4ca2374 52#define BE_DEVICE_ID1 0x211
12d7ea2c 53#define BE_DEVICE_ID2 0x221
fe6d2a38
SP
54#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
55#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
56#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
12f4d0a8 57#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
ecedb6ae 58#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
76b73530 59#define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
4762f6ce
AK
60#define OC_SUBSYS_DEVICE_ID1 0xE602
61#define OC_SUBSYS_DEVICE_ID2 0xE642
62#define OC_SUBSYS_DEVICE_ID3 0xE612
63#define OC_SUBSYS_DEVICE_ID4 0xE652
c4ca2374 64
6b7c5b94 65/* Number of bytes of an RX frame that are copied to skb->data */
2e588f84 66#define BE_HDR_LEN ((u16) 64)
bb349bb4
ED
67/* allocate extra space to allow tunneling decapsulation without head reallocation */
68#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
69
6b7c5b94
SP
70#define BE_MAX_JUMBO_FRAME_SIZE 9018
71#define BE_MIN_MTU 256
0d3f5cce
KA
72#define BE_MAX_MTU (BE_MAX_JUMBO_FRAME_SIZE - \
73 (ETH_HLEN + ETH_FCS_LEN))
6b7c5b94
SP
74
75#define BE_NUM_VLANS_SUPPORTED 64
2632bafd 76#define BE_MAX_EQD 128u
6b7c5b94
SP
77#define BE_MAX_TX_FRAG_COUNT 30
78
79#define EVNT_Q_LEN 1024
80#define TX_Q_LEN 2048
81#define TX_CQ_LEN 1024
82#define RX_Q_LEN 1024 /* Does not support any other value */
83#define RX_CQ_LEN 1024
5fb379ee 84#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
6b7c5b94
SP
85#define MCC_CQ_LEN 256
86
10ef9ab4 87#define BE2_MAX_RSS_QS 4
68d7bdcb
SP
88#define BE3_MAX_RSS_QS 16
89#define BE3_MAX_TX_QS 16
90#define BE3_MAX_EVT_QS 16
e3dc867c 91#define BE3_SRIOV_MAX_EVT_QS 8
68d7bdcb 92
f2858738 93#define MAX_RSS_IFACES 15
68d7bdcb
SP
94#define MAX_RX_QS 32
95#define MAX_EVT_QS 32
96#define MAX_TX_QS 32
10ef9ab4 97
045508a8 98#define MAX_ROCE_EQS 5
68d7bdcb 99#define MAX_MSIX_VECTORS 32
92bf14ab 100#define MIN_MSIX_VECTORS 1
6b7c5b94 101#define BE_NAPI_WEIGHT 64
10ef9ab4 102#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
6b7c5b94 103#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
69304cc9 104#define MAX_NUM_POST_ERX_DB 255u
6b7c5b94 105
7c5a5242 106#define MAX_VFS 30 /* Max VFs supported by BE3 FW */
8788fdc2 107#define FW_VER_LEN 32
a155a5db
SB
108#define CNTL_SERIAL_NUM_WORDS 8 /* Controller serial number words */
109#define CNTL_SERIAL_NUM_WORD_SZ (sizeof(u16)) /* Byte-sz of serial num word */
8788fdc2 110
e2557877
VD
111#define RSS_INDIR_TABLE_LEN 128
112#define RSS_HASH_KEY_LEN 40
113
6b7c5b94
SP
114struct be_dma_mem {
115 void *va;
116 dma_addr_t dma;
117 u32 size;
118};
119
120struct be_queue_info {
121 struct be_dma_mem dma_mem;
122 u16 len;
123 u16 entry_size; /* Size of an element in the queue */
124 u16 id;
125 u16 tail, head;
126 bool created;
127 atomic_t used; /* Number of valid elements in the queue */
128};
129
5fb379ee
SP
130static inline u32 MODULO(u16 val, u16 limit)
131{
132 BUG_ON(limit & (limit - 1));
133 return val & (limit - 1);
134}
135
136static inline void index_adv(u16 *index, u16 val, u16 limit)
137{
138 *index = MODULO((*index + val), limit);
139}
140
141static inline void index_inc(u16 *index, u16 limit)
142{
143 *index = MODULO((*index + 1), limit);
144}
145
146static inline void *queue_head_node(struct be_queue_info *q)
147{
148 return q->dma_mem.va + q->head * q->entry_size;
149}
150
151static inline void *queue_tail_node(struct be_queue_info *q)
152{
153 return q->dma_mem.va + q->tail * q->entry_size;
154}
155
3de09455
SK
156static inline void *queue_index_node(struct be_queue_info *q, u16 index)
157{
158 return q->dma_mem.va + index * q->entry_size;
159}
160
5fb379ee
SP
161static inline void queue_head_inc(struct be_queue_info *q)
162{
163 index_inc(&q->head, q->len);
164}
165
652bf646
PR
166static inline void index_dec(u16 *index, u16 limit)
167{
168 *index = MODULO((*index - 1), limit);
169}
170
5fb379ee
SP
171static inline void queue_tail_inc(struct be_queue_info *q)
172{
173 index_inc(&q->tail, q->len);
174}
175
5fb379ee
SP
176struct be_eq_obj {
177 struct be_queue_info q;
178 char desc[32];
179
180 /* Adaptive interrupt coalescing (AIC) info */
181 bool enable_aic;
10ef9ab4
SP
182 u32 min_eqd; /* in usecs */
183 u32 max_eqd; /* in usecs */
184 u32 eqd; /* configured val when aic is off */
185 u32 cur_eqd; /* in usecs */
5fb379ee 186
10ef9ab4 187 u8 idx; /* array index */
f2f781a7 188 u8 msix_idx;
d0b9cec3 189 u16 spurious_intr;
5fb379ee 190 struct napi_struct napi;
10ef9ab4 191 struct be_adapter *adapter;
d658d98a 192 cpumask_var_t affinity_mask;
6384a4d0
SP
193
194#ifdef CONFIG_NET_RX_BUSY_POLL
195#define BE_EQ_IDLE 0
196#define BE_EQ_NAPI 1 /* napi owns this EQ */
197#define BE_EQ_POLL 2 /* poll owns this EQ */
198#define BE_EQ_LOCKED (BE_EQ_NAPI | BE_EQ_POLL)
199#define BE_EQ_NAPI_YIELD 4 /* napi yielded this EQ */
200#define BE_EQ_POLL_YIELD 8 /* poll yielded this EQ */
201#define BE_EQ_YIELD (BE_EQ_NAPI_YIELD | BE_EQ_POLL_YIELD)
202#define BE_EQ_USER_PEND (BE_EQ_POLL | BE_EQ_POLL_YIELD)
203 unsigned int state;
204 spinlock_t lock; /* lock to serialize napi and busy-poll */
205#endif /* CONFIG_NET_RX_BUSY_POLL */
10ef9ab4 206} ____cacheline_aligned_in_smp;
5fb379ee 207
2632bafd
SP
208struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
209 bool enable;
210 u32 min_eqd; /* in usecs */
211 u32 max_eqd; /* in usecs */
212 u32 prev_eqd; /* in usecs */
213 u32 et_eqd; /* configured val when aic is off */
214 ulong jiffies;
215 u64 rx_pkts_prev; /* Used to calculate RX pps */
216 u64 tx_reqs_prev; /* Used to calculate TX pps */
217};
218
6384a4d0
SP
219enum {
220 NAPI_POLLING,
221 BUSY_POLLING
222};
223
5fb379ee
SP
224struct be_mcc_obj {
225 struct be_queue_info q;
226 struct be_queue_info cq;
7a1e9b20 227 bool rearm_cq;
5fb379ee
SP
228};
229
3abcdeda 230struct be_tx_stats {
ac124ff9
SP
231 u64 tx_bytes;
232 u64 tx_pkts;
8670f2a5 233 u64 tx_vxlan_offload_pkts;
ac124ff9 234 u64 tx_reqs;
ac124ff9
SP
235 u64 tx_compl;
236 ulong tx_jiffies;
237 u32 tx_stops;
bc617526 238 u32 tx_drv_drops; /* pkts dropped by driver */
512bb8a2
KA
239 /* the error counters are described in be_ethtool.c */
240 u32 tx_hdr_parse_err;
241 u32 tx_dma_err;
242 u32 tx_tso_err;
243 u32 tx_spoof_check_err;
244 u32 tx_qinq_err;
245 u32 tx_internal_parity_err;
ab1594e9
SP
246 struct u64_stats_sync sync;
247 struct u64_stats_sync sync_compl;
6b7c5b94
SP
248};
249
152ffe5b
SB
250/* Structure to hold some data of interest obtained from a TX CQE */
251struct be_tx_compl_info {
252 u8 status; /* Completion status */
253 u16 end_index; /* Completed TXQ Index */
254};
255
6b7c5b94 256struct be_tx_obj {
94d73aaa 257 u32 db_offset;
6b7c5b94
SP
258 struct be_queue_info q;
259 struct be_queue_info cq;
152ffe5b 260 struct be_tx_compl_info txcp;
6b7c5b94
SP
261 /* Remember the skbs that were transmitted */
262 struct sk_buff *sent_skb_list[TX_Q_LEN];
3c8def97 263 struct be_tx_stats stats;
5f07b3c5
SP
264 u16 pend_wrb_cnt; /* Number of WRBs yet to be given to HW */
265 u16 last_req_wrb_cnt; /* wrb cnt of the last req in the Q */
266 u16 last_req_hdr; /* index of the last req's hdr-wrb */
10ef9ab4 267} ____cacheline_aligned_in_smp;
6b7c5b94
SP
268
269/* Struct to remember the pages posted for rx frags */
270struct be_rx_page_info {
271 struct page *page;
e50287be 272 /* set to page-addr for last frag of the page & frag-addr otherwise */
fac6da5b 273 DEFINE_DMA_UNMAP_ADDR(bus);
6b7c5b94 274 u16 page_offset;
e50287be 275 bool last_frag; /* last frag of the page */
6b7c5b94
SP
276};
277
3abcdeda 278struct be_rx_stats {
3abcdeda 279 u64 rx_bytes;
3abcdeda 280 u64 rx_pkts;
8670f2a5 281 u64 rx_vxlan_offload_pkts;
ac124ff9
SP
282 u32 rx_drops_no_skbs; /* skb allocation errors */
283 u32 rx_drops_no_frags; /* HW has no fetched frags */
284 u32 rx_post_fail; /* page post alloc failures */
ac124ff9 285 u32 rx_compl;
3abcdeda 286 u32 rx_mcast_pkts;
ac124ff9 287 u32 rx_compl_err; /* completions with err set */
ab1594e9 288 struct u64_stats_sync sync;
3abcdeda
SP
289};
290
2e588f84
SP
291struct be_rx_compl_info {
292 u32 rss_hash;
6709d952 293 u16 vlan_tag;
2e588f84 294 u16 pkt_size;
12004ae9 295 u16 port;
2e588f84
SP
296 u8 vlanf;
297 u8 num_rcvd;
298 u8 err;
299 u8 ipf;
300 u8 tcpf;
301 u8 udpf;
302 u8 ip_csum;
303 u8 l4_csum;
304 u8 ipv6;
f93f160b 305 u8 qnq;
2e588f84 306 u8 pkt_type;
e38b1706 307 u8 ip_frag;
c9c47142 308 u8 tunneled;
2e588f84
SP
309};
310
6b7c5b94 311struct be_rx_obj {
3abcdeda 312 struct be_adapter *adapter;
6b7c5b94
SP
313 struct be_queue_info q;
314 struct be_queue_info cq;
2e588f84 315 struct be_rx_compl_info rxcp;
6b7c5b94 316 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
3abcdeda
SP
317 struct be_rx_stats stats;
318 u8 rss_id;
319 bool rx_post_starved; /* Zero rx frags have been posted to BE */
10ef9ab4 320} ____cacheline_aligned_in_smp;
6b7c5b94 321
609ff3bb 322struct be_drv_stats {
ac124ff9 323 u32 eth_red_drops;
d3de1540 324 u32 dma_map_errors;
ac124ff9
SP
325 u32 rx_drops_no_pbuf;
326 u32 rx_drops_no_txpb;
327 u32 rx_drops_no_erx_descr;
328 u32 rx_drops_no_tpre_descr;
329 u32 rx_drops_too_many_frags;
ac124ff9
SP
330 u32 forwarded_packets;
331 u32 rx_drops_mtu;
332 u32 rx_crc_errors;
333 u32 rx_alignment_symbol_errors;
334 u32 rx_pause_frames;
335 u32 rx_priority_pause_frames;
336 u32 rx_control_frames;
337 u32 rx_in_range_errors;
338 u32 rx_out_range_errors;
339 u32 rx_frame_too_long;
18fb06a1 340 u32 rx_address_filtered;
ac124ff9
SP
341 u32 rx_dropped_too_small;
342 u32 rx_dropped_too_short;
343 u32 rx_dropped_header_too_small;
344 u32 rx_dropped_tcp_length;
345 u32 rx_dropped_runt;
346 u32 rx_ip_checksum_errs;
347 u32 rx_tcp_checksum_errs;
348 u32 rx_udp_checksum_errs;
349 u32 tx_pauseframes;
350 u32 tx_priority_pauseframes;
351 u32 tx_controlframes;
352 u32 rxpp_fifo_overflow_drop;
353 u32 rx_input_fifo_overflow_drop;
354 u32 pmem_fifo_overflow_drop;
355 u32 jabber_events;
461ae379
AK
356 u32 rx_roce_bytes_lsd;
357 u32 rx_roce_bytes_msd;
358 u32 rx_roce_frames;
359 u32 roce_drops_payload_len;
360 u32 roce_drops_crc;
609ff3bb
AK
361};
362
c502224e
SK
363/* A vlan-id of 0xFFFF must be used to clear transparent vlan-tagging */
364#define BE_RESET_VLAN_TAG_ID 0xFFFF
365
64600ea5 366struct be_vf_cfg {
11ac75ed
SP
367 unsigned char mac_addr[ETH_ALEN];
368 int if_handle;
369 int pmac_id;
370 u16 vlan_tag;
371 u32 tx_rate;
bdce2ad7 372 u32 plink_tracking;
435452aa 373 u32 privileges;
e7bcbd7b 374 bool spoofchk;
64600ea5
AK
375};
376
39f1d94d
SP
377enum vf_state {
378 ENABLED = 0,
379 ASSIGNED = 1
380};
381
83b06116
VV
382#define BE_FLAGS_LINK_STATUS_INIT BIT(1)
383#define BE_FLAGS_SRIOV_ENABLED BIT(2)
384#define BE_FLAGS_WORKER_SCHEDULED BIT(3)
83b06116
VV
385#define BE_FLAGS_NAPI_ENABLED BIT(6)
386#define BE_FLAGS_QNQ_ASYNC_EVT_RCVD BIT(7)
387#define BE_FLAGS_VXLAN_OFFLOADS BIT(8)
388#define BE_FLAGS_SETUP_DONE BIT(9)
21252377 389#define BE_FLAGS_EVT_INCOMPATIBLE_SFP BIT(10)
eb7dd46c 390#define BE_FLAGS_ERR_DETECTION_SCHEDULED BIT(11)
760c295e 391#define BE_FLAGS_OS2BMC BIT(12)
b236916a 392
c9c47142
SP
393#define BE_UC_PMAC_COUNT 30
394#define BE_VF_UC_PMAC_COUNT 2
f0613380 395
5c510811
SK
396/* Ethtool set_dump flags */
397#define LANCER_INITIATE_FW_DUMP 0x1
f0613380 398#define LANCER_DELETE_FW_DUMP 0x2
5c510811 399
42f11cf2 400struct phy_info {
21252377
VV
401/* From SFF-8472 spec */
402#define SFP_VENDOR_NAME_LEN 17
42f11cf2
AK
403 u8 transceiver;
404 u8 autoneg;
405 u8 fc_autoneg;
406 u8 port_type;
407 u16 phy_type;
408 u16 interface_type;
409 u32 misc_params;
410 u16 auto_speeds_supported;
411 u16 fixed_speeds_supported;
412 int link_speed;
42f11cf2
AK
413 u32 advertising;
414 u32 supported;
6809cee0 415 u8 cable_type;
21252377
VV
416 u8 vendor_name[SFP_VENDOR_NAME_LEN];
417 u8 vendor_pn[SFP_VENDOR_NAME_LEN];
42f11cf2
AK
418};
419
92bf14ab
SP
420struct be_resources {
421 u16 max_vfs; /* Total VFs "really" supported by FW/HW */
422 u16 max_mcast_mac;
423 u16 max_tx_qs;
424 u16 max_rss_qs;
425 u16 max_rx_qs;
f2858738 426 u16 max_cq_count;
92bf14ab
SP
427 u16 max_uc_mac; /* Max UC MACs programmable */
428 u16 max_vlans; /* Number of vlans supported */
f2858738
VV
429 u16 max_iface_count;
430 u16 max_mcc_count;
92bf14ab
SP
431 u16 max_evt_qs;
432 u32 if_cap_flags;
10cccf60 433 u32 vf_if_cap_flags; /* VF if capability flags */
92bf14ab
SP
434};
435
760c295e
VD
436#define be_is_os2bmc_enabled(adapter) (adapter->flags & BE_FLAGS_OS2BMC)
437
e2557877
VD
438struct rss_info {
439 u64 rss_flags;
440 u8 rsstable[RSS_INDIR_TABLE_LEN];
441 u8 rss_queue[RSS_INDIR_TABLE_LEN];
442 u8 rss_hkey[RSS_HASH_KEY_LEN];
443};
444
29e9122b
VD
445#define BE_INVALID_DIE_TEMP 0xFF
446struct be_hwmon {
447 struct device *hwmon_dev;
448 u8 be_on_die_temp; /* Unit: millidegree Celsius */
449};
450
804abcdb
SB
451/* Macros to read/write the 'features' word of be_wrb_params structure.
452 */
453#define BE_WRB_F_BIT(name) BE_WRB_F_##name##_BIT
454#define BE_WRB_F_MASK(name) BIT_MASK(BE_WRB_F_##name##_BIT)
455
456#define BE_WRB_F_GET(word, name) \
457 (((word) & (BE_WRB_F_MASK(name))) >> BE_WRB_F_BIT(name))
458
459#define BE_WRB_F_SET(word, name, val) \
460 ((word) |= (((val) << BE_WRB_F_BIT(name)) & BE_WRB_F_MASK(name)))
461
462/* Feature/offload bits */
463enum {
464 BE_WRB_F_CRC_BIT, /* Ethernet CRC */
465 BE_WRB_F_IPCS_BIT, /* IP csum */
466 BE_WRB_F_TCPCS_BIT, /* TCP csum */
467 BE_WRB_F_UDPCS_BIT, /* UDP csum */
468 BE_WRB_F_LSO_BIT, /* LSO */
469 BE_WRB_F_LSO6_BIT, /* LSO6 */
470 BE_WRB_F_VLAN_BIT, /* VLAN */
760c295e
VD
471 BE_WRB_F_VLAN_SKIP_HW_BIT, /* Skip VLAN tag (workaround) */
472 BE_WRB_F_OS2BMC_BIT /* Send packet to the management ring */
804abcdb
SB
473};
474
475/* The structure below provides a HW-agnostic abstraction of WRB params
476 * retrieved from a TX skb. This is in turn passed to chip specific routines
477 * during transmit, to set the corresponding params in the WRB.
478 */
479struct be_wrb_params {
480 u32 features; /* Feature bits */
481 u16 vlan_tag; /* VLAN tag */
482 u16 lso_mss; /* MSS for LSO */
483};
484
6b7c5b94
SP
485struct be_adapter {
486 struct pci_dev *pdev;
487 struct net_device *netdev;
488
c5b3ad4c 489 u8 __iomem *csr; /* CSR BAR used only for BE2/3 */
8788fdc2 490 u8 __iomem *db; /* Door Bell */
25848c90 491 u8 __iomem *pcicfg; /* On SH,BEx only. Shadow of PCI config space */
8788fdc2 492
2984961c 493 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
8788fdc2
SP
494 struct be_dma_mem mbox_mem;
495 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
496 * is stored for freeing purpose */
497 struct be_dma_mem mbox_mem_alloced;
498
499 struct be_mcc_obj mcc_obj;
500 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
501 spinlock_t mcc_cq_lock;
6b7c5b94 502
92bf14ab
SP
503 u16 cfg_num_qs; /* configured via set-channels */
504 u16 num_evt_qs;
505 u16 num_msix_vec;
506 struct be_eq_obj eq_obj[MAX_EVT_QS];
10ef9ab4 507 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
6b7c5b94
SP
508 bool isr_registered;
509
510 /* TX Rings */
92bf14ab 511 u16 num_tx_qs;
3c8def97 512 struct be_tx_obj tx_obj[MAX_TX_QS];
6b7c5b94
SP
513
514 /* Rx rings */
92bf14ab 515 u16 num_rx_qs;
71bb8bd0
VV
516 u16 num_rss_qs;
517 u16 need_def_rxq;
10ef9ab4 518 struct be_rx_obj rx_obj[MAX_RX_QS];
6b7c5b94
SP
519 u32 big_page_size; /* Compounded page size shared by rx wrbs */
520
609ff3bb 521 struct be_drv_stats drv_stats;
2632bafd 522 struct be_aic_obj aic_obj[MAX_EVT_QS];
cc4ce020 523 u8 vlan_prio_bmap; /* Available Priority BitMap */
fdf81bfb 524 u16 recommended_prio_bits;/* Recommended Priority bits in vlan tag */
5b8821b7 525 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
6b7c5b94 526
3abcdeda 527 struct be_dma_mem stats_cmd;
6b7c5b94
SP
528 /* Work queue used to perform periodic tasks like getting statistics */
529 struct delayed_work work;
609ff3bb 530 u16 work_counter;
6b7c5b94 531
eb7dd46c 532 struct delayed_work be_err_detection_work;
954f6825 533 u8 err_flags;
a69bf3c5 534 bool pcicfg_mapped; /* pcicfg obtained via pci_iomap() */
b236916a 535 u32 flags;
f25b119c 536 u32 cmd_privileges;
6b7c5b94 537 /* Ethtool knobs and info */
6b7c5b94 538 char fw_ver[FW_VER_LEN];
eeb65ced 539 char fw_on_flash[FW_VER_LEN];
f66b7cfd
SP
540
541 /* IFACE filtering fields */
30128031 542 int if_handle; /* Used to configure filtering */
f66b7cfd 543 u32 if_flags; /* Interface filtering flags */
fbc13f01 544 u32 *pmac_id; /* MAC addr handle used by BE card */
f66b7cfd
SP
545 u32 uc_macs; /* Count of secondary UC MAC programmed */
546 unsigned long vids[BITS_TO_LONGS(VLAN_N_VID)];
547 u16 vlans_added;
548
1a642469 549 u32 beacon_state; /* for set_phys_id */
6b7c5b94 550
6b7c5b94 551 u32 port_num;
21252377 552 char port_name;
f93f160b 553 u8 mc_type;
3486be29 554 u32 function_mode;
3abcdeda 555 u32 function_caps;
9e90c961
AK
556 u32 rx_fc; /* Rx flow control */
557 u32 tx_fc; /* Tx flow control */
b2aebe6d 558 bool stats_cmd_sent;
045508a8 559 struct {
045508a8
PP
560 u32 size;
561 u32 total_size;
562 u64 io_addr;
563 } roce_db;
564 u32 num_msix_roce_vec;
565 struct ocrdma_dev *ocrdma_dev;
566 struct list_head entry;
567
dd131e76 568 u32 flash_status;
5eeff635 569 struct completion et_cmd_compl;
ba343c77 570
bec84e6b 571 struct be_resources pool_res; /* resources available for the port */
92bf14ab
SP
572 struct be_resources res; /* resources available for the func */
573 u16 num_vfs; /* Number of VFs provisioned by PF */
980df249
SR
574 u8 pf_num; /* Numbering used by FW, starts at 0 */
575 u8 vf_num; /* Numbering used by FW, starts at 1 */
39f1d94d 576 u8 virtfn;
11ac75ed
SP
577 struct be_vf_cfg *vf_cfg;
578 bool be3_native;
fe6d2a38 579 u32 sli_family;
9e1453c5 580 u8 hba_port_num;
3968fa1e 581 u16 pvid;
c9c47142 582 __be16 vxlan_port;
630f4b70 583 int vxlan_port_count;
1e5b311a 584 int vxlan_port_aliases;
42f11cf2 585 struct phy_info phy;
4762f6ce 586 u8 wol_cap;
76a9e08e 587 bool wol_en;
0ad3157e 588 u16 asic_rev;
bc0c3405 589 u16 qnq_vid;
941a77d5 590 u32 msg_enable;
7aeb2156 591 int be_get_temp_freq;
29e9122b 592 struct be_hwmon hwmon_info;
e2557877 593 struct rss_info rss_info;
760c295e
VD
594 /* Filters for packets that need to be sent to BMC */
595 u32 bmc_filt_mask;
fd7ff6f0 596 u32 fat_dump_len;
a155a5db 597 u16 serial_num[CNTL_SERIAL_NUM_WORDS];
6b7c5b94
SP
598};
599
39f1d94d 600#define be_physfn(adapter) (!adapter->virtfn)
2c7a9dc1 601#define be_virtfn(adapter) (adapter->virtfn)
f174c7ec
VV
602#define sriov_enabled(adapter) (adapter->flags & \
603 BE_FLAGS_SRIOV_ENABLED)
bec84e6b 604
11ac75ed
SP
605#define for_all_vfs(adapter, vf_cfg, i) \
606 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
607 i++, vf_cfg++)
ba343c77 608
5b8821b7
SP
609#define ON 1
610#define OFF 0
ca34fe38 611
92bf14ab
SP
612#define be_max_vlans(adapter) (adapter->res.max_vlans)
613#define be_max_uc(adapter) (adapter->res.max_uc_mac)
614#define be_max_mc(adapter) (adapter->res.max_mcast_mac)
bec84e6b 615#define be_max_vfs(adapter) (adapter->pool_res.max_vfs)
92bf14ab
SP
616#define be_max_rss(adapter) (adapter->res.max_rss_qs)
617#define be_max_txqs(adapter) (adapter->res.max_tx_qs)
618#define be_max_prio_txqs(adapter) (adapter->res.max_prio_tx_qs)
619#define be_max_rxqs(adapter) (adapter->res.max_rx_qs)
620#define be_max_eqs(adapter) (adapter->res.max_evt_qs)
621#define be_if_cap_flags(adapter) (adapter->res.if_cap_flags)
622
623static inline u16 be_max_qs(struct be_adapter *adapter)
624{
625 /* If no RSS, need atleast the one def RXQ */
626 u16 num = max_t(u16, be_max_rss(adapter), 1);
627
628 num = min(num, be_max_eqs(adapter));
629 return min_t(u16, num, num_online_cpus());
630}
631
f93f160b
VV
632/* Is BE in pvid_tagging mode */
633#define be_pvid_tagging_enabled(adapter) (adapter->pvid)
634
635/* Is BE in QNQ multi-channel mode */
66064dbc 636#define be_is_qnq_mode(adapter) (adapter->function_mode & QNQ_MODE)
f93f160b 637
ca34fe38
SP
638#define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
639 adapter->pdev->device == OC_DEVICE_ID4)
fe6d2a38 640
76b73530
PR
641#define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
642 adapter->pdev->device == OC_DEVICE_ID6)
d3bd3a5e 643
ca34fe38
SP
644#define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
645 adapter->pdev->device == OC_DEVICE_ID2)
646
647#define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
648 adapter->pdev->device == OC_DEVICE_ID1)
649
650#define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
d3bd3a5e 651
dbf0f2a7
SP
652#define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
653 (adapter->function_mode & RDMA_ENABLED))
045508a8 654
0fc0b732 655extern const struct ethtool_ops be_ethtool_ops;
6b7c5b94 656
ac6a0c4a 657#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
10ef9ab4
SP
658#define num_irqs(adapter) (msix_enabled(adapter) ? \
659 adapter->num_msix_vec : 1)
660#define tx_stats(txo) (&(txo)->stats)
661#define rx_stats(rxo) (&(rxo)->stats)
6b7c5b94 662
10ef9ab4
SP
663/* The default RXQ is the last RXQ */
664#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
6b7c5b94 665
3abcdeda
SP
666#define for_all_rx_queues(adapter, rxo, i) \
667 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
668 i++, rxo++)
669
3abcdeda 670#define for_all_rss_queues(adapter, rxo, i) \
71bb8bd0 671 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rss_qs; \
3abcdeda
SP
672 i++, rxo++)
673
3c8def97
SP
674#define for_all_tx_queues(adapter, txo, i) \
675 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
676 i++, txo++)
677
10ef9ab4
SP
678#define for_all_evt_queues(adapter, eqo, i) \
679 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
680 i++, eqo++)
681
6384a4d0
SP
682#define for_all_rx_queues_on_eq(adapter, eqo, rxo, i) \
683 for (i = eqo->idx, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs;\
684 i += adapter->num_evt_qs, rxo += adapter->num_evt_qs)
685
a4906ea0
SP
686#define for_all_tx_queues_on_eq(adapter, eqo, txo, i) \
687 for (i = eqo->idx, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs;\
688 i += adapter->num_evt_qs, txo += adapter->num_evt_qs)
689
10ef9ab4
SP
690#define is_mcc_eqo(eqo) (eqo->idx == 0)
691#define mcc_eqo(adapter) (&adapter->eq_obj[0])
692
6b7c5b94
SP
693#define PAGE_SHIFT_4K 12
694#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
695
696/* Returns number of pages spanned by the data starting at the given addr */
697#define PAGES_4K_SPANNED(_address, size) \
698 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
699 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
700
6b7c5b94
SP
701/* Returns bit offset within a DWORD of a bitfield */
702#define AMAP_BIT_OFFSET(_struct, field) \
703 (((size_t)&(((_struct *)0)->field))%32)
704
705/* Returns the bit mask of the field that is NOT shifted into location. */
706static inline u32 amap_mask(u32 bitsize)
707{
708 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
709}
710
711static inline void
712amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
713{
714 u32 *dw = (u32 *) ptr + dw_offset;
715 *dw &= ~(mask << offset);
716 *dw |= (mask & value) << offset;
717}
718
719#define AMAP_SET_BITS(_struct, field, ptr, val) \
720 amap_set(ptr, \
721 offsetof(_struct, field)/32, \
722 amap_mask(sizeof(((_struct *)0)->field)), \
723 AMAP_BIT_OFFSET(_struct, field), \
724 val)
725
726static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
727{
728 u32 *dw = (u32 *) ptr;
729 return mask & (*(dw + dw_offset) >> offset);
730}
731
732#define AMAP_GET_BITS(_struct, field, ptr) \
733 amap_get(ptr, \
734 offsetof(_struct, field)/32, \
735 amap_mask(sizeof(((_struct *)0)->field)), \
736 AMAP_BIT_OFFSET(_struct, field))
737
c3c18bc1
SP
738#define GET_RX_COMPL_V0_BITS(field, ptr) \
739 AMAP_GET_BITS(struct amap_eth_rx_compl_v0, field, ptr)
740
741#define GET_RX_COMPL_V1_BITS(field, ptr) \
742 AMAP_GET_BITS(struct amap_eth_rx_compl_v1, field, ptr)
743
744#define GET_TX_COMPL_BITS(field, ptr) \
745 AMAP_GET_BITS(struct amap_eth_tx_compl, field, ptr)
746
747#define SET_TX_WRB_HDR_BITS(field, ptr, val) \
748 AMAP_SET_BITS(struct amap_eth_hdr_wrb, field, ptr, val)
749
6b7c5b94
SP
750#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
751#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
752static inline void swap_dws(void *wrb, int len)
753{
754#ifdef __BIG_ENDIAN
755 u32 *dw = wrb;
756 BUG_ON(len % 4);
757 do {
758 *dw = cpu_to_le32(*dw);
759 dw++;
760 len -= 4;
761 } while (len);
762#endif /* __BIG_ENDIAN */
763}
764
0532d4e3
KA
765#define be_cmd_status(status) (status > 0 ? -EIO : status)
766
6b7c5b94
SP
767static inline u8 is_tcp_pkt(struct sk_buff *skb)
768{
769 u8 val = 0;
770
771 if (ip_hdr(skb)->version == 4)
772 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
773 else if (ip_hdr(skb)->version == 6)
774 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
775
776 return val;
777}
778
779static inline u8 is_udp_pkt(struct sk_buff *skb)
780{
781 u8 val = 0;
782
783 if (ip_hdr(skb)->version == 4)
784 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
785 else if (ip_hdr(skb)->version == 6)
786 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
787
788 return val;
789}
790
93040ae5
SK
791static inline bool is_ipv4_pkt(struct sk_buff *skb)
792{
e8efcec5 793 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
93040ae5
SK
794}
795
954f6825
VD
796#define BE_ERROR_EEH 1
797#define BE_ERROR_UE BIT(1)
798#define BE_ERROR_FW BIT(2)
799#define BE_ERROR_HW (BE_ERROR_EEH | BE_ERROR_UE)
800#define BE_ERROR_ANY (BE_ERROR_EEH | BE_ERROR_UE | BE_ERROR_FW)
801#define BE_CLEAR_ALL 0xFF
802
803static inline u8 be_check_error(struct be_adapter *adapter, u32 err_type)
4b972914 804{
954f6825 805 return (adapter->err_flags & err_type);
4b972914
AK
806}
807
954f6825 808static inline void be_set_error(struct be_adapter *adapter, int err_type)
6589ade0 809{
954f6825
VD
810 struct net_device *netdev = adapter->netdev;
811
812 adapter->err_flags |= err_type;
813 netif_carrier_off(netdev);
814
815 dev_info(&adapter->pdev->dev, "%s: Link down\n", netdev->name);
f67ef7ba
PR
816}
817
954f6825 818static inline void be_clear_error(struct be_adapter *adapter, int err_type)
f67ef7ba 819{
954f6825 820 adapter->err_flags &= ~err_type;
f67ef7ba
PR
821}
822
954f6825 823static inline bool be_multi_rxq(const struct be_adapter *adapter)
f67ef7ba 824{
954f6825 825 return adapter->num_rx_qs > 1;
6589ade0
SP
826}
827
31886e87
JP
828void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
829 u16 num_popped);
830void be_link_status_update(struct be_adapter *adapter, u8 link_status);
831void be_parse_stats(struct be_adapter *adapter);
832int be_load_fw(struct be_adapter *adapter, u8 *func);
833bool be_is_wol_supported(struct be_adapter *adapter);
834bool be_pause_supported(struct be_adapter *adapter);
835u32 be_get_fw_log_level(struct be_adapter *adapter);
68d7bdcb
SP
836int be_update_queues(struct be_adapter *adapter);
837int be_poll(struct napi_struct *napi, int budget);
20947770 838void be_eqd_update(struct be_adapter *adapter, bool force_update);
941a77d5 839
045508a8
PP
840/*
841 * internal function to initialize-cleanup roce device.
842 */
31886e87
JP
843void be_roce_dev_add(struct be_adapter *);
844void be_roce_dev_remove(struct be_adapter *);
045508a8
PP
845
846/*
847 * internal function to open-close roce device during ifup-ifdown.
848 */
d114f99a 849void be_roce_dev_shutdown(struct be_adapter *);
045508a8 850
6b7c5b94 851#endif /* BE_H */
This page took 0.632925 seconds and 5 git commands to generate.