igb: Add support for VLAN promiscuous with SR-IOV and NTUPLE
[deliverable/linux.git] / drivers / net / ethernet / intel / igb / igb.h
CommitLineData
e52c0f96
CW
1/* Intel(R) Gigabit Ethernet Linux driver
2 * Copyright(c) 2007-2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, see <http://www.gnu.org/licenses/>.
15 *
16 * The full GNU General Public License is included in this distribution in
17 * the file called "COPYING".
18 *
19 * Contact Information:
20 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
21 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
22 */
9d5c8243
AK
23
24/* Linux PRO/1000 Ethernet Driver main header file */
25
26#ifndef _IGB_H_
27#define _IGB_H_
28
29#include "e1000_mac.h"
30#include "e1000_82575.h"
31
74d23cc7 32#include <linux/timecounter.h>
33af6bcc 33#include <linux/net_tstamp.h>
d339b133 34#include <linux/ptp_clock_kernel.h>
b2cb09b1
JP
35#include <linux/bitops.h>
36#include <linux/if_vlan.h>
441fc6fd
CW
37#include <linux/i2c.h>
38#include <linux/i2c-algo-bit.h>
cd14ef54 39#include <linux/pci.h>
f4c01e96 40#include <linux/mdio.h>
38c845c7 41
9d5c8243
AK
42struct igb_adapter;
43
b980ac18 44#define E1000_PCS_CFG_IGN_SD 1
3860a0bf 45
0ba82994 46/* Interrupt defines */
b980ac18
JK
47#define IGB_START_ITR 648 /* ~6000 ints/sec */
48#define IGB_4K_ITR 980
49#define IGB_20K_ITR 196
50#define IGB_70K_ITR 56
9d5c8243 51
9d5c8243 52/* TX/RX descriptor defines */
b980ac18
JK
53#define IGB_DEFAULT_TXD 256
54#define IGB_DEFAULT_TX_WORK 128
55#define IGB_MIN_TXD 80
56#define IGB_MAX_TXD 4096
9d5c8243 57
b980ac18
JK
58#define IGB_DEFAULT_RXD 256
59#define IGB_MIN_RXD 80
60#define IGB_MAX_RXD 4096
9d5c8243 61
b980ac18
JK
62#define IGB_DEFAULT_ITR 3 /* dynamic */
63#define IGB_MAX_ITR_USECS 10000
64#define IGB_MIN_ITR_USECS 10
65#define NON_Q_VECTORS 1
66#define MAX_Q_VECTORS 8
cd14ef54 67#define MAX_MSIX_ENTRIES 10
9d5c8243
AK
68
69/* Transmit and receive queues */
b980ac18
JK
70#define IGB_MAX_RX_QUEUES 8
71#define IGB_MAX_RX_QUEUES_82575 4
72#define IGB_MAX_RX_QUEUES_I211 2
73#define IGB_MAX_TX_QUEUES 8
74#define IGB_MAX_VF_MC_ENTRIES 30
75#define IGB_MAX_VF_FUNCTIONS 8
76#define IGB_MAX_VFTA_ENTRIES 128
77#define IGB_82576_VF_DEV_ID 0x10CA
78#define IGB_I350_VF_DEV_ID 0x1520
4ae196df 79
d67974f0 80/* NVM version defines */
b980ac18
JK
81#define IGB_MAJOR_MASK 0xF000
82#define IGB_MINOR_MASK 0x0FF0
83#define IGB_BUILD_MASK 0x000F
84#define IGB_COMB_VER_MASK 0x00FF
85#define IGB_MAJOR_SHIFT 12
86#define IGB_MINOR_SHIFT 4
87#define IGB_COMB_VER_SHFT 8
88#define IGB_NVM_VER_INVALID 0xFFFF
89#define IGB_ETRACK_SHIFT 16
90#define NVM_ETRACK_WORD 0x0042
91#define NVM_COMB_VER_OFF 0x0083
92#define NVM_COMB_VER_PTR 0x003d
d67974f0 93
4ae196df
AD
94struct vf_data_storage {
95 unsigned char vf_mac_addresses[ETH_ALEN];
96 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
97 u16 num_vf_mc_hashes;
f2ca0dbe
AD
98 u32 flags;
99 unsigned long last_nack;
8151d294
WM
100 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
101 u16 pf_qos;
17dc566c 102 u16 tx_rate;
70ea4783 103 bool spoofchk_enabled;
4ae196df
AD
104};
105
f2ca0dbe 106#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
7d5753f0
AD
107#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
108#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
8151d294 109#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
f2ca0dbe 110
9d5c8243
AK
111/* RX descriptor control thresholds.
112 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
113 * descriptors available in its onboard memory.
114 * Setting this to 0 disables RX descriptor prefetch.
115 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
116 * available in host memory.
117 * If PTHRESH is 0, this should also be 0.
118 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
119 * descriptors until either it has this many to write back, or the
120 * ITR timer expires.
121 */
ceb5f13b 122#define IGB_RX_PTHRESH ((hw->mac.type == e1000_i354) ? 12 : 8)
b980ac18 123#define IGB_RX_HTHRESH 8
ceb5f13b 124#define IGB_TX_PTHRESH ((hw->mac.type == e1000_i354) ? 20 : 8)
b980ac18
JK
125#define IGB_TX_HTHRESH 1
126#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
cd14ef54 127 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
b980ac18 128#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
cd14ef54 129 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
9d5c8243
AK
130
131/* this is the size past which hardware will drop packets when setting LPE=0 */
132#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
133
134/* Supported Rx Buffer Sizes */
de78d1f9
AD
135#define IGB_RXBUFFER_256 256
136#define IGB_RXBUFFER_2048 2048
137#define IGB_RX_HDR_LEN IGB_RXBUFFER_256
138#define IGB_RX_BUFSZ IGB_RXBUFFER_2048
9d5c8243 139
9d5c8243 140/* How many Rx Buffers do we bundle into one write to the hardware ? */
b980ac18 141#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
9d5c8243 142
b980ac18
JK
143#define AUTO_ALL_MODES 0
144#define IGB_EEPROM_APME 0x0400
9d5c8243
AK
145
146#ifndef IGB_MASTER_SLAVE
147/* Switch to override PHY master/slave setting */
148#define IGB_MASTER_SLAVE e1000_ms_hw_default
149#endif
150
b980ac18 151#define IGB_MNG_VLAN_NONE -1
9d5c8243 152
1d9daf45
AD
153enum igb_tx_flags {
154 /* cmd_type flags */
155 IGB_TX_FLAGS_VLAN = 0x01,
156 IGB_TX_FLAGS_TSO = 0x02,
157 IGB_TX_FLAGS_TSTAMP = 0x04,
158
159 /* olinfo flags */
160 IGB_TX_FLAGS_IPV4 = 0x10,
161 IGB_TX_FLAGS_CSUM = 0x20,
162};
163
164/* VLAN info */
b980ac18 165#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
2bbfebe2
AD
166#define IGB_TX_FLAGS_VLAN_SHIFT 16
167
b980ac18 168/* The largest size we can write to the descriptor is 65535. In order to
21ba6fe1
AD
169 * maintain a power of two alignment we have to limit ourselves to 32K.
170 */
171#define IGB_MAX_TXD_PWR 15
172#define IGB_MAX_DATA_PER_TXD (1 << IGB_MAX_TXD_PWR)
173
174/* Tx Descriptors needed, worst case */
175#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
176#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
177
f69aa390
AA
178/* EEPROM byte offsets */
179#define IGB_SFF_8472_SWAP 0x5C
180#define IGB_SFF_8472_COMP 0x5E
181
182/* Bitmasks */
183#define IGB_SFF_ADDRESSING_MODE 0x4
184#define IGB_SFF_8472_UNSUP 0x00
185
9d5c8243 186/* wrapper around a pointer to a socket buffer,
b980ac18
JK
187 * so a DMA handle can be stored along with the buffer
188 */
06034649 189struct igb_tx_buffer {
8542db05 190 union e1000_adv_tx_desc *next_to_watch;
06034649 191 unsigned long time_stamp;
06034649
AD
192 struct sk_buff *skb;
193 unsigned int bytecount;
194 u16 gso_segs;
7af40ad9 195 __be16 protocol;
9005df38 196
c9f14bf3
AD
197 DEFINE_DMA_UNMAP_ADDR(dma);
198 DEFINE_DMA_UNMAP_LEN(len);
ebe42d16 199 u32 tx_flags;
06034649
AD
200};
201
202struct igb_rx_buffer {
9d5c8243 203 dma_addr_t dma;
06034649 204 struct page *page;
1a1c225b 205 unsigned int page_offset;
9d5c8243
AK
206};
207
8c0ab70a 208struct igb_tx_queue_stats {
9d5c8243
AK
209 u64 packets;
210 u64 bytes;
04a5fcaa 211 u64 restart_queue;
12dcd86b 212 u64 restart_queue2;
9d5c8243
AK
213};
214
8c0ab70a
JDB
215struct igb_rx_queue_stats {
216 u64 packets;
217 u64 bytes;
218 u64 drops;
04a5fcaa
AD
219 u64 csum_err;
220 u64 alloc_failed;
8c0ab70a
JDB
221};
222
0ba82994
AD
223struct igb_ring_container {
224 struct igb_ring *ring; /* pointer to linked list of rings */
225 unsigned int total_bytes; /* total bytes processed this int */
226 unsigned int total_packets; /* total packets processed this int */
227 u16 work_limit; /* total work allowed per interrupt */
228 u8 count; /* total number of rings in vector */
229 u8 itr; /* current ITR setting for ring */
230};
231
047e0030 232struct igb_ring {
238ac817
AD
233 struct igb_q_vector *q_vector; /* backlink to q_vector */
234 struct net_device *netdev; /* back pointer to net_device */
235 struct device *dev; /* device pointer for dma mapping */
06034649
AD
236 union { /* array of buffer info structs */
237 struct igb_tx_buffer *tx_buffer_info;
238 struct igb_rx_buffer *rx_buffer_info;
239 };
238ac817
AD
240 void *desc; /* descriptor ring memory */
241 unsigned long flags; /* ring specific flags */
242 void __iomem *tail; /* pointer to ring tail register */
5536d210
AD
243 dma_addr_t dma; /* phys address of the ring */
244 unsigned int size; /* length of desc. ring in bytes */
238ac817
AD
245
246 u16 count; /* number of desc. in the ring */
247 u8 queue_index; /* logical index of the ring*/
248 u8 reg_idx; /* physical index of the ring */
238ac817
AD
249
250 /* everything past this point are written often */
5536d210 251 u16 next_to_clean;
9d5c8243 252 u16 next_to_use;
cbc8e55f 253 u16 next_to_alloc;
9d5c8243 254
9d5c8243
AK
255 union {
256 /* TX */
257 struct {
8c0ab70a 258 struct igb_tx_queue_stats tx_stats;
12dcd86b
ED
259 struct u64_stats_sync tx_syncp;
260 struct u64_stats_sync tx_syncp2;
9d5c8243
AK
261 };
262 /* RX */
263 struct {
1a1c225b 264 struct sk_buff *skb;
8c0ab70a 265 struct igb_rx_queue_stats rx_stats;
12dcd86b 266 struct u64_stats_sync rx_syncp;
9d5c8243
AK
267 };
268 };
5536d210
AD
269} ____cacheline_internodealigned_in_smp;
270
271struct igb_q_vector {
272 struct igb_adapter *adapter; /* backlink */
273 int cpu; /* CPU for DCA */
274 u32 eims_value; /* EIMS mask value */
275
276 u16 itr_val;
277 u8 set_itr;
278 void __iomem *itr_register;
279
280 struct igb_ring_container rx, tx;
281
282 struct napi_struct napi;
283 struct rcu_head rcu; /* to avoid race with update stats on free */
284 char name[IFNAMSIZ + 9];
285
286 /* for dynamic allocation of rings associated with this q_vector */
287 struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
9d5c8243
AK
288};
289
866cff06 290enum e1000_ring_flags_t {
866cff06 291 IGB_RING_FLAG_RX_SCTP_CSUM,
8be10e91 292 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
866cff06
AD
293 IGB_RING_FLAG_TX_CTX_IDX,
294 IGB_RING_FLAG_TX_DETECT_HANG
295};
85ad76b2 296
e032afc8 297#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
85ad76b2 298
b980ac18 299#define IGB_RX_DESC(R, i) \
60136906 300 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
b980ac18 301#define IGB_TX_DESC(R, i) \
60136906 302 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
b980ac18 303#define IGB_TX_CTXTDESC(R, i) \
60136906 304 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
9d5c8243 305
3ceb90fd
AD
306/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
307static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
308 const u32 stat_err_bits)
309{
310 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
311}
312
d7ee5b3a
AD
313/* igb_desc_unused - calculate if we have unused descriptors */
314static inline int igb_desc_unused(struct igb_ring *ring)
315{
316 if (ring->next_to_clean > ring->next_to_use)
317 return ring->next_to_clean - ring->next_to_use - 1;
318
319 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
320}
321
e428893b
CW
322#ifdef CONFIG_IGB_HWMON
323
324#define IGB_HWMON_TYPE_LOC 0
325#define IGB_HWMON_TYPE_TEMP 1
326#define IGB_HWMON_TYPE_CAUTION 2
327#define IGB_HWMON_TYPE_MAX 3
328
329struct hwmon_attr {
330 struct device_attribute dev_attr;
331 struct e1000_hw *hw;
332 struct e1000_thermal_diode_data *sensor;
333 char name[12];
334 };
335
336struct hwmon_buff {
e3670b81
GR
337 struct attribute_group group;
338 const struct attribute_group *groups[2];
339 struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
340 struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
e428893b
CW
341 unsigned int n_hwmon;
342 };
343#endif
344
720db4ff
RC
345#define IGB_N_EXTTS 2
346#define IGB_N_PEROUT 2
347#define IGB_N_SDP 4
c342b39e
LMV
348#define IGB_RETA_SIZE 128
349
9d5c8243 350/* board specific private data structure */
9d5c8243 351struct igb_adapter {
b2cb09b1 352 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
238ac817
AD
353
354 struct net_device *netdev;
355
356 unsigned long state;
357 unsigned int flags;
358
359 unsigned int num_q_vectors;
cd14ef54 360 struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
2e5655e7 361
9d5c8243 362 /* Interrupt Throttle Rate */
4fc82adf
AD
363 u32 rx_itr_setting;
364 u32 tx_itr_setting;
9d5c8243
AK
365 u16 tx_itr;
366 u16 rx_itr;
9d5c8243 367
9d5c8243 368 /* TX */
13fde97a 369 u16 tx_work_limit;
9d5c8243 370 u32 tx_timeout_count;
238ac817
AD
371 int num_tx_queues;
372 struct igb_ring *tx_ring[16];
9d5c8243
AK
373
374 /* RX */
9d5c8243 375 int num_rx_queues;
238ac817 376 struct igb_ring *rx_ring[16];
9d5c8243 377
9d5c8243
AK
378 u32 max_frame_size;
379 u32 min_frame_size;
380
238ac817
AD
381 struct timer_list watchdog_timer;
382 struct timer_list phy_info_timer;
383
384 u16 mng_vlan_id;
385 u32 bd_number;
386 u32 wol;
387 u32 en_mng_pt;
388 u16 link_speed;
389 u16 link_duplex;
390
73bf8048
JW
391 u8 __iomem *io_addr; /* Mainly for iounmap use */
392
238ac817
AD
393 struct work_struct reset_task;
394 struct work_struct watchdog_task;
395 bool fc_autoneg;
396 u8 tx_timeout_factor;
397 struct timer_list blink_timer;
398 unsigned long led_status;
399
9d5c8243 400 /* OS defined structs */
9d5c8243 401 struct pci_dev *pdev;
9d5c8243 402
12dcd86b
ED
403 spinlock_t stats64_lock;
404 struct rtnl_link_stats64 stats64;
405
9d5c8243
AK
406 /* structs defined in e1000_hw.h */
407 struct e1000_hw hw;
408 struct e1000_hw_stats stats;
409 struct e1000_phy_info phy_info;
9d5c8243
AK
410
411 u32 test_icr;
412 struct igb_ring test_tx_ring;
413 struct igb_ring test_rx_ring;
414
415 int msg_enable;
047e0030 416
047e0030 417 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
9d5c8243 418 u32 eims_enable_mask;
844290e5 419 u32 eims_other;
9d5c8243
AK
420
421 /* to not mess up cache alignment, always add to the bottom */
2e5655e7
AD
422 u16 tx_ring_count;
423 u16 rx_ring_count;
1bfaf07b 424 unsigned int vfs_allocated_count;
4ae196df 425 struct vf_data_storage *vf_data;
17dc566c 426 int vf_rate_link_speed;
a99955fc 427 u32 rss_queues;
13800469 428 u32 wvbr;
1128c756 429 u32 *shadow_vfta;
d339b133
RC
430
431 struct ptp_clock *ptp_clock;
a79f4f88
MV
432 struct ptp_clock_info ptp_caps;
433 struct delayed_work ptp_overflow_work;
1f6e8178
MV
434 struct work_struct ptp_tx_work;
435 struct sk_buff *ptp_tx_skb;
6ab5f7b2 436 struct hwtstamp_config tstamp_config;
428f1f71 437 unsigned long ptp_tx_start;
fc580751 438 unsigned long last_rx_ptp_check;
5499a968 439 unsigned long last_rx_timestamp;
d339b133
RC
440 spinlock_t tmreg_lock;
441 struct cyclecounter cc;
442 struct timecounter tc;
428f1f71 443 u32 tx_hwtstamp_timeouts;
fc580751 444 u32 rx_hwtstamp_cleared;
3c89f6d0 445
720db4ff
RC
446 struct ptp_pin_desc sdp_config[IGB_N_SDP];
447 struct {
40c9b079
AB
448 struct timespec64 start;
449 struct timespec64 period;
720db4ff
RC
450 } perout[IGB_N_PEROUT];
451
d67974f0 452 char fw_version[32];
e428893b 453#ifdef CONFIG_IGB_HWMON
e3670b81 454 struct hwmon_buff *igb_hwmon_buff;
e428893b
CW
455 bool ets;
456#endif
441fc6fd
CW
457 struct i2c_algo_bit_data i2c_algo;
458 struct i2c_adapter i2c_adap;
603e86fa 459 struct i2c_client *i2c_client;
ed12cc9a
LMV
460 u32 rss_indir_tbl_init;
461 u8 rss_indir_tbl[IGB_RETA_SIZE];
aa9b8cc4
AA
462
463 unsigned long link_check_timeout;
56cec249
CW
464 int copper_tries;
465 struct e1000_info ei;
f4c01e96 466 u16 eee_advert;
9d5c8243
AK
467};
468
039454a8
AA
469#define IGB_FLAG_HAS_MSI (1 << 0)
470#define IGB_FLAG_DCA_ENABLED (1 << 1)
471#define IGB_FLAG_QUAD_PORT_A (1 << 2)
472#define IGB_FLAG_QUEUE_PAIRS (1 << 3)
473#define IGB_FLAG_DMAC (1 << 4)
474#define IGB_FLAG_PTP (1 << 5)
475#define IGB_FLAG_RSS_FIELD_IPV4_UDP (1 << 6)
476#define IGB_FLAG_RSS_FIELD_IPV6_UDP (1 << 7)
63d4a8f9 477#define IGB_FLAG_WOL_SUPPORTED (1 << 8)
aa9b8cc4 478#define IGB_FLAG_NEED_LINK_UPDATE (1 << 9)
2bdfc4e2 479#define IGB_FLAG_MEDIA_RESET (1 << 10)
56cec249
CW
480#define IGB_FLAG_MAS_CAPABLE (1 << 11)
481#define IGB_FLAG_MAS_ENABLE (1 << 12)
cd14ef54 482#define IGB_FLAG_HAS_MSIX (1 << 13)
f4c01e96 483#define IGB_FLAG_EEE (1 << 14)
16903caa 484#define IGB_FLAG_VLAN_PROMISC BIT(15)
56cec249
CW
485
486/* Media Auto Sense */
487#define IGB_MAS_ENABLE_0 0X0001
488#define IGB_MAS_ENABLE_1 0X0002
489#define IGB_MAS_ENABLE_2 0X0004
490#define IGB_MAS_ENABLE_3 0X0008
831ec0b4
CW
491
492/* DMA Coalescing defines */
b980ac18
JK
493#define IGB_MIN_TXPBSIZE 20408
494#define IGB_TX_BUF_4096 4096
495#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
7dfc16fa 496
b980ac18
JK
497#define IGB_82576_TSYNC_SHIFT 19
498#define IGB_TS_HDR_LEN 16
9d5c8243
AK
499enum e1000_state_t {
500 __IGB_TESTING,
501 __IGB_RESETTING,
ed4420a3
JK
502 __IGB_DOWN,
503 __IGB_PTP_TX_IN_PROGRESS,
9d5c8243
AK
504};
505
506enum igb_boards {
507 board_82575,
508};
509
510extern char igb_driver_name[];
511extern char igb_driver_version[];
512
5ccc921a
JP
513int igb_up(struct igb_adapter *);
514void igb_down(struct igb_adapter *);
515void igb_reinit_locked(struct igb_adapter *);
516void igb_reset(struct igb_adapter *);
907b7835 517int igb_reinit_queues(struct igb_adapter *);
5ccc921a
JP
518void igb_write_rss_indir_tbl(struct igb_adapter *);
519int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
520int igb_setup_tx_resources(struct igb_ring *);
521int igb_setup_rx_resources(struct igb_ring *);
522void igb_free_tx_resources(struct igb_ring *);
523void igb_free_rx_resources(struct igb_ring *);
524void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
525void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
526void igb_setup_tctl(struct igb_adapter *);
527void igb_setup_rctl(struct igb_adapter *);
528netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
529void igb_unmap_and_free_tx_resource(struct igb_ring *, struct igb_tx_buffer *);
530void igb_alloc_rx_buffers(struct igb_ring *, u16);
531void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
532bool igb_has_link(struct igb_adapter *adapter);
533void igb_set_ethtool_ops(struct net_device *);
534void igb_power_up_link(struct igb_adapter *);
535void igb_set_fw_version(struct igb_adapter *);
536void igb_ptp_init(struct igb_adapter *adapter);
537void igb_ptp_stop(struct igb_adapter *adapter);
538void igb_ptp_reset(struct igb_adapter *adapter);
5ccc921a 539void igb_ptp_rx_hang(struct igb_adapter *adapter);
5ccc921a
JP
540void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
541void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, unsigned char *va,
542 struct sk_buff *skb);
6ab5f7b2
JK
543int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
544int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
72ddef05 545void igb_set_flag_queue_pairs(struct igb_adapter *, const u32);
e428893b 546#ifdef CONFIG_IGB_HWMON
5ccc921a
JP
547void igb_sysfs_exit(struct igb_adapter *adapter);
548int igb_sysfs_init(struct igb_adapter *adapter);
e428893b 549#endif
f5f4cf08
AD
550static inline s32 igb_reset_phy(struct e1000_hw *hw)
551{
a8d2a0c2
AD
552 if (hw->phy.ops.reset)
553 return hw->phy.ops.reset(hw);
f5f4cf08
AD
554
555 return 0;
556}
557
558static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
559{
a8d2a0c2
AD
560 if (hw->phy.ops.read_reg)
561 return hw->phy.ops.read_reg(hw, offset, data);
f5f4cf08
AD
562
563 return 0;
564}
565
566static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
567{
a8d2a0c2
AD
568 if (hw->phy.ops.write_reg)
569 return hw->phy.ops.write_reg(hw, offset, data);
f5f4cf08
AD
570
571 return 0;
572}
573
574static inline s32 igb_get_phy_info(struct e1000_hw *hw)
575{
576 if (hw->phy.ops.get_phy_info)
577 return hw->phy.ops.get_phy_info(hw);
578
579 return 0;
580}
581
bdbc0631
ED
582static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
583{
584 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
585}
586
9d5c8243 587#endif /* _IGB_H_ */
This page took 0.879076 seconds and 5 git commands to generate.