Merge remote-tracking branch 'mmc-uh/next'
[deliverable/linux.git] / drivers / net / ethernet / mellanox / mlx5 / core / main.c
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
adec640e 33#include <linux/highmem.h>
e126ba97
EC
34#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/errno.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/slab.h>
40#include <linux/io-mapping.h>
db058a18 41#include <linux/interrupt.h>
e3297246 42#include <linux/delay.h>
e126ba97
EC
43#include <linux/mlx5/driver.h>
44#include <linux/mlx5/cq.h>
45#include <linux/mlx5/qp.h>
46#include <linux/mlx5/srq.h>
47#include <linux/debugfs.h>
f66f049f 48#include <linux/kmod.h>
89d44f0a 49#include <linux/delay.h>
b775516b 50#include <linux/mlx5/mlx5_ifc.h>
5a7b27eb
MG
51#ifdef CONFIG_RFS_ACCEL
52#include <linux/cpu_rmap.h>
53#endif
feae9087 54#include <net/devlink.h>
e126ba97 55#include "mlx5_core.h"
86d722ad 56#include "fs_core.h"
073bb189
SM
57#ifdef CONFIG_MLX5_CORE_EN
58#include "eswitch.h"
59#endif
e126ba97 60
e126ba97 61MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
4ae6c18c 62MODULE_DESCRIPTION("Mellanox Connect-IB, ConnectX-4 core driver");
e126ba97
EC
63MODULE_LICENSE("Dual BSD/GPL");
64MODULE_VERSION(DRIVER_VERSION);
65
66int mlx5_core_debug_mask;
67module_param_named(debug_mask, mlx5_core_debug_mask, int, 0644);
68MODULE_PARM_DESC(debug_mask, "debug mask: 1 = dump cmd data, 2 = dump cmd exec time, 3 = both. Default=0");
69
9603b61d
JM
70#define MLX5_DEFAULT_PROF 2
71static int prof_sel = MLX5_DEFAULT_PROF;
72module_param_named(prof_sel, prof_sel, int, 0444);
73MODULE_PARM_DESC(prof_sel, "profile selector. Valid range 0 - 2");
74
f91e6d89
EBE
75enum {
76 MLX5_ATOMIC_REQ_MODE_BE = 0x0,
77 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS = 0x1,
78};
79
9603b61d
JM
80static struct mlx5_profile profile[] = {
81 [0] = {
82 .mask = 0,
83 },
84 [1] = {
85 .mask = MLX5_PROF_MASK_QP_SIZE,
86 .log_max_qp = 12,
87 },
88 [2] = {
89 .mask = MLX5_PROF_MASK_QP_SIZE |
90 MLX5_PROF_MASK_MR_CACHE,
91 .log_max_qp = 17,
92 .mr_cache[0] = {
93 .size = 500,
94 .limit = 250
95 },
96 .mr_cache[1] = {
97 .size = 500,
98 .limit = 250
99 },
100 .mr_cache[2] = {
101 .size = 500,
102 .limit = 250
103 },
104 .mr_cache[3] = {
105 .size = 500,
106 .limit = 250
107 },
108 .mr_cache[4] = {
109 .size = 500,
110 .limit = 250
111 },
112 .mr_cache[5] = {
113 .size = 500,
114 .limit = 250
115 },
116 .mr_cache[6] = {
117 .size = 500,
118 .limit = 250
119 },
120 .mr_cache[7] = {
121 .size = 500,
122 .limit = 250
123 },
124 .mr_cache[8] = {
125 .size = 500,
126 .limit = 250
127 },
128 .mr_cache[9] = {
129 .size = 500,
130 .limit = 250
131 },
132 .mr_cache[10] = {
133 .size = 500,
134 .limit = 250
135 },
136 .mr_cache[11] = {
137 .size = 500,
138 .limit = 250
139 },
140 .mr_cache[12] = {
141 .size = 64,
142 .limit = 32
143 },
144 .mr_cache[13] = {
145 .size = 32,
146 .limit = 16
147 },
148 .mr_cache[14] = {
149 .size = 16,
150 .limit = 8
151 },
152 .mr_cache[15] = {
153 .size = 8,
154 .limit = 4
155 },
156 },
157};
e126ba97 158
e3297246
EC
159#define FW_INIT_TIMEOUT_MILI 2000
160#define FW_INIT_WAIT_MS 2
161
162static int wait_fw_init(struct mlx5_core_dev *dev, u32 max_wait_mili)
163{
164 unsigned long end = jiffies + msecs_to_jiffies(max_wait_mili);
165 int err = 0;
166
167 while (fw_initializing(dev)) {
168 if (time_after(jiffies, end)) {
169 err = -EBUSY;
170 break;
171 }
172 msleep(FW_INIT_WAIT_MS);
173 }
174
175 return err;
176}
177
e126ba97
EC
178static int set_dma_caps(struct pci_dev *pdev)
179{
180 int err;
181
182 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
183 if (err) {
1a91de28 184 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
e126ba97
EC
185 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
186 if (err) {
1a91de28 187 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
e126ba97
EC
188 return err;
189 }
190 }
191
192 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
193 if (err) {
194 dev_warn(&pdev->dev,
1a91de28 195 "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
e126ba97
EC
196 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
197 if (err) {
198 dev_err(&pdev->dev,
1a91de28 199 "Can't set consistent PCI DMA mask, aborting\n");
e126ba97
EC
200 return err;
201 }
202 }
203
204 dma_set_max_seg_size(&pdev->dev, 2u * 1024 * 1024 * 1024);
205 return err;
206}
207
89d44f0a
MD
208static int mlx5_pci_enable_device(struct mlx5_core_dev *dev)
209{
210 struct pci_dev *pdev = dev->pdev;
211 int err = 0;
212
213 mutex_lock(&dev->pci_status_mutex);
214 if (dev->pci_status == MLX5_PCI_STATUS_DISABLED) {
215 err = pci_enable_device(pdev);
216 if (!err)
217 dev->pci_status = MLX5_PCI_STATUS_ENABLED;
218 }
219 mutex_unlock(&dev->pci_status_mutex);
220
221 return err;
222}
223
224static void mlx5_pci_disable_device(struct mlx5_core_dev *dev)
225{
226 struct pci_dev *pdev = dev->pdev;
227
228 mutex_lock(&dev->pci_status_mutex);
229 if (dev->pci_status == MLX5_PCI_STATUS_ENABLED) {
230 pci_disable_device(pdev);
231 dev->pci_status = MLX5_PCI_STATUS_DISABLED;
232 }
233 mutex_unlock(&dev->pci_status_mutex);
234}
235
e126ba97
EC
236static int request_bar(struct pci_dev *pdev)
237{
238 int err = 0;
239
240 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
1a91de28 241 dev_err(&pdev->dev, "Missing registers BAR, aborting\n");
e126ba97
EC
242 return -ENODEV;
243 }
244
245 err = pci_request_regions(pdev, DRIVER_NAME);
246 if (err)
247 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
248
249 return err;
250}
251
252static void release_bar(struct pci_dev *pdev)
253{
254 pci_release_regions(pdev);
255}
256
257static int mlx5_enable_msix(struct mlx5_core_dev *dev)
258{
db058a18
SM
259 struct mlx5_priv *priv = &dev->priv;
260 struct mlx5_eq_table *table = &priv->eq_table;
938fe83c 261 int num_eqs = 1 << MLX5_CAP_GEN(dev, log_max_eq);
e126ba97 262 int nvec;
e126ba97
EC
263 int i;
264
938fe83c
SM
265 nvec = MLX5_CAP_GEN(dev, num_ports) * num_online_cpus() +
266 MLX5_EQ_VEC_COMP_BASE;
e126ba97
EC
267 nvec = min_t(int, nvec, num_eqs);
268 if (nvec <= MLX5_EQ_VEC_COMP_BASE)
269 return -ENOMEM;
270
db058a18
SM
271 priv->msix_arr = kcalloc(nvec, sizeof(*priv->msix_arr), GFP_KERNEL);
272
273 priv->irq_info = kcalloc(nvec, sizeof(*priv->irq_info), GFP_KERNEL);
274 if (!priv->msix_arr || !priv->irq_info)
275 goto err_free_msix;
e126ba97
EC
276
277 for (i = 0; i < nvec; i++)
db058a18 278 priv->msix_arr[i].entry = i;
e126ba97 279
db058a18 280 nvec = pci_enable_msix_range(dev->pdev, priv->msix_arr,
3a9e161a 281 MLX5_EQ_VEC_COMP_BASE + 1, nvec);
f3c9407b
AG
282 if (nvec < 0)
283 return nvec;
e126ba97 284
f3c9407b 285 table->num_comp_vectors = nvec - MLX5_EQ_VEC_COMP_BASE;
e126ba97
EC
286
287 return 0;
db058a18
SM
288
289err_free_msix:
290 kfree(priv->irq_info);
291 kfree(priv->msix_arr);
292 return -ENOMEM;
e126ba97
EC
293}
294
295static void mlx5_disable_msix(struct mlx5_core_dev *dev)
296{
db058a18 297 struct mlx5_priv *priv = &dev->priv;
e126ba97
EC
298
299 pci_disable_msix(dev->pdev);
db058a18
SM
300 kfree(priv->irq_info);
301 kfree(priv->msix_arr);
e126ba97
EC
302}
303
304struct mlx5_reg_host_endianess {
305 u8 he;
306 u8 rsvd[15];
307};
308
87b8de49
EC
309
310#define CAP_MASK(pos, size) ((u64)((1 << (size)) - 1) << (pos))
311
312enum {
c7a08ac7
EC
313 MLX5_CAP_BITS_RW_MASK = CAP_MASK(MLX5_CAP_OFF_CMDIF_CSUM, 2) |
314 MLX5_DEV_CAP_FLAG_DCT,
87b8de49
EC
315};
316
2974ab6e 317static u16 to_fw_pkey_sz(struct mlx5_core_dev *dev, u32 size)
c7a08ac7
EC
318{
319 switch (size) {
320 case 128:
321 return 0;
322 case 256:
323 return 1;
324 case 512:
325 return 2;
326 case 1024:
327 return 3;
328 case 2048:
329 return 4;
330 case 4096:
331 return 5;
332 default:
2974ab6e 333 mlx5_core_warn(dev, "invalid pkey table size %d\n", size);
c7a08ac7
EC
334 return 0;
335 }
336}
337
b06e7de8
LR
338static int mlx5_core_get_caps_mode(struct mlx5_core_dev *dev,
339 enum mlx5_cap_type cap_type,
340 enum mlx5_cap_mode cap_mode)
c7a08ac7 341{
b775516b
EC
342 u8 in[MLX5_ST_SZ_BYTES(query_hca_cap_in)];
343 int out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
938fe83c
SM
344 void *out, *hca_caps;
345 u16 opmod = (cap_type << 1) | (cap_mode & 0x01);
e126ba97
EC
346 int err;
347
b775516b
EC
348 memset(in, 0, sizeof(in));
349 out = kzalloc(out_sz, GFP_KERNEL);
c7a08ac7 350 if (!out)
e126ba97 351 return -ENOMEM;
938fe83c 352
b775516b
EC
353 MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
354 MLX5_SET(query_hca_cap_in, in, op_mod, opmod);
355 err = mlx5_cmd_exec(dev, in, sizeof(in), out, out_sz);
c7a08ac7 356 if (err) {
938fe83c
SM
357 mlx5_core_warn(dev,
358 "QUERY_HCA_CAP : type(%x) opmode(%x) Failed(%d)\n",
359 cap_type, cap_mode, err);
e126ba97
EC
360 goto query_ex;
361 }
c7a08ac7 362
938fe83c
SM
363 hca_caps = MLX5_ADDR_OF(query_hca_cap_out, out, capability);
364
365 switch (cap_mode) {
366 case HCA_CAP_OPMOD_GET_MAX:
367 memcpy(dev->hca_caps_max[cap_type], hca_caps,
368 MLX5_UN_SZ_BYTES(hca_cap_union));
369 break;
370 case HCA_CAP_OPMOD_GET_CUR:
371 memcpy(dev->hca_caps_cur[cap_type], hca_caps,
372 MLX5_UN_SZ_BYTES(hca_cap_union));
373 break;
374 default:
375 mlx5_core_warn(dev,
376 "Tried to query dev cap type(%x) with wrong opmode(%x)\n",
377 cap_type, cap_mode);
378 err = -EINVAL;
379 break;
380 }
c7a08ac7
EC
381query_ex:
382 kfree(out);
383 return err;
384}
385
b06e7de8
LR
386int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type)
387{
388 int ret;
389
390 ret = mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_CUR);
391 if (ret)
392 return ret;
393 return mlx5_core_get_caps_mode(dev, cap_type, HCA_CAP_OPMOD_GET_MAX);
394}
395
f91e6d89 396static int set_caps(struct mlx5_core_dev *dev, void *in, int in_sz, int opmod)
c7a08ac7 397{
c4f287c4 398 u32 out[MLX5_ST_SZ_DW(set_hca_cap_out)] = {0};
e126ba97 399
b775516b 400 MLX5_SET(set_hca_cap_in, in, opcode, MLX5_CMD_OP_SET_HCA_CAP);
f91e6d89 401 MLX5_SET(set_hca_cap_in, in, op_mod, opmod << 1);
c4f287c4 402 return mlx5_cmd_exec(dev, in, in_sz, out, sizeof(out));
c7a08ac7
EC
403}
404
f91e6d89
EBE
405static int handle_hca_cap_atomic(struct mlx5_core_dev *dev)
406{
407 void *set_ctx;
408 void *set_hca_cap;
409 int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
410 int req_endianness;
411 int err;
412
413 if (MLX5_CAP_GEN(dev, atomic)) {
b06e7de8 414 err = mlx5_core_get_caps(dev, MLX5_CAP_ATOMIC);
f91e6d89
EBE
415 if (err)
416 return err;
417 } else {
418 return 0;
419 }
420
421 req_endianness =
422 MLX5_CAP_ATOMIC(dev,
423 supported_atomic_req_8B_endianess_mode_1);
424
425 if (req_endianness != MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS)
426 return 0;
427
428 set_ctx = kzalloc(set_sz, GFP_KERNEL);
429 if (!set_ctx)
430 return -ENOMEM;
431
432 set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx, capability);
433
434 /* Set requestor to host endianness */
435 MLX5_SET(atomic_caps, set_hca_cap, atomic_req_8B_endianess_mode,
436 MLX5_ATOMIC_REQ_MODE_HOST_ENDIANNESS);
437
438 err = set_caps(dev, set_ctx, set_sz, MLX5_SET_HCA_CAP_OP_MOD_ATOMIC);
439
440 kfree(set_ctx);
441 return err;
442}
443
c7a08ac7
EC
444static int handle_hca_cap(struct mlx5_core_dev *dev)
445{
b775516b 446 void *set_ctx = NULL;
c7a08ac7 447 struct mlx5_profile *prof = dev->profile;
c7a08ac7 448 int err = -ENOMEM;
b775516b 449 int set_sz = MLX5_ST_SZ_BYTES(set_hca_cap_in);
938fe83c 450 void *set_hca_cap;
c7a08ac7 451
b775516b 452 set_ctx = kzalloc(set_sz, GFP_KERNEL);
c7a08ac7 453 if (!set_ctx)
e126ba97 454 goto query_ex;
e126ba97 455
b06e7de8 456 err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL);
e126ba97
EC
457 if (err)
458 goto query_ex;
459
938fe83c
SM
460 set_hca_cap = MLX5_ADDR_OF(set_hca_cap_in, set_ctx,
461 capability);
462 memcpy(set_hca_cap, dev->hca_caps_cur[MLX5_CAP_GENERAL],
463 MLX5_ST_SZ_BYTES(cmd_hca_cap));
464
465 mlx5_core_dbg(dev, "Current Pkey table size %d Setting new size %d\n",
707c4602 466 mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(dev, pkey_table_size)),
938fe83c 467 128);
c7a08ac7 468 /* we limit the size of the pkey table to 128 entries for now */
938fe83c 469 MLX5_SET(cmd_hca_cap, set_hca_cap, pkey_table_size,
2974ab6e 470 to_fw_pkey_sz(dev, 128));
c7a08ac7
EC
471
472 if (prof->mask & MLX5_PROF_MASK_QP_SIZE)
938fe83c
SM
473 MLX5_SET(cmd_hca_cap, set_hca_cap, log_max_qp,
474 prof->log_max_qp);
c7a08ac7 475
938fe83c
SM
476 /* disable cmdif checksum */
477 MLX5_SET(cmd_hca_cap, set_hca_cap, cmdif_checksum, 0);
c7a08ac7 478
fe1e1876
CS
479 MLX5_SET(cmd_hca_cap, set_hca_cap, log_uar_page_sz, PAGE_SHIFT - 12);
480
f91e6d89
EBE
481 err = set_caps(dev, set_ctx, set_sz,
482 MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE);
c7a08ac7 483
e126ba97 484query_ex:
e126ba97 485 kfree(set_ctx);
e126ba97
EC
486 return err;
487}
488
489static int set_hca_ctrl(struct mlx5_core_dev *dev)
490{
491 struct mlx5_reg_host_endianess he_in;
492 struct mlx5_reg_host_endianess he_out;
493 int err;
494
fc50db98
EC
495 if (!mlx5_core_is_pf(dev))
496 return 0;
497
e126ba97
EC
498 memset(&he_in, 0, sizeof(he_in));
499 he_in.he = MLX5_SET_HOST_ENDIANNESS;
500 err = mlx5_core_access_reg(dev, &he_in, sizeof(he_in),
501 &he_out, sizeof(he_out),
502 MLX5_REG_HOST_ENDIANNESS, 0, 1);
503 return err;
504}
505
0b107106 506int mlx5_core_enable_hca(struct mlx5_core_dev *dev, u16 func_id)
cd23b14b 507{
c4f287c4
SM
508 u32 out[MLX5_ST_SZ_DW(enable_hca_out)] = {0};
509 u32 in[MLX5_ST_SZ_DW(enable_hca_in)] = {0};
cd23b14b 510
0b107106
EC
511 MLX5_SET(enable_hca_in, in, opcode, MLX5_CMD_OP_ENABLE_HCA);
512 MLX5_SET(enable_hca_in, in, function_id, func_id);
c4f287c4 513 return mlx5_cmd_exec(dev, &in, sizeof(in), &out, sizeof(out));
cd23b14b
EC
514}
515
0b107106 516int mlx5_core_disable_hca(struct mlx5_core_dev *dev, u16 func_id)
cd23b14b 517{
c4f287c4
SM
518 u32 out[MLX5_ST_SZ_DW(disable_hca_out)] = {0};
519 u32 in[MLX5_ST_SZ_DW(disable_hca_in)] = {0};
cd23b14b 520
0b107106
EC
521 MLX5_SET(disable_hca_in, in, opcode, MLX5_CMD_OP_DISABLE_HCA);
522 MLX5_SET(disable_hca_in, in, function_id, func_id);
c4f287c4 523 return mlx5_cmd_exec(dev, in, sizeof(in), out, sizeof(out));
cd23b14b
EC
524}
525
b0844444
EBE
526cycle_t mlx5_read_internal_timer(struct mlx5_core_dev *dev)
527{
528 u32 timer_h, timer_h1, timer_l;
529
530 timer_h = ioread32be(&dev->iseg->internal_timer_h);
531 timer_l = ioread32be(&dev->iseg->internal_timer_l);
532 timer_h1 = ioread32be(&dev->iseg->internal_timer_h);
533 if (timer_h != timer_h1) /* wrap around */
534 timer_l = ioread32be(&dev->iseg->internal_timer_l);
535
536 return (cycle_t)timer_l | (cycle_t)timer_h1 << 32;
537}
538
db058a18
SM
539static int mlx5_irq_set_affinity_hint(struct mlx5_core_dev *mdev, int i)
540{
541 struct mlx5_priv *priv = &mdev->priv;
542 struct msix_entry *msix = priv->msix_arr;
543 int irq = msix[i + MLX5_EQ_VEC_COMP_BASE].vector;
311c7c71 544 int numa_node = priv->numa_node;
db058a18
SM
545 int err;
546
547 if (!zalloc_cpumask_var(&priv->irq_info[i].mask, GFP_KERNEL)) {
548 mlx5_core_warn(mdev, "zalloc_cpumask_var failed");
549 return -ENOMEM;
550 }
551
dda922c8
DM
552 cpumask_set_cpu(cpumask_local_spread(i, numa_node),
553 priv->irq_info[i].mask);
db058a18
SM
554
555 err = irq_set_affinity_hint(irq, priv->irq_info[i].mask);
556 if (err) {
557 mlx5_core_warn(mdev, "irq_set_affinity_hint failed,irq 0x%.4x",
558 irq);
559 goto err_clear_mask;
560 }
561
562 return 0;
563
564err_clear_mask:
565 free_cpumask_var(priv->irq_info[i].mask);
566 return err;
567}
568
569static void mlx5_irq_clear_affinity_hint(struct mlx5_core_dev *mdev, int i)
570{
571 struct mlx5_priv *priv = &mdev->priv;
572 struct msix_entry *msix = priv->msix_arr;
573 int irq = msix[i + MLX5_EQ_VEC_COMP_BASE].vector;
574
575 irq_set_affinity_hint(irq, NULL);
576 free_cpumask_var(priv->irq_info[i].mask);
577}
578
579static int mlx5_irq_set_affinity_hints(struct mlx5_core_dev *mdev)
580{
581 int err;
582 int i;
583
584 for (i = 0; i < mdev->priv.eq_table.num_comp_vectors; i++) {
585 err = mlx5_irq_set_affinity_hint(mdev, i);
586 if (err)
587 goto err_out;
588 }
589
590 return 0;
591
592err_out:
593 for (i--; i >= 0; i--)
594 mlx5_irq_clear_affinity_hint(mdev, i);
595
596 return err;
597}
598
599static void mlx5_irq_clear_affinity_hints(struct mlx5_core_dev *mdev)
600{
601 int i;
602
603 for (i = 0; i < mdev->priv.eq_table.num_comp_vectors; i++)
604 mlx5_irq_clear_affinity_hint(mdev, i);
605}
606
0b6e26ce
DT
607int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
608 unsigned int *irqn)
233d05d2
SM
609{
610 struct mlx5_eq_table *table = &dev->priv.eq_table;
611 struct mlx5_eq *eq, *n;
612 int err = -ENOENT;
613
614 spin_lock(&table->lock);
615 list_for_each_entry_safe(eq, n, &table->comp_eqs_list, list) {
616 if (eq->index == vector) {
617 *eqn = eq->eqn;
618 *irqn = eq->irqn;
619 err = 0;
620 break;
621 }
622 }
623 spin_unlock(&table->lock);
624
625 return err;
626}
627EXPORT_SYMBOL(mlx5_vector2eqn);
628
94c6825e
MB
629struct mlx5_eq *mlx5_eqn2eq(struct mlx5_core_dev *dev, int eqn)
630{
631 struct mlx5_eq_table *table = &dev->priv.eq_table;
632 struct mlx5_eq *eq;
633
634 spin_lock(&table->lock);
635 list_for_each_entry(eq, &table->comp_eqs_list, list)
636 if (eq->eqn == eqn) {
637 spin_unlock(&table->lock);
638 return eq;
639 }
640
641 spin_unlock(&table->lock);
642
643 return ERR_PTR(-ENOENT);
644}
645
233d05d2
SM
646static void free_comp_eqs(struct mlx5_core_dev *dev)
647{
648 struct mlx5_eq_table *table = &dev->priv.eq_table;
649 struct mlx5_eq *eq, *n;
650
5a7b27eb
MG
651#ifdef CONFIG_RFS_ACCEL
652 if (dev->rmap) {
653 free_irq_cpu_rmap(dev->rmap);
654 dev->rmap = NULL;
655 }
656#endif
233d05d2
SM
657 spin_lock(&table->lock);
658 list_for_each_entry_safe(eq, n, &table->comp_eqs_list, list) {
659 list_del(&eq->list);
660 spin_unlock(&table->lock);
661 if (mlx5_destroy_unmap_eq(dev, eq))
662 mlx5_core_warn(dev, "failed to destroy EQ 0x%x\n",
663 eq->eqn);
664 kfree(eq);
665 spin_lock(&table->lock);
666 }
667 spin_unlock(&table->lock);
668}
669
670static int alloc_comp_eqs(struct mlx5_core_dev *dev)
671{
672 struct mlx5_eq_table *table = &dev->priv.eq_table;
db058a18 673 char name[MLX5_MAX_IRQ_NAME];
233d05d2
SM
674 struct mlx5_eq *eq;
675 int ncomp_vec;
676 int nent;
677 int err;
678 int i;
679
680 INIT_LIST_HEAD(&table->comp_eqs_list);
681 ncomp_vec = table->num_comp_vectors;
682 nent = MLX5_COMP_EQ_SIZE;
5a7b27eb
MG
683#ifdef CONFIG_RFS_ACCEL
684 dev->rmap = alloc_irq_cpu_rmap(ncomp_vec);
685 if (!dev->rmap)
686 return -ENOMEM;
687#endif
233d05d2
SM
688 for (i = 0; i < ncomp_vec; i++) {
689 eq = kzalloc(sizeof(*eq), GFP_KERNEL);
690 if (!eq) {
691 err = -ENOMEM;
692 goto clean;
693 }
694
5a7b27eb
MG
695#ifdef CONFIG_RFS_ACCEL
696 irq_cpu_rmap_add(dev->rmap,
697 dev->priv.msix_arr[i + MLX5_EQ_VEC_COMP_BASE].vector);
698#endif
db058a18 699 snprintf(name, MLX5_MAX_IRQ_NAME, "mlx5_comp%d", i);
233d05d2
SM
700 err = mlx5_create_map_eq(dev, eq,
701 i + MLX5_EQ_VEC_COMP_BASE, nent, 0,
702 name, &dev->priv.uuari.uars[0]);
703 if (err) {
704 kfree(eq);
705 goto clean;
706 }
707 mlx5_core_dbg(dev, "allocated completion EQN %d\n", eq->eqn);
708 eq->index = i;
709 spin_lock(&table->lock);
710 list_add_tail(&eq->list, &table->comp_eqs_list);
711 spin_unlock(&table->lock);
712 }
713
714 return 0;
715
716clean:
717 free_comp_eqs(dev);
718 return err;
719}
720
f62b8bb8
AV
721static int mlx5_core_set_issi(struct mlx5_core_dev *dev)
722{
c4f287c4
SM
723 u32 query_in[MLX5_ST_SZ_DW(query_issi_in)] = {0};
724 u32 query_out[MLX5_ST_SZ_DW(query_issi_out)] = {0};
f62b8bb8 725 u32 sup_issi;
c4f287c4 726 int err;
f62b8bb8
AV
727
728 MLX5_SET(query_issi_in, query_in, opcode, MLX5_CMD_OP_QUERY_ISSI);
c4f287c4
SM
729 err = mlx5_cmd_exec(dev, query_in, sizeof(query_in),
730 query_out, sizeof(query_out));
f62b8bb8 731 if (err) {
c4f287c4
SM
732 u32 syndrome;
733 u8 status;
734
735 mlx5_cmd_mbox_status(query_out, &status, &syndrome);
736 if (status == MLX5_CMD_STAT_BAD_OP_ERR) {
f62b8bb8
AV
737 pr_debug("Only ISSI 0 is supported\n");
738 return 0;
739 }
740
c4f287c4 741 pr_err("failed to query ISSI err(%d)\n", err);
f62b8bb8
AV
742 return err;
743 }
744
745 sup_issi = MLX5_GET(query_issi_out, query_out, supported_issi_dw0);
746
747 if (sup_issi & (1 << 1)) {
c4f287c4
SM
748 u32 set_in[MLX5_ST_SZ_DW(set_issi_in)] = {0};
749 u32 set_out[MLX5_ST_SZ_DW(set_issi_out)] = {0};
f62b8bb8
AV
750
751 MLX5_SET(set_issi_in, set_in, opcode, MLX5_CMD_OP_SET_ISSI);
752 MLX5_SET(set_issi_in, set_in, current_issi, 1);
c4f287c4
SM
753 err = mlx5_cmd_exec(dev, set_in, sizeof(set_in),
754 set_out, sizeof(set_out));
f62b8bb8 755 if (err) {
c4f287c4 756 pr_err("failed to set ISSI=1 err(%d)\n", err);
f62b8bb8
AV
757 return err;
758 }
759
760 dev->issi = 1;
761
762 return 0;
e74a1db0 763 } else if (sup_issi & (1 << 0) || !sup_issi) {
f62b8bb8
AV
764 return 0;
765 }
766
767 return -ENOTSUPP;
768}
f62b8bb8 769
7907f23a 770
a31208b1
MD
771static int mlx5_pci_init(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
772{
773 struct pci_dev *pdev = dev->pdev;
774 int err = 0;
e126ba97 775
e126ba97
EC
776 pci_set_drvdata(dev->pdev, dev);
777 strncpy(priv->name, dev_name(&pdev->dev), MLX5_MAX_NAME_LEN);
778 priv->name[MLX5_MAX_NAME_LEN - 1] = 0;
779
780 mutex_init(&priv->pgdir_mutex);
781 INIT_LIST_HEAD(&priv->pgdir_list);
782 spin_lock_init(&priv->mkey_lock);
783
311c7c71
SM
784 mutex_init(&priv->alloc_mutex);
785
786 priv->numa_node = dev_to_node(&dev->pdev->dev);
787
e126ba97
EC
788 priv->dbg_root = debugfs_create_dir(dev_name(&pdev->dev), mlx5_debugfs_root);
789 if (!priv->dbg_root)
790 return -ENOMEM;
791
89d44f0a 792 err = mlx5_pci_enable_device(dev);
e126ba97 793 if (err) {
1a91de28 794 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
e126ba97
EC
795 goto err_dbg;
796 }
797
798 err = request_bar(pdev);
799 if (err) {
1a91de28 800 dev_err(&pdev->dev, "error requesting BARs, aborting\n");
e126ba97
EC
801 goto err_disable;
802 }
803
804 pci_set_master(pdev);
805
806 err = set_dma_caps(pdev);
807 if (err) {
808 dev_err(&pdev->dev, "Failed setting DMA capabilities mask, aborting\n");
809 goto err_clr_master;
810 }
811
812 dev->iseg_base = pci_resource_start(dev->pdev, 0);
813 dev->iseg = ioremap(dev->iseg_base, sizeof(*dev->iseg));
814 if (!dev->iseg) {
815 err = -ENOMEM;
816 dev_err(&pdev->dev, "Failed mapping initialization segment, aborting\n");
817 goto err_clr_master;
818 }
a31208b1
MD
819
820 return 0;
821
822err_clr_master:
823 pci_clear_master(dev->pdev);
824 release_bar(dev->pdev);
825err_disable:
89d44f0a 826 mlx5_pci_disable_device(dev);
a31208b1
MD
827
828err_dbg:
829 debugfs_remove(priv->dbg_root);
830 return err;
831}
832
833static void mlx5_pci_close(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
834{
835 iounmap(dev->iseg);
836 pci_clear_master(dev->pdev);
837 release_bar(dev->pdev);
89d44f0a 838 mlx5_pci_disable_device(dev);
a31208b1
MD
839 debugfs_remove(priv->dbg_root);
840}
841
59211bd3
MHY
842static int mlx5_init_once(struct mlx5_core_dev *dev, struct mlx5_priv *priv)
843{
844 struct pci_dev *pdev = dev->pdev;
845 int err;
846
847 err = mlx5_query_hca_caps(dev);
848 if (err) {
849 dev_err(&pdev->dev, "query hca failed\n");
850 goto out;
851 }
852
853 err = mlx5_query_board_id(dev);
854 if (err) {
855 dev_err(&pdev->dev, "query board id failed\n");
856 goto out;
857 }
858
859 err = mlx5_eq_init(dev);
860 if (err) {
861 dev_err(&pdev->dev, "failed to initialize eq\n");
862 goto out;
863 }
864
865 MLX5_INIT_DOORBELL_LOCK(&priv->cq_uar_lock);
866
867 err = mlx5_init_cq_table(dev);
868 if (err) {
869 dev_err(&pdev->dev, "failed to initialize cq table\n");
870 goto err_eq_cleanup;
871 }
872
873 mlx5_init_qp_table(dev);
874
875 mlx5_init_srq_table(dev);
876
877 mlx5_init_mkey_table(dev);
878
879 err = mlx5_init_rl_table(dev);
880 if (err) {
881 dev_err(&pdev->dev, "Failed to init rate limiting\n");
882 goto err_tables_cleanup;
883 }
884
c2d6e31a
MHY
885#ifdef CONFIG_MLX5_CORE_EN
886 err = mlx5_eswitch_init(dev);
887 if (err) {
888 dev_err(&pdev->dev, "Failed to init eswitch %d\n", err);
889 goto err_rl_cleanup;
890 }
891#endif
892
893 err = mlx5_sriov_init(dev);
894 if (err) {
895 dev_err(&pdev->dev, "Failed to init sriov %d\n", err);
896 goto err_eswitch_cleanup;
897 }
898
59211bd3
MHY
899 return 0;
900
c2d6e31a
MHY
901err_eswitch_cleanup:
902#ifdef CONFIG_MLX5_CORE_EN
903 mlx5_eswitch_cleanup(dev->priv.eswitch);
904
905err_rl_cleanup:
906#endif
907 mlx5_cleanup_rl_table(dev);
908
59211bd3
MHY
909err_tables_cleanup:
910 mlx5_cleanup_mkey_table(dev);
911 mlx5_cleanup_srq_table(dev);
912 mlx5_cleanup_qp_table(dev);
913 mlx5_cleanup_cq_table(dev);
914
915err_eq_cleanup:
916 mlx5_eq_cleanup(dev);
917
918out:
919 return err;
920}
921
922static void mlx5_cleanup_once(struct mlx5_core_dev *dev)
923{
c2d6e31a
MHY
924 mlx5_sriov_cleanup(dev);
925#ifdef CONFIG_MLX5_CORE_EN
926 mlx5_eswitch_cleanup(dev->priv.eswitch);
927#endif
59211bd3
MHY
928 mlx5_cleanup_rl_table(dev);
929 mlx5_cleanup_mkey_table(dev);
930 mlx5_cleanup_srq_table(dev);
931 mlx5_cleanup_qp_table(dev);
932 mlx5_cleanup_cq_table(dev);
933 mlx5_eq_cleanup(dev);
934}
935
936static int mlx5_load_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
937 bool boot)
a31208b1
MD
938{
939 struct pci_dev *pdev = dev->pdev;
940 int err;
941
89d44f0a 942 mutex_lock(&dev->intf_state_mutex);
5fc7197d 943 if (test_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state)) {
89d44f0a
MD
944 dev_warn(&dev->pdev->dev, "%s: interface is up, NOP\n",
945 __func__);
946 goto out;
947 }
948
e126ba97
EC
949 dev_info(&pdev->dev, "firmware version: %d.%d.%d\n", fw_rev_maj(dev),
950 fw_rev_min(dev), fw_rev_sub(dev));
951
89d44f0a
MD
952 /* on load removing any previous indication of internal error, device is
953 * up
954 */
955 dev->state = MLX5_DEVICE_STATE_UP;
956
e126ba97
EC
957 err = mlx5_cmd_init(dev);
958 if (err) {
959 dev_err(&pdev->dev, "Failed initializing command interface, aborting\n");
89d44f0a 960 goto out_err;
e126ba97
EC
961 }
962
e3297246
EC
963 err = wait_fw_init(dev, FW_INIT_TIMEOUT_MILI);
964 if (err) {
965 dev_err(&dev->pdev->dev, "Firmware over %d MS in initializing state, aborting\n",
966 FW_INIT_TIMEOUT_MILI);
967 goto out_err;
968 }
969
0b107106 970 err = mlx5_core_enable_hca(dev, 0);
cd23b14b
EC
971 if (err) {
972 dev_err(&pdev->dev, "enable hca failed\n");
59211bd3 973 goto err_cmd_cleanup;
cd23b14b
EC
974 }
975
f62b8bb8
AV
976 err = mlx5_core_set_issi(dev);
977 if (err) {
978 dev_err(&pdev->dev, "failed to set issi\n");
979 goto err_disable_hca;
980 }
f62b8bb8 981
cd23b14b
EC
982 err = mlx5_satisfy_startup_pages(dev, 1);
983 if (err) {
984 dev_err(&pdev->dev, "failed to allocate boot pages\n");
985 goto err_disable_hca;
986 }
987
e126ba97
EC
988 err = set_hca_ctrl(dev);
989 if (err) {
990 dev_err(&pdev->dev, "set_hca_ctrl failed\n");
cd23b14b 991 goto reclaim_boot_pages;
e126ba97
EC
992 }
993
994 err = handle_hca_cap(dev);
995 if (err) {
996 dev_err(&pdev->dev, "handle_hca_cap failed\n");
cd23b14b 997 goto reclaim_boot_pages;
e126ba97
EC
998 }
999
f91e6d89
EBE
1000 err = handle_hca_cap_atomic(dev);
1001 if (err) {
1002 dev_err(&pdev->dev, "handle_hca_cap_atomic failed\n");
1003 goto reclaim_boot_pages;
e126ba97
EC
1004 }
1005
cd23b14b 1006 err = mlx5_satisfy_startup_pages(dev, 0);
e126ba97 1007 if (err) {
cd23b14b
EC
1008 dev_err(&pdev->dev, "failed to allocate init pages\n");
1009 goto reclaim_boot_pages;
e126ba97
EC
1010 }
1011
1012 err = mlx5_pagealloc_start(dev);
1013 if (err) {
1014 dev_err(&pdev->dev, "mlx5_pagealloc_start failed\n");
cd23b14b 1015 goto reclaim_boot_pages;
e126ba97
EC
1016 }
1017
1018 err = mlx5_cmd_init_hca(dev);
1019 if (err) {
1020 dev_err(&pdev->dev, "init hca failed\n");
1021 goto err_pagealloc_stop;
1022 }
1023
1024 mlx5_start_health_poll(dev);
1025
59211bd3
MHY
1026 if (boot && mlx5_init_once(dev, priv)) {
1027 dev_err(&pdev->dev, "sw objs init failed\n");
e126ba97
EC
1028 goto err_stop_poll;
1029 }
1030
1031 err = mlx5_enable_msix(dev);
1032 if (err) {
1033 dev_err(&pdev->dev, "enable msix failed\n");
59211bd3 1034 goto err_cleanup_once;
e126ba97
EC
1035 }
1036
1037 err = mlx5_alloc_uuars(dev, &priv->uuari);
1038 if (err) {
1039 dev_err(&pdev->dev, "Failed allocating uar, aborting\n");
59211bd3 1040 goto err_disable_msix;
e126ba97
EC
1041 }
1042
1043 err = mlx5_start_eqs(dev);
1044 if (err) {
1045 dev_err(&pdev->dev, "Failed to start pages and async EQs\n");
1046 goto err_free_uar;
1047 }
1048
233d05d2
SM
1049 err = alloc_comp_eqs(dev);
1050 if (err) {
1051 dev_err(&pdev->dev, "Failed to alloc completion EQs\n");
1052 goto err_stop_eqs;
1053 }
1054
db058a18 1055 err = mlx5_irq_set_affinity_hints(dev);
59211bd3 1056 if (err) {
db058a18 1057 dev_err(&pdev->dev, "Failed to alloc affinity hint cpumask\n");
59211bd3
MHY
1058 goto err_affinity_hints;
1059 }
e126ba97 1060
86d722ad
MG
1061 err = mlx5_init_fs(dev);
1062 if (err) {
1063 dev_err(&pdev->dev, "Failed to init flow steering\n");
1064 goto err_fs;
1065 }
1466cc5b 1066
073bb189 1067#ifdef CONFIG_MLX5_CORE_EN
c2d6e31a 1068 mlx5_eswitch_attach(dev->priv.eswitch);
073bb189
SM
1069#endif
1070
c2d6e31a 1071 err = mlx5_sriov_attach(dev);
fc50db98
EC
1072 if (err) {
1073 dev_err(&pdev->dev, "sriov init failed %d\n", err);
1074 goto err_sriov;
1075 }
1076
737a234b
MHY
1077 if (mlx5_device_registered(dev)) {
1078 mlx5_attach_device(dev);
1079 } else {
1080 err = mlx5_register_device(dev);
1081 if (err) {
1082 dev_err(&pdev->dev, "mlx5_register_device failed %d\n", err);
1083 goto err_reg_dev;
1084 }
a31208b1
MD
1085 }
1086
5fc7197d
MD
1087 clear_bit(MLX5_INTERFACE_STATE_DOWN, &dev->intf_state);
1088 set_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
89d44f0a
MD
1089out:
1090 mutex_unlock(&dev->intf_state_mutex);
1091
e126ba97
EC
1092 return 0;
1093
59211bd3 1094err_reg_dev:
c2d6e31a 1095 mlx5_sriov_detach(dev);
fc50db98 1096
59211bd3 1097err_sriov:
073bb189 1098#ifdef CONFIG_MLX5_CORE_EN
c2d6e31a 1099 mlx5_eswitch_detach(dev->priv.eswitch);
073bb189 1100#endif
86d722ad 1101 mlx5_cleanup_fs(dev);
59211bd3 1102
86d722ad 1103err_fs:
a31208b1 1104 mlx5_irq_clear_affinity_hints(dev);
59211bd3
MHY
1105
1106err_affinity_hints:
db058a18
SM
1107 free_comp_eqs(dev);
1108
233d05d2
SM
1109err_stop_eqs:
1110 mlx5_stop_eqs(dev);
1111
e126ba97
EC
1112err_free_uar:
1113 mlx5_free_uuars(dev, &priv->uuari);
1114
59211bd3 1115err_disable_msix:
e126ba97
EC
1116 mlx5_disable_msix(dev);
1117
59211bd3
MHY
1118err_cleanup_once:
1119 if (boot)
1120 mlx5_cleanup_once(dev);
1121
e126ba97
EC
1122err_stop_poll:
1123 mlx5_stop_health_poll(dev);
1bde6e30
EC
1124 if (mlx5_cmd_teardown_hca(dev)) {
1125 dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
89d44f0a 1126 goto out_err;
1bde6e30 1127 }
e126ba97
EC
1128
1129err_pagealloc_stop:
1130 mlx5_pagealloc_stop(dev);
1131
cd23b14b 1132reclaim_boot_pages:
e126ba97
EC
1133 mlx5_reclaim_startup_pages(dev);
1134
cd23b14b 1135err_disable_hca:
0b107106 1136 mlx5_core_disable_hca(dev, 0);
cd23b14b 1137
59211bd3 1138err_cmd_cleanup:
e126ba97
EC
1139 mlx5_cmd_cleanup(dev);
1140
89d44f0a
MD
1141out_err:
1142 dev->state = MLX5_DEVICE_STATE_INTERNAL_ERROR;
1143 mutex_unlock(&dev->intf_state_mutex);
1144
e126ba97
EC
1145 return err;
1146}
e126ba97 1147
59211bd3
MHY
1148static int mlx5_unload_one(struct mlx5_core_dev *dev, struct mlx5_priv *priv,
1149 bool cleanup)
e126ba97 1150{
89d44f0a 1151 int err = 0;
e126ba97 1152
89d44f0a 1153 mutex_lock(&dev->intf_state_mutex);
5fc7197d 1154 if (test_bit(MLX5_INTERFACE_STATE_DOWN, &dev->intf_state)) {
89d44f0a
MD
1155 dev_warn(&dev->pdev->dev, "%s: interface is down, NOP\n",
1156 __func__);
59211bd3
MHY
1157 if (cleanup)
1158 mlx5_cleanup_once(dev);
89d44f0a
MD
1159 goto out;
1160 }
6b6adee3 1161
737a234b
MHY
1162 if (mlx5_device_registered(dev))
1163 mlx5_detach_device(dev);
1164
c2d6e31a 1165 mlx5_sriov_detach(dev);
073bb189 1166#ifdef CONFIG_MLX5_CORE_EN
c2d6e31a 1167 mlx5_eswitch_detach(dev->priv.eswitch);
073bb189 1168#endif
86d722ad 1169 mlx5_cleanup_fs(dev);
db058a18 1170 mlx5_irq_clear_affinity_hints(dev);
233d05d2 1171 free_comp_eqs(dev);
e126ba97
EC
1172 mlx5_stop_eqs(dev);
1173 mlx5_free_uuars(dev, &priv->uuari);
e126ba97 1174 mlx5_disable_msix(dev);
59211bd3
MHY
1175 if (cleanup)
1176 mlx5_cleanup_once(dev);
e126ba97 1177 mlx5_stop_health_poll(dev);
ac6ea6e8
EC
1178 err = mlx5_cmd_teardown_hca(dev);
1179 if (err) {
1bde6e30 1180 dev_err(&dev->pdev->dev, "tear_down_hca failed, skip cleanup\n");
ac6ea6e8 1181 goto out;
1bde6e30 1182 }
e126ba97
EC
1183 mlx5_pagealloc_stop(dev);
1184 mlx5_reclaim_startup_pages(dev);
0b107106 1185 mlx5_core_disable_hca(dev, 0);
e126ba97 1186 mlx5_cmd_cleanup(dev);
9603b61d 1187
ac6ea6e8 1188out:
5fc7197d
MD
1189 clear_bit(MLX5_INTERFACE_STATE_UP, &dev->intf_state);
1190 set_bit(MLX5_INTERFACE_STATE_DOWN, &dev->intf_state);
89d44f0a 1191 mutex_unlock(&dev->intf_state_mutex);
ac6ea6e8 1192 return err;
9603b61d 1193}
64613d94 1194
9603b61d
JM
1195struct mlx5_core_event_handler {
1196 void (*event)(struct mlx5_core_dev *dev,
1197 enum mlx5_dev_event event,
1198 void *data);
1199};
1200
feae9087
OG
1201static const struct devlink_ops mlx5_devlink_ops = {
1202#ifdef CONFIG_MLX5_CORE_EN
1203 .eswitch_mode_set = mlx5_devlink_eswitch_mode_set,
1204 .eswitch_mode_get = mlx5_devlink_eswitch_mode_get,
1205#endif
1206};
f66f049f 1207
59211bd3 1208#define MLX5_IB_MOD "mlx5_ib"
9603b61d
JM
1209static int init_one(struct pci_dev *pdev,
1210 const struct pci_device_id *id)
1211{
1212 struct mlx5_core_dev *dev;
feae9087 1213 struct devlink *devlink;
9603b61d
JM
1214 struct mlx5_priv *priv;
1215 int err;
1216
feae9087
OG
1217 devlink = devlink_alloc(&mlx5_devlink_ops, sizeof(*dev));
1218 if (!devlink) {
9603b61d
JM
1219 dev_err(&pdev->dev, "kzalloc failed\n");
1220 return -ENOMEM;
1221 }
feae9087
OG
1222
1223 dev = devlink_priv(devlink);
9603b61d 1224 priv = &dev->priv;
fc50db98 1225 priv->pci_dev_data = id->driver_data;
9603b61d
JM
1226
1227 pci_set_drvdata(pdev, dev);
1228
1229 if (prof_sel < 0 || prof_sel >= ARRAY_SIZE(profile)) {
2974ab6e
SM
1230 mlx5_core_warn(dev,
1231 "selected profile out of range, selecting default (%d)\n",
1232 MLX5_DEFAULT_PROF);
9603b61d
JM
1233 prof_sel = MLX5_DEFAULT_PROF;
1234 }
1235 dev->profile = &profile[prof_sel];
a31208b1 1236 dev->pdev = pdev;
9603b61d
JM
1237 dev->event = mlx5_core_event;
1238
364d1798
EC
1239 INIT_LIST_HEAD(&priv->ctx_list);
1240 spin_lock_init(&priv->ctx_lock);
89d44f0a
MD
1241 mutex_init(&dev->pci_status_mutex);
1242 mutex_init(&dev->intf_state_mutex);
a31208b1 1243 err = mlx5_pci_init(dev, priv);
9603b61d 1244 if (err) {
a31208b1
MD
1245 dev_err(&pdev->dev, "mlx5_pci_init failed with error code %d\n", err);
1246 goto clean_dev;
9603b61d
JM
1247 }
1248
ac6ea6e8
EC
1249 err = mlx5_health_init(dev);
1250 if (err) {
1251 dev_err(&pdev->dev, "mlx5_health_init failed with error code %d\n", err);
1252 goto close_pci;
1253 }
1254
59211bd3
MHY
1255 mlx5_pagealloc_init(dev);
1256
1257 err = mlx5_load_one(dev, priv, true);
9603b61d 1258 if (err) {
a31208b1 1259 dev_err(&pdev->dev, "mlx5_load_one failed with error code %d\n", err);
ac6ea6e8 1260 goto clean_health;
9603b61d 1261 }
59211bd3 1262
737a234b
MHY
1263 err = request_module_nowait(MLX5_IB_MOD);
1264 if (err)
1265 pr_info("failed request module on %s\n", MLX5_IB_MOD);
9603b61d 1266
feae9087
OG
1267 err = devlink_register(devlink, &pdev->dev);
1268 if (err)
1269 goto clean_load;
1270
9603b61d
JM
1271 return 0;
1272
feae9087 1273clean_load:
59211bd3 1274 mlx5_unload_one(dev, priv, true);
ac6ea6e8 1275clean_health:
59211bd3 1276 mlx5_pagealloc_cleanup(dev);
ac6ea6e8 1277 mlx5_health_cleanup(dev);
a31208b1
MD
1278close_pci:
1279 mlx5_pci_close(dev, priv);
1280clean_dev:
1281 pci_set_drvdata(pdev, NULL);
feae9087 1282 devlink_free(devlink);
a31208b1 1283
9603b61d
JM
1284 return err;
1285}
a31208b1 1286
9603b61d
JM
1287static void remove_one(struct pci_dev *pdev)
1288{
1289 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
feae9087 1290 struct devlink *devlink = priv_to_devlink(dev);
a31208b1 1291 struct mlx5_priv *priv = &dev->priv;
9603b61d 1292
feae9087 1293 devlink_unregister(devlink);
737a234b
MHY
1294 mlx5_unregister_device(dev);
1295
59211bd3 1296 if (mlx5_unload_one(dev, priv, true)) {
a31208b1 1297 dev_err(&dev->pdev->dev, "mlx5_unload_one failed\n");
ac6ea6e8 1298 mlx5_health_cleanup(dev);
a31208b1
MD
1299 return;
1300 }
737a234b 1301
59211bd3 1302 mlx5_pagealloc_cleanup(dev);
ac6ea6e8 1303 mlx5_health_cleanup(dev);
a31208b1
MD
1304 mlx5_pci_close(dev, priv);
1305 pci_set_drvdata(pdev, NULL);
feae9087 1306 devlink_free(devlink);
9603b61d
JM
1307}
1308
89d44f0a
MD
1309static pci_ers_result_t mlx5_pci_err_detected(struct pci_dev *pdev,
1310 pci_channel_state_t state)
1311{
1312 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1313 struct mlx5_priv *priv = &dev->priv;
1314
1315 dev_info(&pdev->dev, "%s was called\n", __func__);
1316 mlx5_enter_error_state(dev);
59211bd3 1317 mlx5_unload_one(dev, priv, false);
1061c90f 1318 pci_save_state(pdev);
89d44f0a
MD
1319 mlx5_pci_disable_device(dev);
1320 return state == pci_channel_io_perm_failure ?
1321 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
1322}
1323
d57847dc
DJ
1324/* wait for the device to show vital signs by waiting
1325 * for the health counter to start counting.
89d44f0a 1326 */
d57847dc 1327static int wait_vital(struct pci_dev *pdev)
89d44f0a
MD
1328{
1329 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1330 struct mlx5_core_health *health = &dev->priv.health;
1331 const int niter = 100;
d57847dc 1332 u32 last_count = 0;
89d44f0a 1333 u32 count;
89d44f0a
MD
1334 int i;
1335
89d44f0a
MD
1336 for (i = 0; i < niter; i++) {
1337 count = ioread32be(health->health_counter);
1338 if (count && count != 0xffffffff) {
d57847dc
DJ
1339 if (last_count && last_count != count) {
1340 dev_info(&pdev->dev, "Counter value 0x%x after %d iterations\n", count, i);
1341 return 0;
1342 }
1343 last_count = count;
89d44f0a
MD
1344 }
1345 msleep(50);
1346 }
1347
d57847dc 1348 return -ETIMEDOUT;
89d44f0a
MD
1349}
1350
1061c90f 1351static pci_ers_result_t mlx5_pci_slot_reset(struct pci_dev *pdev)
89d44f0a
MD
1352{
1353 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
89d44f0a
MD
1354 int err;
1355
1356 dev_info(&pdev->dev, "%s was called\n", __func__);
1357
1061c90f 1358 err = mlx5_pci_enable_device(dev);
d57847dc 1359 if (err) {
1061c90f
MHY
1360 dev_err(&pdev->dev, "%s: mlx5_pci_enable_device failed with error code: %d\n"
1361 , __func__, err);
1362 return PCI_ERS_RESULT_DISCONNECT;
1363 }
1364
1365 pci_set_master(pdev);
1366 pci_restore_state(pdev);
1367
1368 if (wait_vital(pdev)) {
d57847dc 1369 dev_err(&pdev->dev, "%s: wait_vital timed out\n", __func__);
1061c90f 1370 return PCI_ERS_RESULT_DISCONNECT;
d57847dc 1371 }
89d44f0a 1372
1061c90f
MHY
1373 return PCI_ERS_RESULT_RECOVERED;
1374}
1375
1376void mlx5_disable_device(struct mlx5_core_dev *dev)
1377{
1378 mlx5_pci_err_detected(dev->pdev, 0);
1379}
1380
1381static void mlx5_pci_resume(struct pci_dev *pdev)
1382{
1383 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1384 struct mlx5_priv *priv = &dev->priv;
1385 int err;
1386
1387 dev_info(&pdev->dev, "%s was called\n", __func__);
1388
59211bd3 1389 err = mlx5_load_one(dev, priv, false);
89d44f0a
MD
1390 if (err)
1391 dev_err(&pdev->dev, "%s: mlx5_load_one failed with error code: %d\n"
1392 , __func__, err);
1393 else
1394 dev_info(&pdev->dev, "%s: device recovered\n", __func__);
1395}
1396
1397static const struct pci_error_handlers mlx5_err_handler = {
1398 .error_detected = mlx5_pci_err_detected,
1399 .slot_reset = mlx5_pci_slot_reset,
1400 .resume = mlx5_pci_resume
1401};
1402
5fc7197d
MD
1403static void shutdown(struct pci_dev *pdev)
1404{
1405 struct mlx5_core_dev *dev = pci_get_drvdata(pdev);
1406 struct mlx5_priv *priv = &dev->priv;
1407
1408 dev_info(&pdev->dev, "Shutdown was called\n");
1409 /* Notify mlx5 clients that the kernel is being shut down */
1410 set_bit(MLX5_INTERFACE_STATE_SHUTDOWN, &dev->intf_state);
59211bd3 1411 mlx5_unload_one(dev, priv, false);
5fc7197d
MD
1412 mlx5_pci_disable_device(dev);
1413}
1414
9603b61d 1415static const struct pci_device_id mlx5_core_pci_table[] = {
fc50db98
EC
1416 { PCI_VDEVICE(MELLANOX, 0x1011) }, /* Connect-IB */
1417 { PCI_VDEVICE(MELLANOX, 0x1012), MLX5_PCI_DEV_IS_VF}, /* Connect-IB VF */
1418 { PCI_VDEVICE(MELLANOX, 0x1013) }, /* ConnectX-4 */
1419 { PCI_VDEVICE(MELLANOX, 0x1014), MLX5_PCI_DEV_IS_VF}, /* ConnectX-4 VF */
1420 { PCI_VDEVICE(MELLANOX, 0x1015) }, /* ConnectX-4LX */
1421 { PCI_VDEVICE(MELLANOX, 0x1016), MLX5_PCI_DEV_IS_VF}, /* ConnectX-4LX VF */
7092fe86 1422 { PCI_VDEVICE(MELLANOX, 0x1017) }, /* ConnectX-5, PCIe 3.0 */
64dbbdfe 1423 { PCI_VDEVICE(MELLANOX, 0x1018), MLX5_PCI_DEV_IS_VF}, /* ConnectX-5 VF */
7092fe86 1424 { PCI_VDEVICE(MELLANOX, 0x1019) }, /* ConnectX-5, PCIe 4.0 */
9603b61d
JM
1425 { 0, }
1426};
1427
1428MODULE_DEVICE_TABLE(pci, mlx5_core_pci_table);
1429
1430static struct pci_driver mlx5_core_driver = {
1431 .name = DRIVER_NAME,
1432 .id_table = mlx5_core_pci_table,
1433 .probe = init_one,
89d44f0a 1434 .remove = remove_one,
5fc7197d 1435 .shutdown = shutdown,
fc50db98
EC
1436 .err_handler = &mlx5_err_handler,
1437 .sriov_configure = mlx5_core_sriov_configure,
9603b61d 1438};
e126ba97
EC
1439
1440static int __init init(void)
1441{
1442 int err;
1443
1444 mlx5_register_debugfs();
e126ba97 1445
9603b61d
JM
1446 err = pci_register_driver(&mlx5_core_driver);
1447 if (err)
ac6ea6e8 1448 goto err_debug;
9603b61d 1449
f62b8bb8
AV
1450#ifdef CONFIG_MLX5_CORE_EN
1451 mlx5e_init();
1452#endif
1453
e126ba97
EC
1454 return 0;
1455
e126ba97
EC
1456err_debug:
1457 mlx5_unregister_debugfs();
1458 return err;
1459}
1460
1461static void __exit cleanup(void)
1462{
f62b8bb8
AV
1463#ifdef CONFIG_MLX5_CORE_EN
1464 mlx5e_cleanup();
1465#endif
9603b61d 1466 pci_unregister_driver(&mlx5_core_driver);
e126ba97
EC
1467 mlx5_unregister_debugfs();
1468}
1469
1470module_init(init);
1471module_exit(cleanup);
This page took 0.412841 seconds and 5 git commands to generate.