Fix common misspellings
[deliverable/linux.git] / drivers / net / sfc / net_driver.h
CommitLineData
8ceee660
BH
1/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
0a6f40c6 4 * Copyright 2005-2011 Solarflare Communications Inc.
8ceee660
BH
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
62776d03
BH
16#if defined(EFX_ENABLE_DEBUG) && !defined(DEBUG)
17#define DEBUG
18#endif
19
8ceee660
BH
20#include <linux/version.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/ethtool.h>
24#include <linux/if_vlan.h>
90d683af 25#include <linux/timer.h>
68e7f45e 26#include <linux/mdio.h>
8ceee660
BH
27#include <linux/list.h>
28#include <linux/pci.h>
29#include <linux/device.h>
30#include <linux/highmem.h>
31#include <linux/workqueue.h>
10ed61c4 32#include <linux/vmalloc.h>
37b5a603 33#include <linux/i2c.h>
8ceee660
BH
34
35#include "enum.h"
36#include "bitfield.h"
8ceee660 37
8ceee660
BH
38/**************************************************************************
39 *
40 * Build definitions
41 *
42 **************************************************************************/
c5d5f5fd 43
6d84b986 44#define EFX_DRIVER_VERSION "3.1"
8ceee660
BH
45
46#ifdef EFX_ENABLE_DEBUG
47#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
48#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
49#else
50#define EFX_BUG_ON_PARANOID(x) do {} while (0)
51#define EFX_WARN_ON_PARANOID(x) do {} while (0)
52#endif
53
8ceee660
BH
54/**************************************************************************
55 *
56 * Efx data structures
57 *
58 **************************************************************************/
59
60#define EFX_MAX_CHANNELS 32
8ceee660
BH
61#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
62
a4900ac9
BH
63/* Checksum generation is a per-queue option in hardware, so each
64 * queue visible to the networking core is backed by two hardware TX
65 * queues. */
94b274bf
BH
66#define EFX_MAX_TX_TC 2
67#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
68#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
69#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
70#define EFX_TXQ_TYPES 4
71#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
60ac1065 72
8ceee660
BH
73/**
74 * struct efx_special_buffer - An Efx special buffer
75 * @addr: CPU base address of the buffer
76 * @dma_addr: DMA base address of the buffer
77 * @len: Buffer length, in bytes
78 * @index: Buffer index within controller;s buffer table
79 * @entries: Number of buffer table entries
80 *
81 * Special buffers are used for the event queues and the TX and RX
82 * descriptor queues for each channel. They are *not* used for the
83 * actual transmit and receive buffers.
8ceee660
BH
84 */
85struct efx_special_buffer {
86 void *addr;
87 dma_addr_t dma_addr;
88 unsigned int len;
89 int index;
90 int entries;
91};
92
127e6e10
BH
93enum efx_flush_state {
94 FLUSH_NONE,
95 FLUSH_PENDING,
96 FLUSH_FAILED,
97 FLUSH_DONE,
98};
99
8ceee660
BH
100/**
101 * struct efx_tx_buffer - An Efx TX buffer
102 * @skb: The associated socket buffer.
103 * Set only on the final fragment of a packet; %NULL for all other
104 * fragments. When this fragment completes, then we can free this
105 * skb.
b9b39b62
BH
106 * @tsoh: The associated TSO header structure, or %NULL if this
107 * buffer is not a TSO header.
8ceee660
BH
108 * @dma_addr: DMA address of the fragment.
109 * @len: Length of this fragment.
110 * This field is zero when the queue slot is empty.
111 * @continuation: True if this fragment is not the end of a packet.
112 * @unmap_single: True if pci_unmap_single should be used.
8ceee660
BH
113 * @unmap_len: Length of this fragment to unmap
114 */
115struct efx_tx_buffer {
116 const struct sk_buff *skb;
b9b39b62 117 struct efx_tso_header *tsoh;
8ceee660
BH
118 dma_addr_t dma_addr;
119 unsigned short len;
dc8cfa55
BH
120 bool continuation;
121 bool unmap_single;
8ceee660
BH
122 unsigned short unmap_len;
123};
124
125/**
126 * struct efx_tx_queue - An Efx TX queue
127 *
128 * This is a ring buffer of TX fragments.
129 * Since the TX completion path always executes on the same
130 * CPU and the xmit path can operate on different CPUs,
131 * performance is increased by ensuring that the completion
132 * path and the xmit path operate on different cache lines.
133 * This is particularly important if the xmit path is always
134 * executing on one CPU which is different from the completion
135 * path. There is also a cache line for members which are
136 * read but not written on the fast path.
137 *
138 * @efx: The associated Efx NIC
139 * @queue: DMA queue number
8ceee660 140 * @channel: The associated channel
c04bfc6b 141 * @core_txq: The networking core TX queue structure
8ceee660
BH
142 * @buffer: The software buffer ring
143 * @txd: The hardware descriptor ring
ecc910f5 144 * @ptr_mask: The size of the ring minus 1.
94b274bf 145 * @initialised: Has hardware queue been initialised?
6bc5d3a9 146 * @flushed: Used when handling queue flushing
8ceee660
BH
147 * @read_count: Current read pointer.
148 * This is the number of buffers that have been removed from both rings.
cd38557d
BH
149 * @old_write_count: The value of @write_count when last checked.
150 * This is here for performance reasons. The xmit path will
151 * only get the up-to-date value of @write_count if this
152 * variable indicates that the queue is empty. This is to
153 * avoid cache-line ping-pong between the xmit path and the
154 * completion path.
8ceee660
BH
155 * @insert_count: Current insert pointer
156 * This is the number of buffers that have been added to the
157 * software ring.
158 * @write_count: Current write pointer
159 * This is the number of buffers that have been added to the
160 * hardware ring.
161 * @old_read_count: The value of read_count when last checked.
162 * This is here for performance reasons. The xmit path will
163 * only get the up-to-date value of read_count if this
164 * variable indicates that the queue is full. This is to
165 * avoid cache-line ping-pong between the xmit path and the
166 * completion path.
b9b39b62
BH
167 * @tso_headers_free: A list of TSO headers allocated for this TX queue
168 * that are not in use, and so available for new TSO sends. The list
169 * is protected by the TX queue lock.
170 * @tso_bursts: Number of times TSO xmit invoked by kernel
171 * @tso_long_headers: Number of packets with headers too long for standard
172 * blocks
173 * @tso_packets: Number of packets via the TSO xmit path
cd38557d
BH
174 * @pushes: Number of times the TX push feature has been used
175 * @empty_read_count: If the completion path has seen the queue as empty
176 * and the transmission path has not yet checked this, the value of
177 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
8ceee660
BH
178 */
179struct efx_tx_queue {
180 /* Members which don't change on the fast path */
181 struct efx_nic *efx ____cacheline_aligned_in_smp;
a4900ac9 182 unsigned queue;
8ceee660 183 struct efx_channel *channel;
c04bfc6b 184 struct netdev_queue *core_txq;
8ceee660
BH
185 struct efx_tx_buffer *buffer;
186 struct efx_special_buffer txd;
ecc910f5 187 unsigned int ptr_mask;
94b274bf 188 bool initialised;
127e6e10 189 enum efx_flush_state flushed;
8ceee660
BH
190
191 /* Members used mainly on the completion path */
192 unsigned int read_count ____cacheline_aligned_in_smp;
cd38557d 193 unsigned int old_write_count;
8ceee660
BH
194
195 /* Members used only on the xmit path */
196 unsigned int insert_count ____cacheline_aligned_in_smp;
197 unsigned int write_count;
198 unsigned int old_read_count;
b9b39b62
BH
199 struct efx_tso_header *tso_headers_free;
200 unsigned int tso_bursts;
201 unsigned int tso_long_headers;
202 unsigned int tso_packets;
cd38557d
BH
203 unsigned int pushes;
204
205 /* Members shared between paths and sometimes updated */
206 unsigned int empty_read_count ____cacheline_aligned_in_smp;
207#define EFX_EMPTY_COUNT_VALID 0x80000000
8ceee660
BH
208};
209
210/**
211 * struct efx_rx_buffer - An Efx RX data buffer
212 * @dma_addr: DMA base address of the buffer
213 * @skb: The associated socket buffer, if any.
214 * If both this and page are %NULL, the buffer slot is currently free.
215 * @page: The associated page buffer, if any.
216 * If both this and skb are %NULL, the buffer slot is currently free.
8ceee660 217 * @len: Buffer length, in bytes.
8ba5366a 218 * @is_page: Indicates if @page is valid. If false, @skb is valid.
8ceee660
BH
219 */
220struct efx_rx_buffer {
221 dma_addr_t dma_addr;
8ba5366a
SH
222 union {
223 struct sk_buff *skb;
224 struct page *page;
225 } u;
8ceee660 226 unsigned int len;
8ba5366a 227 bool is_page;
8ceee660
BH
228};
229
62b330ba
SH
230/**
231 * struct efx_rx_page_state - Page-based rx buffer state
232 *
233 * Inserted at the start of every page allocated for receive buffers.
234 * Used to facilitate sharing dma mappings between recycled rx buffers
235 * and those passed up to the kernel.
236 *
237 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
238 * When refcnt falls to zero, the page is unmapped for dma
239 * @dma_addr: The dma address of this page.
240 */
241struct efx_rx_page_state {
242 unsigned refcnt;
243 dma_addr_t dma_addr;
244
245 unsigned int __pad[0] ____cacheline_aligned;
246};
247
8ceee660
BH
248/**
249 * struct efx_rx_queue - An Efx RX queue
250 * @efx: The associated Efx NIC
8ceee660
BH
251 * @buffer: The software buffer ring
252 * @rxd: The hardware descriptor ring
ecc910f5 253 * @ptr_mask: The size of the ring minus 1.
8ceee660
BH
254 * @added_count: Number of buffers added to the receive queue.
255 * @notified_count: Number of buffers given to NIC (<= @added_count).
256 * @removed_count: Number of buffers removed from the receive queue.
8ceee660
BH
257 * @max_fill: RX descriptor maximum fill level (<= ring size)
258 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
259 * (<= @max_fill)
260 * @fast_fill_limit: The level to which a fast fill will fill
261 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
262 * @min_fill: RX descriptor minimum non-zero fill level.
263 * This records the minimum fill level observed when a ring
264 * refill was triggered.
8ceee660
BH
265 * @alloc_page_count: RX allocation strategy counter.
266 * @alloc_skb_count: RX allocation strategy counter.
90d683af 267 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
6bc5d3a9 268 * @flushed: Use when handling queue flushing
8ceee660
BH
269 */
270struct efx_rx_queue {
271 struct efx_nic *efx;
8ceee660
BH
272 struct efx_rx_buffer *buffer;
273 struct efx_special_buffer rxd;
ecc910f5 274 unsigned int ptr_mask;
8ceee660
BH
275
276 int added_count;
277 int notified_count;
278 int removed_count;
8ceee660
BH
279 unsigned int max_fill;
280 unsigned int fast_fill_trigger;
281 unsigned int fast_fill_limit;
282 unsigned int min_fill;
283 unsigned int min_overfill;
284 unsigned int alloc_page_count;
285 unsigned int alloc_skb_count;
90d683af 286 struct timer_list slow_fill;
8ceee660
BH
287 unsigned int slow_fill_count;
288
127e6e10 289 enum efx_flush_state flushed;
8ceee660
BH
290};
291
292/**
293 * struct efx_buffer - An Efx general-purpose buffer
294 * @addr: host base address of the buffer
295 * @dma_addr: DMA base address of the buffer
296 * @len: Buffer length, in bytes
297 *
754c653a 298 * The NIC uses these buffers for its interrupt status registers and
8ceee660
BH
299 * MAC stats dumps.
300 */
301struct efx_buffer {
302 void *addr;
303 dma_addr_t dma_addr;
304 unsigned int len;
305};
306
307
8ceee660
BH
308enum efx_rx_alloc_method {
309 RX_ALLOC_METHOD_AUTO = 0,
310 RX_ALLOC_METHOD_SKB = 1,
311 RX_ALLOC_METHOD_PAGE = 2,
312};
313
314/**
315 * struct efx_channel - An Efx channel
316 *
317 * A channel comprises an event queue, at least one TX queue, at least
318 * one RX queue, and an associated tasklet for processing the event
319 * queue.
320 *
321 * @efx: Associated Efx NIC
8ceee660 322 * @channel: Channel instance number
8ceee660
BH
323 * @enabled: Channel enabled indicator
324 * @irq: IRQ number (MSI and MSI-X only)
0d86ebd8 325 * @irq_moderation: IRQ moderation value (in hardware ticks)
8ceee660
BH
326 * @napi_dev: Net device used with NAPI
327 * @napi_str: NAPI control structure
8ceee660
BH
328 * @work_pending: Is work pending via NAPI?
329 * @eventq: Event queue buffer
ecc910f5 330 * @eventq_mask: Event queue pointer mask
8ceee660
BH
331 * @eventq_read_ptr: Event queue read pointer
332 * @last_eventq_read_ptr: Last event queue read pointer value.
d730dc52 333 * @magic_count: Event queue test event count
6fb70fd1
BH
334 * @irq_count: Number of IRQs since last adaptive moderation decision
335 * @irq_mod_score: IRQ moderation score
8ceee660
BH
336 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
337 * and diagnostic counters
338 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
339 * descriptors
8ceee660 340 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
8ceee660
BH
341 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
342 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
c1ac403b 343 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
8ceee660
BH
344 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
345 * @n_rx_overlength: Count of RX_OVERLENGTH errors
346 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
8313aca3 347 * @rx_queue: RX queue for this channel
8313aca3 348 * @tx_queue: TX queues for this channel
8ceee660
BH
349 */
350struct efx_channel {
351 struct efx_nic *efx;
8ceee660 352 int channel;
dc8cfa55 353 bool enabled;
8ceee660 354 int irq;
8ceee660
BH
355 unsigned int irq_moderation;
356 struct net_device *napi_dev;
357 struct napi_struct napi_str;
dc8cfa55 358 bool work_pending;
8ceee660 359 struct efx_special_buffer eventq;
ecc910f5 360 unsigned int eventq_mask;
8ceee660
BH
361 unsigned int eventq_read_ptr;
362 unsigned int last_eventq_read_ptr;
d730dc52 363 unsigned int magic_count;
8ceee660 364
6fb70fd1
BH
365 unsigned int irq_count;
366 unsigned int irq_mod_score;
64d8ad6d
BH
367#ifdef CONFIG_RFS_ACCEL
368 unsigned int rfs_filters_added;
369#endif
6fb70fd1 370
8ceee660
BH
371 int rx_alloc_level;
372 int rx_alloc_push_pages;
8ceee660
BH
373
374 unsigned n_rx_tobe_disc;
8ceee660
BH
375 unsigned n_rx_ip_hdr_chksum_err;
376 unsigned n_rx_tcp_udp_chksum_err;
c1ac403b 377 unsigned n_rx_mcast_mismatch;
8ceee660
BH
378 unsigned n_rx_frm_trunc;
379 unsigned n_rx_overlength;
380 unsigned n_skbuff_leaks;
381
382 /* Used to pipeline received packets in order to optimise memory
383 * access with prefetches.
384 */
385 struct efx_rx_buffer *rx_pkt;
dc8cfa55 386 bool rx_pkt_csummed;
8ceee660 387
8313aca3 388 struct efx_rx_queue rx_queue;
94b274bf 389 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
8ceee660
BH
390};
391
398468ed
BH
392enum efx_led_mode {
393 EFX_LED_OFF = 0,
394 EFX_LED_ON = 1,
395 EFX_LED_DEFAULT = 2
396};
397
c459302d
BH
398#define STRING_TABLE_LOOKUP(val, member) \
399 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
400
401extern const char *efx_loopback_mode_names[];
402extern const unsigned int efx_loopback_mode_max;
403#define LOOPBACK_MODE(efx) \
404 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
405
c459302d
BH
406extern const char *efx_reset_type_names[];
407extern const unsigned int efx_reset_type_max;
408#define RESET_TYPE(type) \
409 STRING_TABLE_LOOKUP(type, efx_reset_type)
3273c2e8 410
8ceee660
BH
411enum efx_int_mode {
412 /* Be careful if altering to correct macro below */
413 EFX_INT_MODE_MSIX = 0,
414 EFX_INT_MODE_MSI = 1,
415 EFX_INT_MODE_LEGACY = 2,
416 EFX_INT_MODE_MAX /* Insert any new items before this */
417};
418#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
419
8ceee660
BH
420enum nic_state {
421 STATE_INIT = 0,
422 STATE_RUNNING = 1,
423 STATE_FINI = 2,
3c78708f 424 STATE_DISABLED = 3,
8ceee660
BH
425 STATE_MAX,
426};
427
428/*
429 * Alignment of page-allocated RX buffers
430 *
431 * Controls the number of bytes inserted at the start of an RX buffer.
432 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
433 * of the skb->head for hardware DMA].
434 */
13e9ab11 435#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
8ceee660
BH
436#define EFX_PAGE_IP_ALIGN 0
437#else
438#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
439#endif
440
441/*
442 * Alignment of the skb->head which wraps a page-allocated RX buffer
443 *
444 * The skb allocated to wrap an rx_buffer can have this alignment. Since
445 * the data is memcpy'd from the rx_buf, it does not need to be equal to
446 * EFX_PAGE_IP_ALIGN.
447 */
448#define EFX_PAGE_SKB_ALIGN 2
449
450/* Forward declaration */
451struct efx_nic;
452
453/* Pseudo bit-mask flow control field */
454enum efx_fc_type {
3f926da8
BH
455 EFX_FC_RX = FLOW_CTRL_RX,
456 EFX_FC_TX = FLOW_CTRL_TX,
8ceee660
BH
457 EFX_FC_AUTO = 4,
458};
459
eb50c0d6
BH
460/**
461 * struct efx_link_state - Current state of the link
462 * @up: Link is up
463 * @fd: Link is full-duplex
464 * @fc: Actual flow control flags
465 * @speed: Link speed (Mbps)
466 */
467struct efx_link_state {
468 bool up;
469 bool fd;
470 enum efx_fc_type fc;
471 unsigned int speed;
472};
473
fdaa9aed
SH
474static inline bool efx_link_state_equal(const struct efx_link_state *left,
475 const struct efx_link_state *right)
476{
477 return left->up == right->up && left->fd == right->fd &&
478 left->fc == right->fc && left->speed == right->speed;
479}
480
177dfcd8
BH
481/**
482 * struct efx_mac_operations - Efx MAC operations table
483 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
484 * @update_stats: Update statistics
9007b9fa 485 * @check_fault: Check fault state. True if fault present.
177dfcd8
BH
486 */
487struct efx_mac_operations {
d3245b28 488 int (*reconfigure) (struct efx_nic *efx);
177dfcd8 489 void (*update_stats) (struct efx_nic *efx);
9007b9fa 490 bool (*check_fault)(struct efx_nic *efx);
177dfcd8
BH
491};
492
8ceee660
BH
493/**
494 * struct efx_phy_operations - Efx PHY operations table
c1c4f453
BH
495 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
496 * efx->loopback_modes.
8ceee660
BH
497 * @init: Initialise PHY
498 * @fini: Shut down PHY
499 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
fdaa9aed
SH
500 * @poll: Update @link_state and report whether it changed.
501 * Serialised by the mac_lock.
177dfcd8
BH
502 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
503 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
af4ad9bc 504 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
04cc8cac 505 * (only needed where AN bit is set in mmds)
4f16c073 506 * @test_alive: Test that PHY is 'alive' (online)
c1c4f453 507 * @test_name: Get the name of a PHY-specific test/result
4f16c073 508 * @run_tests: Run tests and record results as appropriate (offline).
1796721a 509 * Flags are the ethtool tests flags.
8ceee660
BH
510 */
511struct efx_phy_operations {
c1c4f453 512 int (*probe) (struct efx_nic *efx);
8ceee660
BH
513 int (*init) (struct efx_nic *efx);
514 void (*fini) (struct efx_nic *efx);
ff3b00a0 515 void (*remove) (struct efx_nic *efx);
d3245b28 516 int (*reconfigure) (struct efx_nic *efx);
fdaa9aed 517 bool (*poll) (struct efx_nic *efx);
177dfcd8
BH
518 void (*get_settings) (struct efx_nic *efx,
519 struct ethtool_cmd *ecmd);
520 int (*set_settings) (struct efx_nic *efx,
521 struct ethtool_cmd *ecmd);
af4ad9bc 522 void (*set_npage_adv) (struct efx_nic *efx, u32);
4f16c073 523 int (*test_alive) (struct efx_nic *efx);
c1c4f453 524 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
1796721a 525 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
8ceee660
BH
526};
527
f8b87c17
BH
528/**
529 * @enum efx_phy_mode - PHY operating mode flags
530 * @PHY_MODE_NORMAL: on and should pass traffic
531 * @PHY_MODE_TX_DISABLED: on with TX disabled
3e133c44
BH
532 * @PHY_MODE_LOW_POWER: set to low power through MDIO
533 * @PHY_MODE_OFF: switched off through external control
f8b87c17
BH
534 * @PHY_MODE_SPECIAL: on but will not pass traffic
535 */
536enum efx_phy_mode {
537 PHY_MODE_NORMAL = 0,
538 PHY_MODE_TX_DISABLED = 1,
3e133c44
BH
539 PHY_MODE_LOW_POWER = 2,
540 PHY_MODE_OFF = 4,
f8b87c17
BH
541 PHY_MODE_SPECIAL = 8,
542};
543
544static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
545{
8c8661e4 546 return !!(mode & ~PHY_MODE_TX_DISABLED);
f8b87c17
BH
547}
548
8ceee660
BH
549/*
550 * Efx extended statistics
551 *
552 * Not all statistics are provided by all supported MACs. The purpose
553 * is this structure is to contain the raw statistics provided by each
554 * MAC.
555 */
556struct efx_mac_stats {
557 u64 tx_bytes;
558 u64 tx_good_bytes;
559 u64 tx_bad_bytes;
560 unsigned long tx_packets;
561 unsigned long tx_bad;
562 unsigned long tx_pause;
563 unsigned long tx_control;
564 unsigned long tx_unicast;
565 unsigned long tx_multicast;
566 unsigned long tx_broadcast;
567 unsigned long tx_lt64;
568 unsigned long tx_64;
569 unsigned long tx_65_to_127;
570 unsigned long tx_128_to_255;
571 unsigned long tx_256_to_511;
572 unsigned long tx_512_to_1023;
573 unsigned long tx_1024_to_15xx;
574 unsigned long tx_15xx_to_jumbo;
575 unsigned long tx_gtjumbo;
576 unsigned long tx_collision;
577 unsigned long tx_single_collision;
578 unsigned long tx_multiple_collision;
579 unsigned long tx_excessive_collision;
580 unsigned long tx_deferred;
581 unsigned long tx_late_collision;
582 unsigned long tx_excessive_deferred;
583 unsigned long tx_non_tcpudp;
584 unsigned long tx_mac_src_error;
585 unsigned long tx_ip_src_error;
586 u64 rx_bytes;
587 u64 rx_good_bytes;
588 u64 rx_bad_bytes;
589 unsigned long rx_packets;
590 unsigned long rx_good;
591 unsigned long rx_bad;
592 unsigned long rx_pause;
593 unsigned long rx_control;
594 unsigned long rx_unicast;
595 unsigned long rx_multicast;
596 unsigned long rx_broadcast;
597 unsigned long rx_lt64;
598 unsigned long rx_64;
599 unsigned long rx_65_to_127;
600 unsigned long rx_128_to_255;
601 unsigned long rx_256_to_511;
602 unsigned long rx_512_to_1023;
603 unsigned long rx_1024_to_15xx;
604 unsigned long rx_15xx_to_jumbo;
605 unsigned long rx_gtjumbo;
606 unsigned long rx_bad_lt64;
607 unsigned long rx_bad_64_to_15xx;
608 unsigned long rx_bad_15xx_to_jumbo;
609 unsigned long rx_bad_gtjumbo;
610 unsigned long rx_overflow;
611 unsigned long rx_missed;
612 unsigned long rx_false_carrier;
613 unsigned long rx_symbol_error;
614 unsigned long rx_align_error;
615 unsigned long rx_length_error;
616 unsigned long rx_internal_error;
617 unsigned long rx_good_lt64;
618};
619
620/* Number of bits used in a multicast filter hash address */
621#define EFX_MCAST_HASH_BITS 8
622
623/* Number of (single-bit) entries in a multicast filter hash */
624#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
625
626/* An Efx multicast filter hash */
627union efx_multicast_hash {
628 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
629 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
630};
631
64eebcfd
BH
632struct efx_filter_state;
633
8ceee660
BH
634/**
635 * struct efx_nic - an Efx NIC
636 * @name: Device name (net device name or bus id before net device registered)
637 * @pci_dev: The PCI device
638 * @type: Controller type attributes
639 * @legacy_irq: IRQ number
94dec6a2 640 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
8d9853d9
BH
641 * @workqueue: Workqueue for port reconfigures and the HW monitor.
642 * Work items do not hold and must not acquire RTNL.
6977dc63 643 * @workqueue_name: Name of workqueue
8ceee660 644 * @reset_work: Scheduled reset workitem
8ceee660
BH
645 * @membase_phys: Memory BAR value as physical address
646 * @membase: Memory BAR value
8ceee660 647 * @interrupt_mode: Interrupt mode
6fb70fd1
BH
648 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
649 * @irq_rx_moderation: IRQ moderation time for RX event queues
62776d03 650 * @msg_enable: Log message enable flags
8ceee660
BH
651 * @state: Device state flag. Serialised by the rtnl_lock.
652 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
653 * @tx_queue: TX DMA queues
654 * @rx_queue: RX DMA queues
655 * @channel: Channels
4642610c 656 * @channel_name: Names for channels and their IRQs
ecc910f5
SH
657 * @rxq_entries: Size of receive queues requested by user.
658 * @txq_entries: Size of transmit queues requested by user.
0484e0db 659 * @next_buffer_table: First available buffer table id
28b581ab 660 * @n_channels: Number of channels in use
a4900ac9
BH
661 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
662 * @n_tx_channels: Number of channels used for TX
8ceee660
BH
663 * @rx_buffer_len: RX buffer length
664 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
78d4189d 665 * @rx_hash_key: Toeplitz hash key for RSS
765c9f46 666 * @rx_indir_table: Indirection table for RSS
0484e0db
BH
667 * @int_error_count: Number of internal errors seen recently
668 * @int_error_expire: Time at which error count will be expired
8ceee660 669 * @irq_status: Interrupt status buffer
c28884c5 670 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
63695459 671 * @fatal_irq_level: IRQ level (bit number) used for serious errors
76884835 672 * @mtd_list: List of MTDs attached to the NIC
25985edc 673 * @nic_data: Hardware dependent state
8c8661e4
BH
674 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
675 * @port_inhibited, efx_monitor() and efx_reconfigure_port()
8ceee660 676 * @port_enabled: Port enabled indicator.
fdaa9aed
SH
677 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
678 * efx_mac_work() with kernel interfaces. Safe to read under any
679 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
680 * be held to modify it.
8c8661e4 681 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
8ceee660
BH
682 * @port_initialized: Port initialized?
683 * @net_dev: Operating system network device. Consider holding the rtnl lock
684 * @rx_checksum_enabled: RX checksumming enabled
8ceee660 685 * @stats_buffer: DMA buffer for statistics
177dfcd8 686 * @mac_op: MAC interface
8ceee660 687 * @phy_type: PHY type
8ceee660
BH
688 * @phy_op: PHY interface
689 * @phy_data: PHY private data (including PHY-specific stats)
68e7f45e 690 * @mdio: PHY MDIO interface
8880f4ec 691 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
8c8661e4 692 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
d3245b28 693 * @link_advertising: Autonegotiation advertising flags
eb50c0d6 694 * @link_state: Current state of the link
8ceee660
BH
695 * @n_link_state_changes: Number of times the link has changed state
696 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
697 * @multicast_hash: Multicast hash table
04cc8cac 698 * @wanted_fc: Wanted flow control flags
8be4f3e6 699 * @mac_work: Work item for changing MAC promiscuity and multicast hash
3273c2e8
BH
700 * @loopback_mode: Loopback status
701 * @loopback_modes: Supported loopback mode bitmask
702 * @loopback_selftest: Offline self-test private state
ab28c12a
BH
703 * @monitor_work: Hardware monitor workitem
704 * @biu_lock: BIU (bus interface unit) lock
705 * @last_irq_cpu: Last CPU to handle interrupt.
706 * This register is written with the SMP processor ID whenever an
707 * interrupt is handled. It is used by efx_nic_test_interrupt()
708 * to verify that an interrupt has occurred.
709 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
710 * @mac_stats: MAC statistics. These include all statistics the MACs
711 * can provide. Generic code converts these into a standard
712 * &struct net_device_stats.
713 * @stats_lock: Statistics update lock. Serialises statistics fetches
8ceee660 714 *
754c653a 715 * This is stored in the private area of the &struct net_device.
8ceee660
BH
716 */
717struct efx_nic {
ab28c12a
BH
718 /* The following fields should be written very rarely */
719
8ceee660
BH
720 char name[IFNAMSIZ];
721 struct pci_dev *pci_dev;
722 const struct efx_nic_type *type;
723 int legacy_irq;
94dec6a2 724 bool legacy_irq_enabled;
8ceee660 725 struct workqueue_struct *workqueue;
6977dc63 726 char workqueue_name[16];
8ceee660 727 struct work_struct reset_work;
086ea356 728 resource_size_t membase_phys;
8ceee660 729 void __iomem *membase;
ab28c12a 730
8ceee660 731 enum efx_int_mode interrupt_mode;
6fb70fd1
BH
732 bool irq_rx_adaptive;
733 unsigned int irq_rx_moderation;
62776d03 734 u32 msg_enable;
8ceee660 735
8ceee660
BH
736 enum nic_state state;
737 enum reset_type reset_pending;
738
8313aca3 739 struct efx_channel *channel[EFX_MAX_CHANNELS];
efbc2d7c 740 char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
8ceee660 741
ecc910f5
SH
742 unsigned rxq_entries;
743 unsigned txq_entries;
0484e0db 744 unsigned next_buffer_table;
a4900ac9
BH
745 unsigned n_channels;
746 unsigned n_rx_channels;
97653431 747 unsigned tx_channel_offset;
a4900ac9 748 unsigned n_tx_channels;
8ceee660
BH
749 unsigned int rx_buffer_len;
750 unsigned int rx_buffer_order;
5d3a6fca 751 u8 rx_hash_key[40];
765c9f46 752 u32 rx_indir_table[128];
8ceee660 753
0484e0db
BH
754 unsigned int_error_count;
755 unsigned long int_error_expire;
756
8ceee660 757 struct efx_buffer irq_status;
c28884c5 758 unsigned irq_zero_count;
63695459 759 unsigned fatal_irq_level;
8ceee660 760
76884835
BH
761#ifdef CONFIG_SFC_MTD
762 struct list_head mtd_list;
763#endif
4a5b504d 764
8880f4ec 765 void *nic_data;
8ceee660
BH
766
767 struct mutex mac_lock;
766ca0fa 768 struct work_struct mac_work;
dc8cfa55 769 bool port_enabled;
8c8661e4 770 bool port_inhibited;
8ceee660 771
dc8cfa55 772 bool port_initialized;
8ceee660 773 struct net_device *net_dev;
dc8cfa55 774 bool rx_checksum_enabled;
8ceee660 775
8ceee660 776 struct efx_buffer stats_buffer;
8ceee660 777
177dfcd8 778 struct efx_mac_operations *mac_op;
8ceee660 779
c1c4f453 780 unsigned int phy_type;
8ceee660
BH
781 struct efx_phy_operations *phy_op;
782 void *phy_data;
68e7f45e 783 struct mdio_if_info mdio;
8880f4ec 784 unsigned int mdio_bus;
f8b87c17 785 enum efx_phy_mode phy_mode;
8ceee660 786
d3245b28 787 u32 link_advertising;
eb50c0d6 788 struct efx_link_state link_state;
8ceee660
BH
789 unsigned int n_link_state_changes;
790
dc8cfa55 791 bool promiscuous;
8ceee660 792 union efx_multicast_hash multicast_hash;
04cc8cac 793 enum efx_fc_type wanted_fc;
8ceee660
BH
794
795 atomic_t rx_reset;
3273c2e8 796 enum efx_loopback_mode loopback_mode;
e58f69f4 797 u64 loopback_modes;
3273c2e8
BH
798
799 void *loopback_selftest;
64eebcfd
BH
800
801 struct efx_filter_state *filter_state;
ab28c12a
BH
802
803 /* The following fields may be written more often */
804
805 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
806 spinlock_t biu_lock;
807 volatile signed int last_irq_cpu;
808 unsigned n_rx_nodesc_drop_cnt;
809 struct efx_mac_stats mac_stats;
810 spinlock_t stats_lock;
8ceee660
BH
811};
812
55668611
BH
813static inline int efx_dev_registered(struct efx_nic *efx)
814{
815 return efx->net_dev->reg_state == NETREG_REGISTERED;
816}
817
818/* Net device name, for inclusion in log messages if it has been registered.
819 * Use efx->name not efx->net_dev->name so that races with (un)registration
820 * are harmless.
821 */
822static inline const char *efx_dev_name(struct efx_nic *efx)
823{
824 return efx_dev_registered(efx) ? efx->name : "";
825}
826
8880f4ec
BH
827static inline unsigned int efx_port_num(struct efx_nic *efx)
828{
3df95ce9 829 return efx->net_dev->dev_id;
8880f4ec
BH
830}
831
8ceee660
BH
832/**
833 * struct efx_nic_type - Efx device type definition
ef2b90ee
BH
834 * @probe: Probe the controller
835 * @remove: Free resources allocated by probe()
836 * @init: Initialise the controller
837 * @fini: Shut down the controller
838 * @monitor: Periodic function for polling link state and hardware monitor
839 * @reset: Reset the controller hardware and possibly the PHY. This will
840 * be called while the controller is uninitialised.
841 * @probe_port: Probe the MAC and PHY
842 * @remove_port: Free resources allocated by probe_port()
40641ed9 843 * @handle_global_event: Handle a "global" event (may be %NULL)
ef2b90ee
BH
844 * @prepare_flush: Prepare the hardware for flushing the DMA queues
845 * @update_stats: Update statistics not provided by event handling
846 * @start_stats: Start the regular fetching of statistics
847 * @stop_stats: Stop the regular fetching of statistics
06629f07 848 * @set_id_led: Set state of identifying LED or revert to automatic function
ef2b90ee
BH
849 * @push_irq_moderation: Apply interrupt moderation value
850 * @push_multicast_hash: Apply multicast hash table
d3245b28 851 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
89c758fa
BH
852 * @get_wol: Get WoL configuration from driver state
853 * @set_wol: Push WoL configuration to the NIC
854 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
9bfc4bb1 855 * @test_registers: Test read/write functionality of control registers
0aa3fbaa 856 * @test_nvram: Test validity of NVRAM contents
b895d73e 857 * @default_mac_ops: efx_mac_operations to set at startup
daeda630 858 * @revision: Hardware architecture revision
8ceee660
BH
859 * @mem_map_size: Memory BAR mapped size
860 * @txd_ptr_tbl_base: TX descriptor ring base address
861 * @rxd_ptr_tbl_base: RX descriptor ring base address
862 * @buf_tbl_base: Buffer table base address
863 * @evq_ptr_tbl_base: Event queue pointer table base address
864 * @evq_rptr_tbl_base: Event queue read-pointer table base address
8ceee660 865 * @max_dma_mask: Maximum possible DMA mask
39c9cf07
BH
866 * @rx_buffer_hash_size: Size of hash at start of RX buffer
867 * @rx_buffer_padding: Size of padding at end of RX buffer
8ceee660
BH
868 * @max_interrupt_mode: Highest capability interrupt mode supported
869 * from &enum efx_init_mode.
870 * @phys_addr_channels: Number of channels with physically addressed
871 * descriptors
0228f5cd
BH
872 * @tx_dc_base: Base address in SRAM of TX queue descriptor caches
873 * @rx_dc_base: Base address in SRAM of RX queue descriptor caches
c383b537
BH
874 * @offload_features: net_device feature flags for protocol offload
875 * features implemented in hardware
eb9f6744
BH
876 * @reset_world_flags: Flags for additional components covered by
877 * reset method RESET_TYPE_WORLD
8ceee660
BH
878 */
879struct efx_nic_type {
ef2b90ee
BH
880 int (*probe)(struct efx_nic *efx);
881 void (*remove)(struct efx_nic *efx);
882 int (*init)(struct efx_nic *efx);
883 void (*fini)(struct efx_nic *efx);
884 void (*monitor)(struct efx_nic *efx);
885 int (*reset)(struct efx_nic *efx, enum reset_type method);
886 int (*probe_port)(struct efx_nic *efx);
887 void (*remove_port)(struct efx_nic *efx);
40641ed9 888 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
ef2b90ee
BH
889 void (*prepare_flush)(struct efx_nic *efx);
890 void (*update_stats)(struct efx_nic *efx);
891 void (*start_stats)(struct efx_nic *efx);
892 void (*stop_stats)(struct efx_nic *efx);
06629f07 893 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
ef2b90ee
BH
894 void (*push_irq_moderation)(struct efx_channel *channel);
895 void (*push_multicast_hash)(struct efx_nic *efx);
d3245b28 896 int (*reconfigure_port)(struct efx_nic *efx);
89c758fa
BH
897 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
898 int (*set_wol)(struct efx_nic *efx, u32 type);
899 void (*resume_wol)(struct efx_nic *efx);
9bfc4bb1 900 int (*test_registers)(struct efx_nic *efx);
0aa3fbaa 901 int (*test_nvram)(struct efx_nic *efx);
b895d73e
SH
902 struct efx_mac_operations *default_mac_ops;
903
daeda630 904 int revision;
8ceee660
BH
905 unsigned int mem_map_size;
906 unsigned int txd_ptr_tbl_base;
907 unsigned int rxd_ptr_tbl_base;
908 unsigned int buf_tbl_base;
909 unsigned int evq_ptr_tbl_base;
910 unsigned int evq_rptr_tbl_base;
9bbd7d9a 911 u64 max_dma_mask;
39c9cf07 912 unsigned int rx_buffer_hash_size;
8ceee660
BH
913 unsigned int rx_buffer_padding;
914 unsigned int max_interrupt_mode;
915 unsigned int phys_addr_channels;
0228f5cd
BH
916 unsigned int tx_dc_base;
917 unsigned int rx_dc_base;
04ed3e74 918 u32 offload_features;
eb9f6744 919 u32 reset_world_flags;
8ceee660
BH
920};
921
922/**************************************************************************
923 *
924 * Prototypes and inline functions
925 *
926 *************************************************************************/
927
f7d12cdc
BH
928static inline struct efx_channel *
929efx_get_channel(struct efx_nic *efx, unsigned index)
930{
931 EFX_BUG_ON_PARANOID(index >= efx->n_channels);
8313aca3 932 return efx->channel[index];
f7d12cdc
BH
933}
934
8ceee660
BH
935/* Iterate over all used channels */
936#define efx_for_each_channel(_channel, _efx) \
8313aca3
BH
937 for (_channel = (_efx)->channel[0]; \
938 _channel; \
939 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
940 (_efx)->channel[_channel->channel + 1] : NULL)
8ceee660 941
97653431
BH
942static inline struct efx_tx_queue *
943efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
944{
945 EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
946 type >= EFX_TXQ_TYPES);
947 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
948}
f7d12cdc 949
525da907
BH
950static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
951{
952 return channel->channel - channel->efx->tx_channel_offset <
953 channel->efx->n_tx_channels;
954}
955
f7d12cdc
BH
956static inline struct efx_tx_queue *
957efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
958{
525da907
BH
959 EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
960 type >= EFX_TXQ_TYPES);
961 return &channel->tx_queue[type];
f7d12cdc 962}
8ceee660 963
94b274bf
BH
964static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
965{
966 return !(tx_queue->efx->net_dev->num_tc < 2 &&
967 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
968}
969
8ceee660
BH
970/* Iterate over all TX queues belonging to a channel */
971#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
525da907
BH
972 if (!efx_channel_has_tx_queues(_channel)) \
973 ; \
974 else \
975 for (_tx_queue = (_channel)->tx_queue; \
94b274bf
BH
976 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
977 efx_tx_queue_used(_tx_queue); \
525da907 978 _tx_queue++)
8ceee660 979
94b274bf
BH
980/* Iterate over all possible TX queues belonging to a channel */
981#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
982 for (_tx_queue = (_channel)->tx_queue; \
983 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
984 _tx_queue++)
985
f7d12cdc
BH
986static inline struct efx_rx_queue *
987efx_get_rx_queue(struct efx_nic *efx, unsigned index)
988{
989 EFX_BUG_ON_PARANOID(index >= efx->n_rx_channels);
8313aca3 990 return &efx->channel[index]->rx_queue;
f7d12cdc
BH
991}
992
525da907
BH
993static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
994{
995 return channel->channel < channel->efx->n_rx_channels;
996}
997
f7d12cdc
BH
998static inline struct efx_rx_queue *
999efx_channel_get_rx_queue(struct efx_channel *channel)
1000{
525da907
BH
1001 EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
1002 return &channel->rx_queue;
f7d12cdc
BH
1003}
1004
8ceee660
BH
1005/* Iterate over all RX queues belonging to a channel */
1006#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
525da907
BH
1007 if (!efx_channel_has_rx_queue(_channel)) \
1008 ; \
1009 else \
1010 for (_rx_queue = &(_channel)->rx_queue; \
1011 _rx_queue; \
1012 _rx_queue = NULL)
8ceee660 1013
ba1e8a35
BH
1014static inline struct efx_channel *
1015efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1016{
8313aca3 1017 return container_of(rx_queue, struct efx_channel, rx_queue);
ba1e8a35
BH
1018}
1019
1020static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1021{
8313aca3 1022 return efx_rx_queue_channel(rx_queue)->channel;
ba1e8a35
BH
1023}
1024
8ceee660
BH
1025/* Returns a pointer to the specified receive buffer in the RX
1026 * descriptor queue.
1027 */
1028static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1029 unsigned int index)
1030{
807540ba 1031 return &rx_queue->buffer[index];
8ceee660
BH
1032}
1033
1034/* Set bit in a little-endian bitfield */
18c2fc04 1035static inline void set_bit_le(unsigned nr, unsigned char *addr)
8ceee660
BH
1036{
1037 addr[nr / 8] |= (1 << (nr % 8));
1038}
1039
1040/* Clear bit in a little-endian bitfield */
18c2fc04 1041static inline void clear_bit_le(unsigned nr, unsigned char *addr)
8ceee660
BH
1042{
1043 addr[nr / 8] &= ~(1 << (nr % 8));
1044}
1045
1046
1047/**
1048 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1049 *
1050 * This calculates the maximum frame length that will be used for a
1051 * given MTU. The frame length will be equal to the MTU plus a
1052 * constant amount of header space and padding. This is the quantity
1053 * that the net driver will program into the MAC as the maximum frame
1054 * length.
1055 *
754c653a 1056 * The 10G MAC requires 8-byte alignment on the frame
8ceee660 1057 * length, so we round up to the nearest 8.
cc11763b
BH
1058 *
1059 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1060 * XGMII cycle). If the frame length reaches the maximum value in the
1061 * same cycle, the XMAC can miss the IPG altogether. We work around
1062 * this by adding a further 16 bytes.
8ceee660
BH
1063 */
1064#define EFX_MAX_FRAME_LEN(mtu) \
cc11763b 1065 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
8ceee660
BH
1066
1067
1068#endif /* EFX_NET_DRIVER_H */
This page took 0.460165 seconds and 5 git commands to generate.