Merge branch 'master' of git://git.kernel.org/pub/scm/linux/kernel/git/linville/wirel...
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / iwl-trans-pcie.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
4e318262 8 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
4e318262 33 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
e6bb4c9c 63#include <linux/interrupt.h>
87e5666c 64#include <linux/debugfs.h>
6d8f6eeb
EG
65#include <linux/bitops.h>
66#include <linux/gfp.h>
e6bb4c9c 67
c85eb619 68#include "iwl-trans.h"
c17d0681 69#include "iwl-trans-pcie-int.h"
522376d2
EG
70#include "iwl-csr.h"
71#include "iwl-prph.h"
48f20d35 72#include "iwl-shared.h"
522376d2 73#include "iwl-eeprom.h"
7a10e3e4 74#include "iwl-agn-hw.h"
c85eb619 75
5a878bf6 76static int iwl_trans_rx_alloc(struct iwl_trans *trans)
c85eb619 77{
5a878bf6
EG
78 struct iwl_trans_pcie *trans_pcie =
79 IWL_TRANS_GET_PCIE_TRANS(trans);
80 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
81 struct device *dev = bus(trans)->dev;
c85eb619 82
5a878bf6 83 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
c85eb619
EG
84
85 spin_lock_init(&rxq->lock);
c85eb619
EG
86
87 if (WARN_ON(rxq->bd || rxq->rb_stts))
88 return -EINVAL;
89
90 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
84c816da
DH
91 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
92 &rxq->bd_dma, GFP_KERNEL);
c85eb619
EG
93 if (!rxq->bd)
94 goto err_bd;
c85eb619
EG
95
96 /*Allocate the driver's pointer to receive buffer status */
84c816da
DH
97 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
98 &rxq->rb_stts_dma, GFP_KERNEL);
c85eb619
EG
99 if (!rxq->rb_stts)
100 goto err_rb_stts;
c85eb619
EG
101
102 return 0;
103
104err_rb_stts:
a0f6b0a2
EG
105 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
106 rxq->bd, rxq->bd_dma);
c85eb619
EG
107 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
108 rxq->bd = NULL;
109err_bd:
110 return -ENOMEM;
111}
112
5a878bf6 113static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
c85eb619 114{
5a878bf6
EG
115 struct iwl_trans_pcie *trans_pcie =
116 IWL_TRANS_GET_PCIE_TRANS(trans);
117 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2 118 int i;
c85eb619
EG
119
120 /* Fill the rx_used queue with _all_ of the Rx buffers */
121 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
122 /* In the reset function, these buffers may have been allocated
123 * to an SKB, so we need to unmap and free potential storage */
124 if (rxq->pool[i].page != NULL) {
5a878bf6
EG
125 dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
126 PAGE_SIZE << hw_params(trans).rx_page_order,
c85eb619 127 DMA_FROM_DEVICE);
790428b6
EG
128 __free_pages(rxq->pool[i].page,
129 hw_params(trans).rx_page_order);
c85eb619
EG
130 rxq->pool[i].page = NULL;
131 }
132 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
133 }
a0f6b0a2
EG
134}
135
fd656935 136static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
ab697a9f
EG
137 struct iwl_rx_queue *rxq)
138{
139 u32 rb_size;
140 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
c17d0681 141 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
ab697a9f
EG
142
143 if (iwlagn_mod_params.amsdu_size_8K)
144 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
145 else
146 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
147
148 /* Stop Rx DMA */
83ed9015 149 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
ab697a9f
EG
150
151 /* Reset driver's Rx queue write index */
83ed9015 152 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
ab697a9f
EG
153
154 /* Tell device where to find RBD circular buffer in DRAM */
83ed9015 155 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
ab697a9f
EG
156 (u32)(rxq->bd_dma >> 8));
157
158 /* Tell device where in DRAM to update its Rx status */
83ed9015 159 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
ab697a9f
EG
160 rxq->rb_stts_dma >> 4);
161
162 /* Enable Rx DMA
163 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
164 * the credit mechanism in 5000 HW RX FIFO
165 * Direct rx interrupts to hosts
166 * Rx buffer size 4 or 8k
167 * RB timeout 0x10
168 * 256 RBDs
169 */
83ed9015 170 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
ab697a9f
EG
171 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
172 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
173 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
174 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
175 rb_size|
176 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
177 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
178
179 /* Set interrupt coalescing timer to default (2048 usecs) */
83ed9015 180 iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
ab697a9f
EG
181}
182
5a878bf6 183static int iwl_rx_init(struct iwl_trans *trans)
a0f6b0a2 184{
5a878bf6
EG
185 struct iwl_trans_pcie *trans_pcie =
186 IWL_TRANS_GET_PCIE_TRANS(trans);
187 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
188
a0f6b0a2
EG
189 int i, err;
190 unsigned long flags;
191
192 if (!rxq->bd) {
5a878bf6 193 err = iwl_trans_rx_alloc(trans);
a0f6b0a2
EG
194 if (err)
195 return err;
196 }
197
198 spin_lock_irqsave(&rxq->lock, flags);
199 INIT_LIST_HEAD(&rxq->rx_free);
200 INIT_LIST_HEAD(&rxq->rx_used);
201
5a878bf6 202 iwl_trans_rxq_free_rx_bufs(trans);
c85eb619
EG
203
204 for (i = 0; i < RX_QUEUE_SIZE; i++)
205 rxq->queue[i] = NULL;
206
207 /* Set us so that we have processed and used all buffers, but have
208 * not restocked the Rx queue with fresh buffers */
209 rxq->read = rxq->write = 0;
210 rxq->write_actual = 0;
211 rxq->free_count = 0;
212 spin_unlock_irqrestore(&rxq->lock, flags);
213
5a878bf6 214 iwlagn_rx_replenish(trans);
ab697a9f 215
fd656935 216 iwl_trans_rx_hw_init(trans, rxq);
ab697a9f 217
5a878bf6 218 spin_lock_irqsave(&trans->shrd->lock, flags);
ab697a9f 219 rxq->need_update = 1;
5a878bf6
EG
220 iwl_rx_queue_update_write_ptr(trans, rxq);
221 spin_unlock_irqrestore(&trans->shrd->lock, flags);
ab697a9f 222
c85eb619
EG
223 return 0;
224}
225
5a878bf6 226static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
a0f6b0a2 227{
5a878bf6
EG
228 struct iwl_trans_pcie *trans_pcie =
229 IWL_TRANS_GET_PCIE_TRANS(trans);
230 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
231
a0f6b0a2
EG
232 unsigned long flags;
233
234 /*if rxq->bd is NULL, it means that nothing has been allocated,
235 * exit now */
236 if (!rxq->bd) {
5a878bf6 237 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
a0f6b0a2
EG
238 return;
239 }
240
241 spin_lock_irqsave(&rxq->lock, flags);
5a878bf6 242 iwl_trans_rxq_free_rx_bufs(trans);
a0f6b0a2
EG
243 spin_unlock_irqrestore(&rxq->lock, flags);
244
5a878bf6 245 dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
a0f6b0a2
EG
246 rxq->bd, rxq->bd_dma);
247 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
248 rxq->bd = NULL;
249
250 if (rxq->rb_stts)
5a878bf6 251 dma_free_coherent(bus(trans)->dev,
a0f6b0a2
EG
252 sizeof(struct iwl_rb_status),
253 rxq->rb_stts, rxq->rb_stts_dma);
254 else
5a878bf6 255 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
a0f6b0a2
EG
256 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
257 rxq->rb_stts = NULL;
258}
259
6d8f6eeb 260static int iwl_trans_rx_stop(struct iwl_trans *trans)
c2c52e8b
EG
261{
262
263 /* stop Rx DMA */
83ed9015
EG
264 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
265 return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
c2c52e8b
EG
266 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
267}
268
6d8f6eeb 269static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
02aca585
EG
270 struct iwl_dma_ptr *ptr, size_t size)
271{
272 if (WARN_ON(ptr->addr))
273 return -EINVAL;
274
6d8f6eeb 275 ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
02aca585
EG
276 &ptr->dma, GFP_KERNEL);
277 if (!ptr->addr)
278 return -ENOMEM;
279 ptr->size = size;
280 return 0;
281}
282
6d8f6eeb 283static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
1359ca4f
EG
284 struct iwl_dma_ptr *ptr)
285{
286 if (unlikely(!ptr->addr))
287 return;
288
6d8f6eeb 289 dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
1359ca4f
EG
290 memset(ptr, 0, sizeof(*ptr));
291}
292
6d8f6eeb
EG
293static int iwl_trans_txq_alloc(struct iwl_trans *trans,
294 struct iwl_tx_queue *txq, int slots_num,
295 u32 txq_id)
02aca585 296{
ab9e212e 297 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
02aca585
EG
298 int i;
299
2c452297 300 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
02aca585
EG
301 return -EINVAL;
302
1359ca4f
EG
303 txq->q.n_window = slots_num;
304
7f90dce1
EG
305 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
306 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
02aca585
EG
307
308 if (!txq->meta || !txq->cmd)
309 goto error;
310
dfa2bdba
EG
311 if (txq_id == trans->shrd->cmd_queue)
312 for (i = 0; i < slots_num; i++) {
313 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
314 GFP_KERNEL);
315 if (!txq->cmd[i])
316 goto error;
317 }
02aca585
EG
318
319 /* Alloc driver data array and TFD circular buffer */
320 /* Driver private data, only for Tx (not command) queues,
321 * not shared with device. */
6d8f6eeb 322 if (txq_id != trans->shrd->cmd_queue) {
7f90dce1
EG
323 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
324 GFP_KERNEL);
2c452297 325 if (!txq->skbs) {
6d8f6eeb 326 IWL_ERR(trans, "kmalloc for auxiliary BD "
02aca585
EG
327 "structures failed\n");
328 goto error;
329 }
330 } else {
2c452297 331 txq->skbs = NULL;
02aca585
EG
332 }
333
334 /* Circular buffer of transmit frame descriptors (TFDs),
335 * shared with device */
6d8f6eeb
EG
336 txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
337 &txq->q.dma_addr, GFP_KERNEL);
02aca585 338 if (!txq->tfds) {
6d8f6eeb 339 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
02aca585
EG
340 goto error;
341 }
342 txq->q.id = txq_id;
343
344 return 0;
345error:
2c452297
EG
346 kfree(txq->skbs);
347 txq->skbs = NULL;
02aca585
EG
348 /* since txq->cmd has been zeroed,
349 * all non allocated cmd[i] will be NULL */
dfa2bdba 350 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
02aca585
EG
351 for (i = 0; i < slots_num; i++)
352 kfree(txq->cmd[i]);
353 kfree(txq->meta);
354 kfree(txq->cmd);
355 txq->meta = NULL;
356 txq->cmd = NULL;
357
358 return -ENOMEM;
359
360}
361
6d8f6eeb 362static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
02aca585
EG
363 int slots_num, u32 txq_id)
364{
365 int ret;
366
367 txq->need_update = 0;
368 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
369
370 /*
371 * For the default queues 0-3, set up the swq_id
372 * already -- all others need to get one later
373 * (if they need one at all).
374 */
375 if (txq_id < 4)
376 iwl_set_swq_id(txq, txq_id, txq_id);
377
378 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
379 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
380 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
381
382 /* Initialize queue's high/low-water marks, and head/tail indexes */
6d8f6eeb 383 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
02aca585
EG
384 txq_id);
385 if (ret)
386 return ret;
387
388 /*
389 * Tell nic where to find circular buffer of Tx Frame Descriptors for
390 * given Tx queue, and enable the DMA channel used for that queue.
391 * Circular buffer (TFD queue in DRAM) physical base address */
83ed9015 392 iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
02aca585
EG
393 txq->q.dma_addr >> 8);
394
395 return 0;
396}
397
c170b867
EG
398/**
399 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
400 */
6d8f6eeb 401static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
c170b867 402{
8ad71bef
EG
403 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
404 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
c170b867 405 struct iwl_queue *q = &txq->q;
39644e9a 406 enum dma_data_direction dma_dir;
984ecb92 407 unsigned long flags;
cda4ee3f 408 spinlock_t *lock;
c170b867
EG
409
410 if (!q->n_bd)
411 return;
412
39644e9a
EG
413 /* In the command queue, all the TBs are mapped as BIDI
414 * so unmap them as such.
415 */
cda4ee3f 416 if (txq_id == trans->shrd->cmd_queue) {
39644e9a 417 dma_dir = DMA_BIDIRECTIONAL;
cda4ee3f
EG
418 lock = &trans->hcmd_lock;
419 } else {
39644e9a 420 dma_dir = DMA_TO_DEVICE;
cda4ee3f
EG
421 lock = &trans->shrd->sta_lock;
422 }
39644e9a 423
cda4ee3f 424 spin_lock_irqsave(lock, flags);
c170b867
EG
425 while (q->write_ptr != q->read_ptr) {
426 /* The read_ptr needs to bound by q->n_window */
39644e9a
EG
427 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
428 dma_dir);
c170b867
EG
429 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
430 }
cda4ee3f 431 spin_unlock_irqrestore(lock, flags);
c170b867
EG
432}
433
1359ca4f
EG
434/**
435 * iwl_tx_queue_free - Deallocate DMA queue.
436 * @txq: Transmit queue to deallocate.
437 *
438 * Empty queue by removing and destroying all BD's.
439 * Free all buffers.
440 * 0-fill, but do not free "txq" descriptor structure.
441 */
6d8f6eeb 442static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
1359ca4f 443{
8ad71bef
EG
444 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
445 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
6d8f6eeb 446 struct device *dev = bus(trans)->dev;
1359ca4f
EG
447 int i;
448 if (WARN_ON(!txq))
449 return;
450
6d8f6eeb 451 iwl_tx_queue_unmap(trans, txq_id);
1359ca4f
EG
452
453 /* De-alloc array of command/tx buffers */
dfa2bdba
EG
454
455 if (txq_id == trans->shrd->cmd_queue)
456 for (i = 0; i < txq->q.n_window; i++)
457 kfree(txq->cmd[i]);
1359ca4f
EG
458
459 /* De-alloc circular buffer of TFDs */
460 if (txq->q.n_bd) {
ab9e212e 461 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
1359ca4f
EG
462 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
463 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
464 }
465
466 /* De-alloc array of per-TFD driver data */
2c452297
EG
467 kfree(txq->skbs);
468 txq->skbs = NULL;
1359ca4f
EG
469
470 /* deallocate arrays */
471 kfree(txq->cmd);
472 kfree(txq->meta);
473 txq->cmd = NULL;
474 txq->meta = NULL;
475
476 /* 0-fill queue descriptor structure */
477 memset(txq, 0, sizeof(*txq));
478}
479
480/**
481 * iwl_trans_tx_free - Free TXQ Context
482 *
483 * Destroy all TX DMA queues and structures
484 */
6d8f6eeb 485static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
1359ca4f
EG
486{
487 int txq_id;
8ad71bef 488 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1359ca4f
EG
489
490 /* Tx queues */
8ad71bef 491 if (trans_pcie->txq) {
d6189124 492 for (txq_id = 0;
6d8f6eeb
EG
493 txq_id < hw_params(trans).max_txq_num; txq_id++)
494 iwl_tx_queue_free(trans, txq_id);
1359ca4f
EG
495 }
496
8ad71bef
EG
497 kfree(trans_pcie->txq);
498 trans_pcie->txq = NULL;
1359ca4f 499
9d6b2cb1 500 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
1359ca4f 501
6d8f6eeb 502 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
1359ca4f
EG
503}
504
02aca585
EG
505/**
506 * iwl_trans_tx_alloc - allocate TX context
507 * Allocate all Tx DMA structures and initialize them
508 *
509 * @param priv
510 * @return error code
511 */
6d8f6eeb 512static int iwl_trans_tx_alloc(struct iwl_trans *trans)
02aca585
EG
513{
514 int ret;
515 int txq_id, slots_num;
8ad71bef 516 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 517
fd656935 518 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
ab9e212e
EG
519 sizeof(struct iwlagn_scd_bc_tbl);
520
02aca585
EG
521 /*It is not allowed to alloc twice, so warn when this happens.
522 * We cannot rely on the previous allocation, so free and fail */
8ad71bef 523 if (WARN_ON(trans_pcie->txq)) {
02aca585
EG
524 ret = -EINVAL;
525 goto error;
526 }
527
6d8f6eeb 528 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
ab9e212e 529 scd_bc_tbls_size);
02aca585 530 if (ret) {
6d8f6eeb 531 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
02aca585
EG
532 goto error;
533 }
534
535 /* Alloc keep-warm buffer */
9d6b2cb1 536 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
02aca585 537 if (ret) {
6d8f6eeb 538 IWL_ERR(trans, "Keep Warm allocation failed\n");
02aca585
EG
539 goto error;
540 }
541
7f90dce1
EG
542 trans_pcie->txq = kcalloc(hw_params(trans).max_txq_num,
543 sizeof(struct iwl_tx_queue), GFP_KERNEL);
8ad71bef 544 if (!trans_pcie->txq) {
6d8f6eeb 545 IWL_ERR(trans, "Not enough memory for txq\n");
02aca585
EG
546 ret = ENOMEM;
547 goto error;
548 }
549
550 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
6d8f6eeb
EG
551 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
552 slots_num = (txq_id == trans->shrd->cmd_queue) ?
02aca585 553 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
554 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
555 slots_num, txq_id);
02aca585 556 if (ret) {
6d8f6eeb 557 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
02aca585
EG
558 goto error;
559 }
560 }
561
562 return 0;
563
564error:
ae2c30bf 565 iwl_trans_pcie_tx_free(trans);
02aca585
EG
566
567 return ret;
568}
6d8f6eeb 569static int iwl_tx_init(struct iwl_trans *trans)
02aca585
EG
570{
571 int ret;
572 int txq_id, slots_num;
573 unsigned long flags;
574 bool alloc = false;
8ad71bef 575 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 576
8ad71bef 577 if (!trans_pcie->txq) {
6d8f6eeb 578 ret = iwl_trans_tx_alloc(trans);
02aca585
EG
579 if (ret)
580 goto error;
581 alloc = true;
582 }
583
6d8f6eeb 584 spin_lock_irqsave(&trans->shrd->lock, flags);
02aca585
EG
585
586 /* Turn off all Tx DMA fifos */
83ed9015 587 iwl_write_prph(bus(trans), SCD_TXFACT, 0);
02aca585
EG
588
589 /* Tell NIC where to find the "keep warm" buffer */
83ed9015
EG
590 iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
591 trans_pcie->kw.dma >> 4);
02aca585 592
6d8f6eeb 593 spin_unlock_irqrestore(&trans->shrd->lock, flags);
02aca585
EG
594
595 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
6d8f6eeb
EG
596 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
597 slots_num = (txq_id == trans->shrd->cmd_queue) ?
02aca585 598 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
599 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
600 slots_num, txq_id);
02aca585 601 if (ret) {
6d8f6eeb 602 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
02aca585
EG
603 goto error;
604 }
605 }
606
607 return 0;
608error:
609 /*Upon error, free only if we allocated something */
610 if (alloc)
ae2c30bf 611 iwl_trans_pcie_tx_free(trans);
02aca585
EG
612 return ret;
613}
614
3e10caeb 615static void iwl_set_pwr_vmain(struct iwl_trans *trans)
392f8b78
EG
616{
617/*
618 * (for documentation purposes)
619 * to set power to V_AUX, do:
620
621 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
83ed9015 622 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
392f8b78
EG
623 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
624 ~APMG_PS_CTRL_MSK_PWR_SRC);
625 */
626
83ed9015 627 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
392f8b78
EG
628 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
629 ~APMG_PS_CTRL_MSK_PWR_SRC);
630}
631
6d8f6eeb 632static int iwl_nic_init(struct iwl_trans *trans)
392f8b78
EG
633{
634 unsigned long flags;
635
636 /* nic_init */
6d8f6eeb 637 spin_lock_irqsave(&trans->shrd->lock, flags);
3e10caeb 638 iwl_apm_init(priv(trans));
392f8b78
EG
639
640 /* Set interrupt coalescing calibration timer to default (512 usecs) */
83ed9015
EG
641 iwl_write8(bus(trans), CSR_INT_COALESCING,
642 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
392f8b78 643
6d8f6eeb 644 spin_unlock_irqrestore(&trans->shrd->lock, flags);
392f8b78 645
3e10caeb 646 iwl_set_pwr_vmain(trans);
392f8b78 647
7a10e3e4 648 iwl_nic_config(priv(trans));
392f8b78
EG
649
650 /* Allocate the RX queue, or reset if it is already allocated */
6d8f6eeb 651 iwl_rx_init(trans);
392f8b78
EG
652
653 /* Allocate or reset and init all Tx and Command queues */
6d8f6eeb 654 if (iwl_tx_init(trans))
392f8b78
EG
655 return -ENOMEM;
656
fd656935 657 if (hw_params(trans).shadow_reg_enable) {
392f8b78 658 /* enable shadow regs in HW */
83ed9015 659 iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
392f8b78
EG
660 0x800FFFFF);
661 }
662
6d8f6eeb 663 set_bit(STATUS_INIT, &trans->shrd->status);
392f8b78
EG
664
665 return 0;
666}
667
668#define HW_READY_TIMEOUT (50)
669
670/* Note: returns poll_bit return value, which is >= 0 if success */
6d8f6eeb 671static int iwl_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
672{
673 int ret;
674
83ed9015 675 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
392f8b78
EG
676 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
677
678 /* See if we got it */
83ed9015 679 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
392f8b78
EG
680 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
681 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
682 HW_READY_TIMEOUT);
683
6d8f6eeb 684 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
685 return ret;
686}
687
688/* Note: returns standard 0/-ERROR code */
6d8f6eeb 689static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
690{
691 int ret;
692
6d8f6eeb 693 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 694
6d8f6eeb 695 ret = iwl_set_hw_ready(trans);
392f8b78
EG
696 if (ret >= 0)
697 return 0;
698
699 /* If HW is not ready, prepare the conditions to check again */
83ed9015 700 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
392f8b78
EG
701 CSR_HW_IF_CONFIG_REG_PREPARE);
702
83ed9015 703 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
392f8b78
EG
704 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
705 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
706
707 if (ret < 0)
708 return ret;
709
710 /* HW should be ready by now, check again. */
6d8f6eeb 711 ret = iwl_set_hw_ready(trans);
392f8b78
EG
712 if (ret >= 0)
713 return 0;
714 return ret;
715}
716
e13c0c59
EG
717#define IWL_AC_UNSET -1
718
719struct queue_to_fifo_ac {
720 s8 fifo, ac;
721};
722
723static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
724 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
725 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
726 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
727 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
728 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
729 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
730 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
731 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
732 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
733 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
734 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
735};
736
737static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
738 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
739 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
740 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
741 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
742 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
743 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
744 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
745 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
746 { IWL_TX_FIFO_BE_IPAN, 2, },
747 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
748 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
749};
750
751static const u8 iwlagn_bss_ac_to_fifo[] = {
752 IWL_TX_FIFO_VO,
753 IWL_TX_FIFO_VI,
754 IWL_TX_FIFO_BE,
755 IWL_TX_FIFO_BK,
756};
757static const u8 iwlagn_bss_ac_to_queue[] = {
758 0, 1, 2, 3,
759};
760static const u8 iwlagn_pan_ac_to_fifo[] = {
761 IWL_TX_FIFO_VO_IPAN,
762 IWL_TX_FIFO_VI_IPAN,
763 IWL_TX_FIFO_BE_IPAN,
764 IWL_TX_FIFO_BK_IPAN,
765};
766static const u8 iwlagn_pan_ac_to_queue[] = {
767 7, 6, 5, 4,
768};
769
6d8f6eeb 770static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
392f8b78
EG
771{
772 int ret;
e13c0c59
EG
773 struct iwl_trans_pcie *trans_pcie =
774 IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78 775
c91bd124 776 trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
e13c0c59
EG
777 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
778 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
779
780 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
781 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
782
783 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
784 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
392f8b78 785
c91bd124 786 if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
6d8f6eeb
EG
787 iwl_trans_pcie_prepare_card_hw(trans)) {
788 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
789 return -EIO;
790 }
791
792 /* If platform's RF_KILL switch is NOT set to KILL */
83ed9015 793 if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
392f8b78 794 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
6d8f6eeb 795 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
392f8b78 796 else
6d8f6eeb 797 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
392f8b78 798
6d8f6eeb 799 if (iwl_is_rfkill(trans->shrd)) {
3e10caeb 800 iwl_set_hw_rfkill_state(priv(trans), true);
6d8f6eeb 801 iwl_enable_interrupts(trans);
392f8b78
EG
802 return -ERFKILL;
803 }
804
83ed9015 805 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
392f8b78 806
6d8f6eeb 807 ret = iwl_nic_init(trans);
392f8b78 808 if (ret) {
6d8f6eeb 809 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
810 return ret;
811 }
812
813 /* make sure rfkill handshake bits are cleared */
83ed9015
EG
814 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
815 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
816 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
817
818 /* clear (again), then enable host interrupts */
83ed9015 819 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
6d8f6eeb 820 iwl_enable_interrupts(trans);
392f8b78
EG
821
822 /* really make sure rfkill handshake bits are cleared */
83ed9015
EG
823 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
824 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78
EG
825
826 return 0;
827}
828
b3c2ce13
EG
829/*
830 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
10b15e6f 831 * must be called under priv->shrd->lock and mac access
b3c2ce13 832 */
6d8f6eeb 833static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
b3c2ce13 834{
83ed9015 835 iwl_write_prph(bus(trans), SCD_TXFACT, mask);
b3c2ce13
EG
836}
837
6d8f6eeb 838static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
b3c2ce13
EG
839{
840 const struct queue_to_fifo_ac *queue_to_fifo;
105183b1
EG
841 struct iwl_trans_pcie *trans_pcie =
842 IWL_TRANS_GET_PCIE_TRANS(trans);
b3c2ce13
EG
843 u32 a;
844 unsigned long flags;
845 int i, chan;
846 u32 reg_val;
847
105183b1 848 spin_lock_irqsave(&trans->shrd->lock, flags);
b3c2ce13 849
83ed9015
EG
850 trans_pcie->scd_base_addr =
851 iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
105183b1 852 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
b3c2ce13 853 /* reset conext data memory */
105183b1 854 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
b3c2ce13 855 a += 4)
83ed9015 856 iwl_write_targ_mem(bus(trans), a, 0);
b3c2ce13 857 /* reset tx status memory */
105183b1 858 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
b3c2ce13 859 a += 4)
83ed9015 860 iwl_write_targ_mem(bus(trans), a, 0);
105183b1 861 for (; a < trans_pcie->scd_base_addr +
c91bd124 862 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
d6189124 863 a += 4)
83ed9015 864 iwl_write_targ_mem(bus(trans), a, 0);
b3c2ce13 865
83ed9015 866 iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
105183b1 867 trans_pcie->scd_bc_tbls.dma >> 10);
b3c2ce13
EG
868
869 /* Enable DMA channel */
870 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
83ed9015 871 iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
b3c2ce13
EG
872 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
873 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
874
875 /* Update FH chicken bits */
83ed9015
EG
876 reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
877 iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
b3c2ce13
EG
878 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
879
83ed9015 880 iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
c91bd124 881 SCD_QUEUECHAIN_SEL_ALL(trans));
83ed9015 882 iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
b3c2ce13
EG
883
884 /* initiate the queues */
c91bd124 885 for (i = 0; i < hw_params(trans).max_txq_num; i++) {
83ed9015
EG
886 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
887 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
888 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
b3c2ce13 889 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
83ed9015 890 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
b3c2ce13
EG
891 SCD_CONTEXT_QUEUE_OFFSET(i) +
892 sizeof(u32),
893 ((SCD_WIN_SIZE <<
894 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
895 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
896 ((SCD_FRAME_LIMIT <<
897 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
898 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
899 }
900
83ed9015 901 iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
105183b1 902 IWL_MASK(0, hw_params(trans).max_txq_num));
b3c2ce13
EG
903
904 /* Activate all Tx DMA/FIFO channels */
6d8f6eeb 905 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
b3c2ce13
EG
906
907 /* map queues to FIFOs */
7a10e3e4 908 if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
b3c2ce13
EG
909 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
910 else
911 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
912
6d8f6eeb 913 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
b3c2ce13
EG
914
915 /* make sure all queue are not stopped */
8ad71bef
EG
916 memset(&trans_pcie->queue_stopped[0], 0,
917 sizeof(trans_pcie->queue_stopped));
b3c2ce13 918 for (i = 0; i < 4; i++)
8ad71bef 919 atomic_set(&trans_pcie->queue_stop_count[i], 0);
b3c2ce13
EG
920
921 /* reset to 0 to enable all the queue first */
8ad71bef 922 trans_pcie->txq_ctx_active_msk = 0;
b3c2ce13 923
effcea16 924 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
72c04ce0 925 IWLAGN_FIRST_AMPDU_QUEUE);
effcea16 926 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
72c04ce0 927 IWLAGN_FIRST_AMPDU_QUEUE);
b3c2ce13 928
72c04ce0 929 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
b3c2ce13
EG
930 int fifo = queue_to_fifo[i].fifo;
931 int ac = queue_to_fifo[i].ac;
932
8ad71bef 933 iwl_txq_ctx_activate(trans_pcie, i);
b3c2ce13
EG
934
935 if (fifo == IWL_TX_FIFO_UNUSED)
936 continue;
937
938 if (ac != IWL_AC_UNSET)
8ad71bef
EG
939 iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
940 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
941 fifo, 0);
b3c2ce13
EG
942 }
943
6d8f6eeb 944 spin_unlock_irqrestore(&trans->shrd->lock, flags);
b3c2ce13
EG
945
946 /* Enable L1-Active */
83ed9015 947 iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
b3c2ce13
EG
948 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
949}
950
c170b867
EG
951/**
952 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
953 */
6d8f6eeb 954static int iwl_trans_tx_stop(struct iwl_trans *trans)
c170b867
EG
955{
956 int ch, txq_id;
957 unsigned long flags;
8ad71bef 958 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c170b867
EG
959
960 /* Turn off all Tx DMA fifos */
6d8f6eeb 961 spin_lock_irqsave(&trans->shrd->lock, flags);
c170b867 962
6d8f6eeb 963 iwl_trans_txq_set_sched(trans, 0);
c170b867
EG
964
965 /* Stop each Tx DMA channel, and wait for it to be idle */
02f6f659 966 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
83ed9015 967 iwl_write_direct32(bus(trans),
6d8f6eeb 968 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
83ed9015 969 if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
c170b867
EG
970 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
971 1000))
6d8f6eeb 972 IWL_ERR(trans, "Failing on timeout while stopping"
c170b867 973 " DMA channel %d [0x%08x]", ch,
83ed9015 974 iwl_read_direct32(bus(trans),
6d8f6eeb 975 FH_TSSR_TX_STATUS_REG));
c170b867 976 }
6d8f6eeb 977 spin_unlock_irqrestore(&trans->shrd->lock, flags);
c170b867 978
8ad71bef 979 if (!trans_pcie->txq) {
6d8f6eeb 980 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
c170b867
EG
981 return 0;
982 }
983
984 /* Unmap DMA from host system and free skb's */
6d8f6eeb
EG
985 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
986 iwl_tx_queue_unmap(trans, txq_id);
c170b867
EG
987
988 return 0;
989}
990
43e58856 991static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf
EG
992{
993 unsigned long flags;
43e58856 994 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ae2c30bf 995
43e58856 996 /* tell the device to stop sending interrupts */
ae2c30bf
EG
997 spin_lock_irqsave(&trans->shrd->lock, flags);
998 iwl_disable_interrupts(trans);
999 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1000
ab6cf8e8 1001 /* device going down, Stop using ICT table */
6d8f6eeb 1002 iwl_disable_ict(trans);
ab6cf8e8
EG
1003
1004 /*
1005 * If a HW restart happens during firmware loading,
1006 * then the firmware loading might call this function
1007 * and later it might be called again due to the
1008 * restart. So don't process again if the device is
1009 * already dead.
1010 */
6d8f6eeb
EG
1011 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
1012 iwl_trans_tx_stop(trans);
1013 iwl_trans_rx_stop(trans);
ab6cf8e8
EG
1014
1015 /* Power-down device's busmaster DMA clocks */
83ed9015 1016 iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
ab6cf8e8
EG
1017 APMG_CLK_VAL_DMA_CLK_RQT);
1018 udelay(5);
1019 }
1020
1021 /* Make sure (redundant) we've released our request to stay awake */
83ed9015 1022 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
6d8f6eeb 1023 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
1024
1025 /* Stop the device, and put it in low power state */
6d8f6eeb 1026 iwl_apm_stop(priv(trans));
43e58856
EG
1027
1028 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1029 * Clean again the interrupt here
1030 */
1031 spin_lock_irqsave(&trans->shrd->lock, flags);
1032 iwl_disable_interrupts(trans);
1033 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1034
1035 /* wait to make sure we flush pending tasklet*/
1036 synchronize_irq(bus(trans)->irq);
1037 tasklet_kill(&trans_pcie->irq_tasklet);
1038
1039 /* stop and reset the on-board processor */
1040 iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
ab6cf8e8
EG
1041}
1042
e13c0c59 1043static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
14991a9d 1044 struct iwl_device_cmd *dev_cmd, enum iwl_rxon_context_id ctx,
34b5321e 1045 u8 sta_id, u8 tid)
47c1b496 1046{
e13c0c59
EG
1047 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1048 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1049 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
132f98c2 1050 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
47c1b496 1051 struct iwl_cmd_meta *out_meta;
e13c0c59
EG
1052 struct iwl_tx_queue *txq;
1053 struct iwl_queue *q;
47c1b496
EG
1054
1055 dma_addr_t phys_addr = 0;
1056 dma_addr_t txcmd_phys;
1057 dma_addr_t scratch_phys;
1058 u16 len, firstlen, secondlen;
1059 u8 wait_write_ptr = 0;
e13c0c59 1060 u8 txq_id;
e13c0c59
EG
1061 bool is_agg = false;
1062 __le16 fc = hdr->frame_control;
47c1b496 1063 u8 hdr_len = ieee80211_hdrlen(fc);
631b84c5 1064 u16 __maybe_unused wifi_seq;
47c1b496 1065
e13c0c59
EG
1066 /*
1067 * Send this frame after DTIM -- there's a special queue
1068 * reserved for this for contexts that support AP mode.
1069 */
1070 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1071 txq_id = trans_pcie->mcast_queue[ctx];
1072
1073 /*
1074 * The microcode will clear the more data
1075 * bit in the last frame it transmits.
1076 */
1077 hdr->frame_control |=
1078 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1079 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1080 txq_id = IWL_AUX_QUEUE;
1081 else
1082 txq_id =
1083 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1084
97756fb1
EG
1085 /* aggregation is on for this <sta,tid> */
1086 if (info->flags & IEEE80211_TX_CTL_AMPDU) {
1087 WARN_ON(tid >= IWL_MAX_TID_COUNT);
1088 txq_id = trans_pcie->agg_txq[sta_id][tid];
1089 is_agg = true;
e13c0c59
EG
1090 }
1091
8ad71bef 1092 txq = &trans_pcie->txq[txq_id];
e13c0c59
EG
1093 q = &txq->q;
1094
631b84c5
EG
1095 /* In AGG mode, the index in the ring must correspond to the WiFi
1096 * sequence number. This is a HW requirements to help the SCD to parse
1097 * the BA.
1098 * Check here that the packets are in the right place on the ring.
1099 */
1100#ifdef CONFIG_IWLWIFI_DEBUG
1101 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1102 WARN_ONCE(is_agg && ((wifi_seq & 0xff) != q->write_ptr),
1103 "Q: %d WiFi Seq %d tfdNum %d",
1104 txq_id, wifi_seq, q->write_ptr);
1105#endif
1106
47c1b496 1107 /* Set up driver data for this TFD */
2c452297 1108 txq->skbs[q->write_ptr] = skb;
dfa2bdba
EG
1109 txq->cmd[q->write_ptr] = dev_cmd;
1110
1111 dev_cmd->hdr.cmd = REPLY_TX;
1112 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1113 INDEX_TO_SEQ(q->write_ptr)));
47c1b496
EG
1114
1115 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1116 out_meta = &txq->meta[q->write_ptr];
1117
1118 /*
1119 * Use the first empty entry in this queue's command buffer array
1120 * to contain the Tx command and MAC header concatenated together
1121 * (payload data will be in another buffer).
1122 * Size of this varies, due to varying MAC header length.
1123 * If end is not dword aligned, we'll have 2 extra bytes at the end
1124 * of the MAC header (device reads on dword boundaries).
1125 * We'll tell device about this padding later.
1126 */
1127 len = sizeof(struct iwl_tx_cmd) +
1128 sizeof(struct iwl_cmd_header) + hdr_len;
1129 firstlen = (len + 3) & ~3;
1130
1131 /* Tell NIC about any 2-byte padding after MAC header */
1132 if (firstlen != len)
1133 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1134
1135 /* Physical address of this Tx command's header (not MAC header!),
1136 * within command buffer array. */
e13c0c59 1137 txcmd_phys = dma_map_single(bus(trans)->dev,
47c1b496
EG
1138 &dev_cmd->hdr, firstlen,
1139 DMA_BIDIRECTIONAL);
e13c0c59 1140 if (unlikely(dma_mapping_error(bus(trans)->dev, txcmd_phys)))
47c1b496
EG
1141 return -1;
1142 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1143 dma_unmap_len_set(out_meta, len, firstlen);
1144
1145 if (!ieee80211_has_morefrags(fc)) {
1146 txq->need_update = 1;
1147 } else {
1148 wait_write_ptr = 1;
1149 txq->need_update = 0;
1150 }
1151
1152 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1153 * if any (802.11 null frames have no payload). */
1154 secondlen = skb->len - hdr_len;
1155 if (secondlen > 0) {
e13c0c59 1156 phys_addr = dma_map_single(bus(trans)->dev, skb->data + hdr_len,
47c1b496 1157 secondlen, DMA_TO_DEVICE);
e13c0c59
EG
1158 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
1159 dma_unmap_single(bus(trans)->dev,
47c1b496
EG
1160 dma_unmap_addr(out_meta, mapping),
1161 dma_unmap_len(out_meta, len),
1162 DMA_BIDIRECTIONAL);
1163 return -1;
1164 }
1165 }
1166
1167 /* Attach buffers to TFD */
e13c0c59 1168 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
47c1b496 1169 if (secondlen > 0)
e13c0c59 1170 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
47c1b496
EG
1171 secondlen, 0);
1172
1173 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1174 offsetof(struct iwl_tx_cmd, scratch);
1175
1176 /* take back ownership of DMA buffer to enable update */
e13c0c59 1177 dma_sync_single_for_cpu(bus(trans)->dev, txcmd_phys, firstlen,
47c1b496
EG
1178 DMA_BIDIRECTIONAL);
1179 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1180 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1181
e13c0c59 1182 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
47c1b496 1183 le16_to_cpu(dev_cmd->hdr.sequence));
e13c0c59
EG
1184 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1185 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1186 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
47c1b496
EG
1187
1188 /* Set up entry for this TFD in Tx byte-count array */
96f1f05a 1189 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
47c1b496 1190
e13c0c59 1191 dma_sync_single_for_device(bus(trans)->dev, txcmd_phys, firstlen,
47c1b496
EG
1192 DMA_BIDIRECTIONAL);
1193
e13c0c59 1194 trace_iwlwifi_dev_tx(priv(trans),
47c1b496
EG
1195 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1196 sizeof(struct iwl_tfd),
1197 &dev_cmd->hdr, firstlen,
1198 skb->data + hdr_len, secondlen);
1199
1200 /* Tell device the write index *just past* this latest filled TFD */
1201 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
e13c0c59
EG
1202 iwl_txq_update_write_ptr(trans, txq);
1203
47c1b496
EG
1204 /*
1205 * At this point the frame is "transmitted" successfully
1206 * and we will get a TX status notification eventually,
1207 * regardless of the value of ret. "ret" only indicates
1208 * whether or not we should update the write pointer.
1209 */
a0eaad71 1210 if (iwl_queue_space(q) < q->high_mark) {
47c1b496
EG
1211 if (wait_write_ptr) {
1212 txq->need_update = 1;
e13c0c59 1213 iwl_txq_update_write_ptr(trans, txq);
47c1b496 1214 } else {
81a3de1c 1215 iwl_stop_queue(trans, txq, "Queue is full");
47c1b496
EG
1216 }
1217 }
1218 return 0;
1219}
1220
6d8f6eeb 1221static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
56d90f4c
EG
1222{
1223 /* Remove all resets to allow NIC to operate */
83ed9015 1224 iwl_write32(bus(trans), CSR_RESET, 0);
56d90f4c
EG
1225}
1226
e6bb4c9c
EG
1227static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
1228{
5a878bf6
EG
1229 struct iwl_trans_pcie *trans_pcie =
1230 IWL_TRANS_GET_PCIE_TRANS(trans);
e6bb4c9c
EG
1231 int err;
1232
0c325769
EG
1233 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1234
1235 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1236 iwl_irq_tasklet, (unsigned long)trans);
e6bb4c9c 1237
0c325769 1238 iwl_alloc_isr_ict(trans);
e6bb4c9c
EG
1239
1240 err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
0c325769 1241 DRV_NAME, trans);
e6bb4c9c 1242 if (err) {
0c325769
EG
1243 IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
1244 iwl_free_isr_ict(trans);
e6bb4c9c
EG
1245 return err;
1246 }
1247
5a878bf6 1248 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
e6bb4c9c
EG
1249 return 0;
1250}
1251
76bc10fc 1252static int iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
464021ff
EG
1253 int txq_id, int ssn, u32 status,
1254 struct sk_buff_head *skbs)
1255{
8ad71bef
EG
1256 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1257 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71
EG
1258 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1259 int tfd_num = ssn & (txq->q.n_bd - 1);
464021ff 1260 int freed = 0;
a0eaad71 1261
8ad71bef
EG
1262 txq->time_stamp = jiffies;
1263
76bc10fc
EG
1264 if (unlikely(txq_id >= IWLAGN_FIRST_AMPDU_QUEUE &&
1265 txq_id != trans_pcie->agg_txq[sta_id][tid])) {
1266 /*
1267 * FIXME: this is a uCode bug which need to be addressed,
1268 * log the information and return for now.
1269 * Since it is can possibly happen very often and in order
1270 * not to fill the syslog, don't use IWL_ERR or IWL_WARN
1271 */
1272 IWL_DEBUG_TX_QUEUES(trans, "Bad queue mapping txq_id %d, "
1273 "agg_txq[sta_id[tid] %d", txq_id,
1274 trans_pcie->agg_txq[sta_id][tid]);
1275 return 1;
a0eaad71
EG
1276 }
1277
1278 if (txq->q.read_ptr != tfd_num) {
1daf04b8
EG
1279 IWL_DEBUG_TX_REPLY(trans, "[Q %d | AC %d] %d -> %d (%d)\n",
1280 txq_id, iwl_get_queue_ac(txq), txq->q.read_ptr,
1281 tfd_num, ssn);
464021ff 1282 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1ba42da4
EG
1283 if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
1284 (!txq->sched_retry ||
1285 status != TX_STATUS_FAIL_PASSIVE_NO_RX))
81a3de1c 1286 iwl_wake_queue(trans, txq, "Packets reclaimed");
a0eaad71 1287 }
76bc10fc 1288 return 0;
a0eaad71
EG
1289}
1290
6d8f6eeb 1291static void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1292{
45c30dba 1293 iwl_calib_free_results(trans);
ae2c30bf
EG
1294 iwl_trans_pcie_tx_free(trans);
1295 iwl_trans_pcie_rx_free(trans);
6d8f6eeb
EG
1296 free_irq(bus(trans)->irq, trans);
1297 iwl_free_isr_ict(trans);
1298 trans->shrd->trans = NULL;
1299 kfree(trans);
34c1b7ba
EG
1300}
1301
c01a4047 1302#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1303static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1304{
1305 /*
1306 * This function is called when system goes into suspend state
ade4c649
WYG
1307 * mac80211 will call iwlagn_mac_stop() from the mac80211 suspend
1308 * function first but since iwlagn_mac_stop() has no knowledge of
1309 * who the caller is,
57210f7c
EG
1310 * it will not call apm_ops.stop() to stop the DMA operation.
1311 * Calling apm_ops.stop here to make sure we stop the DMA.
1312 *
1313 * But of course ... if we have configured WoWLAN then we did other
1314 * things already :-)
1315 */
d36120c6 1316 if (!trans->shrd->wowlan) {
57210f7c 1317 iwl_apm_stop(priv(trans));
d36120c6
JB
1318 } else {
1319 iwl_disable_interrupts(trans);
1320 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
1321 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1322 }
57210f7c
EG
1323
1324 return 0;
1325}
1326
1327static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1328{
1329 bool hw_rfkill = false;
1330
0c325769 1331 iwl_enable_interrupts(trans);
57210f7c 1332
83ed9015 1333 if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
57210f7c
EG
1334 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1335 hw_rfkill = true;
1336
1337 if (hw_rfkill)
1338 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1339 else
1340 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1341
3e10caeb 1342 iwl_set_hw_rfkill_state(priv(trans), hw_rfkill);
57210f7c
EG
1343
1344 return 0;
1345}
c01a4047 1346#endif /* CONFIG_PM_SLEEP */
57210f7c 1347
e13c0c59 1348static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
81a3de1c
EG
1349 enum iwl_rxon_context_id ctx,
1350 const char *msg)
e13c0c59
EG
1351{
1352 u8 ac, txq_id;
1353 struct iwl_trans_pcie *trans_pcie =
1354 IWL_TRANS_GET_PCIE_TRANS(trans);
1355
1356 for (ac = 0; ac < AC_NUM; ac++) {
1357 txq_id = trans_pcie->ac_to_queue[ctx][ac];
81a3de1c 1358 IWL_DEBUG_TX_QUEUES(trans, "Queue Status: Q[%d] %s\n",
e13c0c59 1359 ac,
8ad71bef 1360 (atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
e13c0c59 1361 ? "stopped" : "awake");
81a3de1c 1362 iwl_wake_queue(trans, &trans_pcie->txq[txq_id], msg);
e13c0c59
EG
1363 }
1364}
1365
e6bb4c9c 1366const struct iwl_trans_ops trans_ops_pcie;
e419d62d 1367
e6bb4c9c
EG
1368static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
1369{
1370 struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
1371 sizeof(struct iwl_trans_pcie),
1372 GFP_KERNEL);
1373 if (iwl_trans) {
5a878bf6
EG
1374 struct iwl_trans_pcie *trans_pcie =
1375 IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
e6bb4c9c
EG
1376 iwl_trans->ops = &trans_ops_pcie;
1377 iwl_trans->shrd = shrd;
5a878bf6 1378 trans_pcie->trans = iwl_trans;
72012474 1379 spin_lock_init(&iwl_trans->hcmd_lock);
e6bb4c9c 1380 }
ab6cf8e8 1381
e6bb4c9c
EG
1382 return iwl_trans;
1383}
47c1b496 1384
81a3de1c
EG
1385static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id,
1386 const char *msg)
e20d4341 1387{
8ad71bef
EG
1388 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1389
81a3de1c 1390 iwl_stop_queue(trans, &trans_pcie->txq[txq_id], msg);
e20d4341
EG
1391}
1392
5f178cd2
EG
1393#define IWL_FLUSH_WAIT_MS 2000
1394
1395static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1396{
8ad71bef 1397 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5f178cd2
EG
1398 struct iwl_tx_queue *txq;
1399 struct iwl_queue *q;
1400 int cnt;
1401 unsigned long now = jiffies;
1402 int ret = 0;
1403
1404 /* waiting for all the tx frames complete might take a while */
1405 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1406 if (cnt == trans->shrd->cmd_queue)
1407 continue;
8ad71bef 1408 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1409 q = &txq->q;
1410 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1411 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1412 msleep(1);
1413
1414 if (q->read_ptr != q->write_ptr) {
1415 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1416 ret = -ETIMEDOUT;
1417 break;
1418 }
1419 }
1420 return ret;
1421}
1422
f22be624
EG
1423/*
1424 * On every watchdog tick we check (latest) time stamp. If it does not
1425 * change during timeout period and queue is not empty we reset firmware.
1426 */
1427static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1428{
8ad71bef
EG
1429 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1430 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
f22be624
EG
1431 struct iwl_queue *q = &txq->q;
1432 unsigned long timeout;
1433
1434 if (q->read_ptr == q->write_ptr) {
1435 txq->time_stamp = jiffies;
1436 return 0;
1437 }
1438
1439 timeout = txq->time_stamp +
1440 msecs_to_jiffies(hw_params(trans).wd_timeout);
1441
1442 if (time_after(jiffies, timeout)) {
1443 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1444 hw_params(trans).wd_timeout);
08d1700d 1445 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
05f8a09f 1446 q->read_ptr, q->write_ptr);
08d1700d
EG
1447 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
1448 iwl_read_prph(bus(trans), SCD_QUEUE_RDPTR(cnt))
1449 & (TFD_QUEUE_SIZE_MAX - 1),
1450 iwl_read_prph(bus(trans), SCD_QUEUE_WRPTR(cnt)));
f22be624
EG
1451 return 1;
1452 }
1453
1454 return 0;
1455}
1456
ff620849
EG
1457static const char *get_fh_string(int cmd)
1458{
1459 switch (cmd) {
1460 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1461 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1462 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1463 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1464 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1465 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1466 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1467 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1468 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1469 default:
1470 return "UNKNOWN";
1471 }
1472}
1473
1474int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1475{
1476 int i;
1477#ifdef CONFIG_IWLWIFI_DEBUG
1478 int pos = 0;
1479 size_t bufsz = 0;
1480#endif
1481 static const u32 fh_tbl[] = {
1482 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1483 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1484 FH_RSCSR_CHNL0_WPTR,
1485 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1486 FH_MEM_RSSR_SHARED_CTRL_REG,
1487 FH_MEM_RSSR_RX_STATUS_REG,
1488 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1489 FH_TSSR_TX_STATUS_REG,
1490 FH_TSSR_TX_ERROR_REG
1491 };
1492#ifdef CONFIG_IWLWIFI_DEBUG
1493 if (display) {
1494 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1495 *buf = kmalloc(bufsz, GFP_KERNEL);
1496 if (!*buf)
1497 return -ENOMEM;
1498 pos += scnprintf(*buf + pos, bufsz - pos,
1499 "FH register values:\n");
1500 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1501 pos += scnprintf(*buf + pos, bufsz - pos,
1502 " %34s: 0X%08x\n",
1503 get_fh_string(fh_tbl[i]),
1504 iwl_read_direct32(bus(trans), fh_tbl[i]));
1505 }
1506 return pos;
1507 }
1508#endif
1509 IWL_ERR(trans, "FH register values:\n");
1510 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1511 IWL_ERR(trans, " %34s: 0X%08x\n",
1512 get_fh_string(fh_tbl[i]),
1513 iwl_read_direct32(bus(trans), fh_tbl[i]));
1514 }
1515 return 0;
1516}
1517
1518static const char *get_csr_string(int cmd)
1519{
1520 switch (cmd) {
1521 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1522 IWL_CMD(CSR_INT_COALESCING);
1523 IWL_CMD(CSR_INT);
1524 IWL_CMD(CSR_INT_MASK);
1525 IWL_CMD(CSR_FH_INT_STATUS);
1526 IWL_CMD(CSR_GPIO_IN);
1527 IWL_CMD(CSR_RESET);
1528 IWL_CMD(CSR_GP_CNTRL);
1529 IWL_CMD(CSR_HW_REV);
1530 IWL_CMD(CSR_EEPROM_REG);
1531 IWL_CMD(CSR_EEPROM_GP);
1532 IWL_CMD(CSR_OTP_GP_REG);
1533 IWL_CMD(CSR_GIO_REG);
1534 IWL_CMD(CSR_GP_UCODE_REG);
1535 IWL_CMD(CSR_GP_DRIVER_REG);
1536 IWL_CMD(CSR_UCODE_DRV_GP1);
1537 IWL_CMD(CSR_UCODE_DRV_GP2);
1538 IWL_CMD(CSR_LED_REG);
1539 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1540 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1541 IWL_CMD(CSR_ANA_PLL_CFG);
1542 IWL_CMD(CSR_HW_REV_WA_REG);
1543 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1544 default:
1545 return "UNKNOWN";
1546 }
1547}
1548
1549void iwl_dump_csr(struct iwl_trans *trans)
1550{
1551 int i;
1552 static const u32 csr_tbl[] = {
1553 CSR_HW_IF_CONFIG_REG,
1554 CSR_INT_COALESCING,
1555 CSR_INT,
1556 CSR_INT_MASK,
1557 CSR_FH_INT_STATUS,
1558 CSR_GPIO_IN,
1559 CSR_RESET,
1560 CSR_GP_CNTRL,
1561 CSR_HW_REV,
1562 CSR_EEPROM_REG,
1563 CSR_EEPROM_GP,
1564 CSR_OTP_GP_REG,
1565 CSR_GIO_REG,
1566 CSR_GP_UCODE_REG,
1567 CSR_GP_DRIVER_REG,
1568 CSR_UCODE_DRV_GP1,
1569 CSR_UCODE_DRV_GP2,
1570 CSR_LED_REG,
1571 CSR_DRAM_INT_TBL_REG,
1572 CSR_GIO_CHICKEN_BITS,
1573 CSR_ANA_PLL_CFG,
1574 CSR_HW_REV_WA_REG,
1575 CSR_DBG_HPET_MEM_REG
1576 };
1577 IWL_ERR(trans, "CSR values:\n");
1578 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1579 "CSR_INT_PERIODIC_REG)\n");
1580 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1581 IWL_ERR(trans, " %25s: 0X%08x\n",
1582 get_csr_string(csr_tbl[i]),
1583 iwl_read32(bus(trans), csr_tbl[i]));
1584 }
1585}
1586
87e5666c
EG
1587#ifdef CONFIG_IWLWIFI_DEBUGFS
1588/* create and remove of files */
1589#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1590 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c
EG
1591 &iwl_dbgfs_##name##_ops)) \
1592 return -ENOMEM; \
1593} while (0)
1594
1595/* file operation */
1596#define DEBUGFS_READ_FUNC(name) \
1597static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1598 char __user *user_buf, \
1599 size_t count, loff_t *ppos);
1600
1601#define DEBUGFS_WRITE_FUNC(name) \
1602static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1603 const char __user *user_buf, \
1604 size_t count, loff_t *ppos);
1605
1606
1607static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1608{
1609 file->private_data = inode->i_private;
1610 return 0;
1611}
1612
1613#define DEBUGFS_READ_FILE_OPS(name) \
1614 DEBUGFS_READ_FUNC(name); \
1615static const struct file_operations iwl_dbgfs_##name##_ops = { \
1616 .read = iwl_dbgfs_##name##_read, \
1617 .open = iwl_dbgfs_open_file_generic, \
1618 .llseek = generic_file_llseek, \
1619};
1620
16db88ba
EG
1621#define DEBUGFS_WRITE_FILE_OPS(name) \
1622 DEBUGFS_WRITE_FUNC(name); \
1623static const struct file_operations iwl_dbgfs_##name##_ops = { \
1624 .write = iwl_dbgfs_##name##_write, \
1625 .open = iwl_dbgfs_open_file_generic, \
1626 .llseek = generic_file_llseek, \
1627};
1628
87e5666c
EG
1629#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1630 DEBUGFS_READ_FUNC(name); \
1631 DEBUGFS_WRITE_FUNC(name); \
1632static const struct file_operations iwl_dbgfs_##name##_ops = { \
1633 .write = iwl_dbgfs_##name##_write, \
1634 .read = iwl_dbgfs_##name##_read, \
1635 .open = iwl_dbgfs_open_file_generic, \
1636 .llseek = generic_file_llseek, \
1637};
1638
87e5666c
EG
1639static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1640 char __user *user_buf,
8ad71bef
EG
1641 size_t count, loff_t *ppos)
1642{
5a878bf6 1643 struct iwl_trans *trans = file->private_data;
8ad71bef 1644 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
87e5666c
EG
1645 struct iwl_tx_queue *txq;
1646 struct iwl_queue *q;
1647 char *buf;
1648 int pos = 0;
1649 int cnt;
1650 int ret;
fd656935 1651 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
87e5666c 1652
8ad71bef 1653 if (!trans_pcie->txq) {
3e10caeb 1654 IWL_ERR(trans, "txq not ready\n");
87e5666c
EG
1655 return -EAGAIN;
1656 }
1657 buf = kzalloc(bufsz, GFP_KERNEL);
1658 if (!buf)
1659 return -ENOMEM;
1660
5a878bf6 1661 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
8ad71bef 1662 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1663 q = &txq->q;
1664 pos += scnprintf(buf + pos, bufsz - pos,
1665 "hwq %.2d: read=%u write=%u stop=%d"
1666 " swq_id=%#.2x (ac %d/hwq %d)\n",
1667 cnt, q->read_ptr, q->write_ptr,
8ad71bef 1668 !!test_bit(cnt, trans_pcie->queue_stopped),
87e5666c
EG
1669 txq->swq_id, txq->swq_id & 3,
1670 (txq->swq_id >> 2) & 0x1f);
1671 if (cnt >= 4)
1672 continue;
1673 /* for the ACs, display the stop count too */
1674 pos += scnprintf(buf + pos, bufsz - pos,
8ad71bef
EG
1675 " stop-count: %d\n",
1676 atomic_read(&trans_pcie->queue_stop_count[cnt]));
87e5666c
EG
1677 }
1678 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1679 kfree(buf);
1680 return ret;
1681}
1682
1683static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1684 char __user *user_buf,
1685 size_t count, loff_t *ppos) {
5a878bf6
EG
1686 struct iwl_trans *trans = file->private_data;
1687 struct iwl_trans_pcie *trans_pcie =
1688 IWL_TRANS_GET_PCIE_TRANS(trans);
1689 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87e5666c
EG
1690 char buf[256];
1691 int pos = 0;
1692 const size_t bufsz = sizeof(buf);
1693
1694 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1695 rxq->read);
1696 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1697 rxq->write);
1698 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1699 rxq->free_count);
1700 if (rxq->rb_stts) {
1701 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1702 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1703 } else {
1704 pos += scnprintf(buf + pos, bufsz - pos,
1705 "closed_rb_num: Not Allocated\n");
1706 }
1707 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1708}
1709
7ff94706
EG
1710static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1711 char __user *user_buf,
1712 size_t count, loff_t *ppos)
1713{
1714 struct iwl_trans *trans = file->private_data;
1715 char *buf;
1716 int pos = 0;
1717 ssize_t ret = -ENOMEM;
1718
6bb78847 1719 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
7ff94706
EG
1720 if (buf) {
1721 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1722 kfree(buf);
1723 }
1724 return ret;
1725}
1726
1727static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1728 const char __user *user_buf,
1729 size_t count, loff_t *ppos)
1730{
1731 struct iwl_trans *trans = file->private_data;
1732 u32 event_log_flag;
1733 char buf[8];
1734 int buf_size;
1735
1736 memset(buf, 0, sizeof(buf));
1737 buf_size = min(count, sizeof(buf) - 1);
1738 if (copy_from_user(buf, user_buf, buf_size))
1739 return -EFAULT;
1740 if (sscanf(buf, "%d", &event_log_flag) != 1)
1741 return -EFAULT;
1742 if (event_log_flag == 1)
6bb78847 1743 iwl_dump_nic_event_log(trans, true, NULL, false);
7ff94706
EG
1744
1745 return count;
1746}
1747
1f7b6172
EG
1748static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1749 char __user *user_buf,
1750 size_t count, loff_t *ppos) {
1751
1752 struct iwl_trans *trans = file->private_data;
1753 struct iwl_trans_pcie *trans_pcie =
1754 IWL_TRANS_GET_PCIE_TRANS(trans);
1755 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1756
1757 int pos = 0;
1758 char *buf;
1759 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1760 ssize_t ret;
1761
1762 buf = kzalloc(bufsz, GFP_KERNEL);
1763 if (!buf) {
1764 IWL_ERR(trans, "Can not allocate Buffer\n");
1765 return -ENOMEM;
1766 }
1767
1768 pos += scnprintf(buf + pos, bufsz - pos,
1769 "Interrupt Statistics Report:\n");
1770
1771 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1772 isr_stats->hw);
1773 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1774 isr_stats->sw);
1775 if (isr_stats->sw || isr_stats->hw) {
1776 pos += scnprintf(buf + pos, bufsz - pos,
1777 "\tLast Restarting Code: 0x%X\n",
1778 isr_stats->err_code);
1779 }
1780#ifdef CONFIG_IWLWIFI_DEBUG
1781 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1782 isr_stats->sch);
1783 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1784 isr_stats->alive);
1785#endif
1786 pos += scnprintf(buf + pos, bufsz - pos,
1787 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1788
1789 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1790 isr_stats->ctkill);
1791
1792 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1793 isr_stats->wakeup);
1794
1795 pos += scnprintf(buf + pos, bufsz - pos,
1796 "Rx command responses:\t\t %u\n", isr_stats->rx);
1797
1798 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1799 isr_stats->tx);
1800
1801 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1802 isr_stats->unhandled);
1803
1804 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1805 kfree(buf);
1806 return ret;
1807}
1808
1809static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1810 const char __user *user_buf,
1811 size_t count, loff_t *ppos)
1812{
1813 struct iwl_trans *trans = file->private_data;
1814 struct iwl_trans_pcie *trans_pcie =
1815 IWL_TRANS_GET_PCIE_TRANS(trans);
1816 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1817
1818 char buf[8];
1819 int buf_size;
1820 u32 reset_flag;
1821
1822 memset(buf, 0, sizeof(buf));
1823 buf_size = min(count, sizeof(buf) - 1);
1824 if (copy_from_user(buf, user_buf, buf_size))
1825 return -EFAULT;
1826 if (sscanf(buf, "%x", &reset_flag) != 1)
1827 return -EFAULT;
1828 if (reset_flag == 0)
1829 memset(isr_stats, 0, sizeof(*isr_stats));
1830
1831 return count;
1832}
1833
16db88ba
EG
1834static ssize_t iwl_dbgfs_csr_write(struct file *file,
1835 const char __user *user_buf,
1836 size_t count, loff_t *ppos)
1837{
1838 struct iwl_trans *trans = file->private_data;
1839 char buf[8];
1840 int buf_size;
1841 int csr;
1842
1843 memset(buf, 0, sizeof(buf));
1844 buf_size = min(count, sizeof(buf) - 1);
1845 if (copy_from_user(buf, user_buf, buf_size))
1846 return -EFAULT;
1847 if (sscanf(buf, "%d", &csr) != 1)
1848 return -EFAULT;
1849
1850 iwl_dump_csr(trans);
1851
1852 return count;
1853}
1854
16db88ba
EG
1855static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1856 char __user *user_buf,
1857 size_t count, loff_t *ppos)
1858{
1859 struct iwl_trans *trans = file->private_data;
1860 char *buf;
1861 int pos = 0;
1862 ssize_t ret = -EFAULT;
1863
1864 ret = pos = iwl_dump_fh(trans, &buf, true);
1865 if (buf) {
1866 ret = simple_read_from_buffer(user_buf,
1867 count, ppos, buf, pos);
1868 kfree(buf);
1869 }
1870
1871 return ret;
1872}
1873
7ff94706 1874DEBUGFS_READ_WRITE_FILE_OPS(log_event);
1f7b6172 1875DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 1876DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
1877DEBUGFS_READ_FILE_OPS(rx_queue);
1878DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 1879DEBUGFS_WRITE_FILE_OPS(csr);
87e5666c
EG
1880
1881/*
1882 * Create the debugfs files and directories
1883 *
1884 */
1885static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1886 struct dentry *dir)
1887{
87e5666c
EG
1888 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1889 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
7ff94706 1890 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
1f7b6172 1891 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
1892 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1893 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
87e5666c
EG
1894 return 0;
1895}
1896#else
1897static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1898 struct dentry *dir)
1899{ return 0; }
1900
1901#endif /*CONFIG_IWLWIFI_DEBUGFS */
1902
e6bb4c9c
EG
1903const struct iwl_trans_ops trans_ops_pcie = {
1904 .alloc = iwl_trans_pcie_alloc,
1905 .request_irq = iwl_trans_pcie_request_irq,
1906 .start_device = iwl_trans_pcie_start_device,
1907 .prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
1908 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 1909
e6bb4c9c 1910 .tx_start = iwl_trans_pcie_tx_start,
e13c0c59 1911 .wake_any_queue = iwl_trans_pcie_wake_any_queue,
48d42c42 1912
e6bb4c9c 1913 .send_cmd = iwl_trans_pcie_send_cmd,
c85eb619 1914
e6bb4c9c 1915 .tx = iwl_trans_pcie_tx,
a0eaad71 1916 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 1917
7f01d567 1918 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
288712a6 1919 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
c91bd124 1920 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
34c1b7ba 1921
e6bb4c9c 1922 .kick_nic = iwl_trans_pcie_kick_nic,
1e89cbac 1923
e6bb4c9c 1924 .free = iwl_trans_pcie_free,
e20d4341 1925 .stop_queue = iwl_trans_pcie_stop_queue,
87e5666c
EG
1926
1927 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2
EG
1928
1929 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
f22be624 1930 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
5f178cd2 1931
c01a4047 1932#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1933 .suspend = iwl_trans_pcie_suspend,
1934 .resume = iwl_trans_pcie_resume,
c01a4047 1935#endif
e6bb4c9c 1936};
This page took 0.276929 seconds and 5 git commands to generate.