iwlwifi: fix inconsistency about power_save module parameter
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / pcie / trans.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
51368bf7 8 * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
410dc5aa 25 * in the file called COPYING.
c85eb619
EG
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
51368bf7 33 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
82575102 71#include "iwl-drv.h"
c85eb619 72#include "iwl-trans.h"
522376d2
EG
73#include "iwl-csr.h"
74#include "iwl-prph.h"
7a10e3e4 75#include "iwl-agn-hw.h"
4d075007 76#include "iwl-fw-error-dump.h"
6468a01a 77#include "internal.h"
0439bb62 78
c2d20201
EG
79static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
80{
81 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
82
83 if (!trans_pcie->fw_mon_page)
84 return;
85
86 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
87 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
88 __free_pages(trans_pcie->fw_mon_page,
89 get_order(trans_pcie->fw_mon_size));
90 trans_pcie->fw_mon_page = NULL;
91 trans_pcie->fw_mon_phys = 0;
92 trans_pcie->fw_mon_size = 0;
93}
94
95static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans)
96{
97 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
98 struct page *page;
99 dma_addr_t phys;
100 u32 size;
101 u8 power;
102
103 if (trans_pcie->fw_mon_page) {
104 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
105 trans_pcie->fw_mon_size,
106 DMA_FROM_DEVICE);
107 return;
108 }
109
110 phys = 0;
111 for (power = 26; power >= 11; power--) {
112 int order;
113
114 size = BIT(power);
115 order = get_order(size);
116 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
117 order);
118 if (!page)
119 continue;
120
121 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
122 DMA_FROM_DEVICE);
123 if (dma_mapping_error(trans->dev, phys)) {
124 __free_pages(page, order);
125 continue;
126 }
127 IWL_INFO(trans,
128 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
129 size, order);
130 break;
131 }
132
133 if (!page)
134 return;
135
136 trans_pcie->fw_mon_page = page;
137 trans_pcie->fw_mon_phys = phys;
138 trans_pcie->fw_mon_size = size;
139}
140
a812cba9
AB
141static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
142{
143 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
144 ((reg & 0x0000ffff) | (2 << 28)));
145 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
146}
147
148static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
149{
150 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
151 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
152 ((reg & 0x0000ffff) | (3 << 28)));
153}
154
ddaf5a5b 155static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
392f8b78 156{
ddaf5a5b
JB
157 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
158 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
159 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
160 ~APMG_PS_CTRL_MSK_PWR_SRC);
161 else
162 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
163 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
164 ~APMG_PS_CTRL_MSK_PWR_SRC);
392f8b78
EG
165}
166
af634bee
EG
167/* PCI registers */
168#define PCI_CFG_RETRY_TIMEOUT 0x041
af634bee 169
7afe3705 170static void iwl_pcie_apm_config(struct iwl_trans *trans)
af634bee 171{
20d3b647 172 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
7afe3705 173 u16 lctl;
af634bee 174
af634bee
EG
175 /*
176 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
177 * Check if BIOS (or OS) enabled L1-ASPM on this device.
178 * If so (likely), disable L0S, so device moves directly L0->L1;
179 * costs negligible amount of power savings.
180 * If not (unlikely), enable L0S, so there is at least some
181 * power savings, even without L1.
182 */
7afe3705 183 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
438a0f0a 184 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
af634bee
EG
185 /* L1-ASPM enabled; disable(!) L0S */
186 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
6a4b09f8 187 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
af634bee
EG
188 } else {
189 /* L1-ASPM disabled; enable(!) L0S */
190 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
6a4b09f8 191 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
af634bee 192 }
438a0f0a 193 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
af634bee
EG
194}
195
a6c684ee
EG
196/*
197 * Start up NIC's basic functionality after it has been reset
7afe3705 198 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
a6c684ee
EG
199 * NOTE: This does not load uCode nor start the embedded processor
200 */
7afe3705 201static int iwl_pcie_apm_init(struct iwl_trans *trans)
a6c684ee
EG
202{
203 int ret = 0;
204 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
205
206 /*
207 * Use "set_bit" below rather than "write", to preserve any hardware
208 * bits already set by default after reset.
209 */
210
211 /* Disable L0S exit timer (platform NMI Work/Around) */
e4a9f8ce
EH
212 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
213 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
214 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
a6c684ee
EG
215
216 /*
217 * Disable L0s without affecting L1;
218 * don't wait for ICH L0s (ICH bug W/A)
219 */
220 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 221 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
a6c684ee
EG
222
223 /* Set FH wait threshold to maximum (HW error during stress W/A) */
224 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
225
226 /*
227 * Enable HAP INTA (interrupt from management bus) to
228 * wake device's PCI Express link L1a -> L0s
229 */
230 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 231 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
a6c684ee 232
7afe3705 233 iwl_pcie_apm_config(trans);
a6c684ee
EG
234
235 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 236 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 237 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 238 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
239
240 /*
241 * Set "initialization complete" bit to move adapter from
242 * D0U* --> D0A* (powered-up active) state.
243 */
244 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
245
246 /*
247 * Wait for clock stabilization; once stabilized, access to
248 * device-internal resources is supported, e.g. iwl_write_prph()
249 * and accesses to uCode SRAM.
250 */
251 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
20d3b647
JB
252 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
253 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
a6c684ee
EG
254 if (ret < 0) {
255 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
256 goto out;
257 }
258
2d93aee1
EG
259 if (trans->cfg->host_interrupt_operation_mode) {
260 /*
261 * This is a bit of an abuse - This is needed for 7260 / 3160
262 * only check host_interrupt_operation_mode even if this is
263 * not related to host_interrupt_operation_mode.
264 *
265 * Enable the oscillator to count wake up time for L1 exit. This
266 * consumes slightly more power (100uA) - but allows to be sure
267 * that we wake up from L1 on time.
268 *
269 * This looks weird: read twice the same register, discard the
270 * value, set a bit, and yet again, read that same register
271 * just to discard the value. But that's the way the hardware
272 * seems to like it.
273 */
274 iwl_read_prph(trans, OSC_CLK);
275 iwl_read_prph(trans, OSC_CLK);
276 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
277 iwl_read_prph(trans, OSC_CLK);
278 iwl_read_prph(trans, OSC_CLK);
279 }
280
a6c684ee
EG
281 /*
282 * Enable DMA clock and wait for it to stabilize.
283 *
3073d8c0
EH
284 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
285 * bits do not disable clocks. This preserves any hardware
286 * bits already set by default in "CLK_CTRL_REG" after reset.
a6c684ee 287 */
3073d8c0
EH
288 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) {
289 iwl_write_prph(trans, APMG_CLK_EN_REG,
290 APMG_CLK_VAL_DMA_CLK_RQT);
291 udelay(20);
292
293 /* Disable L1-Active */
294 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
295 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
296
297 /* Clear the interrupt in APMG if the NIC is in RFKILL */
298 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
299 APMG_RTC_INT_STT_RFKILL);
300 }
889b1696 301
eb7ff77e 302 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
a6c684ee
EG
303
304out:
305 return ret;
306}
307
a812cba9
AB
308/*
309 * Enable LP XTAL to avoid HW bug where device may consume much power if
310 * FW is not loaded after device reset. LP XTAL is disabled by default
311 * after device HW reset. Do it only if XTAL is fed by internal source.
312 * Configure device's "persistence" mode to avoid resetting XTAL again when
313 * SHRD_HW_RST occurs in S3.
314 */
315static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
316{
317 int ret;
318 u32 apmg_gp1_reg;
319 u32 apmg_xtal_cfg_reg;
320 u32 dl_cfg_reg;
321
322 /* Force XTAL ON */
323 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
324 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
325
326 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
327 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
328
329 udelay(10);
330
331 /*
332 * Set "initialization complete" bit to move adapter from
333 * D0U* --> D0A* (powered-up active) state.
334 */
335 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
336
337 /*
338 * Wait for clock stabilization; once stabilized, access to
339 * device-internal resources is possible.
340 */
341 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
342 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
343 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
344 25000);
345 if (WARN_ON(ret < 0)) {
346 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
347 /* Release XTAL ON request */
348 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
349 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
350 return;
351 }
352
353 /*
354 * Clear "disable persistence" to avoid LP XTAL resetting when
355 * SHRD_HW_RST is applied in S3.
356 */
357 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
358 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
359
360 /*
361 * Force APMG XTAL to be active to prevent its disabling by HW
362 * caused by APMG idle state.
363 */
364 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
365 SHR_APMG_XTAL_CFG_REG);
366 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
367 apmg_xtal_cfg_reg |
368 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
369
370 /*
371 * Reset entire device again - do controller reset (results in
372 * SHRD_HW_RST). Turn MAC off before proceeding.
373 */
374 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
375
376 udelay(10);
377
378 /* Enable LP XTAL by indirect access through CSR */
379 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
380 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
381 SHR_APMG_GP1_WF_XTAL_LP_EN |
382 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
383
384 /* Clear delay line clock power up */
385 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
386 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
387 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
388
389 /*
390 * Enable persistence mode to avoid LP XTAL resetting when
391 * SHRD_HW_RST is applied in S3.
392 */
393 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
394 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
395
396 /*
397 * Clear "initialization complete" bit to move adapter from
398 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
399 */
400 iwl_clear_bit(trans, CSR_GP_CNTRL,
401 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
402
403 /* Activates XTAL resources monitor */
404 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
405 CSR_MONITOR_XTAL_RESOURCES);
406
407 /* Release XTAL ON request */
408 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
409 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
410 udelay(10);
411
412 /* Release APMG XTAL */
413 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
414 apmg_xtal_cfg_reg &
415 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
416}
417
7afe3705 418static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
cc56feb2
EG
419{
420 int ret = 0;
421
422 /* stop device's busmaster DMA activity */
423 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
424
425 ret = iwl_poll_bit(trans, CSR_RESET,
20d3b647
JB
426 CSR_RESET_REG_FLAG_MASTER_DISABLED,
427 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
cc56feb2
EG
428 if (ret)
429 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
430
431 IWL_DEBUG_INFO(trans, "stop master\n");
432
433 return ret;
434}
435
7afe3705 436static void iwl_pcie_apm_stop(struct iwl_trans *trans)
cc56feb2
EG
437{
438 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
439
eb7ff77e 440 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
cc56feb2
EG
441
442 /* Stop device's DMA activity */
7afe3705 443 iwl_pcie_apm_stop_master(trans);
cc56feb2 444
a812cba9
AB
445 if (trans->cfg->lp_xtal_workaround) {
446 iwl_pcie_apm_lp_xtal_enable(trans);
447 return;
448 }
449
cc56feb2
EG
450 /* Reset the entire device */
451 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
452
453 udelay(10);
454
455 /*
456 * Clear "initialization complete" bit to move adapter from
457 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
458 */
459 iwl_clear_bit(trans, CSR_GP_CNTRL,
460 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
461}
462
7afe3705 463static int iwl_pcie_nic_init(struct iwl_trans *trans)
392f8b78 464{
7b11488f 465 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
466
467 /* nic_init */
7b70bd63 468 spin_lock(&trans_pcie->irq_lock);
7afe3705 469 iwl_pcie_apm_init(trans);
392f8b78 470
7b70bd63 471 spin_unlock(&trans_pcie->irq_lock);
392f8b78 472
3073d8c0
EH
473 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
474 iwl_pcie_set_pwr(trans, false);
392f8b78 475
ecdb975c 476 iwl_op_mode_nic_config(trans->op_mode);
392f8b78
EG
477
478 /* Allocate the RX queue, or reset if it is already allocated */
9805c446 479 iwl_pcie_rx_init(trans);
392f8b78
EG
480
481 /* Allocate or reset and init all Tx and Command queues */
f02831be 482 if (iwl_pcie_tx_init(trans))
392f8b78
EG
483 return -ENOMEM;
484
035f7ff2 485 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 486 /* enable shadow regs in HW */
20d3b647 487 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
d38069d1 488 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
392f8b78
EG
489 }
490
392f8b78
EG
491 return 0;
492}
493
494#define HW_READY_TIMEOUT (50)
495
496/* Note: returns poll_bit return value, which is >= 0 if success */
7afe3705 497static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
498{
499 int ret;
500
1042db2a 501 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 502 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
392f8b78
EG
503
504 /* See if we got it */
1042db2a 505 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647
JB
506 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
507 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
508 HW_READY_TIMEOUT);
392f8b78 509
6d8f6eeb 510 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
511 return ret;
512}
513
514/* Note: returns standard 0/-ERROR code */
7afe3705 515static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
516{
517 int ret;
289e5501 518 int t = 0;
501fd989 519 int iter;
392f8b78 520
6d8f6eeb 521 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 522
7afe3705 523 ret = iwl_pcie_set_hw_ready(trans);
ebb7678d 524 /* If the card is ready, exit 0 */
392f8b78
EG
525 if (ret >= 0)
526 return 0;
527
501fd989
EG
528 for (iter = 0; iter < 10; iter++) {
529 /* If HW is not ready, prepare the conditions to check again */
530 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
531 CSR_HW_IF_CONFIG_REG_PREPARE);
532
533 do {
534 ret = iwl_pcie_set_hw_ready(trans);
535 if (ret >= 0)
536 return 0;
392f8b78 537
501fd989
EG
538 usleep_range(200, 1000);
539 t += 200;
540 } while (t < 150000);
541 msleep(25);
542 }
392f8b78 543
501fd989 544 IWL_DEBUG_INFO(trans, "got NIC after %d iterations\n", iter);
392f8b78 545
392f8b78
EG
546 return ret;
547}
548
cf614297
EG
549/*
550 * ucode
551 */
7afe3705 552static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
83f84d7b 553 dma_addr_t phy_addr, u32 byte_cnt)
cf614297 554{
13df1aab 555 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cf614297
EG
556 int ret;
557
13df1aab 558 trans_pcie->ucode_write_complete = false;
cf614297
EG
559
560 iwl_write_direct32(trans,
20d3b647
JB
561 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
562 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
cf614297
EG
563
564 iwl_write_direct32(trans,
20d3b647
JB
565 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
566 dst_addr);
cf614297
EG
567
568 iwl_write_direct32(trans,
83f84d7b
JB
569 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
570 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
cf614297
EG
571
572 iwl_write_direct32(trans,
20d3b647
JB
573 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
574 (iwl_get_dma_hi_addr(phy_addr)
575 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
cf614297
EG
576
577 iwl_write_direct32(trans,
20d3b647
JB
578 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
579 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
580 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
581 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
cf614297
EG
582
583 iwl_write_direct32(trans,
20d3b647
JB
584 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
585 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
586 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
587 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
cf614297 588
13df1aab
JB
589 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
590 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 591 if (!ret) {
83f84d7b 592 IWL_ERR(trans, "Failed to load firmware chunk!\n");
cf614297
EG
593 return -ETIMEDOUT;
594 }
595
596 return 0;
597}
598
7afe3705 599static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
83f84d7b 600 const struct fw_desc *section)
cf614297 601{
83f84d7b
JB
602 u8 *v_addr;
603 dma_addr_t p_addr;
c571573a 604 u32 offset, chunk_sz = section->len;
cf614297
EG
605 int ret = 0;
606
83f84d7b
JB
607 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
608 section_num);
609
c571573a
EG
610 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
611 GFP_KERNEL | __GFP_NOWARN);
612 if (!v_addr) {
613 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
614 chunk_sz = PAGE_SIZE;
615 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
616 &p_addr, GFP_KERNEL);
617 if (!v_addr)
618 return -ENOMEM;
619 }
83f84d7b 620
c571573a 621 for (offset = 0; offset < section->len; offset += chunk_sz) {
83f84d7b
JB
622 u32 copy_size;
623
c571573a 624 copy_size = min_t(u32, chunk_sz, section->len - offset);
cf614297 625
83f84d7b 626 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
7afe3705
EG
627 ret = iwl_pcie_load_firmware_chunk(trans,
628 section->offset + offset,
629 p_addr, copy_size);
83f84d7b
JB
630 if (ret) {
631 IWL_ERR(trans,
632 "Could not load the [%d] uCode section\n",
633 section_num);
634 break;
6dfa8d01 635 }
83f84d7b
JB
636 }
637
c571573a 638 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
83f84d7b
JB
639 return ret;
640}
641
189fa2fa
EH
642static int iwl_pcie_load_cpu_secured_sections(struct iwl_trans *trans,
643 const struct fw_img *image,
034846cf
EH
644 int cpu,
645 int *first_ucode_section)
e2d6f4e7
EH
646{
647 int shift_param;
189fa2fa 648 int i, ret = 0;
034846cf 649 u32 last_read_idx = 0;
e2d6f4e7
EH
650
651 if (cpu == 1) {
652 shift_param = 0;
034846cf 653 *first_ucode_section = 0;
e2d6f4e7
EH
654 } else {
655 shift_param = 16;
034846cf 656 (*first_ucode_section)++;
e2d6f4e7
EH
657 }
658
034846cf
EH
659 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
660 last_read_idx = i;
661
662 if (!image->sec[i].data ||
663 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
664 IWL_DEBUG_FW(trans,
665 "Break since Data not valid or Empty section, sec = %d\n",
666 i);
189fa2fa 667 break;
034846cf
EH
668 }
669
670 if (i == (*first_ucode_section) + 1)
189fa2fa
EH
671 /* set CPU to started */
672 iwl_set_bits_prph(trans,
673 CSR_UCODE_LOAD_STATUS_ADDR,
674 LMPM_CPU_HDRS_LOADING_COMPLETED
675 << shift_param);
e2d6f4e7 676
189fa2fa
EH
677 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
678 if (ret)
679 return ret;
e2d6f4e7 680 }
189fa2fa
EH
681 /* image loading complete */
682 iwl_set_bits_prph(trans,
683 CSR_UCODE_LOAD_STATUS_ADDR,
684 LMPM_CPU_UCODE_LOADING_COMPLETED << shift_param);
e2d6f4e7 685
034846cf
EH
686 *first_ucode_section = last_read_idx;
687
189fa2fa
EH
688 return 0;
689}
e2d6f4e7 690
189fa2fa
EH
691static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
692 const struct fw_img *image,
034846cf
EH
693 int cpu,
694 int *first_ucode_section)
189fa2fa
EH
695{
696 int shift_param;
189fa2fa 697 int i, ret = 0;
034846cf 698 u32 last_read_idx = 0;
189fa2fa
EH
699
700 if (cpu == 1) {
701 shift_param = 0;
034846cf 702 *first_ucode_section = 0;
189fa2fa
EH
703 } else {
704 shift_param = 16;
034846cf 705 (*first_ucode_section)++;
189fa2fa
EH
706 }
707
034846cf
EH
708 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
709 last_read_idx = i;
710
711 if (!image->sec[i].data ||
712 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
713 IWL_DEBUG_FW(trans,
714 "Break since Data not valid or Empty section, sec = %d\n",
715 i);
189fa2fa 716 break;
034846cf
EH
717 }
718
189fa2fa
EH
719 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
720 if (ret)
721 return ret;
e2d6f4e7
EH
722 }
723
189fa2fa
EH
724 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
725 iwl_set_bits_prph(trans,
726 CSR_UCODE_LOAD_STATUS_ADDR,
727 (LMPM_CPU_UCODE_LOADING_COMPLETED |
728 LMPM_CPU_HDRS_LOADING_COMPLETED |
729 LMPM_CPU_UCODE_LOADING_STARTED) <<
730 shift_param);
731
034846cf
EH
732 *first_ucode_section = last_read_idx;
733
e2d6f4e7
EH
734 return 0;
735}
736
7afe3705 737static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
0692fe41 738 const struct fw_img *image)
cf614297 739{
c2d20201 740 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
189fa2fa 741 int ret = 0;
034846cf 742 int first_ucode_section;
cf614297 743
e2d6f4e7
EH
744 IWL_DEBUG_FW(trans,
745 "working with %s image\n",
746 image->is_secure ? "Secured" : "Non Secured");
747 IWL_DEBUG_FW(trans,
748 "working with %s CPU\n",
749 image->is_dual_cpus ? "Dual" : "Single");
750
751 /* configure the ucode to be ready to get the secured image */
752 if (image->is_secure) {
753 /* set secure boot inspector addresses */
189fa2fa
EH
754 iwl_write_prph(trans,
755 LMPM_SECURE_INSPECTOR_CODE_ADDR,
756 LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE);
e2d6f4e7 757
189fa2fa
EH
758 iwl_write_prph(trans,
759 LMPM_SECURE_INSPECTOR_DATA_ADDR,
760 LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE);
e2d6f4e7 761
189fa2fa
EH
762 /* set CPU1 header address */
763 iwl_write_prph(trans,
764 LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR,
765 LMPM_SECURE_CPU1_HDR_MEM_SPACE);
766
767 /* load to FW the binary Secured sections of CPU1 */
034846cf
EH
768 ret = iwl_pcie_load_cpu_secured_sections(trans, image, 1,
769 &first_ucode_section);
2d1c0044
JB
770 if (ret)
771 return ret;
cf614297 772
189fa2fa
EH
773 } else {
774 /* load to FW the binary Non secured sections of CPU1 */
034846cf
EH
775 ret = iwl_pcie_load_cpu_sections(trans, image, 1,
776 &first_ucode_section);
e2d6f4e7
EH
777 if (ret)
778 return ret;
e2d6f4e7
EH
779 }
780
781 if (image->is_dual_cpus) {
189fa2fa
EH
782 /* set CPU2 header address */
783 iwl_write_prph(trans,
784 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
785 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
e2d6f4e7 786
189fa2fa
EH
787 /* load to FW the binary sections of CPU2 */
788 if (image->is_secure)
034846cf
EH
789 ret = iwl_pcie_load_cpu_secured_sections(
790 trans, image, 2,
791 &first_ucode_section);
189fa2fa 792 else
034846cf
EH
793 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
794 &first_ucode_section);
189fa2fa
EH
795 if (ret)
796 return ret;
e2d6f4e7 797 }
cf614297 798
c2d20201
EG
799 /* supported for 7000 only for the moment */
800 if (iwlwifi_mod_params.fw_monitor &&
801 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
802 iwl_pcie_alloc_fw_monitor(trans);
803
804 if (trans_pcie->fw_mon_size) {
805 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
806 trans_pcie->fw_mon_phys >> 4);
807 iwl_write_prph(trans, MON_BUFF_END_ADDR,
808 (trans_pcie->fw_mon_phys +
809 trans_pcie->fw_mon_size) >> 4);
810 }
811 }
812
e12ba844
EH
813 /* release CPU reset */
814 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
815 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
816 else
817 iwl_write32(trans, CSR_RESET, 0);
818
189fa2fa
EH
819 if (image->is_secure) {
820 /* wait for image verification to complete */
821 ret = iwl_poll_prph_bit(trans,
822 LMPM_SECURE_BOOT_CPU1_STATUS_ADDR,
823 LMPM_SECURE_BOOT_STATUS_SUCCESS,
824 LMPM_SECURE_BOOT_STATUS_SUCCESS,
825 LMPM_SECURE_TIME_OUT);
826
827 if (ret < 0) {
828 IWL_ERR(trans, "Time out on secure boot process\n");
829 return ret;
830 }
831 }
832
cf614297
EG
833 return 0;
834}
835
0692fe41 836static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
6ae02f3e 837 const struct fw_img *fw, bool run_in_rfkill)
392f8b78
EG
838{
839 int ret;
c9eec95c 840 bool hw_rfkill;
392f8b78 841
496bab39 842 /* This may fail if AMT took ownership of the device */
7afe3705 843 if (iwl_pcie_prepare_card_hw(trans)) {
6d8f6eeb 844 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
845 return -EIO;
846 }
847
8c46bb70
EG
848 iwl_enable_rfkill_int(trans);
849
392f8b78 850 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 851 hw_rfkill = iwl_is_rfkill_set(trans);
4620020b 852 if (hw_rfkill)
eb7ff77e 853 set_bit(STATUS_RFKILL, &trans->status);
4620020b 854 else
eb7ff77e 855 clear_bit(STATUS_RFKILL, &trans->status);
14cfca71 856 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
6ae02f3e 857 if (hw_rfkill && !run_in_rfkill)
392f8b78 858 return -ERFKILL;
392f8b78 859
1042db2a 860 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 861
7afe3705 862 ret = iwl_pcie_nic_init(trans);
392f8b78 863 if (ret) {
6d8f6eeb 864 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
865 return ret;
866 }
867
868 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
869 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
870 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
871 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
872
873 /* clear (again), then enable host interrupts */
1042db2a 874 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 875 iwl_enable_interrupts(trans);
392f8b78
EG
876
877 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
878 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
879 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 880
cf614297 881 /* Load the given image to the HW */
7afe3705 882 return iwl_pcie_load_given_ucode(trans, fw);
b3c2ce13
EG
883}
884
adca1235 885static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
ed6a3803 886{
990aa6d7 887 iwl_pcie_reset_ict(trans);
f02831be 888 iwl_pcie_tx_start(trans, scd_addr);
c170b867
EG
889}
890
43e58856 891static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf 892{
43e58856 893 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3dc3374f
EG
894 bool hw_rfkill, was_hw_rfkill;
895
896 was_hw_rfkill = iwl_is_rfkill_set(trans);
ae2c30bf 897
43e58856 898 /* tell the device to stop sending interrupts */
7b70bd63 899 spin_lock(&trans_pcie->irq_lock);
ae2c30bf 900 iwl_disable_interrupts(trans);
7b70bd63 901 spin_unlock(&trans_pcie->irq_lock);
ae2c30bf 902
ab6cf8e8 903 /* device going down, Stop using ICT table */
990aa6d7 904 iwl_pcie_disable_ict(trans);
ab6cf8e8
EG
905
906 /*
907 * If a HW restart happens during firmware loading,
908 * then the firmware loading might call this function
909 * and later it might be called again due to the
910 * restart. So don't process again if the device is
911 * already dead.
912 */
eb7ff77e 913 if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
f02831be 914 iwl_pcie_tx_stop(trans);
9805c446 915 iwl_pcie_rx_stop(trans);
6379103e 916
ab6cf8e8 917 /* Power-down device's busmaster DMA clocks */
1042db2a 918 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
919 APMG_CLK_VAL_DMA_CLK_RQT);
920 udelay(5);
921 }
922
923 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 924 iwl_clear_bit(trans, CSR_GP_CNTRL,
20d3b647 925 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
926
927 /* Stop the device, and put it in low power state */
7afe3705 928 iwl_pcie_apm_stop(trans);
43e58856
EG
929
930 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
931 * Clean again the interrupt here
932 */
7b70bd63 933 spin_lock(&trans_pcie->irq_lock);
43e58856 934 iwl_disable_interrupts(trans);
7b70bd63 935 spin_unlock(&trans_pcie->irq_lock);
43e58856 936
43e58856 937 /* stop and reset the on-board processor */
1042db2a 938 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
939
940 /* clear all status bits */
eb7ff77e
AN
941 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
942 clear_bit(STATUS_INT_ENABLED, &trans->status);
943 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
944 clear_bit(STATUS_TPOWER_PMI, &trans->status);
945 clear_bit(STATUS_RFKILL, &trans->status);
a4082843
AN
946
947 /*
948 * Even if we stop the HW, we still want the RF kill
949 * interrupt
950 */
951 iwl_enable_rfkill_int(trans);
952
953 /*
954 * Check again since the RF kill state may have changed while
955 * all the interrupts were disabled, in this case we couldn't
956 * receive the RF kill interrupt and update the state in the
957 * op_mode.
3dc3374f
EG
958 * Don't call the op_mode if the rkfill state hasn't changed.
959 * This allows the op_mode to call stop_device from the rfkill
960 * notification without endless recursion. Under very rare
961 * circumstances, we might have a small recursion if the rfkill
962 * state changed exactly now while we were called from stop_device.
963 * This is very unlikely but can happen and is supported.
a4082843
AN
964 */
965 hw_rfkill = iwl_is_rfkill_set(trans);
966 if (hw_rfkill)
eb7ff77e 967 set_bit(STATUS_RFKILL, &trans->status);
a4082843 968 else
eb7ff77e 969 clear_bit(STATUS_RFKILL, &trans->status);
3dc3374f 970 if (hw_rfkill != was_hw_rfkill)
14cfca71
JB
971 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
972}
973
974void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
975{
976 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
977 iwl_trans_pcie_stop_device(trans);
ab6cf8e8
EG
978}
979
debff618 980static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
2dd4f9f7 981{
2dd4f9f7 982 iwl_disable_interrupts(trans);
debff618
JB
983
984 /*
985 * in testing mode, the host stays awake and the
986 * hardware won't be reset (not even partially)
987 */
988 if (test)
989 return;
990
ddaf5a5b
JB
991 iwl_pcie_disable_ict(trans);
992
2dd4f9f7
JB
993 iwl_clear_bit(trans, CSR_GP_CNTRL,
994 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ddaf5a5b
JB
995 iwl_clear_bit(trans, CSR_GP_CNTRL,
996 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
997
998 /*
999 * reset TX queues -- some of their registers reset during S3
1000 * so if we don't reset everything here the D3 image would try
1001 * to execute some invalid memory upon resume
1002 */
1003 iwl_trans_pcie_tx_reset(trans);
1004
1005 iwl_pcie_set_pwr(trans, true);
1006}
1007
1008static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
debff618
JB
1009 enum iwl_d3_status *status,
1010 bool test)
ddaf5a5b
JB
1011{
1012 u32 val;
1013 int ret;
1014
debff618
JB
1015 if (test) {
1016 iwl_enable_interrupts(trans);
1017 *status = IWL_D3_STATUS_ALIVE;
1018 return 0;
1019 }
1020
ddaf5a5b
JB
1021 iwl_pcie_set_pwr(trans, false);
1022
1023 val = iwl_read32(trans, CSR_RESET);
1024 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
1025 *status = IWL_D3_STATUS_RESET;
1026 return 0;
1027 }
1028
1029 /*
1030 * Also enables interrupts - none will happen as the device doesn't
1031 * know we're waking it up, only when the opmode actually tells it
1032 * after this call.
1033 */
1034 iwl_pcie_reset_ict(trans);
1035
1036 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1037 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1038
1039 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1040 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1041 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1042 25000);
1043 if (ret) {
1044 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1045 return ret;
1046 }
1047
1048 iwl_trans_pcie_tx_reset(trans);
1049
1050 ret = iwl_pcie_rx_init(trans);
1051 if (ret) {
1052 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
1053 return ret;
1054 }
1055
ddaf5a5b
JB
1056 *status = IWL_D3_STATUS_ALIVE;
1057 return 0;
2dd4f9f7
JB
1058}
1059
57a1dc89 1060static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 1061{
c9eec95c 1062 bool hw_rfkill;
a8b691e6 1063 int err;
e6bb4c9c 1064
7afe3705 1065 err = iwl_pcie_prepare_card_hw(trans);
ebb7678d 1066 if (err) {
d6f1c316 1067 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
a8b691e6 1068 return err;
ebb7678d 1069 }
a6c684ee 1070
2997494f 1071 /* Reset the entire device */
ce836c76 1072 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
2997494f
EG
1073
1074 usleep_range(10, 15);
1075
7afe3705 1076 iwl_pcie_apm_init(trans);
a6c684ee 1077
226c02ca
EG
1078 /* From now on, the op_mode will be kept updated about RF kill state */
1079 iwl_enable_rfkill_int(trans);
1080
8d425517 1081 hw_rfkill = iwl_is_rfkill_set(trans);
4620020b 1082 if (hw_rfkill)
eb7ff77e 1083 set_bit(STATUS_RFKILL, &trans->status);
4620020b 1084 else
eb7ff77e 1085 clear_bit(STATUS_RFKILL, &trans->status);
14cfca71 1086 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
d48e2074 1087
a8b691e6 1088 return 0;
e6bb4c9c
EG
1089}
1090
a4082843 1091static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
cc56feb2 1092{
20d3b647 1093 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d23f78e6 1094
a4082843 1095 /* disable interrupts - don't enable HW RF kill interrupt */
7b70bd63 1096 spin_lock(&trans_pcie->irq_lock);
ee7d737c 1097 iwl_disable_interrupts(trans);
7b70bd63 1098 spin_unlock(&trans_pcie->irq_lock);
ee7d737c 1099
7afe3705 1100 iwl_pcie_apm_stop(trans);
cc56feb2 1101
7b70bd63 1102 spin_lock(&trans_pcie->irq_lock);
218733cf 1103 iwl_disable_interrupts(trans);
7b70bd63 1104 spin_unlock(&trans_pcie->irq_lock);
1df06bdc 1105
8d96bb61 1106 iwl_pcie_disable_ict(trans);
cc56feb2
EG
1107}
1108
03905495
EG
1109static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1110{
05f5b97e 1111 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1112}
1113
1114static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1115{
05f5b97e 1116 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1117}
1118
1119static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1120{
05f5b97e 1121 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1122}
1123
6a06b6c1
EG
1124static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1125{
f9477c17
AP
1126 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1127 ((reg & 0x000FFFFF) | (3 << 24)));
6a06b6c1
EG
1128 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1129}
1130
1131static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1132 u32 val)
1133{
1134 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
f9477c17 1135 ((addr & 0x000FFFFF) | (3 << 24)));
6a06b6c1
EG
1136 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1137}
1138
f14d6b39
JB
1139static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
1140{
1141 WARN_ON(1);
1142 return 0;
1143}
1144
c6f600fc 1145static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1146 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1147{
1148 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1149
1150 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
b04db9ac 1151 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
d663ee73
JB
1152 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1153 trans_pcie->n_no_reclaim_cmds = 0;
1154 else
1155 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1156 if (trans_pcie->n_no_reclaim_cmds)
1157 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1158 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa 1159
b2cf410c
JB
1160 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1161 if (trans_pcie->rx_buf_size_8k)
1162 trans_pcie->rx_page_order = get_order(8 * 1024);
1163 else
1164 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1165
1166 trans_pcie->wd_timeout =
1167 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1168
1169 trans_pcie->command_names = trans_cfg->command_names;
046db346 1170 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
f14d6b39
JB
1171
1172 /* Initialize NAPI here - it should be before registering to mac80211
1173 * in the opmode but after the HW struct is allocated.
1174 * As this function may be called again in some corner cases don't
1175 * do anything if NAPI was already initialized.
1176 */
1177 if (!trans_pcie->napi.poll && trans->op_mode->ops->napi_add) {
1178 init_dummy_netdev(&trans_pcie->napi_dev);
1179 iwl_op_mode_napi_add(trans->op_mode, &trans_pcie->napi,
1180 &trans_pcie->napi_dev,
1181 iwl_pcie_dummy_napi_poll, 64);
1182 }
c6f600fc
MV
1183}
1184
d1ff5253 1185void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1186{
20d3b647 1187 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a42a1844 1188
0aa86df6 1189 synchronize_irq(trans_pcie->pci_dev->irq);
0aa86df6 1190
f02831be 1191 iwl_pcie_tx_free(trans);
9805c446 1192 iwl_pcie_rx_free(trans);
6379103e 1193
a8b691e6
JB
1194 free_irq(trans_pcie->pci_dev->irq, trans);
1195 iwl_pcie_free_ict(trans);
a42a1844
EG
1196
1197 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1198 iounmap(trans_pcie->hw_base);
a42a1844
EG
1199 pci_release_regions(trans_pcie->pci_dev);
1200 pci_disable_device(trans_pcie->pci_dev);
59c647b6 1201 kmem_cache_destroy(trans->dev_cmd_pool);
a42a1844 1202
f14d6b39
JB
1203 if (trans_pcie->napi.poll)
1204 netif_napi_del(&trans_pcie->napi);
1205
c2d20201
EG
1206 iwl_pcie_free_fw_monitor(trans);
1207
6d8f6eeb 1208 kfree(trans);
34c1b7ba
EG
1209}
1210
47107e84
DF
1211static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1212{
47107e84 1213 if (state)
eb7ff77e 1214 set_bit(STATUS_TPOWER_PMI, &trans->status);
47107e84 1215 else
eb7ff77e 1216 clear_bit(STATUS_TPOWER_PMI, &trans->status);
47107e84
DF
1217}
1218
e56b04ef
LE
1219static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
1220 unsigned long *flags)
7a65d170
EG
1221{
1222 int ret;
cfb4e624
JB
1223 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1224
1225 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
7a65d170 1226
b9439491
EG
1227 if (trans_pcie->cmd_in_flight)
1228 goto out;
1229
7a65d170 1230 /* this bit wakes up the NIC */
e139dc4a
LE
1231 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1232 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
7a65d170
EG
1233
1234 /*
1235 * These bits say the device is running, and should keep running for
1236 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1237 * but they do not indicate that embedded SRAM is restored yet;
1238 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1239 * to/from host DRAM when sleeping/waking for power-saving.
1240 * Each direction takes approximately 1/4 millisecond; with this
1241 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1242 * series of register accesses are expected (e.g. reading Event Log),
1243 * to keep device from sleeping.
1244 *
1245 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1246 * SRAM is okay/restored. We don't check that here because this call
1247 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1248 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1249 *
1250 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1251 * and do not save/restore SRAM when power cycling.
1252 */
1253 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1254 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1255 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1256 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1257 if (unlikely(ret < 0)) {
1258 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
1259 if (!silent) {
1260 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
1261 WARN_ONCE(1,
1262 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1263 val);
cfb4e624 1264 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
7a65d170
EG
1265 return false;
1266 }
1267 }
1268
b9439491 1269out:
e56b04ef
LE
1270 /*
1271 * Fool sparse by faking we release the lock - sparse will
1272 * track nic_access anyway.
1273 */
cfb4e624 1274 __release(&trans_pcie->reg_lock);
7a65d170
EG
1275 return true;
1276}
1277
e56b04ef
LE
1278static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1279 unsigned long *flags)
7a65d170 1280{
cfb4e624 1281 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e56b04ef 1282
cfb4e624 1283 lockdep_assert_held(&trans_pcie->reg_lock);
e56b04ef
LE
1284
1285 /*
1286 * Fool sparse by faking we acquiring the lock - sparse will
1287 * track nic_access anyway.
1288 */
cfb4e624 1289 __acquire(&trans_pcie->reg_lock);
e56b04ef 1290
b9439491
EG
1291 if (trans_pcie->cmd_in_flight)
1292 goto out;
1293
e139dc4a
LE
1294 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1295 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
7a65d170
EG
1296 /*
1297 * Above we read the CSR_GP_CNTRL register, which will flush
1298 * any previous writes, but we need the write that clears the
1299 * MAC_ACCESS_REQ bit to be performed before any other writes
1300 * scheduled on different CPUs (after we drop reg_lock).
1301 */
1302 mmiowb();
b9439491 1303out:
cfb4e624 1304 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
7a65d170
EG
1305}
1306
4fd442db
EG
1307static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1308 void *buf, int dwords)
1309{
1310 unsigned long flags;
1311 int offs, ret = 0;
1312 u32 *vals = buf;
1313
e56b04ef 1314 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
4fd442db
EG
1315 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1316 for (offs = 0; offs < dwords; offs++)
1317 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
e56b04ef 1318 iwl_trans_release_nic_access(trans, &flags);
4fd442db
EG
1319 } else {
1320 ret = -EBUSY;
1321 }
4fd442db
EG
1322 return ret;
1323}
1324
1325static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
bf0fd5da 1326 const void *buf, int dwords)
4fd442db
EG
1327{
1328 unsigned long flags;
1329 int offs, ret = 0;
bf0fd5da 1330 const u32 *vals = buf;
4fd442db 1331
e56b04ef 1332 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
4fd442db
EG
1333 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1334 for (offs = 0; offs < dwords; offs++)
01387ffd
EG
1335 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1336 vals ? vals[offs] : 0);
e56b04ef 1337 iwl_trans_release_nic_access(trans, &flags);
4fd442db
EG
1338 } else {
1339 ret = -EBUSY;
1340 }
4fd442db
EG
1341 return ret;
1342}
7a65d170 1343
5f178cd2
EG
1344#define IWL_FLUSH_WAIT_MS 2000
1345
3cafdbe6 1346static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
5f178cd2 1347{
8ad71bef 1348 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1349 struct iwl_txq *txq;
5f178cd2
EG
1350 struct iwl_queue *q;
1351 int cnt;
1352 unsigned long now = jiffies;
1c3fea82
EG
1353 u32 scd_sram_addr;
1354 u8 buf[16];
5f178cd2
EG
1355 int ret = 0;
1356
1357 /* waiting for all the tx frames complete might take a while */
035f7ff2 1358 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
fa1a91fd
EG
1359 u8 wr_ptr;
1360
9ba1947a 1361 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1362 continue;
3cafdbe6
EG
1363 if (!test_bit(cnt, trans_pcie->queue_used))
1364 continue;
1365 if (!(BIT(cnt) & txq_bm))
1366 continue;
748fa67c
EG
1367
1368 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
8ad71bef 1369 txq = &trans_pcie->txq[cnt];
5f178cd2 1370 q = &txq->q;
fa1a91fd
EG
1371 wr_ptr = ACCESS_ONCE(q->write_ptr);
1372
1373 while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
1374 !time_after(jiffies,
1375 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
1376 u8 write_ptr = ACCESS_ONCE(q->write_ptr);
1377
1378 if (WARN_ONCE(wr_ptr != write_ptr,
1379 "WR pointer moved while flushing %d -> %d\n",
1380 wr_ptr, write_ptr))
1381 return -ETIMEDOUT;
5f178cd2 1382 msleep(1);
fa1a91fd 1383 }
5f178cd2
EG
1384
1385 if (q->read_ptr != q->write_ptr) {
1c3fea82
EG
1386 IWL_ERR(trans,
1387 "fail to flush all tx fifo queues Q %d\n", cnt);
5f178cd2
EG
1388 ret = -ETIMEDOUT;
1389 break;
1390 }
748fa67c 1391 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
5f178cd2 1392 }
1c3fea82
EG
1393
1394 if (!ret)
1395 return 0;
1396
1397 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1398 txq->q.read_ptr, txq->q.write_ptr);
1399
1400 scd_sram_addr = trans_pcie->scd_base_addr +
1401 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1402 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1403
1404 iwl_print_hex_error(trans, buf, sizeof(buf));
1405
1406 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1407 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1408 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1409
1410 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1411 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1412 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1413 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1414 u32 tbl_dw =
1415 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1416 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1417
1418 if (cnt & 0x1)
1419 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1420 else
1421 tbl_dw = tbl_dw & 0x0000FFFF;
1422
1423 IWL_ERR(trans,
1424 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1425 cnt, active ? "" : "in", fifo, tbl_dw,
83f32a4b
JB
1426 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
1427 (TFD_QUEUE_SIZE_MAX - 1),
1c3fea82
EG
1428 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1429 }
1430
5f178cd2
EG
1431 return ret;
1432}
1433
e139dc4a
LE
1434static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1435 u32 mask, u32 value)
1436{
e56b04ef 1437 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e139dc4a
LE
1438 unsigned long flags;
1439
e56b04ef 1440 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
e139dc4a 1441 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
e56b04ef 1442 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
e139dc4a
LE
1443}
1444
ff620849
EG
1445static const char *get_csr_string(int cmd)
1446{
d9fb6465 1447#define IWL_CMD(x) case x: return #x
ff620849
EG
1448 switch (cmd) {
1449 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1450 IWL_CMD(CSR_INT_COALESCING);
1451 IWL_CMD(CSR_INT);
1452 IWL_CMD(CSR_INT_MASK);
1453 IWL_CMD(CSR_FH_INT_STATUS);
1454 IWL_CMD(CSR_GPIO_IN);
1455 IWL_CMD(CSR_RESET);
1456 IWL_CMD(CSR_GP_CNTRL);
1457 IWL_CMD(CSR_HW_REV);
1458 IWL_CMD(CSR_EEPROM_REG);
1459 IWL_CMD(CSR_EEPROM_GP);
1460 IWL_CMD(CSR_OTP_GP_REG);
1461 IWL_CMD(CSR_GIO_REG);
1462 IWL_CMD(CSR_GP_UCODE_REG);
1463 IWL_CMD(CSR_GP_DRIVER_REG);
1464 IWL_CMD(CSR_UCODE_DRV_GP1);
1465 IWL_CMD(CSR_UCODE_DRV_GP2);
1466 IWL_CMD(CSR_LED_REG);
1467 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1468 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1469 IWL_CMD(CSR_ANA_PLL_CFG);
1470 IWL_CMD(CSR_HW_REV_WA_REG);
a812cba9 1471 IWL_CMD(CSR_MONITOR_STATUS_REG);
ff620849
EG
1472 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1473 default:
1474 return "UNKNOWN";
1475 }
d9fb6465 1476#undef IWL_CMD
ff620849
EG
1477}
1478
990aa6d7 1479void iwl_pcie_dump_csr(struct iwl_trans *trans)
ff620849
EG
1480{
1481 int i;
1482 static const u32 csr_tbl[] = {
1483 CSR_HW_IF_CONFIG_REG,
1484 CSR_INT_COALESCING,
1485 CSR_INT,
1486 CSR_INT_MASK,
1487 CSR_FH_INT_STATUS,
1488 CSR_GPIO_IN,
1489 CSR_RESET,
1490 CSR_GP_CNTRL,
1491 CSR_HW_REV,
1492 CSR_EEPROM_REG,
1493 CSR_EEPROM_GP,
1494 CSR_OTP_GP_REG,
1495 CSR_GIO_REG,
1496 CSR_GP_UCODE_REG,
1497 CSR_GP_DRIVER_REG,
1498 CSR_UCODE_DRV_GP1,
1499 CSR_UCODE_DRV_GP2,
1500 CSR_LED_REG,
1501 CSR_DRAM_INT_TBL_REG,
1502 CSR_GIO_CHICKEN_BITS,
1503 CSR_ANA_PLL_CFG,
a812cba9 1504 CSR_MONITOR_STATUS_REG,
ff620849
EG
1505 CSR_HW_REV_WA_REG,
1506 CSR_DBG_HPET_MEM_REG
1507 };
1508 IWL_ERR(trans, "CSR values:\n");
1509 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1510 "CSR_INT_PERIODIC_REG)\n");
1511 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1512 IWL_ERR(trans, " %25s: 0X%08x\n",
1513 get_csr_string(csr_tbl[i]),
1042db2a 1514 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1515 }
1516}
1517
87e5666c
EG
1518#ifdef CONFIG_IWLWIFI_DEBUGFS
1519/* create and remove of files */
1520#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1521 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c 1522 &iwl_dbgfs_##name##_ops)) \
9da987ac 1523 goto err; \
87e5666c
EG
1524} while (0)
1525
1526/* file operation */
87e5666c 1527#define DEBUGFS_READ_FILE_OPS(name) \
87e5666c
EG
1528static const struct file_operations iwl_dbgfs_##name##_ops = { \
1529 .read = iwl_dbgfs_##name##_read, \
234e3405 1530 .open = simple_open, \
87e5666c
EG
1531 .llseek = generic_file_llseek, \
1532};
1533
16db88ba 1534#define DEBUGFS_WRITE_FILE_OPS(name) \
16db88ba
EG
1535static const struct file_operations iwl_dbgfs_##name##_ops = { \
1536 .write = iwl_dbgfs_##name##_write, \
234e3405 1537 .open = simple_open, \
16db88ba
EG
1538 .llseek = generic_file_llseek, \
1539};
1540
87e5666c 1541#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
87e5666c
EG
1542static const struct file_operations iwl_dbgfs_##name##_ops = { \
1543 .write = iwl_dbgfs_##name##_write, \
1544 .read = iwl_dbgfs_##name##_read, \
234e3405 1545 .open = simple_open, \
87e5666c
EG
1546 .llseek = generic_file_llseek, \
1547};
1548
87e5666c 1549static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
20d3b647
JB
1550 char __user *user_buf,
1551 size_t count, loff_t *ppos)
8ad71bef 1552{
5a878bf6 1553 struct iwl_trans *trans = file->private_data;
8ad71bef 1554 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1555 struct iwl_txq *txq;
87e5666c
EG
1556 struct iwl_queue *q;
1557 char *buf;
1558 int pos = 0;
1559 int cnt;
1560 int ret;
1745e440
WYG
1561 size_t bufsz;
1562
035f7ff2 1563 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1564
f9e75447 1565 if (!trans_pcie->txq)
87e5666c 1566 return -EAGAIN;
f9e75447 1567
87e5666c
EG
1568 buf = kzalloc(bufsz, GFP_KERNEL);
1569 if (!buf)
1570 return -ENOMEM;
1571
035f7ff2 1572 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1573 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1574 q = &txq->q;
1575 pos += scnprintf(buf + pos, bufsz - pos,
f40faf62 1576 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d%s\n",
87e5666c 1577 cnt, q->read_ptr, q->write_ptr,
9eae88fa 1578 !!test_bit(cnt, trans_pcie->queue_used),
f40faf62
AL
1579 !!test_bit(cnt, trans_pcie->queue_stopped),
1580 txq->need_update,
1581 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
87e5666c
EG
1582 }
1583 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1584 kfree(buf);
1585 return ret;
1586}
1587
1588static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
20d3b647
JB
1589 char __user *user_buf,
1590 size_t count, loff_t *ppos)
1591{
5a878bf6 1592 struct iwl_trans *trans = file->private_data;
20d3b647 1593 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1594 struct iwl_rxq *rxq = &trans_pcie->rxq;
87e5666c
EG
1595 char buf[256];
1596 int pos = 0;
1597 const size_t bufsz = sizeof(buf);
1598
1599 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1600 rxq->read);
1601 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1602 rxq->write);
f40faf62
AL
1603 pos += scnprintf(buf + pos, bufsz - pos, "write_actual: %u\n",
1604 rxq->write_actual);
1605 pos += scnprintf(buf + pos, bufsz - pos, "need_update: %d\n",
1606 rxq->need_update);
87e5666c
EG
1607 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1608 rxq->free_count);
1609 if (rxq->rb_stts) {
1610 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1611 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1612 } else {
1613 pos += scnprintf(buf + pos, bufsz - pos,
1614 "closed_rb_num: Not Allocated\n");
1615 }
1616 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1617}
1618
1f7b6172
EG
1619static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1620 char __user *user_buf,
20d3b647
JB
1621 size_t count, loff_t *ppos)
1622{
1f7b6172 1623 struct iwl_trans *trans = file->private_data;
20d3b647 1624 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1625 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1626
1627 int pos = 0;
1628 char *buf;
1629 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1630 ssize_t ret;
1631
1632 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1633 if (!buf)
1f7b6172 1634 return -ENOMEM;
1f7b6172
EG
1635
1636 pos += scnprintf(buf + pos, bufsz - pos,
1637 "Interrupt Statistics Report:\n");
1638
1639 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1640 isr_stats->hw);
1641 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1642 isr_stats->sw);
1643 if (isr_stats->sw || isr_stats->hw) {
1644 pos += scnprintf(buf + pos, bufsz - pos,
1645 "\tLast Restarting Code: 0x%X\n",
1646 isr_stats->err_code);
1647 }
1648#ifdef CONFIG_IWLWIFI_DEBUG
1649 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1650 isr_stats->sch);
1651 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1652 isr_stats->alive);
1653#endif
1654 pos += scnprintf(buf + pos, bufsz - pos,
1655 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1656
1657 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1658 isr_stats->ctkill);
1659
1660 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1661 isr_stats->wakeup);
1662
1663 pos += scnprintf(buf + pos, bufsz - pos,
1664 "Rx command responses:\t\t %u\n", isr_stats->rx);
1665
1666 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1667 isr_stats->tx);
1668
1669 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1670 isr_stats->unhandled);
1671
1672 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1673 kfree(buf);
1674 return ret;
1675}
1676
1677static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1678 const char __user *user_buf,
1679 size_t count, loff_t *ppos)
1680{
1681 struct iwl_trans *trans = file->private_data;
20d3b647 1682 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1683 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1684
1685 char buf[8];
1686 int buf_size;
1687 u32 reset_flag;
1688
1689 memset(buf, 0, sizeof(buf));
1690 buf_size = min(count, sizeof(buf) - 1);
1691 if (copy_from_user(buf, user_buf, buf_size))
1692 return -EFAULT;
1693 if (sscanf(buf, "%x", &reset_flag) != 1)
1694 return -EFAULT;
1695 if (reset_flag == 0)
1696 memset(isr_stats, 0, sizeof(*isr_stats));
1697
1698 return count;
1699}
1700
16db88ba 1701static ssize_t iwl_dbgfs_csr_write(struct file *file,
20d3b647
JB
1702 const char __user *user_buf,
1703 size_t count, loff_t *ppos)
16db88ba
EG
1704{
1705 struct iwl_trans *trans = file->private_data;
1706 char buf[8];
1707 int buf_size;
1708 int csr;
1709
1710 memset(buf, 0, sizeof(buf));
1711 buf_size = min(count, sizeof(buf) - 1);
1712 if (copy_from_user(buf, user_buf, buf_size))
1713 return -EFAULT;
1714 if (sscanf(buf, "%d", &csr) != 1)
1715 return -EFAULT;
1716
990aa6d7 1717 iwl_pcie_dump_csr(trans);
16db88ba
EG
1718
1719 return count;
1720}
1721
16db88ba 1722static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
20d3b647
JB
1723 char __user *user_buf,
1724 size_t count, loff_t *ppos)
16db88ba
EG
1725{
1726 struct iwl_trans *trans = file->private_data;
94543a8d 1727 char *buf = NULL;
56c2477f 1728 ssize_t ret;
16db88ba 1729
56c2477f
JB
1730 ret = iwl_dump_fh(trans, &buf);
1731 if (ret < 0)
1732 return ret;
1733 if (!buf)
1734 return -EINVAL;
1735 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
1736 kfree(buf);
16db88ba
EG
1737 return ret;
1738}
1739
1f7b6172 1740DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 1741DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
1742DEBUGFS_READ_FILE_OPS(rx_queue);
1743DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 1744DEBUGFS_WRITE_FILE_OPS(csr);
87e5666c
EG
1745
1746/*
1747 * Create the debugfs files and directories
1748 *
1749 */
1750static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647 1751 struct dentry *dir)
87e5666c 1752{
87e5666c
EG
1753 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1754 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 1755 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
1756 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1757 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
87e5666c 1758 return 0;
9da987ac
MV
1759
1760err:
1761 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1762 return -ENOMEM;
87e5666c 1763}
4d075007
JB
1764
1765static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd)
1766{
1767 u32 cmdlen = 0;
1768 int i;
1769
1770 for (i = 0; i < IWL_NUM_OF_TBS; i++)
1771 cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i);
1772
1773 return cmdlen;
1774}
1775
1776static u32 iwl_trans_pcie_dump_data(struct iwl_trans *trans,
1777 void *buf, u32 buflen)
1778{
1779 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1780 struct iwl_fw_error_dump_data *data;
1781 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
1782 struct iwl_fw_error_dump_txcmd *txcmd;
1783 u32 len;
1784 int i, ptr;
1785
c2d20201
EG
1786 len = sizeof(*data) +
1787 cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
1788
1789 if (trans_pcie->fw_mon_page)
c544e9c4 1790 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
c2d20201
EG
1791 trans_pcie->fw_mon_size;
1792
4d075007 1793 if (!buf)
c2d20201 1794 return len;
4d075007
JB
1795
1796 len = 0;
1797 data = buf;
1798 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
1799 txcmd = (void *)data->data;
1800 spin_lock_bh(&cmdq->lock);
1801 ptr = cmdq->q.write_ptr;
1802 for (i = 0; i < cmdq->q.n_window; i++) {
1803 u8 idx = get_cmd_index(&cmdq->q, ptr);
1804 u32 caplen, cmdlen;
1805
1806 cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]);
1807 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
1808
1809 if (cmdlen) {
1810 len += sizeof(*txcmd) + caplen;
1811 txcmd->cmdlen = cpu_to_le32(cmdlen);
1812 txcmd->caplen = cpu_to_le32(caplen);
1813 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
1814 txcmd = (void *)((u8 *)txcmd->data + caplen);
1815 }
1816
1817 ptr = iwl_queue_dec_wrap(ptr);
1818 }
1819 spin_unlock_bh(&cmdq->lock);
1820
1821 data->len = cpu_to_le32(len);
c2d20201
EG
1822 len += sizeof(*data);
1823
1824 if (trans_pcie->fw_mon_page) {
c544e9c4 1825 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
c2d20201
EG
1826
1827 data = iwl_fw_error_next_data(data);
1828 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
1829 data->len = cpu_to_le32(trans_pcie->fw_mon_size +
1830 sizeof(*fw_mon_data));
1831 fw_mon_data = (void *)data->data;
1832 fw_mon_data->fw_mon_wr_ptr =
1833 cpu_to_le32(iwl_read_prph(trans, MON_BUFF_WRPTR));
1834 fw_mon_data->fw_mon_cycle_cnt =
1835 cpu_to_le32(iwl_read_prph(trans, MON_BUFF_CYCLE_CNT));
1836 fw_mon_data->fw_mon_base_ptr =
1837 cpu_to_le32(iwl_read_prph(trans, MON_BUFF_BASE_ADDR));
1838
1839 /*
1840 * The firmware is now asserted, it won't write anything to
1841 * the buffer. CPU can take ownership to fetch the data.
1842 * The buffer will be handed back to the device before the
1843 * firmware will be restarted.
1844 */
1845 dma_sync_single_for_cpu(trans->dev, trans_pcie->fw_mon_phys,
1846 trans_pcie->fw_mon_size,
1847 DMA_FROM_DEVICE);
1848 memcpy(fw_mon_data->data, page_address(trans_pcie->fw_mon_page),
1849 trans_pcie->fw_mon_size);
1850
1851 len += sizeof(*data) + sizeof(*fw_mon_data) +
1852 trans_pcie->fw_mon_size;
1853 }
1854
1855 return len;
4d075007 1856}
87e5666c
EG
1857#else
1858static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647
JB
1859 struct dentry *dir)
1860{
1861 return 0;
1862}
87e5666c
EG
1863#endif /*CONFIG_IWLWIFI_DEBUGFS */
1864
d1ff5253 1865static const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 1866 .start_hw = iwl_trans_pcie_start_hw,
a4082843 1867 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
ed6a3803 1868 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 1869 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 1870 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 1871
ddaf5a5b
JB
1872 .d3_suspend = iwl_trans_pcie_d3_suspend,
1873 .d3_resume = iwl_trans_pcie_d3_resume,
2dd4f9f7 1874
f02831be 1875 .send_cmd = iwl_trans_pcie_send_hcmd,
c85eb619 1876
e6bb4c9c 1877 .tx = iwl_trans_pcie_tx,
a0eaad71 1878 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 1879
d0624be6 1880 .txq_disable = iwl_trans_pcie_txq_disable,
4beaf6c2 1881 .txq_enable = iwl_trans_pcie_txq_enable,
34c1b7ba 1882
87e5666c 1883 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2 1884
990aa6d7 1885 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
5f178cd2 1886
03905495
EG
1887 .write8 = iwl_trans_pcie_write8,
1888 .write32 = iwl_trans_pcie_write32,
1889 .read32 = iwl_trans_pcie_read32,
6a06b6c1
EG
1890 .read_prph = iwl_trans_pcie_read_prph,
1891 .write_prph = iwl_trans_pcie_write_prph,
4fd442db
EG
1892 .read_mem = iwl_trans_pcie_read_mem,
1893 .write_mem = iwl_trans_pcie_write_mem,
c6f600fc 1894 .configure = iwl_trans_pcie_configure,
47107e84 1895 .set_pmi = iwl_trans_pcie_set_pmi,
7a65d170 1896 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
e139dc4a
LE
1897 .release_nic_access = iwl_trans_pcie_release_nic_access,
1898 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
4d075007
JB
1899
1900#ifdef CONFIG_IWLWIFI_DEBUGFS
1901 .dump_data = iwl_trans_pcie_dump_data,
1902#endif
e6bb4c9c 1903};
a42a1844 1904
87ce05a2 1905struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
1906 const struct pci_device_id *ent,
1907 const struct iwl_cfg *cfg)
a42a1844 1908{
a42a1844
EG
1909 struct iwl_trans_pcie *trans_pcie;
1910 struct iwl_trans *trans;
1911 u16 pci_cmd;
1912 int err;
1913
1914 trans = kzalloc(sizeof(struct iwl_trans) +
20d3b647 1915 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
6965a354
LC
1916 if (!trans) {
1917 err = -ENOMEM;
1918 goto out;
1919 }
a42a1844
EG
1920
1921 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1922
1923 trans->ops = &trans_ops_pcie;
035f7ff2 1924 trans->cfg = cfg;
2bfb5092 1925 trans_lockdep_init(trans);
a42a1844 1926 trans_pcie->trans = trans;
7b11488f 1927 spin_lock_init(&trans_pcie->irq_lock);
e56b04ef 1928 spin_lock_init(&trans_pcie->reg_lock);
13df1aab 1929 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844 1930
d819c6cf
JB
1931 err = pci_enable_device(pdev);
1932 if (err)
1933 goto out_no_pci;
1934
f2532b04
EG
1935 if (!cfg->base_params->pcie_l1_allowed) {
1936 /*
1937 * W/A - seems to solve weird behavior. We need to remove this
1938 * if we don't want to stay in L1 all the time. This wastes a
1939 * lot of power.
1940 */
1941 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
1942 PCIE_LINK_STATE_L1 |
1943 PCIE_LINK_STATE_CLKPM);
1944 }
a42a1844 1945
a42a1844
EG
1946 pci_set_master(pdev);
1947
1948 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1949 if (!err)
1950 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1951 if (err) {
1952 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1953 if (!err)
1954 err = pci_set_consistent_dma_mask(pdev,
20d3b647 1955 DMA_BIT_MASK(32));
a42a1844
EG
1956 /* both attempts failed: */
1957 if (err) {
6a4b09f8 1958 dev_err(&pdev->dev, "No suitable DMA available\n");
a42a1844
EG
1959 goto out_pci_disable_device;
1960 }
1961 }
1962
1963 err = pci_request_regions(pdev, DRV_NAME);
1964 if (err) {
6a4b09f8 1965 dev_err(&pdev->dev, "pci_request_regions failed\n");
a42a1844
EG
1966 goto out_pci_disable_device;
1967 }
1968
05f5b97e 1969 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 1970 if (!trans_pcie->hw_base) {
6a4b09f8 1971 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
a42a1844
EG
1972 err = -ENODEV;
1973 goto out_pci_release_regions;
1974 }
1975
a42a1844
EG
1976 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1977 * PCI Tx retries from interfering with C3 CPU state */
1978 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1979
83f7a85f
EG
1980 trans->dev = &pdev->dev;
1981 trans_pcie->pci_dev = pdev;
1982 iwl_disable_interrupts(trans);
1983
a42a1844 1984 err = pci_enable_msi(pdev);
9f904b38 1985 if (err) {
6a4b09f8 1986 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
9f904b38
EG
1987 /* enable rfkill interrupt: hw bug w/a */
1988 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1989 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1990 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1991 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1992 }
1993 }
a42a1844 1994
08079a49 1995 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
b513ee7f
LK
1996 /*
1997 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
1998 * changed, and now the revision step also includes bit 0-1 (no more
1999 * "dash" value). To keep hw_rev backwards compatible - we'll store it
2000 * in the old format.
2001 */
2002 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
2003 trans->hw_rev = (trans->hw_rev & 0xfff0) |
2004 ((trans->hw_rev << 2) & 0xc);
2005
99673ee5 2006 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
2007 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2008 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844 2009
69a10b29 2010 /* Initialize the wait queue for commands */
f946b529 2011 init_waitqueue_head(&trans_pcie->wait_command_queue);
69a10b29 2012
3ec45882
JB
2013 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
2014 "iwl_cmd_pool:%s", dev_name(trans->dev));
59c647b6
EG
2015
2016 trans->dev_cmd_headroom = 0;
2017 trans->dev_cmd_pool =
3ec45882 2018 kmem_cache_create(trans->dev_cmd_pool_name,
59c647b6
EG
2019 sizeof(struct iwl_device_cmd)
2020 + trans->dev_cmd_headroom,
2021 sizeof(void *),
2022 SLAB_HWCACHE_ALIGN,
2023 NULL);
2024
6965a354
LC
2025 if (!trans->dev_cmd_pool) {
2026 err = -ENOMEM;
59c647b6 2027 goto out_pci_disable_msi;
6965a354 2028 }
59c647b6 2029
a8b691e6
JB
2030 if (iwl_pcie_alloc_ict(trans))
2031 goto out_free_cmd_pool;
2032
85bf9da1 2033 err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
6965a354
LC
2034 iwl_pcie_irq_handler,
2035 IRQF_SHARED, DRV_NAME, trans);
2036 if (err) {
a8b691e6
JB
2037 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
2038 goto out_free_ict;
2039 }
2040
83f7a85f
EG
2041 trans_pcie->inta_mask = CSR_INI_SET_MASK;
2042
a42a1844
EG
2043 return trans;
2044
a8b691e6
JB
2045out_free_ict:
2046 iwl_pcie_free_ict(trans);
2047out_free_cmd_pool:
2048 kmem_cache_destroy(trans->dev_cmd_pool);
59c647b6
EG
2049out_pci_disable_msi:
2050 pci_disable_msi(pdev);
a42a1844
EG
2051out_pci_release_regions:
2052 pci_release_regions(pdev);
2053out_pci_disable_device:
2054 pci_disable_device(pdev);
2055out_no_pci:
2056 kfree(trans);
6965a354
LC
2057out:
2058 return ERR_PTR(err);
a42a1844 2059}
This page took 0.417762 seconds and 5 git commands to generate.