iwlwifi: clarify NOCOPY/DUP documentation
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / pcie / trans.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
4e318262 8 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
4e318262 33 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
82575102 71#include "iwl-drv.h"
c85eb619 72#include "iwl-trans.h"
522376d2
EG
73#include "iwl-csr.h"
74#include "iwl-prph.h"
7a10e3e4 75#include "iwl-agn-hw.h"
6468a01a 76#include "internal.h"
6238b008 77/* FIXME: need to abstract out TX command (once we know what it looks like) */
1023fdc4 78#include "dvm/commands.h"
0439bb62 79
c6f600fc 80#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
035f7ff2 81 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
c6f600fc
MV
82 (~(1<<(trans_pcie)->cmd_queue)))
83
5a878bf6 84static int iwl_trans_rx_alloc(struct iwl_trans *trans)
c85eb619 85{
20d3b647 86 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 87 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1042db2a 88 struct device *dev = trans->dev;
c85eb619 89
5a878bf6 90 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
c85eb619
EG
91
92 spin_lock_init(&rxq->lock);
c85eb619
EG
93
94 if (WARN_ON(rxq->bd || rxq->rb_stts))
95 return -EINVAL;
96
97 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
84c816da
DH
98 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
99 &rxq->bd_dma, GFP_KERNEL);
c85eb619
EG
100 if (!rxq->bd)
101 goto err_bd;
c85eb619
EG
102
103 /*Allocate the driver's pointer to receive buffer status */
84c816da
DH
104 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
105 &rxq->rb_stts_dma, GFP_KERNEL);
c85eb619
EG
106 if (!rxq->rb_stts)
107 goto err_rb_stts;
c85eb619
EG
108
109 return 0;
110
111err_rb_stts:
a0f6b0a2 112 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
20d3b647 113 rxq->bd, rxq->bd_dma);
c85eb619
EG
114 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
115 rxq->bd = NULL;
116err_bd:
117 return -ENOMEM;
118}
119
5a878bf6 120static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
c85eb619 121{
20d3b647 122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 123 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2 124 int i;
c85eb619
EG
125
126 /* Fill the rx_used queue with _all_ of the Rx buffers */
127 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
128 /* In the reset function, these buffers may have been allocated
129 * to an SKB, so we need to unmap and free potential storage */
130 if (rxq->pool[i].page != NULL) {
1042db2a 131 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
20d3b647
JB
132 PAGE_SIZE << trans_pcie->rx_page_order,
133 DMA_FROM_DEVICE);
790428b6 134 __free_pages(rxq->pool[i].page,
b2cf410c 135 trans_pcie->rx_page_order);
c85eb619
EG
136 rxq->pool[i].page = NULL;
137 }
138 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
139 }
a0f6b0a2
EG
140}
141
fd656935 142static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
ab697a9f
EG
143 struct iwl_rx_queue *rxq)
144{
b2cf410c 145 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab697a9f
EG
146 u32 rb_size;
147 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
c17d0681 148 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
ab697a9f 149
b2cf410c 150 if (trans_pcie->rx_buf_size_8k)
ab697a9f
EG
151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
152 else
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
154
155 /* Stop Rx DMA */
1042db2a 156 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
ab697a9f
EG
157
158 /* Reset driver's Rx queue write index */
1042db2a 159 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
ab697a9f
EG
160
161 /* Tell device where to find RBD circular buffer in DRAM */
1042db2a 162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
ab697a9f
EG
163 (u32)(rxq->bd_dma >> 8));
164
165 /* Tell device where in DRAM to update its Rx status */
1042db2a 166 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
ab697a9f
EG
167 rxq->rb_stts_dma >> 4);
168
169 /* Enable Rx DMA
170 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
171 * the credit mechanism in 5000 HW RX FIFO
172 * Direct rx interrupts to hosts
173 * Rx buffer size 4 or 8k
174 * RB timeout 0x10
175 * 256 RBDs
176 */
1042db2a 177 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
ab697a9f
EG
178 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
179 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
180 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
ab697a9f
EG
181 rb_size|
182 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
183 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
184
185 /* Set interrupt coalescing timer to default (2048 usecs) */
1042db2a 186 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
ab697a9f
EG
187}
188
5a878bf6 189static int iwl_rx_init(struct iwl_trans *trans)
a0f6b0a2 190{
20d3b647 191 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6
EG
192 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
193
a0f6b0a2
EG
194 int i, err;
195 unsigned long flags;
196
197 if (!rxq->bd) {
5a878bf6 198 err = iwl_trans_rx_alloc(trans);
a0f6b0a2
EG
199 if (err)
200 return err;
201 }
202
203 spin_lock_irqsave(&rxq->lock, flags);
204 INIT_LIST_HEAD(&rxq->rx_free);
205 INIT_LIST_HEAD(&rxq->rx_used);
206
5a878bf6 207 iwl_trans_rxq_free_rx_bufs(trans);
c85eb619
EG
208
209 for (i = 0; i < RX_QUEUE_SIZE; i++)
210 rxq->queue[i] = NULL;
211
212 /* Set us so that we have processed and used all buffers, but have
213 * not restocked the Rx queue with fresh buffers */
214 rxq->read = rxq->write = 0;
215 rxq->write_actual = 0;
216 rxq->free_count = 0;
217 spin_unlock_irqrestore(&rxq->lock, flags);
218
358a46d4 219 iwl_rx_replenish(trans);
ab697a9f 220
fd656935 221 iwl_trans_rx_hw_init(trans, rxq);
ab697a9f 222
7b11488f 223 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ab697a9f 224 rxq->need_update = 1;
5a878bf6 225 iwl_rx_queue_update_write_ptr(trans, rxq);
7b11488f 226 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ab697a9f 227
c85eb619
EG
228 return 0;
229}
230
5a878bf6 231static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
a0f6b0a2 232{
20d3b647 233 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 234 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2
EG
235 unsigned long flags;
236
237 /*if rxq->bd is NULL, it means that nothing has been allocated,
238 * exit now */
239 if (!rxq->bd) {
5a878bf6 240 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
a0f6b0a2
EG
241 return;
242 }
243
244 spin_lock_irqsave(&rxq->lock, flags);
5a878bf6 245 iwl_trans_rxq_free_rx_bufs(trans);
a0f6b0a2
EG
246 spin_unlock_irqrestore(&rxq->lock, flags);
247
1042db2a 248 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
a0f6b0a2
EG
249 rxq->bd, rxq->bd_dma);
250 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
251 rxq->bd = NULL;
252
253 if (rxq->rb_stts)
1042db2a 254 dma_free_coherent(trans->dev,
a0f6b0a2
EG
255 sizeof(struct iwl_rb_status),
256 rxq->rb_stts, rxq->rb_stts_dma);
257 else
5a878bf6 258 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
a0f6b0a2
EG
259 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
260 rxq->rb_stts = NULL;
261}
262
6d8f6eeb 263static int iwl_trans_rx_stop(struct iwl_trans *trans)
c2c52e8b
EG
264{
265
266 /* stop Rx DMA */
1042db2a
EG
267 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
268 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
20d3b647 269 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
c2c52e8b
EG
270}
271
20d3b647
JB
272static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
273 struct iwl_dma_ptr *ptr, size_t size)
02aca585
EG
274{
275 if (WARN_ON(ptr->addr))
276 return -EINVAL;
277
1042db2a 278 ptr->addr = dma_alloc_coherent(trans->dev, size,
02aca585
EG
279 &ptr->dma, GFP_KERNEL);
280 if (!ptr->addr)
281 return -ENOMEM;
282 ptr->size = size;
283 return 0;
284}
285
20d3b647
JB
286static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
287 struct iwl_dma_ptr *ptr)
1359ca4f
EG
288{
289 if (unlikely(!ptr->addr))
290 return;
291
1042db2a 292 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
1359ca4f
EG
293 memset(ptr, 0, sizeof(*ptr));
294}
295
7c5ba4a8
JB
296static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
297{
298 struct iwl_tx_queue *txq = (void *)data;
e9d364de 299 struct iwl_queue *q = &txq->q;
7c5ba4a8
JB
300 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
301 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
f22d3328 302 u32 scd_sram_addr = trans_pcie->scd_base_addr +
0adb52de 303 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
f22d3328
EG
304 u8 buf[16];
305 int i;
7c5ba4a8
JB
306
307 spin_lock(&txq->lock);
308 /* check if triggered erroneously */
309 if (txq->q.read_ptr == txq->q.write_ptr) {
310 spin_unlock(&txq->lock);
311 return;
312 }
313 spin_unlock(&txq->lock);
314
7c5ba4a8
JB
315 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
316 jiffies_to_msecs(trans_pcie->wd_timeout));
317 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
318 txq->q.read_ptr, txq->q.write_ptr);
7c5ba4a8 319
f22d3328
EG
320 iwl_read_targ_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
321
322 iwl_print_hex_error(trans, buf, sizeof(buf));
323
324 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
325 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
326 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
327
12af0468
EG
328 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
329 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
330 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
331 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
332 u32 tbl_dw =
333 iwl_read_targ_mem(trans,
334 trans_pcie->scd_base_addr +
335 SCD_TRANS_TBL_OFFSET_QUEUE(i));
336
337 if (i & 0x1)
338 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
339 else
340 tbl_dw = tbl_dw & 0x0000FFFF;
341
342 IWL_ERR(trans,
343 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
344 i, active ? "" : "in", fifo, tbl_dw,
345 iwl_read_prph(trans,
346 SCD_QUEUE_RDPTR(i)) & (txq->q.n_bd - 1),
347 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
348 }
7c5ba4a8 349
e9d364de
EG
350 for (i = q->read_ptr; i != q->write_ptr;
351 i = iwl_queue_inc_wrap(i, q->n_bd)) {
352 struct iwl_tx_cmd *tx_cmd =
353 (struct iwl_tx_cmd *)txq->entries[i].cmd->payload;
354 IWL_ERR(trans, "scratch %d = 0x%08x\n", i,
355 get_unaligned_le32(&tx_cmd->scratch));
356 }
357
7c5ba4a8
JB
358 iwl_op_mode_nic_error(trans->op_mode);
359}
360
6d8f6eeb 361static int iwl_trans_txq_alloc(struct iwl_trans *trans,
20d3b647
JB
362 struct iwl_tx_queue *txq, int slots_num,
363 u32 txq_id)
02aca585 364{
20d3b647 365 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab9e212e 366 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
02aca585
EG
367 int i;
368
bf8440e6 369 if (WARN_ON(txq->entries || txq->tfds))
02aca585
EG
370 return -EINVAL;
371
7c5ba4a8
JB
372 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
373 (unsigned long)txq);
374 txq->trans_pcie = trans_pcie;
375
1359ca4f
EG
376 txq->q.n_window = slots_num;
377
bf8440e6
JB
378 txq->entries = kcalloc(slots_num,
379 sizeof(struct iwl_pcie_tx_queue_entry),
380 GFP_KERNEL);
02aca585 381
bf8440e6 382 if (!txq->entries)
02aca585
EG
383 goto error;
384
c6f600fc 385 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 386 for (i = 0; i < slots_num; i++) {
bf8440e6
JB
387 txq->entries[i].cmd =
388 kmalloc(sizeof(struct iwl_device_cmd),
389 GFP_KERNEL);
390 if (!txq->entries[i].cmd)
dfa2bdba
EG
391 goto error;
392 }
02aca585 393
02aca585
EG
394 /* Circular buffer of transmit frame descriptors (TFDs),
395 * shared with device */
1042db2a 396 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
6d8f6eeb 397 &txq->q.dma_addr, GFP_KERNEL);
02aca585 398 if (!txq->tfds) {
6d8f6eeb 399 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
02aca585
EG
400 goto error;
401 }
402 txq->q.id = txq_id;
403
404 return 0;
405error:
bf8440e6 406 if (txq->entries && txq_id == trans_pcie->cmd_queue)
02aca585 407 for (i = 0; i < slots_num; i++)
bf8440e6
JB
408 kfree(txq->entries[i].cmd);
409 kfree(txq->entries);
410 txq->entries = NULL;
02aca585
EG
411
412 return -ENOMEM;
413
414}
415
6d8f6eeb 416static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
9eae88fa 417 int slots_num, u32 txq_id)
02aca585
EG
418{
419 int ret;
420
421 txq->need_update = 0;
02aca585 422
02aca585
EG
423 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
424 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
425 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
426
427 /* Initialize queue's high/low-water marks, and head/tail indexes */
6d8f6eeb 428 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
02aca585
EG
429 txq_id);
430 if (ret)
431 return ret;
432
015c15e1
JB
433 spin_lock_init(&txq->lock);
434
02aca585
EG
435 /*
436 * Tell nic where to find circular buffer of Tx Frame Descriptors for
437 * given Tx queue, and enable the DMA channel used for that queue.
438 * Circular buffer (TFD queue in DRAM) physical base address */
1042db2a 439 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
02aca585
EG
440 txq->q.dma_addr >> 8);
441
442 return 0;
443}
444
6c3fd3f0 445/*
c170b867
EG
446 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
447 */
6c3fd3f0 448void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
c170b867 449{
8ad71bef
EG
450 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
451 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
c170b867 452 struct iwl_queue *q = &txq->q;
39644e9a 453 enum dma_data_direction dma_dir;
c170b867
EG
454
455 if (!q->n_bd)
456 return;
457
39644e9a
EG
458 /* In the command queue, all the TBs are mapped as BIDI
459 * so unmap them as such.
460 */
c6f600fc 461 if (txq_id == trans_pcie->cmd_queue)
39644e9a 462 dma_dir = DMA_BIDIRECTIONAL;
015c15e1 463 else
39644e9a
EG
464 dma_dir = DMA_TO_DEVICE;
465
015c15e1 466 spin_lock_bh(&txq->lock);
c170b867 467 while (q->write_ptr != q->read_ptr) {
bc2529c3 468 iwl_txq_free_tfd(trans, txq, dma_dir);
c170b867
EG
469 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
470 }
015c15e1 471 spin_unlock_bh(&txq->lock);
c170b867
EG
472}
473
1359ca4f
EG
474/**
475 * iwl_tx_queue_free - Deallocate DMA queue.
476 * @txq: Transmit queue to deallocate.
477 *
478 * Empty queue by removing and destroying all BD's.
479 * Free all buffers.
480 * 0-fill, but do not free "txq" descriptor structure.
481 */
6d8f6eeb 482static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
1359ca4f 483{
8ad71bef
EG
484 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
485 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1042db2a 486 struct device *dev = trans->dev;
1359ca4f 487 int i;
20d3b647 488
1359ca4f
EG
489 if (WARN_ON(!txq))
490 return;
491
6d8f6eeb 492 iwl_tx_queue_unmap(trans, txq_id);
1359ca4f
EG
493
494 /* De-alloc array of command/tx buffers */
c6f600fc 495 if (txq_id == trans_pcie->cmd_queue)
96791422 496 for (i = 0; i < txq->q.n_window; i++) {
bf8440e6 497 kfree(txq->entries[i].cmd);
96791422 498 kfree(txq->entries[i].copy_cmd);
f4feb8ac 499 kfree(txq->entries[i].free_buf);
96791422 500 }
1359ca4f
EG
501
502 /* De-alloc circular buffer of TFDs */
503 if (txq->q.n_bd) {
ab9e212e 504 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
1359ca4f
EG
505 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
506 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
507 }
508
bf8440e6
JB
509 kfree(txq->entries);
510 txq->entries = NULL;
1359ca4f 511
7c5ba4a8
JB
512 del_timer_sync(&txq->stuck_timer);
513
1359ca4f
EG
514 /* 0-fill queue descriptor structure */
515 memset(txq, 0, sizeof(*txq));
516}
517
518/**
519 * iwl_trans_tx_free - Free TXQ Context
520 *
521 * Destroy all TX DMA queues and structures
522 */
6d8f6eeb 523static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
1359ca4f
EG
524{
525 int txq_id;
8ad71bef 526 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1359ca4f
EG
527
528 /* Tx queues */
8ad71bef 529 if (trans_pcie->txq) {
d6189124 530 for (txq_id = 0;
035f7ff2 531 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
6d8f6eeb 532 iwl_tx_queue_free(trans, txq_id);
1359ca4f
EG
533 }
534
8ad71bef
EG
535 kfree(trans_pcie->txq);
536 trans_pcie->txq = NULL;
1359ca4f 537
9d6b2cb1 538 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
1359ca4f 539
6d8f6eeb 540 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
1359ca4f
EG
541}
542
02aca585
EG
543/**
544 * iwl_trans_tx_alloc - allocate TX context
545 * Allocate all Tx DMA structures and initialize them
546 *
547 * @param priv
548 * @return error code
549 */
6d8f6eeb 550static int iwl_trans_tx_alloc(struct iwl_trans *trans)
02aca585
EG
551{
552 int ret;
553 int txq_id, slots_num;
8ad71bef 554 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 555
035f7ff2 556 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
ab9e212e
EG
557 sizeof(struct iwlagn_scd_bc_tbl);
558
02aca585
EG
559 /*It is not allowed to alloc twice, so warn when this happens.
560 * We cannot rely on the previous allocation, so free and fail */
8ad71bef 561 if (WARN_ON(trans_pcie->txq)) {
02aca585
EG
562 ret = -EINVAL;
563 goto error;
564 }
565
6d8f6eeb 566 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
ab9e212e 567 scd_bc_tbls_size);
02aca585 568 if (ret) {
6d8f6eeb 569 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
02aca585
EG
570 goto error;
571 }
572
573 /* Alloc keep-warm buffer */
9d6b2cb1 574 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
02aca585 575 if (ret) {
6d8f6eeb 576 IWL_ERR(trans, "Keep Warm allocation failed\n");
02aca585
EG
577 goto error;
578 }
579
035f7ff2 580 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
7f90dce1 581 sizeof(struct iwl_tx_queue), GFP_KERNEL);
8ad71bef 582 if (!trans_pcie->txq) {
6d8f6eeb 583 IWL_ERR(trans, "Not enough memory for txq\n");
02aca585
EG
584 ret = ENOMEM;
585 goto error;
586 }
587
588 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 589 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 590 txq_id++) {
9ba1947a 591 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 592 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
593 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
594 slots_num, txq_id);
02aca585 595 if (ret) {
6d8f6eeb 596 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
02aca585
EG
597 goto error;
598 }
599 }
600
601 return 0;
602
603error:
ae2c30bf 604 iwl_trans_pcie_tx_free(trans);
02aca585
EG
605
606 return ret;
607}
6d8f6eeb 608static int iwl_tx_init(struct iwl_trans *trans)
02aca585 609{
20d3b647 610 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585
EG
611 int ret;
612 int txq_id, slots_num;
613 unsigned long flags;
614 bool alloc = false;
615
8ad71bef 616 if (!trans_pcie->txq) {
6d8f6eeb 617 ret = iwl_trans_tx_alloc(trans);
02aca585
EG
618 if (ret)
619 goto error;
620 alloc = true;
621 }
622
7b11488f 623 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
02aca585
EG
624
625 /* Turn off all Tx DMA fifos */
1042db2a 626 iwl_write_prph(trans, SCD_TXFACT, 0);
02aca585
EG
627
628 /* Tell NIC where to find the "keep warm" buffer */
1042db2a 629 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
83ed9015 630 trans_pcie->kw.dma >> 4);
02aca585 631
7b11488f 632 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
02aca585
EG
633
634 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 635 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 636 txq_id++) {
9ba1947a 637 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 638 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
639 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
640 slots_num, txq_id);
02aca585 641 if (ret) {
6d8f6eeb 642 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
02aca585
EG
643 goto error;
644 }
645 }
646
647 return 0;
648error:
649 /*Upon error, free only if we allocated something */
650 if (alloc)
ae2c30bf 651 iwl_trans_pcie_tx_free(trans);
02aca585
EG
652 return ret;
653}
654
3e10caeb 655static void iwl_set_pwr_vmain(struct iwl_trans *trans)
392f8b78
EG
656{
657/*
658 * (for documentation purposes)
659 * to set power to V_AUX, do:
660
661 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
1042db2a 662 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
663 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
664 ~APMG_PS_CTRL_MSK_PWR_SRC);
665 */
666
1042db2a 667 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
668 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
669 ~APMG_PS_CTRL_MSK_PWR_SRC);
670}
671
af634bee
EG
672/* PCI registers */
673#define PCI_CFG_RETRY_TIMEOUT 0x041
674#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
675#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
676
677static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
678{
20d3b647 679 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
af634bee 680 u16 pci_lnk_ctl;
af634bee 681
a7238b37
JL
682 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL,
683 &pci_lnk_ctl);
af634bee
EG
684 return pci_lnk_ctl;
685}
686
687static void iwl_apm_config(struct iwl_trans *trans)
688{
689 /*
690 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
691 * Check if BIOS (or OS) enabled L1-ASPM on this device.
692 * If so (likely), disable L0S, so device moves directly L0->L1;
693 * costs negligible amount of power savings.
694 * If not (unlikely), enable L0S, so there is at least some
695 * power savings, even without L1.
696 */
697 u16 lctl = iwl_pciexp_link_ctrl(trans);
698
699 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
700 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
701 /* L1-ASPM enabled; disable(!) L0S */
702 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
703 dev_printk(KERN_INFO, trans->dev,
704 "L1 Enabled; Disabling L0S\n");
705 } else {
706 /* L1-ASPM disabled; enable(!) L0S */
707 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
708 dev_printk(KERN_INFO, trans->dev,
709 "L1 Disabled; Enabling L0S\n");
710 }
f6d0e9be 711 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
af634bee
EG
712}
713
a6c684ee
EG
714/*
715 * Start up NIC's basic functionality after it has been reset
716 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
717 * NOTE: This does not load uCode nor start the embedded processor
718 */
719static int iwl_apm_init(struct iwl_trans *trans)
720{
83626404 721 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a6c684ee
EG
722 int ret = 0;
723 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
724
725 /*
726 * Use "set_bit" below rather than "write", to preserve any hardware
727 * bits already set by default after reset.
728 */
729
730 /* Disable L0S exit timer (platform NMI Work/Around) */
731 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 732 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
a6c684ee
EG
733
734 /*
735 * Disable L0s without affecting L1;
736 * don't wait for ICH L0s (ICH bug W/A)
737 */
738 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 739 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
a6c684ee
EG
740
741 /* Set FH wait threshold to maximum (HW error during stress W/A) */
742 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
743
744 /*
745 * Enable HAP INTA (interrupt from management bus) to
746 * wake device's PCI Express link L1a -> L0s
747 */
748 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 749 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
a6c684ee 750
af634bee 751 iwl_apm_config(trans);
a6c684ee
EG
752
753 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 754 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 755 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 756 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
757
758 /*
759 * Set "initialization complete" bit to move adapter from
760 * D0U* --> D0A* (powered-up active) state.
761 */
762 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
763
764 /*
765 * Wait for clock stabilization; once stabilized, access to
766 * device-internal resources is supported, e.g. iwl_write_prph()
767 * and accesses to uCode SRAM.
768 */
769 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
20d3b647
JB
770 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
771 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
a6c684ee
EG
772 if (ret < 0) {
773 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
774 goto out;
775 }
776
777 /*
778 * Enable DMA clock and wait for it to stabilize.
779 *
780 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
781 * do not disable clocks. This preserves any hardware bits already
782 * set by default in "CLK_CTRL_REG" after reset.
783 */
784 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
785 udelay(20);
786
787 /* Disable L1-Active */
788 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
789 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
790
83626404 791 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
a6c684ee
EG
792
793out:
794 return ret;
795}
796
cc56feb2
EG
797static int iwl_apm_stop_master(struct iwl_trans *trans)
798{
799 int ret = 0;
800
801 /* stop device's busmaster DMA activity */
802 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
803
804 ret = iwl_poll_bit(trans, CSR_RESET,
20d3b647
JB
805 CSR_RESET_REG_FLAG_MASTER_DISABLED,
806 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
cc56feb2
EG
807 if (ret)
808 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
809
810 IWL_DEBUG_INFO(trans, "stop master\n");
811
812 return ret;
813}
814
815static void iwl_apm_stop(struct iwl_trans *trans)
816{
83626404 817 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cc56feb2
EG
818 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
819
83626404 820 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
cc56feb2
EG
821
822 /* Stop device's DMA activity */
823 iwl_apm_stop_master(trans);
824
825 /* Reset the entire device */
826 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
827
828 udelay(10);
829
830 /*
831 * Clear "initialization complete" bit to move adapter from
832 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
833 */
834 iwl_clear_bit(trans, CSR_GP_CNTRL,
835 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
836}
837
6d8f6eeb 838static int iwl_nic_init(struct iwl_trans *trans)
392f8b78 839{
7b11488f 840 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
841 unsigned long flags;
842
843 /* nic_init */
7b11488f 844 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
a6c684ee 845 iwl_apm_init(trans);
392f8b78
EG
846
847 /* Set interrupt coalescing calibration timer to default (512 usecs) */
20d3b647 848 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
392f8b78 849
7b11488f 850 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
392f8b78 851
3e10caeb 852 iwl_set_pwr_vmain(trans);
392f8b78 853
ecdb975c 854 iwl_op_mode_nic_config(trans->op_mode);
392f8b78
EG
855
856 /* Allocate the RX queue, or reset if it is already allocated */
6d8f6eeb 857 iwl_rx_init(trans);
392f8b78
EG
858
859 /* Allocate or reset and init all Tx and Command queues */
6d8f6eeb 860 if (iwl_tx_init(trans))
392f8b78
EG
861 return -ENOMEM;
862
035f7ff2 863 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 864 /* enable shadow regs in HW */
20d3b647 865 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
d38069d1 866 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
392f8b78
EG
867 }
868
392f8b78
EG
869 return 0;
870}
871
872#define HW_READY_TIMEOUT (50)
873
874/* Note: returns poll_bit return value, which is >= 0 if success */
6d8f6eeb 875static int iwl_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
876{
877 int ret;
878
1042db2a 879 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 880 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
392f8b78
EG
881
882 /* See if we got it */
1042db2a 883 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647
JB
884 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
885 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
886 HW_READY_TIMEOUT);
392f8b78 887
6d8f6eeb 888 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
889 return ret;
890}
891
892/* Note: returns standard 0/-ERROR code */
ebb7678d 893static int iwl_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
894{
895 int ret;
289e5501 896 int t = 0;
392f8b78 897
6d8f6eeb 898 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 899
6d8f6eeb 900 ret = iwl_set_hw_ready(trans);
ebb7678d 901 /* If the card is ready, exit 0 */
392f8b78
EG
902 if (ret >= 0)
903 return 0;
904
905 /* If HW is not ready, prepare the conditions to check again */
1042db2a 906 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 907 CSR_HW_IF_CONFIG_REG_PREPARE);
392f8b78 908
289e5501
EG
909 do {
910 ret = iwl_set_hw_ready(trans);
911 if (ret >= 0)
912 return 0;
392f8b78 913
289e5501
EG
914 usleep_range(200, 1000);
915 t += 200;
916 } while (t < 150000);
392f8b78 917
392f8b78
EG
918 return ret;
919}
920
cf614297
EG
921/*
922 * ucode
923 */
83f84d7b
JB
924static int iwl_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
925 dma_addr_t phy_addr, u32 byte_cnt)
cf614297 926{
13df1aab 927 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cf614297
EG
928 int ret;
929
13df1aab 930 trans_pcie->ucode_write_complete = false;
cf614297
EG
931
932 iwl_write_direct32(trans,
20d3b647
JB
933 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
934 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
cf614297
EG
935
936 iwl_write_direct32(trans,
20d3b647
JB
937 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
938 dst_addr);
cf614297
EG
939
940 iwl_write_direct32(trans,
83f84d7b
JB
941 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
942 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
cf614297
EG
943
944 iwl_write_direct32(trans,
20d3b647
JB
945 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
946 (iwl_get_dma_hi_addr(phy_addr)
947 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
cf614297
EG
948
949 iwl_write_direct32(trans,
20d3b647
JB
950 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
951 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
952 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
953 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
cf614297
EG
954
955 iwl_write_direct32(trans,
20d3b647
JB
956 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
957 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
958 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
959 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
cf614297 960
13df1aab
JB
961 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
962 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 963 if (!ret) {
83f84d7b 964 IWL_ERR(trans, "Failed to load firmware chunk!\n");
cf614297
EG
965 return -ETIMEDOUT;
966 }
967
968 return 0;
969}
970
83f84d7b
JB
971static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
972 const struct fw_desc *section)
cf614297 973{
83f84d7b
JB
974 u8 *v_addr;
975 dma_addr_t p_addr;
976 u32 offset;
cf614297
EG
977 int ret = 0;
978
83f84d7b
JB
979 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
980 section_num);
981
982 v_addr = dma_alloc_coherent(trans->dev, PAGE_SIZE, &p_addr, GFP_KERNEL);
983 if (!v_addr)
984 return -ENOMEM;
985
986 for (offset = 0; offset < section->len; offset += PAGE_SIZE) {
987 u32 copy_size;
988
989 copy_size = min_t(u32, PAGE_SIZE, section->len - offset);
cf614297 990
83f84d7b
JB
991 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
992 ret = iwl_load_firmware_chunk(trans, section->offset + offset,
993 p_addr, copy_size);
994 if (ret) {
995 IWL_ERR(trans,
996 "Could not load the [%d] uCode section\n",
997 section_num);
998 break;
6dfa8d01 999 }
83f84d7b
JB
1000 }
1001
1002 dma_free_coherent(trans->dev, PAGE_SIZE, v_addr, p_addr);
1003 return ret;
1004}
1005
0692fe41
JB
1006static int iwl_load_given_ucode(struct iwl_trans *trans,
1007 const struct fw_img *image)
cf614297 1008{
2d1c0044 1009 int i, ret = 0;
cf614297 1010
2d1c0044 1011 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
83f84d7b 1012 if (!image->sec[i].data)
2d1c0044 1013 break;
cf614297 1014
2d1c0044
JB
1015 ret = iwl_load_section(trans, i, &image->sec[i]);
1016 if (ret)
1017 return ret;
1018 }
cf614297
EG
1019
1020 /* Remove all resets to allow NIC to operate */
1021 iwl_write32(trans, CSR_RESET, 0);
1022
1023 return 0;
1024}
1025
0692fe41
JB
1026static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1027 const struct fw_img *fw)
392f8b78
EG
1028{
1029 int ret;
c9eec95c 1030 bool hw_rfkill;
392f8b78 1031
496bab39
JB
1032 /* This may fail if AMT took ownership of the device */
1033 if (iwl_prepare_card_hw(trans)) {
6d8f6eeb 1034 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
1035 return -EIO;
1036 }
1037
8c46bb70
EG
1038 iwl_enable_rfkill_int(trans);
1039
392f8b78 1040 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 1041 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1042 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8c46bb70 1043 if (hw_rfkill)
392f8b78 1044 return -ERFKILL;
392f8b78 1045
1042db2a 1046 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 1047
6d8f6eeb 1048 ret = iwl_nic_init(trans);
392f8b78 1049 if (ret) {
6d8f6eeb 1050 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
1051 return ret;
1052 }
1053
1054 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
1055 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1056 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
1057 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1058
1059 /* clear (again), then enable host interrupts */
1042db2a 1060 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 1061 iwl_enable_interrupts(trans);
392f8b78
EG
1062
1063 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
1064 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1065 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 1066
cf614297 1067 /* Load the given image to the HW */
9441b85d 1068 return iwl_load_given_ucode(trans, fw);
392f8b78
EG
1069}
1070
b3c2ce13
EG
1071/*
1072 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
b3c2ce13 1073 */
6d8f6eeb 1074static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
b3c2ce13 1075{
7b11488f
JB
1076 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1077 IWL_TRANS_GET_PCIE_TRANS(trans);
1078
1042db2a 1079 iwl_write_prph(trans, SCD_TXFACT, mask);
b3c2ce13
EG
1080}
1081
ed6a3803 1082static void iwl_tx_start(struct iwl_trans *trans)
b3c2ce13 1083{
9eae88fa 1084 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b3c2ce13 1085 u32 a;
b04db9ac 1086 int chan;
b3c2ce13
EG
1087 u32 reg_val;
1088
fc248615
EG
1089 /* make sure all queue are not stopped/used */
1090 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1091 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1092
83ed9015 1093 trans_pcie->scd_base_addr =
1042db2a 1094 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
105183b1 1095 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
b3c2ce13 1096 /* reset conext data memory */
105183b1 1097 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
b3c2ce13 1098 a += 4)
1042db2a 1099 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1100 /* reset tx status memory */
105183b1 1101 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
b3c2ce13 1102 a += 4)
1042db2a 1103 iwl_write_targ_mem(trans, a, 0);
105183b1 1104 for (; a < trans_pcie->scd_base_addr +
1745e440 1105 SCD_TRANS_TBL_OFFSET_QUEUE(
035f7ff2 1106 trans->cfg->base_params->num_of_queues);
d6189124 1107 a += 4)
1042db2a 1108 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1109
1042db2a 1110 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
105183b1 1111 trans_pcie->scd_bc_tbls.dma >> 10);
b3c2ce13 1112
d012d04e
EG
1113 /* The chain extension of the SCD doesn't work well. This feature is
1114 * enabled by default by the HW, so we need to disable it manually.
1115 */
1116 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
1117
b04db9ac
EG
1118 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
1119 trans_pcie->cmd_fifo);
b3c2ce13 1120
fc248615
EG
1121 /* Activate all Tx DMA/FIFO channels */
1122 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1123
b3c2ce13
EG
1124 /* Enable DMA channel */
1125 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1042db2a 1126 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
fc248615
EG
1127 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1128 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
b3c2ce13
EG
1129
1130 /* Update FH chicken bits */
1042db2a
EG
1131 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1132 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
b3c2ce13
EG
1133 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1134
b3c2ce13 1135 /* Enable L1-Active */
1042db2a 1136 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
20d3b647 1137 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
b3c2ce13
EG
1138}
1139
ed6a3803
EG
1140static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1141{
1142 iwl_reset_ict(trans);
1143 iwl_tx_start(trans);
1144}
1145
c170b867
EG
1146/**
1147 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1148 */
6d8f6eeb 1149static int iwl_trans_tx_stop(struct iwl_trans *trans)
c170b867 1150{
20d3b647 1151 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c2945f39 1152 int ch, txq_id, ret;
c170b867
EG
1153 unsigned long flags;
1154
1155 /* Turn off all Tx DMA fifos */
7b11488f 1156 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
c170b867 1157
6d8f6eeb 1158 iwl_trans_txq_set_sched(trans, 0);
c170b867
EG
1159
1160 /* Stop each Tx DMA channel, and wait for it to be idle */
02f6f659 1161 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1042db2a 1162 iwl_write_direct32(trans,
6d8f6eeb 1163 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
c2945f39 1164 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
20d3b647 1165 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
c2945f39 1166 if (ret < 0)
20d3b647 1167 IWL_ERR(trans,
d6f1c316 1168 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
20d3b647
JB
1169 ch,
1170 iwl_read_direct32(trans,
1171 FH_TSSR_TX_STATUS_REG));
c170b867 1172 }
7b11488f 1173 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
c170b867 1174
8ad71bef 1175 if (!trans_pcie->txq) {
d6f1c316
JB
1176 IWL_WARN(trans,
1177 "Stopping tx queues that aren't allocated...\n");
c170b867
EG
1178 return 0;
1179 }
1180
1181 /* Unmap DMA from host system and free skb's */
035f7ff2 1182 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 1183 txq_id++)
6d8f6eeb 1184 iwl_tx_queue_unmap(trans, txq_id);
c170b867
EG
1185
1186 return 0;
1187}
1188
43e58856 1189static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf 1190{
43e58856 1191 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
20d3b647 1192 unsigned long flags;
ae2c30bf 1193
43e58856 1194 /* tell the device to stop sending interrupts */
7b11488f 1195 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ae2c30bf 1196 iwl_disable_interrupts(trans);
7b11488f 1197 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ae2c30bf 1198
ab6cf8e8 1199 /* device going down, Stop using ICT table */
6d8f6eeb 1200 iwl_disable_ict(trans);
ab6cf8e8
EG
1201
1202 /*
1203 * If a HW restart happens during firmware loading,
1204 * then the firmware loading might call this function
1205 * and later it might be called again due to the
1206 * restart. So don't process again if the device is
1207 * already dead.
1208 */
83626404 1209 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
6d8f6eeb
EG
1210 iwl_trans_tx_stop(trans);
1211 iwl_trans_rx_stop(trans);
6379103e 1212
ab6cf8e8 1213 /* Power-down device's busmaster DMA clocks */
1042db2a 1214 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
1215 APMG_CLK_VAL_DMA_CLK_RQT);
1216 udelay(5);
1217 }
1218
1219 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 1220 iwl_clear_bit(trans, CSR_GP_CNTRL,
20d3b647 1221 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
1222
1223 /* Stop the device, and put it in low power state */
cc56feb2 1224 iwl_apm_stop(trans);
43e58856
EG
1225
1226 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1227 * Clean again the interrupt here
1228 */
7b11488f 1229 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
43e58856 1230 iwl_disable_interrupts(trans);
7b11488f 1231 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
43e58856 1232
218733cf
EG
1233 iwl_enable_rfkill_int(trans);
1234
43e58856 1235 /* wait to make sure we flush pending tasklet*/
75595536 1236 synchronize_irq(trans_pcie->irq);
43e58856
EG
1237 tasklet_kill(&trans_pcie->irq_tasklet);
1238
1ee158d8
JB
1239 cancel_work_sync(&trans_pcie->rx_replenish);
1240
43e58856 1241 /* stop and reset the on-board processor */
1042db2a 1242 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
1243
1244 /* clear all status bits */
1245 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1246 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1247 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
01d651d4 1248 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
ab6cf8e8
EG
1249}
1250
2dd4f9f7
JB
1251static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1252{
1253 /* let the ucode operate on its own */
1254 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1255 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1256
1257 iwl_disable_interrupts(trans);
1258 iwl_clear_bit(trans, CSR_GP_CNTRL,
1259 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1260}
1261
e13c0c59 1262static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
9eae88fa 1263 struct iwl_device_cmd *dev_cmd, int txq_id)
47c1b496 1264{
e13c0c59
EG
1265 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1266 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
132f98c2 1267 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
47c1b496 1268 struct iwl_cmd_meta *out_meta;
e13c0c59
EG
1269 struct iwl_tx_queue *txq;
1270 struct iwl_queue *q;
47c1b496
EG
1271 dma_addr_t phys_addr = 0;
1272 dma_addr_t txcmd_phys;
1273 dma_addr_t scratch_phys;
1274 u16 len, firstlen, secondlen;
1275 u8 wait_write_ptr = 0;
e13c0c59 1276 __le16 fc = hdr->frame_control;
47c1b496 1277 u8 hdr_len = ieee80211_hdrlen(fc);
631b84c5 1278 u16 __maybe_unused wifi_seq;
47c1b496 1279
8ad71bef 1280 txq = &trans_pcie->txq[txq_id];
e13c0c59
EG
1281 q = &txq->q;
1282
9eae88fa
JB
1283 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1284 WARN_ON_ONCE(1);
1285 return -EINVAL;
1286 }
015c15e1 1287
9eae88fa 1288 spin_lock(&txq->lock);
631b84c5 1289
7bc057ff
EG
1290 /* In AGG mode, the index in the ring must correspond to the WiFi
1291 * sequence number. This is a HW requirements to help the SCD to parse
1292 * the BA.
1293 * Check here that the packets are in the right place on the ring.
1294 */
1295#ifdef CONFIG_IWLWIFI_DEBUG
1296 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1297 WARN_ONCE((iwl_read_prph(trans, SCD_AGGR_SEL) & BIT(txq_id)) &&
1298 ((wifi_seq & 0xff) != q->write_ptr),
1299 "Q: %d WiFi Seq %d tfdNum %d",
1300 txq_id, wifi_seq, q->write_ptr);
1301#endif
1302
47c1b496 1303 /* Set up driver data for this TFD */
bf8440e6
JB
1304 txq->entries[q->write_ptr].skb = skb;
1305 txq->entries[q->write_ptr].cmd = dev_cmd;
dfa2bdba
EG
1306
1307 dev_cmd->hdr.cmd = REPLY_TX;
20d3b647
JB
1308 dev_cmd->hdr.sequence =
1309 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1310 INDEX_TO_SEQ(q->write_ptr)));
47c1b496
EG
1311
1312 /* Set up first empty entry in queue's array of Tx/cmd buffers */
bf8440e6 1313 out_meta = &txq->entries[q->write_ptr].meta;
47c1b496
EG
1314
1315 /*
1316 * Use the first empty entry in this queue's command buffer array
1317 * to contain the Tx command and MAC header concatenated together
1318 * (payload data will be in another buffer).
1319 * Size of this varies, due to varying MAC header length.
1320 * If end is not dword aligned, we'll have 2 extra bytes at the end
1321 * of the MAC header (device reads on dword boundaries).
1322 * We'll tell device about this padding later.
1323 */
1324 len = sizeof(struct iwl_tx_cmd) +
1325 sizeof(struct iwl_cmd_header) + hdr_len;
1326 firstlen = (len + 3) & ~3;
1327
1328 /* Tell NIC about any 2-byte padding after MAC header */
1329 if (firstlen != len)
1330 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1331
1332 /* Physical address of this Tx command's header (not MAC header!),
1333 * within command buffer array. */
1042db2a 1334 txcmd_phys = dma_map_single(trans->dev,
47c1b496
EG
1335 &dev_cmd->hdr, firstlen,
1336 DMA_BIDIRECTIONAL);
1042db2a 1337 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
015c15e1 1338 goto out_err;
47c1b496
EG
1339 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1340 dma_unmap_len_set(out_meta, len, firstlen);
1341
1342 if (!ieee80211_has_morefrags(fc)) {
1343 txq->need_update = 1;
1344 } else {
1345 wait_write_ptr = 1;
1346 txq->need_update = 0;
1347 }
1348
1349 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1350 * if any (802.11 null frames have no payload). */
1351 secondlen = skb->len - hdr_len;
1352 if (secondlen > 0) {
1042db2a 1353 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
47c1b496 1354 secondlen, DMA_TO_DEVICE);
1042db2a
EG
1355 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1356 dma_unmap_single(trans->dev,
47c1b496
EG
1357 dma_unmap_addr(out_meta, mapping),
1358 dma_unmap_len(out_meta, len),
1359 DMA_BIDIRECTIONAL);
015c15e1 1360 goto out_err;
47c1b496
EG
1361 }
1362 }
1363
1364 /* Attach buffers to TFD */
e13c0c59 1365 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
47c1b496 1366 if (secondlen > 0)
e13c0c59 1367 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
47c1b496
EG
1368 secondlen, 0);
1369
1370 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1371 offsetof(struct iwl_tx_cmd, scratch);
1372
1373 /* take back ownership of DMA buffer to enable update */
1042db2a 1374 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
20d3b647 1375 DMA_BIDIRECTIONAL);
47c1b496
EG
1376 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1377 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1378
e13c0c59 1379 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
47c1b496 1380 le16_to_cpu(dev_cmd->hdr.sequence));
e13c0c59 1381 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
47c1b496
EG
1382
1383 /* Set up entry for this TFD in Tx byte-count array */
96f1f05a 1384 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
47c1b496 1385
1042db2a 1386 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
20d3b647 1387 DMA_BIDIRECTIONAL);
47c1b496 1388
f042c2eb 1389 trace_iwlwifi_dev_tx(trans->dev, skb,
2c208890 1390 &txq->tfds[txq->q.write_ptr],
47c1b496
EG
1391 sizeof(struct iwl_tfd),
1392 &dev_cmd->hdr, firstlen,
1393 skb->data + hdr_len, secondlen);
f042c2eb
JB
1394 trace_iwlwifi_dev_tx_data(trans->dev, skb,
1395 skb->data + hdr_len, secondlen);
47c1b496 1396
7c5ba4a8 1397 /* start timer if queue currently empty */
49a4fc20
EG
1398 if (txq->need_update && q->read_ptr == q->write_ptr &&
1399 trans_pcie->wd_timeout)
7c5ba4a8
JB
1400 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1401
47c1b496
EG
1402 /* Tell device the write index *just past* this latest filled TFD */
1403 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
e13c0c59
EG
1404 iwl_txq_update_write_ptr(trans, txq);
1405
47c1b496
EG
1406 /*
1407 * At this point the frame is "transmitted" successfully
1408 * and we will get a TX status notification eventually,
1409 * regardless of the value of ret. "ret" only indicates
1410 * whether or not we should update the write pointer.
1411 */
a0eaad71 1412 if (iwl_queue_space(q) < q->high_mark) {
47c1b496
EG
1413 if (wait_write_ptr) {
1414 txq->need_update = 1;
e13c0c59 1415 iwl_txq_update_write_ptr(trans, txq);
47c1b496 1416 } else {
bada991b 1417 iwl_stop_queue(trans, txq);
47c1b496
EG
1418 }
1419 }
015c15e1 1420 spin_unlock(&txq->lock);
47c1b496 1421 return 0;
015c15e1
JB
1422 out_err:
1423 spin_unlock(&txq->lock);
1424 return -1;
47c1b496
EG
1425}
1426
57a1dc89 1427static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 1428{
20d3b647 1429 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e6bb4c9c 1430 int err;
c9eec95c 1431 bool hw_rfkill;
e6bb4c9c 1432
0c325769
EG
1433 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1434
57a1dc89
EG
1435 if (!trans_pcie->irq_requested) {
1436 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1437 iwl_irq_tasklet, (unsigned long)trans);
e6bb4c9c 1438
57a1dc89 1439 iwl_alloc_isr_ict(trans);
e6bb4c9c 1440
75595536 1441 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
20d3b647 1442 DRV_NAME, trans);
57a1dc89
EG
1443 if (err) {
1444 IWL_ERR(trans, "Error allocating IRQ %d\n",
75595536 1445 trans_pcie->irq);
ebb7678d 1446 goto error;
57a1dc89
EG
1447 }
1448
1449 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1450 trans_pcie->irq_requested = true;
e6bb4c9c
EG
1451 }
1452
ebb7678d
EG
1453 err = iwl_prepare_card_hw(trans);
1454 if (err) {
d6f1c316 1455 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
f057ac4e 1456 goto err_free_irq;
ebb7678d 1457 }
a6c684ee
EG
1458
1459 iwl_apm_init(trans);
1460
226c02ca
EG
1461 /* From now on, the op_mode will be kept updated about RF kill state */
1462 iwl_enable_rfkill_int(trans);
1463
8d425517 1464 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1465 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 1466
ebb7678d
EG
1467 return err;
1468
f057ac4e 1469err_free_irq:
a7be50b7 1470 trans_pcie->irq_requested = false;
75595536 1471 free_irq(trans_pcie->irq, trans);
ebb7678d
EG
1472error:
1473 iwl_free_isr_ict(trans);
1474 tasklet_kill(&trans_pcie->irq_tasklet);
1475 return err;
e6bb4c9c
EG
1476}
1477
218733cf
EG
1478static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1479 bool op_mode_leaving)
cc56feb2 1480{
20d3b647 1481 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d23f78e6 1482 bool hw_rfkill;
218733cf 1483 unsigned long flags;
d23f78e6 1484
ee7d737c
DS
1485 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1486 iwl_disable_interrupts(trans);
1487 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1488
cc56feb2
EG
1489 iwl_apm_stop(trans);
1490
218733cf
EG
1491 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1492 iwl_disable_interrupts(trans);
1493 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1df06bdc 1494
218733cf
EG
1495 if (!op_mode_leaving) {
1496 /*
1497 * Even if we stop the HW, we still want the RF kill
1498 * interrupt
1499 */
1500 iwl_enable_rfkill_int(trans);
1501
1502 /*
1503 * Check again since the RF kill state may have changed while
1504 * all the interrupts were disabled, in this case we couldn't
1505 * receive the RF kill interrupt and update the state in the
1506 * op_mode.
1507 */
1508 hw_rfkill = iwl_is_rfkill_set(trans);
1509 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1510 }
cc56feb2
EG
1511}
1512
9eae88fa
JB
1513static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1514 struct sk_buff_head *skbs)
464021ff 1515{
8ad71bef
EG
1516 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1517 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71
EG
1518 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1519 int tfd_num = ssn & (txq->q.n_bd - 1);
a0eaad71 1520
015c15e1
JB
1521 spin_lock(&txq->lock);
1522
a0eaad71 1523 if (txq->q.read_ptr != tfd_num) {
9eae88fa
JB
1524 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1525 txq_id, txq->q.read_ptr, tfd_num, ssn);
26c7af7c 1526 iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
e755f882 1527 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
bada991b 1528 iwl_wake_queue(trans, txq);
a0eaad71 1529 }
015c15e1
JB
1530
1531 spin_unlock(&txq->lock);
a0eaad71
EG
1532}
1533
03905495
EG
1534static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1535{
05f5b97e 1536 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1537}
1538
1539static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1540{
05f5b97e 1541 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1542}
1543
1544static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1545{
05f5b97e 1546 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1547}
1548
c6f600fc 1549static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1550 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1551{
1552 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1553
1554 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
b04db9ac 1555 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
d663ee73
JB
1556 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1557 trans_pcie->n_no_reclaim_cmds = 0;
1558 else
1559 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1560 if (trans_pcie->n_no_reclaim_cmds)
1561 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1562 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa 1563
b2cf410c
JB
1564 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1565 if (trans_pcie->rx_buf_size_8k)
1566 trans_pcie->rx_page_order = get_order(8 * 1024);
1567 else
1568 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1569
1570 trans_pcie->wd_timeout =
1571 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1572
1573 trans_pcie->command_names = trans_cfg->command_names;
c6f600fc
MV
1574}
1575
d1ff5253 1576void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1577{
20d3b647 1578 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a42a1844 1579
ae2c30bf
EG
1580 iwl_trans_pcie_tx_free(trans);
1581 iwl_trans_pcie_rx_free(trans);
6379103e 1582
57a1dc89 1583 if (trans_pcie->irq_requested == true) {
75595536 1584 free_irq(trans_pcie->irq, trans);
57a1dc89
EG
1585 iwl_free_isr_ict(trans);
1586 }
a42a1844
EG
1587
1588 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1589 iounmap(trans_pcie->hw_base);
a42a1844
EG
1590 pci_release_regions(trans_pcie->pci_dev);
1591 pci_disable_device(trans_pcie->pci_dev);
59c647b6 1592 kmem_cache_destroy(trans->dev_cmd_pool);
a42a1844 1593
6d8f6eeb 1594 kfree(trans);
34c1b7ba
EG
1595}
1596
47107e84
DF
1597static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1598{
1599 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1600
1601 if (state)
01d651d4 1602 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84 1603 else
01d651d4 1604 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84
DF
1605}
1606
c01a4047 1607#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1608static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1609{
57210f7c
EG
1610 return 0;
1611}
1612
1613static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1614{
c9eec95c 1615 bool hw_rfkill;
57210f7c 1616
8c46bb70
EG
1617 iwl_enable_rfkill_int(trans);
1618
8d425517 1619 hw_rfkill = iwl_is_rfkill_set(trans);
8c46bb70 1620 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8722c899 1621
8c46bb70 1622 if (!hw_rfkill)
8722c899
SG
1623 iwl_enable_interrupts(trans);
1624
57210f7c
EG
1625 return 0;
1626}
c01a4047 1627#endif /* CONFIG_PM_SLEEP */
57210f7c 1628
5f178cd2
EG
1629#define IWL_FLUSH_WAIT_MS 2000
1630
1631static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1632{
8ad71bef 1633 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5f178cd2
EG
1634 struct iwl_tx_queue *txq;
1635 struct iwl_queue *q;
1636 int cnt;
1637 unsigned long now = jiffies;
1638 int ret = 0;
1639
1640 /* waiting for all the tx frames complete might take a while */
035f7ff2 1641 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 1642 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1643 continue;
8ad71bef 1644 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1645 q = &txq->q;
1646 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1647 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1648 msleep(1);
1649
1650 if (q->read_ptr != q->write_ptr) {
1651 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1652 ret = -ETIMEDOUT;
1653 break;
1654 }
1655 }
1656 return ret;
1657}
1658
ff620849
EG
1659static const char *get_fh_string(int cmd)
1660{
d9fb6465 1661#define IWL_CMD(x) case x: return #x
ff620849
EG
1662 switch (cmd) {
1663 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1664 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1665 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1666 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1667 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1668 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1669 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1670 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1671 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1672 default:
1673 return "UNKNOWN";
1674 }
d9fb6465 1675#undef IWL_CMD
ff620849
EG
1676}
1677
94543a8d 1678int iwl_dump_fh(struct iwl_trans *trans, char **buf)
ff620849
EG
1679{
1680 int i;
ff620849
EG
1681 static const u32 fh_tbl[] = {
1682 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1683 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1684 FH_RSCSR_CHNL0_WPTR,
1685 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1686 FH_MEM_RSSR_SHARED_CTRL_REG,
1687 FH_MEM_RSSR_RX_STATUS_REG,
1688 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1689 FH_TSSR_TX_STATUS_REG,
1690 FH_TSSR_TX_ERROR_REG
1691 };
94543a8d
JB
1692
1693#ifdef CONFIG_IWLWIFI_DEBUGFS
1694 if (buf) {
1695 int pos = 0;
1696 size_t bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1697
ff620849
EG
1698 *buf = kmalloc(bufsz, GFP_KERNEL);
1699 if (!*buf)
1700 return -ENOMEM;
94543a8d 1701
ff620849
EG
1702 pos += scnprintf(*buf + pos, bufsz - pos,
1703 "FH register values:\n");
94543a8d
JB
1704
1705 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
ff620849
EG
1706 pos += scnprintf(*buf + pos, bufsz - pos,
1707 " %34s: 0X%08x\n",
1708 get_fh_string(fh_tbl[i]),
1042db2a 1709 iwl_read_direct32(trans, fh_tbl[i]));
94543a8d 1710
ff620849
EG
1711 return pos;
1712 }
1713#endif
94543a8d 1714
ff620849 1715 IWL_ERR(trans, "FH register values:\n");
94543a8d 1716 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
ff620849
EG
1717 IWL_ERR(trans, " %34s: 0X%08x\n",
1718 get_fh_string(fh_tbl[i]),
1042db2a 1719 iwl_read_direct32(trans, fh_tbl[i]));
94543a8d 1720
ff620849
EG
1721 return 0;
1722}
1723
1724static const char *get_csr_string(int cmd)
1725{
d9fb6465 1726#define IWL_CMD(x) case x: return #x
ff620849
EG
1727 switch (cmd) {
1728 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1729 IWL_CMD(CSR_INT_COALESCING);
1730 IWL_CMD(CSR_INT);
1731 IWL_CMD(CSR_INT_MASK);
1732 IWL_CMD(CSR_FH_INT_STATUS);
1733 IWL_CMD(CSR_GPIO_IN);
1734 IWL_CMD(CSR_RESET);
1735 IWL_CMD(CSR_GP_CNTRL);
1736 IWL_CMD(CSR_HW_REV);
1737 IWL_CMD(CSR_EEPROM_REG);
1738 IWL_CMD(CSR_EEPROM_GP);
1739 IWL_CMD(CSR_OTP_GP_REG);
1740 IWL_CMD(CSR_GIO_REG);
1741 IWL_CMD(CSR_GP_UCODE_REG);
1742 IWL_CMD(CSR_GP_DRIVER_REG);
1743 IWL_CMD(CSR_UCODE_DRV_GP1);
1744 IWL_CMD(CSR_UCODE_DRV_GP2);
1745 IWL_CMD(CSR_LED_REG);
1746 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1747 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1748 IWL_CMD(CSR_ANA_PLL_CFG);
1749 IWL_CMD(CSR_HW_REV_WA_REG);
1750 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1751 default:
1752 return "UNKNOWN";
1753 }
d9fb6465 1754#undef IWL_CMD
ff620849
EG
1755}
1756
1757void iwl_dump_csr(struct iwl_trans *trans)
1758{
1759 int i;
1760 static const u32 csr_tbl[] = {
1761 CSR_HW_IF_CONFIG_REG,
1762 CSR_INT_COALESCING,
1763 CSR_INT,
1764 CSR_INT_MASK,
1765 CSR_FH_INT_STATUS,
1766 CSR_GPIO_IN,
1767 CSR_RESET,
1768 CSR_GP_CNTRL,
1769 CSR_HW_REV,
1770 CSR_EEPROM_REG,
1771 CSR_EEPROM_GP,
1772 CSR_OTP_GP_REG,
1773 CSR_GIO_REG,
1774 CSR_GP_UCODE_REG,
1775 CSR_GP_DRIVER_REG,
1776 CSR_UCODE_DRV_GP1,
1777 CSR_UCODE_DRV_GP2,
1778 CSR_LED_REG,
1779 CSR_DRAM_INT_TBL_REG,
1780 CSR_GIO_CHICKEN_BITS,
1781 CSR_ANA_PLL_CFG,
1782 CSR_HW_REV_WA_REG,
1783 CSR_DBG_HPET_MEM_REG
1784 };
1785 IWL_ERR(trans, "CSR values:\n");
1786 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1787 "CSR_INT_PERIODIC_REG)\n");
1788 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1789 IWL_ERR(trans, " %25s: 0X%08x\n",
1790 get_csr_string(csr_tbl[i]),
1042db2a 1791 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1792 }
1793}
1794
87e5666c
EG
1795#ifdef CONFIG_IWLWIFI_DEBUGFS
1796/* create and remove of files */
1797#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1798 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c 1799 &iwl_dbgfs_##name##_ops)) \
9da987ac 1800 goto err; \
87e5666c
EG
1801} while (0)
1802
1803/* file operation */
1804#define DEBUGFS_READ_FUNC(name) \
1805static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1806 char __user *user_buf, \
1807 size_t count, loff_t *ppos);
1808
1809#define DEBUGFS_WRITE_FUNC(name) \
1810static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1811 const char __user *user_buf, \
1812 size_t count, loff_t *ppos);
1813
1814
87e5666c
EG
1815#define DEBUGFS_READ_FILE_OPS(name) \
1816 DEBUGFS_READ_FUNC(name); \
1817static const struct file_operations iwl_dbgfs_##name##_ops = { \
1818 .read = iwl_dbgfs_##name##_read, \
234e3405 1819 .open = simple_open, \
87e5666c
EG
1820 .llseek = generic_file_llseek, \
1821};
1822
16db88ba
EG
1823#define DEBUGFS_WRITE_FILE_OPS(name) \
1824 DEBUGFS_WRITE_FUNC(name); \
1825static const struct file_operations iwl_dbgfs_##name##_ops = { \
1826 .write = iwl_dbgfs_##name##_write, \
234e3405 1827 .open = simple_open, \
16db88ba
EG
1828 .llseek = generic_file_llseek, \
1829};
1830
87e5666c
EG
1831#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1832 DEBUGFS_READ_FUNC(name); \
1833 DEBUGFS_WRITE_FUNC(name); \
1834static const struct file_operations iwl_dbgfs_##name##_ops = { \
1835 .write = iwl_dbgfs_##name##_write, \
1836 .read = iwl_dbgfs_##name##_read, \
234e3405 1837 .open = simple_open, \
87e5666c
EG
1838 .llseek = generic_file_llseek, \
1839};
1840
87e5666c 1841static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
20d3b647
JB
1842 char __user *user_buf,
1843 size_t count, loff_t *ppos)
8ad71bef 1844{
5a878bf6 1845 struct iwl_trans *trans = file->private_data;
8ad71bef 1846 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
87e5666c
EG
1847 struct iwl_tx_queue *txq;
1848 struct iwl_queue *q;
1849 char *buf;
1850 int pos = 0;
1851 int cnt;
1852 int ret;
1745e440
WYG
1853 size_t bufsz;
1854
035f7ff2 1855 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1856
f9e75447 1857 if (!trans_pcie->txq)
87e5666c 1858 return -EAGAIN;
f9e75447 1859
87e5666c
EG
1860 buf = kzalloc(bufsz, GFP_KERNEL);
1861 if (!buf)
1862 return -ENOMEM;
1863
035f7ff2 1864 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1865 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1866 q = &txq->q;
1867 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1868 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1869 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1870 !!test_bit(cnt, trans_pcie->queue_used),
1871 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1872 }
1873 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1874 kfree(buf);
1875 return ret;
1876}
1877
1878static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
20d3b647
JB
1879 char __user *user_buf,
1880 size_t count, loff_t *ppos)
1881{
5a878bf6 1882 struct iwl_trans *trans = file->private_data;
20d3b647 1883 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 1884 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87e5666c
EG
1885 char buf[256];
1886 int pos = 0;
1887 const size_t bufsz = sizeof(buf);
1888
1889 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1890 rxq->read);
1891 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1892 rxq->write);
1893 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1894 rxq->free_count);
1895 if (rxq->rb_stts) {
1896 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1897 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1898 } else {
1899 pos += scnprintf(buf + pos, bufsz - pos,
1900 "closed_rb_num: Not Allocated\n");
1901 }
1902 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1903}
1904
1f7b6172
EG
1905static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1906 char __user *user_buf,
20d3b647
JB
1907 size_t count, loff_t *ppos)
1908{
1f7b6172 1909 struct iwl_trans *trans = file->private_data;
20d3b647 1910 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1911 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1912
1913 int pos = 0;
1914 char *buf;
1915 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1916 ssize_t ret;
1917
1918 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1919 if (!buf)
1f7b6172 1920 return -ENOMEM;
1f7b6172
EG
1921
1922 pos += scnprintf(buf + pos, bufsz - pos,
1923 "Interrupt Statistics Report:\n");
1924
1925 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1926 isr_stats->hw);
1927 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1928 isr_stats->sw);
1929 if (isr_stats->sw || isr_stats->hw) {
1930 pos += scnprintf(buf + pos, bufsz - pos,
1931 "\tLast Restarting Code: 0x%X\n",
1932 isr_stats->err_code);
1933 }
1934#ifdef CONFIG_IWLWIFI_DEBUG
1935 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1936 isr_stats->sch);
1937 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1938 isr_stats->alive);
1939#endif
1940 pos += scnprintf(buf + pos, bufsz - pos,
1941 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1942
1943 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1944 isr_stats->ctkill);
1945
1946 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1947 isr_stats->wakeup);
1948
1949 pos += scnprintf(buf + pos, bufsz - pos,
1950 "Rx command responses:\t\t %u\n", isr_stats->rx);
1951
1952 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1953 isr_stats->tx);
1954
1955 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1956 isr_stats->unhandled);
1957
1958 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1959 kfree(buf);
1960 return ret;
1961}
1962
1963static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1964 const char __user *user_buf,
1965 size_t count, loff_t *ppos)
1966{
1967 struct iwl_trans *trans = file->private_data;
20d3b647 1968 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1969 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1970
1971 char buf[8];
1972 int buf_size;
1973 u32 reset_flag;
1974
1975 memset(buf, 0, sizeof(buf));
1976 buf_size = min(count, sizeof(buf) - 1);
1977 if (copy_from_user(buf, user_buf, buf_size))
1978 return -EFAULT;
1979 if (sscanf(buf, "%x", &reset_flag) != 1)
1980 return -EFAULT;
1981 if (reset_flag == 0)
1982 memset(isr_stats, 0, sizeof(*isr_stats));
1983
1984 return count;
1985}
1986
16db88ba 1987static ssize_t iwl_dbgfs_csr_write(struct file *file,
20d3b647
JB
1988 const char __user *user_buf,
1989 size_t count, loff_t *ppos)
16db88ba
EG
1990{
1991 struct iwl_trans *trans = file->private_data;
1992 char buf[8];
1993 int buf_size;
1994 int csr;
1995
1996 memset(buf, 0, sizeof(buf));
1997 buf_size = min(count, sizeof(buf) - 1);
1998 if (copy_from_user(buf, user_buf, buf_size))
1999 return -EFAULT;
2000 if (sscanf(buf, "%d", &csr) != 1)
2001 return -EFAULT;
2002
2003 iwl_dump_csr(trans);
2004
2005 return count;
2006}
2007
16db88ba 2008static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
20d3b647
JB
2009 char __user *user_buf,
2010 size_t count, loff_t *ppos)
16db88ba
EG
2011{
2012 struct iwl_trans *trans = file->private_data;
94543a8d 2013 char *buf = NULL;
16db88ba
EG
2014 int pos = 0;
2015 ssize_t ret = -EFAULT;
2016
94543a8d 2017 ret = pos = iwl_dump_fh(trans, &buf);
16db88ba
EG
2018 if (buf) {
2019 ret = simple_read_from_buffer(user_buf,
2020 count, ppos, buf, pos);
2021 kfree(buf);
2022 }
2023
2024 return ret;
2025}
2026
48dffd39
JB
2027static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
2028 const char __user *user_buf,
2029 size_t count, loff_t *ppos)
2030{
2031 struct iwl_trans *trans = file->private_data;
2032
2033 if (!trans->op_mode)
2034 return -EAGAIN;
2035
24172f39 2036 local_bh_disable();
48dffd39 2037 iwl_op_mode_nic_error(trans->op_mode);
24172f39 2038 local_bh_enable();
48dffd39
JB
2039
2040 return count;
2041}
2042
1f7b6172 2043DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 2044DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
2045DEBUGFS_READ_FILE_OPS(rx_queue);
2046DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 2047DEBUGFS_WRITE_FILE_OPS(csr);
48dffd39 2048DEBUGFS_WRITE_FILE_OPS(fw_restart);
87e5666c
EG
2049
2050/*
2051 * Create the debugfs files and directories
2052 *
2053 */
2054static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647 2055 struct dentry *dir)
87e5666c 2056{
87e5666c
EG
2057 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2058 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 2059 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
2060 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2061 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
48dffd39 2062 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
87e5666c 2063 return 0;
9da987ac
MV
2064
2065err:
2066 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2067 return -ENOMEM;
87e5666c
EG
2068}
2069#else
2070static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647
JB
2071 struct dentry *dir)
2072{
2073 return 0;
2074}
87e5666c
EG
2075#endif /*CONFIG_IWLWIFI_DEBUGFS */
2076
d1ff5253 2077static const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 2078 .start_hw = iwl_trans_pcie_start_hw,
cc56feb2 2079 .stop_hw = iwl_trans_pcie_stop_hw,
ed6a3803 2080 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 2081 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 2082 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 2083
2dd4f9f7
JB
2084 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2085
e6bb4c9c 2086 .send_cmd = iwl_trans_pcie_send_cmd,
c85eb619 2087
e6bb4c9c 2088 .tx = iwl_trans_pcie_tx,
a0eaad71 2089 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 2090
d0624be6 2091 .txq_disable = iwl_trans_pcie_txq_disable,
4beaf6c2 2092 .txq_enable = iwl_trans_pcie_txq_enable,
34c1b7ba 2093
87e5666c 2094 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2
EG
2095
2096 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2097
c01a4047 2098#ifdef CONFIG_PM_SLEEP
57210f7c
EG
2099 .suspend = iwl_trans_pcie_suspend,
2100 .resume = iwl_trans_pcie_resume,
c01a4047 2101#endif
03905495
EG
2102 .write8 = iwl_trans_pcie_write8,
2103 .write32 = iwl_trans_pcie_write32,
2104 .read32 = iwl_trans_pcie_read32,
c6f600fc 2105 .configure = iwl_trans_pcie_configure,
47107e84 2106 .set_pmi = iwl_trans_pcie_set_pmi,
e6bb4c9c 2107};
a42a1844 2108
87ce05a2 2109struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
2110 const struct pci_device_id *ent,
2111 const struct iwl_cfg *cfg)
a42a1844 2112{
a42a1844
EG
2113 struct iwl_trans_pcie *trans_pcie;
2114 struct iwl_trans *trans;
2115 u16 pci_cmd;
2116 int err;
2117
2118 trans = kzalloc(sizeof(struct iwl_trans) +
20d3b647 2119 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
a42a1844
EG
2120
2121 if (WARN_ON(!trans))
2122 return NULL;
2123
2124 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2125
2126 trans->ops = &trans_ops_pcie;
035f7ff2 2127 trans->cfg = cfg;
a42a1844 2128 trans_pcie->trans = trans;
7b11488f 2129 spin_lock_init(&trans_pcie->irq_lock);
13df1aab 2130 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844
EG
2131
2132 /* W/A - seems to solve weird behavior. We need to remove this if we
2133 * don't want to stay in L1 all the time. This wastes a lot of power */
2134 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
20d3b647 2135 PCIE_LINK_STATE_CLKPM);
a42a1844
EG
2136
2137 if (pci_enable_device(pdev)) {
2138 err = -ENODEV;
2139 goto out_no_pci;
2140 }
2141
2142 pci_set_master(pdev);
2143
2144 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2145 if (!err)
2146 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2147 if (err) {
2148 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2149 if (!err)
2150 err = pci_set_consistent_dma_mask(pdev,
20d3b647 2151 DMA_BIT_MASK(32));
a42a1844
EG
2152 /* both attempts failed: */
2153 if (err) {
2154 dev_printk(KERN_ERR, &pdev->dev,
2155 "No suitable DMA available.\n");
2156 goto out_pci_disable_device;
2157 }
2158 }
2159
2160 err = pci_request_regions(pdev, DRV_NAME);
2161 if (err) {
d6f1c316
JB
2162 dev_printk(KERN_ERR, &pdev->dev,
2163 "pci_request_regions failed\n");
a42a1844
EG
2164 goto out_pci_disable_device;
2165 }
2166
05f5b97e 2167 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 2168 if (!trans_pcie->hw_base) {
d6f1c316 2169 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed\n");
a42a1844
EG
2170 err = -ENODEV;
2171 goto out_pci_release_regions;
2172 }
2173
a42a1844 2174 dev_printk(KERN_INFO, &pdev->dev,
20d3b647
JB
2175 "pci_resource_len = 0x%08llx\n",
2176 (unsigned long long) pci_resource_len(pdev, 0));
a42a1844 2177 dev_printk(KERN_INFO, &pdev->dev,
20d3b647 2178 "pci_resource_base = %p\n", trans_pcie->hw_base);
a42a1844
EG
2179
2180 dev_printk(KERN_INFO, &pdev->dev,
20d3b647 2181 "HW Revision ID = 0x%X\n", pdev->revision);
a42a1844
EG
2182
2183 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2184 * PCI Tx retries from interfering with C3 CPU state */
2185 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2186
2187 err = pci_enable_msi(pdev);
2188 if (err)
2189 dev_printk(KERN_ERR, &pdev->dev,
d6f1c316 2190 "pci_enable_msi failed(0X%x)\n", err);
a42a1844
EG
2191
2192 trans->dev = &pdev->dev;
75595536 2193 trans_pcie->irq = pdev->irq;
a42a1844 2194 trans_pcie->pci_dev = pdev;
08079a49 2195 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 2196 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
2197 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2198 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844
EG
2199
2200 /* TODO: Move this away, not needed if not MSI */
2201 /* enable rfkill interrupt: hw bug w/a */
2202 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2203 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2204 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2205 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2206 }
2207
69a10b29
MV
2208 /* Initialize the wait queue for commands */
2209 init_waitqueue_head(&trans->wait_command_queue);
8b5bed90 2210 spin_lock_init(&trans->reg_lock);
69a10b29 2211
3ec45882
JB
2212 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
2213 "iwl_cmd_pool:%s", dev_name(trans->dev));
59c647b6
EG
2214
2215 trans->dev_cmd_headroom = 0;
2216 trans->dev_cmd_pool =
3ec45882 2217 kmem_cache_create(trans->dev_cmd_pool_name,
59c647b6
EG
2218 sizeof(struct iwl_device_cmd)
2219 + trans->dev_cmd_headroom,
2220 sizeof(void *),
2221 SLAB_HWCACHE_ALIGN,
2222 NULL);
2223
2224 if (!trans->dev_cmd_pool)
2225 goto out_pci_disable_msi;
2226
a42a1844
EG
2227 return trans;
2228
59c647b6
EG
2229out_pci_disable_msi:
2230 pci_disable_msi(pdev);
a42a1844
EG
2231out_pci_release_regions:
2232 pci_release_regions(pdev);
2233out_pci_disable_device:
2234 pci_disable_device(pdev);
2235out_no_pci:
2236 kfree(trans);
2237 return NULL;
2238}
This page took 0.346128 seconds and 5 git commands to generate.