iwlwifi: dump periphery registers to fw-error-dump
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / pcie / trans.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
51368bf7 8 * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
410dc5aa 25 * in the file called COPYING.
c85eb619
EG
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
51368bf7 33 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
48eb7b34 70#include <linux/vmalloc.h>
e6bb4c9c 71
82575102 72#include "iwl-drv.h"
c85eb619 73#include "iwl-trans.h"
522376d2
EG
74#include "iwl-csr.h"
75#include "iwl-prph.h"
7a10e3e4 76#include "iwl-agn-hw.h"
4d075007 77#include "iwl-fw-error-dump.h"
6468a01a 78#include "internal.h"
0439bb62 79
c2d20201
EG
80static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
81{
82 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
83
84 if (!trans_pcie->fw_mon_page)
85 return;
86
87 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
88 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
89 __free_pages(trans_pcie->fw_mon_page,
90 get_order(trans_pcie->fw_mon_size));
91 trans_pcie->fw_mon_page = NULL;
92 trans_pcie->fw_mon_phys = 0;
93 trans_pcie->fw_mon_size = 0;
94}
95
96static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans)
97{
98 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
99 struct page *page;
100 dma_addr_t phys;
101 u32 size;
102 u8 power;
103
104 if (trans_pcie->fw_mon_page) {
105 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
106 trans_pcie->fw_mon_size,
107 DMA_FROM_DEVICE);
108 return;
109 }
110
111 phys = 0;
112 for (power = 26; power >= 11; power--) {
113 int order;
114
115 size = BIT(power);
116 order = get_order(size);
117 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
118 order);
119 if (!page)
120 continue;
121
122 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
123 DMA_FROM_DEVICE);
124 if (dma_mapping_error(trans->dev, phys)) {
125 __free_pages(page, order);
126 continue;
127 }
128 IWL_INFO(trans,
129 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
130 size, order);
131 break;
132 }
133
134 if (!page)
135 return;
136
137 trans_pcie->fw_mon_page = page;
138 trans_pcie->fw_mon_phys = phys;
139 trans_pcie->fw_mon_size = size;
140}
141
a812cba9
AB
142static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
143{
144 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
145 ((reg & 0x0000ffff) | (2 << 28)));
146 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
147}
148
149static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
150{
151 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
152 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
153 ((reg & 0x0000ffff) | (3 << 28)));
154}
155
ddaf5a5b 156static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
392f8b78 157{
ddaf5a5b
JB
158 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
159 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
160 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
161 ~APMG_PS_CTRL_MSK_PWR_SRC);
162 else
163 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
164 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
165 ~APMG_PS_CTRL_MSK_PWR_SRC);
392f8b78
EG
166}
167
af634bee
EG
168/* PCI registers */
169#define PCI_CFG_RETRY_TIMEOUT 0x041
af634bee 170
7afe3705 171static void iwl_pcie_apm_config(struct iwl_trans *trans)
af634bee 172{
20d3b647 173 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
7afe3705 174 u16 lctl;
af634bee 175
af634bee
EG
176 /*
177 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
178 * Check if BIOS (or OS) enabled L1-ASPM on this device.
179 * If so (likely), disable L0S, so device moves directly L0->L1;
180 * costs negligible amount of power savings.
181 * If not (unlikely), enable L0S, so there is at least some
182 * power savings, even without L1.
183 */
7afe3705 184 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
438a0f0a 185 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
af634bee
EG
186 /* L1-ASPM enabled; disable(!) L0S */
187 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
6a4b09f8 188 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
af634bee
EG
189 } else {
190 /* L1-ASPM disabled; enable(!) L0S */
191 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
6a4b09f8 192 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
af634bee 193 }
438a0f0a 194 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
af634bee
EG
195}
196
a6c684ee
EG
197/*
198 * Start up NIC's basic functionality after it has been reset
7afe3705 199 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
a6c684ee
EG
200 * NOTE: This does not load uCode nor start the embedded processor
201 */
7afe3705 202static int iwl_pcie_apm_init(struct iwl_trans *trans)
a6c684ee
EG
203{
204 int ret = 0;
205 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
206
207 /*
208 * Use "set_bit" below rather than "write", to preserve any hardware
209 * bits already set by default after reset.
210 */
211
212 /* Disable L0S exit timer (platform NMI Work/Around) */
e4a9f8ce
EH
213 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
214 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
215 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
a6c684ee
EG
216
217 /*
218 * Disable L0s without affecting L1;
219 * don't wait for ICH L0s (ICH bug W/A)
220 */
221 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 222 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
a6c684ee
EG
223
224 /* Set FH wait threshold to maximum (HW error during stress W/A) */
225 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
226
227 /*
228 * Enable HAP INTA (interrupt from management bus) to
229 * wake device's PCI Express link L1a -> L0s
230 */
231 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 232 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
a6c684ee 233
7afe3705 234 iwl_pcie_apm_config(trans);
a6c684ee
EG
235
236 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 237 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 238 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 239 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
240
241 /*
242 * Set "initialization complete" bit to move adapter from
243 * D0U* --> D0A* (powered-up active) state.
244 */
245 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
246
247 /*
248 * Wait for clock stabilization; once stabilized, access to
249 * device-internal resources is supported, e.g. iwl_write_prph()
250 * and accesses to uCode SRAM.
251 */
252 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
20d3b647
JB
253 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
254 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
a6c684ee
EG
255 if (ret < 0) {
256 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
257 goto out;
258 }
259
2d93aee1
EG
260 if (trans->cfg->host_interrupt_operation_mode) {
261 /*
262 * This is a bit of an abuse - This is needed for 7260 / 3160
263 * only check host_interrupt_operation_mode even if this is
264 * not related to host_interrupt_operation_mode.
265 *
266 * Enable the oscillator to count wake up time for L1 exit. This
267 * consumes slightly more power (100uA) - but allows to be sure
268 * that we wake up from L1 on time.
269 *
270 * This looks weird: read twice the same register, discard the
271 * value, set a bit, and yet again, read that same register
272 * just to discard the value. But that's the way the hardware
273 * seems to like it.
274 */
275 iwl_read_prph(trans, OSC_CLK);
276 iwl_read_prph(trans, OSC_CLK);
277 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
278 iwl_read_prph(trans, OSC_CLK);
279 iwl_read_prph(trans, OSC_CLK);
280 }
281
a6c684ee
EG
282 /*
283 * Enable DMA clock and wait for it to stabilize.
284 *
3073d8c0
EH
285 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
286 * bits do not disable clocks. This preserves any hardware
287 * bits already set by default in "CLK_CTRL_REG" after reset.
a6c684ee 288 */
3073d8c0
EH
289 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) {
290 iwl_write_prph(trans, APMG_CLK_EN_REG,
291 APMG_CLK_VAL_DMA_CLK_RQT);
292 udelay(20);
293
294 /* Disable L1-Active */
295 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
296 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
297
298 /* Clear the interrupt in APMG if the NIC is in RFKILL */
299 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
300 APMG_RTC_INT_STT_RFKILL);
301 }
889b1696 302
eb7ff77e 303 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
a6c684ee
EG
304
305out:
306 return ret;
307}
308
a812cba9
AB
309/*
310 * Enable LP XTAL to avoid HW bug where device may consume much power if
311 * FW is not loaded after device reset. LP XTAL is disabled by default
312 * after device HW reset. Do it only if XTAL is fed by internal source.
313 * Configure device's "persistence" mode to avoid resetting XTAL again when
314 * SHRD_HW_RST occurs in S3.
315 */
316static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
317{
318 int ret;
319 u32 apmg_gp1_reg;
320 u32 apmg_xtal_cfg_reg;
321 u32 dl_cfg_reg;
322
323 /* Force XTAL ON */
324 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
325 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
326
327 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
328 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
329
330 udelay(10);
331
332 /*
333 * Set "initialization complete" bit to move adapter from
334 * D0U* --> D0A* (powered-up active) state.
335 */
336 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
337
338 /*
339 * Wait for clock stabilization; once stabilized, access to
340 * device-internal resources is possible.
341 */
342 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
343 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
344 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
345 25000);
346 if (WARN_ON(ret < 0)) {
347 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
348 /* Release XTAL ON request */
349 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
350 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
351 return;
352 }
353
354 /*
355 * Clear "disable persistence" to avoid LP XTAL resetting when
356 * SHRD_HW_RST is applied in S3.
357 */
358 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
359 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
360
361 /*
362 * Force APMG XTAL to be active to prevent its disabling by HW
363 * caused by APMG idle state.
364 */
365 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
366 SHR_APMG_XTAL_CFG_REG);
367 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
368 apmg_xtal_cfg_reg |
369 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
370
371 /*
372 * Reset entire device again - do controller reset (results in
373 * SHRD_HW_RST). Turn MAC off before proceeding.
374 */
375 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
376
377 udelay(10);
378
379 /* Enable LP XTAL by indirect access through CSR */
380 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
381 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
382 SHR_APMG_GP1_WF_XTAL_LP_EN |
383 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
384
385 /* Clear delay line clock power up */
386 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
387 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
388 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
389
390 /*
391 * Enable persistence mode to avoid LP XTAL resetting when
392 * SHRD_HW_RST is applied in S3.
393 */
394 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
395 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
396
397 /*
398 * Clear "initialization complete" bit to move adapter from
399 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
400 */
401 iwl_clear_bit(trans, CSR_GP_CNTRL,
402 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
403
404 /* Activates XTAL resources monitor */
405 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
406 CSR_MONITOR_XTAL_RESOURCES);
407
408 /* Release XTAL ON request */
409 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
410 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
411 udelay(10);
412
413 /* Release APMG XTAL */
414 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
415 apmg_xtal_cfg_reg &
416 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
417}
418
7afe3705 419static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
cc56feb2
EG
420{
421 int ret = 0;
422
423 /* stop device's busmaster DMA activity */
424 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
425
426 ret = iwl_poll_bit(trans, CSR_RESET,
20d3b647
JB
427 CSR_RESET_REG_FLAG_MASTER_DISABLED,
428 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
cc56feb2
EG
429 if (ret)
430 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
431
432 IWL_DEBUG_INFO(trans, "stop master\n");
433
434 return ret;
435}
436
7afe3705 437static void iwl_pcie_apm_stop(struct iwl_trans *trans)
cc56feb2
EG
438{
439 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
440
eb7ff77e 441 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
cc56feb2
EG
442
443 /* Stop device's DMA activity */
7afe3705 444 iwl_pcie_apm_stop_master(trans);
cc56feb2 445
a812cba9
AB
446 if (trans->cfg->lp_xtal_workaround) {
447 iwl_pcie_apm_lp_xtal_enable(trans);
448 return;
449 }
450
cc56feb2
EG
451 /* Reset the entire device */
452 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
453
454 udelay(10);
455
456 /*
457 * Clear "initialization complete" bit to move adapter from
458 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
459 */
460 iwl_clear_bit(trans, CSR_GP_CNTRL,
461 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
462}
463
7afe3705 464static int iwl_pcie_nic_init(struct iwl_trans *trans)
392f8b78 465{
7b11488f 466 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
467
468 /* nic_init */
7b70bd63 469 spin_lock(&trans_pcie->irq_lock);
7afe3705 470 iwl_pcie_apm_init(trans);
392f8b78 471
7b70bd63 472 spin_unlock(&trans_pcie->irq_lock);
392f8b78 473
3073d8c0
EH
474 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
475 iwl_pcie_set_pwr(trans, false);
392f8b78 476
ecdb975c 477 iwl_op_mode_nic_config(trans->op_mode);
392f8b78
EG
478
479 /* Allocate the RX queue, or reset if it is already allocated */
9805c446 480 iwl_pcie_rx_init(trans);
392f8b78
EG
481
482 /* Allocate or reset and init all Tx and Command queues */
f02831be 483 if (iwl_pcie_tx_init(trans))
392f8b78
EG
484 return -ENOMEM;
485
035f7ff2 486 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 487 /* enable shadow regs in HW */
20d3b647 488 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
d38069d1 489 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
392f8b78
EG
490 }
491
392f8b78
EG
492 return 0;
493}
494
495#define HW_READY_TIMEOUT (50)
496
497/* Note: returns poll_bit return value, which is >= 0 if success */
7afe3705 498static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
499{
500 int ret;
501
1042db2a 502 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 503 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
392f8b78
EG
504
505 /* See if we got it */
1042db2a 506 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647
JB
507 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
508 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
509 HW_READY_TIMEOUT);
392f8b78 510
6d8f6eeb 511 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
512 return ret;
513}
514
515/* Note: returns standard 0/-ERROR code */
7afe3705 516static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
517{
518 int ret;
289e5501 519 int t = 0;
501fd989 520 int iter;
392f8b78 521
6d8f6eeb 522 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 523
7afe3705 524 ret = iwl_pcie_set_hw_ready(trans);
ebb7678d 525 /* If the card is ready, exit 0 */
392f8b78
EG
526 if (ret >= 0)
527 return 0;
528
501fd989
EG
529 for (iter = 0; iter < 10; iter++) {
530 /* If HW is not ready, prepare the conditions to check again */
531 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
532 CSR_HW_IF_CONFIG_REG_PREPARE);
533
534 do {
535 ret = iwl_pcie_set_hw_ready(trans);
536 if (ret >= 0)
537 return 0;
392f8b78 538
501fd989
EG
539 usleep_range(200, 1000);
540 t += 200;
541 } while (t < 150000);
542 msleep(25);
543 }
392f8b78 544
501fd989 545 IWL_DEBUG_INFO(trans, "got NIC after %d iterations\n", iter);
392f8b78 546
392f8b78
EG
547 return ret;
548}
549
cf614297
EG
550/*
551 * ucode
552 */
7afe3705 553static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
83f84d7b 554 dma_addr_t phy_addr, u32 byte_cnt)
cf614297 555{
13df1aab 556 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cf614297
EG
557 int ret;
558
13df1aab 559 trans_pcie->ucode_write_complete = false;
cf614297
EG
560
561 iwl_write_direct32(trans,
20d3b647
JB
562 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
563 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
cf614297
EG
564
565 iwl_write_direct32(trans,
20d3b647
JB
566 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
567 dst_addr);
cf614297
EG
568
569 iwl_write_direct32(trans,
83f84d7b
JB
570 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
571 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
cf614297
EG
572
573 iwl_write_direct32(trans,
20d3b647
JB
574 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
575 (iwl_get_dma_hi_addr(phy_addr)
576 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
cf614297
EG
577
578 iwl_write_direct32(trans,
20d3b647
JB
579 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
580 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
581 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
582 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
cf614297
EG
583
584 iwl_write_direct32(trans,
20d3b647
JB
585 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
586 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
587 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
588 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
cf614297 589
13df1aab
JB
590 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
591 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 592 if (!ret) {
83f84d7b 593 IWL_ERR(trans, "Failed to load firmware chunk!\n");
cf614297
EG
594 return -ETIMEDOUT;
595 }
596
597 return 0;
598}
599
7afe3705 600static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
83f84d7b 601 const struct fw_desc *section)
cf614297 602{
83f84d7b
JB
603 u8 *v_addr;
604 dma_addr_t p_addr;
c571573a 605 u32 offset, chunk_sz = section->len;
cf614297
EG
606 int ret = 0;
607
83f84d7b
JB
608 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
609 section_num);
610
c571573a
EG
611 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
612 GFP_KERNEL | __GFP_NOWARN);
613 if (!v_addr) {
614 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
615 chunk_sz = PAGE_SIZE;
616 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
617 &p_addr, GFP_KERNEL);
618 if (!v_addr)
619 return -ENOMEM;
620 }
83f84d7b 621
c571573a 622 for (offset = 0; offset < section->len; offset += chunk_sz) {
83f84d7b
JB
623 u32 copy_size;
624
c571573a 625 copy_size = min_t(u32, chunk_sz, section->len - offset);
cf614297 626
83f84d7b 627 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
7afe3705
EG
628 ret = iwl_pcie_load_firmware_chunk(trans,
629 section->offset + offset,
630 p_addr, copy_size);
83f84d7b
JB
631 if (ret) {
632 IWL_ERR(trans,
633 "Could not load the [%d] uCode section\n",
634 section_num);
635 break;
6dfa8d01 636 }
83f84d7b
JB
637 }
638
c571573a 639 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
83f84d7b
JB
640 return ret;
641}
642
189fa2fa
EH
643static int iwl_pcie_load_cpu_secured_sections(struct iwl_trans *trans,
644 const struct fw_img *image,
034846cf
EH
645 int cpu,
646 int *first_ucode_section)
e2d6f4e7
EH
647{
648 int shift_param;
189fa2fa 649 int i, ret = 0;
034846cf 650 u32 last_read_idx = 0;
e2d6f4e7
EH
651
652 if (cpu == 1) {
653 shift_param = 0;
034846cf 654 *first_ucode_section = 0;
e2d6f4e7
EH
655 } else {
656 shift_param = 16;
034846cf 657 (*first_ucode_section)++;
e2d6f4e7
EH
658 }
659
034846cf
EH
660 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
661 last_read_idx = i;
662
663 if (!image->sec[i].data ||
664 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
665 IWL_DEBUG_FW(trans,
666 "Break since Data not valid or Empty section, sec = %d\n",
667 i);
189fa2fa 668 break;
034846cf
EH
669 }
670
671 if (i == (*first_ucode_section) + 1)
189fa2fa
EH
672 /* set CPU to started */
673 iwl_set_bits_prph(trans,
674 CSR_UCODE_LOAD_STATUS_ADDR,
675 LMPM_CPU_HDRS_LOADING_COMPLETED
676 << shift_param);
e2d6f4e7 677
189fa2fa
EH
678 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
679 if (ret)
680 return ret;
e2d6f4e7 681 }
189fa2fa
EH
682 /* image loading complete */
683 iwl_set_bits_prph(trans,
684 CSR_UCODE_LOAD_STATUS_ADDR,
685 LMPM_CPU_UCODE_LOADING_COMPLETED << shift_param);
e2d6f4e7 686
034846cf
EH
687 *first_ucode_section = last_read_idx;
688
189fa2fa
EH
689 return 0;
690}
e2d6f4e7 691
189fa2fa
EH
692static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
693 const struct fw_img *image,
034846cf
EH
694 int cpu,
695 int *first_ucode_section)
189fa2fa
EH
696{
697 int shift_param;
189fa2fa 698 int i, ret = 0;
034846cf 699 u32 last_read_idx = 0;
189fa2fa
EH
700
701 if (cpu == 1) {
702 shift_param = 0;
034846cf 703 *first_ucode_section = 0;
189fa2fa
EH
704 } else {
705 shift_param = 16;
034846cf 706 (*first_ucode_section)++;
189fa2fa
EH
707 }
708
034846cf
EH
709 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
710 last_read_idx = i;
711
712 if (!image->sec[i].data ||
713 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
714 IWL_DEBUG_FW(trans,
715 "Break since Data not valid or Empty section, sec = %d\n",
716 i);
189fa2fa 717 break;
034846cf
EH
718 }
719
189fa2fa
EH
720 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
721 if (ret)
722 return ret;
e2d6f4e7
EH
723 }
724
189fa2fa
EH
725 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
726 iwl_set_bits_prph(trans,
727 CSR_UCODE_LOAD_STATUS_ADDR,
728 (LMPM_CPU_UCODE_LOADING_COMPLETED |
729 LMPM_CPU_HDRS_LOADING_COMPLETED |
730 LMPM_CPU_UCODE_LOADING_STARTED) <<
731 shift_param);
732
034846cf
EH
733 *first_ucode_section = last_read_idx;
734
e2d6f4e7
EH
735 return 0;
736}
737
7afe3705 738static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
0692fe41 739 const struct fw_img *image)
cf614297 740{
c2d20201 741 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
189fa2fa 742 int ret = 0;
034846cf 743 int first_ucode_section;
cf614297 744
e2d6f4e7
EH
745 IWL_DEBUG_FW(trans,
746 "working with %s image\n",
747 image->is_secure ? "Secured" : "Non Secured");
748 IWL_DEBUG_FW(trans,
749 "working with %s CPU\n",
750 image->is_dual_cpus ? "Dual" : "Single");
751
752 /* configure the ucode to be ready to get the secured image */
753 if (image->is_secure) {
754 /* set secure boot inspector addresses */
189fa2fa
EH
755 iwl_write_prph(trans,
756 LMPM_SECURE_INSPECTOR_CODE_ADDR,
757 LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE);
e2d6f4e7 758
189fa2fa
EH
759 iwl_write_prph(trans,
760 LMPM_SECURE_INSPECTOR_DATA_ADDR,
761 LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE);
e2d6f4e7 762
189fa2fa
EH
763 /* set CPU1 header address */
764 iwl_write_prph(trans,
765 LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR,
766 LMPM_SECURE_CPU1_HDR_MEM_SPACE);
767
768 /* load to FW the binary Secured sections of CPU1 */
034846cf
EH
769 ret = iwl_pcie_load_cpu_secured_sections(trans, image, 1,
770 &first_ucode_section);
2d1c0044
JB
771 if (ret)
772 return ret;
cf614297 773
189fa2fa
EH
774 } else {
775 /* load to FW the binary Non secured sections of CPU1 */
034846cf
EH
776 ret = iwl_pcie_load_cpu_sections(trans, image, 1,
777 &first_ucode_section);
e2d6f4e7
EH
778 if (ret)
779 return ret;
e2d6f4e7
EH
780 }
781
782 if (image->is_dual_cpus) {
189fa2fa
EH
783 /* set CPU2 header address */
784 iwl_write_prph(trans,
785 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
786 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
e2d6f4e7 787
189fa2fa
EH
788 /* load to FW the binary sections of CPU2 */
789 if (image->is_secure)
034846cf
EH
790 ret = iwl_pcie_load_cpu_secured_sections(
791 trans, image, 2,
792 &first_ucode_section);
189fa2fa 793 else
034846cf
EH
794 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
795 &first_ucode_section);
189fa2fa
EH
796 if (ret)
797 return ret;
e2d6f4e7 798 }
cf614297 799
c2d20201
EG
800 /* supported for 7000 only for the moment */
801 if (iwlwifi_mod_params.fw_monitor &&
802 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
803 iwl_pcie_alloc_fw_monitor(trans);
804
805 if (trans_pcie->fw_mon_size) {
806 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
807 trans_pcie->fw_mon_phys >> 4);
808 iwl_write_prph(trans, MON_BUFF_END_ADDR,
809 (trans_pcie->fw_mon_phys +
810 trans_pcie->fw_mon_size) >> 4);
811 }
812 }
813
e12ba844
EH
814 /* release CPU reset */
815 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
816 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
817 else
818 iwl_write32(trans, CSR_RESET, 0);
819
189fa2fa
EH
820 if (image->is_secure) {
821 /* wait for image verification to complete */
822 ret = iwl_poll_prph_bit(trans,
823 LMPM_SECURE_BOOT_CPU1_STATUS_ADDR,
824 LMPM_SECURE_BOOT_STATUS_SUCCESS,
825 LMPM_SECURE_BOOT_STATUS_SUCCESS,
826 LMPM_SECURE_TIME_OUT);
827
828 if (ret < 0) {
829 IWL_ERR(trans, "Time out on secure boot process\n");
830 return ret;
831 }
832 }
833
cf614297
EG
834 return 0;
835}
836
0692fe41 837static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
6ae02f3e 838 const struct fw_img *fw, bool run_in_rfkill)
392f8b78
EG
839{
840 int ret;
c9eec95c 841 bool hw_rfkill;
392f8b78 842
496bab39 843 /* This may fail if AMT took ownership of the device */
7afe3705 844 if (iwl_pcie_prepare_card_hw(trans)) {
6d8f6eeb 845 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
846 return -EIO;
847 }
848
8c46bb70
EG
849 iwl_enable_rfkill_int(trans);
850
392f8b78 851 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 852 hw_rfkill = iwl_is_rfkill_set(trans);
4620020b 853 if (hw_rfkill)
eb7ff77e 854 set_bit(STATUS_RFKILL, &trans->status);
4620020b 855 else
eb7ff77e 856 clear_bit(STATUS_RFKILL, &trans->status);
14cfca71 857 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
6ae02f3e 858 if (hw_rfkill && !run_in_rfkill)
392f8b78 859 return -ERFKILL;
392f8b78 860
1042db2a 861 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 862
7afe3705 863 ret = iwl_pcie_nic_init(trans);
392f8b78 864 if (ret) {
6d8f6eeb 865 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
866 return ret;
867 }
868
869 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
870 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
871 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
872 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
873
874 /* clear (again), then enable host interrupts */
1042db2a 875 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 876 iwl_enable_interrupts(trans);
392f8b78
EG
877
878 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
879 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
880 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 881
cf614297 882 /* Load the given image to the HW */
7afe3705 883 return iwl_pcie_load_given_ucode(trans, fw);
b3c2ce13
EG
884}
885
adca1235 886static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
ed6a3803 887{
990aa6d7 888 iwl_pcie_reset_ict(trans);
f02831be 889 iwl_pcie_tx_start(trans, scd_addr);
c170b867
EG
890}
891
43e58856 892static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf 893{
43e58856 894 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3dc3374f
EG
895 bool hw_rfkill, was_hw_rfkill;
896
897 was_hw_rfkill = iwl_is_rfkill_set(trans);
ae2c30bf 898
43e58856 899 /* tell the device to stop sending interrupts */
7b70bd63 900 spin_lock(&trans_pcie->irq_lock);
ae2c30bf 901 iwl_disable_interrupts(trans);
7b70bd63 902 spin_unlock(&trans_pcie->irq_lock);
ae2c30bf 903
ab6cf8e8 904 /* device going down, Stop using ICT table */
990aa6d7 905 iwl_pcie_disable_ict(trans);
ab6cf8e8
EG
906
907 /*
908 * If a HW restart happens during firmware loading,
909 * then the firmware loading might call this function
910 * and later it might be called again due to the
911 * restart. So don't process again if the device is
912 * already dead.
913 */
eb7ff77e 914 if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
f02831be 915 iwl_pcie_tx_stop(trans);
9805c446 916 iwl_pcie_rx_stop(trans);
6379103e 917
ab6cf8e8 918 /* Power-down device's busmaster DMA clocks */
1042db2a 919 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
920 APMG_CLK_VAL_DMA_CLK_RQT);
921 udelay(5);
922 }
923
924 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 925 iwl_clear_bit(trans, CSR_GP_CNTRL,
20d3b647 926 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
927
928 /* Stop the device, and put it in low power state */
7afe3705 929 iwl_pcie_apm_stop(trans);
43e58856
EG
930
931 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
932 * Clean again the interrupt here
933 */
7b70bd63 934 spin_lock(&trans_pcie->irq_lock);
43e58856 935 iwl_disable_interrupts(trans);
7b70bd63 936 spin_unlock(&trans_pcie->irq_lock);
43e58856 937
43e58856 938 /* stop and reset the on-board processor */
1042db2a 939 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
940
941 /* clear all status bits */
eb7ff77e
AN
942 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
943 clear_bit(STATUS_INT_ENABLED, &trans->status);
944 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
945 clear_bit(STATUS_TPOWER_PMI, &trans->status);
946 clear_bit(STATUS_RFKILL, &trans->status);
a4082843
AN
947
948 /*
949 * Even if we stop the HW, we still want the RF kill
950 * interrupt
951 */
952 iwl_enable_rfkill_int(trans);
953
954 /*
955 * Check again since the RF kill state may have changed while
956 * all the interrupts were disabled, in this case we couldn't
957 * receive the RF kill interrupt and update the state in the
958 * op_mode.
3dc3374f
EG
959 * Don't call the op_mode if the rkfill state hasn't changed.
960 * This allows the op_mode to call stop_device from the rfkill
961 * notification without endless recursion. Under very rare
962 * circumstances, we might have a small recursion if the rfkill
963 * state changed exactly now while we were called from stop_device.
964 * This is very unlikely but can happen and is supported.
a4082843
AN
965 */
966 hw_rfkill = iwl_is_rfkill_set(trans);
967 if (hw_rfkill)
eb7ff77e 968 set_bit(STATUS_RFKILL, &trans->status);
a4082843 969 else
eb7ff77e 970 clear_bit(STATUS_RFKILL, &trans->status);
3dc3374f 971 if (hw_rfkill != was_hw_rfkill)
14cfca71
JB
972 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
973}
974
975void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
976{
977 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
978 iwl_trans_pcie_stop_device(trans);
ab6cf8e8
EG
979}
980
debff618 981static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
2dd4f9f7 982{
2dd4f9f7 983 iwl_disable_interrupts(trans);
debff618
JB
984
985 /*
986 * in testing mode, the host stays awake and the
987 * hardware won't be reset (not even partially)
988 */
989 if (test)
990 return;
991
ddaf5a5b
JB
992 iwl_pcie_disable_ict(trans);
993
2dd4f9f7
JB
994 iwl_clear_bit(trans, CSR_GP_CNTRL,
995 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ddaf5a5b
JB
996 iwl_clear_bit(trans, CSR_GP_CNTRL,
997 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
998
999 /*
1000 * reset TX queues -- some of their registers reset during S3
1001 * so if we don't reset everything here the D3 image would try
1002 * to execute some invalid memory upon resume
1003 */
1004 iwl_trans_pcie_tx_reset(trans);
1005
1006 iwl_pcie_set_pwr(trans, true);
1007}
1008
1009static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
debff618
JB
1010 enum iwl_d3_status *status,
1011 bool test)
ddaf5a5b
JB
1012{
1013 u32 val;
1014 int ret;
1015
debff618
JB
1016 if (test) {
1017 iwl_enable_interrupts(trans);
1018 *status = IWL_D3_STATUS_ALIVE;
1019 return 0;
1020 }
1021
ddaf5a5b
JB
1022 iwl_pcie_set_pwr(trans, false);
1023
1024 val = iwl_read32(trans, CSR_RESET);
1025 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
1026 *status = IWL_D3_STATUS_RESET;
1027 return 0;
1028 }
1029
1030 /*
1031 * Also enables interrupts - none will happen as the device doesn't
1032 * know we're waking it up, only when the opmode actually tells it
1033 * after this call.
1034 */
1035 iwl_pcie_reset_ict(trans);
1036
1037 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1038 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1039
1040 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1041 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1042 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1043 25000);
1044 if (ret) {
1045 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1046 return ret;
1047 }
1048
1049 iwl_trans_pcie_tx_reset(trans);
1050
1051 ret = iwl_pcie_rx_init(trans);
1052 if (ret) {
1053 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
1054 return ret;
1055 }
1056
ddaf5a5b
JB
1057 *status = IWL_D3_STATUS_ALIVE;
1058 return 0;
2dd4f9f7
JB
1059}
1060
57a1dc89 1061static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 1062{
c9eec95c 1063 bool hw_rfkill;
a8b691e6 1064 int err;
e6bb4c9c 1065
7afe3705 1066 err = iwl_pcie_prepare_card_hw(trans);
ebb7678d 1067 if (err) {
d6f1c316 1068 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
a8b691e6 1069 return err;
ebb7678d 1070 }
a6c684ee 1071
2997494f 1072 /* Reset the entire device */
ce836c76 1073 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
2997494f
EG
1074
1075 usleep_range(10, 15);
1076
7afe3705 1077 iwl_pcie_apm_init(trans);
a6c684ee 1078
226c02ca
EG
1079 /* From now on, the op_mode will be kept updated about RF kill state */
1080 iwl_enable_rfkill_int(trans);
1081
8d425517 1082 hw_rfkill = iwl_is_rfkill_set(trans);
4620020b 1083 if (hw_rfkill)
eb7ff77e 1084 set_bit(STATUS_RFKILL, &trans->status);
4620020b 1085 else
eb7ff77e 1086 clear_bit(STATUS_RFKILL, &trans->status);
14cfca71 1087 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
d48e2074 1088
a8b691e6 1089 return 0;
e6bb4c9c
EG
1090}
1091
a4082843 1092static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
cc56feb2 1093{
20d3b647 1094 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d23f78e6 1095
a4082843 1096 /* disable interrupts - don't enable HW RF kill interrupt */
7b70bd63 1097 spin_lock(&trans_pcie->irq_lock);
ee7d737c 1098 iwl_disable_interrupts(trans);
7b70bd63 1099 spin_unlock(&trans_pcie->irq_lock);
ee7d737c 1100
7afe3705 1101 iwl_pcie_apm_stop(trans);
cc56feb2 1102
7b70bd63 1103 spin_lock(&trans_pcie->irq_lock);
218733cf 1104 iwl_disable_interrupts(trans);
7b70bd63 1105 spin_unlock(&trans_pcie->irq_lock);
1df06bdc 1106
8d96bb61 1107 iwl_pcie_disable_ict(trans);
cc56feb2
EG
1108}
1109
03905495
EG
1110static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1111{
05f5b97e 1112 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1113}
1114
1115static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1116{
05f5b97e 1117 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1118}
1119
1120static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1121{
05f5b97e 1122 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1123}
1124
6a06b6c1
EG
1125static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1126{
f9477c17
AP
1127 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1128 ((reg & 0x000FFFFF) | (3 << 24)));
6a06b6c1
EG
1129 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1130}
1131
1132static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1133 u32 val)
1134{
1135 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
f9477c17 1136 ((addr & 0x000FFFFF) | (3 << 24)));
6a06b6c1
EG
1137 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1138}
1139
f14d6b39
JB
1140static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
1141{
1142 WARN_ON(1);
1143 return 0;
1144}
1145
c6f600fc 1146static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1147 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1148{
1149 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1150
1151 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
b04db9ac 1152 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
d663ee73
JB
1153 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1154 trans_pcie->n_no_reclaim_cmds = 0;
1155 else
1156 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1157 if (trans_pcie->n_no_reclaim_cmds)
1158 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1159 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa 1160
b2cf410c
JB
1161 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1162 if (trans_pcie->rx_buf_size_8k)
1163 trans_pcie->rx_page_order = get_order(8 * 1024);
1164 else
1165 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1166
1167 trans_pcie->wd_timeout =
1168 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1169
1170 trans_pcie->command_names = trans_cfg->command_names;
046db346 1171 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
f14d6b39
JB
1172
1173 /* Initialize NAPI here - it should be before registering to mac80211
1174 * in the opmode but after the HW struct is allocated.
1175 * As this function may be called again in some corner cases don't
1176 * do anything if NAPI was already initialized.
1177 */
1178 if (!trans_pcie->napi.poll && trans->op_mode->ops->napi_add) {
1179 init_dummy_netdev(&trans_pcie->napi_dev);
1180 iwl_op_mode_napi_add(trans->op_mode, &trans_pcie->napi,
1181 &trans_pcie->napi_dev,
1182 iwl_pcie_dummy_napi_poll, 64);
1183 }
c6f600fc
MV
1184}
1185
d1ff5253 1186void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1187{
20d3b647 1188 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a42a1844 1189
0aa86df6 1190 synchronize_irq(trans_pcie->pci_dev->irq);
0aa86df6 1191
f02831be 1192 iwl_pcie_tx_free(trans);
9805c446 1193 iwl_pcie_rx_free(trans);
6379103e 1194
a8b691e6
JB
1195 free_irq(trans_pcie->pci_dev->irq, trans);
1196 iwl_pcie_free_ict(trans);
a42a1844
EG
1197
1198 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1199 iounmap(trans_pcie->hw_base);
a42a1844
EG
1200 pci_release_regions(trans_pcie->pci_dev);
1201 pci_disable_device(trans_pcie->pci_dev);
59c647b6 1202 kmem_cache_destroy(trans->dev_cmd_pool);
a42a1844 1203
f14d6b39
JB
1204 if (trans_pcie->napi.poll)
1205 netif_napi_del(&trans_pcie->napi);
1206
c2d20201
EG
1207 iwl_pcie_free_fw_monitor(trans);
1208
6d8f6eeb 1209 kfree(trans);
34c1b7ba
EG
1210}
1211
47107e84
DF
1212static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1213{
47107e84 1214 if (state)
eb7ff77e 1215 set_bit(STATUS_TPOWER_PMI, &trans->status);
47107e84 1216 else
eb7ff77e 1217 clear_bit(STATUS_TPOWER_PMI, &trans->status);
47107e84
DF
1218}
1219
e56b04ef
LE
1220static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
1221 unsigned long *flags)
7a65d170
EG
1222{
1223 int ret;
cfb4e624
JB
1224 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1225
1226 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
7a65d170 1227
b9439491
EG
1228 if (trans_pcie->cmd_in_flight)
1229 goto out;
1230
7a65d170 1231 /* this bit wakes up the NIC */
e139dc4a
LE
1232 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1233 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
7a65d170
EG
1234
1235 /*
1236 * These bits say the device is running, and should keep running for
1237 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1238 * but they do not indicate that embedded SRAM is restored yet;
1239 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1240 * to/from host DRAM when sleeping/waking for power-saving.
1241 * Each direction takes approximately 1/4 millisecond; with this
1242 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1243 * series of register accesses are expected (e.g. reading Event Log),
1244 * to keep device from sleeping.
1245 *
1246 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1247 * SRAM is okay/restored. We don't check that here because this call
1248 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1249 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1250 *
1251 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1252 * and do not save/restore SRAM when power cycling.
1253 */
1254 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1255 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1256 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1257 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1258 if (unlikely(ret < 0)) {
1259 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
1260 if (!silent) {
1261 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
1262 WARN_ONCE(1,
1263 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1264 val);
cfb4e624 1265 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
7a65d170
EG
1266 return false;
1267 }
1268 }
1269
b9439491 1270out:
e56b04ef
LE
1271 /*
1272 * Fool sparse by faking we release the lock - sparse will
1273 * track nic_access anyway.
1274 */
cfb4e624 1275 __release(&trans_pcie->reg_lock);
7a65d170
EG
1276 return true;
1277}
1278
e56b04ef
LE
1279static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1280 unsigned long *flags)
7a65d170 1281{
cfb4e624 1282 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e56b04ef 1283
cfb4e624 1284 lockdep_assert_held(&trans_pcie->reg_lock);
e56b04ef
LE
1285
1286 /*
1287 * Fool sparse by faking we acquiring the lock - sparse will
1288 * track nic_access anyway.
1289 */
cfb4e624 1290 __acquire(&trans_pcie->reg_lock);
e56b04ef 1291
b9439491
EG
1292 if (trans_pcie->cmd_in_flight)
1293 goto out;
1294
e139dc4a
LE
1295 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1296 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
7a65d170
EG
1297 /*
1298 * Above we read the CSR_GP_CNTRL register, which will flush
1299 * any previous writes, but we need the write that clears the
1300 * MAC_ACCESS_REQ bit to be performed before any other writes
1301 * scheduled on different CPUs (after we drop reg_lock).
1302 */
1303 mmiowb();
b9439491 1304out:
cfb4e624 1305 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
7a65d170
EG
1306}
1307
4fd442db
EG
1308static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1309 void *buf, int dwords)
1310{
1311 unsigned long flags;
1312 int offs, ret = 0;
1313 u32 *vals = buf;
1314
e56b04ef 1315 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
4fd442db
EG
1316 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1317 for (offs = 0; offs < dwords; offs++)
1318 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
e56b04ef 1319 iwl_trans_release_nic_access(trans, &flags);
4fd442db
EG
1320 } else {
1321 ret = -EBUSY;
1322 }
4fd442db
EG
1323 return ret;
1324}
1325
1326static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
bf0fd5da 1327 const void *buf, int dwords)
4fd442db
EG
1328{
1329 unsigned long flags;
1330 int offs, ret = 0;
bf0fd5da 1331 const u32 *vals = buf;
4fd442db 1332
e56b04ef 1333 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
4fd442db
EG
1334 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1335 for (offs = 0; offs < dwords; offs++)
01387ffd
EG
1336 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1337 vals ? vals[offs] : 0);
e56b04ef 1338 iwl_trans_release_nic_access(trans, &flags);
4fd442db
EG
1339 } else {
1340 ret = -EBUSY;
1341 }
4fd442db
EG
1342 return ret;
1343}
7a65d170 1344
5f178cd2
EG
1345#define IWL_FLUSH_WAIT_MS 2000
1346
3cafdbe6 1347static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
5f178cd2 1348{
8ad71bef 1349 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1350 struct iwl_txq *txq;
5f178cd2
EG
1351 struct iwl_queue *q;
1352 int cnt;
1353 unsigned long now = jiffies;
1c3fea82
EG
1354 u32 scd_sram_addr;
1355 u8 buf[16];
5f178cd2
EG
1356 int ret = 0;
1357
1358 /* waiting for all the tx frames complete might take a while */
035f7ff2 1359 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
fa1a91fd
EG
1360 u8 wr_ptr;
1361
9ba1947a 1362 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1363 continue;
3cafdbe6
EG
1364 if (!test_bit(cnt, trans_pcie->queue_used))
1365 continue;
1366 if (!(BIT(cnt) & txq_bm))
1367 continue;
748fa67c
EG
1368
1369 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
8ad71bef 1370 txq = &trans_pcie->txq[cnt];
5f178cd2 1371 q = &txq->q;
fa1a91fd
EG
1372 wr_ptr = ACCESS_ONCE(q->write_ptr);
1373
1374 while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
1375 !time_after(jiffies,
1376 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
1377 u8 write_ptr = ACCESS_ONCE(q->write_ptr);
1378
1379 if (WARN_ONCE(wr_ptr != write_ptr,
1380 "WR pointer moved while flushing %d -> %d\n",
1381 wr_ptr, write_ptr))
1382 return -ETIMEDOUT;
5f178cd2 1383 msleep(1);
fa1a91fd 1384 }
5f178cd2
EG
1385
1386 if (q->read_ptr != q->write_ptr) {
1c3fea82
EG
1387 IWL_ERR(trans,
1388 "fail to flush all tx fifo queues Q %d\n", cnt);
5f178cd2
EG
1389 ret = -ETIMEDOUT;
1390 break;
1391 }
748fa67c 1392 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
5f178cd2 1393 }
1c3fea82
EG
1394
1395 if (!ret)
1396 return 0;
1397
1398 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1399 txq->q.read_ptr, txq->q.write_ptr);
1400
1401 scd_sram_addr = trans_pcie->scd_base_addr +
1402 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1403 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1404
1405 iwl_print_hex_error(trans, buf, sizeof(buf));
1406
1407 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1408 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1409 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1410
1411 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1412 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1413 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1414 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1415 u32 tbl_dw =
1416 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1417 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1418
1419 if (cnt & 0x1)
1420 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1421 else
1422 tbl_dw = tbl_dw & 0x0000FFFF;
1423
1424 IWL_ERR(trans,
1425 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1426 cnt, active ? "" : "in", fifo, tbl_dw,
83f32a4b
JB
1427 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
1428 (TFD_QUEUE_SIZE_MAX - 1),
1c3fea82
EG
1429 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1430 }
1431
5f178cd2
EG
1432 return ret;
1433}
1434
e139dc4a
LE
1435static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1436 u32 mask, u32 value)
1437{
e56b04ef 1438 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e139dc4a
LE
1439 unsigned long flags;
1440
e56b04ef 1441 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
e139dc4a 1442 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
e56b04ef 1443 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
e139dc4a
LE
1444}
1445
ff620849
EG
1446static const char *get_csr_string(int cmd)
1447{
d9fb6465 1448#define IWL_CMD(x) case x: return #x
ff620849
EG
1449 switch (cmd) {
1450 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1451 IWL_CMD(CSR_INT_COALESCING);
1452 IWL_CMD(CSR_INT);
1453 IWL_CMD(CSR_INT_MASK);
1454 IWL_CMD(CSR_FH_INT_STATUS);
1455 IWL_CMD(CSR_GPIO_IN);
1456 IWL_CMD(CSR_RESET);
1457 IWL_CMD(CSR_GP_CNTRL);
1458 IWL_CMD(CSR_HW_REV);
1459 IWL_CMD(CSR_EEPROM_REG);
1460 IWL_CMD(CSR_EEPROM_GP);
1461 IWL_CMD(CSR_OTP_GP_REG);
1462 IWL_CMD(CSR_GIO_REG);
1463 IWL_CMD(CSR_GP_UCODE_REG);
1464 IWL_CMD(CSR_GP_DRIVER_REG);
1465 IWL_CMD(CSR_UCODE_DRV_GP1);
1466 IWL_CMD(CSR_UCODE_DRV_GP2);
1467 IWL_CMD(CSR_LED_REG);
1468 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1469 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1470 IWL_CMD(CSR_ANA_PLL_CFG);
1471 IWL_CMD(CSR_HW_REV_WA_REG);
a812cba9 1472 IWL_CMD(CSR_MONITOR_STATUS_REG);
ff620849
EG
1473 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1474 default:
1475 return "UNKNOWN";
1476 }
d9fb6465 1477#undef IWL_CMD
ff620849
EG
1478}
1479
990aa6d7 1480void iwl_pcie_dump_csr(struct iwl_trans *trans)
ff620849
EG
1481{
1482 int i;
1483 static const u32 csr_tbl[] = {
1484 CSR_HW_IF_CONFIG_REG,
1485 CSR_INT_COALESCING,
1486 CSR_INT,
1487 CSR_INT_MASK,
1488 CSR_FH_INT_STATUS,
1489 CSR_GPIO_IN,
1490 CSR_RESET,
1491 CSR_GP_CNTRL,
1492 CSR_HW_REV,
1493 CSR_EEPROM_REG,
1494 CSR_EEPROM_GP,
1495 CSR_OTP_GP_REG,
1496 CSR_GIO_REG,
1497 CSR_GP_UCODE_REG,
1498 CSR_GP_DRIVER_REG,
1499 CSR_UCODE_DRV_GP1,
1500 CSR_UCODE_DRV_GP2,
1501 CSR_LED_REG,
1502 CSR_DRAM_INT_TBL_REG,
1503 CSR_GIO_CHICKEN_BITS,
1504 CSR_ANA_PLL_CFG,
a812cba9 1505 CSR_MONITOR_STATUS_REG,
ff620849
EG
1506 CSR_HW_REV_WA_REG,
1507 CSR_DBG_HPET_MEM_REG
1508 };
1509 IWL_ERR(trans, "CSR values:\n");
1510 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1511 "CSR_INT_PERIODIC_REG)\n");
1512 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1513 IWL_ERR(trans, " %25s: 0X%08x\n",
1514 get_csr_string(csr_tbl[i]),
1042db2a 1515 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1516 }
1517}
1518
87e5666c
EG
1519#ifdef CONFIG_IWLWIFI_DEBUGFS
1520/* create and remove of files */
1521#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1522 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c 1523 &iwl_dbgfs_##name##_ops)) \
9da987ac 1524 goto err; \
87e5666c
EG
1525} while (0)
1526
1527/* file operation */
87e5666c 1528#define DEBUGFS_READ_FILE_OPS(name) \
87e5666c
EG
1529static const struct file_operations iwl_dbgfs_##name##_ops = { \
1530 .read = iwl_dbgfs_##name##_read, \
234e3405 1531 .open = simple_open, \
87e5666c
EG
1532 .llseek = generic_file_llseek, \
1533};
1534
16db88ba 1535#define DEBUGFS_WRITE_FILE_OPS(name) \
16db88ba
EG
1536static const struct file_operations iwl_dbgfs_##name##_ops = { \
1537 .write = iwl_dbgfs_##name##_write, \
234e3405 1538 .open = simple_open, \
16db88ba
EG
1539 .llseek = generic_file_llseek, \
1540};
1541
87e5666c 1542#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
87e5666c
EG
1543static const struct file_operations iwl_dbgfs_##name##_ops = { \
1544 .write = iwl_dbgfs_##name##_write, \
1545 .read = iwl_dbgfs_##name##_read, \
234e3405 1546 .open = simple_open, \
87e5666c
EG
1547 .llseek = generic_file_llseek, \
1548};
1549
87e5666c 1550static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
20d3b647
JB
1551 char __user *user_buf,
1552 size_t count, loff_t *ppos)
8ad71bef 1553{
5a878bf6 1554 struct iwl_trans *trans = file->private_data;
8ad71bef 1555 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1556 struct iwl_txq *txq;
87e5666c
EG
1557 struct iwl_queue *q;
1558 char *buf;
1559 int pos = 0;
1560 int cnt;
1561 int ret;
1745e440
WYG
1562 size_t bufsz;
1563
035f7ff2 1564 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1565
f9e75447 1566 if (!trans_pcie->txq)
87e5666c 1567 return -EAGAIN;
f9e75447 1568
87e5666c
EG
1569 buf = kzalloc(bufsz, GFP_KERNEL);
1570 if (!buf)
1571 return -ENOMEM;
1572
035f7ff2 1573 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1574 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1575 q = &txq->q;
1576 pos += scnprintf(buf + pos, bufsz - pos,
f40faf62 1577 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d%s\n",
87e5666c 1578 cnt, q->read_ptr, q->write_ptr,
9eae88fa 1579 !!test_bit(cnt, trans_pcie->queue_used),
f40faf62
AL
1580 !!test_bit(cnt, trans_pcie->queue_stopped),
1581 txq->need_update,
1582 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
87e5666c
EG
1583 }
1584 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1585 kfree(buf);
1586 return ret;
1587}
1588
1589static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
20d3b647
JB
1590 char __user *user_buf,
1591 size_t count, loff_t *ppos)
1592{
5a878bf6 1593 struct iwl_trans *trans = file->private_data;
20d3b647 1594 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1595 struct iwl_rxq *rxq = &trans_pcie->rxq;
87e5666c
EG
1596 char buf[256];
1597 int pos = 0;
1598 const size_t bufsz = sizeof(buf);
1599
1600 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1601 rxq->read);
1602 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1603 rxq->write);
f40faf62
AL
1604 pos += scnprintf(buf + pos, bufsz - pos, "write_actual: %u\n",
1605 rxq->write_actual);
1606 pos += scnprintf(buf + pos, bufsz - pos, "need_update: %d\n",
1607 rxq->need_update);
87e5666c
EG
1608 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1609 rxq->free_count);
1610 if (rxq->rb_stts) {
1611 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1612 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1613 } else {
1614 pos += scnprintf(buf + pos, bufsz - pos,
1615 "closed_rb_num: Not Allocated\n");
1616 }
1617 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1618}
1619
1f7b6172
EG
1620static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1621 char __user *user_buf,
20d3b647
JB
1622 size_t count, loff_t *ppos)
1623{
1f7b6172 1624 struct iwl_trans *trans = file->private_data;
20d3b647 1625 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1626 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1627
1628 int pos = 0;
1629 char *buf;
1630 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1631 ssize_t ret;
1632
1633 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1634 if (!buf)
1f7b6172 1635 return -ENOMEM;
1f7b6172
EG
1636
1637 pos += scnprintf(buf + pos, bufsz - pos,
1638 "Interrupt Statistics Report:\n");
1639
1640 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1641 isr_stats->hw);
1642 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1643 isr_stats->sw);
1644 if (isr_stats->sw || isr_stats->hw) {
1645 pos += scnprintf(buf + pos, bufsz - pos,
1646 "\tLast Restarting Code: 0x%X\n",
1647 isr_stats->err_code);
1648 }
1649#ifdef CONFIG_IWLWIFI_DEBUG
1650 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1651 isr_stats->sch);
1652 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1653 isr_stats->alive);
1654#endif
1655 pos += scnprintf(buf + pos, bufsz - pos,
1656 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1657
1658 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1659 isr_stats->ctkill);
1660
1661 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1662 isr_stats->wakeup);
1663
1664 pos += scnprintf(buf + pos, bufsz - pos,
1665 "Rx command responses:\t\t %u\n", isr_stats->rx);
1666
1667 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1668 isr_stats->tx);
1669
1670 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1671 isr_stats->unhandled);
1672
1673 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1674 kfree(buf);
1675 return ret;
1676}
1677
1678static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1679 const char __user *user_buf,
1680 size_t count, loff_t *ppos)
1681{
1682 struct iwl_trans *trans = file->private_data;
20d3b647 1683 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1684 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1685
1686 char buf[8];
1687 int buf_size;
1688 u32 reset_flag;
1689
1690 memset(buf, 0, sizeof(buf));
1691 buf_size = min(count, sizeof(buf) - 1);
1692 if (copy_from_user(buf, user_buf, buf_size))
1693 return -EFAULT;
1694 if (sscanf(buf, "%x", &reset_flag) != 1)
1695 return -EFAULT;
1696 if (reset_flag == 0)
1697 memset(isr_stats, 0, sizeof(*isr_stats));
1698
1699 return count;
1700}
1701
16db88ba 1702static ssize_t iwl_dbgfs_csr_write(struct file *file,
20d3b647
JB
1703 const char __user *user_buf,
1704 size_t count, loff_t *ppos)
16db88ba
EG
1705{
1706 struct iwl_trans *trans = file->private_data;
1707 char buf[8];
1708 int buf_size;
1709 int csr;
1710
1711 memset(buf, 0, sizeof(buf));
1712 buf_size = min(count, sizeof(buf) - 1);
1713 if (copy_from_user(buf, user_buf, buf_size))
1714 return -EFAULT;
1715 if (sscanf(buf, "%d", &csr) != 1)
1716 return -EFAULT;
1717
990aa6d7 1718 iwl_pcie_dump_csr(trans);
16db88ba
EG
1719
1720 return count;
1721}
1722
16db88ba 1723static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
20d3b647
JB
1724 char __user *user_buf,
1725 size_t count, loff_t *ppos)
16db88ba
EG
1726{
1727 struct iwl_trans *trans = file->private_data;
94543a8d 1728 char *buf = NULL;
56c2477f 1729 ssize_t ret;
16db88ba 1730
56c2477f
JB
1731 ret = iwl_dump_fh(trans, &buf);
1732 if (ret < 0)
1733 return ret;
1734 if (!buf)
1735 return -EINVAL;
1736 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
1737 kfree(buf);
16db88ba
EG
1738 return ret;
1739}
1740
1f7b6172 1741DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 1742DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
1743DEBUGFS_READ_FILE_OPS(rx_queue);
1744DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 1745DEBUGFS_WRITE_FILE_OPS(csr);
87e5666c
EG
1746
1747/*
1748 * Create the debugfs files and directories
1749 *
1750 */
1751static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647 1752 struct dentry *dir)
87e5666c 1753{
87e5666c
EG
1754 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1755 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 1756 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
1757 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1758 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
87e5666c 1759 return 0;
9da987ac
MV
1760
1761err:
1762 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1763 return -ENOMEM;
87e5666c 1764}
4d075007
JB
1765
1766static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd)
1767{
1768 u32 cmdlen = 0;
1769 int i;
1770
1771 for (i = 0; i < IWL_NUM_OF_TBS; i++)
1772 cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i);
1773
1774 return cmdlen;
1775}
1776
67c65f2c
EG
1777static const struct {
1778 u32 start, end;
1779} iwl_prph_dump_addr[] = {
1780 { .start = 0x00a00000, .end = 0x00a00000 },
1781 { .start = 0x00a0000c, .end = 0x00a00024 },
1782 { .start = 0x00a0002c, .end = 0x00a0003c },
1783 { .start = 0x00a00410, .end = 0x00a00418 },
1784 { .start = 0x00a00420, .end = 0x00a00420 },
1785 { .start = 0x00a00428, .end = 0x00a00428 },
1786 { .start = 0x00a00430, .end = 0x00a0043c },
1787 { .start = 0x00a00444, .end = 0x00a00444 },
1788 { .start = 0x00a004c0, .end = 0x00a004cc },
1789 { .start = 0x00a004d8, .end = 0x00a004d8 },
1790 { .start = 0x00a004e0, .end = 0x00a004f0 },
1791 { .start = 0x00a00840, .end = 0x00a00840 },
1792 { .start = 0x00a00850, .end = 0x00a00858 },
1793 { .start = 0x00a01004, .end = 0x00a01008 },
1794 { .start = 0x00a01010, .end = 0x00a01010 },
1795 { .start = 0x00a01018, .end = 0x00a01018 },
1796 { .start = 0x00a01024, .end = 0x00a01024 },
1797 { .start = 0x00a0102c, .end = 0x00a01034 },
1798 { .start = 0x00a0103c, .end = 0x00a01040 },
1799 { .start = 0x00a01048, .end = 0x00a01094 },
1800 { .start = 0x00a01c00, .end = 0x00a01c20 },
1801 { .start = 0x00a01c58, .end = 0x00a01c58 },
1802 { .start = 0x00a01c7c, .end = 0x00a01c7c },
1803 { .start = 0x00a01c28, .end = 0x00a01c54 },
1804 { .start = 0x00a01c5c, .end = 0x00a01c5c },
1805 { .start = 0x00a01c84, .end = 0x00a01c84 },
1806 { .start = 0x00a01ce0, .end = 0x00a01d0c },
1807 { .start = 0x00a01d18, .end = 0x00a01d20 },
1808 { .start = 0x00a01d2c, .end = 0x00a01d30 },
1809 { .start = 0x00a01d40, .end = 0x00a01d5c },
1810 { .start = 0x00a01d80, .end = 0x00a01d80 },
1811 { .start = 0x00a01d98, .end = 0x00a01d98 },
1812 { .start = 0x00a01dc0, .end = 0x00a01dfc },
1813 { .start = 0x00a01e00, .end = 0x00a01e2c },
1814 { .start = 0x00a01e40, .end = 0x00a01e60 },
1815 { .start = 0x00a01e84, .end = 0x00a01e90 },
1816 { .start = 0x00a01e9c, .end = 0x00a01ec4 },
1817 { .start = 0x00a01ed0, .end = 0x00a01ed0 },
1818 { .start = 0x00a01f00, .end = 0x00a01f14 },
1819 { .start = 0x00a01f44, .end = 0x00a01f58 },
1820 { .start = 0x00a01f80, .end = 0x00a01fa8 },
1821 { .start = 0x00a01fb0, .end = 0x00a01fbc },
1822 { .start = 0x00a01ff8, .end = 0x00a01ffc },
1823 { .start = 0x00a02000, .end = 0x00a02048 },
1824 { .start = 0x00a02068, .end = 0x00a020f0 },
1825 { .start = 0x00a02100, .end = 0x00a02118 },
1826 { .start = 0x00a02140, .end = 0x00a0214c },
1827 { .start = 0x00a02168, .end = 0x00a0218c },
1828 { .start = 0x00a021c0, .end = 0x00a021c0 },
1829 { .start = 0x00a02400, .end = 0x00a02410 },
1830 { .start = 0x00a02418, .end = 0x00a02420 },
1831 { .start = 0x00a02428, .end = 0x00a0242c },
1832 { .start = 0x00a02434, .end = 0x00a02434 },
1833 { .start = 0x00a02440, .end = 0x00a02460 },
1834 { .start = 0x00a02468, .end = 0x00a024b0 },
1835 { .start = 0x00a024c8, .end = 0x00a024cc },
1836 { .start = 0x00a02500, .end = 0x00a02504 },
1837 { .start = 0x00a0250c, .end = 0x00a02510 },
1838 { .start = 0x00a02540, .end = 0x00a02554 },
1839 { .start = 0x00a02580, .end = 0x00a025f4 },
1840 { .start = 0x00a02600, .end = 0x00a0260c },
1841 { .start = 0x00a02648, .end = 0x00a02650 },
1842 { .start = 0x00a02680, .end = 0x00a02680 },
1843 { .start = 0x00a026c0, .end = 0x00a026d0 },
1844 { .start = 0x00a02700, .end = 0x00a0270c },
1845 { .start = 0x00a02804, .end = 0x00a02804 },
1846 { .start = 0x00a02818, .end = 0x00a0281c },
1847 { .start = 0x00a02c00, .end = 0x00a02db4 },
1848 { .start = 0x00a02df4, .end = 0x00a02fb0 },
1849 { .start = 0x00a03000, .end = 0x00a03014 },
1850 { .start = 0x00a0301c, .end = 0x00a0302c },
1851 { .start = 0x00a03034, .end = 0x00a03038 },
1852 { .start = 0x00a03040, .end = 0x00a03048 },
1853 { .start = 0x00a03060, .end = 0x00a03068 },
1854 { .start = 0x00a03070, .end = 0x00a03074 },
1855 { .start = 0x00a0307c, .end = 0x00a0307c },
1856 { .start = 0x00a03080, .end = 0x00a03084 },
1857 { .start = 0x00a0308c, .end = 0x00a03090 },
1858 { .start = 0x00a03098, .end = 0x00a03098 },
1859 { .start = 0x00a030a0, .end = 0x00a030a0 },
1860 { .start = 0x00a030a8, .end = 0x00a030b4 },
1861 { .start = 0x00a030bc, .end = 0x00a030bc },
1862 { .start = 0x00a030c0, .end = 0x00a0312c },
1863 { .start = 0x00a03c00, .end = 0x00a03c5c },
1864 { .start = 0x00a04400, .end = 0x00a04454 },
1865 { .start = 0x00a04460, .end = 0x00a04474 },
1866 { .start = 0x00a044c0, .end = 0x00a044ec },
1867 { .start = 0x00a04500, .end = 0x00a04504 },
1868 { .start = 0x00a04510, .end = 0x00a04538 },
1869 { .start = 0x00a04540, .end = 0x00a04548 },
1870 { .start = 0x00a04560, .end = 0x00a0457c },
1871 { .start = 0x00a04590, .end = 0x00a04598 },
1872 { .start = 0x00a045c0, .end = 0x00a045f4 },
1873};
1874
1875static u32 iwl_trans_pcie_dump_prph(struct iwl_trans *trans,
1876 struct iwl_fw_error_dump_data **data)
1877{
1878 struct iwl_fw_error_dump_prph *prph;
1879 unsigned long flags;
1880 u32 prph_len = 0, i;
1881
1882 if (!iwl_trans_grab_nic_access(trans, false, &flags))
1883 return 0;
1884
1885 for (i = 0; i < ARRAY_SIZE(iwl_prph_dump_addr); i++) {
1886 /* The range includes both boundaries */
1887 int num_bytes_in_chunk = iwl_prph_dump_addr[i].end -
1888 iwl_prph_dump_addr[i].start + 4;
1889 int reg;
1890 __le32 *val;
1891
1892 prph_len += sizeof(*data) + sizeof(*prph) +
1893 num_bytes_in_chunk;
1894
1895 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PRPH);
1896 (*data)->len = cpu_to_le32(sizeof(*prph) +
1897 num_bytes_in_chunk);
1898 prph = (void *)(*data)->data;
1899 prph->prph_start = cpu_to_le32(iwl_prph_dump_addr[i].start);
1900 val = (void *)prph->data;
1901
1902 for (reg = iwl_prph_dump_addr[i].start;
1903 reg <= iwl_prph_dump_addr[i].end;
1904 reg += 4)
1905 *val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans,
1906 reg));
1907 *data = iwl_fw_error_next_data(*data);
1908 }
1909
1910 iwl_trans_release_nic_access(trans, &flags);
1911
1912 return prph_len;
1913}
1914
48eb7b34
EG
1915static
1916struct iwl_trans_dump_data *iwl_trans_pcie_dump_data(struct iwl_trans *trans)
4d075007
JB
1917{
1918 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1919 struct iwl_fw_error_dump_data *data;
1920 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
1921 struct iwl_fw_error_dump_txcmd *txcmd;
48eb7b34 1922 struct iwl_trans_dump_data *dump_data;
4d075007
JB
1923 u32 len;
1924 int i, ptr;
1925
48eb7b34 1926 len = sizeof(*dump_data) + sizeof(*data) +
c2d20201
EG
1927 cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
1928
67c65f2c
EG
1929 for (i = 0; i < ARRAY_SIZE(iwl_prph_dump_addr); i++) {
1930 /* The range includes both boundaries */
1931 int num_bytes_in_chunk = iwl_prph_dump_addr[i].end -
1932 iwl_prph_dump_addr[i].start + 4;
1933
1934 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_prph) +
1935 num_bytes_in_chunk;
1936 }
1937
c2d20201 1938 if (trans_pcie->fw_mon_page)
c544e9c4 1939 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
c2d20201
EG
1940 trans_pcie->fw_mon_size;
1941
48eb7b34
EG
1942 dump_data = vzalloc(len);
1943 if (!dump_data)
1944 return NULL;
4d075007
JB
1945
1946 len = 0;
48eb7b34 1947 data = (void *)dump_data->data;
4d075007
JB
1948 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
1949 txcmd = (void *)data->data;
1950 spin_lock_bh(&cmdq->lock);
1951 ptr = cmdq->q.write_ptr;
1952 for (i = 0; i < cmdq->q.n_window; i++) {
1953 u8 idx = get_cmd_index(&cmdq->q, ptr);
1954 u32 caplen, cmdlen;
1955
1956 cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]);
1957 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
1958
1959 if (cmdlen) {
1960 len += sizeof(*txcmd) + caplen;
1961 txcmd->cmdlen = cpu_to_le32(cmdlen);
1962 txcmd->caplen = cpu_to_le32(caplen);
1963 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
1964 txcmd = (void *)((u8 *)txcmd->data + caplen);
1965 }
1966
1967 ptr = iwl_queue_dec_wrap(ptr);
1968 }
1969 spin_unlock_bh(&cmdq->lock);
1970
1971 data->len = cpu_to_le32(len);
c2d20201 1972 len += sizeof(*data);
67c65f2c
EG
1973 data = iwl_fw_error_next_data(data);
1974
1975 len += iwl_trans_pcie_dump_prph(trans, &data);
1976 /* data is already pointing to the next section */
c2d20201
EG
1977
1978 if (trans_pcie->fw_mon_page) {
c544e9c4 1979 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
c2d20201 1980
c2d20201
EG
1981 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
1982 data->len = cpu_to_le32(trans_pcie->fw_mon_size +
1983 sizeof(*fw_mon_data));
1984 fw_mon_data = (void *)data->data;
1985 fw_mon_data->fw_mon_wr_ptr =
1986 cpu_to_le32(iwl_read_prph(trans, MON_BUFF_WRPTR));
1987 fw_mon_data->fw_mon_cycle_cnt =
1988 cpu_to_le32(iwl_read_prph(trans, MON_BUFF_CYCLE_CNT));
1989 fw_mon_data->fw_mon_base_ptr =
1990 cpu_to_le32(iwl_read_prph(trans, MON_BUFF_BASE_ADDR));
1991
1992 /*
1993 * The firmware is now asserted, it won't write anything to
1994 * the buffer. CPU can take ownership to fetch the data.
1995 * The buffer will be handed back to the device before the
1996 * firmware will be restarted.
1997 */
1998 dma_sync_single_for_cpu(trans->dev, trans_pcie->fw_mon_phys,
1999 trans_pcie->fw_mon_size,
2000 DMA_FROM_DEVICE);
2001 memcpy(fw_mon_data->data, page_address(trans_pcie->fw_mon_page),
2002 trans_pcie->fw_mon_size);
2003
2004 len += sizeof(*data) + sizeof(*fw_mon_data) +
2005 trans_pcie->fw_mon_size;
2006 }
2007
48eb7b34
EG
2008 dump_data->len = len;
2009
2010 return dump_data;
4d075007 2011}
87e5666c
EG
2012#else
2013static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647
JB
2014 struct dentry *dir)
2015{
2016 return 0;
2017}
87e5666c
EG
2018#endif /*CONFIG_IWLWIFI_DEBUGFS */
2019
d1ff5253 2020static const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 2021 .start_hw = iwl_trans_pcie_start_hw,
a4082843 2022 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
ed6a3803 2023 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 2024 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 2025 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 2026
ddaf5a5b
JB
2027 .d3_suspend = iwl_trans_pcie_d3_suspend,
2028 .d3_resume = iwl_trans_pcie_d3_resume,
2dd4f9f7 2029
f02831be 2030 .send_cmd = iwl_trans_pcie_send_hcmd,
c85eb619 2031
e6bb4c9c 2032 .tx = iwl_trans_pcie_tx,
a0eaad71 2033 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 2034
d0624be6 2035 .txq_disable = iwl_trans_pcie_txq_disable,
4beaf6c2 2036 .txq_enable = iwl_trans_pcie_txq_enable,
34c1b7ba 2037
87e5666c 2038 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2 2039
990aa6d7 2040 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
5f178cd2 2041
03905495
EG
2042 .write8 = iwl_trans_pcie_write8,
2043 .write32 = iwl_trans_pcie_write32,
2044 .read32 = iwl_trans_pcie_read32,
6a06b6c1
EG
2045 .read_prph = iwl_trans_pcie_read_prph,
2046 .write_prph = iwl_trans_pcie_write_prph,
4fd442db
EG
2047 .read_mem = iwl_trans_pcie_read_mem,
2048 .write_mem = iwl_trans_pcie_write_mem,
c6f600fc 2049 .configure = iwl_trans_pcie_configure,
47107e84 2050 .set_pmi = iwl_trans_pcie_set_pmi,
7a65d170 2051 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
e139dc4a
LE
2052 .release_nic_access = iwl_trans_pcie_release_nic_access,
2053 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
4d075007
JB
2054
2055#ifdef CONFIG_IWLWIFI_DEBUGFS
2056 .dump_data = iwl_trans_pcie_dump_data,
2057#endif
e6bb4c9c 2058};
a42a1844 2059
87ce05a2 2060struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
2061 const struct pci_device_id *ent,
2062 const struct iwl_cfg *cfg)
a42a1844 2063{
a42a1844
EG
2064 struct iwl_trans_pcie *trans_pcie;
2065 struct iwl_trans *trans;
2066 u16 pci_cmd;
2067 int err;
2068
2069 trans = kzalloc(sizeof(struct iwl_trans) +
20d3b647 2070 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
6965a354
LC
2071 if (!trans) {
2072 err = -ENOMEM;
2073 goto out;
2074 }
a42a1844
EG
2075
2076 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2077
2078 trans->ops = &trans_ops_pcie;
035f7ff2 2079 trans->cfg = cfg;
2bfb5092 2080 trans_lockdep_init(trans);
a42a1844 2081 trans_pcie->trans = trans;
7b11488f 2082 spin_lock_init(&trans_pcie->irq_lock);
e56b04ef 2083 spin_lock_init(&trans_pcie->reg_lock);
13df1aab 2084 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844 2085
d819c6cf
JB
2086 err = pci_enable_device(pdev);
2087 if (err)
2088 goto out_no_pci;
2089
f2532b04
EG
2090 if (!cfg->base_params->pcie_l1_allowed) {
2091 /*
2092 * W/A - seems to solve weird behavior. We need to remove this
2093 * if we don't want to stay in L1 all the time. This wastes a
2094 * lot of power.
2095 */
2096 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
2097 PCIE_LINK_STATE_L1 |
2098 PCIE_LINK_STATE_CLKPM);
2099 }
a42a1844 2100
a42a1844
EG
2101 pci_set_master(pdev);
2102
2103 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2104 if (!err)
2105 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2106 if (err) {
2107 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2108 if (!err)
2109 err = pci_set_consistent_dma_mask(pdev,
20d3b647 2110 DMA_BIT_MASK(32));
a42a1844
EG
2111 /* both attempts failed: */
2112 if (err) {
6a4b09f8 2113 dev_err(&pdev->dev, "No suitable DMA available\n");
a42a1844
EG
2114 goto out_pci_disable_device;
2115 }
2116 }
2117
2118 err = pci_request_regions(pdev, DRV_NAME);
2119 if (err) {
6a4b09f8 2120 dev_err(&pdev->dev, "pci_request_regions failed\n");
a42a1844
EG
2121 goto out_pci_disable_device;
2122 }
2123
05f5b97e 2124 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 2125 if (!trans_pcie->hw_base) {
6a4b09f8 2126 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
a42a1844
EG
2127 err = -ENODEV;
2128 goto out_pci_release_regions;
2129 }
2130
a42a1844
EG
2131 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2132 * PCI Tx retries from interfering with C3 CPU state */
2133 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2134
83f7a85f
EG
2135 trans->dev = &pdev->dev;
2136 trans_pcie->pci_dev = pdev;
2137 iwl_disable_interrupts(trans);
2138
a42a1844 2139 err = pci_enable_msi(pdev);
9f904b38 2140 if (err) {
6a4b09f8 2141 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
9f904b38
EG
2142 /* enable rfkill interrupt: hw bug w/a */
2143 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2144 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2145 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2146 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2147 }
2148 }
a42a1844 2149
08079a49 2150 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
b513ee7f
LK
2151 /*
2152 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
2153 * changed, and now the revision step also includes bit 0-1 (no more
2154 * "dash" value). To keep hw_rev backwards compatible - we'll store it
2155 * in the old format.
2156 */
2157 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
2158 trans->hw_rev = (trans->hw_rev & 0xfff0) |
2159 ((trans->hw_rev << 2) & 0xc);
2160
99673ee5 2161 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
2162 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2163 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844 2164
69a10b29 2165 /* Initialize the wait queue for commands */
f946b529 2166 init_waitqueue_head(&trans_pcie->wait_command_queue);
69a10b29 2167
3ec45882
JB
2168 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
2169 "iwl_cmd_pool:%s", dev_name(trans->dev));
59c647b6
EG
2170
2171 trans->dev_cmd_headroom = 0;
2172 trans->dev_cmd_pool =
3ec45882 2173 kmem_cache_create(trans->dev_cmd_pool_name,
59c647b6
EG
2174 sizeof(struct iwl_device_cmd)
2175 + trans->dev_cmd_headroom,
2176 sizeof(void *),
2177 SLAB_HWCACHE_ALIGN,
2178 NULL);
2179
6965a354
LC
2180 if (!trans->dev_cmd_pool) {
2181 err = -ENOMEM;
59c647b6 2182 goto out_pci_disable_msi;
6965a354 2183 }
59c647b6 2184
a8b691e6
JB
2185 if (iwl_pcie_alloc_ict(trans))
2186 goto out_free_cmd_pool;
2187
85bf9da1 2188 err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
6965a354
LC
2189 iwl_pcie_irq_handler,
2190 IRQF_SHARED, DRV_NAME, trans);
2191 if (err) {
a8b691e6
JB
2192 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
2193 goto out_free_ict;
2194 }
2195
83f7a85f
EG
2196 trans_pcie->inta_mask = CSR_INI_SET_MASK;
2197
a42a1844
EG
2198 return trans;
2199
a8b691e6
JB
2200out_free_ict:
2201 iwl_pcie_free_ict(trans);
2202out_free_cmd_pool:
2203 kmem_cache_destroy(trans->dev_cmd_pool);
59c647b6
EG
2204out_pci_disable_msi:
2205 pci_disable_msi(pdev);
a42a1844
EG
2206out_pci_release_regions:
2207 pci_release_regions(pdev);
2208out_pci_disable_device:
2209 pci_disable_device(pdev);
2210out_no_pci:
2211 kfree(trans);
6965a354
LC
2212out:
2213 return ERR_PTR(err);
a42a1844 2214}
This page took 0.477312 seconds and 5 git commands to generate.