Merge branches 'pm-opp-fixes', 'pm-cpufreq-fixes' and 'pm-cpuidle-fixes'
[deliverable/linux.git] / drivers / spi / spi-fsl-espi.c
CommitLineData
8b60d6c2
MH
1/*
2 * Freescale eSPI controller driver.
3 *
4 * Copyright 2010 Freescale Semiconductor, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
8b60d6c2 11#include <linux/delay.h>
a3108360 12#include <linux/err.h>
8b60d6c2 13#include <linux/fsl_devices.h>
a3108360
XL
14#include <linux/interrupt.h>
15#include <linux/irq.h>
16#include <linux/module.h>
8b60d6c2
MH
17#include <linux/mm.h>
18#include <linux/of.h>
5af50730
RH
19#include <linux/of_address.h>
20#include <linux/of_irq.h>
8b60d6c2 21#include <linux/of_platform.h>
a3108360
XL
22#include <linux/platform_device.h>
23#include <linux/spi/spi.h>
e9abb4db 24#include <linux/pm_runtime.h>
8b60d6c2
MH
25#include <sysdev/fsl_soc.h>
26
ca632f55 27#include "spi-fsl-lib.h"
8b60d6c2
MH
28
29/* eSPI Controller registers */
30struct fsl_espi_reg {
31 __be32 mode; /* 0x000 - eSPI mode register */
32 __be32 event; /* 0x004 - eSPI event register */
33 __be32 mask; /* 0x008 - eSPI mask register */
34 __be32 command; /* 0x00c - eSPI command register */
35 __be32 transmit; /* 0x010 - eSPI transmit FIFO access register*/
36 __be32 receive; /* 0x014 - eSPI receive FIFO access register*/
37 u8 res[8]; /* 0x018 - 0x01c reserved */
38 __be32 csmode[4]; /* 0x020 - 0x02c eSPI cs mode register */
39};
40
41struct fsl_espi_transfer {
42 const void *tx_buf;
43 void *rx_buf;
44 unsigned len;
45 unsigned n_tx;
46 unsigned n_rx;
47 unsigned actual_length;
48 int status;
49};
50
51/* eSPI Controller mode register definitions */
52#define SPMODE_ENABLE (1 << 31)
53#define SPMODE_LOOP (1 << 30)
54#define SPMODE_TXTHR(x) ((x) << 8)
55#define SPMODE_RXTHR(x) ((x) << 0)
56
57/* eSPI Controller CS mode register definitions */
58#define CSMODE_CI_INACTIVEHIGH (1 << 31)
59#define CSMODE_CP_BEGIN_EDGECLK (1 << 30)
60#define CSMODE_REV (1 << 29)
61#define CSMODE_DIV16 (1 << 28)
62#define CSMODE_PM(x) ((x) << 24)
63#define CSMODE_POL_1 (1 << 20)
64#define CSMODE_LEN(x) ((x) << 16)
65#define CSMODE_BEF(x) ((x) << 12)
66#define CSMODE_AFT(x) ((x) << 8)
67#define CSMODE_CG(x) ((x) << 3)
68
69/* Default mode/csmode for eSPI controller */
70#define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(3))
71#define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
72 | CSMODE_AFT(0) | CSMODE_CG(1))
73
74/* SPIE register values */
75#define SPIE_NE 0x00000200 /* Not empty */
76#define SPIE_NF 0x00000100 /* Not full */
77
78/* SPIM register values */
79#define SPIM_NE 0x00000200 /* Not empty */
80#define SPIM_NF 0x00000100 /* Not full */
81#define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
82#define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
83
84/* SPCOM register values */
85#define SPCOM_CS(x) ((x) << 30)
86#define SPCOM_TRANLEN(x) ((x) << 0)
5cfa1e4e 87#define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
8b60d6c2 88
e9abb4db
HK
89#define AUTOSUSPEND_TIMEOUT 2000
90
8b60d6c2
MH
91static void fsl_espi_change_mode(struct spi_device *spi)
92{
93 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
94 struct spi_mpc8xxx_cs *cs = spi->controller_state;
95 struct fsl_espi_reg *reg_base = mspi->reg_base;
96 __be32 __iomem *mode = &reg_base->csmode[spi->chip_select];
97 __be32 __iomem *espi_mode = &reg_base->mode;
98 u32 tmp;
99 unsigned long flags;
100
101 /* Turn off IRQs locally to minimize time that SPI is disabled. */
102 local_irq_save(flags);
103
104 /* Turn off SPI unit prior changing mode */
105 tmp = mpc8xxx_spi_read_reg(espi_mode);
106 mpc8xxx_spi_write_reg(espi_mode, tmp & ~SPMODE_ENABLE);
107 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
108 mpc8xxx_spi_write_reg(espi_mode, tmp);
109
110 local_irq_restore(flags);
111}
112
113static u32 fsl_espi_tx_buf_lsb(struct mpc8xxx_spi *mpc8xxx_spi)
114{
115 u32 data;
116 u16 data_h;
117 u16 data_l;
118 const u32 *tx = mpc8xxx_spi->tx;
119
120 if (!tx)
121 return 0;
122
123 data = *tx++ << mpc8xxx_spi->tx_shift;
124 data_l = data & 0xffff;
125 data_h = (data >> 16) & 0xffff;
126 swab16s(&data_l);
127 swab16s(&data_h);
128 data = data_h | data_l;
129
130 mpc8xxx_spi->tx = tx;
131 return data;
132}
133
134static int fsl_espi_setup_transfer(struct spi_device *spi,
135 struct spi_transfer *t)
136{
137 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
138 int bits_per_word = 0;
139 u8 pm;
140 u32 hz = 0;
141 struct spi_mpc8xxx_cs *cs = spi->controller_state;
142
143 if (t) {
144 bits_per_word = t->bits_per_word;
145 hz = t->speed_hz;
146 }
147
148 /* spi_transfer level calls that work per-word */
149 if (!bits_per_word)
150 bits_per_word = spi->bits_per_word;
151
8b60d6c2
MH
152 if (!hz)
153 hz = spi->max_speed_hz;
154
155 cs->rx_shift = 0;
156 cs->tx_shift = 0;
157 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
158 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
159 if (bits_per_word <= 8) {
160 cs->rx_shift = 8 - bits_per_word;
51faed69 161 } else {
8b60d6c2
MH
162 cs->rx_shift = 16 - bits_per_word;
163 if (spi->mode & SPI_LSB_FIRST)
164 cs->get_tx = fsl_espi_tx_buf_lsb;
8b60d6c2
MH
165 }
166
167 mpc8xxx_spi->rx_shift = cs->rx_shift;
168 mpc8xxx_spi->tx_shift = cs->tx_shift;
169 mpc8xxx_spi->get_rx = cs->get_rx;
170 mpc8xxx_spi->get_tx = cs->get_tx;
171
172 bits_per_word = bits_per_word - 1;
173
174 /* mask out bits we are going to set */
175 cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
176
177 cs->hw_mode |= CSMODE_LEN(bits_per_word);
178
179 if ((mpc8xxx_spi->spibrg / hz) > 64) {
180 cs->hw_mode |= CSMODE_DIV16;
35faa55c 181 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 16 * 4);
8b60d6c2 182
87bf5ab8 183 WARN_ONCE(pm > 33, "%s: Requested speed is too low: %d Hz. "
8b60d6c2 184 "Will use %d Hz instead.\n", dev_name(&spi->dev),
87bf5ab8
SAS
185 hz, mpc8xxx_spi->spibrg / (4 * 16 * (32 + 1)));
186 if (pm > 33)
187 pm = 33;
8b60d6c2 188 } else {
35faa55c 189 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 4);
8b60d6c2
MH
190 }
191 if (pm)
192 pm--;
87bf5ab8
SAS
193 if (pm < 2)
194 pm = 2;
8b60d6c2
MH
195
196 cs->hw_mode |= CSMODE_PM(pm);
197
198 fsl_espi_change_mode(spi);
199 return 0;
200}
201
202static int fsl_espi_cpu_bufs(struct mpc8xxx_spi *mspi, struct spi_transfer *t,
203 unsigned int len)
204{
205 u32 word;
206 struct fsl_espi_reg *reg_base = mspi->reg_base;
207
208 mspi->count = len;
209
210 /* enable rx ints */
211 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
212
213 /* transmit word */
214 word = mspi->get_tx(mspi);
215 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
216
217 return 0;
218}
219
220static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
221{
222 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
223 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
224 unsigned int len = t->len;
8b60d6c2
MH
225 int ret;
226
8b60d6c2
MH
227 mpc8xxx_spi->len = t->len;
228 len = roundup(len, 4) / 4;
229
230 mpc8xxx_spi->tx = t->tx_buf;
231 mpc8xxx_spi->rx = t->rx_buf;
232
16735d02 233 reinit_completion(&mpc8xxx_spi->done);
8b60d6c2
MH
234
235 /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
5cfa1e4e 236 if (t->len > SPCOM_TRANLEN_MAX) {
8b60d6c2
MH
237 dev_err(mpc8xxx_spi->dev, "Transaction length (%d)"
238 " beyond the SPCOM[TRANLEN] field\n", t->len);
239 return -EINVAL;
240 }
241 mpc8xxx_spi_write_reg(&reg_base->command,
242 (SPCOM_CS(spi->chip_select) | SPCOM_TRANLEN(t->len - 1)));
243
244 ret = fsl_espi_cpu_bufs(mpc8xxx_spi, t, len);
245 if (ret)
246 return ret;
247
248 wait_for_completion(&mpc8xxx_spi->done);
249
250 /* disable rx ints */
251 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
252
253 return mpc8xxx_spi->count;
254}
255
0dd2c96f 256static inline void fsl_espi_addr2cmd(unsigned int addr, u8 *cmd)
8b60d6c2 257{
0dd2c96f 258 if (cmd) {
8b60d6c2
MH
259 cmd[1] = (u8)(addr >> 16);
260 cmd[2] = (u8)(addr >> 8);
261 cmd[3] = (u8)(addr >> 0);
262 }
263}
264
0dd2c96f 265static inline unsigned int fsl_espi_cmd2addr(u8 *cmd)
8b60d6c2 266{
0dd2c96f 267 if (cmd)
8b60d6c2
MH
268 return cmd[1] << 16 | cmd[2] << 8 | cmd[3] << 0;
269
270 return 0;
271}
272
273static void fsl_espi_do_trans(struct spi_message *m,
274 struct fsl_espi_transfer *tr)
275{
276 struct spi_device *spi = m->spi;
277 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
278 struct fsl_espi_transfer *espi_trans = tr;
279 struct spi_message message;
280 struct spi_transfer *t, *first, trans;
281 int status = 0;
282
283 spi_message_init(&message);
284 memset(&trans, 0, sizeof(trans));
285
286 first = list_first_entry(&m->transfers, struct spi_transfer,
287 transfer_list);
288 list_for_each_entry(t, &m->transfers, transfer_list) {
289 if ((first->bits_per_word != t->bits_per_word) ||
290 (first->speed_hz != t->speed_hz)) {
291 espi_trans->status = -EINVAL;
f6bd03a7
JN
292 dev_err(mspi->dev,
293 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
8b60d6c2
MH
294 return;
295 }
296
297 trans.speed_hz = t->speed_hz;
298 trans.bits_per_word = t->bits_per_word;
299 trans.delay_usecs = max(first->delay_usecs, t->delay_usecs);
300 }
301
302 trans.len = espi_trans->len;
303 trans.tx_buf = espi_trans->tx_buf;
304 trans.rx_buf = espi_trans->rx_buf;
305 spi_message_add_tail(&trans, &message);
306
307 list_for_each_entry(t, &message.transfers, transfer_list) {
308 if (t->bits_per_word || t->speed_hz) {
309 status = -EINVAL;
310
311 status = fsl_espi_setup_transfer(spi, t);
312 if (status < 0)
313 break;
314 }
315
316 if (t->len)
317 status = fsl_espi_bufs(spi, t);
318
319 if (status) {
320 status = -EMSGSIZE;
321 break;
322 }
323
324 if (t->delay_usecs)
325 udelay(t->delay_usecs);
326 }
327
328 espi_trans->status = status;
329 fsl_espi_setup_transfer(spi, NULL);
330}
331
332static void fsl_espi_cmd_trans(struct spi_message *m,
333 struct fsl_espi_transfer *trans, u8 *rx_buff)
334{
335 struct spi_transfer *t;
336 u8 *local_buf;
337 int i = 0;
338 struct fsl_espi_transfer *espi_trans = trans;
339
340 local_buf = kzalloc(SPCOM_TRANLEN_MAX, GFP_KERNEL);
341 if (!local_buf) {
342 espi_trans->status = -ENOMEM;
343 return;
344 }
345
346 list_for_each_entry(t, &m->transfers, transfer_list) {
347 if (t->tx_buf) {
348 memcpy(local_buf + i, t->tx_buf, t->len);
349 i += t->len;
350 }
351 }
352
353 espi_trans->tx_buf = local_buf;
a2cb1be1 354 espi_trans->rx_buf = local_buf;
8b60d6c2
MH
355 fsl_espi_do_trans(m, espi_trans);
356
357 espi_trans->actual_length = espi_trans->len;
358 kfree(local_buf);
359}
360
361static void fsl_espi_rw_trans(struct spi_message *m,
362 struct fsl_espi_transfer *trans, u8 *rx_buff)
363{
364 struct fsl_espi_transfer *espi_trans = trans;
2000058e 365 unsigned int total_len = espi_trans->len;
8b60d6c2
MH
366 struct spi_transfer *t;
367 u8 *local_buf;
368 u8 *rx_buf = rx_buff;
369 unsigned int trans_len;
370 unsigned int addr;
2000058e
JR
371 unsigned int tx_only;
372 unsigned int rx_pos = 0;
373 unsigned int pos;
374 int i, loop;
8b60d6c2
MH
375
376 local_buf = kzalloc(SPCOM_TRANLEN_MAX, GFP_KERNEL);
377 if (!local_buf) {
378 espi_trans->status = -ENOMEM;
379 return;
380 }
381
2000058e
JR
382 for (pos = 0, loop = 0; pos < total_len; pos += trans_len, loop++) {
383 trans_len = total_len - pos;
8b60d6c2
MH
384
385 i = 0;
2000058e 386 tx_only = 0;
8b60d6c2
MH
387 list_for_each_entry(t, &m->transfers, transfer_list) {
388 if (t->tx_buf) {
389 memcpy(local_buf + i, t->tx_buf, t->len);
390 i += t->len;
2000058e
JR
391 if (!t->rx_buf)
392 tx_only += t->len;
8b60d6c2
MH
393 }
394 }
395
2000058e
JR
396 /* Add additional TX bytes to compensate SPCOM_TRANLEN_MAX */
397 if (loop > 0)
398 trans_len += tx_only;
399
400 if (trans_len > SPCOM_TRANLEN_MAX)
401 trans_len = SPCOM_TRANLEN_MAX;
402
403 /* Update device offset */
0dd2c96f
MH
404 if (pos > 0) {
405 addr = fsl_espi_cmd2addr(local_buf);
2000058e 406 addr += rx_pos;
0dd2c96f
MH
407 fsl_espi_addr2cmd(addr, local_buf);
408 }
8b60d6c2 409
2000058e 410 espi_trans->len = trans_len;
8b60d6c2 411 espi_trans->tx_buf = local_buf;
a2cb1be1 412 espi_trans->rx_buf = local_buf;
8b60d6c2
MH
413 fsl_espi_do_trans(m, espi_trans);
414
2000058e
JR
415 /* If there is at least one RX byte then copy it to rx_buf */
416 if (tx_only < SPCOM_TRANLEN_MAX)
417 memcpy(rx_buf + rx_pos, espi_trans->rx_buf + tx_only,
418 trans_len - tx_only);
419
420 rx_pos += trans_len - tx_only;
8b60d6c2
MH
421
422 if (loop > 0)
2000058e 423 espi_trans->actual_length += espi_trans->len - tx_only;
8b60d6c2
MH
424 else
425 espi_trans->actual_length += espi_trans->len;
426 }
427
428 kfree(local_buf);
429}
430
c592becb
HK
431static int fsl_espi_do_one_msg(struct spi_master *master,
432 struct spi_message *m)
8b60d6c2
MH
433{
434 struct spi_transfer *t;
435 u8 *rx_buf = NULL;
436 unsigned int n_tx = 0;
437 unsigned int n_rx = 0;
2000058e 438 unsigned int xfer_len = 0;
8b60d6c2
MH
439 struct fsl_espi_transfer espi_trans;
440
441 list_for_each_entry(t, &m->transfers, transfer_list) {
442 if (t->tx_buf)
443 n_tx += t->len;
444 if (t->rx_buf) {
445 n_rx += t->len;
446 rx_buf = t->rx_buf;
447 }
2000058e
JR
448 if ((t->tx_buf) || (t->rx_buf))
449 xfer_len += t->len;
8b60d6c2
MH
450 }
451
452 espi_trans.n_tx = n_tx;
453 espi_trans.n_rx = n_rx;
2000058e 454 espi_trans.len = xfer_len;
8b60d6c2
MH
455 espi_trans.actual_length = 0;
456 espi_trans.status = 0;
457
458 if (!rx_buf)
459 fsl_espi_cmd_trans(m, &espi_trans, NULL);
460 else
461 fsl_espi_rw_trans(m, &espi_trans, rx_buf);
462
463 m->actual_length = espi_trans.actual_length;
464 m->status = espi_trans.status;
c592becb
HK
465 spi_finalize_current_message(master);
466 return 0;
8b60d6c2
MH
467}
468
469static int fsl_espi_setup(struct spi_device *spi)
470{
471 struct mpc8xxx_spi *mpc8xxx_spi;
472 struct fsl_espi_reg *reg_base;
473 int retval;
474 u32 hw_mode;
475 u32 loop_mode;
d9f26748 476 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
8b60d6c2
MH
477
478 if (!spi->max_speed_hz)
479 return -EINVAL;
480
481 if (!cs) {
d9f26748 482 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
8b60d6c2
MH
483 if (!cs)
484 return -ENOMEM;
d9f26748 485 spi_set_ctldata(spi, cs);
8b60d6c2
MH
486 }
487
488 mpc8xxx_spi = spi_master_get_devdata(spi->master);
489 reg_base = mpc8xxx_spi->reg_base;
490
e9abb4db
HK
491 pm_runtime_get_sync(mpc8xxx_spi->dev);
492
25985edc 493 hw_mode = cs->hw_mode; /* Save original settings */
8b60d6c2
MH
494 cs->hw_mode = mpc8xxx_spi_read_reg(
495 &reg_base->csmode[spi->chip_select]);
496 /* mask out bits we are going to set */
497 cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
498 | CSMODE_REV);
499
500 if (spi->mode & SPI_CPHA)
501 cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
502 if (spi->mode & SPI_CPOL)
503 cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
504 if (!(spi->mode & SPI_LSB_FIRST))
505 cs->hw_mode |= CSMODE_REV;
506
507 /* Handle the loop mode */
508 loop_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
509 loop_mode &= ~SPMODE_LOOP;
510 if (spi->mode & SPI_LOOP)
511 loop_mode |= SPMODE_LOOP;
512 mpc8xxx_spi_write_reg(&reg_base->mode, loop_mode);
513
514 retval = fsl_espi_setup_transfer(spi, NULL);
e9abb4db
HK
515
516 pm_runtime_mark_last_busy(mpc8xxx_spi->dev);
517 pm_runtime_put_autosuspend(mpc8xxx_spi->dev);
518
8b60d6c2
MH
519 if (retval < 0) {
520 cs->hw_mode = hw_mode; /* Restore settings */
521 return retval;
522 }
523 return 0;
524}
525
d9f26748
AL
526static void fsl_espi_cleanup(struct spi_device *spi)
527{
528 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
529
530 kfree(cs);
531 spi_set_ctldata(spi, NULL);
532}
533
8b60d6c2
MH
534void fsl_espi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
535{
536 struct fsl_espi_reg *reg_base = mspi->reg_base;
537
538 /* We need handle RX first */
539 if (events & SPIE_NE) {
e6289d63
MH
540 u32 rx_data, tmp;
541 u8 rx_data_8;
8b60d6c2
MH
542
543 /* Spin until RX is done */
544 while (SPIE_RXCNT(events) < min(4, mspi->len)) {
545 cpu_relax();
546 events = mpc8xxx_spi_read_reg(&reg_base->event);
547 }
8b60d6c2 548
e6289d63
MH
549 if (mspi->len >= 4) {
550 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
551 } else {
552 tmp = mspi->len;
553 rx_data = 0;
554 while (tmp--) {
555 rx_data_8 = in_8((u8 *)&reg_base->receive);
556 rx_data |= (rx_data_8 << (tmp * 8));
557 }
558
559 rx_data <<= (4 - mspi->len) * 8;
560 }
561
562 mspi->len -= 4;
8b60d6c2
MH
563
564 if (mspi->rx)
565 mspi->get_rx(rx_data, mspi);
566 }
567
568 if (!(events & SPIE_NF)) {
569 int ret;
570
571 /* spin until TX is done */
572 ret = spin_event_timeout(((events = mpc8xxx_spi_read_reg(
7a0a1759 573 &reg_base->event)) & SPIE_NF), 1000, 0);
8b60d6c2
MH
574 if (!ret) {
575 dev_err(mspi->dev, "tired waiting for SPIE_NF\n");
7a0a1759
JW
576
577 /* Clear the SPIE bits */
578 mpc8xxx_spi_write_reg(&reg_base->event, events);
579 complete(&mspi->done);
8b60d6c2
MH
580 return;
581 }
582 }
583
584 /* Clear the events */
585 mpc8xxx_spi_write_reg(&reg_base->event, events);
586
587 mspi->count -= 1;
588 if (mspi->count) {
589 u32 word = mspi->get_tx(mspi);
590
591 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
592 } else {
593 complete(&mspi->done);
594 }
595}
596
597static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
598{
599 struct mpc8xxx_spi *mspi = context_data;
600 struct fsl_espi_reg *reg_base = mspi->reg_base;
601 irqreturn_t ret = IRQ_NONE;
602 u32 events;
603
604 /* Get interrupt events(tx/rx) */
605 events = mpc8xxx_spi_read_reg(&reg_base->event);
606 if (events)
607 ret = IRQ_HANDLED;
608
609 dev_vdbg(mspi->dev, "%s: events %x\n", __func__, events);
610
611 fsl_espi_cpu_irq(mspi, events);
612
613 return ret;
614}
615
e9abb4db
HK
616#ifdef CONFIG_PM
617static int fsl_espi_runtime_suspend(struct device *dev)
75506d0e 618{
e9abb4db
HK
619 struct spi_master *master = dev_get_drvdata(dev);
620 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
621 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
75506d0e
HK
622 u32 regval;
623
75506d0e
HK
624 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
625 regval &= ~SPMODE_ENABLE;
626 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
627
628 return 0;
629}
630
e9abb4db 631static int fsl_espi_runtime_resume(struct device *dev)
75506d0e 632{
e9abb4db
HK
633 struct spi_master *master = dev_get_drvdata(dev);
634 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
635 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
75506d0e
HK
636 u32 regval;
637
75506d0e
HK
638 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
639 regval |= SPMODE_ENABLE;
640 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
641
642 return 0;
643}
e9abb4db 644#endif
75506d0e 645
b541eef1
MS
646static size_t fsl_espi_max_transfer_size(struct spi_device *spi)
647{
648 return SPCOM_TRANLEN_MAX;
649}
650
fd4a319b 651static struct spi_master * fsl_espi_probe(struct device *dev,
8b60d6c2
MH
652 struct resource *mem, unsigned int irq)
653{
8074cf06 654 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
8b60d6c2
MH
655 struct spi_master *master;
656 struct mpc8xxx_spi *mpc8xxx_spi;
657 struct fsl_espi_reg *reg_base;
d0fb47a5
JW
658 struct device_node *nc;
659 const __be32 *prop;
660 u32 regval, csmode;
661 int i, len, ret = 0;
8b60d6c2
MH
662
663 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
664 if (!master) {
665 ret = -ENOMEM;
666 goto err;
667 }
668
669 dev_set_drvdata(dev, master);
670
c592becb 671 mpc8xxx_spi_probe(dev, mem, irq);
8b60d6c2 672
24778be2 673 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
8b60d6c2 674 master->setup = fsl_espi_setup;
d9f26748 675 master->cleanup = fsl_espi_cleanup;
c592becb 676 master->transfer_one_message = fsl_espi_do_one_msg;
e9abb4db 677 master->auto_runtime_pm = true;
b541eef1 678 master->max_transfer_size = fsl_espi_max_transfer_size;
8b60d6c2
MH
679
680 mpc8xxx_spi = spi_master_get_devdata(master);
8b60d6c2 681
4178b6b1 682 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
37c5db79
AL
683 if (IS_ERR(mpc8xxx_spi->reg_base)) {
684 ret = PTR_ERR(mpc8xxx_spi->reg_base);
8b60d6c2
MH
685 goto err_probe;
686 }
687
688 reg_base = mpc8xxx_spi->reg_base;
689
690 /* Register for SPI Interrupt */
4178b6b1 691 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_espi_irq,
8b60d6c2
MH
692 0, "fsl_espi", mpc8xxx_spi);
693 if (ret)
4178b6b1 694 goto err_probe;
8b60d6c2
MH
695
696 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
697 mpc8xxx_spi->rx_shift = 16;
698 mpc8xxx_spi->tx_shift = 24;
699 }
700
701 /* SPI controller initializations */
702 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
703 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
704 mpc8xxx_spi_write_reg(&reg_base->command, 0);
705 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
706
707 /* Init eSPI CS mode register */
d0fb47a5
JW
708 for_each_available_child_of_node(master->dev.of_node, nc) {
709 /* get chip select */
710 prop = of_get_property(nc, "reg", &len);
711 if (!prop || len < sizeof(*prop))
712 continue;
713 i = be32_to_cpup(prop);
714 if (i < 0 || i >= pdata->max_chipselect)
715 continue;
716
717 csmode = CSMODE_INIT_VAL;
718 /* check if CSBEF is set in device tree */
719 prop = of_get_property(nc, "fsl,csbef", &len);
720 if (prop && len >= sizeof(*prop)) {
721 csmode &= ~(CSMODE_BEF(0xf));
722 csmode |= CSMODE_BEF(be32_to_cpup(prop));
723 }
724 /* check if CSAFT is set in device tree */
725 prop = of_get_property(nc, "fsl,csaft", &len);
726 if (prop && len >= sizeof(*prop)) {
727 csmode &= ~(CSMODE_AFT(0xf));
728 csmode |= CSMODE_AFT(be32_to_cpup(prop));
729 }
730 mpc8xxx_spi_write_reg(&reg_base->csmode[i], csmode);
731
732 dev_info(dev, "cs=%d, init_csmode=0x%x\n", i, csmode);
733 }
8b60d6c2
MH
734
735 /* Enable SPI interface */
736 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
737
738 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
739
e9abb4db
HK
740 pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
741 pm_runtime_use_autosuspend(dev);
742 pm_runtime_set_active(dev);
743 pm_runtime_enable(dev);
744 pm_runtime_get_sync(dev);
745
4178b6b1 746 ret = devm_spi_register_master(dev, master);
8b60d6c2 747 if (ret < 0)
e9abb4db 748 goto err_pm;
8b60d6c2
MH
749
750 dev_info(dev, "at 0x%p (irq = %d)\n", reg_base, mpc8xxx_spi->irq);
751
e9abb4db
HK
752 pm_runtime_mark_last_busy(dev);
753 pm_runtime_put_autosuspend(dev);
754
8b60d6c2
MH
755 return master;
756
e9abb4db
HK
757err_pm:
758 pm_runtime_put_noidle(dev);
759 pm_runtime_disable(dev);
760 pm_runtime_set_suspended(dev);
8b60d6c2
MH
761err_probe:
762 spi_master_put(master);
763err:
764 return ERR_PTR(ret);
765}
766
767static int of_fsl_espi_get_chipselects(struct device *dev)
768{
769 struct device_node *np = dev->of_node;
8074cf06 770 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
8b60d6c2
MH
771 const u32 *prop;
772 int len;
773
774 prop = of_get_property(np, "fsl,espi-num-chipselects", &len);
775 if (!prop || len < sizeof(*prop)) {
776 dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
777 return -EINVAL;
778 }
779
780 pdata->max_chipselect = *prop;
781 pdata->cs_control = NULL;
782
783 return 0;
784}
785
fd4a319b 786static int of_fsl_espi_probe(struct platform_device *ofdev)
8b60d6c2
MH
787{
788 struct device *dev = &ofdev->dev;
789 struct device_node *np = ofdev->dev.of_node;
790 struct spi_master *master;
791 struct resource mem;
f7578496 792 unsigned int irq;
8b60d6c2
MH
793 int ret = -ENOMEM;
794
18d306d1 795 ret = of_mpc8xxx_spi_probe(ofdev);
8b60d6c2
MH
796 if (ret)
797 return ret;
798
799 ret = of_fsl_espi_get_chipselects(dev);
800 if (ret)
801 goto err;
802
803 ret = of_address_to_resource(np, 0, &mem);
804 if (ret)
805 goto err;
806
f7578496 807 irq = irq_of_parse_and_map(np, 0);
7227cd18 808 if (!irq) {
8b60d6c2
MH
809 ret = -EINVAL;
810 goto err;
811 }
812
f7578496 813 master = fsl_espi_probe(dev, &mem, irq);
8b60d6c2
MH
814 if (IS_ERR(master)) {
815 ret = PTR_ERR(master);
816 goto err;
817 }
818
819 return 0;
820
821err:
822 return ret;
823}
824
e9abb4db
HK
825static int of_fsl_espi_remove(struct platform_device *dev)
826{
827 pm_runtime_disable(&dev->dev);
828
829 return 0;
830}
831
714bb654
HZ
832#ifdef CONFIG_PM_SLEEP
833static int of_fsl_espi_suspend(struct device *dev)
834{
835 struct spi_master *master = dev_get_drvdata(dev);
714bb654
HZ
836 int ret;
837
714bb654
HZ
838 ret = spi_master_suspend(master);
839 if (ret) {
840 dev_warn(dev, "cannot suspend master\n");
841 return ret;
842 }
843
e9abb4db
HK
844 ret = pm_runtime_force_suspend(dev);
845 if (ret < 0)
846 return ret;
847
848 return 0;
714bb654
HZ
849}
850
851static int of_fsl_espi_resume(struct device *dev)
852{
853 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
854 struct spi_master *master = dev_get_drvdata(dev);
855 struct mpc8xxx_spi *mpc8xxx_spi;
856 struct fsl_espi_reg *reg_base;
857 u32 regval;
e9abb4db 858 int i, ret;
714bb654
HZ
859
860 mpc8xxx_spi = spi_master_get_devdata(master);
861 reg_base = mpc8xxx_spi->reg_base;
862
863 /* SPI controller initializations */
864 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
865 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
866 mpc8xxx_spi_write_reg(&reg_base->command, 0);
867 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
868
869 /* Init eSPI CS mode register */
870 for (i = 0; i < pdata->max_chipselect; i++)
871 mpc8xxx_spi_write_reg(&reg_base->csmode[i], CSMODE_INIT_VAL);
872
873 /* Enable SPI interface */
874 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
875
876 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
877
e9abb4db
HK
878 ret = pm_runtime_force_resume(dev);
879 if (ret < 0)
880 return ret;
881
714bb654
HZ
882 return spi_master_resume(master);
883}
884#endif /* CONFIG_PM_SLEEP */
885
886static const struct dev_pm_ops espi_pm = {
e9abb4db
HK
887 SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
888 fsl_espi_runtime_resume, NULL)
714bb654
HZ
889 SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
890};
891
8b60d6c2
MH
892static const struct of_device_id of_fsl_espi_match[] = {
893 { .compatible = "fsl,mpc8536-espi" },
894 {}
895};
896MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
897
18d306d1 898static struct platform_driver fsl_espi_driver = {
8b60d6c2
MH
899 .driver = {
900 .name = "fsl_espi",
8b60d6c2 901 .of_match_table = of_fsl_espi_match,
714bb654 902 .pm = &espi_pm,
8b60d6c2
MH
903 },
904 .probe = of_fsl_espi_probe,
e9abb4db 905 .remove = of_fsl_espi_remove,
8b60d6c2 906};
940ab889 907module_platform_driver(fsl_espi_driver);
8b60d6c2
MH
908
909MODULE_AUTHOR("Mingkai Hu");
910MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
911MODULE_LICENSE("GPL");
This page took 0.37547 seconds and 5 git commands to generate.