spi: imx: return error from dma channel request
[deliverable/linux.git] / drivers / spi / spi-imx.c
CommitLineData
b5f3294f
SH
1/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
f62caccd
RG
24#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
b5f3294f
SH
26#include <linux/err.h>
27#include <linux/gpio.h>
b5f3294f
SH
28#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
5a0e3ad6 34#include <linux/slab.h>
b5f3294f
SH
35#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
22a85e4c
SG
38#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
b5f3294f 41
f62caccd 42#include <linux/platform_data/dma-imx.h>
82906b13 43#include <linux/platform_data/spi-imx.h>
b5f3294f
SH
44
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
f62caccd
RG
57/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
59#define IMX_DMA_TIMEOUT (msecs_to_jiffies(3000))
6cdeb002 60struct spi_imx_config {
b5f3294f
SH
61 unsigned int speed_hz;
62 unsigned int bpw;
63 unsigned int mode;
3b2aa89e 64 u8 cs;
b5f3294f
SH
65};
66
f4ba6315 67enum spi_imx_devtype {
04ee5854
SG
68 IMX1_CSPI,
69 IMX21_CSPI,
70 IMX27_CSPI,
71 IMX31_CSPI,
72 IMX35_CSPI, /* CSPI on all i.mx except above */
73 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
f4ba6315
UKK
74};
75
76struct spi_imx_data;
77
78struct spi_imx_devtype_data {
79 void (*intctrl)(struct spi_imx_data *, int);
80 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
81 void (*trigger)(struct spi_imx_data *);
82 int (*rx_available)(struct spi_imx_data *);
1723e66b 83 void (*reset)(struct spi_imx_data *);
04ee5854 84 enum spi_imx_devtype devtype;
f4ba6315
UKK
85};
86
6cdeb002 87struct spi_imx_data {
b5f3294f
SH
88 struct spi_bitbang bitbang;
89
90 struct completion xfer_done;
cc4d22ae 91 void __iomem *base;
aa29d840
SH
92 struct clk *clk_per;
93 struct clk *clk_ipg;
b5f3294f 94 unsigned long spi_clk;
b5f3294f
SH
95
96 unsigned int count;
6cdeb002
UKK
97 void (*tx)(struct spi_imx_data *);
98 void (*rx)(struct spi_imx_data *);
b5f3294f
SH
99 void *rx_buf;
100 const void *tx_buf;
101 unsigned int txfifo; /* number of words pushed in tx FIFO */
102
f62caccd
RG
103 /* DMA */
104 unsigned int dma_is_inited;
105 unsigned int dma_finished;
106 bool usedma;
0dfbaa89 107 u32 wml;
f62caccd
RG
108 struct completion dma_rx_completion;
109 struct completion dma_tx_completion;
110
80023cb3 111 const struct spi_imx_devtype_data *devtype_data;
c2387cb9 112 int chipselect[0];
b5f3294f
SH
113};
114
04ee5854
SG
115static inline int is_imx27_cspi(struct spi_imx_data *d)
116{
117 return d->devtype_data->devtype == IMX27_CSPI;
118}
119
120static inline int is_imx35_cspi(struct spi_imx_data *d)
121{
122 return d->devtype_data->devtype == IMX35_CSPI;
123}
124
f8a87617
AB
125static inline int is_imx51_ecspi(struct spi_imx_data *d)
126{
127 return d->devtype_data->devtype == IMX51_ECSPI;
128}
129
04ee5854
SG
130static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
131{
f8a87617 132 return is_imx51_ecspi(d) ? 64 : 8;
04ee5854
SG
133}
134
b5f3294f 135#define MXC_SPI_BUF_RX(type) \
6cdeb002 136static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
b5f3294f 137{ \
6cdeb002 138 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
b5f3294f 139 \
6cdeb002
UKK
140 if (spi_imx->rx_buf) { \
141 *(type *)spi_imx->rx_buf = val; \
142 spi_imx->rx_buf += sizeof(type); \
b5f3294f
SH
143 } \
144}
145
146#define MXC_SPI_BUF_TX(type) \
6cdeb002 147static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
b5f3294f
SH
148{ \
149 type val = 0; \
150 \
6cdeb002
UKK
151 if (spi_imx->tx_buf) { \
152 val = *(type *)spi_imx->tx_buf; \
153 spi_imx->tx_buf += sizeof(type); \
b5f3294f
SH
154 } \
155 \
6cdeb002 156 spi_imx->count -= sizeof(type); \
b5f3294f 157 \
6cdeb002 158 writel(val, spi_imx->base + MXC_CSPITXDATA); \
b5f3294f
SH
159}
160
161MXC_SPI_BUF_RX(u8)
162MXC_SPI_BUF_TX(u8)
163MXC_SPI_BUF_RX(u16)
164MXC_SPI_BUF_TX(u16)
165MXC_SPI_BUF_RX(u32)
166MXC_SPI_BUF_TX(u32)
167
168/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
169 * (which is currently not the case in this driver)
170 */
171static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
172 256, 384, 512, 768, 1024};
173
174/* MX21, MX27 */
6cdeb002 175static unsigned int spi_imx_clkdiv_1(unsigned int fin,
04ee5854 176 unsigned int fspi, unsigned int max)
b5f3294f 177{
04ee5854 178 int i;
b5f3294f
SH
179
180 for (i = 2; i < max; i++)
181 if (fspi * mxc_clkdivs[i] >= fin)
182 return i;
183
184 return max;
185}
186
0b599603 187/* MX1, MX31, MX35, MX51 CSPI */
6cdeb002 188static unsigned int spi_imx_clkdiv_2(unsigned int fin,
b5f3294f
SH
189 unsigned int fspi)
190{
191 int i, div = 4;
192
193 for (i = 0; i < 7; i++) {
194 if (fspi * div >= fin)
195 return i;
196 div <<= 1;
197 }
198
199 return 7;
200}
201
f62caccd
RG
202static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
203 struct spi_transfer *transfer)
204{
205 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
206
0dfbaa89
AB
207 if (spi_imx->dma_is_inited &&
208 transfer->len > spi_imx->wml * sizeof(u32))
f62caccd
RG
209 return true;
210 return false;
211}
212
66de757c
SG
213#define MX51_ECSPI_CTRL 0x08
214#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
215#define MX51_ECSPI_CTRL_XCH (1 << 2)
f62caccd 216#define MX51_ECSPI_CTRL_SMC (1 << 3)
66de757c
SG
217#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
218#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
219#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
220#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
221#define MX51_ECSPI_CTRL_BL_OFFSET 20
222
223#define MX51_ECSPI_CONFIG 0x0c
224#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
225#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
226#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
227#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
c09b890b 228#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
66de757c
SG
229
230#define MX51_ECSPI_INT 0x10
231#define MX51_ECSPI_INT_TEEN (1 << 0)
232#define MX51_ECSPI_INT_RREN (1 << 3)
233
f62caccd
RG
234#define MX51_ECSPI_DMA 0x14
235#define MX51_ECSPI_DMA_TX_WML_OFFSET 0
236#define MX51_ECSPI_DMA_TX_WML_MASK 0x3F
237#define MX51_ECSPI_DMA_RX_WML_OFFSET 16
238#define MX51_ECSPI_DMA_RX_WML_MASK (0x3F << 16)
239#define MX51_ECSPI_DMA_RXT_WML_OFFSET 24
240#define MX51_ECSPI_DMA_RXT_WML_MASK (0x3F << 24)
241
242#define MX51_ECSPI_DMA_TEDEN_OFFSET 7
243#define MX51_ECSPI_DMA_RXDEN_OFFSET 23
244#define MX51_ECSPI_DMA_RXTDEN_OFFSET 31
245
66de757c
SG
246#define MX51_ECSPI_STAT 0x18
247#define MX51_ECSPI_STAT_RR (1 << 3)
0b599603 248
9f6aa42b
FE
249#define MX51_ECSPI_TESTREG 0x20
250#define MX51_ECSPI_TESTREG_LBC BIT(31)
251
0b599603 252/* MX51 eCSPI */
6fd8b850
MV
253static unsigned int mx51_ecspi_clkdiv(unsigned int fin, unsigned int fspi,
254 unsigned int *fres)
0b599603
UKK
255{
256 /*
257 * there are two 4-bit dividers, the pre-divider divides by
258 * $pre, the post-divider by 2^$post
259 */
260 unsigned int pre, post;
261
262 if (unlikely(fspi > fin))
263 return 0;
264
265 post = fls(fin) - fls(fspi);
266 if (fin > fspi << post)
267 post++;
268
269 /* now we have: (fin <= fspi << post) with post being minimal */
270
271 post = max(4U, post) - 4;
272 if (unlikely(post > 0xf)) {
273 pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
274 __func__, fspi, fin);
275 return 0xff;
276 }
277
278 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
279
280 pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
281 __func__, fin, fspi, post, pre);
6fd8b850
MV
282
283 /* Resulting frequency for the SCLK line. */
284 *fres = (fin / (pre + 1)) >> post;
285
66de757c
SG
286 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
287 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
0b599603
UKK
288}
289
66de757c 290static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
0b599603
UKK
291{
292 unsigned val = 0;
293
294 if (enable & MXC_INT_TE)
66de757c 295 val |= MX51_ECSPI_INT_TEEN;
0b599603
UKK
296
297 if (enable & MXC_INT_RR)
66de757c 298 val |= MX51_ECSPI_INT_RREN;
0b599603 299
66de757c 300 writel(val, spi_imx->base + MX51_ECSPI_INT);
0b599603
UKK
301}
302
66de757c 303static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
0b599603 304{
f62caccd
RG
305 u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
306
307 if (!spi_imx->usedma)
308 reg |= MX51_ECSPI_CTRL_XCH;
309 else if (!spi_imx->dma_finished)
310 reg |= MX51_ECSPI_CTRL_SMC;
311 else
312 reg &= ~MX51_ECSPI_CTRL_SMC;
66de757c 313 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
0b599603
UKK
314}
315
66de757c 316static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
0b599603
UKK
317 struct spi_imx_config *config)
318{
f62caccd
RG
319 u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0, dma = 0;
320 u32 tx_wml_cfg, rx_wml_cfg, rxt_wml_cfg;
9f6aa42b 321 u32 clk = config->speed_hz, delay, reg;
0b599603 322
f020c39e
SH
323 /*
324 * The hardware seems to have a race condition when changing modes. The
325 * current assumption is that the selection of the channel arrives
326 * earlier in the hardware than the mode bits when they are written at
327 * the same time.
328 * So set master mode for all channels as we do not support slave mode.
329 */
66de757c 330 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
0b599603
UKK
331
332 /* set clock speed */
6fd8b850 333 ctrl |= mx51_ecspi_clkdiv(spi_imx->spi_clk, config->speed_hz, &clk);
0b599603
UKK
334
335 /* set chip select to use */
66de757c 336 ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
0b599603 337
66de757c 338 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
0b599603 339
66de757c 340 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
0b599603
UKK
341
342 if (config->mode & SPI_CPHA)
66de757c 343 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
1476253c
AK
344 else
345 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
0b599603 346
c09b890b 347 if (config->mode & SPI_CPOL) {
66de757c 348 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
c09b890b 349 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
1476253c
AK
350 } else {
351 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
352 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
c09b890b 353 }
0b599603 354 if (config->mode & SPI_CS_HIGH)
66de757c 355 cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
1476253c
AK
356 else
357 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(config->cs);
0b599603 358
f677f17c
AB
359 /* CTRL register always go first to bring out controller from reset */
360 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
361
9f6aa42b
FE
362 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
363 if (config->mode & SPI_LOOP)
364 reg |= MX51_ECSPI_TESTREG_LBC;
365 else
366 reg &= ~MX51_ECSPI_TESTREG_LBC;
367 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
368
66de757c 369 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
0b599603 370
6fd8b850
MV
371 /*
372 * Wait until the changes in the configuration register CONFIGREG
373 * propagate into the hardware. It takes exactly one tick of the
374 * SCLK clock, but we will wait two SCLK clock just to be sure. The
375 * effect of the delay it takes for the hardware to apply changes
376 * is noticable if the SCLK clock run very slow. In such a case, if
377 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
378 * be asserted before the SCLK polarity changes, which would disrupt
379 * the SPI communication as the device on the other end would consider
380 * the change of SCLK polarity as a clock tick already.
381 */
382 delay = (2 * 1000000) / clk;
383 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
384 udelay(delay);
385 else /* SCLK is _very_ slow */
386 usleep_range(delay, delay + 10);
387
f62caccd
RG
388 /*
389 * Configure the DMA register: setup the watermark
390 * and enable DMA request.
391 */
392 if (spi_imx->dma_is_inited) {
393 dma = readl(spi_imx->base + MX51_ECSPI_DMA);
394
0dfbaa89
AB
395 rx_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_RX_WML_OFFSET;
396 tx_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_TX_WML_OFFSET;
397 rxt_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET;
f62caccd
RG
398 dma = (dma & ~MX51_ECSPI_DMA_TX_WML_MASK
399 & ~MX51_ECSPI_DMA_RX_WML_MASK
400 & ~MX51_ECSPI_DMA_RXT_WML_MASK)
401 | rx_wml_cfg | tx_wml_cfg | rxt_wml_cfg
402 |(1 << MX51_ECSPI_DMA_TEDEN_OFFSET)
403 |(1 << MX51_ECSPI_DMA_RXDEN_OFFSET)
404 |(1 << MX51_ECSPI_DMA_RXTDEN_OFFSET);
405
406 writel(dma, spi_imx->base + MX51_ECSPI_DMA);
407 }
408
0b599603
UKK
409 return 0;
410}
411
66de757c 412static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
0b599603 413{
66de757c 414 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
0b599603
UKK
415}
416
66de757c 417static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
0b599603
UKK
418{
419 /* drain receive buffer */
66de757c 420 while (mx51_ecspi_rx_available(spi_imx))
0b599603
UKK
421 readl(spi_imx->base + MXC_CSPIRXDATA);
422}
423
b5f3294f
SH
424#define MX31_INTREG_TEEN (1 << 0)
425#define MX31_INTREG_RREN (1 << 3)
426
427#define MX31_CSPICTRL_ENABLE (1 << 0)
428#define MX31_CSPICTRL_MASTER (1 << 1)
429#define MX31_CSPICTRL_XCH (1 << 2)
430#define MX31_CSPICTRL_POL (1 << 4)
431#define MX31_CSPICTRL_PHA (1 << 5)
432#define MX31_CSPICTRL_SSCTL (1 << 6)
433#define MX31_CSPICTRL_SSPOL (1 << 7)
434#define MX31_CSPICTRL_BC_SHIFT 8
435#define MX35_CSPICTRL_BL_SHIFT 20
436#define MX31_CSPICTRL_CS_SHIFT 24
437#define MX35_CSPICTRL_CS_SHIFT 12
438#define MX31_CSPICTRL_DR_SHIFT 16
439
440#define MX31_CSPISTATUS 0x14
441#define MX31_STATUS_RR (1 << 3)
442
443/* These functions also work for the i.MX35, but be aware that
444 * the i.MX35 has a slightly different register layout for bits
445 * we do not use here.
446 */
f4ba6315 447static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
448{
449 unsigned int val = 0;
450
451 if (enable & MXC_INT_TE)
452 val |= MX31_INTREG_TEEN;
453 if (enable & MXC_INT_RR)
454 val |= MX31_INTREG_RREN;
455
6cdeb002 456 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
457}
458
f4ba6315 459static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
460{
461 unsigned int reg;
462
6cdeb002 463 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 464 reg |= MX31_CSPICTRL_XCH;
6cdeb002 465 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
466}
467
2a64a90a 468static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
1723e66b
UKK
469 struct spi_imx_config *config)
470{
471 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
3b2aa89e 472 int cs = spi_imx->chipselect[config->cs];
1723e66b
UKK
473
474 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
475 MX31_CSPICTRL_DR_SHIFT;
476
04ee5854 477 if (is_imx35_cspi(spi_imx)) {
2a64a90a
SG
478 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
479 reg |= MX31_CSPICTRL_SSCTL;
480 } else {
481 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
482 }
1723e66b
UKK
483
484 if (config->mode & SPI_CPHA)
485 reg |= MX31_CSPICTRL_PHA;
486 if (config->mode & SPI_CPOL)
487 reg |= MX31_CSPICTRL_POL;
488 if (config->mode & SPI_CS_HIGH)
489 reg |= MX31_CSPICTRL_SSPOL;
3b2aa89e 490 if (cs < 0)
2a64a90a 491 reg |= (cs + 32) <<
04ee5854
SG
492 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
493 MX31_CSPICTRL_CS_SHIFT);
1723e66b
UKK
494
495 writel(reg, spi_imx->base + MXC_CSPICTRL);
496
497 return 0;
498}
499
f4ba6315 500static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 501{
6cdeb002 502 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
b5f3294f
SH
503}
504
2a64a90a 505static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
506{
507 /* drain receive buffer */
2a64a90a 508 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
1723e66b
UKK
509 readl(spi_imx->base + MXC_CSPIRXDATA);
510}
511
3451fb15
SG
512#define MX21_INTREG_RR (1 << 4)
513#define MX21_INTREG_TEEN (1 << 9)
514#define MX21_INTREG_RREN (1 << 13)
515
516#define MX21_CSPICTRL_POL (1 << 5)
517#define MX21_CSPICTRL_PHA (1 << 6)
518#define MX21_CSPICTRL_SSPOL (1 << 8)
519#define MX21_CSPICTRL_XCH (1 << 9)
520#define MX21_CSPICTRL_ENABLE (1 << 10)
521#define MX21_CSPICTRL_MASTER (1 << 11)
522#define MX21_CSPICTRL_DR_SHIFT 14
523#define MX21_CSPICTRL_CS_SHIFT 19
524
525static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
526{
527 unsigned int val = 0;
528
529 if (enable & MXC_INT_TE)
3451fb15 530 val |= MX21_INTREG_TEEN;
b5f3294f 531 if (enable & MXC_INT_RR)
3451fb15 532 val |= MX21_INTREG_RREN;
b5f3294f 533
6cdeb002 534 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
535}
536
3451fb15 537static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
538{
539 unsigned int reg;
540
6cdeb002 541 reg = readl(spi_imx->base + MXC_CSPICTRL);
3451fb15 542 reg |= MX21_CSPICTRL_XCH;
6cdeb002 543 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
544}
545
3451fb15 546static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
6cdeb002 547 struct spi_imx_config *config)
b5f3294f 548{
3451fb15 549 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
3b2aa89e 550 int cs = spi_imx->chipselect[config->cs];
04ee5854 551 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
b5f3294f 552
04ee5854 553 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
3451fb15 554 MX21_CSPICTRL_DR_SHIFT;
b5f3294f
SH
555 reg |= config->bpw - 1;
556
557 if (config->mode & SPI_CPHA)
3451fb15 558 reg |= MX21_CSPICTRL_PHA;
b5f3294f 559 if (config->mode & SPI_CPOL)
3451fb15 560 reg |= MX21_CSPICTRL_POL;
b5f3294f 561 if (config->mode & SPI_CS_HIGH)
3451fb15 562 reg |= MX21_CSPICTRL_SSPOL;
3b2aa89e 563 if (cs < 0)
3451fb15 564 reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
b5f3294f 565
6cdeb002 566 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
567
568 return 0;
569}
570
3451fb15 571static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 572{
3451fb15 573 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
b5f3294f
SH
574}
575
3451fb15 576static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
577{
578 writel(1, spi_imx->base + MXC_RESET);
579}
580
b5f3294f
SH
581#define MX1_INTREG_RR (1 << 3)
582#define MX1_INTREG_TEEN (1 << 8)
583#define MX1_INTREG_RREN (1 << 11)
584
585#define MX1_CSPICTRL_POL (1 << 4)
586#define MX1_CSPICTRL_PHA (1 << 5)
587#define MX1_CSPICTRL_XCH (1 << 8)
588#define MX1_CSPICTRL_ENABLE (1 << 9)
589#define MX1_CSPICTRL_MASTER (1 << 10)
590#define MX1_CSPICTRL_DR_SHIFT 13
591
f4ba6315 592static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
593{
594 unsigned int val = 0;
595
596 if (enable & MXC_INT_TE)
597 val |= MX1_INTREG_TEEN;
598 if (enable & MXC_INT_RR)
599 val |= MX1_INTREG_RREN;
600
6cdeb002 601 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
602}
603
f4ba6315 604static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
605{
606 unsigned int reg;
607
6cdeb002 608 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 609 reg |= MX1_CSPICTRL_XCH;
6cdeb002 610 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
611}
612
f4ba6315 613static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
6cdeb002 614 struct spi_imx_config *config)
b5f3294f
SH
615{
616 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
617
6cdeb002 618 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
b5f3294f
SH
619 MX1_CSPICTRL_DR_SHIFT;
620 reg |= config->bpw - 1;
621
622 if (config->mode & SPI_CPHA)
623 reg |= MX1_CSPICTRL_PHA;
624 if (config->mode & SPI_CPOL)
625 reg |= MX1_CSPICTRL_POL;
626
6cdeb002 627 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
628
629 return 0;
630}
631
f4ba6315 632static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 633{
6cdeb002 634 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
b5f3294f
SH
635}
636
1723e66b
UKK
637static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
638{
639 writel(1, spi_imx->base + MXC_RESET);
640}
641
04ee5854
SG
642static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
643 .intctrl = mx1_intctrl,
644 .config = mx1_config,
645 .trigger = mx1_trigger,
646 .rx_available = mx1_rx_available,
647 .reset = mx1_reset,
648 .devtype = IMX1_CSPI,
649};
650
651static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
652 .intctrl = mx21_intctrl,
653 .config = mx21_config,
654 .trigger = mx21_trigger,
655 .rx_available = mx21_rx_available,
656 .reset = mx21_reset,
657 .devtype = IMX21_CSPI,
658};
659
660static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
661 /* i.mx27 cspi shares the functions with i.mx21 one */
662 .intctrl = mx21_intctrl,
663 .config = mx21_config,
664 .trigger = mx21_trigger,
665 .rx_available = mx21_rx_available,
666 .reset = mx21_reset,
667 .devtype = IMX27_CSPI,
668};
669
670static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
671 .intctrl = mx31_intctrl,
672 .config = mx31_config,
673 .trigger = mx31_trigger,
674 .rx_available = mx31_rx_available,
675 .reset = mx31_reset,
676 .devtype = IMX31_CSPI,
677};
678
679static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
680 /* i.mx35 and later cspi shares the functions with i.mx31 one */
681 .intctrl = mx31_intctrl,
682 .config = mx31_config,
683 .trigger = mx31_trigger,
684 .rx_available = mx31_rx_available,
685 .reset = mx31_reset,
686 .devtype = IMX35_CSPI,
687};
688
689static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
690 .intctrl = mx51_ecspi_intctrl,
691 .config = mx51_ecspi_config,
692 .trigger = mx51_ecspi_trigger,
693 .rx_available = mx51_ecspi_rx_available,
694 .reset = mx51_ecspi_reset,
695 .devtype = IMX51_ECSPI,
696};
697
db1b8200 698static const struct platform_device_id spi_imx_devtype[] = {
04ee5854
SG
699 {
700 .name = "imx1-cspi",
701 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
702 }, {
703 .name = "imx21-cspi",
704 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
705 }, {
706 .name = "imx27-cspi",
707 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
708 }, {
709 .name = "imx31-cspi",
710 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
711 }, {
712 .name = "imx35-cspi",
713 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
714 }, {
715 .name = "imx51-ecspi",
716 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
717 }, {
718 /* sentinel */
719 }
f4ba6315
UKK
720};
721
22a85e4c
SG
722static const struct of_device_id spi_imx_dt_ids[] = {
723 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
724 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
725 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
726 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
727 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
728 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
729 { /* sentinel */ }
730};
27743e0b 731MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
22a85e4c 732
6cdeb002 733static void spi_imx_chipselect(struct spi_device *spi, int is_active)
b5f3294f 734{
6cdeb002 735 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
6cdeb002 736 int gpio = spi_imx->chipselect[spi->chip_select];
e6a0a8bf
UKK
737 int active = is_active != BITBANG_CS_INACTIVE;
738 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
b5f3294f 739
8b17e055 740 if (!gpio_is_valid(gpio))
b5f3294f 741 return;
b5f3294f 742
e6a0a8bf 743 gpio_set_value(gpio, dev_is_lowactive ^ active);
b5f3294f
SH
744}
745
6cdeb002 746static void spi_imx_push(struct spi_imx_data *spi_imx)
b5f3294f 747{
04ee5854 748 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
6cdeb002 749 if (!spi_imx->count)
b5f3294f 750 break;
6cdeb002
UKK
751 spi_imx->tx(spi_imx);
752 spi_imx->txfifo++;
b5f3294f
SH
753 }
754
edd501bb 755 spi_imx->devtype_data->trigger(spi_imx);
b5f3294f
SH
756}
757
6cdeb002 758static irqreturn_t spi_imx_isr(int irq, void *dev_id)
b5f3294f 759{
6cdeb002 760 struct spi_imx_data *spi_imx = dev_id;
b5f3294f 761
edd501bb 762 while (spi_imx->devtype_data->rx_available(spi_imx)) {
6cdeb002
UKK
763 spi_imx->rx(spi_imx);
764 spi_imx->txfifo--;
b5f3294f
SH
765 }
766
6cdeb002
UKK
767 if (spi_imx->count) {
768 spi_imx_push(spi_imx);
b5f3294f
SH
769 return IRQ_HANDLED;
770 }
771
6cdeb002 772 if (spi_imx->txfifo) {
b5f3294f
SH
773 /* No data left to push, but still waiting for rx data,
774 * enable receive data available interrupt.
775 */
edd501bb 776 spi_imx->devtype_data->intctrl(
f4ba6315 777 spi_imx, MXC_INT_RR);
b5f3294f
SH
778 return IRQ_HANDLED;
779 }
780
edd501bb 781 spi_imx->devtype_data->intctrl(spi_imx, 0);
6cdeb002 782 complete(&spi_imx->xfer_done);
b5f3294f
SH
783
784 return IRQ_HANDLED;
785}
786
6cdeb002 787static int spi_imx_setupxfer(struct spi_device *spi,
b5f3294f
SH
788 struct spi_transfer *t)
789{
6cdeb002
UKK
790 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
791 struct spi_imx_config config;
b5f3294f
SH
792
793 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
794 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
795 config.mode = spi->mode;
3b2aa89e 796 config.cs = spi->chip_select;
b5f3294f 797
462d26b5
SH
798 if (!config.speed_hz)
799 config.speed_hz = spi->max_speed_hz;
800 if (!config.bpw)
801 config.bpw = spi->bits_per_word;
462d26b5 802
e6a0a8bf
UKK
803 /* Initialize the functions for transfer */
804 if (config.bpw <= 8) {
805 spi_imx->rx = spi_imx_buf_rx_u8;
806 spi_imx->tx = spi_imx_buf_tx_u8;
807 } else if (config.bpw <= 16) {
808 spi_imx->rx = spi_imx_buf_rx_u16;
809 spi_imx->tx = spi_imx_buf_tx_u16;
6051426f 810 } else {
e6a0a8bf
UKK
811 spi_imx->rx = spi_imx_buf_rx_u32;
812 spi_imx->tx = spi_imx_buf_tx_u32;
24778be2 813 }
e6a0a8bf 814
edd501bb 815 spi_imx->devtype_data->config(spi_imx, &config);
b5f3294f
SH
816
817 return 0;
818}
819
f62caccd
RG
820static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
821{
822 struct spi_master *master = spi_imx->bitbang.master;
823
824 if (master->dma_rx) {
825 dma_release_channel(master->dma_rx);
826 master->dma_rx = NULL;
827 }
828
829 if (master->dma_tx) {
830 dma_release_channel(master->dma_tx);
831 master->dma_tx = NULL;
832 }
833
834 spi_imx->dma_is_inited = 0;
835}
836
837static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
838 struct spi_master *master,
839 const struct resource *res)
840{
841 struct dma_slave_config slave_config = {};
842 int ret;
843
a02bb401
RG
844 /* use pio mode for i.mx6dl chip TKT238285 */
845 if (of_machine_is_compatible("fsl,imx6dl"))
846 return 0;
847
0dfbaa89
AB
848 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
849
f62caccd 850 /* Prepare for TX DMA: */
3760047a
AB
851 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
852 if (IS_ERR(master->dma_tx)) {
853 ret = PTR_ERR(master->dma_tx);
854 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
855 master->dma_tx = NULL;
f62caccd
RG
856 goto err;
857 }
858
859 slave_config.direction = DMA_MEM_TO_DEV;
860 slave_config.dst_addr = res->start + MXC_CSPITXDATA;
861 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
0dfbaa89 862 slave_config.dst_maxburst = spi_imx->wml;
f62caccd
RG
863 ret = dmaengine_slave_config(master->dma_tx, &slave_config);
864 if (ret) {
865 dev_err(dev, "error in TX dma configuration.\n");
866 goto err;
867 }
868
869 /* Prepare for RX : */
3760047a
AB
870 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
871 if (IS_ERR(master->dma_rx)) {
872 ret = PTR_ERR(master->dma_rx);
873 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
874 master->dma_rx = NULL;
f62caccd
RG
875 goto err;
876 }
877
878 slave_config.direction = DMA_DEV_TO_MEM;
879 slave_config.src_addr = res->start + MXC_CSPIRXDATA;
880 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
0dfbaa89 881 slave_config.src_maxburst = spi_imx->wml;
f62caccd
RG
882 ret = dmaengine_slave_config(master->dma_rx, &slave_config);
883 if (ret) {
884 dev_err(dev, "error in RX dma configuration.\n");
885 goto err;
886 }
887
888 init_completion(&spi_imx->dma_rx_completion);
889 init_completion(&spi_imx->dma_tx_completion);
890 master->can_dma = spi_imx_can_dma;
891 master->max_dma_len = MAX_SDMA_BD_BYTES;
892 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
893 SPI_MASTER_MUST_TX;
894 spi_imx->dma_is_inited = 1;
895
896 return 0;
897err:
898 spi_imx_sdma_exit(spi_imx);
899 return ret;
900}
901
902static void spi_imx_dma_rx_callback(void *cookie)
903{
904 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
905
906 complete(&spi_imx->dma_rx_completion);
907}
908
909static void spi_imx_dma_tx_callback(void *cookie)
910{
911 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
912
913 complete(&spi_imx->dma_tx_completion);
914}
915
916static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
917 struct spi_transfer *transfer)
918{
919 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
920 int ret;
56536a7f 921 unsigned long timeout;
f62caccd
RG
922 u32 dma;
923 int left;
924 struct spi_master *master = spi_imx->bitbang.master;
925 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
926
927 if (tx) {
928 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
e8361f70 929 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
f62caccd
RG
930 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
931 if (!desc_tx)
932 goto no_dma;
933
934 desc_tx->callback = spi_imx_dma_tx_callback;
935 desc_tx->callback_param = (void *)spi_imx;
936 dmaengine_submit(desc_tx);
937 }
938
939 if (rx) {
940 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
e8361f70 941 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
f62caccd
RG
942 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
943 if (!desc_rx)
944 goto no_dma;
945
946 desc_rx->callback = spi_imx_dma_rx_callback;
947 desc_rx->callback_param = (void *)spi_imx;
948 dmaengine_submit(desc_rx);
949 }
950
951 reinit_completion(&spi_imx->dma_rx_completion);
952 reinit_completion(&spi_imx->dma_tx_completion);
953
954 /* Trigger the cspi module. */
955 spi_imx->dma_finished = 0;
956
957 dma = readl(spi_imx->base + MX51_ECSPI_DMA);
958 dma = dma & (~MX51_ECSPI_DMA_RXT_WML_MASK);
959 /* Change RX_DMA_LENGTH trigger dma fetch tail data */
0dfbaa89 960 left = transfer->len % spi_imx->wml;
f62caccd
RG
961 if (left)
962 writel(dma | (left << MX51_ECSPI_DMA_RXT_WML_OFFSET),
963 spi_imx->base + MX51_ECSPI_DMA);
fab44ef1
AB
964 /*
965 * Set these order to avoid potential RX overflow. The overflow may
966 * happen if we enable SPI HW before starting RX DMA due to rescheduling
967 * for another task and/or interrupt.
968 * So RX DMA enabled first to make sure data would be read out from FIFO
969 * ASAP. TX DMA enabled next to start filling TX FIFO with new data.
970 * And finaly SPI HW enabled to start actual data transfer.
971 */
972 dma_async_issue_pending(master->dma_rx);
973 dma_async_issue_pending(master->dma_tx);
f62caccd
RG
974 spi_imx->devtype_data->trigger(spi_imx);
975
f62caccd 976 /* Wait SDMA to finish the data transfer.*/
56536a7f 977 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
f62caccd 978 IMX_DMA_TIMEOUT);
56536a7f 979 if (!timeout) {
f62caccd
RG
980 pr_warn("%s %s: I/O Error in DMA TX\n",
981 dev_driver_string(&master->dev),
982 dev_name(&master->dev));
983 dmaengine_terminate_all(master->dma_tx);
e47b33c0 984 dmaengine_terminate_all(master->dma_rx);
f62caccd 985 } else {
56536a7f
NMG
986 timeout = wait_for_completion_timeout(
987 &spi_imx->dma_rx_completion, IMX_DMA_TIMEOUT);
988 if (!timeout) {
f62caccd
RG
989 pr_warn("%s %s: I/O Error in DMA RX\n",
990 dev_driver_string(&master->dev),
991 dev_name(&master->dev));
992 spi_imx->devtype_data->reset(spi_imx);
993 dmaengine_terminate_all(master->dma_rx);
994 }
0dfbaa89 995 dma &= ~MX51_ECSPI_DMA_RXT_WML_MASK;
f62caccd 996 writel(dma |
0dfbaa89 997 spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET,
f62caccd
RG
998 spi_imx->base + MX51_ECSPI_DMA);
999 }
1000
1001 spi_imx->dma_finished = 1;
1002 spi_imx->devtype_data->trigger(spi_imx);
1003
56536a7f 1004 if (!timeout)
f62caccd 1005 ret = -ETIMEDOUT;
56536a7f 1006 else
f62caccd
RG
1007 ret = transfer->len;
1008
1009 return ret;
1010
1011no_dma:
1012 pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
1013 dev_driver_string(&master->dev),
1014 dev_name(&master->dev));
1015 return -EAGAIN;
1016}
1017
1018static int spi_imx_pio_transfer(struct spi_device *spi,
b5f3294f
SH
1019 struct spi_transfer *transfer)
1020{
6cdeb002 1021 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
b5f3294f 1022
6cdeb002
UKK
1023 spi_imx->tx_buf = transfer->tx_buf;
1024 spi_imx->rx_buf = transfer->rx_buf;
1025 spi_imx->count = transfer->len;
1026 spi_imx->txfifo = 0;
b5f3294f 1027
aa0fe826 1028 reinit_completion(&spi_imx->xfer_done);
b5f3294f 1029
6cdeb002 1030 spi_imx_push(spi_imx);
b5f3294f 1031
edd501bb 1032 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
b5f3294f 1033
6cdeb002 1034 wait_for_completion(&spi_imx->xfer_done);
b5f3294f
SH
1035
1036 return transfer->len;
1037}
1038
f62caccd
RG
1039static int spi_imx_transfer(struct spi_device *spi,
1040 struct spi_transfer *transfer)
1041{
1042 int ret;
1043 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1044
1045 if (spi_imx->bitbang.master->can_dma &&
1046 spi_imx_can_dma(spi_imx->bitbang.master, spi, transfer)) {
1047 spi_imx->usedma = true;
1048 ret = spi_imx_dma_transfer(spi_imx, transfer);
1049 if (ret != -EAGAIN)
1050 return ret;
1051 }
1052 spi_imx->usedma = false;
1053
1054 return spi_imx_pio_transfer(spi, transfer);
1055}
1056
6cdeb002 1057static int spi_imx_setup(struct spi_device *spi)
b5f3294f 1058{
6c23e5d4
SH
1059 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1060 int gpio = spi_imx->chipselect[spi->chip_select];
1061
f4d4ecfe 1062 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
b5f3294f
SH
1063 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1064
8b17e055 1065 if (gpio_is_valid(gpio))
6c23e5d4
SH
1066 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
1067
6cdeb002 1068 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
b5f3294f
SH
1069
1070 return 0;
1071}
1072
6cdeb002 1073static void spi_imx_cleanup(struct spi_device *spi)
b5f3294f
SH
1074{
1075}
1076
9e556dcc
HS
1077static int
1078spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1079{
1080 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1081 int ret;
1082
1083 ret = clk_enable(spi_imx->clk_per);
1084 if (ret)
1085 return ret;
1086
1087 ret = clk_enable(spi_imx->clk_ipg);
1088 if (ret) {
1089 clk_disable(spi_imx->clk_per);
1090 return ret;
1091 }
1092
1093 return 0;
1094}
1095
1096static int
1097spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1098{
1099 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1100
1101 clk_disable(spi_imx->clk_ipg);
1102 clk_disable(spi_imx->clk_per);
1103 return 0;
1104}
1105
fd4a319b 1106static int spi_imx_probe(struct platform_device *pdev)
b5f3294f 1107{
22a85e4c
SG
1108 struct device_node *np = pdev->dev.of_node;
1109 const struct of_device_id *of_id =
1110 of_match_device(spi_imx_dt_ids, &pdev->dev);
1111 struct spi_imx_master *mxc_platform_info =
1112 dev_get_platdata(&pdev->dev);
b5f3294f 1113 struct spi_master *master;
6cdeb002 1114 struct spi_imx_data *spi_imx;
b5f3294f 1115 struct resource *res;
4b5d6aad 1116 int i, ret, num_cs, irq;
b5f3294f 1117
22a85e4c 1118 if (!np && !mxc_platform_info) {
b5f3294f
SH
1119 dev_err(&pdev->dev, "can't get the platform data\n");
1120 return -EINVAL;
1121 }
1122
22a85e4c 1123 ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
39ec0d38
LW
1124 if (ret < 0) {
1125 if (mxc_platform_info)
1126 num_cs = mxc_platform_info->num_chipselect;
1127 else
1128 return ret;
1129 }
22a85e4c 1130
c2387cb9
SG
1131 master = spi_alloc_master(&pdev->dev,
1132 sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
b5f3294f
SH
1133 if (!master)
1134 return -ENOMEM;
1135
1136 platform_set_drvdata(pdev, master);
1137
24778be2 1138 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
b5f3294f 1139 master->bus_num = pdev->id;
c2387cb9 1140 master->num_chipselect = num_cs;
b5f3294f 1141
6cdeb002 1142 spi_imx = spi_master_get_devdata(master);
94c69f76 1143 spi_imx->bitbang.master = master;
b5f3294f 1144
4686d1c3
AB
1145 spi_imx->devtype_data = of_id ? of_id->data :
1146 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1147
b5f3294f 1148 for (i = 0; i < master->num_chipselect; i++) {
22a85e4c 1149 int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
8b17e055 1150 if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
22a85e4c 1151 cs_gpio = mxc_platform_info->chipselect[i];
4cc122ac
FE
1152
1153 spi_imx->chipselect[i] = cs_gpio;
8b17e055 1154 if (!gpio_is_valid(cs_gpio))
b5f3294f 1155 continue;
4cc122ac 1156
130b82c0
FE
1157 ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
1158 DRIVER_NAME);
b5f3294f 1159 if (ret) {
bbd050af 1160 dev_err(&pdev->dev, "can't get cs gpios\n");
130b82c0 1161 goto out_master_put;
b5f3294f 1162 }
b5f3294f
SH
1163 }
1164
6cdeb002
UKK
1165 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1166 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1167 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1168 spi_imx->bitbang.master->setup = spi_imx_setup;
1169 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
9e556dcc
HS
1170 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1171 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
4686d1c3
AB
1172 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1173 if (is_imx51_ecspi(spi_imx))
1174 spi_imx->bitbang.master->mode_bits |= SPI_LOOP;
b5f3294f 1175
6cdeb002 1176 init_completion(&spi_imx->xfer_done);
b5f3294f
SH
1177
1178 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
130b82c0
FE
1179 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1180 if (IS_ERR(spi_imx->base)) {
1181 ret = PTR_ERR(spi_imx->base);
1182 goto out_master_put;
b5f3294f
SH
1183 }
1184
4b5d6aad
FE
1185 irq = platform_get_irq(pdev, 0);
1186 if (irq < 0) {
1187 ret = irq;
130b82c0 1188 goto out_master_put;
b5f3294f
SH
1189 }
1190
4b5d6aad 1191 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
8fc39b51 1192 dev_name(&pdev->dev), spi_imx);
b5f3294f 1193 if (ret) {
4b5d6aad 1194 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
130b82c0 1195 goto out_master_put;
b5f3294f
SH
1196 }
1197
aa29d840
SH
1198 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1199 if (IS_ERR(spi_imx->clk_ipg)) {
1200 ret = PTR_ERR(spi_imx->clk_ipg);
130b82c0 1201 goto out_master_put;
b5f3294f
SH
1202 }
1203
aa29d840
SH
1204 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1205 if (IS_ERR(spi_imx->clk_per)) {
1206 ret = PTR_ERR(spi_imx->clk_per);
130b82c0 1207 goto out_master_put;
aa29d840
SH
1208 }
1209
83174626
FE
1210 ret = clk_prepare_enable(spi_imx->clk_per);
1211 if (ret)
1212 goto out_master_put;
1213
1214 ret = clk_prepare_enable(spi_imx->clk_ipg);
1215 if (ret)
1216 goto out_put_per;
aa29d840
SH
1217
1218 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
f62caccd
RG
1219 /*
1220 * Only validated on i.mx6 now, can remove the constrain if validated on
1221 * other chips.
1222 */
3760047a
AB
1223 if (is_imx51_ecspi(spi_imx)) {
1224 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master, res);
1225 if (ret < 0)
1226 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1227 ret);
1228 }
b5f3294f 1229
edd501bb 1230 spi_imx->devtype_data->reset(spi_imx);
ce1807b2 1231
edd501bb 1232 spi_imx->devtype_data->intctrl(spi_imx, 0);
b5f3294f 1233
22a85e4c 1234 master->dev.of_node = pdev->dev.of_node;
6cdeb002 1235 ret = spi_bitbang_start(&spi_imx->bitbang);
b5f3294f
SH
1236 if (ret) {
1237 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1238 goto out_clk_put;
1239 }
1240
1241 dev_info(&pdev->dev, "probed\n");
1242
9e556dcc
HS
1243 clk_disable(spi_imx->clk_ipg);
1244 clk_disable(spi_imx->clk_per);
b5f3294f
SH
1245 return ret;
1246
1247out_clk_put:
aa29d840 1248 clk_disable_unprepare(spi_imx->clk_ipg);
83174626
FE
1249out_put_per:
1250 clk_disable_unprepare(spi_imx->clk_per);
130b82c0 1251out_master_put:
b5f3294f 1252 spi_master_put(master);
130b82c0 1253
b5f3294f
SH
1254 return ret;
1255}
1256
fd4a319b 1257static int spi_imx_remove(struct platform_device *pdev)
b5f3294f
SH
1258{
1259 struct spi_master *master = platform_get_drvdata(pdev);
6cdeb002 1260 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
b5f3294f 1261
6cdeb002 1262 spi_bitbang_stop(&spi_imx->bitbang);
b5f3294f 1263
6cdeb002 1264 writel(0, spi_imx->base + MXC_CSPICTRL);
fd40dccb
PDM
1265 clk_unprepare(spi_imx->clk_ipg);
1266 clk_unprepare(spi_imx->clk_per);
f62caccd 1267 spi_imx_sdma_exit(spi_imx);
b5f3294f
SH
1268 spi_master_put(master);
1269
b5f3294f
SH
1270 return 0;
1271}
1272
6cdeb002 1273static struct platform_driver spi_imx_driver = {
b5f3294f
SH
1274 .driver = {
1275 .name = DRIVER_NAME,
22a85e4c 1276 .of_match_table = spi_imx_dt_ids,
b5f3294f 1277 },
f4ba6315 1278 .id_table = spi_imx_devtype,
6cdeb002 1279 .probe = spi_imx_probe,
fd4a319b 1280 .remove = spi_imx_remove,
b5f3294f 1281};
940ab889 1282module_platform_driver(spi_imx_driver);
b5f3294f
SH
1283
1284MODULE_DESCRIPTION("SPI Master Controller driver");
1285MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1286MODULE_LICENSE("GPL");
3133fba3 1287MODULE_ALIAS("platform:" DRIVER_NAME);
This page took 0.423645 seconds and 5 git commands to generate.