Linux 3.1-rc6
[deliverable/linux.git] / drivers / spi / spi-imx.c
CommitLineData
b5f3294f
SH
1/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
24#include <linux/err.h>
25#include <linux/gpio.h>
26#include <linux/init.h>
27#include <linux/interrupt.h>
28#include <linux/io.h>
29#include <linux/irq.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/platform_device.h>
5a0e3ad6 33#include <linux/slab.h>
b5f3294f
SH
34#include <linux/spi/spi.h>
35#include <linux/spi/spi_bitbang.h>
36#include <linux/types.h>
22a85e4c
SG
37#include <linux/of.h>
38#include <linux/of_device.h>
39#include <linux/of_gpio.h>
b5f3294f
SH
40
41#include <mach/spi.h>
42
43#define DRIVER_NAME "spi_imx"
44
45#define MXC_CSPIRXDATA 0x00
46#define MXC_CSPITXDATA 0x04
47#define MXC_CSPICTRL 0x08
48#define MXC_CSPIINT 0x0c
49#define MXC_RESET 0x1c
50
51/* generic defines to abstract from the different register layouts */
52#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
53#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
54
6cdeb002 55struct spi_imx_config {
b5f3294f
SH
56 unsigned int speed_hz;
57 unsigned int bpw;
58 unsigned int mode;
3b2aa89e 59 u8 cs;
b5f3294f
SH
60};
61
f4ba6315 62enum spi_imx_devtype {
04ee5854
SG
63 IMX1_CSPI,
64 IMX21_CSPI,
65 IMX27_CSPI,
66 IMX31_CSPI,
67 IMX35_CSPI, /* CSPI on all i.mx except above */
68 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
f4ba6315
UKK
69};
70
71struct spi_imx_data;
72
73struct spi_imx_devtype_data {
74 void (*intctrl)(struct spi_imx_data *, int);
75 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
76 void (*trigger)(struct spi_imx_data *);
77 int (*rx_available)(struct spi_imx_data *);
1723e66b 78 void (*reset)(struct spi_imx_data *);
04ee5854 79 enum spi_imx_devtype devtype;
f4ba6315
UKK
80};
81
6cdeb002 82struct spi_imx_data {
b5f3294f
SH
83 struct spi_bitbang bitbang;
84
85 struct completion xfer_done;
86 void *base;
87 int irq;
88 struct clk *clk;
89 unsigned long spi_clk;
b5f3294f
SH
90
91 unsigned int count;
6cdeb002
UKK
92 void (*tx)(struct spi_imx_data *);
93 void (*rx)(struct spi_imx_data *);
b5f3294f
SH
94 void *rx_buf;
95 const void *tx_buf;
96 unsigned int txfifo; /* number of words pushed in tx FIFO */
97
edd501bb 98 struct spi_imx_devtype_data *devtype_data;
c2387cb9 99 int chipselect[0];
b5f3294f
SH
100};
101
04ee5854
SG
102static inline int is_imx27_cspi(struct spi_imx_data *d)
103{
104 return d->devtype_data->devtype == IMX27_CSPI;
105}
106
107static inline int is_imx35_cspi(struct spi_imx_data *d)
108{
109 return d->devtype_data->devtype == IMX35_CSPI;
110}
111
112static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
113{
114 return (d->devtype_data->devtype == IMX51_ECSPI) ? 64 : 8;
115}
116
b5f3294f 117#define MXC_SPI_BUF_RX(type) \
6cdeb002 118static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
b5f3294f 119{ \
6cdeb002 120 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
b5f3294f 121 \
6cdeb002
UKK
122 if (spi_imx->rx_buf) { \
123 *(type *)spi_imx->rx_buf = val; \
124 spi_imx->rx_buf += sizeof(type); \
b5f3294f
SH
125 } \
126}
127
128#define MXC_SPI_BUF_TX(type) \
6cdeb002 129static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
b5f3294f
SH
130{ \
131 type val = 0; \
132 \
6cdeb002
UKK
133 if (spi_imx->tx_buf) { \
134 val = *(type *)spi_imx->tx_buf; \
135 spi_imx->tx_buf += sizeof(type); \
b5f3294f
SH
136 } \
137 \
6cdeb002 138 spi_imx->count -= sizeof(type); \
b5f3294f 139 \
6cdeb002 140 writel(val, spi_imx->base + MXC_CSPITXDATA); \
b5f3294f
SH
141}
142
143MXC_SPI_BUF_RX(u8)
144MXC_SPI_BUF_TX(u8)
145MXC_SPI_BUF_RX(u16)
146MXC_SPI_BUF_TX(u16)
147MXC_SPI_BUF_RX(u32)
148MXC_SPI_BUF_TX(u32)
149
150/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
151 * (which is currently not the case in this driver)
152 */
153static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
154 256, 384, 512, 768, 1024};
155
156/* MX21, MX27 */
6cdeb002 157static unsigned int spi_imx_clkdiv_1(unsigned int fin,
04ee5854 158 unsigned int fspi, unsigned int max)
b5f3294f 159{
04ee5854 160 int i;
b5f3294f
SH
161
162 for (i = 2; i < max; i++)
163 if (fspi * mxc_clkdivs[i] >= fin)
164 return i;
165
166 return max;
167}
168
0b599603 169/* MX1, MX31, MX35, MX51 CSPI */
6cdeb002 170static unsigned int spi_imx_clkdiv_2(unsigned int fin,
b5f3294f
SH
171 unsigned int fspi)
172{
173 int i, div = 4;
174
175 for (i = 0; i < 7; i++) {
176 if (fspi * div >= fin)
177 return i;
178 div <<= 1;
179 }
180
181 return 7;
182}
183
66de757c
SG
184#define MX51_ECSPI_CTRL 0x08
185#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
186#define MX51_ECSPI_CTRL_XCH (1 << 2)
187#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
188#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
189#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
190#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
191#define MX51_ECSPI_CTRL_BL_OFFSET 20
192
193#define MX51_ECSPI_CONFIG 0x0c
194#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
195#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
196#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
197#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
198
199#define MX51_ECSPI_INT 0x10
200#define MX51_ECSPI_INT_TEEN (1 << 0)
201#define MX51_ECSPI_INT_RREN (1 << 3)
202
203#define MX51_ECSPI_STAT 0x18
204#define MX51_ECSPI_STAT_RR (1 << 3)
0b599603
UKK
205
206/* MX51 eCSPI */
66de757c 207static unsigned int mx51_ecspi_clkdiv(unsigned int fin, unsigned int fspi)
0b599603
UKK
208{
209 /*
210 * there are two 4-bit dividers, the pre-divider divides by
211 * $pre, the post-divider by 2^$post
212 */
213 unsigned int pre, post;
214
215 if (unlikely(fspi > fin))
216 return 0;
217
218 post = fls(fin) - fls(fspi);
219 if (fin > fspi << post)
220 post++;
221
222 /* now we have: (fin <= fspi << post) with post being minimal */
223
224 post = max(4U, post) - 4;
225 if (unlikely(post > 0xf)) {
226 pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
227 __func__, fspi, fin);
228 return 0xff;
229 }
230
231 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
232
233 pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
234 __func__, fin, fspi, post, pre);
66de757c
SG
235 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
236 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
0b599603
UKK
237}
238
66de757c 239static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
0b599603
UKK
240{
241 unsigned val = 0;
242
243 if (enable & MXC_INT_TE)
66de757c 244 val |= MX51_ECSPI_INT_TEEN;
0b599603
UKK
245
246 if (enable & MXC_INT_RR)
66de757c 247 val |= MX51_ECSPI_INT_RREN;
0b599603 248
66de757c 249 writel(val, spi_imx->base + MX51_ECSPI_INT);
0b599603
UKK
250}
251
66de757c 252static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
0b599603
UKK
253{
254 u32 reg;
255
66de757c
SG
256 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
257 reg |= MX51_ECSPI_CTRL_XCH;
258 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
0b599603
UKK
259}
260
66de757c 261static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
0b599603
UKK
262 struct spi_imx_config *config)
263{
66de757c 264 u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0;
0b599603 265
f020c39e
SH
266 /*
267 * The hardware seems to have a race condition when changing modes. The
268 * current assumption is that the selection of the channel arrives
269 * earlier in the hardware than the mode bits when they are written at
270 * the same time.
271 * So set master mode for all channels as we do not support slave mode.
272 */
66de757c 273 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
0b599603
UKK
274
275 /* set clock speed */
66de757c 276 ctrl |= mx51_ecspi_clkdiv(spi_imx->spi_clk, config->speed_hz);
0b599603
UKK
277
278 /* set chip select to use */
66de757c 279 ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
0b599603 280
66de757c 281 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
0b599603 282
66de757c 283 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
0b599603
UKK
284
285 if (config->mode & SPI_CPHA)
66de757c 286 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
0b599603
UKK
287
288 if (config->mode & SPI_CPOL)
66de757c 289 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
0b599603
UKK
290
291 if (config->mode & SPI_CS_HIGH)
66de757c 292 cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
0b599603 293
66de757c
SG
294 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
295 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
0b599603
UKK
296
297 return 0;
298}
299
66de757c 300static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
0b599603 301{
66de757c 302 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
0b599603
UKK
303}
304
66de757c 305static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
0b599603
UKK
306{
307 /* drain receive buffer */
66de757c 308 while (mx51_ecspi_rx_available(spi_imx))
0b599603
UKK
309 readl(spi_imx->base + MXC_CSPIRXDATA);
310}
311
b5f3294f
SH
312#define MX31_INTREG_TEEN (1 << 0)
313#define MX31_INTREG_RREN (1 << 3)
314
315#define MX31_CSPICTRL_ENABLE (1 << 0)
316#define MX31_CSPICTRL_MASTER (1 << 1)
317#define MX31_CSPICTRL_XCH (1 << 2)
318#define MX31_CSPICTRL_POL (1 << 4)
319#define MX31_CSPICTRL_PHA (1 << 5)
320#define MX31_CSPICTRL_SSCTL (1 << 6)
321#define MX31_CSPICTRL_SSPOL (1 << 7)
322#define MX31_CSPICTRL_BC_SHIFT 8
323#define MX35_CSPICTRL_BL_SHIFT 20
324#define MX31_CSPICTRL_CS_SHIFT 24
325#define MX35_CSPICTRL_CS_SHIFT 12
326#define MX31_CSPICTRL_DR_SHIFT 16
327
328#define MX31_CSPISTATUS 0x14
329#define MX31_STATUS_RR (1 << 3)
330
331/* These functions also work for the i.MX35, but be aware that
332 * the i.MX35 has a slightly different register layout for bits
333 * we do not use here.
334 */
f4ba6315 335static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
336{
337 unsigned int val = 0;
338
339 if (enable & MXC_INT_TE)
340 val |= MX31_INTREG_TEEN;
341 if (enable & MXC_INT_RR)
342 val |= MX31_INTREG_RREN;
343
6cdeb002 344 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
345}
346
f4ba6315 347static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
348{
349 unsigned int reg;
350
6cdeb002 351 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 352 reg |= MX31_CSPICTRL_XCH;
6cdeb002 353 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
354}
355
2a64a90a 356static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
1723e66b
UKK
357 struct spi_imx_config *config)
358{
359 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
3b2aa89e 360 int cs = spi_imx->chipselect[config->cs];
1723e66b
UKK
361
362 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
363 MX31_CSPICTRL_DR_SHIFT;
364
04ee5854 365 if (is_imx35_cspi(spi_imx)) {
2a64a90a
SG
366 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
367 reg |= MX31_CSPICTRL_SSCTL;
368 } else {
369 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
370 }
1723e66b
UKK
371
372 if (config->mode & SPI_CPHA)
373 reg |= MX31_CSPICTRL_PHA;
374 if (config->mode & SPI_CPOL)
375 reg |= MX31_CSPICTRL_POL;
376 if (config->mode & SPI_CS_HIGH)
377 reg |= MX31_CSPICTRL_SSPOL;
3b2aa89e 378 if (cs < 0)
2a64a90a 379 reg |= (cs + 32) <<
04ee5854
SG
380 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
381 MX31_CSPICTRL_CS_SHIFT);
1723e66b
UKK
382
383 writel(reg, spi_imx->base + MXC_CSPICTRL);
384
385 return 0;
386}
387
f4ba6315 388static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 389{
6cdeb002 390 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
b5f3294f
SH
391}
392
2a64a90a 393static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
394{
395 /* drain receive buffer */
2a64a90a 396 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
1723e66b
UKK
397 readl(spi_imx->base + MXC_CSPIRXDATA);
398}
399
3451fb15
SG
400#define MX21_INTREG_RR (1 << 4)
401#define MX21_INTREG_TEEN (1 << 9)
402#define MX21_INTREG_RREN (1 << 13)
403
404#define MX21_CSPICTRL_POL (1 << 5)
405#define MX21_CSPICTRL_PHA (1 << 6)
406#define MX21_CSPICTRL_SSPOL (1 << 8)
407#define MX21_CSPICTRL_XCH (1 << 9)
408#define MX21_CSPICTRL_ENABLE (1 << 10)
409#define MX21_CSPICTRL_MASTER (1 << 11)
410#define MX21_CSPICTRL_DR_SHIFT 14
411#define MX21_CSPICTRL_CS_SHIFT 19
412
413static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
414{
415 unsigned int val = 0;
416
417 if (enable & MXC_INT_TE)
3451fb15 418 val |= MX21_INTREG_TEEN;
b5f3294f 419 if (enable & MXC_INT_RR)
3451fb15 420 val |= MX21_INTREG_RREN;
b5f3294f 421
6cdeb002 422 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
423}
424
3451fb15 425static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
426{
427 unsigned int reg;
428
6cdeb002 429 reg = readl(spi_imx->base + MXC_CSPICTRL);
3451fb15 430 reg |= MX21_CSPICTRL_XCH;
6cdeb002 431 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
432}
433
3451fb15 434static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
6cdeb002 435 struct spi_imx_config *config)
b5f3294f 436{
3451fb15 437 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
3b2aa89e 438 int cs = spi_imx->chipselect[config->cs];
04ee5854 439 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
b5f3294f 440
04ee5854 441 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
3451fb15 442 MX21_CSPICTRL_DR_SHIFT;
b5f3294f
SH
443 reg |= config->bpw - 1;
444
445 if (config->mode & SPI_CPHA)
3451fb15 446 reg |= MX21_CSPICTRL_PHA;
b5f3294f 447 if (config->mode & SPI_CPOL)
3451fb15 448 reg |= MX21_CSPICTRL_POL;
b5f3294f 449 if (config->mode & SPI_CS_HIGH)
3451fb15 450 reg |= MX21_CSPICTRL_SSPOL;
3b2aa89e 451 if (cs < 0)
3451fb15 452 reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
b5f3294f 453
6cdeb002 454 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
455
456 return 0;
457}
458
3451fb15 459static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 460{
3451fb15 461 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
b5f3294f
SH
462}
463
3451fb15 464static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
465{
466 writel(1, spi_imx->base + MXC_RESET);
467}
468
b5f3294f
SH
469#define MX1_INTREG_RR (1 << 3)
470#define MX1_INTREG_TEEN (1 << 8)
471#define MX1_INTREG_RREN (1 << 11)
472
473#define MX1_CSPICTRL_POL (1 << 4)
474#define MX1_CSPICTRL_PHA (1 << 5)
475#define MX1_CSPICTRL_XCH (1 << 8)
476#define MX1_CSPICTRL_ENABLE (1 << 9)
477#define MX1_CSPICTRL_MASTER (1 << 10)
478#define MX1_CSPICTRL_DR_SHIFT 13
479
f4ba6315 480static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
481{
482 unsigned int val = 0;
483
484 if (enable & MXC_INT_TE)
485 val |= MX1_INTREG_TEEN;
486 if (enable & MXC_INT_RR)
487 val |= MX1_INTREG_RREN;
488
6cdeb002 489 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
490}
491
f4ba6315 492static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
493{
494 unsigned int reg;
495
6cdeb002 496 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 497 reg |= MX1_CSPICTRL_XCH;
6cdeb002 498 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
499}
500
f4ba6315 501static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
6cdeb002 502 struct spi_imx_config *config)
b5f3294f
SH
503{
504 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
505
6cdeb002 506 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
b5f3294f
SH
507 MX1_CSPICTRL_DR_SHIFT;
508 reg |= config->bpw - 1;
509
510 if (config->mode & SPI_CPHA)
511 reg |= MX1_CSPICTRL_PHA;
512 if (config->mode & SPI_CPOL)
513 reg |= MX1_CSPICTRL_POL;
514
6cdeb002 515 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
516
517 return 0;
518}
519
f4ba6315 520static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 521{
6cdeb002 522 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
b5f3294f
SH
523}
524
1723e66b
UKK
525static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
526{
527 writel(1, spi_imx->base + MXC_RESET);
528}
529
04ee5854
SG
530static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
531 .intctrl = mx1_intctrl,
532 .config = mx1_config,
533 .trigger = mx1_trigger,
534 .rx_available = mx1_rx_available,
535 .reset = mx1_reset,
536 .devtype = IMX1_CSPI,
537};
538
539static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
540 .intctrl = mx21_intctrl,
541 .config = mx21_config,
542 .trigger = mx21_trigger,
543 .rx_available = mx21_rx_available,
544 .reset = mx21_reset,
545 .devtype = IMX21_CSPI,
546};
547
548static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
549 /* i.mx27 cspi shares the functions with i.mx21 one */
550 .intctrl = mx21_intctrl,
551 .config = mx21_config,
552 .trigger = mx21_trigger,
553 .rx_available = mx21_rx_available,
554 .reset = mx21_reset,
555 .devtype = IMX27_CSPI,
556};
557
558static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
559 .intctrl = mx31_intctrl,
560 .config = mx31_config,
561 .trigger = mx31_trigger,
562 .rx_available = mx31_rx_available,
563 .reset = mx31_reset,
564 .devtype = IMX31_CSPI,
565};
566
567static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
568 /* i.mx35 and later cspi shares the functions with i.mx31 one */
569 .intctrl = mx31_intctrl,
570 .config = mx31_config,
571 .trigger = mx31_trigger,
572 .rx_available = mx31_rx_available,
573 .reset = mx31_reset,
574 .devtype = IMX35_CSPI,
575};
576
577static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
578 .intctrl = mx51_ecspi_intctrl,
579 .config = mx51_ecspi_config,
580 .trigger = mx51_ecspi_trigger,
581 .rx_available = mx51_ecspi_rx_available,
582 .reset = mx51_ecspi_reset,
583 .devtype = IMX51_ECSPI,
584};
585
586static struct platform_device_id spi_imx_devtype[] = {
587 {
588 .name = "imx1-cspi",
589 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
590 }, {
591 .name = "imx21-cspi",
592 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
593 }, {
594 .name = "imx27-cspi",
595 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
596 }, {
597 .name = "imx31-cspi",
598 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
599 }, {
600 .name = "imx35-cspi",
601 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
602 }, {
603 .name = "imx51-ecspi",
604 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
605 }, {
606 /* sentinel */
607 }
f4ba6315
UKK
608};
609
22a85e4c
SG
610static const struct of_device_id spi_imx_dt_ids[] = {
611 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
612 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
613 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
614 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
615 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
616 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
617 { /* sentinel */ }
618};
619
6cdeb002 620static void spi_imx_chipselect(struct spi_device *spi, int is_active)
b5f3294f 621{
6cdeb002 622 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
6cdeb002 623 int gpio = spi_imx->chipselect[spi->chip_select];
e6a0a8bf
UKK
624 int active = is_active != BITBANG_CS_INACTIVE;
625 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
b5f3294f 626
e6a0a8bf 627 if (gpio < 0)
b5f3294f 628 return;
b5f3294f 629
e6a0a8bf 630 gpio_set_value(gpio, dev_is_lowactive ^ active);
b5f3294f
SH
631}
632
6cdeb002 633static void spi_imx_push(struct spi_imx_data *spi_imx)
b5f3294f 634{
04ee5854 635 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
6cdeb002 636 if (!spi_imx->count)
b5f3294f 637 break;
6cdeb002
UKK
638 spi_imx->tx(spi_imx);
639 spi_imx->txfifo++;
b5f3294f
SH
640 }
641
edd501bb 642 spi_imx->devtype_data->trigger(spi_imx);
b5f3294f
SH
643}
644
6cdeb002 645static irqreturn_t spi_imx_isr(int irq, void *dev_id)
b5f3294f 646{
6cdeb002 647 struct spi_imx_data *spi_imx = dev_id;
b5f3294f 648
edd501bb 649 while (spi_imx->devtype_data->rx_available(spi_imx)) {
6cdeb002
UKK
650 spi_imx->rx(spi_imx);
651 spi_imx->txfifo--;
b5f3294f
SH
652 }
653
6cdeb002
UKK
654 if (spi_imx->count) {
655 spi_imx_push(spi_imx);
b5f3294f
SH
656 return IRQ_HANDLED;
657 }
658
6cdeb002 659 if (spi_imx->txfifo) {
b5f3294f
SH
660 /* No data left to push, but still waiting for rx data,
661 * enable receive data available interrupt.
662 */
edd501bb 663 spi_imx->devtype_data->intctrl(
f4ba6315 664 spi_imx, MXC_INT_RR);
b5f3294f
SH
665 return IRQ_HANDLED;
666 }
667
edd501bb 668 spi_imx->devtype_data->intctrl(spi_imx, 0);
6cdeb002 669 complete(&spi_imx->xfer_done);
b5f3294f
SH
670
671 return IRQ_HANDLED;
672}
673
6cdeb002 674static int spi_imx_setupxfer(struct spi_device *spi,
b5f3294f
SH
675 struct spi_transfer *t)
676{
6cdeb002
UKK
677 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
678 struct spi_imx_config config;
b5f3294f
SH
679
680 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
681 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
682 config.mode = spi->mode;
3b2aa89e 683 config.cs = spi->chip_select;
b5f3294f 684
462d26b5
SH
685 if (!config.speed_hz)
686 config.speed_hz = spi->max_speed_hz;
687 if (!config.bpw)
688 config.bpw = spi->bits_per_word;
689 if (!config.speed_hz)
690 config.speed_hz = spi->max_speed_hz;
691
e6a0a8bf
UKK
692 /* Initialize the functions for transfer */
693 if (config.bpw <= 8) {
694 spi_imx->rx = spi_imx_buf_rx_u8;
695 spi_imx->tx = spi_imx_buf_tx_u8;
696 } else if (config.bpw <= 16) {
697 spi_imx->rx = spi_imx_buf_rx_u16;
698 spi_imx->tx = spi_imx_buf_tx_u16;
699 } else if (config.bpw <= 32) {
700 spi_imx->rx = spi_imx_buf_rx_u32;
701 spi_imx->tx = spi_imx_buf_tx_u32;
702 } else
703 BUG();
704
edd501bb 705 spi_imx->devtype_data->config(spi_imx, &config);
b5f3294f
SH
706
707 return 0;
708}
709
6cdeb002 710static int spi_imx_transfer(struct spi_device *spi,
b5f3294f
SH
711 struct spi_transfer *transfer)
712{
6cdeb002 713 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
b5f3294f 714
6cdeb002
UKK
715 spi_imx->tx_buf = transfer->tx_buf;
716 spi_imx->rx_buf = transfer->rx_buf;
717 spi_imx->count = transfer->len;
718 spi_imx->txfifo = 0;
b5f3294f 719
6cdeb002 720 init_completion(&spi_imx->xfer_done);
b5f3294f 721
6cdeb002 722 spi_imx_push(spi_imx);
b5f3294f 723
edd501bb 724 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
b5f3294f 725
6cdeb002 726 wait_for_completion(&spi_imx->xfer_done);
b5f3294f
SH
727
728 return transfer->len;
729}
730
6cdeb002 731static int spi_imx_setup(struct spi_device *spi)
b5f3294f 732{
6c23e5d4
SH
733 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
734 int gpio = spi_imx->chipselect[spi->chip_select];
735
f4d4ecfe 736 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
b5f3294f
SH
737 spi->mode, spi->bits_per_word, spi->max_speed_hz);
738
6c23e5d4
SH
739 if (gpio >= 0)
740 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
741
6cdeb002 742 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
b5f3294f
SH
743
744 return 0;
745}
746
6cdeb002 747static void spi_imx_cleanup(struct spi_device *spi)
b5f3294f
SH
748{
749}
750
965346e3 751static int __devinit spi_imx_probe(struct platform_device *pdev)
b5f3294f 752{
22a85e4c
SG
753 struct device_node *np = pdev->dev.of_node;
754 const struct of_device_id *of_id =
755 of_match_device(spi_imx_dt_ids, &pdev->dev);
756 struct spi_imx_master *mxc_platform_info =
757 dev_get_platdata(&pdev->dev);
b5f3294f 758 struct spi_master *master;
6cdeb002 759 struct spi_imx_data *spi_imx;
b5f3294f 760 struct resource *res;
c2387cb9 761 int i, ret, num_cs;
b5f3294f 762
22a85e4c 763 if (!np && !mxc_platform_info) {
b5f3294f
SH
764 dev_err(&pdev->dev, "can't get the platform data\n");
765 return -EINVAL;
766 }
767
22a85e4c
SG
768 ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
769 if (ret < 0)
770 num_cs = mxc_platform_info->num_chipselect;
771
c2387cb9
SG
772 master = spi_alloc_master(&pdev->dev,
773 sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
b5f3294f
SH
774 if (!master)
775 return -ENOMEM;
776
777 platform_set_drvdata(pdev, master);
778
779 master->bus_num = pdev->id;
c2387cb9 780 master->num_chipselect = num_cs;
b5f3294f 781
6cdeb002
UKK
782 spi_imx = spi_master_get_devdata(master);
783 spi_imx->bitbang.master = spi_master_get(master);
b5f3294f
SH
784
785 for (i = 0; i < master->num_chipselect; i++) {
22a85e4c
SG
786 int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
787 if (cs_gpio < 0)
788 cs_gpio = mxc_platform_info->chipselect[i];
789 if (cs_gpio < 0)
b5f3294f 790 continue;
22a85e4c 791 spi_imx->chipselect[i] = cs_gpio;
6cdeb002 792 ret = gpio_request(spi_imx->chipselect[i], DRIVER_NAME);
b5f3294f 793 if (ret) {
bbd050af
JO
794 while (i > 0) {
795 i--;
6cdeb002 796 if (spi_imx->chipselect[i] >= 0)
bbd050af
JO
797 gpio_free(spi_imx->chipselect[i]);
798 }
799 dev_err(&pdev->dev, "can't get cs gpios\n");
b5f3294f
SH
800 goto out_master_put;
801 }
b5f3294f
SH
802 }
803
6cdeb002
UKK
804 spi_imx->bitbang.chipselect = spi_imx_chipselect;
805 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
806 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
807 spi_imx->bitbang.master->setup = spi_imx_setup;
808 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
3910f2cf 809 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
b5f3294f 810
6cdeb002 811 init_completion(&spi_imx->xfer_done);
b5f3294f 812
22a85e4c 813 spi_imx->devtype_data = of_id ? of_id->data :
04ee5854 814 (struct spi_imx_devtype_data *) pdev->id_entry->driver_data;
f4ba6315 815
b5f3294f
SH
816 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
817 if (!res) {
818 dev_err(&pdev->dev, "can't get platform resource\n");
819 ret = -ENOMEM;
820 goto out_gpio_free;
821 }
822
823 if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
824 dev_err(&pdev->dev, "request_mem_region failed\n");
825 ret = -EBUSY;
826 goto out_gpio_free;
827 }
828
6cdeb002
UKK
829 spi_imx->base = ioremap(res->start, resource_size(res));
830 if (!spi_imx->base) {
b5f3294f
SH
831 ret = -EINVAL;
832 goto out_release_mem;
833 }
834
6cdeb002 835 spi_imx->irq = platform_get_irq(pdev, 0);
73575938 836 if (spi_imx->irq < 0) {
b5f3294f
SH
837 ret = -EINVAL;
838 goto out_iounmap;
839 }
840
6cdeb002 841 ret = request_irq(spi_imx->irq, spi_imx_isr, 0, DRIVER_NAME, spi_imx);
b5f3294f 842 if (ret) {
6cdeb002 843 dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
b5f3294f
SH
844 goto out_iounmap;
845 }
846
6cdeb002
UKK
847 spi_imx->clk = clk_get(&pdev->dev, NULL);
848 if (IS_ERR(spi_imx->clk)) {
b5f3294f 849 dev_err(&pdev->dev, "unable to get clock\n");
6cdeb002 850 ret = PTR_ERR(spi_imx->clk);
b5f3294f
SH
851 goto out_free_irq;
852 }
853
6cdeb002
UKK
854 clk_enable(spi_imx->clk);
855 spi_imx->spi_clk = clk_get_rate(spi_imx->clk);
b5f3294f 856
edd501bb 857 spi_imx->devtype_data->reset(spi_imx);
ce1807b2 858
edd501bb 859 spi_imx->devtype_data->intctrl(spi_imx, 0);
b5f3294f 860
22a85e4c 861 master->dev.of_node = pdev->dev.of_node;
6cdeb002 862 ret = spi_bitbang_start(&spi_imx->bitbang);
b5f3294f
SH
863 if (ret) {
864 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
865 goto out_clk_put;
866 }
867
868 dev_info(&pdev->dev, "probed\n");
869
870 return ret;
871
872out_clk_put:
6cdeb002
UKK
873 clk_disable(spi_imx->clk);
874 clk_put(spi_imx->clk);
b5f3294f 875out_free_irq:
6cdeb002 876 free_irq(spi_imx->irq, spi_imx);
b5f3294f 877out_iounmap:
6cdeb002 878 iounmap(spi_imx->base);
b5f3294f
SH
879out_release_mem:
880 release_mem_region(res->start, resource_size(res));
881out_gpio_free:
882 for (i = 0; i < master->num_chipselect; i++)
6cdeb002
UKK
883 if (spi_imx->chipselect[i] >= 0)
884 gpio_free(spi_imx->chipselect[i]);
b5f3294f
SH
885out_master_put:
886 spi_master_put(master);
887 kfree(master);
888 platform_set_drvdata(pdev, NULL);
889 return ret;
890}
891
965346e3 892static int __devexit spi_imx_remove(struct platform_device *pdev)
b5f3294f
SH
893{
894 struct spi_master *master = platform_get_drvdata(pdev);
895 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
6cdeb002 896 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
b5f3294f
SH
897 int i;
898
6cdeb002 899 spi_bitbang_stop(&spi_imx->bitbang);
b5f3294f 900
6cdeb002
UKK
901 writel(0, spi_imx->base + MXC_CSPICTRL);
902 clk_disable(spi_imx->clk);
903 clk_put(spi_imx->clk);
904 free_irq(spi_imx->irq, spi_imx);
905 iounmap(spi_imx->base);
b5f3294f
SH
906
907 for (i = 0; i < master->num_chipselect; i++)
6cdeb002
UKK
908 if (spi_imx->chipselect[i] >= 0)
909 gpio_free(spi_imx->chipselect[i]);
b5f3294f
SH
910
911 spi_master_put(master);
912
913 release_mem_region(res->start, resource_size(res));
914
915 platform_set_drvdata(pdev, NULL);
916
917 return 0;
918}
919
6cdeb002 920static struct platform_driver spi_imx_driver = {
b5f3294f
SH
921 .driver = {
922 .name = DRIVER_NAME,
923 .owner = THIS_MODULE,
22a85e4c 924 .of_match_table = spi_imx_dt_ids,
b5f3294f 925 },
f4ba6315 926 .id_table = spi_imx_devtype,
6cdeb002 927 .probe = spi_imx_probe,
965346e3 928 .remove = __devexit_p(spi_imx_remove),
b5f3294f
SH
929};
930
6cdeb002 931static int __init spi_imx_init(void)
b5f3294f 932{
6cdeb002 933 return platform_driver_register(&spi_imx_driver);
b5f3294f
SH
934}
935
6cdeb002 936static void __exit spi_imx_exit(void)
b5f3294f 937{
6cdeb002 938 platform_driver_unregister(&spi_imx_driver);
b5f3294f
SH
939}
940
6cdeb002
UKK
941module_init(spi_imx_init);
942module_exit(spi_imx_exit);
b5f3294f
SH
943
944MODULE_DESCRIPTION("SPI Master Controller driver");
945MODULE_AUTHOR("Sascha Hauer, Pengutronix");
946MODULE_LICENSE("GPL");
This page took 0.218063 seconds and 5 git commands to generate.