Merge remote-tracking branch 'ftrace/for-next'
[deliverable/linux.git] / drivers / spi / spi-pxa2xx.h
CommitLineData
cd7bed00
MW
1/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3 * Copyright (C) 2013, Intel Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifndef SPI_PXA2XX_H
11#define SPI_PXA2XX_H
12
5928808e
MW
13#include <linux/atomic.h>
14#include <linux/dmaengine.h>
cd7bed00
MW
15#include <linux/errno.h>
16#include <linux/io.h>
17#include <linux/interrupt.h>
18#include <linux/platform_device.h>
19#include <linux/pxa2xx_ssp.h>
5928808e
MW
20#include <linux/scatterlist.h>
21#include <linux/sizes.h>
cd7bed00
MW
22#include <linux/spi/spi.h>
23#include <linux/spi/pxa2xx_spi.h>
24
25struct driver_data {
26 /* Driver model hookup */
27 struct platform_device *pdev;
28
29 /* SSP Info */
30 struct ssp_device *ssp;
31
32 /* SPI framework hookup */
33 enum pxa_ssp_type ssp_type;
34 struct spi_master *master;
35
36 /* PXA hookup */
37 struct pxa2xx_spi_master *master_info;
38
cd7bed00
MW
39 /* SSP register addresses */
40 void __iomem *ioaddr;
41 u32 ssdr_physical;
42
43 /* SSP masks*/
44 u32 dma_cr1;
45 u32 int_cr1;
46 u32 clear_sr;
47 u32 mask_sr;
48
cd7bed00
MW
49 /* Message Transfer pump */
50 struct tasklet_struct pump_transfers;
51
5928808e 52 /* DMA engine support */
5928808e
MW
53 atomic_t dma_running;
54
cd7bed00 55 /* Current message transfer state info */
cd7bed00 56 struct spi_transfer *cur_transfer;
cd7bed00
MW
57 size_t len;
58 void *tx;
59 void *tx_end;
60 void *rx;
61 void *rx_end;
cd7bed00
MW
62 u8 n_bytes;
63 int (*write)(struct driver_data *drv_data);
64 int (*read)(struct driver_data *drv_data);
65 irqreturn_t (*transfer_handler)(struct driver_data *drv_data);
66 void (*cs_control)(u32 command);
a0d2642e
MW
67
68 void __iomem *lpss_base;
cd7bed00
MW
69};
70
71struct chip_data {
cd7bed00 72 u32 cr1;
e5262d05 73 u32 dds_rate;
cd7bed00
MW
74 u32 timeout;
75 u8 n_bytes;
76 u32 dma_burst_size;
77 u32 threshold;
78 u32 dma_threshold;
a0d2642e
MW
79 u16 lpss_rx_threshold;
80 u16 lpss_tx_threshold;
cd7bed00 81 u8 enable_dma;
cd7bed00
MW
82 union {
83 int gpio_cs;
84 unsigned int frm;
85 };
86 int gpio_cs_inverted;
87 int (*write)(struct driver_data *drv_data);
88 int (*read)(struct driver_data *drv_data);
89 void (*cs_control)(u32 command);
90};
91
c039dd27
JN
92static inline u32 pxa2xx_spi_read(const struct driver_data *drv_data,
93 unsigned reg)
94{
95 return __raw_readl(drv_data->ioaddr + reg);
96}
97
98static inline void pxa2xx_spi_write(const struct driver_data *drv_data,
99 unsigned reg, u32 val)
100{
101 __raw_writel(val, drv_data->ioaddr + reg);
102}
cd7bed00
MW
103
104#define START_STATE ((void *)0)
105#define RUNNING_STATE ((void *)1)
106#define DONE_STATE ((void *)2)
107#define ERROR_STATE ((void *)-1)
108
cd7bed00
MW
109#define IS_DMA_ALIGNED(x) IS_ALIGNED((unsigned long)(x), DMA_ALIGNMENT)
110#define DMA_ALIGNMENT 8
111
112static inline int pxa25x_ssp_comp(struct driver_data *drv_data)
113{
e5262d05
WC
114 switch (drv_data->ssp_type) {
115 case PXA25x_SSP:
116 case CE4100_SSP:
117 case QUARK_X1000_SSP:
cd7bed00 118 return 1;
e5262d05
WC
119 default:
120 return 0;
121 }
cd7bed00
MW
122}
123
124static inline void write_SSSR_CS(struct driver_data *drv_data, u32 val)
125{
e5262d05
WC
126 if (drv_data->ssp_type == CE4100_SSP ||
127 drv_data->ssp_type == QUARK_X1000_SSP)
c039dd27 128 val |= pxa2xx_spi_read(drv_data, SSSR) & SSSR_ALT_FRM_MASK;
cd7bed00 129
c039dd27 130 pxa2xx_spi_write(drv_data, SSSR, val);
cd7bed00
MW
131}
132
133extern int pxa2xx_spi_flush(struct driver_data *drv_data);
134extern void *pxa2xx_spi_next_transfer(struct driver_data *drv_data);
135
5928808e
MW
136#define MAX_DMA_LEN SZ_64K
137#define DEFAULT_DMA_CR1 (SSCR1_TSRE | SSCR1_RSRE | SSCR1_TRAIL)
5928808e 138
cd7bed00
MW
139extern irqreturn_t pxa2xx_spi_dma_transfer(struct driver_data *drv_data);
140extern int pxa2xx_spi_dma_prepare(struct driver_data *drv_data, u32 dma_burst);
141extern void pxa2xx_spi_dma_start(struct driver_data *drv_data);
142extern int pxa2xx_spi_dma_setup(struct driver_data *drv_data);
143extern void pxa2xx_spi_dma_release(struct driver_data *drv_data);
cd7bed00
MW
144extern int pxa2xx_spi_set_dma_burst_and_threshold(struct chip_data *chip,
145 struct spi_device *spi,
146 u8 bits_per_word,
147 u32 *burst_code,
148 u32 *threshold);
cd7bed00
MW
149
150#endif /* SPI_PXA2XX_H */
This page took 0.280734 seconds and 5 git commands to generate.