usb: dwc3: remove reliance on dev_vdbg()
[deliverable/linux.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
72246da4
FB
1/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
80977dc9 33#include "debug.h"
72246da4
FB
34#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
04a9bfcd
FB
38/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
911f1f88
PZ
71/**
72 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
8598bde7
FB
87/**
88 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
aee63e3c 93 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
94 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
aee63e3c 97 int retries = 10000;
8598bde7
FB
98 u32 reg;
99
802fde98
PZ
100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
8598bde7
FB
117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
802fde98
PZ
124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
8598bde7 131 /* wait for a change in DSTS */
aed430e5 132 retries = 10000;
8598bde7
FB
133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
8598bde7
FB
136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
aee63e3c 139 udelay(5);
8598bde7
FB
140 }
141
73815280
FB
142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
8598bde7
FB
144
145 return -ETIMEDOUT;
146}
147
457e84b6
FB
148/**
149 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
150 * @dwc: pointer to our context structure
151 *
152 * This function will a best effort FIFO allocation in order
153 * to improve FIFO usage and throughput, while still allowing
154 * us to enable as many endpoints as possible.
155 *
156 * Keep in mind that this operation will be highly dependent
157 * on the configured size for RAM1 - which contains TxFifo -,
158 * the amount of endpoints enabled on coreConsultant tool, and
159 * the width of the Master Bus.
160 *
161 * In the ideal world, we would always be able to satisfy the
162 * following equation:
163 *
164 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
165 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
166 *
167 * Unfortunately, due to many variables that's not always the case.
168 */
169int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
170{
171 int last_fifo_depth = 0;
172 int ram1_depth;
173 int fifo_size;
174 int mdwidth;
175 int num;
176
177 if (!dwc->needs_fifo_resize)
178 return 0;
179
180 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
181 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
182
183 /* MDWIDTH is represented in bits, we need it in bytes */
184 mdwidth >>= 3;
185
186 /*
187 * FIXME For now we will only allocate 1 wMaxPacketSize space
188 * for each enabled endpoint, later patches will come to
189 * improve this algorithm so that we better use the internal
190 * FIFO space
191 */
32702e96
JP
192 for (num = 0; num < dwc->num_in_eps; num++) {
193 /* bit0 indicates direction; 1 means IN ep */
194 struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
2e81c36a 195 int mult = 1;
457e84b6
FB
196 int tmp;
197
457e84b6
FB
198 if (!(dep->flags & DWC3_EP_ENABLED))
199 continue;
200
16e78db7
IS
201 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
202 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
2e81c36a
FB
203 mult = 3;
204
205 /*
206 * REVISIT: the following assumes we will always have enough
207 * space available on the FIFO RAM for all possible use cases.
208 * Make sure that's true somehow and change FIFO allocation
209 * accordingly.
210 *
211 * If we have Bulk or Isochronous endpoints, we want
212 * them to be able to be very, very fast. So we're giving
213 * those endpoints a fifo_size which is enough for 3 full
214 * packets
215 */
216 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
457e84b6
FB
217 tmp += mdwidth;
218
219 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
2e81c36a 220
457e84b6
FB
221 fifo_size |= (last_fifo_depth << 16);
222
73815280 223 dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
457e84b6
FB
224 dep->name, last_fifo_depth, fifo_size & 0xffff);
225
32702e96 226 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
457e84b6
FB
227
228 last_fifo_depth += (fifo_size & 0xffff);
229 }
230
231 return 0;
232}
233
72246da4
FB
234void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
235 int status)
236{
237 struct dwc3 *dwc = dep->dwc;
e5ba5ec8 238 int i;
72246da4
FB
239
240 if (req->queued) {
e5ba5ec8
PA
241 i = 0;
242 do {
eeb720fb 243 dep->busy_slot++;
e5ba5ec8
PA
244 /*
245 * Skip LINK TRB. We can't use req->trb and check for
246 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
247 * just completed (not the LINK TRB).
248 */
249 if (((dep->busy_slot & DWC3_TRB_MASK) ==
250 DWC3_TRB_NUM- 1) &&
16e78db7 251 usb_endpoint_xfer_isoc(dep->endpoint.desc))
e5ba5ec8
PA
252 dep->busy_slot++;
253 } while(++i < req->request.num_mapped_sgs);
c9fda7d6 254 req->queued = false;
72246da4
FB
255 }
256 list_del(&req->list);
eeb720fb 257 req->trb = NULL;
72246da4
FB
258
259 if (req->request.status == -EINPROGRESS)
260 req->request.status = status;
261
0416e494
PA
262 if (dwc->ep0_bounced && dep->number == 0)
263 dwc->ep0_bounced = false;
264 else
265 usb_gadget_unmap_request(&dwc->gadget, &req->request,
266 req->direction);
72246da4
FB
267
268 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
269 req, dep->name, req->request.actual,
270 req->request.length, status);
2c4cbe6e 271 trace_dwc3_gadget_giveback(req);
72246da4
FB
272
273 spin_unlock(&dwc->lock);
304f7e5e 274 usb_gadget_giveback_request(&dep->endpoint, &req->request);
72246da4
FB
275 spin_lock(&dwc->lock);
276}
277
3ece0ec4 278int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
b09bb642
FB
279{
280 u32 timeout = 500;
281 u32 reg;
282
2c4cbe6e 283 trace_dwc3_gadget_generic_cmd(cmd, param);
427c3df6 284
b09bb642
FB
285 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
286 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
287
288 do {
289 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
290 if (!(reg & DWC3_DGCMD_CMDACT)) {
73815280
FB
291 dwc3_trace(trace_dwc3_gadget,
292 "Command Complete --> %d",
b09bb642
FB
293 DWC3_DGCMD_STATUS(reg));
294 return 0;
295 }
296
297 /*
298 * We can't sleep here, because it's also called from
299 * interrupt context.
300 */
301 timeout--;
73815280
FB
302 if (!timeout) {
303 dwc3_trace(trace_dwc3_gadget,
304 "Command Timed Out");
b09bb642 305 return -ETIMEDOUT;
73815280 306 }
b09bb642
FB
307 udelay(1);
308 } while (1);
309}
310
72246da4
FB
311int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
312 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
313{
314 struct dwc3_ep *dep = dwc->eps[ep];
61d58242 315 u32 timeout = 500;
72246da4
FB
316 u32 reg;
317
2c4cbe6e 318 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
72246da4 319
dc1c70a7
FB
320 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
321 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
322 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
72246da4
FB
323
324 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
325 do {
326 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
327 if (!(reg & DWC3_DEPCMD_CMDACT)) {
73815280
FB
328 dwc3_trace(trace_dwc3_gadget,
329 "Command Complete --> %d",
164f6e14 330 DWC3_DEPCMD_STATUS(reg));
72246da4
FB
331 return 0;
332 }
333
334 /*
72246da4
FB
335 * We can't sleep here, because it is also called from
336 * interrupt context.
337 */
338 timeout--;
73815280
FB
339 if (!timeout) {
340 dwc3_trace(trace_dwc3_gadget,
341 "Command Timed Out");
72246da4 342 return -ETIMEDOUT;
73815280 343 }
72246da4 344
61d58242 345 udelay(1);
72246da4
FB
346 } while (1);
347}
348
349static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 350 struct dwc3_trb *trb)
72246da4 351{
c439ef87 352 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
353
354 return dep->trb_pool_dma + offset;
355}
356
357static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
358{
359 struct dwc3 *dwc = dep->dwc;
360
361 if (dep->trb_pool)
362 return 0;
363
72246da4
FB
364 dep->trb_pool = dma_alloc_coherent(dwc->dev,
365 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
366 &dep->trb_pool_dma, GFP_KERNEL);
367 if (!dep->trb_pool) {
368 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
369 dep->name);
370 return -ENOMEM;
371 }
372
373 return 0;
374}
375
376static void dwc3_free_trb_pool(struct dwc3_ep *dep)
377{
378 struct dwc3 *dwc = dep->dwc;
379
380 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
381 dep->trb_pool, dep->trb_pool_dma);
382
383 dep->trb_pool = NULL;
384 dep->trb_pool_dma = 0;
385}
386
387static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
388{
389 struct dwc3_gadget_ep_cmd_params params;
390 u32 cmd;
391
392 memset(&params, 0x00, sizeof(params));
393
394 if (dep->number != 1) {
395 cmd = DWC3_DEPCMD_DEPSTARTCFG;
396 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
b23c8439
PZ
397 if (dep->number > 1) {
398 if (dwc->start_config_issued)
399 return 0;
400 dwc->start_config_issued = true;
72246da4 401 cmd |= DWC3_DEPCMD_PARAM(2);
b23c8439 402 }
72246da4
FB
403
404 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
405 }
406
407 return 0;
408}
409
410static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
c90bfaec 411 const struct usb_endpoint_descriptor *desc,
4b345c9a 412 const struct usb_ss_ep_comp_descriptor *comp_desc,
265b70a7 413 bool ignore, bool restore)
72246da4
FB
414{
415 struct dwc3_gadget_ep_cmd_params params;
416
417 memset(&params, 0x00, sizeof(params));
418
dc1c70a7 419 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
d2e9a13a
CP
420 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
421
422 /* Burst size is only needed in SuperSpeed mode */
423 if (dwc->gadget.speed == USB_SPEED_SUPER) {
424 u32 burst = dep->endpoint.maxburst - 1;
425
426 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
427 }
72246da4 428
4b345c9a
FB
429 if (ignore)
430 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
431
265b70a7
PZ
432 if (restore) {
433 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
434 params.param2 |= dep->saved_state;
435 }
436
dc1c70a7
FB
437 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
438 | DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 439
18b7ede5 440 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
441 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
442 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
443 dep->stream_capable = true;
444 }
445
0b93a4c8 446 if (!usb_endpoint_xfer_control(desc))
dc1c70a7 447 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
448
449 /*
450 * We are doing 1:1 mapping for endpoints, meaning
451 * Physical Endpoints 2 maps to Logical Endpoint 2 and
452 * so on. We consider the direction bit as part of the physical
453 * endpoint number. So USB endpoint 0x81 is 0x03.
454 */
dc1c70a7 455 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
456
457 /*
458 * We must use the lower 16 TX FIFOs even though
459 * HW might have more
460 */
461 if (dep->direction)
dc1c70a7 462 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
463
464 if (desc->bInterval) {
dc1c70a7 465 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
466 dep->interval = 1 << (desc->bInterval - 1);
467 }
468
469 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
470 DWC3_DEPCMD_SETEPCONFIG, &params);
471}
472
473static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
474{
475 struct dwc3_gadget_ep_cmd_params params;
476
477 memset(&params, 0x00, sizeof(params));
478
dc1c70a7 479 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
72246da4
FB
480
481 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
482 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
483}
484
485/**
486 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
487 * @dep: endpoint to be initialized
488 * @desc: USB Endpoint Descriptor
489 *
490 * Caller should take care of locking
491 */
492static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
c90bfaec 493 const struct usb_endpoint_descriptor *desc,
4b345c9a 494 const struct usb_ss_ep_comp_descriptor *comp_desc,
265b70a7 495 bool ignore, bool restore)
72246da4
FB
496{
497 struct dwc3 *dwc = dep->dwc;
498 u32 reg;
b09e99ee 499 int ret;
72246da4 500
73815280 501 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
ff62d6b6 502
72246da4
FB
503 if (!(dep->flags & DWC3_EP_ENABLED)) {
504 ret = dwc3_gadget_start_config(dwc, dep);
505 if (ret)
506 return ret;
507 }
508
265b70a7
PZ
509 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
510 restore);
72246da4
FB
511 if (ret)
512 return ret;
513
514 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
515 struct dwc3_trb *trb_st_hw;
516 struct dwc3_trb *trb_link;
72246da4
FB
517
518 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
519 if (ret)
520 return ret;
521
16e78db7 522 dep->endpoint.desc = desc;
c90bfaec 523 dep->comp_desc = comp_desc;
72246da4
FB
524 dep->type = usb_endpoint_type(desc);
525 dep->flags |= DWC3_EP_ENABLED;
526
527 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
528 reg |= DWC3_DALEPENA_EP(dep->number);
529 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
530
531 if (!usb_endpoint_xfer_isoc(desc))
532 return 0;
533
1d046793 534 /* Link TRB for ISOC. The HWO bit is never reset */
72246da4
FB
535 trb_st_hw = &dep->trb_pool[0];
536
f6bafc6a 537 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
1200a82a 538 memset(trb_link, 0, sizeof(*trb_link));
72246da4 539
f6bafc6a
FB
540 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
541 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
542 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
543 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
544 }
545
546 return 0;
547}
548
b992e681 549static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
624407f9 550static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
551{
552 struct dwc3_request *req;
553
ea53b882 554 if (!list_empty(&dep->req_queued)) {
b992e681 555 dwc3_stop_active_transfer(dwc, dep->number, true);
624407f9 556
57911504 557 /* - giveback all requests to gadget driver */
1591633e
PA
558 while (!list_empty(&dep->req_queued)) {
559 req = next_request(&dep->req_queued);
560
561 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
562 }
ea53b882
FB
563 }
564
72246da4
FB
565 while (!list_empty(&dep->request_list)) {
566 req = next_request(&dep->request_list);
567
624407f9 568 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 569 }
72246da4
FB
570}
571
572/**
573 * __dwc3_gadget_ep_disable - Disables a HW endpoint
574 * @dep: the endpoint to disable
575 *
624407f9
SAS
576 * This function also removes requests which are currently processed ny the
577 * hardware and those which are not yet scheduled.
578 * Caller should take care of locking.
72246da4 579 */
72246da4
FB
580static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
581{
582 struct dwc3 *dwc = dep->dwc;
583 u32 reg;
584
624407f9 585 dwc3_remove_requests(dwc, dep);
72246da4 586
687ef981
FB
587 /* make sure HW endpoint isn't stalled */
588 if (dep->flags & DWC3_EP_STALL)
7a608559 589 __dwc3_gadget_ep_set_halt(dep, 0, false);
687ef981 590
72246da4
FB
591 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
592 reg &= ~DWC3_DALEPENA_EP(dep->number);
593 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
594
879631aa 595 dep->stream_capable = false;
f9c56cdd 596 dep->endpoint.desc = NULL;
c90bfaec 597 dep->comp_desc = NULL;
72246da4 598 dep->type = 0;
879631aa 599 dep->flags = 0;
72246da4
FB
600
601 return 0;
602}
603
604/* -------------------------------------------------------------------------- */
605
606static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
607 const struct usb_endpoint_descriptor *desc)
608{
609 return -EINVAL;
610}
611
612static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
613{
614 return -EINVAL;
615}
616
617/* -------------------------------------------------------------------------- */
618
619static int dwc3_gadget_ep_enable(struct usb_ep *ep,
620 const struct usb_endpoint_descriptor *desc)
621{
622 struct dwc3_ep *dep;
623 struct dwc3 *dwc;
624 unsigned long flags;
625 int ret;
626
627 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
628 pr_debug("dwc3: invalid parameters\n");
629 return -EINVAL;
630 }
631
632 if (!desc->wMaxPacketSize) {
633 pr_debug("dwc3: missing wMaxPacketSize\n");
634 return -EINVAL;
635 }
636
637 dep = to_dwc3_ep(ep);
638 dwc = dep->dwc;
639
c6f83f38
FB
640 if (dep->flags & DWC3_EP_ENABLED) {
641 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
642 dep->name);
643 return 0;
644 }
645
72246da4
FB
646 switch (usb_endpoint_type(desc)) {
647 case USB_ENDPOINT_XFER_CONTROL:
27a78d6a 648 strlcat(dep->name, "-control", sizeof(dep->name));
72246da4
FB
649 break;
650 case USB_ENDPOINT_XFER_ISOC:
27a78d6a 651 strlcat(dep->name, "-isoc", sizeof(dep->name));
72246da4
FB
652 break;
653 case USB_ENDPOINT_XFER_BULK:
27a78d6a 654 strlcat(dep->name, "-bulk", sizeof(dep->name));
72246da4
FB
655 break;
656 case USB_ENDPOINT_XFER_INT:
27a78d6a 657 strlcat(dep->name, "-int", sizeof(dep->name));
72246da4
FB
658 break;
659 default:
660 dev_err(dwc->dev, "invalid endpoint transfer type\n");
661 }
662
72246da4 663 spin_lock_irqsave(&dwc->lock, flags);
265b70a7 664 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
72246da4
FB
665 spin_unlock_irqrestore(&dwc->lock, flags);
666
667 return ret;
668}
669
670static int dwc3_gadget_ep_disable(struct usb_ep *ep)
671{
672 struct dwc3_ep *dep;
673 struct dwc3 *dwc;
674 unsigned long flags;
675 int ret;
676
677 if (!ep) {
678 pr_debug("dwc3: invalid parameters\n");
679 return -EINVAL;
680 }
681
682 dep = to_dwc3_ep(ep);
683 dwc = dep->dwc;
684
685 if (!(dep->flags & DWC3_EP_ENABLED)) {
686 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
687 dep->name);
688 return 0;
689 }
690
691 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
692 dep->number >> 1,
693 (dep->number & 1) ? "in" : "out");
694
695 spin_lock_irqsave(&dwc->lock, flags);
696 ret = __dwc3_gadget_ep_disable(dep);
697 spin_unlock_irqrestore(&dwc->lock, flags);
698
699 return ret;
700}
701
702static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
703 gfp_t gfp_flags)
704{
705 struct dwc3_request *req;
706 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4
FB
707
708 req = kzalloc(sizeof(*req), gfp_flags);
734d5a53 709 if (!req)
72246da4 710 return NULL;
72246da4
FB
711
712 req->epnum = dep->number;
713 req->dep = dep;
72246da4 714
2c4cbe6e
FB
715 trace_dwc3_alloc_request(req);
716
72246da4
FB
717 return &req->request;
718}
719
720static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
721 struct usb_request *request)
722{
723 struct dwc3_request *req = to_dwc3_request(request);
724
2c4cbe6e 725 trace_dwc3_free_request(req);
72246da4
FB
726 kfree(req);
727}
728
c71fc37c
FB
729/**
730 * dwc3_prepare_one_trb - setup one TRB from one request
731 * @dep: endpoint for which this request is prepared
732 * @req: dwc3_request pointer
733 */
68e823e2 734static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
eeb720fb 735 struct dwc3_request *req, dma_addr_t dma,
e5ba5ec8 736 unsigned length, unsigned last, unsigned chain, unsigned node)
c71fc37c 737{
f6bafc6a 738 struct dwc3_trb *trb;
c71fc37c 739
73815280 740 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
eeb720fb
FB
741 dep->name, req, (unsigned long long) dma,
742 length, last ? " last" : "",
743 chain ? " chain" : "");
744
915e202a
PA
745
746 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
c71fc37c 747
eeb720fb
FB
748 if (!req->trb) {
749 dwc3_gadget_move_request_queued(req);
f6bafc6a
FB
750 req->trb = trb;
751 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
e5ba5ec8 752 req->start_slot = dep->free_slot & DWC3_TRB_MASK;
eeb720fb 753 }
c71fc37c 754
e5ba5ec8 755 dep->free_slot++;
5cd8c48d
ZJC
756 /* Skip the LINK-TRB on ISOC */
757 if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
758 usb_endpoint_xfer_isoc(dep->endpoint.desc))
759 dep->free_slot++;
e5ba5ec8 760
f6bafc6a
FB
761 trb->size = DWC3_TRB_SIZE_LENGTH(length);
762 trb->bpl = lower_32_bits(dma);
763 trb->bph = upper_32_bits(dma);
c71fc37c 764
16e78db7 765 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 766 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 767 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
768 break;
769
770 case USB_ENDPOINT_XFER_ISOC:
e5ba5ec8
PA
771 if (!node)
772 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
773 else
774 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
c71fc37c
FB
775 break;
776
777 case USB_ENDPOINT_XFER_BULK:
778 case USB_ENDPOINT_XFER_INT:
f6bafc6a 779 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
780 break;
781 default:
782 /*
783 * This is only possible with faulty memory because we
784 * checked it already :)
785 */
786 BUG();
787 }
788
f3af3651
FB
789 if (!req->request.no_interrupt && !chain)
790 trb->ctrl |= DWC3_TRB_CTRL_IOC;
791
16e78db7 792 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
f6bafc6a
FB
793 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
794 trb->ctrl |= DWC3_TRB_CTRL_CSP;
e5ba5ec8
PA
795 } else if (last) {
796 trb->ctrl |= DWC3_TRB_CTRL_LST;
f6bafc6a 797 }
c71fc37c 798
e5ba5ec8
PA
799 if (chain)
800 trb->ctrl |= DWC3_TRB_CTRL_CHN;
801
16e78db7 802 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
f6bafc6a 803 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
c71fc37c 804
f6bafc6a 805 trb->ctrl |= DWC3_TRB_CTRL_HWO;
2c4cbe6e
FB
806
807 trace_dwc3_prepare_trb(dep, trb);
c71fc37c
FB
808}
809
72246da4
FB
810/*
811 * dwc3_prepare_trbs - setup TRBs from requests
812 * @dep: endpoint for which requests are being prepared
813 * @starting: true if the endpoint is idle and no requests are queued.
814 *
1d046793
PZ
815 * The function goes through the requests list and sets up TRBs for the
816 * transfers. The function returns once there are no more TRBs available or
817 * it runs out of requests.
72246da4 818 */
68e823e2 819static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
72246da4 820{
68e823e2 821 struct dwc3_request *req, *n;
72246da4 822 u32 trbs_left;
8d62cd65 823 u32 max;
c71fc37c 824 unsigned int last_one = 0;
72246da4
FB
825
826 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
827
828 /* the first request must not be queued */
829 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
c71fc37c 830
8d62cd65 831 /* Can't wrap around on a non-isoc EP since there's no link TRB */
16e78db7 832 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8d62cd65
PZ
833 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
834 if (trbs_left > max)
835 trbs_left = max;
836 }
837
72246da4 838 /*
1d046793
PZ
839 * If busy & slot are equal than it is either full or empty. If we are
840 * starting to process requests then we are empty. Otherwise we are
72246da4
FB
841 * full and don't do anything
842 */
843 if (!trbs_left) {
844 if (!starting)
68e823e2 845 return;
72246da4
FB
846 trbs_left = DWC3_TRB_NUM;
847 /*
848 * In case we start from scratch, we queue the ISOC requests
849 * starting from slot 1. This is done because we use ring
850 * buffer and have no LST bit to stop us. Instead, we place
1d046793 851 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
72246da4
FB
852 * after the first request so we start at slot 1 and have
853 * 7 requests proceed before we hit the first IOC.
854 * Other transfer types don't use the ring buffer and are
855 * processed from the first TRB until the last one. Since we
856 * don't wrap around we have to start at the beginning.
857 */
16e78db7 858 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
859 dep->busy_slot = 1;
860 dep->free_slot = 1;
861 } else {
862 dep->busy_slot = 0;
863 dep->free_slot = 0;
864 }
865 }
866
867 /* The last TRB is a link TRB, not used for xfer */
16e78db7 868 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
68e823e2 869 return;
72246da4
FB
870
871 list_for_each_entry_safe(req, n, &dep->request_list, list) {
eeb720fb
FB
872 unsigned length;
873 dma_addr_t dma;
e5ba5ec8 874 last_one = false;
72246da4 875
eeb720fb
FB
876 if (req->request.num_mapped_sgs > 0) {
877 struct usb_request *request = &req->request;
878 struct scatterlist *sg = request->sg;
879 struct scatterlist *s;
880 int i;
72246da4 881
eeb720fb
FB
882 for_each_sg(sg, s, request->num_mapped_sgs, i) {
883 unsigned chain = true;
72246da4 884
eeb720fb
FB
885 length = sg_dma_len(s);
886 dma = sg_dma_address(s);
72246da4 887
1d046793
PZ
888 if (i == (request->num_mapped_sgs - 1) ||
889 sg_is_last(s)) {
ec512fb8 890 if (list_empty(&dep->request_list))
e5ba5ec8 891 last_one = true;
eeb720fb
FB
892 chain = false;
893 }
72246da4 894
eeb720fb
FB
895 trbs_left--;
896 if (!trbs_left)
897 last_one = true;
72246da4 898
eeb720fb
FB
899 if (last_one)
900 chain = false;
72246da4 901
eeb720fb 902 dwc3_prepare_one_trb(dep, req, dma, length,
e5ba5ec8 903 last_one, chain, i);
72246da4 904
eeb720fb
FB
905 if (last_one)
906 break;
907 }
39e60635
AV
908
909 if (last_one)
910 break;
72246da4 911 } else {
eeb720fb
FB
912 dma = req->request.dma;
913 length = req->request.length;
914 trbs_left--;
72246da4 915
eeb720fb
FB
916 if (!trbs_left)
917 last_one = 1;
879631aa 918
eeb720fb
FB
919 /* Is this the last request? */
920 if (list_is_last(&req->list, &dep->request_list))
921 last_one = 1;
72246da4 922
eeb720fb 923 dwc3_prepare_one_trb(dep, req, dma, length,
e5ba5ec8 924 last_one, false, 0);
72246da4 925
eeb720fb
FB
926 if (last_one)
927 break;
72246da4 928 }
72246da4 929 }
72246da4
FB
930}
931
932static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
933 int start_new)
934{
935 struct dwc3_gadget_ep_cmd_params params;
936 struct dwc3_request *req;
937 struct dwc3 *dwc = dep->dwc;
938 int ret;
939 u32 cmd;
940
941 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
73815280 942 dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
72246da4
FB
943 return -EBUSY;
944 }
945 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
946
947 /*
948 * If we are getting here after a short-out-packet we don't enqueue any
949 * new requests as we try to set the IOC bit only on the last request.
950 */
951 if (start_new) {
952 if (list_empty(&dep->req_queued))
953 dwc3_prepare_trbs(dep, start_new);
954
955 /* req points to the first request which will be sent */
956 req = next_request(&dep->req_queued);
957 } else {
68e823e2
FB
958 dwc3_prepare_trbs(dep, start_new);
959
72246da4 960 /*
1d046793 961 * req points to the first request where HWO changed from 0 to 1
72246da4 962 */
68e823e2 963 req = next_request(&dep->req_queued);
72246da4
FB
964 }
965 if (!req) {
966 dep->flags |= DWC3_EP_PENDING_REQUEST;
967 return 0;
968 }
969
970 memset(&params, 0, sizeof(params));
72246da4 971
1877d6c9
PA
972 if (start_new) {
973 params.param0 = upper_32_bits(req->trb_dma);
974 params.param1 = lower_32_bits(req->trb_dma);
72246da4 975 cmd = DWC3_DEPCMD_STARTTRANSFER;
1877d6c9 976 } else {
72246da4 977 cmd = DWC3_DEPCMD_UPDATETRANSFER;
1877d6c9 978 }
72246da4
FB
979
980 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
981 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
982 if (ret < 0) {
983 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
984
985 /*
986 * FIXME we need to iterate over the list of requests
987 * here and stop, unmap, free and del each of the linked
1d046793 988 * requests instead of what we do now.
72246da4 989 */
0fc9a1be
FB
990 usb_gadget_unmap_request(&dwc->gadget, &req->request,
991 req->direction);
72246da4
FB
992 list_del(&req->list);
993 return ret;
994 }
995
996 dep->flags |= DWC3_EP_BUSY;
25b8ff68 997
f898ae09 998 if (start_new) {
b4996a86 999 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
f898ae09 1000 dep->number);
b4996a86 1001 WARN_ON_ONCE(!dep->resource_index);
f898ae09 1002 }
25b8ff68 1003
72246da4
FB
1004 return 0;
1005}
1006
d6d6ec7b
PA
1007static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1008 struct dwc3_ep *dep, u32 cur_uf)
1009{
1010 u32 uf;
1011
1012 if (list_empty(&dep->request_list)) {
73815280
FB
1013 dwc3_trace(trace_dwc3_gadget,
1014 "ISOC ep %s run out for requests",
1015 dep->name);
f4a53c55 1016 dep->flags |= DWC3_EP_PENDING_REQUEST;
d6d6ec7b
PA
1017 return;
1018 }
1019
1020 /* 4 micro frames in the future */
1021 uf = cur_uf + dep->interval * 4;
1022
1023 __dwc3_gadget_kick_transfer(dep, uf, 1);
1024}
1025
1026static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1027 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1028{
1029 u32 cur_uf, mask;
1030
1031 mask = ~(dep->interval - 1);
1032 cur_uf = event->parameters & mask;
1033
1034 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1035}
1036
72246da4
FB
1037static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1038{
0fc9a1be
FB
1039 struct dwc3 *dwc = dep->dwc;
1040 int ret;
1041
72246da4
FB
1042 req->request.actual = 0;
1043 req->request.status = -EINPROGRESS;
1044 req->direction = dep->direction;
1045 req->epnum = dep->number;
1046
1047 /*
1048 * We only add to our list of requests now and
1049 * start consuming the list once we get XferNotReady
1050 * IRQ.
1051 *
1052 * That way, we avoid doing anything that we don't need
1053 * to do now and defer it until the point we receive a
1054 * particular token from the Host side.
1055 *
1056 * This will also avoid Host cancelling URBs due to too
1d046793 1057 * many NAKs.
72246da4 1058 */
0fc9a1be
FB
1059 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1060 dep->direction);
1061 if (ret)
1062 return ret;
1063
72246da4
FB
1064 list_add_tail(&req->list, &dep->request_list);
1065
1066 /*
b511e5e7 1067 * There are a few special cases:
72246da4 1068 *
f898ae09
PZ
1069 * 1. XferNotReady with empty list of requests. We need to kick the
1070 * transfer here in that situation, otherwise we will be NAKing
1071 * forever. If we get XferNotReady before gadget driver has a
1072 * chance to queue a request, we will ACK the IRQ but won't be
1073 * able to receive the data until the next request is queued.
1074 * The following code is handling exactly that.
72246da4 1075 *
72246da4
FB
1076 */
1077 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
f4a53c55
PA
1078 /*
1079 * If xfernotready is already elapsed and it is a case
1080 * of isoc transfer, then issue END TRANSFER, so that
1081 * you can receive xfernotready again and can have
1082 * notion of current microframe.
1083 */
1084 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
cdc359dd 1085 if (list_empty(&dep->req_queued)) {
b992e681 1086 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
1087 dep->flags = DWC3_EP_ENABLED;
1088 }
f4a53c55
PA
1089 return 0;
1090 }
1091
b511e5e7 1092 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
348e026f 1093 if (ret && ret != -EBUSY)
b511e5e7
FB
1094 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1095 dep->name);
15f86bde 1096 return ret;
b511e5e7 1097 }
72246da4 1098
b511e5e7
FB
1099 /*
1100 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1101 * kick the transfer here after queuing a request, otherwise the
1102 * core may not see the modified TRB(s).
1103 */
1104 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
79c9046e
PA
1105 (dep->flags & DWC3_EP_BUSY) &&
1106 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
b4996a86
FB
1107 WARN_ON_ONCE(!dep->resource_index);
1108 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
b511e5e7 1109 false);
348e026f 1110 if (ret && ret != -EBUSY)
72246da4
FB
1111 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1112 dep->name);
15f86bde 1113 return ret;
a0925324 1114 }
72246da4 1115
b997ada5
FB
1116 /*
1117 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1118 * right away, otherwise host will not know we have streams to be
1119 * handled.
1120 */
1121 if (dep->stream_capable) {
b997ada5 1122 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
4cd8f6d0 1123 if (ret && ret != -EBUSY)
b997ada5
FB
1124 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1125 dep->name);
b997ada5
FB
1126 }
1127
72246da4
FB
1128 return 0;
1129}
1130
1131static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1132 gfp_t gfp_flags)
1133{
1134 struct dwc3_request *req = to_dwc3_request(request);
1135 struct dwc3_ep *dep = to_dwc3_ep(ep);
1136 struct dwc3 *dwc = dep->dwc;
1137
1138 unsigned long flags;
1139
1140 int ret;
1141
fdee4eba 1142 spin_lock_irqsave(&dwc->lock, flags);
16e78db7 1143 if (!dep->endpoint.desc) {
72246da4
FB
1144 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1145 request, ep->name);
73359cef
FB
1146 ret = -ESHUTDOWN;
1147 goto out;
1148 }
1149
1150 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1151 request, req->dep->name)) {
1152 ret = -EINVAL;
1153 goto out;
72246da4
FB
1154 }
1155
2c4cbe6e 1156 trace_dwc3_ep_queue(req);
72246da4 1157
72246da4 1158 ret = __dwc3_gadget_ep_queue(dep, req);
73359cef
FB
1159
1160out:
72246da4
FB
1161 spin_unlock_irqrestore(&dwc->lock, flags);
1162
1163 return ret;
1164}
1165
1166static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1167 struct usb_request *request)
1168{
1169 struct dwc3_request *req = to_dwc3_request(request);
1170 struct dwc3_request *r = NULL;
1171
1172 struct dwc3_ep *dep = to_dwc3_ep(ep);
1173 struct dwc3 *dwc = dep->dwc;
1174
1175 unsigned long flags;
1176 int ret = 0;
1177
2c4cbe6e
FB
1178 trace_dwc3_ep_dequeue(req);
1179
72246da4
FB
1180 spin_lock_irqsave(&dwc->lock, flags);
1181
1182 list_for_each_entry(r, &dep->request_list, list) {
1183 if (r == req)
1184 break;
1185 }
1186
1187 if (r != req) {
1188 list_for_each_entry(r, &dep->req_queued, list) {
1189 if (r == req)
1190 break;
1191 }
1192 if (r == req) {
1193 /* wait until it is processed */
b992e681 1194 dwc3_stop_active_transfer(dwc, dep->number, true);
e8d4e8be 1195 goto out1;
72246da4
FB
1196 }
1197 dev_err(dwc->dev, "request %p was not queued to %s\n",
1198 request, ep->name);
1199 ret = -EINVAL;
1200 goto out0;
1201 }
1202
e8d4e8be 1203out1:
72246da4
FB
1204 /* giveback the request */
1205 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1206
1207out0:
1208 spin_unlock_irqrestore(&dwc->lock, flags);
1209
1210 return ret;
1211}
1212
7a608559 1213int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
72246da4
FB
1214{
1215 struct dwc3_gadget_ep_cmd_params params;
1216 struct dwc3 *dwc = dep->dwc;
1217 int ret;
1218
5ad02fb8
FB
1219 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1220 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1221 return -EINVAL;
1222 }
1223
72246da4
FB
1224 memset(&params, 0x00, sizeof(params));
1225
1226 if (value) {
7a608559
FB
1227 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
1228 (!list_empty(&dep->req_queued) ||
1229 !list_empty(&dep->request_list)))) {
1230 dev_dbg(dwc->dev, "%s: pending request, cannot halt\n",
1231 dep->name);
1232 return -EAGAIN;
1233 }
1234
72246da4
FB
1235 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1236 DWC3_DEPCMD_SETSTALL, &params);
1237 if (ret)
3f89204b 1238 dev_err(dwc->dev, "failed to set STALL on %s\n",
72246da4
FB
1239 dep->name);
1240 else
1241 dep->flags |= DWC3_EP_STALL;
1242 } else {
1243 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1244 DWC3_DEPCMD_CLEARSTALL, &params);
1245 if (ret)
3f89204b 1246 dev_err(dwc->dev, "failed to clear STALL on %s\n",
72246da4
FB
1247 dep->name);
1248 else
a535d81c 1249 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
72246da4 1250 }
5275455a 1251
72246da4
FB
1252 return ret;
1253}
1254
1255static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1256{
1257 struct dwc3_ep *dep = to_dwc3_ep(ep);
1258 struct dwc3 *dwc = dep->dwc;
1259
1260 unsigned long flags;
1261
1262 int ret;
1263
1264 spin_lock_irqsave(&dwc->lock, flags);
7a608559 1265 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
72246da4
FB
1266 spin_unlock_irqrestore(&dwc->lock, flags);
1267
1268 return ret;
1269}
1270
1271static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1272{
1273 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1274 struct dwc3 *dwc = dep->dwc;
1275 unsigned long flags;
95aa4e8d 1276 int ret;
72246da4 1277
249a4569 1278 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1279 dep->flags |= DWC3_EP_WEDGE;
1280
08f0d966 1281 if (dep->number == 0 || dep->number == 1)
95aa4e8d 1282 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
08f0d966 1283 else
7a608559 1284 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
95aa4e8d
FB
1285 spin_unlock_irqrestore(&dwc->lock, flags);
1286
1287 return ret;
72246da4
FB
1288}
1289
1290/* -------------------------------------------------------------------------- */
1291
1292static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1293 .bLength = USB_DT_ENDPOINT_SIZE,
1294 .bDescriptorType = USB_DT_ENDPOINT,
1295 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1296};
1297
1298static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1299 .enable = dwc3_gadget_ep0_enable,
1300 .disable = dwc3_gadget_ep0_disable,
1301 .alloc_request = dwc3_gadget_ep_alloc_request,
1302 .free_request = dwc3_gadget_ep_free_request,
1303 .queue = dwc3_gadget_ep0_queue,
1304 .dequeue = dwc3_gadget_ep_dequeue,
08f0d966 1305 .set_halt = dwc3_gadget_ep0_set_halt,
72246da4
FB
1306 .set_wedge = dwc3_gadget_ep_set_wedge,
1307};
1308
1309static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1310 .enable = dwc3_gadget_ep_enable,
1311 .disable = dwc3_gadget_ep_disable,
1312 .alloc_request = dwc3_gadget_ep_alloc_request,
1313 .free_request = dwc3_gadget_ep_free_request,
1314 .queue = dwc3_gadget_ep_queue,
1315 .dequeue = dwc3_gadget_ep_dequeue,
1316 .set_halt = dwc3_gadget_ep_set_halt,
1317 .set_wedge = dwc3_gadget_ep_set_wedge,
1318};
1319
1320/* -------------------------------------------------------------------------- */
1321
1322static int dwc3_gadget_get_frame(struct usb_gadget *g)
1323{
1324 struct dwc3 *dwc = gadget_to_dwc(g);
1325 u32 reg;
1326
1327 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1328 return DWC3_DSTS_SOFFN(reg);
1329}
1330
1331static int dwc3_gadget_wakeup(struct usb_gadget *g)
1332{
1333 struct dwc3 *dwc = gadget_to_dwc(g);
1334
1335 unsigned long timeout;
1336 unsigned long flags;
1337
1338 u32 reg;
1339
1340 int ret = 0;
1341
1342 u8 link_state;
1343 u8 speed;
1344
1345 spin_lock_irqsave(&dwc->lock, flags);
1346
1347 /*
1348 * According to the Databook Remote wakeup request should
1349 * be issued only when the device is in early suspend state.
1350 *
1351 * We can check that via USB Link State bits in DSTS register.
1352 */
1353 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1354
1355 speed = reg & DWC3_DSTS_CONNECTSPD;
1356 if (speed == DWC3_DSTS_SUPERSPEED) {
1357 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1358 ret = -EINVAL;
1359 goto out;
1360 }
1361
1362 link_state = DWC3_DSTS_USBLNKST(reg);
1363
1364 switch (link_state) {
1365 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1366 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1367 break;
1368 default:
1369 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1370 link_state);
1371 ret = -EINVAL;
1372 goto out;
1373 }
1374
8598bde7
FB
1375 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1376 if (ret < 0) {
1377 dev_err(dwc->dev, "failed to put link in Recovery\n");
1378 goto out;
1379 }
72246da4 1380
802fde98
PZ
1381 /* Recent versions do this automatically */
1382 if (dwc->revision < DWC3_REVISION_194A) {
1383 /* write zeroes to Link Change Request */
fcc023c7 1384 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
802fde98
PZ
1385 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1386 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1387 }
72246da4 1388
1d046793 1389 /* poll until Link State changes to ON */
72246da4
FB
1390 timeout = jiffies + msecs_to_jiffies(100);
1391
1d046793 1392 while (!time_after(jiffies, timeout)) {
72246da4
FB
1393 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1394
1395 /* in HS, means ON */
1396 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1397 break;
1398 }
1399
1400 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1401 dev_err(dwc->dev, "failed to send remote wakeup\n");
1402 ret = -EINVAL;
1403 }
1404
1405out:
1406 spin_unlock_irqrestore(&dwc->lock, flags);
1407
1408 return ret;
1409}
1410
1411static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1412 int is_selfpowered)
1413{
1414 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1415 unsigned long flags;
72246da4 1416
249a4569 1417 spin_lock_irqsave(&dwc->lock, flags);
72246da4 1418 dwc->is_selfpowered = !!is_selfpowered;
249a4569 1419 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1420
1421 return 0;
1422}
1423
7b2a0368 1424static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
72246da4
FB
1425{
1426 u32 reg;
61d58242 1427 u32 timeout = 500;
72246da4
FB
1428
1429 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1430 if (is_on) {
802fde98
PZ
1431 if (dwc->revision <= DWC3_REVISION_187A) {
1432 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1433 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1434 }
1435
1436 if (dwc->revision >= DWC3_REVISION_194A)
1437 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1438 reg |= DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1439
1440 if (dwc->has_hibernation)
1441 reg |= DWC3_DCTL_KEEP_CONNECT;
1442
9fcb3bd8 1443 dwc->pullups_connected = true;
8db7ed15 1444 } else {
72246da4 1445 reg &= ~DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1446
1447 if (dwc->has_hibernation && !suspend)
1448 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1449
9fcb3bd8 1450 dwc->pullups_connected = false;
8db7ed15 1451 }
72246da4
FB
1452
1453 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1454
1455 do {
1456 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1457 if (is_on) {
1458 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1459 break;
1460 } else {
1461 if (reg & DWC3_DSTS_DEVCTRLHLT)
1462 break;
1463 }
72246da4
FB
1464 timeout--;
1465 if (!timeout)
6f17f74b 1466 return -ETIMEDOUT;
61d58242 1467 udelay(1);
72246da4
FB
1468 } while (1);
1469
73815280 1470 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
72246da4
FB
1471 dwc->gadget_driver
1472 ? dwc->gadget_driver->function : "no-function",
1473 is_on ? "connect" : "disconnect");
6f17f74b
PA
1474
1475 return 0;
72246da4
FB
1476}
1477
1478static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1479{
1480 struct dwc3 *dwc = gadget_to_dwc(g);
1481 unsigned long flags;
6f17f74b 1482 int ret;
72246da4
FB
1483
1484 is_on = !!is_on;
1485
1486 spin_lock_irqsave(&dwc->lock, flags);
7b2a0368 1487 ret = dwc3_gadget_run_stop(dwc, is_on, false);
72246da4
FB
1488 spin_unlock_irqrestore(&dwc->lock, flags);
1489
6f17f74b 1490 return ret;
72246da4
FB
1491}
1492
8698e2ac
FB
1493static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1494{
1495 u32 reg;
1496
1497 /* Enable all but Start and End of Frame IRQs */
1498 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1499 DWC3_DEVTEN_EVNTOVERFLOWEN |
1500 DWC3_DEVTEN_CMDCMPLTEN |
1501 DWC3_DEVTEN_ERRTICERREN |
1502 DWC3_DEVTEN_WKUPEVTEN |
1503 DWC3_DEVTEN_ULSTCNGEN |
1504 DWC3_DEVTEN_CONNECTDONEEN |
1505 DWC3_DEVTEN_USBRSTEN |
1506 DWC3_DEVTEN_DISCONNEVTEN);
1507
1508 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1509}
1510
1511static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1512{
1513 /* mask all interrupts */
1514 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1515}
1516
1517static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
b15a762f 1518static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
8698e2ac 1519
72246da4
FB
1520static int dwc3_gadget_start(struct usb_gadget *g,
1521 struct usb_gadget_driver *driver)
1522{
1523 struct dwc3 *dwc = gadget_to_dwc(g);
1524 struct dwc3_ep *dep;
1525 unsigned long flags;
1526 int ret = 0;
8698e2ac 1527 int irq;
72246da4
FB
1528 u32 reg;
1529
b0d7ffd4
FB
1530 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1531 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
e8adfc30 1532 IRQF_SHARED, "dwc3", dwc);
b0d7ffd4
FB
1533 if (ret) {
1534 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1535 irq, ret);
1536 goto err0;
1537 }
1538
72246da4
FB
1539 spin_lock_irqsave(&dwc->lock, flags);
1540
1541 if (dwc->gadget_driver) {
1542 dev_err(dwc->dev, "%s is already bound to %s\n",
1543 dwc->gadget.name,
1544 dwc->gadget_driver->driver.name);
1545 ret = -EBUSY;
b0d7ffd4 1546 goto err1;
72246da4
FB
1547 }
1548
1549 dwc->gadget_driver = driver;
72246da4 1550
72246da4
FB
1551 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1552 reg &= ~(DWC3_DCFG_SPEED_MASK);
07e7f47b
FB
1553
1554 /**
1555 * WORKAROUND: DWC3 revision < 2.20a have an issue
1556 * which would cause metastability state on Run/Stop
1557 * bit if we try to force the IP to USB2-only mode.
1558 *
1559 * Because of that, we cannot configure the IP to any
1560 * speed other than the SuperSpeed
1561 *
1562 * Refers to:
1563 *
1564 * STAR#9000525659: Clock Domain Crossing on DCTL in
1565 * USB 2.0 Mode
1566 */
f7e846f0 1567 if (dwc->revision < DWC3_REVISION_220A) {
07e7f47b 1568 reg |= DWC3_DCFG_SUPERSPEED;
f7e846f0
FB
1569 } else {
1570 switch (dwc->maximum_speed) {
1571 case USB_SPEED_LOW:
1572 reg |= DWC3_DSTS_LOWSPEED;
1573 break;
1574 case USB_SPEED_FULL:
1575 reg |= DWC3_DSTS_FULLSPEED1;
1576 break;
1577 case USB_SPEED_HIGH:
1578 reg |= DWC3_DSTS_HIGHSPEED;
1579 break;
1580 case USB_SPEED_SUPER: /* FALLTHROUGH */
1581 case USB_SPEED_UNKNOWN: /* FALTHROUGH */
1582 default:
1583 reg |= DWC3_DSTS_SUPERSPEED;
1584 }
1585 }
72246da4
FB
1586 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1587
b23c8439
PZ
1588 dwc->start_config_issued = false;
1589
72246da4
FB
1590 /* Start with SuperSpeed Default */
1591 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1592
1593 dep = dwc->eps[0];
265b70a7
PZ
1594 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1595 false);
72246da4
FB
1596 if (ret) {
1597 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
b0d7ffd4 1598 goto err2;
72246da4
FB
1599 }
1600
1601 dep = dwc->eps[1];
265b70a7
PZ
1602 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1603 false);
72246da4
FB
1604 if (ret) {
1605 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
b0d7ffd4 1606 goto err3;
72246da4
FB
1607 }
1608
1609 /* begin to receive SETUP packets */
c7fcdeb2 1610 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
1611 dwc3_ep0_out_start(dwc);
1612
8698e2ac
FB
1613 dwc3_gadget_enable_irq(dwc);
1614
72246da4
FB
1615 spin_unlock_irqrestore(&dwc->lock, flags);
1616
1617 return 0;
1618
b0d7ffd4 1619err3:
72246da4
FB
1620 __dwc3_gadget_ep_disable(dwc->eps[0]);
1621
b0d7ffd4 1622err2:
cdcedd69 1623 dwc->gadget_driver = NULL;
b0d7ffd4
FB
1624
1625err1:
72246da4
FB
1626 spin_unlock_irqrestore(&dwc->lock, flags);
1627
b0d7ffd4
FB
1628 free_irq(irq, dwc);
1629
1630err0:
72246da4
FB
1631 return ret;
1632}
1633
22835b80 1634static int dwc3_gadget_stop(struct usb_gadget *g)
72246da4
FB
1635{
1636 struct dwc3 *dwc = gadget_to_dwc(g);
1637 unsigned long flags;
8698e2ac 1638 int irq;
72246da4
FB
1639
1640 spin_lock_irqsave(&dwc->lock, flags);
1641
8698e2ac 1642 dwc3_gadget_disable_irq(dwc);
72246da4
FB
1643 __dwc3_gadget_ep_disable(dwc->eps[0]);
1644 __dwc3_gadget_ep_disable(dwc->eps[1]);
1645
1646 dwc->gadget_driver = NULL;
72246da4
FB
1647
1648 spin_unlock_irqrestore(&dwc->lock, flags);
1649
b0d7ffd4
FB
1650 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1651 free_irq(irq, dwc);
1652
72246da4
FB
1653 return 0;
1654}
802fde98 1655
72246da4
FB
1656static const struct usb_gadget_ops dwc3_gadget_ops = {
1657 .get_frame = dwc3_gadget_get_frame,
1658 .wakeup = dwc3_gadget_wakeup,
1659 .set_selfpowered = dwc3_gadget_set_selfpowered,
1660 .pullup = dwc3_gadget_pullup,
1661 .udc_start = dwc3_gadget_start,
1662 .udc_stop = dwc3_gadget_stop,
1663};
1664
1665/* -------------------------------------------------------------------------- */
1666
6a1e3ef4
FB
1667static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1668 u8 num, u32 direction)
72246da4
FB
1669{
1670 struct dwc3_ep *dep;
6a1e3ef4 1671 u8 i;
72246da4 1672
6a1e3ef4
FB
1673 for (i = 0; i < num; i++) {
1674 u8 epnum = (i << 1) | (!!direction);
72246da4 1675
72246da4 1676 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
734d5a53 1677 if (!dep)
72246da4 1678 return -ENOMEM;
72246da4
FB
1679
1680 dep->dwc = dwc;
1681 dep->number = epnum;
9aa62ae4 1682 dep->direction = !!direction;
72246da4
FB
1683 dwc->eps[epnum] = dep;
1684
1685 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1686 (epnum & 1) ? "in" : "out");
6a1e3ef4 1687
72246da4 1688 dep->endpoint.name = dep->name;
72246da4 1689
73815280 1690 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
653df35e 1691
72246da4 1692 if (epnum == 0 || epnum == 1) {
e117e742 1693 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
6048e4c6 1694 dep->endpoint.maxburst = 1;
72246da4
FB
1695 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1696 if (!epnum)
1697 dwc->gadget.ep0 = &dep->endpoint;
1698 } else {
1699 int ret;
1700
e117e742 1701 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
12d36c16 1702 dep->endpoint.max_streams = 15;
72246da4
FB
1703 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1704 list_add_tail(&dep->endpoint.ep_list,
1705 &dwc->gadget.ep_list);
1706
1707 ret = dwc3_alloc_trb_pool(dep);
25b8ff68 1708 if (ret)
72246da4 1709 return ret;
72246da4 1710 }
25b8ff68 1711
72246da4
FB
1712 INIT_LIST_HEAD(&dep->request_list);
1713 INIT_LIST_HEAD(&dep->req_queued);
1714 }
1715
1716 return 0;
1717}
1718
6a1e3ef4
FB
1719static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1720{
1721 int ret;
1722
1723 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1724
1725 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1726 if (ret < 0) {
73815280
FB
1727 dwc3_trace(trace_dwc3_gadget,
1728 "failed to allocate OUT endpoints");
6a1e3ef4
FB
1729 return ret;
1730 }
1731
1732 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1733 if (ret < 0) {
73815280
FB
1734 dwc3_trace(trace_dwc3_gadget,
1735 "failed to allocate IN endpoints");
6a1e3ef4
FB
1736 return ret;
1737 }
1738
1739 return 0;
1740}
1741
72246da4
FB
1742static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1743{
1744 struct dwc3_ep *dep;
1745 u8 epnum;
1746
1747 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1748 dep = dwc->eps[epnum];
6a1e3ef4
FB
1749 if (!dep)
1750 continue;
5bf8fae3
GC
1751 /*
1752 * Physical endpoints 0 and 1 are special; they form the
1753 * bi-directional USB endpoint 0.
1754 *
1755 * For those two physical endpoints, we don't allocate a TRB
1756 * pool nor do we add them the endpoints list. Due to that, we
1757 * shouldn't do these two operations otherwise we would end up
1758 * with all sorts of bugs when removing dwc3.ko.
1759 */
1760 if (epnum != 0 && epnum != 1) {
1761 dwc3_free_trb_pool(dep);
72246da4 1762 list_del(&dep->endpoint.ep_list);
5bf8fae3 1763 }
72246da4
FB
1764
1765 kfree(dep);
1766 }
1767}
1768
72246da4 1769/* -------------------------------------------------------------------------- */
e5caff68 1770
e5ba5ec8
PA
1771static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1772 struct dwc3_request *req, struct dwc3_trb *trb,
72246da4
FB
1773 const struct dwc3_event_depevt *event, int status)
1774{
72246da4
FB
1775 unsigned int count;
1776 unsigned int s_pkt = 0;
d6d6ec7b 1777 unsigned int trb_status;
72246da4 1778
2c4cbe6e
FB
1779 trace_dwc3_complete_trb(dep, trb);
1780
e5ba5ec8
PA
1781 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1782 /*
1783 * We continue despite the error. There is not much we
1784 * can do. If we don't clean it up we loop forever. If
1785 * we skip the TRB then it gets overwritten after a
1786 * while since we use them in a ring buffer. A BUG()
1787 * would help. Lets hope that if this occurs, someone
1788 * fixes the root cause instead of looking away :)
1789 */
1790 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1791 dep->name, trb);
1792 count = trb->size & DWC3_TRB_SIZE_MASK;
1793
1794 if (dep->direction) {
1795 if (count) {
1796 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1797 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1798 dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
1799 dep->name);
1800 /*
1801 * If missed isoc occurred and there is
1802 * no request queued then issue END
1803 * TRANSFER, so that core generates
1804 * next xfernotready and we will issue
1805 * a fresh START TRANSFER.
1806 * If there are still queued request
1807 * then wait, do not issue either END
1808 * or UPDATE TRANSFER, just attach next
1809 * request in request_list during
1810 * giveback.If any future queued request
1811 * is successfully transferred then we
1812 * will issue UPDATE TRANSFER for all
1813 * request in the request_list.
1814 */
1815 dep->flags |= DWC3_EP_MISSED_ISOC;
1816 } else {
1817 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1818 dep->name);
1819 status = -ECONNRESET;
1820 }
1821 } else {
1822 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1823 }
1824 } else {
1825 if (count && (event->status & DEPEVT_STATUS_SHORT))
1826 s_pkt = 1;
1827 }
1828
1829 /*
1830 * We assume here we will always receive the entire data block
1831 * which we should receive. Meaning, if we program RX to
1832 * receive 4K but we receive only 2K, we assume that's all we
1833 * should receive and we simply bounce the request back to the
1834 * gadget driver for further processing.
1835 */
1836 req->request.actual += req->request.length - count;
1837 if (s_pkt)
1838 return 1;
1839 if ((event->status & DEPEVT_STATUS_LST) &&
1840 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1841 DWC3_TRB_CTRL_HWO)))
1842 return 1;
1843 if ((event->status & DEPEVT_STATUS_IOC) &&
1844 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1845 return 1;
1846 return 0;
1847}
1848
1849static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1850 const struct dwc3_event_depevt *event, int status)
1851{
1852 struct dwc3_request *req;
1853 struct dwc3_trb *trb;
1854 unsigned int slot;
1855 unsigned int i;
1856 int ret;
1857
72246da4
FB
1858 do {
1859 req = next_request(&dep->req_queued);
d39ee7be
SAS
1860 if (!req) {
1861 WARN_ON_ONCE(1);
1862 return 1;
1863 }
e5ba5ec8
PA
1864 i = 0;
1865 do {
1866 slot = req->start_slot + i;
1867 if ((slot == DWC3_TRB_NUM - 1) &&
1868 usb_endpoint_xfer_isoc(dep->endpoint.desc))
1869 slot++;
1870 slot %= DWC3_TRB_NUM;
1871 trb = &dep->trb_pool[slot];
72246da4 1872
e5ba5ec8
PA
1873 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1874 event, status);
1875 if (ret)
1876 break;
1877 }while (++i < req->request.num_mapped_sgs);
72246da4 1878
72246da4 1879 dwc3_gadget_giveback(dep, req, status);
e5ba5ec8
PA
1880
1881 if (ret)
72246da4
FB
1882 break;
1883 } while (1);
1884
cdc359dd
PA
1885 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1886 list_empty(&dep->req_queued)) {
1887 if (list_empty(&dep->request_list)) {
1888 /*
1889 * If there is no entry in request list then do
1890 * not issue END TRANSFER now. Just set PENDING
1891 * flag, so that END TRANSFER is issued when an
1892 * entry is added into request list.
1893 */
1894 dep->flags = DWC3_EP_PENDING_REQUEST;
1895 } else {
b992e681 1896 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
1897 dep->flags = DWC3_EP_ENABLED;
1898 }
7efea86c
PA
1899 return 1;
1900 }
1901
72246da4
FB
1902 return 1;
1903}
1904
1905static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
029d97ff 1906 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
72246da4
FB
1907{
1908 unsigned status = 0;
1909 int clean_busy;
1910
1911 if (event->status & DEPEVT_STATUS_BUSERR)
1912 status = -ECONNRESET;
1913
1d046793 1914 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
c2df85ca 1915 if (clean_busy)
72246da4 1916 dep->flags &= ~DWC3_EP_BUSY;
fae2b904
FB
1917
1918 /*
1919 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1920 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1921 */
1922 if (dwc->revision < DWC3_REVISION_183A) {
1923 u32 reg;
1924 int i;
1925
1926 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
348e026f 1927 dep = dwc->eps[i];
fae2b904
FB
1928
1929 if (!(dep->flags & DWC3_EP_ENABLED))
1930 continue;
1931
1932 if (!list_empty(&dep->req_queued))
1933 return;
1934 }
1935
1936 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1937 reg |= dwc->u1u2;
1938 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1939
1940 dwc->u1u2 = 0;
1941 }
72246da4
FB
1942}
1943
72246da4
FB
1944static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1945 const struct dwc3_event_depevt *event)
1946{
1947 struct dwc3_ep *dep;
1948 u8 epnum = event->endpoint_number;
1949
1950 dep = dwc->eps[epnum];
1951
3336abb5
FB
1952 if (!(dep->flags & DWC3_EP_ENABLED))
1953 return;
1954
72246da4
FB
1955 if (epnum == 0 || epnum == 1) {
1956 dwc3_ep0_interrupt(dwc, event);
1957 return;
1958 }
1959
1960 switch (event->endpoint_event) {
1961 case DWC3_DEPEVT_XFERCOMPLETE:
b4996a86 1962 dep->resource_index = 0;
c2df85ca 1963
16e78db7 1964 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1965 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1966 dep->name);
1967 return;
1968 }
1969
029d97ff 1970 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
1971 break;
1972 case DWC3_DEPEVT_XFERINPROGRESS:
029d97ff 1973 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
1974 break;
1975 case DWC3_DEPEVT_XFERNOTREADY:
16e78db7 1976 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1977 dwc3_gadget_start_isoc(dwc, dep, event);
1978 } else {
1979 int ret;
1980
73815280 1981 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
40aa41fb
FB
1982 dep->name, event->status &
1983 DEPEVT_STATUS_TRANSFER_ACTIVE
72246da4
FB
1984 ? "Transfer Active"
1985 : "Transfer Not Active");
1986
1987 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1988 if (!ret || ret == -EBUSY)
1989 return;
1990
1991 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1992 dep->name);
1993 }
1994
879631aa
FB
1995 break;
1996 case DWC3_DEPEVT_STREAMEVT:
16e78db7 1997 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
879631aa
FB
1998 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
1999 dep->name);
2000 return;
2001 }
2002
2003 switch (event->status) {
2004 case DEPEVT_STREAMEVT_FOUND:
73815280
FB
2005 dwc3_trace(trace_dwc3_gadget,
2006 "Stream %d found and started",
879631aa
FB
2007 event->parameters);
2008
2009 break;
2010 case DEPEVT_STREAMEVT_NOTFOUND:
2011 /* FALLTHROUGH */
2012 default:
2013 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
2014 }
72246da4
FB
2015 break;
2016 case DWC3_DEPEVT_RXTXFIFOEVT:
2017 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
2018 break;
72246da4 2019 case DWC3_DEPEVT_EPCMDCMPLT:
73815280 2020 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
72246da4
FB
2021 break;
2022 }
2023}
2024
2025static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2026{
2027 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2028 spin_unlock(&dwc->lock);
2029 dwc->gadget_driver->disconnect(&dwc->gadget);
2030 spin_lock(&dwc->lock);
2031 }
2032}
2033
bc5ba2e0
FB
2034static void dwc3_suspend_gadget(struct dwc3 *dwc)
2035{
73a30bfc 2036 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
bc5ba2e0
FB
2037 spin_unlock(&dwc->lock);
2038 dwc->gadget_driver->suspend(&dwc->gadget);
2039 spin_lock(&dwc->lock);
2040 }
2041}
2042
2043static void dwc3_resume_gadget(struct dwc3 *dwc)
2044{
73a30bfc 2045 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
bc5ba2e0
FB
2046 spin_unlock(&dwc->lock);
2047 dwc->gadget_driver->resume(&dwc->gadget);
8e74475b
FB
2048 }
2049}
2050
2051static void dwc3_reset_gadget(struct dwc3 *dwc)
2052{
2053 if (!dwc->gadget_driver)
2054 return;
2055
2056 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2057 spin_unlock(&dwc->lock);
2058 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
bc5ba2e0
FB
2059 spin_lock(&dwc->lock);
2060 }
2061}
2062
b992e681 2063static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
72246da4
FB
2064{
2065 struct dwc3_ep *dep;
2066 struct dwc3_gadget_ep_cmd_params params;
2067 u32 cmd;
2068 int ret;
2069
2070 dep = dwc->eps[epnum];
2071
b4996a86 2072 if (!dep->resource_index)
3daf74d7
PA
2073 return;
2074
57911504
PA
2075 /*
2076 * NOTICE: We are violating what the Databook says about the
2077 * EndTransfer command. Ideally we would _always_ wait for the
2078 * EndTransfer Command Completion IRQ, but that's causing too
2079 * much trouble synchronizing between us and gadget driver.
2080 *
2081 * We have discussed this with the IP Provider and it was
2082 * suggested to giveback all requests here, but give HW some
2083 * extra time to synchronize with the interconnect. We're using
dc93b41a 2084 * an arbitrary 100us delay for that.
57911504
PA
2085 *
2086 * Note also that a similar handling was tested by Synopsys
2087 * (thanks a lot Paul) and nothing bad has come out of it.
2088 * In short, what we're doing is:
2089 *
2090 * - Issue EndTransfer WITH CMDIOC bit set
2091 * - Wait 100us
2092 */
2093
3daf74d7 2094 cmd = DWC3_DEPCMD_ENDTRANSFER;
b992e681
PZ
2095 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2096 cmd |= DWC3_DEPCMD_CMDIOC;
b4996a86 2097 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3daf74d7
PA
2098 memset(&params, 0, sizeof(params));
2099 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
2100 WARN_ON_ONCE(ret);
b4996a86 2101 dep->resource_index = 0;
041d81f4 2102 dep->flags &= ~DWC3_EP_BUSY;
57911504 2103 udelay(100);
72246da4
FB
2104}
2105
2106static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2107{
2108 u32 epnum;
2109
2110 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2111 struct dwc3_ep *dep;
2112
2113 dep = dwc->eps[epnum];
6a1e3ef4
FB
2114 if (!dep)
2115 continue;
2116
72246da4
FB
2117 if (!(dep->flags & DWC3_EP_ENABLED))
2118 continue;
2119
624407f9 2120 dwc3_remove_requests(dwc, dep);
72246da4
FB
2121 }
2122}
2123
2124static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2125{
2126 u32 epnum;
2127
2128 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2129 struct dwc3_ep *dep;
2130 struct dwc3_gadget_ep_cmd_params params;
2131 int ret;
2132
2133 dep = dwc->eps[epnum];
6a1e3ef4
FB
2134 if (!dep)
2135 continue;
72246da4
FB
2136
2137 if (!(dep->flags & DWC3_EP_STALL))
2138 continue;
2139
2140 dep->flags &= ~DWC3_EP_STALL;
2141
2142 memset(&params, 0, sizeof(params));
2143 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
2144 DWC3_DEPCMD_CLEARSTALL, &params);
2145 WARN_ON_ONCE(ret);
2146 }
2147}
2148
2149static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2150{
c4430a26
FB
2151 int reg;
2152
72246da4
FB
2153 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2154 reg &= ~DWC3_DCTL_INITU1ENA;
2155 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2156
2157 reg &= ~DWC3_DCTL_INITU2ENA;
2158 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72246da4 2159
72246da4 2160 dwc3_disconnect_gadget(dwc);
b23c8439 2161 dwc->start_config_issued = false;
72246da4
FB
2162
2163 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 2164 dwc->setup_packet_pending = false;
06a374ed 2165 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
72246da4
FB
2166}
2167
72246da4
FB
2168static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2169{
2170 u32 reg;
2171
df62df56
FB
2172 /*
2173 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2174 * would cause a missing Disconnect Event if there's a
2175 * pending Setup Packet in the FIFO.
2176 *
2177 * There's no suggested workaround on the official Bug
2178 * report, which states that "unless the driver/application
2179 * is doing any special handling of a disconnect event,
2180 * there is no functional issue".
2181 *
2182 * Unfortunately, it turns out that we _do_ some special
2183 * handling of a disconnect event, namely complete all
2184 * pending transfers, notify gadget driver of the
2185 * disconnection, and so on.
2186 *
2187 * Our suggested workaround is to follow the Disconnect
2188 * Event steps here, instead, based on a setup_packet_pending
2189 * flag. Such flag gets set whenever we have a XferNotReady
2190 * event on EP0 and gets cleared on XferComplete for the
2191 * same endpoint.
2192 *
2193 * Refers to:
2194 *
2195 * STAR#9000466709: RTL: Device : Disconnect event not
2196 * generated if setup packet pending in FIFO
2197 */
2198 if (dwc->revision < DWC3_REVISION_188A) {
2199 if (dwc->setup_packet_pending)
2200 dwc3_gadget_disconnect_interrupt(dwc);
2201 }
2202
8e74475b 2203 dwc3_reset_gadget(dwc);
72246da4
FB
2204
2205 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2206 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2207 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3b637367 2208 dwc->test_mode = false;
72246da4
FB
2209
2210 dwc3_stop_active_transfers(dwc);
2211 dwc3_clear_stall_all_ep(dwc);
b23c8439 2212 dwc->start_config_issued = false;
72246da4
FB
2213
2214 /* Reset device address to zero */
2215 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2216 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2217 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2218}
2219
2220static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2221{
2222 u32 reg;
2223 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2224
2225 /*
2226 * We change the clock only at SS but I dunno why I would want to do
2227 * this. Maybe it becomes part of the power saving plan.
2228 */
2229
2230 if (speed != DWC3_DSTS_SUPERSPEED)
2231 return;
2232
2233 /*
2234 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2235 * each time on Connect Done.
2236 */
2237 if (!usb30_clock)
2238 return;
2239
2240 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2241 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2242 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2243}
2244
72246da4
FB
2245static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2246{
72246da4
FB
2247 struct dwc3_ep *dep;
2248 int ret;
2249 u32 reg;
2250 u8 speed;
2251
72246da4
FB
2252 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2253 speed = reg & DWC3_DSTS_CONNECTSPD;
2254 dwc->speed = speed;
2255
2256 dwc3_update_ram_clk_sel(dwc, speed);
2257
2258 switch (speed) {
2259 case DWC3_DCFG_SUPERSPEED:
05870c5b
FB
2260 /*
2261 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2262 * would cause a missing USB3 Reset event.
2263 *
2264 * In such situations, we should force a USB3 Reset
2265 * event by calling our dwc3_gadget_reset_interrupt()
2266 * routine.
2267 *
2268 * Refers to:
2269 *
2270 * STAR#9000483510: RTL: SS : USB3 reset event may
2271 * not be generated always when the link enters poll
2272 */
2273 if (dwc->revision < DWC3_REVISION_190A)
2274 dwc3_gadget_reset_interrupt(dwc);
2275
72246da4
FB
2276 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2277 dwc->gadget.ep0->maxpacket = 512;
2278 dwc->gadget.speed = USB_SPEED_SUPER;
2279 break;
2280 case DWC3_DCFG_HIGHSPEED:
2281 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2282 dwc->gadget.ep0->maxpacket = 64;
2283 dwc->gadget.speed = USB_SPEED_HIGH;
2284 break;
2285 case DWC3_DCFG_FULLSPEED2:
2286 case DWC3_DCFG_FULLSPEED1:
2287 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2288 dwc->gadget.ep0->maxpacket = 64;
2289 dwc->gadget.speed = USB_SPEED_FULL;
2290 break;
2291 case DWC3_DCFG_LOWSPEED:
2292 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2293 dwc->gadget.ep0->maxpacket = 8;
2294 dwc->gadget.speed = USB_SPEED_LOW;
2295 break;
2296 }
2297
2b758350
PA
2298 /* Enable USB2 LPM Capability */
2299
2300 if ((dwc->revision > DWC3_REVISION_194A)
2301 && (speed != DWC3_DCFG_SUPERSPEED)) {
2302 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2303 reg |= DWC3_DCFG_LPM_CAP;
2304 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2305
2306 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2307 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2308
460d098c 2309 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2b758350 2310
80caf7d2
HR
2311 /*
2312 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2313 * DCFG.LPMCap is set, core responses with an ACK and the
2314 * BESL value in the LPM token is less than or equal to LPM
2315 * NYET threshold.
2316 */
2317 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2318 && dwc->has_lpm_erratum,
2319 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2320
2321 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2322 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2323
356363bf
FB
2324 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2325 } else {
2326 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2327 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2b758350
PA
2328 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2329 }
2330
72246da4 2331 dep = dwc->eps[0];
265b70a7
PZ
2332 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2333 false);
72246da4
FB
2334 if (ret) {
2335 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2336 return;
2337 }
2338
2339 dep = dwc->eps[1];
265b70a7
PZ
2340 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2341 false);
72246da4
FB
2342 if (ret) {
2343 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2344 return;
2345 }
2346
2347 /*
2348 * Configure PHY via GUSB3PIPECTLn if required.
2349 *
2350 * Update GTXFIFOSIZn
2351 *
2352 * In both cases reset values should be sufficient.
2353 */
2354}
2355
2356static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2357{
72246da4
FB
2358 /*
2359 * TODO take core out of low power mode when that's
2360 * implemented.
2361 */
2362
2363 dwc->gadget_driver->resume(&dwc->gadget);
2364}
2365
2366static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2367 unsigned int evtinfo)
2368{
fae2b904 2369 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
0b0cc1cd
FB
2370 unsigned int pwropt;
2371
2372 /*
2373 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2374 * Hibernation mode enabled which would show up when device detects
2375 * host-initiated U3 exit.
2376 *
2377 * In that case, device will generate a Link State Change Interrupt
2378 * from U3 to RESUME which is only necessary if Hibernation is
2379 * configured in.
2380 *
2381 * There are no functional changes due to such spurious event and we
2382 * just need to ignore it.
2383 *
2384 * Refers to:
2385 *
2386 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2387 * operational mode
2388 */
2389 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2390 if ((dwc->revision < DWC3_REVISION_250A) &&
2391 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2392 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2393 (next == DWC3_LINK_STATE_RESUME)) {
73815280
FB
2394 dwc3_trace(trace_dwc3_gadget,
2395 "ignoring transition U3 -> Resume");
0b0cc1cd
FB
2396 return;
2397 }
2398 }
fae2b904
FB
2399
2400 /*
2401 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2402 * on the link partner, the USB session might do multiple entry/exit
2403 * of low power states before a transfer takes place.
2404 *
2405 * Due to this problem, we might experience lower throughput. The
2406 * suggested workaround is to disable DCTL[12:9] bits if we're
2407 * transitioning from U1/U2 to U0 and enable those bits again
2408 * after a transfer completes and there are no pending transfers
2409 * on any of the enabled endpoints.
2410 *
2411 * This is the first half of that workaround.
2412 *
2413 * Refers to:
2414 *
2415 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2416 * core send LGO_Ux entering U0
2417 */
2418 if (dwc->revision < DWC3_REVISION_183A) {
2419 if (next == DWC3_LINK_STATE_U0) {
2420 u32 u1u2;
2421 u32 reg;
2422
2423 switch (dwc->link_state) {
2424 case DWC3_LINK_STATE_U1:
2425 case DWC3_LINK_STATE_U2:
2426 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2427 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2428 | DWC3_DCTL_ACCEPTU2ENA
2429 | DWC3_DCTL_INITU1ENA
2430 | DWC3_DCTL_ACCEPTU1ENA);
2431
2432 if (!dwc->u1u2)
2433 dwc->u1u2 = reg & u1u2;
2434
2435 reg &= ~u1u2;
2436
2437 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2438 break;
2439 default:
2440 /* do nothing */
2441 break;
2442 }
2443 }
2444 }
2445
bc5ba2e0
FB
2446 switch (next) {
2447 case DWC3_LINK_STATE_U1:
2448 if (dwc->speed == USB_SPEED_SUPER)
2449 dwc3_suspend_gadget(dwc);
2450 break;
2451 case DWC3_LINK_STATE_U2:
2452 case DWC3_LINK_STATE_U3:
2453 dwc3_suspend_gadget(dwc);
2454 break;
2455 case DWC3_LINK_STATE_RESUME:
2456 dwc3_resume_gadget(dwc);
2457 break;
2458 default:
2459 /* do nothing */
2460 break;
2461 }
2462
e57ebc1d 2463 dwc->link_state = next;
72246da4
FB
2464}
2465
e1dadd3b
FB
2466static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2467 unsigned int evtinfo)
2468{
2469 unsigned int is_ss = evtinfo & BIT(4);
2470
2471 /**
2472 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2473 * have a known issue which can cause USB CV TD.9.23 to fail
2474 * randomly.
2475 *
2476 * Because of this issue, core could generate bogus hibernation
2477 * events which SW needs to ignore.
2478 *
2479 * Refers to:
2480 *
2481 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2482 * Device Fallback from SuperSpeed
2483 */
2484 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2485 return;
2486
2487 /* enter hibernation here */
2488}
2489
72246da4
FB
2490static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2491 const struct dwc3_event_devt *event)
2492{
2493 switch (event->type) {
2494 case DWC3_DEVICE_EVENT_DISCONNECT:
2495 dwc3_gadget_disconnect_interrupt(dwc);
2496 break;
2497 case DWC3_DEVICE_EVENT_RESET:
2498 dwc3_gadget_reset_interrupt(dwc);
2499 break;
2500 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2501 dwc3_gadget_conndone_interrupt(dwc);
2502 break;
2503 case DWC3_DEVICE_EVENT_WAKEUP:
2504 dwc3_gadget_wakeup_interrupt(dwc);
2505 break;
e1dadd3b
FB
2506 case DWC3_DEVICE_EVENT_HIBER_REQ:
2507 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2508 "unexpected hibernation event\n"))
2509 break;
2510
2511 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2512 break;
72246da4
FB
2513 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2514 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2515 break;
2516 case DWC3_DEVICE_EVENT_EOPF:
73815280 2517 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
72246da4
FB
2518 break;
2519 case DWC3_DEVICE_EVENT_SOF:
73815280 2520 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
72246da4
FB
2521 break;
2522 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
73815280 2523 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
72246da4
FB
2524 break;
2525 case DWC3_DEVICE_EVENT_CMD_CMPL:
73815280 2526 dwc3_trace(trace_dwc3_gadget, "Command Complete");
72246da4
FB
2527 break;
2528 case DWC3_DEVICE_EVENT_OVERFLOW:
73815280 2529 dwc3_trace(trace_dwc3_gadget, "Overflow");
72246da4
FB
2530 break;
2531 default:
e9f2aa87 2532 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
72246da4
FB
2533 }
2534}
2535
2536static void dwc3_process_event_entry(struct dwc3 *dwc,
2537 const union dwc3_event *event)
2538{
2c4cbe6e
FB
2539 trace_dwc3_event(event->raw);
2540
72246da4
FB
2541 /* Endpoint IRQ, handle it and return early */
2542 if (event->type.is_devspec == 0) {
2543 /* depevt */
2544 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2545 }
2546
2547 switch (event->type.type) {
2548 case DWC3_EVENT_TYPE_DEV:
2549 dwc3_gadget_interrupt(dwc, &event->devt);
2550 break;
2551 /* REVISIT what to do with Carkit and I2C events ? */
2552 default:
2553 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2554 }
2555}
2556
f42f2447 2557static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
b15a762f 2558{
f42f2447 2559 struct dwc3_event_buffer *evt;
b15a762f 2560 irqreturn_t ret = IRQ_NONE;
f42f2447 2561 int left;
e8adfc30 2562 u32 reg;
b15a762f 2563
f42f2447
FB
2564 evt = dwc->ev_buffs[buf];
2565 left = evt->count;
b15a762f 2566
f42f2447
FB
2567 if (!(evt->flags & DWC3_EVENT_PENDING))
2568 return IRQ_NONE;
b15a762f 2569
f42f2447
FB
2570 while (left > 0) {
2571 union dwc3_event event;
b15a762f 2572
f42f2447 2573 event.raw = *(u32 *) (evt->buf + evt->lpos);
b15a762f 2574
f42f2447 2575 dwc3_process_event_entry(dwc, &event);
b15a762f 2576
f42f2447
FB
2577 /*
2578 * FIXME we wrap around correctly to the next entry as
2579 * almost all entries are 4 bytes in size. There is one
2580 * entry which has 12 bytes which is a regular entry
2581 * followed by 8 bytes data. ATM I don't know how
2582 * things are organized if we get next to the a
2583 * boundary so I worry about that once we try to handle
2584 * that.
2585 */
2586 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2587 left -= 4;
b15a762f 2588
f42f2447
FB
2589 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2590 }
b15a762f 2591
f42f2447
FB
2592 evt->count = 0;
2593 evt->flags &= ~DWC3_EVENT_PENDING;
2594 ret = IRQ_HANDLED;
b15a762f 2595
f42f2447
FB
2596 /* Unmask interrupt */
2597 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2598 reg &= ~DWC3_GEVNTSIZ_INTMASK;
2599 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
b15a762f 2600
f42f2447
FB
2601 return ret;
2602}
e8adfc30 2603
f42f2447
FB
2604static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
2605{
2606 struct dwc3 *dwc = _dwc;
2607 unsigned long flags;
2608 irqreturn_t ret = IRQ_NONE;
2609 int i;
2610
2611 spin_lock_irqsave(&dwc->lock, flags);
2612
2613 for (i = 0; i < dwc->num_event_buffers; i++)
2614 ret |= dwc3_process_event_buf(dwc, i);
b15a762f
FB
2615
2616 spin_unlock_irqrestore(&dwc->lock, flags);
2617
2618 return ret;
2619}
2620
7f97aa98 2621static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
72246da4
FB
2622{
2623 struct dwc3_event_buffer *evt;
72246da4 2624 u32 count;
e8adfc30 2625 u32 reg;
72246da4 2626
b15a762f
FB
2627 evt = dwc->ev_buffs[buf];
2628
72246da4
FB
2629 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2630 count &= DWC3_GEVNTCOUNT_MASK;
2631 if (!count)
2632 return IRQ_NONE;
2633
b15a762f
FB
2634 evt->count = count;
2635 evt->flags |= DWC3_EVENT_PENDING;
72246da4 2636
e8adfc30
FB
2637 /* Mask interrupt */
2638 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2639 reg |= DWC3_GEVNTSIZ_INTMASK;
2640 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2641
b15a762f 2642 return IRQ_WAKE_THREAD;
72246da4
FB
2643}
2644
2645static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2646{
2647 struct dwc3 *dwc = _dwc;
2648 int i;
2649 irqreturn_t ret = IRQ_NONE;
2650
2651 spin_lock(&dwc->lock);
2652
9f622b2a 2653 for (i = 0; i < dwc->num_event_buffers; i++) {
72246da4
FB
2654 irqreturn_t status;
2655
7f97aa98 2656 status = dwc3_check_event_buf(dwc, i);
b15a762f 2657 if (status == IRQ_WAKE_THREAD)
72246da4
FB
2658 ret = status;
2659 }
2660
2661 spin_unlock(&dwc->lock);
2662
2663 return ret;
2664}
2665
2666/**
2667 * dwc3_gadget_init - Initializes gadget related registers
1d046793 2668 * @dwc: pointer to our controller context structure
72246da4
FB
2669 *
2670 * Returns 0 on success otherwise negative errno.
2671 */
41ac7b3a 2672int dwc3_gadget_init(struct dwc3 *dwc)
72246da4 2673{
72246da4 2674 int ret;
72246da4
FB
2675
2676 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2677 &dwc->ctrl_req_addr, GFP_KERNEL);
2678 if (!dwc->ctrl_req) {
2679 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2680 ret = -ENOMEM;
2681 goto err0;
2682 }
2683
2684 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2685 &dwc->ep0_trb_addr, GFP_KERNEL);
2686 if (!dwc->ep0_trb) {
2687 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2688 ret = -ENOMEM;
2689 goto err1;
2690 }
2691
3ef35faf 2692 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
72246da4 2693 if (!dwc->setup_buf) {
72246da4
FB
2694 ret = -ENOMEM;
2695 goto err2;
2696 }
2697
5812b1c2 2698 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
3ef35faf
FB
2699 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2700 GFP_KERNEL);
5812b1c2
FB
2701 if (!dwc->ep0_bounce) {
2702 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2703 ret = -ENOMEM;
2704 goto err3;
2705 }
2706
72246da4 2707 dwc->gadget.ops = &dwc3_gadget_ops;
d327ab5b 2708 dwc->gadget.max_speed = USB_SPEED_SUPER;
72246da4 2709 dwc->gadget.speed = USB_SPEED_UNKNOWN;
eeb720fb 2710 dwc->gadget.sg_supported = true;
72246da4
FB
2711 dwc->gadget.name = "dwc3-gadget";
2712
a4b9d94b
DC
2713 /*
2714 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2715 * on ep out.
2716 */
2717 dwc->gadget.quirk_ep_out_aligned_size = true;
2718
72246da4
FB
2719 /*
2720 * REVISIT: Here we should clear all pending IRQs to be
2721 * sure we're starting from a well known location.
2722 */
2723
2724 ret = dwc3_gadget_init_endpoints(dwc);
2725 if (ret)
5812b1c2 2726 goto err4;
72246da4 2727
72246da4
FB
2728 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2729 if (ret) {
2730 dev_err(dwc->dev, "failed to register udc\n");
e1f80467 2731 goto err4;
72246da4
FB
2732 }
2733
2734 return 0;
2735
5812b1c2 2736err4:
e1f80467 2737 dwc3_gadget_free_endpoints(dwc);
3ef35faf
FB
2738 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2739 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2740
72246da4 2741err3:
0fc9a1be 2742 kfree(dwc->setup_buf);
72246da4
FB
2743
2744err2:
2745 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2746 dwc->ep0_trb, dwc->ep0_trb_addr);
2747
2748err1:
2749 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2750 dwc->ctrl_req, dwc->ctrl_req_addr);
2751
2752err0:
2753 return ret;
2754}
2755
7415f17c
FB
2756/* -------------------------------------------------------------------------- */
2757
72246da4
FB
2758void dwc3_gadget_exit(struct dwc3 *dwc)
2759{
72246da4 2760 usb_del_gadget_udc(&dwc->gadget);
72246da4 2761
72246da4
FB
2762 dwc3_gadget_free_endpoints(dwc);
2763
3ef35faf
FB
2764 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2765 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2766
0fc9a1be 2767 kfree(dwc->setup_buf);
72246da4
FB
2768
2769 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2770 dwc->ep0_trb, dwc->ep0_trb_addr);
2771
2772 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2773 dwc->ctrl_req, dwc->ctrl_req_addr);
72246da4 2774}
7415f17c 2775
0b0231aa 2776int dwc3_gadget_suspend(struct dwc3 *dwc)
7415f17c 2777{
7b2a0368 2778 if (dwc->pullups_connected) {
7415f17c 2779 dwc3_gadget_disable_irq(dwc);
7b2a0368
FB
2780 dwc3_gadget_run_stop(dwc, true, true);
2781 }
7415f17c 2782
7415f17c
FB
2783 __dwc3_gadget_ep_disable(dwc->eps[0]);
2784 __dwc3_gadget_ep_disable(dwc->eps[1]);
2785
2786 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2787
2788 return 0;
2789}
2790
2791int dwc3_gadget_resume(struct dwc3 *dwc)
2792{
2793 struct dwc3_ep *dep;
2794 int ret;
2795
2796 /* Start with SuperSpeed Default */
2797 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2798
2799 dep = dwc->eps[0];
265b70a7
PZ
2800 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2801 false);
7415f17c
FB
2802 if (ret)
2803 goto err0;
2804
2805 dep = dwc->eps[1];
265b70a7
PZ
2806 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2807 false);
7415f17c
FB
2808 if (ret)
2809 goto err1;
2810
2811 /* begin to receive SETUP packets */
2812 dwc->ep0state = EP0_SETUP_PHASE;
2813 dwc3_ep0_out_start(dwc);
2814
2815 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2816
0b0231aa
FB
2817 if (dwc->pullups_connected) {
2818 dwc3_gadget_enable_irq(dwc);
2819 dwc3_gadget_run_stop(dwc, true, false);
2820 }
2821
7415f17c
FB
2822 return 0;
2823
2824err1:
2825 __dwc3_gadget_ep_disable(dwc->eps[0]);
2826
2827err0:
2828 return ret;
2829}
This page took 0.379961 seconds and 5 git commands to generate.