usb: dwc3: gadget: add a trace when disabling EPs
[deliverable/linux.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
72246da4
FB
1/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
80977dc9 33#include "debug.h"
72246da4
FB
34#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
04a9bfcd
FB
38/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
911f1f88
PZ
71/**
72 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
8598bde7
FB
87/**
88 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
aee63e3c 93 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
94 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
aee63e3c 97 int retries = 10000;
8598bde7
FB
98 u32 reg;
99
802fde98
PZ
100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
8598bde7
FB
117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
802fde98
PZ
124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
8598bde7 131 /* wait for a change in DSTS */
aed430e5 132 retries = 10000;
8598bde7
FB
133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
8598bde7
FB
136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
aee63e3c 139 udelay(5);
8598bde7
FB
140 }
141
73815280
FB
142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
8598bde7
FB
144
145 return -ETIMEDOUT;
146}
147
457e84b6
FB
148/**
149 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
150 * @dwc: pointer to our context structure
151 *
152 * This function will a best effort FIFO allocation in order
153 * to improve FIFO usage and throughput, while still allowing
154 * us to enable as many endpoints as possible.
155 *
156 * Keep in mind that this operation will be highly dependent
157 * on the configured size for RAM1 - which contains TxFifo -,
158 * the amount of endpoints enabled on coreConsultant tool, and
159 * the width of the Master Bus.
160 *
161 * In the ideal world, we would always be able to satisfy the
162 * following equation:
163 *
164 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
165 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
166 *
167 * Unfortunately, due to many variables that's not always the case.
168 */
169int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
170{
171 int last_fifo_depth = 0;
172 int ram1_depth;
173 int fifo_size;
174 int mdwidth;
175 int num;
176
177 if (!dwc->needs_fifo_resize)
178 return 0;
179
180 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
181 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
182
183 /* MDWIDTH is represented in bits, we need it in bytes */
184 mdwidth >>= 3;
185
186 /*
187 * FIXME For now we will only allocate 1 wMaxPacketSize space
188 * for each enabled endpoint, later patches will come to
189 * improve this algorithm so that we better use the internal
190 * FIFO space
191 */
32702e96
JP
192 for (num = 0; num < dwc->num_in_eps; num++) {
193 /* bit0 indicates direction; 1 means IN ep */
194 struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
2e81c36a 195 int mult = 1;
457e84b6
FB
196 int tmp;
197
457e84b6
FB
198 if (!(dep->flags & DWC3_EP_ENABLED))
199 continue;
200
16e78db7
IS
201 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
202 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
2e81c36a
FB
203 mult = 3;
204
205 /*
206 * REVISIT: the following assumes we will always have enough
207 * space available on the FIFO RAM for all possible use cases.
208 * Make sure that's true somehow and change FIFO allocation
209 * accordingly.
210 *
211 * If we have Bulk or Isochronous endpoints, we want
212 * them to be able to be very, very fast. So we're giving
213 * those endpoints a fifo_size which is enough for 3 full
214 * packets
215 */
216 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
457e84b6
FB
217 tmp += mdwidth;
218
219 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
2e81c36a 220
457e84b6
FB
221 fifo_size |= (last_fifo_depth << 16);
222
73815280 223 dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
457e84b6
FB
224 dep->name, last_fifo_depth, fifo_size & 0xffff);
225
32702e96 226 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
457e84b6
FB
227
228 last_fifo_depth += (fifo_size & 0xffff);
229 }
230
231 return 0;
232}
233
72246da4
FB
234void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
235 int status)
236{
237 struct dwc3 *dwc = dep->dwc;
e5ba5ec8 238 int i;
72246da4
FB
239
240 if (req->queued) {
e5ba5ec8
PA
241 i = 0;
242 do {
eeb720fb 243 dep->busy_slot++;
e5ba5ec8
PA
244 /*
245 * Skip LINK TRB. We can't use req->trb and check for
246 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
247 * just completed (not the LINK TRB).
248 */
249 if (((dep->busy_slot & DWC3_TRB_MASK) ==
250 DWC3_TRB_NUM- 1) &&
16e78db7 251 usb_endpoint_xfer_isoc(dep->endpoint.desc))
e5ba5ec8
PA
252 dep->busy_slot++;
253 } while(++i < req->request.num_mapped_sgs);
c9fda7d6 254 req->queued = false;
72246da4
FB
255 }
256 list_del(&req->list);
eeb720fb 257 req->trb = NULL;
72246da4
FB
258
259 if (req->request.status == -EINPROGRESS)
260 req->request.status = status;
261
0416e494
PA
262 if (dwc->ep0_bounced && dep->number == 0)
263 dwc->ep0_bounced = false;
264 else
265 usb_gadget_unmap_request(&dwc->gadget, &req->request,
266 req->direction);
72246da4
FB
267
268 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
269 req, dep->name, req->request.actual,
270 req->request.length, status);
2c4cbe6e 271 trace_dwc3_gadget_giveback(req);
72246da4
FB
272
273 spin_unlock(&dwc->lock);
304f7e5e 274 usb_gadget_giveback_request(&dep->endpoint, &req->request);
72246da4
FB
275 spin_lock(&dwc->lock);
276}
277
3ece0ec4 278int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
b09bb642
FB
279{
280 u32 timeout = 500;
281 u32 reg;
282
2c4cbe6e 283 trace_dwc3_gadget_generic_cmd(cmd, param);
427c3df6 284
b09bb642
FB
285 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
286 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
287
288 do {
289 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
290 if (!(reg & DWC3_DGCMD_CMDACT)) {
73815280
FB
291 dwc3_trace(trace_dwc3_gadget,
292 "Command Complete --> %d",
b09bb642 293 DWC3_DGCMD_STATUS(reg));
891b1dc0
SSB
294 if (DWC3_DGCMD_STATUS(reg))
295 return -EINVAL;
b09bb642
FB
296 return 0;
297 }
298
299 /*
300 * We can't sleep here, because it's also called from
301 * interrupt context.
302 */
303 timeout--;
73815280
FB
304 if (!timeout) {
305 dwc3_trace(trace_dwc3_gadget,
306 "Command Timed Out");
b09bb642 307 return -ETIMEDOUT;
73815280 308 }
b09bb642
FB
309 udelay(1);
310 } while (1);
311}
312
72246da4
FB
313int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
314 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
315{
316 struct dwc3_ep *dep = dwc->eps[ep];
61d58242 317 u32 timeout = 500;
72246da4
FB
318 u32 reg;
319
2c4cbe6e 320 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
72246da4 321
dc1c70a7
FB
322 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
323 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
324 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
72246da4
FB
325
326 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
327 do {
328 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
329 if (!(reg & DWC3_DEPCMD_CMDACT)) {
73815280
FB
330 dwc3_trace(trace_dwc3_gadget,
331 "Command Complete --> %d",
164f6e14 332 DWC3_DEPCMD_STATUS(reg));
76e838c9
SSB
333 if (DWC3_DEPCMD_STATUS(reg))
334 return -EINVAL;
72246da4
FB
335 return 0;
336 }
337
338 /*
72246da4
FB
339 * We can't sleep here, because it is also called from
340 * interrupt context.
341 */
342 timeout--;
73815280
FB
343 if (!timeout) {
344 dwc3_trace(trace_dwc3_gadget,
345 "Command Timed Out");
72246da4 346 return -ETIMEDOUT;
73815280 347 }
72246da4 348
61d58242 349 udelay(1);
72246da4
FB
350 } while (1);
351}
352
353static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 354 struct dwc3_trb *trb)
72246da4 355{
c439ef87 356 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
357
358 return dep->trb_pool_dma + offset;
359}
360
361static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
362{
363 struct dwc3 *dwc = dep->dwc;
364
365 if (dep->trb_pool)
366 return 0;
367
72246da4
FB
368 dep->trb_pool = dma_alloc_coherent(dwc->dev,
369 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
370 &dep->trb_pool_dma, GFP_KERNEL);
371 if (!dep->trb_pool) {
372 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
373 dep->name);
374 return -ENOMEM;
375 }
376
377 return 0;
378}
379
380static void dwc3_free_trb_pool(struct dwc3_ep *dep)
381{
382 struct dwc3 *dwc = dep->dwc;
383
384 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
385 dep->trb_pool, dep->trb_pool_dma);
386
387 dep->trb_pool = NULL;
388 dep->trb_pool_dma = 0;
389}
390
391static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
392{
393 struct dwc3_gadget_ep_cmd_params params;
394 u32 cmd;
395
396 memset(&params, 0x00, sizeof(params));
397
398 if (dep->number != 1) {
399 cmd = DWC3_DEPCMD_DEPSTARTCFG;
400 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
b23c8439
PZ
401 if (dep->number > 1) {
402 if (dwc->start_config_issued)
403 return 0;
404 dwc->start_config_issued = true;
72246da4 405 cmd |= DWC3_DEPCMD_PARAM(2);
b23c8439 406 }
72246da4
FB
407
408 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
409 }
410
411 return 0;
412}
413
414static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
c90bfaec 415 const struct usb_endpoint_descriptor *desc,
4b345c9a 416 const struct usb_ss_ep_comp_descriptor *comp_desc,
265b70a7 417 bool ignore, bool restore)
72246da4
FB
418{
419 struct dwc3_gadget_ep_cmd_params params;
420
421 memset(&params, 0x00, sizeof(params));
422
dc1c70a7 423 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
d2e9a13a
CP
424 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
425
426 /* Burst size is only needed in SuperSpeed mode */
427 if (dwc->gadget.speed == USB_SPEED_SUPER) {
428 u32 burst = dep->endpoint.maxburst - 1;
429
430 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
431 }
72246da4 432
4b345c9a
FB
433 if (ignore)
434 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
435
265b70a7
PZ
436 if (restore) {
437 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
438 params.param2 |= dep->saved_state;
439 }
440
dc1c70a7
FB
441 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
442 | DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 443
18b7ede5 444 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
445 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
446 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
447 dep->stream_capable = true;
448 }
449
0b93a4c8 450 if (!usb_endpoint_xfer_control(desc))
dc1c70a7 451 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
452
453 /*
454 * We are doing 1:1 mapping for endpoints, meaning
455 * Physical Endpoints 2 maps to Logical Endpoint 2 and
456 * so on. We consider the direction bit as part of the physical
457 * endpoint number. So USB endpoint 0x81 is 0x03.
458 */
dc1c70a7 459 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
460
461 /*
462 * We must use the lower 16 TX FIFOs even though
463 * HW might have more
464 */
465 if (dep->direction)
dc1c70a7 466 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
467
468 if (desc->bInterval) {
dc1c70a7 469 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
470 dep->interval = 1 << (desc->bInterval - 1);
471 }
472
473 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
474 DWC3_DEPCMD_SETEPCONFIG, &params);
475}
476
477static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
478{
479 struct dwc3_gadget_ep_cmd_params params;
480
481 memset(&params, 0x00, sizeof(params));
482
dc1c70a7 483 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
72246da4
FB
484
485 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
486 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
487}
488
489/**
490 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
491 * @dep: endpoint to be initialized
492 * @desc: USB Endpoint Descriptor
493 *
494 * Caller should take care of locking
495 */
496static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
c90bfaec 497 const struct usb_endpoint_descriptor *desc,
4b345c9a 498 const struct usb_ss_ep_comp_descriptor *comp_desc,
265b70a7 499 bool ignore, bool restore)
72246da4
FB
500{
501 struct dwc3 *dwc = dep->dwc;
502 u32 reg;
b09e99ee 503 int ret;
72246da4 504
73815280 505 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
ff62d6b6 506
72246da4
FB
507 if (!(dep->flags & DWC3_EP_ENABLED)) {
508 ret = dwc3_gadget_start_config(dwc, dep);
509 if (ret)
510 return ret;
511 }
512
265b70a7
PZ
513 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
514 restore);
72246da4
FB
515 if (ret)
516 return ret;
517
518 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
519 struct dwc3_trb *trb_st_hw;
520 struct dwc3_trb *trb_link;
72246da4
FB
521
522 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
523 if (ret)
524 return ret;
525
16e78db7 526 dep->endpoint.desc = desc;
c90bfaec 527 dep->comp_desc = comp_desc;
72246da4
FB
528 dep->type = usb_endpoint_type(desc);
529 dep->flags |= DWC3_EP_ENABLED;
530
531 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
532 reg |= DWC3_DALEPENA_EP(dep->number);
533 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
534
535 if (!usb_endpoint_xfer_isoc(desc))
536 return 0;
537
1d046793 538 /* Link TRB for ISOC. The HWO bit is never reset */
72246da4
FB
539 trb_st_hw = &dep->trb_pool[0];
540
f6bafc6a 541 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
1200a82a 542 memset(trb_link, 0, sizeof(*trb_link));
72246da4 543
f6bafc6a
FB
544 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
545 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
546 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
547 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
548 }
549
550 return 0;
551}
552
b992e681 553static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
624407f9 554static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
555{
556 struct dwc3_request *req;
557
ea53b882 558 if (!list_empty(&dep->req_queued)) {
b992e681 559 dwc3_stop_active_transfer(dwc, dep->number, true);
624407f9 560
57911504 561 /* - giveback all requests to gadget driver */
1591633e
PA
562 while (!list_empty(&dep->req_queued)) {
563 req = next_request(&dep->req_queued);
564
565 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
566 }
ea53b882
FB
567 }
568
72246da4
FB
569 while (!list_empty(&dep->request_list)) {
570 req = next_request(&dep->request_list);
571
624407f9 572 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 573 }
72246da4
FB
574}
575
576/**
577 * __dwc3_gadget_ep_disable - Disables a HW endpoint
578 * @dep: the endpoint to disable
579 *
624407f9
SAS
580 * This function also removes requests which are currently processed ny the
581 * hardware and those which are not yet scheduled.
582 * Caller should take care of locking.
72246da4 583 */
72246da4
FB
584static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
585{
586 struct dwc3 *dwc = dep->dwc;
587 u32 reg;
588
7eaeac5c
FB
589 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
590
624407f9 591 dwc3_remove_requests(dwc, dep);
72246da4 592
687ef981
FB
593 /* make sure HW endpoint isn't stalled */
594 if (dep->flags & DWC3_EP_STALL)
7a608559 595 __dwc3_gadget_ep_set_halt(dep, 0, false);
687ef981 596
72246da4
FB
597 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
598 reg &= ~DWC3_DALEPENA_EP(dep->number);
599 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
600
879631aa 601 dep->stream_capable = false;
f9c56cdd 602 dep->endpoint.desc = NULL;
c90bfaec 603 dep->comp_desc = NULL;
72246da4 604 dep->type = 0;
879631aa 605 dep->flags = 0;
72246da4
FB
606
607 return 0;
608}
609
610/* -------------------------------------------------------------------------- */
611
612static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
613 const struct usb_endpoint_descriptor *desc)
614{
615 return -EINVAL;
616}
617
618static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
619{
620 return -EINVAL;
621}
622
623/* -------------------------------------------------------------------------- */
624
625static int dwc3_gadget_ep_enable(struct usb_ep *ep,
626 const struct usb_endpoint_descriptor *desc)
627{
628 struct dwc3_ep *dep;
629 struct dwc3 *dwc;
630 unsigned long flags;
631 int ret;
632
633 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
634 pr_debug("dwc3: invalid parameters\n");
635 return -EINVAL;
636 }
637
638 if (!desc->wMaxPacketSize) {
639 pr_debug("dwc3: missing wMaxPacketSize\n");
640 return -EINVAL;
641 }
642
643 dep = to_dwc3_ep(ep);
644 dwc = dep->dwc;
645
c6f83f38
FB
646 if (dep->flags & DWC3_EP_ENABLED) {
647 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
648 dep->name);
649 return 0;
650 }
651
72246da4
FB
652 switch (usb_endpoint_type(desc)) {
653 case USB_ENDPOINT_XFER_CONTROL:
27a78d6a 654 strlcat(dep->name, "-control", sizeof(dep->name));
72246da4
FB
655 break;
656 case USB_ENDPOINT_XFER_ISOC:
27a78d6a 657 strlcat(dep->name, "-isoc", sizeof(dep->name));
72246da4
FB
658 break;
659 case USB_ENDPOINT_XFER_BULK:
27a78d6a 660 strlcat(dep->name, "-bulk", sizeof(dep->name));
72246da4
FB
661 break;
662 case USB_ENDPOINT_XFER_INT:
27a78d6a 663 strlcat(dep->name, "-int", sizeof(dep->name));
72246da4
FB
664 break;
665 default:
666 dev_err(dwc->dev, "invalid endpoint transfer type\n");
667 }
668
72246da4 669 spin_lock_irqsave(&dwc->lock, flags);
265b70a7 670 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
72246da4
FB
671 spin_unlock_irqrestore(&dwc->lock, flags);
672
673 return ret;
674}
675
676static int dwc3_gadget_ep_disable(struct usb_ep *ep)
677{
678 struct dwc3_ep *dep;
679 struct dwc3 *dwc;
680 unsigned long flags;
681 int ret;
682
683 if (!ep) {
684 pr_debug("dwc3: invalid parameters\n");
685 return -EINVAL;
686 }
687
688 dep = to_dwc3_ep(ep);
689 dwc = dep->dwc;
690
691 if (!(dep->flags & DWC3_EP_ENABLED)) {
692 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
693 dep->name);
694 return 0;
695 }
696
697 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
698 dep->number >> 1,
699 (dep->number & 1) ? "in" : "out");
700
701 spin_lock_irqsave(&dwc->lock, flags);
702 ret = __dwc3_gadget_ep_disable(dep);
703 spin_unlock_irqrestore(&dwc->lock, flags);
704
705 return ret;
706}
707
708static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
709 gfp_t gfp_flags)
710{
711 struct dwc3_request *req;
712 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4
FB
713
714 req = kzalloc(sizeof(*req), gfp_flags);
734d5a53 715 if (!req)
72246da4 716 return NULL;
72246da4
FB
717
718 req->epnum = dep->number;
719 req->dep = dep;
72246da4 720
2c4cbe6e
FB
721 trace_dwc3_alloc_request(req);
722
72246da4
FB
723 return &req->request;
724}
725
726static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
727 struct usb_request *request)
728{
729 struct dwc3_request *req = to_dwc3_request(request);
730
2c4cbe6e 731 trace_dwc3_free_request(req);
72246da4
FB
732 kfree(req);
733}
734
c71fc37c
FB
735/**
736 * dwc3_prepare_one_trb - setup one TRB from one request
737 * @dep: endpoint for which this request is prepared
738 * @req: dwc3_request pointer
739 */
68e823e2 740static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
eeb720fb 741 struct dwc3_request *req, dma_addr_t dma,
e5ba5ec8 742 unsigned length, unsigned last, unsigned chain, unsigned node)
c71fc37c 743{
f6bafc6a 744 struct dwc3_trb *trb;
c71fc37c 745
73815280 746 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
eeb720fb
FB
747 dep->name, req, (unsigned long long) dma,
748 length, last ? " last" : "",
749 chain ? " chain" : "");
750
915e202a
PA
751
752 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
c71fc37c 753
eeb720fb
FB
754 if (!req->trb) {
755 dwc3_gadget_move_request_queued(req);
f6bafc6a
FB
756 req->trb = trb;
757 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
e5ba5ec8 758 req->start_slot = dep->free_slot & DWC3_TRB_MASK;
eeb720fb 759 }
c71fc37c 760
e5ba5ec8 761 dep->free_slot++;
5cd8c48d
ZJC
762 /* Skip the LINK-TRB on ISOC */
763 if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
764 usb_endpoint_xfer_isoc(dep->endpoint.desc))
765 dep->free_slot++;
e5ba5ec8 766
f6bafc6a
FB
767 trb->size = DWC3_TRB_SIZE_LENGTH(length);
768 trb->bpl = lower_32_bits(dma);
769 trb->bph = upper_32_bits(dma);
c71fc37c 770
16e78db7 771 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 772 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 773 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
774 break;
775
776 case USB_ENDPOINT_XFER_ISOC:
e5ba5ec8
PA
777 if (!node)
778 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
779 else
780 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
c71fc37c
FB
781 break;
782
783 case USB_ENDPOINT_XFER_BULK:
784 case USB_ENDPOINT_XFER_INT:
f6bafc6a 785 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
786 break;
787 default:
788 /*
789 * This is only possible with faulty memory because we
790 * checked it already :)
791 */
792 BUG();
793 }
794
f3af3651
FB
795 if (!req->request.no_interrupt && !chain)
796 trb->ctrl |= DWC3_TRB_CTRL_IOC;
797
16e78db7 798 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
f6bafc6a
FB
799 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
800 trb->ctrl |= DWC3_TRB_CTRL_CSP;
e5ba5ec8
PA
801 } else if (last) {
802 trb->ctrl |= DWC3_TRB_CTRL_LST;
f6bafc6a 803 }
c71fc37c 804
e5ba5ec8
PA
805 if (chain)
806 trb->ctrl |= DWC3_TRB_CTRL_CHN;
807
16e78db7 808 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
f6bafc6a 809 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
c71fc37c 810
f6bafc6a 811 trb->ctrl |= DWC3_TRB_CTRL_HWO;
2c4cbe6e
FB
812
813 trace_dwc3_prepare_trb(dep, trb);
c71fc37c
FB
814}
815
72246da4
FB
816/*
817 * dwc3_prepare_trbs - setup TRBs from requests
818 * @dep: endpoint for which requests are being prepared
819 * @starting: true if the endpoint is idle and no requests are queued.
820 *
1d046793
PZ
821 * The function goes through the requests list and sets up TRBs for the
822 * transfers. The function returns once there are no more TRBs available or
823 * it runs out of requests.
72246da4 824 */
68e823e2 825static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
72246da4 826{
68e823e2 827 struct dwc3_request *req, *n;
72246da4 828 u32 trbs_left;
8d62cd65 829 u32 max;
c71fc37c 830 unsigned int last_one = 0;
72246da4
FB
831
832 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
833
834 /* the first request must not be queued */
835 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
c71fc37c 836
8d62cd65 837 /* Can't wrap around on a non-isoc EP since there's no link TRB */
16e78db7 838 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8d62cd65
PZ
839 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
840 if (trbs_left > max)
841 trbs_left = max;
842 }
843
72246da4 844 /*
1d046793
PZ
845 * If busy & slot are equal than it is either full or empty. If we are
846 * starting to process requests then we are empty. Otherwise we are
72246da4
FB
847 * full and don't do anything
848 */
849 if (!trbs_left) {
850 if (!starting)
68e823e2 851 return;
72246da4
FB
852 trbs_left = DWC3_TRB_NUM;
853 /*
854 * In case we start from scratch, we queue the ISOC requests
855 * starting from slot 1. This is done because we use ring
856 * buffer and have no LST bit to stop us. Instead, we place
1d046793 857 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
72246da4
FB
858 * after the first request so we start at slot 1 and have
859 * 7 requests proceed before we hit the first IOC.
860 * Other transfer types don't use the ring buffer and are
861 * processed from the first TRB until the last one. Since we
862 * don't wrap around we have to start at the beginning.
863 */
16e78db7 864 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
865 dep->busy_slot = 1;
866 dep->free_slot = 1;
867 } else {
868 dep->busy_slot = 0;
869 dep->free_slot = 0;
870 }
871 }
872
873 /* The last TRB is a link TRB, not used for xfer */
16e78db7 874 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
68e823e2 875 return;
72246da4
FB
876
877 list_for_each_entry_safe(req, n, &dep->request_list, list) {
eeb720fb
FB
878 unsigned length;
879 dma_addr_t dma;
e5ba5ec8 880 last_one = false;
72246da4 881
eeb720fb
FB
882 if (req->request.num_mapped_sgs > 0) {
883 struct usb_request *request = &req->request;
884 struct scatterlist *sg = request->sg;
885 struct scatterlist *s;
886 int i;
72246da4 887
eeb720fb
FB
888 for_each_sg(sg, s, request->num_mapped_sgs, i) {
889 unsigned chain = true;
72246da4 890
eeb720fb
FB
891 length = sg_dma_len(s);
892 dma = sg_dma_address(s);
72246da4 893
1d046793
PZ
894 if (i == (request->num_mapped_sgs - 1) ||
895 sg_is_last(s)) {
ec512fb8 896 if (list_empty(&dep->request_list))
e5ba5ec8 897 last_one = true;
eeb720fb
FB
898 chain = false;
899 }
72246da4 900
eeb720fb
FB
901 trbs_left--;
902 if (!trbs_left)
903 last_one = true;
72246da4 904
eeb720fb
FB
905 if (last_one)
906 chain = false;
72246da4 907
eeb720fb 908 dwc3_prepare_one_trb(dep, req, dma, length,
e5ba5ec8 909 last_one, chain, i);
72246da4 910
eeb720fb
FB
911 if (last_one)
912 break;
913 }
39e60635
AV
914
915 if (last_one)
916 break;
72246da4 917 } else {
eeb720fb
FB
918 dma = req->request.dma;
919 length = req->request.length;
920 trbs_left--;
72246da4 921
eeb720fb
FB
922 if (!trbs_left)
923 last_one = 1;
879631aa 924
eeb720fb
FB
925 /* Is this the last request? */
926 if (list_is_last(&req->list, &dep->request_list))
927 last_one = 1;
72246da4 928
eeb720fb 929 dwc3_prepare_one_trb(dep, req, dma, length,
e5ba5ec8 930 last_one, false, 0);
72246da4 931
eeb720fb
FB
932 if (last_one)
933 break;
72246da4 934 }
72246da4 935 }
72246da4
FB
936}
937
938static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
939 int start_new)
940{
941 struct dwc3_gadget_ep_cmd_params params;
942 struct dwc3_request *req;
943 struct dwc3 *dwc = dep->dwc;
944 int ret;
945 u32 cmd;
946
947 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
73815280 948 dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
72246da4
FB
949 return -EBUSY;
950 }
951 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
952
953 /*
954 * If we are getting here after a short-out-packet we don't enqueue any
955 * new requests as we try to set the IOC bit only on the last request.
956 */
957 if (start_new) {
958 if (list_empty(&dep->req_queued))
959 dwc3_prepare_trbs(dep, start_new);
960
961 /* req points to the first request which will be sent */
962 req = next_request(&dep->req_queued);
963 } else {
68e823e2
FB
964 dwc3_prepare_trbs(dep, start_new);
965
72246da4 966 /*
1d046793 967 * req points to the first request where HWO changed from 0 to 1
72246da4 968 */
68e823e2 969 req = next_request(&dep->req_queued);
72246da4
FB
970 }
971 if (!req) {
972 dep->flags |= DWC3_EP_PENDING_REQUEST;
973 return 0;
974 }
975
976 memset(&params, 0, sizeof(params));
72246da4 977
1877d6c9
PA
978 if (start_new) {
979 params.param0 = upper_32_bits(req->trb_dma);
980 params.param1 = lower_32_bits(req->trb_dma);
72246da4 981 cmd = DWC3_DEPCMD_STARTTRANSFER;
1877d6c9 982 } else {
72246da4 983 cmd = DWC3_DEPCMD_UPDATETRANSFER;
1877d6c9 984 }
72246da4
FB
985
986 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
987 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
988 if (ret < 0) {
989 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
990
991 /*
992 * FIXME we need to iterate over the list of requests
993 * here and stop, unmap, free and del each of the linked
1d046793 994 * requests instead of what we do now.
72246da4 995 */
0fc9a1be
FB
996 usb_gadget_unmap_request(&dwc->gadget, &req->request,
997 req->direction);
72246da4
FB
998 list_del(&req->list);
999 return ret;
1000 }
1001
1002 dep->flags |= DWC3_EP_BUSY;
25b8ff68 1003
f898ae09 1004 if (start_new) {
b4996a86 1005 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
f898ae09 1006 dep->number);
b4996a86 1007 WARN_ON_ONCE(!dep->resource_index);
f898ae09 1008 }
25b8ff68 1009
72246da4
FB
1010 return 0;
1011}
1012
d6d6ec7b
PA
1013static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1014 struct dwc3_ep *dep, u32 cur_uf)
1015{
1016 u32 uf;
1017
1018 if (list_empty(&dep->request_list)) {
73815280
FB
1019 dwc3_trace(trace_dwc3_gadget,
1020 "ISOC ep %s run out for requests",
1021 dep->name);
f4a53c55 1022 dep->flags |= DWC3_EP_PENDING_REQUEST;
d6d6ec7b
PA
1023 return;
1024 }
1025
1026 /* 4 micro frames in the future */
1027 uf = cur_uf + dep->interval * 4;
1028
1029 __dwc3_gadget_kick_transfer(dep, uf, 1);
1030}
1031
1032static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1033 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1034{
1035 u32 cur_uf, mask;
1036
1037 mask = ~(dep->interval - 1);
1038 cur_uf = event->parameters & mask;
1039
1040 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1041}
1042
72246da4
FB
1043static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1044{
0fc9a1be
FB
1045 struct dwc3 *dwc = dep->dwc;
1046 int ret;
1047
72246da4
FB
1048 req->request.actual = 0;
1049 req->request.status = -EINPROGRESS;
1050 req->direction = dep->direction;
1051 req->epnum = dep->number;
1052
1053 /*
1054 * We only add to our list of requests now and
1055 * start consuming the list once we get XferNotReady
1056 * IRQ.
1057 *
1058 * That way, we avoid doing anything that we don't need
1059 * to do now and defer it until the point we receive a
1060 * particular token from the Host side.
1061 *
1062 * This will also avoid Host cancelling URBs due to too
1d046793 1063 * many NAKs.
72246da4 1064 */
0fc9a1be
FB
1065 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1066 dep->direction);
1067 if (ret)
1068 return ret;
1069
72246da4
FB
1070 list_add_tail(&req->list, &dep->request_list);
1071
1072 /*
b511e5e7 1073 * There are a few special cases:
72246da4 1074 *
f898ae09
PZ
1075 * 1. XferNotReady with empty list of requests. We need to kick the
1076 * transfer here in that situation, otherwise we will be NAKing
1077 * forever. If we get XferNotReady before gadget driver has a
1078 * chance to queue a request, we will ACK the IRQ but won't be
1079 * able to receive the data until the next request is queued.
1080 * The following code is handling exactly that.
72246da4 1081 *
72246da4
FB
1082 */
1083 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
f4a53c55
PA
1084 /*
1085 * If xfernotready is already elapsed and it is a case
1086 * of isoc transfer, then issue END TRANSFER, so that
1087 * you can receive xfernotready again and can have
1088 * notion of current microframe.
1089 */
1090 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
cdc359dd 1091 if (list_empty(&dep->req_queued)) {
b992e681 1092 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
1093 dep->flags = DWC3_EP_ENABLED;
1094 }
f4a53c55
PA
1095 return 0;
1096 }
1097
b511e5e7 1098 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
348e026f 1099 if (ret && ret != -EBUSY)
b511e5e7
FB
1100 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1101 dep->name);
15f86bde 1102 return ret;
b511e5e7 1103 }
72246da4 1104
b511e5e7
FB
1105 /*
1106 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1107 * kick the transfer here after queuing a request, otherwise the
1108 * core may not see the modified TRB(s).
1109 */
1110 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
79c9046e
PA
1111 (dep->flags & DWC3_EP_BUSY) &&
1112 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
b4996a86
FB
1113 WARN_ON_ONCE(!dep->resource_index);
1114 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
b511e5e7 1115 false);
348e026f 1116 if (ret && ret != -EBUSY)
72246da4
FB
1117 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1118 dep->name);
15f86bde 1119 return ret;
a0925324 1120 }
72246da4 1121
b997ada5
FB
1122 /*
1123 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1124 * right away, otherwise host will not know we have streams to be
1125 * handled.
1126 */
1127 if (dep->stream_capable) {
b997ada5 1128 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
4cd8f6d0 1129 if (ret && ret != -EBUSY)
b997ada5
FB
1130 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1131 dep->name);
b997ada5
FB
1132 }
1133
72246da4
FB
1134 return 0;
1135}
1136
1137static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1138 gfp_t gfp_flags)
1139{
1140 struct dwc3_request *req = to_dwc3_request(request);
1141 struct dwc3_ep *dep = to_dwc3_ep(ep);
1142 struct dwc3 *dwc = dep->dwc;
1143
1144 unsigned long flags;
1145
1146 int ret;
1147
fdee4eba 1148 spin_lock_irqsave(&dwc->lock, flags);
16e78db7 1149 if (!dep->endpoint.desc) {
72246da4
FB
1150 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1151 request, ep->name);
73359cef
FB
1152 ret = -ESHUTDOWN;
1153 goto out;
1154 }
1155
1156 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1157 request, req->dep->name)) {
1158 ret = -EINVAL;
1159 goto out;
72246da4
FB
1160 }
1161
2c4cbe6e 1162 trace_dwc3_ep_queue(req);
72246da4 1163
72246da4 1164 ret = __dwc3_gadget_ep_queue(dep, req);
73359cef
FB
1165
1166out:
72246da4
FB
1167 spin_unlock_irqrestore(&dwc->lock, flags);
1168
1169 return ret;
1170}
1171
1172static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1173 struct usb_request *request)
1174{
1175 struct dwc3_request *req = to_dwc3_request(request);
1176 struct dwc3_request *r = NULL;
1177
1178 struct dwc3_ep *dep = to_dwc3_ep(ep);
1179 struct dwc3 *dwc = dep->dwc;
1180
1181 unsigned long flags;
1182 int ret = 0;
1183
2c4cbe6e
FB
1184 trace_dwc3_ep_dequeue(req);
1185
72246da4
FB
1186 spin_lock_irqsave(&dwc->lock, flags);
1187
1188 list_for_each_entry(r, &dep->request_list, list) {
1189 if (r == req)
1190 break;
1191 }
1192
1193 if (r != req) {
1194 list_for_each_entry(r, &dep->req_queued, list) {
1195 if (r == req)
1196 break;
1197 }
1198 if (r == req) {
1199 /* wait until it is processed */
b992e681 1200 dwc3_stop_active_transfer(dwc, dep->number, true);
e8d4e8be 1201 goto out1;
72246da4
FB
1202 }
1203 dev_err(dwc->dev, "request %p was not queued to %s\n",
1204 request, ep->name);
1205 ret = -EINVAL;
1206 goto out0;
1207 }
1208
e8d4e8be 1209out1:
72246da4
FB
1210 /* giveback the request */
1211 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1212
1213out0:
1214 spin_unlock_irqrestore(&dwc->lock, flags);
1215
1216 return ret;
1217}
1218
7a608559 1219int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
72246da4
FB
1220{
1221 struct dwc3_gadget_ep_cmd_params params;
1222 struct dwc3 *dwc = dep->dwc;
1223 int ret;
1224
5ad02fb8
FB
1225 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1226 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1227 return -EINVAL;
1228 }
1229
72246da4
FB
1230 memset(&params, 0x00, sizeof(params));
1231
1232 if (value) {
7a608559
FB
1233 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
1234 (!list_empty(&dep->req_queued) ||
1235 !list_empty(&dep->request_list)))) {
1236 dev_dbg(dwc->dev, "%s: pending request, cannot halt\n",
1237 dep->name);
1238 return -EAGAIN;
1239 }
1240
72246da4
FB
1241 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1242 DWC3_DEPCMD_SETSTALL, &params);
1243 if (ret)
3f89204b 1244 dev_err(dwc->dev, "failed to set STALL on %s\n",
72246da4
FB
1245 dep->name);
1246 else
1247 dep->flags |= DWC3_EP_STALL;
1248 } else {
1249 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1250 DWC3_DEPCMD_CLEARSTALL, &params);
1251 if (ret)
3f89204b 1252 dev_err(dwc->dev, "failed to clear STALL on %s\n",
72246da4
FB
1253 dep->name);
1254 else
a535d81c 1255 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
72246da4 1256 }
5275455a 1257
72246da4
FB
1258 return ret;
1259}
1260
1261static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1262{
1263 struct dwc3_ep *dep = to_dwc3_ep(ep);
1264 struct dwc3 *dwc = dep->dwc;
1265
1266 unsigned long flags;
1267
1268 int ret;
1269
1270 spin_lock_irqsave(&dwc->lock, flags);
7a608559 1271 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
72246da4
FB
1272 spin_unlock_irqrestore(&dwc->lock, flags);
1273
1274 return ret;
1275}
1276
1277static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1278{
1279 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1280 struct dwc3 *dwc = dep->dwc;
1281 unsigned long flags;
95aa4e8d 1282 int ret;
72246da4 1283
249a4569 1284 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1285 dep->flags |= DWC3_EP_WEDGE;
1286
08f0d966 1287 if (dep->number == 0 || dep->number == 1)
95aa4e8d 1288 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
08f0d966 1289 else
7a608559 1290 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
95aa4e8d
FB
1291 spin_unlock_irqrestore(&dwc->lock, flags);
1292
1293 return ret;
72246da4
FB
1294}
1295
1296/* -------------------------------------------------------------------------- */
1297
1298static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1299 .bLength = USB_DT_ENDPOINT_SIZE,
1300 .bDescriptorType = USB_DT_ENDPOINT,
1301 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1302};
1303
1304static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1305 .enable = dwc3_gadget_ep0_enable,
1306 .disable = dwc3_gadget_ep0_disable,
1307 .alloc_request = dwc3_gadget_ep_alloc_request,
1308 .free_request = dwc3_gadget_ep_free_request,
1309 .queue = dwc3_gadget_ep0_queue,
1310 .dequeue = dwc3_gadget_ep_dequeue,
08f0d966 1311 .set_halt = dwc3_gadget_ep0_set_halt,
72246da4
FB
1312 .set_wedge = dwc3_gadget_ep_set_wedge,
1313};
1314
1315static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1316 .enable = dwc3_gadget_ep_enable,
1317 .disable = dwc3_gadget_ep_disable,
1318 .alloc_request = dwc3_gadget_ep_alloc_request,
1319 .free_request = dwc3_gadget_ep_free_request,
1320 .queue = dwc3_gadget_ep_queue,
1321 .dequeue = dwc3_gadget_ep_dequeue,
1322 .set_halt = dwc3_gadget_ep_set_halt,
1323 .set_wedge = dwc3_gadget_ep_set_wedge,
1324};
1325
1326/* -------------------------------------------------------------------------- */
1327
1328static int dwc3_gadget_get_frame(struct usb_gadget *g)
1329{
1330 struct dwc3 *dwc = gadget_to_dwc(g);
1331 u32 reg;
1332
1333 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1334 return DWC3_DSTS_SOFFN(reg);
1335}
1336
1337static int dwc3_gadget_wakeup(struct usb_gadget *g)
1338{
1339 struct dwc3 *dwc = gadget_to_dwc(g);
1340
1341 unsigned long timeout;
1342 unsigned long flags;
1343
1344 u32 reg;
1345
1346 int ret = 0;
1347
1348 u8 link_state;
1349 u8 speed;
1350
1351 spin_lock_irqsave(&dwc->lock, flags);
1352
1353 /*
1354 * According to the Databook Remote wakeup request should
1355 * be issued only when the device is in early suspend state.
1356 *
1357 * We can check that via USB Link State bits in DSTS register.
1358 */
1359 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1360
1361 speed = reg & DWC3_DSTS_CONNECTSPD;
1362 if (speed == DWC3_DSTS_SUPERSPEED) {
1363 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1364 ret = -EINVAL;
1365 goto out;
1366 }
1367
1368 link_state = DWC3_DSTS_USBLNKST(reg);
1369
1370 switch (link_state) {
1371 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1372 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1373 break;
1374 default:
1375 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1376 link_state);
1377 ret = -EINVAL;
1378 goto out;
1379 }
1380
8598bde7
FB
1381 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1382 if (ret < 0) {
1383 dev_err(dwc->dev, "failed to put link in Recovery\n");
1384 goto out;
1385 }
72246da4 1386
802fde98
PZ
1387 /* Recent versions do this automatically */
1388 if (dwc->revision < DWC3_REVISION_194A) {
1389 /* write zeroes to Link Change Request */
fcc023c7 1390 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
802fde98
PZ
1391 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1392 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1393 }
72246da4 1394
1d046793 1395 /* poll until Link State changes to ON */
72246da4
FB
1396 timeout = jiffies + msecs_to_jiffies(100);
1397
1d046793 1398 while (!time_after(jiffies, timeout)) {
72246da4
FB
1399 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1400
1401 /* in HS, means ON */
1402 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1403 break;
1404 }
1405
1406 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1407 dev_err(dwc->dev, "failed to send remote wakeup\n");
1408 ret = -EINVAL;
1409 }
1410
1411out:
1412 spin_unlock_irqrestore(&dwc->lock, flags);
1413
1414 return ret;
1415}
1416
1417static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1418 int is_selfpowered)
1419{
1420 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1421 unsigned long flags;
72246da4 1422
249a4569 1423 spin_lock_irqsave(&dwc->lock, flags);
bcdea503 1424 g->is_selfpowered = !!is_selfpowered;
249a4569 1425 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1426
1427 return 0;
1428}
1429
7b2a0368 1430static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
72246da4
FB
1431{
1432 u32 reg;
61d58242 1433 u32 timeout = 500;
72246da4
FB
1434
1435 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1436 if (is_on) {
802fde98
PZ
1437 if (dwc->revision <= DWC3_REVISION_187A) {
1438 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1439 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1440 }
1441
1442 if (dwc->revision >= DWC3_REVISION_194A)
1443 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1444 reg |= DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1445
1446 if (dwc->has_hibernation)
1447 reg |= DWC3_DCTL_KEEP_CONNECT;
1448
9fcb3bd8 1449 dwc->pullups_connected = true;
8db7ed15 1450 } else {
72246da4 1451 reg &= ~DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1452
1453 if (dwc->has_hibernation && !suspend)
1454 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1455
9fcb3bd8 1456 dwc->pullups_connected = false;
8db7ed15 1457 }
72246da4
FB
1458
1459 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1460
1461 do {
1462 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1463 if (is_on) {
1464 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1465 break;
1466 } else {
1467 if (reg & DWC3_DSTS_DEVCTRLHLT)
1468 break;
1469 }
72246da4
FB
1470 timeout--;
1471 if (!timeout)
6f17f74b 1472 return -ETIMEDOUT;
61d58242 1473 udelay(1);
72246da4
FB
1474 } while (1);
1475
73815280 1476 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
72246da4
FB
1477 dwc->gadget_driver
1478 ? dwc->gadget_driver->function : "no-function",
1479 is_on ? "connect" : "disconnect");
6f17f74b
PA
1480
1481 return 0;
72246da4
FB
1482}
1483
1484static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1485{
1486 struct dwc3 *dwc = gadget_to_dwc(g);
1487 unsigned long flags;
6f17f74b 1488 int ret;
72246da4
FB
1489
1490 is_on = !!is_on;
1491
1492 spin_lock_irqsave(&dwc->lock, flags);
7b2a0368 1493 ret = dwc3_gadget_run_stop(dwc, is_on, false);
72246da4
FB
1494 spin_unlock_irqrestore(&dwc->lock, flags);
1495
6f17f74b 1496 return ret;
72246da4
FB
1497}
1498
8698e2ac
FB
1499static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1500{
1501 u32 reg;
1502
1503 /* Enable all but Start and End of Frame IRQs */
1504 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1505 DWC3_DEVTEN_EVNTOVERFLOWEN |
1506 DWC3_DEVTEN_CMDCMPLTEN |
1507 DWC3_DEVTEN_ERRTICERREN |
1508 DWC3_DEVTEN_WKUPEVTEN |
1509 DWC3_DEVTEN_ULSTCNGEN |
1510 DWC3_DEVTEN_CONNECTDONEEN |
1511 DWC3_DEVTEN_USBRSTEN |
1512 DWC3_DEVTEN_DISCONNEVTEN);
1513
1514 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1515}
1516
1517static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1518{
1519 /* mask all interrupts */
1520 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1521}
1522
1523static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
b15a762f 1524static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
8698e2ac 1525
72246da4
FB
1526static int dwc3_gadget_start(struct usb_gadget *g,
1527 struct usb_gadget_driver *driver)
1528{
1529 struct dwc3 *dwc = gadget_to_dwc(g);
1530 struct dwc3_ep *dep;
1531 unsigned long flags;
1532 int ret = 0;
8698e2ac 1533 int irq;
72246da4
FB
1534 u32 reg;
1535
b0d7ffd4
FB
1536 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1537 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
e8adfc30 1538 IRQF_SHARED, "dwc3", dwc);
b0d7ffd4
FB
1539 if (ret) {
1540 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1541 irq, ret);
1542 goto err0;
1543 }
1544
72246da4
FB
1545 spin_lock_irqsave(&dwc->lock, flags);
1546
1547 if (dwc->gadget_driver) {
1548 dev_err(dwc->dev, "%s is already bound to %s\n",
1549 dwc->gadget.name,
1550 dwc->gadget_driver->driver.name);
1551 ret = -EBUSY;
b0d7ffd4 1552 goto err1;
72246da4
FB
1553 }
1554
1555 dwc->gadget_driver = driver;
72246da4 1556
72246da4
FB
1557 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1558 reg &= ~(DWC3_DCFG_SPEED_MASK);
07e7f47b
FB
1559
1560 /**
1561 * WORKAROUND: DWC3 revision < 2.20a have an issue
1562 * which would cause metastability state on Run/Stop
1563 * bit if we try to force the IP to USB2-only mode.
1564 *
1565 * Because of that, we cannot configure the IP to any
1566 * speed other than the SuperSpeed
1567 *
1568 * Refers to:
1569 *
1570 * STAR#9000525659: Clock Domain Crossing on DCTL in
1571 * USB 2.0 Mode
1572 */
f7e846f0 1573 if (dwc->revision < DWC3_REVISION_220A) {
07e7f47b 1574 reg |= DWC3_DCFG_SUPERSPEED;
f7e846f0
FB
1575 } else {
1576 switch (dwc->maximum_speed) {
1577 case USB_SPEED_LOW:
1578 reg |= DWC3_DSTS_LOWSPEED;
1579 break;
1580 case USB_SPEED_FULL:
1581 reg |= DWC3_DSTS_FULLSPEED1;
1582 break;
1583 case USB_SPEED_HIGH:
1584 reg |= DWC3_DSTS_HIGHSPEED;
1585 break;
1586 case USB_SPEED_SUPER: /* FALLTHROUGH */
1587 case USB_SPEED_UNKNOWN: /* FALTHROUGH */
1588 default:
1589 reg |= DWC3_DSTS_SUPERSPEED;
1590 }
1591 }
72246da4
FB
1592 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1593
b23c8439
PZ
1594 dwc->start_config_issued = false;
1595
72246da4
FB
1596 /* Start with SuperSpeed Default */
1597 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1598
1599 dep = dwc->eps[0];
265b70a7
PZ
1600 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1601 false);
72246da4
FB
1602 if (ret) {
1603 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
b0d7ffd4 1604 goto err2;
72246da4
FB
1605 }
1606
1607 dep = dwc->eps[1];
265b70a7
PZ
1608 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1609 false);
72246da4
FB
1610 if (ret) {
1611 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
b0d7ffd4 1612 goto err3;
72246da4
FB
1613 }
1614
1615 /* begin to receive SETUP packets */
c7fcdeb2 1616 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
1617 dwc3_ep0_out_start(dwc);
1618
8698e2ac
FB
1619 dwc3_gadget_enable_irq(dwc);
1620
72246da4
FB
1621 spin_unlock_irqrestore(&dwc->lock, flags);
1622
1623 return 0;
1624
b0d7ffd4 1625err3:
72246da4
FB
1626 __dwc3_gadget_ep_disable(dwc->eps[0]);
1627
b0d7ffd4 1628err2:
cdcedd69 1629 dwc->gadget_driver = NULL;
b0d7ffd4
FB
1630
1631err1:
72246da4
FB
1632 spin_unlock_irqrestore(&dwc->lock, flags);
1633
b0d7ffd4
FB
1634 free_irq(irq, dwc);
1635
1636err0:
72246da4
FB
1637 return ret;
1638}
1639
22835b80 1640static int dwc3_gadget_stop(struct usb_gadget *g)
72246da4
FB
1641{
1642 struct dwc3 *dwc = gadget_to_dwc(g);
1643 unsigned long flags;
8698e2ac 1644 int irq;
72246da4
FB
1645
1646 spin_lock_irqsave(&dwc->lock, flags);
1647
8698e2ac 1648 dwc3_gadget_disable_irq(dwc);
72246da4
FB
1649 __dwc3_gadget_ep_disable(dwc->eps[0]);
1650 __dwc3_gadget_ep_disable(dwc->eps[1]);
1651
1652 dwc->gadget_driver = NULL;
72246da4
FB
1653
1654 spin_unlock_irqrestore(&dwc->lock, flags);
1655
b0d7ffd4
FB
1656 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1657 free_irq(irq, dwc);
1658
72246da4
FB
1659 return 0;
1660}
802fde98 1661
72246da4
FB
1662static const struct usb_gadget_ops dwc3_gadget_ops = {
1663 .get_frame = dwc3_gadget_get_frame,
1664 .wakeup = dwc3_gadget_wakeup,
1665 .set_selfpowered = dwc3_gadget_set_selfpowered,
1666 .pullup = dwc3_gadget_pullup,
1667 .udc_start = dwc3_gadget_start,
1668 .udc_stop = dwc3_gadget_stop,
1669};
1670
1671/* -------------------------------------------------------------------------- */
1672
6a1e3ef4
FB
1673static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1674 u8 num, u32 direction)
72246da4
FB
1675{
1676 struct dwc3_ep *dep;
6a1e3ef4 1677 u8 i;
72246da4 1678
6a1e3ef4
FB
1679 for (i = 0; i < num; i++) {
1680 u8 epnum = (i << 1) | (!!direction);
72246da4 1681
72246da4 1682 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
734d5a53 1683 if (!dep)
72246da4 1684 return -ENOMEM;
72246da4
FB
1685
1686 dep->dwc = dwc;
1687 dep->number = epnum;
9aa62ae4 1688 dep->direction = !!direction;
72246da4
FB
1689 dwc->eps[epnum] = dep;
1690
1691 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1692 (epnum & 1) ? "in" : "out");
6a1e3ef4 1693
72246da4 1694 dep->endpoint.name = dep->name;
72246da4 1695
73815280 1696 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
653df35e 1697
72246da4 1698 if (epnum == 0 || epnum == 1) {
e117e742 1699 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
6048e4c6 1700 dep->endpoint.maxburst = 1;
72246da4
FB
1701 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1702 if (!epnum)
1703 dwc->gadget.ep0 = &dep->endpoint;
1704 } else {
1705 int ret;
1706
e117e742 1707 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
12d36c16 1708 dep->endpoint.max_streams = 15;
72246da4
FB
1709 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1710 list_add_tail(&dep->endpoint.ep_list,
1711 &dwc->gadget.ep_list);
1712
1713 ret = dwc3_alloc_trb_pool(dep);
25b8ff68 1714 if (ret)
72246da4 1715 return ret;
72246da4 1716 }
25b8ff68 1717
72246da4
FB
1718 INIT_LIST_HEAD(&dep->request_list);
1719 INIT_LIST_HEAD(&dep->req_queued);
1720 }
1721
1722 return 0;
1723}
1724
6a1e3ef4
FB
1725static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1726{
1727 int ret;
1728
1729 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1730
1731 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1732 if (ret < 0) {
73815280
FB
1733 dwc3_trace(trace_dwc3_gadget,
1734 "failed to allocate OUT endpoints");
6a1e3ef4
FB
1735 return ret;
1736 }
1737
1738 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1739 if (ret < 0) {
73815280
FB
1740 dwc3_trace(trace_dwc3_gadget,
1741 "failed to allocate IN endpoints");
6a1e3ef4
FB
1742 return ret;
1743 }
1744
1745 return 0;
1746}
1747
72246da4
FB
1748static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1749{
1750 struct dwc3_ep *dep;
1751 u8 epnum;
1752
1753 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1754 dep = dwc->eps[epnum];
6a1e3ef4
FB
1755 if (!dep)
1756 continue;
5bf8fae3
GC
1757 /*
1758 * Physical endpoints 0 and 1 are special; they form the
1759 * bi-directional USB endpoint 0.
1760 *
1761 * For those two physical endpoints, we don't allocate a TRB
1762 * pool nor do we add them the endpoints list. Due to that, we
1763 * shouldn't do these two operations otherwise we would end up
1764 * with all sorts of bugs when removing dwc3.ko.
1765 */
1766 if (epnum != 0 && epnum != 1) {
1767 dwc3_free_trb_pool(dep);
72246da4 1768 list_del(&dep->endpoint.ep_list);
5bf8fae3 1769 }
72246da4
FB
1770
1771 kfree(dep);
1772 }
1773}
1774
72246da4 1775/* -------------------------------------------------------------------------- */
e5caff68 1776
e5ba5ec8
PA
1777static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1778 struct dwc3_request *req, struct dwc3_trb *trb,
72246da4
FB
1779 const struct dwc3_event_depevt *event, int status)
1780{
72246da4
FB
1781 unsigned int count;
1782 unsigned int s_pkt = 0;
d6d6ec7b 1783 unsigned int trb_status;
72246da4 1784
2c4cbe6e
FB
1785 trace_dwc3_complete_trb(dep, trb);
1786
e5ba5ec8
PA
1787 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1788 /*
1789 * We continue despite the error. There is not much we
1790 * can do. If we don't clean it up we loop forever. If
1791 * we skip the TRB then it gets overwritten after a
1792 * while since we use them in a ring buffer. A BUG()
1793 * would help. Lets hope that if this occurs, someone
1794 * fixes the root cause instead of looking away :)
1795 */
1796 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1797 dep->name, trb);
1798 count = trb->size & DWC3_TRB_SIZE_MASK;
1799
1800 if (dep->direction) {
1801 if (count) {
1802 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1803 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1804 dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
1805 dep->name);
1806 /*
1807 * If missed isoc occurred and there is
1808 * no request queued then issue END
1809 * TRANSFER, so that core generates
1810 * next xfernotready and we will issue
1811 * a fresh START TRANSFER.
1812 * If there are still queued request
1813 * then wait, do not issue either END
1814 * or UPDATE TRANSFER, just attach next
1815 * request in request_list during
1816 * giveback.If any future queued request
1817 * is successfully transferred then we
1818 * will issue UPDATE TRANSFER for all
1819 * request in the request_list.
1820 */
1821 dep->flags |= DWC3_EP_MISSED_ISOC;
1822 } else {
1823 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1824 dep->name);
1825 status = -ECONNRESET;
1826 }
1827 } else {
1828 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1829 }
1830 } else {
1831 if (count && (event->status & DEPEVT_STATUS_SHORT))
1832 s_pkt = 1;
1833 }
1834
1835 /*
1836 * We assume here we will always receive the entire data block
1837 * which we should receive. Meaning, if we program RX to
1838 * receive 4K but we receive only 2K, we assume that's all we
1839 * should receive and we simply bounce the request back to the
1840 * gadget driver for further processing.
1841 */
1842 req->request.actual += req->request.length - count;
1843 if (s_pkt)
1844 return 1;
1845 if ((event->status & DEPEVT_STATUS_LST) &&
1846 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1847 DWC3_TRB_CTRL_HWO)))
1848 return 1;
1849 if ((event->status & DEPEVT_STATUS_IOC) &&
1850 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1851 return 1;
1852 return 0;
1853}
1854
1855static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1856 const struct dwc3_event_depevt *event, int status)
1857{
1858 struct dwc3_request *req;
1859 struct dwc3_trb *trb;
1860 unsigned int slot;
1861 unsigned int i;
1862 int ret;
1863
8f2c9544
FB
1864 req = next_request(&dep->req_queued);
1865 if (!req) {
1866 WARN_ON_ONCE(1);
1867 return 1;
1868 }
1869 i = 0;
72246da4 1870 do {
8f2c9544
FB
1871 slot = req->start_slot + i;
1872 if ((slot == DWC3_TRB_NUM - 1) &&
e5ba5ec8 1873 usb_endpoint_xfer_isoc(dep->endpoint.desc))
8f2c9544
FB
1874 slot++;
1875 slot %= DWC3_TRB_NUM;
1876 trb = &dep->trb_pool[slot];
e5ba5ec8 1877
8f2c9544
FB
1878 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1879 event, status);
e5ba5ec8 1880 if (ret)
72246da4 1881 break;
8f2c9544
FB
1882 } while (++i < req->request.num_mapped_sgs);
1883
1884 dwc3_gadget_giveback(dep, req, status);
72246da4 1885
cdc359dd
PA
1886 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1887 list_empty(&dep->req_queued)) {
1888 if (list_empty(&dep->request_list)) {
1889 /*
1890 * If there is no entry in request list then do
1891 * not issue END TRANSFER now. Just set PENDING
1892 * flag, so that END TRANSFER is issued when an
1893 * entry is added into request list.
1894 */
1895 dep->flags = DWC3_EP_PENDING_REQUEST;
1896 } else {
b992e681 1897 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
1898 dep->flags = DWC3_EP_ENABLED;
1899 }
7efea86c
PA
1900 return 1;
1901 }
1902
72246da4
FB
1903 return 1;
1904}
1905
1906static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
029d97ff 1907 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
72246da4
FB
1908{
1909 unsigned status = 0;
1910 int clean_busy;
e18b7975
FB
1911 u32 is_xfer_complete;
1912
1913 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
72246da4
FB
1914
1915 if (event->status & DEPEVT_STATUS_BUSERR)
1916 status = -ECONNRESET;
1917
1d046793 1918 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
e18b7975
FB
1919 if (clean_busy && (is_xfer_complete ||
1920 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
72246da4 1921 dep->flags &= ~DWC3_EP_BUSY;
fae2b904
FB
1922
1923 /*
1924 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1925 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1926 */
1927 if (dwc->revision < DWC3_REVISION_183A) {
1928 u32 reg;
1929 int i;
1930
1931 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
348e026f 1932 dep = dwc->eps[i];
fae2b904
FB
1933
1934 if (!(dep->flags & DWC3_EP_ENABLED))
1935 continue;
1936
1937 if (!list_empty(&dep->req_queued))
1938 return;
1939 }
1940
1941 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1942 reg |= dwc->u1u2;
1943 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1944
1945 dwc->u1u2 = 0;
1946 }
72246da4
FB
1947}
1948
72246da4
FB
1949static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1950 const struct dwc3_event_depevt *event)
1951{
1952 struct dwc3_ep *dep;
1953 u8 epnum = event->endpoint_number;
1954
1955 dep = dwc->eps[epnum];
1956
3336abb5
FB
1957 if (!(dep->flags & DWC3_EP_ENABLED))
1958 return;
1959
72246da4
FB
1960 if (epnum == 0 || epnum == 1) {
1961 dwc3_ep0_interrupt(dwc, event);
1962 return;
1963 }
1964
1965 switch (event->endpoint_event) {
1966 case DWC3_DEPEVT_XFERCOMPLETE:
b4996a86 1967 dep->resource_index = 0;
c2df85ca 1968
16e78db7 1969 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1970 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1971 dep->name);
1972 return;
1973 }
1974
029d97ff 1975 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
1976 break;
1977 case DWC3_DEPEVT_XFERINPROGRESS:
029d97ff 1978 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
1979 break;
1980 case DWC3_DEPEVT_XFERNOTREADY:
16e78db7 1981 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
1982 dwc3_gadget_start_isoc(dwc, dep, event);
1983 } else {
1984 int ret;
1985
73815280 1986 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
40aa41fb
FB
1987 dep->name, event->status &
1988 DEPEVT_STATUS_TRANSFER_ACTIVE
72246da4
FB
1989 ? "Transfer Active"
1990 : "Transfer Not Active");
1991
1992 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1993 if (!ret || ret == -EBUSY)
1994 return;
1995
1996 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1997 dep->name);
1998 }
1999
879631aa
FB
2000 break;
2001 case DWC3_DEPEVT_STREAMEVT:
16e78db7 2002 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
879631aa
FB
2003 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2004 dep->name);
2005 return;
2006 }
2007
2008 switch (event->status) {
2009 case DEPEVT_STREAMEVT_FOUND:
73815280
FB
2010 dwc3_trace(trace_dwc3_gadget,
2011 "Stream %d found and started",
879631aa
FB
2012 event->parameters);
2013
2014 break;
2015 case DEPEVT_STREAMEVT_NOTFOUND:
2016 /* FALLTHROUGH */
2017 default:
2018 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
2019 }
72246da4
FB
2020 break;
2021 case DWC3_DEPEVT_RXTXFIFOEVT:
2022 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
2023 break;
72246da4 2024 case DWC3_DEPEVT_EPCMDCMPLT:
73815280 2025 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
72246da4
FB
2026 break;
2027 }
2028}
2029
2030static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2031{
2032 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2033 spin_unlock(&dwc->lock);
2034 dwc->gadget_driver->disconnect(&dwc->gadget);
2035 spin_lock(&dwc->lock);
2036 }
2037}
2038
bc5ba2e0
FB
2039static void dwc3_suspend_gadget(struct dwc3 *dwc)
2040{
73a30bfc 2041 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
bc5ba2e0
FB
2042 spin_unlock(&dwc->lock);
2043 dwc->gadget_driver->suspend(&dwc->gadget);
2044 spin_lock(&dwc->lock);
2045 }
2046}
2047
2048static void dwc3_resume_gadget(struct dwc3 *dwc)
2049{
73a30bfc 2050 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
bc5ba2e0
FB
2051 spin_unlock(&dwc->lock);
2052 dwc->gadget_driver->resume(&dwc->gadget);
5c7b3b02 2053 spin_lock(&dwc->lock);
8e74475b
FB
2054 }
2055}
2056
2057static void dwc3_reset_gadget(struct dwc3 *dwc)
2058{
2059 if (!dwc->gadget_driver)
2060 return;
2061
2062 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2063 spin_unlock(&dwc->lock);
2064 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
bc5ba2e0
FB
2065 spin_lock(&dwc->lock);
2066 }
2067}
2068
b992e681 2069static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
72246da4
FB
2070{
2071 struct dwc3_ep *dep;
2072 struct dwc3_gadget_ep_cmd_params params;
2073 u32 cmd;
2074 int ret;
2075
2076 dep = dwc->eps[epnum];
2077
b4996a86 2078 if (!dep->resource_index)
3daf74d7
PA
2079 return;
2080
57911504
PA
2081 /*
2082 * NOTICE: We are violating what the Databook says about the
2083 * EndTransfer command. Ideally we would _always_ wait for the
2084 * EndTransfer Command Completion IRQ, but that's causing too
2085 * much trouble synchronizing between us and gadget driver.
2086 *
2087 * We have discussed this with the IP Provider and it was
2088 * suggested to giveback all requests here, but give HW some
2089 * extra time to synchronize with the interconnect. We're using
dc93b41a 2090 * an arbitrary 100us delay for that.
57911504
PA
2091 *
2092 * Note also that a similar handling was tested by Synopsys
2093 * (thanks a lot Paul) and nothing bad has come out of it.
2094 * In short, what we're doing is:
2095 *
2096 * - Issue EndTransfer WITH CMDIOC bit set
2097 * - Wait 100us
2098 */
2099
3daf74d7 2100 cmd = DWC3_DEPCMD_ENDTRANSFER;
b992e681
PZ
2101 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2102 cmd |= DWC3_DEPCMD_CMDIOC;
b4996a86 2103 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3daf74d7
PA
2104 memset(&params, 0, sizeof(params));
2105 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
2106 WARN_ON_ONCE(ret);
b4996a86 2107 dep->resource_index = 0;
041d81f4 2108 dep->flags &= ~DWC3_EP_BUSY;
57911504 2109 udelay(100);
72246da4
FB
2110}
2111
2112static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2113{
2114 u32 epnum;
2115
2116 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2117 struct dwc3_ep *dep;
2118
2119 dep = dwc->eps[epnum];
6a1e3ef4
FB
2120 if (!dep)
2121 continue;
2122
72246da4
FB
2123 if (!(dep->flags & DWC3_EP_ENABLED))
2124 continue;
2125
624407f9 2126 dwc3_remove_requests(dwc, dep);
72246da4
FB
2127 }
2128}
2129
2130static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2131{
2132 u32 epnum;
2133
2134 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2135 struct dwc3_ep *dep;
2136 struct dwc3_gadget_ep_cmd_params params;
2137 int ret;
2138
2139 dep = dwc->eps[epnum];
6a1e3ef4
FB
2140 if (!dep)
2141 continue;
72246da4
FB
2142
2143 if (!(dep->flags & DWC3_EP_STALL))
2144 continue;
2145
2146 dep->flags &= ~DWC3_EP_STALL;
2147
2148 memset(&params, 0, sizeof(params));
2149 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
2150 DWC3_DEPCMD_CLEARSTALL, &params);
2151 WARN_ON_ONCE(ret);
2152 }
2153}
2154
2155static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2156{
c4430a26
FB
2157 int reg;
2158
72246da4
FB
2159 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2160 reg &= ~DWC3_DCTL_INITU1ENA;
2161 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2162
2163 reg &= ~DWC3_DCTL_INITU2ENA;
2164 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72246da4 2165
72246da4 2166 dwc3_disconnect_gadget(dwc);
b23c8439 2167 dwc->start_config_issued = false;
72246da4
FB
2168
2169 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 2170 dwc->setup_packet_pending = false;
06a374ed 2171 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
72246da4
FB
2172}
2173
72246da4
FB
2174static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2175{
2176 u32 reg;
2177
df62df56
FB
2178 /*
2179 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2180 * would cause a missing Disconnect Event if there's a
2181 * pending Setup Packet in the FIFO.
2182 *
2183 * There's no suggested workaround on the official Bug
2184 * report, which states that "unless the driver/application
2185 * is doing any special handling of a disconnect event,
2186 * there is no functional issue".
2187 *
2188 * Unfortunately, it turns out that we _do_ some special
2189 * handling of a disconnect event, namely complete all
2190 * pending transfers, notify gadget driver of the
2191 * disconnection, and so on.
2192 *
2193 * Our suggested workaround is to follow the Disconnect
2194 * Event steps here, instead, based on a setup_packet_pending
2195 * flag. Such flag gets set whenever we have a XferNotReady
2196 * event on EP0 and gets cleared on XferComplete for the
2197 * same endpoint.
2198 *
2199 * Refers to:
2200 *
2201 * STAR#9000466709: RTL: Device : Disconnect event not
2202 * generated if setup packet pending in FIFO
2203 */
2204 if (dwc->revision < DWC3_REVISION_188A) {
2205 if (dwc->setup_packet_pending)
2206 dwc3_gadget_disconnect_interrupt(dwc);
2207 }
2208
8e74475b 2209 dwc3_reset_gadget(dwc);
72246da4
FB
2210
2211 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2212 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2213 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3b637367 2214 dwc->test_mode = false;
72246da4
FB
2215
2216 dwc3_stop_active_transfers(dwc);
2217 dwc3_clear_stall_all_ep(dwc);
b23c8439 2218 dwc->start_config_issued = false;
72246da4
FB
2219
2220 /* Reset device address to zero */
2221 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2222 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2223 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2224}
2225
2226static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2227{
2228 u32 reg;
2229 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2230
2231 /*
2232 * We change the clock only at SS but I dunno why I would want to do
2233 * this. Maybe it becomes part of the power saving plan.
2234 */
2235
2236 if (speed != DWC3_DSTS_SUPERSPEED)
2237 return;
2238
2239 /*
2240 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2241 * each time on Connect Done.
2242 */
2243 if (!usb30_clock)
2244 return;
2245
2246 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2247 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2248 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2249}
2250
72246da4
FB
2251static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2252{
72246da4
FB
2253 struct dwc3_ep *dep;
2254 int ret;
2255 u32 reg;
2256 u8 speed;
2257
72246da4
FB
2258 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2259 speed = reg & DWC3_DSTS_CONNECTSPD;
2260 dwc->speed = speed;
2261
2262 dwc3_update_ram_clk_sel(dwc, speed);
2263
2264 switch (speed) {
2265 case DWC3_DCFG_SUPERSPEED:
05870c5b
FB
2266 /*
2267 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2268 * would cause a missing USB3 Reset event.
2269 *
2270 * In such situations, we should force a USB3 Reset
2271 * event by calling our dwc3_gadget_reset_interrupt()
2272 * routine.
2273 *
2274 * Refers to:
2275 *
2276 * STAR#9000483510: RTL: SS : USB3 reset event may
2277 * not be generated always when the link enters poll
2278 */
2279 if (dwc->revision < DWC3_REVISION_190A)
2280 dwc3_gadget_reset_interrupt(dwc);
2281
72246da4
FB
2282 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2283 dwc->gadget.ep0->maxpacket = 512;
2284 dwc->gadget.speed = USB_SPEED_SUPER;
2285 break;
2286 case DWC3_DCFG_HIGHSPEED:
2287 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2288 dwc->gadget.ep0->maxpacket = 64;
2289 dwc->gadget.speed = USB_SPEED_HIGH;
2290 break;
2291 case DWC3_DCFG_FULLSPEED2:
2292 case DWC3_DCFG_FULLSPEED1:
2293 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2294 dwc->gadget.ep0->maxpacket = 64;
2295 dwc->gadget.speed = USB_SPEED_FULL;
2296 break;
2297 case DWC3_DCFG_LOWSPEED:
2298 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2299 dwc->gadget.ep0->maxpacket = 8;
2300 dwc->gadget.speed = USB_SPEED_LOW;
2301 break;
2302 }
2303
2b758350
PA
2304 /* Enable USB2 LPM Capability */
2305
2306 if ((dwc->revision > DWC3_REVISION_194A)
2307 && (speed != DWC3_DCFG_SUPERSPEED)) {
2308 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2309 reg |= DWC3_DCFG_LPM_CAP;
2310 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2311
2312 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2313 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2314
460d098c 2315 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2b758350 2316
80caf7d2
HR
2317 /*
2318 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2319 * DCFG.LPMCap is set, core responses with an ACK and the
2320 * BESL value in the LPM token is less than or equal to LPM
2321 * NYET threshold.
2322 */
2323 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2324 && dwc->has_lpm_erratum,
2325 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2326
2327 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2328 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2329
356363bf
FB
2330 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2331 } else {
2332 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2333 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2b758350
PA
2334 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2335 }
2336
72246da4 2337 dep = dwc->eps[0];
265b70a7
PZ
2338 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2339 false);
72246da4
FB
2340 if (ret) {
2341 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2342 return;
2343 }
2344
2345 dep = dwc->eps[1];
265b70a7
PZ
2346 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2347 false);
72246da4
FB
2348 if (ret) {
2349 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2350 return;
2351 }
2352
2353 /*
2354 * Configure PHY via GUSB3PIPECTLn if required.
2355 *
2356 * Update GTXFIFOSIZn
2357 *
2358 * In both cases reset values should be sufficient.
2359 */
2360}
2361
2362static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2363{
72246da4
FB
2364 /*
2365 * TODO take core out of low power mode when that's
2366 * implemented.
2367 */
2368
2369 dwc->gadget_driver->resume(&dwc->gadget);
2370}
2371
2372static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2373 unsigned int evtinfo)
2374{
fae2b904 2375 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
0b0cc1cd
FB
2376 unsigned int pwropt;
2377
2378 /*
2379 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2380 * Hibernation mode enabled which would show up when device detects
2381 * host-initiated U3 exit.
2382 *
2383 * In that case, device will generate a Link State Change Interrupt
2384 * from U3 to RESUME which is only necessary if Hibernation is
2385 * configured in.
2386 *
2387 * There are no functional changes due to such spurious event and we
2388 * just need to ignore it.
2389 *
2390 * Refers to:
2391 *
2392 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2393 * operational mode
2394 */
2395 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2396 if ((dwc->revision < DWC3_REVISION_250A) &&
2397 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2398 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2399 (next == DWC3_LINK_STATE_RESUME)) {
73815280
FB
2400 dwc3_trace(trace_dwc3_gadget,
2401 "ignoring transition U3 -> Resume");
0b0cc1cd
FB
2402 return;
2403 }
2404 }
fae2b904
FB
2405
2406 /*
2407 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2408 * on the link partner, the USB session might do multiple entry/exit
2409 * of low power states before a transfer takes place.
2410 *
2411 * Due to this problem, we might experience lower throughput. The
2412 * suggested workaround is to disable DCTL[12:9] bits if we're
2413 * transitioning from U1/U2 to U0 and enable those bits again
2414 * after a transfer completes and there are no pending transfers
2415 * on any of the enabled endpoints.
2416 *
2417 * This is the first half of that workaround.
2418 *
2419 * Refers to:
2420 *
2421 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2422 * core send LGO_Ux entering U0
2423 */
2424 if (dwc->revision < DWC3_REVISION_183A) {
2425 if (next == DWC3_LINK_STATE_U0) {
2426 u32 u1u2;
2427 u32 reg;
2428
2429 switch (dwc->link_state) {
2430 case DWC3_LINK_STATE_U1:
2431 case DWC3_LINK_STATE_U2:
2432 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2433 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2434 | DWC3_DCTL_ACCEPTU2ENA
2435 | DWC3_DCTL_INITU1ENA
2436 | DWC3_DCTL_ACCEPTU1ENA);
2437
2438 if (!dwc->u1u2)
2439 dwc->u1u2 = reg & u1u2;
2440
2441 reg &= ~u1u2;
2442
2443 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2444 break;
2445 default:
2446 /* do nothing */
2447 break;
2448 }
2449 }
2450 }
2451
bc5ba2e0
FB
2452 switch (next) {
2453 case DWC3_LINK_STATE_U1:
2454 if (dwc->speed == USB_SPEED_SUPER)
2455 dwc3_suspend_gadget(dwc);
2456 break;
2457 case DWC3_LINK_STATE_U2:
2458 case DWC3_LINK_STATE_U3:
2459 dwc3_suspend_gadget(dwc);
2460 break;
2461 case DWC3_LINK_STATE_RESUME:
2462 dwc3_resume_gadget(dwc);
2463 break;
2464 default:
2465 /* do nothing */
2466 break;
2467 }
2468
e57ebc1d 2469 dwc->link_state = next;
72246da4
FB
2470}
2471
e1dadd3b
FB
2472static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2473 unsigned int evtinfo)
2474{
2475 unsigned int is_ss = evtinfo & BIT(4);
2476
2477 /**
2478 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2479 * have a known issue which can cause USB CV TD.9.23 to fail
2480 * randomly.
2481 *
2482 * Because of this issue, core could generate bogus hibernation
2483 * events which SW needs to ignore.
2484 *
2485 * Refers to:
2486 *
2487 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2488 * Device Fallback from SuperSpeed
2489 */
2490 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2491 return;
2492
2493 /* enter hibernation here */
2494}
2495
72246da4
FB
2496static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2497 const struct dwc3_event_devt *event)
2498{
2499 switch (event->type) {
2500 case DWC3_DEVICE_EVENT_DISCONNECT:
2501 dwc3_gadget_disconnect_interrupt(dwc);
2502 break;
2503 case DWC3_DEVICE_EVENT_RESET:
2504 dwc3_gadget_reset_interrupt(dwc);
2505 break;
2506 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2507 dwc3_gadget_conndone_interrupt(dwc);
2508 break;
2509 case DWC3_DEVICE_EVENT_WAKEUP:
2510 dwc3_gadget_wakeup_interrupt(dwc);
2511 break;
e1dadd3b
FB
2512 case DWC3_DEVICE_EVENT_HIBER_REQ:
2513 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2514 "unexpected hibernation event\n"))
2515 break;
2516
2517 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2518 break;
72246da4
FB
2519 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2520 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2521 break;
2522 case DWC3_DEVICE_EVENT_EOPF:
73815280 2523 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
72246da4
FB
2524 break;
2525 case DWC3_DEVICE_EVENT_SOF:
73815280 2526 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
72246da4
FB
2527 break;
2528 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
73815280 2529 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
72246da4
FB
2530 break;
2531 case DWC3_DEVICE_EVENT_CMD_CMPL:
73815280 2532 dwc3_trace(trace_dwc3_gadget, "Command Complete");
72246da4
FB
2533 break;
2534 case DWC3_DEVICE_EVENT_OVERFLOW:
73815280 2535 dwc3_trace(trace_dwc3_gadget, "Overflow");
72246da4
FB
2536 break;
2537 default:
e9f2aa87 2538 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
72246da4
FB
2539 }
2540}
2541
2542static void dwc3_process_event_entry(struct dwc3 *dwc,
2543 const union dwc3_event *event)
2544{
2c4cbe6e
FB
2545 trace_dwc3_event(event->raw);
2546
72246da4
FB
2547 /* Endpoint IRQ, handle it and return early */
2548 if (event->type.is_devspec == 0) {
2549 /* depevt */
2550 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2551 }
2552
2553 switch (event->type.type) {
2554 case DWC3_EVENT_TYPE_DEV:
2555 dwc3_gadget_interrupt(dwc, &event->devt);
2556 break;
2557 /* REVISIT what to do with Carkit and I2C events ? */
2558 default:
2559 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2560 }
2561}
2562
f42f2447 2563static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
b15a762f 2564{
f42f2447 2565 struct dwc3_event_buffer *evt;
b15a762f 2566 irqreturn_t ret = IRQ_NONE;
f42f2447 2567 int left;
e8adfc30 2568 u32 reg;
b15a762f 2569
f42f2447
FB
2570 evt = dwc->ev_buffs[buf];
2571 left = evt->count;
b15a762f 2572
f42f2447
FB
2573 if (!(evt->flags & DWC3_EVENT_PENDING))
2574 return IRQ_NONE;
b15a762f 2575
f42f2447
FB
2576 while (left > 0) {
2577 union dwc3_event event;
b15a762f 2578
f42f2447 2579 event.raw = *(u32 *) (evt->buf + evt->lpos);
b15a762f 2580
f42f2447 2581 dwc3_process_event_entry(dwc, &event);
b15a762f 2582
f42f2447
FB
2583 /*
2584 * FIXME we wrap around correctly to the next entry as
2585 * almost all entries are 4 bytes in size. There is one
2586 * entry which has 12 bytes which is a regular entry
2587 * followed by 8 bytes data. ATM I don't know how
2588 * things are organized if we get next to the a
2589 * boundary so I worry about that once we try to handle
2590 * that.
2591 */
2592 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2593 left -= 4;
b15a762f 2594
f42f2447
FB
2595 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2596 }
b15a762f 2597
f42f2447
FB
2598 evt->count = 0;
2599 evt->flags &= ~DWC3_EVENT_PENDING;
2600 ret = IRQ_HANDLED;
b15a762f 2601
f42f2447
FB
2602 /* Unmask interrupt */
2603 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2604 reg &= ~DWC3_GEVNTSIZ_INTMASK;
2605 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
b15a762f 2606
f42f2447
FB
2607 return ret;
2608}
e8adfc30 2609
f42f2447
FB
2610static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
2611{
2612 struct dwc3 *dwc = _dwc;
2613 unsigned long flags;
2614 irqreturn_t ret = IRQ_NONE;
2615 int i;
2616
2617 spin_lock_irqsave(&dwc->lock, flags);
2618
2619 for (i = 0; i < dwc->num_event_buffers; i++)
2620 ret |= dwc3_process_event_buf(dwc, i);
b15a762f
FB
2621
2622 spin_unlock_irqrestore(&dwc->lock, flags);
2623
2624 return ret;
2625}
2626
7f97aa98 2627static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
72246da4
FB
2628{
2629 struct dwc3_event_buffer *evt;
72246da4 2630 u32 count;
e8adfc30 2631 u32 reg;
72246da4 2632
b15a762f
FB
2633 evt = dwc->ev_buffs[buf];
2634
72246da4
FB
2635 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2636 count &= DWC3_GEVNTCOUNT_MASK;
2637 if (!count)
2638 return IRQ_NONE;
2639
b15a762f
FB
2640 evt->count = count;
2641 evt->flags |= DWC3_EVENT_PENDING;
72246da4 2642
e8adfc30
FB
2643 /* Mask interrupt */
2644 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2645 reg |= DWC3_GEVNTSIZ_INTMASK;
2646 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2647
b15a762f 2648 return IRQ_WAKE_THREAD;
72246da4
FB
2649}
2650
2651static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2652{
2653 struct dwc3 *dwc = _dwc;
2654 int i;
2655 irqreturn_t ret = IRQ_NONE;
2656
2657 spin_lock(&dwc->lock);
2658
9f622b2a 2659 for (i = 0; i < dwc->num_event_buffers; i++) {
72246da4
FB
2660 irqreturn_t status;
2661
7f97aa98 2662 status = dwc3_check_event_buf(dwc, i);
b15a762f 2663 if (status == IRQ_WAKE_THREAD)
72246da4
FB
2664 ret = status;
2665 }
2666
2667 spin_unlock(&dwc->lock);
2668
2669 return ret;
2670}
2671
2672/**
2673 * dwc3_gadget_init - Initializes gadget related registers
1d046793 2674 * @dwc: pointer to our controller context structure
72246da4
FB
2675 *
2676 * Returns 0 on success otherwise negative errno.
2677 */
41ac7b3a 2678int dwc3_gadget_init(struct dwc3 *dwc)
72246da4 2679{
72246da4 2680 int ret;
72246da4
FB
2681
2682 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2683 &dwc->ctrl_req_addr, GFP_KERNEL);
2684 if (!dwc->ctrl_req) {
2685 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2686 ret = -ENOMEM;
2687 goto err0;
2688 }
2689
2690 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2691 &dwc->ep0_trb_addr, GFP_KERNEL);
2692 if (!dwc->ep0_trb) {
2693 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2694 ret = -ENOMEM;
2695 goto err1;
2696 }
2697
3ef35faf 2698 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
72246da4 2699 if (!dwc->setup_buf) {
72246da4
FB
2700 ret = -ENOMEM;
2701 goto err2;
2702 }
2703
5812b1c2 2704 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
3ef35faf
FB
2705 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2706 GFP_KERNEL);
5812b1c2
FB
2707 if (!dwc->ep0_bounce) {
2708 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2709 ret = -ENOMEM;
2710 goto err3;
2711 }
2712
72246da4 2713 dwc->gadget.ops = &dwc3_gadget_ops;
d327ab5b 2714 dwc->gadget.max_speed = USB_SPEED_SUPER;
72246da4 2715 dwc->gadget.speed = USB_SPEED_UNKNOWN;
eeb720fb 2716 dwc->gadget.sg_supported = true;
72246da4
FB
2717 dwc->gadget.name = "dwc3-gadget";
2718
a4b9d94b
DC
2719 /*
2720 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2721 * on ep out.
2722 */
2723 dwc->gadget.quirk_ep_out_aligned_size = true;
2724
72246da4
FB
2725 /*
2726 * REVISIT: Here we should clear all pending IRQs to be
2727 * sure we're starting from a well known location.
2728 */
2729
2730 ret = dwc3_gadget_init_endpoints(dwc);
2731 if (ret)
5812b1c2 2732 goto err4;
72246da4 2733
72246da4
FB
2734 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2735 if (ret) {
2736 dev_err(dwc->dev, "failed to register udc\n");
e1f80467 2737 goto err4;
72246da4
FB
2738 }
2739
2740 return 0;
2741
5812b1c2 2742err4:
e1f80467 2743 dwc3_gadget_free_endpoints(dwc);
3ef35faf
FB
2744 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2745 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2746
72246da4 2747err3:
0fc9a1be 2748 kfree(dwc->setup_buf);
72246da4
FB
2749
2750err2:
2751 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2752 dwc->ep0_trb, dwc->ep0_trb_addr);
2753
2754err1:
2755 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2756 dwc->ctrl_req, dwc->ctrl_req_addr);
2757
2758err0:
2759 return ret;
2760}
2761
7415f17c
FB
2762/* -------------------------------------------------------------------------- */
2763
72246da4
FB
2764void dwc3_gadget_exit(struct dwc3 *dwc)
2765{
72246da4 2766 usb_del_gadget_udc(&dwc->gadget);
72246da4 2767
72246da4
FB
2768 dwc3_gadget_free_endpoints(dwc);
2769
3ef35faf
FB
2770 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2771 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2772
0fc9a1be 2773 kfree(dwc->setup_buf);
72246da4
FB
2774
2775 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2776 dwc->ep0_trb, dwc->ep0_trb_addr);
2777
2778 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2779 dwc->ctrl_req, dwc->ctrl_req_addr);
72246da4 2780}
7415f17c 2781
0b0231aa 2782int dwc3_gadget_suspend(struct dwc3 *dwc)
7415f17c 2783{
7b2a0368 2784 if (dwc->pullups_connected) {
7415f17c 2785 dwc3_gadget_disable_irq(dwc);
7b2a0368
FB
2786 dwc3_gadget_run_stop(dwc, true, true);
2787 }
7415f17c 2788
7415f17c
FB
2789 __dwc3_gadget_ep_disable(dwc->eps[0]);
2790 __dwc3_gadget_ep_disable(dwc->eps[1]);
2791
2792 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2793
2794 return 0;
2795}
2796
2797int dwc3_gadget_resume(struct dwc3 *dwc)
2798{
2799 struct dwc3_ep *dep;
2800 int ret;
2801
2802 /* Start with SuperSpeed Default */
2803 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2804
2805 dep = dwc->eps[0];
265b70a7
PZ
2806 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2807 false);
7415f17c
FB
2808 if (ret)
2809 goto err0;
2810
2811 dep = dwc->eps[1];
265b70a7
PZ
2812 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2813 false);
7415f17c
FB
2814 if (ret)
2815 goto err1;
2816
2817 /* begin to receive SETUP packets */
2818 dwc->ep0state = EP0_SETUP_PHASE;
2819 dwc3_ep0_out_start(dwc);
2820
2821 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2822
0b0231aa
FB
2823 if (dwc->pullups_connected) {
2824 dwc3_gadget_enable_irq(dwc);
2825 dwc3_gadget_run_stop(dwc, true, false);
2826 }
2827
7415f17c
FB
2828 return 0;
2829
2830err1:
2831 __dwc3_gadget_ep_disable(dwc->eps[0]);
2832
2833err0:
2834 return ret;
2835}
This page took 0.39896 seconds and 5 git commands to generate.