xhci: Store the "real" root port number.
[deliverable/linux.git] / drivers / usb / host / xhci-mem.c
CommitLineData
66d4eadd
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/usb.h>
0ebbab37 24#include <linux/pci.h>
5a0e3ad6 25#include <linux/slab.h>
527c6d7f 26#include <linux/dmapool.h>
66d4eadd
SS
27
28#include "xhci.h"
29
0ebbab37
SS
30/*
31 * Allocates a generic ring segment from the ring pool, sets the dma address,
32 * initializes the segment to zero, and sets the private next pointer to NULL.
33 *
34 * Section 4.11.1.1:
35 * "All components of all Command and Transfer TRBs shall be initialized to '0'"
36 */
37static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci, gfp_t flags)
38{
39 struct xhci_segment *seg;
40 dma_addr_t dma;
41
42 seg = kzalloc(sizeof *seg, flags);
43 if (!seg)
326b4810 44 return NULL;
700e2052 45 xhci_dbg(xhci, "Allocating priv segment structure at %p\n", seg);
0ebbab37
SS
46
47 seg->trbs = dma_pool_alloc(xhci->segment_pool, flags, &dma);
48 if (!seg->trbs) {
49 kfree(seg);
326b4810 50 return NULL;
0ebbab37 51 }
700e2052
GKH
52 xhci_dbg(xhci, "// Allocating segment at %p (virtual) 0x%llx (DMA)\n",
53 seg->trbs, (unsigned long long)dma);
0ebbab37
SS
54
55 memset(seg->trbs, 0, SEGMENT_SIZE);
56 seg->dma = dma;
57 seg->next = NULL;
58
59 return seg;
60}
61
62static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
63{
64 if (!seg)
65 return;
66 if (seg->trbs) {
700e2052
GKH
67 xhci_dbg(xhci, "Freeing DMA segment at %p (virtual) 0x%llx (DMA)\n",
68 seg->trbs, (unsigned long long)seg->dma);
0ebbab37
SS
69 dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
70 seg->trbs = NULL;
71 }
700e2052 72 xhci_dbg(xhci, "Freeing priv segment structure at %p\n", seg);
0ebbab37
SS
73 kfree(seg);
74}
75
76/*
77 * Make the prev segment point to the next segment.
78 *
79 * Change the last TRB in the prev segment to be a Link TRB which points to the
80 * DMA address of the next segment. The caller needs to set any Link TRB
81 * related flags, such as End TRB, Toggle Cycle, and no snoop.
82 */
83static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
84 struct xhci_segment *next, bool link_trbs)
85{
86 u32 val;
87
88 if (!prev || !next)
89 return;
90 prev->next = next;
91 if (link_trbs) {
f5960b69
ME
92 prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr =
93 cpu_to_le64(next->dma);
0ebbab37
SS
94
95 /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
28ccd296 96 val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
0ebbab37
SS
97 val &= ~TRB_TYPE_BITMASK;
98 val |= TRB_TYPE(TRB_LINK);
b0567b3f
SS
99 /* Always set the chain bit with 0.95 hardware */
100 if (xhci_link_trb_quirk(xhci))
101 val |= TRB_CHAIN;
28ccd296 102 prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
0ebbab37 103 }
700e2052
GKH
104 xhci_dbg(xhci, "Linking segment 0x%llx to segment 0x%llx (DMA)\n",
105 (unsigned long long)prev->dma,
106 (unsigned long long)next->dma);
0ebbab37
SS
107}
108
109/* XXX: Do we need the hcd structure in all these functions? */
f94e0186 110void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
0ebbab37
SS
111{
112 struct xhci_segment *seg;
113 struct xhci_segment *first_seg;
114
115 if (!ring || !ring->first_seg)
116 return;
117 first_seg = ring->first_seg;
118 seg = first_seg->next;
700e2052 119 xhci_dbg(xhci, "Freeing ring at %p\n", ring);
0ebbab37
SS
120 while (seg != first_seg) {
121 struct xhci_segment *next = seg->next;
122 xhci_segment_free(xhci, seg);
123 seg = next;
124 }
125 xhci_segment_free(xhci, first_seg);
126 ring->first_seg = NULL;
127 kfree(ring);
128}
129
74f9fe21
SS
130static void xhci_initialize_ring_info(struct xhci_ring *ring)
131{
132 /* The ring is empty, so the enqueue pointer == dequeue pointer */
133 ring->enqueue = ring->first_seg->trbs;
134 ring->enq_seg = ring->first_seg;
135 ring->dequeue = ring->enqueue;
136 ring->deq_seg = ring->first_seg;
137 /* The ring is initialized to 0. The producer must write 1 to the cycle
138 * bit to handover ownership of the TRB, so PCS = 1. The consumer must
139 * compare CCS to the cycle bit to check ownership, so CCS = 1.
140 */
141 ring->cycle_state = 1;
142 /* Not necessary for new rings, but needed for re-initialized rings */
143 ring->enq_updates = 0;
144 ring->deq_updates = 0;
145}
146
0ebbab37
SS
147/**
148 * Create a new ring with zero or more segments.
149 *
150 * Link each segment together into a ring.
151 * Set the end flag and the cycle toggle bit on the last segment.
152 * See section 4.9.1 and figures 15 and 16.
153 */
154static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
155 unsigned int num_segs, bool link_trbs, gfp_t flags)
156{
157 struct xhci_ring *ring;
158 struct xhci_segment *prev;
159
160 ring = kzalloc(sizeof *(ring), flags);
700e2052 161 xhci_dbg(xhci, "Allocating ring at %p\n", ring);
0ebbab37 162 if (!ring)
326b4810 163 return NULL;
0ebbab37 164
d0e96f5a 165 INIT_LIST_HEAD(&ring->td_list);
0ebbab37
SS
166 if (num_segs == 0)
167 return ring;
168
169 ring->first_seg = xhci_segment_alloc(xhci, flags);
170 if (!ring->first_seg)
171 goto fail;
172 num_segs--;
173
174 prev = ring->first_seg;
175 while (num_segs > 0) {
176 struct xhci_segment *next;
177
178 next = xhci_segment_alloc(xhci, flags);
179 if (!next)
180 goto fail;
181 xhci_link_segments(xhci, prev, next, link_trbs);
182
183 prev = next;
184 num_segs--;
185 }
186 xhci_link_segments(xhci, prev, ring->first_seg, link_trbs);
187
188 if (link_trbs) {
189 /* See section 4.9.2.1 and 6.4.4.1 */
f5960b69
ME
190 prev->trbs[TRBS_PER_SEGMENT-1].link.control |=
191 cpu_to_le32(LINK_TOGGLE);
0ebbab37 192 xhci_dbg(xhci, "Wrote link toggle flag to"
700e2052
GKH
193 " segment %p (virtual), 0x%llx (DMA)\n",
194 prev, (unsigned long long)prev->dma);
0ebbab37 195 }
74f9fe21 196 xhci_initialize_ring_info(ring);
0ebbab37
SS
197 return ring;
198
199fail:
200 xhci_ring_free(xhci, ring);
326b4810 201 return NULL;
0ebbab37
SS
202}
203
412566bd
SS
204void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
205 struct xhci_virt_device *virt_dev,
206 unsigned int ep_index)
207{
208 int rings_cached;
209
210 rings_cached = virt_dev->num_rings_cached;
211 if (rings_cached < XHCI_MAX_RINGS_CACHED) {
412566bd
SS
212 virt_dev->ring_cache[rings_cached] =
213 virt_dev->eps[ep_index].ring;
30f89ca0 214 virt_dev->num_rings_cached++;
412566bd
SS
215 xhci_dbg(xhci, "Cached old ring, "
216 "%d ring%s cached\n",
30f89ca0
SS
217 virt_dev->num_rings_cached,
218 (virt_dev->num_rings_cached > 1) ? "s" : "");
412566bd
SS
219 } else {
220 xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
221 xhci_dbg(xhci, "Ring cache full (%d rings), "
222 "freeing ring\n",
223 virt_dev->num_rings_cached);
224 }
225 virt_dev->eps[ep_index].ring = NULL;
226}
227
74f9fe21
SS
228/* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
229 * pointers to the beginning of the ring.
230 */
231static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
232 struct xhci_ring *ring)
233{
234 struct xhci_segment *seg = ring->first_seg;
235 do {
236 memset(seg->trbs, 0,
237 sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
238 /* All endpoint rings have link TRBs */
239 xhci_link_segments(xhci, seg, seg->next, 1);
240 seg = seg->next;
241 } while (seg != ring->first_seg);
242 xhci_initialize_ring_info(ring);
243 /* td list should be empty since all URBs have been cancelled,
244 * but just in case...
245 */
246 INIT_LIST_HEAD(&ring->td_list);
247}
248
d115b048
JY
249#define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
250
326b4810 251static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
d115b048
JY
252 int type, gfp_t flags)
253{
254 struct xhci_container_ctx *ctx = kzalloc(sizeof(*ctx), flags);
255 if (!ctx)
256 return NULL;
257
258 BUG_ON((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT));
259 ctx->type = type;
260 ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
261 if (type == XHCI_CTX_TYPE_INPUT)
262 ctx->size += CTX_SIZE(xhci->hcc_params);
263
264 ctx->bytes = dma_pool_alloc(xhci->device_pool, flags, &ctx->dma);
265 memset(ctx->bytes, 0, ctx->size);
266 return ctx;
267}
268
326b4810 269static void xhci_free_container_ctx(struct xhci_hcd *xhci,
d115b048
JY
270 struct xhci_container_ctx *ctx)
271{
a1d78c16
SS
272 if (!ctx)
273 return;
d115b048
JY
274 dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
275 kfree(ctx);
276}
277
278struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci,
279 struct xhci_container_ctx *ctx)
280{
281 BUG_ON(ctx->type != XHCI_CTX_TYPE_INPUT);
282 return (struct xhci_input_control_ctx *)ctx->bytes;
283}
284
285struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
286 struct xhci_container_ctx *ctx)
287{
288 if (ctx->type == XHCI_CTX_TYPE_DEVICE)
289 return (struct xhci_slot_ctx *)ctx->bytes;
290
291 return (struct xhci_slot_ctx *)
292 (ctx->bytes + CTX_SIZE(xhci->hcc_params));
293}
294
295struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
296 struct xhci_container_ctx *ctx,
297 unsigned int ep_index)
298{
299 /* increment ep index by offset of start of ep ctx array */
300 ep_index++;
301 if (ctx->type == XHCI_CTX_TYPE_INPUT)
302 ep_index++;
303
304 return (struct xhci_ep_ctx *)
305 (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
306}
307
8df75f42
SS
308
309/***************** Streams structures manipulation *************************/
310
8212a49d 311static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
8df75f42
SS
312 unsigned int num_stream_ctxs,
313 struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
314{
315 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
316
317 if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
318 pci_free_consistent(pdev,
319 sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
320 stream_ctx, dma);
321 else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
322 return dma_pool_free(xhci->small_streams_pool,
323 stream_ctx, dma);
324 else
325 return dma_pool_free(xhci->medium_streams_pool,
326 stream_ctx, dma);
327}
328
329/*
330 * The stream context array for each endpoint with bulk streams enabled can
331 * vary in size, based on:
332 * - how many streams the endpoint supports,
333 * - the maximum primary stream array size the host controller supports,
334 * - and how many streams the device driver asks for.
335 *
336 * The stream context array must be a power of 2, and can be as small as
337 * 64 bytes or as large as 1MB.
338 */
8212a49d 339static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
8df75f42
SS
340 unsigned int num_stream_ctxs, dma_addr_t *dma,
341 gfp_t mem_flags)
342{
343 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
344
345 if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
346 return pci_alloc_consistent(pdev,
347 sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
348 dma);
349 else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
350 return dma_pool_alloc(xhci->small_streams_pool,
351 mem_flags, dma);
352 else
353 return dma_pool_alloc(xhci->medium_streams_pool,
354 mem_flags, dma);
355}
356
e9df17eb
SS
357struct xhci_ring *xhci_dma_to_transfer_ring(
358 struct xhci_virt_ep *ep,
359 u64 address)
360{
361 if (ep->ep_state & EP_HAS_STREAMS)
362 return radix_tree_lookup(&ep->stream_info->trb_address_map,
363 address >> SEGMENT_SHIFT);
364 return ep->ring;
365}
366
367/* Only use this when you know stream_info is valid */
8df75f42 368#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
e9df17eb 369static struct xhci_ring *dma_to_stream_ring(
8df75f42
SS
370 struct xhci_stream_info *stream_info,
371 u64 address)
372{
373 return radix_tree_lookup(&stream_info->trb_address_map,
374 address >> SEGMENT_SHIFT);
375}
376#endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
377
e9df17eb
SS
378struct xhci_ring *xhci_stream_id_to_ring(
379 struct xhci_virt_device *dev,
380 unsigned int ep_index,
381 unsigned int stream_id)
382{
383 struct xhci_virt_ep *ep = &dev->eps[ep_index];
384
385 if (stream_id == 0)
386 return ep->ring;
387 if (!ep->stream_info)
388 return NULL;
389
390 if (stream_id > ep->stream_info->num_streams)
391 return NULL;
392 return ep->stream_info->stream_rings[stream_id];
393}
394
8df75f42
SS
395#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
396static int xhci_test_radix_tree(struct xhci_hcd *xhci,
397 unsigned int num_streams,
398 struct xhci_stream_info *stream_info)
399{
400 u32 cur_stream;
401 struct xhci_ring *cur_ring;
402 u64 addr;
403
404 for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
405 struct xhci_ring *mapped_ring;
406 int trb_size = sizeof(union xhci_trb);
407
408 cur_ring = stream_info->stream_rings[cur_stream];
409 for (addr = cur_ring->first_seg->dma;
410 addr < cur_ring->first_seg->dma + SEGMENT_SIZE;
411 addr += trb_size) {
412 mapped_ring = dma_to_stream_ring(stream_info, addr);
413 if (cur_ring != mapped_ring) {
414 xhci_warn(xhci, "WARN: DMA address 0x%08llx "
415 "didn't map to stream ID %u; "
416 "mapped to ring %p\n",
417 (unsigned long long) addr,
418 cur_stream,
419 mapped_ring);
420 return -EINVAL;
421 }
422 }
423 /* One TRB after the end of the ring segment shouldn't return a
424 * pointer to the current ring (although it may be a part of a
425 * different ring).
426 */
427 mapped_ring = dma_to_stream_ring(stream_info, addr);
428 if (mapped_ring != cur_ring) {
429 /* One TRB before should also fail */
430 addr = cur_ring->first_seg->dma - trb_size;
431 mapped_ring = dma_to_stream_ring(stream_info, addr);
432 }
433 if (mapped_ring == cur_ring) {
434 xhci_warn(xhci, "WARN: Bad DMA address 0x%08llx "
435 "mapped to valid stream ID %u; "
436 "mapped ring = %p\n",
437 (unsigned long long) addr,
438 cur_stream,
439 mapped_ring);
440 return -EINVAL;
441 }
442 }
443 return 0;
444}
445#endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
446
447/*
448 * Change an endpoint's internal structure so it supports stream IDs. The
449 * number of requested streams includes stream 0, which cannot be used by device
450 * drivers.
451 *
452 * The number of stream contexts in the stream context array may be bigger than
453 * the number of streams the driver wants to use. This is because the number of
454 * stream context array entries must be a power of two.
455 *
456 * We need a radix tree for mapping physical addresses of TRBs to which stream
457 * ID they belong to. We need to do this because the host controller won't tell
458 * us which stream ring the TRB came from. We could store the stream ID in an
459 * event data TRB, but that doesn't help us for the cancellation case, since the
460 * endpoint may stop before it reaches that event data TRB.
461 *
462 * The radix tree maps the upper portion of the TRB DMA address to a ring
463 * segment that has the same upper portion of DMA addresses. For example, say I
464 * have segments of size 1KB, that are always 64-byte aligned. A segment may
465 * start at 0x10c91000 and end at 0x10c913f0. If I use the upper 10 bits, the
466 * key to the stream ID is 0x43244. I can use the DMA address of the TRB to
467 * pass the radix tree a key to get the right stream ID:
468 *
469 * 0x10c90fff >> 10 = 0x43243
470 * 0x10c912c0 >> 10 = 0x43244
471 * 0x10c91400 >> 10 = 0x43245
472 *
473 * Obviously, only those TRBs with DMA addresses that are within the segment
474 * will make the radix tree return the stream ID for that ring.
475 *
476 * Caveats for the radix tree:
477 *
478 * The radix tree uses an unsigned long as a key pair. On 32-bit systems, an
479 * unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
480 * 64-bits. Since we only request 32-bit DMA addresses, we can use that as the
481 * key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
482 * PCI DMA addresses on a 64-bit system). There might be a problem on 32-bit
483 * extended systems (where the DMA address can be bigger than 32-bits),
484 * if we allow the PCI dma mask to be bigger than 32-bits. So don't do that.
485 */
486struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
487 unsigned int num_stream_ctxs,
488 unsigned int num_streams, gfp_t mem_flags)
489{
490 struct xhci_stream_info *stream_info;
491 u32 cur_stream;
492 struct xhci_ring *cur_ring;
493 unsigned long key;
494 u64 addr;
495 int ret;
496
497 xhci_dbg(xhci, "Allocating %u streams and %u "
498 "stream context array entries.\n",
499 num_streams, num_stream_ctxs);
500 if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
501 xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
502 return NULL;
503 }
504 xhci->cmd_ring_reserved_trbs++;
505
506 stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
507 if (!stream_info)
508 goto cleanup_trbs;
509
510 stream_info->num_streams = num_streams;
511 stream_info->num_stream_ctxs = num_stream_ctxs;
512
513 /* Initialize the array of virtual pointers to stream rings. */
514 stream_info->stream_rings = kzalloc(
515 sizeof(struct xhci_ring *)*num_streams,
516 mem_flags);
517 if (!stream_info->stream_rings)
518 goto cleanup_info;
519
520 /* Initialize the array of DMA addresses for stream rings for the HW. */
521 stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
522 num_stream_ctxs, &stream_info->ctx_array_dma,
523 mem_flags);
524 if (!stream_info->stream_ctx_array)
525 goto cleanup_ctx;
526 memset(stream_info->stream_ctx_array, 0,
527 sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
528
529 /* Allocate everything needed to free the stream rings later */
530 stream_info->free_streams_command =
531 xhci_alloc_command(xhci, true, true, mem_flags);
532 if (!stream_info->free_streams_command)
533 goto cleanup_ctx;
534
535 INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
536
537 /* Allocate rings for all the streams that the driver will use,
538 * and add their segment DMA addresses to the radix tree.
539 * Stream 0 is reserved.
540 */
541 for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
542 stream_info->stream_rings[cur_stream] =
543 xhci_ring_alloc(xhci, 1, true, mem_flags);
544 cur_ring = stream_info->stream_rings[cur_stream];
545 if (!cur_ring)
546 goto cleanup_rings;
e9df17eb 547 cur_ring->stream_id = cur_stream;
8df75f42
SS
548 /* Set deq ptr, cycle bit, and stream context type */
549 addr = cur_ring->first_seg->dma |
550 SCT_FOR_CTX(SCT_PRI_TR) |
551 cur_ring->cycle_state;
f5960b69
ME
552 stream_info->stream_ctx_array[cur_stream].stream_ring =
553 cpu_to_le64(addr);
8df75f42
SS
554 xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
555 cur_stream, (unsigned long long) addr);
556
557 key = (unsigned long)
558 (cur_ring->first_seg->dma >> SEGMENT_SHIFT);
559 ret = radix_tree_insert(&stream_info->trb_address_map,
560 key, cur_ring);
561 if (ret) {
562 xhci_ring_free(xhci, cur_ring);
563 stream_info->stream_rings[cur_stream] = NULL;
564 goto cleanup_rings;
565 }
566 }
567 /* Leave the other unused stream ring pointers in the stream context
568 * array initialized to zero. This will cause the xHC to give us an
569 * error if the device asks for a stream ID we don't have setup (if it
570 * was any other way, the host controller would assume the ring is
571 * "empty" and wait forever for data to be queued to that stream ID).
572 */
573#if XHCI_DEBUG
574 /* Do a little test on the radix tree to make sure it returns the
575 * correct values.
576 */
577 if (xhci_test_radix_tree(xhci, num_streams, stream_info))
578 goto cleanup_rings;
579#endif
580
581 return stream_info;
582
583cleanup_rings:
584 for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
585 cur_ring = stream_info->stream_rings[cur_stream];
586 if (cur_ring) {
587 addr = cur_ring->first_seg->dma;
588 radix_tree_delete(&stream_info->trb_address_map,
589 addr >> SEGMENT_SHIFT);
590 xhci_ring_free(xhci, cur_ring);
591 stream_info->stream_rings[cur_stream] = NULL;
592 }
593 }
594 xhci_free_command(xhci, stream_info->free_streams_command);
595cleanup_ctx:
596 kfree(stream_info->stream_rings);
597cleanup_info:
598 kfree(stream_info);
599cleanup_trbs:
600 xhci->cmd_ring_reserved_trbs--;
601 return NULL;
602}
603/*
604 * Sets the MaxPStreams field and the Linear Stream Array field.
605 * Sets the dequeue pointer to the stream context array.
606 */
607void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
608 struct xhci_ep_ctx *ep_ctx,
609 struct xhci_stream_info *stream_info)
610{
611 u32 max_primary_streams;
612 /* MaxPStreams is the number of stream context array entries, not the
613 * number we're actually using. Must be in 2^(MaxPstreams + 1) format.
614 * fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
615 */
616 max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
617 xhci_dbg(xhci, "Setting number of stream ctx array entries to %u\n",
618 1 << (max_primary_streams + 1));
28ccd296
ME
619 ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
620 ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
621 | EP_HAS_LSA);
622 ep_ctx->deq = cpu_to_le64(stream_info->ctx_array_dma);
8df75f42
SS
623}
624
625/*
626 * Sets the MaxPStreams field and the Linear Stream Array field to 0.
627 * Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
628 * not at the beginning of the ring).
629 */
630void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
631 struct xhci_ep_ctx *ep_ctx,
632 struct xhci_virt_ep *ep)
633{
634 dma_addr_t addr;
28ccd296 635 ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
8df75f42 636 addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
28ccd296 637 ep_ctx->deq = cpu_to_le64(addr | ep->ring->cycle_state);
8df75f42
SS
638}
639
640/* Frees all stream contexts associated with the endpoint,
641 *
642 * Caller should fix the endpoint context streams fields.
643 */
644void xhci_free_stream_info(struct xhci_hcd *xhci,
645 struct xhci_stream_info *stream_info)
646{
647 int cur_stream;
648 struct xhci_ring *cur_ring;
649 dma_addr_t addr;
650
651 if (!stream_info)
652 return;
653
654 for (cur_stream = 1; cur_stream < stream_info->num_streams;
655 cur_stream++) {
656 cur_ring = stream_info->stream_rings[cur_stream];
657 if (cur_ring) {
658 addr = cur_ring->first_seg->dma;
659 radix_tree_delete(&stream_info->trb_address_map,
660 addr >> SEGMENT_SHIFT);
661 xhci_ring_free(xhci, cur_ring);
662 stream_info->stream_rings[cur_stream] = NULL;
663 }
664 }
665 xhci_free_command(xhci, stream_info->free_streams_command);
666 xhci->cmd_ring_reserved_trbs--;
667 if (stream_info->stream_ctx_array)
668 xhci_free_stream_ctx(xhci,
669 stream_info->num_stream_ctxs,
670 stream_info->stream_ctx_array,
671 stream_info->ctx_array_dma);
672
673 if (stream_info)
674 kfree(stream_info->stream_rings);
675 kfree(stream_info);
676}
677
678
679/***************** Device context manipulation *************************/
680
6f5165cf
SS
681static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
682 struct xhci_virt_ep *ep)
683{
684 init_timer(&ep->stop_cmd_timer);
685 ep->stop_cmd_timer.data = (unsigned long) ep;
686 ep->stop_cmd_timer.function = xhci_stop_endpoint_command_watchdog;
687 ep->xhci = xhci;
688}
689
d0e96f5a 690/* All the xhci_tds in the ring's TD list should be freed at this point */
3ffbba95
SS
691void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
692{
693 struct xhci_virt_device *dev;
694 int i;
695
696 /* Slot ID 0 is reserved */
697 if (slot_id == 0 || !xhci->devs[slot_id])
698 return;
699
700 dev = xhci->devs[slot_id];
8e595a5d 701 xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
3ffbba95
SS
702 if (!dev)
703 return;
704
8df75f42 705 for (i = 0; i < 31; ++i) {
63a0d9ab
SS
706 if (dev->eps[i].ring)
707 xhci_ring_free(xhci, dev->eps[i].ring);
8df75f42
SS
708 if (dev->eps[i].stream_info)
709 xhci_free_stream_info(xhci,
710 dev->eps[i].stream_info);
711 }
3ffbba95 712
74f9fe21
SS
713 if (dev->ring_cache) {
714 for (i = 0; i < dev->num_rings_cached; i++)
715 xhci_ring_free(xhci, dev->ring_cache[i]);
716 kfree(dev->ring_cache);
717 }
718
3ffbba95 719 if (dev->in_ctx)
d115b048 720 xhci_free_container_ctx(xhci, dev->in_ctx);
3ffbba95 721 if (dev->out_ctx)
d115b048
JY
722 xhci_free_container_ctx(xhci, dev->out_ctx);
723
3ffbba95 724 kfree(xhci->devs[slot_id]);
326b4810 725 xhci->devs[slot_id] = NULL;
3ffbba95
SS
726}
727
728int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
729 struct usb_device *udev, gfp_t flags)
730{
3ffbba95 731 struct xhci_virt_device *dev;
63a0d9ab 732 int i;
3ffbba95
SS
733
734 /* Slot ID 0 is reserved */
735 if (slot_id == 0 || xhci->devs[slot_id]) {
736 xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
737 return 0;
738 }
739
740 xhci->devs[slot_id] = kzalloc(sizeof(*xhci->devs[slot_id]), flags);
741 if (!xhci->devs[slot_id])
742 return 0;
743 dev = xhci->devs[slot_id];
744
d115b048
JY
745 /* Allocate the (output) device context that will be used in the HC. */
746 dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
3ffbba95
SS
747 if (!dev->out_ctx)
748 goto fail;
d115b048 749
700e2052 750 xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
d115b048 751 (unsigned long long)dev->out_ctx->dma);
3ffbba95
SS
752
753 /* Allocate the (input) device context for address device command */
d115b048 754 dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
3ffbba95
SS
755 if (!dev->in_ctx)
756 goto fail;
d115b048 757
700e2052 758 xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
d115b048 759 (unsigned long long)dev->in_ctx->dma);
3ffbba95 760
6f5165cf
SS
761 /* Initialize the cancellation list and watchdog timers for each ep */
762 for (i = 0; i < 31; i++) {
763 xhci_init_endpoint_timer(xhci, &dev->eps[i]);
63a0d9ab 764 INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
6f5165cf 765 }
63a0d9ab 766
3ffbba95 767 /* Allocate endpoint 0 ring */
63a0d9ab
SS
768 dev->eps[0].ring = xhci_ring_alloc(xhci, 1, true, flags);
769 if (!dev->eps[0].ring)
3ffbba95
SS
770 goto fail;
771
74f9fe21
SS
772 /* Allocate pointers to the ring cache */
773 dev->ring_cache = kzalloc(
774 sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
775 flags);
776 if (!dev->ring_cache)
777 goto fail;
778 dev->num_rings_cached = 0;
779
f94e0186 780 init_completion(&dev->cmd_completion);
913a8a34 781 INIT_LIST_HEAD(&dev->cmd_list);
64927730 782 dev->udev = udev;
f94e0186 783
28c2d2ef 784 /* Point to output device context in dcbaa. */
28ccd296 785 xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
700e2052 786 xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
28ccd296
ME
787 slot_id,
788 &xhci->dcbaa->dev_context_ptrs[slot_id],
f5960b69 789 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
3ffbba95
SS
790
791 return 1;
792fail:
793 xhci_free_virt_device(xhci, slot_id);
794 return 0;
795}
796
2d1ee590
SS
797void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
798 struct usb_device *udev)
799{
800 struct xhci_virt_device *virt_dev;
801 struct xhci_ep_ctx *ep0_ctx;
802 struct xhci_ring *ep_ring;
803
804 virt_dev = xhci->devs[udev->slot_id];
805 ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
806 ep_ring = virt_dev->eps[0].ring;
807 /*
808 * FIXME we don't keep track of the dequeue pointer very well after a
809 * Set TR dequeue pointer, so we're setting the dequeue pointer of the
810 * host to our enqueue pointer. This should only be called after a
811 * configured device has reset, so all control transfers should have
812 * been completed or cancelled before the reset.
813 */
28ccd296
ME
814 ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
815 ep_ring->enqueue)
816 | ep_ring->cycle_state);
2d1ee590
SS
817}
818
f6ff0ac8
SS
819/*
820 * The xHCI roothub may have ports of differing speeds in any order in the port
821 * status registers. xhci->port_array provides an array of the port speed for
822 * each offset into the port status registers.
823 *
824 * The xHCI hardware wants to know the roothub port number that the USB device
825 * is attached to (or the roothub port its ancestor hub is attached to). All we
826 * know is the index of that port under either the USB 2.0 or the USB 3.0
827 * roothub, but that doesn't give us the real index into the HW port status
828 * registers. Scan through the xHCI roothub port array, looking for the Nth
829 * entry of the correct port speed. Return the port number of that entry.
830 */
831static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
832 struct usb_device *udev)
833{
834 struct usb_device *top_dev;
835 unsigned int num_similar_speed_ports;
836 unsigned int faked_port_num;
837 int i;
838
839 for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
840 top_dev = top_dev->parent)
841 /* Found device below root hub */;
842 faked_port_num = top_dev->portnum;
843 for (i = 0, num_similar_speed_ports = 0;
844 i < HCS_MAX_PORTS(xhci->hcs_params1); i++) {
845 u8 port_speed = xhci->port_array[i];
846
847 /*
848 * Skip ports that don't have known speeds, or have duplicate
849 * Extended Capabilities port speed entries.
850 */
22e04870 851 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
852 continue;
853
854 /*
855 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
856 * 1.1 ports are under the USB 2.0 hub. If the port speed
857 * matches the device speed, it's a similar speed port.
858 */
859 if ((port_speed == 0x03) == (udev->speed == USB_SPEED_SUPER))
860 num_similar_speed_ports++;
861 if (num_similar_speed_ports == faked_port_num)
862 /* Roothub ports are numbered from 1 to N */
863 return i+1;
864 }
865 return 0;
866}
867
3ffbba95
SS
868/* Setup an xHCI virtual device for a Set Address command */
869int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
870{
871 struct xhci_virt_device *dev;
872 struct xhci_ep_ctx *ep0_ctx;
d115b048
JY
873 struct xhci_slot_ctx *slot_ctx;
874 struct xhci_input_control_ctx *ctrl_ctx;
f6ff0ac8
SS
875 u32 port_num;
876 struct usb_device *top_dev;
3ffbba95
SS
877
878 dev = xhci->devs[udev->slot_id];
879 /* Slot ID 0 is reserved */
880 if (udev->slot_id == 0 || !dev) {
881 xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
882 udev->slot_id);
883 return -EINVAL;
884 }
d115b048
JY
885 ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
886 ctrl_ctx = xhci_get_input_control_ctx(xhci, dev->in_ctx);
887 slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
3ffbba95
SS
888
889 /* 2) New slot context and endpoint 0 context are valid*/
28ccd296 890 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3ffbba95
SS
891
892 /* 3) Only the control endpoint is valid - one endpoint context */
f5960b69 893 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | udev->route);
3ffbba95
SS
894 switch (udev->speed) {
895 case USB_SPEED_SUPER:
f5960b69 896 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SS);
3ffbba95
SS
897 break;
898 case USB_SPEED_HIGH:
f5960b69 899 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_HS);
3ffbba95
SS
900 break;
901 case USB_SPEED_FULL:
f5960b69 902 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_FS);
3ffbba95
SS
903 break;
904 case USB_SPEED_LOW:
f5960b69 905 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_LS);
3ffbba95 906 break;
551cdbbe 907 case USB_SPEED_WIRELESS:
3ffbba95
SS
908 xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
909 return -EINVAL;
910 break;
911 default:
912 /* Speed was set earlier, this shouldn't happen. */
913 BUG();
914 }
915 /* Find the root hub port this device is under */
f6ff0ac8
SS
916 port_num = xhci_find_real_port_number(xhci, udev);
917 if (!port_num)
918 return -EINVAL;
f5960b69 919 slot_ctx->dev_info2 |= cpu_to_le32(ROOT_HUB_PORT(port_num));
f6ff0ac8 920 /* Set the port number in the virtual_device to the faked port number */
3ffbba95
SS
921 for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
922 top_dev = top_dev->parent)
923 /* Found device below root hub */;
fe30182c 924 dev->fake_port = top_dev->portnum;
66381755 925 dev->real_port = port_num;
f6ff0ac8 926 xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
fe30182c 927 xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->fake_port);
3ffbba95 928
aa1b13ef
SS
929 /* Is this a LS/FS device under an external HS hub? */
930 if (udev->tt && udev->tt->hub->parent) {
28ccd296
ME
931 slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
932 (udev->ttport << 8));
07b6de10 933 if (udev->tt->multi)
28ccd296 934 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
3ffbba95 935 }
700e2052 936 xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
3ffbba95
SS
937 xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
938
939 /* Step 4 - ring already allocated */
940 /* Step 5 */
28ccd296 941 ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
3ffbba95 942 /*
3ffbba95
SS
943 * XXX: Not sure about wireless USB devices.
944 */
47aded8a
SS
945 switch (udev->speed) {
946 case USB_SPEED_SUPER:
28ccd296 947 ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(512));
47aded8a
SS
948 break;
949 case USB_SPEED_HIGH:
950 /* USB core guesses at a 64-byte max packet first for FS devices */
951 case USB_SPEED_FULL:
28ccd296 952 ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(64));
47aded8a
SS
953 break;
954 case USB_SPEED_LOW:
28ccd296 955 ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(8));
47aded8a 956 break;
551cdbbe 957 case USB_SPEED_WIRELESS:
47aded8a
SS
958 xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
959 return -EINVAL;
960 break;
961 default:
962 /* New speed? */
963 BUG();
964 }
3ffbba95 965 /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
28ccd296 966 ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3));
3ffbba95 967
28ccd296
ME
968 ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
969 dev->eps[0].ring->cycle_state);
3ffbba95
SS
970
971 /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
972
973 return 0;
974}
975
dfa49c4a
DT
976/*
977 * Convert interval expressed as 2^(bInterval - 1) == interval into
978 * straight exponent value 2^n == interval.
979 *
980 */
981static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
982 struct usb_host_endpoint *ep)
983{
984 unsigned int interval;
985
986 interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
987 if (interval != ep->desc.bInterval - 1)
988 dev_warn(&udev->dev,
cd3c18ba 989 "ep %#x - rounding interval to %d %sframes\n",
dfa49c4a 990 ep->desc.bEndpointAddress,
cd3c18ba
DT
991 1 << interval,
992 udev->speed == USB_SPEED_FULL ? "" : "micro");
993
994 if (udev->speed == USB_SPEED_FULL) {
995 /*
996 * Full speed isoc endpoints specify interval in frames,
997 * not microframes. We are using microframes everywhere,
998 * so adjust accordingly.
999 */
1000 interval += 3; /* 1 frame = 2^3 uframes */
1001 }
dfa49c4a
DT
1002
1003 return interval;
1004}
1005
1006/*
1007 * Convert bInterval expressed in frames (in 1-255 range) to exponent of
1008 * microframes, rounded down to nearest power of 2.
1009 */
1010static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
1011 struct usb_host_endpoint *ep)
1012{
1013 unsigned int interval;
1014
1015 interval = fls(8 * ep->desc.bInterval) - 1;
1016 interval = clamp_val(interval, 3, 10);
1017 if ((1 << interval) != 8 * ep->desc.bInterval)
1018 dev_warn(&udev->dev,
1019 "ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
1020 ep->desc.bEndpointAddress,
1021 1 << interval,
1022 8 * ep->desc.bInterval);
1023
1024 return interval;
1025}
1026
f94e0186
SS
1027/* Return the polling or NAK interval.
1028 *
1029 * The polling interval is expressed in "microframes". If xHCI's Interval field
1030 * is set to N, it will service the endpoint every 2^(Interval)*125us.
1031 *
1032 * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
1033 * is set to 0.
1034 */
575688e1 1035static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
f94e0186
SS
1036 struct usb_host_endpoint *ep)
1037{
1038 unsigned int interval = 0;
1039
1040 switch (udev->speed) {
1041 case USB_SPEED_HIGH:
1042 /* Max NAK rate */
1043 if (usb_endpoint_xfer_control(&ep->desc) ||
dfa49c4a 1044 usb_endpoint_xfer_bulk(&ep->desc)) {
f94e0186 1045 interval = ep->desc.bInterval;
dfa49c4a
DT
1046 break;
1047 }
f94e0186 1048 /* Fall through - SS and HS isoc/int have same decoding */
dfa49c4a 1049
f94e0186
SS
1050 case USB_SPEED_SUPER:
1051 if (usb_endpoint_xfer_int(&ep->desc) ||
dfa49c4a
DT
1052 usb_endpoint_xfer_isoc(&ep->desc)) {
1053 interval = xhci_parse_exponent_interval(udev, ep);
f94e0186
SS
1054 }
1055 break;
dfa49c4a 1056
f94e0186 1057 case USB_SPEED_FULL:
b513d447 1058 if (usb_endpoint_xfer_isoc(&ep->desc)) {
dfa49c4a
DT
1059 interval = xhci_parse_exponent_interval(udev, ep);
1060 break;
1061 }
1062 /*
b513d447 1063 * Fall through for interrupt endpoint interval decoding
dfa49c4a
DT
1064 * since it uses the same rules as low speed interrupt
1065 * endpoints.
1066 */
1067
f94e0186
SS
1068 case USB_SPEED_LOW:
1069 if (usb_endpoint_xfer_int(&ep->desc) ||
dfa49c4a
DT
1070 usb_endpoint_xfer_isoc(&ep->desc)) {
1071
1072 interval = xhci_parse_frame_interval(udev, ep);
f94e0186
SS
1073 }
1074 break;
dfa49c4a 1075
f94e0186
SS
1076 default:
1077 BUG();
1078 }
1079 return EP_INTERVAL(interval);
1080}
1081
c30c791c 1082/* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
1cf62246
SS
1083 * High speed endpoint descriptors can define "the number of additional
1084 * transaction opportunities per microframe", but that goes in the Max Burst
1085 * endpoint context field.
1086 */
575688e1 1087static u32 xhci_get_endpoint_mult(struct usb_device *udev,
1cf62246
SS
1088 struct usb_host_endpoint *ep)
1089{
c30c791c
SS
1090 if (udev->speed != USB_SPEED_SUPER ||
1091 !usb_endpoint_xfer_isoc(&ep->desc))
1cf62246 1092 return 0;
842f1690 1093 return ep->ss_ep_comp.bmAttributes;
1cf62246
SS
1094}
1095
575688e1 1096static u32 xhci_get_endpoint_type(struct usb_device *udev,
f94e0186
SS
1097 struct usb_host_endpoint *ep)
1098{
1099 int in;
1100 u32 type;
1101
1102 in = usb_endpoint_dir_in(&ep->desc);
1103 if (usb_endpoint_xfer_control(&ep->desc)) {
1104 type = EP_TYPE(CTRL_EP);
1105 } else if (usb_endpoint_xfer_bulk(&ep->desc)) {
1106 if (in)
1107 type = EP_TYPE(BULK_IN_EP);
1108 else
1109 type = EP_TYPE(BULK_OUT_EP);
1110 } else if (usb_endpoint_xfer_isoc(&ep->desc)) {
1111 if (in)
1112 type = EP_TYPE(ISOC_IN_EP);
1113 else
1114 type = EP_TYPE(ISOC_OUT_EP);
1115 } else if (usb_endpoint_xfer_int(&ep->desc)) {
1116 if (in)
1117 type = EP_TYPE(INT_IN_EP);
1118 else
1119 type = EP_TYPE(INT_OUT_EP);
1120 } else {
1121 BUG();
1122 }
1123 return type;
1124}
1125
9238f25d
SS
1126/* Return the maximum endpoint service interval time (ESIT) payload.
1127 * Basically, this is the maxpacket size, multiplied by the burst size
1128 * and mult size.
1129 */
575688e1 1130static u32 xhci_get_max_esit_payload(struct xhci_hcd *xhci,
9238f25d
SS
1131 struct usb_device *udev,
1132 struct usb_host_endpoint *ep)
1133{
1134 int max_burst;
1135 int max_packet;
1136
1137 /* Only applies for interrupt or isochronous endpoints */
1138 if (usb_endpoint_xfer_control(&ep->desc) ||
1139 usb_endpoint_xfer_bulk(&ep->desc))
1140 return 0;
1141
842f1690 1142 if (udev->speed == USB_SPEED_SUPER)
64b3c304 1143 return le16_to_cpu(ep->ss_ep_comp.wBytesPerInterval);
9238f25d 1144
29cc8897
KM
1145 max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
1146 max_burst = (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
9238f25d
SS
1147 /* A 0 in max burst means 1 transfer per ESIT */
1148 return max_packet * (max_burst + 1);
1149}
1150
8df75f42
SS
1151/* Set up an endpoint with one ring segment. Do not allocate stream rings.
1152 * Drivers will have to call usb_alloc_streams() to do that.
1153 */
f94e0186
SS
1154int xhci_endpoint_init(struct xhci_hcd *xhci,
1155 struct xhci_virt_device *virt_dev,
1156 struct usb_device *udev,
f88ba78d
SS
1157 struct usb_host_endpoint *ep,
1158 gfp_t mem_flags)
f94e0186
SS
1159{
1160 unsigned int ep_index;
1161 struct xhci_ep_ctx *ep_ctx;
1162 struct xhci_ring *ep_ring;
1163 unsigned int max_packet;
1164 unsigned int max_burst;
9238f25d 1165 u32 max_esit_payload;
f94e0186
SS
1166
1167 ep_index = xhci_get_endpoint_index(&ep->desc);
d115b048 1168 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
f94e0186
SS
1169
1170 /* Set up the endpoint ring */
a061a5a0
AX
1171 /*
1172 * Isochronous endpoint ring needs bigger size because one isoc URB
1173 * carries multiple packets and it will insert multiple tds to the
1174 * ring.
1175 * This should be replaced with dynamic ring resizing in the future.
1176 */
1177 if (usb_endpoint_xfer_isoc(&ep->desc))
1178 virt_dev->eps[ep_index].new_ring =
1179 xhci_ring_alloc(xhci, 8, true, mem_flags);
1180 else
1181 virt_dev->eps[ep_index].new_ring =
1182 xhci_ring_alloc(xhci, 1, true, mem_flags);
74f9fe21
SS
1183 if (!virt_dev->eps[ep_index].new_ring) {
1184 /* Attempt to use the ring cache */
1185 if (virt_dev->num_rings_cached == 0)
1186 return -ENOMEM;
1187 virt_dev->eps[ep_index].new_ring =
1188 virt_dev->ring_cache[virt_dev->num_rings_cached];
1189 virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
1190 virt_dev->num_rings_cached--;
1191 xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring);
1192 }
d18240db 1193 virt_dev->eps[ep_index].skip = false;
63a0d9ab 1194 ep_ring = virt_dev->eps[ep_index].new_ring;
28ccd296 1195 ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma | ep_ring->cycle_state);
f94e0186 1196
28ccd296
ME
1197 ep_ctx->ep_info = cpu_to_le32(xhci_get_endpoint_interval(udev, ep)
1198 | EP_MULT(xhci_get_endpoint_mult(udev, ep)));
f94e0186
SS
1199
1200 /* FIXME dig Mult and streams info out of ep companion desc */
1201
47692d17 1202 /* Allow 3 retries for everything but isoc;
7b1fc2ea 1203 * CErr shall be set to 0 for Isoch endpoints.
47692d17 1204 */
f94e0186 1205 if (!usb_endpoint_xfer_isoc(&ep->desc))
28ccd296 1206 ep_ctx->ep_info2 = cpu_to_le32(ERROR_COUNT(3));
f94e0186 1207 else
7b1fc2ea 1208 ep_ctx->ep_info2 = cpu_to_le32(ERROR_COUNT(0));
f94e0186 1209
28ccd296 1210 ep_ctx->ep_info2 |= cpu_to_le32(xhci_get_endpoint_type(udev, ep));
f94e0186
SS
1211
1212 /* Set the max packet size and max burst */
1213 switch (udev->speed) {
1214 case USB_SPEED_SUPER:
29cc8897 1215 max_packet = usb_endpoint_maxp(&ep->desc);
28ccd296 1216 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet));
b10de142 1217 /* dig out max burst from ep companion desc */
842f1690 1218 max_packet = ep->ss_ep_comp.bMaxBurst;
28ccd296 1219 ep_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(max_packet));
f94e0186
SS
1220 break;
1221 case USB_SPEED_HIGH:
1222 /* bits 11:12 specify the number of additional transaction
1223 * opportunities per microframe (USB 2.0, section 9.6.6)
1224 */
1225 if (usb_endpoint_xfer_isoc(&ep->desc) ||
1226 usb_endpoint_xfer_int(&ep->desc)) {
29cc8897 1227 max_burst = (usb_endpoint_maxp(&ep->desc)
28ccd296
ME
1228 & 0x1800) >> 11;
1229 ep_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(max_burst));
f94e0186
SS
1230 }
1231 /* Fall through */
1232 case USB_SPEED_FULL:
1233 case USB_SPEED_LOW:
29cc8897 1234 max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
28ccd296 1235 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet));
f94e0186
SS
1236 break;
1237 default:
1238 BUG();
1239 }
9238f25d 1240 max_esit_payload = xhci_get_max_esit_payload(xhci, udev, ep);
28ccd296 1241 ep_ctx->tx_info = cpu_to_le32(MAX_ESIT_PAYLOAD_FOR_EP(max_esit_payload));
9238f25d
SS
1242
1243 /*
1244 * XXX no idea how to calculate the average TRB buffer length for bulk
1245 * endpoints, as the driver gives us no clue how big each scatter gather
1246 * list entry (or buffer) is going to be.
1247 *
1248 * For isochronous and interrupt endpoints, we set it to the max
1249 * available, until we have new API in the USB core to allow drivers to
1250 * declare how much bandwidth they actually need.
1251 *
1252 * Normally, it would be calculated by taking the total of the buffer
1253 * lengths in the TD and then dividing by the number of TRBs in a TD,
1254 * including link TRBs, No-op TRBs, and Event data TRBs. Since we don't
1255 * use Event Data TRBs, and we don't chain in a link TRB on short
1256 * transfers, we're basically dividing by 1.
51eb01a7
AX
1257 *
1258 * xHCI 1.0 specification indicates that the Average TRB Length should
1259 * be set to 8 for control endpoints.
9238f25d 1260 */
51eb01a7
AX
1261 if (usb_endpoint_xfer_control(&ep->desc) && xhci->hci_version == 0x100)
1262 ep_ctx->tx_info |= cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(8));
1263 else
1264 ep_ctx->tx_info |=
1265 cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(max_esit_payload));
9238f25d 1266
f94e0186
SS
1267 /* FIXME Debug endpoint context */
1268 return 0;
1269}
1270
1271void xhci_endpoint_zero(struct xhci_hcd *xhci,
1272 struct xhci_virt_device *virt_dev,
1273 struct usb_host_endpoint *ep)
1274{
1275 unsigned int ep_index;
1276 struct xhci_ep_ctx *ep_ctx;
1277
1278 ep_index = xhci_get_endpoint_index(&ep->desc);
d115b048 1279 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
f94e0186
SS
1280
1281 ep_ctx->ep_info = 0;
1282 ep_ctx->ep_info2 = 0;
8e595a5d 1283 ep_ctx->deq = 0;
f94e0186
SS
1284 ep_ctx->tx_info = 0;
1285 /* Don't free the endpoint ring until the set interface or configuration
1286 * request succeeds.
1287 */
1288}
1289
f2217e8e
SS
1290/* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
1291 * Useful when you want to change one particular aspect of the endpoint and then
1292 * issue a configure endpoint command.
1293 */
1294void xhci_endpoint_copy(struct xhci_hcd *xhci,
913a8a34
SS
1295 struct xhci_container_ctx *in_ctx,
1296 struct xhci_container_ctx *out_ctx,
1297 unsigned int ep_index)
f2217e8e
SS
1298{
1299 struct xhci_ep_ctx *out_ep_ctx;
1300 struct xhci_ep_ctx *in_ep_ctx;
1301
913a8a34
SS
1302 out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1303 in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
f2217e8e
SS
1304
1305 in_ep_ctx->ep_info = out_ep_ctx->ep_info;
1306 in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
1307 in_ep_ctx->deq = out_ep_ctx->deq;
1308 in_ep_ctx->tx_info = out_ep_ctx->tx_info;
1309}
1310
1311/* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
1312 * Useful when you want to change one particular aspect of the endpoint and then
1313 * issue a configure endpoint command. Only the context entries field matters,
1314 * but we'll copy the whole thing anyway.
1315 */
913a8a34
SS
1316void xhci_slot_copy(struct xhci_hcd *xhci,
1317 struct xhci_container_ctx *in_ctx,
1318 struct xhci_container_ctx *out_ctx)
f2217e8e
SS
1319{
1320 struct xhci_slot_ctx *in_slot_ctx;
1321 struct xhci_slot_ctx *out_slot_ctx;
1322
913a8a34
SS
1323 in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
1324 out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
f2217e8e
SS
1325
1326 in_slot_ctx->dev_info = out_slot_ctx->dev_info;
1327 in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
1328 in_slot_ctx->tt_info = out_slot_ctx->tt_info;
1329 in_slot_ctx->dev_state = out_slot_ctx->dev_state;
1330}
1331
254c80a3
JY
1332/* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
1333static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
1334{
1335 int i;
1336 struct device *dev = xhci_to_hcd(xhci)->self.controller;
1337 int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1338
1339 xhci_dbg(xhci, "Allocating %d scratchpad buffers\n", num_sp);
1340
1341 if (!num_sp)
1342 return 0;
1343
1344 xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
1345 if (!xhci->scratchpad)
1346 goto fail_sp;
1347
1348 xhci->scratchpad->sp_array =
1349 pci_alloc_consistent(to_pci_dev(dev),
1350 num_sp * sizeof(u64),
1351 &xhci->scratchpad->sp_dma);
1352 if (!xhci->scratchpad->sp_array)
1353 goto fail_sp2;
1354
1355 xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
1356 if (!xhci->scratchpad->sp_buffers)
1357 goto fail_sp3;
1358
1359 xhci->scratchpad->sp_dma_buffers =
1360 kzalloc(sizeof(dma_addr_t) * num_sp, flags);
1361
1362 if (!xhci->scratchpad->sp_dma_buffers)
1363 goto fail_sp4;
1364
28ccd296 1365 xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
254c80a3
JY
1366 for (i = 0; i < num_sp; i++) {
1367 dma_addr_t dma;
1368 void *buf = pci_alloc_consistent(to_pci_dev(dev),
1369 xhci->page_size, &dma);
1370 if (!buf)
1371 goto fail_sp5;
1372
1373 xhci->scratchpad->sp_array[i] = dma;
1374 xhci->scratchpad->sp_buffers[i] = buf;
1375 xhci->scratchpad->sp_dma_buffers[i] = dma;
1376 }
1377
1378 return 0;
1379
1380 fail_sp5:
1381 for (i = i - 1; i >= 0; i--) {
1382 pci_free_consistent(to_pci_dev(dev), xhci->page_size,
1383 xhci->scratchpad->sp_buffers[i],
1384 xhci->scratchpad->sp_dma_buffers[i]);
1385 }
1386 kfree(xhci->scratchpad->sp_dma_buffers);
1387
1388 fail_sp4:
1389 kfree(xhci->scratchpad->sp_buffers);
1390
1391 fail_sp3:
1392 pci_free_consistent(to_pci_dev(dev), num_sp * sizeof(u64),
1393 xhci->scratchpad->sp_array,
1394 xhci->scratchpad->sp_dma);
1395
1396 fail_sp2:
1397 kfree(xhci->scratchpad);
1398 xhci->scratchpad = NULL;
1399
1400 fail_sp:
1401 return -ENOMEM;
1402}
1403
1404static void scratchpad_free(struct xhci_hcd *xhci)
1405{
1406 int num_sp;
1407 int i;
1408 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
1409
1410 if (!xhci->scratchpad)
1411 return;
1412
1413 num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1414
1415 for (i = 0; i < num_sp; i++) {
1416 pci_free_consistent(pdev, xhci->page_size,
1417 xhci->scratchpad->sp_buffers[i],
1418 xhci->scratchpad->sp_dma_buffers[i]);
1419 }
1420 kfree(xhci->scratchpad->sp_dma_buffers);
1421 kfree(xhci->scratchpad->sp_buffers);
1422 pci_free_consistent(pdev, num_sp * sizeof(u64),
1423 xhci->scratchpad->sp_array,
1424 xhci->scratchpad->sp_dma);
1425 kfree(xhci->scratchpad);
1426 xhci->scratchpad = NULL;
1427}
1428
913a8a34 1429struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
a1d78c16
SS
1430 bool allocate_in_ctx, bool allocate_completion,
1431 gfp_t mem_flags)
913a8a34
SS
1432{
1433 struct xhci_command *command;
1434
1435 command = kzalloc(sizeof(*command), mem_flags);
1436 if (!command)
1437 return NULL;
1438
a1d78c16
SS
1439 if (allocate_in_ctx) {
1440 command->in_ctx =
1441 xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
1442 mem_flags);
1443 if (!command->in_ctx) {
1444 kfree(command);
1445 return NULL;
1446 }
06e18291 1447 }
913a8a34
SS
1448
1449 if (allocate_completion) {
1450 command->completion =
1451 kzalloc(sizeof(struct completion), mem_flags);
1452 if (!command->completion) {
1453 xhci_free_container_ctx(xhci, command->in_ctx);
06e18291 1454 kfree(command);
913a8a34
SS
1455 return NULL;
1456 }
1457 init_completion(command->completion);
1458 }
1459
1460 command->status = 0;
1461 INIT_LIST_HEAD(&command->cmd_list);
1462 return command;
1463}
1464
8e51adcc
AX
1465void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv)
1466{
1467 int last;
1468
1469 if (!urb_priv)
1470 return;
1471
1472 last = urb_priv->length - 1;
1473 if (last >= 0) {
1474 int i;
1475 for (i = 0; i <= last; i++)
1476 kfree(urb_priv->td[i]);
1477 }
1478 kfree(urb_priv);
1479}
1480
913a8a34
SS
1481void xhci_free_command(struct xhci_hcd *xhci,
1482 struct xhci_command *command)
1483{
1484 xhci_free_container_ctx(xhci,
1485 command->in_ctx);
1486 kfree(command->completion);
1487 kfree(command);
1488}
1489
66d4eadd
SS
1490void xhci_mem_cleanup(struct xhci_hcd *xhci)
1491{
0ebbab37
SS
1492 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
1493 int size;
3ffbba95 1494 int i;
0ebbab37
SS
1495
1496 /* Free the Event Ring Segment Table and the actual Event Ring */
d94c05e3
SS
1497 if (xhci->ir_set) {
1498 xhci_writel(xhci, 0, &xhci->ir_set->erst_size);
1499 xhci_write_64(xhci, 0, &xhci->ir_set->erst_base);
1500 xhci_write_64(xhci, 0, &xhci->ir_set->erst_dequeue);
1501 }
0ebbab37
SS
1502 size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
1503 if (xhci->erst.entries)
1504 pci_free_consistent(pdev, size,
1505 xhci->erst.entries, xhci->erst.erst_dma_addr);
1506 xhci->erst.entries = NULL;
1507 xhci_dbg(xhci, "Freed ERST\n");
1508 if (xhci->event_ring)
1509 xhci_ring_free(xhci, xhci->event_ring);
1510 xhci->event_ring = NULL;
1511 xhci_dbg(xhci, "Freed event ring\n");
1512
8e595a5d 1513 xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);
0ebbab37
SS
1514 if (xhci->cmd_ring)
1515 xhci_ring_free(xhci, xhci->cmd_ring);
1516 xhci->cmd_ring = NULL;
1517 xhci_dbg(xhci, "Freed command ring\n");
3ffbba95
SS
1518
1519 for (i = 1; i < MAX_HC_SLOTS; ++i)
1520 xhci_free_virt_device(xhci, i);
1521
0ebbab37
SS
1522 if (xhci->segment_pool)
1523 dma_pool_destroy(xhci->segment_pool);
1524 xhci->segment_pool = NULL;
1525 xhci_dbg(xhci, "Freed segment pool\n");
3ffbba95
SS
1526
1527 if (xhci->device_pool)
1528 dma_pool_destroy(xhci->device_pool);
1529 xhci->device_pool = NULL;
1530 xhci_dbg(xhci, "Freed device context pool\n");
1531
8df75f42
SS
1532 if (xhci->small_streams_pool)
1533 dma_pool_destroy(xhci->small_streams_pool);
1534 xhci->small_streams_pool = NULL;
1535 xhci_dbg(xhci, "Freed small stream array pool\n");
1536
1537 if (xhci->medium_streams_pool)
1538 dma_pool_destroy(xhci->medium_streams_pool);
1539 xhci->medium_streams_pool = NULL;
1540 xhci_dbg(xhci, "Freed medium stream array pool\n");
1541
8e595a5d 1542 xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
a74588f9
SS
1543 if (xhci->dcbaa)
1544 pci_free_consistent(pdev, sizeof(*xhci->dcbaa),
1545 xhci->dcbaa, xhci->dcbaa->dma);
1546 xhci->dcbaa = NULL;
3ffbba95 1547
5294bea4 1548 scratchpad_free(xhci);
da6699ce
SS
1549
1550 xhci->num_usb2_ports = 0;
1551 xhci->num_usb3_ports = 0;
1552 kfree(xhci->usb2_ports);
1553 kfree(xhci->usb3_ports);
1554 kfree(xhci->port_array);
1555
66d4eadd
SS
1556 xhci->page_size = 0;
1557 xhci->page_shift = 0;
20b67cf5 1558 xhci->bus_state[0].bus_suspended = 0;
f6ff0ac8 1559 xhci->bus_state[1].bus_suspended = 0;
66d4eadd
SS
1560}
1561
6648f29d
SS
1562static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
1563 struct xhci_segment *input_seg,
1564 union xhci_trb *start_trb,
1565 union xhci_trb *end_trb,
1566 dma_addr_t input_dma,
1567 struct xhci_segment *result_seg,
1568 char *test_name, int test_number)
1569{
1570 unsigned long long start_dma;
1571 unsigned long long end_dma;
1572 struct xhci_segment *seg;
1573
1574 start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
1575 end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
1576
1577 seg = trb_in_td(input_seg, start_trb, end_trb, input_dma);
1578 if (seg != result_seg) {
1579 xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
1580 test_name, test_number);
1581 xhci_warn(xhci, "Tested TRB math w/ seg %p and "
1582 "input DMA 0x%llx\n",
1583 input_seg,
1584 (unsigned long long) input_dma);
1585 xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
1586 "ending TRB %p (0x%llx DMA)\n",
1587 start_trb, start_dma,
1588 end_trb, end_dma);
1589 xhci_warn(xhci, "Expected seg %p, got seg %p\n",
1590 result_seg, seg);
1591 return -1;
1592 }
1593 return 0;
1594}
1595
1596/* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
1597static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci, gfp_t mem_flags)
1598{
1599 struct {
1600 dma_addr_t input_dma;
1601 struct xhci_segment *result_seg;
1602 } simple_test_vector [] = {
1603 /* A zeroed DMA field should fail */
1604 { 0, NULL },
1605 /* One TRB before the ring start should fail */
1606 { xhci->event_ring->first_seg->dma - 16, NULL },
1607 /* One byte before the ring start should fail */
1608 { xhci->event_ring->first_seg->dma - 1, NULL },
1609 /* Starting TRB should succeed */
1610 { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
1611 /* Ending TRB should succeed */
1612 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
1613 xhci->event_ring->first_seg },
1614 /* One byte after the ring end should fail */
1615 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
1616 /* One TRB after the ring end should fail */
1617 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
1618 /* An address of all ones should fail */
1619 { (dma_addr_t) (~0), NULL },
1620 };
1621 struct {
1622 struct xhci_segment *input_seg;
1623 union xhci_trb *start_trb;
1624 union xhci_trb *end_trb;
1625 dma_addr_t input_dma;
1626 struct xhci_segment *result_seg;
1627 } complex_test_vector [] = {
1628 /* Test feeding a valid DMA address from a different ring */
1629 { .input_seg = xhci->event_ring->first_seg,
1630 .start_trb = xhci->event_ring->first_seg->trbs,
1631 .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1632 .input_dma = xhci->cmd_ring->first_seg->dma,
1633 .result_seg = NULL,
1634 },
1635 /* Test feeding a valid end TRB from a different ring */
1636 { .input_seg = xhci->event_ring->first_seg,
1637 .start_trb = xhci->event_ring->first_seg->trbs,
1638 .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1639 .input_dma = xhci->cmd_ring->first_seg->dma,
1640 .result_seg = NULL,
1641 },
1642 /* Test feeding a valid start and end TRB from a different ring */
1643 { .input_seg = xhci->event_ring->first_seg,
1644 .start_trb = xhci->cmd_ring->first_seg->trbs,
1645 .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1646 .input_dma = xhci->cmd_ring->first_seg->dma,
1647 .result_seg = NULL,
1648 },
1649 /* TRB in this ring, but after this TD */
1650 { .input_seg = xhci->event_ring->first_seg,
1651 .start_trb = &xhci->event_ring->first_seg->trbs[0],
1652 .end_trb = &xhci->event_ring->first_seg->trbs[3],
1653 .input_dma = xhci->event_ring->first_seg->dma + 4*16,
1654 .result_seg = NULL,
1655 },
1656 /* TRB in this ring, but before this TD */
1657 { .input_seg = xhci->event_ring->first_seg,
1658 .start_trb = &xhci->event_ring->first_seg->trbs[3],
1659 .end_trb = &xhci->event_ring->first_seg->trbs[6],
1660 .input_dma = xhci->event_ring->first_seg->dma + 2*16,
1661 .result_seg = NULL,
1662 },
1663 /* TRB in this ring, but after this wrapped TD */
1664 { .input_seg = xhci->event_ring->first_seg,
1665 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
1666 .end_trb = &xhci->event_ring->first_seg->trbs[1],
1667 .input_dma = xhci->event_ring->first_seg->dma + 2*16,
1668 .result_seg = NULL,
1669 },
1670 /* TRB in this ring, but before this wrapped TD */
1671 { .input_seg = xhci->event_ring->first_seg,
1672 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
1673 .end_trb = &xhci->event_ring->first_seg->trbs[1],
1674 .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
1675 .result_seg = NULL,
1676 },
1677 /* TRB not in this ring, and we have a wrapped TD */
1678 { .input_seg = xhci->event_ring->first_seg,
1679 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
1680 .end_trb = &xhci->event_ring->first_seg->trbs[1],
1681 .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
1682 .result_seg = NULL,
1683 },
1684 };
1685
1686 unsigned int num_tests;
1687 int i, ret;
1688
e10fa478 1689 num_tests = ARRAY_SIZE(simple_test_vector);
6648f29d
SS
1690 for (i = 0; i < num_tests; i++) {
1691 ret = xhci_test_trb_in_td(xhci,
1692 xhci->event_ring->first_seg,
1693 xhci->event_ring->first_seg->trbs,
1694 &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1695 simple_test_vector[i].input_dma,
1696 simple_test_vector[i].result_seg,
1697 "Simple", i);
1698 if (ret < 0)
1699 return ret;
1700 }
1701
e10fa478 1702 num_tests = ARRAY_SIZE(complex_test_vector);
6648f29d
SS
1703 for (i = 0; i < num_tests; i++) {
1704 ret = xhci_test_trb_in_td(xhci,
1705 complex_test_vector[i].input_seg,
1706 complex_test_vector[i].start_trb,
1707 complex_test_vector[i].end_trb,
1708 complex_test_vector[i].input_dma,
1709 complex_test_vector[i].result_seg,
1710 "Complex", i);
1711 if (ret < 0)
1712 return ret;
1713 }
1714 xhci_dbg(xhci, "TRB math tests passed.\n");
1715 return 0;
1716}
1717
257d585a
SS
1718static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
1719{
1720 u64 temp;
1721 dma_addr_t deq;
1722
1723 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
1724 xhci->event_ring->dequeue);
1725 if (deq == 0 && !in_interrupt())
1726 xhci_warn(xhci, "WARN something wrong with SW event ring "
1727 "dequeue ptr.\n");
1728 /* Update HC event ring dequeue pointer */
1729 temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
1730 temp &= ERST_PTR_MASK;
1731 /* Don't clear the EHB bit (which is RW1C) because
1732 * there might be more events to service.
1733 */
1734 temp &= ~ERST_EHB;
1735 xhci_dbg(xhci, "// Write event ring dequeue pointer, "
1736 "preserving EHB bit\n");
1737 xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
1738 &xhci->ir_set->erst_dequeue);
1739}
1740
da6699ce 1741static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
28ccd296 1742 __le32 __iomem *addr, u8 major_revision)
da6699ce
SS
1743{
1744 u32 temp, port_offset, port_count;
1745 int i;
1746
1747 if (major_revision > 0x03) {
1748 xhci_warn(xhci, "Ignoring unknown port speed, "
1749 "Ext Cap %p, revision = 0x%x\n",
1750 addr, major_revision);
1751 /* Ignoring port protocol we can't understand. FIXME */
1752 return;
1753 }
1754
1755 /* Port offset and count in the third dword, see section 7.2 */
1756 temp = xhci_readl(xhci, addr + 2);
1757 port_offset = XHCI_EXT_PORT_OFF(temp);
1758 port_count = XHCI_EXT_PORT_COUNT(temp);
1759 xhci_dbg(xhci, "Ext Cap %p, port offset = %u, "
1760 "count = %u, revision = 0x%x\n",
1761 addr, port_offset, port_count, major_revision);
1762 /* Port count includes the current port offset */
1763 if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
1764 /* WTF? "Valid values are ‘1’ to MaxPorts" */
1765 return;
1766 port_offset--;
1767 for (i = port_offset; i < (port_offset + port_count); i++) {
1768 /* Duplicate entry. Ignore the port if the revisions differ. */
1769 if (xhci->port_array[i] != 0) {
1770 xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
1771 " port %u\n", addr, i);
1772 xhci_warn(xhci, "Port was marked as USB %u, "
1773 "duplicated as USB %u\n",
1774 xhci->port_array[i], major_revision);
1775 /* Only adjust the roothub port counts if we haven't
1776 * found a similar duplicate.
1777 */
1778 if (xhci->port_array[i] != major_revision &&
22e04870 1779 xhci->port_array[i] != DUPLICATE_ENTRY) {
da6699ce
SS
1780 if (xhci->port_array[i] == 0x03)
1781 xhci->num_usb3_ports--;
1782 else
1783 xhci->num_usb2_ports--;
22e04870 1784 xhci->port_array[i] = DUPLICATE_ENTRY;
da6699ce
SS
1785 }
1786 /* FIXME: Should we disable the port? */
f8bbeabc 1787 continue;
da6699ce
SS
1788 }
1789 xhci->port_array[i] = major_revision;
1790 if (major_revision == 0x03)
1791 xhci->num_usb3_ports++;
1792 else
1793 xhci->num_usb2_ports++;
1794 }
1795 /* FIXME: Should we disable ports not in the Extended Capabilities? */
1796}
1797
1798/*
1799 * Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
1800 * specify what speeds each port is supposed to be. We can't count on the port
1801 * speed bits in the PORTSC register being correct until a device is connected,
1802 * but we need to set up the two fake roothubs with the correct number of USB
1803 * 3.0 and USB 2.0 ports at host controller initialization time.
1804 */
1805static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
1806{
28ccd296 1807 __le32 __iomem *addr;
da6699ce
SS
1808 u32 offset;
1809 unsigned int num_ports;
1810 int i, port_index;
1811
1812 addr = &xhci->cap_regs->hcc_params;
1813 offset = XHCI_HCC_EXT_CAPS(xhci_readl(xhci, addr));
1814 if (offset == 0) {
1815 xhci_err(xhci, "No Extended Capability registers, "
1816 "unable to set up roothub.\n");
1817 return -ENODEV;
1818 }
1819
1820 num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1821 xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
1822 if (!xhci->port_array)
1823 return -ENOMEM;
1824
1825 /*
1826 * For whatever reason, the first capability offset is from the
1827 * capability register base, not from the HCCPARAMS register.
1828 * See section 5.3.6 for offset calculation.
1829 */
1830 addr = &xhci->cap_regs->hc_capbase + offset;
1831 while (1) {
1832 u32 cap_id;
1833
1834 cap_id = xhci_readl(xhci, addr);
1835 if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
1836 xhci_add_in_port(xhci, num_ports, addr,
1837 (u8) XHCI_EXT_PORT_MAJOR(cap_id));
1838 offset = XHCI_EXT_CAPS_NEXT(cap_id);
1839 if (!offset || (xhci->num_usb2_ports + xhci->num_usb3_ports)
1840 == num_ports)
1841 break;
1842 /*
1843 * Once you're into the Extended Capabilities, the offset is
1844 * always relative to the register holding the offset.
1845 */
1846 addr += offset;
1847 }
1848
1849 if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
1850 xhci_warn(xhci, "No ports on the roothubs?\n");
1851 return -ENODEV;
1852 }
1853 xhci_dbg(xhci, "Found %u USB 2.0 ports and %u USB 3.0 ports.\n",
1854 xhci->num_usb2_ports, xhci->num_usb3_ports);
d30b2a20
SS
1855
1856 /* Place limits on the number of roothub ports so that the hub
1857 * descriptors aren't longer than the USB core will allocate.
1858 */
1859 if (xhci->num_usb3_ports > 15) {
1860 xhci_dbg(xhci, "Limiting USB 3.0 roothub ports to 15.\n");
1861 xhci->num_usb3_ports = 15;
1862 }
1863 if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
1864 xhci_dbg(xhci, "Limiting USB 2.0 roothub ports to %u.\n",
1865 USB_MAXCHILDREN);
1866 xhci->num_usb2_ports = USB_MAXCHILDREN;
1867 }
1868
da6699ce
SS
1869 /*
1870 * Note we could have all USB 3.0 ports, or all USB 2.0 ports.
1871 * Not sure how the USB core will handle a hub with no ports...
1872 */
1873 if (xhci->num_usb2_ports) {
1874 xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
1875 xhci->num_usb2_ports, flags);
1876 if (!xhci->usb2_ports)
1877 return -ENOMEM;
1878
1879 port_index = 0;
f8bbeabc
SS
1880 for (i = 0; i < num_ports; i++) {
1881 if (xhci->port_array[i] == 0x03 ||
1882 xhci->port_array[i] == 0 ||
22e04870 1883 xhci->port_array[i] == DUPLICATE_ENTRY)
f8bbeabc
SS
1884 continue;
1885
1886 xhci->usb2_ports[port_index] =
1887 &xhci->op_regs->port_status_base +
1888 NUM_PORT_REGS*i;
1889 xhci_dbg(xhci, "USB 2.0 port at index %u, "
1890 "addr = %p\n", i,
1891 xhci->usb2_ports[port_index]);
1892 port_index++;
d30b2a20
SS
1893 if (port_index == xhci->num_usb2_ports)
1894 break;
f8bbeabc 1895 }
da6699ce
SS
1896 }
1897 if (xhci->num_usb3_ports) {
1898 xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
1899 xhci->num_usb3_ports, flags);
1900 if (!xhci->usb3_ports)
1901 return -ENOMEM;
1902
1903 port_index = 0;
1904 for (i = 0; i < num_ports; i++)
1905 if (xhci->port_array[i] == 0x03) {
1906 xhci->usb3_ports[port_index] =
1907 &xhci->op_regs->port_status_base +
1908 NUM_PORT_REGS*i;
1909 xhci_dbg(xhci, "USB 3.0 port at index %u, "
1910 "addr = %p\n", i,
1911 xhci->usb3_ports[port_index]);
1912 port_index++;
d30b2a20
SS
1913 if (port_index == xhci->num_usb3_ports)
1914 break;
da6699ce
SS
1915 }
1916 }
1917 return 0;
1918}
6648f29d 1919
66d4eadd
SS
1920int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
1921{
0ebbab37
SS
1922 dma_addr_t dma;
1923 struct device *dev = xhci_to_hcd(xhci)->self.controller;
66d4eadd 1924 unsigned int val, val2;
8e595a5d 1925 u64 val_64;
0ebbab37 1926 struct xhci_segment *seg;
66d4eadd
SS
1927 u32 page_size;
1928 int i;
1929
1930 page_size = xhci_readl(xhci, &xhci->op_regs->page_size);
1931 xhci_dbg(xhci, "Supported page size register = 0x%x\n", page_size);
1932 for (i = 0; i < 16; i++) {
1933 if ((0x1 & page_size) != 0)
1934 break;
1935 page_size = page_size >> 1;
1936 }
1937 if (i < 16)
1938 xhci_dbg(xhci, "Supported page size of %iK\n", (1 << (i+12)) / 1024);
1939 else
1940 xhci_warn(xhci, "WARN: no supported page size\n");
1941 /* Use 4K pages, since that's common and the minimum the HC supports */
1942 xhci->page_shift = 12;
1943 xhci->page_size = 1 << xhci->page_shift;
1944 xhci_dbg(xhci, "HCD page size set to %iK\n", xhci->page_size / 1024);
1945
1946 /*
1947 * Program the Number of Device Slots Enabled field in the CONFIG
1948 * register with the max value of slots the HC can handle.
1949 */
1950 val = HCS_MAX_SLOTS(xhci_readl(xhci, &xhci->cap_regs->hcs_params1));
1951 xhci_dbg(xhci, "// xHC can handle at most %d device slots.\n",
1952 (unsigned int) val);
1953 val2 = xhci_readl(xhci, &xhci->op_regs->config_reg);
1954 val |= (val2 & ~HCS_SLOTS_MASK);
1955 xhci_dbg(xhci, "// Setting Max device slots reg = 0x%x.\n",
1956 (unsigned int) val);
1957 xhci_writel(xhci, val, &xhci->op_regs->config_reg);
1958
a74588f9
SS
1959 /*
1960 * Section 5.4.8 - doorbell array must be
1961 * "physically contiguous and 64-byte (cache line) aligned".
1962 */
1963 xhci->dcbaa = pci_alloc_consistent(to_pci_dev(dev),
1964 sizeof(*xhci->dcbaa), &dma);
1965 if (!xhci->dcbaa)
1966 goto fail;
1967 memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
1968 xhci->dcbaa->dma = dma;
700e2052
GKH
1969 xhci_dbg(xhci, "// Device context base array address = 0x%llx (DMA), %p (virt)\n",
1970 (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
8e595a5d 1971 xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
a74588f9 1972
0ebbab37
SS
1973 /*
1974 * Initialize the ring segment pool. The ring must be a contiguous
1975 * structure comprised of TRBs. The TRBs must be 16 byte aligned,
1976 * however, the command ring segment needs 64-byte aligned segments,
1977 * so we pick the greater alignment need.
1978 */
1979 xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
1980 SEGMENT_SIZE, 64, xhci->page_size);
d115b048 1981
3ffbba95 1982 /* See Table 46 and Note on Figure 55 */
3ffbba95 1983 xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
d115b048 1984 2112, 64, xhci->page_size);
3ffbba95 1985 if (!xhci->segment_pool || !xhci->device_pool)
0ebbab37
SS
1986 goto fail;
1987
8df75f42
SS
1988 /* Linear stream context arrays don't have any boundary restrictions,
1989 * and only need to be 16-byte aligned.
1990 */
1991 xhci->small_streams_pool =
1992 dma_pool_create("xHCI 256 byte stream ctx arrays",
1993 dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
1994 xhci->medium_streams_pool =
1995 dma_pool_create("xHCI 1KB stream ctx arrays",
1996 dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
1997 /* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
1998 * will be allocated with pci_alloc_consistent()
1999 */
2000
2001 if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
2002 goto fail;
2003
0ebbab37
SS
2004 /* Set up the command ring to have one segments for now. */
2005 xhci->cmd_ring = xhci_ring_alloc(xhci, 1, true, flags);
2006 if (!xhci->cmd_ring)
2007 goto fail;
700e2052
GKH
2008 xhci_dbg(xhci, "Allocated command ring at %p\n", xhci->cmd_ring);
2009 xhci_dbg(xhci, "First segment DMA is 0x%llx\n",
2010 (unsigned long long)xhci->cmd_ring->first_seg->dma);
0ebbab37
SS
2011
2012 /* Set the address in the Command Ring Control register */
8e595a5d
SS
2013 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
2014 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
2015 (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
0ebbab37 2016 xhci->cmd_ring->cycle_state;
8e595a5d
SS
2017 xhci_dbg(xhci, "// Setting command ring address to 0x%x\n", val);
2018 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
0ebbab37
SS
2019 xhci_dbg_cmd_ptrs(xhci);
2020
2021 val = xhci_readl(xhci, &xhci->cap_regs->db_off);
2022 val &= DBOFF_MASK;
2023 xhci_dbg(xhci, "// Doorbell array is located at offset 0x%x"
2024 " from cap regs base addr\n", val);
c50a00f8 2025 xhci->dba = (void __iomem *) xhci->cap_regs + val;
0ebbab37
SS
2026 xhci_dbg_regs(xhci);
2027 xhci_print_run_regs(xhci);
2028 /* Set ir_set to interrupt register set 0 */
c50a00f8 2029 xhci->ir_set = &xhci->run_regs->ir_set[0];
0ebbab37
SS
2030
2031 /*
2032 * Event ring setup: Allocate a normal ring, but also setup
2033 * the event ring segment table (ERST). Section 4.9.3.
2034 */
2035 xhci_dbg(xhci, "// Allocating event ring\n");
2036 xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, false, flags);
2037 if (!xhci->event_ring)
2038 goto fail;
6648f29d
SS
2039 if (xhci_check_trb_in_td_math(xhci, flags) < 0)
2040 goto fail;
0ebbab37
SS
2041
2042 xhci->erst.entries = pci_alloc_consistent(to_pci_dev(dev),
2043 sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS, &dma);
2044 if (!xhci->erst.entries)
2045 goto fail;
700e2052
GKH
2046 xhci_dbg(xhci, "// Allocated event ring segment table at 0x%llx\n",
2047 (unsigned long long)dma);
0ebbab37
SS
2048
2049 memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
2050 xhci->erst.num_entries = ERST_NUM_SEGS;
2051 xhci->erst.erst_dma_addr = dma;
700e2052 2052 xhci_dbg(xhci, "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx\n",
0ebbab37 2053 xhci->erst.num_entries,
700e2052
GKH
2054 xhci->erst.entries,
2055 (unsigned long long)xhci->erst.erst_dma_addr);
0ebbab37
SS
2056
2057 /* set ring base address and size for each segment table entry */
2058 for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
2059 struct xhci_erst_entry *entry = &xhci->erst.entries[val];
28ccd296
ME
2060 entry->seg_addr = cpu_to_le64(seg->dma);
2061 entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
0ebbab37
SS
2062 entry->rsvd = 0;
2063 seg = seg->next;
2064 }
2065
2066 /* set ERST count with the number of entries in the segment table */
2067 val = xhci_readl(xhci, &xhci->ir_set->erst_size);
2068 val &= ERST_SIZE_MASK;
2069 val |= ERST_NUM_SEGS;
2070 xhci_dbg(xhci, "// Write ERST size = %i to ir_set 0 (some bits preserved)\n",
2071 val);
2072 xhci_writel(xhci, val, &xhci->ir_set->erst_size);
2073
2074 xhci_dbg(xhci, "// Set ERST entries to point to event ring.\n");
2075 /* set the segment table base address */
700e2052
GKH
2076 xhci_dbg(xhci, "// Set ERST base address for ir_set 0 = 0x%llx\n",
2077 (unsigned long long)xhci->erst.erst_dma_addr);
8e595a5d
SS
2078 val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
2079 val_64 &= ERST_PTR_MASK;
2080 val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
2081 xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
0ebbab37
SS
2082
2083 /* Set the event ring dequeue address */
23e3be11 2084 xhci_set_hc_event_deq(xhci);
0ebbab37 2085 xhci_dbg(xhci, "Wrote ERST address to ir_set 0.\n");
09ece30e 2086 xhci_print_ir_set(xhci, 0);
0ebbab37
SS
2087
2088 /*
2089 * XXX: Might need to set the Interrupter Moderation Register to
2090 * something other than the default (~1ms minimum between interrupts).
2091 * See section 5.5.1.2.
2092 */
3ffbba95
SS
2093 init_completion(&xhci->addr_dev);
2094 for (i = 0; i < MAX_HC_SLOTS; ++i)
326b4810 2095 xhci->devs[i] = NULL;
f6ff0ac8 2096 for (i = 0; i < USB_MAXCHILDREN; ++i) {
20b67cf5 2097 xhci->bus_state[0].resume_done[i] = 0;
f6ff0ac8
SS
2098 xhci->bus_state[1].resume_done[i] = 0;
2099 }
66d4eadd 2100
254c80a3
JY
2101 if (scratchpad_alloc(xhci, flags))
2102 goto fail;
da6699ce
SS
2103 if (xhci_setup_port_arrays(xhci, flags))
2104 goto fail;
254c80a3 2105
66d4eadd 2106 return 0;
254c80a3 2107
66d4eadd
SS
2108fail:
2109 xhci_warn(xhci, "Couldn't initialize memory\n");
2110 xhci_mem_cleanup(xhci);
2111 return -ENOMEM;
2112}
This page took 0.301802 seconds and 5 git commands to generate.