USB: xhci: Set -EREMOTEIO when xHC gives bad transfer length.
[deliverable/linux.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
7f84eef0
SS
68#include "xhci.h"
69
70/*
71 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
72 * address of the TRB.
73 */
23e3be11 74dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
75 union xhci_trb *trb)
76{
6071d836 77 unsigned long segment_offset;
7f84eef0 78
6071d836 79 if (!seg || !trb || trb < seg->trbs)
7f84eef0 80 return 0;
6071d836
SS
81 /* offset in TRBs */
82 segment_offset = trb - seg->trbs;
83 if (segment_offset > TRBS_PER_SEGMENT)
7f84eef0 84 return 0;
6071d836 85 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
86}
87
88/* Does this link TRB point to the first segment in a ring,
89 * or was the previous TRB the last TRB on the last segment in the ERST?
90 */
91static inline bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
92 struct xhci_segment *seg, union xhci_trb *trb)
93{
94 if (ring == xhci->event_ring)
95 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
96 (seg->next == xhci->event_ring->first_seg);
97 else
98 return trb->link.control & LINK_TOGGLE;
99}
100
101/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
102 * segment? I.e. would the updated event TRB pointer step off the end of the
103 * event seg?
104 */
105static inline int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
106 struct xhci_segment *seg, union xhci_trb *trb)
107{
108 if (ring == xhci->event_ring)
109 return trb == &seg->trbs[TRBS_PER_SEGMENT];
110 else
111 return (trb->link.control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK);
112}
113
ae636747
SS
114/* Updates trb to point to the next TRB in the ring, and updates seg if the next
115 * TRB is in a new segment. This does not skip over link TRBs, and it does not
116 * effect the ring dequeue or enqueue pointers.
117 */
118static void next_trb(struct xhci_hcd *xhci,
119 struct xhci_ring *ring,
120 struct xhci_segment **seg,
121 union xhci_trb **trb)
122{
123 if (last_trb(xhci, ring, *seg, *trb)) {
124 *seg = (*seg)->next;
125 *trb = ((*seg)->trbs);
126 } else {
127 *trb = (*trb)++;
128 }
129}
130
7f84eef0
SS
131/*
132 * See Cycle bit rules. SW is the consumer for the event ring only.
133 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
134 */
135static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
136{
137 union xhci_trb *next = ++(ring->dequeue);
66e49d87 138 unsigned long long addr;
7f84eef0
SS
139
140 ring->deq_updates++;
141 /* Update the dequeue pointer further if that was a link TRB or we're at
142 * the end of an event ring segment (which doesn't have link TRBS)
143 */
144 while (last_trb(xhci, ring, ring->deq_seg, next)) {
145 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
146 ring->cycle_state = (ring->cycle_state ? 0 : 1);
147 if (!in_interrupt())
700e2052
GKH
148 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
149 ring,
7f84eef0
SS
150 (unsigned int) ring->cycle_state);
151 }
152 ring->deq_seg = ring->deq_seg->next;
153 ring->dequeue = ring->deq_seg->trbs;
154 next = ring->dequeue;
155 }
66e49d87
SS
156 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
157 if (ring == xhci->event_ring)
158 xhci_dbg(xhci, "Event ring deq = 0x%llx (DMA)\n", addr);
159 else if (ring == xhci->cmd_ring)
160 xhci_dbg(xhci, "Command ring deq = 0x%llx (DMA)\n", addr);
161 else
162 xhci_dbg(xhci, "Ring deq = 0x%llx (DMA)\n", addr);
7f84eef0
SS
163}
164
165/*
166 * See Cycle bit rules. SW is the consumer for the event ring only.
167 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
168 *
169 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
170 * chain bit is set), then set the chain bit in all the following link TRBs.
171 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
172 * have their chain bit cleared (so that each Link TRB is a separate TD).
173 *
174 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
175 * set, but other sections talk about dealing with the chain bit set. This was
176 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
177 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
7f84eef0
SS
178 */
179static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
180{
181 u32 chain;
182 union xhci_trb *next;
66e49d87 183 unsigned long long addr;
7f84eef0
SS
184
185 chain = ring->enqueue->generic.field[3] & TRB_CHAIN;
186 next = ++(ring->enqueue);
187
188 ring->enq_updates++;
189 /* Update the dequeue pointer further if that was a link TRB or we're at
190 * the end of an event ring segment (which doesn't have link TRBS)
191 */
192 while (last_trb(xhci, ring, ring->enq_seg, next)) {
193 if (!consumer) {
194 if (ring != xhci->event_ring) {
b0567b3f
SS
195 /* If we're not dealing with 0.95 hardware,
196 * carry over the chain bit of the previous TRB
197 * (which may mean the chain bit is cleared).
198 */
199 if (!xhci_link_trb_quirk(xhci)) {
200 next->link.control &= ~TRB_CHAIN;
201 next->link.control |= chain;
202 }
7f84eef0 203 /* Give this link TRB to the hardware */
b7116ebc 204 wmb();
7f84eef0
SS
205 if (next->link.control & TRB_CYCLE)
206 next->link.control &= (u32) ~TRB_CYCLE;
207 else
208 next->link.control |= (u32) TRB_CYCLE;
7f84eef0
SS
209 }
210 /* Toggle the cycle bit after the last ring segment. */
211 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
212 ring->cycle_state = (ring->cycle_state ? 0 : 1);
213 if (!in_interrupt())
700e2052
GKH
214 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
215 ring,
7f84eef0
SS
216 (unsigned int) ring->cycle_state);
217 }
218 }
219 ring->enq_seg = ring->enq_seg->next;
220 ring->enqueue = ring->enq_seg->trbs;
221 next = ring->enqueue;
222 }
66e49d87
SS
223 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
224 if (ring == xhci->event_ring)
225 xhci_dbg(xhci, "Event ring enq = 0x%llx (DMA)\n", addr);
226 else if (ring == xhci->cmd_ring)
227 xhci_dbg(xhci, "Command ring enq = 0x%llx (DMA)\n", addr);
228 else
229 xhci_dbg(xhci, "Ring enq = 0x%llx (DMA)\n", addr);
7f84eef0
SS
230}
231
232/*
233 * Check to see if there's room to enqueue num_trbs on the ring. See rules
234 * above.
235 * FIXME: this would be simpler and faster if we just kept track of the number
236 * of free TRBs in a ring.
237 */
238static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
239 unsigned int num_trbs)
240{
241 int i;
242 union xhci_trb *enq = ring->enqueue;
243 struct xhci_segment *enq_seg = ring->enq_seg;
244
245 /* Check if ring is empty */
246 if (enq == ring->dequeue)
247 return 1;
248 /* Make sure there's an extra empty TRB available */
249 for (i = 0; i <= num_trbs; ++i) {
250 if (enq == ring->dequeue)
251 return 0;
252 enq++;
253 while (last_trb(xhci, ring, enq_seg, enq)) {
254 enq_seg = enq_seg->next;
255 enq = enq_seg->trbs;
256 }
257 }
258 return 1;
259}
260
23e3be11 261void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
7f84eef0 262{
8e595a5d 263 u64 temp;
7f84eef0
SS
264 dma_addr_t deq;
265
23e3be11 266 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
7f84eef0
SS
267 xhci->event_ring->dequeue);
268 if (deq == 0 && !in_interrupt())
269 xhci_warn(xhci, "WARN something wrong with SW event ring "
270 "dequeue ptr.\n");
271 /* Update HC event ring dequeue pointer */
8e595a5d 272 temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
7f84eef0 273 temp &= ERST_PTR_MASK;
2d83109b
SS
274 /* Don't clear the EHB bit (which is RW1C) because
275 * there might be more events to service.
276 */
277 temp &= ~ERST_EHB;
66e49d87 278 xhci_dbg(xhci, "// Write event ring dequeue pointer, preserving EHB bit\n");
8e595a5d
SS
279 xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
280 &xhci->ir_set->erst_dequeue);
7f84eef0
SS
281}
282
283/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 284void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0
SS
285{
286 u32 temp;
287
288 xhci_dbg(xhci, "// Ding dong!\n");
289 temp = xhci_readl(xhci, &xhci->dba->doorbell[0]) & DB_MASK;
290 xhci_writel(xhci, temp | DB_TARGET_HOST, &xhci->dba->doorbell[0]);
291 /* Flush PCI posted writes */
292 xhci_readl(xhci, &xhci->dba->doorbell[0]);
293}
294
ae636747
SS
295static void ring_ep_doorbell(struct xhci_hcd *xhci,
296 unsigned int slot_id,
297 unsigned int ep_index)
298{
299 struct xhci_ring *ep_ring;
300 u32 field;
301 __u32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
302
303 ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
304 /* Don't ring the doorbell for this endpoint if there are pending
305 * cancellations because the we don't want to interrupt processing.
306 */
a1587d97
SS
307 if (!ep_ring->cancels_pending && !(ep_ring->state & SET_DEQ_PENDING)
308 && !(ep_ring->state & EP_HALTED)) {
ae636747
SS
309 field = xhci_readl(xhci, db_addr) & DB_MASK;
310 xhci_writel(xhci, field | EPI_TO_DB(ep_index), db_addr);
311 /* Flush PCI posted writes - FIXME Matthew Wilcox says this
312 * isn't time-critical and we shouldn't make the CPU wait for
313 * the flush.
314 */
315 xhci_readl(xhci, db_addr);
316 }
317}
318
319/*
320 * Find the segment that trb is in. Start searching in start_seg.
321 * If we must move past a segment that has a link TRB with a toggle cycle state
322 * bit set, then we will toggle the value pointed at by cycle_state.
323 */
324static struct xhci_segment *find_trb_seg(
325 struct xhci_segment *start_seg,
326 union xhci_trb *trb, int *cycle_state)
327{
328 struct xhci_segment *cur_seg = start_seg;
329 struct xhci_generic_trb *generic_trb;
330
331 while (cur_seg->trbs > trb ||
332 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
333 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
334 if (TRB_TYPE(generic_trb->field[3]) == TRB_LINK &&
335 (generic_trb->field[3] & LINK_TOGGLE))
336 *cycle_state = ~(*cycle_state) & 0x1;
337 cur_seg = cur_seg->next;
338 if (cur_seg == start_seg)
339 /* Looped over the entire list. Oops! */
340 return 0;
341 }
342 return cur_seg;
343}
344
ae636747
SS
345/*
346 * Move the xHC's endpoint ring dequeue pointer past cur_td.
347 * Record the new state of the xHC's endpoint ring dequeue segment,
348 * dequeue pointer, and new consumer cycle state in state.
349 * Update our internal representation of the ring's dequeue pointer.
350 *
351 * We do this in three jumps:
352 * - First we update our new ring state to be the same as when the xHC stopped.
353 * - Then we traverse the ring to find the segment that contains
354 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
355 * any link TRBs with the toggle cycle bit set.
356 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
357 * if we've moved it past a link TRB with the toggle cycle bit set.
358 */
c92bcfa7 359void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 360 unsigned int slot_id, unsigned int ep_index,
c92bcfa7 361 struct xhci_td *cur_td, struct xhci_dequeue_state *state)
ae636747
SS
362{
363 struct xhci_virt_device *dev = xhci->devs[slot_id];
364 struct xhci_ring *ep_ring = dev->ep_rings[ep_index];
365 struct xhci_generic_trb *trb;
d115b048 366 struct xhci_ep_ctx *ep_ctx;
c92bcfa7 367 dma_addr_t addr;
ae636747
SS
368
369 state->new_cycle_state = 0;
c92bcfa7 370 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
ae636747
SS
371 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
372 ep_ring->stopped_trb,
373 &state->new_cycle_state);
374 if (!state->new_deq_seg)
375 BUG();
376 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
c92bcfa7 377 xhci_dbg(xhci, "Finding endpoint context\n");
d115b048
JY
378 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
379 state->new_cycle_state = 0x1 & ep_ctx->deq;
ae636747
SS
380
381 state->new_deq_ptr = cur_td->last_trb;
c92bcfa7 382 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
ae636747
SS
383 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
384 state->new_deq_ptr,
385 &state->new_cycle_state);
386 if (!state->new_deq_seg)
387 BUG();
388
389 trb = &state->new_deq_ptr->generic;
390 if (TRB_TYPE(trb->field[3]) == TRB_LINK &&
391 (trb->field[3] & LINK_TOGGLE))
392 state->new_cycle_state = ~(state->new_cycle_state) & 0x1;
393 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
394
395 /* Don't update the ring cycle state for the producer (us). */
c92bcfa7
SS
396 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
397 state->new_deq_seg);
398 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
399 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
400 (unsigned long long) addr);
401 xhci_dbg(xhci, "Setting dequeue pointer in internal ring state.\n");
ae636747
SS
402 ep_ring->dequeue = state->new_deq_ptr;
403 ep_ring->deq_seg = state->new_deq_seg;
404}
405
23e3be11 406static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
ae636747
SS
407 struct xhci_td *cur_td)
408{
409 struct xhci_segment *cur_seg;
410 union xhci_trb *cur_trb;
411
412 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
413 true;
414 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
415 if ((cur_trb->generic.field[3] & TRB_TYPE_BITMASK) ==
416 TRB_TYPE(TRB_LINK)) {
417 /* Unchain any chained Link TRBs, but
418 * leave the pointers intact.
419 */
420 cur_trb->generic.field[3] &= ~TRB_CHAIN;
421 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
700e2052
GKH
422 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
423 "in seg %p (0x%llx dma)\n",
424 cur_trb,
23e3be11 425 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
426 cur_seg,
427 (unsigned long long)cur_seg->dma);
ae636747
SS
428 } else {
429 cur_trb->generic.field[0] = 0;
430 cur_trb->generic.field[1] = 0;
431 cur_trb->generic.field[2] = 0;
432 /* Preserve only the cycle bit of this TRB */
433 cur_trb->generic.field[3] &= TRB_CYCLE;
434 cur_trb->generic.field[3] |= TRB_TYPE(TRB_TR_NOOP);
700e2052
GKH
435 xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
436 "in seg %p (0x%llx dma)\n",
437 cur_trb,
23e3be11 438 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
439 cur_seg,
440 (unsigned long long)cur_seg->dma);
ae636747
SS
441 }
442 if (cur_trb == cur_td->last_trb)
443 break;
444 }
445}
446
447static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
448 unsigned int ep_index, struct xhci_segment *deq_seg,
449 union xhci_trb *deq_ptr, u32 cycle_state);
450
c92bcfa7
SS
451void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
452 struct xhci_ring *ep_ring, unsigned int slot_id,
453 unsigned int ep_index, struct xhci_dequeue_state *deq_state)
454{
455 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
456 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
457 deq_state->new_deq_seg,
458 (unsigned long long)deq_state->new_deq_seg->dma,
459 deq_state->new_deq_ptr,
460 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
461 deq_state->new_cycle_state);
462 queue_set_tr_deq(xhci, slot_id, ep_index,
463 deq_state->new_deq_seg,
464 deq_state->new_deq_ptr,
465 (u32) deq_state->new_cycle_state);
466 /* Stop the TD queueing code from ringing the doorbell until
467 * this command completes. The HC won't set the dequeue pointer
468 * if the ring is running, and ringing the doorbell starts the
469 * ring running.
470 */
471 ep_ring->state |= SET_DEQ_PENDING;
c92bcfa7
SS
472}
473
ae636747
SS
474/*
475 * When we get a command completion for a Stop Endpoint Command, we need to
476 * unlink any cancelled TDs from the ring. There are two ways to do that:
477 *
478 * 1. If the HW was in the middle of processing the TD that needs to be
479 * cancelled, then we must move the ring's dequeue pointer past the last TRB
480 * in the TD with a Set Dequeue Pointer Command.
481 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
482 * bit cleared) so that the HW will skip over them.
483 */
484static void handle_stopped_endpoint(struct xhci_hcd *xhci,
485 union xhci_trb *trb)
486{
487 unsigned int slot_id;
488 unsigned int ep_index;
489 struct xhci_ring *ep_ring;
490 struct list_head *entry;
491 struct xhci_td *cur_td = 0;
492 struct xhci_td *last_unlinked_td;
493
c92bcfa7 494 struct xhci_dequeue_state deq_state;
ae636747
SS
495#ifdef CONFIG_USB_HCD_STAT
496 ktime_t stop_time = ktime_get();
497#endif
498
499 memset(&deq_state, 0, sizeof(deq_state));
500 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
501 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
502 ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
503
504 if (list_empty(&ep_ring->cancelled_td_list))
505 return;
506
507 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
508 * We have the xHCI lock, so nothing can modify this list until we drop
509 * it. We're also in the event handler, so we can't get re-interrupted
510 * if another Stop Endpoint command completes
511 */
512 list_for_each(entry, &ep_ring->cancelled_td_list) {
513 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
700e2052
GKH
514 xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
515 cur_td->first_trb,
23e3be11 516 (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
ae636747
SS
517 /*
518 * If we stopped on the TD we need to cancel, then we have to
519 * move the xHC endpoint ring dequeue pointer past this TD.
520 */
521 if (cur_td == ep_ring->stopped_td)
c92bcfa7 522 xhci_find_new_dequeue_state(xhci, slot_id, ep_index, cur_td,
ae636747
SS
523 &deq_state);
524 else
525 td_to_noop(xhci, ep_ring, cur_td);
526 /*
527 * The event handler won't see a completion for this TD anymore,
528 * so remove it from the endpoint ring's TD list. Keep it in
529 * the cancelled TD list for URB completion later.
530 */
531 list_del(&cur_td->td_list);
532 ep_ring->cancels_pending--;
533 }
534 last_unlinked_td = cur_td;
535
536 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
537 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
c92bcfa7
SS
538 xhci_queue_new_dequeue_state(xhci, ep_ring,
539 slot_id, ep_index, &deq_state);
ac9d8fe7 540 xhci_ring_cmd_db(xhci);
ae636747
SS
541 } else {
542 /* Otherwise just ring the doorbell to restart the ring */
543 ring_ep_doorbell(xhci, slot_id, ep_index);
544 }
545
546 /*
547 * Drop the lock and complete the URBs in the cancelled TD list.
548 * New TDs to be cancelled might be added to the end of the list before
549 * we can complete all the URBs for the TDs we already unlinked.
550 * So stop when we've completed the URB for the last TD we unlinked.
551 */
552 do {
553 cur_td = list_entry(ep_ring->cancelled_td_list.next,
554 struct xhci_td, cancelled_td_list);
555 list_del(&cur_td->cancelled_td_list);
556
557 /* Clean up the cancelled URB */
558#ifdef CONFIG_USB_HCD_STAT
559 hcd_stat_update(xhci->tp_stat, cur_td->urb->actual_length,
560 ktime_sub(stop_time, cur_td->start_time));
561#endif
562 cur_td->urb->hcpriv = NULL;
563 usb_hcd_unlink_urb_from_ep(xhci_to_hcd(xhci), cur_td->urb);
564
700e2052 565 xhci_dbg(xhci, "Giveback cancelled URB %p\n", cur_td->urb);
ae636747
SS
566 spin_unlock(&xhci->lock);
567 /* Doesn't matter what we pass for status, since the core will
568 * just overwrite it (because the URB has been unlinked).
569 */
570 usb_hcd_giveback_urb(xhci_to_hcd(xhci), cur_td->urb, 0);
571 kfree(cur_td);
572
573 spin_lock(&xhci->lock);
574 } while (cur_td != last_unlinked_td);
575
576 /* Return to the event handler with xhci->lock re-acquired */
577}
578
579/*
580 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
581 * we need to clear the set deq pending flag in the endpoint ring state, so that
582 * the TD queueing code can ring the doorbell again. We also need to ring the
583 * endpoint doorbell to restart the ring, but only if there aren't more
584 * cancellations pending.
585 */
586static void handle_set_deq_completion(struct xhci_hcd *xhci,
587 struct xhci_event_cmd *event,
588 union xhci_trb *trb)
589{
590 unsigned int slot_id;
591 unsigned int ep_index;
592 struct xhci_ring *ep_ring;
593 struct xhci_virt_device *dev;
d115b048
JY
594 struct xhci_ep_ctx *ep_ctx;
595 struct xhci_slot_ctx *slot_ctx;
ae636747
SS
596
597 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
598 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
599 dev = xhci->devs[slot_id];
600 ep_ring = dev->ep_rings[ep_index];
d115b048
JY
601 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
602 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747
SS
603
604 if (GET_COMP_CODE(event->status) != COMP_SUCCESS) {
605 unsigned int ep_state;
606 unsigned int slot_state;
607
608 switch (GET_COMP_CODE(event->status)) {
609 case COMP_TRB_ERR:
610 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
611 "of stream ID configuration\n");
612 break;
613 case COMP_CTX_STATE:
614 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
615 "to incorrect slot or ep state.\n");
d115b048 616 ep_state = ep_ctx->ep_info;
ae636747 617 ep_state &= EP_STATE_MASK;
d115b048 618 slot_state = slot_ctx->dev_state;
ae636747
SS
619 slot_state = GET_SLOT_STATE(slot_state);
620 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
621 slot_state, ep_state);
622 break;
623 case COMP_EBADSLT:
624 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
625 "slot %u was not enabled.\n", slot_id);
626 break;
627 default:
628 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
629 "completion code of %u.\n",
630 GET_COMP_CODE(event->status));
631 break;
632 }
633 /* OK what do we do now? The endpoint state is hosed, and we
634 * should never get to this point if the synchronization between
635 * queueing, and endpoint state are correct. This might happen
636 * if the device gets disconnected after we've finished
637 * cancelling URBs, which might not be an error...
638 */
639 } else {
8e595a5d 640 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
d115b048 641 ep_ctx->deq);
ae636747
SS
642 }
643
644 ep_ring->state &= ~SET_DEQ_PENDING;
645 ring_ep_doorbell(xhci, slot_id, ep_index);
646}
647
a1587d97
SS
648static void handle_reset_ep_completion(struct xhci_hcd *xhci,
649 struct xhci_event_cmd *event,
650 union xhci_trb *trb)
651{
652 int slot_id;
653 unsigned int ep_index;
ac9d8fe7 654 struct xhci_ring *ep_ring;
a1587d97
SS
655
656 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
657 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
ac9d8fe7 658 ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
a1587d97
SS
659 /* This command will only fail if the endpoint wasn't halted,
660 * but we don't care.
661 */
662 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
663 (unsigned int) GET_COMP_CODE(event->status));
664
ac9d8fe7
SS
665 /* HW with the reset endpoint quirk needs to have a configure endpoint
666 * command complete before the endpoint can be used. Queue that here
667 * because the HW can't handle two commands being queued in a row.
668 */
669 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
670 xhci_dbg(xhci, "Queueing configure endpoint command\n");
671 xhci_queue_configure_endpoint(xhci,
672 xhci->devs[slot_id]->in_ctx->dma, slot_id);
673 xhci_ring_cmd_db(xhci);
674 } else {
675 /* Clear our internal halted state and restart the ring */
676 ep_ring->state &= ~EP_HALTED;
677 ring_ep_doorbell(xhci, slot_id, ep_index);
678 }
a1587d97 679}
ae636747 680
7f84eef0
SS
681static void handle_cmd_completion(struct xhci_hcd *xhci,
682 struct xhci_event_cmd *event)
683{
3ffbba95 684 int slot_id = TRB_TO_SLOT_ID(event->flags);
7f84eef0
SS
685 u64 cmd_dma;
686 dma_addr_t cmd_dequeue_dma;
ac9d8fe7
SS
687 struct xhci_input_control_ctx *ctrl_ctx;
688 unsigned int ep_index;
689 struct xhci_ring *ep_ring;
690 unsigned int ep_state;
7f84eef0 691
8e595a5d 692 cmd_dma = event->cmd_trb;
23e3be11 693 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
7f84eef0
SS
694 xhci->cmd_ring->dequeue);
695 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
696 if (cmd_dequeue_dma == 0) {
697 xhci->error_bitmask |= 1 << 4;
698 return;
699 }
700 /* Does the DMA address match our internal dequeue pointer address? */
701 if (cmd_dma != (u64) cmd_dequeue_dma) {
702 xhci->error_bitmask |= 1 << 5;
703 return;
704 }
705 switch (xhci->cmd_ring->dequeue->generic.field[3] & TRB_TYPE_BITMASK) {
3ffbba95
SS
706 case TRB_TYPE(TRB_ENABLE_SLOT):
707 if (GET_COMP_CODE(event->status) == COMP_SUCCESS)
708 xhci->slot_id = slot_id;
709 else
710 xhci->slot_id = 0;
711 complete(&xhci->addr_dev);
712 break;
713 case TRB_TYPE(TRB_DISABLE_SLOT):
714 if (xhci->devs[slot_id])
715 xhci_free_virt_device(xhci, slot_id);
716 break;
f94e0186 717 case TRB_TYPE(TRB_CONFIG_EP):
ac9d8fe7
SS
718 /*
719 * Configure endpoint commands can come from the USB core
720 * configuration or alt setting changes, or because the HW
721 * needed an extra configure endpoint command after a reset
722 * endpoint command. In the latter case, the xHCI driver is
723 * not waiting on the configure endpoint command.
724 */
725 ctrl_ctx = xhci_get_input_control_ctx(xhci,
726 xhci->devs[slot_id]->in_ctx);
727 /* Input ctx add_flags are the endpoint index plus one */
728 ep_index = xhci_last_valid_endpoint(ctrl_ctx->add_flags) - 1;
729 ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
730 if (!ep_ring) {
731 /* This must have been an initial configure endpoint */
732 xhci->devs[slot_id]->cmd_status =
733 GET_COMP_CODE(event->status);
734 complete(&xhci->devs[slot_id]->cmd_completion);
735 break;
736 }
737 ep_state = ep_ring->state;
738 xhci_dbg(xhci, "Completed config ep cmd - last ep index = %d, "
739 "state = %d\n", ep_index, ep_state);
740 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
741 ep_state & EP_HALTED) {
742 /* Clear our internal halted state and restart ring */
743 xhci->devs[slot_id]->ep_rings[ep_index]->state &=
744 ~EP_HALTED;
745 ring_ep_doorbell(xhci, slot_id, ep_index);
746 } else {
747 xhci->devs[slot_id]->cmd_status =
748 GET_COMP_CODE(event->status);
749 complete(&xhci->devs[slot_id]->cmd_completion);
750 }
f94e0186 751 break;
2d3f1fac
SS
752 case TRB_TYPE(TRB_EVAL_CONTEXT):
753 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
754 complete(&xhci->devs[slot_id]->cmd_completion);
755 break;
3ffbba95
SS
756 case TRB_TYPE(TRB_ADDR_DEV):
757 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
758 complete(&xhci->addr_dev);
759 break;
ae636747
SS
760 case TRB_TYPE(TRB_STOP_RING):
761 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue);
762 break;
763 case TRB_TYPE(TRB_SET_DEQ):
764 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
765 break;
7f84eef0
SS
766 case TRB_TYPE(TRB_CMD_NOOP):
767 ++xhci->noops_handled;
768 break;
a1587d97
SS
769 case TRB_TYPE(TRB_RESET_EP):
770 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
771 break;
7f84eef0
SS
772 default:
773 /* Skip over unknown commands on the event ring */
774 xhci->error_bitmask |= 1 << 6;
775 break;
776 }
777 inc_deq(xhci, xhci->cmd_ring, false);
778}
779
0f2a7930
SS
780static void handle_port_status(struct xhci_hcd *xhci,
781 union xhci_trb *event)
782{
783 u32 port_id;
784
785 /* Port status change events always have a successful completion code */
786 if (GET_COMP_CODE(event->generic.field[2]) != COMP_SUCCESS) {
787 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
788 xhci->error_bitmask |= 1 << 8;
789 }
790 /* FIXME: core doesn't care about all port link state changes yet */
791 port_id = GET_PORT_ID(event->generic.field[0]);
792 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
793
794 /* Update event ring dequeue pointer before dropping the lock */
795 inc_deq(xhci, xhci->event_ring, true);
23e3be11 796 xhci_set_hc_event_deq(xhci);
0f2a7930
SS
797
798 spin_unlock(&xhci->lock);
799 /* Pass this up to the core */
800 usb_hcd_poll_rh_status(xhci_to_hcd(xhci));
801 spin_lock(&xhci->lock);
802}
803
d0e96f5a
SS
804/*
805 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
806 * at end_trb, which may be in another segment. If the suspect DMA address is a
807 * TRB in this TD, this function returns that TRB's segment. Otherwise it
808 * returns 0.
809 */
810static struct xhci_segment *trb_in_td(
811 struct xhci_segment *start_seg,
812 union xhci_trb *start_trb,
813 union xhci_trb *end_trb,
814 dma_addr_t suspect_dma)
815{
816 dma_addr_t start_dma;
817 dma_addr_t end_seg_dma;
818 dma_addr_t end_trb_dma;
819 struct xhci_segment *cur_seg;
820
23e3be11 821 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
822 cur_seg = start_seg;
823
824 do {
ae636747 825 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 826 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
ae636747 827 &start_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 828 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 829 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a
SS
830
831 if (end_trb_dma > 0) {
832 /* The end TRB is in this segment, so suspect should be here */
833 if (start_dma <= end_trb_dma) {
834 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
835 return cur_seg;
836 } else {
837 /* Case for one segment with
838 * a TD wrapped around to the top
839 */
840 if ((suspect_dma >= start_dma &&
841 suspect_dma <= end_seg_dma) ||
842 (suspect_dma >= cur_seg->dma &&
843 suspect_dma <= end_trb_dma))
844 return cur_seg;
845 }
846 return 0;
847 } else {
848 /* Might still be somewhere in this segment */
849 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
850 return cur_seg;
851 }
852 cur_seg = cur_seg->next;
23e3be11 853 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
d0e96f5a
SS
854 } while (1);
855
856}
857
858/*
859 * If this function returns an error condition, it means it got a Transfer
860 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
861 * At this point, the host controller is probably hosed and should be reset.
862 */
863static int handle_tx_event(struct xhci_hcd *xhci,
864 struct xhci_transfer_event *event)
865{
866 struct xhci_virt_device *xdev;
867 struct xhci_ring *ep_ring;
82d1009f 868 unsigned int slot_id;
d0e96f5a
SS
869 int ep_index;
870 struct xhci_td *td = 0;
871 dma_addr_t event_dma;
872 struct xhci_segment *event_seg;
873 union xhci_trb *event_trb;
ae636747 874 struct urb *urb = 0;
d0e96f5a 875 int status = -EINPROGRESS;
d115b048 876 struct xhci_ep_ctx *ep_ctx;
66d1eebc 877 u32 trb_comp_code;
d0e96f5a 878
66e49d87 879 xhci_dbg(xhci, "In %s\n", __func__);
82d1009f
SS
880 slot_id = TRB_TO_SLOT_ID(event->flags);
881 xdev = xhci->devs[slot_id];
d0e96f5a
SS
882 if (!xdev) {
883 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
884 return -ENODEV;
885 }
886
887 /* Endpoint ID is 1 based, our index is zero based */
888 ep_index = TRB_TO_EP_ID(event->flags) - 1;
66e49d87 889 xhci_dbg(xhci, "%s - ep index = %d\n", __func__, ep_index);
d0e96f5a 890 ep_ring = xdev->ep_rings[ep_index];
d115b048
JY
891 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
892 if (!ep_ring || (ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED) {
d0e96f5a
SS
893 xhci_err(xhci, "ERROR Transfer event pointed to disabled endpoint\n");
894 return -ENODEV;
895 }
896
8e595a5d 897 event_dma = event->buffer;
d0e96f5a 898 /* This TRB should be in the TD at the head of this ring's TD list */
66e49d87 899 xhci_dbg(xhci, "%s - checking for list empty\n", __func__);
d0e96f5a
SS
900 if (list_empty(&ep_ring->td_list)) {
901 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
902 TRB_TO_SLOT_ID(event->flags), ep_index);
903 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
904 (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
905 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
906 urb = NULL;
907 goto cleanup;
908 }
66e49d87 909 xhci_dbg(xhci, "%s - getting list entry\n", __func__);
d0e96f5a
SS
910 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
911
912 /* Is this a TRB in the currently executing TD? */
66e49d87 913 xhci_dbg(xhci, "%s - looking for TD\n", __func__);
d0e96f5a
SS
914 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
915 td->last_trb, event_dma);
66e49d87 916 xhci_dbg(xhci, "%s - found event_seg = %p\n", __func__, event_seg);
d0e96f5a
SS
917 if (!event_seg) {
918 /* HC is busted, give up! */
919 xhci_err(xhci, "ERROR Transfer event TRB DMA ptr not part of current TD\n");
920 return -ESHUTDOWN;
921 }
922 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) / sizeof(*event_trb)];
b10de142
SS
923 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
924 (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
8e595a5d
SS
925 xhci_dbg(xhci, "Offset 0x00 (buffer lo) = 0x%x\n",
926 lower_32_bits(event->buffer));
927 xhci_dbg(xhci, "Offset 0x04 (buffer hi) = 0x%x\n",
928 upper_32_bits(event->buffer));
b10de142
SS
929 xhci_dbg(xhci, "Offset 0x08 (transfer length) = 0x%x\n",
930 (unsigned int) event->transfer_len);
931 xhci_dbg(xhci, "Offset 0x0C (flags) = 0x%x\n",
932 (unsigned int) event->flags);
933
934 /* Look for common error cases */
66d1eebc
SS
935 trb_comp_code = GET_COMP_CODE(event->transfer_len);
936 switch (trb_comp_code) {
b10de142
SS
937 /* Skip codes that require special handling depending on
938 * transfer type
939 */
940 case COMP_SUCCESS:
941 case COMP_SHORT_TX:
942 break;
ae636747
SS
943 case COMP_STOP:
944 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
945 break;
946 case COMP_STOP_INVAL:
947 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
948 break;
b10de142
SS
949 case COMP_STALL:
950 xhci_warn(xhci, "WARN: Stalled endpoint\n");
a1587d97 951 ep_ring->state |= EP_HALTED;
b10de142
SS
952 status = -EPIPE;
953 break;
954 case COMP_TRB_ERR:
955 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
956 status = -EILSEQ;
957 break;
958 case COMP_TX_ERR:
959 xhci_warn(xhci, "WARN: transfer error on endpoint\n");
960 status = -EPROTO;
961 break;
4a73143c
SS
962 case COMP_BABBLE:
963 xhci_warn(xhci, "WARN: babble error on endpoint\n");
964 status = -EOVERFLOW;
965 break;
b10de142
SS
966 case COMP_DB_ERR:
967 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
968 status = -ENOSR;
969 break;
970 default:
971 xhci_warn(xhci, "ERROR Unknown event condition, HC probably busted\n");
972 urb = NULL;
973 goto cleanup;
974 }
d0e96f5a
SS
975 /* Now update the urb's actual_length and give back to the core */
976 /* Was this a control transfer? */
977 if (usb_endpoint_xfer_control(&td->urb->ep->desc)) {
978 xhci_debug_trb(xhci, xhci->event_ring->dequeue);
66d1eebc 979 switch (trb_comp_code) {
d0e96f5a
SS
980 case COMP_SUCCESS:
981 if (event_trb == ep_ring->dequeue) {
982 xhci_warn(xhci, "WARN: Success on ctrl setup TRB without IOC set??\n");
983 status = -ESHUTDOWN;
984 } else if (event_trb != td->last_trb) {
985 xhci_warn(xhci, "WARN: Success on ctrl data TRB without IOC set??\n");
986 status = -ESHUTDOWN;
987 } else {
988 xhci_dbg(xhci, "Successful control transfer!\n");
989 status = 0;
990 }
991 break;
992 case COMP_SHORT_TX:
993 xhci_warn(xhci, "WARN: short transfer on control ep\n");
204970a4
SS
994 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
995 status = -EREMOTEIO;
996 else
997 status = 0;
d0e96f5a 998 break;
83fbcdcc
SS
999 case COMP_BABBLE:
1000 /* The 0.96 spec says a babbling control endpoint
1001 * is not halted. The 0.96 spec says it is. Some HW
1002 * claims to be 0.95 compliant, but it halts the control
1003 * endpoint anyway. Check if a babble halted the
1004 * endpoint.
1005 */
1006 if (ep_ctx->ep_info != EP_STATE_HALTED)
1007 break;
1008 /* else fall through */
82d1009f
SS
1009 case COMP_STALL:
1010 /* Did we transfer part of the data (middle) phase? */
1011 if (event_trb != ep_ring->dequeue &&
1012 event_trb != td->last_trb)
1013 td->urb->actual_length =
1014 td->urb->transfer_buffer_length
1015 - TRB_LEN(event->transfer_len);
1016 else
1017 td->urb->actual_length = 0;
1018
1019 ep_ring->stopped_td = td;
1020 ep_ring->stopped_trb = event_trb;
1021 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1022 xhci_cleanup_stalled_ring(xhci,
1023 td->urb->dev,
82d1009f
SS
1024 ep_index, ep_ring);
1025 xhci_ring_cmd_db(xhci);
1026 goto td_cleanup;
d0e96f5a 1027 default:
b10de142
SS
1028 /* Others already handled above */
1029 break;
d0e96f5a
SS
1030 }
1031 /*
1032 * Did we transfer any data, despite the errors that might have
1033 * happened? I.e. did we get past the setup stage?
1034 */
1035 if (event_trb != ep_ring->dequeue) {
1036 /* The event was for the status stage */
1037 if (event_trb == td->last_trb) {
c92bcfa7
SS
1038 if (td->urb->actual_length != 0) {
1039 /* Don't overwrite a previously set error code */
204970a4
SS
1040 if ((status == -EINPROGRESS ||
1041 status == 0) &&
1042 (td->urb->transfer_flags
1043 & URB_SHORT_NOT_OK))
c92bcfa7
SS
1044 /* Did we already see a short data stage? */
1045 status = -EREMOTEIO;
1046 } else {
62889610
SS
1047 td->urb->actual_length =
1048 td->urb->transfer_buffer_length;
c92bcfa7 1049 }
d0e96f5a 1050 } else {
ae636747 1051 /* Maybe the event was for the data stage? */
66d1eebc 1052 if (trb_comp_code != COMP_STOP_INVAL) {
ae636747
SS
1053 /* We didn't stop on a link TRB in the middle */
1054 td->urb->actual_length =
1055 td->urb->transfer_buffer_length -
1056 TRB_LEN(event->transfer_len);
62889610
SS
1057 xhci_dbg(xhci, "Waiting for status stage event\n");
1058 urb = NULL;
1059 goto cleanup;
1060 }
d0e96f5a
SS
1061 }
1062 }
d0e96f5a 1063 } else {
66d1eebc 1064 switch (trb_comp_code) {
b10de142
SS
1065 case COMP_SUCCESS:
1066 /* Double check that the HW transferred everything. */
1067 if (event_trb != td->last_trb) {
1068 xhci_warn(xhci, "WARN Successful completion "
1069 "on short TX\n");
1070 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1071 status = -EREMOTEIO;
1072 else
1073 status = 0;
1074 } else {
1075 xhci_dbg(xhci, "Successful bulk transfer!\n");
1076 status = 0;
1077 }
1078 break;
1079 case COMP_SHORT_TX:
1080 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1081 status = -EREMOTEIO;
1082 else
1083 status = 0;
1084 break;
1085 default:
1086 /* Others already handled above */
1087 break;
1088 }
1089 dev_dbg(&td->urb->dev->dev,
1090 "ep %#x - asked for %d bytes, "
1091 "%d bytes untransferred\n",
1092 td->urb->ep->desc.bEndpointAddress,
1093 td->urb->transfer_buffer_length,
1094 TRB_LEN(event->transfer_len));
1095 /* Fast path - was this the last TRB in the TD for this URB? */
1096 if (event_trb == td->last_trb) {
1097 if (TRB_LEN(event->transfer_len) != 0) {
1098 td->urb->actual_length =
1099 td->urb->transfer_buffer_length -
1100 TRB_LEN(event->transfer_len);
99eb32db
SS
1101 if (td->urb->transfer_buffer_length <
1102 td->urb->actual_length) {
b10de142
SS
1103 xhci_warn(xhci, "HC gave bad length "
1104 "of %d bytes left\n",
1105 TRB_LEN(event->transfer_len));
1106 td->urb->actual_length = 0;
2f697f6c
SS
1107 if (td->urb->transfer_flags &
1108 URB_SHORT_NOT_OK)
1109 status = -EREMOTEIO;
1110 else
1111 status = 0;
b10de142 1112 }
c92bcfa7
SS
1113 /* Don't overwrite a previously set error code */
1114 if (status == -EINPROGRESS) {
1115 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1116 status = -EREMOTEIO;
1117 else
1118 status = 0;
1119 }
b10de142
SS
1120 } else {
1121 td->urb->actual_length = td->urb->transfer_buffer_length;
1122 /* Ignore a short packet completion if the
1123 * untransferred length was zero.
1124 */
c92bcfa7
SS
1125 if (status == -EREMOTEIO)
1126 status = 0;
b10de142
SS
1127 }
1128 } else {
ae636747
SS
1129 /* Slow path - walk the list, starting from the dequeue
1130 * pointer, to get the actual length transferred.
b10de142 1131 */
ae636747
SS
1132 union xhci_trb *cur_trb;
1133 struct xhci_segment *cur_seg;
1134
b10de142 1135 td->urb->actual_length = 0;
ae636747
SS
1136 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1137 cur_trb != event_trb;
1138 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1139 if (TRB_TYPE(cur_trb->generic.field[3]) != TRB_TR_NOOP &&
1140 TRB_TYPE(cur_trb->generic.field[3]) != TRB_LINK)
1141 td->urb->actual_length +=
1142 TRB_LEN(cur_trb->generic.field[2]);
b10de142 1143 }
ae636747
SS
1144 /* If the ring didn't stop on a Link or No-op TRB, add
1145 * in the actual bytes transferred from the Normal TRB
1146 */
66d1eebc 1147 if (trb_comp_code != COMP_STOP_INVAL)
ae636747
SS
1148 td->urb->actual_length +=
1149 TRB_LEN(cur_trb->generic.field[2]) -
1150 TRB_LEN(event->transfer_len);
b10de142 1151 }
d0e96f5a 1152 }
66d1eebc
SS
1153 if (trb_comp_code == COMP_STOP_INVAL ||
1154 trb_comp_code == COMP_STOP) {
c92bcfa7
SS
1155 /* The Endpoint Stop Command completion will take care of any
1156 * stopped TDs. A stopped TD may be restarted, so don't update
1157 * the ring dequeue pointer or take this TD off any lists yet.
1158 */
ae636747
SS
1159 ep_ring->stopped_td = td;
1160 ep_ring->stopped_trb = event_trb;
1161 } else {
83fbcdcc
SS
1162 if (trb_comp_code == COMP_STALL ||
1163 trb_comp_code == COMP_BABBLE) {
c92bcfa7
SS
1164 /* The transfer is completed from the driver's
1165 * perspective, but we need to issue a set dequeue
1166 * command for this stalled endpoint to move the dequeue
1167 * pointer past the TD. We can't do that here because
1168 * the halt condition must be cleared first.
1169 */
1170 ep_ring->stopped_td = td;
1171 ep_ring->stopped_trb = event_trb;
1172 } else {
1173 /* Update ring dequeue pointer */
1174 while (ep_ring->dequeue != td->last_trb)
1175 inc_deq(xhci, ep_ring, false);
ae636747 1176 inc_deq(xhci, ep_ring, false);
c92bcfa7 1177 }
b10de142 1178
82d1009f 1179td_cleanup:
ae636747
SS
1180 /* Clean up the endpoint's TD list */
1181 urb = td->urb;
99eb32db
SS
1182 /* Do one last check of the actual transfer length.
1183 * If the host controller said we transferred more data than
1184 * the buffer length, urb->actual_length will be a very big
1185 * number (since it's unsigned). Play it safe and say we didn't
1186 * transfer anything.
1187 */
1188 if (urb->actual_length > urb->transfer_buffer_length) {
1189 xhci_warn(xhci, "URB transfer length is wrong, "
1190 "xHC issue? req. len = %u, "
1191 "act. len = %u\n",
1192 urb->transfer_buffer_length,
1193 urb->actual_length);
1194 urb->actual_length = 0;
2f697f6c
SS
1195 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1196 status = -EREMOTEIO;
1197 else
1198 status = 0;
99eb32db 1199 }
ae636747
SS
1200 list_del(&td->td_list);
1201 /* Was this TD slated to be cancelled but completed anyway? */
1202 if (!list_empty(&td->cancelled_td_list)) {
1203 list_del(&td->cancelled_td_list);
1204 ep_ring->cancels_pending--;
1205 }
82d1009f
SS
1206 /* Leave the TD around for the reset endpoint function to use
1207 * (but only if it's not a control endpoint, since we already
1208 * queued the Set TR dequeue pointer command for stalled
1209 * control endpoints).
1210 */
1211 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
83fbcdcc
SS
1212 (trb_comp_code != COMP_STALL &&
1213 trb_comp_code != COMP_BABBLE)) {
c92bcfa7
SS
1214 kfree(td);
1215 }
ae636747
SS
1216 urb->hcpriv = NULL;
1217 }
d0e96f5a
SS
1218cleanup:
1219 inc_deq(xhci, xhci->event_ring, true);
23e3be11 1220 xhci_set_hc_event_deq(xhci);
d0e96f5a 1221
b10de142 1222 /* FIXME for multi-TD URBs (who have buffers bigger than 64MB) */
d0e96f5a
SS
1223 if (urb) {
1224 usb_hcd_unlink_urb_from_ep(xhci_to_hcd(xhci), urb);
66e49d87 1225 xhci_dbg(xhci, "Giveback URB %p, len = %d, status = %d\n",
9191eee7 1226 urb, urb->actual_length, status);
d0e96f5a
SS
1227 spin_unlock(&xhci->lock);
1228 usb_hcd_giveback_urb(xhci_to_hcd(xhci), urb, status);
1229 spin_lock(&xhci->lock);
1230 }
1231 return 0;
1232}
1233
0f2a7930
SS
1234/*
1235 * This function handles all OS-owned events on the event ring. It may drop
1236 * xhci->lock between event processing (e.g. to pass up port status changes).
1237 */
b7258a4a 1238void xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
1239{
1240 union xhci_trb *event;
0f2a7930 1241 int update_ptrs = 1;
d0e96f5a 1242 int ret;
7f84eef0 1243
66e49d87 1244 xhci_dbg(xhci, "In %s\n", __func__);
7f84eef0
SS
1245 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
1246 xhci->error_bitmask |= 1 << 1;
1247 return;
1248 }
1249
1250 event = xhci->event_ring->dequeue;
1251 /* Does the HC or OS own the TRB? */
1252 if ((event->event_cmd.flags & TRB_CYCLE) !=
1253 xhci->event_ring->cycle_state) {
1254 xhci->error_bitmask |= 1 << 2;
1255 return;
1256 }
66e49d87 1257 xhci_dbg(xhci, "%s - OS owns TRB\n", __func__);
7f84eef0 1258
0f2a7930 1259 /* FIXME: Handle more event types. */
7f84eef0
SS
1260 switch ((event->event_cmd.flags & TRB_TYPE_BITMASK)) {
1261 case TRB_TYPE(TRB_COMPLETION):
66e49d87 1262 xhci_dbg(xhci, "%s - calling handle_cmd_completion\n", __func__);
7f84eef0 1263 handle_cmd_completion(xhci, &event->event_cmd);
66e49d87 1264 xhci_dbg(xhci, "%s - returned from handle_cmd_completion\n", __func__);
7f84eef0 1265 break;
0f2a7930 1266 case TRB_TYPE(TRB_PORT_STATUS):
66e49d87 1267 xhci_dbg(xhci, "%s - calling handle_port_status\n", __func__);
0f2a7930 1268 handle_port_status(xhci, event);
66e49d87 1269 xhci_dbg(xhci, "%s - returned from handle_port_status\n", __func__);
0f2a7930
SS
1270 update_ptrs = 0;
1271 break;
d0e96f5a 1272 case TRB_TYPE(TRB_TRANSFER):
66e49d87 1273 xhci_dbg(xhci, "%s - calling handle_tx_event\n", __func__);
d0e96f5a 1274 ret = handle_tx_event(xhci, &event->trans_event);
66e49d87 1275 xhci_dbg(xhci, "%s - returned from handle_tx_event\n", __func__);
d0e96f5a
SS
1276 if (ret < 0)
1277 xhci->error_bitmask |= 1 << 9;
1278 else
1279 update_ptrs = 0;
1280 break;
7f84eef0
SS
1281 default:
1282 xhci->error_bitmask |= 1 << 3;
1283 }
1284
0f2a7930
SS
1285 if (update_ptrs) {
1286 /* Update SW and HC event ring dequeue pointer */
1287 inc_deq(xhci, xhci->event_ring, true);
23e3be11 1288 xhci_set_hc_event_deq(xhci);
0f2a7930 1289 }
7f84eef0 1290 /* Are there more items on the event ring? */
b7258a4a 1291 xhci_handle_event(xhci);
7f84eef0
SS
1292}
1293
d0e96f5a
SS
1294/**** Endpoint Ring Operations ****/
1295
7f84eef0
SS
1296/*
1297 * Generic function for queueing a TRB on a ring.
1298 * The caller must have checked to make sure there's room on the ring.
1299 */
1300static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
1301 bool consumer,
1302 u32 field1, u32 field2, u32 field3, u32 field4)
1303{
1304 struct xhci_generic_trb *trb;
1305
1306 trb = &ring->enqueue->generic;
1307 trb->field[0] = field1;
1308 trb->field[1] = field2;
1309 trb->field[2] = field3;
1310 trb->field[3] = field4;
1311 inc_enq(xhci, ring, consumer);
1312}
1313
d0e96f5a
SS
1314/*
1315 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
1316 * FIXME allocate segments if the ring is full.
1317 */
1318static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
1319 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
1320{
1321 /* Make sure the endpoint has been added to xHC schedule */
1322 xhci_dbg(xhci, "Endpoint state = 0x%x\n", ep_state);
1323 switch (ep_state) {
1324 case EP_STATE_DISABLED:
1325 /*
1326 * USB core changed config/interfaces without notifying us,
1327 * or hardware is reporting the wrong state.
1328 */
1329 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
1330 return -ENOENT;
d0e96f5a 1331 case EP_STATE_ERROR:
c92bcfa7 1332 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
1333 /* FIXME event handling code for error needs to clear it */
1334 /* XXX not sure if this should be -ENOENT or not */
1335 return -EINVAL;
c92bcfa7
SS
1336 case EP_STATE_HALTED:
1337 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
1338 case EP_STATE_STOPPED:
1339 case EP_STATE_RUNNING:
1340 break;
1341 default:
1342 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
1343 /*
1344 * FIXME issue Configure Endpoint command to try to get the HC
1345 * back into a known state.
1346 */
1347 return -EINVAL;
1348 }
1349 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
1350 /* FIXME allocate more room */
1351 xhci_err(xhci, "ERROR no room on ep ring\n");
1352 return -ENOMEM;
1353 }
1354 return 0;
1355}
1356
23e3be11 1357static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
1358 struct xhci_virt_device *xdev,
1359 unsigned int ep_index,
1360 unsigned int num_trbs,
1361 struct urb *urb,
1362 struct xhci_td **td,
1363 gfp_t mem_flags)
1364{
1365 int ret;
d115b048 1366 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
d0e96f5a 1367 ret = prepare_ring(xhci, xdev->ep_rings[ep_index],
d115b048 1368 ep_ctx->ep_info & EP_STATE_MASK,
d0e96f5a
SS
1369 num_trbs, mem_flags);
1370 if (ret)
1371 return ret;
1372 *td = kzalloc(sizeof(struct xhci_td), mem_flags);
1373 if (!*td)
1374 return -ENOMEM;
1375 INIT_LIST_HEAD(&(*td)->td_list);
ae636747 1376 INIT_LIST_HEAD(&(*td)->cancelled_td_list);
d0e96f5a
SS
1377
1378 ret = usb_hcd_link_urb_to_ep(xhci_to_hcd(xhci), urb);
1379 if (unlikely(ret)) {
1380 kfree(*td);
1381 return ret;
1382 }
1383
1384 (*td)->urb = urb;
1385 urb->hcpriv = (void *) (*td);
1386 /* Add this TD to the tail of the endpoint ring's TD list */
1387 list_add_tail(&(*td)->td_list, &xdev->ep_rings[ep_index]->td_list);
ae636747
SS
1388 (*td)->start_seg = xdev->ep_rings[ep_index]->enq_seg;
1389 (*td)->first_trb = xdev->ep_rings[ep_index]->enqueue;
d0e96f5a
SS
1390
1391 return 0;
1392}
1393
23e3be11 1394static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
1395{
1396 int num_sgs, num_trbs, running_total, temp, i;
1397 struct scatterlist *sg;
1398
1399 sg = NULL;
1400 num_sgs = urb->num_sgs;
1401 temp = urb->transfer_buffer_length;
1402
1403 xhci_dbg(xhci, "count sg list trbs: \n");
1404 num_trbs = 0;
1405 for_each_sg(urb->sg->sg, sg, num_sgs, i) {
1406 unsigned int previous_total_trbs = num_trbs;
1407 unsigned int len = sg_dma_len(sg);
1408
1409 /* Scatter gather list entries may cross 64KB boundaries */
1410 running_total = TRB_MAX_BUFF_SIZE -
1411 (sg_dma_address(sg) & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1412 if (running_total != 0)
1413 num_trbs++;
1414
1415 /* How many more 64KB chunks to transfer, how many more TRBs? */
1416 while (running_total < sg_dma_len(sg)) {
1417 num_trbs++;
1418 running_total += TRB_MAX_BUFF_SIZE;
1419 }
700e2052
GKH
1420 xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
1421 i, (unsigned long long)sg_dma_address(sg),
1422 len, len, num_trbs - previous_total_trbs);
8a96c052
SS
1423
1424 len = min_t(int, len, temp);
1425 temp -= len;
1426 if (temp == 0)
1427 break;
1428 }
1429 xhci_dbg(xhci, "\n");
1430 if (!in_interrupt())
1431 dev_dbg(&urb->dev->dev, "ep %#x - urb len = %d, sglist used, num_trbs = %d\n",
1432 urb->ep->desc.bEndpointAddress,
1433 urb->transfer_buffer_length,
1434 num_trbs);
1435 return num_trbs;
1436}
1437
23e3be11 1438static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
1439{
1440 if (num_trbs != 0)
1441 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
1442 "TRBs, %d left\n", __func__,
1443 urb->ep->desc.bEndpointAddress, num_trbs);
1444 if (running_total != urb->transfer_buffer_length)
1445 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
1446 "queued %#x (%d), asked for %#x (%d)\n",
1447 __func__,
1448 urb->ep->desc.bEndpointAddress,
1449 running_total, running_total,
1450 urb->transfer_buffer_length,
1451 urb->transfer_buffer_length);
1452}
1453
23e3be11 1454static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
8a96c052
SS
1455 unsigned int ep_index, int start_cycle,
1456 struct xhci_generic_trb *start_trb, struct xhci_td *td)
1457{
8a96c052
SS
1458 /*
1459 * Pass all the TRBs to the hardware at once and make sure this write
1460 * isn't reordered.
1461 */
1462 wmb();
1463 start_trb->field[3] |= start_cycle;
ae636747 1464 ring_ep_doorbell(xhci, slot_id, ep_index);
8a96c052
SS
1465}
1466
23e3be11 1467static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
1468 struct urb *urb, int slot_id, unsigned int ep_index)
1469{
1470 struct xhci_ring *ep_ring;
1471 unsigned int num_trbs;
1472 struct xhci_td *td;
1473 struct scatterlist *sg;
1474 int num_sgs;
1475 int trb_buff_len, this_sg_len, running_total;
1476 bool first_trb;
1477 u64 addr;
1478
1479 struct xhci_generic_trb *start_trb;
1480 int start_cycle;
1481
1482 ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
1483 num_trbs = count_sg_trbs_needed(xhci, urb);
1484 num_sgs = urb->num_sgs;
1485
23e3be11 1486 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
8a96c052
SS
1487 ep_index, num_trbs, urb, &td, mem_flags);
1488 if (trb_buff_len < 0)
1489 return trb_buff_len;
1490 /*
1491 * Don't give the first TRB to the hardware (by toggling the cycle bit)
1492 * until we've finished creating all the other TRBs. The ring's cycle
1493 * state may change as we enqueue the other TRBs, so save it too.
1494 */
1495 start_trb = &ep_ring->enqueue->generic;
1496 start_cycle = ep_ring->cycle_state;
1497
1498 running_total = 0;
1499 /*
1500 * How much data is in the first TRB?
1501 *
1502 * There are three forces at work for TRB buffer pointers and lengths:
1503 * 1. We don't want to walk off the end of this sg-list entry buffer.
1504 * 2. The transfer length that the driver requested may be smaller than
1505 * the amount of memory allocated for this scatter-gather list.
1506 * 3. TRBs buffers can't cross 64KB boundaries.
1507 */
1508 sg = urb->sg->sg;
1509 addr = (u64) sg_dma_address(sg);
1510 this_sg_len = sg_dma_len(sg);
1511 trb_buff_len = TRB_MAX_BUFF_SIZE -
1512 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1513 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
1514 if (trb_buff_len > urb->transfer_buffer_length)
1515 trb_buff_len = urb->transfer_buffer_length;
1516 xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
1517 trb_buff_len);
1518
1519 first_trb = true;
1520 /* Queue the first TRB, even if it's zero-length */
1521 do {
1522 u32 field = 0;
f9dc68fe 1523 u32 length_field = 0;
8a96c052
SS
1524
1525 /* Don't change the cycle bit of the first TRB until later */
1526 if (first_trb)
1527 first_trb = false;
1528 else
1529 field |= ep_ring->cycle_state;
1530
1531 /* Chain all the TRBs together; clear the chain bit in the last
1532 * TRB to indicate it's the last TRB in the chain.
1533 */
1534 if (num_trbs > 1) {
1535 field |= TRB_CHAIN;
1536 } else {
1537 /* FIXME - add check for ZERO_PACKET flag before this */
1538 td->last_trb = ep_ring->enqueue;
1539 field |= TRB_IOC;
1540 }
1541 xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
1542 "64KB boundary at %#x, end dma = %#x\n",
1543 (unsigned int) addr, trb_buff_len, trb_buff_len,
1544 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
1545 (unsigned int) addr + trb_buff_len);
1546 if (TRB_MAX_BUFF_SIZE -
1547 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)) < trb_buff_len) {
1548 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
1549 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
1550 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
1551 (unsigned int) addr + trb_buff_len);
1552 }
f9dc68fe
SS
1553 length_field = TRB_LEN(trb_buff_len) |
1554 TD_REMAINDER(urb->transfer_buffer_length - running_total) |
1555 TRB_INTR_TARGET(0);
8a96c052 1556 queue_trb(xhci, ep_ring, false,
8e595a5d
SS
1557 lower_32_bits(addr),
1558 upper_32_bits(addr),
f9dc68fe 1559 length_field,
8a96c052
SS
1560 /* We always want to know if the TRB was short,
1561 * or we won't get an event when it completes.
1562 * (Unless we use event data TRBs, which are a
1563 * waste of space and HC resources.)
1564 */
1565 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
1566 --num_trbs;
1567 running_total += trb_buff_len;
1568
1569 /* Calculate length for next transfer --
1570 * Are we done queueing all the TRBs for this sg entry?
1571 */
1572 this_sg_len -= trb_buff_len;
1573 if (this_sg_len == 0) {
1574 --num_sgs;
1575 if (num_sgs == 0)
1576 break;
1577 sg = sg_next(sg);
1578 addr = (u64) sg_dma_address(sg);
1579 this_sg_len = sg_dma_len(sg);
1580 } else {
1581 addr += trb_buff_len;
1582 }
1583
1584 trb_buff_len = TRB_MAX_BUFF_SIZE -
1585 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1586 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
1587 if (running_total + trb_buff_len > urb->transfer_buffer_length)
1588 trb_buff_len =
1589 urb->transfer_buffer_length - running_total;
1590 } while (running_total < urb->transfer_buffer_length);
1591
1592 check_trb_math(urb, num_trbs, running_total);
1593 giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
1594 return 0;
1595}
1596
b10de142 1597/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 1598int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
1599 struct urb *urb, int slot_id, unsigned int ep_index)
1600{
1601 struct xhci_ring *ep_ring;
1602 struct xhci_td *td;
1603 int num_trbs;
1604 struct xhci_generic_trb *start_trb;
1605 bool first_trb;
1606 int start_cycle;
f9dc68fe 1607 u32 field, length_field;
b10de142
SS
1608
1609 int running_total, trb_buff_len, ret;
1610 u64 addr;
1611
8a96c052
SS
1612 if (urb->sg)
1613 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
1614
b10de142
SS
1615 ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
1616
1617 num_trbs = 0;
1618 /* How much data is (potentially) left before the 64KB boundary? */
1619 running_total = TRB_MAX_BUFF_SIZE -
1620 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1621
1622 /* If there's some data on this 64KB chunk, or we have to send a
1623 * zero-length transfer, we need at least one TRB
1624 */
1625 if (running_total != 0 || urb->transfer_buffer_length == 0)
1626 num_trbs++;
1627 /* How many more 64KB chunks to transfer, how many more TRBs? */
1628 while (running_total < urb->transfer_buffer_length) {
1629 num_trbs++;
1630 running_total += TRB_MAX_BUFF_SIZE;
1631 }
1632 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
1633
1634 if (!in_interrupt())
700e2052 1635 dev_dbg(&urb->dev->dev, "ep %#x - urb len = %#x (%d), addr = %#llx, num_trbs = %d\n",
b10de142 1636 urb->ep->desc.bEndpointAddress,
8a96c052
SS
1637 urb->transfer_buffer_length,
1638 urb->transfer_buffer_length,
700e2052 1639 (unsigned long long)urb->transfer_dma,
b10de142 1640 num_trbs);
8a96c052 1641
23e3be11 1642 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
b10de142
SS
1643 num_trbs, urb, &td, mem_flags);
1644 if (ret < 0)
1645 return ret;
1646
1647 /*
1648 * Don't give the first TRB to the hardware (by toggling the cycle bit)
1649 * until we've finished creating all the other TRBs. The ring's cycle
1650 * state may change as we enqueue the other TRBs, so save it too.
1651 */
1652 start_trb = &ep_ring->enqueue->generic;
1653 start_cycle = ep_ring->cycle_state;
1654
1655 running_total = 0;
1656 /* How much data is in the first TRB? */
1657 addr = (u64) urb->transfer_dma;
1658 trb_buff_len = TRB_MAX_BUFF_SIZE -
1659 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1660 if (urb->transfer_buffer_length < trb_buff_len)
1661 trb_buff_len = urb->transfer_buffer_length;
1662
1663 first_trb = true;
1664
1665 /* Queue the first TRB, even if it's zero-length */
1666 do {
1667 field = 0;
1668
1669 /* Don't change the cycle bit of the first TRB until later */
1670 if (first_trb)
1671 first_trb = false;
1672 else
1673 field |= ep_ring->cycle_state;
1674
1675 /* Chain all the TRBs together; clear the chain bit in the last
1676 * TRB to indicate it's the last TRB in the chain.
1677 */
1678 if (num_trbs > 1) {
1679 field |= TRB_CHAIN;
1680 } else {
1681 /* FIXME - add check for ZERO_PACKET flag before this */
1682 td->last_trb = ep_ring->enqueue;
1683 field |= TRB_IOC;
1684 }
f9dc68fe
SS
1685 length_field = TRB_LEN(trb_buff_len) |
1686 TD_REMAINDER(urb->transfer_buffer_length - running_total) |
1687 TRB_INTR_TARGET(0);
b10de142 1688 queue_trb(xhci, ep_ring, false,
8e595a5d
SS
1689 lower_32_bits(addr),
1690 upper_32_bits(addr),
f9dc68fe 1691 length_field,
b10de142
SS
1692 /* We always want to know if the TRB was short,
1693 * or we won't get an event when it completes.
1694 * (Unless we use event data TRBs, which are a
1695 * waste of space and HC resources.)
1696 */
1697 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
1698 --num_trbs;
1699 running_total += trb_buff_len;
1700
1701 /* Calculate length for next transfer */
1702 addr += trb_buff_len;
1703 trb_buff_len = urb->transfer_buffer_length - running_total;
1704 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
1705 trb_buff_len = TRB_MAX_BUFF_SIZE;
1706 } while (running_total < urb->transfer_buffer_length);
1707
8a96c052
SS
1708 check_trb_math(urb, num_trbs, running_total);
1709 giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
b10de142
SS
1710 return 0;
1711}
1712
d0e96f5a 1713/* Caller must have locked xhci->lock */
23e3be11 1714int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
1715 struct urb *urb, int slot_id, unsigned int ep_index)
1716{
1717 struct xhci_ring *ep_ring;
1718 int num_trbs;
1719 int ret;
1720 struct usb_ctrlrequest *setup;
1721 struct xhci_generic_trb *start_trb;
1722 int start_cycle;
f9dc68fe 1723 u32 field, length_field;
d0e96f5a
SS
1724 struct xhci_td *td;
1725
1726 ep_ring = xhci->devs[slot_id]->ep_rings[ep_index];
1727
1728 /*
1729 * Need to copy setup packet into setup TRB, so we can't use the setup
1730 * DMA address.
1731 */
1732 if (!urb->setup_packet)
1733 return -EINVAL;
1734
1735 if (!in_interrupt())
1736 xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
1737 slot_id, ep_index);
1738 /* 1 TRB for setup, 1 for status */
1739 num_trbs = 2;
1740 /*
1741 * Don't need to check if we need additional event data and normal TRBs,
1742 * since data in control transfers will never get bigger than 16MB
1743 * XXX: can we get a buffer that crosses 64KB boundaries?
1744 */
1745 if (urb->transfer_buffer_length > 0)
1746 num_trbs++;
23e3be11 1747 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, num_trbs,
d0e96f5a
SS
1748 urb, &td, mem_flags);
1749 if (ret < 0)
1750 return ret;
1751
1752 /*
1753 * Don't give the first TRB to the hardware (by toggling the cycle bit)
1754 * until we've finished creating all the other TRBs. The ring's cycle
1755 * state may change as we enqueue the other TRBs, so save it too.
1756 */
1757 start_trb = &ep_ring->enqueue->generic;
1758 start_cycle = ep_ring->cycle_state;
1759
1760 /* Queue setup TRB - see section 6.4.1.2.1 */
1761 /* FIXME better way to translate setup_packet into two u32 fields? */
1762 setup = (struct usb_ctrlrequest *) urb->setup_packet;
1763 queue_trb(xhci, ep_ring, false,
1764 /* FIXME endianness is probably going to bite my ass here. */
1765 setup->bRequestType | setup->bRequest << 8 | setup->wValue << 16,
1766 setup->wIndex | setup->wLength << 16,
1767 TRB_LEN(8) | TRB_INTR_TARGET(0),
1768 /* Immediate data in pointer */
1769 TRB_IDT | TRB_TYPE(TRB_SETUP));
1770
1771 /* If there's data, queue data TRBs */
1772 field = 0;
f9dc68fe
SS
1773 length_field = TRB_LEN(urb->transfer_buffer_length) |
1774 TD_REMAINDER(urb->transfer_buffer_length) |
1775 TRB_INTR_TARGET(0);
d0e96f5a
SS
1776 if (urb->transfer_buffer_length > 0) {
1777 if (setup->bRequestType & USB_DIR_IN)
1778 field |= TRB_DIR_IN;
1779 queue_trb(xhci, ep_ring, false,
1780 lower_32_bits(urb->transfer_dma),
1781 upper_32_bits(urb->transfer_dma),
f9dc68fe 1782 length_field,
d0e96f5a
SS
1783 /* Event on short tx */
1784 field | TRB_ISP | TRB_TYPE(TRB_DATA) | ep_ring->cycle_state);
1785 }
1786
1787 /* Save the DMA address of the last TRB in the TD */
1788 td->last_trb = ep_ring->enqueue;
1789
1790 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
1791 /* If the device sent data, the status stage is an OUT transfer */
1792 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
1793 field = 0;
1794 else
1795 field = TRB_DIR_IN;
1796 queue_trb(xhci, ep_ring, false,
1797 0,
1798 0,
1799 TRB_INTR_TARGET(0),
1800 /* Event on completion */
1801 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
1802
8a96c052 1803 giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
d0e96f5a
SS
1804 return 0;
1805}
1806
1807/**** Command Ring Operations ****/
1808
7f84eef0
SS
1809/* Generic function for queueing a command TRB on the command ring */
1810static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2, u32 field3, u32 field4)
1811{
1812 if (!room_on_ring(xhci, xhci->cmd_ring, 1)) {
1813 if (!in_interrupt())
1814 xhci_err(xhci, "ERR: No room for command on command ring\n");
1815 return -ENOMEM;
1816 }
1817 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
1818 field4 | xhci->cmd_ring->cycle_state);
1819 return 0;
1820}
1821
1822/* Queue a no-op command on the command ring */
1823static int queue_cmd_noop(struct xhci_hcd *xhci)
1824{
1825 return queue_command(xhci, 0, 0, 0, TRB_TYPE(TRB_CMD_NOOP));
1826}
1827
1828/*
1829 * Place a no-op command on the command ring to test the command and
1830 * event ring.
1831 */
23e3be11 1832void *xhci_setup_one_noop(struct xhci_hcd *xhci)
7f84eef0
SS
1833{
1834 if (queue_cmd_noop(xhci) < 0)
1835 return NULL;
1836 xhci->noops_submitted++;
23e3be11 1837 return xhci_ring_cmd_db;
7f84eef0 1838}
3ffbba95
SS
1839
1840/* Queue a slot enable or disable request on the command ring */
23e3be11 1841int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3ffbba95
SS
1842{
1843 return queue_command(xhci, 0, 0, 0,
1844 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id));
1845}
1846
1847/* Queue an address device command TRB */
23e3be11
SS
1848int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1849 u32 slot_id)
3ffbba95 1850{
8e595a5d
SS
1851 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
1852 upper_32_bits(in_ctx_ptr), 0,
3ffbba95
SS
1853 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id));
1854}
f94e0186
SS
1855
1856/* Queue a configure endpoint command TRB */
23e3be11
SS
1857int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1858 u32 slot_id)
f94e0186 1859{
8e595a5d
SS
1860 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
1861 upper_32_bits(in_ctx_ptr), 0,
f94e0186
SS
1862 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id));
1863}
ae636747 1864
f2217e8e
SS
1865/* Queue an evaluate context command TRB */
1866int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1867 u32 slot_id)
1868{
1869 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
1870 upper_32_bits(in_ctx_ptr), 0,
1871 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id));
1872}
1873
23e3be11 1874int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
ae636747
SS
1875 unsigned int ep_index)
1876{
1877 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
1878 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
1879 u32 type = TRB_TYPE(TRB_STOP_RING);
1880
1881 return queue_command(xhci, 0, 0, 0,
1882 trb_slot_id | trb_ep_index | type);
1883}
1884
1885/* Set Transfer Ring Dequeue Pointer command.
1886 * This should not be used for endpoints that have streams enabled.
1887 */
1888static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
1889 unsigned int ep_index, struct xhci_segment *deq_seg,
1890 union xhci_trb *deq_ptr, u32 cycle_state)
1891{
1892 dma_addr_t addr;
1893 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
1894 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
1895 u32 type = TRB_TYPE(TRB_SET_DEQ);
1896
23e3be11 1897 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
c92bcfa7 1898 if (addr == 0) {
ae636747 1899 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052
GKH
1900 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
1901 deq_seg, deq_ptr);
c92bcfa7
SS
1902 return 0;
1903 }
8e595a5d
SS
1904 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
1905 upper_32_bits(addr), 0,
ae636747
SS
1906 trb_slot_id | trb_ep_index | type);
1907}
a1587d97
SS
1908
1909int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
1910 unsigned int ep_index)
1911{
1912 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
1913 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
1914 u32 type = TRB_TYPE(TRB_RESET_EP);
1915
1916 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type);
1917}
This page took 0.142548 seconds and 5 git commands to generate.