USB: xhci: Re-purpose xhci_quiesce().
[deliverable/linux.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
7f84eef0
SS
68#include "xhci.h"
69
70/*
71 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
72 * address of the TRB.
73 */
23e3be11 74dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
75 union xhci_trb *trb)
76{
6071d836 77 unsigned long segment_offset;
7f84eef0 78
6071d836 79 if (!seg || !trb || trb < seg->trbs)
7f84eef0 80 return 0;
6071d836
SS
81 /* offset in TRBs */
82 segment_offset = trb - seg->trbs;
83 if (segment_offset > TRBS_PER_SEGMENT)
7f84eef0 84 return 0;
6071d836 85 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
86}
87
88/* Does this link TRB point to the first segment in a ring,
89 * or was the previous TRB the last TRB on the last segment in the ERST?
90 */
91static inline bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
92 struct xhci_segment *seg, union xhci_trb *trb)
93{
94 if (ring == xhci->event_ring)
95 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
96 (seg->next == xhci->event_ring->first_seg);
97 else
98 return trb->link.control & LINK_TOGGLE;
99}
100
101/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
102 * segment? I.e. would the updated event TRB pointer step off the end of the
103 * event seg?
104 */
105static inline int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
106 struct xhci_segment *seg, union xhci_trb *trb)
107{
108 if (ring == xhci->event_ring)
109 return trb == &seg->trbs[TRBS_PER_SEGMENT];
110 else
111 return (trb->link.control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK);
112}
113
ae636747
SS
114/* Updates trb to point to the next TRB in the ring, and updates seg if the next
115 * TRB is in a new segment. This does not skip over link TRBs, and it does not
116 * effect the ring dequeue or enqueue pointers.
117 */
118static void next_trb(struct xhci_hcd *xhci,
119 struct xhci_ring *ring,
120 struct xhci_segment **seg,
121 union xhci_trb **trb)
122{
123 if (last_trb(xhci, ring, *seg, *trb)) {
124 *seg = (*seg)->next;
125 *trb = ((*seg)->trbs);
126 } else {
127 *trb = (*trb)++;
128 }
129}
130
7f84eef0
SS
131/*
132 * See Cycle bit rules. SW is the consumer for the event ring only.
133 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
134 */
135static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
136{
137 union xhci_trb *next = ++(ring->dequeue);
66e49d87 138 unsigned long long addr;
7f84eef0
SS
139
140 ring->deq_updates++;
141 /* Update the dequeue pointer further if that was a link TRB or we're at
142 * the end of an event ring segment (which doesn't have link TRBS)
143 */
144 while (last_trb(xhci, ring, ring->deq_seg, next)) {
145 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
146 ring->cycle_state = (ring->cycle_state ? 0 : 1);
147 if (!in_interrupt())
700e2052
GKH
148 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
149 ring,
7f84eef0
SS
150 (unsigned int) ring->cycle_state);
151 }
152 ring->deq_seg = ring->deq_seg->next;
153 ring->dequeue = ring->deq_seg->trbs;
154 next = ring->dequeue;
155 }
66e49d87
SS
156 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
157 if (ring == xhci->event_ring)
158 xhci_dbg(xhci, "Event ring deq = 0x%llx (DMA)\n", addr);
159 else if (ring == xhci->cmd_ring)
160 xhci_dbg(xhci, "Command ring deq = 0x%llx (DMA)\n", addr);
161 else
162 xhci_dbg(xhci, "Ring deq = 0x%llx (DMA)\n", addr);
7f84eef0
SS
163}
164
165/*
166 * See Cycle bit rules. SW is the consumer for the event ring only.
167 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
168 *
169 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
170 * chain bit is set), then set the chain bit in all the following link TRBs.
171 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
172 * have their chain bit cleared (so that each Link TRB is a separate TD).
173 *
174 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
175 * set, but other sections talk about dealing with the chain bit set. This was
176 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
177 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
7f84eef0
SS
178 */
179static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
180{
181 u32 chain;
182 union xhci_trb *next;
66e49d87 183 unsigned long long addr;
7f84eef0
SS
184
185 chain = ring->enqueue->generic.field[3] & TRB_CHAIN;
186 next = ++(ring->enqueue);
187
188 ring->enq_updates++;
189 /* Update the dequeue pointer further if that was a link TRB or we're at
190 * the end of an event ring segment (which doesn't have link TRBS)
191 */
192 while (last_trb(xhci, ring, ring->enq_seg, next)) {
193 if (!consumer) {
194 if (ring != xhci->event_ring) {
b0567b3f
SS
195 /* If we're not dealing with 0.95 hardware,
196 * carry over the chain bit of the previous TRB
197 * (which may mean the chain bit is cleared).
198 */
199 if (!xhci_link_trb_quirk(xhci)) {
200 next->link.control &= ~TRB_CHAIN;
201 next->link.control |= chain;
202 }
7f84eef0 203 /* Give this link TRB to the hardware */
b7116ebc 204 wmb();
7f84eef0
SS
205 if (next->link.control & TRB_CYCLE)
206 next->link.control &= (u32) ~TRB_CYCLE;
207 else
208 next->link.control |= (u32) TRB_CYCLE;
7f84eef0
SS
209 }
210 /* Toggle the cycle bit after the last ring segment. */
211 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
212 ring->cycle_state = (ring->cycle_state ? 0 : 1);
213 if (!in_interrupt())
700e2052
GKH
214 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
215 ring,
7f84eef0
SS
216 (unsigned int) ring->cycle_state);
217 }
218 }
219 ring->enq_seg = ring->enq_seg->next;
220 ring->enqueue = ring->enq_seg->trbs;
221 next = ring->enqueue;
222 }
66e49d87
SS
223 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
224 if (ring == xhci->event_ring)
225 xhci_dbg(xhci, "Event ring enq = 0x%llx (DMA)\n", addr);
226 else if (ring == xhci->cmd_ring)
227 xhci_dbg(xhci, "Command ring enq = 0x%llx (DMA)\n", addr);
228 else
229 xhci_dbg(xhci, "Ring enq = 0x%llx (DMA)\n", addr);
7f84eef0
SS
230}
231
232/*
233 * Check to see if there's room to enqueue num_trbs on the ring. See rules
234 * above.
235 * FIXME: this would be simpler and faster if we just kept track of the number
236 * of free TRBs in a ring.
237 */
238static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
239 unsigned int num_trbs)
240{
241 int i;
242 union xhci_trb *enq = ring->enqueue;
243 struct xhci_segment *enq_seg = ring->enq_seg;
244
245 /* Check if ring is empty */
246 if (enq == ring->dequeue)
247 return 1;
248 /* Make sure there's an extra empty TRB available */
249 for (i = 0; i <= num_trbs; ++i) {
250 if (enq == ring->dequeue)
251 return 0;
252 enq++;
253 while (last_trb(xhci, ring, enq_seg, enq)) {
254 enq_seg = enq_seg->next;
255 enq = enq_seg->trbs;
256 }
257 }
258 return 1;
259}
260
23e3be11 261void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
7f84eef0 262{
8e595a5d 263 u64 temp;
7f84eef0
SS
264 dma_addr_t deq;
265
23e3be11 266 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
7f84eef0
SS
267 xhci->event_ring->dequeue);
268 if (deq == 0 && !in_interrupt())
269 xhci_warn(xhci, "WARN something wrong with SW event ring "
270 "dequeue ptr.\n");
271 /* Update HC event ring dequeue pointer */
8e595a5d 272 temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
7f84eef0 273 temp &= ERST_PTR_MASK;
2d83109b
SS
274 /* Don't clear the EHB bit (which is RW1C) because
275 * there might be more events to service.
276 */
277 temp &= ~ERST_EHB;
66e49d87 278 xhci_dbg(xhci, "// Write event ring dequeue pointer, preserving EHB bit\n");
8e595a5d
SS
279 xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
280 &xhci->ir_set->erst_dequeue);
7f84eef0
SS
281}
282
283/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 284void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0
SS
285{
286 u32 temp;
287
288 xhci_dbg(xhci, "// Ding dong!\n");
289 temp = xhci_readl(xhci, &xhci->dba->doorbell[0]) & DB_MASK;
290 xhci_writel(xhci, temp | DB_TARGET_HOST, &xhci->dba->doorbell[0]);
291 /* Flush PCI posted writes */
292 xhci_readl(xhci, &xhci->dba->doorbell[0]);
293}
294
ae636747
SS
295static void ring_ep_doorbell(struct xhci_hcd *xhci,
296 unsigned int slot_id,
297 unsigned int ep_index)
298{
63a0d9ab
SS
299 struct xhci_virt_ep *ep;
300 unsigned int ep_state;
ae636747
SS
301 u32 field;
302 __u32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
303
63a0d9ab
SS
304 ep = &xhci->devs[slot_id]->eps[ep_index];
305 ep_state = ep->ep_state;
ae636747
SS
306 /* Don't ring the doorbell for this endpoint if there are pending
307 * cancellations because the we don't want to interrupt processing.
308 */
678539cf 309 if (!(ep_state & EP_HALT_PENDING) && !(ep_state & SET_DEQ_PENDING)
63a0d9ab 310 && !(ep_state & EP_HALTED)) {
ae636747
SS
311 field = xhci_readl(xhci, db_addr) & DB_MASK;
312 xhci_writel(xhci, field | EPI_TO_DB(ep_index), db_addr);
313 /* Flush PCI posted writes - FIXME Matthew Wilcox says this
314 * isn't time-critical and we shouldn't make the CPU wait for
315 * the flush.
316 */
317 xhci_readl(xhci, db_addr);
318 }
319}
320
321/*
322 * Find the segment that trb is in. Start searching in start_seg.
323 * If we must move past a segment that has a link TRB with a toggle cycle state
324 * bit set, then we will toggle the value pointed at by cycle_state.
325 */
326static struct xhci_segment *find_trb_seg(
327 struct xhci_segment *start_seg,
328 union xhci_trb *trb, int *cycle_state)
329{
330 struct xhci_segment *cur_seg = start_seg;
331 struct xhci_generic_trb *generic_trb;
332
333 while (cur_seg->trbs > trb ||
334 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
335 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
336 if (TRB_TYPE(generic_trb->field[3]) == TRB_LINK &&
337 (generic_trb->field[3] & LINK_TOGGLE))
338 *cycle_state = ~(*cycle_state) & 0x1;
339 cur_seg = cur_seg->next;
340 if (cur_seg == start_seg)
341 /* Looped over the entire list. Oops! */
342 return 0;
343 }
344 return cur_seg;
345}
346
ae636747
SS
347/*
348 * Move the xHC's endpoint ring dequeue pointer past cur_td.
349 * Record the new state of the xHC's endpoint ring dequeue segment,
350 * dequeue pointer, and new consumer cycle state in state.
351 * Update our internal representation of the ring's dequeue pointer.
352 *
353 * We do this in three jumps:
354 * - First we update our new ring state to be the same as when the xHC stopped.
355 * - Then we traverse the ring to find the segment that contains
356 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
357 * any link TRBs with the toggle cycle bit set.
358 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
359 * if we've moved it past a link TRB with the toggle cycle bit set.
360 */
c92bcfa7 361void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 362 unsigned int slot_id, unsigned int ep_index,
c92bcfa7 363 struct xhci_td *cur_td, struct xhci_dequeue_state *state)
ae636747
SS
364{
365 struct xhci_virt_device *dev = xhci->devs[slot_id];
63a0d9ab 366 struct xhci_ring *ep_ring = dev->eps[ep_index].ring;
ae636747 367 struct xhci_generic_trb *trb;
d115b048 368 struct xhci_ep_ctx *ep_ctx;
c92bcfa7 369 dma_addr_t addr;
ae636747
SS
370
371 state->new_cycle_state = 0;
c92bcfa7 372 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
ae636747 373 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
63a0d9ab 374 dev->eps[ep_index].stopped_trb,
ae636747
SS
375 &state->new_cycle_state);
376 if (!state->new_deq_seg)
377 BUG();
378 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
c92bcfa7 379 xhci_dbg(xhci, "Finding endpoint context\n");
d115b048
JY
380 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
381 state->new_cycle_state = 0x1 & ep_ctx->deq;
ae636747
SS
382
383 state->new_deq_ptr = cur_td->last_trb;
c92bcfa7 384 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
ae636747
SS
385 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
386 state->new_deq_ptr,
387 &state->new_cycle_state);
388 if (!state->new_deq_seg)
389 BUG();
390
391 trb = &state->new_deq_ptr->generic;
392 if (TRB_TYPE(trb->field[3]) == TRB_LINK &&
393 (trb->field[3] & LINK_TOGGLE))
394 state->new_cycle_state = ~(state->new_cycle_state) & 0x1;
395 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
396
397 /* Don't update the ring cycle state for the producer (us). */
c92bcfa7
SS
398 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
399 state->new_deq_seg);
400 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
401 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
402 (unsigned long long) addr);
403 xhci_dbg(xhci, "Setting dequeue pointer in internal ring state.\n");
ae636747
SS
404 ep_ring->dequeue = state->new_deq_ptr;
405 ep_ring->deq_seg = state->new_deq_seg;
406}
407
23e3be11 408static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
ae636747
SS
409 struct xhci_td *cur_td)
410{
411 struct xhci_segment *cur_seg;
412 union xhci_trb *cur_trb;
413
414 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
415 true;
416 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
417 if ((cur_trb->generic.field[3] & TRB_TYPE_BITMASK) ==
418 TRB_TYPE(TRB_LINK)) {
419 /* Unchain any chained Link TRBs, but
420 * leave the pointers intact.
421 */
422 cur_trb->generic.field[3] &= ~TRB_CHAIN;
423 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
700e2052
GKH
424 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
425 "in seg %p (0x%llx dma)\n",
426 cur_trb,
23e3be11 427 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
428 cur_seg,
429 (unsigned long long)cur_seg->dma);
ae636747
SS
430 } else {
431 cur_trb->generic.field[0] = 0;
432 cur_trb->generic.field[1] = 0;
433 cur_trb->generic.field[2] = 0;
434 /* Preserve only the cycle bit of this TRB */
435 cur_trb->generic.field[3] &= TRB_CYCLE;
436 cur_trb->generic.field[3] |= TRB_TYPE(TRB_TR_NOOP);
700e2052
GKH
437 xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
438 "in seg %p (0x%llx dma)\n",
439 cur_trb,
23e3be11 440 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
441 cur_seg,
442 (unsigned long long)cur_seg->dma);
ae636747
SS
443 }
444 if (cur_trb == cur_td->last_trb)
445 break;
446 }
447}
448
449static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
450 unsigned int ep_index, struct xhci_segment *deq_seg,
451 union xhci_trb *deq_ptr, u32 cycle_state);
452
c92bcfa7 453void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab
SS
454 unsigned int slot_id, unsigned int ep_index,
455 struct xhci_dequeue_state *deq_state)
c92bcfa7 456{
63a0d9ab
SS
457 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
458
c92bcfa7
SS
459 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
460 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
461 deq_state->new_deq_seg,
462 (unsigned long long)deq_state->new_deq_seg->dma,
463 deq_state->new_deq_ptr,
464 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
465 deq_state->new_cycle_state);
466 queue_set_tr_deq(xhci, slot_id, ep_index,
467 deq_state->new_deq_seg,
468 deq_state->new_deq_ptr,
469 (u32) deq_state->new_cycle_state);
470 /* Stop the TD queueing code from ringing the doorbell until
471 * this command completes. The HC won't set the dequeue pointer
472 * if the ring is running, and ringing the doorbell starts the
473 * ring running.
474 */
63a0d9ab 475 ep->ep_state |= SET_DEQ_PENDING;
c92bcfa7
SS
476}
477
ae636747
SS
478/*
479 * When we get a command completion for a Stop Endpoint Command, we need to
480 * unlink any cancelled TDs from the ring. There are two ways to do that:
481 *
482 * 1. If the HW was in the middle of processing the TD that needs to be
483 * cancelled, then we must move the ring's dequeue pointer past the last TRB
484 * in the TD with a Set Dequeue Pointer Command.
485 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
486 * bit cleared) so that the HW will skip over them.
487 */
488static void handle_stopped_endpoint(struct xhci_hcd *xhci,
489 union xhci_trb *trb)
490{
491 unsigned int slot_id;
492 unsigned int ep_index;
493 struct xhci_ring *ep_ring;
63a0d9ab 494 struct xhci_virt_ep *ep;
ae636747
SS
495 struct list_head *entry;
496 struct xhci_td *cur_td = 0;
497 struct xhci_td *last_unlinked_td;
498
c92bcfa7 499 struct xhci_dequeue_state deq_state;
ae636747
SS
500#ifdef CONFIG_USB_HCD_STAT
501 ktime_t stop_time = ktime_get();
502#endif
503
504 memset(&deq_state, 0, sizeof(deq_state));
505 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
506 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
63a0d9ab
SS
507 ep = &xhci->devs[slot_id]->eps[ep_index];
508 ep_ring = ep->ring;
ae636747 509
678539cf
SS
510 if (list_empty(&ep->cancelled_td_list)) {
511 ep->ep_state &= ~EP_HALT_PENDING;
512 ring_ep_doorbell(xhci, slot_id, ep_index);
ae636747 513 return;
678539cf 514 }
ae636747
SS
515
516 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
517 * We have the xHCI lock, so nothing can modify this list until we drop
518 * it. We're also in the event handler, so we can't get re-interrupted
519 * if another Stop Endpoint command completes
520 */
63a0d9ab 521 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 522 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
700e2052
GKH
523 xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
524 cur_td->first_trb,
23e3be11 525 (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
ae636747
SS
526 /*
527 * If we stopped on the TD we need to cancel, then we have to
528 * move the xHC endpoint ring dequeue pointer past this TD.
529 */
63a0d9ab 530 if (cur_td == ep->stopped_td)
c92bcfa7 531 xhci_find_new_dequeue_state(xhci, slot_id, ep_index, cur_td,
ae636747
SS
532 &deq_state);
533 else
534 td_to_noop(xhci, ep_ring, cur_td);
535 /*
536 * The event handler won't see a completion for this TD anymore,
537 * so remove it from the endpoint ring's TD list. Keep it in
538 * the cancelled TD list for URB completion later.
539 */
540 list_del(&cur_td->td_list);
ae636747
SS
541 }
542 last_unlinked_td = cur_td;
678539cf 543 ep->ep_state &= ~EP_HALT_PENDING;
ae636747
SS
544
545 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
546 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
63a0d9ab 547 xhci_queue_new_dequeue_state(xhci,
c92bcfa7 548 slot_id, ep_index, &deq_state);
ac9d8fe7 549 xhci_ring_cmd_db(xhci);
ae636747
SS
550 } else {
551 /* Otherwise just ring the doorbell to restart the ring */
552 ring_ep_doorbell(xhci, slot_id, ep_index);
553 }
554
555 /*
556 * Drop the lock and complete the URBs in the cancelled TD list.
557 * New TDs to be cancelled might be added to the end of the list before
558 * we can complete all the URBs for the TDs we already unlinked.
559 * So stop when we've completed the URB for the last TD we unlinked.
560 */
561 do {
63a0d9ab 562 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747
SS
563 struct xhci_td, cancelled_td_list);
564 list_del(&cur_td->cancelled_td_list);
565
566 /* Clean up the cancelled URB */
567#ifdef CONFIG_USB_HCD_STAT
568 hcd_stat_update(xhci->tp_stat, cur_td->urb->actual_length,
569 ktime_sub(stop_time, cur_td->start_time));
570#endif
571 cur_td->urb->hcpriv = NULL;
572 usb_hcd_unlink_urb_from_ep(xhci_to_hcd(xhci), cur_td->urb);
573
700e2052 574 xhci_dbg(xhci, "Giveback cancelled URB %p\n", cur_td->urb);
ae636747
SS
575 spin_unlock(&xhci->lock);
576 /* Doesn't matter what we pass for status, since the core will
577 * just overwrite it (because the URB has been unlinked).
578 */
579 usb_hcd_giveback_urb(xhci_to_hcd(xhci), cur_td->urb, 0);
580 kfree(cur_td);
581
582 spin_lock(&xhci->lock);
583 } while (cur_td != last_unlinked_td);
584
585 /* Return to the event handler with xhci->lock re-acquired */
586}
587
588/*
589 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
590 * we need to clear the set deq pending flag in the endpoint ring state, so that
591 * the TD queueing code can ring the doorbell again. We also need to ring the
592 * endpoint doorbell to restart the ring, but only if there aren't more
593 * cancellations pending.
594 */
595static void handle_set_deq_completion(struct xhci_hcd *xhci,
596 struct xhci_event_cmd *event,
597 union xhci_trb *trb)
598{
599 unsigned int slot_id;
600 unsigned int ep_index;
601 struct xhci_ring *ep_ring;
602 struct xhci_virt_device *dev;
d115b048
JY
603 struct xhci_ep_ctx *ep_ctx;
604 struct xhci_slot_ctx *slot_ctx;
ae636747
SS
605
606 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
607 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
608 dev = xhci->devs[slot_id];
63a0d9ab 609 ep_ring = dev->eps[ep_index].ring;
d115b048
JY
610 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
611 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747
SS
612
613 if (GET_COMP_CODE(event->status) != COMP_SUCCESS) {
614 unsigned int ep_state;
615 unsigned int slot_state;
616
617 switch (GET_COMP_CODE(event->status)) {
618 case COMP_TRB_ERR:
619 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
620 "of stream ID configuration\n");
621 break;
622 case COMP_CTX_STATE:
623 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
624 "to incorrect slot or ep state.\n");
d115b048 625 ep_state = ep_ctx->ep_info;
ae636747 626 ep_state &= EP_STATE_MASK;
d115b048 627 slot_state = slot_ctx->dev_state;
ae636747
SS
628 slot_state = GET_SLOT_STATE(slot_state);
629 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
630 slot_state, ep_state);
631 break;
632 case COMP_EBADSLT:
633 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
634 "slot %u was not enabled.\n", slot_id);
635 break;
636 default:
637 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
638 "completion code of %u.\n",
639 GET_COMP_CODE(event->status));
640 break;
641 }
642 /* OK what do we do now? The endpoint state is hosed, and we
643 * should never get to this point if the synchronization between
644 * queueing, and endpoint state are correct. This might happen
645 * if the device gets disconnected after we've finished
646 * cancelling URBs, which might not be an error...
647 */
648 } else {
8e595a5d 649 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
d115b048 650 ep_ctx->deq);
ae636747
SS
651 }
652
63a0d9ab 653 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
ae636747
SS
654 ring_ep_doorbell(xhci, slot_id, ep_index);
655}
656
a1587d97
SS
657static void handle_reset_ep_completion(struct xhci_hcd *xhci,
658 struct xhci_event_cmd *event,
659 union xhci_trb *trb)
660{
661 int slot_id;
662 unsigned int ep_index;
ac9d8fe7 663 struct xhci_ring *ep_ring;
a1587d97
SS
664
665 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
666 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
63a0d9ab 667 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
a1587d97
SS
668 /* This command will only fail if the endpoint wasn't halted,
669 * but we don't care.
670 */
671 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
672 (unsigned int) GET_COMP_CODE(event->status));
673
ac9d8fe7
SS
674 /* HW with the reset endpoint quirk needs to have a configure endpoint
675 * command complete before the endpoint can be used. Queue that here
676 * because the HW can't handle two commands being queued in a row.
677 */
678 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
679 xhci_dbg(xhci, "Queueing configure endpoint command\n");
680 xhci_queue_configure_endpoint(xhci,
913a8a34
SS
681 xhci->devs[slot_id]->in_ctx->dma, slot_id,
682 false);
ac9d8fe7
SS
683 xhci_ring_cmd_db(xhci);
684 } else {
685 /* Clear our internal halted state and restart the ring */
63a0d9ab 686 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
ac9d8fe7
SS
687 ring_ep_doorbell(xhci, slot_id, ep_index);
688 }
a1587d97 689}
ae636747 690
a50c8aa9
SS
691/* Check to see if a command in the device's command queue matches this one.
692 * Signal the completion or free the command, and return 1. Return 0 if the
693 * completed command isn't at the head of the command list.
694 */
695static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
696 struct xhci_virt_device *virt_dev,
697 struct xhci_event_cmd *event)
698{
699 struct xhci_command *command;
700
701 if (list_empty(&virt_dev->cmd_list))
702 return 0;
703
704 command = list_entry(virt_dev->cmd_list.next,
705 struct xhci_command, cmd_list);
706 if (xhci->cmd_ring->dequeue != command->command_trb)
707 return 0;
708
709 command->status =
710 GET_COMP_CODE(event->status);
711 list_del(&command->cmd_list);
712 if (command->completion)
713 complete(command->completion);
714 else
715 xhci_free_command(xhci, command);
716 return 1;
717}
718
7f84eef0
SS
719static void handle_cmd_completion(struct xhci_hcd *xhci,
720 struct xhci_event_cmd *event)
721{
3ffbba95 722 int slot_id = TRB_TO_SLOT_ID(event->flags);
7f84eef0
SS
723 u64 cmd_dma;
724 dma_addr_t cmd_dequeue_dma;
ac9d8fe7 725 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 726 struct xhci_virt_device *virt_dev;
ac9d8fe7
SS
727 unsigned int ep_index;
728 struct xhci_ring *ep_ring;
729 unsigned int ep_state;
7f84eef0 730
8e595a5d 731 cmd_dma = event->cmd_trb;
23e3be11 732 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
7f84eef0
SS
733 xhci->cmd_ring->dequeue);
734 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
735 if (cmd_dequeue_dma == 0) {
736 xhci->error_bitmask |= 1 << 4;
737 return;
738 }
739 /* Does the DMA address match our internal dequeue pointer address? */
740 if (cmd_dma != (u64) cmd_dequeue_dma) {
741 xhci->error_bitmask |= 1 << 5;
742 return;
743 }
744 switch (xhci->cmd_ring->dequeue->generic.field[3] & TRB_TYPE_BITMASK) {
3ffbba95
SS
745 case TRB_TYPE(TRB_ENABLE_SLOT):
746 if (GET_COMP_CODE(event->status) == COMP_SUCCESS)
747 xhci->slot_id = slot_id;
748 else
749 xhci->slot_id = 0;
750 complete(&xhci->addr_dev);
751 break;
752 case TRB_TYPE(TRB_DISABLE_SLOT):
753 if (xhci->devs[slot_id])
754 xhci_free_virt_device(xhci, slot_id);
755 break;
f94e0186 756 case TRB_TYPE(TRB_CONFIG_EP):
913a8a34 757 virt_dev = xhci->devs[slot_id];
a50c8aa9 758 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
913a8a34 759 break;
ac9d8fe7
SS
760 /*
761 * Configure endpoint commands can come from the USB core
762 * configuration or alt setting changes, or because the HW
763 * needed an extra configure endpoint command after a reset
764 * endpoint command. In the latter case, the xHCI driver is
765 * not waiting on the configure endpoint command.
766 */
767 ctrl_ctx = xhci_get_input_control_ctx(xhci,
913a8a34 768 virt_dev->in_ctx);
ac9d8fe7
SS
769 /* Input ctx add_flags are the endpoint index plus one */
770 ep_index = xhci_last_valid_endpoint(ctrl_ctx->add_flags) - 1;
63a0d9ab 771 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
ac9d8fe7
SS
772 if (!ep_ring) {
773 /* This must have been an initial configure endpoint */
774 xhci->devs[slot_id]->cmd_status =
775 GET_COMP_CODE(event->status);
776 complete(&xhci->devs[slot_id]->cmd_completion);
777 break;
778 }
63a0d9ab 779 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
ac9d8fe7
SS
780 xhci_dbg(xhci, "Completed config ep cmd - last ep index = %d, "
781 "state = %d\n", ep_index, ep_state);
782 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
783 ep_state & EP_HALTED) {
784 /* Clear our internal halted state and restart ring */
63a0d9ab 785 xhci->devs[slot_id]->eps[ep_index].ep_state &=
ac9d8fe7
SS
786 ~EP_HALTED;
787 ring_ep_doorbell(xhci, slot_id, ep_index);
788 } else {
789 xhci->devs[slot_id]->cmd_status =
790 GET_COMP_CODE(event->status);
791 complete(&xhci->devs[slot_id]->cmd_completion);
792 }
f94e0186 793 break;
2d3f1fac 794 case TRB_TYPE(TRB_EVAL_CONTEXT):
ac1c1b7f
SS
795 virt_dev = xhci->devs[slot_id];
796 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
797 break;
2d3f1fac
SS
798 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
799 complete(&xhci->devs[slot_id]->cmd_completion);
800 break;
3ffbba95
SS
801 case TRB_TYPE(TRB_ADDR_DEV):
802 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
803 complete(&xhci->addr_dev);
804 break;
ae636747
SS
805 case TRB_TYPE(TRB_STOP_RING):
806 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue);
807 break;
808 case TRB_TYPE(TRB_SET_DEQ):
809 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
810 break;
7f84eef0
SS
811 case TRB_TYPE(TRB_CMD_NOOP):
812 ++xhci->noops_handled;
813 break;
a1587d97
SS
814 case TRB_TYPE(TRB_RESET_EP):
815 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
816 break;
7f84eef0
SS
817 default:
818 /* Skip over unknown commands on the event ring */
819 xhci->error_bitmask |= 1 << 6;
820 break;
821 }
822 inc_deq(xhci, xhci->cmd_ring, false);
823}
824
0f2a7930
SS
825static void handle_port_status(struct xhci_hcd *xhci,
826 union xhci_trb *event)
827{
828 u32 port_id;
829
830 /* Port status change events always have a successful completion code */
831 if (GET_COMP_CODE(event->generic.field[2]) != COMP_SUCCESS) {
832 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
833 xhci->error_bitmask |= 1 << 8;
834 }
835 /* FIXME: core doesn't care about all port link state changes yet */
836 port_id = GET_PORT_ID(event->generic.field[0]);
837 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
838
839 /* Update event ring dequeue pointer before dropping the lock */
840 inc_deq(xhci, xhci->event_ring, true);
23e3be11 841 xhci_set_hc_event_deq(xhci);
0f2a7930
SS
842
843 spin_unlock(&xhci->lock);
844 /* Pass this up to the core */
845 usb_hcd_poll_rh_status(xhci_to_hcd(xhci));
846 spin_lock(&xhci->lock);
847}
848
d0e96f5a
SS
849/*
850 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
851 * at end_trb, which may be in another segment. If the suspect DMA address is a
852 * TRB in this TD, this function returns that TRB's segment. Otherwise it
853 * returns 0.
854 */
855static struct xhci_segment *trb_in_td(
856 struct xhci_segment *start_seg,
857 union xhci_trb *start_trb,
858 union xhci_trb *end_trb,
859 dma_addr_t suspect_dma)
860{
861 dma_addr_t start_dma;
862 dma_addr_t end_seg_dma;
863 dma_addr_t end_trb_dma;
864 struct xhci_segment *cur_seg;
865
23e3be11 866 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
867 cur_seg = start_seg;
868
869 do {
2fa88daa
SS
870 if (start_dma == 0)
871 return 0;
ae636747 872 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 873 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 874 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 875 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 876 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a
SS
877
878 if (end_trb_dma > 0) {
879 /* The end TRB is in this segment, so suspect should be here */
880 if (start_dma <= end_trb_dma) {
881 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
882 return cur_seg;
883 } else {
884 /* Case for one segment with
885 * a TD wrapped around to the top
886 */
887 if ((suspect_dma >= start_dma &&
888 suspect_dma <= end_seg_dma) ||
889 (suspect_dma >= cur_seg->dma &&
890 suspect_dma <= end_trb_dma))
891 return cur_seg;
892 }
893 return 0;
894 } else {
895 /* Might still be somewhere in this segment */
896 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
897 return cur_seg;
898 }
899 cur_seg = cur_seg->next;
23e3be11 900 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 901 } while (cur_seg != start_seg);
d0e96f5a 902
2fa88daa 903 return 0;
d0e96f5a
SS
904}
905
906/*
907 * If this function returns an error condition, it means it got a Transfer
908 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
909 * At this point, the host controller is probably hosed and should be reset.
910 */
911static int handle_tx_event(struct xhci_hcd *xhci,
912 struct xhci_transfer_event *event)
913{
914 struct xhci_virt_device *xdev;
63a0d9ab 915 struct xhci_virt_ep *ep;
d0e96f5a 916 struct xhci_ring *ep_ring;
82d1009f 917 unsigned int slot_id;
d0e96f5a
SS
918 int ep_index;
919 struct xhci_td *td = 0;
920 dma_addr_t event_dma;
921 struct xhci_segment *event_seg;
922 union xhci_trb *event_trb;
ae636747 923 struct urb *urb = 0;
d0e96f5a 924 int status = -EINPROGRESS;
d115b048 925 struct xhci_ep_ctx *ep_ctx;
66d1eebc 926 u32 trb_comp_code;
d0e96f5a 927
66e49d87 928 xhci_dbg(xhci, "In %s\n", __func__);
82d1009f
SS
929 slot_id = TRB_TO_SLOT_ID(event->flags);
930 xdev = xhci->devs[slot_id];
d0e96f5a
SS
931 if (!xdev) {
932 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
933 return -ENODEV;
934 }
935
936 /* Endpoint ID is 1 based, our index is zero based */
937 ep_index = TRB_TO_EP_ID(event->flags) - 1;
66e49d87 938 xhci_dbg(xhci, "%s - ep index = %d\n", __func__, ep_index);
63a0d9ab
SS
939 ep = &xdev->eps[ep_index];
940 ep_ring = ep->ring;
d115b048
JY
941 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
942 if (!ep_ring || (ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED) {
d0e96f5a
SS
943 xhci_err(xhci, "ERROR Transfer event pointed to disabled endpoint\n");
944 return -ENODEV;
945 }
946
8e595a5d 947 event_dma = event->buffer;
d0e96f5a 948 /* This TRB should be in the TD at the head of this ring's TD list */
66e49d87 949 xhci_dbg(xhci, "%s - checking for list empty\n", __func__);
d0e96f5a
SS
950 if (list_empty(&ep_ring->td_list)) {
951 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
952 TRB_TO_SLOT_ID(event->flags), ep_index);
953 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
954 (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
955 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
956 urb = NULL;
957 goto cleanup;
958 }
66e49d87 959 xhci_dbg(xhci, "%s - getting list entry\n", __func__);
d0e96f5a
SS
960 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
961
962 /* Is this a TRB in the currently executing TD? */
66e49d87 963 xhci_dbg(xhci, "%s - looking for TD\n", __func__);
d0e96f5a
SS
964 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
965 td->last_trb, event_dma);
66e49d87 966 xhci_dbg(xhci, "%s - found event_seg = %p\n", __func__, event_seg);
d0e96f5a
SS
967 if (!event_seg) {
968 /* HC is busted, give up! */
969 xhci_err(xhci, "ERROR Transfer event TRB DMA ptr not part of current TD\n");
970 return -ESHUTDOWN;
971 }
972 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) / sizeof(*event_trb)];
b10de142
SS
973 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
974 (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
8e595a5d
SS
975 xhci_dbg(xhci, "Offset 0x00 (buffer lo) = 0x%x\n",
976 lower_32_bits(event->buffer));
977 xhci_dbg(xhci, "Offset 0x04 (buffer hi) = 0x%x\n",
978 upper_32_bits(event->buffer));
b10de142
SS
979 xhci_dbg(xhci, "Offset 0x08 (transfer length) = 0x%x\n",
980 (unsigned int) event->transfer_len);
981 xhci_dbg(xhci, "Offset 0x0C (flags) = 0x%x\n",
982 (unsigned int) event->flags);
983
984 /* Look for common error cases */
66d1eebc
SS
985 trb_comp_code = GET_COMP_CODE(event->transfer_len);
986 switch (trb_comp_code) {
b10de142
SS
987 /* Skip codes that require special handling depending on
988 * transfer type
989 */
990 case COMP_SUCCESS:
991 case COMP_SHORT_TX:
992 break;
ae636747
SS
993 case COMP_STOP:
994 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
995 break;
996 case COMP_STOP_INVAL:
997 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
998 break;
b10de142
SS
999 case COMP_STALL:
1000 xhci_warn(xhci, "WARN: Stalled endpoint\n");
63a0d9ab 1001 ep->ep_state |= EP_HALTED;
b10de142
SS
1002 status = -EPIPE;
1003 break;
1004 case COMP_TRB_ERR:
1005 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
1006 status = -EILSEQ;
1007 break;
1008 case COMP_TX_ERR:
1009 xhci_warn(xhci, "WARN: transfer error on endpoint\n");
1010 status = -EPROTO;
1011 break;
4a73143c
SS
1012 case COMP_BABBLE:
1013 xhci_warn(xhci, "WARN: babble error on endpoint\n");
1014 status = -EOVERFLOW;
1015 break;
b10de142
SS
1016 case COMP_DB_ERR:
1017 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
1018 status = -ENOSR;
1019 break;
1020 default:
1021 xhci_warn(xhci, "ERROR Unknown event condition, HC probably busted\n");
1022 urb = NULL;
1023 goto cleanup;
1024 }
d0e96f5a
SS
1025 /* Now update the urb's actual_length and give back to the core */
1026 /* Was this a control transfer? */
1027 if (usb_endpoint_xfer_control(&td->urb->ep->desc)) {
1028 xhci_debug_trb(xhci, xhci->event_ring->dequeue);
66d1eebc 1029 switch (trb_comp_code) {
d0e96f5a
SS
1030 case COMP_SUCCESS:
1031 if (event_trb == ep_ring->dequeue) {
1032 xhci_warn(xhci, "WARN: Success on ctrl setup TRB without IOC set??\n");
1033 status = -ESHUTDOWN;
1034 } else if (event_trb != td->last_trb) {
1035 xhci_warn(xhci, "WARN: Success on ctrl data TRB without IOC set??\n");
1036 status = -ESHUTDOWN;
1037 } else {
1038 xhci_dbg(xhci, "Successful control transfer!\n");
1039 status = 0;
1040 }
1041 break;
1042 case COMP_SHORT_TX:
1043 xhci_warn(xhci, "WARN: short transfer on control ep\n");
204970a4
SS
1044 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1045 status = -EREMOTEIO;
1046 else
1047 status = 0;
d0e96f5a 1048 break;
83fbcdcc
SS
1049 case COMP_BABBLE:
1050 /* The 0.96 spec says a babbling control endpoint
1051 * is not halted. The 0.96 spec says it is. Some HW
1052 * claims to be 0.95 compliant, but it halts the control
1053 * endpoint anyway. Check if a babble halted the
1054 * endpoint.
1055 */
1056 if (ep_ctx->ep_info != EP_STATE_HALTED)
1057 break;
1058 /* else fall through */
82d1009f
SS
1059 case COMP_STALL:
1060 /* Did we transfer part of the data (middle) phase? */
1061 if (event_trb != ep_ring->dequeue &&
1062 event_trb != td->last_trb)
1063 td->urb->actual_length =
1064 td->urb->transfer_buffer_length
1065 - TRB_LEN(event->transfer_len);
1066 else
1067 td->urb->actual_length = 0;
1068
63a0d9ab
SS
1069 ep->stopped_td = td;
1070 ep->stopped_trb = event_trb;
82d1009f 1071 xhci_queue_reset_ep(xhci, slot_id, ep_index);
63a0d9ab 1072 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
82d1009f
SS
1073 xhci_ring_cmd_db(xhci);
1074 goto td_cleanup;
d0e96f5a 1075 default:
b10de142
SS
1076 /* Others already handled above */
1077 break;
d0e96f5a
SS
1078 }
1079 /*
1080 * Did we transfer any data, despite the errors that might have
1081 * happened? I.e. did we get past the setup stage?
1082 */
1083 if (event_trb != ep_ring->dequeue) {
1084 /* The event was for the status stage */
1085 if (event_trb == td->last_trb) {
c92bcfa7
SS
1086 if (td->urb->actual_length != 0) {
1087 /* Don't overwrite a previously set error code */
204970a4
SS
1088 if ((status == -EINPROGRESS ||
1089 status == 0) &&
1090 (td->urb->transfer_flags
1091 & URB_SHORT_NOT_OK))
c92bcfa7
SS
1092 /* Did we already see a short data stage? */
1093 status = -EREMOTEIO;
1094 } else {
62889610
SS
1095 td->urb->actual_length =
1096 td->urb->transfer_buffer_length;
c92bcfa7 1097 }
d0e96f5a 1098 } else {
ae636747 1099 /* Maybe the event was for the data stage? */
66d1eebc 1100 if (trb_comp_code != COMP_STOP_INVAL) {
ae636747
SS
1101 /* We didn't stop on a link TRB in the middle */
1102 td->urb->actual_length =
1103 td->urb->transfer_buffer_length -
1104 TRB_LEN(event->transfer_len);
62889610
SS
1105 xhci_dbg(xhci, "Waiting for status stage event\n");
1106 urb = NULL;
1107 goto cleanup;
1108 }
d0e96f5a
SS
1109 }
1110 }
d0e96f5a 1111 } else {
66d1eebc 1112 switch (trb_comp_code) {
b10de142
SS
1113 case COMP_SUCCESS:
1114 /* Double check that the HW transferred everything. */
1115 if (event_trb != td->last_trb) {
1116 xhci_warn(xhci, "WARN Successful completion "
1117 "on short TX\n");
1118 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1119 status = -EREMOTEIO;
1120 else
1121 status = 0;
1122 } else {
624defa1
SS
1123 if (usb_endpoint_xfer_bulk(&td->urb->ep->desc))
1124 xhci_dbg(xhci, "Successful bulk "
1125 "transfer!\n");
1126 else
1127 xhci_dbg(xhci, "Successful interrupt "
1128 "transfer!\n");
b10de142
SS
1129 status = 0;
1130 }
1131 break;
1132 case COMP_SHORT_TX:
1133 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1134 status = -EREMOTEIO;
1135 else
1136 status = 0;
1137 break;
1138 default:
1139 /* Others already handled above */
1140 break;
1141 }
1142 dev_dbg(&td->urb->dev->dev,
1143 "ep %#x - asked for %d bytes, "
1144 "%d bytes untransferred\n",
1145 td->urb->ep->desc.bEndpointAddress,
1146 td->urb->transfer_buffer_length,
1147 TRB_LEN(event->transfer_len));
1148 /* Fast path - was this the last TRB in the TD for this URB? */
1149 if (event_trb == td->last_trb) {
1150 if (TRB_LEN(event->transfer_len) != 0) {
1151 td->urb->actual_length =
1152 td->urb->transfer_buffer_length -
1153 TRB_LEN(event->transfer_len);
99eb32db
SS
1154 if (td->urb->transfer_buffer_length <
1155 td->urb->actual_length) {
b10de142
SS
1156 xhci_warn(xhci, "HC gave bad length "
1157 "of %d bytes left\n",
1158 TRB_LEN(event->transfer_len));
1159 td->urb->actual_length = 0;
2f697f6c
SS
1160 if (td->urb->transfer_flags &
1161 URB_SHORT_NOT_OK)
1162 status = -EREMOTEIO;
1163 else
1164 status = 0;
b10de142 1165 }
c92bcfa7
SS
1166 /* Don't overwrite a previously set error code */
1167 if (status == -EINPROGRESS) {
1168 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1169 status = -EREMOTEIO;
1170 else
1171 status = 0;
1172 }
b10de142
SS
1173 } else {
1174 td->urb->actual_length = td->urb->transfer_buffer_length;
1175 /* Ignore a short packet completion if the
1176 * untransferred length was zero.
1177 */
c92bcfa7
SS
1178 if (status == -EREMOTEIO)
1179 status = 0;
b10de142
SS
1180 }
1181 } else {
ae636747
SS
1182 /* Slow path - walk the list, starting from the dequeue
1183 * pointer, to get the actual length transferred.
b10de142 1184 */
ae636747
SS
1185 union xhci_trb *cur_trb;
1186 struct xhci_segment *cur_seg;
1187
b10de142 1188 td->urb->actual_length = 0;
ae636747
SS
1189 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1190 cur_trb != event_trb;
1191 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1192 if (TRB_TYPE(cur_trb->generic.field[3]) != TRB_TR_NOOP &&
1193 TRB_TYPE(cur_trb->generic.field[3]) != TRB_LINK)
1194 td->urb->actual_length +=
1195 TRB_LEN(cur_trb->generic.field[2]);
b10de142 1196 }
ae636747
SS
1197 /* If the ring didn't stop on a Link or No-op TRB, add
1198 * in the actual bytes transferred from the Normal TRB
1199 */
66d1eebc 1200 if (trb_comp_code != COMP_STOP_INVAL)
ae636747
SS
1201 td->urb->actual_length +=
1202 TRB_LEN(cur_trb->generic.field[2]) -
1203 TRB_LEN(event->transfer_len);
b10de142 1204 }
d0e96f5a 1205 }
66d1eebc
SS
1206 if (trb_comp_code == COMP_STOP_INVAL ||
1207 trb_comp_code == COMP_STOP) {
c92bcfa7
SS
1208 /* The Endpoint Stop Command completion will take care of any
1209 * stopped TDs. A stopped TD may be restarted, so don't update
1210 * the ring dequeue pointer or take this TD off any lists yet.
1211 */
63a0d9ab
SS
1212 ep->stopped_td = td;
1213 ep->stopped_trb = event_trb;
ae636747 1214 } else {
83fbcdcc
SS
1215 if (trb_comp_code == COMP_STALL ||
1216 trb_comp_code == COMP_BABBLE) {
c92bcfa7
SS
1217 /* The transfer is completed from the driver's
1218 * perspective, but we need to issue a set dequeue
1219 * command for this stalled endpoint to move the dequeue
1220 * pointer past the TD. We can't do that here because
1221 * the halt condition must be cleared first.
1222 */
63a0d9ab
SS
1223 ep->stopped_td = td;
1224 ep->stopped_trb = event_trb;
c92bcfa7
SS
1225 } else {
1226 /* Update ring dequeue pointer */
1227 while (ep_ring->dequeue != td->last_trb)
1228 inc_deq(xhci, ep_ring, false);
ae636747 1229 inc_deq(xhci, ep_ring, false);
c92bcfa7 1230 }
b10de142 1231
82d1009f 1232td_cleanup:
ae636747
SS
1233 /* Clean up the endpoint's TD list */
1234 urb = td->urb;
99eb32db
SS
1235 /* Do one last check of the actual transfer length.
1236 * If the host controller said we transferred more data than
1237 * the buffer length, urb->actual_length will be a very big
1238 * number (since it's unsigned). Play it safe and say we didn't
1239 * transfer anything.
1240 */
1241 if (urb->actual_length > urb->transfer_buffer_length) {
1242 xhci_warn(xhci, "URB transfer length is wrong, "
1243 "xHC issue? req. len = %u, "
1244 "act. len = %u\n",
1245 urb->transfer_buffer_length,
1246 urb->actual_length);
1247 urb->actual_length = 0;
2f697f6c
SS
1248 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1249 status = -EREMOTEIO;
1250 else
1251 status = 0;
99eb32db 1252 }
ae636747
SS
1253 list_del(&td->td_list);
1254 /* Was this TD slated to be cancelled but completed anyway? */
678539cf 1255 if (!list_empty(&td->cancelled_td_list))
ae636747 1256 list_del(&td->cancelled_td_list);
678539cf 1257
82d1009f
SS
1258 /* Leave the TD around for the reset endpoint function to use
1259 * (but only if it's not a control endpoint, since we already
1260 * queued the Set TR dequeue pointer command for stalled
1261 * control endpoints).
1262 */
1263 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
83fbcdcc
SS
1264 (trb_comp_code != COMP_STALL &&
1265 trb_comp_code != COMP_BABBLE)) {
c92bcfa7
SS
1266 kfree(td);
1267 }
ae636747
SS
1268 urb->hcpriv = NULL;
1269 }
d0e96f5a
SS
1270cleanup:
1271 inc_deq(xhci, xhci->event_ring, true);
23e3be11 1272 xhci_set_hc_event_deq(xhci);
d0e96f5a 1273
b10de142 1274 /* FIXME for multi-TD URBs (who have buffers bigger than 64MB) */
d0e96f5a
SS
1275 if (urb) {
1276 usb_hcd_unlink_urb_from_ep(xhci_to_hcd(xhci), urb);
66e49d87 1277 xhci_dbg(xhci, "Giveback URB %p, len = %d, status = %d\n",
9191eee7 1278 urb, urb->actual_length, status);
d0e96f5a
SS
1279 spin_unlock(&xhci->lock);
1280 usb_hcd_giveback_urb(xhci_to_hcd(xhci), urb, status);
1281 spin_lock(&xhci->lock);
1282 }
1283 return 0;
1284}
1285
0f2a7930
SS
1286/*
1287 * This function handles all OS-owned events on the event ring. It may drop
1288 * xhci->lock between event processing (e.g. to pass up port status changes).
1289 */
b7258a4a 1290void xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
1291{
1292 union xhci_trb *event;
0f2a7930 1293 int update_ptrs = 1;
d0e96f5a 1294 int ret;
7f84eef0 1295
66e49d87 1296 xhci_dbg(xhci, "In %s\n", __func__);
7f84eef0
SS
1297 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
1298 xhci->error_bitmask |= 1 << 1;
1299 return;
1300 }
1301
1302 event = xhci->event_ring->dequeue;
1303 /* Does the HC or OS own the TRB? */
1304 if ((event->event_cmd.flags & TRB_CYCLE) !=
1305 xhci->event_ring->cycle_state) {
1306 xhci->error_bitmask |= 1 << 2;
1307 return;
1308 }
66e49d87 1309 xhci_dbg(xhci, "%s - OS owns TRB\n", __func__);
7f84eef0 1310
0f2a7930 1311 /* FIXME: Handle more event types. */
7f84eef0
SS
1312 switch ((event->event_cmd.flags & TRB_TYPE_BITMASK)) {
1313 case TRB_TYPE(TRB_COMPLETION):
66e49d87 1314 xhci_dbg(xhci, "%s - calling handle_cmd_completion\n", __func__);
7f84eef0 1315 handle_cmd_completion(xhci, &event->event_cmd);
66e49d87 1316 xhci_dbg(xhci, "%s - returned from handle_cmd_completion\n", __func__);
7f84eef0 1317 break;
0f2a7930 1318 case TRB_TYPE(TRB_PORT_STATUS):
66e49d87 1319 xhci_dbg(xhci, "%s - calling handle_port_status\n", __func__);
0f2a7930 1320 handle_port_status(xhci, event);
66e49d87 1321 xhci_dbg(xhci, "%s - returned from handle_port_status\n", __func__);
0f2a7930
SS
1322 update_ptrs = 0;
1323 break;
d0e96f5a 1324 case TRB_TYPE(TRB_TRANSFER):
66e49d87 1325 xhci_dbg(xhci, "%s - calling handle_tx_event\n", __func__);
d0e96f5a 1326 ret = handle_tx_event(xhci, &event->trans_event);
66e49d87 1327 xhci_dbg(xhci, "%s - returned from handle_tx_event\n", __func__);
d0e96f5a
SS
1328 if (ret < 0)
1329 xhci->error_bitmask |= 1 << 9;
1330 else
1331 update_ptrs = 0;
1332 break;
7f84eef0
SS
1333 default:
1334 xhci->error_bitmask |= 1 << 3;
1335 }
1336
0f2a7930
SS
1337 if (update_ptrs) {
1338 /* Update SW and HC event ring dequeue pointer */
1339 inc_deq(xhci, xhci->event_ring, true);
23e3be11 1340 xhci_set_hc_event_deq(xhci);
0f2a7930 1341 }
7f84eef0 1342 /* Are there more items on the event ring? */
b7258a4a 1343 xhci_handle_event(xhci);
7f84eef0
SS
1344}
1345
d0e96f5a
SS
1346/**** Endpoint Ring Operations ****/
1347
7f84eef0
SS
1348/*
1349 * Generic function for queueing a TRB on a ring.
1350 * The caller must have checked to make sure there's room on the ring.
1351 */
1352static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
1353 bool consumer,
1354 u32 field1, u32 field2, u32 field3, u32 field4)
1355{
1356 struct xhci_generic_trb *trb;
1357
1358 trb = &ring->enqueue->generic;
1359 trb->field[0] = field1;
1360 trb->field[1] = field2;
1361 trb->field[2] = field3;
1362 trb->field[3] = field4;
1363 inc_enq(xhci, ring, consumer);
1364}
1365
d0e96f5a
SS
1366/*
1367 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
1368 * FIXME allocate segments if the ring is full.
1369 */
1370static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
1371 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
1372{
1373 /* Make sure the endpoint has been added to xHC schedule */
1374 xhci_dbg(xhci, "Endpoint state = 0x%x\n", ep_state);
1375 switch (ep_state) {
1376 case EP_STATE_DISABLED:
1377 /*
1378 * USB core changed config/interfaces without notifying us,
1379 * or hardware is reporting the wrong state.
1380 */
1381 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
1382 return -ENOENT;
d0e96f5a 1383 case EP_STATE_ERROR:
c92bcfa7 1384 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
1385 /* FIXME event handling code for error needs to clear it */
1386 /* XXX not sure if this should be -ENOENT or not */
1387 return -EINVAL;
c92bcfa7
SS
1388 case EP_STATE_HALTED:
1389 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
1390 case EP_STATE_STOPPED:
1391 case EP_STATE_RUNNING:
1392 break;
1393 default:
1394 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
1395 /*
1396 * FIXME issue Configure Endpoint command to try to get the HC
1397 * back into a known state.
1398 */
1399 return -EINVAL;
1400 }
1401 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
1402 /* FIXME allocate more room */
1403 xhci_err(xhci, "ERROR no room on ep ring\n");
1404 return -ENOMEM;
1405 }
1406 return 0;
1407}
1408
23e3be11 1409static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
1410 struct xhci_virt_device *xdev,
1411 unsigned int ep_index,
1412 unsigned int num_trbs,
1413 struct urb *urb,
1414 struct xhci_td **td,
1415 gfp_t mem_flags)
1416{
1417 int ret;
d115b048 1418 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
63a0d9ab 1419 ret = prepare_ring(xhci, xdev->eps[ep_index].ring,
d115b048 1420 ep_ctx->ep_info & EP_STATE_MASK,
d0e96f5a
SS
1421 num_trbs, mem_flags);
1422 if (ret)
1423 return ret;
1424 *td = kzalloc(sizeof(struct xhci_td), mem_flags);
1425 if (!*td)
1426 return -ENOMEM;
1427 INIT_LIST_HEAD(&(*td)->td_list);
ae636747 1428 INIT_LIST_HEAD(&(*td)->cancelled_td_list);
d0e96f5a
SS
1429
1430 ret = usb_hcd_link_urb_to_ep(xhci_to_hcd(xhci), urb);
1431 if (unlikely(ret)) {
1432 kfree(*td);
1433 return ret;
1434 }
1435
1436 (*td)->urb = urb;
1437 urb->hcpriv = (void *) (*td);
1438 /* Add this TD to the tail of the endpoint ring's TD list */
63a0d9ab
SS
1439 list_add_tail(&(*td)->td_list, &xdev->eps[ep_index].ring->td_list);
1440 (*td)->start_seg = xdev->eps[ep_index].ring->enq_seg;
1441 (*td)->first_trb = xdev->eps[ep_index].ring->enqueue;
d0e96f5a
SS
1442
1443 return 0;
1444}
1445
23e3be11 1446static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
1447{
1448 int num_sgs, num_trbs, running_total, temp, i;
1449 struct scatterlist *sg;
1450
1451 sg = NULL;
1452 num_sgs = urb->num_sgs;
1453 temp = urb->transfer_buffer_length;
1454
1455 xhci_dbg(xhci, "count sg list trbs: \n");
1456 num_trbs = 0;
1457 for_each_sg(urb->sg->sg, sg, num_sgs, i) {
1458 unsigned int previous_total_trbs = num_trbs;
1459 unsigned int len = sg_dma_len(sg);
1460
1461 /* Scatter gather list entries may cross 64KB boundaries */
1462 running_total = TRB_MAX_BUFF_SIZE -
1463 (sg_dma_address(sg) & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1464 if (running_total != 0)
1465 num_trbs++;
1466
1467 /* How many more 64KB chunks to transfer, how many more TRBs? */
1468 while (running_total < sg_dma_len(sg)) {
1469 num_trbs++;
1470 running_total += TRB_MAX_BUFF_SIZE;
1471 }
700e2052
GKH
1472 xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
1473 i, (unsigned long long)sg_dma_address(sg),
1474 len, len, num_trbs - previous_total_trbs);
8a96c052
SS
1475
1476 len = min_t(int, len, temp);
1477 temp -= len;
1478 if (temp == 0)
1479 break;
1480 }
1481 xhci_dbg(xhci, "\n");
1482 if (!in_interrupt())
1483 dev_dbg(&urb->dev->dev, "ep %#x - urb len = %d, sglist used, num_trbs = %d\n",
1484 urb->ep->desc.bEndpointAddress,
1485 urb->transfer_buffer_length,
1486 num_trbs);
1487 return num_trbs;
1488}
1489
23e3be11 1490static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
1491{
1492 if (num_trbs != 0)
1493 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
1494 "TRBs, %d left\n", __func__,
1495 urb->ep->desc.bEndpointAddress, num_trbs);
1496 if (running_total != urb->transfer_buffer_length)
1497 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
1498 "queued %#x (%d), asked for %#x (%d)\n",
1499 __func__,
1500 urb->ep->desc.bEndpointAddress,
1501 running_total, running_total,
1502 urb->transfer_buffer_length,
1503 urb->transfer_buffer_length);
1504}
1505
23e3be11 1506static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
8a96c052
SS
1507 unsigned int ep_index, int start_cycle,
1508 struct xhci_generic_trb *start_trb, struct xhci_td *td)
1509{
8a96c052
SS
1510 /*
1511 * Pass all the TRBs to the hardware at once and make sure this write
1512 * isn't reordered.
1513 */
1514 wmb();
1515 start_trb->field[3] |= start_cycle;
ae636747 1516 ring_ep_doorbell(xhci, slot_id, ep_index);
8a96c052
SS
1517}
1518
624defa1
SS
1519/*
1520 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
1521 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
1522 * (comprised of sg list entries) can take several service intervals to
1523 * transmit.
1524 */
1525int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
1526 struct urb *urb, int slot_id, unsigned int ep_index)
1527{
1528 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
1529 xhci->devs[slot_id]->out_ctx, ep_index);
1530 int xhci_interval;
1531 int ep_interval;
1532
1533 xhci_interval = EP_INTERVAL_TO_UFRAMES(ep_ctx->ep_info);
1534 ep_interval = urb->interval;
1535 /* Convert to microframes */
1536 if (urb->dev->speed == USB_SPEED_LOW ||
1537 urb->dev->speed == USB_SPEED_FULL)
1538 ep_interval *= 8;
1539 /* FIXME change this to a warning and a suggestion to use the new API
1540 * to set the polling interval (once the API is added).
1541 */
1542 if (xhci_interval != ep_interval) {
1543 if (!printk_ratelimit())
1544 dev_dbg(&urb->dev->dev, "Driver uses different interval"
1545 " (%d microframe%s) than xHCI "
1546 "(%d microframe%s)\n",
1547 ep_interval,
1548 ep_interval == 1 ? "" : "s",
1549 xhci_interval,
1550 xhci_interval == 1 ? "" : "s");
1551 urb->interval = xhci_interval;
1552 /* Convert back to frames for LS/FS devices */
1553 if (urb->dev->speed == USB_SPEED_LOW ||
1554 urb->dev->speed == USB_SPEED_FULL)
1555 urb->interval /= 8;
1556 }
1557 return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
1558}
1559
23e3be11 1560static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
1561 struct urb *urb, int slot_id, unsigned int ep_index)
1562{
1563 struct xhci_ring *ep_ring;
1564 unsigned int num_trbs;
1565 struct xhci_td *td;
1566 struct scatterlist *sg;
1567 int num_sgs;
1568 int trb_buff_len, this_sg_len, running_total;
1569 bool first_trb;
1570 u64 addr;
1571
1572 struct xhci_generic_trb *start_trb;
1573 int start_cycle;
1574
63a0d9ab 1575 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
8a96c052
SS
1576 num_trbs = count_sg_trbs_needed(xhci, urb);
1577 num_sgs = urb->num_sgs;
1578
23e3be11 1579 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
8a96c052
SS
1580 ep_index, num_trbs, urb, &td, mem_flags);
1581 if (trb_buff_len < 0)
1582 return trb_buff_len;
1583 /*
1584 * Don't give the first TRB to the hardware (by toggling the cycle bit)
1585 * until we've finished creating all the other TRBs. The ring's cycle
1586 * state may change as we enqueue the other TRBs, so save it too.
1587 */
1588 start_trb = &ep_ring->enqueue->generic;
1589 start_cycle = ep_ring->cycle_state;
1590
1591 running_total = 0;
1592 /*
1593 * How much data is in the first TRB?
1594 *
1595 * There are three forces at work for TRB buffer pointers and lengths:
1596 * 1. We don't want to walk off the end of this sg-list entry buffer.
1597 * 2. The transfer length that the driver requested may be smaller than
1598 * the amount of memory allocated for this scatter-gather list.
1599 * 3. TRBs buffers can't cross 64KB boundaries.
1600 */
1601 sg = urb->sg->sg;
1602 addr = (u64) sg_dma_address(sg);
1603 this_sg_len = sg_dma_len(sg);
1604 trb_buff_len = TRB_MAX_BUFF_SIZE -
1605 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1606 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
1607 if (trb_buff_len > urb->transfer_buffer_length)
1608 trb_buff_len = urb->transfer_buffer_length;
1609 xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
1610 trb_buff_len);
1611
1612 first_trb = true;
1613 /* Queue the first TRB, even if it's zero-length */
1614 do {
1615 u32 field = 0;
f9dc68fe 1616 u32 length_field = 0;
8a96c052
SS
1617
1618 /* Don't change the cycle bit of the first TRB until later */
1619 if (first_trb)
1620 first_trb = false;
1621 else
1622 field |= ep_ring->cycle_state;
1623
1624 /* Chain all the TRBs together; clear the chain bit in the last
1625 * TRB to indicate it's the last TRB in the chain.
1626 */
1627 if (num_trbs > 1) {
1628 field |= TRB_CHAIN;
1629 } else {
1630 /* FIXME - add check for ZERO_PACKET flag before this */
1631 td->last_trb = ep_ring->enqueue;
1632 field |= TRB_IOC;
1633 }
1634 xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
1635 "64KB boundary at %#x, end dma = %#x\n",
1636 (unsigned int) addr, trb_buff_len, trb_buff_len,
1637 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
1638 (unsigned int) addr + trb_buff_len);
1639 if (TRB_MAX_BUFF_SIZE -
1640 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)) < trb_buff_len) {
1641 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
1642 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
1643 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
1644 (unsigned int) addr + trb_buff_len);
1645 }
f9dc68fe
SS
1646 length_field = TRB_LEN(trb_buff_len) |
1647 TD_REMAINDER(urb->transfer_buffer_length - running_total) |
1648 TRB_INTR_TARGET(0);
8a96c052 1649 queue_trb(xhci, ep_ring, false,
8e595a5d
SS
1650 lower_32_bits(addr),
1651 upper_32_bits(addr),
f9dc68fe 1652 length_field,
8a96c052
SS
1653 /* We always want to know if the TRB was short,
1654 * or we won't get an event when it completes.
1655 * (Unless we use event data TRBs, which are a
1656 * waste of space and HC resources.)
1657 */
1658 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
1659 --num_trbs;
1660 running_total += trb_buff_len;
1661
1662 /* Calculate length for next transfer --
1663 * Are we done queueing all the TRBs for this sg entry?
1664 */
1665 this_sg_len -= trb_buff_len;
1666 if (this_sg_len == 0) {
1667 --num_sgs;
1668 if (num_sgs == 0)
1669 break;
1670 sg = sg_next(sg);
1671 addr = (u64) sg_dma_address(sg);
1672 this_sg_len = sg_dma_len(sg);
1673 } else {
1674 addr += trb_buff_len;
1675 }
1676
1677 trb_buff_len = TRB_MAX_BUFF_SIZE -
1678 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1679 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
1680 if (running_total + trb_buff_len > urb->transfer_buffer_length)
1681 trb_buff_len =
1682 urb->transfer_buffer_length - running_total;
1683 } while (running_total < urb->transfer_buffer_length);
1684
1685 check_trb_math(urb, num_trbs, running_total);
1686 giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
1687 return 0;
1688}
1689
b10de142 1690/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 1691int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
1692 struct urb *urb, int slot_id, unsigned int ep_index)
1693{
1694 struct xhci_ring *ep_ring;
1695 struct xhci_td *td;
1696 int num_trbs;
1697 struct xhci_generic_trb *start_trb;
1698 bool first_trb;
1699 int start_cycle;
f9dc68fe 1700 u32 field, length_field;
b10de142
SS
1701
1702 int running_total, trb_buff_len, ret;
1703 u64 addr;
1704
8a96c052
SS
1705 if (urb->sg)
1706 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
1707
63a0d9ab 1708 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
b10de142
SS
1709
1710 num_trbs = 0;
1711 /* How much data is (potentially) left before the 64KB boundary? */
1712 running_total = TRB_MAX_BUFF_SIZE -
1713 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1714
1715 /* If there's some data on this 64KB chunk, or we have to send a
1716 * zero-length transfer, we need at least one TRB
1717 */
1718 if (running_total != 0 || urb->transfer_buffer_length == 0)
1719 num_trbs++;
1720 /* How many more 64KB chunks to transfer, how many more TRBs? */
1721 while (running_total < urb->transfer_buffer_length) {
1722 num_trbs++;
1723 running_total += TRB_MAX_BUFF_SIZE;
1724 }
1725 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
1726
1727 if (!in_interrupt())
700e2052 1728 dev_dbg(&urb->dev->dev, "ep %#x - urb len = %#x (%d), addr = %#llx, num_trbs = %d\n",
b10de142 1729 urb->ep->desc.bEndpointAddress,
8a96c052
SS
1730 urb->transfer_buffer_length,
1731 urb->transfer_buffer_length,
700e2052 1732 (unsigned long long)urb->transfer_dma,
b10de142 1733 num_trbs);
8a96c052 1734
23e3be11 1735 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
b10de142
SS
1736 num_trbs, urb, &td, mem_flags);
1737 if (ret < 0)
1738 return ret;
1739
1740 /*
1741 * Don't give the first TRB to the hardware (by toggling the cycle bit)
1742 * until we've finished creating all the other TRBs. The ring's cycle
1743 * state may change as we enqueue the other TRBs, so save it too.
1744 */
1745 start_trb = &ep_ring->enqueue->generic;
1746 start_cycle = ep_ring->cycle_state;
1747
1748 running_total = 0;
1749 /* How much data is in the first TRB? */
1750 addr = (u64) urb->transfer_dma;
1751 trb_buff_len = TRB_MAX_BUFF_SIZE -
1752 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
1753 if (urb->transfer_buffer_length < trb_buff_len)
1754 trb_buff_len = urb->transfer_buffer_length;
1755
1756 first_trb = true;
1757
1758 /* Queue the first TRB, even if it's zero-length */
1759 do {
1760 field = 0;
1761
1762 /* Don't change the cycle bit of the first TRB until later */
1763 if (first_trb)
1764 first_trb = false;
1765 else
1766 field |= ep_ring->cycle_state;
1767
1768 /* Chain all the TRBs together; clear the chain bit in the last
1769 * TRB to indicate it's the last TRB in the chain.
1770 */
1771 if (num_trbs > 1) {
1772 field |= TRB_CHAIN;
1773 } else {
1774 /* FIXME - add check for ZERO_PACKET flag before this */
1775 td->last_trb = ep_ring->enqueue;
1776 field |= TRB_IOC;
1777 }
f9dc68fe
SS
1778 length_field = TRB_LEN(trb_buff_len) |
1779 TD_REMAINDER(urb->transfer_buffer_length - running_total) |
1780 TRB_INTR_TARGET(0);
b10de142 1781 queue_trb(xhci, ep_ring, false,
8e595a5d
SS
1782 lower_32_bits(addr),
1783 upper_32_bits(addr),
f9dc68fe 1784 length_field,
b10de142
SS
1785 /* We always want to know if the TRB was short,
1786 * or we won't get an event when it completes.
1787 * (Unless we use event data TRBs, which are a
1788 * waste of space and HC resources.)
1789 */
1790 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
1791 --num_trbs;
1792 running_total += trb_buff_len;
1793
1794 /* Calculate length for next transfer */
1795 addr += trb_buff_len;
1796 trb_buff_len = urb->transfer_buffer_length - running_total;
1797 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
1798 trb_buff_len = TRB_MAX_BUFF_SIZE;
1799 } while (running_total < urb->transfer_buffer_length);
1800
8a96c052
SS
1801 check_trb_math(urb, num_trbs, running_total);
1802 giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
b10de142
SS
1803 return 0;
1804}
1805
d0e96f5a 1806/* Caller must have locked xhci->lock */
23e3be11 1807int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
1808 struct urb *urb, int slot_id, unsigned int ep_index)
1809{
1810 struct xhci_ring *ep_ring;
1811 int num_trbs;
1812 int ret;
1813 struct usb_ctrlrequest *setup;
1814 struct xhci_generic_trb *start_trb;
1815 int start_cycle;
f9dc68fe 1816 u32 field, length_field;
d0e96f5a
SS
1817 struct xhci_td *td;
1818
63a0d9ab 1819 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
d0e96f5a
SS
1820
1821 /*
1822 * Need to copy setup packet into setup TRB, so we can't use the setup
1823 * DMA address.
1824 */
1825 if (!urb->setup_packet)
1826 return -EINVAL;
1827
1828 if (!in_interrupt())
1829 xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
1830 slot_id, ep_index);
1831 /* 1 TRB for setup, 1 for status */
1832 num_trbs = 2;
1833 /*
1834 * Don't need to check if we need additional event data and normal TRBs,
1835 * since data in control transfers will never get bigger than 16MB
1836 * XXX: can we get a buffer that crosses 64KB boundaries?
1837 */
1838 if (urb->transfer_buffer_length > 0)
1839 num_trbs++;
23e3be11 1840 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, num_trbs,
d0e96f5a
SS
1841 urb, &td, mem_flags);
1842 if (ret < 0)
1843 return ret;
1844
1845 /*
1846 * Don't give the first TRB to the hardware (by toggling the cycle bit)
1847 * until we've finished creating all the other TRBs. The ring's cycle
1848 * state may change as we enqueue the other TRBs, so save it too.
1849 */
1850 start_trb = &ep_ring->enqueue->generic;
1851 start_cycle = ep_ring->cycle_state;
1852
1853 /* Queue setup TRB - see section 6.4.1.2.1 */
1854 /* FIXME better way to translate setup_packet into two u32 fields? */
1855 setup = (struct usb_ctrlrequest *) urb->setup_packet;
1856 queue_trb(xhci, ep_ring, false,
1857 /* FIXME endianness is probably going to bite my ass here. */
1858 setup->bRequestType | setup->bRequest << 8 | setup->wValue << 16,
1859 setup->wIndex | setup->wLength << 16,
1860 TRB_LEN(8) | TRB_INTR_TARGET(0),
1861 /* Immediate data in pointer */
1862 TRB_IDT | TRB_TYPE(TRB_SETUP));
1863
1864 /* If there's data, queue data TRBs */
1865 field = 0;
f9dc68fe
SS
1866 length_field = TRB_LEN(urb->transfer_buffer_length) |
1867 TD_REMAINDER(urb->transfer_buffer_length) |
1868 TRB_INTR_TARGET(0);
d0e96f5a
SS
1869 if (urb->transfer_buffer_length > 0) {
1870 if (setup->bRequestType & USB_DIR_IN)
1871 field |= TRB_DIR_IN;
1872 queue_trb(xhci, ep_ring, false,
1873 lower_32_bits(urb->transfer_dma),
1874 upper_32_bits(urb->transfer_dma),
f9dc68fe 1875 length_field,
d0e96f5a
SS
1876 /* Event on short tx */
1877 field | TRB_ISP | TRB_TYPE(TRB_DATA) | ep_ring->cycle_state);
1878 }
1879
1880 /* Save the DMA address of the last TRB in the TD */
1881 td->last_trb = ep_ring->enqueue;
1882
1883 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
1884 /* If the device sent data, the status stage is an OUT transfer */
1885 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
1886 field = 0;
1887 else
1888 field = TRB_DIR_IN;
1889 queue_trb(xhci, ep_ring, false,
1890 0,
1891 0,
1892 TRB_INTR_TARGET(0),
1893 /* Event on completion */
1894 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
1895
8a96c052 1896 giveback_first_trb(xhci, slot_id, ep_index, start_cycle, start_trb, td);
d0e96f5a
SS
1897 return 0;
1898}
1899
1900/**** Command Ring Operations ****/
1901
913a8a34
SS
1902/* Generic function for queueing a command TRB on the command ring.
1903 * Check to make sure there's room on the command ring for one command TRB.
1904 * Also check that there's room reserved for commands that must not fail.
1905 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
1906 * then only check for the number of reserved spots.
1907 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
1908 * because the command event handler may want to resubmit a failed command.
1909 */
1910static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
1911 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 1912{
913a8a34
SS
1913 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
1914 if (!command_must_succeed)
1915 reserved_trbs++;
1916
1917 if (!room_on_ring(xhci, xhci->cmd_ring, reserved_trbs)) {
7f84eef0
SS
1918 if (!in_interrupt())
1919 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
1920 if (command_must_succeed)
1921 xhci_err(xhci, "ERR: Reserved TRB counting for "
1922 "unfailable commands failed.\n");
7f84eef0
SS
1923 return -ENOMEM;
1924 }
1925 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
1926 field4 | xhci->cmd_ring->cycle_state);
1927 return 0;
1928}
1929
1930/* Queue a no-op command on the command ring */
1931static int queue_cmd_noop(struct xhci_hcd *xhci)
1932{
913a8a34 1933 return queue_command(xhci, 0, 0, 0, TRB_TYPE(TRB_CMD_NOOP), false);
7f84eef0
SS
1934}
1935
1936/*
1937 * Place a no-op command on the command ring to test the command and
1938 * event ring.
1939 */
23e3be11 1940void *xhci_setup_one_noop(struct xhci_hcd *xhci)
7f84eef0
SS
1941{
1942 if (queue_cmd_noop(xhci) < 0)
1943 return NULL;
1944 xhci->noops_submitted++;
23e3be11 1945 return xhci_ring_cmd_db;
7f84eef0 1946}
3ffbba95
SS
1947
1948/* Queue a slot enable or disable request on the command ring */
23e3be11 1949int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3ffbba95
SS
1950{
1951 return queue_command(xhci, 0, 0, 0,
913a8a34 1952 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
1953}
1954
1955/* Queue an address device command TRB */
23e3be11
SS
1956int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1957 u32 slot_id)
3ffbba95 1958{
8e595a5d
SS
1959 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
1960 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
1961 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
1962 false);
3ffbba95 1963}
f94e0186
SS
1964
1965/* Queue a configure endpoint command TRB */
23e3be11 1966int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
913a8a34 1967 u32 slot_id, bool command_must_succeed)
f94e0186 1968{
8e595a5d
SS
1969 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
1970 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
1971 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
1972 command_must_succeed);
f94e0186 1973}
ae636747 1974
f2217e8e
SS
1975/* Queue an evaluate context command TRB */
1976int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1977 u32 slot_id)
1978{
1979 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
1980 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
1981 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
1982 false);
f2217e8e
SS
1983}
1984
23e3be11 1985int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
ae636747
SS
1986 unsigned int ep_index)
1987{
1988 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
1989 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
1990 u32 type = TRB_TYPE(TRB_STOP_RING);
1991
1992 return queue_command(xhci, 0, 0, 0,
913a8a34 1993 trb_slot_id | trb_ep_index | type, false);
ae636747
SS
1994}
1995
1996/* Set Transfer Ring Dequeue Pointer command.
1997 * This should not be used for endpoints that have streams enabled.
1998 */
1999static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
2000 unsigned int ep_index, struct xhci_segment *deq_seg,
2001 union xhci_trb *deq_ptr, u32 cycle_state)
2002{
2003 dma_addr_t addr;
2004 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
2005 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
2006 u32 type = TRB_TYPE(TRB_SET_DEQ);
2007
23e3be11 2008 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
c92bcfa7 2009 if (addr == 0) {
ae636747 2010 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052
GKH
2011 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
2012 deq_seg, deq_ptr);
c92bcfa7
SS
2013 return 0;
2014 }
8e595a5d
SS
2015 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
2016 upper_32_bits(addr), 0,
913a8a34 2017 trb_slot_id | trb_ep_index | type, false);
ae636747 2018}
a1587d97
SS
2019
2020int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
2021 unsigned int ep_index)
2022{
2023 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
2024 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
2025 u32 type = TRB_TYPE(TRB_RESET_EP);
2026
913a8a34
SS
2027 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
2028 false);
a1587d97 2029}
This page took 0.207606 seconds and 5 git commands to generate.