xhci: rename existing Command Completion Event handlers
[deliverable/linux.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
7f84eef0 69#include "xhci.h"
3a7fa5be 70#include "xhci-trace.h"
7f84eef0 71
be88fe4f
AX
72static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
7f84eef0
SS
76/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
23e3be11 80dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
81 union xhci_trb *trb)
82{
6071d836 83 unsigned long segment_offset;
7f84eef0 84
6071d836 85 if (!seg || !trb || trb < seg->trbs)
7f84eef0 86 return 0;
6071d836
SS
87 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
7f84eef0 90 return 0;
6071d836 91 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
92}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
575688e1 97static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
98 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
28ccd296 104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
7f84eef0
SS
105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
575688e1 111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
f5960b69 117 return TRB_TYPE_LINK_LE32(trb->link.control);
7f84eef0
SS
118}
119
575688e1 120static int enqueue_is_link_trb(struct xhci_ring *ring)
6c12db90
JY
121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
f5960b69 123 return TRB_TYPE_LINK_LE32(link->control);
6c12db90
JY
124}
125
ec7e43e2
MN
126union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
127{
128 /* Enqueue pointer can be left pointing to the link TRB,
129 * we must handle that
130 */
131 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
132 return ring->enq_seg->next->trbs;
133 return ring->enqueue;
134}
135
ae636747
SS
136/* Updates trb to point to the next TRB in the ring, and updates seg if the next
137 * TRB is in a new segment. This does not skip over link TRBs, and it does not
138 * effect the ring dequeue or enqueue pointers.
139 */
140static void next_trb(struct xhci_hcd *xhci,
141 struct xhci_ring *ring,
142 struct xhci_segment **seg,
143 union xhci_trb **trb)
144{
145 if (last_trb(xhci, ring, *seg, *trb)) {
146 *seg = (*seg)->next;
147 *trb = ((*seg)->trbs);
148 } else {
a1669b2c 149 (*trb)++;
ae636747
SS
150 }
151}
152
7f84eef0
SS
153/*
154 * See Cycle bit rules. SW is the consumer for the event ring only.
155 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
156 */
3b72fca0 157static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 158{
66e49d87 159 unsigned long long addr;
7f84eef0
SS
160
161 ring->deq_updates++;
b008df60 162
50d0206f
SS
163 /*
164 * If this is not event ring, and the dequeue pointer
165 * is not on a link TRB, there is one more usable TRB
166 */
b008df60
AX
167 if (ring->type != TYPE_EVENT &&
168 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
169 ring->num_trbs_free++;
b008df60 170
50d0206f
SS
171 do {
172 /*
173 * Update the dequeue pointer further if that was a link TRB or
174 * we're at the end of an event ring segment (which doesn't have
175 * link TRBS)
176 */
177 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
178 if (ring->type == TYPE_EVENT &&
179 last_trb_on_last_seg(xhci, ring,
180 ring->deq_seg, ring->dequeue)) {
181 ring->cycle_state = (ring->cycle_state ? 0 : 1);
182 }
183 ring->deq_seg = ring->deq_seg->next;
184 ring->dequeue = ring->deq_seg->trbs;
185 } else {
186 ring->dequeue++;
7f84eef0 187 }
50d0206f
SS
188 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
189
66e49d87 190 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
7f84eef0
SS
191}
192
193/*
194 * See Cycle bit rules. SW is the consumer for the event ring only.
195 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
196 *
197 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
198 * chain bit is set), then set the chain bit in all the following link TRBs.
199 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
200 * have their chain bit cleared (so that each Link TRB is a separate TD).
201 *
202 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
203 * set, but other sections talk about dealing with the chain bit set. This was
204 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
205 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
206 *
207 * @more_trbs_coming: Will you enqueue more TRBs before calling
208 * prepare_transfer()?
7f84eef0 209 */
6cc30d85 210static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 211 bool more_trbs_coming)
7f84eef0
SS
212{
213 u32 chain;
214 union xhci_trb *next;
66e49d87 215 unsigned long long addr;
7f84eef0 216
28ccd296 217 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60
AX
218 /* If this is not event ring, there is one less usable TRB */
219 if (ring->type != TYPE_EVENT &&
220 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
221 ring->num_trbs_free--;
7f84eef0
SS
222 next = ++(ring->enqueue);
223
224 ring->enq_updates++;
225 /* Update the dequeue pointer further if that was a link TRB or we're at
226 * the end of an event ring segment (which doesn't have link TRBS)
227 */
228 while (last_trb(xhci, ring, ring->enq_seg, next)) {
3b72fca0
AX
229 if (ring->type != TYPE_EVENT) {
230 /*
231 * If the caller doesn't plan on enqueueing more
232 * TDs before ringing the doorbell, then we
233 * don't want to give the link TRB to the
234 * hardware just yet. We'll give the link TRB
235 * back in prepare_ring() just before we enqueue
236 * the TD at the top of the ring.
237 */
238 if (!chain && !more_trbs_coming)
239 break;
6cc30d85 240
3b72fca0
AX
241 /* If we're not dealing with 0.95 hardware or
242 * isoc rings on AMD 0.96 host,
243 * carry over the chain bit of the previous TRB
244 * (which may mean the chain bit is cleared).
245 */
246 if (!(ring->type == TYPE_ISOC &&
247 (xhci->quirks & XHCI_AMD_0x96_HOST))
7e393a83 248 && !xhci_link_trb_quirk(xhci)) {
3b72fca0
AX
249 next->link.control &=
250 cpu_to_le32(~TRB_CHAIN);
251 next->link.control |=
252 cpu_to_le32(chain);
7f84eef0 253 }
3b72fca0
AX
254 /* Give this link TRB to the hardware */
255 wmb();
256 next->link.control ^= cpu_to_le32(TRB_CYCLE);
257
7f84eef0
SS
258 /* Toggle the cycle bit after the last ring segment. */
259 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
260 ring->cycle_state = (ring->cycle_state ? 0 : 1);
7f84eef0
SS
261 }
262 }
263 ring->enq_seg = ring->enq_seg->next;
264 ring->enqueue = ring->enq_seg->trbs;
265 next = ring->enqueue;
266 }
66e49d87 267 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
7f84eef0
SS
268}
269
270/*
085deb16
AX
271 * Check to see if there's room to enqueue num_trbs on the ring and make sure
272 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 273 */
b008df60 274static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
275 unsigned int num_trbs)
276{
085deb16 277 int num_trbs_in_deq_seg;
b008df60 278
085deb16
AX
279 if (ring->num_trbs_free < num_trbs)
280 return 0;
281
282 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
283 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
284 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
285 return 0;
286 }
287
288 return 1;
7f84eef0
SS
289}
290
7f84eef0 291/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 292void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 293{
c181bc5b
EF
294 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
295 return;
296
7f84eef0 297 xhci_dbg(xhci, "// Ding dong!\n");
50d64676 298 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0
SS
299 /* Flush PCI posted writes */
300 xhci_readl(xhci, &xhci->dba->doorbell[0]);
301}
302
b92cc66c
EF
303static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
304{
305 u64 temp_64;
306 int ret;
307
308 xhci_dbg(xhci, "Abort command ring\n");
309
310 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
311 xhci_dbg(xhci, "The command ring isn't running, "
312 "Have the command ring been stopped?\n");
313 return 0;
314 }
315
316 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
317 if (!(temp_64 & CMD_RING_RUNNING)) {
318 xhci_dbg(xhci, "Command ring had been stopped\n");
319 return 0;
320 }
321 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
322 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
323 &xhci->op_regs->cmd_ring);
324
325 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
326 * time the completion od all xHCI commands, including
327 * the Command Abort operation. If software doesn't see
328 * CRR negated in a timely manner (e.g. longer than 5
329 * seconds), then it should assume that the there are
330 * larger problems with the xHC and assert HCRST.
331 */
2611bd18 332 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
b92cc66c
EF
333 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
334 if (ret < 0) {
335 xhci_err(xhci, "Stopped the command ring failed, "
336 "maybe the host is dead\n");
337 xhci->xhc_state |= XHCI_STATE_DYING;
338 xhci_quiesce(xhci);
339 xhci_halt(xhci);
340 return -ESHUTDOWN;
341 }
342
343 return 0;
344}
345
346static int xhci_queue_cd(struct xhci_hcd *xhci,
347 struct xhci_command *command,
348 union xhci_trb *cmd_trb)
349{
350 struct xhci_cd *cd;
351 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
352 if (!cd)
353 return -ENOMEM;
354 INIT_LIST_HEAD(&cd->cancel_cmd_list);
355
356 cd->command = command;
357 cd->cmd_trb = cmd_trb;
358 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
359
360 return 0;
361}
362
363/*
364 * Cancel the command which has issue.
365 *
366 * Some commands may hang due to waiting for acknowledgement from
367 * usb device. It is outside of the xHC's ability to control and
368 * will cause the command ring is blocked. When it occurs software
369 * should intervene to recover the command ring.
370 * See Section 4.6.1.1 and 4.6.1.2
371 */
372int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
373 union xhci_trb *cmd_trb)
374{
375 int retval = 0;
376 unsigned long flags;
377
378 spin_lock_irqsave(&xhci->lock, flags);
379
380 if (xhci->xhc_state & XHCI_STATE_DYING) {
381 xhci_warn(xhci, "Abort the command ring,"
382 " but the xHCI is dead.\n");
383 retval = -ESHUTDOWN;
384 goto fail;
385 }
386
387 /* queue the cmd desriptor to cancel_cmd_list */
388 retval = xhci_queue_cd(xhci, command, cmd_trb);
389 if (retval) {
390 xhci_warn(xhci, "Queuing command descriptor failed.\n");
391 goto fail;
392 }
393
394 /* abort command ring */
395 retval = xhci_abort_cmd_ring(xhci);
396 if (retval) {
397 xhci_err(xhci, "Abort command ring failed\n");
398 if (unlikely(retval == -ESHUTDOWN)) {
399 spin_unlock_irqrestore(&xhci->lock, flags);
400 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
401 xhci_dbg(xhci, "xHCI host controller is dead.\n");
402 return retval;
403 }
404 }
405
406fail:
407 spin_unlock_irqrestore(&xhci->lock, flags);
408 return retval;
409}
410
be88fe4f 411void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 412 unsigned int slot_id,
e9df17eb
SS
413 unsigned int ep_index,
414 unsigned int stream_id)
ae636747 415{
28ccd296 416 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
417 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
418 unsigned int ep_state = ep->ep_state;
ae636747 419
ae636747 420 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 421 * cancellations because we don't want to interrupt processing.
8df75f42
SS
422 * We don't want to restart any stream rings if there's a set dequeue
423 * pointer command pending because the device can choose to start any
424 * stream once the endpoint is on the HW schedule.
425 * FIXME - check all the stream rings for pending cancellations.
ae636747 426 */
50d64676
MW
427 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
428 (ep_state & EP_HALTED))
429 return;
430 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
431 /* The CPU has better things to do at this point than wait for a
432 * write-posting flush. It'll get there soon enough.
433 */
ae636747
SS
434}
435
e9df17eb
SS
436/* Ring the doorbell for any rings with pending URBs */
437static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
438 unsigned int slot_id,
439 unsigned int ep_index)
440{
441 unsigned int stream_id;
442 struct xhci_virt_ep *ep;
443
444 ep = &xhci->devs[slot_id]->eps[ep_index];
445
446 /* A ring has pending URBs if its TD list is not empty */
447 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 448 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 449 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
450 return;
451 }
452
453 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
454 stream_id++) {
455 struct xhci_stream_info *stream_info = ep->stream_info;
456 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
457 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
458 stream_id);
e9df17eb
SS
459 }
460}
461
ae636747
SS
462/*
463 * Find the segment that trb is in. Start searching in start_seg.
464 * If we must move past a segment that has a link TRB with a toggle cycle state
465 * bit set, then we will toggle the value pointed at by cycle_state.
466 */
467static struct xhci_segment *find_trb_seg(
468 struct xhci_segment *start_seg,
469 union xhci_trb *trb, int *cycle_state)
470{
471 struct xhci_segment *cur_seg = start_seg;
472 struct xhci_generic_trb *generic_trb;
473
474 while (cur_seg->trbs > trb ||
475 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
476 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
f5960b69 477 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
ba0a4d9a 478 *cycle_state ^= 0x1;
ae636747
SS
479 cur_seg = cur_seg->next;
480 if (cur_seg == start_seg)
481 /* Looped over the entire list. Oops! */
326b4810 482 return NULL;
ae636747
SS
483 }
484 return cur_seg;
485}
486
021bff91
SS
487
488static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
489 unsigned int slot_id, unsigned int ep_index,
490 unsigned int stream_id)
491{
492 struct xhci_virt_ep *ep;
493
494 ep = &xhci->devs[slot_id]->eps[ep_index];
495 /* Common case: no streams */
496 if (!(ep->ep_state & EP_HAS_STREAMS))
497 return ep->ring;
498
499 if (stream_id == 0) {
500 xhci_warn(xhci,
501 "WARN: Slot ID %u, ep index %u has streams, "
502 "but URB has no stream ID.\n",
503 slot_id, ep_index);
504 return NULL;
505 }
506
507 if (stream_id < ep->stream_info->num_streams)
508 return ep->stream_info->stream_rings[stream_id];
509
510 xhci_warn(xhci,
511 "WARN: Slot ID %u, ep index %u has "
512 "stream IDs 1 to %u allocated, "
513 "but stream ID %u is requested.\n",
514 slot_id, ep_index,
515 ep->stream_info->num_streams - 1,
516 stream_id);
517 return NULL;
518}
519
520/* Get the right ring for the given URB.
521 * If the endpoint supports streams, boundary check the URB's stream ID.
522 * If the endpoint doesn't support streams, return the singular endpoint ring.
523 */
524static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
525 struct urb *urb)
526{
527 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
528 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
529}
530
ae636747
SS
531/*
532 * Move the xHC's endpoint ring dequeue pointer past cur_td.
533 * Record the new state of the xHC's endpoint ring dequeue segment,
534 * dequeue pointer, and new consumer cycle state in state.
535 * Update our internal representation of the ring's dequeue pointer.
536 *
537 * We do this in three jumps:
538 * - First we update our new ring state to be the same as when the xHC stopped.
539 * - Then we traverse the ring to find the segment that contains
540 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
541 * any link TRBs with the toggle cycle bit set.
542 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
543 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
544 *
545 * Some of the uses of xhci_generic_trb are grotty, but if they're done
546 * with correct __le32 accesses they should work fine. Only users of this are
547 * in here.
ae636747 548 */
c92bcfa7 549void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 550 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
551 unsigned int stream_id, struct xhci_td *cur_td,
552 struct xhci_dequeue_state *state)
ae636747
SS
553{
554 struct xhci_virt_device *dev = xhci->devs[slot_id];
e9df17eb 555 struct xhci_ring *ep_ring;
ae636747 556 struct xhci_generic_trb *trb;
d115b048 557 struct xhci_ep_ctx *ep_ctx;
c92bcfa7 558 dma_addr_t addr;
ae636747 559
e9df17eb
SS
560 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
561 ep_index, stream_id);
562 if (!ep_ring) {
563 xhci_warn(xhci, "WARN can't find new dequeue state "
564 "for invalid stream ID %u.\n",
565 stream_id);
566 return;
567 }
ae636747 568 state->new_cycle_state = 0;
aa50b290
XR
569 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
570 "Finding segment containing stopped TRB.");
ae636747 571 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
63a0d9ab 572 dev->eps[ep_index].stopped_trb,
ae636747 573 &state->new_cycle_state);
68e41c5d
PZ
574 if (!state->new_deq_seg) {
575 WARN_ON(1);
576 return;
577 }
578
ae636747 579 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
580 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
581 "Finding endpoint context");
d115b048 582 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
28ccd296 583 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
ae636747
SS
584
585 state->new_deq_ptr = cur_td->last_trb;
aa50b290
XR
586 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
587 "Finding segment containing last TRB in TD.");
ae636747
SS
588 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
589 state->new_deq_ptr,
590 &state->new_cycle_state);
68e41c5d
PZ
591 if (!state->new_deq_seg) {
592 WARN_ON(1);
593 return;
594 }
ae636747
SS
595
596 trb = &state->new_deq_ptr->generic;
f5960b69
ME
597 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
598 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
ba0a4d9a 599 state->new_cycle_state ^= 0x1;
ae636747
SS
600 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
601
01a1fdb9
SS
602 /*
603 * If there is only one segment in a ring, find_trb_seg()'s while loop
604 * will not run, and it will return before it has a chance to see if it
605 * needs to toggle the cycle bit. It can't tell if the stalled transfer
606 * ended just before the link TRB on a one-segment ring, or if the TD
607 * wrapped around the top of the ring, because it doesn't have the TD in
608 * question. Look for the one-segment case where stalled TRB's address
609 * is greater than the new dequeue pointer address.
610 */
611 if (ep_ring->first_seg == ep_ring->first_seg->next &&
612 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
613 state->new_cycle_state ^= 0x1;
aa50b290
XR
614 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
615 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 616
ae636747 617 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
618 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
619 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
620 state->new_deq_seg);
621 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
622 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
623 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 624 (unsigned long long) addr);
ae636747
SS
625}
626
522989a2
SS
627/* flip_cycle means flip the cycle bit of all but the first and last TRB.
628 * (The last TRB actually points to the ring enqueue pointer, which is not part
629 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
630 */
23e3be11 631static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
522989a2 632 struct xhci_td *cur_td, bool flip_cycle)
ae636747
SS
633{
634 struct xhci_segment *cur_seg;
635 union xhci_trb *cur_trb;
636
637 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
638 true;
639 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69 640 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
ae636747
SS
641 /* Unchain any chained Link TRBs, but
642 * leave the pointers intact.
643 */
28ccd296 644 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
522989a2
SS
645 /* Flip the cycle bit (link TRBs can't be the first
646 * or last TRB).
647 */
648 if (flip_cycle)
649 cur_trb->generic.field[3] ^=
650 cpu_to_le32(TRB_CYCLE);
aa50b290
XR
651 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
652 "Cancel (unchain) link TRB");
653 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
654 "Address = %p (0x%llx dma); "
655 "in seg %p (0x%llx dma)",
700e2052 656 cur_trb,
23e3be11 657 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
658 cur_seg,
659 (unsigned long long)cur_seg->dma);
ae636747
SS
660 } else {
661 cur_trb->generic.field[0] = 0;
662 cur_trb->generic.field[1] = 0;
663 cur_trb->generic.field[2] = 0;
664 /* Preserve only the cycle bit of this TRB */
28ccd296 665 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
522989a2
SS
666 /* Flip the cycle bit except on the first or last TRB */
667 if (flip_cycle && cur_trb != cur_td->first_trb &&
668 cur_trb != cur_td->last_trb)
669 cur_trb->generic.field[3] ^=
670 cpu_to_le32(TRB_CYCLE);
28ccd296
ME
671 cur_trb->generic.field[3] |= cpu_to_le32(
672 TRB_TYPE(TRB_TR_NOOP));
aa50b290
XR
673 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
674 "TRB to noop at offset 0x%llx",
79688acf
SS
675 (unsigned long long)
676 xhci_trb_virt_to_dma(cur_seg, cur_trb));
ae636747
SS
677 }
678 if (cur_trb == cur_td->last_trb)
679 break;
680 }
681}
682
683static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
684 unsigned int ep_index, unsigned int stream_id,
685 struct xhci_segment *deq_seg,
ae636747
SS
686 union xhci_trb *deq_ptr, u32 cycle_state);
687
c92bcfa7 688void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab 689 unsigned int slot_id, unsigned int ep_index,
e9df17eb 690 unsigned int stream_id,
63a0d9ab 691 struct xhci_dequeue_state *deq_state)
c92bcfa7 692{
63a0d9ab
SS
693 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
694
aa50b290
XR
695 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
696 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
697 "new deq ptr = %p (0x%llx dma), new cycle = %u",
c92bcfa7
SS
698 deq_state->new_deq_seg,
699 (unsigned long long)deq_state->new_deq_seg->dma,
700 deq_state->new_deq_ptr,
701 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
702 deq_state->new_cycle_state);
e9df17eb 703 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
c92bcfa7
SS
704 deq_state->new_deq_seg,
705 deq_state->new_deq_ptr,
706 (u32) deq_state->new_cycle_state);
707 /* Stop the TD queueing code from ringing the doorbell until
708 * this command completes. The HC won't set the dequeue pointer
709 * if the ring is running, and ringing the doorbell starts the
710 * ring running.
711 */
63a0d9ab 712 ep->ep_state |= SET_DEQ_PENDING;
c92bcfa7
SS
713}
714
575688e1 715static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
716 struct xhci_virt_ep *ep)
717{
718 ep->ep_state &= ~EP_HALT_PENDING;
719 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
720 * timer is running on another CPU, we don't decrement stop_cmds_pending
721 * (since we didn't successfully stop the watchdog timer).
722 */
723 if (del_timer(&ep->stop_cmd_timer))
724 ep->stop_cmds_pending--;
725}
726
727/* Must be called with xhci->lock held in interrupt context */
728static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
07a37e9e 729 struct xhci_td *cur_td, int status)
6f5165cf 730{
214f76f7 731 struct usb_hcd *hcd;
8e51adcc
AX
732 struct urb *urb;
733 struct urb_priv *urb_priv;
6f5165cf 734
8e51adcc
AX
735 urb = cur_td->urb;
736 urb_priv = urb->hcpriv;
737 urb_priv->td_cnt++;
214f76f7 738 hcd = bus_to_hcd(urb->dev->bus);
6f5165cf 739
8e51adcc
AX
740 /* Only giveback urb when this is the last td in urb */
741 if (urb_priv->td_cnt == urb_priv->length) {
c41136b0
AX
742 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
743 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
744 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
745 if (xhci->quirks & XHCI_AMD_PLL_FIX)
746 usb_amd_quirk_pll_enable();
747 }
748 }
8e51adcc 749 usb_hcd_unlink_urb_from_ep(hcd, urb);
8e51adcc
AX
750
751 spin_unlock(&xhci->lock);
752 usb_hcd_giveback_urb(hcd, urb, status);
753 xhci_urb_free_priv(xhci, urb_priv);
754 spin_lock(&xhci->lock);
8e51adcc 755 }
6f5165cf
SS
756}
757
ae636747
SS
758/*
759 * When we get a command completion for a Stop Endpoint Command, we need to
760 * unlink any cancelled TDs from the ring. There are two ways to do that:
761 *
762 * 1. If the HW was in the middle of processing the TD that needs to be
763 * cancelled, then we must move the ring's dequeue pointer past the last TRB
764 * in the TD with a Set Dequeue Pointer Command.
765 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
766 * bit cleared) so that the HW will skip over them.
767 */
60b9593c 768static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci,
be88fe4f 769 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747
SS
770{
771 unsigned int slot_id;
772 unsigned int ep_index;
be88fe4f 773 struct xhci_virt_device *virt_dev;
ae636747 774 struct xhci_ring *ep_ring;
63a0d9ab 775 struct xhci_virt_ep *ep;
ae636747 776 struct list_head *entry;
326b4810 777 struct xhci_td *cur_td = NULL;
ae636747
SS
778 struct xhci_td *last_unlinked_td;
779
c92bcfa7 780 struct xhci_dequeue_state deq_state;
ae636747 781
be88fe4f 782 if (unlikely(TRB_TO_SUSPEND_PORT(
28ccd296 783 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
be88fe4f 784 slot_id = TRB_TO_SLOT_ID(
28ccd296 785 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
be88fe4f
AX
786 virt_dev = xhci->devs[slot_id];
787 if (virt_dev)
788 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
789 event);
790 else
791 xhci_warn(xhci, "Stop endpoint command "
792 "completion for disabled slot %u\n",
793 slot_id);
794 return;
795 }
796
ae636747 797 memset(&deq_state, 0, sizeof(deq_state));
28ccd296
ME
798 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
799 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
63a0d9ab 800 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 801
678539cf 802 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 803 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c
SS
804 ep->stopped_td = NULL;
805 ep->stopped_trb = NULL;
e9df17eb 806 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 807 return;
678539cf 808 }
ae636747
SS
809
810 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
811 * We have the xHCI lock, so nothing can modify this list until we drop
812 * it. We're also in the event handler, so we can't get re-interrupted
813 * if another Stop Endpoint command completes
814 */
63a0d9ab 815 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 816 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
aa50b290
XR
817 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
818 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
819 (unsigned long long)xhci_trb_virt_to_dma(
820 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
821 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
822 if (!ep_ring) {
823 /* This shouldn't happen unless a driver is mucking
824 * with the stream ID after submission. This will
825 * leave the TD on the hardware ring, and the hardware
826 * will try to execute it, and may access a buffer
827 * that has already been freed. In the best case, the
828 * hardware will execute it, and the event handler will
829 * ignore the completion event for that TD, since it was
830 * removed from the td_list for that endpoint. In
831 * short, don't muck with the stream ID after
832 * submission.
833 */
834 xhci_warn(xhci, "WARN Cancelled URB %p "
835 "has invalid stream ID %u.\n",
836 cur_td->urb,
837 cur_td->urb->stream_id);
838 goto remove_finished_td;
839 }
ae636747
SS
840 /*
841 * If we stopped on the TD we need to cancel, then we have to
842 * move the xHC endpoint ring dequeue pointer past this TD.
843 */
63a0d9ab 844 if (cur_td == ep->stopped_td)
e9df17eb
SS
845 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
846 cur_td->urb->stream_id,
847 cur_td, &deq_state);
ae636747 848 else
522989a2 849 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 850remove_finished_td:
ae636747
SS
851 /*
852 * The event handler won't see a completion for this TD anymore,
853 * so remove it from the endpoint ring's TD list. Keep it in
854 * the cancelled TD list for URB completion later.
855 */
585df1d9 856 list_del_init(&cur_td->td_list);
ae636747
SS
857 }
858 last_unlinked_td = cur_td;
6f5165cf 859 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
860
861 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
862 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
63a0d9ab 863 xhci_queue_new_dequeue_state(xhci,
e9df17eb
SS
864 slot_id, ep_index,
865 ep->stopped_td->urb->stream_id,
866 &deq_state);
ac9d8fe7 867 xhci_ring_cmd_db(xhci);
ae636747 868 } else {
e9df17eb
SS
869 /* Otherwise ring the doorbell(s) to restart queued transfers */
870 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 871 }
526867c3
FW
872
873 /* Clear stopped_td and stopped_trb if endpoint is not halted */
874 if (!(ep->ep_state & EP_HALTED)) {
875 ep->stopped_td = NULL;
876 ep->stopped_trb = NULL;
877 }
ae636747
SS
878
879 /*
880 * Drop the lock and complete the URBs in the cancelled TD list.
881 * New TDs to be cancelled might be added to the end of the list before
882 * we can complete all the URBs for the TDs we already unlinked.
883 * So stop when we've completed the URB for the last TD we unlinked.
884 */
885 do {
63a0d9ab 886 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747 887 struct xhci_td, cancelled_td_list);
585df1d9 888 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
889
890 /* Clean up the cancelled URB */
ae636747
SS
891 /* Doesn't matter what we pass for status, since the core will
892 * just overwrite it (because the URB has been unlinked).
893 */
07a37e9e 894 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
ae636747 895
6f5165cf
SS
896 /* Stop processing the cancelled list if the watchdog timer is
897 * running.
898 */
899 if (xhci->xhc_state & XHCI_STATE_DYING)
900 return;
ae636747
SS
901 } while (cur_td != last_unlinked_td);
902
903 /* Return to the event handler with xhci->lock re-acquired */
904}
905
6f5165cf
SS
906/* Watchdog timer function for when a stop endpoint command fails to complete.
907 * In this case, we assume the host controller is broken or dying or dead. The
908 * host may still be completing some other events, so we have to be careful to
909 * let the event ring handler and the URB dequeueing/enqueueing functions know
910 * through xhci->state.
911 *
912 * The timer may also fire if the host takes a very long time to respond to the
913 * command, and the stop endpoint command completion handler cannot delete the
914 * timer before the timer function is called. Another endpoint cancellation may
915 * sneak in before the timer function can grab the lock, and that may queue
916 * another stop endpoint command and add the timer back. So we cannot use a
917 * simple flag to say whether there is a pending stop endpoint command for a
918 * particular endpoint.
919 *
920 * Instead we use a combination of that flag and a counter for the number of
921 * pending stop endpoint commands. If the timer is the tail end of the last
922 * stop endpoint command, and the endpoint's command is still pending, we assume
923 * the host is dying.
924 */
925void xhci_stop_endpoint_command_watchdog(unsigned long arg)
926{
927 struct xhci_hcd *xhci;
928 struct xhci_virt_ep *ep;
929 struct xhci_virt_ep *temp_ep;
930 struct xhci_ring *ring;
931 struct xhci_td *cur_td;
932 int ret, i, j;
f43d6231 933 unsigned long flags;
6f5165cf
SS
934
935 ep = (struct xhci_virt_ep *) arg;
936 xhci = ep->xhci;
937
f43d6231 938 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
939
940 ep->stop_cmds_pending--;
941 if (xhci->xhc_state & XHCI_STATE_DYING) {
aa50b290
XR
942 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
943 "Stop EP timer ran, but another timer marked "
944 "xHCI as DYING, exiting.");
f43d6231 945 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
946 return;
947 }
948 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
aa50b290
XR
949 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
950 "Stop EP timer ran, but no command pending, "
951 "exiting.");
f43d6231 952 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
953 return;
954 }
955
956 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
957 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
958 /* Oops, HC is dead or dying or at least not responding to the stop
959 * endpoint command.
960 */
961 xhci->xhc_state |= XHCI_STATE_DYING;
962 /* Disable interrupts from the host controller and start halting it */
963 xhci_quiesce(xhci);
f43d6231 964 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
965
966 ret = xhci_halt(xhci);
967
f43d6231 968 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
969 if (ret < 0) {
970 /* This is bad; the host is not responding to commands and it's
971 * not allowing itself to be halted. At least interrupts are
ac04e6ff 972 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
973 * disconnect all device drivers under this host. Those
974 * disconnect() methods will wait for all URBs to be unlinked,
975 * so we must complete them.
976 */
977 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
978 xhci_warn(xhci, "Completing active URBs anyway.\n");
979 /* We could turn all TDs on the rings to no-ops. This won't
980 * help if the host has cached part of the ring, and is slow if
981 * we want to preserve the cycle bit. Skip it and hope the host
982 * doesn't touch the memory.
983 */
984 }
985 for (i = 0; i < MAX_HC_SLOTS; i++) {
986 if (!xhci->devs[i])
987 continue;
988 for (j = 0; j < 31; j++) {
989 temp_ep = &xhci->devs[i]->eps[j];
990 ring = temp_ep->ring;
991 if (!ring)
992 continue;
aa50b290
XR
993 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
994 "Killing URBs for slot ID %u, "
995 "ep index %u", i, j);
6f5165cf
SS
996 while (!list_empty(&ring->td_list)) {
997 cur_td = list_first_entry(&ring->td_list,
998 struct xhci_td,
999 td_list);
585df1d9 1000 list_del_init(&cur_td->td_list);
6f5165cf 1001 if (!list_empty(&cur_td->cancelled_td_list))
585df1d9 1002 list_del_init(&cur_td->cancelled_td_list);
6f5165cf 1003 xhci_giveback_urb_in_irq(xhci, cur_td,
07a37e9e 1004 -ESHUTDOWN);
6f5165cf
SS
1005 }
1006 while (!list_empty(&temp_ep->cancelled_td_list)) {
1007 cur_td = list_first_entry(
1008 &temp_ep->cancelled_td_list,
1009 struct xhci_td,
1010 cancelled_td_list);
585df1d9 1011 list_del_init(&cur_td->cancelled_td_list);
6f5165cf 1012 xhci_giveback_urb_in_irq(xhci, cur_td,
07a37e9e 1013 -ESHUTDOWN);
6f5165cf
SS
1014 }
1015 }
1016 }
f43d6231 1017 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
1018 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1019 "Calling usb_hc_died()");
f6ff0ac8 1020 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
aa50b290
XR
1021 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1022 "xHCI host controller is dead.");
6f5165cf
SS
1023}
1024
b008df60
AX
1025
1026static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1027 struct xhci_virt_device *dev,
1028 struct xhci_ring *ep_ring,
1029 unsigned int ep_index)
1030{
1031 union xhci_trb *dequeue_temp;
1032 int num_trbs_free_temp;
1033 bool revert = false;
1034
1035 num_trbs_free_temp = ep_ring->num_trbs_free;
1036 dequeue_temp = ep_ring->dequeue;
1037
0d9f78a9
SS
1038 /* If we get two back-to-back stalls, and the first stalled transfer
1039 * ends just before a link TRB, the dequeue pointer will be left on
1040 * the link TRB by the code in the while loop. So we have to update
1041 * the dequeue pointer one segment further, or we'll jump off
1042 * the segment into la-la-land.
1043 */
1044 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1045 ep_ring->deq_seg = ep_ring->deq_seg->next;
1046 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1047 }
1048
b008df60
AX
1049 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1050 /* We have more usable TRBs */
1051 ep_ring->num_trbs_free++;
1052 ep_ring->dequeue++;
1053 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1054 ep_ring->dequeue)) {
1055 if (ep_ring->dequeue ==
1056 dev->eps[ep_index].queued_deq_ptr)
1057 break;
1058 ep_ring->deq_seg = ep_ring->deq_seg->next;
1059 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1060 }
1061 if (ep_ring->dequeue == dequeue_temp) {
1062 revert = true;
1063 break;
1064 }
1065 }
1066
1067 if (revert) {
1068 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1069 ep_ring->num_trbs_free = num_trbs_free_temp;
1070 }
1071}
1072
ae636747
SS
1073/*
1074 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1075 * we need to clear the set deq pending flag in the endpoint ring state, so that
1076 * the TD queueing code can ring the doorbell again. We also need to ring the
1077 * endpoint doorbell to restart the ring, but only if there aren't more
1078 * cancellations pending.
1079 */
60b9593c
XR
1080static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci,
1081 struct xhci_event_cmd *event, union xhci_trb *trb)
ae636747
SS
1082{
1083 unsigned int slot_id;
1084 unsigned int ep_index;
e9df17eb 1085 unsigned int stream_id;
ae636747
SS
1086 struct xhci_ring *ep_ring;
1087 struct xhci_virt_device *dev;
d115b048
JY
1088 struct xhci_ep_ctx *ep_ctx;
1089 struct xhci_slot_ctx *slot_ctx;
ae636747 1090
28ccd296
ME
1091 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1092 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1093 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 1094 dev = xhci->devs[slot_id];
e9df17eb
SS
1095
1096 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1097 if (!ep_ring) {
1098 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1099 "freed stream ID %u\n",
1100 stream_id);
1101 /* XXX: Harmless??? */
1102 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1103 return;
1104 }
1105
d115b048
JY
1106 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1107 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747 1108
28ccd296 1109 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
ae636747
SS
1110 unsigned int ep_state;
1111 unsigned int slot_state;
1112
28ccd296 1113 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
ae636747
SS
1114 case COMP_TRB_ERR:
1115 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1116 "of stream ID configuration\n");
1117 break;
1118 case COMP_CTX_STATE:
1119 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1120 "to incorrect slot or ep state.\n");
28ccd296 1121 ep_state = le32_to_cpu(ep_ctx->ep_info);
ae636747 1122 ep_state &= EP_STATE_MASK;
28ccd296 1123 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 1124 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
1125 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1126 "Slot state = %u, EP state = %u",
ae636747
SS
1127 slot_state, ep_state);
1128 break;
1129 case COMP_EBADSLT:
1130 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1131 "slot %u was not enabled.\n", slot_id);
1132 break;
1133 default:
1134 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1135 "completion code of %u.\n",
28ccd296 1136 GET_COMP_CODE(le32_to_cpu(event->status)));
ae636747
SS
1137 break;
1138 }
1139 /* OK what do we do now? The endpoint state is hosed, and we
1140 * should never get to this point if the synchronization between
1141 * queueing, and endpoint state are correct. This might happen
1142 * if the device gets disconnected after we've finished
1143 * cancelling URBs, which might not be an error...
1144 */
1145 } else {
aa50b290
XR
1146 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1147 "Successful Set TR Deq Ptr cmd, deq = @%08llx",
28ccd296 1148 le64_to_cpu(ep_ctx->deq));
bf161e85 1149 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
28ccd296
ME
1150 dev->eps[ep_index].queued_deq_ptr) ==
1151 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
bf161e85
SS
1152 /* Update the ring's dequeue segment and dequeue pointer
1153 * to reflect the new position.
1154 */
b008df60
AX
1155 update_ring_for_set_deq_completion(xhci, dev,
1156 ep_ring, ep_index);
bf161e85
SS
1157 } else {
1158 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1159 "Ptr command & xHCI internal state.\n");
1160 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1161 dev->eps[ep_index].queued_deq_seg,
1162 dev->eps[ep_index].queued_deq_ptr);
1163 }
ae636747
SS
1164 }
1165
63a0d9ab 1166 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1167 dev->eps[ep_index].queued_deq_seg = NULL;
1168 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1169 /* Restart any rings with pending URBs */
1170 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1171}
1172
60b9593c
XR
1173static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci,
1174 struct xhci_event_cmd *event, union xhci_trb *trb)
a1587d97
SS
1175{
1176 int slot_id;
1177 unsigned int ep_index;
1178
28ccd296
ME
1179 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1180 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
a1587d97
SS
1181 /* This command will only fail if the endpoint wasn't halted,
1182 * but we don't care.
1183 */
a0254324
XR
1184 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1185 "Ignoring reset ep completion code of %u",
f5960b69 1186 GET_COMP_CODE(le32_to_cpu(event->status)));
a1587d97 1187
ac9d8fe7
SS
1188 /* HW with the reset endpoint quirk needs to have a configure endpoint
1189 * command complete before the endpoint can be used. Queue that here
1190 * because the HW can't handle two commands being queued in a row.
1191 */
1192 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
4bdfe4c3
XR
1193 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1194 "Queueing configure endpoint command");
ac9d8fe7 1195 xhci_queue_configure_endpoint(xhci,
913a8a34
SS
1196 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1197 false);
ac9d8fe7
SS
1198 xhci_ring_cmd_db(xhci);
1199 } else {
e9df17eb 1200 /* Clear our internal halted state and restart the ring(s) */
63a0d9ab 1201 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
e9df17eb 1202 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ac9d8fe7 1203 }
a1587d97 1204}
ae636747 1205
b63f4053
EF
1206/* Complete the command and detele it from the devcie's command queue.
1207 */
1208static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1209 struct xhci_command *command, u32 status)
1210{
1211 command->status = status;
1212 list_del(&command->cmd_list);
1213 if (command->completion)
1214 complete(command->completion);
1215 else
1216 xhci_free_command(xhci, command);
1217}
1218
1219
a50c8aa9
SS
1220/* Check to see if a command in the device's command queue matches this one.
1221 * Signal the completion or free the command, and return 1. Return 0 if the
1222 * completed command isn't at the head of the command list.
1223 */
1224static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1225 struct xhci_virt_device *virt_dev,
1226 struct xhci_event_cmd *event)
1227{
1228 struct xhci_command *command;
1229
1230 if (list_empty(&virt_dev->cmd_list))
1231 return 0;
1232
1233 command = list_entry(virt_dev->cmd_list.next,
1234 struct xhci_command, cmd_list);
1235 if (xhci->cmd_ring->dequeue != command->command_trb)
1236 return 0;
1237
b63f4053
EF
1238 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1239 GET_COMP_CODE(le32_to_cpu(event->status)));
a50c8aa9
SS
1240 return 1;
1241}
1242
b63f4053
EF
1243/*
1244 * Finding the command trb need to be cancelled and modifying it to
1245 * NO OP command. And if the command is in device's command wait
1246 * list, finishing and freeing it.
1247 *
1248 * If we can't find the command trb, we think it had already been
1249 * executed.
1250 */
1251static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1252{
1253 struct xhci_segment *cur_seg;
1254 union xhci_trb *cmd_trb;
1255 u32 cycle_state;
1256
1257 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1258 return;
1259
1260 /* find the current segment of command ring */
1261 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1262 xhci->cmd_ring->dequeue, &cycle_state);
1263
43a09f7f
SS
1264 if (!cur_seg) {
1265 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1266 xhci->cmd_ring->dequeue,
1267 (unsigned long long)
1268 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1269 xhci->cmd_ring->dequeue));
1270 xhci_debug_ring(xhci, xhci->cmd_ring);
1271 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1272 return;
1273 }
1274
b63f4053
EF
1275 /* find the command trb matched by cd from command ring */
1276 for (cmd_trb = xhci->cmd_ring->dequeue;
1277 cmd_trb != xhci->cmd_ring->enqueue;
1278 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1279 /* If the trb is link trb, continue */
1280 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1281 continue;
1282
1283 if (cur_cd->cmd_trb == cmd_trb) {
1284
1285 /* If the command in device's command list, we should
1286 * finish it and free the command structure.
1287 */
1288 if (cur_cd->command)
1289 xhci_complete_cmd_in_cmd_wait_list(xhci,
1290 cur_cd->command, COMP_CMD_STOP);
1291
1292 /* get cycle state from the origin command trb */
1293 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1294 & TRB_CYCLE;
1295
1296 /* modify the command trb to NO OP command */
1297 cmd_trb->generic.field[0] = 0;
1298 cmd_trb->generic.field[1] = 0;
1299 cmd_trb->generic.field[2] = 0;
1300 cmd_trb->generic.field[3] = cpu_to_le32(
1301 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1302 break;
1303 }
1304 }
1305}
1306
1307static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1308{
1309 struct xhci_cd *cur_cd, *next_cd;
1310
1311 if (list_empty(&xhci->cancel_cmd_list))
1312 return;
1313
1314 list_for_each_entry_safe(cur_cd, next_cd,
1315 &xhci->cancel_cmd_list, cancel_cmd_list) {
1316 xhci_cmd_to_noop(xhci, cur_cd);
1317 list_del(&cur_cd->cancel_cmd_list);
1318 kfree(cur_cd);
1319 }
1320}
1321
1322/*
1323 * traversing the cancel_cmd_list. If the command descriptor according
1324 * to cmd_trb is found, the function free it and return 1, otherwise
1325 * return 0.
1326 */
1327static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1328 union xhci_trb *cmd_trb)
1329{
1330 struct xhci_cd *cur_cd, *next_cd;
1331
1332 if (list_empty(&xhci->cancel_cmd_list))
1333 return 0;
1334
1335 list_for_each_entry_safe(cur_cd, next_cd,
1336 &xhci->cancel_cmd_list, cancel_cmd_list) {
1337 if (cur_cd->cmd_trb == cmd_trb) {
1338 if (cur_cd->command)
1339 xhci_complete_cmd_in_cmd_wait_list(xhci,
1340 cur_cd->command, COMP_CMD_STOP);
1341 list_del(&cur_cd->cancel_cmd_list);
1342 kfree(cur_cd);
1343 return 1;
1344 }
1345 }
1346
1347 return 0;
1348}
1349
1350/*
1351 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1352 * trb pointed by the command ring dequeue pointer is the trb we want to
1353 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1354 * traverse the cancel_cmd_list to trun the all of the commands according
1355 * to command descriptor to NO-OP trb.
1356 */
1357static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1358 int cmd_trb_comp_code)
1359{
1360 int cur_trb_is_good = 0;
1361
1362 /* Searching the cmd trb pointed by the command ring dequeue
1363 * pointer in command descriptor list. If it is found, free it.
1364 */
1365 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1366 xhci->cmd_ring->dequeue);
1367
1368 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1369 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1370 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1371 /* traversing the cancel_cmd_list and canceling
1372 * the command according to command descriptor
1373 */
1374 xhci_cancel_cmd_in_cd_list(xhci);
1375
1376 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1377 /*
1378 * ring command ring doorbell again to restart the
1379 * command ring
1380 */
1381 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1382 xhci_ring_cmd_db(xhci);
1383 }
1384 return cur_trb_is_good;
1385}
1386
7f84eef0
SS
1387static void handle_cmd_completion(struct xhci_hcd *xhci,
1388 struct xhci_event_cmd *event)
1389{
28ccd296 1390 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1391 u64 cmd_dma;
1392 dma_addr_t cmd_dequeue_dma;
ac9d8fe7 1393 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 1394 struct xhci_virt_device *virt_dev;
ac9d8fe7
SS
1395 unsigned int ep_index;
1396 struct xhci_ring *ep_ring;
1397 unsigned int ep_state;
7f84eef0 1398
28ccd296 1399 cmd_dma = le64_to_cpu(event->cmd_trb);
23e3be11 1400 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
7f84eef0
SS
1401 xhci->cmd_ring->dequeue);
1402 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1403 if (cmd_dequeue_dma == 0) {
1404 xhci->error_bitmask |= 1 << 4;
1405 return;
1406 }
1407 /* Does the DMA address match our internal dequeue pointer address? */
1408 if (cmd_dma != (u64) cmd_dequeue_dma) {
1409 xhci->error_bitmask |= 1 << 5;
1410 return;
1411 }
b63f4053 1412
63a23b9a
XR
1413 trace_xhci_cmd_completion(&xhci->cmd_ring->dequeue->generic,
1414 (struct xhci_generic_trb *) event);
1415
b63f4053
EF
1416 if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1417 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1418 /* If the return value is 0, we think the trb pointed by
1419 * command ring dequeue pointer is a good trb. The good
1420 * trb means we don't want to cancel the trb, but it have
1421 * been stopped by host. So we should handle it normally.
1422 * Otherwise, driver should invoke inc_deq() and return.
1423 */
1424 if (handle_stopped_cmd_ring(xhci,
1425 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1426 inc_deq(xhci, xhci->cmd_ring);
1427 return;
1428 }
284d2055
MN
1429 /* There is no command to handle if we get a stop event when the
1430 * command ring is empty, event->cmd_trb points to the next
1431 * unset command
1432 */
1433 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1434 return;
b63f4053
EF
1435 }
1436
28ccd296
ME
1437 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1438 & TRB_TYPE_BITMASK) {
3ffbba95 1439 case TRB_TYPE(TRB_ENABLE_SLOT):
28ccd296 1440 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
3ffbba95
SS
1441 xhci->slot_id = slot_id;
1442 else
1443 xhci->slot_id = 0;
1444 complete(&xhci->addr_dev);
1445 break;
1446 case TRB_TYPE(TRB_DISABLE_SLOT):
2cf95c18
SS
1447 if (xhci->devs[slot_id]) {
1448 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1449 /* Delete default control endpoint resources */
1450 xhci_free_device_endpoint_resources(xhci,
1451 xhci->devs[slot_id], true);
3ffbba95 1452 xhci_free_virt_device(xhci, slot_id);
2cf95c18 1453 }
3ffbba95 1454 break;
f94e0186 1455 case TRB_TYPE(TRB_CONFIG_EP):
913a8a34 1456 virt_dev = xhci->devs[slot_id];
a50c8aa9 1457 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
913a8a34 1458 break;
ac9d8fe7
SS
1459 /*
1460 * Configure endpoint commands can come from the USB core
1461 * configuration or alt setting changes, or because the HW
1462 * needed an extra configure endpoint command after a reset
8df75f42
SS
1463 * endpoint command or streams were being configured.
1464 * If the command was for a halted endpoint, the xHCI driver
1465 * is not waiting on the configure endpoint command.
ac9d8fe7
SS
1466 */
1467 ctrl_ctx = xhci_get_input_control_ctx(xhci,
913a8a34 1468 virt_dev->in_ctx);
92f8e767
SS
1469 if (!ctrl_ctx) {
1470 xhci_warn(xhci, "Could not get input context, bad type.\n");
1471 break;
1472 }
ac9d8fe7 1473 /* Input ctx add_flags are the endpoint index plus one */
28ccd296 1474 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
06df5729 1475 /* A usb_set_interface() call directly after clearing a halted
e9df17eb
SS
1476 * condition may race on this quirky hardware. Not worth
1477 * worrying about, since this is prototype hardware. Not sure
1478 * if this will work for streams, but streams support was
1479 * untested on this prototype.
06df5729 1480 */
ac9d8fe7 1481 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
06df5729 1482 ep_index != (unsigned int) -1 &&
28ccd296
ME
1483 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1484 le32_to_cpu(ctrl_ctx->drop_flags)) {
06df5729
SS
1485 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1486 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1487 if (!(ep_state & EP_HALTED))
1488 goto bandwidth_change;
4bdfe4c3
XR
1489 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1490 "Completed config ep cmd - "
1491 "last ep index = %d, state = %d",
06df5729 1492 ep_index, ep_state);
e9df17eb 1493 /* Clear internal halted state and restart ring(s) */
63a0d9ab 1494 xhci->devs[slot_id]->eps[ep_index].ep_state &=
ac9d8fe7 1495 ~EP_HALTED;
e9df17eb 1496 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
06df5729 1497 break;
ac9d8fe7 1498 }
06df5729 1499bandwidth_change:
3a7fa5be
XR
1500 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1501 "Completed config ep cmd");
06df5729 1502 xhci->devs[slot_id]->cmd_status =
28ccd296 1503 GET_COMP_CODE(le32_to_cpu(event->status));
06df5729 1504 complete(&xhci->devs[slot_id]->cmd_completion);
f94e0186 1505 break;
2d3f1fac 1506 case TRB_TYPE(TRB_EVAL_CONTEXT):
ac1c1b7f
SS
1507 virt_dev = xhci->devs[slot_id];
1508 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1509 break;
28ccd296 1510 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
2d3f1fac
SS
1511 complete(&xhci->devs[slot_id]->cmd_completion);
1512 break;
3ffbba95 1513 case TRB_TYPE(TRB_ADDR_DEV):
28ccd296 1514 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
3ffbba95
SS
1515 complete(&xhci->addr_dev);
1516 break;
ae636747 1517 case TRB_TYPE(TRB_STOP_RING):
60b9593c 1518 xhci_handle_cmd_stop_ep(xhci, xhci->cmd_ring->dequeue, event);
ae636747
SS
1519 break;
1520 case TRB_TYPE(TRB_SET_DEQ):
60b9593c 1521 xhci_handle_cmd_set_deq(xhci, event, xhci->cmd_ring->dequeue);
ae636747 1522 break;
7f84eef0 1523 case TRB_TYPE(TRB_CMD_NOOP):
7f84eef0 1524 break;
a1587d97 1525 case TRB_TYPE(TRB_RESET_EP):
60b9593c 1526 xhci_handle_cmd_reset_ep(xhci, event, xhci->cmd_ring->dequeue);
a1587d97 1527 break;
2a8f82c4
SS
1528 case TRB_TYPE(TRB_RESET_DEV):
1529 xhci_dbg(xhci, "Completed reset device command.\n");
1530 slot_id = TRB_TO_SLOT_ID(
28ccd296 1531 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
2a8f82c4
SS
1532 virt_dev = xhci->devs[slot_id];
1533 if (virt_dev)
1534 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1535 else
1536 xhci_warn(xhci, "Reset device command completion "
1537 "for disabled slot %u\n", slot_id);
1538 break;
0238634d
SS
1539 case TRB_TYPE(TRB_NEC_GET_FW):
1540 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1541 xhci->error_bitmask |= 1 << 6;
1542 break;
1543 }
4bdfe4c3
XR
1544 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1545 "NEC firmware version %2x.%02x",
28ccd296
ME
1546 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1547 NEC_FW_MINOR(le32_to_cpu(event->status)));
0238634d 1548 break;
7f84eef0
SS
1549 default:
1550 /* Skip over unknown commands on the event ring */
1551 xhci->error_bitmask |= 1 << 6;
1552 break;
1553 }
3b72fca0 1554 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1555}
1556
0238634d
SS
1557static void handle_vendor_event(struct xhci_hcd *xhci,
1558 union xhci_trb *event)
1559{
1560 u32 trb_type;
1561
28ccd296 1562 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1563 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1564 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1565 handle_cmd_completion(xhci, &event->event_cmd);
1566}
1567
f6ff0ac8
SS
1568/* @port_id: the one-based port ID from the hardware (indexed from array of all
1569 * port registers -- USB 3.0 and USB 2.0).
1570 *
1571 * Returns a zero-based port number, which is suitable for indexing into each of
1572 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1573 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1574 */
1575static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1576 struct xhci_hcd *xhci, u32 port_id)
1577{
1578 unsigned int i;
1579 unsigned int num_similar_speed_ports = 0;
1580
1581 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1582 * and usb2_ports are 0-based indexes. Count the number of similar
1583 * speed ports, up to 1 port before this port.
1584 */
1585 for (i = 0; i < (port_id - 1); i++) {
1586 u8 port_speed = xhci->port_array[i];
1587
1588 /*
1589 * Skip ports that don't have known speeds, or have duplicate
1590 * Extended Capabilities port speed entries.
1591 */
22e04870 1592 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1593 continue;
1594
1595 /*
1596 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1597 * 1.1 ports are under the USB 2.0 hub. If the port speed
1598 * matches the device speed, it's a similar speed port.
1599 */
1600 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1601 num_similar_speed_ports++;
1602 }
1603 return num_similar_speed_ports;
1604}
1605
623bef9e
SS
1606static void handle_device_notification(struct xhci_hcd *xhci,
1607 union xhci_trb *event)
1608{
1609 u32 slot_id;
4ee823b8 1610 struct usb_device *udev;
623bef9e
SS
1611
1612 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
4ee823b8 1613 if (!xhci->devs[slot_id]) {
623bef9e
SS
1614 xhci_warn(xhci, "Device Notification event for "
1615 "unused slot %u\n", slot_id);
4ee823b8
SS
1616 return;
1617 }
1618
1619 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1620 slot_id);
1621 udev = xhci->devs[slot_id]->udev;
1622 if (udev && udev->parent)
1623 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1624}
1625
0f2a7930
SS
1626static void handle_port_status(struct xhci_hcd *xhci,
1627 union xhci_trb *event)
1628{
f6ff0ac8 1629 struct usb_hcd *hcd;
0f2a7930 1630 u32 port_id;
56192531 1631 u32 temp, temp1;
518e848e 1632 int max_ports;
56192531 1633 int slot_id;
5308a91b 1634 unsigned int faked_port_index;
f6ff0ac8 1635 u8 major_revision;
20b67cf5 1636 struct xhci_bus_state *bus_state;
28ccd296 1637 __le32 __iomem **port_array;
386139d7 1638 bool bogus_port_status = false;
0f2a7930
SS
1639
1640 /* Port status change events always have a successful completion code */
28ccd296 1641 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
0f2a7930
SS
1642 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1643 xhci->error_bitmask |= 1 << 8;
1644 }
28ccd296 1645 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1646 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1647
518e848e
SS
1648 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1649 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1650 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1651 inc_deq(xhci, xhci->event_ring);
1652 return;
56192531
AX
1653 }
1654
f6ff0ac8
SS
1655 /* Figure out which usb_hcd this port is attached to:
1656 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1657 */
1658 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1659
1660 /* Find the right roothub. */
1661 hcd = xhci_to_hcd(xhci);
1662 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1663 hcd = xhci->shared_hcd;
1664
f6ff0ac8
SS
1665 if (major_revision == 0) {
1666 xhci_warn(xhci, "Event for port %u not in "
1667 "Extended Capabilities, ignoring.\n",
1668 port_id);
386139d7 1669 bogus_port_status = true;
f6ff0ac8 1670 goto cleanup;
5308a91b 1671 }
22e04870 1672 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1673 xhci_warn(xhci, "Event for port %u duplicated in"
1674 "Extended Capabilities, ignoring.\n",
1675 port_id);
386139d7 1676 bogus_port_status = true;
f6ff0ac8
SS
1677 goto cleanup;
1678 }
1679
1680 /*
1681 * Hardware port IDs reported by a Port Status Change Event include USB
1682 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1683 * resume event, but we first need to translate the hardware port ID
1684 * into the index into the ports on the correct split roothub, and the
1685 * correct bus_state structure.
1686 */
f6ff0ac8
SS
1687 bus_state = &xhci->bus_state[hcd_index(hcd)];
1688 if (hcd->speed == HCD_USB3)
1689 port_array = xhci->usb3_ports;
1690 else
1691 port_array = xhci->usb2_ports;
1692 /* Find the faked port hub number */
1693 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1694 port_id);
5308a91b 1695
5308a91b 1696 temp = xhci_readl(xhci, port_array[faked_port_index]);
7111ebc9 1697 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1698 xhci_dbg(xhci, "resume root hub\n");
1699 usb_hcd_resume_root_hub(hcd);
1700 }
1701
1702 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1703 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1704
1705 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1706 if (!(temp1 & CMD_RUN)) {
1707 xhci_warn(xhci, "xHC is not running.\n");
1708 goto cleanup;
1709 }
1710
1711 if (DEV_SUPERSPEED(temp)) {
d93814cf 1712 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1713 /* Set a flag to say the port signaled remote wakeup,
1714 * so we can tell the difference between the end of
1715 * device and host initiated resume.
1716 */
1717 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1718 xhci_test_and_clear_bit(xhci, port_array,
1719 faked_port_index, PORT_PLC);
c9682dff
AX
1720 xhci_set_link_state(xhci, port_array, faked_port_index,
1721 XDEV_U0);
d93814cf
SS
1722 /* Need to wait until the next link state change
1723 * indicates the device is actually in U0.
1724 */
1725 bogus_port_status = true;
1726 goto cleanup;
56192531
AX
1727 } else {
1728 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1729 bus_state->resume_done[faked_port_index] = jiffies +
56192531 1730 msecs_to_jiffies(20);
f370b996 1731 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1732 mod_timer(&hcd->rh_timer,
f6ff0ac8 1733 bus_state->resume_done[faked_port_index]);
56192531
AX
1734 /* Do the rest in GetPortStatus */
1735 }
1736 }
d93814cf
SS
1737
1738 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1739 DEV_SUPERSPEED(temp)) {
1740 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1741 /* We've just brought the device into U0 through either the
1742 * Resume state after a device remote wakeup, or through the
1743 * U3Exit state after a host-initiated resume. If it's a device
1744 * initiated remote wake, don't pass up the link state change,
1745 * so the roothub behavior is consistent with external
1746 * USB 3.0 hub behavior.
1747 */
d93814cf
SS
1748 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1749 faked_port_index + 1);
1750 if (slot_id && xhci->devs[slot_id])
1751 xhci_ring_device(xhci, slot_id);
ba7b5c22 1752 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1753 bus_state->port_remote_wakeup &=
1754 ~(1 << faked_port_index);
1755 xhci_test_and_clear_bit(xhci, port_array,
1756 faked_port_index, PORT_PLC);
1757 usb_wakeup_notification(hcd->self.root_hub,
1758 faked_port_index + 1);
1759 bogus_port_status = true;
1760 goto cleanup;
1761 }
d93814cf 1762 }
56192531 1763
8b3d4570
SS
1764 /*
1765 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1766 * RExit to a disconnect state). If so, let the the driver know it's
1767 * out of the RExit state.
1768 */
1769 if (!DEV_SUPERSPEED(temp) &&
1770 test_and_clear_bit(faked_port_index,
1771 &bus_state->rexit_ports)) {
1772 complete(&bus_state->rexit_done[faked_port_index]);
1773 bogus_port_status = true;
1774 goto cleanup;
1775 }
1776
6fd45621
AX
1777 if (hcd->speed != HCD_USB3)
1778 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1779 PORT_PLC);
1780
56192531 1781cleanup:
0f2a7930 1782 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1783 inc_deq(xhci, xhci->event_ring);
0f2a7930 1784
386139d7
SS
1785 /* Don't make the USB core poll the roothub if we got a bad port status
1786 * change event. Besides, at that point we can't tell which roothub
1787 * (USB 2.0 or USB 3.0) to kick.
1788 */
1789 if (bogus_port_status)
1790 return;
1791
c52804a4
SS
1792 /*
1793 * xHCI port-status-change events occur when the "or" of all the
1794 * status-change bits in the portsc register changes from 0 to 1.
1795 * New status changes won't cause an event if any other change
1796 * bits are still set. When an event occurs, switch over to
1797 * polling to avoid losing status changes.
1798 */
1799 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1800 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1801 spin_unlock(&xhci->lock);
1802 /* Pass this up to the core */
f6ff0ac8 1803 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1804 spin_lock(&xhci->lock);
1805}
1806
d0e96f5a
SS
1807/*
1808 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1809 * at end_trb, which may be in another segment. If the suspect DMA address is a
1810 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1811 * returns 0.
1812 */
6648f29d 1813struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
d0e96f5a
SS
1814 union xhci_trb *start_trb,
1815 union xhci_trb *end_trb,
1816 dma_addr_t suspect_dma)
1817{
1818 dma_addr_t start_dma;
1819 dma_addr_t end_seg_dma;
1820 dma_addr_t end_trb_dma;
1821 struct xhci_segment *cur_seg;
1822
23e3be11 1823 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1824 cur_seg = start_seg;
1825
1826 do {
2fa88daa 1827 if (start_dma == 0)
326b4810 1828 return NULL;
ae636747 1829 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1830 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1831 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1832 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1833 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a
SS
1834
1835 if (end_trb_dma > 0) {
1836 /* The end TRB is in this segment, so suspect should be here */
1837 if (start_dma <= end_trb_dma) {
1838 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1839 return cur_seg;
1840 } else {
1841 /* Case for one segment with
1842 * a TD wrapped around to the top
1843 */
1844 if ((suspect_dma >= start_dma &&
1845 suspect_dma <= end_seg_dma) ||
1846 (suspect_dma >= cur_seg->dma &&
1847 suspect_dma <= end_trb_dma))
1848 return cur_seg;
1849 }
326b4810 1850 return NULL;
d0e96f5a
SS
1851 } else {
1852 /* Might still be somewhere in this segment */
1853 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1854 return cur_seg;
1855 }
1856 cur_seg = cur_seg->next;
23e3be11 1857 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1858 } while (cur_seg != start_seg);
d0e96f5a 1859
326b4810 1860 return NULL;
d0e96f5a
SS
1861}
1862
bcef3fd5
SS
1863static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1864 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1865 unsigned int stream_id,
bcef3fd5
SS
1866 struct xhci_td *td, union xhci_trb *event_trb)
1867{
1868 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1869 ep->ep_state |= EP_HALTED;
1870 ep->stopped_td = td;
1871 ep->stopped_trb = event_trb;
e9df17eb 1872 ep->stopped_stream = stream_id;
1624ae1c 1873
bcef3fd5
SS
1874 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1875 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1624ae1c
SS
1876
1877 ep->stopped_td = NULL;
1878 ep->stopped_trb = NULL;
5e5cf6fc 1879 ep->stopped_stream = 0;
1624ae1c 1880
bcef3fd5
SS
1881 xhci_ring_cmd_db(xhci);
1882}
1883
1884/* Check if an error has halted the endpoint ring. The class driver will
1885 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1886 * However, a babble and other errors also halt the endpoint ring, and the class
1887 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1888 * Ring Dequeue Pointer command manually.
1889 */
1890static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1891 struct xhci_ep_ctx *ep_ctx,
1892 unsigned int trb_comp_code)
1893{
1894 /* TRB completion codes that may require a manual halt cleanup */
1895 if (trb_comp_code == COMP_TX_ERR ||
1896 trb_comp_code == COMP_BABBLE ||
1897 trb_comp_code == COMP_SPLIT_ERR)
1898 /* The 0.96 spec says a babbling control endpoint
1899 * is not halted. The 0.96 spec says it is. Some HW
1900 * claims to be 0.95 compliant, but it halts the control
1901 * endpoint anyway. Check if a babble halted the
1902 * endpoint.
1903 */
f5960b69
ME
1904 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1905 cpu_to_le32(EP_STATE_HALTED))
bcef3fd5
SS
1906 return 1;
1907
1908 return 0;
1909}
1910
b45b5069
SS
1911int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1912{
1913 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1914 /* Vendor defined "informational" completion code,
1915 * treat as not-an-error.
1916 */
1917 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1918 trb_comp_code);
1919 xhci_dbg(xhci, "Treating code as success.\n");
1920 return 1;
1921 }
1922 return 0;
1923}
1924
4422da61
AX
1925/*
1926 * Finish the td processing, remove the td from td list;
1927 * Return 1 if the urb can be given back.
1928 */
1929static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1930 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1931 struct xhci_virt_ep *ep, int *status, bool skip)
1932{
1933 struct xhci_virt_device *xdev;
1934 struct xhci_ring *ep_ring;
1935 unsigned int slot_id;
1936 int ep_index;
1937 struct urb *urb = NULL;
1938 struct xhci_ep_ctx *ep_ctx;
1939 int ret = 0;
8e51adcc 1940 struct urb_priv *urb_priv;
4422da61
AX
1941 u32 trb_comp_code;
1942
28ccd296 1943 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1944 xdev = xhci->devs[slot_id];
28ccd296
ME
1945 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1946 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1947 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1948 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1949
1950 if (skip)
1951 goto td_cleanup;
1952
1953 if (trb_comp_code == COMP_STOP_INVAL ||
1954 trb_comp_code == COMP_STOP) {
1955 /* The Endpoint Stop Command completion will take care of any
1956 * stopped TDs. A stopped TD may be restarted, so don't update
1957 * the ring dequeue pointer or take this TD off any lists yet.
1958 */
1959 ep->stopped_td = td;
1960 ep->stopped_trb = event_trb;
1961 return 0;
1962 } else {
1963 if (trb_comp_code == COMP_STALL) {
1964 /* The transfer is completed from the driver's
1965 * perspective, but we need to issue a set dequeue
1966 * command for this stalled endpoint to move the dequeue
1967 * pointer past the TD. We can't do that here because
1968 * the halt condition must be cleared first. Let the
1969 * USB class driver clear the stall later.
1970 */
1971 ep->stopped_td = td;
1972 ep->stopped_trb = event_trb;
1973 ep->stopped_stream = ep_ring->stream_id;
1974 } else if (xhci_requires_manual_halt_cleanup(xhci,
1975 ep_ctx, trb_comp_code)) {
1976 /* Other types of errors halt the endpoint, but the
1977 * class driver doesn't call usb_reset_endpoint() unless
1978 * the error is -EPIPE. Clear the halted status in the
1979 * xHCI hardware manually.
1980 */
1981 xhci_cleanup_halted_endpoint(xhci,
1982 slot_id, ep_index, ep_ring->stream_id,
1983 td, event_trb);
1984 } else {
1985 /* Update ring dequeue pointer */
1986 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
1987 inc_deq(xhci, ep_ring);
1988 inc_deq(xhci, ep_ring);
4422da61
AX
1989 }
1990
1991td_cleanup:
1992 /* Clean up the endpoint's TD list */
1993 urb = td->urb;
8e51adcc 1994 urb_priv = urb->hcpriv;
4422da61
AX
1995
1996 /* Do one last check of the actual transfer length.
1997 * If the host controller said we transferred more data than
1998 * the buffer length, urb->actual_length will be a very big
1999 * number (since it's unsigned). Play it safe and say we didn't
2000 * transfer anything.
2001 */
2002 if (urb->actual_length > urb->transfer_buffer_length) {
2003 xhci_warn(xhci, "URB transfer length is wrong, "
2004 "xHC issue? req. len = %u, "
2005 "act. len = %u\n",
2006 urb->transfer_buffer_length,
2007 urb->actual_length);
2008 urb->actual_length = 0;
2009 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2010 *status = -EREMOTEIO;
2011 else
2012 *status = 0;
2013 }
585df1d9 2014 list_del_init(&td->td_list);
4422da61
AX
2015 /* Was this TD slated to be cancelled but completed anyway? */
2016 if (!list_empty(&td->cancelled_td_list))
585df1d9 2017 list_del_init(&td->cancelled_td_list);
4422da61 2018
8e51adcc
AX
2019 urb_priv->td_cnt++;
2020 /* Giveback the urb when all the tds are completed */
c41136b0 2021 if (urb_priv->td_cnt == urb_priv->length) {
8e51adcc 2022 ret = 1;
c41136b0
AX
2023 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
2024 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
2025 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
2026 == 0) {
2027 if (xhci->quirks & XHCI_AMD_PLL_FIX)
2028 usb_amd_quirk_pll_enable();
2029 }
2030 }
2031 }
4422da61
AX
2032 }
2033
2034 return ret;
2035}
2036
8af56be1
AX
2037/*
2038 * Process control tds, update urb status and actual_length.
2039 */
2040static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2041 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2042 struct xhci_virt_ep *ep, int *status)
2043{
2044 struct xhci_virt_device *xdev;
2045 struct xhci_ring *ep_ring;
2046 unsigned int slot_id;
2047 int ep_index;
2048 struct xhci_ep_ctx *ep_ctx;
2049 u32 trb_comp_code;
2050
28ccd296 2051 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 2052 xdev = xhci->devs[slot_id];
28ccd296
ME
2053 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2054 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 2055 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 2056 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
8af56be1 2057
8af56be1
AX
2058 switch (trb_comp_code) {
2059 case COMP_SUCCESS:
2060 if (event_trb == ep_ring->dequeue) {
2061 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2062 "without IOC set??\n");
2063 *status = -ESHUTDOWN;
2064 } else if (event_trb != td->last_trb) {
2065 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2066 "without IOC set??\n");
2067 *status = -ESHUTDOWN;
2068 } else {
8af56be1
AX
2069 *status = 0;
2070 }
2071 break;
2072 case COMP_SHORT_TX:
8af56be1
AX
2073 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2074 *status = -EREMOTEIO;
2075 else
2076 *status = 0;
2077 break;
3abeca99
SS
2078 case COMP_STOP_INVAL:
2079 case COMP_STOP:
2080 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
2081 default:
2082 if (!xhci_requires_manual_halt_cleanup(xhci,
2083 ep_ctx, trb_comp_code))
2084 break;
2085 xhci_dbg(xhci, "TRB error code %u, "
2086 "halted endpoint index = %u\n",
2087 trb_comp_code, ep_index);
2088 /* else fall through */
2089 case COMP_STALL:
2090 /* Did we transfer part of the data (middle) phase? */
2091 if (event_trb != ep_ring->dequeue &&
2092 event_trb != td->last_trb)
2093 td->urb->actual_length =
1c11a172
VG
2094 td->urb->transfer_buffer_length -
2095 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
8af56be1
AX
2096 else
2097 td->urb->actual_length = 0;
2098
2099 xhci_cleanup_halted_endpoint(xhci,
2100 slot_id, ep_index, 0, td, event_trb);
2101 return finish_td(xhci, td, event_trb, event, ep, status, true);
2102 }
2103 /*
2104 * Did we transfer any data, despite the errors that might have
2105 * happened? I.e. did we get past the setup stage?
2106 */
2107 if (event_trb != ep_ring->dequeue) {
2108 /* The event was for the status stage */
2109 if (event_trb == td->last_trb) {
2110 if (td->urb->actual_length != 0) {
2111 /* Don't overwrite a previously set error code
2112 */
2113 if ((*status == -EINPROGRESS || *status == 0) &&
2114 (td->urb->transfer_flags
2115 & URB_SHORT_NOT_OK))
2116 /* Did we already see a short data
2117 * stage? */
2118 *status = -EREMOTEIO;
2119 } else {
2120 td->urb->actual_length =
2121 td->urb->transfer_buffer_length;
2122 }
2123 } else {
2124 /* Maybe the event was for the data stage? */
3abeca99
SS
2125 td->urb->actual_length =
2126 td->urb->transfer_buffer_length -
1c11a172 2127 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
3abeca99
SS
2128 xhci_dbg(xhci, "Waiting for status "
2129 "stage event\n");
2130 return 0;
8af56be1
AX
2131 }
2132 }
2133
2134 return finish_td(xhci, td, event_trb, event, ep, status, false);
2135}
2136
04e51901
AX
2137/*
2138 * Process isochronous tds, update urb packet status and actual_length.
2139 */
2140static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2141 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2142 struct xhci_virt_ep *ep, int *status)
2143{
2144 struct xhci_ring *ep_ring;
2145 struct urb_priv *urb_priv;
2146 int idx;
2147 int len = 0;
04e51901
AX
2148 union xhci_trb *cur_trb;
2149 struct xhci_segment *cur_seg;
926008c9 2150 struct usb_iso_packet_descriptor *frame;
04e51901 2151 u32 trb_comp_code;
926008c9 2152 bool skip_td = false;
04e51901 2153
28ccd296
ME
2154 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2155 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901
AX
2156 urb_priv = td->urb->hcpriv;
2157 idx = urb_priv->td_cnt;
926008c9 2158 frame = &td->urb->iso_frame_desc[idx];
04e51901 2159
926008c9
DT
2160 /* handle completion code */
2161 switch (trb_comp_code) {
2162 case COMP_SUCCESS:
1c11a172 2163 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
1530bbc6
SS
2164 frame->status = 0;
2165 break;
2166 }
2167 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2168 trb_comp_code = COMP_SHORT_TX;
926008c9
DT
2169 case COMP_SHORT_TX:
2170 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2171 -EREMOTEIO : 0;
2172 break;
2173 case COMP_BW_OVER:
2174 frame->status = -ECOMM;
2175 skip_td = true;
2176 break;
2177 case COMP_BUFF_OVER:
2178 case COMP_BABBLE:
2179 frame->status = -EOVERFLOW;
2180 skip_td = true;
2181 break;
f6ba6fe2 2182 case COMP_DEV_ERR:
926008c9 2183 case COMP_STALL:
9c745995 2184 case COMP_TX_ERR:
926008c9
DT
2185 frame->status = -EPROTO;
2186 skip_td = true;
2187 break;
2188 case COMP_STOP:
2189 case COMP_STOP_INVAL:
2190 break;
2191 default:
2192 frame->status = -1;
2193 break;
04e51901
AX
2194 }
2195
926008c9
DT
2196 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2197 frame->actual_length = frame->length;
2198 td->urb->actual_length += frame->length;
04e51901
AX
2199 } else {
2200 for (cur_trb = ep_ring->dequeue,
2201 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2202 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2203 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2204 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
28ccd296 2205 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
04e51901 2206 }
28ccd296 2207 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2208 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
04e51901
AX
2209
2210 if (trb_comp_code != COMP_STOP_INVAL) {
926008c9 2211 frame->actual_length = len;
04e51901
AX
2212 td->urb->actual_length += len;
2213 }
2214 }
2215
04e51901
AX
2216 return finish_td(xhci, td, event_trb, event, ep, status, false);
2217}
2218
926008c9
DT
2219static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2220 struct xhci_transfer_event *event,
2221 struct xhci_virt_ep *ep, int *status)
2222{
2223 struct xhci_ring *ep_ring;
2224 struct urb_priv *urb_priv;
2225 struct usb_iso_packet_descriptor *frame;
2226 int idx;
2227
f6975314 2228 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9
DT
2229 urb_priv = td->urb->hcpriv;
2230 idx = urb_priv->td_cnt;
2231 frame = &td->urb->iso_frame_desc[idx];
2232
b3df3f9c 2233 /* The transfer is partly done. */
926008c9
DT
2234 frame->status = -EXDEV;
2235
2236 /* calc actual length */
2237 frame->actual_length = 0;
2238
2239 /* Update ring dequeue pointer */
2240 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2241 inc_deq(xhci, ep_ring);
2242 inc_deq(xhci, ep_ring);
926008c9
DT
2243
2244 return finish_td(xhci, td, NULL, event, ep, status, true);
2245}
2246
22405ed2
AX
2247/*
2248 * Process bulk and interrupt tds, update urb status and actual_length.
2249 */
2250static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2251 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2252 struct xhci_virt_ep *ep, int *status)
2253{
2254 struct xhci_ring *ep_ring;
2255 union xhci_trb *cur_trb;
2256 struct xhci_segment *cur_seg;
2257 u32 trb_comp_code;
2258
28ccd296
ME
2259 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2260 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
22405ed2
AX
2261
2262 switch (trb_comp_code) {
2263 case COMP_SUCCESS:
2264 /* Double check that the HW transferred everything. */
1530bbc6 2265 if (event_trb != td->last_trb ||
1c11a172 2266 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2267 xhci_warn(xhci, "WARN Successful completion "
2268 "on short TX\n");
2269 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2270 *status = -EREMOTEIO;
2271 else
2272 *status = 0;
1530bbc6
SS
2273 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2274 trb_comp_code = COMP_SHORT_TX;
22405ed2 2275 } else {
22405ed2
AX
2276 *status = 0;
2277 }
2278 break;
2279 case COMP_SHORT_TX:
2280 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2281 *status = -EREMOTEIO;
2282 else
2283 *status = 0;
2284 break;
2285 default:
2286 /* Others already handled above */
2287 break;
2288 }
f444ff27
SS
2289 if (trb_comp_code == COMP_SHORT_TX)
2290 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2291 "%d bytes untransferred\n",
2292 td->urb->ep->desc.bEndpointAddress,
2293 td->urb->transfer_buffer_length,
1c11a172 2294 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2295 /* Fast path - was this the last TRB in the TD for this URB? */
2296 if (event_trb == td->last_trb) {
1c11a172 2297 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2298 td->urb->actual_length =
2299 td->urb->transfer_buffer_length -
1c11a172 2300 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2301 if (td->urb->transfer_buffer_length <
2302 td->urb->actual_length) {
2303 xhci_warn(xhci, "HC gave bad length "
2304 "of %d bytes left\n",
1c11a172 2305 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2306 td->urb->actual_length = 0;
2307 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2308 *status = -EREMOTEIO;
2309 else
2310 *status = 0;
2311 }
2312 /* Don't overwrite a previously set error code */
2313 if (*status == -EINPROGRESS) {
2314 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2315 *status = -EREMOTEIO;
2316 else
2317 *status = 0;
2318 }
2319 } else {
2320 td->urb->actual_length =
2321 td->urb->transfer_buffer_length;
2322 /* Ignore a short packet completion if the
2323 * untransferred length was zero.
2324 */
2325 if (*status == -EREMOTEIO)
2326 *status = 0;
2327 }
2328 } else {
2329 /* Slow path - walk the list, starting from the dequeue
2330 * pointer, to get the actual length transferred.
2331 */
2332 td->urb->actual_length = 0;
2333 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2334 cur_trb != event_trb;
2335 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2336 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2337 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
22405ed2 2338 td->urb->actual_length +=
28ccd296 2339 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
22405ed2
AX
2340 }
2341 /* If the ring didn't stop on a Link or No-op TRB, add
2342 * in the actual bytes transferred from the Normal TRB
2343 */
2344 if (trb_comp_code != COMP_STOP_INVAL)
2345 td->urb->actual_length +=
28ccd296 2346 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2347 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2348 }
2349
2350 return finish_td(xhci, td, event_trb, event, ep, status, false);
2351}
2352
d0e96f5a
SS
2353/*
2354 * If this function returns an error condition, it means it got a Transfer
2355 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2356 * At this point, the host controller is probably hosed and should be reset.
2357 */
2358static int handle_tx_event(struct xhci_hcd *xhci,
2359 struct xhci_transfer_event *event)
ed384bd3
FB
2360 __releases(&xhci->lock)
2361 __acquires(&xhci->lock)
d0e96f5a
SS
2362{
2363 struct xhci_virt_device *xdev;
63a0d9ab 2364 struct xhci_virt_ep *ep;
d0e96f5a 2365 struct xhci_ring *ep_ring;
82d1009f 2366 unsigned int slot_id;
d0e96f5a 2367 int ep_index;
326b4810 2368 struct xhci_td *td = NULL;
d0e96f5a
SS
2369 dma_addr_t event_dma;
2370 struct xhci_segment *event_seg;
2371 union xhci_trb *event_trb;
326b4810 2372 struct urb *urb = NULL;
d0e96f5a 2373 int status = -EINPROGRESS;
8e51adcc 2374 struct urb_priv *urb_priv;
d115b048 2375 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2376 struct list_head *tmp;
66d1eebc 2377 u32 trb_comp_code;
4422da61 2378 int ret = 0;
c2d7b49f 2379 int td_num = 0;
d0e96f5a 2380
28ccd296 2381 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2382 xdev = xhci->devs[slot_id];
d0e96f5a
SS
2383 if (!xdev) {
2384 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
9258c0b2 2385 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2386 (unsigned long long) xhci_trb_virt_to_dma(
2387 xhci->event_ring->deq_seg,
9258c0b2
SS
2388 xhci->event_ring->dequeue),
2389 lower_32_bits(le64_to_cpu(event->buffer)),
2390 upper_32_bits(le64_to_cpu(event->buffer)),
2391 le32_to_cpu(event->transfer_len),
2392 le32_to_cpu(event->flags));
2393 xhci_dbg(xhci, "Event ring:\n");
2394 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2395 return -ENODEV;
2396 }
2397
2398 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2399 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2400 ep = &xdev->eps[ep_index];
28ccd296 2401 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2402 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4 2403 if (!ep_ring ||
28ccd296
ME
2404 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2405 EP_STATE_DISABLED) {
e9df17eb
SS
2406 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2407 "or incorrect stream ring\n");
9258c0b2 2408 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2409 (unsigned long long) xhci_trb_virt_to_dma(
2410 xhci->event_ring->deq_seg,
9258c0b2
SS
2411 xhci->event_ring->dequeue),
2412 lower_32_bits(le64_to_cpu(event->buffer)),
2413 upper_32_bits(le64_to_cpu(event->buffer)),
2414 le32_to_cpu(event->transfer_len),
2415 le32_to_cpu(event->flags));
2416 xhci_dbg(xhci, "Event ring:\n");
2417 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2418 return -ENODEV;
2419 }
2420
c2d7b49f
AX
2421 /* Count current td numbers if ep->skip is set */
2422 if (ep->skip) {
2423 list_for_each(tmp, &ep_ring->td_list)
2424 td_num++;
2425 }
2426
28ccd296
ME
2427 event_dma = le64_to_cpu(event->buffer);
2428 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2429 /* Look for common error cases */
66d1eebc 2430 switch (trb_comp_code) {
b10de142
SS
2431 /* Skip codes that require special handling depending on
2432 * transfer type
2433 */
2434 case COMP_SUCCESS:
1c11a172 2435 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2436 break;
2437 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2438 trb_comp_code = COMP_SHORT_TX;
2439 else
8202ce2e
SS
2440 xhci_warn_ratelimited(xhci,
2441 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
b10de142
SS
2442 case COMP_SHORT_TX:
2443 break;
ae636747
SS
2444 case COMP_STOP:
2445 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2446 break;
2447 case COMP_STOP_INVAL:
2448 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2449 break;
b10de142 2450 case COMP_STALL:
2a9227a5 2451 xhci_dbg(xhci, "Stalled endpoint\n");
63a0d9ab 2452 ep->ep_state |= EP_HALTED;
b10de142
SS
2453 status = -EPIPE;
2454 break;
2455 case COMP_TRB_ERR:
2456 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2457 status = -EILSEQ;
2458 break;
ec74e403 2459 case COMP_SPLIT_ERR:
b10de142 2460 case COMP_TX_ERR:
2a9227a5 2461 xhci_dbg(xhci, "Transfer error on endpoint\n");
b10de142
SS
2462 status = -EPROTO;
2463 break;
4a73143c 2464 case COMP_BABBLE:
2a9227a5 2465 xhci_dbg(xhci, "Babble error on endpoint\n");
4a73143c
SS
2466 status = -EOVERFLOW;
2467 break;
b10de142
SS
2468 case COMP_DB_ERR:
2469 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2470 status = -ENOSR;
2471 break;
986a92d4
AX
2472 case COMP_BW_OVER:
2473 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2474 break;
2475 case COMP_BUFF_OVER:
2476 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2477 break;
2478 case COMP_UNDERRUN:
2479 /*
2480 * When the Isoch ring is empty, the xHC will generate
2481 * a Ring Overrun Event for IN Isoch endpoint or Ring
2482 * Underrun Event for OUT Isoch endpoint.
2483 */
2484 xhci_dbg(xhci, "underrun event on endpoint\n");
2485 if (!list_empty(&ep_ring->td_list))
2486 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2487 "still with TDs queued?\n",
28ccd296
ME
2488 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2489 ep_index);
986a92d4
AX
2490 goto cleanup;
2491 case COMP_OVERRUN:
2492 xhci_dbg(xhci, "overrun event on endpoint\n");
2493 if (!list_empty(&ep_ring->td_list))
2494 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2495 "still with TDs queued?\n",
28ccd296
ME
2496 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2497 ep_index);
986a92d4 2498 goto cleanup;
f6ba6fe2
AH
2499 case COMP_DEV_ERR:
2500 xhci_warn(xhci, "WARN: detect an incompatible device");
2501 status = -EPROTO;
2502 break;
d18240db
AX
2503 case COMP_MISSED_INT:
2504 /*
2505 * When encounter missed service error, one or more isoc tds
2506 * may be missed by xHC.
2507 * Set skip flag of the ep_ring; Complete the missed tds as
2508 * short transfer when process the ep_ring next time.
2509 */
2510 ep->skip = true;
2511 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2512 goto cleanup;
b10de142 2513 default:
b45b5069 2514 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2515 status = 0;
2516 break;
2517 }
986a92d4
AX
2518 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2519 "busted\n");
2520 goto cleanup;
2521 }
2522
d18240db
AX
2523 do {
2524 /* This TRB should be in the TD at the head of this ring's
2525 * TD list.
2526 */
2527 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2528 /*
2529 * A stopped endpoint may generate an extra completion
2530 * event if the device was suspended. Don't print
2531 * warnings.
2532 */
2533 if (!(trb_comp_code == COMP_STOP ||
2534 trb_comp_code == COMP_STOP_INVAL)) {
2535 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2536 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2537 ep_index);
2538 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2539 (le32_to_cpu(event->flags) &
2540 TRB_TYPE_BITMASK)>>10);
2541 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2542 }
d18240db
AX
2543 if (ep->skip) {
2544 ep->skip = false;
2545 xhci_dbg(xhci, "td_list is empty while skip "
2546 "flag set. Clear skip flag.\n");
2547 }
2548 ret = 0;
2549 goto cleanup;
2550 }
986a92d4 2551
c2d7b49f
AX
2552 /* We've skipped all the TDs on the ep ring when ep->skip set */
2553 if (ep->skip && td_num == 0) {
2554 ep->skip = false;
2555 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2556 "Clear skip flag.\n");
2557 ret = 0;
2558 goto cleanup;
2559 }
2560
d18240db 2561 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
c2d7b49f
AX
2562 if (ep->skip)
2563 td_num--;
926008c9 2564
d18240db
AX
2565 /* Is this a TRB in the currently executing TD? */
2566 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2567 td->last_trb, event_dma);
e1cf486d
AH
2568
2569 /*
2570 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2571 * is not in the current TD pointed by ep_ring->dequeue because
2572 * that the hardware dequeue pointer still at the previous TRB
2573 * of the current TD. The previous TRB maybe a Link TD or the
2574 * last TRB of the previous TD. The command completion handle
2575 * will take care the rest.
2576 */
2577 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2578 ret = 0;
2579 goto cleanup;
2580 }
2581
926008c9
DT
2582 if (!event_seg) {
2583 if (!ep->skip ||
2584 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2585 /* Some host controllers give a spurious
2586 * successful event after a short transfer.
2587 * Ignore it.
2588 */
2589 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2590 ep_ring->last_td_was_short) {
2591 ep_ring->last_td_was_short = false;
2592 ret = 0;
2593 goto cleanup;
2594 }
926008c9
DT
2595 /* HC is busted, give up! */
2596 xhci_err(xhci,
2597 "ERROR Transfer event TRB DMA ptr not "
2598 "part of current TD\n");
2599 return -ESHUTDOWN;
2600 }
2601
2602 ret = skip_isoc_td(xhci, td, event, ep, &status);
2603 goto cleanup;
2604 }
ad808333
SS
2605 if (trb_comp_code == COMP_SHORT_TX)
2606 ep_ring->last_td_was_short = true;
2607 else
2608 ep_ring->last_td_was_short = false;
926008c9
DT
2609
2610 if (ep->skip) {
d18240db
AX
2611 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2612 ep->skip = false;
2613 }
678539cf 2614
926008c9
DT
2615 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2616 sizeof(*event_trb)];
2617 /*
2618 * No-op TRB should not trigger interrupts.
2619 * If event_trb is a no-op TRB, it means the
2620 * corresponding TD has been cancelled. Just ignore
2621 * the TD.
2622 */
f5960b69 2623 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
926008c9
DT
2624 xhci_dbg(xhci,
2625 "event_trb is a no-op TRB. Skip it\n");
2626 goto cleanup;
d18240db 2627 }
4422da61 2628
d18240db
AX
2629 /* Now update the urb's actual_length and give back to
2630 * the core
82d1009f 2631 */
d18240db
AX
2632 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2633 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2634 &status);
04e51901
AX
2635 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2636 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2637 &status);
d18240db
AX
2638 else
2639 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2640 ep, &status);
2641
2642cleanup:
2643 /*
2644 * Do not update event ring dequeue pointer if ep->skip is set.
2645 * Will roll back to continue process missed tds.
2646 */
2647 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
3b72fca0 2648 inc_deq(xhci, xhci->event_ring);
d18240db
AX
2649 }
2650
2651 if (ret) {
2652 urb = td->urb;
8e51adcc 2653 urb_priv = urb->hcpriv;
d18240db
AX
2654 /* Leave the TD around for the reset endpoint function
2655 * to use(but only if it's not a control endpoint,
2656 * since we already queued the Set TR dequeue pointer
2657 * command for stalled control endpoints).
2658 */
2659 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2660 (trb_comp_code != COMP_STALL &&
2661 trb_comp_code != COMP_BABBLE))
8e51adcc 2662 xhci_urb_free_priv(xhci, urb_priv);
48c3375c
AS
2663 else
2664 kfree(urb_priv);
d18240db 2665
214f76f7 2666 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
f444ff27
SS
2667 if ((urb->actual_length != urb->transfer_buffer_length &&
2668 (urb->transfer_flags &
2669 URB_SHORT_NOT_OK)) ||
fd984d24
SS
2670 (status != 0 &&
2671 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
f444ff27 2672 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1949f9e2 2673 "expected = %d, status = %d\n",
f444ff27
SS
2674 urb, urb->actual_length,
2675 urb->transfer_buffer_length,
2676 status);
d18240db 2677 spin_unlock(&xhci->lock);
b3df3f9c
SS
2678 /* EHCI, UHCI, and OHCI always unconditionally set the
2679 * urb->status of an isochronous endpoint to 0.
2680 */
2681 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2682 status = 0;
214f76f7 2683 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
d18240db
AX
2684 spin_lock(&xhci->lock);
2685 }
2686
2687 /*
2688 * If ep->skip is set, it means there are missed tds on the
2689 * endpoint ring need to take care of.
2690 * Process them as short transfer until reach the td pointed by
2691 * the event.
2692 */
2693 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2694
d0e96f5a
SS
2695 return 0;
2696}
2697
0f2a7930
SS
2698/*
2699 * This function handles all OS-owned events on the event ring. It may drop
2700 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2701 * Returns >0 for "possibly more events to process" (caller should call again),
2702 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2703 */
9dee9a21 2704static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2705{
2706 union xhci_trb *event;
0f2a7930 2707 int update_ptrs = 1;
d0e96f5a 2708 int ret;
7f84eef0
SS
2709
2710 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2711 xhci->error_bitmask |= 1 << 1;
9dee9a21 2712 return 0;
7f84eef0
SS
2713 }
2714
2715 event = xhci->event_ring->dequeue;
2716 /* Does the HC or OS own the TRB? */
28ccd296
ME
2717 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2718 xhci->event_ring->cycle_state) {
7f84eef0 2719 xhci->error_bitmask |= 1 << 2;
9dee9a21 2720 return 0;
7f84eef0
SS
2721 }
2722
92a3da41
ME
2723 /*
2724 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2725 * speculative reads of the event's flags/data below.
2726 */
2727 rmb();
0f2a7930 2728 /* FIXME: Handle more event types. */
28ccd296 2729 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
7f84eef0
SS
2730 case TRB_TYPE(TRB_COMPLETION):
2731 handle_cmd_completion(xhci, &event->event_cmd);
2732 break;
0f2a7930
SS
2733 case TRB_TYPE(TRB_PORT_STATUS):
2734 handle_port_status(xhci, event);
2735 update_ptrs = 0;
2736 break;
d0e96f5a
SS
2737 case TRB_TYPE(TRB_TRANSFER):
2738 ret = handle_tx_event(xhci, &event->trans_event);
2739 if (ret < 0)
2740 xhci->error_bitmask |= 1 << 9;
2741 else
2742 update_ptrs = 0;
2743 break;
623bef9e
SS
2744 case TRB_TYPE(TRB_DEV_NOTE):
2745 handle_device_notification(xhci, event);
2746 break;
7f84eef0 2747 default:
28ccd296
ME
2748 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2749 TRB_TYPE(48))
0238634d
SS
2750 handle_vendor_event(xhci, event);
2751 else
2752 xhci->error_bitmask |= 1 << 3;
7f84eef0 2753 }
6f5165cf
SS
2754 /* Any of the above functions may drop and re-acquire the lock, so check
2755 * to make sure a watchdog timer didn't mark the host as non-responsive.
2756 */
2757 if (xhci->xhc_state & XHCI_STATE_DYING) {
2758 xhci_dbg(xhci, "xHCI host dying, returning from "
2759 "event handler.\n");
9dee9a21 2760 return 0;
6f5165cf 2761 }
7f84eef0 2762
c06d68b8
SS
2763 if (update_ptrs)
2764 /* Update SW event ring dequeue pointer */
3b72fca0 2765 inc_deq(xhci, xhci->event_ring);
c06d68b8 2766
9dee9a21
ME
2767 /* Are there more items on the event ring? Caller will call us again to
2768 * check.
2769 */
2770 return 1;
7f84eef0 2771}
9032cd52
SS
2772
2773/*
2774 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2775 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2776 * indicators of an event TRB error, but we check the status *first* to be safe.
2777 */
2778irqreturn_t xhci_irq(struct usb_hcd *hcd)
2779{
2780 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2781 u32 status;
bda53145 2782 u64 temp_64;
c06d68b8
SS
2783 union xhci_trb *event_ring_deq;
2784 dma_addr_t deq;
9032cd52
SS
2785
2786 spin_lock(&xhci->lock);
9032cd52 2787 /* Check if the xHC generated the interrupt, or the irq is shared */
27e0dd4d 2788 status = xhci_readl(xhci, &xhci->op_regs->status);
c21599a3 2789 if (status == 0xffffffff)
9032cd52
SS
2790 goto hw_died;
2791
c21599a3 2792 if (!(status & STS_EINT)) {
9032cd52 2793 spin_unlock(&xhci->lock);
9032cd52
SS
2794 return IRQ_NONE;
2795 }
27e0dd4d 2796 if (status & STS_FATAL) {
9032cd52
SS
2797 xhci_warn(xhci, "WARNING: Host System Error\n");
2798 xhci_halt(xhci);
2799hw_died:
9032cd52
SS
2800 spin_unlock(&xhci->lock);
2801 return -ESHUTDOWN;
2802 }
2803
bda53145
SS
2804 /*
2805 * Clear the op reg interrupt status first,
2806 * so we can receive interrupts from other MSI-X interrupters.
2807 * Write 1 to clear the interrupt status.
2808 */
27e0dd4d
SS
2809 status |= STS_EINT;
2810 xhci_writel(xhci, status, &xhci->op_regs->status);
bda53145
SS
2811 /* FIXME when MSI-X is supported and there are multiple vectors */
2812 /* Clear the MSI-X event interrupt status */
2813
cd70469d 2814 if (hcd->irq) {
c21599a3
SS
2815 u32 irq_pending;
2816 /* Acknowledge the PCI interrupt */
2817 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
4e833c0b 2818 irq_pending |= IMAN_IP;
c21599a3
SS
2819 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2820 }
bda53145 2821
c06d68b8 2822 if (xhci->xhc_state & XHCI_STATE_DYING) {
bda53145
SS
2823 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2824 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2825 /* Clear the event handler busy flag (RW1C);
2826 * the event ring should be empty.
bda53145 2827 */
c06d68b8
SS
2828 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2829 xhci_write_64(xhci, temp_64 | ERST_EHB,
2830 &xhci->ir_set->erst_dequeue);
2831 spin_unlock(&xhci->lock);
2832
2833 return IRQ_HANDLED;
2834 }
2835
2836 event_ring_deq = xhci->event_ring->dequeue;
2837 /* FIXME this should be a delayed service routine
2838 * that clears the EHB.
2839 */
9dee9a21 2840 while (xhci_handle_event(xhci) > 0) {}
bda53145 2841
bda53145 2842 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2843 /* If necessary, update the HW's version of the event ring deq ptr. */
2844 if (event_ring_deq != xhci->event_ring->dequeue) {
2845 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2846 xhci->event_ring->dequeue);
2847 if (deq == 0)
2848 xhci_warn(xhci, "WARN something wrong with SW event "
2849 "ring dequeue ptr.\n");
2850 /* Update HC event ring dequeue pointer */
2851 temp_64 &= ERST_PTR_MASK;
2852 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2853 }
2854
2855 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2856 temp_64 |= ERST_EHB;
2857 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2858
9032cd52
SS
2859 spin_unlock(&xhci->lock);
2860
2861 return IRQ_HANDLED;
2862}
2863
851ec164 2864irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2865{
968b822c 2866 return xhci_irq(hcd);
9032cd52 2867}
7f84eef0 2868
d0e96f5a
SS
2869/**** Endpoint Ring Operations ****/
2870
7f84eef0
SS
2871/*
2872 * Generic function for queueing a TRB on a ring.
2873 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2874 *
2875 * @more_trbs_coming: Will you enqueue more TRBs before calling
2876 * prepare_transfer()?
7f84eef0
SS
2877 */
2878static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2879 bool more_trbs_coming,
7f84eef0
SS
2880 u32 field1, u32 field2, u32 field3, u32 field4)
2881{
2882 struct xhci_generic_trb *trb;
2883
2884 trb = &ring->enqueue->generic;
28ccd296
ME
2885 trb->field[0] = cpu_to_le32(field1);
2886 trb->field[1] = cpu_to_le32(field2);
2887 trb->field[2] = cpu_to_le32(field3);
2888 trb->field[3] = cpu_to_le32(field4);
3b72fca0 2889 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2890}
2891
d0e96f5a
SS
2892/*
2893 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2894 * FIXME allocate segments if the ring is full.
2895 */
2896static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2897 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2898{
8dfec614
AX
2899 unsigned int num_trbs_needed;
2900
d0e96f5a 2901 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2902 switch (ep_state) {
2903 case EP_STATE_DISABLED:
2904 /*
2905 * USB core changed config/interfaces without notifying us,
2906 * or hardware is reporting the wrong state.
2907 */
2908 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2909 return -ENOENT;
d0e96f5a 2910 case EP_STATE_ERROR:
c92bcfa7 2911 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2912 /* FIXME event handling code for error needs to clear it */
2913 /* XXX not sure if this should be -ENOENT or not */
2914 return -EINVAL;
c92bcfa7
SS
2915 case EP_STATE_HALTED:
2916 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2917 case EP_STATE_STOPPED:
2918 case EP_STATE_RUNNING:
2919 break;
2920 default:
2921 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2922 /*
2923 * FIXME issue Configure Endpoint command to try to get the HC
2924 * back into a known state.
2925 */
2926 return -EINVAL;
2927 }
8dfec614
AX
2928
2929 while (1) {
2930 if (room_on_ring(xhci, ep_ring, num_trbs))
2931 break;
2932
2933 if (ep_ring == xhci->cmd_ring) {
2934 xhci_err(xhci, "Do not support expand command ring\n");
2935 return -ENOMEM;
2936 }
2937
68ffb011
XR
2938 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2939 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2940 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2941 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2942 mem_flags)) {
2943 xhci_err(xhci, "Ring expansion failed\n");
2944 return -ENOMEM;
2945 }
261fa12b 2946 }
6c12db90
JY
2947
2948 if (enqueue_is_link_trb(ep_ring)) {
2949 struct xhci_ring *ring = ep_ring;
2950 union xhci_trb *next;
6c12db90 2951
6c12db90
JY
2952 next = ring->enqueue;
2953
2954 while (last_trb(xhci, ring, ring->enq_seg, next)) {
7e393a83
AX
2955 /* If we're not dealing with 0.95 hardware or isoc rings
2956 * on AMD 0.96 host, clear the chain bit.
6c12db90 2957 */
3b72fca0
AX
2958 if (!xhci_link_trb_quirk(xhci) &&
2959 !(ring->type == TYPE_ISOC &&
2960 (xhci->quirks & XHCI_AMD_0x96_HOST)))
28ccd296 2961 next->link.control &= cpu_to_le32(~TRB_CHAIN);
6c12db90 2962 else
28ccd296 2963 next->link.control |= cpu_to_le32(TRB_CHAIN);
6c12db90
JY
2964
2965 wmb();
f5960b69 2966 next->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90
JY
2967
2968 /* Toggle the cycle bit after the last ring segment. */
2969 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2970 ring->cycle_state = (ring->cycle_state ? 0 : 1);
6c12db90
JY
2971 }
2972 ring->enq_seg = ring->enq_seg->next;
2973 ring->enqueue = ring->enq_seg->trbs;
2974 next = ring->enqueue;
2975 }
2976 }
2977
d0e96f5a
SS
2978 return 0;
2979}
2980
23e3be11 2981static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2982 struct xhci_virt_device *xdev,
2983 unsigned int ep_index,
e9df17eb 2984 unsigned int stream_id,
d0e96f5a
SS
2985 unsigned int num_trbs,
2986 struct urb *urb,
8e51adcc 2987 unsigned int td_index,
d0e96f5a
SS
2988 gfp_t mem_flags)
2989{
2990 int ret;
8e51adcc
AX
2991 struct urb_priv *urb_priv;
2992 struct xhci_td *td;
e9df17eb 2993 struct xhci_ring *ep_ring;
d115b048 2994 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2995
2996 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2997 if (!ep_ring) {
2998 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2999 stream_id);
3000 return -EINVAL;
3001 }
3002
3003 ret = prepare_ring(xhci, ep_ring,
28ccd296 3004 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3005 num_trbs, mem_flags);
d0e96f5a
SS
3006 if (ret)
3007 return ret;
d0e96f5a 3008
8e51adcc
AX
3009 urb_priv = urb->hcpriv;
3010 td = urb_priv->td[td_index];
3011
3012 INIT_LIST_HEAD(&td->td_list);
3013 INIT_LIST_HEAD(&td->cancelled_td_list);
3014
3015 if (td_index == 0) {
214f76f7 3016 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 3017 if (unlikely(ret))
8e51adcc 3018 return ret;
d0e96f5a
SS
3019 }
3020
8e51adcc 3021 td->urb = urb;
d0e96f5a 3022 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
3023 list_add_tail(&td->td_list, &ep_ring->td_list);
3024 td->start_seg = ep_ring->enq_seg;
3025 td->first_trb = ep_ring->enqueue;
3026
3027 urb_priv->td[td_index] = td;
d0e96f5a
SS
3028
3029 return 0;
3030}
3031
23e3be11 3032static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
3033{
3034 int num_sgs, num_trbs, running_total, temp, i;
3035 struct scatterlist *sg;
3036
3037 sg = NULL;
bc677d5b 3038 num_sgs = urb->num_mapped_sgs;
8a96c052
SS
3039 temp = urb->transfer_buffer_length;
3040
8a96c052 3041 num_trbs = 0;
910f8d0c 3042 for_each_sg(urb->sg, sg, num_sgs, i) {
8a96c052
SS
3043 unsigned int len = sg_dma_len(sg);
3044
3045 /* Scatter gather list entries may cross 64KB boundaries */
3046 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3047 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3048 running_total &= TRB_MAX_BUFF_SIZE - 1;
8a96c052
SS
3049 if (running_total != 0)
3050 num_trbs++;
3051
3052 /* How many more 64KB chunks to transfer, how many more TRBs? */
bcd2fde0 3053 while (running_total < sg_dma_len(sg) && running_total < temp) {
8a96c052
SS
3054 num_trbs++;
3055 running_total += TRB_MAX_BUFF_SIZE;
3056 }
8a96c052
SS
3057 len = min_t(int, len, temp);
3058 temp -= len;
3059 if (temp == 0)
3060 break;
3061 }
8a96c052
SS
3062 return num_trbs;
3063}
3064
23e3be11 3065static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
3066{
3067 if (num_trbs != 0)
a2490187 3068 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
8a96c052
SS
3069 "TRBs, %d left\n", __func__,
3070 urb->ep->desc.bEndpointAddress, num_trbs);
3071 if (running_total != urb->transfer_buffer_length)
a2490187 3072 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
3073 "queued %#x (%d), asked for %#x (%d)\n",
3074 __func__,
3075 urb->ep->desc.bEndpointAddress,
3076 running_total, running_total,
3077 urb->transfer_buffer_length,
3078 urb->transfer_buffer_length);
3079}
3080
23e3be11 3081static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 3082 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 3083 struct xhci_generic_trb *start_trb)
8a96c052 3084{
8a96c052
SS
3085 /*
3086 * Pass all the TRBs to the hardware at once and make sure this write
3087 * isn't reordered.
3088 */
3089 wmb();
50f7b52a 3090 if (start_cycle)
28ccd296 3091 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 3092 else
28ccd296 3093 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 3094 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
3095}
3096
624defa1
SS
3097/*
3098 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3099 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3100 * (comprised of sg list entries) can take several service intervals to
3101 * transmit.
3102 */
3103int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3104 struct urb *urb, int slot_id, unsigned int ep_index)
3105{
3106 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3107 xhci->devs[slot_id]->out_ctx, ep_index);
3108 int xhci_interval;
3109 int ep_interval;
3110
28ccd296 3111 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1
SS
3112 ep_interval = urb->interval;
3113 /* Convert to microframes */
3114 if (urb->dev->speed == USB_SPEED_LOW ||
3115 urb->dev->speed == USB_SPEED_FULL)
3116 ep_interval *= 8;
3117 /* FIXME change this to a warning and a suggestion to use the new API
3118 * to set the polling interval (once the API is added).
3119 */
3120 if (xhci_interval != ep_interval) {
0730d52a
DK
3121 dev_dbg_ratelimited(&urb->dev->dev,
3122 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3123 ep_interval, ep_interval == 1 ? "" : "s",
3124 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
3125 urb->interval = xhci_interval;
3126 /* Convert back to frames for LS/FS devices */
3127 if (urb->dev->speed == USB_SPEED_LOW ||
3128 urb->dev->speed == USB_SPEED_FULL)
3129 urb->interval /= 8;
3130 }
3fc8206d 3131 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
3132}
3133
04dd950d
SS
3134/*
3135 * The TD size is the number of bytes remaining in the TD (including this TRB),
3136 * right shifted by 10.
3137 * It must fit in bits 21:17, so it can't be bigger than 31.
3138 */
3139static u32 xhci_td_remainder(unsigned int remainder)
3140{
3141 u32 max = (1 << (21 - 17 + 1)) - 1;
3142
3143 if ((remainder >> 10) >= max)
3144 return max << 17;
3145 else
3146 return (remainder >> 10) << 17;
3147}
3148
4da6e6f2 3149/*
4525c0a1
SS
3150 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3151 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
3152 *
3153 * Total TD packet count = total_packet_count =
4525c0a1 3154 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
3155 *
3156 * Packets transferred up to and including this TRB = packets_transferred =
3157 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3158 *
3159 * TD size = total_packet_count - packets_transferred
3160 *
3161 * It must fit in bits 21:17, so it can't be bigger than 31.
4525c0a1 3162 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3163 */
4da6e6f2 3164static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
4525c0a1
SS
3165 unsigned int total_packet_count, struct urb *urb,
3166 unsigned int num_trbs_left)
4da6e6f2
SS
3167{
3168 int packets_transferred;
3169
48df4a6f 3170 /* One TRB with a zero-length data packet. */
4525c0a1 3171 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
48df4a6f
SS
3172 return 0;
3173
4da6e6f2
SS
3174 /* All the TRB queueing functions don't count the current TRB in
3175 * running_total.
3176 */
3177 packets_transferred = (running_total + trb_buff_len) /
f18f8ed2 3178 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
4da6e6f2 3179
4525c0a1
SS
3180 if ((total_packet_count - packets_transferred) > 31)
3181 return 31 << 17;
3182 return (total_packet_count - packets_transferred) << 17;
4da6e6f2
SS
3183}
3184
23e3be11 3185static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3186 struct urb *urb, int slot_id, unsigned int ep_index)
3187{
3188 struct xhci_ring *ep_ring;
3189 unsigned int num_trbs;
8e51adcc 3190 struct urb_priv *urb_priv;
8a96c052
SS
3191 struct xhci_td *td;
3192 struct scatterlist *sg;
3193 int num_sgs;
3194 int trb_buff_len, this_sg_len, running_total;
4da6e6f2 3195 unsigned int total_packet_count;
8a96c052
SS
3196 bool first_trb;
3197 u64 addr;
6cc30d85 3198 bool more_trbs_coming;
8a96c052
SS
3199
3200 struct xhci_generic_trb *start_trb;
3201 int start_cycle;
3202
e9df17eb
SS
3203 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3204 if (!ep_ring)
3205 return -EINVAL;
3206
8a96c052 3207 num_trbs = count_sg_trbs_needed(xhci, urb);
bc677d5b 3208 num_sgs = urb->num_mapped_sgs;
4525c0a1 3209 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3210 usb_endpoint_maxp(&urb->ep->desc));
8a96c052 3211
23e3be11 3212 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3213 ep_index, urb->stream_id,
3b72fca0 3214 num_trbs, urb, 0, mem_flags);
8a96c052
SS
3215 if (trb_buff_len < 0)
3216 return trb_buff_len;
8e51adcc
AX
3217
3218 urb_priv = urb->hcpriv;
3219 td = urb_priv->td[0];
3220
8a96c052
SS
3221 /*
3222 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3223 * until we've finished creating all the other TRBs. The ring's cycle
3224 * state may change as we enqueue the other TRBs, so save it too.
3225 */
3226 start_trb = &ep_ring->enqueue->generic;
3227 start_cycle = ep_ring->cycle_state;
3228
3229 running_total = 0;
3230 /*
3231 * How much data is in the first TRB?
3232 *
3233 * There are three forces at work for TRB buffer pointers and lengths:
3234 * 1. We don't want to walk off the end of this sg-list entry buffer.
3235 * 2. The transfer length that the driver requested may be smaller than
3236 * the amount of memory allocated for this scatter-gather list.
3237 * 3. TRBs buffers can't cross 64KB boundaries.
3238 */
910f8d0c 3239 sg = urb->sg;
8a96c052
SS
3240 addr = (u64) sg_dma_address(sg);
3241 this_sg_len = sg_dma_len(sg);
a2490187 3242 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3243 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3244 if (trb_buff_len > urb->transfer_buffer_length)
3245 trb_buff_len = urb->transfer_buffer_length;
8a96c052
SS
3246
3247 first_trb = true;
3248 /* Queue the first TRB, even if it's zero-length */
3249 do {
3250 u32 field = 0;
f9dc68fe 3251 u32 length_field = 0;
04dd950d 3252 u32 remainder = 0;
8a96c052
SS
3253
3254 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3255 if (first_trb) {
8a96c052 3256 first_trb = false;
50f7b52a
AX
3257 if (start_cycle == 0)
3258 field |= 0x1;
3259 } else
8a96c052
SS
3260 field |= ep_ring->cycle_state;
3261
3262 /* Chain all the TRBs together; clear the chain bit in the last
3263 * TRB to indicate it's the last TRB in the chain.
3264 */
3265 if (num_trbs > 1) {
3266 field |= TRB_CHAIN;
3267 } else {
3268 /* FIXME - add check for ZERO_PACKET flag before this */
3269 td->last_trb = ep_ring->enqueue;
3270 field |= TRB_IOC;
3271 }
af8b9e63
SS
3272
3273 /* Only set interrupt on short packet for IN endpoints */
3274 if (usb_urb_dir_in(urb))
3275 field |= TRB_ISP;
3276
8a96c052 3277 if (TRB_MAX_BUFF_SIZE -
a2490187 3278 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
8a96c052
SS
3279 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3280 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3281 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3282 (unsigned int) addr + trb_buff_len);
3283 }
4da6e6f2
SS
3284
3285 /* Set the TRB length, TD size, and interrupter fields. */
3286 if (xhci->hci_version < 0x100) {
3287 remainder = xhci_td_remainder(
3288 urb->transfer_buffer_length -
3289 running_total);
3290 } else {
3291 remainder = xhci_v1_0_td_remainder(running_total,
4525c0a1
SS
3292 trb_buff_len, total_packet_count, urb,
3293 num_trbs - 1);
4da6e6f2 3294 }
f9dc68fe 3295 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3296 remainder |
f9dc68fe 3297 TRB_INTR_TARGET(0);
4da6e6f2 3298
6cc30d85
SS
3299 if (num_trbs > 1)
3300 more_trbs_coming = true;
3301 else
3302 more_trbs_coming = false;
3b72fca0 3303 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3304 lower_32_bits(addr),
3305 upper_32_bits(addr),
f9dc68fe 3306 length_field,
af8b9e63 3307 field | TRB_TYPE(TRB_NORMAL));
8a96c052
SS
3308 --num_trbs;
3309 running_total += trb_buff_len;
3310
3311 /* Calculate length for next transfer --
3312 * Are we done queueing all the TRBs for this sg entry?
3313 */
3314 this_sg_len -= trb_buff_len;
3315 if (this_sg_len == 0) {
3316 --num_sgs;
3317 if (num_sgs == 0)
3318 break;
3319 sg = sg_next(sg);
3320 addr = (u64) sg_dma_address(sg);
3321 this_sg_len = sg_dma_len(sg);
3322 } else {
3323 addr += trb_buff_len;
3324 }
3325
3326 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187 3327 (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3328 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3329 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3330 trb_buff_len =
3331 urb->transfer_buffer_length - running_total;
3332 } while (running_total < urb->transfer_buffer_length);
3333
3334 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3335 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3336 start_cycle, start_trb);
8a96c052
SS
3337 return 0;
3338}
3339
b10de142 3340/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 3341int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
3342 struct urb *urb, int slot_id, unsigned int ep_index)
3343{
3344 struct xhci_ring *ep_ring;
8e51adcc 3345 struct urb_priv *urb_priv;
b10de142
SS
3346 struct xhci_td *td;
3347 int num_trbs;
3348 struct xhci_generic_trb *start_trb;
3349 bool first_trb;
6cc30d85 3350 bool more_trbs_coming;
b10de142 3351 int start_cycle;
f9dc68fe 3352 u32 field, length_field;
b10de142
SS
3353
3354 int running_total, trb_buff_len, ret;
4da6e6f2 3355 unsigned int total_packet_count;
b10de142
SS
3356 u64 addr;
3357
ff9c895f 3358 if (urb->num_sgs)
8a96c052
SS
3359 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3360
e9df17eb
SS
3361 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3362 if (!ep_ring)
3363 return -EINVAL;
b10de142
SS
3364
3365 num_trbs = 0;
3366 /* How much data is (potentially) left before the 64KB boundary? */
3367 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3368 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3369 running_total &= TRB_MAX_BUFF_SIZE - 1;
b10de142
SS
3370
3371 /* If there's some data on this 64KB chunk, or we have to send a
3372 * zero-length transfer, we need at least one TRB
3373 */
3374 if (running_total != 0 || urb->transfer_buffer_length == 0)
3375 num_trbs++;
3376 /* How many more 64KB chunks to transfer, how many more TRBs? */
3377 while (running_total < urb->transfer_buffer_length) {
3378 num_trbs++;
3379 running_total += TRB_MAX_BUFF_SIZE;
3380 }
3381 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3382
e9df17eb
SS
3383 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3384 ep_index, urb->stream_id,
3b72fca0 3385 num_trbs, urb, 0, mem_flags);
b10de142
SS
3386 if (ret < 0)
3387 return ret;
3388
8e51adcc
AX
3389 urb_priv = urb->hcpriv;
3390 td = urb_priv->td[0];
3391
b10de142
SS
3392 /*
3393 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3394 * until we've finished creating all the other TRBs. The ring's cycle
3395 * state may change as we enqueue the other TRBs, so save it too.
3396 */
3397 start_trb = &ep_ring->enqueue->generic;
3398 start_cycle = ep_ring->cycle_state;
3399
3400 running_total = 0;
4525c0a1 3401 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3402 usb_endpoint_maxp(&urb->ep->desc));
b10de142
SS
3403 /* How much data is in the first TRB? */
3404 addr = (u64) urb->transfer_dma;
3405 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187
PZ
3406 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3407 if (trb_buff_len > urb->transfer_buffer_length)
b10de142
SS
3408 trb_buff_len = urb->transfer_buffer_length;
3409
3410 first_trb = true;
3411
3412 /* Queue the first TRB, even if it's zero-length */
3413 do {
04dd950d 3414 u32 remainder = 0;
b10de142
SS
3415 field = 0;
3416
3417 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3418 if (first_trb) {
b10de142 3419 first_trb = false;
50f7b52a
AX
3420 if (start_cycle == 0)
3421 field |= 0x1;
3422 } else
b10de142
SS
3423 field |= ep_ring->cycle_state;
3424
3425 /* Chain all the TRBs together; clear the chain bit in the last
3426 * TRB to indicate it's the last TRB in the chain.
3427 */
3428 if (num_trbs > 1) {
3429 field |= TRB_CHAIN;
3430 } else {
3431 /* FIXME - add check for ZERO_PACKET flag before this */
3432 td->last_trb = ep_ring->enqueue;
3433 field |= TRB_IOC;
3434 }
af8b9e63
SS
3435
3436 /* Only set interrupt on short packet for IN endpoints */
3437 if (usb_urb_dir_in(urb))
3438 field |= TRB_ISP;
3439
4da6e6f2
SS
3440 /* Set the TRB length, TD size, and interrupter fields. */
3441 if (xhci->hci_version < 0x100) {
3442 remainder = xhci_td_remainder(
3443 urb->transfer_buffer_length -
3444 running_total);
3445 } else {
3446 remainder = xhci_v1_0_td_remainder(running_total,
4525c0a1
SS
3447 trb_buff_len, total_packet_count, urb,
3448 num_trbs - 1);
4da6e6f2 3449 }
f9dc68fe 3450 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3451 remainder |
f9dc68fe 3452 TRB_INTR_TARGET(0);
4da6e6f2 3453
6cc30d85
SS
3454 if (num_trbs > 1)
3455 more_trbs_coming = true;
3456 else
3457 more_trbs_coming = false;
3b72fca0 3458 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3459 lower_32_bits(addr),
3460 upper_32_bits(addr),
f9dc68fe 3461 length_field,
af8b9e63 3462 field | TRB_TYPE(TRB_NORMAL));
b10de142
SS
3463 --num_trbs;
3464 running_total += trb_buff_len;
3465
3466 /* Calculate length for next transfer */
3467 addr += trb_buff_len;
3468 trb_buff_len = urb->transfer_buffer_length - running_total;
3469 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3470 trb_buff_len = TRB_MAX_BUFF_SIZE;
3471 } while (running_total < urb->transfer_buffer_length);
3472
8a96c052 3473 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3474 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3475 start_cycle, start_trb);
b10de142
SS
3476 return 0;
3477}
3478
d0e96f5a 3479/* Caller must have locked xhci->lock */
23e3be11 3480int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3481 struct urb *urb, int slot_id, unsigned int ep_index)
3482{
3483 struct xhci_ring *ep_ring;
3484 int num_trbs;
3485 int ret;
3486 struct usb_ctrlrequest *setup;
3487 struct xhci_generic_trb *start_trb;
3488 int start_cycle;
f9dc68fe 3489 u32 field, length_field;
8e51adcc 3490 struct urb_priv *urb_priv;
d0e96f5a
SS
3491 struct xhci_td *td;
3492
e9df17eb
SS
3493 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3494 if (!ep_ring)
3495 return -EINVAL;
d0e96f5a
SS
3496
3497 /*
3498 * Need to copy setup packet into setup TRB, so we can't use the setup
3499 * DMA address.
3500 */
3501 if (!urb->setup_packet)
3502 return -EINVAL;
3503
d0e96f5a
SS
3504 /* 1 TRB for setup, 1 for status */
3505 num_trbs = 2;
3506 /*
3507 * Don't need to check if we need additional event data and normal TRBs,
3508 * since data in control transfers will never get bigger than 16MB
3509 * XXX: can we get a buffer that crosses 64KB boundaries?
3510 */
3511 if (urb->transfer_buffer_length > 0)
3512 num_trbs++;
e9df17eb
SS
3513 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3514 ep_index, urb->stream_id,
3b72fca0 3515 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3516 if (ret < 0)
3517 return ret;
3518
8e51adcc
AX
3519 urb_priv = urb->hcpriv;
3520 td = urb_priv->td[0];
3521
d0e96f5a
SS
3522 /*
3523 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3524 * until we've finished creating all the other TRBs. The ring's cycle
3525 * state may change as we enqueue the other TRBs, so save it too.
3526 */
3527 start_trb = &ep_ring->enqueue->generic;
3528 start_cycle = ep_ring->cycle_state;
3529
3530 /* Queue setup TRB - see section 6.4.1.2.1 */
3531 /* FIXME better way to translate setup_packet into two u32 fields? */
3532 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3533 field = 0;
3534 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3535 if (start_cycle == 0)
3536 field |= 0x1;
b83cdc8f
AX
3537
3538 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3539 if (xhci->hci_version == 0x100) {
3540 if (urb->transfer_buffer_length > 0) {
3541 if (setup->bRequestType & USB_DIR_IN)
3542 field |= TRB_TX_TYPE(TRB_DATA_IN);
3543 else
3544 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3545 }
3546 }
3547
3b72fca0 3548 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3549 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3550 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3551 TRB_LEN(8) | TRB_INTR_TARGET(0),
3552 /* Immediate data in pointer */
3553 field);
d0e96f5a
SS
3554
3555 /* If there's data, queue data TRBs */
af8b9e63
SS
3556 /* Only set interrupt on short packet for IN endpoints */
3557 if (usb_urb_dir_in(urb))
3558 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3559 else
3560 field = TRB_TYPE(TRB_DATA);
3561
f9dc68fe 3562 length_field = TRB_LEN(urb->transfer_buffer_length) |
04dd950d 3563 xhci_td_remainder(urb->transfer_buffer_length) |
f9dc68fe 3564 TRB_INTR_TARGET(0);
d0e96f5a
SS
3565 if (urb->transfer_buffer_length > 0) {
3566 if (setup->bRequestType & USB_DIR_IN)
3567 field |= TRB_DIR_IN;
3b72fca0 3568 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3569 lower_32_bits(urb->transfer_dma),
3570 upper_32_bits(urb->transfer_dma),
f9dc68fe 3571 length_field,
af8b9e63 3572 field | ep_ring->cycle_state);
d0e96f5a
SS
3573 }
3574
3575 /* Save the DMA address of the last TRB in the TD */
3576 td->last_trb = ep_ring->enqueue;
3577
3578 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3579 /* If the device sent data, the status stage is an OUT transfer */
3580 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3581 field = 0;
3582 else
3583 field = TRB_DIR_IN;
3b72fca0 3584 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3585 0,
3586 0,
3587 TRB_INTR_TARGET(0),
3588 /* Event on completion */
3589 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3590
e9df17eb 3591 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3592 start_cycle, start_trb);
d0e96f5a
SS
3593 return 0;
3594}
3595
04e51901
AX
3596static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3597 struct urb *urb, int i)
3598{
3599 int num_trbs = 0;
48df4a6f 3600 u64 addr, td_len;
04e51901
AX
3601
3602 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3603 td_len = urb->iso_frame_desc[i].length;
3604
48df4a6f
SS
3605 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3606 TRB_MAX_BUFF_SIZE);
3607 if (num_trbs == 0)
04e51901 3608 num_trbs++;
04e51901
AX
3609
3610 return num_trbs;
3611}
3612
5cd43e33
SS
3613/*
3614 * The transfer burst count field of the isochronous TRB defines the number of
3615 * bursts that are required to move all packets in this TD. Only SuperSpeed
3616 * devices can burst up to bMaxBurst number of packets per service interval.
3617 * This field is zero based, meaning a value of zero in the field means one
3618 * burst. Basically, for everything but SuperSpeed devices, this field will be
3619 * zero. Only xHCI 1.0 host controllers support this field.
3620 */
3621static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3622 struct usb_device *udev,
3623 struct urb *urb, unsigned int total_packet_count)
3624{
3625 unsigned int max_burst;
3626
3627 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3628 return 0;
3629
3630 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3631 return roundup(total_packet_count, max_burst + 1) - 1;
3632}
3633
b61d378f
SS
3634/*
3635 * Returns the number of packets in the last "burst" of packets. This field is
3636 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3637 * the last burst packet count is equal to the total number of packets in the
3638 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3639 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3640 * contain 1 to (bMaxBurst + 1) packets.
3641 */
3642static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3643 struct usb_device *udev,
3644 struct urb *urb, unsigned int total_packet_count)
3645{
3646 unsigned int max_burst;
3647 unsigned int residue;
3648
3649 if (xhci->hci_version < 0x100)
3650 return 0;
3651
3652 switch (udev->speed) {
3653 case USB_SPEED_SUPER:
3654 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3655 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3656 residue = total_packet_count % (max_burst + 1);
3657 /* If residue is zero, the last burst contains (max_burst + 1)
3658 * number of packets, but the TLBPC field is zero-based.
3659 */
3660 if (residue == 0)
3661 return max_burst;
3662 return residue - 1;
3663 default:
3664 if (total_packet_count == 0)
3665 return 0;
3666 return total_packet_count - 1;
3667 }
3668}
3669
04e51901
AX
3670/* This is for isoc transfer */
3671static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3672 struct urb *urb, int slot_id, unsigned int ep_index)
3673{
3674 struct xhci_ring *ep_ring;
3675 struct urb_priv *urb_priv;
3676 struct xhci_td *td;
3677 int num_tds, trbs_per_td;
3678 struct xhci_generic_trb *start_trb;
3679 bool first_trb;
3680 int start_cycle;
3681 u32 field, length_field;
3682 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3683 u64 start_addr, addr;
3684 int i, j;
47cbf692 3685 bool more_trbs_coming;
04e51901
AX
3686
3687 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3688
3689 num_tds = urb->number_of_packets;
3690 if (num_tds < 1) {
3691 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3692 return -EINVAL;
3693 }
3694
04e51901
AX
3695 start_addr = (u64) urb->transfer_dma;
3696 start_trb = &ep_ring->enqueue->generic;
3697 start_cycle = ep_ring->cycle_state;
3698
522989a2 3699 urb_priv = urb->hcpriv;
04e51901
AX
3700 /* Queue the first TRB, even if it's zero-length */
3701 for (i = 0; i < num_tds; i++) {
4da6e6f2 3702 unsigned int total_packet_count;
5cd43e33 3703 unsigned int burst_count;
b61d378f 3704 unsigned int residue;
04e51901 3705
4da6e6f2 3706 first_trb = true;
04e51901
AX
3707 running_total = 0;
3708 addr = start_addr + urb->iso_frame_desc[i].offset;
3709 td_len = urb->iso_frame_desc[i].length;
3710 td_remain_len = td_len;
4525c0a1 3711 total_packet_count = DIV_ROUND_UP(td_len,
f18f8ed2
SS
3712 GET_MAX_PACKET(
3713 usb_endpoint_maxp(&urb->ep->desc)));
48df4a6f
SS
3714 /* A zero-length transfer still involves at least one packet. */
3715 if (total_packet_count == 0)
3716 total_packet_count++;
5cd43e33
SS
3717 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3718 total_packet_count);
b61d378f
SS
3719 residue = xhci_get_last_burst_packet_count(xhci,
3720 urb->dev, urb, total_packet_count);
04e51901
AX
3721
3722 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3723
3724 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3725 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3726 if (ret < 0) {
3727 if (i == 0)
3728 return ret;
3729 goto cleanup;
3730 }
04e51901 3731
04e51901 3732 td = urb_priv->td[i];
04e51901
AX
3733 for (j = 0; j < trbs_per_td; j++) {
3734 u32 remainder = 0;
760973d2 3735 field = 0;
04e51901
AX
3736
3737 if (first_trb) {
760973d2
SS
3738 field = TRB_TBC(burst_count) |
3739 TRB_TLBPC(residue);
04e51901
AX
3740 /* Queue the isoc TRB */
3741 field |= TRB_TYPE(TRB_ISOC);
3742 /* Assume URB_ISO_ASAP is set */
3743 field |= TRB_SIA;
50f7b52a
AX
3744 if (i == 0) {
3745 if (start_cycle == 0)
3746 field |= 0x1;
3747 } else
04e51901
AX
3748 field |= ep_ring->cycle_state;
3749 first_trb = false;
3750 } else {
3751 /* Queue other normal TRBs */
3752 field |= TRB_TYPE(TRB_NORMAL);
3753 field |= ep_ring->cycle_state;
3754 }
3755
af8b9e63
SS
3756 /* Only set interrupt on short packet for IN EPs */
3757 if (usb_urb_dir_in(urb))
3758 field |= TRB_ISP;
3759
04e51901
AX
3760 /* Chain all the TRBs together; clear the chain bit in
3761 * the last TRB to indicate it's the last TRB in the
3762 * chain.
3763 */
3764 if (j < trbs_per_td - 1) {
3765 field |= TRB_CHAIN;
47cbf692 3766 more_trbs_coming = true;
04e51901
AX
3767 } else {
3768 td->last_trb = ep_ring->enqueue;
3769 field |= TRB_IOC;
80fab3b2
SS
3770 if (xhci->hci_version == 0x100 &&
3771 !(xhci->quirks &
3772 XHCI_AVOID_BEI)) {
ad106f29
AX
3773 /* Set BEI bit except for the last td */
3774 if (i < num_tds - 1)
3775 field |= TRB_BEI;
3776 }
47cbf692 3777 more_trbs_coming = false;
04e51901
AX
3778 }
3779
3780 /* Calculate TRB length */
3781 trb_buff_len = TRB_MAX_BUFF_SIZE -
3782 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3783 if (trb_buff_len > td_remain_len)
3784 trb_buff_len = td_remain_len;
3785
4da6e6f2
SS
3786 /* Set the TRB length, TD size, & interrupter fields. */
3787 if (xhci->hci_version < 0x100) {
3788 remainder = xhci_td_remainder(
3789 td_len - running_total);
3790 } else {
3791 remainder = xhci_v1_0_td_remainder(
3792 running_total, trb_buff_len,
4525c0a1
SS
3793 total_packet_count, urb,
3794 (trbs_per_td - j - 1));
4da6e6f2 3795 }
04e51901
AX
3796 length_field = TRB_LEN(trb_buff_len) |
3797 remainder |
3798 TRB_INTR_TARGET(0);
4da6e6f2 3799
3b72fca0 3800 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3801 lower_32_bits(addr),
3802 upper_32_bits(addr),
3803 length_field,
af8b9e63 3804 field);
04e51901
AX
3805 running_total += trb_buff_len;
3806
3807 addr += trb_buff_len;
3808 td_remain_len -= trb_buff_len;
3809 }
3810
3811 /* Check TD length */
3812 if (running_total != td_len) {
3813 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3814 ret = -EINVAL;
3815 goto cleanup;
04e51901
AX
3816 }
3817 }
3818
c41136b0
AX
3819 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3820 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3821 usb_amd_quirk_pll_disable();
3822 }
3823 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3824
e1eab2e0
AX
3825 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3826 start_cycle, start_trb);
04e51901 3827 return 0;
522989a2
SS
3828cleanup:
3829 /* Clean up a partially enqueued isoc transfer. */
3830
3831 for (i--; i >= 0; i--)
585df1d9 3832 list_del_init(&urb_priv->td[i]->td_list);
522989a2
SS
3833
3834 /* Use the first TD as a temporary variable to turn the TDs we've queued
3835 * into No-ops with a software-owned cycle bit. That way the hardware
3836 * won't accidentally start executing bogus TDs when we partially
3837 * overwrite them. td->first_trb and td->start_seg are already set.
3838 */
3839 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3840 /* Every TRB except the first & last will have its cycle bit flipped. */
3841 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3842
3843 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3844 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3845 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3846 ep_ring->cycle_state = start_cycle;
b008df60 3847 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3848 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3849 return ret;
04e51901
AX
3850}
3851
3852/*
3853 * Check transfer ring to guarantee there is enough room for the urb.
3854 * Update ISO URB start_frame and interval.
3855 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3856 * update the urb->start_frame by now.
3857 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3858 */
3859int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3860 struct urb *urb, int slot_id, unsigned int ep_index)
3861{
3862 struct xhci_virt_device *xdev;
3863 struct xhci_ring *ep_ring;
3864 struct xhci_ep_ctx *ep_ctx;
3865 int start_frame;
3866 int xhci_interval;
3867 int ep_interval;
3868 int num_tds, num_trbs, i;
3869 int ret;
3870
3871 xdev = xhci->devs[slot_id];
3872 ep_ring = xdev->eps[ep_index].ring;
3873 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3874
3875 num_trbs = 0;
3876 num_tds = urb->number_of_packets;
3877 for (i = 0; i < num_tds; i++)
3878 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3879
3880 /* Check the ring to guarantee there is enough room for the whole urb.
3881 * Do not insert any td of the urb to the ring if the check failed.
3882 */
28ccd296 3883 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3884 num_trbs, mem_flags);
04e51901
AX
3885 if (ret)
3886 return ret;
3887
3888 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3889 start_frame &= 0x3fff;
3890
3891 urb->start_frame = start_frame;
3892 if (urb->dev->speed == USB_SPEED_LOW ||
3893 urb->dev->speed == USB_SPEED_FULL)
3894 urb->start_frame >>= 3;
3895
28ccd296 3896 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
04e51901
AX
3897 ep_interval = urb->interval;
3898 /* Convert to microframes */
3899 if (urb->dev->speed == USB_SPEED_LOW ||
3900 urb->dev->speed == USB_SPEED_FULL)
3901 ep_interval *= 8;
3902 /* FIXME change this to a warning and a suggestion to use the new API
3903 * to set the polling interval (once the API is added).
3904 */
3905 if (xhci_interval != ep_interval) {
0730d52a
DK
3906 dev_dbg_ratelimited(&urb->dev->dev,
3907 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3908 ep_interval, ep_interval == 1 ? "" : "s",
3909 xhci_interval, xhci_interval == 1 ? "" : "s");
04e51901
AX
3910 urb->interval = xhci_interval;
3911 /* Convert back to frames for LS/FS devices */
3912 if (urb->dev->speed == USB_SPEED_LOW ||
3913 urb->dev->speed == USB_SPEED_FULL)
3914 urb->interval /= 8;
3915 }
b008df60
AX
3916 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3917
3fc8206d 3918 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
3919}
3920
d0e96f5a
SS
3921/**** Command Ring Operations ****/
3922
913a8a34
SS
3923/* Generic function for queueing a command TRB on the command ring.
3924 * Check to make sure there's room on the command ring for one command TRB.
3925 * Also check that there's room reserved for commands that must not fail.
3926 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3927 * then only check for the number of reserved spots.
3928 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3929 * because the command event handler may want to resubmit a failed command.
3930 */
3931static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3932 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3933{
913a8a34 3934 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a
SS
3935 int ret;
3936
913a8a34
SS
3937 if (!command_must_succeed)
3938 reserved_trbs++;
3939
d1dc908a 3940 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 3941 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
3942 if (ret < 0) {
3943 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3944 if (command_must_succeed)
3945 xhci_err(xhci, "ERR: Reserved TRB counting for "
3946 "unfailable commands failed.\n");
d1dc908a 3947 return ret;
7f84eef0 3948 }
3b72fca0
AX
3949 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3950 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
3951 return 0;
3952}
3953
3ffbba95 3954/* Queue a slot enable or disable request on the command ring */
23e3be11 3955int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3ffbba95
SS
3956{
3957 return queue_command(xhci, 0, 0, 0,
913a8a34 3958 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
3959}
3960
3961/* Queue an address device command TRB */
23e3be11
SS
3962int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3963 u32 slot_id)
3ffbba95 3964{
8e595a5d
SS
3965 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3966 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3967 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
2a8f82c4
SS
3968 false);
3969}
3970
0238634d
SS
3971int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3972 u32 field1, u32 field2, u32 field3, u32 field4)
3973{
3974 return queue_command(xhci, field1, field2, field3, field4, false);
3975}
3976
2a8f82c4
SS
3977/* Queue a reset device command TRB */
3978int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3979{
3980 return queue_command(xhci, 0, 0, 0,
3981 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 3982 false);
3ffbba95 3983}
f94e0186
SS
3984
3985/* Queue a configure endpoint command TRB */
23e3be11 3986int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
913a8a34 3987 u32 slot_id, bool command_must_succeed)
f94e0186 3988{
8e595a5d
SS
3989 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3990 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3991 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3992 command_must_succeed);
f94e0186 3993}
ae636747 3994
f2217e8e
SS
3995/* Queue an evaluate context command TRB */
3996int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
4b266541 3997 u32 slot_id, bool command_must_succeed)
f2217e8e
SS
3998{
3999 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4000 upper_32_bits(in_ctx_ptr), 0,
913a8a34 4001 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 4002 command_must_succeed);
f2217e8e
SS
4003}
4004
be88fe4f
AX
4005/*
4006 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4007 * activity on an endpoint that is about to be suspended.
4008 */
23e3be11 4009int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
be88fe4f 4010 unsigned int ep_index, int suspend)
ae636747
SS
4011{
4012 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4013 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4014 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 4015 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747
SS
4016
4017 return queue_command(xhci, 0, 0, 0,
be88fe4f 4018 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
4019}
4020
4021/* Set Transfer Ring Dequeue Pointer command.
4022 * This should not be used for endpoints that have streams enabled.
4023 */
4024static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
4025 unsigned int ep_index, unsigned int stream_id,
4026 struct xhci_segment *deq_seg,
ae636747
SS
4027 union xhci_trb *deq_ptr, u32 cycle_state)
4028{
4029 dma_addr_t addr;
4030 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4031 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 4032 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
ae636747 4033 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 4034 struct xhci_virt_ep *ep;
ae636747 4035
23e3be11 4036 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
c92bcfa7 4037 if (addr == 0) {
ae636747 4038 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052
GKH
4039 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4040 deq_seg, deq_ptr);
c92bcfa7
SS
4041 return 0;
4042 }
bf161e85
SS
4043 ep = &xhci->devs[slot_id]->eps[ep_index];
4044 if ((ep->ep_state & SET_DEQ_PENDING)) {
4045 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4046 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4047 return 0;
4048 }
4049 ep->queued_deq_seg = deq_seg;
4050 ep->queued_deq_ptr = deq_ptr;
8e595a5d 4051 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
e9df17eb 4052 upper_32_bits(addr), trb_stream_id,
913a8a34 4053 trb_slot_id | trb_ep_index | type, false);
ae636747 4054}
a1587d97
SS
4055
4056int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4057 unsigned int ep_index)
4058{
4059 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4060 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4061 u32 type = TRB_TYPE(TRB_RESET_EP);
4062
913a8a34
SS
4063 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4064 false);
a1587d97 4065}
This page took 0.663898 seconds and 5 git commands to generate.