usb: Fix xHCI host issues on remote wakeup.
[deliverable/linux.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
7f84eef0 69#include "xhci.h"
3a7fa5be 70#include "xhci-trace.h"
7f84eef0 71
be88fe4f
AX
72static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
7f84eef0
SS
76/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
23e3be11 80dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
81 union xhci_trb *trb)
82{
6071d836 83 unsigned long segment_offset;
7f84eef0 84
6071d836 85 if (!seg || !trb || trb < seg->trbs)
7f84eef0 86 return 0;
6071d836
SS
87 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
7f84eef0 90 return 0;
6071d836 91 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
92}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
575688e1 97static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
98 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
28ccd296 104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
7f84eef0
SS
105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
575688e1 111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
f5960b69 117 return TRB_TYPE_LINK_LE32(trb->link.control);
7f84eef0
SS
118}
119
575688e1 120static int enqueue_is_link_trb(struct xhci_ring *ring)
6c12db90
JY
121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
f5960b69 123 return TRB_TYPE_LINK_LE32(link->control);
6c12db90
JY
124}
125
ec7e43e2
MN
126union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
127{
128 /* Enqueue pointer can be left pointing to the link TRB,
129 * we must handle that
130 */
131 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
132 return ring->enq_seg->next->trbs;
133 return ring->enqueue;
134}
135
ae636747
SS
136/* Updates trb to point to the next TRB in the ring, and updates seg if the next
137 * TRB is in a new segment. This does not skip over link TRBs, and it does not
138 * effect the ring dequeue or enqueue pointers.
139 */
140static void next_trb(struct xhci_hcd *xhci,
141 struct xhci_ring *ring,
142 struct xhci_segment **seg,
143 union xhci_trb **trb)
144{
145 if (last_trb(xhci, ring, *seg, *trb)) {
146 *seg = (*seg)->next;
147 *trb = ((*seg)->trbs);
148 } else {
a1669b2c 149 (*trb)++;
ae636747
SS
150 }
151}
152
7f84eef0
SS
153/*
154 * See Cycle bit rules. SW is the consumer for the event ring only.
155 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
156 */
3b72fca0 157static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 158{
66e49d87 159 unsigned long long addr;
7f84eef0
SS
160
161 ring->deq_updates++;
b008df60 162
50d0206f
SS
163 /*
164 * If this is not event ring, and the dequeue pointer
165 * is not on a link TRB, there is one more usable TRB
166 */
b008df60
AX
167 if (ring->type != TYPE_EVENT &&
168 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
169 ring->num_trbs_free++;
b008df60 170
50d0206f
SS
171 do {
172 /*
173 * Update the dequeue pointer further if that was a link TRB or
174 * we're at the end of an event ring segment (which doesn't have
175 * link TRBS)
176 */
177 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
178 if (ring->type == TYPE_EVENT &&
179 last_trb_on_last_seg(xhci, ring,
180 ring->deq_seg, ring->dequeue)) {
181 ring->cycle_state = (ring->cycle_state ? 0 : 1);
182 }
183 ring->deq_seg = ring->deq_seg->next;
184 ring->dequeue = ring->deq_seg->trbs;
185 } else {
186 ring->dequeue++;
7f84eef0 187 }
50d0206f
SS
188 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
189
66e49d87 190 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
7f84eef0
SS
191}
192
193/*
194 * See Cycle bit rules. SW is the consumer for the event ring only.
195 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
196 *
197 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
198 * chain bit is set), then set the chain bit in all the following link TRBs.
199 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
200 * have their chain bit cleared (so that each Link TRB is a separate TD).
201 *
202 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
203 * set, but other sections talk about dealing with the chain bit set. This was
204 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
205 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
206 *
207 * @more_trbs_coming: Will you enqueue more TRBs before calling
208 * prepare_transfer()?
7f84eef0 209 */
6cc30d85 210static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 211 bool more_trbs_coming)
7f84eef0
SS
212{
213 u32 chain;
214 union xhci_trb *next;
66e49d87 215 unsigned long long addr;
7f84eef0 216
28ccd296 217 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60
AX
218 /* If this is not event ring, there is one less usable TRB */
219 if (ring->type != TYPE_EVENT &&
220 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
221 ring->num_trbs_free--;
7f84eef0
SS
222 next = ++(ring->enqueue);
223
224 ring->enq_updates++;
225 /* Update the dequeue pointer further if that was a link TRB or we're at
226 * the end of an event ring segment (which doesn't have link TRBS)
227 */
228 while (last_trb(xhci, ring, ring->enq_seg, next)) {
3b72fca0
AX
229 if (ring->type != TYPE_EVENT) {
230 /*
231 * If the caller doesn't plan on enqueueing more
232 * TDs before ringing the doorbell, then we
233 * don't want to give the link TRB to the
234 * hardware just yet. We'll give the link TRB
235 * back in prepare_ring() just before we enqueue
236 * the TD at the top of the ring.
237 */
238 if (!chain && !more_trbs_coming)
239 break;
6cc30d85 240
3b72fca0
AX
241 /* If we're not dealing with 0.95 hardware or
242 * isoc rings on AMD 0.96 host,
243 * carry over the chain bit of the previous TRB
244 * (which may mean the chain bit is cleared).
245 */
246 if (!(ring->type == TYPE_ISOC &&
247 (xhci->quirks & XHCI_AMD_0x96_HOST))
7e393a83 248 && !xhci_link_trb_quirk(xhci)) {
3b72fca0
AX
249 next->link.control &=
250 cpu_to_le32(~TRB_CHAIN);
251 next->link.control |=
252 cpu_to_le32(chain);
7f84eef0 253 }
3b72fca0
AX
254 /* Give this link TRB to the hardware */
255 wmb();
256 next->link.control ^= cpu_to_le32(TRB_CYCLE);
257
7f84eef0
SS
258 /* Toggle the cycle bit after the last ring segment. */
259 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
260 ring->cycle_state = (ring->cycle_state ? 0 : 1);
7f84eef0
SS
261 }
262 }
263 ring->enq_seg = ring->enq_seg->next;
264 ring->enqueue = ring->enq_seg->trbs;
265 next = ring->enqueue;
266 }
66e49d87 267 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
7f84eef0
SS
268}
269
270/*
085deb16
AX
271 * Check to see if there's room to enqueue num_trbs on the ring and make sure
272 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 273 */
b008df60 274static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
275 unsigned int num_trbs)
276{
085deb16 277 int num_trbs_in_deq_seg;
b008df60 278
085deb16
AX
279 if (ring->num_trbs_free < num_trbs)
280 return 0;
281
282 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
283 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
284 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
285 return 0;
286 }
287
288 return 1;
7f84eef0
SS
289}
290
7f84eef0 291/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 292void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 293{
c181bc5b
EF
294 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
295 return;
296
7f84eef0 297 xhci_dbg(xhci, "// Ding dong!\n");
50d64676 298 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0
SS
299 /* Flush PCI posted writes */
300 xhci_readl(xhci, &xhci->dba->doorbell[0]);
301}
302
b92cc66c
EF
303static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
304{
305 u64 temp_64;
306 int ret;
307
308 xhci_dbg(xhci, "Abort command ring\n");
309
310 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
311 xhci_dbg(xhci, "The command ring isn't running, "
312 "Have the command ring been stopped?\n");
313 return 0;
314 }
315
316 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
317 if (!(temp_64 & CMD_RING_RUNNING)) {
318 xhci_dbg(xhci, "Command ring had been stopped\n");
319 return 0;
320 }
321 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
322 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
323 &xhci->op_regs->cmd_ring);
324
325 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
326 * time the completion od all xHCI commands, including
327 * the Command Abort operation. If software doesn't see
328 * CRR negated in a timely manner (e.g. longer than 5
329 * seconds), then it should assume that the there are
330 * larger problems with the xHC and assert HCRST.
331 */
2611bd18 332 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
b92cc66c
EF
333 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
334 if (ret < 0) {
335 xhci_err(xhci, "Stopped the command ring failed, "
336 "maybe the host is dead\n");
337 xhci->xhc_state |= XHCI_STATE_DYING;
338 xhci_quiesce(xhci);
339 xhci_halt(xhci);
340 return -ESHUTDOWN;
341 }
342
343 return 0;
344}
345
346static int xhci_queue_cd(struct xhci_hcd *xhci,
347 struct xhci_command *command,
348 union xhci_trb *cmd_trb)
349{
350 struct xhci_cd *cd;
351 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
352 if (!cd)
353 return -ENOMEM;
354 INIT_LIST_HEAD(&cd->cancel_cmd_list);
355
356 cd->command = command;
357 cd->cmd_trb = cmd_trb;
358 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
359
360 return 0;
361}
362
363/*
364 * Cancel the command which has issue.
365 *
366 * Some commands may hang due to waiting for acknowledgement from
367 * usb device. It is outside of the xHC's ability to control and
368 * will cause the command ring is blocked. When it occurs software
369 * should intervene to recover the command ring.
370 * See Section 4.6.1.1 and 4.6.1.2
371 */
372int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
373 union xhci_trb *cmd_trb)
374{
375 int retval = 0;
376 unsigned long flags;
377
378 spin_lock_irqsave(&xhci->lock, flags);
379
380 if (xhci->xhc_state & XHCI_STATE_DYING) {
381 xhci_warn(xhci, "Abort the command ring,"
382 " but the xHCI is dead.\n");
383 retval = -ESHUTDOWN;
384 goto fail;
385 }
386
387 /* queue the cmd desriptor to cancel_cmd_list */
388 retval = xhci_queue_cd(xhci, command, cmd_trb);
389 if (retval) {
390 xhci_warn(xhci, "Queuing command descriptor failed.\n");
391 goto fail;
392 }
393
394 /* abort command ring */
395 retval = xhci_abort_cmd_ring(xhci);
396 if (retval) {
397 xhci_err(xhci, "Abort command ring failed\n");
398 if (unlikely(retval == -ESHUTDOWN)) {
399 spin_unlock_irqrestore(&xhci->lock, flags);
400 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
401 xhci_dbg(xhci, "xHCI host controller is dead.\n");
402 return retval;
403 }
404 }
405
406fail:
407 spin_unlock_irqrestore(&xhci->lock, flags);
408 return retval;
409}
410
be88fe4f 411void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 412 unsigned int slot_id,
e9df17eb
SS
413 unsigned int ep_index,
414 unsigned int stream_id)
ae636747 415{
28ccd296 416 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
417 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
418 unsigned int ep_state = ep->ep_state;
ae636747 419
ae636747 420 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 421 * cancellations because we don't want to interrupt processing.
8df75f42
SS
422 * We don't want to restart any stream rings if there's a set dequeue
423 * pointer command pending because the device can choose to start any
424 * stream once the endpoint is on the HW schedule.
425 * FIXME - check all the stream rings for pending cancellations.
ae636747 426 */
50d64676
MW
427 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
428 (ep_state & EP_HALTED))
429 return;
430 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
431 /* The CPU has better things to do at this point than wait for a
432 * write-posting flush. It'll get there soon enough.
433 */
ae636747
SS
434}
435
e9df17eb
SS
436/* Ring the doorbell for any rings with pending URBs */
437static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
438 unsigned int slot_id,
439 unsigned int ep_index)
440{
441 unsigned int stream_id;
442 struct xhci_virt_ep *ep;
443
444 ep = &xhci->devs[slot_id]->eps[ep_index];
445
446 /* A ring has pending URBs if its TD list is not empty */
447 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 448 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 449 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
450 return;
451 }
452
453 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
454 stream_id++) {
455 struct xhci_stream_info *stream_info = ep->stream_info;
456 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
457 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
458 stream_id);
e9df17eb
SS
459 }
460}
461
ae636747
SS
462/*
463 * Find the segment that trb is in. Start searching in start_seg.
464 * If we must move past a segment that has a link TRB with a toggle cycle state
465 * bit set, then we will toggle the value pointed at by cycle_state.
466 */
467static struct xhci_segment *find_trb_seg(
468 struct xhci_segment *start_seg,
469 union xhci_trb *trb, int *cycle_state)
470{
471 struct xhci_segment *cur_seg = start_seg;
472 struct xhci_generic_trb *generic_trb;
473
474 while (cur_seg->trbs > trb ||
475 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
476 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
f5960b69 477 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
ba0a4d9a 478 *cycle_state ^= 0x1;
ae636747
SS
479 cur_seg = cur_seg->next;
480 if (cur_seg == start_seg)
481 /* Looped over the entire list. Oops! */
326b4810 482 return NULL;
ae636747
SS
483 }
484 return cur_seg;
485}
486
021bff91
SS
487
488static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
489 unsigned int slot_id, unsigned int ep_index,
490 unsigned int stream_id)
491{
492 struct xhci_virt_ep *ep;
493
494 ep = &xhci->devs[slot_id]->eps[ep_index];
495 /* Common case: no streams */
496 if (!(ep->ep_state & EP_HAS_STREAMS))
497 return ep->ring;
498
499 if (stream_id == 0) {
500 xhci_warn(xhci,
501 "WARN: Slot ID %u, ep index %u has streams, "
502 "but URB has no stream ID.\n",
503 slot_id, ep_index);
504 return NULL;
505 }
506
507 if (stream_id < ep->stream_info->num_streams)
508 return ep->stream_info->stream_rings[stream_id];
509
510 xhci_warn(xhci,
511 "WARN: Slot ID %u, ep index %u has "
512 "stream IDs 1 to %u allocated, "
513 "but stream ID %u is requested.\n",
514 slot_id, ep_index,
515 ep->stream_info->num_streams - 1,
516 stream_id);
517 return NULL;
518}
519
520/* Get the right ring for the given URB.
521 * If the endpoint supports streams, boundary check the URB's stream ID.
522 * If the endpoint doesn't support streams, return the singular endpoint ring.
523 */
524static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
525 struct urb *urb)
526{
527 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
528 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
529}
530
ae636747
SS
531/*
532 * Move the xHC's endpoint ring dequeue pointer past cur_td.
533 * Record the new state of the xHC's endpoint ring dequeue segment,
534 * dequeue pointer, and new consumer cycle state in state.
535 * Update our internal representation of the ring's dequeue pointer.
536 *
537 * We do this in three jumps:
538 * - First we update our new ring state to be the same as when the xHC stopped.
539 * - Then we traverse the ring to find the segment that contains
540 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
541 * any link TRBs with the toggle cycle bit set.
542 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
543 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
544 *
545 * Some of the uses of xhci_generic_trb are grotty, but if they're done
546 * with correct __le32 accesses they should work fine. Only users of this are
547 * in here.
ae636747 548 */
c92bcfa7 549void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 550 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
551 unsigned int stream_id, struct xhci_td *cur_td,
552 struct xhci_dequeue_state *state)
ae636747
SS
553{
554 struct xhci_virt_device *dev = xhci->devs[slot_id];
e9df17eb 555 struct xhci_ring *ep_ring;
ae636747 556 struct xhci_generic_trb *trb;
d115b048 557 struct xhci_ep_ctx *ep_ctx;
c92bcfa7 558 dma_addr_t addr;
ae636747 559
e9df17eb
SS
560 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
561 ep_index, stream_id);
562 if (!ep_ring) {
563 xhci_warn(xhci, "WARN can't find new dequeue state "
564 "for invalid stream ID %u.\n",
565 stream_id);
566 return;
567 }
ae636747 568 state->new_cycle_state = 0;
aa50b290
XR
569 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
570 "Finding segment containing stopped TRB.");
ae636747 571 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
63a0d9ab 572 dev->eps[ep_index].stopped_trb,
ae636747 573 &state->new_cycle_state);
68e41c5d
PZ
574 if (!state->new_deq_seg) {
575 WARN_ON(1);
576 return;
577 }
578
ae636747 579 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
580 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
581 "Finding endpoint context");
d115b048 582 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
28ccd296 583 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
ae636747
SS
584
585 state->new_deq_ptr = cur_td->last_trb;
aa50b290
XR
586 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
587 "Finding segment containing last TRB in TD.");
ae636747
SS
588 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
589 state->new_deq_ptr,
590 &state->new_cycle_state);
68e41c5d
PZ
591 if (!state->new_deq_seg) {
592 WARN_ON(1);
593 return;
594 }
ae636747
SS
595
596 trb = &state->new_deq_ptr->generic;
f5960b69
ME
597 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
598 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
ba0a4d9a 599 state->new_cycle_state ^= 0x1;
ae636747
SS
600 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
601
01a1fdb9
SS
602 /*
603 * If there is only one segment in a ring, find_trb_seg()'s while loop
604 * will not run, and it will return before it has a chance to see if it
605 * needs to toggle the cycle bit. It can't tell if the stalled transfer
606 * ended just before the link TRB on a one-segment ring, or if the TD
607 * wrapped around the top of the ring, because it doesn't have the TD in
608 * question. Look for the one-segment case where stalled TRB's address
609 * is greater than the new dequeue pointer address.
610 */
611 if (ep_ring->first_seg == ep_ring->first_seg->next &&
612 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
613 state->new_cycle_state ^= 0x1;
aa50b290
XR
614 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
615 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 616
ae636747 617 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
618 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
619 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
620 state->new_deq_seg);
621 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
622 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
623 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 624 (unsigned long long) addr);
ae636747
SS
625}
626
522989a2
SS
627/* flip_cycle means flip the cycle bit of all but the first and last TRB.
628 * (The last TRB actually points to the ring enqueue pointer, which is not part
629 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
630 */
23e3be11 631static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
522989a2 632 struct xhci_td *cur_td, bool flip_cycle)
ae636747
SS
633{
634 struct xhci_segment *cur_seg;
635 union xhci_trb *cur_trb;
636
637 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
638 true;
639 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69 640 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
ae636747
SS
641 /* Unchain any chained Link TRBs, but
642 * leave the pointers intact.
643 */
28ccd296 644 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
522989a2
SS
645 /* Flip the cycle bit (link TRBs can't be the first
646 * or last TRB).
647 */
648 if (flip_cycle)
649 cur_trb->generic.field[3] ^=
650 cpu_to_le32(TRB_CYCLE);
aa50b290
XR
651 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
652 "Cancel (unchain) link TRB");
653 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
654 "Address = %p (0x%llx dma); "
655 "in seg %p (0x%llx dma)",
700e2052 656 cur_trb,
23e3be11 657 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
658 cur_seg,
659 (unsigned long long)cur_seg->dma);
ae636747
SS
660 } else {
661 cur_trb->generic.field[0] = 0;
662 cur_trb->generic.field[1] = 0;
663 cur_trb->generic.field[2] = 0;
664 /* Preserve only the cycle bit of this TRB */
28ccd296 665 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
522989a2
SS
666 /* Flip the cycle bit except on the first or last TRB */
667 if (flip_cycle && cur_trb != cur_td->first_trb &&
668 cur_trb != cur_td->last_trb)
669 cur_trb->generic.field[3] ^=
670 cpu_to_le32(TRB_CYCLE);
28ccd296
ME
671 cur_trb->generic.field[3] |= cpu_to_le32(
672 TRB_TYPE(TRB_TR_NOOP));
aa50b290
XR
673 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
674 "TRB to noop at offset 0x%llx",
79688acf
SS
675 (unsigned long long)
676 xhci_trb_virt_to_dma(cur_seg, cur_trb));
ae636747
SS
677 }
678 if (cur_trb == cur_td->last_trb)
679 break;
680 }
681}
682
683static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
684 unsigned int ep_index, unsigned int stream_id,
685 struct xhci_segment *deq_seg,
ae636747
SS
686 union xhci_trb *deq_ptr, u32 cycle_state);
687
c92bcfa7 688void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab 689 unsigned int slot_id, unsigned int ep_index,
e9df17eb 690 unsigned int stream_id,
63a0d9ab 691 struct xhci_dequeue_state *deq_state)
c92bcfa7 692{
63a0d9ab
SS
693 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
694
aa50b290
XR
695 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
696 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
697 "new deq ptr = %p (0x%llx dma), new cycle = %u",
c92bcfa7
SS
698 deq_state->new_deq_seg,
699 (unsigned long long)deq_state->new_deq_seg->dma,
700 deq_state->new_deq_ptr,
701 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
702 deq_state->new_cycle_state);
e9df17eb 703 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
c92bcfa7
SS
704 deq_state->new_deq_seg,
705 deq_state->new_deq_ptr,
706 (u32) deq_state->new_cycle_state);
707 /* Stop the TD queueing code from ringing the doorbell until
708 * this command completes. The HC won't set the dequeue pointer
709 * if the ring is running, and ringing the doorbell starts the
710 * ring running.
711 */
63a0d9ab 712 ep->ep_state |= SET_DEQ_PENDING;
c92bcfa7
SS
713}
714
575688e1 715static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
716 struct xhci_virt_ep *ep)
717{
718 ep->ep_state &= ~EP_HALT_PENDING;
719 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
720 * timer is running on another CPU, we don't decrement stop_cmds_pending
721 * (since we didn't successfully stop the watchdog timer).
722 */
723 if (del_timer(&ep->stop_cmd_timer))
724 ep->stop_cmds_pending--;
725}
726
727/* Must be called with xhci->lock held in interrupt context */
728static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
729 struct xhci_td *cur_td, int status, char *adjective)
730{
214f76f7 731 struct usb_hcd *hcd;
8e51adcc
AX
732 struct urb *urb;
733 struct urb_priv *urb_priv;
6f5165cf 734
8e51adcc
AX
735 urb = cur_td->urb;
736 urb_priv = urb->hcpriv;
737 urb_priv->td_cnt++;
214f76f7 738 hcd = bus_to_hcd(urb->dev->bus);
6f5165cf 739
8e51adcc
AX
740 /* Only giveback urb when this is the last td in urb */
741 if (urb_priv->td_cnt == urb_priv->length) {
c41136b0
AX
742 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
743 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
744 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
745 if (xhci->quirks & XHCI_AMD_PLL_FIX)
746 usb_amd_quirk_pll_enable();
747 }
748 }
8e51adcc 749 usb_hcd_unlink_urb_from_ep(hcd, urb);
8e51adcc
AX
750
751 spin_unlock(&xhci->lock);
752 usb_hcd_giveback_urb(hcd, urb, status);
753 xhci_urb_free_priv(xhci, urb_priv);
754 spin_lock(&xhci->lock);
8e51adcc 755 }
6f5165cf
SS
756}
757
ae636747
SS
758/*
759 * When we get a command completion for a Stop Endpoint Command, we need to
760 * unlink any cancelled TDs from the ring. There are two ways to do that:
761 *
762 * 1. If the HW was in the middle of processing the TD that needs to be
763 * cancelled, then we must move the ring's dequeue pointer past the last TRB
764 * in the TD with a Set Dequeue Pointer Command.
765 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
766 * bit cleared) so that the HW will skip over them.
767 */
768static void handle_stopped_endpoint(struct xhci_hcd *xhci,
be88fe4f 769 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747
SS
770{
771 unsigned int slot_id;
772 unsigned int ep_index;
be88fe4f 773 struct xhci_virt_device *virt_dev;
ae636747 774 struct xhci_ring *ep_ring;
63a0d9ab 775 struct xhci_virt_ep *ep;
ae636747 776 struct list_head *entry;
326b4810 777 struct xhci_td *cur_td = NULL;
ae636747
SS
778 struct xhci_td *last_unlinked_td;
779
c92bcfa7 780 struct xhci_dequeue_state deq_state;
ae636747 781
be88fe4f 782 if (unlikely(TRB_TO_SUSPEND_PORT(
28ccd296 783 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
be88fe4f 784 slot_id = TRB_TO_SLOT_ID(
28ccd296 785 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
be88fe4f
AX
786 virt_dev = xhci->devs[slot_id];
787 if (virt_dev)
788 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
789 event);
790 else
791 xhci_warn(xhci, "Stop endpoint command "
792 "completion for disabled slot %u\n",
793 slot_id);
794 return;
795 }
796
ae636747 797 memset(&deq_state, 0, sizeof(deq_state));
28ccd296
ME
798 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
799 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
63a0d9ab 800 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 801
678539cf 802 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 803 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c
SS
804 ep->stopped_td = NULL;
805 ep->stopped_trb = NULL;
e9df17eb 806 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 807 return;
678539cf 808 }
ae636747
SS
809
810 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
811 * We have the xHCI lock, so nothing can modify this list until we drop
812 * it. We're also in the event handler, so we can't get re-interrupted
813 * if another Stop Endpoint command completes
814 */
63a0d9ab 815 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 816 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
aa50b290
XR
817 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
818 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
819 (unsigned long long)xhci_trb_virt_to_dma(
820 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
821 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
822 if (!ep_ring) {
823 /* This shouldn't happen unless a driver is mucking
824 * with the stream ID after submission. This will
825 * leave the TD on the hardware ring, and the hardware
826 * will try to execute it, and may access a buffer
827 * that has already been freed. In the best case, the
828 * hardware will execute it, and the event handler will
829 * ignore the completion event for that TD, since it was
830 * removed from the td_list for that endpoint. In
831 * short, don't muck with the stream ID after
832 * submission.
833 */
834 xhci_warn(xhci, "WARN Cancelled URB %p "
835 "has invalid stream ID %u.\n",
836 cur_td->urb,
837 cur_td->urb->stream_id);
838 goto remove_finished_td;
839 }
ae636747
SS
840 /*
841 * If we stopped on the TD we need to cancel, then we have to
842 * move the xHC endpoint ring dequeue pointer past this TD.
843 */
63a0d9ab 844 if (cur_td == ep->stopped_td)
e9df17eb
SS
845 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
846 cur_td->urb->stream_id,
847 cur_td, &deq_state);
ae636747 848 else
522989a2 849 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 850remove_finished_td:
ae636747
SS
851 /*
852 * The event handler won't see a completion for this TD anymore,
853 * so remove it from the endpoint ring's TD list. Keep it in
854 * the cancelled TD list for URB completion later.
855 */
585df1d9 856 list_del_init(&cur_td->td_list);
ae636747
SS
857 }
858 last_unlinked_td = cur_td;
6f5165cf 859 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
860
861 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
862 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
63a0d9ab 863 xhci_queue_new_dequeue_state(xhci,
e9df17eb
SS
864 slot_id, ep_index,
865 ep->stopped_td->urb->stream_id,
866 &deq_state);
ac9d8fe7 867 xhci_ring_cmd_db(xhci);
ae636747 868 } else {
e9df17eb
SS
869 /* Otherwise ring the doorbell(s) to restart queued transfers */
870 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 871 }
1624ae1c
SS
872 ep->stopped_td = NULL;
873 ep->stopped_trb = NULL;
ae636747
SS
874
875 /*
876 * Drop the lock and complete the URBs in the cancelled TD list.
877 * New TDs to be cancelled might be added to the end of the list before
878 * we can complete all the URBs for the TDs we already unlinked.
879 * So stop when we've completed the URB for the last TD we unlinked.
880 */
881 do {
63a0d9ab 882 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747 883 struct xhci_td, cancelled_td_list);
585df1d9 884 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
885
886 /* Clean up the cancelled URB */
ae636747
SS
887 /* Doesn't matter what we pass for status, since the core will
888 * just overwrite it (because the URB has been unlinked).
889 */
6f5165cf 890 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
ae636747 891
6f5165cf
SS
892 /* Stop processing the cancelled list if the watchdog timer is
893 * running.
894 */
895 if (xhci->xhc_state & XHCI_STATE_DYING)
896 return;
ae636747
SS
897 } while (cur_td != last_unlinked_td);
898
899 /* Return to the event handler with xhci->lock re-acquired */
900}
901
6f5165cf
SS
902/* Watchdog timer function for when a stop endpoint command fails to complete.
903 * In this case, we assume the host controller is broken or dying or dead. The
904 * host may still be completing some other events, so we have to be careful to
905 * let the event ring handler and the URB dequeueing/enqueueing functions know
906 * through xhci->state.
907 *
908 * The timer may also fire if the host takes a very long time to respond to the
909 * command, and the stop endpoint command completion handler cannot delete the
910 * timer before the timer function is called. Another endpoint cancellation may
911 * sneak in before the timer function can grab the lock, and that may queue
912 * another stop endpoint command and add the timer back. So we cannot use a
913 * simple flag to say whether there is a pending stop endpoint command for a
914 * particular endpoint.
915 *
916 * Instead we use a combination of that flag and a counter for the number of
917 * pending stop endpoint commands. If the timer is the tail end of the last
918 * stop endpoint command, and the endpoint's command is still pending, we assume
919 * the host is dying.
920 */
921void xhci_stop_endpoint_command_watchdog(unsigned long arg)
922{
923 struct xhci_hcd *xhci;
924 struct xhci_virt_ep *ep;
925 struct xhci_virt_ep *temp_ep;
926 struct xhci_ring *ring;
927 struct xhci_td *cur_td;
928 int ret, i, j;
f43d6231 929 unsigned long flags;
6f5165cf
SS
930
931 ep = (struct xhci_virt_ep *) arg;
932 xhci = ep->xhci;
933
f43d6231 934 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
935
936 ep->stop_cmds_pending--;
937 if (xhci->xhc_state & XHCI_STATE_DYING) {
aa50b290
XR
938 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
939 "Stop EP timer ran, but another timer marked "
940 "xHCI as DYING, exiting.");
f43d6231 941 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
942 return;
943 }
944 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
aa50b290
XR
945 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
946 "Stop EP timer ran, but no command pending, "
947 "exiting.");
f43d6231 948 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
949 return;
950 }
951
952 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
953 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
954 /* Oops, HC is dead or dying or at least not responding to the stop
955 * endpoint command.
956 */
957 xhci->xhc_state |= XHCI_STATE_DYING;
958 /* Disable interrupts from the host controller and start halting it */
959 xhci_quiesce(xhci);
f43d6231 960 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
961
962 ret = xhci_halt(xhci);
963
f43d6231 964 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
965 if (ret < 0) {
966 /* This is bad; the host is not responding to commands and it's
967 * not allowing itself to be halted. At least interrupts are
ac04e6ff 968 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
969 * disconnect all device drivers under this host. Those
970 * disconnect() methods will wait for all URBs to be unlinked,
971 * so we must complete them.
972 */
973 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
974 xhci_warn(xhci, "Completing active URBs anyway.\n");
975 /* We could turn all TDs on the rings to no-ops. This won't
976 * help if the host has cached part of the ring, and is slow if
977 * we want to preserve the cycle bit. Skip it and hope the host
978 * doesn't touch the memory.
979 */
980 }
981 for (i = 0; i < MAX_HC_SLOTS; i++) {
982 if (!xhci->devs[i])
983 continue;
984 for (j = 0; j < 31; j++) {
985 temp_ep = &xhci->devs[i]->eps[j];
986 ring = temp_ep->ring;
987 if (!ring)
988 continue;
aa50b290
XR
989 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
990 "Killing URBs for slot ID %u, "
991 "ep index %u", i, j);
6f5165cf
SS
992 while (!list_empty(&ring->td_list)) {
993 cur_td = list_first_entry(&ring->td_list,
994 struct xhci_td,
995 td_list);
585df1d9 996 list_del_init(&cur_td->td_list);
6f5165cf 997 if (!list_empty(&cur_td->cancelled_td_list))
585df1d9 998 list_del_init(&cur_td->cancelled_td_list);
6f5165cf
SS
999 xhci_giveback_urb_in_irq(xhci, cur_td,
1000 -ESHUTDOWN, "killed");
1001 }
1002 while (!list_empty(&temp_ep->cancelled_td_list)) {
1003 cur_td = list_first_entry(
1004 &temp_ep->cancelled_td_list,
1005 struct xhci_td,
1006 cancelled_td_list);
585df1d9 1007 list_del_init(&cur_td->cancelled_td_list);
6f5165cf
SS
1008 xhci_giveback_urb_in_irq(xhci, cur_td,
1009 -ESHUTDOWN, "killed");
1010 }
1011 }
1012 }
f43d6231 1013 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
1014 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1015 "Calling usb_hc_died()");
f6ff0ac8 1016 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
aa50b290
XR
1017 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1018 "xHCI host controller is dead.");
6f5165cf
SS
1019}
1020
b008df60
AX
1021
1022static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1023 struct xhci_virt_device *dev,
1024 struct xhci_ring *ep_ring,
1025 unsigned int ep_index)
1026{
1027 union xhci_trb *dequeue_temp;
1028 int num_trbs_free_temp;
1029 bool revert = false;
1030
1031 num_trbs_free_temp = ep_ring->num_trbs_free;
1032 dequeue_temp = ep_ring->dequeue;
1033
0d9f78a9
SS
1034 /* If we get two back-to-back stalls, and the first stalled transfer
1035 * ends just before a link TRB, the dequeue pointer will be left on
1036 * the link TRB by the code in the while loop. So we have to update
1037 * the dequeue pointer one segment further, or we'll jump off
1038 * the segment into la-la-land.
1039 */
1040 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1041 ep_ring->deq_seg = ep_ring->deq_seg->next;
1042 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1043 }
1044
b008df60
AX
1045 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1046 /* We have more usable TRBs */
1047 ep_ring->num_trbs_free++;
1048 ep_ring->dequeue++;
1049 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1050 ep_ring->dequeue)) {
1051 if (ep_ring->dequeue ==
1052 dev->eps[ep_index].queued_deq_ptr)
1053 break;
1054 ep_ring->deq_seg = ep_ring->deq_seg->next;
1055 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1056 }
1057 if (ep_ring->dequeue == dequeue_temp) {
1058 revert = true;
1059 break;
1060 }
1061 }
1062
1063 if (revert) {
1064 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1065 ep_ring->num_trbs_free = num_trbs_free_temp;
1066 }
1067}
1068
ae636747
SS
1069/*
1070 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1071 * we need to clear the set deq pending flag in the endpoint ring state, so that
1072 * the TD queueing code can ring the doorbell again. We also need to ring the
1073 * endpoint doorbell to restart the ring, but only if there aren't more
1074 * cancellations pending.
1075 */
1076static void handle_set_deq_completion(struct xhci_hcd *xhci,
1077 struct xhci_event_cmd *event,
1078 union xhci_trb *trb)
1079{
1080 unsigned int slot_id;
1081 unsigned int ep_index;
e9df17eb 1082 unsigned int stream_id;
ae636747
SS
1083 struct xhci_ring *ep_ring;
1084 struct xhci_virt_device *dev;
d115b048
JY
1085 struct xhci_ep_ctx *ep_ctx;
1086 struct xhci_slot_ctx *slot_ctx;
ae636747 1087
28ccd296
ME
1088 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1089 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1090 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 1091 dev = xhci->devs[slot_id];
e9df17eb
SS
1092
1093 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1094 if (!ep_ring) {
1095 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1096 "freed stream ID %u\n",
1097 stream_id);
1098 /* XXX: Harmless??? */
1099 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1100 return;
1101 }
1102
d115b048
JY
1103 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1104 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747 1105
28ccd296 1106 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
ae636747
SS
1107 unsigned int ep_state;
1108 unsigned int slot_state;
1109
28ccd296 1110 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
ae636747
SS
1111 case COMP_TRB_ERR:
1112 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1113 "of stream ID configuration\n");
1114 break;
1115 case COMP_CTX_STATE:
1116 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1117 "to incorrect slot or ep state.\n");
28ccd296 1118 ep_state = le32_to_cpu(ep_ctx->ep_info);
ae636747 1119 ep_state &= EP_STATE_MASK;
28ccd296 1120 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 1121 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
1122 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1123 "Slot state = %u, EP state = %u",
ae636747
SS
1124 slot_state, ep_state);
1125 break;
1126 case COMP_EBADSLT:
1127 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1128 "slot %u was not enabled.\n", slot_id);
1129 break;
1130 default:
1131 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1132 "completion code of %u.\n",
28ccd296 1133 GET_COMP_CODE(le32_to_cpu(event->status)));
ae636747
SS
1134 break;
1135 }
1136 /* OK what do we do now? The endpoint state is hosed, and we
1137 * should never get to this point if the synchronization between
1138 * queueing, and endpoint state are correct. This might happen
1139 * if the device gets disconnected after we've finished
1140 * cancelling URBs, which might not be an error...
1141 */
1142 } else {
aa50b290
XR
1143 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1144 "Successful Set TR Deq Ptr cmd, deq = @%08llx",
28ccd296 1145 le64_to_cpu(ep_ctx->deq));
bf161e85 1146 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
28ccd296
ME
1147 dev->eps[ep_index].queued_deq_ptr) ==
1148 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
bf161e85
SS
1149 /* Update the ring's dequeue segment and dequeue pointer
1150 * to reflect the new position.
1151 */
b008df60
AX
1152 update_ring_for_set_deq_completion(xhci, dev,
1153 ep_ring, ep_index);
bf161e85
SS
1154 } else {
1155 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1156 "Ptr command & xHCI internal state.\n");
1157 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1158 dev->eps[ep_index].queued_deq_seg,
1159 dev->eps[ep_index].queued_deq_ptr);
1160 }
ae636747
SS
1161 }
1162
63a0d9ab 1163 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1164 dev->eps[ep_index].queued_deq_seg = NULL;
1165 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1166 /* Restart any rings with pending URBs */
1167 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1168}
1169
a1587d97
SS
1170static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1171 struct xhci_event_cmd *event,
1172 union xhci_trb *trb)
1173{
1174 int slot_id;
1175 unsigned int ep_index;
1176
28ccd296
ME
1177 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1178 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
a1587d97
SS
1179 /* This command will only fail if the endpoint wasn't halted,
1180 * but we don't care.
1181 */
a0254324
XR
1182 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1183 "Ignoring reset ep completion code of %u",
f5960b69 1184 GET_COMP_CODE(le32_to_cpu(event->status)));
a1587d97 1185
ac9d8fe7
SS
1186 /* HW with the reset endpoint quirk needs to have a configure endpoint
1187 * command complete before the endpoint can be used. Queue that here
1188 * because the HW can't handle two commands being queued in a row.
1189 */
1190 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
4bdfe4c3
XR
1191 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1192 "Queueing configure endpoint command");
ac9d8fe7 1193 xhci_queue_configure_endpoint(xhci,
913a8a34
SS
1194 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1195 false);
ac9d8fe7
SS
1196 xhci_ring_cmd_db(xhci);
1197 } else {
e9df17eb 1198 /* Clear our internal halted state and restart the ring(s) */
63a0d9ab 1199 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
e9df17eb 1200 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ac9d8fe7 1201 }
a1587d97 1202}
ae636747 1203
b63f4053
EF
1204/* Complete the command and detele it from the devcie's command queue.
1205 */
1206static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1207 struct xhci_command *command, u32 status)
1208{
1209 command->status = status;
1210 list_del(&command->cmd_list);
1211 if (command->completion)
1212 complete(command->completion);
1213 else
1214 xhci_free_command(xhci, command);
1215}
1216
1217
a50c8aa9
SS
1218/* Check to see if a command in the device's command queue matches this one.
1219 * Signal the completion or free the command, and return 1. Return 0 if the
1220 * completed command isn't at the head of the command list.
1221 */
1222static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1223 struct xhci_virt_device *virt_dev,
1224 struct xhci_event_cmd *event)
1225{
1226 struct xhci_command *command;
1227
1228 if (list_empty(&virt_dev->cmd_list))
1229 return 0;
1230
1231 command = list_entry(virt_dev->cmd_list.next,
1232 struct xhci_command, cmd_list);
1233 if (xhci->cmd_ring->dequeue != command->command_trb)
1234 return 0;
1235
b63f4053
EF
1236 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1237 GET_COMP_CODE(le32_to_cpu(event->status)));
a50c8aa9
SS
1238 return 1;
1239}
1240
b63f4053
EF
1241/*
1242 * Finding the command trb need to be cancelled and modifying it to
1243 * NO OP command. And if the command is in device's command wait
1244 * list, finishing and freeing it.
1245 *
1246 * If we can't find the command trb, we think it had already been
1247 * executed.
1248 */
1249static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1250{
1251 struct xhci_segment *cur_seg;
1252 union xhci_trb *cmd_trb;
1253 u32 cycle_state;
1254
1255 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1256 return;
1257
1258 /* find the current segment of command ring */
1259 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1260 xhci->cmd_ring->dequeue, &cycle_state);
1261
43a09f7f
SS
1262 if (!cur_seg) {
1263 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1264 xhci->cmd_ring->dequeue,
1265 (unsigned long long)
1266 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1267 xhci->cmd_ring->dequeue));
1268 xhci_debug_ring(xhci, xhci->cmd_ring);
1269 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1270 return;
1271 }
1272
b63f4053
EF
1273 /* find the command trb matched by cd from command ring */
1274 for (cmd_trb = xhci->cmd_ring->dequeue;
1275 cmd_trb != xhci->cmd_ring->enqueue;
1276 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1277 /* If the trb is link trb, continue */
1278 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1279 continue;
1280
1281 if (cur_cd->cmd_trb == cmd_trb) {
1282
1283 /* If the command in device's command list, we should
1284 * finish it and free the command structure.
1285 */
1286 if (cur_cd->command)
1287 xhci_complete_cmd_in_cmd_wait_list(xhci,
1288 cur_cd->command, COMP_CMD_STOP);
1289
1290 /* get cycle state from the origin command trb */
1291 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1292 & TRB_CYCLE;
1293
1294 /* modify the command trb to NO OP command */
1295 cmd_trb->generic.field[0] = 0;
1296 cmd_trb->generic.field[1] = 0;
1297 cmd_trb->generic.field[2] = 0;
1298 cmd_trb->generic.field[3] = cpu_to_le32(
1299 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1300 break;
1301 }
1302 }
1303}
1304
1305static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1306{
1307 struct xhci_cd *cur_cd, *next_cd;
1308
1309 if (list_empty(&xhci->cancel_cmd_list))
1310 return;
1311
1312 list_for_each_entry_safe(cur_cd, next_cd,
1313 &xhci->cancel_cmd_list, cancel_cmd_list) {
1314 xhci_cmd_to_noop(xhci, cur_cd);
1315 list_del(&cur_cd->cancel_cmd_list);
1316 kfree(cur_cd);
1317 }
1318}
1319
1320/*
1321 * traversing the cancel_cmd_list. If the command descriptor according
1322 * to cmd_trb is found, the function free it and return 1, otherwise
1323 * return 0.
1324 */
1325static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1326 union xhci_trb *cmd_trb)
1327{
1328 struct xhci_cd *cur_cd, *next_cd;
1329
1330 if (list_empty(&xhci->cancel_cmd_list))
1331 return 0;
1332
1333 list_for_each_entry_safe(cur_cd, next_cd,
1334 &xhci->cancel_cmd_list, cancel_cmd_list) {
1335 if (cur_cd->cmd_trb == cmd_trb) {
1336 if (cur_cd->command)
1337 xhci_complete_cmd_in_cmd_wait_list(xhci,
1338 cur_cd->command, COMP_CMD_STOP);
1339 list_del(&cur_cd->cancel_cmd_list);
1340 kfree(cur_cd);
1341 return 1;
1342 }
1343 }
1344
1345 return 0;
1346}
1347
1348/*
1349 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1350 * trb pointed by the command ring dequeue pointer is the trb we want to
1351 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1352 * traverse the cancel_cmd_list to trun the all of the commands according
1353 * to command descriptor to NO-OP trb.
1354 */
1355static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1356 int cmd_trb_comp_code)
1357{
1358 int cur_trb_is_good = 0;
1359
1360 /* Searching the cmd trb pointed by the command ring dequeue
1361 * pointer in command descriptor list. If it is found, free it.
1362 */
1363 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1364 xhci->cmd_ring->dequeue);
1365
1366 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1367 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1368 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1369 /* traversing the cancel_cmd_list and canceling
1370 * the command according to command descriptor
1371 */
1372 xhci_cancel_cmd_in_cd_list(xhci);
1373
1374 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1375 /*
1376 * ring command ring doorbell again to restart the
1377 * command ring
1378 */
1379 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1380 xhci_ring_cmd_db(xhci);
1381 }
1382 return cur_trb_is_good;
1383}
1384
7f84eef0
SS
1385static void handle_cmd_completion(struct xhci_hcd *xhci,
1386 struct xhci_event_cmd *event)
1387{
28ccd296 1388 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1389 u64 cmd_dma;
1390 dma_addr_t cmd_dequeue_dma;
ac9d8fe7 1391 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 1392 struct xhci_virt_device *virt_dev;
ac9d8fe7
SS
1393 unsigned int ep_index;
1394 struct xhci_ring *ep_ring;
1395 unsigned int ep_state;
7f84eef0 1396
28ccd296 1397 cmd_dma = le64_to_cpu(event->cmd_trb);
23e3be11 1398 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
7f84eef0
SS
1399 xhci->cmd_ring->dequeue);
1400 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1401 if (cmd_dequeue_dma == 0) {
1402 xhci->error_bitmask |= 1 << 4;
1403 return;
1404 }
1405 /* Does the DMA address match our internal dequeue pointer address? */
1406 if (cmd_dma != (u64) cmd_dequeue_dma) {
1407 xhci->error_bitmask |= 1 << 5;
1408 return;
1409 }
b63f4053 1410
63a23b9a
XR
1411 trace_xhci_cmd_completion(&xhci->cmd_ring->dequeue->generic,
1412 (struct xhci_generic_trb *) event);
1413
b63f4053
EF
1414 if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1415 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1416 /* If the return value is 0, we think the trb pointed by
1417 * command ring dequeue pointer is a good trb. The good
1418 * trb means we don't want to cancel the trb, but it have
1419 * been stopped by host. So we should handle it normally.
1420 * Otherwise, driver should invoke inc_deq() and return.
1421 */
1422 if (handle_stopped_cmd_ring(xhci,
1423 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1424 inc_deq(xhci, xhci->cmd_ring);
1425 return;
1426 }
284d2055
MN
1427 /* There is no command to handle if we get a stop event when the
1428 * command ring is empty, event->cmd_trb points to the next
1429 * unset command
1430 */
1431 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1432 return;
b63f4053
EF
1433 }
1434
28ccd296
ME
1435 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1436 & TRB_TYPE_BITMASK) {
3ffbba95 1437 case TRB_TYPE(TRB_ENABLE_SLOT):
28ccd296 1438 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
3ffbba95
SS
1439 xhci->slot_id = slot_id;
1440 else
1441 xhci->slot_id = 0;
1442 complete(&xhci->addr_dev);
1443 break;
1444 case TRB_TYPE(TRB_DISABLE_SLOT):
2cf95c18
SS
1445 if (xhci->devs[slot_id]) {
1446 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1447 /* Delete default control endpoint resources */
1448 xhci_free_device_endpoint_resources(xhci,
1449 xhci->devs[slot_id], true);
3ffbba95 1450 xhci_free_virt_device(xhci, slot_id);
2cf95c18 1451 }
3ffbba95 1452 break;
f94e0186 1453 case TRB_TYPE(TRB_CONFIG_EP):
913a8a34 1454 virt_dev = xhci->devs[slot_id];
a50c8aa9 1455 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
913a8a34 1456 break;
ac9d8fe7
SS
1457 /*
1458 * Configure endpoint commands can come from the USB core
1459 * configuration or alt setting changes, or because the HW
1460 * needed an extra configure endpoint command after a reset
8df75f42
SS
1461 * endpoint command or streams were being configured.
1462 * If the command was for a halted endpoint, the xHCI driver
1463 * is not waiting on the configure endpoint command.
ac9d8fe7
SS
1464 */
1465 ctrl_ctx = xhci_get_input_control_ctx(xhci,
913a8a34 1466 virt_dev->in_ctx);
92f8e767
SS
1467 if (!ctrl_ctx) {
1468 xhci_warn(xhci, "Could not get input context, bad type.\n");
1469 break;
1470 }
ac9d8fe7 1471 /* Input ctx add_flags are the endpoint index plus one */
28ccd296 1472 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
06df5729 1473 /* A usb_set_interface() call directly after clearing a halted
e9df17eb
SS
1474 * condition may race on this quirky hardware. Not worth
1475 * worrying about, since this is prototype hardware. Not sure
1476 * if this will work for streams, but streams support was
1477 * untested on this prototype.
06df5729 1478 */
ac9d8fe7 1479 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
06df5729 1480 ep_index != (unsigned int) -1 &&
28ccd296
ME
1481 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1482 le32_to_cpu(ctrl_ctx->drop_flags)) {
06df5729
SS
1483 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1484 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1485 if (!(ep_state & EP_HALTED))
1486 goto bandwidth_change;
4bdfe4c3
XR
1487 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1488 "Completed config ep cmd - "
1489 "last ep index = %d, state = %d",
06df5729 1490 ep_index, ep_state);
e9df17eb 1491 /* Clear internal halted state and restart ring(s) */
63a0d9ab 1492 xhci->devs[slot_id]->eps[ep_index].ep_state &=
ac9d8fe7 1493 ~EP_HALTED;
e9df17eb 1494 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
06df5729 1495 break;
ac9d8fe7 1496 }
06df5729 1497bandwidth_change:
3a7fa5be
XR
1498 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1499 "Completed config ep cmd");
06df5729 1500 xhci->devs[slot_id]->cmd_status =
28ccd296 1501 GET_COMP_CODE(le32_to_cpu(event->status));
06df5729 1502 complete(&xhci->devs[slot_id]->cmd_completion);
f94e0186 1503 break;
2d3f1fac 1504 case TRB_TYPE(TRB_EVAL_CONTEXT):
ac1c1b7f
SS
1505 virt_dev = xhci->devs[slot_id];
1506 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1507 break;
28ccd296 1508 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
2d3f1fac
SS
1509 complete(&xhci->devs[slot_id]->cmd_completion);
1510 break;
3ffbba95 1511 case TRB_TYPE(TRB_ADDR_DEV):
28ccd296 1512 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
3ffbba95
SS
1513 complete(&xhci->addr_dev);
1514 break;
ae636747 1515 case TRB_TYPE(TRB_STOP_RING):
be88fe4f 1516 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
ae636747
SS
1517 break;
1518 case TRB_TYPE(TRB_SET_DEQ):
1519 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1520 break;
7f84eef0 1521 case TRB_TYPE(TRB_CMD_NOOP):
7f84eef0 1522 break;
a1587d97
SS
1523 case TRB_TYPE(TRB_RESET_EP):
1524 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1525 break;
2a8f82c4
SS
1526 case TRB_TYPE(TRB_RESET_DEV):
1527 xhci_dbg(xhci, "Completed reset device command.\n");
1528 slot_id = TRB_TO_SLOT_ID(
28ccd296 1529 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
2a8f82c4
SS
1530 virt_dev = xhci->devs[slot_id];
1531 if (virt_dev)
1532 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1533 else
1534 xhci_warn(xhci, "Reset device command completion "
1535 "for disabled slot %u\n", slot_id);
1536 break;
0238634d
SS
1537 case TRB_TYPE(TRB_NEC_GET_FW):
1538 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1539 xhci->error_bitmask |= 1 << 6;
1540 break;
1541 }
4bdfe4c3
XR
1542 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1543 "NEC firmware version %2x.%02x",
28ccd296
ME
1544 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1545 NEC_FW_MINOR(le32_to_cpu(event->status)));
0238634d 1546 break;
7f84eef0
SS
1547 default:
1548 /* Skip over unknown commands on the event ring */
1549 xhci->error_bitmask |= 1 << 6;
1550 break;
1551 }
3b72fca0 1552 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1553}
1554
0238634d
SS
1555static void handle_vendor_event(struct xhci_hcd *xhci,
1556 union xhci_trb *event)
1557{
1558 u32 trb_type;
1559
28ccd296 1560 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1561 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1562 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1563 handle_cmd_completion(xhci, &event->event_cmd);
1564}
1565
f6ff0ac8
SS
1566/* @port_id: the one-based port ID from the hardware (indexed from array of all
1567 * port registers -- USB 3.0 and USB 2.0).
1568 *
1569 * Returns a zero-based port number, which is suitable for indexing into each of
1570 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1571 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1572 */
1573static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1574 struct xhci_hcd *xhci, u32 port_id)
1575{
1576 unsigned int i;
1577 unsigned int num_similar_speed_ports = 0;
1578
1579 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1580 * and usb2_ports are 0-based indexes. Count the number of similar
1581 * speed ports, up to 1 port before this port.
1582 */
1583 for (i = 0; i < (port_id - 1); i++) {
1584 u8 port_speed = xhci->port_array[i];
1585
1586 /*
1587 * Skip ports that don't have known speeds, or have duplicate
1588 * Extended Capabilities port speed entries.
1589 */
22e04870 1590 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1591 continue;
1592
1593 /*
1594 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1595 * 1.1 ports are under the USB 2.0 hub. If the port speed
1596 * matches the device speed, it's a similar speed port.
1597 */
1598 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1599 num_similar_speed_ports++;
1600 }
1601 return num_similar_speed_ports;
1602}
1603
623bef9e
SS
1604static void handle_device_notification(struct xhci_hcd *xhci,
1605 union xhci_trb *event)
1606{
1607 u32 slot_id;
4ee823b8 1608 struct usb_device *udev;
623bef9e
SS
1609
1610 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
4ee823b8 1611 if (!xhci->devs[slot_id]) {
623bef9e
SS
1612 xhci_warn(xhci, "Device Notification event for "
1613 "unused slot %u\n", slot_id);
4ee823b8
SS
1614 return;
1615 }
1616
1617 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1618 slot_id);
1619 udev = xhci->devs[slot_id]->udev;
1620 if (udev && udev->parent)
1621 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1622}
1623
0f2a7930
SS
1624static void handle_port_status(struct xhci_hcd *xhci,
1625 union xhci_trb *event)
1626{
f6ff0ac8 1627 struct usb_hcd *hcd;
0f2a7930 1628 u32 port_id;
56192531 1629 u32 temp, temp1;
518e848e 1630 int max_ports;
56192531 1631 int slot_id;
5308a91b 1632 unsigned int faked_port_index;
f6ff0ac8 1633 u8 major_revision;
20b67cf5 1634 struct xhci_bus_state *bus_state;
28ccd296 1635 __le32 __iomem **port_array;
386139d7 1636 bool bogus_port_status = false;
0f2a7930
SS
1637
1638 /* Port status change events always have a successful completion code */
28ccd296 1639 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
0f2a7930
SS
1640 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1641 xhci->error_bitmask |= 1 << 8;
1642 }
28ccd296 1643 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1644 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1645
518e848e
SS
1646 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1647 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1648 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1649 inc_deq(xhci, xhci->event_ring);
1650 return;
56192531
AX
1651 }
1652
f6ff0ac8
SS
1653 /* Figure out which usb_hcd this port is attached to:
1654 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1655 */
1656 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1657
1658 /* Find the right roothub. */
1659 hcd = xhci_to_hcd(xhci);
1660 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1661 hcd = xhci->shared_hcd;
1662
f6ff0ac8
SS
1663 if (major_revision == 0) {
1664 xhci_warn(xhci, "Event for port %u not in "
1665 "Extended Capabilities, ignoring.\n",
1666 port_id);
386139d7 1667 bogus_port_status = true;
f6ff0ac8 1668 goto cleanup;
5308a91b 1669 }
22e04870 1670 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1671 xhci_warn(xhci, "Event for port %u duplicated in"
1672 "Extended Capabilities, ignoring.\n",
1673 port_id);
386139d7 1674 bogus_port_status = true;
f6ff0ac8
SS
1675 goto cleanup;
1676 }
1677
1678 /*
1679 * Hardware port IDs reported by a Port Status Change Event include USB
1680 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1681 * resume event, but we first need to translate the hardware port ID
1682 * into the index into the ports on the correct split roothub, and the
1683 * correct bus_state structure.
1684 */
f6ff0ac8
SS
1685 bus_state = &xhci->bus_state[hcd_index(hcd)];
1686 if (hcd->speed == HCD_USB3)
1687 port_array = xhci->usb3_ports;
1688 else
1689 port_array = xhci->usb2_ports;
1690 /* Find the faked port hub number */
1691 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1692 port_id);
5308a91b 1693
5308a91b 1694 temp = xhci_readl(xhci, port_array[faked_port_index]);
7111ebc9 1695 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1696 xhci_dbg(xhci, "resume root hub\n");
1697 usb_hcd_resume_root_hub(hcd);
1698 }
1699
1700 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1701 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1702
1703 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1704 if (!(temp1 & CMD_RUN)) {
1705 xhci_warn(xhci, "xHC is not running.\n");
1706 goto cleanup;
1707 }
1708
1709 if (DEV_SUPERSPEED(temp)) {
d93814cf 1710 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1711 /* Set a flag to say the port signaled remote wakeup,
1712 * so we can tell the difference between the end of
1713 * device and host initiated resume.
1714 */
1715 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1716 xhci_test_and_clear_bit(xhci, port_array,
1717 faked_port_index, PORT_PLC);
c9682dff
AX
1718 xhci_set_link_state(xhci, port_array, faked_port_index,
1719 XDEV_U0);
d93814cf
SS
1720 /* Need to wait until the next link state change
1721 * indicates the device is actually in U0.
1722 */
1723 bogus_port_status = true;
1724 goto cleanup;
56192531
AX
1725 } else {
1726 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1727 bus_state->resume_done[faked_port_index] = jiffies +
56192531 1728 msecs_to_jiffies(20);
f370b996 1729 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1730 mod_timer(&hcd->rh_timer,
f6ff0ac8 1731 bus_state->resume_done[faked_port_index]);
56192531
AX
1732 /* Do the rest in GetPortStatus */
1733 }
1734 }
d93814cf
SS
1735
1736 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1737 DEV_SUPERSPEED(temp)) {
1738 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1739 /* We've just brought the device into U0 through either the
1740 * Resume state after a device remote wakeup, or through the
1741 * U3Exit state after a host-initiated resume. If it's a device
1742 * initiated remote wake, don't pass up the link state change,
1743 * so the roothub behavior is consistent with external
1744 * USB 3.0 hub behavior.
1745 */
d93814cf
SS
1746 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1747 faked_port_index + 1);
1748 if (slot_id && xhci->devs[slot_id])
1749 xhci_ring_device(xhci, slot_id);
ba7b5c22 1750 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1751 bus_state->port_remote_wakeup &=
1752 ~(1 << faked_port_index);
1753 xhci_test_and_clear_bit(xhci, port_array,
1754 faked_port_index, PORT_PLC);
1755 usb_wakeup_notification(hcd->self.root_hub,
1756 faked_port_index + 1);
1757 bogus_port_status = true;
1758 goto cleanup;
1759 }
d93814cf 1760 }
56192531 1761
8b3d4570
SS
1762 /*
1763 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1764 * RExit to a disconnect state). If so, let the the driver know it's
1765 * out of the RExit state.
1766 */
1767 if (!DEV_SUPERSPEED(temp) &&
1768 test_and_clear_bit(faked_port_index,
1769 &bus_state->rexit_ports)) {
1770 complete(&bus_state->rexit_done[faked_port_index]);
1771 bogus_port_status = true;
1772 goto cleanup;
1773 }
1774
6fd45621
AX
1775 if (hcd->speed != HCD_USB3)
1776 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1777 PORT_PLC);
1778
56192531 1779cleanup:
0f2a7930 1780 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1781 inc_deq(xhci, xhci->event_ring);
0f2a7930 1782
386139d7
SS
1783 /* Don't make the USB core poll the roothub if we got a bad port status
1784 * change event. Besides, at that point we can't tell which roothub
1785 * (USB 2.0 or USB 3.0) to kick.
1786 */
1787 if (bogus_port_status)
1788 return;
1789
c52804a4
SS
1790 /*
1791 * xHCI port-status-change events occur when the "or" of all the
1792 * status-change bits in the portsc register changes from 0 to 1.
1793 * New status changes won't cause an event if any other change
1794 * bits are still set. When an event occurs, switch over to
1795 * polling to avoid losing status changes.
1796 */
1797 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1798 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1799 spin_unlock(&xhci->lock);
1800 /* Pass this up to the core */
f6ff0ac8 1801 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1802 spin_lock(&xhci->lock);
1803}
1804
d0e96f5a
SS
1805/*
1806 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1807 * at end_trb, which may be in another segment. If the suspect DMA address is a
1808 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1809 * returns 0.
1810 */
6648f29d 1811struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
d0e96f5a
SS
1812 union xhci_trb *start_trb,
1813 union xhci_trb *end_trb,
1814 dma_addr_t suspect_dma)
1815{
1816 dma_addr_t start_dma;
1817 dma_addr_t end_seg_dma;
1818 dma_addr_t end_trb_dma;
1819 struct xhci_segment *cur_seg;
1820
23e3be11 1821 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1822 cur_seg = start_seg;
1823
1824 do {
2fa88daa 1825 if (start_dma == 0)
326b4810 1826 return NULL;
ae636747 1827 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1828 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1829 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1830 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1831 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a
SS
1832
1833 if (end_trb_dma > 0) {
1834 /* The end TRB is in this segment, so suspect should be here */
1835 if (start_dma <= end_trb_dma) {
1836 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1837 return cur_seg;
1838 } else {
1839 /* Case for one segment with
1840 * a TD wrapped around to the top
1841 */
1842 if ((suspect_dma >= start_dma &&
1843 suspect_dma <= end_seg_dma) ||
1844 (suspect_dma >= cur_seg->dma &&
1845 suspect_dma <= end_trb_dma))
1846 return cur_seg;
1847 }
326b4810 1848 return NULL;
d0e96f5a
SS
1849 } else {
1850 /* Might still be somewhere in this segment */
1851 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1852 return cur_seg;
1853 }
1854 cur_seg = cur_seg->next;
23e3be11 1855 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1856 } while (cur_seg != start_seg);
d0e96f5a 1857
326b4810 1858 return NULL;
d0e96f5a
SS
1859}
1860
bcef3fd5
SS
1861static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1862 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1863 unsigned int stream_id,
bcef3fd5
SS
1864 struct xhci_td *td, union xhci_trb *event_trb)
1865{
1866 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1867 ep->ep_state |= EP_HALTED;
1868 ep->stopped_td = td;
1869 ep->stopped_trb = event_trb;
e9df17eb 1870 ep->stopped_stream = stream_id;
1624ae1c 1871
bcef3fd5
SS
1872 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1873 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1624ae1c
SS
1874
1875 ep->stopped_td = NULL;
1876 ep->stopped_trb = NULL;
5e5cf6fc 1877 ep->stopped_stream = 0;
1624ae1c 1878
bcef3fd5
SS
1879 xhci_ring_cmd_db(xhci);
1880}
1881
1882/* Check if an error has halted the endpoint ring. The class driver will
1883 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1884 * However, a babble and other errors also halt the endpoint ring, and the class
1885 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1886 * Ring Dequeue Pointer command manually.
1887 */
1888static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1889 struct xhci_ep_ctx *ep_ctx,
1890 unsigned int trb_comp_code)
1891{
1892 /* TRB completion codes that may require a manual halt cleanup */
1893 if (trb_comp_code == COMP_TX_ERR ||
1894 trb_comp_code == COMP_BABBLE ||
1895 trb_comp_code == COMP_SPLIT_ERR)
1896 /* The 0.96 spec says a babbling control endpoint
1897 * is not halted. The 0.96 spec says it is. Some HW
1898 * claims to be 0.95 compliant, but it halts the control
1899 * endpoint anyway. Check if a babble halted the
1900 * endpoint.
1901 */
f5960b69
ME
1902 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1903 cpu_to_le32(EP_STATE_HALTED))
bcef3fd5
SS
1904 return 1;
1905
1906 return 0;
1907}
1908
b45b5069
SS
1909int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1910{
1911 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1912 /* Vendor defined "informational" completion code,
1913 * treat as not-an-error.
1914 */
1915 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1916 trb_comp_code);
1917 xhci_dbg(xhci, "Treating code as success.\n");
1918 return 1;
1919 }
1920 return 0;
1921}
1922
4422da61
AX
1923/*
1924 * Finish the td processing, remove the td from td list;
1925 * Return 1 if the urb can be given back.
1926 */
1927static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1928 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1929 struct xhci_virt_ep *ep, int *status, bool skip)
1930{
1931 struct xhci_virt_device *xdev;
1932 struct xhci_ring *ep_ring;
1933 unsigned int slot_id;
1934 int ep_index;
1935 struct urb *urb = NULL;
1936 struct xhci_ep_ctx *ep_ctx;
1937 int ret = 0;
8e51adcc 1938 struct urb_priv *urb_priv;
4422da61
AX
1939 u32 trb_comp_code;
1940
28ccd296 1941 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1942 xdev = xhci->devs[slot_id];
28ccd296
ME
1943 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1944 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1945 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1946 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1947
1948 if (skip)
1949 goto td_cleanup;
1950
1951 if (trb_comp_code == COMP_STOP_INVAL ||
1952 trb_comp_code == COMP_STOP) {
1953 /* The Endpoint Stop Command completion will take care of any
1954 * stopped TDs. A stopped TD may be restarted, so don't update
1955 * the ring dequeue pointer or take this TD off any lists yet.
1956 */
1957 ep->stopped_td = td;
1958 ep->stopped_trb = event_trb;
1959 return 0;
1960 } else {
1961 if (trb_comp_code == COMP_STALL) {
1962 /* The transfer is completed from the driver's
1963 * perspective, but we need to issue a set dequeue
1964 * command for this stalled endpoint to move the dequeue
1965 * pointer past the TD. We can't do that here because
1966 * the halt condition must be cleared first. Let the
1967 * USB class driver clear the stall later.
1968 */
1969 ep->stopped_td = td;
1970 ep->stopped_trb = event_trb;
1971 ep->stopped_stream = ep_ring->stream_id;
1972 } else if (xhci_requires_manual_halt_cleanup(xhci,
1973 ep_ctx, trb_comp_code)) {
1974 /* Other types of errors halt the endpoint, but the
1975 * class driver doesn't call usb_reset_endpoint() unless
1976 * the error is -EPIPE. Clear the halted status in the
1977 * xHCI hardware manually.
1978 */
1979 xhci_cleanup_halted_endpoint(xhci,
1980 slot_id, ep_index, ep_ring->stream_id,
1981 td, event_trb);
1982 } else {
1983 /* Update ring dequeue pointer */
1984 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
1985 inc_deq(xhci, ep_ring);
1986 inc_deq(xhci, ep_ring);
4422da61
AX
1987 }
1988
1989td_cleanup:
1990 /* Clean up the endpoint's TD list */
1991 urb = td->urb;
8e51adcc 1992 urb_priv = urb->hcpriv;
4422da61
AX
1993
1994 /* Do one last check of the actual transfer length.
1995 * If the host controller said we transferred more data than
1996 * the buffer length, urb->actual_length will be a very big
1997 * number (since it's unsigned). Play it safe and say we didn't
1998 * transfer anything.
1999 */
2000 if (urb->actual_length > urb->transfer_buffer_length) {
2001 xhci_warn(xhci, "URB transfer length is wrong, "
2002 "xHC issue? req. len = %u, "
2003 "act. len = %u\n",
2004 urb->transfer_buffer_length,
2005 urb->actual_length);
2006 urb->actual_length = 0;
2007 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2008 *status = -EREMOTEIO;
2009 else
2010 *status = 0;
2011 }
585df1d9 2012 list_del_init(&td->td_list);
4422da61
AX
2013 /* Was this TD slated to be cancelled but completed anyway? */
2014 if (!list_empty(&td->cancelled_td_list))
585df1d9 2015 list_del_init(&td->cancelled_td_list);
4422da61 2016
8e51adcc
AX
2017 urb_priv->td_cnt++;
2018 /* Giveback the urb when all the tds are completed */
c41136b0 2019 if (urb_priv->td_cnt == urb_priv->length) {
8e51adcc 2020 ret = 1;
c41136b0
AX
2021 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
2022 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
2023 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
2024 == 0) {
2025 if (xhci->quirks & XHCI_AMD_PLL_FIX)
2026 usb_amd_quirk_pll_enable();
2027 }
2028 }
2029 }
4422da61
AX
2030 }
2031
2032 return ret;
2033}
2034
8af56be1
AX
2035/*
2036 * Process control tds, update urb status and actual_length.
2037 */
2038static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2039 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2040 struct xhci_virt_ep *ep, int *status)
2041{
2042 struct xhci_virt_device *xdev;
2043 struct xhci_ring *ep_ring;
2044 unsigned int slot_id;
2045 int ep_index;
2046 struct xhci_ep_ctx *ep_ctx;
2047 u32 trb_comp_code;
2048
28ccd296 2049 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 2050 xdev = xhci->devs[slot_id];
28ccd296
ME
2051 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2052 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 2053 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 2054 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
8af56be1 2055
8af56be1
AX
2056 switch (trb_comp_code) {
2057 case COMP_SUCCESS:
2058 if (event_trb == ep_ring->dequeue) {
2059 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2060 "without IOC set??\n");
2061 *status = -ESHUTDOWN;
2062 } else if (event_trb != td->last_trb) {
2063 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2064 "without IOC set??\n");
2065 *status = -ESHUTDOWN;
2066 } else {
8af56be1
AX
2067 *status = 0;
2068 }
2069 break;
2070 case COMP_SHORT_TX:
8af56be1
AX
2071 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2072 *status = -EREMOTEIO;
2073 else
2074 *status = 0;
2075 break;
3abeca99
SS
2076 case COMP_STOP_INVAL:
2077 case COMP_STOP:
2078 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
2079 default:
2080 if (!xhci_requires_manual_halt_cleanup(xhci,
2081 ep_ctx, trb_comp_code))
2082 break;
2083 xhci_dbg(xhci, "TRB error code %u, "
2084 "halted endpoint index = %u\n",
2085 trb_comp_code, ep_index);
2086 /* else fall through */
2087 case COMP_STALL:
2088 /* Did we transfer part of the data (middle) phase? */
2089 if (event_trb != ep_ring->dequeue &&
2090 event_trb != td->last_trb)
2091 td->urb->actual_length =
1c11a172
VG
2092 td->urb->transfer_buffer_length -
2093 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
8af56be1
AX
2094 else
2095 td->urb->actual_length = 0;
2096
2097 xhci_cleanup_halted_endpoint(xhci,
2098 slot_id, ep_index, 0, td, event_trb);
2099 return finish_td(xhci, td, event_trb, event, ep, status, true);
2100 }
2101 /*
2102 * Did we transfer any data, despite the errors that might have
2103 * happened? I.e. did we get past the setup stage?
2104 */
2105 if (event_trb != ep_ring->dequeue) {
2106 /* The event was for the status stage */
2107 if (event_trb == td->last_trb) {
2108 if (td->urb->actual_length != 0) {
2109 /* Don't overwrite a previously set error code
2110 */
2111 if ((*status == -EINPROGRESS || *status == 0) &&
2112 (td->urb->transfer_flags
2113 & URB_SHORT_NOT_OK))
2114 /* Did we already see a short data
2115 * stage? */
2116 *status = -EREMOTEIO;
2117 } else {
2118 td->urb->actual_length =
2119 td->urb->transfer_buffer_length;
2120 }
2121 } else {
2122 /* Maybe the event was for the data stage? */
3abeca99
SS
2123 td->urb->actual_length =
2124 td->urb->transfer_buffer_length -
1c11a172 2125 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
3abeca99
SS
2126 xhci_dbg(xhci, "Waiting for status "
2127 "stage event\n");
2128 return 0;
8af56be1
AX
2129 }
2130 }
2131
2132 return finish_td(xhci, td, event_trb, event, ep, status, false);
2133}
2134
04e51901
AX
2135/*
2136 * Process isochronous tds, update urb packet status and actual_length.
2137 */
2138static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2139 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2140 struct xhci_virt_ep *ep, int *status)
2141{
2142 struct xhci_ring *ep_ring;
2143 struct urb_priv *urb_priv;
2144 int idx;
2145 int len = 0;
04e51901
AX
2146 union xhci_trb *cur_trb;
2147 struct xhci_segment *cur_seg;
926008c9 2148 struct usb_iso_packet_descriptor *frame;
04e51901 2149 u32 trb_comp_code;
926008c9 2150 bool skip_td = false;
04e51901 2151
28ccd296
ME
2152 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2153 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901
AX
2154 urb_priv = td->urb->hcpriv;
2155 idx = urb_priv->td_cnt;
926008c9 2156 frame = &td->urb->iso_frame_desc[idx];
04e51901 2157
926008c9
DT
2158 /* handle completion code */
2159 switch (trb_comp_code) {
2160 case COMP_SUCCESS:
1c11a172 2161 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
1530bbc6
SS
2162 frame->status = 0;
2163 break;
2164 }
2165 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2166 trb_comp_code = COMP_SHORT_TX;
926008c9
DT
2167 case COMP_SHORT_TX:
2168 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2169 -EREMOTEIO : 0;
2170 break;
2171 case COMP_BW_OVER:
2172 frame->status = -ECOMM;
2173 skip_td = true;
2174 break;
2175 case COMP_BUFF_OVER:
2176 case COMP_BABBLE:
2177 frame->status = -EOVERFLOW;
2178 skip_td = true;
2179 break;
f6ba6fe2 2180 case COMP_DEV_ERR:
926008c9 2181 case COMP_STALL:
9c745995 2182 case COMP_TX_ERR:
926008c9
DT
2183 frame->status = -EPROTO;
2184 skip_td = true;
2185 break;
2186 case COMP_STOP:
2187 case COMP_STOP_INVAL:
2188 break;
2189 default:
2190 frame->status = -1;
2191 break;
04e51901
AX
2192 }
2193
926008c9
DT
2194 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2195 frame->actual_length = frame->length;
2196 td->urb->actual_length += frame->length;
04e51901
AX
2197 } else {
2198 for (cur_trb = ep_ring->dequeue,
2199 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2200 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2201 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2202 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
28ccd296 2203 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
04e51901 2204 }
28ccd296 2205 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2206 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
04e51901
AX
2207
2208 if (trb_comp_code != COMP_STOP_INVAL) {
926008c9 2209 frame->actual_length = len;
04e51901
AX
2210 td->urb->actual_length += len;
2211 }
2212 }
2213
04e51901
AX
2214 return finish_td(xhci, td, event_trb, event, ep, status, false);
2215}
2216
926008c9
DT
2217static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2218 struct xhci_transfer_event *event,
2219 struct xhci_virt_ep *ep, int *status)
2220{
2221 struct xhci_ring *ep_ring;
2222 struct urb_priv *urb_priv;
2223 struct usb_iso_packet_descriptor *frame;
2224 int idx;
2225
f6975314 2226 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9
DT
2227 urb_priv = td->urb->hcpriv;
2228 idx = urb_priv->td_cnt;
2229 frame = &td->urb->iso_frame_desc[idx];
2230
b3df3f9c 2231 /* The transfer is partly done. */
926008c9
DT
2232 frame->status = -EXDEV;
2233
2234 /* calc actual length */
2235 frame->actual_length = 0;
2236
2237 /* Update ring dequeue pointer */
2238 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2239 inc_deq(xhci, ep_ring);
2240 inc_deq(xhci, ep_ring);
926008c9
DT
2241
2242 return finish_td(xhci, td, NULL, event, ep, status, true);
2243}
2244
22405ed2
AX
2245/*
2246 * Process bulk and interrupt tds, update urb status and actual_length.
2247 */
2248static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2249 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2250 struct xhci_virt_ep *ep, int *status)
2251{
2252 struct xhci_ring *ep_ring;
2253 union xhci_trb *cur_trb;
2254 struct xhci_segment *cur_seg;
2255 u32 trb_comp_code;
2256
28ccd296
ME
2257 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2258 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
22405ed2
AX
2259
2260 switch (trb_comp_code) {
2261 case COMP_SUCCESS:
2262 /* Double check that the HW transferred everything. */
1530bbc6 2263 if (event_trb != td->last_trb ||
1c11a172 2264 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2265 xhci_warn(xhci, "WARN Successful completion "
2266 "on short TX\n");
2267 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2268 *status = -EREMOTEIO;
2269 else
2270 *status = 0;
1530bbc6
SS
2271 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2272 trb_comp_code = COMP_SHORT_TX;
22405ed2 2273 } else {
22405ed2
AX
2274 *status = 0;
2275 }
2276 break;
2277 case COMP_SHORT_TX:
2278 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2279 *status = -EREMOTEIO;
2280 else
2281 *status = 0;
2282 break;
2283 default:
2284 /* Others already handled above */
2285 break;
2286 }
f444ff27
SS
2287 if (trb_comp_code == COMP_SHORT_TX)
2288 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2289 "%d bytes untransferred\n",
2290 td->urb->ep->desc.bEndpointAddress,
2291 td->urb->transfer_buffer_length,
1c11a172 2292 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2293 /* Fast path - was this the last TRB in the TD for this URB? */
2294 if (event_trb == td->last_trb) {
1c11a172 2295 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2296 td->urb->actual_length =
2297 td->urb->transfer_buffer_length -
1c11a172 2298 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2299 if (td->urb->transfer_buffer_length <
2300 td->urb->actual_length) {
2301 xhci_warn(xhci, "HC gave bad length "
2302 "of %d bytes left\n",
1c11a172 2303 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2304 td->urb->actual_length = 0;
2305 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2306 *status = -EREMOTEIO;
2307 else
2308 *status = 0;
2309 }
2310 /* Don't overwrite a previously set error code */
2311 if (*status == -EINPROGRESS) {
2312 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2313 *status = -EREMOTEIO;
2314 else
2315 *status = 0;
2316 }
2317 } else {
2318 td->urb->actual_length =
2319 td->urb->transfer_buffer_length;
2320 /* Ignore a short packet completion if the
2321 * untransferred length was zero.
2322 */
2323 if (*status == -EREMOTEIO)
2324 *status = 0;
2325 }
2326 } else {
2327 /* Slow path - walk the list, starting from the dequeue
2328 * pointer, to get the actual length transferred.
2329 */
2330 td->urb->actual_length = 0;
2331 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2332 cur_trb != event_trb;
2333 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2334 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2335 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
22405ed2 2336 td->urb->actual_length +=
28ccd296 2337 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
22405ed2
AX
2338 }
2339 /* If the ring didn't stop on a Link or No-op TRB, add
2340 * in the actual bytes transferred from the Normal TRB
2341 */
2342 if (trb_comp_code != COMP_STOP_INVAL)
2343 td->urb->actual_length +=
28ccd296 2344 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2345 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2346 }
2347
2348 return finish_td(xhci, td, event_trb, event, ep, status, false);
2349}
2350
d0e96f5a
SS
2351/*
2352 * If this function returns an error condition, it means it got a Transfer
2353 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2354 * At this point, the host controller is probably hosed and should be reset.
2355 */
2356static int handle_tx_event(struct xhci_hcd *xhci,
2357 struct xhci_transfer_event *event)
ed384bd3
FB
2358 __releases(&xhci->lock)
2359 __acquires(&xhci->lock)
d0e96f5a
SS
2360{
2361 struct xhci_virt_device *xdev;
63a0d9ab 2362 struct xhci_virt_ep *ep;
d0e96f5a 2363 struct xhci_ring *ep_ring;
82d1009f 2364 unsigned int slot_id;
d0e96f5a 2365 int ep_index;
326b4810 2366 struct xhci_td *td = NULL;
d0e96f5a
SS
2367 dma_addr_t event_dma;
2368 struct xhci_segment *event_seg;
2369 union xhci_trb *event_trb;
326b4810 2370 struct urb *urb = NULL;
d0e96f5a 2371 int status = -EINPROGRESS;
8e51adcc 2372 struct urb_priv *urb_priv;
d115b048 2373 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2374 struct list_head *tmp;
66d1eebc 2375 u32 trb_comp_code;
4422da61 2376 int ret = 0;
c2d7b49f 2377 int td_num = 0;
d0e96f5a 2378
28ccd296 2379 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2380 xdev = xhci->devs[slot_id];
d0e96f5a
SS
2381 if (!xdev) {
2382 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
9258c0b2 2383 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2384 (unsigned long long) xhci_trb_virt_to_dma(
2385 xhci->event_ring->deq_seg,
9258c0b2
SS
2386 xhci->event_ring->dequeue),
2387 lower_32_bits(le64_to_cpu(event->buffer)),
2388 upper_32_bits(le64_to_cpu(event->buffer)),
2389 le32_to_cpu(event->transfer_len),
2390 le32_to_cpu(event->flags));
2391 xhci_dbg(xhci, "Event ring:\n");
2392 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2393 return -ENODEV;
2394 }
2395
2396 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2397 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2398 ep = &xdev->eps[ep_index];
28ccd296 2399 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2400 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4 2401 if (!ep_ring ||
28ccd296
ME
2402 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2403 EP_STATE_DISABLED) {
e9df17eb
SS
2404 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2405 "or incorrect stream ring\n");
9258c0b2 2406 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2407 (unsigned long long) xhci_trb_virt_to_dma(
2408 xhci->event_ring->deq_seg,
9258c0b2
SS
2409 xhci->event_ring->dequeue),
2410 lower_32_bits(le64_to_cpu(event->buffer)),
2411 upper_32_bits(le64_to_cpu(event->buffer)),
2412 le32_to_cpu(event->transfer_len),
2413 le32_to_cpu(event->flags));
2414 xhci_dbg(xhci, "Event ring:\n");
2415 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2416 return -ENODEV;
2417 }
2418
c2d7b49f
AX
2419 /* Count current td numbers if ep->skip is set */
2420 if (ep->skip) {
2421 list_for_each(tmp, &ep_ring->td_list)
2422 td_num++;
2423 }
2424
28ccd296
ME
2425 event_dma = le64_to_cpu(event->buffer);
2426 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2427 /* Look for common error cases */
66d1eebc 2428 switch (trb_comp_code) {
b10de142
SS
2429 /* Skip codes that require special handling depending on
2430 * transfer type
2431 */
2432 case COMP_SUCCESS:
1c11a172 2433 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2434 break;
2435 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2436 trb_comp_code = COMP_SHORT_TX;
2437 else
8202ce2e
SS
2438 xhci_warn_ratelimited(xhci,
2439 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
b10de142
SS
2440 case COMP_SHORT_TX:
2441 break;
ae636747
SS
2442 case COMP_STOP:
2443 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2444 break;
2445 case COMP_STOP_INVAL:
2446 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2447 break;
b10de142 2448 case COMP_STALL:
2a9227a5 2449 xhci_dbg(xhci, "Stalled endpoint\n");
63a0d9ab 2450 ep->ep_state |= EP_HALTED;
b10de142
SS
2451 status = -EPIPE;
2452 break;
2453 case COMP_TRB_ERR:
2454 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2455 status = -EILSEQ;
2456 break;
ec74e403 2457 case COMP_SPLIT_ERR:
b10de142 2458 case COMP_TX_ERR:
2a9227a5 2459 xhci_dbg(xhci, "Transfer error on endpoint\n");
b10de142
SS
2460 status = -EPROTO;
2461 break;
4a73143c 2462 case COMP_BABBLE:
2a9227a5 2463 xhci_dbg(xhci, "Babble error on endpoint\n");
4a73143c
SS
2464 status = -EOVERFLOW;
2465 break;
b10de142
SS
2466 case COMP_DB_ERR:
2467 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2468 status = -ENOSR;
2469 break;
986a92d4
AX
2470 case COMP_BW_OVER:
2471 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2472 break;
2473 case COMP_BUFF_OVER:
2474 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2475 break;
2476 case COMP_UNDERRUN:
2477 /*
2478 * When the Isoch ring is empty, the xHC will generate
2479 * a Ring Overrun Event for IN Isoch endpoint or Ring
2480 * Underrun Event for OUT Isoch endpoint.
2481 */
2482 xhci_dbg(xhci, "underrun event on endpoint\n");
2483 if (!list_empty(&ep_ring->td_list))
2484 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2485 "still with TDs queued?\n",
28ccd296
ME
2486 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2487 ep_index);
986a92d4
AX
2488 goto cleanup;
2489 case COMP_OVERRUN:
2490 xhci_dbg(xhci, "overrun event on endpoint\n");
2491 if (!list_empty(&ep_ring->td_list))
2492 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2493 "still with TDs queued?\n",
28ccd296
ME
2494 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2495 ep_index);
986a92d4 2496 goto cleanup;
f6ba6fe2
AH
2497 case COMP_DEV_ERR:
2498 xhci_warn(xhci, "WARN: detect an incompatible device");
2499 status = -EPROTO;
2500 break;
d18240db
AX
2501 case COMP_MISSED_INT:
2502 /*
2503 * When encounter missed service error, one or more isoc tds
2504 * may be missed by xHC.
2505 * Set skip flag of the ep_ring; Complete the missed tds as
2506 * short transfer when process the ep_ring next time.
2507 */
2508 ep->skip = true;
2509 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2510 goto cleanup;
b10de142 2511 default:
b45b5069 2512 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2513 status = 0;
2514 break;
2515 }
986a92d4
AX
2516 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2517 "busted\n");
2518 goto cleanup;
2519 }
2520
d18240db
AX
2521 do {
2522 /* This TRB should be in the TD at the head of this ring's
2523 * TD list.
2524 */
2525 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2526 /*
2527 * A stopped endpoint may generate an extra completion
2528 * event if the device was suspended. Don't print
2529 * warnings.
2530 */
2531 if (!(trb_comp_code == COMP_STOP ||
2532 trb_comp_code == COMP_STOP_INVAL)) {
2533 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2534 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2535 ep_index);
2536 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2537 (le32_to_cpu(event->flags) &
2538 TRB_TYPE_BITMASK)>>10);
2539 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2540 }
d18240db
AX
2541 if (ep->skip) {
2542 ep->skip = false;
2543 xhci_dbg(xhci, "td_list is empty while skip "
2544 "flag set. Clear skip flag.\n");
2545 }
2546 ret = 0;
2547 goto cleanup;
2548 }
986a92d4 2549
c2d7b49f
AX
2550 /* We've skipped all the TDs on the ep ring when ep->skip set */
2551 if (ep->skip && td_num == 0) {
2552 ep->skip = false;
2553 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2554 "Clear skip flag.\n");
2555 ret = 0;
2556 goto cleanup;
2557 }
2558
d18240db 2559 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
c2d7b49f
AX
2560 if (ep->skip)
2561 td_num--;
926008c9 2562
d18240db
AX
2563 /* Is this a TRB in the currently executing TD? */
2564 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2565 td->last_trb, event_dma);
e1cf486d
AH
2566
2567 /*
2568 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2569 * is not in the current TD pointed by ep_ring->dequeue because
2570 * that the hardware dequeue pointer still at the previous TRB
2571 * of the current TD. The previous TRB maybe a Link TD or the
2572 * last TRB of the previous TD. The command completion handle
2573 * will take care the rest.
2574 */
2575 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2576 ret = 0;
2577 goto cleanup;
2578 }
2579
926008c9
DT
2580 if (!event_seg) {
2581 if (!ep->skip ||
2582 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2583 /* Some host controllers give a spurious
2584 * successful event after a short transfer.
2585 * Ignore it.
2586 */
2587 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2588 ep_ring->last_td_was_short) {
2589 ep_ring->last_td_was_short = false;
2590 ret = 0;
2591 goto cleanup;
2592 }
926008c9
DT
2593 /* HC is busted, give up! */
2594 xhci_err(xhci,
2595 "ERROR Transfer event TRB DMA ptr not "
2596 "part of current TD\n");
2597 return -ESHUTDOWN;
2598 }
2599
2600 ret = skip_isoc_td(xhci, td, event, ep, &status);
2601 goto cleanup;
2602 }
ad808333
SS
2603 if (trb_comp_code == COMP_SHORT_TX)
2604 ep_ring->last_td_was_short = true;
2605 else
2606 ep_ring->last_td_was_short = false;
926008c9
DT
2607
2608 if (ep->skip) {
d18240db
AX
2609 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2610 ep->skip = false;
2611 }
678539cf 2612
926008c9
DT
2613 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2614 sizeof(*event_trb)];
2615 /*
2616 * No-op TRB should not trigger interrupts.
2617 * If event_trb is a no-op TRB, it means the
2618 * corresponding TD has been cancelled. Just ignore
2619 * the TD.
2620 */
f5960b69 2621 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
926008c9
DT
2622 xhci_dbg(xhci,
2623 "event_trb is a no-op TRB. Skip it\n");
2624 goto cleanup;
d18240db 2625 }
4422da61 2626
d18240db
AX
2627 /* Now update the urb's actual_length and give back to
2628 * the core
82d1009f 2629 */
d18240db
AX
2630 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2631 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2632 &status);
04e51901
AX
2633 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2634 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2635 &status);
d18240db
AX
2636 else
2637 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2638 ep, &status);
2639
2640cleanup:
2641 /*
2642 * Do not update event ring dequeue pointer if ep->skip is set.
2643 * Will roll back to continue process missed tds.
2644 */
2645 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
3b72fca0 2646 inc_deq(xhci, xhci->event_ring);
d18240db
AX
2647 }
2648
2649 if (ret) {
2650 urb = td->urb;
8e51adcc 2651 urb_priv = urb->hcpriv;
d18240db
AX
2652 /* Leave the TD around for the reset endpoint function
2653 * to use(but only if it's not a control endpoint,
2654 * since we already queued the Set TR dequeue pointer
2655 * command for stalled control endpoints).
2656 */
2657 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2658 (trb_comp_code != COMP_STALL &&
2659 trb_comp_code != COMP_BABBLE))
8e51adcc 2660 xhci_urb_free_priv(xhci, urb_priv);
48c3375c
AS
2661 else
2662 kfree(urb_priv);
d18240db 2663
214f76f7 2664 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
f444ff27
SS
2665 if ((urb->actual_length != urb->transfer_buffer_length &&
2666 (urb->transfer_flags &
2667 URB_SHORT_NOT_OK)) ||
fd984d24
SS
2668 (status != 0 &&
2669 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
f444ff27 2670 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1949f9e2 2671 "expected = %d, status = %d\n",
f444ff27
SS
2672 urb, urb->actual_length,
2673 urb->transfer_buffer_length,
2674 status);
d18240db 2675 spin_unlock(&xhci->lock);
b3df3f9c
SS
2676 /* EHCI, UHCI, and OHCI always unconditionally set the
2677 * urb->status of an isochronous endpoint to 0.
2678 */
2679 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2680 status = 0;
214f76f7 2681 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
d18240db
AX
2682 spin_lock(&xhci->lock);
2683 }
2684
2685 /*
2686 * If ep->skip is set, it means there are missed tds on the
2687 * endpoint ring need to take care of.
2688 * Process them as short transfer until reach the td pointed by
2689 * the event.
2690 */
2691 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2692
d0e96f5a
SS
2693 return 0;
2694}
2695
0f2a7930
SS
2696/*
2697 * This function handles all OS-owned events on the event ring. It may drop
2698 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2699 * Returns >0 for "possibly more events to process" (caller should call again),
2700 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2701 */
9dee9a21 2702static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2703{
2704 union xhci_trb *event;
0f2a7930 2705 int update_ptrs = 1;
d0e96f5a 2706 int ret;
7f84eef0
SS
2707
2708 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2709 xhci->error_bitmask |= 1 << 1;
9dee9a21 2710 return 0;
7f84eef0
SS
2711 }
2712
2713 event = xhci->event_ring->dequeue;
2714 /* Does the HC or OS own the TRB? */
28ccd296
ME
2715 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2716 xhci->event_ring->cycle_state) {
7f84eef0 2717 xhci->error_bitmask |= 1 << 2;
9dee9a21 2718 return 0;
7f84eef0
SS
2719 }
2720
92a3da41
ME
2721 /*
2722 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2723 * speculative reads of the event's flags/data below.
2724 */
2725 rmb();
0f2a7930 2726 /* FIXME: Handle more event types. */
28ccd296 2727 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
7f84eef0
SS
2728 case TRB_TYPE(TRB_COMPLETION):
2729 handle_cmd_completion(xhci, &event->event_cmd);
2730 break;
0f2a7930
SS
2731 case TRB_TYPE(TRB_PORT_STATUS):
2732 handle_port_status(xhci, event);
2733 update_ptrs = 0;
2734 break;
d0e96f5a
SS
2735 case TRB_TYPE(TRB_TRANSFER):
2736 ret = handle_tx_event(xhci, &event->trans_event);
2737 if (ret < 0)
2738 xhci->error_bitmask |= 1 << 9;
2739 else
2740 update_ptrs = 0;
2741 break;
623bef9e
SS
2742 case TRB_TYPE(TRB_DEV_NOTE):
2743 handle_device_notification(xhci, event);
2744 break;
7f84eef0 2745 default:
28ccd296
ME
2746 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2747 TRB_TYPE(48))
0238634d
SS
2748 handle_vendor_event(xhci, event);
2749 else
2750 xhci->error_bitmask |= 1 << 3;
7f84eef0 2751 }
6f5165cf
SS
2752 /* Any of the above functions may drop and re-acquire the lock, so check
2753 * to make sure a watchdog timer didn't mark the host as non-responsive.
2754 */
2755 if (xhci->xhc_state & XHCI_STATE_DYING) {
2756 xhci_dbg(xhci, "xHCI host dying, returning from "
2757 "event handler.\n");
9dee9a21 2758 return 0;
6f5165cf 2759 }
7f84eef0 2760
c06d68b8
SS
2761 if (update_ptrs)
2762 /* Update SW event ring dequeue pointer */
3b72fca0 2763 inc_deq(xhci, xhci->event_ring);
c06d68b8 2764
9dee9a21
ME
2765 /* Are there more items on the event ring? Caller will call us again to
2766 * check.
2767 */
2768 return 1;
7f84eef0 2769}
9032cd52
SS
2770
2771/*
2772 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2773 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2774 * indicators of an event TRB error, but we check the status *first* to be safe.
2775 */
2776irqreturn_t xhci_irq(struct usb_hcd *hcd)
2777{
2778 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2779 u32 status;
bda53145 2780 u64 temp_64;
c06d68b8
SS
2781 union xhci_trb *event_ring_deq;
2782 dma_addr_t deq;
9032cd52
SS
2783
2784 spin_lock(&xhci->lock);
9032cd52 2785 /* Check if the xHC generated the interrupt, or the irq is shared */
27e0dd4d 2786 status = xhci_readl(xhci, &xhci->op_regs->status);
c21599a3 2787 if (status == 0xffffffff)
9032cd52
SS
2788 goto hw_died;
2789
c21599a3 2790 if (!(status & STS_EINT)) {
9032cd52 2791 spin_unlock(&xhci->lock);
9032cd52
SS
2792 return IRQ_NONE;
2793 }
27e0dd4d 2794 if (status & STS_FATAL) {
9032cd52
SS
2795 xhci_warn(xhci, "WARNING: Host System Error\n");
2796 xhci_halt(xhci);
2797hw_died:
9032cd52
SS
2798 spin_unlock(&xhci->lock);
2799 return -ESHUTDOWN;
2800 }
2801
bda53145
SS
2802 /*
2803 * Clear the op reg interrupt status first,
2804 * so we can receive interrupts from other MSI-X interrupters.
2805 * Write 1 to clear the interrupt status.
2806 */
27e0dd4d
SS
2807 status |= STS_EINT;
2808 xhci_writel(xhci, status, &xhci->op_regs->status);
bda53145
SS
2809 /* FIXME when MSI-X is supported and there are multiple vectors */
2810 /* Clear the MSI-X event interrupt status */
2811
cd70469d 2812 if (hcd->irq) {
c21599a3
SS
2813 u32 irq_pending;
2814 /* Acknowledge the PCI interrupt */
2815 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
4e833c0b 2816 irq_pending |= IMAN_IP;
c21599a3
SS
2817 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2818 }
bda53145 2819
c06d68b8 2820 if (xhci->xhc_state & XHCI_STATE_DYING) {
bda53145
SS
2821 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2822 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2823 /* Clear the event handler busy flag (RW1C);
2824 * the event ring should be empty.
bda53145 2825 */
c06d68b8
SS
2826 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2827 xhci_write_64(xhci, temp_64 | ERST_EHB,
2828 &xhci->ir_set->erst_dequeue);
2829 spin_unlock(&xhci->lock);
2830
2831 return IRQ_HANDLED;
2832 }
2833
2834 event_ring_deq = xhci->event_ring->dequeue;
2835 /* FIXME this should be a delayed service routine
2836 * that clears the EHB.
2837 */
9dee9a21 2838 while (xhci_handle_event(xhci) > 0) {}
bda53145 2839
bda53145 2840 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2841 /* If necessary, update the HW's version of the event ring deq ptr. */
2842 if (event_ring_deq != xhci->event_ring->dequeue) {
2843 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2844 xhci->event_ring->dequeue);
2845 if (deq == 0)
2846 xhci_warn(xhci, "WARN something wrong with SW event "
2847 "ring dequeue ptr.\n");
2848 /* Update HC event ring dequeue pointer */
2849 temp_64 &= ERST_PTR_MASK;
2850 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2851 }
2852
2853 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2854 temp_64 |= ERST_EHB;
2855 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2856
9032cd52
SS
2857 spin_unlock(&xhci->lock);
2858
2859 return IRQ_HANDLED;
2860}
2861
851ec164 2862irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2863{
968b822c 2864 return xhci_irq(hcd);
9032cd52 2865}
7f84eef0 2866
d0e96f5a
SS
2867/**** Endpoint Ring Operations ****/
2868
7f84eef0
SS
2869/*
2870 * Generic function for queueing a TRB on a ring.
2871 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2872 *
2873 * @more_trbs_coming: Will you enqueue more TRBs before calling
2874 * prepare_transfer()?
7f84eef0
SS
2875 */
2876static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2877 bool more_trbs_coming,
7f84eef0
SS
2878 u32 field1, u32 field2, u32 field3, u32 field4)
2879{
2880 struct xhci_generic_trb *trb;
2881
2882 trb = &ring->enqueue->generic;
28ccd296
ME
2883 trb->field[0] = cpu_to_le32(field1);
2884 trb->field[1] = cpu_to_le32(field2);
2885 trb->field[2] = cpu_to_le32(field3);
2886 trb->field[3] = cpu_to_le32(field4);
3b72fca0 2887 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2888}
2889
d0e96f5a
SS
2890/*
2891 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2892 * FIXME allocate segments if the ring is full.
2893 */
2894static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2895 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2896{
8dfec614
AX
2897 unsigned int num_trbs_needed;
2898
d0e96f5a 2899 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2900 switch (ep_state) {
2901 case EP_STATE_DISABLED:
2902 /*
2903 * USB core changed config/interfaces without notifying us,
2904 * or hardware is reporting the wrong state.
2905 */
2906 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2907 return -ENOENT;
d0e96f5a 2908 case EP_STATE_ERROR:
c92bcfa7 2909 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2910 /* FIXME event handling code for error needs to clear it */
2911 /* XXX not sure if this should be -ENOENT or not */
2912 return -EINVAL;
c92bcfa7
SS
2913 case EP_STATE_HALTED:
2914 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2915 case EP_STATE_STOPPED:
2916 case EP_STATE_RUNNING:
2917 break;
2918 default:
2919 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2920 /*
2921 * FIXME issue Configure Endpoint command to try to get the HC
2922 * back into a known state.
2923 */
2924 return -EINVAL;
2925 }
8dfec614
AX
2926
2927 while (1) {
2928 if (room_on_ring(xhci, ep_ring, num_trbs))
2929 break;
2930
2931 if (ep_ring == xhci->cmd_ring) {
2932 xhci_err(xhci, "Do not support expand command ring\n");
2933 return -ENOMEM;
2934 }
2935
68ffb011
XR
2936 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2937 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2938 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2939 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2940 mem_flags)) {
2941 xhci_err(xhci, "Ring expansion failed\n");
2942 return -ENOMEM;
2943 }
261fa12b 2944 }
6c12db90
JY
2945
2946 if (enqueue_is_link_trb(ep_ring)) {
2947 struct xhci_ring *ring = ep_ring;
2948 union xhci_trb *next;
6c12db90 2949
6c12db90
JY
2950 next = ring->enqueue;
2951
2952 while (last_trb(xhci, ring, ring->enq_seg, next)) {
7e393a83
AX
2953 /* If we're not dealing with 0.95 hardware or isoc rings
2954 * on AMD 0.96 host, clear the chain bit.
6c12db90 2955 */
3b72fca0
AX
2956 if (!xhci_link_trb_quirk(xhci) &&
2957 !(ring->type == TYPE_ISOC &&
2958 (xhci->quirks & XHCI_AMD_0x96_HOST)))
28ccd296 2959 next->link.control &= cpu_to_le32(~TRB_CHAIN);
6c12db90 2960 else
28ccd296 2961 next->link.control |= cpu_to_le32(TRB_CHAIN);
6c12db90
JY
2962
2963 wmb();
f5960b69 2964 next->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90
JY
2965
2966 /* Toggle the cycle bit after the last ring segment. */
2967 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2968 ring->cycle_state = (ring->cycle_state ? 0 : 1);
6c12db90
JY
2969 }
2970 ring->enq_seg = ring->enq_seg->next;
2971 ring->enqueue = ring->enq_seg->trbs;
2972 next = ring->enqueue;
2973 }
2974 }
2975
d0e96f5a
SS
2976 return 0;
2977}
2978
23e3be11 2979static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2980 struct xhci_virt_device *xdev,
2981 unsigned int ep_index,
e9df17eb 2982 unsigned int stream_id,
d0e96f5a
SS
2983 unsigned int num_trbs,
2984 struct urb *urb,
8e51adcc 2985 unsigned int td_index,
d0e96f5a
SS
2986 gfp_t mem_flags)
2987{
2988 int ret;
8e51adcc
AX
2989 struct urb_priv *urb_priv;
2990 struct xhci_td *td;
e9df17eb 2991 struct xhci_ring *ep_ring;
d115b048 2992 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2993
2994 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2995 if (!ep_ring) {
2996 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2997 stream_id);
2998 return -EINVAL;
2999 }
3000
3001 ret = prepare_ring(xhci, ep_ring,
28ccd296 3002 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3003 num_trbs, mem_flags);
d0e96f5a
SS
3004 if (ret)
3005 return ret;
d0e96f5a 3006
8e51adcc
AX
3007 urb_priv = urb->hcpriv;
3008 td = urb_priv->td[td_index];
3009
3010 INIT_LIST_HEAD(&td->td_list);
3011 INIT_LIST_HEAD(&td->cancelled_td_list);
3012
3013 if (td_index == 0) {
214f76f7 3014 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 3015 if (unlikely(ret))
8e51adcc 3016 return ret;
d0e96f5a
SS
3017 }
3018
8e51adcc 3019 td->urb = urb;
d0e96f5a 3020 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
3021 list_add_tail(&td->td_list, &ep_ring->td_list);
3022 td->start_seg = ep_ring->enq_seg;
3023 td->first_trb = ep_ring->enqueue;
3024
3025 urb_priv->td[td_index] = td;
d0e96f5a
SS
3026
3027 return 0;
3028}
3029
23e3be11 3030static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
3031{
3032 int num_sgs, num_trbs, running_total, temp, i;
3033 struct scatterlist *sg;
3034
3035 sg = NULL;
bc677d5b 3036 num_sgs = urb->num_mapped_sgs;
8a96c052
SS
3037 temp = urb->transfer_buffer_length;
3038
8a96c052 3039 num_trbs = 0;
910f8d0c 3040 for_each_sg(urb->sg, sg, num_sgs, i) {
8a96c052
SS
3041 unsigned int len = sg_dma_len(sg);
3042
3043 /* Scatter gather list entries may cross 64KB boundaries */
3044 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3045 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3046 running_total &= TRB_MAX_BUFF_SIZE - 1;
8a96c052
SS
3047 if (running_total != 0)
3048 num_trbs++;
3049
3050 /* How many more 64KB chunks to transfer, how many more TRBs? */
bcd2fde0 3051 while (running_total < sg_dma_len(sg) && running_total < temp) {
8a96c052
SS
3052 num_trbs++;
3053 running_total += TRB_MAX_BUFF_SIZE;
3054 }
8a96c052
SS
3055 len = min_t(int, len, temp);
3056 temp -= len;
3057 if (temp == 0)
3058 break;
3059 }
8a96c052
SS
3060 return num_trbs;
3061}
3062
23e3be11 3063static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
3064{
3065 if (num_trbs != 0)
a2490187 3066 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
8a96c052
SS
3067 "TRBs, %d left\n", __func__,
3068 urb->ep->desc.bEndpointAddress, num_trbs);
3069 if (running_total != urb->transfer_buffer_length)
a2490187 3070 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
3071 "queued %#x (%d), asked for %#x (%d)\n",
3072 __func__,
3073 urb->ep->desc.bEndpointAddress,
3074 running_total, running_total,
3075 urb->transfer_buffer_length,
3076 urb->transfer_buffer_length);
3077}
3078
23e3be11 3079static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 3080 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 3081 struct xhci_generic_trb *start_trb)
8a96c052 3082{
8a96c052
SS
3083 /*
3084 * Pass all the TRBs to the hardware at once and make sure this write
3085 * isn't reordered.
3086 */
3087 wmb();
50f7b52a 3088 if (start_cycle)
28ccd296 3089 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 3090 else
28ccd296 3091 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 3092 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
3093}
3094
624defa1
SS
3095/*
3096 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3097 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3098 * (comprised of sg list entries) can take several service intervals to
3099 * transmit.
3100 */
3101int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3102 struct urb *urb, int slot_id, unsigned int ep_index)
3103{
3104 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3105 xhci->devs[slot_id]->out_ctx, ep_index);
3106 int xhci_interval;
3107 int ep_interval;
3108
28ccd296 3109 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1
SS
3110 ep_interval = urb->interval;
3111 /* Convert to microframes */
3112 if (urb->dev->speed == USB_SPEED_LOW ||
3113 urb->dev->speed == USB_SPEED_FULL)
3114 ep_interval *= 8;
3115 /* FIXME change this to a warning and a suggestion to use the new API
3116 * to set the polling interval (once the API is added).
3117 */
3118 if (xhci_interval != ep_interval) {
0730d52a
DK
3119 dev_dbg_ratelimited(&urb->dev->dev,
3120 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3121 ep_interval, ep_interval == 1 ? "" : "s",
3122 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
3123 urb->interval = xhci_interval;
3124 /* Convert back to frames for LS/FS devices */
3125 if (urb->dev->speed == USB_SPEED_LOW ||
3126 urb->dev->speed == USB_SPEED_FULL)
3127 urb->interval /= 8;
3128 }
3fc8206d 3129 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
3130}
3131
04dd950d
SS
3132/*
3133 * The TD size is the number of bytes remaining in the TD (including this TRB),
3134 * right shifted by 10.
3135 * It must fit in bits 21:17, so it can't be bigger than 31.
3136 */
3137static u32 xhci_td_remainder(unsigned int remainder)
3138{
3139 u32 max = (1 << (21 - 17 + 1)) - 1;
3140
3141 if ((remainder >> 10) >= max)
3142 return max << 17;
3143 else
3144 return (remainder >> 10) << 17;
3145}
3146
4da6e6f2 3147/*
4525c0a1
SS
3148 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3149 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
3150 *
3151 * Total TD packet count = total_packet_count =
4525c0a1 3152 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
3153 *
3154 * Packets transferred up to and including this TRB = packets_transferred =
3155 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3156 *
3157 * TD size = total_packet_count - packets_transferred
3158 *
3159 * It must fit in bits 21:17, so it can't be bigger than 31.
4525c0a1 3160 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3161 */
4da6e6f2 3162static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
4525c0a1
SS
3163 unsigned int total_packet_count, struct urb *urb,
3164 unsigned int num_trbs_left)
4da6e6f2
SS
3165{
3166 int packets_transferred;
3167
48df4a6f 3168 /* One TRB with a zero-length data packet. */
4525c0a1 3169 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
48df4a6f
SS
3170 return 0;
3171
4da6e6f2
SS
3172 /* All the TRB queueing functions don't count the current TRB in
3173 * running_total.
3174 */
3175 packets_transferred = (running_total + trb_buff_len) /
f18f8ed2 3176 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
4da6e6f2 3177
4525c0a1
SS
3178 if ((total_packet_count - packets_transferred) > 31)
3179 return 31 << 17;
3180 return (total_packet_count - packets_transferred) << 17;
4da6e6f2
SS
3181}
3182
23e3be11 3183static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3184 struct urb *urb, int slot_id, unsigned int ep_index)
3185{
3186 struct xhci_ring *ep_ring;
3187 unsigned int num_trbs;
8e51adcc 3188 struct urb_priv *urb_priv;
8a96c052
SS
3189 struct xhci_td *td;
3190 struct scatterlist *sg;
3191 int num_sgs;
3192 int trb_buff_len, this_sg_len, running_total;
4da6e6f2 3193 unsigned int total_packet_count;
8a96c052
SS
3194 bool first_trb;
3195 u64 addr;
6cc30d85 3196 bool more_trbs_coming;
8a96c052
SS
3197
3198 struct xhci_generic_trb *start_trb;
3199 int start_cycle;
3200
e9df17eb
SS
3201 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3202 if (!ep_ring)
3203 return -EINVAL;
3204
8a96c052 3205 num_trbs = count_sg_trbs_needed(xhci, urb);
bc677d5b 3206 num_sgs = urb->num_mapped_sgs;
4525c0a1 3207 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3208 usb_endpoint_maxp(&urb->ep->desc));
8a96c052 3209
23e3be11 3210 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3211 ep_index, urb->stream_id,
3b72fca0 3212 num_trbs, urb, 0, mem_flags);
8a96c052
SS
3213 if (trb_buff_len < 0)
3214 return trb_buff_len;
8e51adcc
AX
3215
3216 urb_priv = urb->hcpriv;
3217 td = urb_priv->td[0];
3218
8a96c052
SS
3219 /*
3220 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3221 * until we've finished creating all the other TRBs. The ring's cycle
3222 * state may change as we enqueue the other TRBs, so save it too.
3223 */
3224 start_trb = &ep_ring->enqueue->generic;
3225 start_cycle = ep_ring->cycle_state;
3226
3227 running_total = 0;
3228 /*
3229 * How much data is in the first TRB?
3230 *
3231 * There are three forces at work for TRB buffer pointers and lengths:
3232 * 1. We don't want to walk off the end of this sg-list entry buffer.
3233 * 2. The transfer length that the driver requested may be smaller than
3234 * the amount of memory allocated for this scatter-gather list.
3235 * 3. TRBs buffers can't cross 64KB boundaries.
3236 */
910f8d0c 3237 sg = urb->sg;
8a96c052
SS
3238 addr = (u64) sg_dma_address(sg);
3239 this_sg_len = sg_dma_len(sg);
a2490187 3240 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3241 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3242 if (trb_buff_len > urb->transfer_buffer_length)
3243 trb_buff_len = urb->transfer_buffer_length;
8a96c052
SS
3244
3245 first_trb = true;
3246 /* Queue the first TRB, even if it's zero-length */
3247 do {
3248 u32 field = 0;
f9dc68fe 3249 u32 length_field = 0;
04dd950d 3250 u32 remainder = 0;
8a96c052
SS
3251
3252 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3253 if (first_trb) {
8a96c052 3254 first_trb = false;
50f7b52a
AX
3255 if (start_cycle == 0)
3256 field |= 0x1;
3257 } else
8a96c052
SS
3258 field |= ep_ring->cycle_state;
3259
3260 /* Chain all the TRBs together; clear the chain bit in the last
3261 * TRB to indicate it's the last TRB in the chain.
3262 */
3263 if (num_trbs > 1) {
3264 field |= TRB_CHAIN;
3265 } else {
3266 /* FIXME - add check for ZERO_PACKET flag before this */
3267 td->last_trb = ep_ring->enqueue;
3268 field |= TRB_IOC;
3269 }
af8b9e63
SS
3270
3271 /* Only set interrupt on short packet for IN endpoints */
3272 if (usb_urb_dir_in(urb))
3273 field |= TRB_ISP;
3274
8a96c052 3275 if (TRB_MAX_BUFF_SIZE -
a2490187 3276 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
8a96c052
SS
3277 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3278 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3279 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3280 (unsigned int) addr + trb_buff_len);
3281 }
4da6e6f2
SS
3282
3283 /* Set the TRB length, TD size, and interrupter fields. */
3284 if (xhci->hci_version < 0x100) {
3285 remainder = xhci_td_remainder(
3286 urb->transfer_buffer_length -
3287 running_total);
3288 } else {
3289 remainder = xhci_v1_0_td_remainder(running_total,
4525c0a1
SS
3290 trb_buff_len, total_packet_count, urb,
3291 num_trbs - 1);
4da6e6f2 3292 }
f9dc68fe 3293 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3294 remainder |
f9dc68fe 3295 TRB_INTR_TARGET(0);
4da6e6f2 3296
6cc30d85
SS
3297 if (num_trbs > 1)
3298 more_trbs_coming = true;
3299 else
3300 more_trbs_coming = false;
3b72fca0 3301 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3302 lower_32_bits(addr),
3303 upper_32_bits(addr),
f9dc68fe 3304 length_field,
af8b9e63 3305 field | TRB_TYPE(TRB_NORMAL));
8a96c052
SS
3306 --num_trbs;
3307 running_total += trb_buff_len;
3308
3309 /* Calculate length for next transfer --
3310 * Are we done queueing all the TRBs for this sg entry?
3311 */
3312 this_sg_len -= trb_buff_len;
3313 if (this_sg_len == 0) {
3314 --num_sgs;
3315 if (num_sgs == 0)
3316 break;
3317 sg = sg_next(sg);
3318 addr = (u64) sg_dma_address(sg);
3319 this_sg_len = sg_dma_len(sg);
3320 } else {
3321 addr += trb_buff_len;
3322 }
3323
3324 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187 3325 (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3326 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3327 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3328 trb_buff_len =
3329 urb->transfer_buffer_length - running_total;
3330 } while (running_total < urb->transfer_buffer_length);
3331
3332 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3333 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3334 start_cycle, start_trb);
8a96c052
SS
3335 return 0;
3336}
3337
b10de142 3338/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 3339int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
3340 struct urb *urb, int slot_id, unsigned int ep_index)
3341{
3342 struct xhci_ring *ep_ring;
8e51adcc 3343 struct urb_priv *urb_priv;
b10de142
SS
3344 struct xhci_td *td;
3345 int num_trbs;
3346 struct xhci_generic_trb *start_trb;
3347 bool first_trb;
6cc30d85 3348 bool more_trbs_coming;
b10de142 3349 int start_cycle;
f9dc68fe 3350 u32 field, length_field;
b10de142
SS
3351
3352 int running_total, trb_buff_len, ret;
4da6e6f2 3353 unsigned int total_packet_count;
b10de142
SS
3354 u64 addr;
3355
ff9c895f 3356 if (urb->num_sgs)
8a96c052
SS
3357 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3358
e9df17eb
SS
3359 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3360 if (!ep_ring)
3361 return -EINVAL;
b10de142
SS
3362
3363 num_trbs = 0;
3364 /* How much data is (potentially) left before the 64KB boundary? */
3365 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3366 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3367 running_total &= TRB_MAX_BUFF_SIZE - 1;
b10de142
SS
3368
3369 /* If there's some data on this 64KB chunk, or we have to send a
3370 * zero-length transfer, we need at least one TRB
3371 */
3372 if (running_total != 0 || urb->transfer_buffer_length == 0)
3373 num_trbs++;
3374 /* How many more 64KB chunks to transfer, how many more TRBs? */
3375 while (running_total < urb->transfer_buffer_length) {
3376 num_trbs++;
3377 running_total += TRB_MAX_BUFF_SIZE;
3378 }
3379 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3380
e9df17eb
SS
3381 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3382 ep_index, urb->stream_id,
3b72fca0 3383 num_trbs, urb, 0, mem_flags);
b10de142
SS
3384 if (ret < 0)
3385 return ret;
3386
8e51adcc
AX
3387 urb_priv = urb->hcpriv;
3388 td = urb_priv->td[0];
3389
b10de142
SS
3390 /*
3391 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3392 * until we've finished creating all the other TRBs. The ring's cycle
3393 * state may change as we enqueue the other TRBs, so save it too.
3394 */
3395 start_trb = &ep_ring->enqueue->generic;
3396 start_cycle = ep_ring->cycle_state;
3397
3398 running_total = 0;
4525c0a1 3399 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3400 usb_endpoint_maxp(&urb->ep->desc));
b10de142
SS
3401 /* How much data is in the first TRB? */
3402 addr = (u64) urb->transfer_dma;
3403 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187
PZ
3404 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3405 if (trb_buff_len > urb->transfer_buffer_length)
b10de142
SS
3406 trb_buff_len = urb->transfer_buffer_length;
3407
3408 first_trb = true;
3409
3410 /* Queue the first TRB, even if it's zero-length */
3411 do {
04dd950d 3412 u32 remainder = 0;
b10de142
SS
3413 field = 0;
3414
3415 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3416 if (first_trb) {
b10de142 3417 first_trb = false;
50f7b52a
AX
3418 if (start_cycle == 0)
3419 field |= 0x1;
3420 } else
b10de142
SS
3421 field |= ep_ring->cycle_state;
3422
3423 /* Chain all the TRBs together; clear the chain bit in the last
3424 * TRB to indicate it's the last TRB in the chain.
3425 */
3426 if (num_trbs > 1) {
3427 field |= TRB_CHAIN;
3428 } else {
3429 /* FIXME - add check for ZERO_PACKET flag before this */
3430 td->last_trb = ep_ring->enqueue;
3431 field |= TRB_IOC;
3432 }
af8b9e63
SS
3433
3434 /* Only set interrupt on short packet for IN endpoints */
3435 if (usb_urb_dir_in(urb))
3436 field |= TRB_ISP;
3437
4da6e6f2
SS
3438 /* Set the TRB length, TD size, and interrupter fields. */
3439 if (xhci->hci_version < 0x100) {
3440 remainder = xhci_td_remainder(
3441 urb->transfer_buffer_length -
3442 running_total);
3443 } else {
3444 remainder = xhci_v1_0_td_remainder(running_total,
4525c0a1
SS
3445 trb_buff_len, total_packet_count, urb,
3446 num_trbs - 1);
4da6e6f2 3447 }
f9dc68fe 3448 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3449 remainder |
f9dc68fe 3450 TRB_INTR_TARGET(0);
4da6e6f2 3451
6cc30d85
SS
3452 if (num_trbs > 1)
3453 more_trbs_coming = true;
3454 else
3455 more_trbs_coming = false;
3b72fca0 3456 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3457 lower_32_bits(addr),
3458 upper_32_bits(addr),
f9dc68fe 3459 length_field,
af8b9e63 3460 field | TRB_TYPE(TRB_NORMAL));
b10de142
SS
3461 --num_trbs;
3462 running_total += trb_buff_len;
3463
3464 /* Calculate length for next transfer */
3465 addr += trb_buff_len;
3466 trb_buff_len = urb->transfer_buffer_length - running_total;
3467 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3468 trb_buff_len = TRB_MAX_BUFF_SIZE;
3469 } while (running_total < urb->transfer_buffer_length);
3470
8a96c052 3471 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3472 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3473 start_cycle, start_trb);
b10de142
SS
3474 return 0;
3475}
3476
d0e96f5a 3477/* Caller must have locked xhci->lock */
23e3be11 3478int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3479 struct urb *urb, int slot_id, unsigned int ep_index)
3480{
3481 struct xhci_ring *ep_ring;
3482 int num_trbs;
3483 int ret;
3484 struct usb_ctrlrequest *setup;
3485 struct xhci_generic_trb *start_trb;
3486 int start_cycle;
f9dc68fe 3487 u32 field, length_field;
8e51adcc 3488 struct urb_priv *urb_priv;
d0e96f5a
SS
3489 struct xhci_td *td;
3490
e9df17eb
SS
3491 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3492 if (!ep_ring)
3493 return -EINVAL;
d0e96f5a
SS
3494
3495 /*
3496 * Need to copy setup packet into setup TRB, so we can't use the setup
3497 * DMA address.
3498 */
3499 if (!urb->setup_packet)
3500 return -EINVAL;
3501
d0e96f5a
SS
3502 /* 1 TRB for setup, 1 for status */
3503 num_trbs = 2;
3504 /*
3505 * Don't need to check if we need additional event data and normal TRBs,
3506 * since data in control transfers will never get bigger than 16MB
3507 * XXX: can we get a buffer that crosses 64KB boundaries?
3508 */
3509 if (urb->transfer_buffer_length > 0)
3510 num_trbs++;
e9df17eb
SS
3511 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3512 ep_index, urb->stream_id,
3b72fca0 3513 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3514 if (ret < 0)
3515 return ret;
3516
8e51adcc
AX
3517 urb_priv = urb->hcpriv;
3518 td = urb_priv->td[0];
3519
d0e96f5a
SS
3520 /*
3521 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3522 * until we've finished creating all the other TRBs. The ring's cycle
3523 * state may change as we enqueue the other TRBs, so save it too.
3524 */
3525 start_trb = &ep_ring->enqueue->generic;
3526 start_cycle = ep_ring->cycle_state;
3527
3528 /* Queue setup TRB - see section 6.4.1.2.1 */
3529 /* FIXME better way to translate setup_packet into two u32 fields? */
3530 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3531 field = 0;
3532 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3533 if (start_cycle == 0)
3534 field |= 0x1;
b83cdc8f
AX
3535
3536 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3537 if (xhci->hci_version == 0x100) {
3538 if (urb->transfer_buffer_length > 0) {
3539 if (setup->bRequestType & USB_DIR_IN)
3540 field |= TRB_TX_TYPE(TRB_DATA_IN);
3541 else
3542 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3543 }
3544 }
3545
3b72fca0 3546 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3547 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3548 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3549 TRB_LEN(8) | TRB_INTR_TARGET(0),
3550 /* Immediate data in pointer */
3551 field);
d0e96f5a
SS
3552
3553 /* If there's data, queue data TRBs */
af8b9e63
SS
3554 /* Only set interrupt on short packet for IN endpoints */
3555 if (usb_urb_dir_in(urb))
3556 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3557 else
3558 field = TRB_TYPE(TRB_DATA);
3559
f9dc68fe 3560 length_field = TRB_LEN(urb->transfer_buffer_length) |
04dd950d 3561 xhci_td_remainder(urb->transfer_buffer_length) |
f9dc68fe 3562 TRB_INTR_TARGET(0);
d0e96f5a
SS
3563 if (urb->transfer_buffer_length > 0) {
3564 if (setup->bRequestType & USB_DIR_IN)
3565 field |= TRB_DIR_IN;
3b72fca0 3566 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3567 lower_32_bits(urb->transfer_dma),
3568 upper_32_bits(urb->transfer_dma),
f9dc68fe 3569 length_field,
af8b9e63 3570 field | ep_ring->cycle_state);
d0e96f5a
SS
3571 }
3572
3573 /* Save the DMA address of the last TRB in the TD */
3574 td->last_trb = ep_ring->enqueue;
3575
3576 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3577 /* If the device sent data, the status stage is an OUT transfer */
3578 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3579 field = 0;
3580 else
3581 field = TRB_DIR_IN;
3b72fca0 3582 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3583 0,
3584 0,
3585 TRB_INTR_TARGET(0),
3586 /* Event on completion */
3587 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3588
e9df17eb 3589 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3590 start_cycle, start_trb);
d0e96f5a
SS
3591 return 0;
3592}
3593
04e51901
AX
3594static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3595 struct urb *urb, int i)
3596{
3597 int num_trbs = 0;
48df4a6f 3598 u64 addr, td_len;
04e51901
AX
3599
3600 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3601 td_len = urb->iso_frame_desc[i].length;
3602
48df4a6f
SS
3603 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3604 TRB_MAX_BUFF_SIZE);
3605 if (num_trbs == 0)
04e51901 3606 num_trbs++;
04e51901
AX
3607
3608 return num_trbs;
3609}
3610
5cd43e33
SS
3611/*
3612 * The transfer burst count field of the isochronous TRB defines the number of
3613 * bursts that are required to move all packets in this TD. Only SuperSpeed
3614 * devices can burst up to bMaxBurst number of packets per service interval.
3615 * This field is zero based, meaning a value of zero in the field means one
3616 * burst. Basically, for everything but SuperSpeed devices, this field will be
3617 * zero. Only xHCI 1.0 host controllers support this field.
3618 */
3619static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3620 struct usb_device *udev,
3621 struct urb *urb, unsigned int total_packet_count)
3622{
3623 unsigned int max_burst;
3624
3625 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3626 return 0;
3627
3628 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3629 return roundup(total_packet_count, max_burst + 1) - 1;
3630}
3631
b61d378f
SS
3632/*
3633 * Returns the number of packets in the last "burst" of packets. This field is
3634 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3635 * the last burst packet count is equal to the total number of packets in the
3636 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3637 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3638 * contain 1 to (bMaxBurst + 1) packets.
3639 */
3640static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3641 struct usb_device *udev,
3642 struct urb *urb, unsigned int total_packet_count)
3643{
3644 unsigned int max_burst;
3645 unsigned int residue;
3646
3647 if (xhci->hci_version < 0x100)
3648 return 0;
3649
3650 switch (udev->speed) {
3651 case USB_SPEED_SUPER:
3652 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3653 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3654 residue = total_packet_count % (max_burst + 1);
3655 /* If residue is zero, the last burst contains (max_burst + 1)
3656 * number of packets, but the TLBPC field is zero-based.
3657 */
3658 if (residue == 0)
3659 return max_burst;
3660 return residue - 1;
3661 default:
3662 if (total_packet_count == 0)
3663 return 0;
3664 return total_packet_count - 1;
3665 }
3666}
3667
04e51901
AX
3668/* This is for isoc transfer */
3669static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3670 struct urb *urb, int slot_id, unsigned int ep_index)
3671{
3672 struct xhci_ring *ep_ring;
3673 struct urb_priv *urb_priv;
3674 struct xhci_td *td;
3675 int num_tds, trbs_per_td;
3676 struct xhci_generic_trb *start_trb;
3677 bool first_trb;
3678 int start_cycle;
3679 u32 field, length_field;
3680 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3681 u64 start_addr, addr;
3682 int i, j;
47cbf692 3683 bool more_trbs_coming;
04e51901
AX
3684
3685 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3686
3687 num_tds = urb->number_of_packets;
3688 if (num_tds < 1) {
3689 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3690 return -EINVAL;
3691 }
3692
04e51901
AX
3693 start_addr = (u64) urb->transfer_dma;
3694 start_trb = &ep_ring->enqueue->generic;
3695 start_cycle = ep_ring->cycle_state;
3696
522989a2 3697 urb_priv = urb->hcpriv;
04e51901
AX
3698 /* Queue the first TRB, even if it's zero-length */
3699 for (i = 0; i < num_tds; i++) {
4da6e6f2 3700 unsigned int total_packet_count;
5cd43e33 3701 unsigned int burst_count;
b61d378f 3702 unsigned int residue;
04e51901 3703
4da6e6f2 3704 first_trb = true;
04e51901
AX
3705 running_total = 0;
3706 addr = start_addr + urb->iso_frame_desc[i].offset;
3707 td_len = urb->iso_frame_desc[i].length;
3708 td_remain_len = td_len;
4525c0a1 3709 total_packet_count = DIV_ROUND_UP(td_len,
f18f8ed2
SS
3710 GET_MAX_PACKET(
3711 usb_endpoint_maxp(&urb->ep->desc)));
48df4a6f
SS
3712 /* A zero-length transfer still involves at least one packet. */
3713 if (total_packet_count == 0)
3714 total_packet_count++;
5cd43e33
SS
3715 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3716 total_packet_count);
b61d378f
SS
3717 residue = xhci_get_last_burst_packet_count(xhci,
3718 urb->dev, urb, total_packet_count);
04e51901
AX
3719
3720 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3721
3722 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3723 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3724 if (ret < 0) {
3725 if (i == 0)
3726 return ret;
3727 goto cleanup;
3728 }
04e51901 3729
04e51901 3730 td = urb_priv->td[i];
04e51901
AX
3731 for (j = 0; j < trbs_per_td; j++) {
3732 u32 remainder = 0;
760973d2 3733 field = 0;
04e51901
AX
3734
3735 if (first_trb) {
760973d2
SS
3736 field = TRB_TBC(burst_count) |
3737 TRB_TLBPC(residue);
04e51901
AX
3738 /* Queue the isoc TRB */
3739 field |= TRB_TYPE(TRB_ISOC);
3740 /* Assume URB_ISO_ASAP is set */
3741 field |= TRB_SIA;
50f7b52a
AX
3742 if (i == 0) {
3743 if (start_cycle == 0)
3744 field |= 0x1;
3745 } else
04e51901
AX
3746 field |= ep_ring->cycle_state;
3747 first_trb = false;
3748 } else {
3749 /* Queue other normal TRBs */
3750 field |= TRB_TYPE(TRB_NORMAL);
3751 field |= ep_ring->cycle_state;
3752 }
3753
af8b9e63
SS
3754 /* Only set interrupt on short packet for IN EPs */
3755 if (usb_urb_dir_in(urb))
3756 field |= TRB_ISP;
3757
04e51901
AX
3758 /* Chain all the TRBs together; clear the chain bit in
3759 * the last TRB to indicate it's the last TRB in the
3760 * chain.
3761 */
3762 if (j < trbs_per_td - 1) {
3763 field |= TRB_CHAIN;
47cbf692 3764 more_trbs_coming = true;
04e51901
AX
3765 } else {
3766 td->last_trb = ep_ring->enqueue;
3767 field |= TRB_IOC;
80fab3b2
SS
3768 if (xhci->hci_version == 0x100 &&
3769 !(xhci->quirks &
3770 XHCI_AVOID_BEI)) {
ad106f29
AX
3771 /* Set BEI bit except for the last td */
3772 if (i < num_tds - 1)
3773 field |= TRB_BEI;
3774 }
47cbf692 3775 more_trbs_coming = false;
04e51901
AX
3776 }
3777
3778 /* Calculate TRB length */
3779 trb_buff_len = TRB_MAX_BUFF_SIZE -
3780 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3781 if (trb_buff_len > td_remain_len)
3782 trb_buff_len = td_remain_len;
3783
4da6e6f2
SS
3784 /* Set the TRB length, TD size, & interrupter fields. */
3785 if (xhci->hci_version < 0x100) {
3786 remainder = xhci_td_remainder(
3787 td_len - running_total);
3788 } else {
3789 remainder = xhci_v1_0_td_remainder(
3790 running_total, trb_buff_len,
4525c0a1
SS
3791 total_packet_count, urb,
3792 (trbs_per_td - j - 1));
4da6e6f2 3793 }
04e51901
AX
3794 length_field = TRB_LEN(trb_buff_len) |
3795 remainder |
3796 TRB_INTR_TARGET(0);
4da6e6f2 3797
3b72fca0 3798 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3799 lower_32_bits(addr),
3800 upper_32_bits(addr),
3801 length_field,
af8b9e63 3802 field);
04e51901
AX
3803 running_total += trb_buff_len;
3804
3805 addr += trb_buff_len;
3806 td_remain_len -= trb_buff_len;
3807 }
3808
3809 /* Check TD length */
3810 if (running_total != td_len) {
3811 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3812 ret = -EINVAL;
3813 goto cleanup;
04e51901
AX
3814 }
3815 }
3816
c41136b0
AX
3817 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3818 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3819 usb_amd_quirk_pll_disable();
3820 }
3821 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3822
e1eab2e0
AX
3823 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3824 start_cycle, start_trb);
04e51901 3825 return 0;
522989a2
SS
3826cleanup:
3827 /* Clean up a partially enqueued isoc transfer. */
3828
3829 for (i--; i >= 0; i--)
585df1d9 3830 list_del_init(&urb_priv->td[i]->td_list);
522989a2
SS
3831
3832 /* Use the first TD as a temporary variable to turn the TDs we've queued
3833 * into No-ops with a software-owned cycle bit. That way the hardware
3834 * won't accidentally start executing bogus TDs when we partially
3835 * overwrite them. td->first_trb and td->start_seg are already set.
3836 */
3837 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3838 /* Every TRB except the first & last will have its cycle bit flipped. */
3839 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3840
3841 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3842 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3843 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3844 ep_ring->cycle_state = start_cycle;
b008df60 3845 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3846 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3847 return ret;
04e51901
AX
3848}
3849
3850/*
3851 * Check transfer ring to guarantee there is enough room for the urb.
3852 * Update ISO URB start_frame and interval.
3853 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3854 * update the urb->start_frame by now.
3855 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3856 */
3857int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3858 struct urb *urb, int slot_id, unsigned int ep_index)
3859{
3860 struct xhci_virt_device *xdev;
3861 struct xhci_ring *ep_ring;
3862 struct xhci_ep_ctx *ep_ctx;
3863 int start_frame;
3864 int xhci_interval;
3865 int ep_interval;
3866 int num_tds, num_trbs, i;
3867 int ret;
3868
3869 xdev = xhci->devs[slot_id];
3870 ep_ring = xdev->eps[ep_index].ring;
3871 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3872
3873 num_trbs = 0;
3874 num_tds = urb->number_of_packets;
3875 for (i = 0; i < num_tds; i++)
3876 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3877
3878 /* Check the ring to guarantee there is enough room for the whole urb.
3879 * Do not insert any td of the urb to the ring if the check failed.
3880 */
28ccd296 3881 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3882 num_trbs, mem_flags);
04e51901
AX
3883 if (ret)
3884 return ret;
3885
3886 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3887 start_frame &= 0x3fff;
3888
3889 urb->start_frame = start_frame;
3890 if (urb->dev->speed == USB_SPEED_LOW ||
3891 urb->dev->speed == USB_SPEED_FULL)
3892 urb->start_frame >>= 3;
3893
28ccd296 3894 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
04e51901
AX
3895 ep_interval = urb->interval;
3896 /* Convert to microframes */
3897 if (urb->dev->speed == USB_SPEED_LOW ||
3898 urb->dev->speed == USB_SPEED_FULL)
3899 ep_interval *= 8;
3900 /* FIXME change this to a warning and a suggestion to use the new API
3901 * to set the polling interval (once the API is added).
3902 */
3903 if (xhci_interval != ep_interval) {
0730d52a
DK
3904 dev_dbg_ratelimited(&urb->dev->dev,
3905 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3906 ep_interval, ep_interval == 1 ? "" : "s",
3907 xhci_interval, xhci_interval == 1 ? "" : "s");
04e51901
AX
3908 urb->interval = xhci_interval;
3909 /* Convert back to frames for LS/FS devices */
3910 if (urb->dev->speed == USB_SPEED_LOW ||
3911 urb->dev->speed == USB_SPEED_FULL)
3912 urb->interval /= 8;
3913 }
b008df60
AX
3914 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3915
3fc8206d 3916 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
3917}
3918
d0e96f5a
SS
3919/**** Command Ring Operations ****/
3920
913a8a34
SS
3921/* Generic function for queueing a command TRB on the command ring.
3922 * Check to make sure there's room on the command ring for one command TRB.
3923 * Also check that there's room reserved for commands that must not fail.
3924 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3925 * then only check for the number of reserved spots.
3926 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3927 * because the command event handler may want to resubmit a failed command.
3928 */
3929static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3930 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3931{
913a8a34 3932 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a
SS
3933 int ret;
3934
913a8a34
SS
3935 if (!command_must_succeed)
3936 reserved_trbs++;
3937
d1dc908a 3938 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 3939 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
3940 if (ret < 0) {
3941 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3942 if (command_must_succeed)
3943 xhci_err(xhci, "ERR: Reserved TRB counting for "
3944 "unfailable commands failed.\n");
d1dc908a 3945 return ret;
7f84eef0 3946 }
3b72fca0
AX
3947 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3948 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
3949 return 0;
3950}
3951
3ffbba95 3952/* Queue a slot enable or disable request on the command ring */
23e3be11 3953int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3ffbba95
SS
3954{
3955 return queue_command(xhci, 0, 0, 0,
913a8a34 3956 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
3957}
3958
3959/* Queue an address device command TRB */
23e3be11
SS
3960int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3961 u32 slot_id)
3ffbba95 3962{
8e595a5d
SS
3963 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3964 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3965 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
2a8f82c4
SS
3966 false);
3967}
3968
0238634d
SS
3969int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3970 u32 field1, u32 field2, u32 field3, u32 field4)
3971{
3972 return queue_command(xhci, field1, field2, field3, field4, false);
3973}
3974
2a8f82c4
SS
3975/* Queue a reset device command TRB */
3976int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3977{
3978 return queue_command(xhci, 0, 0, 0,
3979 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 3980 false);
3ffbba95 3981}
f94e0186
SS
3982
3983/* Queue a configure endpoint command TRB */
23e3be11 3984int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
913a8a34 3985 u32 slot_id, bool command_must_succeed)
f94e0186 3986{
8e595a5d
SS
3987 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3988 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3989 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3990 command_must_succeed);
f94e0186 3991}
ae636747 3992
f2217e8e
SS
3993/* Queue an evaluate context command TRB */
3994int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
4b266541 3995 u32 slot_id, bool command_must_succeed)
f2217e8e
SS
3996{
3997 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3998 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3999 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 4000 command_must_succeed);
f2217e8e
SS
4001}
4002
be88fe4f
AX
4003/*
4004 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4005 * activity on an endpoint that is about to be suspended.
4006 */
23e3be11 4007int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
be88fe4f 4008 unsigned int ep_index, int suspend)
ae636747
SS
4009{
4010 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4011 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4012 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 4013 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747
SS
4014
4015 return queue_command(xhci, 0, 0, 0,
be88fe4f 4016 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
4017}
4018
4019/* Set Transfer Ring Dequeue Pointer command.
4020 * This should not be used for endpoints that have streams enabled.
4021 */
4022static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
4023 unsigned int ep_index, unsigned int stream_id,
4024 struct xhci_segment *deq_seg,
ae636747
SS
4025 union xhci_trb *deq_ptr, u32 cycle_state)
4026{
4027 dma_addr_t addr;
4028 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4029 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 4030 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
ae636747 4031 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 4032 struct xhci_virt_ep *ep;
ae636747 4033
23e3be11 4034 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
c92bcfa7 4035 if (addr == 0) {
ae636747 4036 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052
GKH
4037 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4038 deq_seg, deq_ptr);
c92bcfa7
SS
4039 return 0;
4040 }
bf161e85
SS
4041 ep = &xhci->devs[slot_id]->eps[ep_index];
4042 if ((ep->ep_state & SET_DEQ_PENDING)) {
4043 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4044 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4045 return 0;
4046 }
4047 ep->queued_deq_seg = deq_seg;
4048 ep->queued_deq_ptr = deq_ptr;
8e595a5d 4049 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
e9df17eb 4050 upper_32_bits(addr), trb_stream_id,
913a8a34 4051 trb_slot_id | trb_ep_index | type, false);
ae636747 4052}
a1587d97
SS
4053
4054int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4055 unsigned int ep_index)
4056{
4057 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4058 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4059 u32 type = TRB_TYPE(TRB_RESET_EP);
4060
913a8a34
SS
4061 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4062 false);
a1587d97 4063}
This page took 0.544151 seconds and 5 git commands to generate.