USB: xHCI: port power management implementation
[deliverable/linux.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
7f84eef0
SS
69#include "xhci.h"
70
be88fe4f
AX
71static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
7f84eef0
SS
75/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
23e3be11 79dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
80 union xhci_trb *trb)
81{
6071d836 82 unsigned long segment_offset;
7f84eef0 83
6071d836 84 if (!seg || !trb || trb < seg->trbs)
7f84eef0 85 return 0;
6071d836
SS
86 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
7f84eef0 89 return 0;
6071d836 90 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
91}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
96static inline bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
97 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
103 return trb->link.control & LINK_TOGGLE;
104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
110static inline int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
116 return (trb->link.control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK);
117}
118
6c12db90
JY
119static inline int enqueue_is_link_trb(struct xhci_ring *ring)
120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
122 return ((link->control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK));
123}
124
ae636747
SS
125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
a1669b2c 138 (*trb)++;
ae636747
SS
139 }
140}
141
7f84eef0
SS
142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
147{
148 union xhci_trb *next = ++(ring->dequeue);
66e49d87 149 unsigned long long addr;
7f84eef0
SS
150
151 ring->deq_updates++;
152 /* Update the dequeue pointer further if that was a link TRB or we're at
153 * the end of an event ring segment (which doesn't have link TRBS)
154 */
155 while (last_trb(xhci, ring, ring->deq_seg, next)) {
156 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
157 ring->cycle_state = (ring->cycle_state ? 0 : 1);
158 if (!in_interrupt())
700e2052
GKH
159 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
160 ring,
7f84eef0
SS
161 (unsigned int) ring->cycle_state);
162 }
163 ring->deq_seg = ring->deq_seg->next;
164 ring->dequeue = ring->deq_seg->trbs;
165 next = ring->dequeue;
166 }
66e49d87
SS
167 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
168 if (ring == xhci->event_ring)
169 xhci_dbg(xhci, "Event ring deq = 0x%llx (DMA)\n", addr);
170 else if (ring == xhci->cmd_ring)
171 xhci_dbg(xhci, "Command ring deq = 0x%llx (DMA)\n", addr);
172 else
173 xhci_dbg(xhci, "Ring deq = 0x%llx (DMA)\n", addr);
7f84eef0
SS
174}
175
176/*
177 * See Cycle bit rules. SW is the consumer for the event ring only.
178 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
179 *
180 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
181 * chain bit is set), then set the chain bit in all the following link TRBs.
182 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
183 * have their chain bit cleared (so that each Link TRB is a separate TD).
184 *
185 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
186 * set, but other sections talk about dealing with the chain bit set. This was
187 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
188 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
189 *
190 * @more_trbs_coming: Will you enqueue more TRBs before calling
191 * prepare_transfer()?
7f84eef0 192 */
6cc30d85
SS
193static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
194 bool consumer, bool more_trbs_coming)
7f84eef0
SS
195{
196 u32 chain;
197 union xhci_trb *next;
66e49d87 198 unsigned long long addr;
7f84eef0
SS
199
200 chain = ring->enqueue->generic.field[3] & TRB_CHAIN;
201 next = ++(ring->enqueue);
202
203 ring->enq_updates++;
204 /* Update the dequeue pointer further if that was a link TRB or we're at
205 * the end of an event ring segment (which doesn't have link TRBS)
206 */
207 while (last_trb(xhci, ring, ring->enq_seg, next)) {
208 if (!consumer) {
209 if (ring != xhci->event_ring) {
6cc30d85
SS
210 /*
211 * If the caller doesn't plan on enqueueing more
212 * TDs before ringing the doorbell, then we
213 * don't want to give the link TRB to the
214 * hardware just yet. We'll give the link TRB
215 * back in prepare_ring() just before we enqueue
216 * the TD at the top of the ring.
217 */
218 if (!chain && !more_trbs_coming)
6c12db90 219 break;
6cc30d85
SS
220
221 /* If we're not dealing with 0.95 hardware,
222 * carry over the chain bit of the previous TRB
223 * (which may mean the chain bit is cleared).
224 */
225 if (!xhci_link_trb_quirk(xhci)) {
226 next->link.control &= ~TRB_CHAIN;
227 next->link.control |= chain;
b0567b3f 228 }
6cc30d85
SS
229 /* Give this link TRB to the hardware */
230 wmb();
231 next->link.control ^= TRB_CYCLE;
7f84eef0
SS
232 }
233 /* Toggle the cycle bit after the last ring segment. */
234 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
235 ring->cycle_state = (ring->cycle_state ? 0 : 1);
236 if (!in_interrupt())
700e2052
GKH
237 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
238 ring,
7f84eef0
SS
239 (unsigned int) ring->cycle_state);
240 }
241 }
242 ring->enq_seg = ring->enq_seg->next;
243 ring->enqueue = ring->enq_seg->trbs;
244 next = ring->enqueue;
245 }
66e49d87
SS
246 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
247 if (ring == xhci->event_ring)
248 xhci_dbg(xhci, "Event ring enq = 0x%llx (DMA)\n", addr);
249 else if (ring == xhci->cmd_ring)
250 xhci_dbg(xhci, "Command ring enq = 0x%llx (DMA)\n", addr);
251 else
252 xhci_dbg(xhci, "Ring enq = 0x%llx (DMA)\n", addr);
7f84eef0
SS
253}
254
255/*
256 * Check to see if there's room to enqueue num_trbs on the ring. See rules
257 * above.
258 * FIXME: this would be simpler and faster if we just kept track of the number
259 * of free TRBs in a ring.
260 */
261static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
262 unsigned int num_trbs)
263{
264 int i;
265 union xhci_trb *enq = ring->enqueue;
266 struct xhci_segment *enq_seg = ring->enq_seg;
44ebd037
SS
267 struct xhci_segment *cur_seg;
268 unsigned int left_on_ring;
7f84eef0 269
6c12db90
JY
270 /* If we are currently pointing to a link TRB, advance the
271 * enqueue pointer before checking for space */
272 while (last_trb(xhci, ring, enq_seg, enq)) {
273 enq_seg = enq_seg->next;
274 enq = enq_seg->trbs;
275 }
276
7f84eef0 277 /* Check if ring is empty */
44ebd037
SS
278 if (enq == ring->dequeue) {
279 /* Can't use link trbs */
280 left_on_ring = TRBS_PER_SEGMENT - 1;
281 for (cur_seg = enq_seg->next; cur_seg != enq_seg;
282 cur_seg = cur_seg->next)
283 left_on_ring += TRBS_PER_SEGMENT - 1;
284
285 /* Always need one TRB free in the ring. */
286 left_on_ring -= 1;
287 if (num_trbs > left_on_ring) {
288 xhci_warn(xhci, "Not enough room on ring; "
289 "need %u TRBs, %u TRBs left\n",
290 num_trbs, left_on_ring);
291 return 0;
292 }
7f84eef0 293 return 1;
44ebd037 294 }
7f84eef0
SS
295 /* Make sure there's an extra empty TRB available */
296 for (i = 0; i <= num_trbs; ++i) {
297 if (enq == ring->dequeue)
298 return 0;
299 enq++;
300 while (last_trb(xhci, ring, enq_seg, enq)) {
301 enq_seg = enq_seg->next;
302 enq = enq_seg->trbs;
303 }
304 }
305 return 1;
306}
307
7f84eef0 308/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 309void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0
SS
310{
311 u32 temp;
312
313 xhci_dbg(xhci, "// Ding dong!\n");
314 temp = xhci_readl(xhci, &xhci->dba->doorbell[0]) & DB_MASK;
315 xhci_writel(xhci, temp | DB_TARGET_HOST, &xhci->dba->doorbell[0]);
316 /* Flush PCI posted writes */
317 xhci_readl(xhci, &xhci->dba->doorbell[0]);
318}
319
be88fe4f 320void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 321 unsigned int slot_id,
e9df17eb
SS
322 unsigned int ep_index,
323 unsigned int stream_id)
ae636747 324{
63a0d9ab
SS
325 struct xhci_virt_ep *ep;
326 unsigned int ep_state;
ae636747
SS
327 u32 field;
328 __u32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
329
63a0d9ab
SS
330 ep = &xhci->devs[slot_id]->eps[ep_index];
331 ep_state = ep->ep_state;
ae636747
SS
332 /* Don't ring the doorbell for this endpoint if there are pending
333 * cancellations because the we don't want to interrupt processing.
8df75f42
SS
334 * We don't want to restart any stream rings if there's a set dequeue
335 * pointer command pending because the device can choose to start any
336 * stream once the endpoint is on the HW schedule.
337 * FIXME - check all the stream rings for pending cancellations.
ae636747 338 */
678539cf 339 if (!(ep_state & EP_HALT_PENDING) && !(ep_state & SET_DEQ_PENDING)
63a0d9ab 340 && !(ep_state & EP_HALTED)) {
ae636747 341 field = xhci_readl(xhci, db_addr) & DB_MASK;
e9df17eb
SS
342 field |= EPI_TO_DB(ep_index) | STREAM_ID_TO_DB(stream_id);
343 xhci_writel(xhci, field, db_addr);
ae636747
SS
344 }
345}
346
e9df17eb
SS
347/* Ring the doorbell for any rings with pending URBs */
348static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
349 unsigned int slot_id,
350 unsigned int ep_index)
351{
352 unsigned int stream_id;
353 struct xhci_virt_ep *ep;
354
355 ep = &xhci->devs[slot_id]->eps[ep_index];
356
357 /* A ring has pending URBs if its TD list is not empty */
358 if (!(ep->ep_state & EP_HAS_STREAMS)) {
359 if (!(list_empty(&ep->ring->td_list)))
be88fe4f 360 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
361 return;
362 }
363
364 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
365 stream_id++) {
366 struct xhci_stream_info *stream_info = ep->stream_info;
367 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
368 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
369 stream_id);
e9df17eb
SS
370 }
371}
372
ae636747
SS
373/*
374 * Find the segment that trb is in. Start searching in start_seg.
375 * If we must move past a segment that has a link TRB with a toggle cycle state
376 * bit set, then we will toggle the value pointed at by cycle_state.
377 */
378static struct xhci_segment *find_trb_seg(
379 struct xhci_segment *start_seg,
380 union xhci_trb *trb, int *cycle_state)
381{
382 struct xhci_segment *cur_seg = start_seg;
383 struct xhci_generic_trb *generic_trb;
384
385 while (cur_seg->trbs > trb ||
386 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
387 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
54b5acf3
AX
388 if ((generic_trb->field[3] & TRB_TYPE_BITMASK) ==
389 TRB_TYPE(TRB_LINK) &&
ae636747
SS
390 (generic_trb->field[3] & LINK_TOGGLE))
391 *cycle_state = ~(*cycle_state) & 0x1;
392 cur_seg = cur_seg->next;
393 if (cur_seg == start_seg)
394 /* Looped over the entire list. Oops! */
326b4810 395 return NULL;
ae636747
SS
396 }
397 return cur_seg;
398}
399
021bff91
SS
400
401static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
402 unsigned int slot_id, unsigned int ep_index,
403 unsigned int stream_id)
404{
405 struct xhci_virt_ep *ep;
406
407 ep = &xhci->devs[slot_id]->eps[ep_index];
408 /* Common case: no streams */
409 if (!(ep->ep_state & EP_HAS_STREAMS))
410 return ep->ring;
411
412 if (stream_id == 0) {
413 xhci_warn(xhci,
414 "WARN: Slot ID %u, ep index %u has streams, "
415 "but URB has no stream ID.\n",
416 slot_id, ep_index);
417 return NULL;
418 }
419
420 if (stream_id < ep->stream_info->num_streams)
421 return ep->stream_info->stream_rings[stream_id];
422
423 xhci_warn(xhci,
424 "WARN: Slot ID %u, ep index %u has "
425 "stream IDs 1 to %u allocated, "
426 "but stream ID %u is requested.\n",
427 slot_id, ep_index,
428 ep->stream_info->num_streams - 1,
429 stream_id);
430 return NULL;
431}
432
433/* Get the right ring for the given URB.
434 * If the endpoint supports streams, boundary check the URB's stream ID.
435 * If the endpoint doesn't support streams, return the singular endpoint ring.
436 */
437static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
438 struct urb *urb)
439{
440 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
441 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
442}
443
ae636747
SS
444/*
445 * Move the xHC's endpoint ring dequeue pointer past cur_td.
446 * Record the new state of the xHC's endpoint ring dequeue segment,
447 * dequeue pointer, and new consumer cycle state in state.
448 * Update our internal representation of the ring's dequeue pointer.
449 *
450 * We do this in three jumps:
451 * - First we update our new ring state to be the same as when the xHC stopped.
452 * - Then we traverse the ring to find the segment that contains
453 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
454 * any link TRBs with the toggle cycle bit set.
455 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
456 * if we've moved it past a link TRB with the toggle cycle bit set.
457 */
c92bcfa7 458void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 459 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
460 unsigned int stream_id, struct xhci_td *cur_td,
461 struct xhci_dequeue_state *state)
ae636747
SS
462{
463 struct xhci_virt_device *dev = xhci->devs[slot_id];
e9df17eb 464 struct xhci_ring *ep_ring;
ae636747 465 struct xhci_generic_trb *trb;
d115b048 466 struct xhci_ep_ctx *ep_ctx;
c92bcfa7 467 dma_addr_t addr;
ae636747 468
e9df17eb
SS
469 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
470 ep_index, stream_id);
471 if (!ep_ring) {
472 xhci_warn(xhci, "WARN can't find new dequeue state "
473 "for invalid stream ID %u.\n",
474 stream_id);
475 return;
476 }
ae636747 477 state->new_cycle_state = 0;
c92bcfa7 478 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
ae636747 479 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
63a0d9ab 480 dev->eps[ep_index].stopped_trb,
ae636747
SS
481 &state->new_cycle_state);
482 if (!state->new_deq_seg)
483 BUG();
484 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
c92bcfa7 485 xhci_dbg(xhci, "Finding endpoint context\n");
d115b048
JY
486 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
487 state->new_cycle_state = 0x1 & ep_ctx->deq;
ae636747
SS
488
489 state->new_deq_ptr = cur_td->last_trb;
c92bcfa7 490 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
ae636747
SS
491 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
492 state->new_deq_ptr,
493 &state->new_cycle_state);
494 if (!state->new_deq_seg)
495 BUG();
496
497 trb = &state->new_deq_ptr->generic;
54b5acf3 498 if ((trb->field[3] & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK) &&
ae636747
SS
499 (trb->field[3] & LINK_TOGGLE))
500 state->new_cycle_state = ~(state->new_cycle_state) & 0x1;
501 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
502
503 /* Don't update the ring cycle state for the producer (us). */
c92bcfa7
SS
504 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
505 state->new_deq_seg);
506 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
507 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
508 (unsigned long long) addr);
509 xhci_dbg(xhci, "Setting dequeue pointer in internal ring state.\n");
ae636747
SS
510 ep_ring->dequeue = state->new_deq_ptr;
511 ep_ring->deq_seg = state->new_deq_seg;
512}
513
23e3be11 514static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
ae636747
SS
515 struct xhci_td *cur_td)
516{
517 struct xhci_segment *cur_seg;
518 union xhci_trb *cur_trb;
519
520 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
521 true;
522 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
523 if ((cur_trb->generic.field[3] & TRB_TYPE_BITMASK) ==
524 TRB_TYPE(TRB_LINK)) {
525 /* Unchain any chained Link TRBs, but
526 * leave the pointers intact.
527 */
528 cur_trb->generic.field[3] &= ~TRB_CHAIN;
529 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
700e2052
GKH
530 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
531 "in seg %p (0x%llx dma)\n",
532 cur_trb,
23e3be11 533 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
534 cur_seg,
535 (unsigned long long)cur_seg->dma);
ae636747
SS
536 } else {
537 cur_trb->generic.field[0] = 0;
538 cur_trb->generic.field[1] = 0;
539 cur_trb->generic.field[2] = 0;
540 /* Preserve only the cycle bit of this TRB */
541 cur_trb->generic.field[3] &= TRB_CYCLE;
542 cur_trb->generic.field[3] |= TRB_TYPE(TRB_TR_NOOP);
700e2052
GKH
543 xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
544 "in seg %p (0x%llx dma)\n",
545 cur_trb,
23e3be11 546 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
547 cur_seg,
548 (unsigned long long)cur_seg->dma);
ae636747
SS
549 }
550 if (cur_trb == cur_td->last_trb)
551 break;
552 }
553}
554
555static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
556 unsigned int ep_index, unsigned int stream_id,
557 struct xhci_segment *deq_seg,
ae636747
SS
558 union xhci_trb *deq_ptr, u32 cycle_state);
559
c92bcfa7 560void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab 561 unsigned int slot_id, unsigned int ep_index,
e9df17eb 562 unsigned int stream_id,
63a0d9ab 563 struct xhci_dequeue_state *deq_state)
c92bcfa7 564{
63a0d9ab
SS
565 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
566
c92bcfa7
SS
567 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
568 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
569 deq_state->new_deq_seg,
570 (unsigned long long)deq_state->new_deq_seg->dma,
571 deq_state->new_deq_ptr,
572 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
573 deq_state->new_cycle_state);
e9df17eb 574 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
c92bcfa7
SS
575 deq_state->new_deq_seg,
576 deq_state->new_deq_ptr,
577 (u32) deq_state->new_cycle_state);
578 /* Stop the TD queueing code from ringing the doorbell until
579 * this command completes. The HC won't set the dequeue pointer
580 * if the ring is running, and ringing the doorbell starts the
581 * ring running.
582 */
63a0d9ab 583 ep->ep_state |= SET_DEQ_PENDING;
c92bcfa7
SS
584}
585
6f5165cf
SS
586static inline void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
587 struct xhci_virt_ep *ep)
588{
589 ep->ep_state &= ~EP_HALT_PENDING;
590 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
591 * timer is running on another CPU, we don't decrement stop_cmds_pending
592 * (since we didn't successfully stop the watchdog timer).
593 */
594 if (del_timer(&ep->stop_cmd_timer))
595 ep->stop_cmds_pending--;
596}
597
598/* Must be called with xhci->lock held in interrupt context */
599static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
600 struct xhci_td *cur_td, int status, char *adjective)
601{
602 struct usb_hcd *hcd = xhci_to_hcd(xhci);
8e51adcc
AX
603 struct urb *urb;
604 struct urb_priv *urb_priv;
6f5165cf 605
8e51adcc
AX
606 urb = cur_td->urb;
607 urb_priv = urb->hcpriv;
608 urb_priv->td_cnt++;
6f5165cf 609
8e51adcc
AX
610 /* Only giveback urb when this is the last td in urb */
611 if (urb_priv->td_cnt == urb_priv->length) {
612 usb_hcd_unlink_urb_from_ep(hcd, urb);
613 xhci_dbg(xhci, "Giveback %s URB %p\n", adjective, urb);
614
615 spin_unlock(&xhci->lock);
616 usb_hcd_giveback_urb(hcd, urb, status);
617 xhci_urb_free_priv(xhci, urb_priv);
618 spin_lock(&xhci->lock);
619 xhci_dbg(xhci, "%s URB given back\n", adjective);
620 }
6f5165cf
SS
621}
622
ae636747
SS
623/*
624 * When we get a command completion for a Stop Endpoint Command, we need to
625 * unlink any cancelled TDs from the ring. There are two ways to do that:
626 *
627 * 1. If the HW was in the middle of processing the TD that needs to be
628 * cancelled, then we must move the ring's dequeue pointer past the last TRB
629 * in the TD with a Set Dequeue Pointer Command.
630 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
631 * bit cleared) so that the HW will skip over them.
632 */
633static void handle_stopped_endpoint(struct xhci_hcd *xhci,
be88fe4f 634 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747
SS
635{
636 unsigned int slot_id;
637 unsigned int ep_index;
be88fe4f 638 struct xhci_virt_device *virt_dev;
ae636747 639 struct xhci_ring *ep_ring;
63a0d9ab 640 struct xhci_virt_ep *ep;
ae636747 641 struct list_head *entry;
326b4810 642 struct xhci_td *cur_td = NULL;
ae636747
SS
643 struct xhci_td *last_unlinked_td;
644
c92bcfa7 645 struct xhci_dequeue_state deq_state;
ae636747 646
be88fe4f
AX
647 if (unlikely(TRB_TO_SUSPEND_PORT(
648 xhci->cmd_ring->dequeue->generic.field[3]))) {
649 slot_id = TRB_TO_SLOT_ID(
650 xhci->cmd_ring->dequeue->generic.field[3]);
651 virt_dev = xhci->devs[slot_id];
652 if (virt_dev)
653 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
654 event);
655 else
656 xhci_warn(xhci, "Stop endpoint command "
657 "completion for disabled slot %u\n",
658 slot_id);
659 return;
660 }
661
ae636747
SS
662 memset(&deq_state, 0, sizeof(deq_state));
663 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
664 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
63a0d9ab 665 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 666
678539cf 667 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 668 xhci_stop_watchdog_timer_in_irq(xhci, ep);
e9df17eb 669 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 670 return;
678539cf 671 }
ae636747
SS
672
673 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
674 * We have the xHCI lock, so nothing can modify this list until we drop
675 * it. We're also in the event handler, so we can't get re-interrupted
676 * if another Stop Endpoint command completes
677 */
63a0d9ab 678 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 679 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
700e2052
GKH
680 xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
681 cur_td->first_trb,
23e3be11 682 (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
683 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
684 if (!ep_ring) {
685 /* This shouldn't happen unless a driver is mucking
686 * with the stream ID after submission. This will
687 * leave the TD on the hardware ring, and the hardware
688 * will try to execute it, and may access a buffer
689 * that has already been freed. In the best case, the
690 * hardware will execute it, and the event handler will
691 * ignore the completion event for that TD, since it was
692 * removed from the td_list for that endpoint. In
693 * short, don't muck with the stream ID after
694 * submission.
695 */
696 xhci_warn(xhci, "WARN Cancelled URB %p "
697 "has invalid stream ID %u.\n",
698 cur_td->urb,
699 cur_td->urb->stream_id);
700 goto remove_finished_td;
701 }
ae636747
SS
702 /*
703 * If we stopped on the TD we need to cancel, then we have to
704 * move the xHC endpoint ring dequeue pointer past this TD.
705 */
63a0d9ab 706 if (cur_td == ep->stopped_td)
e9df17eb
SS
707 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
708 cur_td->urb->stream_id,
709 cur_td, &deq_state);
ae636747
SS
710 else
711 td_to_noop(xhci, ep_ring, cur_td);
e9df17eb 712remove_finished_td:
ae636747
SS
713 /*
714 * The event handler won't see a completion for this TD anymore,
715 * so remove it from the endpoint ring's TD list. Keep it in
716 * the cancelled TD list for URB completion later.
717 */
718 list_del(&cur_td->td_list);
ae636747
SS
719 }
720 last_unlinked_td = cur_td;
6f5165cf 721 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
722
723 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
724 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
63a0d9ab 725 xhci_queue_new_dequeue_state(xhci,
e9df17eb
SS
726 slot_id, ep_index,
727 ep->stopped_td->urb->stream_id,
728 &deq_state);
ac9d8fe7 729 xhci_ring_cmd_db(xhci);
ae636747 730 } else {
e9df17eb
SS
731 /* Otherwise ring the doorbell(s) to restart queued transfers */
732 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 733 }
1624ae1c
SS
734 ep->stopped_td = NULL;
735 ep->stopped_trb = NULL;
ae636747
SS
736
737 /*
738 * Drop the lock and complete the URBs in the cancelled TD list.
739 * New TDs to be cancelled might be added to the end of the list before
740 * we can complete all the URBs for the TDs we already unlinked.
741 * So stop when we've completed the URB for the last TD we unlinked.
742 */
743 do {
63a0d9ab 744 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747
SS
745 struct xhci_td, cancelled_td_list);
746 list_del(&cur_td->cancelled_td_list);
747
748 /* Clean up the cancelled URB */
ae636747
SS
749 /* Doesn't matter what we pass for status, since the core will
750 * just overwrite it (because the URB has been unlinked).
751 */
6f5165cf 752 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
ae636747 753
6f5165cf
SS
754 /* Stop processing the cancelled list if the watchdog timer is
755 * running.
756 */
757 if (xhci->xhc_state & XHCI_STATE_DYING)
758 return;
ae636747
SS
759 } while (cur_td != last_unlinked_td);
760
761 /* Return to the event handler with xhci->lock re-acquired */
762}
763
6f5165cf
SS
764/* Watchdog timer function for when a stop endpoint command fails to complete.
765 * In this case, we assume the host controller is broken or dying or dead. The
766 * host may still be completing some other events, so we have to be careful to
767 * let the event ring handler and the URB dequeueing/enqueueing functions know
768 * through xhci->state.
769 *
770 * The timer may also fire if the host takes a very long time to respond to the
771 * command, and the stop endpoint command completion handler cannot delete the
772 * timer before the timer function is called. Another endpoint cancellation may
773 * sneak in before the timer function can grab the lock, and that may queue
774 * another stop endpoint command and add the timer back. So we cannot use a
775 * simple flag to say whether there is a pending stop endpoint command for a
776 * particular endpoint.
777 *
778 * Instead we use a combination of that flag and a counter for the number of
779 * pending stop endpoint commands. If the timer is the tail end of the last
780 * stop endpoint command, and the endpoint's command is still pending, we assume
781 * the host is dying.
782 */
783void xhci_stop_endpoint_command_watchdog(unsigned long arg)
784{
785 struct xhci_hcd *xhci;
786 struct xhci_virt_ep *ep;
787 struct xhci_virt_ep *temp_ep;
788 struct xhci_ring *ring;
789 struct xhci_td *cur_td;
790 int ret, i, j;
791
792 ep = (struct xhci_virt_ep *) arg;
793 xhci = ep->xhci;
794
795 spin_lock(&xhci->lock);
796
797 ep->stop_cmds_pending--;
798 if (xhci->xhc_state & XHCI_STATE_DYING) {
799 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
800 "xHCI as DYING, exiting.\n");
801 spin_unlock(&xhci->lock);
802 return;
803 }
804 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
805 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
806 "exiting.\n");
807 spin_unlock(&xhci->lock);
808 return;
809 }
810
811 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
812 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
813 /* Oops, HC is dead or dying or at least not responding to the stop
814 * endpoint command.
815 */
816 xhci->xhc_state |= XHCI_STATE_DYING;
817 /* Disable interrupts from the host controller and start halting it */
818 xhci_quiesce(xhci);
819 spin_unlock(&xhci->lock);
820
821 ret = xhci_halt(xhci);
822
823 spin_lock(&xhci->lock);
824 if (ret < 0) {
825 /* This is bad; the host is not responding to commands and it's
826 * not allowing itself to be halted. At least interrupts are
827 * disabled, so we can set HC_STATE_HALT and notify the
828 * USB core. But if we call usb_hc_died(), it will attempt to
829 * disconnect all device drivers under this host. Those
830 * disconnect() methods will wait for all URBs to be unlinked,
831 * so we must complete them.
832 */
833 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
834 xhci_warn(xhci, "Completing active URBs anyway.\n");
835 /* We could turn all TDs on the rings to no-ops. This won't
836 * help if the host has cached part of the ring, and is slow if
837 * we want to preserve the cycle bit. Skip it and hope the host
838 * doesn't touch the memory.
839 */
840 }
841 for (i = 0; i < MAX_HC_SLOTS; i++) {
842 if (!xhci->devs[i])
843 continue;
844 for (j = 0; j < 31; j++) {
845 temp_ep = &xhci->devs[i]->eps[j];
846 ring = temp_ep->ring;
847 if (!ring)
848 continue;
849 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
850 "ep index %u\n", i, j);
851 while (!list_empty(&ring->td_list)) {
852 cur_td = list_first_entry(&ring->td_list,
853 struct xhci_td,
854 td_list);
855 list_del(&cur_td->td_list);
856 if (!list_empty(&cur_td->cancelled_td_list))
857 list_del(&cur_td->cancelled_td_list);
858 xhci_giveback_urb_in_irq(xhci, cur_td,
859 -ESHUTDOWN, "killed");
860 }
861 while (!list_empty(&temp_ep->cancelled_td_list)) {
862 cur_td = list_first_entry(
863 &temp_ep->cancelled_td_list,
864 struct xhci_td,
865 cancelled_td_list);
866 list_del(&cur_td->cancelled_td_list);
867 xhci_giveback_urb_in_irq(xhci, cur_td,
868 -ESHUTDOWN, "killed");
869 }
870 }
871 }
872 spin_unlock(&xhci->lock);
873 xhci_to_hcd(xhci)->state = HC_STATE_HALT;
874 xhci_dbg(xhci, "Calling usb_hc_died()\n");
875 usb_hc_died(xhci_to_hcd(xhci));
876 xhci_dbg(xhci, "xHCI host controller is dead.\n");
877}
878
ae636747
SS
879/*
880 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
881 * we need to clear the set deq pending flag in the endpoint ring state, so that
882 * the TD queueing code can ring the doorbell again. We also need to ring the
883 * endpoint doorbell to restart the ring, but only if there aren't more
884 * cancellations pending.
885 */
886static void handle_set_deq_completion(struct xhci_hcd *xhci,
887 struct xhci_event_cmd *event,
888 union xhci_trb *trb)
889{
890 unsigned int slot_id;
891 unsigned int ep_index;
e9df17eb 892 unsigned int stream_id;
ae636747
SS
893 struct xhci_ring *ep_ring;
894 struct xhci_virt_device *dev;
d115b048
JY
895 struct xhci_ep_ctx *ep_ctx;
896 struct xhci_slot_ctx *slot_ctx;
ae636747
SS
897
898 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
899 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
e9df17eb 900 stream_id = TRB_TO_STREAM_ID(trb->generic.field[2]);
ae636747 901 dev = xhci->devs[slot_id];
e9df17eb
SS
902
903 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
904 if (!ep_ring) {
905 xhci_warn(xhci, "WARN Set TR deq ptr command for "
906 "freed stream ID %u\n",
907 stream_id);
908 /* XXX: Harmless??? */
909 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
910 return;
911 }
912
d115b048
JY
913 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
914 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747
SS
915
916 if (GET_COMP_CODE(event->status) != COMP_SUCCESS) {
917 unsigned int ep_state;
918 unsigned int slot_state;
919
920 switch (GET_COMP_CODE(event->status)) {
921 case COMP_TRB_ERR:
922 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
923 "of stream ID configuration\n");
924 break;
925 case COMP_CTX_STATE:
926 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
927 "to incorrect slot or ep state.\n");
d115b048 928 ep_state = ep_ctx->ep_info;
ae636747 929 ep_state &= EP_STATE_MASK;
d115b048 930 slot_state = slot_ctx->dev_state;
ae636747
SS
931 slot_state = GET_SLOT_STATE(slot_state);
932 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
933 slot_state, ep_state);
934 break;
935 case COMP_EBADSLT:
936 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
937 "slot %u was not enabled.\n", slot_id);
938 break;
939 default:
940 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
941 "completion code of %u.\n",
942 GET_COMP_CODE(event->status));
943 break;
944 }
945 /* OK what do we do now? The endpoint state is hosed, and we
946 * should never get to this point if the synchronization between
947 * queueing, and endpoint state are correct. This might happen
948 * if the device gets disconnected after we've finished
949 * cancelling URBs, which might not be an error...
950 */
951 } else {
8e595a5d 952 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
d115b048 953 ep_ctx->deq);
ae636747
SS
954 }
955
63a0d9ab 956 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
e9df17eb
SS
957 /* Restart any rings with pending URBs */
958 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
959}
960
a1587d97
SS
961static void handle_reset_ep_completion(struct xhci_hcd *xhci,
962 struct xhci_event_cmd *event,
963 union xhci_trb *trb)
964{
965 int slot_id;
966 unsigned int ep_index;
967
968 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
969 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
970 /* This command will only fail if the endpoint wasn't halted,
971 * but we don't care.
972 */
973 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
974 (unsigned int) GET_COMP_CODE(event->status));
975
ac9d8fe7
SS
976 /* HW with the reset endpoint quirk needs to have a configure endpoint
977 * command complete before the endpoint can be used. Queue that here
978 * because the HW can't handle two commands being queued in a row.
979 */
980 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
981 xhci_dbg(xhci, "Queueing configure endpoint command\n");
982 xhci_queue_configure_endpoint(xhci,
913a8a34
SS
983 xhci->devs[slot_id]->in_ctx->dma, slot_id,
984 false);
ac9d8fe7
SS
985 xhci_ring_cmd_db(xhci);
986 } else {
e9df17eb 987 /* Clear our internal halted state and restart the ring(s) */
63a0d9ab 988 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
e9df17eb 989 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ac9d8fe7 990 }
a1587d97 991}
ae636747 992
a50c8aa9
SS
993/* Check to see if a command in the device's command queue matches this one.
994 * Signal the completion or free the command, and return 1. Return 0 if the
995 * completed command isn't at the head of the command list.
996 */
997static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
998 struct xhci_virt_device *virt_dev,
999 struct xhci_event_cmd *event)
1000{
1001 struct xhci_command *command;
1002
1003 if (list_empty(&virt_dev->cmd_list))
1004 return 0;
1005
1006 command = list_entry(virt_dev->cmd_list.next,
1007 struct xhci_command, cmd_list);
1008 if (xhci->cmd_ring->dequeue != command->command_trb)
1009 return 0;
1010
1011 command->status =
1012 GET_COMP_CODE(event->status);
1013 list_del(&command->cmd_list);
1014 if (command->completion)
1015 complete(command->completion);
1016 else
1017 xhci_free_command(xhci, command);
1018 return 1;
1019}
1020
7f84eef0
SS
1021static void handle_cmd_completion(struct xhci_hcd *xhci,
1022 struct xhci_event_cmd *event)
1023{
3ffbba95 1024 int slot_id = TRB_TO_SLOT_ID(event->flags);
7f84eef0
SS
1025 u64 cmd_dma;
1026 dma_addr_t cmd_dequeue_dma;
ac9d8fe7 1027 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 1028 struct xhci_virt_device *virt_dev;
ac9d8fe7
SS
1029 unsigned int ep_index;
1030 struct xhci_ring *ep_ring;
1031 unsigned int ep_state;
7f84eef0 1032
8e595a5d 1033 cmd_dma = event->cmd_trb;
23e3be11 1034 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
7f84eef0
SS
1035 xhci->cmd_ring->dequeue);
1036 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1037 if (cmd_dequeue_dma == 0) {
1038 xhci->error_bitmask |= 1 << 4;
1039 return;
1040 }
1041 /* Does the DMA address match our internal dequeue pointer address? */
1042 if (cmd_dma != (u64) cmd_dequeue_dma) {
1043 xhci->error_bitmask |= 1 << 5;
1044 return;
1045 }
1046 switch (xhci->cmd_ring->dequeue->generic.field[3] & TRB_TYPE_BITMASK) {
3ffbba95
SS
1047 case TRB_TYPE(TRB_ENABLE_SLOT):
1048 if (GET_COMP_CODE(event->status) == COMP_SUCCESS)
1049 xhci->slot_id = slot_id;
1050 else
1051 xhci->slot_id = 0;
1052 complete(&xhci->addr_dev);
1053 break;
1054 case TRB_TYPE(TRB_DISABLE_SLOT):
1055 if (xhci->devs[slot_id])
1056 xhci_free_virt_device(xhci, slot_id);
1057 break;
f94e0186 1058 case TRB_TYPE(TRB_CONFIG_EP):
913a8a34 1059 virt_dev = xhci->devs[slot_id];
a50c8aa9 1060 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
913a8a34 1061 break;
ac9d8fe7
SS
1062 /*
1063 * Configure endpoint commands can come from the USB core
1064 * configuration or alt setting changes, or because the HW
1065 * needed an extra configure endpoint command after a reset
8df75f42
SS
1066 * endpoint command or streams were being configured.
1067 * If the command was for a halted endpoint, the xHCI driver
1068 * is not waiting on the configure endpoint command.
ac9d8fe7
SS
1069 */
1070 ctrl_ctx = xhci_get_input_control_ctx(xhci,
913a8a34 1071 virt_dev->in_ctx);
ac9d8fe7
SS
1072 /* Input ctx add_flags are the endpoint index plus one */
1073 ep_index = xhci_last_valid_endpoint(ctrl_ctx->add_flags) - 1;
06df5729 1074 /* A usb_set_interface() call directly after clearing a halted
e9df17eb
SS
1075 * condition may race on this quirky hardware. Not worth
1076 * worrying about, since this is prototype hardware. Not sure
1077 * if this will work for streams, but streams support was
1078 * untested on this prototype.
06df5729 1079 */
ac9d8fe7 1080 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
06df5729
SS
1081 ep_index != (unsigned int) -1 &&
1082 ctrl_ctx->add_flags - SLOT_FLAG ==
1083 ctrl_ctx->drop_flags) {
1084 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1085 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1086 if (!(ep_state & EP_HALTED))
1087 goto bandwidth_change;
1088 xhci_dbg(xhci, "Completed config ep cmd - "
1089 "last ep index = %d, state = %d\n",
1090 ep_index, ep_state);
e9df17eb 1091 /* Clear internal halted state and restart ring(s) */
63a0d9ab 1092 xhci->devs[slot_id]->eps[ep_index].ep_state &=
ac9d8fe7 1093 ~EP_HALTED;
e9df17eb 1094 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
06df5729 1095 break;
ac9d8fe7 1096 }
06df5729
SS
1097bandwidth_change:
1098 xhci_dbg(xhci, "Completed config ep cmd\n");
1099 xhci->devs[slot_id]->cmd_status =
1100 GET_COMP_CODE(event->status);
1101 complete(&xhci->devs[slot_id]->cmd_completion);
f94e0186 1102 break;
2d3f1fac 1103 case TRB_TYPE(TRB_EVAL_CONTEXT):
ac1c1b7f
SS
1104 virt_dev = xhci->devs[slot_id];
1105 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1106 break;
2d3f1fac
SS
1107 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
1108 complete(&xhci->devs[slot_id]->cmd_completion);
1109 break;
3ffbba95
SS
1110 case TRB_TYPE(TRB_ADDR_DEV):
1111 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
1112 complete(&xhci->addr_dev);
1113 break;
ae636747 1114 case TRB_TYPE(TRB_STOP_RING):
be88fe4f 1115 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
ae636747
SS
1116 break;
1117 case TRB_TYPE(TRB_SET_DEQ):
1118 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1119 break;
7f84eef0
SS
1120 case TRB_TYPE(TRB_CMD_NOOP):
1121 ++xhci->noops_handled;
1122 break;
a1587d97
SS
1123 case TRB_TYPE(TRB_RESET_EP):
1124 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1125 break;
2a8f82c4
SS
1126 case TRB_TYPE(TRB_RESET_DEV):
1127 xhci_dbg(xhci, "Completed reset device command.\n");
1128 slot_id = TRB_TO_SLOT_ID(
1129 xhci->cmd_ring->dequeue->generic.field[3]);
1130 virt_dev = xhci->devs[slot_id];
1131 if (virt_dev)
1132 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1133 else
1134 xhci_warn(xhci, "Reset device command completion "
1135 "for disabled slot %u\n", slot_id);
1136 break;
0238634d
SS
1137 case TRB_TYPE(TRB_NEC_GET_FW):
1138 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1139 xhci->error_bitmask |= 1 << 6;
1140 break;
1141 }
1142 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
1143 NEC_FW_MAJOR(event->status),
1144 NEC_FW_MINOR(event->status));
1145 break;
7f84eef0
SS
1146 default:
1147 /* Skip over unknown commands on the event ring */
1148 xhci->error_bitmask |= 1 << 6;
1149 break;
1150 }
1151 inc_deq(xhci, xhci->cmd_ring, false);
1152}
1153
0238634d
SS
1154static void handle_vendor_event(struct xhci_hcd *xhci,
1155 union xhci_trb *event)
1156{
1157 u32 trb_type;
1158
1159 trb_type = TRB_FIELD_TO_TYPE(event->generic.field[3]);
1160 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1161 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1162 handle_cmd_completion(xhci, &event->event_cmd);
1163}
1164
0f2a7930
SS
1165static void handle_port_status(struct xhci_hcd *xhci,
1166 union xhci_trb *event)
1167{
1168 u32 port_id;
1169
1170 /* Port status change events always have a successful completion code */
1171 if (GET_COMP_CODE(event->generic.field[2]) != COMP_SUCCESS) {
1172 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1173 xhci->error_bitmask |= 1 << 8;
1174 }
1175 /* FIXME: core doesn't care about all port link state changes yet */
1176 port_id = GET_PORT_ID(event->generic.field[0]);
1177 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1178
1179 /* Update event ring dequeue pointer before dropping the lock */
1180 inc_deq(xhci, xhci->event_ring, true);
0f2a7930
SS
1181
1182 spin_unlock(&xhci->lock);
1183 /* Pass this up to the core */
1184 usb_hcd_poll_rh_status(xhci_to_hcd(xhci));
1185 spin_lock(&xhci->lock);
1186}
1187
d0e96f5a
SS
1188/*
1189 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1190 * at end_trb, which may be in another segment. If the suspect DMA address is a
1191 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1192 * returns 0.
1193 */
6648f29d 1194struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
d0e96f5a
SS
1195 union xhci_trb *start_trb,
1196 union xhci_trb *end_trb,
1197 dma_addr_t suspect_dma)
1198{
1199 dma_addr_t start_dma;
1200 dma_addr_t end_seg_dma;
1201 dma_addr_t end_trb_dma;
1202 struct xhci_segment *cur_seg;
1203
23e3be11 1204 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1205 cur_seg = start_seg;
1206
1207 do {
2fa88daa 1208 if (start_dma == 0)
326b4810 1209 return NULL;
ae636747 1210 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1211 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1212 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1213 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1214 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a
SS
1215
1216 if (end_trb_dma > 0) {
1217 /* The end TRB is in this segment, so suspect should be here */
1218 if (start_dma <= end_trb_dma) {
1219 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1220 return cur_seg;
1221 } else {
1222 /* Case for one segment with
1223 * a TD wrapped around to the top
1224 */
1225 if ((suspect_dma >= start_dma &&
1226 suspect_dma <= end_seg_dma) ||
1227 (suspect_dma >= cur_seg->dma &&
1228 suspect_dma <= end_trb_dma))
1229 return cur_seg;
1230 }
326b4810 1231 return NULL;
d0e96f5a
SS
1232 } else {
1233 /* Might still be somewhere in this segment */
1234 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1235 return cur_seg;
1236 }
1237 cur_seg = cur_seg->next;
23e3be11 1238 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1239 } while (cur_seg != start_seg);
d0e96f5a 1240
326b4810 1241 return NULL;
d0e96f5a
SS
1242}
1243
bcef3fd5
SS
1244static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1245 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1246 unsigned int stream_id,
bcef3fd5
SS
1247 struct xhci_td *td, union xhci_trb *event_trb)
1248{
1249 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1250 ep->ep_state |= EP_HALTED;
1251 ep->stopped_td = td;
1252 ep->stopped_trb = event_trb;
e9df17eb 1253 ep->stopped_stream = stream_id;
1624ae1c 1254
bcef3fd5
SS
1255 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1256 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1624ae1c
SS
1257
1258 ep->stopped_td = NULL;
1259 ep->stopped_trb = NULL;
5e5cf6fc 1260 ep->stopped_stream = 0;
1624ae1c 1261
bcef3fd5
SS
1262 xhci_ring_cmd_db(xhci);
1263}
1264
1265/* Check if an error has halted the endpoint ring. The class driver will
1266 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1267 * However, a babble and other errors also halt the endpoint ring, and the class
1268 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1269 * Ring Dequeue Pointer command manually.
1270 */
1271static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1272 struct xhci_ep_ctx *ep_ctx,
1273 unsigned int trb_comp_code)
1274{
1275 /* TRB completion codes that may require a manual halt cleanup */
1276 if (trb_comp_code == COMP_TX_ERR ||
1277 trb_comp_code == COMP_BABBLE ||
1278 trb_comp_code == COMP_SPLIT_ERR)
1279 /* The 0.96 spec says a babbling control endpoint
1280 * is not halted. The 0.96 spec says it is. Some HW
1281 * claims to be 0.95 compliant, but it halts the control
1282 * endpoint anyway. Check if a babble halted the
1283 * endpoint.
1284 */
1285 if ((ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_HALTED)
1286 return 1;
1287
1288 return 0;
1289}
1290
b45b5069
SS
1291int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1292{
1293 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1294 /* Vendor defined "informational" completion code,
1295 * treat as not-an-error.
1296 */
1297 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1298 trb_comp_code);
1299 xhci_dbg(xhci, "Treating code as success.\n");
1300 return 1;
1301 }
1302 return 0;
1303}
1304
4422da61
AX
1305/*
1306 * Finish the td processing, remove the td from td list;
1307 * Return 1 if the urb can be given back.
1308 */
1309static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1310 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1311 struct xhci_virt_ep *ep, int *status, bool skip)
1312{
1313 struct xhci_virt_device *xdev;
1314 struct xhci_ring *ep_ring;
1315 unsigned int slot_id;
1316 int ep_index;
1317 struct urb *urb = NULL;
1318 struct xhci_ep_ctx *ep_ctx;
1319 int ret = 0;
8e51adcc 1320 struct urb_priv *urb_priv;
4422da61
AX
1321 u32 trb_comp_code;
1322
1323 slot_id = TRB_TO_SLOT_ID(event->flags);
1324 xdev = xhci->devs[slot_id];
1325 ep_index = TRB_TO_EP_ID(event->flags) - 1;
1326 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1327 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1328 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1329
1330 if (skip)
1331 goto td_cleanup;
1332
1333 if (trb_comp_code == COMP_STOP_INVAL ||
1334 trb_comp_code == COMP_STOP) {
1335 /* The Endpoint Stop Command completion will take care of any
1336 * stopped TDs. A stopped TD may be restarted, so don't update
1337 * the ring dequeue pointer or take this TD off any lists yet.
1338 */
1339 ep->stopped_td = td;
1340 ep->stopped_trb = event_trb;
1341 return 0;
1342 } else {
1343 if (trb_comp_code == COMP_STALL) {
1344 /* The transfer is completed from the driver's
1345 * perspective, but we need to issue a set dequeue
1346 * command for this stalled endpoint to move the dequeue
1347 * pointer past the TD. We can't do that here because
1348 * the halt condition must be cleared first. Let the
1349 * USB class driver clear the stall later.
1350 */
1351 ep->stopped_td = td;
1352 ep->stopped_trb = event_trb;
1353 ep->stopped_stream = ep_ring->stream_id;
1354 } else if (xhci_requires_manual_halt_cleanup(xhci,
1355 ep_ctx, trb_comp_code)) {
1356 /* Other types of errors halt the endpoint, but the
1357 * class driver doesn't call usb_reset_endpoint() unless
1358 * the error is -EPIPE. Clear the halted status in the
1359 * xHCI hardware manually.
1360 */
1361 xhci_cleanup_halted_endpoint(xhci,
1362 slot_id, ep_index, ep_ring->stream_id,
1363 td, event_trb);
1364 } else {
1365 /* Update ring dequeue pointer */
1366 while (ep_ring->dequeue != td->last_trb)
1367 inc_deq(xhci, ep_ring, false);
1368 inc_deq(xhci, ep_ring, false);
1369 }
1370
1371td_cleanup:
1372 /* Clean up the endpoint's TD list */
1373 urb = td->urb;
8e51adcc 1374 urb_priv = urb->hcpriv;
4422da61
AX
1375
1376 /* Do one last check of the actual transfer length.
1377 * If the host controller said we transferred more data than
1378 * the buffer length, urb->actual_length will be a very big
1379 * number (since it's unsigned). Play it safe and say we didn't
1380 * transfer anything.
1381 */
1382 if (urb->actual_length > urb->transfer_buffer_length) {
1383 xhci_warn(xhci, "URB transfer length is wrong, "
1384 "xHC issue? req. len = %u, "
1385 "act. len = %u\n",
1386 urb->transfer_buffer_length,
1387 urb->actual_length);
1388 urb->actual_length = 0;
1389 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1390 *status = -EREMOTEIO;
1391 else
1392 *status = 0;
1393 }
1394 list_del(&td->td_list);
1395 /* Was this TD slated to be cancelled but completed anyway? */
1396 if (!list_empty(&td->cancelled_td_list))
1397 list_del(&td->cancelled_td_list);
1398
8e51adcc
AX
1399 urb_priv->td_cnt++;
1400 /* Giveback the urb when all the tds are completed */
1401 if (urb_priv->td_cnt == urb_priv->length)
1402 ret = 1;
4422da61
AX
1403 }
1404
1405 return ret;
1406}
1407
8af56be1
AX
1408/*
1409 * Process control tds, update urb status and actual_length.
1410 */
1411static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1412 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1413 struct xhci_virt_ep *ep, int *status)
1414{
1415 struct xhci_virt_device *xdev;
1416 struct xhci_ring *ep_ring;
1417 unsigned int slot_id;
1418 int ep_index;
1419 struct xhci_ep_ctx *ep_ctx;
1420 u32 trb_comp_code;
1421
1422 slot_id = TRB_TO_SLOT_ID(event->flags);
1423 xdev = xhci->devs[slot_id];
1424 ep_index = TRB_TO_EP_ID(event->flags) - 1;
1425 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1426 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1427 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1428
1429 xhci_debug_trb(xhci, xhci->event_ring->dequeue);
1430 switch (trb_comp_code) {
1431 case COMP_SUCCESS:
1432 if (event_trb == ep_ring->dequeue) {
1433 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1434 "without IOC set??\n");
1435 *status = -ESHUTDOWN;
1436 } else if (event_trb != td->last_trb) {
1437 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1438 "without IOC set??\n");
1439 *status = -ESHUTDOWN;
1440 } else {
1441 xhci_dbg(xhci, "Successful control transfer!\n");
1442 *status = 0;
1443 }
1444 break;
1445 case COMP_SHORT_TX:
1446 xhci_warn(xhci, "WARN: short transfer on control ep\n");
1447 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1448 *status = -EREMOTEIO;
1449 else
1450 *status = 0;
1451 break;
1452 default:
1453 if (!xhci_requires_manual_halt_cleanup(xhci,
1454 ep_ctx, trb_comp_code))
1455 break;
1456 xhci_dbg(xhci, "TRB error code %u, "
1457 "halted endpoint index = %u\n",
1458 trb_comp_code, ep_index);
1459 /* else fall through */
1460 case COMP_STALL:
1461 /* Did we transfer part of the data (middle) phase? */
1462 if (event_trb != ep_ring->dequeue &&
1463 event_trb != td->last_trb)
1464 td->urb->actual_length =
1465 td->urb->transfer_buffer_length
1466 - TRB_LEN(event->transfer_len);
1467 else
1468 td->urb->actual_length = 0;
1469
1470 xhci_cleanup_halted_endpoint(xhci,
1471 slot_id, ep_index, 0, td, event_trb);
1472 return finish_td(xhci, td, event_trb, event, ep, status, true);
1473 }
1474 /*
1475 * Did we transfer any data, despite the errors that might have
1476 * happened? I.e. did we get past the setup stage?
1477 */
1478 if (event_trb != ep_ring->dequeue) {
1479 /* The event was for the status stage */
1480 if (event_trb == td->last_trb) {
1481 if (td->urb->actual_length != 0) {
1482 /* Don't overwrite a previously set error code
1483 */
1484 if ((*status == -EINPROGRESS || *status == 0) &&
1485 (td->urb->transfer_flags
1486 & URB_SHORT_NOT_OK))
1487 /* Did we already see a short data
1488 * stage? */
1489 *status = -EREMOTEIO;
1490 } else {
1491 td->urb->actual_length =
1492 td->urb->transfer_buffer_length;
1493 }
1494 } else {
1495 /* Maybe the event was for the data stage? */
1496 if (trb_comp_code != COMP_STOP_INVAL) {
1497 /* We didn't stop on a link TRB in the middle */
1498 td->urb->actual_length =
1499 td->urb->transfer_buffer_length -
1500 TRB_LEN(event->transfer_len);
1501 xhci_dbg(xhci, "Waiting for status "
1502 "stage event\n");
1503 return 0;
1504 }
1505 }
1506 }
1507
1508 return finish_td(xhci, td, event_trb, event, ep, status, false);
1509}
1510
04e51901
AX
1511/*
1512 * Process isochronous tds, update urb packet status and actual_length.
1513 */
1514static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1515 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1516 struct xhci_virt_ep *ep, int *status)
1517{
1518 struct xhci_ring *ep_ring;
1519 struct urb_priv *urb_priv;
1520 int idx;
1521 int len = 0;
1522 int skip_td = 0;
1523 union xhci_trb *cur_trb;
1524 struct xhci_segment *cur_seg;
1525 u32 trb_comp_code;
1526
1527 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1528 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1529 urb_priv = td->urb->hcpriv;
1530 idx = urb_priv->td_cnt;
1531
1532 if (ep->skip) {
1533 /* The transfer is partly done */
1534 *status = -EXDEV;
1535 td->urb->iso_frame_desc[idx].status = -EXDEV;
1536 } else {
1537 /* handle completion code */
1538 switch (trb_comp_code) {
1539 case COMP_SUCCESS:
1540 td->urb->iso_frame_desc[idx].status = 0;
1541 xhci_dbg(xhci, "Successful isoc transfer!\n");
1542 break;
1543 case COMP_SHORT_TX:
1544 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1545 td->urb->iso_frame_desc[idx].status =
1546 -EREMOTEIO;
1547 else
1548 td->urb->iso_frame_desc[idx].status = 0;
1549 break;
1550 case COMP_BW_OVER:
1551 td->urb->iso_frame_desc[idx].status = -ECOMM;
1552 skip_td = 1;
1553 break;
1554 case COMP_BUFF_OVER:
1555 case COMP_BABBLE:
1556 td->urb->iso_frame_desc[idx].status = -EOVERFLOW;
1557 skip_td = 1;
1558 break;
1559 case COMP_STALL:
1560 td->urb->iso_frame_desc[idx].status = -EPROTO;
1561 skip_td = 1;
1562 break;
1563 case COMP_STOP:
1564 case COMP_STOP_INVAL:
1565 break;
1566 default:
1567 td->urb->iso_frame_desc[idx].status = -1;
1568 break;
1569 }
1570 }
1571
1572 /* calc actual length */
1573 if (ep->skip) {
1574 td->urb->iso_frame_desc[idx].actual_length = 0;
14184f9b
AX
1575 /* Update ring dequeue pointer */
1576 while (ep_ring->dequeue != td->last_trb)
1577 inc_deq(xhci, ep_ring, false);
1578 inc_deq(xhci, ep_ring, false);
04e51901
AX
1579 return finish_td(xhci, td, event_trb, event, ep, status, true);
1580 }
1581
1582 if (trb_comp_code == COMP_SUCCESS || skip_td == 1) {
1583 td->urb->iso_frame_desc[idx].actual_length =
1584 td->urb->iso_frame_desc[idx].length;
1585 td->urb->actual_length +=
1586 td->urb->iso_frame_desc[idx].length;
1587 } else {
1588 for (cur_trb = ep_ring->dequeue,
1589 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1590 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1591 if ((cur_trb->generic.field[3] &
1592 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
1593 (cur_trb->generic.field[3] &
1594 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
1595 len +=
1596 TRB_LEN(cur_trb->generic.field[2]);
1597 }
1598 len += TRB_LEN(cur_trb->generic.field[2]) -
1599 TRB_LEN(event->transfer_len);
1600
1601 if (trb_comp_code != COMP_STOP_INVAL) {
1602 td->urb->iso_frame_desc[idx].actual_length = len;
1603 td->urb->actual_length += len;
1604 }
1605 }
1606
1607 if ((idx == urb_priv->length - 1) && *status == -EINPROGRESS)
1608 *status = 0;
1609
1610 return finish_td(xhci, td, event_trb, event, ep, status, false);
1611}
1612
22405ed2
AX
1613/*
1614 * Process bulk and interrupt tds, update urb status and actual_length.
1615 */
1616static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1617 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1618 struct xhci_virt_ep *ep, int *status)
1619{
1620 struct xhci_ring *ep_ring;
1621 union xhci_trb *cur_trb;
1622 struct xhci_segment *cur_seg;
1623 u32 trb_comp_code;
1624
1625 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1626 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1627
1628 switch (trb_comp_code) {
1629 case COMP_SUCCESS:
1630 /* Double check that the HW transferred everything. */
1631 if (event_trb != td->last_trb) {
1632 xhci_warn(xhci, "WARN Successful completion "
1633 "on short TX\n");
1634 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1635 *status = -EREMOTEIO;
1636 else
1637 *status = 0;
1638 } else {
1639 if (usb_endpoint_xfer_bulk(&td->urb->ep->desc))
1640 xhci_dbg(xhci, "Successful bulk "
1641 "transfer!\n");
1642 else
1643 xhci_dbg(xhci, "Successful interrupt "
1644 "transfer!\n");
1645 *status = 0;
1646 }
1647 break;
1648 case COMP_SHORT_TX:
1649 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1650 *status = -EREMOTEIO;
1651 else
1652 *status = 0;
1653 break;
1654 default:
1655 /* Others already handled above */
1656 break;
1657 }
1658 dev_dbg(&td->urb->dev->dev,
1659 "ep %#x - asked for %d bytes, "
1660 "%d bytes untransferred\n",
1661 td->urb->ep->desc.bEndpointAddress,
1662 td->urb->transfer_buffer_length,
1663 TRB_LEN(event->transfer_len));
1664 /* Fast path - was this the last TRB in the TD for this URB? */
1665 if (event_trb == td->last_trb) {
1666 if (TRB_LEN(event->transfer_len) != 0) {
1667 td->urb->actual_length =
1668 td->urb->transfer_buffer_length -
1669 TRB_LEN(event->transfer_len);
1670 if (td->urb->transfer_buffer_length <
1671 td->urb->actual_length) {
1672 xhci_warn(xhci, "HC gave bad length "
1673 "of %d bytes left\n",
1674 TRB_LEN(event->transfer_len));
1675 td->urb->actual_length = 0;
1676 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1677 *status = -EREMOTEIO;
1678 else
1679 *status = 0;
1680 }
1681 /* Don't overwrite a previously set error code */
1682 if (*status == -EINPROGRESS) {
1683 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1684 *status = -EREMOTEIO;
1685 else
1686 *status = 0;
1687 }
1688 } else {
1689 td->urb->actual_length =
1690 td->urb->transfer_buffer_length;
1691 /* Ignore a short packet completion if the
1692 * untransferred length was zero.
1693 */
1694 if (*status == -EREMOTEIO)
1695 *status = 0;
1696 }
1697 } else {
1698 /* Slow path - walk the list, starting from the dequeue
1699 * pointer, to get the actual length transferred.
1700 */
1701 td->urb->actual_length = 0;
1702 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1703 cur_trb != event_trb;
1704 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1705 if ((cur_trb->generic.field[3] &
1706 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
1707 (cur_trb->generic.field[3] &
1708 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
1709 td->urb->actual_length +=
1710 TRB_LEN(cur_trb->generic.field[2]);
1711 }
1712 /* If the ring didn't stop on a Link or No-op TRB, add
1713 * in the actual bytes transferred from the Normal TRB
1714 */
1715 if (trb_comp_code != COMP_STOP_INVAL)
1716 td->urb->actual_length +=
1717 TRB_LEN(cur_trb->generic.field[2]) -
1718 TRB_LEN(event->transfer_len);
1719 }
1720
1721 return finish_td(xhci, td, event_trb, event, ep, status, false);
1722}
1723
d0e96f5a
SS
1724/*
1725 * If this function returns an error condition, it means it got a Transfer
1726 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1727 * At this point, the host controller is probably hosed and should be reset.
1728 */
1729static int handle_tx_event(struct xhci_hcd *xhci,
1730 struct xhci_transfer_event *event)
1731{
1732 struct xhci_virt_device *xdev;
63a0d9ab 1733 struct xhci_virt_ep *ep;
d0e96f5a 1734 struct xhci_ring *ep_ring;
82d1009f 1735 unsigned int slot_id;
d0e96f5a 1736 int ep_index;
326b4810 1737 struct xhci_td *td = NULL;
d0e96f5a
SS
1738 dma_addr_t event_dma;
1739 struct xhci_segment *event_seg;
1740 union xhci_trb *event_trb;
326b4810 1741 struct urb *urb = NULL;
d0e96f5a 1742 int status = -EINPROGRESS;
8e51adcc 1743 struct urb_priv *urb_priv;
d115b048 1744 struct xhci_ep_ctx *ep_ctx;
66d1eebc 1745 u32 trb_comp_code;
4422da61 1746 int ret = 0;
d0e96f5a 1747
82d1009f
SS
1748 slot_id = TRB_TO_SLOT_ID(event->flags);
1749 xdev = xhci->devs[slot_id];
d0e96f5a
SS
1750 if (!xdev) {
1751 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
1752 return -ENODEV;
1753 }
1754
1755 /* Endpoint ID is 1 based, our index is zero based */
1756 ep_index = TRB_TO_EP_ID(event->flags) - 1;
66e49d87 1757 xhci_dbg(xhci, "%s - ep index = %d\n", __func__, ep_index);
63a0d9ab 1758 ep = &xdev->eps[ep_index];
e9df17eb 1759 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
d115b048 1760 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4
AX
1761 if (!ep_ring ||
1762 (ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED) {
e9df17eb
SS
1763 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
1764 "or incorrect stream ring\n");
d0e96f5a
SS
1765 return -ENODEV;
1766 }
1767
8e595a5d 1768 event_dma = event->buffer;
66d1eebc 1769 trb_comp_code = GET_COMP_CODE(event->transfer_len);
986a92d4 1770 /* Look for common error cases */
66d1eebc 1771 switch (trb_comp_code) {
b10de142
SS
1772 /* Skip codes that require special handling depending on
1773 * transfer type
1774 */
1775 case COMP_SUCCESS:
1776 case COMP_SHORT_TX:
1777 break;
ae636747
SS
1778 case COMP_STOP:
1779 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
1780 break;
1781 case COMP_STOP_INVAL:
1782 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
1783 break;
b10de142
SS
1784 case COMP_STALL:
1785 xhci_warn(xhci, "WARN: Stalled endpoint\n");
63a0d9ab 1786 ep->ep_state |= EP_HALTED;
b10de142
SS
1787 status = -EPIPE;
1788 break;
1789 case COMP_TRB_ERR:
1790 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
1791 status = -EILSEQ;
1792 break;
ec74e403 1793 case COMP_SPLIT_ERR:
b10de142
SS
1794 case COMP_TX_ERR:
1795 xhci_warn(xhci, "WARN: transfer error on endpoint\n");
1796 status = -EPROTO;
1797 break;
4a73143c
SS
1798 case COMP_BABBLE:
1799 xhci_warn(xhci, "WARN: babble error on endpoint\n");
1800 status = -EOVERFLOW;
1801 break;
b10de142
SS
1802 case COMP_DB_ERR:
1803 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
1804 status = -ENOSR;
1805 break;
986a92d4
AX
1806 case COMP_BW_OVER:
1807 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
1808 break;
1809 case COMP_BUFF_OVER:
1810 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
1811 break;
1812 case COMP_UNDERRUN:
1813 /*
1814 * When the Isoch ring is empty, the xHC will generate
1815 * a Ring Overrun Event for IN Isoch endpoint or Ring
1816 * Underrun Event for OUT Isoch endpoint.
1817 */
1818 xhci_dbg(xhci, "underrun event on endpoint\n");
1819 if (!list_empty(&ep_ring->td_list))
1820 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
1821 "still with TDs queued?\n",
1822 TRB_TO_SLOT_ID(event->flags), ep_index);
1823 goto cleanup;
1824 case COMP_OVERRUN:
1825 xhci_dbg(xhci, "overrun event on endpoint\n");
1826 if (!list_empty(&ep_ring->td_list))
1827 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
1828 "still with TDs queued?\n",
1829 TRB_TO_SLOT_ID(event->flags), ep_index);
1830 goto cleanup;
d18240db
AX
1831 case COMP_MISSED_INT:
1832 /*
1833 * When encounter missed service error, one or more isoc tds
1834 * may be missed by xHC.
1835 * Set skip flag of the ep_ring; Complete the missed tds as
1836 * short transfer when process the ep_ring next time.
1837 */
1838 ep->skip = true;
1839 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
1840 goto cleanup;
b10de142 1841 default:
b45b5069 1842 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
1843 status = 0;
1844 break;
1845 }
986a92d4
AX
1846 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
1847 "busted\n");
1848 goto cleanup;
1849 }
1850
d18240db
AX
1851 do {
1852 /* This TRB should be in the TD at the head of this ring's
1853 * TD list.
1854 */
1855 if (list_empty(&ep_ring->td_list)) {
1856 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
1857 "with no TDs queued?\n",
1858 TRB_TO_SLOT_ID(event->flags), ep_index);
1859 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
1860 (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
1861 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
1862 if (ep->skip) {
1863 ep->skip = false;
1864 xhci_dbg(xhci, "td_list is empty while skip "
1865 "flag set. Clear skip flag.\n");
1866 }
1867 ret = 0;
1868 goto cleanup;
1869 }
986a92d4 1870
d18240db
AX
1871 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
1872 /* Is this a TRB in the currently executing TD? */
1873 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
1874 td->last_trb, event_dma);
1875 if (event_seg && ep->skip) {
1876 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
1877 ep->skip = false;
1878 }
1879 if (!event_seg &&
1880 (!ep->skip || !usb_endpoint_xfer_isoc(&td->urb->ep->desc))) {
1881 /* HC is busted, give up! */
1882 xhci_err(xhci, "ERROR Transfer event TRB DMA ptr not "
1883 "part of current TD\n");
1884 return -ESHUTDOWN;
1885 }
678539cf 1886
d18240db
AX
1887 if (event_seg) {
1888 event_trb = &event_seg->trbs[(event_dma -
1889 event_seg->dma) / sizeof(*event_trb)];
1890 /*
1891 * No-op TRB should not trigger interrupts.
1892 * If event_trb is a no-op TRB, it means the
1893 * corresponding TD has been cancelled. Just ignore
1894 * the TD.
1895 */
1896 if ((event_trb->generic.field[3] & TRB_TYPE_BITMASK)
1897 == TRB_TYPE(TRB_TR_NOOP)) {
1898 xhci_dbg(xhci, "event_trb is a no-op TRB. "
1899 "Skip it\n");
1900 goto cleanup;
1901 }
1902 }
4422da61 1903
d18240db
AX
1904 /* Now update the urb's actual_length and give back to
1905 * the core
82d1009f 1906 */
d18240db
AX
1907 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
1908 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
1909 &status);
04e51901
AX
1910 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
1911 ret = process_isoc_td(xhci, td, event_trb, event, ep,
1912 &status);
d18240db
AX
1913 else
1914 ret = process_bulk_intr_td(xhci, td, event_trb, event,
1915 ep, &status);
1916
1917cleanup:
1918 /*
1919 * Do not update event ring dequeue pointer if ep->skip is set.
1920 * Will roll back to continue process missed tds.
1921 */
1922 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
1923 inc_deq(xhci, xhci->event_ring, true);
d18240db
AX
1924 }
1925
1926 if (ret) {
1927 urb = td->urb;
8e51adcc 1928 urb_priv = urb->hcpriv;
d18240db
AX
1929 /* Leave the TD around for the reset endpoint function
1930 * to use(but only if it's not a control endpoint,
1931 * since we already queued the Set TR dequeue pointer
1932 * command for stalled control endpoints).
1933 */
1934 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
1935 (trb_comp_code != COMP_STALL &&
1936 trb_comp_code != COMP_BABBLE))
8e51adcc 1937 xhci_urb_free_priv(xhci, urb_priv);
d18240db
AX
1938
1939 usb_hcd_unlink_urb_from_ep(xhci_to_hcd(xhci), urb);
1940 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1941 "status = %d\n",
1942 urb, urb->actual_length, status);
1943 spin_unlock(&xhci->lock);
1944 usb_hcd_giveback_urb(xhci_to_hcd(xhci), urb, status);
1945 spin_lock(&xhci->lock);
1946 }
1947
1948 /*
1949 * If ep->skip is set, it means there are missed tds on the
1950 * endpoint ring need to take care of.
1951 * Process them as short transfer until reach the td pointed by
1952 * the event.
1953 */
1954 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
1955
d0e96f5a
SS
1956 return 0;
1957}
1958
0f2a7930
SS
1959/*
1960 * This function handles all OS-owned events on the event ring. It may drop
1961 * xhci->lock between event processing (e.g. to pass up port status changes).
1962 */
d6d98a4d 1963static void xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
1964{
1965 union xhci_trb *event;
0f2a7930 1966 int update_ptrs = 1;
d0e96f5a 1967 int ret;
7f84eef0 1968
66e49d87 1969 xhci_dbg(xhci, "In %s\n", __func__);
7f84eef0
SS
1970 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
1971 xhci->error_bitmask |= 1 << 1;
1972 return;
1973 }
1974
1975 event = xhci->event_ring->dequeue;
1976 /* Does the HC or OS own the TRB? */
1977 if ((event->event_cmd.flags & TRB_CYCLE) !=
1978 xhci->event_ring->cycle_state) {
1979 xhci->error_bitmask |= 1 << 2;
1980 return;
1981 }
66e49d87 1982 xhci_dbg(xhci, "%s - OS owns TRB\n", __func__);
7f84eef0 1983
0f2a7930 1984 /* FIXME: Handle more event types. */
7f84eef0
SS
1985 switch ((event->event_cmd.flags & TRB_TYPE_BITMASK)) {
1986 case TRB_TYPE(TRB_COMPLETION):
66e49d87 1987 xhci_dbg(xhci, "%s - calling handle_cmd_completion\n", __func__);
7f84eef0 1988 handle_cmd_completion(xhci, &event->event_cmd);
66e49d87 1989 xhci_dbg(xhci, "%s - returned from handle_cmd_completion\n", __func__);
7f84eef0 1990 break;
0f2a7930 1991 case TRB_TYPE(TRB_PORT_STATUS):
66e49d87 1992 xhci_dbg(xhci, "%s - calling handle_port_status\n", __func__);
0f2a7930 1993 handle_port_status(xhci, event);
66e49d87 1994 xhci_dbg(xhci, "%s - returned from handle_port_status\n", __func__);
0f2a7930
SS
1995 update_ptrs = 0;
1996 break;
d0e96f5a 1997 case TRB_TYPE(TRB_TRANSFER):
66e49d87 1998 xhci_dbg(xhci, "%s - calling handle_tx_event\n", __func__);
d0e96f5a 1999 ret = handle_tx_event(xhci, &event->trans_event);
66e49d87 2000 xhci_dbg(xhci, "%s - returned from handle_tx_event\n", __func__);
d0e96f5a
SS
2001 if (ret < 0)
2002 xhci->error_bitmask |= 1 << 9;
2003 else
2004 update_ptrs = 0;
2005 break;
7f84eef0 2006 default:
0238634d
SS
2007 if ((event->event_cmd.flags & TRB_TYPE_BITMASK) >= TRB_TYPE(48))
2008 handle_vendor_event(xhci, event);
2009 else
2010 xhci->error_bitmask |= 1 << 3;
7f84eef0 2011 }
6f5165cf
SS
2012 /* Any of the above functions may drop and re-acquire the lock, so check
2013 * to make sure a watchdog timer didn't mark the host as non-responsive.
2014 */
2015 if (xhci->xhc_state & XHCI_STATE_DYING) {
2016 xhci_dbg(xhci, "xHCI host dying, returning from "
2017 "event handler.\n");
2018 return;
2019 }
7f84eef0 2020
c06d68b8
SS
2021 if (update_ptrs)
2022 /* Update SW event ring dequeue pointer */
0f2a7930 2023 inc_deq(xhci, xhci->event_ring, true);
c06d68b8 2024
7f84eef0 2025 /* Are there more items on the event ring? */
b7258a4a 2026 xhci_handle_event(xhci);
7f84eef0 2027}
9032cd52
SS
2028
2029/*
2030 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2031 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2032 * indicators of an event TRB error, but we check the status *first* to be safe.
2033 */
2034irqreturn_t xhci_irq(struct usb_hcd *hcd)
2035{
2036 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2037 u32 status;
9032cd52 2038 union xhci_trb *trb;
bda53145 2039 u64 temp_64;
c06d68b8
SS
2040 union xhci_trb *event_ring_deq;
2041 dma_addr_t deq;
9032cd52
SS
2042
2043 spin_lock(&xhci->lock);
2044 trb = xhci->event_ring->dequeue;
2045 /* Check if the xHC generated the interrupt, or the irq is shared */
27e0dd4d 2046 status = xhci_readl(xhci, &xhci->op_regs->status);
c21599a3 2047 if (status == 0xffffffff)
9032cd52
SS
2048 goto hw_died;
2049
c21599a3 2050 if (!(status & STS_EINT)) {
9032cd52
SS
2051 spin_unlock(&xhci->lock);
2052 xhci_warn(xhci, "Spurious interrupt.\n");
2053 return IRQ_NONE;
2054 }
27e0dd4d 2055 xhci_dbg(xhci, "op reg status = %08x\n", status);
9032cd52
SS
2056 xhci_dbg(xhci, "Event ring dequeue ptr:\n");
2057 xhci_dbg(xhci, "@%llx %08x %08x %08x %08x\n",
2058 (unsigned long long)
2059 xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, trb),
2060 lower_32_bits(trb->link.segment_ptr),
2061 upper_32_bits(trb->link.segment_ptr),
2062 (unsigned int) trb->link.intr_target,
2063 (unsigned int) trb->link.control);
2064
27e0dd4d 2065 if (status & STS_FATAL) {
9032cd52
SS
2066 xhci_warn(xhci, "WARNING: Host System Error\n");
2067 xhci_halt(xhci);
2068hw_died:
2069 xhci_to_hcd(xhci)->state = HC_STATE_HALT;
2070 spin_unlock(&xhci->lock);
2071 return -ESHUTDOWN;
2072 }
2073
bda53145
SS
2074 /*
2075 * Clear the op reg interrupt status first,
2076 * so we can receive interrupts from other MSI-X interrupters.
2077 * Write 1 to clear the interrupt status.
2078 */
27e0dd4d
SS
2079 status |= STS_EINT;
2080 xhci_writel(xhci, status, &xhci->op_regs->status);
bda53145
SS
2081 /* FIXME when MSI-X is supported and there are multiple vectors */
2082 /* Clear the MSI-X event interrupt status */
2083
c21599a3
SS
2084 if (hcd->irq != -1) {
2085 u32 irq_pending;
2086 /* Acknowledge the PCI interrupt */
2087 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2088 irq_pending |= 0x3;
2089 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2090 }
bda53145 2091
c06d68b8 2092 if (xhci->xhc_state & XHCI_STATE_DYING) {
bda53145
SS
2093 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2094 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2095 /* Clear the event handler busy flag (RW1C);
2096 * the event ring should be empty.
bda53145 2097 */
c06d68b8
SS
2098 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2099 xhci_write_64(xhci, temp_64 | ERST_EHB,
2100 &xhci->ir_set->erst_dequeue);
2101 spin_unlock(&xhci->lock);
2102
2103 return IRQ_HANDLED;
2104 }
2105
2106 event_ring_deq = xhci->event_ring->dequeue;
2107 /* FIXME this should be a delayed service routine
2108 * that clears the EHB.
2109 */
2110 xhci_handle_event(xhci);
bda53145 2111
bda53145 2112 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2113 /* If necessary, update the HW's version of the event ring deq ptr. */
2114 if (event_ring_deq != xhci->event_ring->dequeue) {
2115 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2116 xhci->event_ring->dequeue);
2117 if (deq == 0)
2118 xhci_warn(xhci, "WARN something wrong with SW event "
2119 "ring dequeue ptr.\n");
2120 /* Update HC event ring dequeue pointer */
2121 temp_64 &= ERST_PTR_MASK;
2122 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2123 }
2124
2125 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2126 temp_64 |= ERST_EHB;
2127 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2128
9032cd52
SS
2129 spin_unlock(&xhci->lock);
2130
2131 return IRQ_HANDLED;
2132}
2133
2134irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2135{
2136 irqreturn_t ret;
2137
2138 set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
2139
2140 ret = xhci_irq(hcd);
2141
2142 return ret;
2143}
7f84eef0 2144
d0e96f5a
SS
2145/**** Endpoint Ring Operations ****/
2146
7f84eef0
SS
2147/*
2148 * Generic function for queueing a TRB on a ring.
2149 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2150 *
2151 * @more_trbs_coming: Will you enqueue more TRBs before calling
2152 * prepare_transfer()?
7f84eef0
SS
2153 */
2154static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
6cc30d85 2155 bool consumer, bool more_trbs_coming,
7f84eef0
SS
2156 u32 field1, u32 field2, u32 field3, u32 field4)
2157{
2158 struct xhci_generic_trb *trb;
2159
2160 trb = &ring->enqueue->generic;
2161 trb->field[0] = field1;
2162 trb->field[1] = field2;
2163 trb->field[2] = field3;
2164 trb->field[3] = field4;
6cc30d85 2165 inc_enq(xhci, ring, consumer, more_trbs_coming);
7f84eef0
SS
2166}
2167
d0e96f5a
SS
2168/*
2169 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2170 * FIXME allocate segments if the ring is full.
2171 */
2172static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2173 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2174{
2175 /* Make sure the endpoint has been added to xHC schedule */
2176 xhci_dbg(xhci, "Endpoint state = 0x%x\n", ep_state);
2177 switch (ep_state) {
2178 case EP_STATE_DISABLED:
2179 /*
2180 * USB core changed config/interfaces without notifying us,
2181 * or hardware is reporting the wrong state.
2182 */
2183 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2184 return -ENOENT;
d0e96f5a 2185 case EP_STATE_ERROR:
c92bcfa7 2186 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2187 /* FIXME event handling code for error needs to clear it */
2188 /* XXX not sure if this should be -ENOENT or not */
2189 return -EINVAL;
c92bcfa7
SS
2190 case EP_STATE_HALTED:
2191 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2192 case EP_STATE_STOPPED:
2193 case EP_STATE_RUNNING:
2194 break;
2195 default:
2196 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2197 /*
2198 * FIXME issue Configure Endpoint command to try to get the HC
2199 * back into a known state.
2200 */
2201 return -EINVAL;
2202 }
2203 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
2204 /* FIXME allocate more room */
2205 xhci_err(xhci, "ERROR no room on ep ring\n");
2206 return -ENOMEM;
2207 }
6c12db90
JY
2208
2209 if (enqueue_is_link_trb(ep_ring)) {
2210 struct xhci_ring *ring = ep_ring;
2211 union xhci_trb *next;
6c12db90
JY
2212
2213 xhci_dbg(xhci, "prepare_ring: pointing to link trb\n");
2214 next = ring->enqueue;
2215
2216 while (last_trb(xhci, ring, ring->enq_seg, next)) {
2217
2218 /* If we're not dealing with 0.95 hardware,
2219 * clear the chain bit.
2220 */
2221 if (!xhci_link_trb_quirk(xhci))
2222 next->link.control &= ~TRB_CHAIN;
2223 else
2224 next->link.control |= TRB_CHAIN;
2225
2226 wmb();
2227 next->link.control ^= (u32) TRB_CYCLE;
2228
2229 /* Toggle the cycle bit after the last ring segment. */
2230 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2231 ring->cycle_state = (ring->cycle_state ? 0 : 1);
2232 if (!in_interrupt()) {
2233 xhci_dbg(xhci, "queue_trb: Toggle cycle "
2234 "state for ring %p = %i\n",
2235 ring, (unsigned int)ring->cycle_state);
2236 }
2237 }
2238 ring->enq_seg = ring->enq_seg->next;
2239 ring->enqueue = ring->enq_seg->trbs;
2240 next = ring->enqueue;
2241 }
2242 }
2243
d0e96f5a
SS
2244 return 0;
2245}
2246
23e3be11 2247static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2248 struct xhci_virt_device *xdev,
2249 unsigned int ep_index,
e9df17eb 2250 unsigned int stream_id,
d0e96f5a
SS
2251 unsigned int num_trbs,
2252 struct urb *urb,
8e51adcc 2253 unsigned int td_index,
d0e96f5a
SS
2254 gfp_t mem_flags)
2255{
2256 int ret;
8e51adcc
AX
2257 struct urb_priv *urb_priv;
2258 struct xhci_td *td;
e9df17eb 2259 struct xhci_ring *ep_ring;
d115b048 2260 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2261
2262 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2263 if (!ep_ring) {
2264 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2265 stream_id);
2266 return -EINVAL;
2267 }
2268
2269 ret = prepare_ring(xhci, ep_ring,
d115b048 2270 ep_ctx->ep_info & EP_STATE_MASK,
d0e96f5a
SS
2271 num_trbs, mem_flags);
2272 if (ret)
2273 return ret;
d0e96f5a 2274
8e51adcc
AX
2275 urb_priv = urb->hcpriv;
2276 td = urb_priv->td[td_index];
2277
2278 INIT_LIST_HEAD(&td->td_list);
2279 INIT_LIST_HEAD(&td->cancelled_td_list);
2280
2281 if (td_index == 0) {
2282 ret = usb_hcd_link_urb_to_ep(xhci_to_hcd(xhci), urb);
2283 if (unlikely(ret)) {
2284 xhci_urb_free_priv(xhci, urb_priv);
2285 urb->hcpriv = NULL;
2286 return ret;
2287 }
d0e96f5a
SS
2288 }
2289
8e51adcc 2290 td->urb = urb;
d0e96f5a 2291 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2292 list_add_tail(&td->td_list, &ep_ring->td_list);
2293 td->start_seg = ep_ring->enq_seg;
2294 td->first_trb = ep_ring->enqueue;
2295
2296 urb_priv->td[td_index] = td;
d0e96f5a
SS
2297
2298 return 0;
2299}
2300
23e3be11 2301static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
2302{
2303 int num_sgs, num_trbs, running_total, temp, i;
2304 struct scatterlist *sg;
2305
2306 sg = NULL;
2307 num_sgs = urb->num_sgs;
2308 temp = urb->transfer_buffer_length;
2309
2310 xhci_dbg(xhci, "count sg list trbs: \n");
2311 num_trbs = 0;
910f8d0c 2312 for_each_sg(urb->sg, sg, num_sgs, i) {
8a96c052
SS
2313 unsigned int previous_total_trbs = num_trbs;
2314 unsigned int len = sg_dma_len(sg);
2315
2316 /* Scatter gather list entries may cross 64KB boundaries */
2317 running_total = TRB_MAX_BUFF_SIZE -
2318 (sg_dma_address(sg) & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2319 if (running_total != 0)
2320 num_trbs++;
2321
2322 /* How many more 64KB chunks to transfer, how many more TRBs? */
2323 while (running_total < sg_dma_len(sg)) {
2324 num_trbs++;
2325 running_total += TRB_MAX_BUFF_SIZE;
2326 }
700e2052
GKH
2327 xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
2328 i, (unsigned long long)sg_dma_address(sg),
2329 len, len, num_trbs - previous_total_trbs);
8a96c052
SS
2330
2331 len = min_t(int, len, temp);
2332 temp -= len;
2333 if (temp == 0)
2334 break;
2335 }
2336 xhci_dbg(xhci, "\n");
2337 if (!in_interrupt())
2338 dev_dbg(&urb->dev->dev, "ep %#x - urb len = %d, sglist used, num_trbs = %d\n",
2339 urb->ep->desc.bEndpointAddress,
2340 urb->transfer_buffer_length,
2341 num_trbs);
2342 return num_trbs;
2343}
2344
23e3be11 2345static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
2346{
2347 if (num_trbs != 0)
2348 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2349 "TRBs, %d left\n", __func__,
2350 urb->ep->desc.bEndpointAddress, num_trbs);
2351 if (running_total != urb->transfer_buffer_length)
2352 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2353 "queued %#x (%d), asked for %#x (%d)\n",
2354 __func__,
2355 urb->ep->desc.bEndpointAddress,
2356 running_total, running_total,
2357 urb->transfer_buffer_length,
2358 urb->transfer_buffer_length);
2359}
2360
23e3be11 2361static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 2362 unsigned int ep_index, unsigned int stream_id, int start_cycle,
8a96c052
SS
2363 struct xhci_generic_trb *start_trb, struct xhci_td *td)
2364{
8a96c052
SS
2365 /*
2366 * Pass all the TRBs to the hardware at once and make sure this write
2367 * isn't reordered.
2368 */
2369 wmb();
2370 start_trb->field[3] |= start_cycle;
be88fe4f 2371 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
2372}
2373
624defa1
SS
2374/*
2375 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2376 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2377 * (comprised of sg list entries) can take several service intervals to
2378 * transmit.
2379 */
2380int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2381 struct urb *urb, int slot_id, unsigned int ep_index)
2382{
2383 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2384 xhci->devs[slot_id]->out_ctx, ep_index);
2385 int xhci_interval;
2386 int ep_interval;
2387
2388 xhci_interval = EP_INTERVAL_TO_UFRAMES(ep_ctx->ep_info);
2389 ep_interval = urb->interval;
2390 /* Convert to microframes */
2391 if (urb->dev->speed == USB_SPEED_LOW ||
2392 urb->dev->speed == USB_SPEED_FULL)
2393 ep_interval *= 8;
2394 /* FIXME change this to a warning and a suggestion to use the new API
2395 * to set the polling interval (once the API is added).
2396 */
2397 if (xhci_interval != ep_interval) {
2398 if (!printk_ratelimit())
2399 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2400 " (%d microframe%s) than xHCI "
2401 "(%d microframe%s)\n",
2402 ep_interval,
2403 ep_interval == 1 ? "" : "s",
2404 xhci_interval,
2405 xhci_interval == 1 ? "" : "s");
2406 urb->interval = xhci_interval;
2407 /* Convert back to frames for LS/FS devices */
2408 if (urb->dev->speed == USB_SPEED_LOW ||
2409 urb->dev->speed == USB_SPEED_FULL)
2410 urb->interval /= 8;
2411 }
2412 return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
2413}
2414
04dd950d
SS
2415/*
2416 * The TD size is the number of bytes remaining in the TD (including this TRB),
2417 * right shifted by 10.
2418 * It must fit in bits 21:17, so it can't be bigger than 31.
2419 */
2420static u32 xhci_td_remainder(unsigned int remainder)
2421{
2422 u32 max = (1 << (21 - 17 + 1)) - 1;
2423
2424 if ((remainder >> 10) >= max)
2425 return max << 17;
2426 else
2427 return (remainder >> 10) << 17;
2428}
2429
23e3be11 2430static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
2431 struct urb *urb, int slot_id, unsigned int ep_index)
2432{
2433 struct xhci_ring *ep_ring;
2434 unsigned int num_trbs;
8e51adcc 2435 struct urb_priv *urb_priv;
8a96c052
SS
2436 struct xhci_td *td;
2437 struct scatterlist *sg;
2438 int num_sgs;
2439 int trb_buff_len, this_sg_len, running_total;
2440 bool first_trb;
2441 u64 addr;
6cc30d85 2442 bool more_trbs_coming;
8a96c052
SS
2443
2444 struct xhci_generic_trb *start_trb;
2445 int start_cycle;
2446
e9df17eb
SS
2447 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2448 if (!ep_ring)
2449 return -EINVAL;
2450
8a96c052
SS
2451 num_trbs = count_sg_trbs_needed(xhci, urb);
2452 num_sgs = urb->num_sgs;
2453
23e3be11 2454 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 2455 ep_index, urb->stream_id,
8e51adcc 2456 num_trbs, urb, 0, mem_flags);
8a96c052
SS
2457 if (trb_buff_len < 0)
2458 return trb_buff_len;
8e51adcc
AX
2459
2460 urb_priv = urb->hcpriv;
2461 td = urb_priv->td[0];
2462
8a96c052
SS
2463 /*
2464 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2465 * until we've finished creating all the other TRBs. The ring's cycle
2466 * state may change as we enqueue the other TRBs, so save it too.
2467 */
2468 start_trb = &ep_ring->enqueue->generic;
2469 start_cycle = ep_ring->cycle_state;
2470
2471 running_total = 0;
2472 /*
2473 * How much data is in the first TRB?
2474 *
2475 * There are three forces at work for TRB buffer pointers and lengths:
2476 * 1. We don't want to walk off the end of this sg-list entry buffer.
2477 * 2. The transfer length that the driver requested may be smaller than
2478 * the amount of memory allocated for this scatter-gather list.
2479 * 3. TRBs buffers can't cross 64KB boundaries.
2480 */
910f8d0c 2481 sg = urb->sg;
8a96c052
SS
2482 addr = (u64) sg_dma_address(sg);
2483 this_sg_len = sg_dma_len(sg);
2484 trb_buff_len = TRB_MAX_BUFF_SIZE -
2485 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2486 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2487 if (trb_buff_len > urb->transfer_buffer_length)
2488 trb_buff_len = urb->transfer_buffer_length;
2489 xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
2490 trb_buff_len);
2491
2492 first_trb = true;
2493 /* Queue the first TRB, even if it's zero-length */
2494 do {
2495 u32 field = 0;
f9dc68fe 2496 u32 length_field = 0;
04dd950d 2497 u32 remainder = 0;
8a96c052
SS
2498
2499 /* Don't change the cycle bit of the first TRB until later */
2500 if (first_trb)
2501 first_trb = false;
2502 else
2503 field |= ep_ring->cycle_state;
2504
2505 /* Chain all the TRBs together; clear the chain bit in the last
2506 * TRB to indicate it's the last TRB in the chain.
2507 */
2508 if (num_trbs > 1) {
2509 field |= TRB_CHAIN;
2510 } else {
2511 /* FIXME - add check for ZERO_PACKET flag before this */
2512 td->last_trb = ep_ring->enqueue;
2513 field |= TRB_IOC;
2514 }
2515 xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
2516 "64KB boundary at %#x, end dma = %#x\n",
2517 (unsigned int) addr, trb_buff_len, trb_buff_len,
2518 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2519 (unsigned int) addr + trb_buff_len);
2520 if (TRB_MAX_BUFF_SIZE -
2521 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)) < trb_buff_len) {
2522 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2523 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2524 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2525 (unsigned int) addr + trb_buff_len);
2526 }
04dd950d
SS
2527 remainder = xhci_td_remainder(urb->transfer_buffer_length -
2528 running_total) ;
f9dc68fe 2529 length_field = TRB_LEN(trb_buff_len) |
04dd950d 2530 remainder |
f9dc68fe 2531 TRB_INTR_TARGET(0);
6cc30d85
SS
2532 if (num_trbs > 1)
2533 more_trbs_coming = true;
2534 else
2535 more_trbs_coming = false;
2536 queue_trb(xhci, ep_ring, false, more_trbs_coming,
8e595a5d
SS
2537 lower_32_bits(addr),
2538 upper_32_bits(addr),
f9dc68fe 2539 length_field,
8a96c052
SS
2540 /* We always want to know if the TRB was short,
2541 * or we won't get an event when it completes.
2542 * (Unless we use event data TRBs, which are a
2543 * waste of space and HC resources.)
2544 */
2545 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
2546 --num_trbs;
2547 running_total += trb_buff_len;
2548
2549 /* Calculate length for next transfer --
2550 * Are we done queueing all the TRBs for this sg entry?
2551 */
2552 this_sg_len -= trb_buff_len;
2553 if (this_sg_len == 0) {
2554 --num_sgs;
2555 if (num_sgs == 0)
2556 break;
2557 sg = sg_next(sg);
2558 addr = (u64) sg_dma_address(sg);
2559 this_sg_len = sg_dma_len(sg);
2560 } else {
2561 addr += trb_buff_len;
2562 }
2563
2564 trb_buff_len = TRB_MAX_BUFF_SIZE -
2565 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2566 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2567 if (running_total + trb_buff_len > urb->transfer_buffer_length)
2568 trb_buff_len =
2569 urb->transfer_buffer_length - running_total;
2570 } while (running_total < urb->transfer_buffer_length);
2571
2572 check_trb_math(urb, num_trbs, running_total);
e9df17eb
SS
2573 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
2574 start_cycle, start_trb, td);
8a96c052
SS
2575 return 0;
2576}
2577
b10de142 2578/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 2579int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
2580 struct urb *urb, int slot_id, unsigned int ep_index)
2581{
2582 struct xhci_ring *ep_ring;
8e51adcc 2583 struct urb_priv *urb_priv;
b10de142
SS
2584 struct xhci_td *td;
2585 int num_trbs;
2586 struct xhci_generic_trb *start_trb;
2587 bool first_trb;
6cc30d85 2588 bool more_trbs_coming;
b10de142 2589 int start_cycle;
f9dc68fe 2590 u32 field, length_field;
b10de142
SS
2591
2592 int running_total, trb_buff_len, ret;
2593 u64 addr;
2594
ff9c895f 2595 if (urb->num_sgs)
8a96c052
SS
2596 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2597
e9df17eb
SS
2598 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2599 if (!ep_ring)
2600 return -EINVAL;
b10de142
SS
2601
2602 num_trbs = 0;
2603 /* How much data is (potentially) left before the 64KB boundary? */
2604 running_total = TRB_MAX_BUFF_SIZE -
2605 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2606
2607 /* If there's some data on this 64KB chunk, or we have to send a
2608 * zero-length transfer, we need at least one TRB
2609 */
2610 if (running_total != 0 || urb->transfer_buffer_length == 0)
2611 num_trbs++;
2612 /* How many more 64KB chunks to transfer, how many more TRBs? */
2613 while (running_total < urb->transfer_buffer_length) {
2614 num_trbs++;
2615 running_total += TRB_MAX_BUFF_SIZE;
2616 }
2617 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
2618
2619 if (!in_interrupt())
700e2052 2620 dev_dbg(&urb->dev->dev, "ep %#x - urb len = %#x (%d), addr = %#llx, num_trbs = %d\n",
b10de142 2621 urb->ep->desc.bEndpointAddress,
8a96c052
SS
2622 urb->transfer_buffer_length,
2623 urb->transfer_buffer_length,
700e2052 2624 (unsigned long long)urb->transfer_dma,
b10de142 2625 num_trbs);
8a96c052 2626
e9df17eb
SS
2627 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2628 ep_index, urb->stream_id,
8e51adcc 2629 num_trbs, urb, 0, mem_flags);
b10de142
SS
2630 if (ret < 0)
2631 return ret;
2632
8e51adcc
AX
2633 urb_priv = urb->hcpriv;
2634 td = urb_priv->td[0];
2635
b10de142
SS
2636 /*
2637 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2638 * until we've finished creating all the other TRBs. The ring's cycle
2639 * state may change as we enqueue the other TRBs, so save it too.
2640 */
2641 start_trb = &ep_ring->enqueue->generic;
2642 start_cycle = ep_ring->cycle_state;
2643
2644 running_total = 0;
2645 /* How much data is in the first TRB? */
2646 addr = (u64) urb->transfer_dma;
2647 trb_buff_len = TRB_MAX_BUFF_SIZE -
2648 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2649 if (urb->transfer_buffer_length < trb_buff_len)
2650 trb_buff_len = urb->transfer_buffer_length;
2651
2652 first_trb = true;
2653
2654 /* Queue the first TRB, even if it's zero-length */
2655 do {
04dd950d 2656 u32 remainder = 0;
b10de142
SS
2657 field = 0;
2658
2659 /* Don't change the cycle bit of the first TRB until later */
2660 if (first_trb)
2661 first_trb = false;
2662 else
2663 field |= ep_ring->cycle_state;
2664
2665 /* Chain all the TRBs together; clear the chain bit in the last
2666 * TRB to indicate it's the last TRB in the chain.
2667 */
2668 if (num_trbs > 1) {
2669 field |= TRB_CHAIN;
2670 } else {
2671 /* FIXME - add check for ZERO_PACKET flag before this */
2672 td->last_trb = ep_ring->enqueue;
2673 field |= TRB_IOC;
2674 }
04dd950d
SS
2675 remainder = xhci_td_remainder(urb->transfer_buffer_length -
2676 running_total);
f9dc68fe 2677 length_field = TRB_LEN(trb_buff_len) |
04dd950d 2678 remainder |
f9dc68fe 2679 TRB_INTR_TARGET(0);
6cc30d85
SS
2680 if (num_trbs > 1)
2681 more_trbs_coming = true;
2682 else
2683 more_trbs_coming = false;
2684 queue_trb(xhci, ep_ring, false, more_trbs_coming,
8e595a5d
SS
2685 lower_32_bits(addr),
2686 upper_32_bits(addr),
f9dc68fe 2687 length_field,
b10de142
SS
2688 /* We always want to know if the TRB was short,
2689 * or we won't get an event when it completes.
2690 * (Unless we use event data TRBs, which are a
2691 * waste of space and HC resources.)
2692 */
2693 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
2694 --num_trbs;
2695 running_total += trb_buff_len;
2696
2697 /* Calculate length for next transfer */
2698 addr += trb_buff_len;
2699 trb_buff_len = urb->transfer_buffer_length - running_total;
2700 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
2701 trb_buff_len = TRB_MAX_BUFF_SIZE;
2702 } while (running_total < urb->transfer_buffer_length);
2703
8a96c052 2704 check_trb_math(urb, num_trbs, running_total);
e9df17eb
SS
2705 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
2706 start_cycle, start_trb, td);
b10de142
SS
2707 return 0;
2708}
2709
d0e96f5a 2710/* Caller must have locked xhci->lock */
23e3be11 2711int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
2712 struct urb *urb, int slot_id, unsigned int ep_index)
2713{
2714 struct xhci_ring *ep_ring;
2715 int num_trbs;
2716 int ret;
2717 struct usb_ctrlrequest *setup;
2718 struct xhci_generic_trb *start_trb;
2719 int start_cycle;
f9dc68fe 2720 u32 field, length_field;
8e51adcc 2721 struct urb_priv *urb_priv;
d0e96f5a
SS
2722 struct xhci_td *td;
2723
e9df17eb
SS
2724 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2725 if (!ep_ring)
2726 return -EINVAL;
d0e96f5a
SS
2727
2728 /*
2729 * Need to copy setup packet into setup TRB, so we can't use the setup
2730 * DMA address.
2731 */
2732 if (!urb->setup_packet)
2733 return -EINVAL;
2734
2735 if (!in_interrupt())
2736 xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
2737 slot_id, ep_index);
2738 /* 1 TRB for setup, 1 for status */
2739 num_trbs = 2;
2740 /*
2741 * Don't need to check if we need additional event data and normal TRBs,
2742 * since data in control transfers will never get bigger than 16MB
2743 * XXX: can we get a buffer that crosses 64KB boundaries?
2744 */
2745 if (urb->transfer_buffer_length > 0)
2746 num_trbs++;
e9df17eb
SS
2747 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2748 ep_index, urb->stream_id,
8e51adcc 2749 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
2750 if (ret < 0)
2751 return ret;
2752
8e51adcc
AX
2753 urb_priv = urb->hcpriv;
2754 td = urb_priv->td[0];
2755
d0e96f5a
SS
2756 /*
2757 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2758 * until we've finished creating all the other TRBs. The ring's cycle
2759 * state may change as we enqueue the other TRBs, so save it too.
2760 */
2761 start_trb = &ep_ring->enqueue->generic;
2762 start_cycle = ep_ring->cycle_state;
2763
2764 /* Queue setup TRB - see section 6.4.1.2.1 */
2765 /* FIXME better way to translate setup_packet into two u32 fields? */
2766 setup = (struct usb_ctrlrequest *) urb->setup_packet;
6cc30d85 2767 queue_trb(xhci, ep_ring, false, true,
d0e96f5a
SS
2768 /* FIXME endianness is probably going to bite my ass here. */
2769 setup->bRequestType | setup->bRequest << 8 | setup->wValue << 16,
2770 setup->wIndex | setup->wLength << 16,
2771 TRB_LEN(8) | TRB_INTR_TARGET(0),
2772 /* Immediate data in pointer */
2773 TRB_IDT | TRB_TYPE(TRB_SETUP));
2774
2775 /* If there's data, queue data TRBs */
2776 field = 0;
f9dc68fe 2777 length_field = TRB_LEN(urb->transfer_buffer_length) |
04dd950d 2778 xhci_td_remainder(urb->transfer_buffer_length) |
f9dc68fe 2779 TRB_INTR_TARGET(0);
d0e96f5a
SS
2780 if (urb->transfer_buffer_length > 0) {
2781 if (setup->bRequestType & USB_DIR_IN)
2782 field |= TRB_DIR_IN;
6cc30d85 2783 queue_trb(xhci, ep_ring, false, true,
d0e96f5a
SS
2784 lower_32_bits(urb->transfer_dma),
2785 upper_32_bits(urb->transfer_dma),
f9dc68fe 2786 length_field,
d0e96f5a
SS
2787 /* Event on short tx */
2788 field | TRB_ISP | TRB_TYPE(TRB_DATA) | ep_ring->cycle_state);
2789 }
2790
2791 /* Save the DMA address of the last TRB in the TD */
2792 td->last_trb = ep_ring->enqueue;
2793
2794 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
2795 /* If the device sent data, the status stage is an OUT transfer */
2796 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
2797 field = 0;
2798 else
2799 field = TRB_DIR_IN;
6cc30d85 2800 queue_trb(xhci, ep_ring, false, false,
d0e96f5a
SS
2801 0,
2802 0,
2803 TRB_INTR_TARGET(0),
2804 /* Event on completion */
2805 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
2806
e9df17eb
SS
2807 giveback_first_trb(xhci, slot_id, ep_index, 0,
2808 start_cycle, start_trb, td);
d0e96f5a
SS
2809 return 0;
2810}
2811
04e51901
AX
2812static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
2813 struct urb *urb, int i)
2814{
2815 int num_trbs = 0;
2816 u64 addr, td_len, running_total;
2817
2818 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
2819 td_len = urb->iso_frame_desc[i].length;
2820
2821 running_total = TRB_MAX_BUFF_SIZE -
2822 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2823 if (running_total != 0)
2824 num_trbs++;
2825
2826 while (running_total < td_len) {
2827 num_trbs++;
2828 running_total += TRB_MAX_BUFF_SIZE;
2829 }
2830
2831 return num_trbs;
2832}
2833
2834/* This is for isoc transfer */
2835static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2836 struct urb *urb, int slot_id, unsigned int ep_index)
2837{
2838 struct xhci_ring *ep_ring;
2839 struct urb_priv *urb_priv;
2840 struct xhci_td *td;
2841 int num_tds, trbs_per_td;
2842 struct xhci_generic_trb *start_trb;
2843 bool first_trb;
2844 int start_cycle;
2845 u32 field, length_field;
2846 int running_total, trb_buff_len, td_len, td_remain_len, ret;
2847 u64 start_addr, addr;
2848 int i, j;
2849
2850 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
2851
2852 num_tds = urb->number_of_packets;
2853 if (num_tds < 1) {
2854 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
2855 return -EINVAL;
2856 }
2857
2858 if (!in_interrupt())
2859 dev_dbg(&urb->dev->dev, "ep %#x - urb len = %#x (%d),"
2860 " addr = %#llx, num_tds = %d\n",
2861 urb->ep->desc.bEndpointAddress,
2862 urb->transfer_buffer_length,
2863 urb->transfer_buffer_length,
2864 (unsigned long long)urb->transfer_dma,
2865 num_tds);
2866
2867 start_addr = (u64) urb->transfer_dma;
2868 start_trb = &ep_ring->enqueue->generic;
2869 start_cycle = ep_ring->cycle_state;
2870
2871 /* Queue the first TRB, even if it's zero-length */
2872 for (i = 0; i < num_tds; i++) {
2873 first_trb = true;
2874
2875 running_total = 0;
2876 addr = start_addr + urb->iso_frame_desc[i].offset;
2877 td_len = urb->iso_frame_desc[i].length;
2878 td_remain_len = td_len;
2879
2880 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
2881
2882 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
2883 urb->stream_id, trbs_per_td, urb, i, mem_flags);
2884 if (ret < 0)
2885 return ret;
2886
2887 urb_priv = urb->hcpriv;
2888 td = urb_priv->td[i];
2889
2890 for (j = 0; j < trbs_per_td; j++) {
2891 u32 remainder = 0;
2892 field = 0;
2893
2894 if (first_trb) {
2895 /* Queue the isoc TRB */
2896 field |= TRB_TYPE(TRB_ISOC);
2897 /* Assume URB_ISO_ASAP is set */
2898 field |= TRB_SIA;
2899 if (i > 0)
2900 field |= ep_ring->cycle_state;
2901 first_trb = false;
2902 } else {
2903 /* Queue other normal TRBs */
2904 field |= TRB_TYPE(TRB_NORMAL);
2905 field |= ep_ring->cycle_state;
2906 }
2907
2908 /* Chain all the TRBs together; clear the chain bit in
2909 * the last TRB to indicate it's the last TRB in the
2910 * chain.
2911 */
2912 if (j < trbs_per_td - 1) {
2913 field |= TRB_CHAIN;
2914 } else {
2915 td->last_trb = ep_ring->enqueue;
2916 field |= TRB_IOC;
2917 }
2918
2919 /* Calculate TRB length */
2920 trb_buff_len = TRB_MAX_BUFF_SIZE -
2921 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2922 if (trb_buff_len > td_remain_len)
2923 trb_buff_len = td_remain_len;
2924
2925 remainder = xhci_td_remainder(td_len - running_total);
2926 length_field = TRB_LEN(trb_buff_len) |
2927 remainder |
2928 TRB_INTR_TARGET(0);
2929 queue_trb(xhci, ep_ring, false, false,
2930 lower_32_bits(addr),
2931 upper_32_bits(addr),
2932 length_field,
2933 /* We always want to know if the TRB was short,
2934 * or we won't get an event when it completes.
2935 * (Unless we use event data TRBs, which are a
2936 * waste of space and HC resources.)
2937 */
2938 field | TRB_ISP);
2939 running_total += trb_buff_len;
2940
2941 addr += trb_buff_len;
2942 td_remain_len -= trb_buff_len;
2943 }
2944
2945 /* Check TD length */
2946 if (running_total != td_len) {
2947 xhci_err(xhci, "ISOC TD length unmatch\n");
2948 return -EINVAL;
2949 }
2950 }
2951
2952 wmb();
2953 start_trb->field[3] |= start_cycle;
2954
be88fe4f 2955 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, urb->stream_id);
04e51901
AX
2956 return 0;
2957}
2958
2959/*
2960 * Check transfer ring to guarantee there is enough room for the urb.
2961 * Update ISO URB start_frame and interval.
2962 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
2963 * update the urb->start_frame by now.
2964 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
2965 */
2966int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2967 struct urb *urb, int slot_id, unsigned int ep_index)
2968{
2969 struct xhci_virt_device *xdev;
2970 struct xhci_ring *ep_ring;
2971 struct xhci_ep_ctx *ep_ctx;
2972 int start_frame;
2973 int xhci_interval;
2974 int ep_interval;
2975 int num_tds, num_trbs, i;
2976 int ret;
2977
2978 xdev = xhci->devs[slot_id];
2979 ep_ring = xdev->eps[ep_index].ring;
2980 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2981
2982 num_trbs = 0;
2983 num_tds = urb->number_of_packets;
2984 for (i = 0; i < num_tds; i++)
2985 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
2986
2987 /* Check the ring to guarantee there is enough room for the whole urb.
2988 * Do not insert any td of the urb to the ring if the check failed.
2989 */
2990 ret = prepare_ring(xhci, ep_ring, ep_ctx->ep_info & EP_STATE_MASK,
2991 num_trbs, mem_flags);
2992 if (ret)
2993 return ret;
2994
2995 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
2996 start_frame &= 0x3fff;
2997
2998 urb->start_frame = start_frame;
2999 if (urb->dev->speed == USB_SPEED_LOW ||
3000 urb->dev->speed == USB_SPEED_FULL)
3001 urb->start_frame >>= 3;
3002
3003 xhci_interval = EP_INTERVAL_TO_UFRAMES(ep_ctx->ep_info);
3004 ep_interval = urb->interval;
3005 /* Convert to microframes */
3006 if (urb->dev->speed == USB_SPEED_LOW ||
3007 urb->dev->speed == USB_SPEED_FULL)
3008 ep_interval *= 8;
3009 /* FIXME change this to a warning and a suggestion to use the new API
3010 * to set the polling interval (once the API is added).
3011 */
3012 if (xhci_interval != ep_interval) {
3013 if (!printk_ratelimit())
3014 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3015 " (%d microframe%s) than xHCI "
3016 "(%d microframe%s)\n",
3017 ep_interval,
3018 ep_interval == 1 ? "" : "s",
3019 xhci_interval,
3020 xhci_interval == 1 ? "" : "s");
3021 urb->interval = xhci_interval;
3022 /* Convert back to frames for LS/FS devices */
3023 if (urb->dev->speed == USB_SPEED_LOW ||
3024 urb->dev->speed == USB_SPEED_FULL)
3025 urb->interval /= 8;
3026 }
3027 return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
3028}
3029
d0e96f5a
SS
3030/**** Command Ring Operations ****/
3031
913a8a34
SS
3032/* Generic function for queueing a command TRB on the command ring.
3033 * Check to make sure there's room on the command ring for one command TRB.
3034 * Also check that there's room reserved for commands that must not fail.
3035 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3036 * then only check for the number of reserved spots.
3037 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3038 * because the command event handler may want to resubmit a failed command.
3039 */
3040static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3041 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3042{
913a8a34 3043 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a
SS
3044 int ret;
3045
913a8a34
SS
3046 if (!command_must_succeed)
3047 reserved_trbs++;
3048
d1dc908a
SS
3049 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3050 reserved_trbs, GFP_ATOMIC);
3051 if (ret < 0) {
3052 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3053 if (command_must_succeed)
3054 xhci_err(xhci, "ERR: Reserved TRB counting for "
3055 "unfailable commands failed.\n");
d1dc908a 3056 return ret;
7f84eef0 3057 }
6cc30d85 3058 queue_trb(xhci, xhci->cmd_ring, false, false, field1, field2, field3,
7f84eef0
SS
3059 field4 | xhci->cmd_ring->cycle_state);
3060 return 0;
3061}
3062
3063/* Queue a no-op command on the command ring */
3064static int queue_cmd_noop(struct xhci_hcd *xhci)
3065{
913a8a34 3066 return queue_command(xhci, 0, 0, 0, TRB_TYPE(TRB_CMD_NOOP), false);
7f84eef0
SS
3067}
3068
3069/*
3070 * Place a no-op command on the command ring to test the command and
3071 * event ring.
3072 */
23e3be11 3073void *xhci_setup_one_noop(struct xhci_hcd *xhci)
7f84eef0
SS
3074{
3075 if (queue_cmd_noop(xhci) < 0)
3076 return NULL;
3077 xhci->noops_submitted++;
23e3be11 3078 return xhci_ring_cmd_db;
7f84eef0 3079}
3ffbba95
SS
3080
3081/* Queue a slot enable or disable request on the command ring */
23e3be11 3082int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3ffbba95
SS
3083{
3084 return queue_command(xhci, 0, 0, 0,
913a8a34 3085 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
3086}
3087
3088/* Queue an address device command TRB */
23e3be11
SS
3089int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3090 u32 slot_id)
3ffbba95 3091{
8e595a5d
SS
3092 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3093 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3094 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
2a8f82c4
SS
3095 false);
3096}
3097
0238634d
SS
3098int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3099 u32 field1, u32 field2, u32 field3, u32 field4)
3100{
3101 return queue_command(xhci, field1, field2, field3, field4, false);
3102}
3103
2a8f82c4
SS
3104/* Queue a reset device command TRB */
3105int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3106{
3107 return queue_command(xhci, 0, 0, 0,
3108 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 3109 false);
3ffbba95 3110}
f94e0186
SS
3111
3112/* Queue a configure endpoint command TRB */
23e3be11 3113int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
913a8a34 3114 u32 slot_id, bool command_must_succeed)
f94e0186 3115{
8e595a5d
SS
3116 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3117 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3118 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3119 command_must_succeed);
f94e0186 3120}
ae636747 3121
f2217e8e
SS
3122/* Queue an evaluate context command TRB */
3123int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3124 u32 slot_id)
3125{
3126 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3127 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3128 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3129 false);
f2217e8e
SS
3130}
3131
be88fe4f
AX
3132/*
3133 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3134 * activity on an endpoint that is about to be suspended.
3135 */
23e3be11 3136int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
be88fe4f 3137 unsigned int ep_index, int suspend)
ae636747
SS
3138{
3139 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3140 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3141 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 3142 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747
SS
3143
3144 return queue_command(xhci, 0, 0, 0,
be88fe4f 3145 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
3146}
3147
3148/* Set Transfer Ring Dequeue Pointer command.
3149 * This should not be used for endpoints that have streams enabled.
3150 */
3151static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
3152 unsigned int ep_index, unsigned int stream_id,
3153 struct xhci_segment *deq_seg,
ae636747
SS
3154 union xhci_trb *deq_ptr, u32 cycle_state)
3155{
3156 dma_addr_t addr;
3157 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3158 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 3159 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
ae636747
SS
3160 u32 type = TRB_TYPE(TRB_SET_DEQ);
3161
23e3be11 3162 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
c92bcfa7 3163 if (addr == 0) {
ae636747 3164 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052
GKH
3165 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3166 deq_seg, deq_ptr);
c92bcfa7
SS
3167 return 0;
3168 }
8e595a5d 3169 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
e9df17eb 3170 upper_32_bits(addr), trb_stream_id,
913a8a34 3171 trb_slot_id | trb_ep_index | type, false);
ae636747 3172}
a1587d97
SS
3173
3174int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3175 unsigned int ep_index)
3176{
3177 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3178 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3179 u32 type = TRB_TYPE(TRB_RESET_EP);
3180
913a8a34
SS
3181 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3182 false);
a1587d97 3183}
This page took 0.484577 seconds and 5 git commands to generate.