xhci: Remove "FIXME - check all the stream rings for pending cancellations"
[deliverable/linux.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
7f84eef0 69#include "xhci.h"
3a7fa5be 70#include "xhci-trace.h"
7f84eef0
SS
71
72/*
73 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
74 * address of the TRB.
75 */
23e3be11 76dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
77 union xhci_trb *trb)
78{
6071d836 79 unsigned long segment_offset;
7f84eef0 80
6071d836 81 if (!seg || !trb || trb < seg->trbs)
7f84eef0 82 return 0;
6071d836
SS
83 /* offset in TRBs */
84 segment_offset = trb - seg->trbs;
85 if (segment_offset > TRBS_PER_SEGMENT)
7f84eef0 86 return 0;
6071d836 87 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
88}
89
90/* Does this link TRB point to the first segment in a ring,
91 * or was the previous TRB the last TRB on the last segment in the ERST?
92 */
575688e1 93static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
94 struct xhci_segment *seg, union xhci_trb *trb)
95{
96 if (ring == xhci->event_ring)
97 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
98 (seg->next == xhci->event_ring->first_seg);
99 else
28ccd296 100 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
7f84eef0
SS
101}
102
103/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
104 * segment? I.e. would the updated event TRB pointer step off the end of the
105 * event seg?
106 */
575688e1 107static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 if (ring == xhci->event_ring)
111 return trb == &seg->trbs[TRBS_PER_SEGMENT];
112 else
f5960b69 113 return TRB_TYPE_LINK_LE32(trb->link.control);
7f84eef0
SS
114}
115
575688e1 116static int enqueue_is_link_trb(struct xhci_ring *ring)
6c12db90
JY
117{
118 struct xhci_link_trb *link = &ring->enqueue->link;
f5960b69 119 return TRB_TYPE_LINK_LE32(link->control);
6c12db90
JY
120}
121
ae636747
SS
122/* Updates trb to point to the next TRB in the ring, and updates seg if the next
123 * TRB is in a new segment. This does not skip over link TRBs, and it does not
124 * effect the ring dequeue or enqueue pointers.
125 */
126static void next_trb(struct xhci_hcd *xhci,
127 struct xhci_ring *ring,
128 struct xhci_segment **seg,
129 union xhci_trb **trb)
130{
131 if (last_trb(xhci, ring, *seg, *trb)) {
132 *seg = (*seg)->next;
133 *trb = ((*seg)->trbs);
134 } else {
a1669b2c 135 (*trb)++;
ae636747
SS
136 }
137}
138
7f84eef0
SS
139/*
140 * See Cycle bit rules. SW is the consumer for the event ring only.
141 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
142 */
3b72fca0 143static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 144{
7f84eef0 145 ring->deq_updates++;
b008df60 146
50d0206f
SS
147 /*
148 * If this is not event ring, and the dequeue pointer
149 * is not on a link TRB, there is one more usable TRB
150 */
b008df60
AX
151 if (ring->type != TYPE_EVENT &&
152 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
153 ring->num_trbs_free++;
b008df60 154
50d0206f
SS
155 do {
156 /*
157 * Update the dequeue pointer further if that was a link TRB or
158 * we're at the end of an event ring segment (which doesn't have
159 * link TRBS)
160 */
161 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
162 if (ring->type == TYPE_EVENT &&
163 last_trb_on_last_seg(xhci, ring,
164 ring->deq_seg, ring->dequeue)) {
4e341818 165 ring->cycle_state ^= 1;
50d0206f
SS
166 }
167 ring->deq_seg = ring->deq_seg->next;
168 ring->dequeue = ring->deq_seg->trbs;
169 } else {
170 ring->dequeue++;
7f84eef0 171 }
50d0206f 172 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
7f84eef0
SS
173}
174
175/*
176 * See Cycle bit rules. SW is the consumer for the event ring only.
177 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
178 *
179 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
180 * chain bit is set), then set the chain bit in all the following link TRBs.
181 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
182 * have their chain bit cleared (so that each Link TRB is a separate TD).
183 *
184 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
185 * set, but other sections talk about dealing with the chain bit set. This was
186 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
187 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
188 *
189 * @more_trbs_coming: Will you enqueue more TRBs before calling
190 * prepare_transfer()?
7f84eef0 191 */
6cc30d85 192static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 193 bool more_trbs_coming)
7f84eef0
SS
194{
195 u32 chain;
196 union xhci_trb *next;
197
28ccd296 198 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60
AX
199 /* If this is not event ring, there is one less usable TRB */
200 if (ring->type != TYPE_EVENT &&
201 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
202 ring->num_trbs_free--;
7f84eef0
SS
203 next = ++(ring->enqueue);
204
205 ring->enq_updates++;
206 /* Update the dequeue pointer further if that was a link TRB or we're at
207 * the end of an event ring segment (which doesn't have link TRBS)
208 */
209 while (last_trb(xhci, ring, ring->enq_seg, next)) {
3b72fca0
AX
210 if (ring->type != TYPE_EVENT) {
211 /*
212 * If the caller doesn't plan on enqueueing more
213 * TDs before ringing the doorbell, then we
214 * don't want to give the link TRB to the
215 * hardware just yet. We'll give the link TRB
216 * back in prepare_ring() just before we enqueue
217 * the TD at the top of the ring.
218 */
219 if (!chain && !more_trbs_coming)
220 break;
6cc30d85 221
3b72fca0
AX
222 /* If we're not dealing with 0.95 hardware or
223 * isoc rings on AMD 0.96 host,
224 * carry over the chain bit of the previous TRB
225 * (which may mean the chain bit is cleared).
226 */
227 if (!(ring->type == TYPE_ISOC &&
228 (xhci->quirks & XHCI_AMD_0x96_HOST))
7e393a83 229 && !xhci_link_trb_quirk(xhci)) {
3b72fca0
AX
230 next->link.control &=
231 cpu_to_le32(~TRB_CHAIN);
232 next->link.control |=
233 cpu_to_le32(chain);
7f84eef0 234 }
3b72fca0
AX
235 /* Give this link TRB to the hardware */
236 wmb();
237 next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
7f84eef0
SS
239 /* Toggle the cycle bit after the last ring segment. */
240 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
241 ring->cycle_state = (ring->cycle_state ? 0 : 1);
7f84eef0
SS
242 }
243 }
244 ring->enq_seg = ring->enq_seg->next;
245 ring->enqueue = ring->enq_seg->trbs;
246 next = ring->enqueue;
247 }
248}
249
250/*
085deb16
AX
251 * Check to see if there's room to enqueue num_trbs on the ring and make sure
252 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 253 */
b008df60 254static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
255 unsigned int num_trbs)
256{
085deb16 257 int num_trbs_in_deq_seg;
b008df60 258
085deb16
AX
259 if (ring->num_trbs_free < num_trbs)
260 return 0;
261
262 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
263 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
264 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
265 return 0;
266 }
267
268 return 1;
7f84eef0
SS
269}
270
7f84eef0 271/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 272void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 273{
c181bc5b
EF
274 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
275 return;
276
7f84eef0 277 xhci_dbg(xhci, "// Ding dong!\n");
204b7793 278 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0 279 /* Flush PCI posted writes */
b0ba9720 280 readl(&xhci->dba->doorbell[0]);
7f84eef0
SS
281}
282
b92cc66c
EF
283static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
284{
285 u64 temp_64;
286 int ret;
287
288 xhci_dbg(xhci, "Abort command ring\n");
289
f7b2e403 290 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
b92cc66c 291 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
477632df
SS
292 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
293 &xhci->op_regs->cmd_ring);
b92cc66c
EF
294
295 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
296 * time the completion od all xHCI commands, including
297 * the Command Abort operation. If software doesn't see
298 * CRR negated in a timely manner (e.g. longer than 5
299 * seconds), then it should assume that the there are
300 * larger problems with the xHC and assert HCRST.
301 */
2611bd18 302 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
b92cc66c
EF
303 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
304 if (ret < 0) {
305 xhci_err(xhci, "Stopped the command ring failed, "
306 "maybe the host is dead\n");
307 xhci->xhc_state |= XHCI_STATE_DYING;
308 xhci_quiesce(xhci);
309 xhci_halt(xhci);
310 return -ESHUTDOWN;
311 }
312
313 return 0;
314}
315
be88fe4f 316void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 317 unsigned int slot_id,
e9df17eb
SS
318 unsigned int ep_index,
319 unsigned int stream_id)
ae636747 320{
28ccd296 321 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
322 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
323 unsigned int ep_state = ep->ep_state;
ae636747 324
ae636747 325 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 326 * cancellations because we don't want to interrupt processing.
8df75f42
SS
327 * We don't want to restart any stream rings if there's a set dequeue
328 * pointer command pending because the device can choose to start any
329 * stream once the endpoint is on the HW schedule.
ae636747 330 */
50d64676
MW
331 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
332 (ep_state & EP_HALTED))
333 return;
204b7793 334 writel(DB_VALUE(ep_index, stream_id), db_addr);
50d64676
MW
335 /* The CPU has better things to do at this point than wait for a
336 * write-posting flush. It'll get there soon enough.
337 */
ae636747
SS
338}
339
e9df17eb
SS
340/* Ring the doorbell for any rings with pending URBs */
341static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
342 unsigned int slot_id,
343 unsigned int ep_index)
344{
345 unsigned int stream_id;
346 struct xhci_virt_ep *ep;
347
348 ep = &xhci->devs[slot_id]->eps[ep_index];
349
350 /* A ring has pending URBs if its TD list is not empty */
351 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 352 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 353 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
354 return;
355 }
356
357 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
358 stream_id++) {
359 struct xhci_stream_info *stream_info = ep->stream_info;
360 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
361 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
362 stream_id);
e9df17eb
SS
363 }
364}
365
021bff91
SS
366static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
367 unsigned int slot_id, unsigned int ep_index,
368 unsigned int stream_id)
369{
370 struct xhci_virt_ep *ep;
371
372 ep = &xhci->devs[slot_id]->eps[ep_index];
373 /* Common case: no streams */
374 if (!(ep->ep_state & EP_HAS_STREAMS))
375 return ep->ring;
376
377 if (stream_id == 0) {
378 xhci_warn(xhci,
379 "WARN: Slot ID %u, ep index %u has streams, "
380 "but URB has no stream ID.\n",
381 slot_id, ep_index);
382 return NULL;
383 }
384
385 if (stream_id < ep->stream_info->num_streams)
386 return ep->stream_info->stream_rings[stream_id];
387
388 xhci_warn(xhci,
389 "WARN: Slot ID %u, ep index %u has "
390 "stream IDs 1 to %u allocated, "
391 "but stream ID %u is requested.\n",
392 slot_id, ep_index,
393 ep->stream_info->num_streams - 1,
394 stream_id);
395 return NULL;
396}
397
398/* Get the right ring for the given URB.
399 * If the endpoint supports streams, boundary check the URB's stream ID.
400 * If the endpoint doesn't support streams, return the singular endpoint ring.
401 */
402static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
403 struct urb *urb)
404{
405 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
406 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
407}
408
ae636747
SS
409/*
410 * Move the xHC's endpoint ring dequeue pointer past cur_td.
411 * Record the new state of the xHC's endpoint ring dequeue segment,
412 * dequeue pointer, and new consumer cycle state in state.
413 * Update our internal representation of the ring's dequeue pointer.
414 *
415 * We do this in three jumps:
416 * - First we update our new ring state to be the same as when the xHC stopped.
417 * - Then we traverse the ring to find the segment that contains
418 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
419 * any link TRBs with the toggle cycle bit set.
420 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
421 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
422 *
423 * Some of the uses of xhci_generic_trb are grotty, but if they're done
424 * with correct __le32 accesses they should work fine. Only users of this are
425 * in here.
ae636747 426 */
c92bcfa7 427void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 428 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
429 unsigned int stream_id, struct xhci_td *cur_td,
430 struct xhci_dequeue_state *state)
ae636747
SS
431{
432 struct xhci_virt_device *dev = xhci->devs[slot_id];
c4bedb77 433 struct xhci_virt_ep *ep = &dev->eps[ep_index];
e9df17eb 434 struct xhci_ring *ep_ring;
365038d8
MN
435 struct xhci_segment *new_seg;
436 union xhci_trb *new_deq;
c92bcfa7 437 dma_addr_t addr;
1f81b6d2 438 u64 hw_dequeue;
365038d8
MN
439 bool cycle_found = false;
440 bool td_last_trb_found = false;
ae636747 441
e9df17eb
SS
442 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
443 ep_index, stream_id);
444 if (!ep_ring) {
445 xhci_warn(xhci, "WARN can't find new dequeue state "
446 "for invalid stream ID %u.\n",
447 stream_id);
448 return;
449 }
68e41c5d 450
ae636747 451 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
452 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
453 "Finding endpoint context");
c4bedb77
HG
454 /* 4.6.9 the css flag is written to the stream context for streams */
455 if (ep->ep_state & EP_HAS_STREAMS) {
456 struct xhci_stream_ctx *ctx =
457 &ep->stream_info->stream_ctx_array[stream_id];
1f81b6d2 458 hw_dequeue = le64_to_cpu(ctx->stream_ring);
c4bedb77
HG
459 } else {
460 struct xhci_ep_ctx *ep_ctx
461 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1f81b6d2 462 hw_dequeue = le64_to_cpu(ep_ctx->deq);
c4bedb77 463 }
ae636747 464
365038d8
MN
465 new_seg = ep_ring->deq_seg;
466 new_deq = ep_ring->dequeue;
467 state->new_cycle_state = hw_dequeue & 0x1;
468
1f81b6d2 469 /*
365038d8
MN
470 * We want to find the pointer, segment and cycle state of the new trb
471 * (the one after current TD's last_trb). We know the cycle state at
472 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
473 * found.
1f81b6d2 474 */
365038d8
MN
475 do {
476 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
477 == (dma_addr_t)(hw_dequeue & ~0xf)) {
478 cycle_found = true;
479 if (td_last_trb_found)
480 break;
481 }
482 if (new_deq == cur_td->last_trb)
483 td_last_trb_found = true;
1f81b6d2 484
365038d8
MN
485 if (cycle_found &&
486 TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
487 new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
488 state->new_cycle_state ^= 0x1;
489
490 next_trb(xhci, ep_ring, &new_seg, &new_deq);
491
492 /* Search wrapped around, bail out */
493 if (new_deq == ep->ring->dequeue) {
494 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
495 state->new_deq_seg = NULL;
496 state->new_deq_ptr = NULL;
497 return;
498 }
499
500 } while (!cycle_found || !td_last_trb_found);
ae636747 501
365038d8
MN
502 state->new_deq_seg = new_seg;
503 state->new_deq_ptr = new_deq;
ae636747 504
1f81b6d2 505 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
506 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
507 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 508
aa50b290
XR
509 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
510 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
511 state->new_deq_seg);
512 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
513 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
514 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 515 (unsigned long long) addr);
ae636747
SS
516}
517
522989a2
SS
518/* flip_cycle means flip the cycle bit of all but the first and last TRB.
519 * (The last TRB actually points to the ring enqueue pointer, which is not part
520 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
521 */
23e3be11 522static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
522989a2 523 struct xhci_td *cur_td, bool flip_cycle)
ae636747
SS
524{
525 struct xhci_segment *cur_seg;
526 union xhci_trb *cur_trb;
527
528 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
529 true;
530 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69 531 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
ae636747
SS
532 /* Unchain any chained Link TRBs, but
533 * leave the pointers intact.
534 */
28ccd296 535 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
522989a2
SS
536 /* Flip the cycle bit (link TRBs can't be the first
537 * or last TRB).
538 */
539 if (flip_cycle)
540 cur_trb->generic.field[3] ^=
541 cpu_to_le32(TRB_CYCLE);
aa50b290
XR
542 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
543 "Cancel (unchain) link TRB");
544 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
545 "Address = %p (0x%llx dma); "
546 "in seg %p (0x%llx dma)",
700e2052 547 cur_trb,
23e3be11 548 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
549 cur_seg,
550 (unsigned long long)cur_seg->dma);
ae636747
SS
551 } else {
552 cur_trb->generic.field[0] = 0;
553 cur_trb->generic.field[1] = 0;
554 cur_trb->generic.field[2] = 0;
555 /* Preserve only the cycle bit of this TRB */
28ccd296 556 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
522989a2
SS
557 /* Flip the cycle bit except on the first or last TRB */
558 if (flip_cycle && cur_trb != cur_td->first_trb &&
559 cur_trb != cur_td->last_trb)
560 cur_trb->generic.field[3] ^=
561 cpu_to_le32(TRB_CYCLE);
28ccd296
ME
562 cur_trb->generic.field[3] |= cpu_to_le32(
563 TRB_TYPE(TRB_TR_NOOP));
aa50b290
XR
564 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
565 "TRB to noop at offset 0x%llx",
79688acf
SS
566 (unsigned long long)
567 xhci_trb_virt_to_dma(cur_seg, cur_trb));
ae636747
SS
568 }
569 if (cur_trb == cur_td->last_trb)
570 break;
571 }
572}
573
575688e1 574static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
575 struct xhci_virt_ep *ep)
576{
577 ep->ep_state &= ~EP_HALT_PENDING;
578 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
579 * timer is running on another CPU, we don't decrement stop_cmds_pending
580 * (since we didn't successfully stop the watchdog timer).
581 */
582 if (del_timer(&ep->stop_cmd_timer))
583 ep->stop_cmds_pending--;
584}
585
586/* Must be called with xhci->lock held in interrupt context */
587static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
07a37e9e 588 struct xhci_td *cur_td, int status)
6f5165cf 589{
214f76f7 590 struct usb_hcd *hcd;
8e51adcc
AX
591 struct urb *urb;
592 struct urb_priv *urb_priv;
6f5165cf 593
8e51adcc
AX
594 urb = cur_td->urb;
595 urb_priv = urb->hcpriv;
596 urb_priv->td_cnt++;
214f76f7 597 hcd = bus_to_hcd(urb->dev->bus);
6f5165cf 598
8e51adcc
AX
599 /* Only giveback urb when this is the last td in urb */
600 if (urb_priv->td_cnt == urb_priv->length) {
c41136b0
AX
601 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
602 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
603 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
604 if (xhci->quirks & XHCI_AMD_PLL_FIX)
605 usb_amd_quirk_pll_enable();
606 }
607 }
8e51adcc 608 usb_hcd_unlink_urb_from_ep(hcd, urb);
8e51adcc
AX
609
610 spin_unlock(&xhci->lock);
611 usb_hcd_giveback_urb(hcd, urb, status);
612 xhci_urb_free_priv(xhci, urb_priv);
613 spin_lock(&xhci->lock);
8e51adcc 614 }
6f5165cf
SS
615}
616
ae636747
SS
617/*
618 * When we get a command completion for a Stop Endpoint Command, we need to
619 * unlink any cancelled TDs from the ring. There are two ways to do that:
620 *
621 * 1. If the HW was in the middle of processing the TD that needs to be
622 * cancelled, then we must move the ring's dequeue pointer past the last TRB
623 * in the TD with a Set Dequeue Pointer Command.
624 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
625 * bit cleared) so that the HW will skip over them.
626 */
b8200c94 627static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
be88fe4f 628 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747 629{
ae636747
SS
630 unsigned int ep_index;
631 struct xhci_ring *ep_ring;
63a0d9ab 632 struct xhci_virt_ep *ep;
ae636747 633 struct list_head *entry;
326b4810 634 struct xhci_td *cur_td = NULL;
ae636747
SS
635 struct xhci_td *last_unlinked_td;
636
c92bcfa7 637 struct xhci_dequeue_state deq_state;
ae636747 638
bc752bde 639 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
9ea1833e 640 if (!xhci->devs[slot_id])
be88fe4f
AX
641 xhci_warn(xhci, "Stop endpoint command "
642 "completion for disabled slot %u\n",
643 slot_id);
644 return;
645 }
646
ae636747 647 memset(&deq_state, 0, sizeof(deq_state));
28ccd296 648 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
63a0d9ab 649 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 650
678539cf 651 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 652 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c 653 ep->stopped_td = NULL;
e9df17eb 654 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 655 return;
678539cf 656 }
ae636747
SS
657
658 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
659 * We have the xHCI lock, so nothing can modify this list until we drop
660 * it. We're also in the event handler, so we can't get re-interrupted
661 * if another Stop Endpoint command completes
662 */
63a0d9ab 663 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 664 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
aa50b290
XR
665 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
666 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
667 (unsigned long long)xhci_trb_virt_to_dma(
668 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
669 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
670 if (!ep_ring) {
671 /* This shouldn't happen unless a driver is mucking
672 * with the stream ID after submission. This will
673 * leave the TD on the hardware ring, and the hardware
674 * will try to execute it, and may access a buffer
675 * that has already been freed. In the best case, the
676 * hardware will execute it, and the event handler will
677 * ignore the completion event for that TD, since it was
678 * removed from the td_list for that endpoint. In
679 * short, don't muck with the stream ID after
680 * submission.
681 */
682 xhci_warn(xhci, "WARN Cancelled URB %p "
683 "has invalid stream ID %u.\n",
684 cur_td->urb,
685 cur_td->urb->stream_id);
686 goto remove_finished_td;
687 }
ae636747
SS
688 /*
689 * If we stopped on the TD we need to cancel, then we have to
690 * move the xHC endpoint ring dequeue pointer past this TD.
691 */
63a0d9ab 692 if (cur_td == ep->stopped_td)
e9df17eb
SS
693 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
694 cur_td->urb->stream_id,
695 cur_td, &deq_state);
ae636747 696 else
522989a2 697 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 698remove_finished_td:
ae636747
SS
699 /*
700 * The event handler won't see a completion for this TD anymore,
701 * so remove it from the endpoint ring's TD list. Keep it in
702 * the cancelled TD list for URB completion later.
703 */
585df1d9 704 list_del_init(&cur_td->td_list);
ae636747
SS
705 }
706 last_unlinked_td = cur_td;
6f5165cf 707 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
708
709 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
710 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
1e3452e3
HG
711 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
712 ep->stopped_td->urb->stream_id, &deq_state);
ac9d8fe7 713 xhci_ring_cmd_db(xhci);
ae636747 714 } else {
e9df17eb
SS
715 /* Otherwise ring the doorbell(s) to restart queued transfers */
716 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 717 }
526867c3 718
1f81b6d2
JW
719 /* Clear stopped_td if endpoint is not halted */
720 if (!(ep->ep_state & EP_HALTED))
526867c3 721 ep->stopped_td = NULL;
ae636747
SS
722
723 /*
724 * Drop the lock and complete the URBs in the cancelled TD list.
725 * New TDs to be cancelled might be added to the end of the list before
726 * we can complete all the URBs for the TDs we already unlinked.
727 * So stop when we've completed the URB for the last TD we unlinked.
728 */
729 do {
63a0d9ab 730 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747 731 struct xhci_td, cancelled_td_list);
585df1d9 732 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
733
734 /* Clean up the cancelled URB */
ae636747
SS
735 /* Doesn't matter what we pass for status, since the core will
736 * just overwrite it (because the URB has been unlinked).
737 */
07a37e9e 738 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
ae636747 739
6f5165cf
SS
740 /* Stop processing the cancelled list if the watchdog timer is
741 * running.
742 */
743 if (xhci->xhc_state & XHCI_STATE_DYING)
744 return;
ae636747
SS
745 } while (cur_td != last_unlinked_td);
746
747 /* Return to the event handler with xhci->lock re-acquired */
748}
749
50e8725e
SS
750static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
751{
752 struct xhci_td *cur_td;
753
754 while (!list_empty(&ring->td_list)) {
755 cur_td = list_first_entry(&ring->td_list,
756 struct xhci_td, td_list);
757 list_del_init(&cur_td->td_list);
758 if (!list_empty(&cur_td->cancelled_td_list))
759 list_del_init(&cur_td->cancelled_td_list);
760 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
761 }
762}
763
764static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
765 int slot_id, int ep_index)
766{
767 struct xhci_td *cur_td;
768 struct xhci_virt_ep *ep;
769 struct xhci_ring *ring;
770
771 ep = &xhci->devs[slot_id]->eps[ep_index];
21d0e51b
SS
772 if ((ep->ep_state & EP_HAS_STREAMS) ||
773 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
774 int stream_id;
775
776 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
777 stream_id++) {
778 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
779 "Killing URBs for slot ID %u, ep index %u, stream %u",
780 slot_id, ep_index, stream_id + 1);
781 xhci_kill_ring_urbs(xhci,
782 ep->stream_info->stream_rings[stream_id]);
783 }
784 } else {
785 ring = ep->ring;
786 if (!ring)
787 return;
788 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
789 "Killing URBs for slot ID %u, ep index %u",
790 slot_id, ep_index);
791 xhci_kill_ring_urbs(xhci, ring);
792 }
50e8725e
SS
793 while (!list_empty(&ep->cancelled_td_list)) {
794 cur_td = list_first_entry(&ep->cancelled_td_list,
795 struct xhci_td, cancelled_td_list);
796 list_del_init(&cur_td->cancelled_td_list);
797 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
798 }
799}
800
6f5165cf
SS
801/* Watchdog timer function for when a stop endpoint command fails to complete.
802 * In this case, we assume the host controller is broken or dying or dead. The
803 * host may still be completing some other events, so we have to be careful to
804 * let the event ring handler and the URB dequeueing/enqueueing functions know
805 * through xhci->state.
806 *
807 * The timer may also fire if the host takes a very long time to respond to the
808 * command, and the stop endpoint command completion handler cannot delete the
809 * timer before the timer function is called. Another endpoint cancellation may
810 * sneak in before the timer function can grab the lock, and that may queue
811 * another stop endpoint command and add the timer back. So we cannot use a
812 * simple flag to say whether there is a pending stop endpoint command for a
813 * particular endpoint.
814 *
815 * Instead we use a combination of that flag and a counter for the number of
816 * pending stop endpoint commands. If the timer is the tail end of the last
817 * stop endpoint command, and the endpoint's command is still pending, we assume
818 * the host is dying.
819 */
820void xhci_stop_endpoint_command_watchdog(unsigned long arg)
821{
822 struct xhci_hcd *xhci;
823 struct xhci_virt_ep *ep;
6f5165cf 824 int ret, i, j;
f43d6231 825 unsigned long flags;
6f5165cf
SS
826
827 ep = (struct xhci_virt_ep *) arg;
828 xhci = ep->xhci;
829
f43d6231 830 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
831
832 ep->stop_cmds_pending--;
833 if (xhci->xhc_state & XHCI_STATE_DYING) {
aa50b290
XR
834 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
835 "Stop EP timer ran, but another timer marked "
836 "xHCI as DYING, exiting.");
f43d6231 837 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
838 return;
839 }
840 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
aa50b290
XR
841 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
842 "Stop EP timer ran, but no command pending, "
843 "exiting.");
f43d6231 844 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
845 return;
846 }
847
848 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
849 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
850 /* Oops, HC is dead or dying or at least not responding to the stop
851 * endpoint command.
852 */
853 xhci->xhc_state |= XHCI_STATE_DYING;
854 /* Disable interrupts from the host controller and start halting it */
855 xhci_quiesce(xhci);
f43d6231 856 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
857
858 ret = xhci_halt(xhci);
859
f43d6231 860 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
861 if (ret < 0) {
862 /* This is bad; the host is not responding to commands and it's
863 * not allowing itself to be halted. At least interrupts are
ac04e6ff 864 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
865 * disconnect all device drivers under this host. Those
866 * disconnect() methods will wait for all URBs to be unlinked,
867 * so we must complete them.
868 */
869 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
870 xhci_warn(xhci, "Completing active URBs anyway.\n");
871 /* We could turn all TDs on the rings to no-ops. This won't
872 * help if the host has cached part of the ring, and is slow if
873 * we want to preserve the cycle bit. Skip it and hope the host
874 * doesn't touch the memory.
875 */
876 }
877 for (i = 0; i < MAX_HC_SLOTS; i++) {
878 if (!xhci->devs[i])
879 continue;
50e8725e
SS
880 for (j = 0; j < 31; j++)
881 xhci_kill_endpoint_urbs(xhci, i, j);
6f5165cf 882 }
f43d6231 883 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
884 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
885 "Calling usb_hc_died()");
f6ff0ac8 886 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
aa50b290
XR
887 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
888 "xHCI host controller is dead.");
6f5165cf
SS
889}
890
b008df60
AX
891
892static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
893 struct xhci_virt_device *dev,
894 struct xhci_ring *ep_ring,
895 unsigned int ep_index)
896{
897 union xhci_trb *dequeue_temp;
898 int num_trbs_free_temp;
899 bool revert = false;
900
901 num_trbs_free_temp = ep_ring->num_trbs_free;
902 dequeue_temp = ep_ring->dequeue;
903
0d9f78a9
SS
904 /* If we get two back-to-back stalls, and the first stalled transfer
905 * ends just before a link TRB, the dequeue pointer will be left on
906 * the link TRB by the code in the while loop. So we have to update
907 * the dequeue pointer one segment further, or we'll jump off
908 * the segment into la-la-land.
909 */
910 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
911 ep_ring->deq_seg = ep_ring->deq_seg->next;
912 ep_ring->dequeue = ep_ring->deq_seg->trbs;
913 }
914
b008df60
AX
915 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
916 /* We have more usable TRBs */
917 ep_ring->num_trbs_free++;
918 ep_ring->dequeue++;
919 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
920 ep_ring->dequeue)) {
921 if (ep_ring->dequeue ==
922 dev->eps[ep_index].queued_deq_ptr)
923 break;
924 ep_ring->deq_seg = ep_ring->deq_seg->next;
925 ep_ring->dequeue = ep_ring->deq_seg->trbs;
926 }
927 if (ep_ring->dequeue == dequeue_temp) {
928 revert = true;
929 break;
930 }
931 }
932
933 if (revert) {
934 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
935 ep_ring->num_trbs_free = num_trbs_free_temp;
936 }
937}
938
ae636747
SS
939/*
940 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
941 * we need to clear the set deq pending flag in the endpoint ring state, so that
942 * the TD queueing code can ring the doorbell again. We also need to ring the
943 * endpoint doorbell to restart the ring, but only if there aren't more
944 * cancellations pending.
945 */
b8200c94 946static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
c69a0597 947 union xhci_trb *trb, u32 cmd_comp_code)
ae636747 948{
ae636747 949 unsigned int ep_index;
e9df17eb 950 unsigned int stream_id;
ae636747
SS
951 struct xhci_ring *ep_ring;
952 struct xhci_virt_device *dev;
9aad95e2 953 struct xhci_virt_ep *ep;
d115b048
JY
954 struct xhci_ep_ctx *ep_ctx;
955 struct xhci_slot_ctx *slot_ctx;
ae636747 956
28ccd296
ME
957 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
958 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 959 dev = xhci->devs[slot_id];
9aad95e2 960 ep = &dev->eps[ep_index];
e9df17eb
SS
961
962 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
963 if (!ep_ring) {
e587b8b2 964 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
e9df17eb
SS
965 stream_id);
966 /* XXX: Harmless??? */
0d4976ec 967 goto cleanup;
e9df17eb
SS
968 }
969
d115b048
JY
970 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
971 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747 972
c69a0597 973 if (cmd_comp_code != COMP_SUCCESS) {
ae636747
SS
974 unsigned int ep_state;
975 unsigned int slot_state;
976
c69a0597 977 switch (cmd_comp_code) {
ae636747 978 case COMP_TRB_ERR:
e587b8b2 979 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
ae636747
SS
980 break;
981 case COMP_CTX_STATE:
e587b8b2 982 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
28ccd296 983 ep_state = le32_to_cpu(ep_ctx->ep_info);
ae636747 984 ep_state &= EP_STATE_MASK;
28ccd296 985 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 986 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
987 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
988 "Slot state = %u, EP state = %u",
ae636747
SS
989 slot_state, ep_state);
990 break;
991 case COMP_EBADSLT:
e587b8b2
ON
992 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
993 slot_id);
ae636747
SS
994 break;
995 default:
e587b8b2
ON
996 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
997 cmd_comp_code);
ae636747
SS
998 break;
999 }
1000 /* OK what do we do now? The endpoint state is hosed, and we
1001 * should never get to this point if the synchronization between
1002 * queueing, and endpoint state are correct. This might happen
1003 * if the device gets disconnected after we've finished
1004 * cancelling URBs, which might not be an error...
1005 */
1006 } else {
9aad95e2
HG
1007 u64 deq;
1008 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1009 if (ep->ep_state & EP_HAS_STREAMS) {
1010 struct xhci_stream_ctx *ctx =
1011 &ep->stream_info->stream_ctx_array[stream_id];
1012 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1013 } else {
1014 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1015 }
aa50b290 1016 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
9aad95e2
HG
1017 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1018 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1019 ep->queued_deq_ptr) == deq) {
bf161e85
SS
1020 /* Update the ring's dequeue segment and dequeue pointer
1021 * to reflect the new position.
1022 */
b008df60
AX
1023 update_ring_for_set_deq_completion(xhci, dev,
1024 ep_ring, ep_index);
bf161e85 1025 } else {
e587b8b2 1026 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
bf161e85 1027 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
9aad95e2 1028 ep->queued_deq_seg, ep->queued_deq_ptr);
bf161e85 1029 }
ae636747
SS
1030 }
1031
0d4976ec 1032cleanup:
63a0d9ab 1033 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1034 dev->eps[ep_index].queued_deq_seg = NULL;
1035 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1036 /* Restart any rings with pending URBs */
1037 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1038}
1039
b8200c94 1040static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
c69a0597 1041 union xhci_trb *trb, u32 cmd_comp_code)
a1587d97 1042{
a1587d97
SS
1043 unsigned int ep_index;
1044
28ccd296 1045 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
a1587d97
SS
1046 /* This command will only fail if the endpoint wasn't halted,
1047 * but we don't care.
1048 */
a0254324 1049 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
c69a0597 1050 "Ignoring reset ep completion code of %u", cmd_comp_code);
a1587d97 1051
ac9d8fe7
SS
1052 /* HW with the reset endpoint quirk needs to have a configure endpoint
1053 * command complete before the endpoint can be used. Queue that here
1054 * because the HW can't handle two commands being queued in a row.
1055 */
1056 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
ddba5cd0
MN
1057 struct xhci_command *command;
1058 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
a0ee619f
HG
1059 if (!command) {
1060 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1061 return;
1062 }
4bdfe4c3
XR
1063 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1064 "Queueing configure endpoint command");
ddba5cd0 1065 xhci_queue_configure_endpoint(xhci, command,
913a8a34
SS
1066 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1067 false);
ac9d8fe7
SS
1068 xhci_ring_cmd_db(xhci);
1069 } else {
e9df17eb 1070 /* Clear our internal halted state and restart the ring(s) */
63a0d9ab 1071 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
e9df17eb 1072 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ac9d8fe7 1073 }
a1587d97 1074}
ae636747 1075
b244b431
XR
1076static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1077 u32 cmd_comp_code)
1078{
1079 if (cmd_comp_code == COMP_SUCCESS)
1080 xhci->slot_id = slot_id;
1081 else
1082 xhci->slot_id = 0;
b244b431
XR
1083}
1084
6c02dd14
XR
1085static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1086{
1087 struct xhci_virt_device *virt_dev;
1088
1089 virt_dev = xhci->devs[slot_id];
1090 if (!virt_dev)
1091 return;
1092 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1093 /* Delete default control endpoint resources */
1094 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1095 xhci_free_virt_device(xhci, slot_id);
1096}
1097
6ed46d33
XR
1098static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1099 struct xhci_event_cmd *event, u32 cmd_comp_code)
1100{
1101 struct xhci_virt_device *virt_dev;
1102 struct xhci_input_control_ctx *ctrl_ctx;
1103 unsigned int ep_index;
1104 unsigned int ep_state;
1105 u32 add_flags, drop_flags;
1106
6ed46d33
XR
1107 /*
1108 * Configure endpoint commands can come from the USB core
1109 * configuration or alt setting changes, or because the HW
1110 * needed an extra configure endpoint command after a reset
1111 * endpoint command or streams were being configured.
1112 * If the command was for a halted endpoint, the xHCI driver
1113 * is not waiting on the configure endpoint command.
1114 */
9ea1833e 1115 virt_dev = xhci->devs[slot_id];
6ed46d33
XR
1116 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1117 if (!ctrl_ctx) {
1118 xhci_warn(xhci, "Could not get input context, bad type.\n");
1119 return;
1120 }
1121
1122 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1123 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1124 /* Input ctx add_flags are the endpoint index plus one */
1125 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1126
1127 /* A usb_set_interface() call directly after clearing a halted
1128 * condition may race on this quirky hardware. Not worth
1129 * worrying about, since this is prototype hardware. Not sure
1130 * if this will work for streams, but streams support was
1131 * untested on this prototype.
1132 */
1133 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1134 ep_index != (unsigned int) -1 &&
1135 add_flags - SLOT_FLAG == drop_flags) {
1136 ep_state = virt_dev->eps[ep_index].ep_state;
1137 if (!(ep_state & EP_HALTED))
ddba5cd0 1138 return;
6ed46d33
XR
1139 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1140 "Completed config ep cmd - "
1141 "last ep index = %d, state = %d",
1142 ep_index, ep_state);
1143 /* Clear internal halted state and restart ring(s) */
1144 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1145 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1146 return;
1147 }
6ed46d33
XR
1148 return;
1149}
1150
f681321b
XR
1151static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1152 struct xhci_event_cmd *event)
1153{
f681321b 1154 xhci_dbg(xhci, "Completed reset device command.\n");
9ea1833e 1155 if (!xhci->devs[slot_id])
f681321b
XR
1156 xhci_warn(xhci, "Reset device command completion "
1157 "for disabled slot %u\n", slot_id);
1158}
1159
2c070821
XR
1160static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1161 struct xhci_event_cmd *event)
1162{
1163 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1164 xhci->error_bitmask |= 1 << 6;
1165 return;
1166 }
1167 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1168 "NEC firmware version %2x.%02x",
1169 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1170 NEC_FW_MINOR(le32_to_cpu(event->status)));
1171}
1172
9ea1833e 1173static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
c9aa1a2d
MN
1174{
1175 list_del(&cmd->cmd_list);
9ea1833e
MN
1176
1177 if (cmd->completion) {
1178 cmd->status = status;
1179 complete(cmd->completion);
1180 } else {
c9aa1a2d 1181 kfree(cmd);
9ea1833e 1182 }
c9aa1a2d
MN
1183}
1184
1185void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1186{
1187 struct xhci_command *cur_cmd, *tmp_cmd;
1188 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
9ea1833e 1189 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
c9aa1a2d
MN
1190}
1191
c311e391
MN
1192/*
1193 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
1194 * If there are other commands waiting then restart the ring and kick the timer.
1195 * This must be called with command ring stopped and xhci->lock held.
1196 */
1197static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1198 struct xhci_command *cur_cmd)
1199{
1200 struct xhci_command *i_cmd, *tmp_cmd;
1201 u32 cycle_state;
1202
1203 /* Turn all aborted commands in list to no-ops, then restart */
1204 list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
1205 cmd_list) {
1206
1207 if (i_cmd->status != COMP_CMD_ABORT)
1208 continue;
1209
1210 i_cmd->status = COMP_CMD_STOP;
1211
1212 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
1213 i_cmd->command_trb);
1214 /* get cycle state from the original cmd trb */
1215 cycle_state = le32_to_cpu(
1216 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
1217 /* modify the command trb to no-op command */
1218 i_cmd->command_trb->generic.field[0] = 0;
1219 i_cmd->command_trb->generic.field[1] = 0;
1220 i_cmd->command_trb->generic.field[2] = 0;
1221 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
1222 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1223
1224 /*
1225 * caller waiting for completion is called when command
1226 * completion event is received for these no-op commands
1227 */
1228 }
1229
1230 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1231
1232 /* ring command ring doorbell to restart the command ring */
1233 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
1234 !(xhci->xhc_state & XHCI_STATE_DYING)) {
1235 xhci->current_cmd = cur_cmd;
1236 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1237 xhci_ring_cmd_db(xhci);
1238 }
1239 return;
1240}
1241
1242
1243void xhci_handle_command_timeout(unsigned long data)
1244{
1245 struct xhci_hcd *xhci;
1246 int ret;
1247 unsigned long flags;
1248 u64 hw_ring_state;
1249 struct xhci_command *cur_cmd = NULL;
1250 xhci = (struct xhci_hcd *) data;
1251
1252 /* mark this command to be cancelled */
1253 spin_lock_irqsave(&xhci->lock, flags);
1254 if (xhci->current_cmd) {
1255 cur_cmd = xhci->current_cmd;
1256 cur_cmd->status = COMP_CMD_ABORT;
1257 }
1258
1259
1260 /* Make sure command ring is running before aborting it */
1261 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1262 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1263 (hw_ring_state & CMD_RING_RUNNING)) {
1264
1265 spin_unlock_irqrestore(&xhci->lock, flags);
1266 xhci_dbg(xhci, "Command timeout\n");
1267 ret = xhci_abort_cmd_ring(xhci);
1268 if (unlikely(ret == -ESHUTDOWN)) {
1269 xhci_err(xhci, "Abort command ring failed\n");
1270 xhci_cleanup_command_queue(xhci);
1271 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1272 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1273 }
1274 return;
1275 }
1276 /* command timeout on stopped ring, ring can't be aborted */
1277 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1278 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1279 spin_unlock_irqrestore(&xhci->lock, flags);
1280 return;
1281}
1282
7f84eef0
SS
1283static void handle_cmd_completion(struct xhci_hcd *xhci,
1284 struct xhci_event_cmd *event)
1285{
28ccd296 1286 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1287 u64 cmd_dma;
1288 dma_addr_t cmd_dequeue_dma;
e7a79a1d 1289 u32 cmd_comp_code;
9124b121 1290 union xhci_trb *cmd_trb;
c9aa1a2d 1291 struct xhci_command *cmd;
b54fc46d 1292 u32 cmd_type;
7f84eef0 1293
28ccd296 1294 cmd_dma = le64_to_cpu(event->cmd_trb);
9124b121 1295 cmd_trb = xhci->cmd_ring->dequeue;
23e3be11 1296 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
9124b121 1297 cmd_trb);
7f84eef0
SS
1298 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1299 if (cmd_dequeue_dma == 0) {
1300 xhci->error_bitmask |= 1 << 4;
1301 return;
1302 }
1303 /* Does the DMA address match our internal dequeue pointer address? */
1304 if (cmd_dma != (u64) cmd_dequeue_dma) {
1305 xhci->error_bitmask |= 1 << 5;
1306 return;
1307 }
b63f4053 1308
c9aa1a2d
MN
1309 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1310
1311 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1312 xhci_err(xhci,
1313 "Command completion event does not match command\n");
1314 return;
1315 }
c311e391
MN
1316
1317 del_timer(&xhci->cmd_timer);
1318
9124b121 1319 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
63a23b9a 1320
e7a79a1d 1321 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
c311e391
MN
1322
1323 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1324 if (cmd_comp_code == COMP_CMD_STOP) {
1325 xhci_handle_stopped_cmd_ring(xhci, cmd);
1326 return;
1327 }
1328 /*
1329 * Host aborted the command ring, check if the current command was
1330 * supposed to be aborted, otherwise continue normally.
1331 * The command ring is stopped now, but the xHC will issue a Command
1332 * Ring Stopped event which will cause us to restart it.
1333 */
1334 if (cmd_comp_code == COMP_CMD_ABORT) {
1335 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1336 if (cmd->status == COMP_CMD_ABORT)
1337 goto event_handled;
b63f4053
EF
1338 }
1339
b54fc46d
XR
1340 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1341 switch (cmd_type) {
1342 case TRB_ENABLE_SLOT:
e7a79a1d 1343 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
3ffbba95 1344 break;
b54fc46d 1345 case TRB_DISABLE_SLOT:
6c02dd14 1346 xhci_handle_cmd_disable_slot(xhci, slot_id);
3ffbba95 1347 break;
b54fc46d 1348 case TRB_CONFIG_EP:
9ea1833e
MN
1349 if (!cmd->completion)
1350 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1351 cmd_comp_code);
f94e0186 1352 break;
b54fc46d 1353 case TRB_EVAL_CONTEXT:
2d3f1fac 1354 break;
b54fc46d 1355 case TRB_ADDR_DEV:
3ffbba95 1356 break;
b54fc46d 1357 case TRB_STOP_RING:
b8200c94
XR
1358 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1359 le32_to_cpu(cmd_trb->generic.field[3])));
1360 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
ae636747 1361 break;
b54fc46d 1362 case TRB_SET_DEQ:
b8200c94
XR
1363 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1364 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1365 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
ae636747 1366 break;
b54fc46d 1367 case TRB_CMD_NOOP:
c311e391
MN
1368 /* Is this an aborted command turned to NO-OP? */
1369 if (cmd->status == COMP_CMD_STOP)
1370 cmd_comp_code = COMP_CMD_STOP;
7f84eef0 1371 break;
b54fc46d 1372 case TRB_RESET_EP:
b8200c94
XR
1373 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1374 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1375 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
a1587d97 1376 break;
b54fc46d 1377 case TRB_RESET_DEV:
6fcfb0d6
MN
1378 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1379 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1380 */
1381 slot_id = TRB_TO_SLOT_ID(
1382 le32_to_cpu(cmd_trb->generic.field[3]));
f681321b 1383 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
2a8f82c4 1384 break;
b54fc46d 1385 case TRB_NEC_GET_FW:
2c070821 1386 xhci_handle_cmd_nec_get_fw(xhci, event);
0238634d 1387 break;
7f84eef0
SS
1388 default:
1389 /* Skip over unknown commands on the event ring */
1390 xhci->error_bitmask |= 1 << 6;
1391 break;
1392 }
c9aa1a2d 1393
c311e391
MN
1394 /* restart timer if this wasn't the last command */
1395 if (cmd->cmd_list.next != &xhci->cmd_list) {
1396 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1397 struct xhci_command, cmd_list);
1398 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1399 }
1400
1401event_handled:
9ea1833e 1402 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
c9aa1a2d 1403
3b72fca0 1404 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1405}
1406
0238634d
SS
1407static void handle_vendor_event(struct xhci_hcd *xhci,
1408 union xhci_trb *event)
1409{
1410 u32 trb_type;
1411
28ccd296 1412 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1413 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1414 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1415 handle_cmd_completion(xhci, &event->event_cmd);
1416}
1417
f6ff0ac8
SS
1418/* @port_id: the one-based port ID from the hardware (indexed from array of all
1419 * port registers -- USB 3.0 and USB 2.0).
1420 *
1421 * Returns a zero-based port number, which is suitable for indexing into each of
1422 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1423 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1424 */
1425static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1426 struct xhci_hcd *xhci, u32 port_id)
1427{
1428 unsigned int i;
1429 unsigned int num_similar_speed_ports = 0;
1430
1431 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1432 * and usb2_ports are 0-based indexes. Count the number of similar
1433 * speed ports, up to 1 port before this port.
1434 */
1435 for (i = 0; i < (port_id - 1); i++) {
1436 u8 port_speed = xhci->port_array[i];
1437
1438 /*
1439 * Skip ports that don't have known speeds, or have duplicate
1440 * Extended Capabilities port speed entries.
1441 */
22e04870 1442 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1443 continue;
1444
1445 /*
1446 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1447 * 1.1 ports are under the USB 2.0 hub. If the port speed
1448 * matches the device speed, it's a similar speed port.
1449 */
1450 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1451 num_similar_speed_ports++;
1452 }
1453 return num_similar_speed_ports;
1454}
1455
623bef9e
SS
1456static void handle_device_notification(struct xhci_hcd *xhci,
1457 union xhci_trb *event)
1458{
1459 u32 slot_id;
4ee823b8 1460 struct usb_device *udev;
623bef9e 1461
7e76ad43 1462 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
4ee823b8 1463 if (!xhci->devs[slot_id]) {
623bef9e
SS
1464 xhci_warn(xhci, "Device Notification event for "
1465 "unused slot %u\n", slot_id);
4ee823b8
SS
1466 return;
1467 }
1468
1469 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1470 slot_id);
1471 udev = xhci->devs[slot_id]->udev;
1472 if (udev && udev->parent)
1473 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1474}
1475
0f2a7930
SS
1476static void handle_port_status(struct xhci_hcd *xhci,
1477 union xhci_trb *event)
1478{
f6ff0ac8 1479 struct usb_hcd *hcd;
0f2a7930 1480 u32 port_id;
56192531 1481 u32 temp, temp1;
518e848e 1482 int max_ports;
56192531 1483 int slot_id;
5308a91b 1484 unsigned int faked_port_index;
f6ff0ac8 1485 u8 major_revision;
20b67cf5 1486 struct xhci_bus_state *bus_state;
28ccd296 1487 __le32 __iomem **port_array;
386139d7 1488 bool bogus_port_status = false;
0f2a7930
SS
1489
1490 /* Port status change events always have a successful completion code */
28ccd296 1491 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
0f2a7930
SS
1492 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1493 xhci->error_bitmask |= 1 << 8;
1494 }
28ccd296 1495 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1496 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1497
518e848e
SS
1498 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1499 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1500 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1501 inc_deq(xhci, xhci->event_ring);
1502 return;
56192531
AX
1503 }
1504
f6ff0ac8
SS
1505 /* Figure out which usb_hcd this port is attached to:
1506 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1507 */
1508 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1509
1510 /* Find the right roothub. */
1511 hcd = xhci_to_hcd(xhci);
1512 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1513 hcd = xhci->shared_hcd;
1514
f6ff0ac8
SS
1515 if (major_revision == 0) {
1516 xhci_warn(xhci, "Event for port %u not in "
1517 "Extended Capabilities, ignoring.\n",
1518 port_id);
386139d7 1519 bogus_port_status = true;
f6ff0ac8 1520 goto cleanup;
5308a91b 1521 }
22e04870 1522 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1523 xhci_warn(xhci, "Event for port %u duplicated in"
1524 "Extended Capabilities, ignoring.\n",
1525 port_id);
386139d7 1526 bogus_port_status = true;
f6ff0ac8
SS
1527 goto cleanup;
1528 }
1529
1530 /*
1531 * Hardware port IDs reported by a Port Status Change Event include USB
1532 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1533 * resume event, but we first need to translate the hardware port ID
1534 * into the index into the ports on the correct split roothub, and the
1535 * correct bus_state structure.
1536 */
f6ff0ac8
SS
1537 bus_state = &xhci->bus_state[hcd_index(hcd)];
1538 if (hcd->speed == HCD_USB3)
1539 port_array = xhci->usb3_ports;
1540 else
1541 port_array = xhci->usb2_ports;
1542 /* Find the faked port hub number */
1543 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1544 port_id);
5308a91b 1545
b0ba9720 1546 temp = readl(port_array[faked_port_index]);
7111ebc9 1547 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1548 xhci_dbg(xhci, "resume root hub\n");
1549 usb_hcd_resume_root_hub(hcd);
1550 }
1551
1552 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1553 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1554
b0ba9720 1555 temp1 = readl(&xhci->op_regs->command);
56192531
AX
1556 if (!(temp1 & CMD_RUN)) {
1557 xhci_warn(xhci, "xHC is not running.\n");
1558 goto cleanup;
1559 }
1560
1561 if (DEV_SUPERSPEED(temp)) {
d93814cf 1562 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1563 /* Set a flag to say the port signaled remote wakeup,
1564 * so we can tell the difference between the end of
1565 * device and host initiated resume.
1566 */
1567 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1568 xhci_test_and_clear_bit(xhci, port_array,
1569 faked_port_index, PORT_PLC);
c9682dff
AX
1570 xhci_set_link_state(xhci, port_array, faked_port_index,
1571 XDEV_U0);
d93814cf
SS
1572 /* Need to wait until the next link state change
1573 * indicates the device is actually in U0.
1574 */
1575 bogus_port_status = true;
1576 goto cleanup;
56192531
AX
1577 } else {
1578 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1579 bus_state->resume_done[faked_port_index] = jiffies +
56192531 1580 msecs_to_jiffies(20);
f370b996 1581 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1582 mod_timer(&hcd->rh_timer,
f6ff0ac8 1583 bus_state->resume_done[faked_port_index]);
56192531
AX
1584 /* Do the rest in GetPortStatus */
1585 }
1586 }
d93814cf
SS
1587
1588 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1589 DEV_SUPERSPEED(temp)) {
1590 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1591 /* We've just brought the device into U0 through either the
1592 * Resume state after a device remote wakeup, or through the
1593 * U3Exit state after a host-initiated resume. If it's a device
1594 * initiated remote wake, don't pass up the link state change,
1595 * so the roothub behavior is consistent with external
1596 * USB 3.0 hub behavior.
1597 */
d93814cf
SS
1598 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1599 faked_port_index + 1);
1600 if (slot_id && xhci->devs[slot_id])
1601 xhci_ring_device(xhci, slot_id);
ba7b5c22 1602 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1603 bus_state->port_remote_wakeup &=
1604 ~(1 << faked_port_index);
1605 xhci_test_and_clear_bit(xhci, port_array,
1606 faked_port_index, PORT_PLC);
1607 usb_wakeup_notification(hcd->self.root_hub,
1608 faked_port_index + 1);
1609 bogus_port_status = true;
1610 goto cleanup;
1611 }
d93814cf 1612 }
56192531 1613
8b3d4570
SS
1614 /*
1615 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1616 * RExit to a disconnect state). If so, let the the driver know it's
1617 * out of the RExit state.
1618 */
1619 if (!DEV_SUPERSPEED(temp) &&
1620 test_and_clear_bit(faked_port_index,
1621 &bus_state->rexit_ports)) {
1622 complete(&bus_state->rexit_done[faked_port_index]);
1623 bogus_port_status = true;
1624 goto cleanup;
1625 }
1626
6fd45621
AX
1627 if (hcd->speed != HCD_USB3)
1628 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1629 PORT_PLC);
1630
56192531 1631cleanup:
0f2a7930 1632 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1633 inc_deq(xhci, xhci->event_ring);
0f2a7930 1634
386139d7
SS
1635 /* Don't make the USB core poll the roothub if we got a bad port status
1636 * change event. Besides, at that point we can't tell which roothub
1637 * (USB 2.0 or USB 3.0) to kick.
1638 */
1639 if (bogus_port_status)
1640 return;
1641
c52804a4
SS
1642 /*
1643 * xHCI port-status-change events occur when the "or" of all the
1644 * status-change bits in the portsc register changes from 0 to 1.
1645 * New status changes won't cause an event if any other change
1646 * bits are still set. When an event occurs, switch over to
1647 * polling to avoid losing status changes.
1648 */
1649 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1650 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1651 spin_unlock(&xhci->lock);
1652 /* Pass this up to the core */
f6ff0ac8 1653 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1654 spin_lock(&xhci->lock);
1655}
1656
d0e96f5a
SS
1657/*
1658 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1659 * at end_trb, which may be in another segment. If the suspect DMA address is a
1660 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1661 * returns 0.
1662 */
6648f29d 1663struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
d0e96f5a
SS
1664 union xhci_trb *start_trb,
1665 union xhci_trb *end_trb,
1666 dma_addr_t suspect_dma)
1667{
1668 dma_addr_t start_dma;
1669 dma_addr_t end_seg_dma;
1670 dma_addr_t end_trb_dma;
1671 struct xhci_segment *cur_seg;
1672
23e3be11 1673 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1674 cur_seg = start_seg;
1675
1676 do {
2fa88daa 1677 if (start_dma == 0)
326b4810 1678 return NULL;
ae636747 1679 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1680 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1681 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1682 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1683 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a
SS
1684
1685 if (end_trb_dma > 0) {
1686 /* The end TRB is in this segment, so suspect should be here */
1687 if (start_dma <= end_trb_dma) {
1688 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1689 return cur_seg;
1690 } else {
1691 /* Case for one segment with
1692 * a TD wrapped around to the top
1693 */
1694 if ((suspect_dma >= start_dma &&
1695 suspect_dma <= end_seg_dma) ||
1696 (suspect_dma >= cur_seg->dma &&
1697 suspect_dma <= end_trb_dma))
1698 return cur_seg;
1699 }
326b4810 1700 return NULL;
d0e96f5a
SS
1701 } else {
1702 /* Might still be somewhere in this segment */
1703 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1704 return cur_seg;
1705 }
1706 cur_seg = cur_seg->next;
23e3be11 1707 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1708 } while (cur_seg != start_seg);
d0e96f5a 1709
326b4810 1710 return NULL;
d0e96f5a
SS
1711}
1712
bcef3fd5
SS
1713static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1714 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1715 unsigned int stream_id,
bcef3fd5
SS
1716 struct xhci_td *td, union xhci_trb *event_trb)
1717{
1718 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
ddba5cd0
MN
1719 struct xhci_command *command;
1720 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1721 if (!command)
1722 return;
1723
bcef3fd5
SS
1724 ep->ep_state |= EP_HALTED;
1725 ep->stopped_td = td;
e9df17eb 1726 ep->stopped_stream = stream_id;
1624ae1c 1727
ddba5cd0 1728 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
bcef3fd5 1729 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1624ae1c
SS
1730
1731 ep->stopped_td = NULL;
5e5cf6fc 1732 ep->stopped_stream = 0;
1624ae1c 1733
bcef3fd5
SS
1734 xhci_ring_cmd_db(xhci);
1735}
1736
1737/* Check if an error has halted the endpoint ring. The class driver will
1738 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1739 * However, a babble and other errors also halt the endpoint ring, and the class
1740 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1741 * Ring Dequeue Pointer command manually.
1742 */
1743static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1744 struct xhci_ep_ctx *ep_ctx,
1745 unsigned int trb_comp_code)
1746{
1747 /* TRB completion codes that may require a manual halt cleanup */
1748 if (trb_comp_code == COMP_TX_ERR ||
1749 trb_comp_code == COMP_BABBLE ||
1750 trb_comp_code == COMP_SPLIT_ERR)
1751 /* The 0.96 spec says a babbling control endpoint
1752 * is not halted. The 0.96 spec says it is. Some HW
1753 * claims to be 0.95 compliant, but it halts the control
1754 * endpoint anyway. Check if a babble halted the
1755 * endpoint.
1756 */
f5960b69
ME
1757 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1758 cpu_to_le32(EP_STATE_HALTED))
bcef3fd5
SS
1759 return 1;
1760
1761 return 0;
1762}
1763
b45b5069
SS
1764int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1765{
1766 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1767 /* Vendor defined "informational" completion code,
1768 * treat as not-an-error.
1769 */
1770 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1771 trb_comp_code);
1772 xhci_dbg(xhci, "Treating code as success.\n");
1773 return 1;
1774 }
1775 return 0;
1776}
1777
4422da61
AX
1778/*
1779 * Finish the td processing, remove the td from td list;
1780 * Return 1 if the urb can be given back.
1781 */
1782static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1783 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1784 struct xhci_virt_ep *ep, int *status, bool skip)
1785{
1786 struct xhci_virt_device *xdev;
1787 struct xhci_ring *ep_ring;
1788 unsigned int slot_id;
1789 int ep_index;
1790 struct urb *urb = NULL;
1791 struct xhci_ep_ctx *ep_ctx;
1792 int ret = 0;
8e51adcc 1793 struct urb_priv *urb_priv;
4422da61
AX
1794 u32 trb_comp_code;
1795
28ccd296 1796 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1797 xdev = xhci->devs[slot_id];
28ccd296
ME
1798 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1799 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1800 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1801 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1802
1803 if (skip)
1804 goto td_cleanup;
1805
1806 if (trb_comp_code == COMP_STOP_INVAL ||
1807 trb_comp_code == COMP_STOP) {
1808 /* The Endpoint Stop Command completion will take care of any
1809 * stopped TDs. A stopped TD may be restarted, so don't update
1810 * the ring dequeue pointer or take this TD off any lists yet.
1811 */
1812 ep->stopped_td = td;
4422da61
AX
1813 return 0;
1814 } else {
1815 if (trb_comp_code == COMP_STALL) {
1816 /* The transfer is completed from the driver's
1817 * perspective, but we need to issue a set dequeue
1818 * command for this stalled endpoint to move the dequeue
1819 * pointer past the TD. We can't do that here because
1820 * the halt condition must be cleared first. Let the
1821 * USB class driver clear the stall later.
1822 */
1823 ep->stopped_td = td;
4422da61
AX
1824 ep->stopped_stream = ep_ring->stream_id;
1825 } else if (xhci_requires_manual_halt_cleanup(xhci,
1826 ep_ctx, trb_comp_code)) {
1827 /* Other types of errors halt the endpoint, but the
1828 * class driver doesn't call usb_reset_endpoint() unless
1829 * the error is -EPIPE. Clear the halted status in the
1830 * xHCI hardware manually.
1831 */
1832 xhci_cleanup_halted_endpoint(xhci,
1833 slot_id, ep_index, ep_ring->stream_id,
1834 td, event_trb);
1835 } else {
1836 /* Update ring dequeue pointer */
1837 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
1838 inc_deq(xhci, ep_ring);
1839 inc_deq(xhci, ep_ring);
4422da61
AX
1840 }
1841
1842td_cleanup:
1843 /* Clean up the endpoint's TD list */
1844 urb = td->urb;
8e51adcc 1845 urb_priv = urb->hcpriv;
4422da61
AX
1846
1847 /* Do one last check of the actual transfer length.
1848 * If the host controller said we transferred more data than
1849 * the buffer length, urb->actual_length will be a very big
1850 * number (since it's unsigned). Play it safe and say we didn't
1851 * transfer anything.
1852 */
1853 if (urb->actual_length > urb->transfer_buffer_length) {
1854 xhci_warn(xhci, "URB transfer length is wrong, "
1855 "xHC issue? req. len = %u, "
1856 "act. len = %u\n",
1857 urb->transfer_buffer_length,
1858 urb->actual_length);
1859 urb->actual_length = 0;
1860 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1861 *status = -EREMOTEIO;
1862 else
1863 *status = 0;
1864 }
585df1d9 1865 list_del_init(&td->td_list);
4422da61
AX
1866 /* Was this TD slated to be cancelled but completed anyway? */
1867 if (!list_empty(&td->cancelled_td_list))
585df1d9 1868 list_del_init(&td->cancelled_td_list);
4422da61 1869
8e51adcc
AX
1870 urb_priv->td_cnt++;
1871 /* Giveback the urb when all the tds are completed */
c41136b0 1872 if (urb_priv->td_cnt == urb_priv->length) {
8e51adcc 1873 ret = 1;
c41136b0
AX
1874 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1875 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1876 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1877 == 0) {
1878 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1879 usb_amd_quirk_pll_enable();
1880 }
1881 }
1882 }
4422da61
AX
1883 }
1884
1885 return ret;
1886}
1887
8af56be1
AX
1888/*
1889 * Process control tds, update urb status and actual_length.
1890 */
1891static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1892 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1893 struct xhci_virt_ep *ep, int *status)
1894{
1895 struct xhci_virt_device *xdev;
1896 struct xhci_ring *ep_ring;
1897 unsigned int slot_id;
1898 int ep_index;
1899 struct xhci_ep_ctx *ep_ctx;
1900 u32 trb_comp_code;
1901
28ccd296 1902 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 1903 xdev = xhci->devs[slot_id];
28ccd296
ME
1904 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1905 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 1906 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1907 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
8af56be1 1908
8af56be1
AX
1909 switch (trb_comp_code) {
1910 case COMP_SUCCESS:
1911 if (event_trb == ep_ring->dequeue) {
1912 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1913 "without IOC set??\n");
1914 *status = -ESHUTDOWN;
1915 } else if (event_trb != td->last_trb) {
1916 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1917 "without IOC set??\n");
1918 *status = -ESHUTDOWN;
1919 } else {
8af56be1
AX
1920 *status = 0;
1921 }
1922 break;
1923 case COMP_SHORT_TX:
8af56be1
AX
1924 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1925 *status = -EREMOTEIO;
1926 else
1927 *status = 0;
1928 break;
3abeca99
SS
1929 case COMP_STOP_INVAL:
1930 case COMP_STOP:
1931 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
1932 default:
1933 if (!xhci_requires_manual_halt_cleanup(xhci,
1934 ep_ctx, trb_comp_code))
1935 break;
1936 xhci_dbg(xhci, "TRB error code %u, "
1937 "halted endpoint index = %u\n",
1938 trb_comp_code, ep_index);
1939 /* else fall through */
1940 case COMP_STALL:
1941 /* Did we transfer part of the data (middle) phase? */
1942 if (event_trb != ep_ring->dequeue &&
1943 event_trb != td->last_trb)
1944 td->urb->actual_length =
1c11a172
VG
1945 td->urb->transfer_buffer_length -
1946 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
8af56be1
AX
1947 else
1948 td->urb->actual_length = 0;
1949
1950 xhci_cleanup_halted_endpoint(xhci,
1951 slot_id, ep_index, 0, td, event_trb);
1952 return finish_td(xhci, td, event_trb, event, ep, status, true);
1953 }
1954 /*
1955 * Did we transfer any data, despite the errors that might have
1956 * happened? I.e. did we get past the setup stage?
1957 */
1958 if (event_trb != ep_ring->dequeue) {
1959 /* The event was for the status stage */
1960 if (event_trb == td->last_trb) {
1961 if (td->urb->actual_length != 0) {
1962 /* Don't overwrite a previously set error code
1963 */
1964 if ((*status == -EINPROGRESS || *status == 0) &&
1965 (td->urb->transfer_flags
1966 & URB_SHORT_NOT_OK))
1967 /* Did we already see a short data
1968 * stage? */
1969 *status = -EREMOTEIO;
1970 } else {
1971 td->urb->actual_length =
1972 td->urb->transfer_buffer_length;
1973 }
1974 } else {
1975 /* Maybe the event was for the data stage? */
3abeca99
SS
1976 td->urb->actual_length =
1977 td->urb->transfer_buffer_length -
1c11a172 1978 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
3abeca99
SS
1979 xhci_dbg(xhci, "Waiting for status "
1980 "stage event\n");
1981 return 0;
8af56be1
AX
1982 }
1983 }
1984
1985 return finish_td(xhci, td, event_trb, event, ep, status, false);
1986}
1987
04e51901
AX
1988/*
1989 * Process isochronous tds, update urb packet status and actual_length.
1990 */
1991static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1992 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1993 struct xhci_virt_ep *ep, int *status)
1994{
1995 struct xhci_ring *ep_ring;
1996 struct urb_priv *urb_priv;
1997 int idx;
1998 int len = 0;
04e51901
AX
1999 union xhci_trb *cur_trb;
2000 struct xhci_segment *cur_seg;
926008c9 2001 struct usb_iso_packet_descriptor *frame;
04e51901 2002 u32 trb_comp_code;
926008c9 2003 bool skip_td = false;
04e51901 2004
28ccd296
ME
2005 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2006 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901
AX
2007 urb_priv = td->urb->hcpriv;
2008 idx = urb_priv->td_cnt;
926008c9 2009 frame = &td->urb->iso_frame_desc[idx];
04e51901 2010
926008c9
DT
2011 /* handle completion code */
2012 switch (trb_comp_code) {
2013 case COMP_SUCCESS:
1c11a172 2014 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
1530bbc6
SS
2015 frame->status = 0;
2016 break;
2017 }
2018 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2019 trb_comp_code = COMP_SHORT_TX;
926008c9
DT
2020 case COMP_SHORT_TX:
2021 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2022 -EREMOTEIO : 0;
2023 break;
2024 case COMP_BW_OVER:
2025 frame->status = -ECOMM;
2026 skip_td = true;
2027 break;
2028 case COMP_BUFF_OVER:
2029 case COMP_BABBLE:
2030 frame->status = -EOVERFLOW;
2031 skip_td = true;
2032 break;
f6ba6fe2 2033 case COMP_DEV_ERR:
926008c9 2034 case COMP_STALL:
9c745995 2035 case COMP_TX_ERR:
926008c9
DT
2036 frame->status = -EPROTO;
2037 skip_td = true;
2038 break;
2039 case COMP_STOP:
2040 case COMP_STOP_INVAL:
2041 break;
2042 default:
2043 frame->status = -1;
2044 break;
04e51901
AX
2045 }
2046
926008c9
DT
2047 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2048 frame->actual_length = frame->length;
2049 td->urb->actual_length += frame->length;
04e51901
AX
2050 } else {
2051 for (cur_trb = ep_ring->dequeue,
2052 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2053 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2054 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2055 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
28ccd296 2056 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
04e51901 2057 }
28ccd296 2058 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2059 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
04e51901
AX
2060
2061 if (trb_comp_code != COMP_STOP_INVAL) {
926008c9 2062 frame->actual_length = len;
04e51901
AX
2063 td->urb->actual_length += len;
2064 }
2065 }
2066
04e51901
AX
2067 return finish_td(xhci, td, event_trb, event, ep, status, false);
2068}
2069
926008c9
DT
2070static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2071 struct xhci_transfer_event *event,
2072 struct xhci_virt_ep *ep, int *status)
2073{
2074 struct xhci_ring *ep_ring;
2075 struct urb_priv *urb_priv;
2076 struct usb_iso_packet_descriptor *frame;
2077 int idx;
2078
f6975314 2079 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9
DT
2080 urb_priv = td->urb->hcpriv;
2081 idx = urb_priv->td_cnt;
2082 frame = &td->urb->iso_frame_desc[idx];
2083
b3df3f9c 2084 /* The transfer is partly done. */
926008c9
DT
2085 frame->status = -EXDEV;
2086
2087 /* calc actual length */
2088 frame->actual_length = 0;
2089
2090 /* Update ring dequeue pointer */
2091 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2092 inc_deq(xhci, ep_ring);
2093 inc_deq(xhci, ep_ring);
926008c9
DT
2094
2095 return finish_td(xhci, td, NULL, event, ep, status, true);
2096}
2097
22405ed2
AX
2098/*
2099 * Process bulk and interrupt tds, update urb status and actual_length.
2100 */
2101static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2102 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2103 struct xhci_virt_ep *ep, int *status)
2104{
2105 struct xhci_ring *ep_ring;
2106 union xhci_trb *cur_trb;
2107 struct xhci_segment *cur_seg;
2108 u32 trb_comp_code;
2109
28ccd296
ME
2110 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2111 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
22405ed2
AX
2112
2113 switch (trb_comp_code) {
2114 case COMP_SUCCESS:
2115 /* Double check that the HW transferred everything. */
1530bbc6 2116 if (event_trb != td->last_trb ||
1c11a172 2117 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2118 xhci_warn(xhci, "WARN Successful completion "
2119 "on short TX\n");
2120 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2121 *status = -EREMOTEIO;
2122 else
2123 *status = 0;
1530bbc6
SS
2124 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2125 trb_comp_code = COMP_SHORT_TX;
22405ed2 2126 } else {
22405ed2
AX
2127 *status = 0;
2128 }
2129 break;
2130 case COMP_SHORT_TX:
2131 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2132 *status = -EREMOTEIO;
2133 else
2134 *status = 0;
2135 break;
2136 default:
2137 /* Others already handled above */
2138 break;
2139 }
f444ff27
SS
2140 if (trb_comp_code == COMP_SHORT_TX)
2141 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2142 "%d bytes untransferred\n",
2143 td->urb->ep->desc.bEndpointAddress,
2144 td->urb->transfer_buffer_length,
1c11a172 2145 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2146 /* Fast path - was this the last TRB in the TD for this URB? */
2147 if (event_trb == td->last_trb) {
1c11a172 2148 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2149 td->urb->actual_length =
2150 td->urb->transfer_buffer_length -
1c11a172 2151 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2152 if (td->urb->transfer_buffer_length <
2153 td->urb->actual_length) {
2154 xhci_warn(xhci, "HC gave bad length "
2155 "of %d bytes left\n",
1c11a172 2156 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2157 td->urb->actual_length = 0;
2158 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2159 *status = -EREMOTEIO;
2160 else
2161 *status = 0;
2162 }
2163 /* Don't overwrite a previously set error code */
2164 if (*status == -EINPROGRESS) {
2165 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2166 *status = -EREMOTEIO;
2167 else
2168 *status = 0;
2169 }
2170 } else {
2171 td->urb->actual_length =
2172 td->urb->transfer_buffer_length;
2173 /* Ignore a short packet completion if the
2174 * untransferred length was zero.
2175 */
2176 if (*status == -EREMOTEIO)
2177 *status = 0;
2178 }
2179 } else {
2180 /* Slow path - walk the list, starting from the dequeue
2181 * pointer, to get the actual length transferred.
2182 */
2183 td->urb->actual_length = 0;
2184 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2185 cur_trb != event_trb;
2186 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2187 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2188 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
22405ed2 2189 td->urb->actual_length +=
28ccd296 2190 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
22405ed2
AX
2191 }
2192 /* If the ring didn't stop on a Link or No-op TRB, add
2193 * in the actual bytes transferred from the Normal TRB
2194 */
2195 if (trb_comp_code != COMP_STOP_INVAL)
2196 td->urb->actual_length +=
28ccd296 2197 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2198 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2199 }
2200
2201 return finish_td(xhci, td, event_trb, event, ep, status, false);
2202}
2203
d0e96f5a
SS
2204/*
2205 * If this function returns an error condition, it means it got a Transfer
2206 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2207 * At this point, the host controller is probably hosed and should be reset.
2208 */
2209static int handle_tx_event(struct xhci_hcd *xhci,
2210 struct xhci_transfer_event *event)
ed384bd3
FB
2211 __releases(&xhci->lock)
2212 __acquires(&xhci->lock)
d0e96f5a
SS
2213{
2214 struct xhci_virt_device *xdev;
63a0d9ab 2215 struct xhci_virt_ep *ep;
d0e96f5a 2216 struct xhci_ring *ep_ring;
82d1009f 2217 unsigned int slot_id;
d0e96f5a 2218 int ep_index;
326b4810 2219 struct xhci_td *td = NULL;
d0e96f5a
SS
2220 dma_addr_t event_dma;
2221 struct xhci_segment *event_seg;
2222 union xhci_trb *event_trb;
326b4810 2223 struct urb *urb = NULL;
d0e96f5a 2224 int status = -EINPROGRESS;
8e51adcc 2225 struct urb_priv *urb_priv;
d115b048 2226 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2227 struct list_head *tmp;
66d1eebc 2228 u32 trb_comp_code;
4422da61 2229 int ret = 0;
c2d7b49f 2230 int td_num = 0;
d0e96f5a 2231
28ccd296 2232 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2233 xdev = xhci->devs[slot_id];
d0e96f5a
SS
2234 if (!xdev) {
2235 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
9258c0b2 2236 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2237 (unsigned long long) xhci_trb_virt_to_dma(
2238 xhci->event_ring->deq_seg,
9258c0b2
SS
2239 xhci->event_ring->dequeue),
2240 lower_32_bits(le64_to_cpu(event->buffer)),
2241 upper_32_bits(le64_to_cpu(event->buffer)),
2242 le32_to_cpu(event->transfer_len),
2243 le32_to_cpu(event->flags));
2244 xhci_dbg(xhci, "Event ring:\n");
2245 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2246 return -ENODEV;
2247 }
2248
2249 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2250 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2251 ep = &xdev->eps[ep_index];
28ccd296 2252 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2253 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4 2254 if (!ep_ring ||
28ccd296
ME
2255 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2256 EP_STATE_DISABLED) {
e9df17eb
SS
2257 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2258 "or incorrect stream ring\n");
9258c0b2 2259 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2260 (unsigned long long) xhci_trb_virt_to_dma(
2261 xhci->event_ring->deq_seg,
9258c0b2
SS
2262 xhci->event_ring->dequeue),
2263 lower_32_bits(le64_to_cpu(event->buffer)),
2264 upper_32_bits(le64_to_cpu(event->buffer)),
2265 le32_to_cpu(event->transfer_len),
2266 le32_to_cpu(event->flags));
2267 xhci_dbg(xhci, "Event ring:\n");
2268 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2269 return -ENODEV;
2270 }
2271
c2d7b49f
AX
2272 /* Count current td numbers if ep->skip is set */
2273 if (ep->skip) {
2274 list_for_each(tmp, &ep_ring->td_list)
2275 td_num++;
2276 }
2277
28ccd296
ME
2278 event_dma = le64_to_cpu(event->buffer);
2279 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2280 /* Look for common error cases */
66d1eebc 2281 switch (trb_comp_code) {
b10de142
SS
2282 /* Skip codes that require special handling depending on
2283 * transfer type
2284 */
2285 case COMP_SUCCESS:
1c11a172 2286 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2287 break;
2288 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2289 trb_comp_code = COMP_SHORT_TX;
2290 else
8202ce2e
SS
2291 xhci_warn_ratelimited(xhci,
2292 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
b10de142
SS
2293 case COMP_SHORT_TX:
2294 break;
ae636747
SS
2295 case COMP_STOP:
2296 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2297 break;
2298 case COMP_STOP_INVAL:
2299 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2300 break;
b10de142 2301 case COMP_STALL:
2a9227a5 2302 xhci_dbg(xhci, "Stalled endpoint\n");
63a0d9ab 2303 ep->ep_state |= EP_HALTED;
b10de142
SS
2304 status = -EPIPE;
2305 break;
2306 case COMP_TRB_ERR:
2307 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2308 status = -EILSEQ;
2309 break;
ec74e403 2310 case COMP_SPLIT_ERR:
b10de142 2311 case COMP_TX_ERR:
2a9227a5 2312 xhci_dbg(xhci, "Transfer error on endpoint\n");
b10de142
SS
2313 status = -EPROTO;
2314 break;
4a73143c 2315 case COMP_BABBLE:
2a9227a5 2316 xhci_dbg(xhci, "Babble error on endpoint\n");
4a73143c
SS
2317 status = -EOVERFLOW;
2318 break;
b10de142
SS
2319 case COMP_DB_ERR:
2320 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2321 status = -ENOSR;
2322 break;
986a92d4
AX
2323 case COMP_BW_OVER:
2324 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2325 break;
2326 case COMP_BUFF_OVER:
2327 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2328 break;
2329 case COMP_UNDERRUN:
2330 /*
2331 * When the Isoch ring is empty, the xHC will generate
2332 * a Ring Overrun Event for IN Isoch endpoint or Ring
2333 * Underrun Event for OUT Isoch endpoint.
2334 */
2335 xhci_dbg(xhci, "underrun event on endpoint\n");
2336 if (!list_empty(&ep_ring->td_list))
2337 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2338 "still with TDs queued?\n",
28ccd296
ME
2339 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2340 ep_index);
986a92d4
AX
2341 goto cleanup;
2342 case COMP_OVERRUN:
2343 xhci_dbg(xhci, "overrun event on endpoint\n");
2344 if (!list_empty(&ep_ring->td_list))
2345 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2346 "still with TDs queued?\n",
28ccd296
ME
2347 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2348 ep_index);
986a92d4 2349 goto cleanup;
f6ba6fe2
AH
2350 case COMP_DEV_ERR:
2351 xhci_warn(xhci, "WARN: detect an incompatible device");
2352 status = -EPROTO;
2353 break;
d18240db
AX
2354 case COMP_MISSED_INT:
2355 /*
2356 * When encounter missed service error, one or more isoc tds
2357 * may be missed by xHC.
2358 * Set skip flag of the ep_ring; Complete the missed tds as
2359 * short transfer when process the ep_ring next time.
2360 */
2361 ep->skip = true;
2362 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2363 goto cleanup;
b10de142 2364 default:
b45b5069 2365 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2366 status = 0;
2367 break;
2368 }
986a92d4
AX
2369 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2370 "busted\n");
2371 goto cleanup;
2372 }
2373
d18240db
AX
2374 do {
2375 /* This TRB should be in the TD at the head of this ring's
2376 * TD list.
2377 */
2378 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2379 /*
2380 * A stopped endpoint may generate an extra completion
2381 * event if the device was suspended. Don't print
2382 * warnings.
2383 */
2384 if (!(trb_comp_code == COMP_STOP ||
2385 trb_comp_code == COMP_STOP_INVAL)) {
2386 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2387 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2388 ep_index);
2389 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2390 (le32_to_cpu(event->flags) &
2391 TRB_TYPE_BITMASK)>>10);
2392 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2393 }
d18240db
AX
2394 if (ep->skip) {
2395 ep->skip = false;
2396 xhci_dbg(xhci, "td_list is empty while skip "
2397 "flag set. Clear skip flag.\n");
2398 }
2399 ret = 0;
2400 goto cleanup;
2401 }
986a92d4 2402
c2d7b49f
AX
2403 /* We've skipped all the TDs on the ep ring when ep->skip set */
2404 if (ep->skip && td_num == 0) {
2405 ep->skip = false;
2406 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2407 "Clear skip flag.\n");
2408 ret = 0;
2409 goto cleanup;
2410 }
2411
d18240db 2412 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
c2d7b49f
AX
2413 if (ep->skip)
2414 td_num--;
926008c9 2415
d18240db
AX
2416 /* Is this a TRB in the currently executing TD? */
2417 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2418 td->last_trb, event_dma);
e1cf486d
AH
2419
2420 /*
2421 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2422 * is not in the current TD pointed by ep_ring->dequeue because
2423 * that the hardware dequeue pointer still at the previous TRB
2424 * of the current TD. The previous TRB maybe a Link TD or the
2425 * last TRB of the previous TD. The command completion handle
2426 * will take care the rest.
2427 */
9a548863
HG
2428 if (!event_seg && (trb_comp_code == COMP_STOP ||
2429 trb_comp_code == COMP_STOP_INVAL)) {
e1cf486d
AH
2430 ret = 0;
2431 goto cleanup;
2432 }
2433
926008c9
DT
2434 if (!event_seg) {
2435 if (!ep->skip ||
2436 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2437 /* Some host controllers give a spurious
2438 * successful event after a short transfer.
2439 * Ignore it.
2440 */
ddba5cd0 2441 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
ad808333
SS
2442 ep_ring->last_td_was_short) {
2443 ep_ring->last_td_was_short = false;
2444 ret = 0;
2445 goto cleanup;
2446 }
926008c9
DT
2447 /* HC is busted, give up! */
2448 xhci_err(xhci,
2449 "ERROR Transfer event TRB DMA ptr not "
2450 "part of current TD\n");
2451 return -ESHUTDOWN;
2452 }
2453
2454 ret = skip_isoc_td(xhci, td, event, ep, &status);
2455 goto cleanup;
2456 }
ad808333
SS
2457 if (trb_comp_code == COMP_SHORT_TX)
2458 ep_ring->last_td_was_short = true;
2459 else
2460 ep_ring->last_td_was_short = false;
926008c9
DT
2461
2462 if (ep->skip) {
d18240db
AX
2463 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2464 ep->skip = false;
2465 }
678539cf 2466
926008c9
DT
2467 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2468 sizeof(*event_trb)];
2469 /*
2470 * No-op TRB should not trigger interrupts.
2471 * If event_trb is a no-op TRB, it means the
2472 * corresponding TD has been cancelled. Just ignore
2473 * the TD.
2474 */
f5960b69 2475 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
926008c9
DT
2476 xhci_dbg(xhci,
2477 "event_trb is a no-op TRB. Skip it\n");
2478 goto cleanup;
d18240db 2479 }
4422da61 2480
d18240db
AX
2481 /* Now update the urb's actual_length and give back to
2482 * the core
82d1009f 2483 */
d18240db
AX
2484 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2485 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2486 &status);
04e51901
AX
2487 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2488 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2489 &status);
d18240db
AX
2490 else
2491 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2492 ep, &status);
2493
2494cleanup:
2495 /*
2496 * Do not update event ring dequeue pointer if ep->skip is set.
2497 * Will roll back to continue process missed tds.
2498 */
2499 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
3b72fca0 2500 inc_deq(xhci, xhci->event_ring);
d18240db
AX
2501 }
2502
2503 if (ret) {
2504 urb = td->urb;
8e51adcc 2505 urb_priv = urb->hcpriv;
d18240db
AX
2506 /* Leave the TD around for the reset endpoint function
2507 * to use(but only if it's not a control endpoint,
2508 * since we already queued the Set TR dequeue pointer
2509 * command for stalled control endpoints).
2510 */
2511 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2512 (trb_comp_code != COMP_STALL &&
2513 trb_comp_code != COMP_BABBLE))
8e51adcc 2514 xhci_urb_free_priv(xhci, urb_priv);
48c3375c
AS
2515 else
2516 kfree(urb_priv);
d18240db 2517
214f76f7 2518 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
f444ff27
SS
2519 if ((urb->actual_length != urb->transfer_buffer_length &&
2520 (urb->transfer_flags &
2521 URB_SHORT_NOT_OK)) ||
fd984d24
SS
2522 (status != 0 &&
2523 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
f444ff27 2524 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1949f9e2 2525 "expected = %d, status = %d\n",
f444ff27
SS
2526 urb, urb->actual_length,
2527 urb->transfer_buffer_length,
2528 status);
d18240db 2529 spin_unlock(&xhci->lock);
b3df3f9c
SS
2530 /* EHCI, UHCI, and OHCI always unconditionally set the
2531 * urb->status of an isochronous endpoint to 0.
2532 */
2533 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2534 status = 0;
214f76f7 2535 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
d18240db
AX
2536 spin_lock(&xhci->lock);
2537 }
2538
2539 /*
2540 * If ep->skip is set, it means there are missed tds on the
2541 * endpoint ring need to take care of.
2542 * Process them as short transfer until reach the td pointed by
2543 * the event.
2544 */
2545 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2546
d0e96f5a
SS
2547 return 0;
2548}
2549
0f2a7930
SS
2550/*
2551 * This function handles all OS-owned events on the event ring. It may drop
2552 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2553 * Returns >0 for "possibly more events to process" (caller should call again),
2554 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2555 */
9dee9a21 2556static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2557{
2558 union xhci_trb *event;
0f2a7930 2559 int update_ptrs = 1;
d0e96f5a 2560 int ret;
7f84eef0
SS
2561
2562 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2563 xhci->error_bitmask |= 1 << 1;
9dee9a21 2564 return 0;
7f84eef0
SS
2565 }
2566
2567 event = xhci->event_ring->dequeue;
2568 /* Does the HC or OS own the TRB? */
28ccd296
ME
2569 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2570 xhci->event_ring->cycle_state) {
7f84eef0 2571 xhci->error_bitmask |= 1 << 2;
9dee9a21 2572 return 0;
7f84eef0
SS
2573 }
2574
92a3da41
ME
2575 /*
2576 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2577 * speculative reads of the event's flags/data below.
2578 */
2579 rmb();
0f2a7930 2580 /* FIXME: Handle more event types. */
28ccd296 2581 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
7f84eef0
SS
2582 case TRB_TYPE(TRB_COMPLETION):
2583 handle_cmd_completion(xhci, &event->event_cmd);
2584 break;
0f2a7930
SS
2585 case TRB_TYPE(TRB_PORT_STATUS):
2586 handle_port_status(xhci, event);
2587 update_ptrs = 0;
2588 break;
d0e96f5a
SS
2589 case TRB_TYPE(TRB_TRANSFER):
2590 ret = handle_tx_event(xhci, &event->trans_event);
2591 if (ret < 0)
2592 xhci->error_bitmask |= 1 << 9;
2593 else
2594 update_ptrs = 0;
2595 break;
623bef9e
SS
2596 case TRB_TYPE(TRB_DEV_NOTE):
2597 handle_device_notification(xhci, event);
2598 break;
7f84eef0 2599 default:
28ccd296
ME
2600 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2601 TRB_TYPE(48))
0238634d
SS
2602 handle_vendor_event(xhci, event);
2603 else
2604 xhci->error_bitmask |= 1 << 3;
7f84eef0 2605 }
6f5165cf
SS
2606 /* Any of the above functions may drop and re-acquire the lock, so check
2607 * to make sure a watchdog timer didn't mark the host as non-responsive.
2608 */
2609 if (xhci->xhc_state & XHCI_STATE_DYING) {
2610 xhci_dbg(xhci, "xHCI host dying, returning from "
2611 "event handler.\n");
9dee9a21 2612 return 0;
6f5165cf 2613 }
7f84eef0 2614
c06d68b8
SS
2615 if (update_ptrs)
2616 /* Update SW event ring dequeue pointer */
3b72fca0 2617 inc_deq(xhci, xhci->event_ring);
c06d68b8 2618
9dee9a21
ME
2619 /* Are there more items on the event ring? Caller will call us again to
2620 * check.
2621 */
2622 return 1;
7f84eef0 2623}
9032cd52
SS
2624
2625/*
2626 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2627 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2628 * indicators of an event TRB error, but we check the status *first* to be safe.
2629 */
2630irqreturn_t xhci_irq(struct usb_hcd *hcd)
2631{
2632 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2633 u32 status;
bda53145 2634 u64 temp_64;
c06d68b8
SS
2635 union xhci_trb *event_ring_deq;
2636 dma_addr_t deq;
9032cd52
SS
2637
2638 spin_lock(&xhci->lock);
9032cd52 2639 /* Check if the xHC generated the interrupt, or the irq is shared */
b0ba9720 2640 status = readl(&xhci->op_regs->status);
c21599a3 2641 if (status == 0xffffffff)
9032cd52
SS
2642 goto hw_died;
2643
c21599a3 2644 if (!(status & STS_EINT)) {
9032cd52 2645 spin_unlock(&xhci->lock);
9032cd52
SS
2646 return IRQ_NONE;
2647 }
27e0dd4d 2648 if (status & STS_FATAL) {
9032cd52
SS
2649 xhci_warn(xhci, "WARNING: Host System Error\n");
2650 xhci_halt(xhci);
2651hw_died:
9032cd52
SS
2652 spin_unlock(&xhci->lock);
2653 return -ESHUTDOWN;
2654 }
2655
bda53145
SS
2656 /*
2657 * Clear the op reg interrupt status first,
2658 * so we can receive interrupts from other MSI-X interrupters.
2659 * Write 1 to clear the interrupt status.
2660 */
27e0dd4d 2661 status |= STS_EINT;
204b7793 2662 writel(status, &xhci->op_regs->status);
bda53145
SS
2663 /* FIXME when MSI-X is supported and there are multiple vectors */
2664 /* Clear the MSI-X event interrupt status */
2665
cd70469d 2666 if (hcd->irq) {
c21599a3
SS
2667 u32 irq_pending;
2668 /* Acknowledge the PCI interrupt */
b0ba9720 2669 irq_pending = readl(&xhci->ir_set->irq_pending);
4e833c0b 2670 irq_pending |= IMAN_IP;
204b7793 2671 writel(irq_pending, &xhci->ir_set->irq_pending);
c21599a3 2672 }
bda53145 2673
c06d68b8 2674 if (xhci->xhc_state & XHCI_STATE_DYING) {
bda53145
SS
2675 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2676 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2677 /* Clear the event handler busy flag (RW1C);
2678 * the event ring should be empty.
bda53145 2679 */
f7b2e403 2680 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
477632df
SS
2681 xhci_write_64(xhci, temp_64 | ERST_EHB,
2682 &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2683 spin_unlock(&xhci->lock);
2684
2685 return IRQ_HANDLED;
2686 }
2687
2688 event_ring_deq = xhci->event_ring->dequeue;
2689 /* FIXME this should be a delayed service routine
2690 * that clears the EHB.
2691 */
9dee9a21 2692 while (xhci_handle_event(xhci) > 0) {}
bda53145 2693
f7b2e403 2694 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2695 /* If necessary, update the HW's version of the event ring deq ptr. */
2696 if (event_ring_deq != xhci->event_ring->dequeue) {
2697 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2698 xhci->event_ring->dequeue);
2699 if (deq == 0)
2700 xhci_warn(xhci, "WARN something wrong with SW event "
2701 "ring dequeue ptr.\n");
2702 /* Update HC event ring dequeue pointer */
2703 temp_64 &= ERST_PTR_MASK;
2704 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2705 }
2706
2707 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2708 temp_64 |= ERST_EHB;
477632df 2709 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
c06d68b8 2710
9032cd52
SS
2711 spin_unlock(&xhci->lock);
2712
2713 return IRQ_HANDLED;
2714}
2715
851ec164 2716irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2717{
968b822c 2718 return xhci_irq(hcd);
9032cd52 2719}
7f84eef0 2720
d0e96f5a
SS
2721/**** Endpoint Ring Operations ****/
2722
7f84eef0
SS
2723/*
2724 * Generic function for queueing a TRB on a ring.
2725 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2726 *
2727 * @more_trbs_coming: Will you enqueue more TRBs before calling
2728 * prepare_transfer()?
7f84eef0
SS
2729 */
2730static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2731 bool more_trbs_coming,
7f84eef0
SS
2732 u32 field1, u32 field2, u32 field3, u32 field4)
2733{
2734 struct xhci_generic_trb *trb;
2735
2736 trb = &ring->enqueue->generic;
28ccd296
ME
2737 trb->field[0] = cpu_to_le32(field1);
2738 trb->field[1] = cpu_to_le32(field2);
2739 trb->field[2] = cpu_to_le32(field3);
2740 trb->field[3] = cpu_to_le32(field4);
3b72fca0 2741 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2742}
2743
d0e96f5a
SS
2744/*
2745 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2746 * FIXME allocate segments if the ring is full.
2747 */
2748static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2749 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2750{
8dfec614
AX
2751 unsigned int num_trbs_needed;
2752
d0e96f5a 2753 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2754 switch (ep_state) {
2755 case EP_STATE_DISABLED:
2756 /*
2757 * USB core changed config/interfaces without notifying us,
2758 * or hardware is reporting the wrong state.
2759 */
2760 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2761 return -ENOENT;
d0e96f5a 2762 case EP_STATE_ERROR:
c92bcfa7 2763 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2764 /* FIXME event handling code for error needs to clear it */
2765 /* XXX not sure if this should be -ENOENT or not */
2766 return -EINVAL;
c92bcfa7
SS
2767 case EP_STATE_HALTED:
2768 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2769 case EP_STATE_STOPPED:
2770 case EP_STATE_RUNNING:
2771 break;
2772 default:
2773 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2774 /*
2775 * FIXME issue Configure Endpoint command to try to get the HC
2776 * back into a known state.
2777 */
2778 return -EINVAL;
2779 }
8dfec614
AX
2780
2781 while (1) {
3d4b81ed
SS
2782 if (room_on_ring(xhci, ep_ring, num_trbs))
2783 break;
8dfec614
AX
2784
2785 if (ep_ring == xhci->cmd_ring) {
2786 xhci_err(xhci, "Do not support expand command ring\n");
2787 return -ENOMEM;
2788 }
2789
68ffb011
XR
2790 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2791 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2792 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2793 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2794 mem_flags)) {
2795 xhci_err(xhci, "Ring expansion failed\n");
2796 return -ENOMEM;
2797 }
261fa12b 2798 }
6c12db90
JY
2799
2800 if (enqueue_is_link_trb(ep_ring)) {
2801 struct xhci_ring *ring = ep_ring;
2802 union xhci_trb *next;
6c12db90 2803
6c12db90
JY
2804 next = ring->enqueue;
2805
2806 while (last_trb(xhci, ring, ring->enq_seg, next)) {
7e393a83
AX
2807 /* If we're not dealing with 0.95 hardware or isoc rings
2808 * on AMD 0.96 host, clear the chain bit.
6c12db90 2809 */
3b72fca0
AX
2810 if (!xhci_link_trb_quirk(xhci) &&
2811 !(ring->type == TYPE_ISOC &&
2812 (xhci->quirks & XHCI_AMD_0x96_HOST)))
28ccd296 2813 next->link.control &= cpu_to_le32(~TRB_CHAIN);
6c12db90 2814 else
28ccd296 2815 next->link.control |= cpu_to_le32(TRB_CHAIN);
6c12db90
JY
2816
2817 wmb();
f5960b69 2818 next->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90
JY
2819
2820 /* Toggle the cycle bit after the last ring segment. */
2821 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2822 ring->cycle_state = (ring->cycle_state ? 0 : 1);
6c12db90
JY
2823 }
2824 ring->enq_seg = ring->enq_seg->next;
2825 ring->enqueue = ring->enq_seg->trbs;
2826 next = ring->enqueue;
2827 }
2828 }
2829
d0e96f5a
SS
2830 return 0;
2831}
2832
23e3be11 2833static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2834 struct xhci_virt_device *xdev,
2835 unsigned int ep_index,
e9df17eb 2836 unsigned int stream_id,
d0e96f5a
SS
2837 unsigned int num_trbs,
2838 struct urb *urb,
8e51adcc 2839 unsigned int td_index,
d0e96f5a
SS
2840 gfp_t mem_flags)
2841{
2842 int ret;
8e51adcc
AX
2843 struct urb_priv *urb_priv;
2844 struct xhci_td *td;
e9df17eb 2845 struct xhci_ring *ep_ring;
d115b048 2846 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2847
2848 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2849 if (!ep_ring) {
2850 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2851 stream_id);
2852 return -EINVAL;
2853 }
2854
2855 ret = prepare_ring(xhci, ep_ring,
28ccd296 2856 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 2857 num_trbs, mem_flags);
d0e96f5a
SS
2858 if (ret)
2859 return ret;
d0e96f5a 2860
8e51adcc
AX
2861 urb_priv = urb->hcpriv;
2862 td = urb_priv->td[td_index];
2863
2864 INIT_LIST_HEAD(&td->td_list);
2865 INIT_LIST_HEAD(&td->cancelled_td_list);
2866
2867 if (td_index == 0) {
214f76f7 2868 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 2869 if (unlikely(ret))
8e51adcc 2870 return ret;
d0e96f5a
SS
2871 }
2872
8e51adcc 2873 td->urb = urb;
d0e96f5a 2874 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2875 list_add_tail(&td->td_list, &ep_ring->td_list);
2876 td->start_seg = ep_ring->enq_seg;
2877 td->first_trb = ep_ring->enqueue;
2878
2879 urb_priv->td[td_index] = td;
d0e96f5a
SS
2880
2881 return 0;
2882}
2883
23e3be11 2884static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
2885{
2886 int num_sgs, num_trbs, running_total, temp, i;
2887 struct scatterlist *sg;
2888
2889 sg = NULL;
bc677d5b 2890 num_sgs = urb->num_mapped_sgs;
8a96c052
SS
2891 temp = urb->transfer_buffer_length;
2892
8a96c052 2893 num_trbs = 0;
910f8d0c 2894 for_each_sg(urb->sg, sg, num_sgs, i) {
8a96c052
SS
2895 unsigned int len = sg_dma_len(sg);
2896
2897 /* Scatter gather list entries may cross 64KB boundaries */
2898 running_total = TRB_MAX_BUFF_SIZE -
a2490187 2899 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
5807795b 2900 running_total &= TRB_MAX_BUFF_SIZE - 1;
8a96c052
SS
2901 if (running_total != 0)
2902 num_trbs++;
2903
2904 /* How many more 64KB chunks to transfer, how many more TRBs? */
bcd2fde0 2905 while (running_total < sg_dma_len(sg) && running_total < temp) {
8a96c052
SS
2906 num_trbs++;
2907 running_total += TRB_MAX_BUFF_SIZE;
2908 }
8a96c052
SS
2909 len = min_t(int, len, temp);
2910 temp -= len;
2911 if (temp == 0)
2912 break;
2913 }
8a96c052
SS
2914 return num_trbs;
2915}
2916
23e3be11 2917static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
2918{
2919 if (num_trbs != 0)
a2490187 2920 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
8a96c052
SS
2921 "TRBs, %d left\n", __func__,
2922 urb->ep->desc.bEndpointAddress, num_trbs);
2923 if (running_total != urb->transfer_buffer_length)
a2490187 2924 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
2925 "queued %#x (%d), asked for %#x (%d)\n",
2926 __func__,
2927 urb->ep->desc.bEndpointAddress,
2928 running_total, running_total,
2929 urb->transfer_buffer_length,
2930 urb->transfer_buffer_length);
2931}
2932
23e3be11 2933static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 2934 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 2935 struct xhci_generic_trb *start_trb)
8a96c052 2936{
8a96c052
SS
2937 /*
2938 * Pass all the TRBs to the hardware at once and make sure this write
2939 * isn't reordered.
2940 */
2941 wmb();
50f7b52a 2942 if (start_cycle)
28ccd296 2943 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 2944 else
28ccd296 2945 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 2946 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
2947}
2948
624defa1
SS
2949/*
2950 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2951 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2952 * (comprised of sg list entries) can take several service intervals to
2953 * transmit.
2954 */
2955int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2956 struct urb *urb, int slot_id, unsigned int ep_index)
2957{
2958 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2959 xhci->devs[slot_id]->out_ctx, ep_index);
2960 int xhci_interval;
2961 int ep_interval;
2962
28ccd296 2963 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1
SS
2964 ep_interval = urb->interval;
2965 /* Convert to microframes */
2966 if (urb->dev->speed == USB_SPEED_LOW ||
2967 urb->dev->speed == USB_SPEED_FULL)
2968 ep_interval *= 8;
2969 /* FIXME change this to a warning and a suggestion to use the new API
2970 * to set the polling interval (once the API is added).
2971 */
2972 if (xhci_interval != ep_interval) {
0730d52a
DK
2973 dev_dbg_ratelimited(&urb->dev->dev,
2974 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
2975 ep_interval, ep_interval == 1 ? "" : "s",
2976 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
2977 urb->interval = xhci_interval;
2978 /* Convert back to frames for LS/FS devices */
2979 if (urb->dev->speed == USB_SPEED_LOW ||
2980 urb->dev->speed == USB_SPEED_FULL)
2981 urb->interval /= 8;
2982 }
3fc8206d 2983 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
2984}
2985
04dd950d
SS
2986/*
2987 * The TD size is the number of bytes remaining in the TD (including this TRB),
2988 * right shifted by 10.
2989 * It must fit in bits 21:17, so it can't be bigger than 31.
2990 */
2991static u32 xhci_td_remainder(unsigned int remainder)
2992{
2993 u32 max = (1 << (21 - 17 + 1)) - 1;
2994
2995 if ((remainder >> 10) >= max)
2996 return max << 17;
2997 else
2998 return (remainder >> 10) << 17;
2999}
3000
4da6e6f2 3001/*
4525c0a1
SS
3002 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3003 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
3004 *
3005 * Total TD packet count = total_packet_count =
4525c0a1 3006 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
3007 *
3008 * Packets transferred up to and including this TRB = packets_transferred =
3009 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3010 *
3011 * TD size = total_packet_count - packets_transferred
3012 *
3013 * It must fit in bits 21:17, so it can't be bigger than 31.
4525c0a1 3014 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3015 */
4da6e6f2 3016static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
4525c0a1
SS
3017 unsigned int total_packet_count, struct urb *urb,
3018 unsigned int num_trbs_left)
4da6e6f2
SS
3019{
3020 int packets_transferred;
3021
48df4a6f 3022 /* One TRB with a zero-length data packet. */
4525c0a1 3023 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
48df4a6f
SS
3024 return 0;
3025
4da6e6f2
SS
3026 /* All the TRB queueing functions don't count the current TRB in
3027 * running_total.
3028 */
3029 packets_transferred = (running_total + trb_buff_len) /
f18f8ed2 3030 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
4da6e6f2 3031
4525c0a1
SS
3032 if ((total_packet_count - packets_transferred) > 31)
3033 return 31 << 17;
3034 return (total_packet_count - packets_transferred) << 17;
4da6e6f2
SS
3035}
3036
23e3be11 3037static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3038 struct urb *urb, int slot_id, unsigned int ep_index)
3039{
3040 struct xhci_ring *ep_ring;
3041 unsigned int num_trbs;
8e51adcc 3042 struct urb_priv *urb_priv;
8a96c052
SS
3043 struct xhci_td *td;
3044 struct scatterlist *sg;
3045 int num_sgs;
3046 int trb_buff_len, this_sg_len, running_total;
4da6e6f2 3047 unsigned int total_packet_count;
8a96c052
SS
3048 bool first_trb;
3049 u64 addr;
6cc30d85 3050 bool more_trbs_coming;
8a96c052
SS
3051
3052 struct xhci_generic_trb *start_trb;
3053 int start_cycle;
3054
e9df17eb
SS
3055 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3056 if (!ep_ring)
3057 return -EINVAL;
3058
8a96c052 3059 num_trbs = count_sg_trbs_needed(xhci, urb);
bc677d5b 3060 num_sgs = urb->num_mapped_sgs;
4525c0a1 3061 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3062 usb_endpoint_maxp(&urb->ep->desc));
8a96c052 3063
23e3be11 3064 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3065 ep_index, urb->stream_id,
3b72fca0 3066 num_trbs, urb, 0, mem_flags);
8a96c052
SS
3067 if (trb_buff_len < 0)
3068 return trb_buff_len;
8e51adcc
AX
3069
3070 urb_priv = urb->hcpriv;
3071 td = urb_priv->td[0];
3072
8a96c052
SS
3073 /*
3074 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3075 * until we've finished creating all the other TRBs. The ring's cycle
3076 * state may change as we enqueue the other TRBs, so save it too.
3077 */
3078 start_trb = &ep_ring->enqueue->generic;
3079 start_cycle = ep_ring->cycle_state;
3080
3081 running_total = 0;
3082 /*
3083 * How much data is in the first TRB?
3084 *
3085 * There are three forces at work for TRB buffer pointers and lengths:
3086 * 1. We don't want to walk off the end of this sg-list entry buffer.
3087 * 2. The transfer length that the driver requested may be smaller than
3088 * the amount of memory allocated for this scatter-gather list.
3089 * 3. TRBs buffers can't cross 64KB boundaries.
3090 */
910f8d0c 3091 sg = urb->sg;
8a96c052
SS
3092 addr = (u64) sg_dma_address(sg);
3093 this_sg_len = sg_dma_len(sg);
a2490187 3094 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3095 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3096 if (trb_buff_len > urb->transfer_buffer_length)
3097 trb_buff_len = urb->transfer_buffer_length;
8a96c052
SS
3098
3099 first_trb = true;
3100 /* Queue the first TRB, even if it's zero-length */
3101 do {
3102 u32 field = 0;
f9dc68fe 3103 u32 length_field = 0;
04dd950d 3104 u32 remainder = 0;
8a96c052
SS
3105
3106 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3107 if (first_trb) {
8a96c052 3108 first_trb = false;
50f7b52a
AX
3109 if (start_cycle == 0)
3110 field |= 0x1;
3111 } else
8a96c052
SS
3112 field |= ep_ring->cycle_state;
3113
3114 /* Chain all the TRBs together; clear the chain bit in the last
3115 * TRB to indicate it's the last TRB in the chain.
3116 */
3117 if (num_trbs > 1) {
3118 field |= TRB_CHAIN;
3119 } else {
3120 /* FIXME - add check for ZERO_PACKET flag before this */
3121 td->last_trb = ep_ring->enqueue;
3122 field |= TRB_IOC;
3123 }
af8b9e63
SS
3124
3125 /* Only set interrupt on short packet for IN endpoints */
3126 if (usb_urb_dir_in(urb))
3127 field |= TRB_ISP;
3128
8a96c052 3129 if (TRB_MAX_BUFF_SIZE -
a2490187 3130 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
8a96c052
SS
3131 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3132 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3133 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3134 (unsigned int) addr + trb_buff_len);
3135 }
4da6e6f2
SS
3136
3137 /* Set the TRB length, TD size, and interrupter fields. */
3138 if (xhci->hci_version < 0x100) {
3139 remainder = xhci_td_remainder(
3140 urb->transfer_buffer_length -
3141 running_total);
3142 } else {
3143 remainder = xhci_v1_0_td_remainder(running_total,
4525c0a1
SS
3144 trb_buff_len, total_packet_count, urb,
3145 num_trbs - 1);
4da6e6f2 3146 }
f9dc68fe 3147 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3148 remainder |
f9dc68fe 3149 TRB_INTR_TARGET(0);
4da6e6f2 3150
6cc30d85
SS
3151 if (num_trbs > 1)
3152 more_trbs_coming = true;
3153 else
3154 more_trbs_coming = false;
3b72fca0 3155 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3156 lower_32_bits(addr),
3157 upper_32_bits(addr),
f9dc68fe 3158 length_field,
af8b9e63 3159 field | TRB_TYPE(TRB_NORMAL));
8a96c052
SS
3160 --num_trbs;
3161 running_total += trb_buff_len;
3162
3163 /* Calculate length for next transfer --
3164 * Are we done queueing all the TRBs for this sg entry?
3165 */
3166 this_sg_len -= trb_buff_len;
3167 if (this_sg_len == 0) {
3168 --num_sgs;
3169 if (num_sgs == 0)
3170 break;
3171 sg = sg_next(sg);
3172 addr = (u64) sg_dma_address(sg);
3173 this_sg_len = sg_dma_len(sg);
3174 } else {
3175 addr += trb_buff_len;
3176 }
3177
3178 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187 3179 (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3180 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3181 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3182 trb_buff_len =
3183 urb->transfer_buffer_length - running_total;
3184 } while (running_total < urb->transfer_buffer_length);
3185
3186 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3187 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3188 start_cycle, start_trb);
8a96c052
SS
3189 return 0;
3190}
3191
b10de142 3192/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 3193int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
3194 struct urb *urb, int slot_id, unsigned int ep_index)
3195{
3196 struct xhci_ring *ep_ring;
8e51adcc 3197 struct urb_priv *urb_priv;
b10de142
SS
3198 struct xhci_td *td;
3199 int num_trbs;
3200 struct xhci_generic_trb *start_trb;
3201 bool first_trb;
6cc30d85 3202 bool more_trbs_coming;
b10de142 3203 int start_cycle;
f9dc68fe 3204 u32 field, length_field;
b10de142
SS
3205
3206 int running_total, trb_buff_len, ret;
4da6e6f2 3207 unsigned int total_packet_count;
b10de142
SS
3208 u64 addr;
3209
ff9c895f 3210 if (urb->num_sgs)
8a96c052
SS
3211 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3212
e9df17eb
SS
3213 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3214 if (!ep_ring)
3215 return -EINVAL;
b10de142
SS
3216
3217 num_trbs = 0;
3218 /* How much data is (potentially) left before the 64KB boundary? */
3219 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3220 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3221 running_total &= TRB_MAX_BUFF_SIZE - 1;
b10de142
SS
3222
3223 /* If there's some data on this 64KB chunk, or we have to send a
3224 * zero-length transfer, we need at least one TRB
3225 */
3226 if (running_total != 0 || urb->transfer_buffer_length == 0)
3227 num_trbs++;
3228 /* How many more 64KB chunks to transfer, how many more TRBs? */
3229 while (running_total < urb->transfer_buffer_length) {
3230 num_trbs++;
3231 running_total += TRB_MAX_BUFF_SIZE;
3232 }
3233 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3234
e9df17eb
SS
3235 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3236 ep_index, urb->stream_id,
3b72fca0 3237 num_trbs, urb, 0, mem_flags);
b10de142
SS
3238 if (ret < 0)
3239 return ret;
3240
8e51adcc
AX
3241 urb_priv = urb->hcpriv;
3242 td = urb_priv->td[0];
3243
b10de142
SS
3244 /*
3245 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3246 * until we've finished creating all the other TRBs. The ring's cycle
3247 * state may change as we enqueue the other TRBs, so save it too.
3248 */
3249 start_trb = &ep_ring->enqueue->generic;
3250 start_cycle = ep_ring->cycle_state;
3251
3252 running_total = 0;
4525c0a1 3253 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3254 usb_endpoint_maxp(&urb->ep->desc));
b10de142
SS
3255 /* How much data is in the first TRB? */
3256 addr = (u64) urb->transfer_dma;
3257 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187
PZ
3258 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3259 if (trb_buff_len > urb->transfer_buffer_length)
b10de142
SS
3260 trb_buff_len = urb->transfer_buffer_length;
3261
3262 first_trb = true;
3263
3264 /* Queue the first TRB, even if it's zero-length */
3265 do {
04dd950d 3266 u32 remainder = 0;
b10de142
SS
3267 field = 0;
3268
3269 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3270 if (first_trb) {
b10de142 3271 first_trb = false;
50f7b52a
AX
3272 if (start_cycle == 0)
3273 field |= 0x1;
3274 } else
b10de142
SS
3275 field |= ep_ring->cycle_state;
3276
3277 /* Chain all the TRBs together; clear the chain bit in the last
3278 * TRB to indicate it's the last TRB in the chain.
3279 */
3280 if (num_trbs > 1) {
3281 field |= TRB_CHAIN;
3282 } else {
3283 /* FIXME - add check for ZERO_PACKET flag before this */
3284 td->last_trb = ep_ring->enqueue;
3285 field |= TRB_IOC;
3286 }
af8b9e63
SS
3287
3288 /* Only set interrupt on short packet for IN endpoints */
3289 if (usb_urb_dir_in(urb))
3290 field |= TRB_ISP;
3291
4da6e6f2
SS
3292 /* Set the TRB length, TD size, and interrupter fields. */
3293 if (xhci->hci_version < 0x100) {
3294 remainder = xhci_td_remainder(
3295 urb->transfer_buffer_length -
3296 running_total);
3297 } else {
3298 remainder = xhci_v1_0_td_remainder(running_total,
4525c0a1
SS
3299 trb_buff_len, total_packet_count, urb,
3300 num_trbs - 1);
4da6e6f2 3301 }
f9dc68fe 3302 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3303 remainder |
f9dc68fe 3304 TRB_INTR_TARGET(0);
4da6e6f2 3305
6cc30d85
SS
3306 if (num_trbs > 1)
3307 more_trbs_coming = true;
3308 else
3309 more_trbs_coming = false;
3b72fca0 3310 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3311 lower_32_bits(addr),
3312 upper_32_bits(addr),
f9dc68fe 3313 length_field,
af8b9e63 3314 field | TRB_TYPE(TRB_NORMAL));
b10de142
SS
3315 --num_trbs;
3316 running_total += trb_buff_len;
3317
3318 /* Calculate length for next transfer */
3319 addr += trb_buff_len;
3320 trb_buff_len = urb->transfer_buffer_length - running_total;
3321 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3322 trb_buff_len = TRB_MAX_BUFF_SIZE;
3323 } while (running_total < urb->transfer_buffer_length);
3324
8a96c052 3325 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3326 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3327 start_cycle, start_trb);
b10de142
SS
3328 return 0;
3329}
3330
d0e96f5a 3331/* Caller must have locked xhci->lock */
23e3be11 3332int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3333 struct urb *urb, int slot_id, unsigned int ep_index)
3334{
3335 struct xhci_ring *ep_ring;
3336 int num_trbs;
3337 int ret;
3338 struct usb_ctrlrequest *setup;
3339 struct xhci_generic_trb *start_trb;
3340 int start_cycle;
f9dc68fe 3341 u32 field, length_field;
8e51adcc 3342 struct urb_priv *urb_priv;
d0e96f5a
SS
3343 struct xhci_td *td;
3344
e9df17eb
SS
3345 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3346 if (!ep_ring)
3347 return -EINVAL;
d0e96f5a
SS
3348
3349 /*
3350 * Need to copy setup packet into setup TRB, so we can't use the setup
3351 * DMA address.
3352 */
3353 if (!urb->setup_packet)
3354 return -EINVAL;
3355
d0e96f5a
SS
3356 /* 1 TRB for setup, 1 for status */
3357 num_trbs = 2;
3358 /*
3359 * Don't need to check if we need additional event data and normal TRBs,
3360 * since data in control transfers will never get bigger than 16MB
3361 * XXX: can we get a buffer that crosses 64KB boundaries?
3362 */
3363 if (urb->transfer_buffer_length > 0)
3364 num_trbs++;
e9df17eb
SS
3365 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3366 ep_index, urb->stream_id,
3b72fca0 3367 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3368 if (ret < 0)
3369 return ret;
3370
8e51adcc
AX
3371 urb_priv = urb->hcpriv;
3372 td = urb_priv->td[0];
3373
d0e96f5a
SS
3374 /*
3375 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3376 * until we've finished creating all the other TRBs. The ring's cycle
3377 * state may change as we enqueue the other TRBs, so save it too.
3378 */
3379 start_trb = &ep_ring->enqueue->generic;
3380 start_cycle = ep_ring->cycle_state;
3381
3382 /* Queue setup TRB - see section 6.4.1.2.1 */
3383 /* FIXME better way to translate setup_packet into two u32 fields? */
3384 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3385 field = 0;
3386 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3387 if (start_cycle == 0)
3388 field |= 0x1;
b83cdc8f
AX
3389
3390 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3391 if (xhci->hci_version == 0x100) {
3392 if (urb->transfer_buffer_length > 0) {
3393 if (setup->bRequestType & USB_DIR_IN)
3394 field |= TRB_TX_TYPE(TRB_DATA_IN);
3395 else
3396 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3397 }
3398 }
3399
3b72fca0 3400 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3401 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3402 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3403 TRB_LEN(8) | TRB_INTR_TARGET(0),
3404 /* Immediate data in pointer */
3405 field);
d0e96f5a
SS
3406
3407 /* If there's data, queue data TRBs */
af8b9e63
SS
3408 /* Only set interrupt on short packet for IN endpoints */
3409 if (usb_urb_dir_in(urb))
3410 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3411 else
3412 field = TRB_TYPE(TRB_DATA);
3413
f9dc68fe 3414 length_field = TRB_LEN(urb->transfer_buffer_length) |
04dd950d 3415 xhci_td_remainder(urb->transfer_buffer_length) |
f9dc68fe 3416 TRB_INTR_TARGET(0);
d0e96f5a
SS
3417 if (urb->transfer_buffer_length > 0) {
3418 if (setup->bRequestType & USB_DIR_IN)
3419 field |= TRB_DIR_IN;
3b72fca0 3420 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3421 lower_32_bits(urb->transfer_dma),
3422 upper_32_bits(urb->transfer_dma),
f9dc68fe 3423 length_field,
af8b9e63 3424 field | ep_ring->cycle_state);
d0e96f5a
SS
3425 }
3426
3427 /* Save the DMA address of the last TRB in the TD */
3428 td->last_trb = ep_ring->enqueue;
3429
3430 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3431 /* If the device sent data, the status stage is an OUT transfer */
3432 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3433 field = 0;
3434 else
3435 field = TRB_DIR_IN;
3b72fca0 3436 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3437 0,
3438 0,
3439 TRB_INTR_TARGET(0),
3440 /* Event on completion */
3441 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3442
e9df17eb 3443 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3444 start_cycle, start_trb);
d0e96f5a
SS
3445 return 0;
3446}
3447
04e51901
AX
3448static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3449 struct urb *urb, int i)
3450{
3451 int num_trbs = 0;
48df4a6f 3452 u64 addr, td_len;
04e51901
AX
3453
3454 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3455 td_len = urb->iso_frame_desc[i].length;
3456
48df4a6f
SS
3457 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3458 TRB_MAX_BUFF_SIZE);
3459 if (num_trbs == 0)
04e51901 3460 num_trbs++;
04e51901
AX
3461
3462 return num_trbs;
3463}
3464
5cd43e33
SS
3465/*
3466 * The transfer burst count field of the isochronous TRB defines the number of
3467 * bursts that are required to move all packets in this TD. Only SuperSpeed
3468 * devices can burst up to bMaxBurst number of packets per service interval.
3469 * This field is zero based, meaning a value of zero in the field means one
3470 * burst. Basically, for everything but SuperSpeed devices, this field will be
3471 * zero. Only xHCI 1.0 host controllers support this field.
3472 */
3473static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3474 struct usb_device *udev,
3475 struct urb *urb, unsigned int total_packet_count)
3476{
3477 unsigned int max_burst;
3478
3479 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3480 return 0;
3481
3482 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3213b151 3483 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
5cd43e33
SS
3484}
3485
b61d378f
SS
3486/*
3487 * Returns the number of packets in the last "burst" of packets. This field is
3488 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3489 * the last burst packet count is equal to the total number of packets in the
3490 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3491 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3492 * contain 1 to (bMaxBurst + 1) packets.
3493 */
3494static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3495 struct usb_device *udev,
3496 struct urb *urb, unsigned int total_packet_count)
3497{
3498 unsigned int max_burst;
3499 unsigned int residue;
3500
3501 if (xhci->hci_version < 0x100)
3502 return 0;
3503
3504 switch (udev->speed) {
3505 case USB_SPEED_SUPER:
3506 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3507 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3508 residue = total_packet_count % (max_burst + 1);
3509 /* If residue is zero, the last burst contains (max_burst + 1)
3510 * number of packets, but the TLBPC field is zero-based.
3511 */
3512 if (residue == 0)
3513 return max_burst;
3514 return residue - 1;
3515 default:
3516 if (total_packet_count == 0)
3517 return 0;
3518 return total_packet_count - 1;
3519 }
3520}
3521
04e51901
AX
3522/* This is for isoc transfer */
3523static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3524 struct urb *urb, int slot_id, unsigned int ep_index)
3525{
3526 struct xhci_ring *ep_ring;
3527 struct urb_priv *urb_priv;
3528 struct xhci_td *td;
3529 int num_tds, trbs_per_td;
3530 struct xhci_generic_trb *start_trb;
3531 bool first_trb;
3532 int start_cycle;
3533 u32 field, length_field;
3534 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3535 u64 start_addr, addr;
3536 int i, j;
47cbf692 3537 bool more_trbs_coming;
04e51901
AX
3538
3539 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3540
3541 num_tds = urb->number_of_packets;
3542 if (num_tds < 1) {
3543 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3544 return -EINVAL;
3545 }
3546
04e51901
AX
3547 start_addr = (u64) urb->transfer_dma;
3548 start_trb = &ep_ring->enqueue->generic;
3549 start_cycle = ep_ring->cycle_state;
3550
522989a2 3551 urb_priv = urb->hcpriv;
04e51901
AX
3552 /* Queue the first TRB, even if it's zero-length */
3553 for (i = 0; i < num_tds; i++) {
4da6e6f2 3554 unsigned int total_packet_count;
5cd43e33 3555 unsigned int burst_count;
b61d378f 3556 unsigned int residue;
04e51901 3557
4da6e6f2 3558 first_trb = true;
04e51901
AX
3559 running_total = 0;
3560 addr = start_addr + urb->iso_frame_desc[i].offset;
3561 td_len = urb->iso_frame_desc[i].length;
3562 td_remain_len = td_len;
4525c0a1 3563 total_packet_count = DIV_ROUND_UP(td_len,
f18f8ed2
SS
3564 GET_MAX_PACKET(
3565 usb_endpoint_maxp(&urb->ep->desc)));
48df4a6f
SS
3566 /* A zero-length transfer still involves at least one packet. */
3567 if (total_packet_count == 0)
3568 total_packet_count++;
5cd43e33
SS
3569 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3570 total_packet_count);
b61d378f
SS
3571 residue = xhci_get_last_burst_packet_count(xhci,
3572 urb->dev, urb, total_packet_count);
04e51901
AX
3573
3574 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3575
3576 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3577 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3578 if (ret < 0) {
3579 if (i == 0)
3580 return ret;
3581 goto cleanup;
3582 }
04e51901 3583
04e51901 3584 td = urb_priv->td[i];
04e51901
AX
3585 for (j = 0; j < trbs_per_td; j++) {
3586 u32 remainder = 0;
760973d2 3587 field = 0;
04e51901
AX
3588
3589 if (first_trb) {
760973d2
SS
3590 field = TRB_TBC(burst_count) |
3591 TRB_TLBPC(residue);
04e51901
AX
3592 /* Queue the isoc TRB */
3593 field |= TRB_TYPE(TRB_ISOC);
3594 /* Assume URB_ISO_ASAP is set */
3595 field |= TRB_SIA;
50f7b52a
AX
3596 if (i == 0) {
3597 if (start_cycle == 0)
3598 field |= 0x1;
3599 } else
04e51901
AX
3600 field |= ep_ring->cycle_state;
3601 first_trb = false;
3602 } else {
3603 /* Queue other normal TRBs */
3604 field |= TRB_TYPE(TRB_NORMAL);
3605 field |= ep_ring->cycle_state;
3606 }
3607
af8b9e63
SS
3608 /* Only set interrupt on short packet for IN EPs */
3609 if (usb_urb_dir_in(urb))
3610 field |= TRB_ISP;
3611
04e51901
AX
3612 /* Chain all the TRBs together; clear the chain bit in
3613 * the last TRB to indicate it's the last TRB in the
3614 * chain.
3615 */
3616 if (j < trbs_per_td - 1) {
3617 field |= TRB_CHAIN;
47cbf692 3618 more_trbs_coming = true;
04e51901
AX
3619 } else {
3620 td->last_trb = ep_ring->enqueue;
3621 field |= TRB_IOC;
80fab3b2
SS
3622 if (xhci->hci_version == 0x100 &&
3623 !(xhci->quirks &
3624 XHCI_AVOID_BEI)) {
ad106f29
AX
3625 /* Set BEI bit except for the last td */
3626 if (i < num_tds - 1)
3627 field |= TRB_BEI;
3628 }
47cbf692 3629 more_trbs_coming = false;
04e51901
AX
3630 }
3631
3632 /* Calculate TRB length */
3633 trb_buff_len = TRB_MAX_BUFF_SIZE -
3634 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3635 if (trb_buff_len > td_remain_len)
3636 trb_buff_len = td_remain_len;
3637
4da6e6f2
SS
3638 /* Set the TRB length, TD size, & interrupter fields. */
3639 if (xhci->hci_version < 0x100) {
3640 remainder = xhci_td_remainder(
3641 td_len - running_total);
3642 } else {
3643 remainder = xhci_v1_0_td_remainder(
3644 running_total, trb_buff_len,
4525c0a1
SS
3645 total_packet_count, urb,
3646 (trbs_per_td - j - 1));
4da6e6f2 3647 }
04e51901
AX
3648 length_field = TRB_LEN(trb_buff_len) |
3649 remainder |
3650 TRB_INTR_TARGET(0);
4da6e6f2 3651
3b72fca0 3652 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3653 lower_32_bits(addr),
3654 upper_32_bits(addr),
3655 length_field,
af8b9e63 3656 field);
04e51901
AX
3657 running_total += trb_buff_len;
3658
3659 addr += trb_buff_len;
3660 td_remain_len -= trb_buff_len;
3661 }
3662
3663 /* Check TD length */
3664 if (running_total != td_len) {
3665 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3666 ret = -EINVAL;
3667 goto cleanup;
04e51901
AX
3668 }
3669 }
3670
c41136b0
AX
3671 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3672 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3673 usb_amd_quirk_pll_disable();
3674 }
3675 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3676
e1eab2e0
AX
3677 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3678 start_cycle, start_trb);
04e51901 3679 return 0;
522989a2
SS
3680cleanup:
3681 /* Clean up a partially enqueued isoc transfer. */
3682
3683 for (i--; i >= 0; i--)
585df1d9 3684 list_del_init(&urb_priv->td[i]->td_list);
522989a2
SS
3685
3686 /* Use the first TD as a temporary variable to turn the TDs we've queued
3687 * into No-ops with a software-owned cycle bit. That way the hardware
3688 * won't accidentally start executing bogus TDs when we partially
3689 * overwrite them. td->first_trb and td->start_seg are already set.
3690 */
3691 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3692 /* Every TRB except the first & last will have its cycle bit flipped. */
3693 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3694
3695 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3696 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3697 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3698 ep_ring->cycle_state = start_cycle;
b008df60 3699 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3700 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3701 return ret;
04e51901
AX
3702}
3703
3704/*
3705 * Check transfer ring to guarantee there is enough room for the urb.
3706 * Update ISO URB start_frame and interval.
3707 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3708 * update the urb->start_frame by now.
3709 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3710 */
3711int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3712 struct urb *urb, int slot_id, unsigned int ep_index)
3713{
3714 struct xhci_virt_device *xdev;
3715 struct xhci_ring *ep_ring;
3716 struct xhci_ep_ctx *ep_ctx;
3717 int start_frame;
3718 int xhci_interval;
3719 int ep_interval;
3720 int num_tds, num_trbs, i;
3721 int ret;
3722
3723 xdev = xhci->devs[slot_id];
3724 ep_ring = xdev->eps[ep_index].ring;
3725 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3726
3727 num_trbs = 0;
3728 num_tds = urb->number_of_packets;
3729 for (i = 0; i < num_tds; i++)
3730 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3731
3732 /* Check the ring to guarantee there is enough room for the whole urb.
3733 * Do not insert any td of the urb to the ring if the check failed.
3734 */
28ccd296 3735 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3736 num_trbs, mem_flags);
04e51901
AX
3737 if (ret)
3738 return ret;
3739
b0ba9720 3740 start_frame = readl(&xhci->run_regs->microframe_index);
04e51901
AX
3741 start_frame &= 0x3fff;
3742
3743 urb->start_frame = start_frame;
3744 if (urb->dev->speed == USB_SPEED_LOW ||
3745 urb->dev->speed == USB_SPEED_FULL)
3746 urb->start_frame >>= 3;
3747
28ccd296 3748 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
04e51901
AX
3749 ep_interval = urb->interval;
3750 /* Convert to microframes */
3751 if (urb->dev->speed == USB_SPEED_LOW ||
3752 urb->dev->speed == USB_SPEED_FULL)
3753 ep_interval *= 8;
3754 /* FIXME change this to a warning and a suggestion to use the new API
3755 * to set the polling interval (once the API is added).
3756 */
3757 if (xhci_interval != ep_interval) {
0730d52a
DK
3758 dev_dbg_ratelimited(&urb->dev->dev,
3759 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3760 ep_interval, ep_interval == 1 ? "" : "s",
3761 xhci_interval, xhci_interval == 1 ? "" : "s");
04e51901
AX
3762 urb->interval = xhci_interval;
3763 /* Convert back to frames for LS/FS devices */
3764 if (urb->dev->speed == USB_SPEED_LOW ||
3765 urb->dev->speed == USB_SPEED_FULL)
3766 urb->interval /= 8;
3767 }
b008df60
AX
3768 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3769
3fc8206d 3770 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
3771}
3772
d0e96f5a
SS
3773/**** Command Ring Operations ****/
3774
913a8a34
SS
3775/* Generic function for queueing a command TRB on the command ring.
3776 * Check to make sure there's room on the command ring for one command TRB.
3777 * Also check that there's room reserved for commands that must not fail.
3778 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3779 * then only check for the number of reserved spots.
3780 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3781 * because the command event handler may want to resubmit a failed command.
3782 */
ddba5cd0
MN
3783static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3784 u32 field1, u32 field2,
3785 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3786{
913a8a34 3787 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a 3788 int ret;
c9aa1a2d
MN
3789 if (xhci->xhc_state & XHCI_STATE_DYING)
3790 return -ESHUTDOWN;
d1dc908a 3791
913a8a34
SS
3792 if (!command_must_succeed)
3793 reserved_trbs++;
3794
d1dc908a 3795 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 3796 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
3797 if (ret < 0) {
3798 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3799 if (command_must_succeed)
3800 xhci_err(xhci, "ERR: Reserved TRB counting for "
3801 "unfailable commands failed.\n");
d1dc908a 3802 return ret;
7f84eef0 3803 }
c9aa1a2d
MN
3804
3805 cmd->command_trb = xhci->cmd_ring->enqueue;
3806 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
ddba5cd0 3807
c311e391
MN
3808 /* if there are no other commands queued we start the timeout timer */
3809 if (xhci->cmd_list.next == &cmd->cmd_list &&
3810 !timer_pending(&xhci->cmd_timer)) {
3811 xhci->current_cmd = cmd;
3812 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
3813 }
3814
3b72fca0
AX
3815 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3816 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
3817 return 0;
3818}
3819
3ffbba95 3820/* Queue a slot enable or disable request on the command ring */
ddba5cd0
MN
3821int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3822 u32 trb_type, u32 slot_id)
3ffbba95 3823{
ddba5cd0 3824 return queue_command(xhci, cmd, 0, 0, 0,
913a8a34 3825 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
3826}
3827
3828/* Queue an address device command TRB */
ddba5cd0
MN
3829int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3830 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3ffbba95 3831{
ddba5cd0 3832 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 3833 upper_32_bits(in_ctx_ptr), 0,
48fc7dbd
DW
3834 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3835 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
2a8f82c4
SS
3836}
3837
ddba5cd0 3838int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d
SS
3839 u32 field1, u32 field2, u32 field3, u32 field4)
3840{
ddba5cd0 3841 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
0238634d
SS
3842}
3843
2a8f82c4 3844/* Queue a reset device command TRB */
ddba5cd0
MN
3845int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3846 u32 slot_id)
2a8f82c4 3847{
ddba5cd0 3848 return queue_command(xhci, cmd, 0, 0, 0,
2a8f82c4 3849 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 3850 false);
3ffbba95 3851}
f94e0186
SS
3852
3853/* Queue a configure endpoint command TRB */
ddba5cd0
MN
3854int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3855 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
913a8a34 3856 u32 slot_id, bool command_must_succeed)
f94e0186 3857{
ddba5cd0 3858 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 3859 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3860 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3861 command_must_succeed);
f94e0186 3862}
ae636747 3863
f2217e8e 3864/* Queue an evaluate context command TRB */
ddba5cd0
MN
3865int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3866 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
f2217e8e 3867{
ddba5cd0 3868 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
f2217e8e 3869 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3870 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 3871 command_must_succeed);
f2217e8e
SS
3872}
3873
be88fe4f
AX
3874/*
3875 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3876 * activity on an endpoint that is about to be suspended.
3877 */
ddba5cd0
MN
3878int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3879 int slot_id, unsigned int ep_index, int suspend)
ae636747
SS
3880{
3881 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3882 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3883 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 3884 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747 3885
ddba5cd0 3886 return queue_command(xhci, cmd, 0, 0, 0,
be88fe4f 3887 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
3888}
3889
d3a43e66
HG
3890/* Set Transfer Ring Dequeue Pointer command */
3891void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
3892 unsigned int slot_id, unsigned int ep_index,
3893 unsigned int stream_id,
3894 struct xhci_dequeue_state *deq_state)
ae636747
SS
3895{
3896 dma_addr_t addr;
3897 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3898 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 3899 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
95241dbd 3900 u32 trb_sct = 0;
ae636747 3901 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 3902 struct xhci_virt_ep *ep;
1e3452e3
HG
3903 struct xhci_command *cmd;
3904 int ret;
ae636747 3905
d3a43e66
HG
3906 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
3907 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
3908 deq_state->new_deq_seg,
3909 (unsigned long long)deq_state->new_deq_seg->dma,
3910 deq_state->new_deq_ptr,
3911 (unsigned long long)xhci_trb_virt_to_dma(
3912 deq_state->new_deq_seg, deq_state->new_deq_ptr),
3913 deq_state->new_cycle_state);
3914
3915 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3916 deq_state->new_deq_ptr);
c92bcfa7 3917 if (addr == 0) {
ae636747 3918 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052 3919 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
d3a43e66
HG
3920 deq_state->new_deq_seg, deq_state->new_deq_ptr);
3921 return;
c92bcfa7 3922 }
bf161e85
SS
3923 ep = &xhci->devs[slot_id]->eps[ep_index];
3924 if ((ep->ep_state & SET_DEQ_PENDING)) {
3925 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3926 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
d3a43e66 3927 return;
bf161e85 3928 }
1e3452e3
HG
3929
3930 /* This function gets called from contexts where it cannot sleep */
3931 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
3932 if (!cmd) {
3933 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
d3a43e66 3934 return;
1e3452e3
HG
3935 }
3936
d3a43e66
HG
3937 ep->queued_deq_seg = deq_state->new_deq_seg;
3938 ep->queued_deq_ptr = deq_state->new_deq_ptr;
95241dbd
HG
3939 if (stream_id)
3940 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
1e3452e3 3941 ret = queue_command(xhci, cmd,
d3a43e66
HG
3942 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
3943 upper_32_bits(addr), trb_stream_id,
3944 trb_slot_id | trb_ep_index | type, false);
1e3452e3
HG
3945 if (ret < 0) {
3946 xhci_free_command(xhci, cmd);
d3a43e66 3947 return;
1e3452e3
HG
3948 }
3949
d3a43e66
HG
3950 /* Stop the TD queueing code from ringing the doorbell until
3951 * this command completes. The HC won't set the dequeue pointer
3952 * if the ring is running, and ringing the doorbell starts the
3953 * ring running.
3954 */
3955 ep->ep_state |= SET_DEQ_PENDING;
ae636747 3956}
a1587d97 3957
ddba5cd0
MN
3958int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
3959 int slot_id, unsigned int ep_index)
a1587d97
SS
3960{
3961 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3962 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3963 u32 type = TRB_TYPE(TRB_RESET_EP);
3964
ddba5cd0
MN
3965 return queue_command(xhci, cmd, 0, 0, 0,
3966 trb_slot_id | trb_ep_index | type, false);
a1587d97 3967}
This page took 0.64047 seconds and 5 git commands to generate.