USB: Set usb_hcd->state and flags for shared roothubs.
[deliverable/linux.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
7f84eef0
SS
69#include "xhci.h"
70
be88fe4f
AX
71static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
7f84eef0
SS
75/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
23e3be11 79dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
80 union xhci_trb *trb)
81{
6071d836 82 unsigned long segment_offset;
7f84eef0 83
6071d836 84 if (!seg || !trb || trb < seg->trbs)
7f84eef0 85 return 0;
6071d836
SS
86 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
7f84eef0 89 return 0;
6071d836 90 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
91}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
96static inline bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
97 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
103 return trb->link.control & LINK_TOGGLE;
104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
110static inline int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
116 return (trb->link.control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK);
117}
118
6c12db90
JY
119static inline int enqueue_is_link_trb(struct xhci_ring *ring)
120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
122 return ((link->control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK));
123}
124
ae636747
SS
125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
a1669b2c 138 (*trb)++;
ae636747
SS
139 }
140}
141
7f84eef0
SS
142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
147{
148 union xhci_trb *next = ++(ring->dequeue);
66e49d87 149 unsigned long long addr;
7f84eef0
SS
150
151 ring->deq_updates++;
152 /* Update the dequeue pointer further if that was a link TRB or we're at
153 * the end of an event ring segment (which doesn't have link TRBS)
154 */
155 while (last_trb(xhci, ring, ring->deq_seg, next)) {
156 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
157 ring->cycle_state = (ring->cycle_state ? 0 : 1);
158 if (!in_interrupt())
700e2052
GKH
159 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
160 ring,
7f84eef0
SS
161 (unsigned int) ring->cycle_state);
162 }
163 ring->deq_seg = ring->deq_seg->next;
164 ring->dequeue = ring->deq_seg->trbs;
165 next = ring->dequeue;
166 }
66e49d87
SS
167 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
168 if (ring == xhci->event_ring)
169 xhci_dbg(xhci, "Event ring deq = 0x%llx (DMA)\n", addr);
170 else if (ring == xhci->cmd_ring)
171 xhci_dbg(xhci, "Command ring deq = 0x%llx (DMA)\n", addr);
172 else
173 xhci_dbg(xhci, "Ring deq = 0x%llx (DMA)\n", addr);
7f84eef0
SS
174}
175
176/*
177 * See Cycle bit rules. SW is the consumer for the event ring only.
178 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
179 *
180 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
181 * chain bit is set), then set the chain bit in all the following link TRBs.
182 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
183 * have their chain bit cleared (so that each Link TRB is a separate TD).
184 *
185 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
186 * set, but other sections talk about dealing with the chain bit set. This was
187 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
188 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
189 *
190 * @more_trbs_coming: Will you enqueue more TRBs before calling
191 * prepare_transfer()?
7f84eef0 192 */
6cc30d85
SS
193static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
194 bool consumer, bool more_trbs_coming)
7f84eef0
SS
195{
196 u32 chain;
197 union xhci_trb *next;
66e49d87 198 unsigned long long addr;
7f84eef0
SS
199
200 chain = ring->enqueue->generic.field[3] & TRB_CHAIN;
201 next = ++(ring->enqueue);
202
203 ring->enq_updates++;
204 /* Update the dequeue pointer further if that was a link TRB or we're at
205 * the end of an event ring segment (which doesn't have link TRBS)
206 */
207 while (last_trb(xhci, ring, ring->enq_seg, next)) {
208 if (!consumer) {
209 if (ring != xhci->event_ring) {
6cc30d85
SS
210 /*
211 * If the caller doesn't plan on enqueueing more
212 * TDs before ringing the doorbell, then we
213 * don't want to give the link TRB to the
214 * hardware just yet. We'll give the link TRB
215 * back in prepare_ring() just before we enqueue
216 * the TD at the top of the ring.
217 */
218 if (!chain && !more_trbs_coming)
6c12db90 219 break;
6cc30d85
SS
220
221 /* If we're not dealing with 0.95 hardware,
222 * carry over the chain bit of the previous TRB
223 * (which may mean the chain bit is cleared).
224 */
225 if (!xhci_link_trb_quirk(xhci)) {
226 next->link.control &= ~TRB_CHAIN;
227 next->link.control |= chain;
b0567b3f 228 }
6cc30d85
SS
229 /* Give this link TRB to the hardware */
230 wmb();
231 next->link.control ^= TRB_CYCLE;
7f84eef0
SS
232 }
233 /* Toggle the cycle bit after the last ring segment. */
234 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
235 ring->cycle_state = (ring->cycle_state ? 0 : 1);
236 if (!in_interrupt())
700e2052
GKH
237 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
238 ring,
7f84eef0
SS
239 (unsigned int) ring->cycle_state);
240 }
241 }
242 ring->enq_seg = ring->enq_seg->next;
243 ring->enqueue = ring->enq_seg->trbs;
244 next = ring->enqueue;
245 }
66e49d87
SS
246 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
247 if (ring == xhci->event_ring)
248 xhci_dbg(xhci, "Event ring enq = 0x%llx (DMA)\n", addr);
249 else if (ring == xhci->cmd_ring)
250 xhci_dbg(xhci, "Command ring enq = 0x%llx (DMA)\n", addr);
251 else
252 xhci_dbg(xhci, "Ring enq = 0x%llx (DMA)\n", addr);
7f84eef0
SS
253}
254
255/*
256 * Check to see if there's room to enqueue num_trbs on the ring. See rules
257 * above.
258 * FIXME: this would be simpler and faster if we just kept track of the number
259 * of free TRBs in a ring.
260 */
261static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
262 unsigned int num_trbs)
263{
264 int i;
265 union xhci_trb *enq = ring->enqueue;
266 struct xhci_segment *enq_seg = ring->enq_seg;
44ebd037
SS
267 struct xhci_segment *cur_seg;
268 unsigned int left_on_ring;
7f84eef0 269
6c12db90
JY
270 /* If we are currently pointing to a link TRB, advance the
271 * enqueue pointer before checking for space */
272 while (last_trb(xhci, ring, enq_seg, enq)) {
273 enq_seg = enq_seg->next;
274 enq = enq_seg->trbs;
275 }
276
7f84eef0 277 /* Check if ring is empty */
44ebd037
SS
278 if (enq == ring->dequeue) {
279 /* Can't use link trbs */
280 left_on_ring = TRBS_PER_SEGMENT - 1;
281 for (cur_seg = enq_seg->next; cur_seg != enq_seg;
282 cur_seg = cur_seg->next)
283 left_on_ring += TRBS_PER_SEGMENT - 1;
284
285 /* Always need one TRB free in the ring. */
286 left_on_ring -= 1;
287 if (num_trbs > left_on_ring) {
288 xhci_warn(xhci, "Not enough room on ring; "
289 "need %u TRBs, %u TRBs left\n",
290 num_trbs, left_on_ring);
291 return 0;
292 }
7f84eef0 293 return 1;
44ebd037 294 }
7f84eef0
SS
295 /* Make sure there's an extra empty TRB available */
296 for (i = 0; i <= num_trbs; ++i) {
297 if (enq == ring->dequeue)
298 return 0;
299 enq++;
300 while (last_trb(xhci, ring, enq_seg, enq)) {
301 enq_seg = enq_seg->next;
302 enq = enq_seg->trbs;
303 }
304 }
305 return 1;
306}
307
7f84eef0 308/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 309void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 310{
7f84eef0 311 xhci_dbg(xhci, "// Ding dong!\n");
50d64676 312 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0
SS
313 /* Flush PCI posted writes */
314 xhci_readl(xhci, &xhci->dba->doorbell[0]);
315}
316
be88fe4f 317void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 318 unsigned int slot_id,
e9df17eb
SS
319 unsigned int ep_index,
320 unsigned int stream_id)
ae636747 321{
ae636747 322 __u32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
323 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
324 unsigned int ep_state = ep->ep_state;
ae636747 325
ae636747 326 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 327 * cancellations because we don't want to interrupt processing.
8df75f42
SS
328 * We don't want to restart any stream rings if there's a set dequeue
329 * pointer command pending because the device can choose to start any
330 * stream once the endpoint is on the HW schedule.
331 * FIXME - check all the stream rings for pending cancellations.
ae636747 332 */
50d64676
MW
333 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
334 (ep_state & EP_HALTED))
335 return;
336 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
337 /* The CPU has better things to do at this point than wait for a
338 * write-posting flush. It'll get there soon enough.
339 */
ae636747
SS
340}
341
e9df17eb
SS
342/* Ring the doorbell for any rings with pending URBs */
343static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
344 unsigned int slot_id,
345 unsigned int ep_index)
346{
347 unsigned int stream_id;
348 struct xhci_virt_ep *ep;
349
350 ep = &xhci->devs[slot_id]->eps[ep_index];
351
352 /* A ring has pending URBs if its TD list is not empty */
353 if (!(ep->ep_state & EP_HAS_STREAMS)) {
354 if (!(list_empty(&ep->ring->td_list)))
be88fe4f 355 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
356 return;
357 }
358
359 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
360 stream_id++) {
361 struct xhci_stream_info *stream_info = ep->stream_info;
362 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
363 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
364 stream_id);
e9df17eb
SS
365 }
366}
367
ae636747
SS
368/*
369 * Find the segment that trb is in. Start searching in start_seg.
370 * If we must move past a segment that has a link TRB with a toggle cycle state
371 * bit set, then we will toggle the value pointed at by cycle_state.
372 */
373static struct xhci_segment *find_trb_seg(
374 struct xhci_segment *start_seg,
375 union xhci_trb *trb, int *cycle_state)
376{
377 struct xhci_segment *cur_seg = start_seg;
378 struct xhci_generic_trb *generic_trb;
379
380 while (cur_seg->trbs > trb ||
381 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
382 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
54b5acf3
AX
383 if ((generic_trb->field[3] & TRB_TYPE_BITMASK) ==
384 TRB_TYPE(TRB_LINK) &&
ae636747
SS
385 (generic_trb->field[3] & LINK_TOGGLE))
386 *cycle_state = ~(*cycle_state) & 0x1;
387 cur_seg = cur_seg->next;
388 if (cur_seg == start_seg)
389 /* Looped over the entire list. Oops! */
326b4810 390 return NULL;
ae636747
SS
391 }
392 return cur_seg;
393}
394
021bff91
SS
395
396static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
397 unsigned int slot_id, unsigned int ep_index,
398 unsigned int stream_id)
399{
400 struct xhci_virt_ep *ep;
401
402 ep = &xhci->devs[slot_id]->eps[ep_index];
403 /* Common case: no streams */
404 if (!(ep->ep_state & EP_HAS_STREAMS))
405 return ep->ring;
406
407 if (stream_id == 0) {
408 xhci_warn(xhci,
409 "WARN: Slot ID %u, ep index %u has streams, "
410 "but URB has no stream ID.\n",
411 slot_id, ep_index);
412 return NULL;
413 }
414
415 if (stream_id < ep->stream_info->num_streams)
416 return ep->stream_info->stream_rings[stream_id];
417
418 xhci_warn(xhci,
419 "WARN: Slot ID %u, ep index %u has "
420 "stream IDs 1 to %u allocated, "
421 "but stream ID %u is requested.\n",
422 slot_id, ep_index,
423 ep->stream_info->num_streams - 1,
424 stream_id);
425 return NULL;
426}
427
428/* Get the right ring for the given URB.
429 * If the endpoint supports streams, boundary check the URB's stream ID.
430 * If the endpoint doesn't support streams, return the singular endpoint ring.
431 */
432static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
433 struct urb *urb)
434{
435 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
436 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
437}
438
ae636747
SS
439/*
440 * Move the xHC's endpoint ring dequeue pointer past cur_td.
441 * Record the new state of the xHC's endpoint ring dequeue segment,
442 * dequeue pointer, and new consumer cycle state in state.
443 * Update our internal representation of the ring's dequeue pointer.
444 *
445 * We do this in three jumps:
446 * - First we update our new ring state to be the same as when the xHC stopped.
447 * - Then we traverse the ring to find the segment that contains
448 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
449 * any link TRBs with the toggle cycle bit set.
450 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
451 * if we've moved it past a link TRB with the toggle cycle bit set.
452 */
c92bcfa7 453void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 454 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
455 unsigned int stream_id, struct xhci_td *cur_td,
456 struct xhci_dequeue_state *state)
ae636747
SS
457{
458 struct xhci_virt_device *dev = xhci->devs[slot_id];
e9df17eb 459 struct xhci_ring *ep_ring;
ae636747 460 struct xhci_generic_trb *trb;
d115b048 461 struct xhci_ep_ctx *ep_ctx;
c92bcfa7 462 dma_addr_t addr;
ae636747 463
e9df17eb
SS
464 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
465 ep_index, stream_id);
466 if (!ep_ring) {
467 xhci_warn(xhci, "WARN can't find new dequeue state "
468 "for invalid stream ID %u.\n",
469 stream_id);
470 return;
471 }
ae636747 472 state->new_cycle_state = 0;
c92bcfa7 473 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
ae636747 474 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
63a0d9ab 475 dev->eps[ep_index].stopped_trb,
ae636747
SS
476 &state->new_cycle_state);
477 if (!state->new_deq_seg)
478 BUG();
479 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
c92bcfa7 480 xhci_dbg(xhci, "Finding endpoint context\n");
d115b048
JY
481 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
482 state->new_cycle_state = 0x1 & ep_ctx->deq;
ae636747
SS
483
484 state->new_deq_ptr = cur_td->last_trb;
c92bcfa7 485 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
ae636747
SS
486 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
487 state->new_deq_ptr,
488 &state->new_cycle_state);
489 if (!state->new_deq_seg)
490 BUG();
491
492 trb = &state->new_deq_ptr->generic;
54b5acf3 493 if ((trb->field[3] & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK) &&
ae636747
SS
494 (trb->field[3] & LINK_TOGGLE))
495 state->new_cycle_state = ~(state->new_cycle_state) & 0x1;
496 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
497
498 /* Don't update the ring cycle state for the producer (us). */
c92bcfa7
SS
499 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
500 state->new_deq_seg);
501 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
502 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
503 (unsigned long long) addr);
504 xhci_dbg(xhci, "Setting dequeue pointer in internal ring state.\n");
ae636747
SS
505 ep_ring->dequeue = state->new_deq_ptr;
506 ep_ring->deq_seg = state->new_deq_seg;
507}
508
23e3be11 509static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
ae636747
SS
510 struct xhci_td *cur_td)
511{
512 struct xhci_segment *cur_seg;
513 union xhci_trb *cur_trb;
514
515 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
516 true;
517 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
518 if ((cur_trb->generic.field[3] & TRB_TYPE_BITMASK) ==
519 TRB_TYPE(TRB_LINK)) {
520 /* Unchain any chained Link TRBs, but
521 * leave the pointers intact.
522 */
523 cur_trb->generic.field[3] &= ~TRB_CHAIN;
524 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
700e2052
GKH
525 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
526 "in seg %p (0x%llx dma)\n",
527 cur_trb,
23e3be11 528 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
529 cur_seg,
530 (unsigned long long)cur_seg->dma);
ae636747
SS
531 } else {
532 cur_trb->generic.field[0] = 0;
533 cur_trb->generic.field[1] = 0;
534 cur_trb->generic.field[2] = 0;
535 /* Preserve only the cycle bit of this TRB */
536 cur_trb->generic.field[3] &= TRB_CYCLE;
537 cur_trb->generic.field[3] |= TRB_TYPE(TRB_TR_NOOP);
700e2052
GKH
538 xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
539 "in seg %p (0x%llx dma)\n",
540 cur_trb,
23e3be11 541 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
542 cur_seg,
543 (unsigned long long)cur_seg->dma);
ae636747
SS
544 }
545 if (cur_trb == cur_td->last_trb)
546 break;
547 }
548}
549
550static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
551 unsigned int ep_index, unsigned int stream_id,
552 struct xhci_segment *deq_seg,
ae636747
SS
553 union xhci_trb *deq_ptr, u32 cycle_state);
554
c92bcfa7 555void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab 556 unsigned int slot_id, unsigned int ep_index,
e9df17eb 557 unsigned int stream_id,
63a0d9ab 558 struct xhci_dequeue_state *deq_state)
c92bcfa7 559{
63a0d9ab
SS
560 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
561
c92bcfa7
SS
562 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
563 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
564 deq_state->new_deq_seg,
565 (unsigned long long)deq_state->new_deq_seg->dma,
566 deq_state->new_deq_ptr,
567 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
568 deq_state->new_cycle_state);
e9df17eb 569 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
c92bcfa7
SS
570 deq_state->new_deq_seg,
571 deq_state->new_deq_ptr,
572 (u32) deq_state->new_cycle_state);
573 /* Stop the TD queueing code from ringing the doorbell until
574 * this command completes. The HC won't set the dequeue pointer
575 * if the ring is running, and ringing the doorbell starts the
576 * ring running.
577 */
63a0d9ab 578 ep->ep_state |= SET_DEQ_PENDING;
c92bcfa7
SS
579}
580
6f5165cf
SS
581static inline void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
582 struct xhci_virt_ep *ep)
583{
584 ep->ep_state &= ~EP_HALT_PENDING;
585 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
586 * timer is running on another CPU, we don't decrement stop_cmds_pending
587 * (since we didn't successfully stop the watchdog timer).
588 */
589 if (del_timer(&ep->stop_cmd_timer))
590 ep->stop_cmds_pending--;
591}
592
593/* Must be called with xhci->lock held in interrupt context */
594static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
595 struct xhci_td *cur_td, int status, char *adjective)
596{
214f76f7 597 struct usb_hcd *hcd;
8e51adcc
AX
598 struct urb *urb;
599 struct urb_priv *urb_priv;
6f5165cf 600
8e51adcc
AX
601 urb = cur_td->urb;
602 urb_priv = urb->hcpriv;
603 urb_priv->td_cnt++;
214f76f7 604 hcd = bus_to_hcd(urb->dev->bus);
6f5165cf 605
8e51adcc
AX
606 /* Only giveback urb when this is the last td in urb */
607 if (urb_priv->td_cnt == urb_priv->length) {
608 usb_hcd_unlink_urb_from_ep(hcd, urb);
609 xhci_dbg(xhci, "Giveback %s URB %p\n", adjective, urb);
610
611 spin_unlock(&xhci->lock);
612 usb_hcd_giveback_urb(hcd, urb, status);
613 xhci_urb_free_priv(xhci, urb_priv);
614 spin_lock(&xhci->lock);
615 xhci_dbg(xhci, "%s URB given back\n", adjective);
616 }
6f5165cf
SS
617}
618
ae636747
SS
619/*
620 * When we get a command completion for a Stop Endpoint Command, we need to
621 * unlink any cancelled TDs from the ring. There are two ways to do that:
622 *
623 * 1. If the HW was in the middle of processing the TD that needs to be
624 * cancelled, then we must move the ring's dequeue pointer past the last TRB
625 * in the TD with a Set Dequeue Pointer Command.
626 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
627 * bit cleared) so that the HW will skip over them.
628 */
629static void handle_stopped_endpoint(struct xhci_hcd *xhci,
be88fe4f 630 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747
SS
631{
632 unsigned int slot_id;
633 unsigned int ep_index;
be88fe4f 634 struct xhci_virt_device *virt_dev;
ae636747 635 struct xhci_ring *ep_ring;
63a0d9ab 636 struct xhci_virt_ep *ep;
ae636747 637 struct list_head *entry;
326b4810 638 struct xhci_td *cur_td = NULL;
ae636747
SS
639 struct xhci_td *last_unlinked_td;
640
c92bcfa7 641 struct xhci_dequeue_state deq_state;
ae636747 642
be88fe4f
AX
643 if (unlikely(TRB_TO_SUSPEND_PORT(
644 xhci->cmd_ring->dequeue->generic.field[3]))) {
645 slot_id = TRB_TO_SLOT_ID(
646 xhci->cmd_ring->dequeue->generic.field[3]);
647 virt_dev = xhci->devs[slot_id];
648 if (virt_dev)
649 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
650 event);
651 else
652 xhci_warn(xhci, "Stop endpoint command "
653 "completion for disabled slot %u\n",
654 slot_id);
655 return;
656 }
657
ae636747
SS
658 memset(&deq_state, 0, sizeof(deq_state));
659 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
660 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
63a0d9ab 661 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 662
678539cf 663 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 664 xhci_stop_watchdog_timer_in_irq(xhci, ep);
e9df17eb 665 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 666 return;
678539cf 667 }
ae636747
SS
668
669 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
670 * We have the xHCI lock, so nothing can modify this list until we drop
671 * it. We're also in the event handler, so we can't get re-interrupted
672 * if another Stop Endpoint command completes
673 */
63a0d9ab 674 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 675 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
700e2052
GKH
676 xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
677 cur_td->first_trb,
23e3be11 678 (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
679 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
680 if (!ep_ring) {
681 /* This shouldn't happen unless a driver is mucking
682 * with the stream ID after submission. This will
683 * leave the TD on the hardware ring, and the hardware
684 * will try to execute it, and may access a buffer
685 * that has already been freed. In the best case, the
686 * hardware will execute it, and the event handler will
687 * ignore the completion event for that TD, since it was
688 * removed from the td_list for that endpoint. In
689 * short, don't muck with the stream ID after
690 * submission.
691 */
692 xhci_warn(xhci, "WARN Cancelled URB %p "
693 "has invalid stream ID %u.\n",
694 cur_td->urb,
695 cur_td->urb->stream_id);
696 goto remove_finished_td;
697 }
ae636747
SS
698 /*
699 * If we stopped on the TD we need to cancel, then we have to
700 * move the xHC endpoint ring dequeue pointer past this TD.
701 */
63a0d9ab 702 if (cur_td == ep->stopped_td)
e9df17eb
SS
703 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
704 cur_td->urb->stream_id,
705 cur_td, &deq_state);
ae636747
SS
706 else
707 td_to_noop(xhci, ep_ring, cur_td);
e9df17eb 708remove_finished_td:
ae636747
SS
709 /*
710 * The event handler won't see a completion for this TD anymore,
711 * so remove it from the endpoint ring's TD list. Keep it in
712 * the cancelled TD list for URB completion later.
713 */
714 list_del(&cur_td->td_list);
ae636747
SS
715 }
716 last_unlinked_td = cur_td;
6f5165cf 717 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
718
719 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
720 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
63a0d9ab 721 xhci_queue_new_dequeue_state(xhci,
e9df17eb
SS
722 slot_id, ep_index,
723 ep->stopped_td->urb->stream_id,
724 &deq_state);
ac9d8fe7 725 xhci_ring_cmd_db(xhci);
ae636747 726 } else {
e9df17eb
SS
727 /* Otherwise ring the doorbell(s) to restart queued transfers */
728 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 729 }
1624ae1c
SS
730 ep->stopped_td = NULL;
731 ep->stopped_trb = NULL;
ae636747
SS
732
733 /*
734 * Drop the lock and complete the URBs in the cancelled TD list.
735 * New TDs to be cancelled might be added to the end of the list before
736 * we can complete all the URBs for the TDs we already unlinked.
737 * So stop when we've completed the URB for the last TD we unlinked.
738 */
739 do {
63a0d9ab 740 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747
SS
741 struct xhci_td, cancelled_td_list);
742 list_del(&cur_td->cancelled_td_list);
743
744 /* Clean up the cancelled URB */
ae636747
SS
745 /* Doesn't matter what we pass for status, since the core will
746 * just overwrite it (because the URB has been unlinked).
747 */
6f5165cf 748 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
ae636747 749
6f5165cf
SS
750 /* Stop processing the cancelled list if the watchdog timer is
751 * running.
752 */
753 if (xhci->xhc_state & XHCI_STATE_DYING)
754 return;
ae636747
SS
755 } while (cur_td != last_unlinked_td);
756
757 /* Return to the event handler with xhci->lock re-acquired */
758}
759
6f5165cf
SS
760/* Watchdog timer function for when a stop endpoint command fails to complete.
761 * In this case, we assume the host controller is broken or dying or dead. The
762 * host may still be completing some other events, so we have to be careful to
763 * let the event ring handler and the URB dequeueing/enqueueing functions know
764 * through xhci->state.
765 *
766 * The timer may also fire if the host takes a very long time to respond to the
767 * command, and the stop endpoint command completion handler cannot delete the
768 * timer before the timer function is called. Another endpoint cancellation may
769 * sneak in before the timer function can grab the lock, and that may queue
770 * another stop endpoint command and add the timer back. So we cannot use a
771 * simple flag to say whether there is a pending stop endpoint command for a
772 * particular endpoint.
773 *
774 * Instead we use a combination of that flag and a counter for the number of
775 * pending stop endpoint commands. If the timer is the tail end of the last
776 * stop endpoint command, and the endpoint's command is still pending, we assume
777 * the host is dying.
778 */
779void xhci_stop_endpoint_command_watchdog(unsigned long arg)
780{
781 struct xhci_hcd *xhci;
782 struct xhci_virt_ep *ep;
783 struct xhci_virt_ep *temp_ep;
784 struct xhci_ring *ring;
785 struct xhci_td *cur_td;
786 int ret, i, j;
787
788 ep = (struct xhci_virt_ep *) arg;
789 xhci = ep->xhci;
790
791 spin_lock(&xhci->lock);
792
793 ep->stop_cmds_pending--;
794 if (xhci->xhc_state & XHCI_STATE_DYING) {
795 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
796 "xHCI as DYING, exiting.\n");
797 spin_unlock(&xhci->lock);
798 return;
799 }
800 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
801 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
802 "exiting.\n");
803 spin_unlock(&xhci->lock);
804 return;
805 }
806
807 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
808 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
809 /* Oops, HC is dead or dying or at least not responding to the stop
810 * endpoint command.
811 */
812 xhci->xhc_state |= XHCI_STATE_DYING;
813 /* Disable interrupts from the host controller and start halting it */
814 xhci_quiesce(xhci);
815 spin_unlock(&xhci->lock);
816
817 ret = xhci_halt(xhci);
818
819 spin_lock(&xhci->lock);
820 if (ret < 0) {
821 /* This is bad; the host is not responding to commands and it's
822 * not allowing itself to be halted. At least interrupts are
ac04e6ff 823 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
824 * disconnect all device drivers under this host. Those
825 * disconnect() methods will wait for all URBs to be unlinked,
826 * so we must complete them.
827 */
828 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
829 xhci_warn(xhci, "Completing active URBs anyway.\n");
830 /* We could turn all TDs on the rings to no-ops. This won't
831 * help if the host has cached part of the ring, and is slow if
832 * we want to preserve the cycle bit. Skip it and hope the host
833 * doesn't touch the memory.
834 */
835 }
836 for (i = 0; i < MAX_HC_SLOTS; i++) {
837 if (!xhci->devs[i])
838 continue;
839 for (j = 0; j < 31; j++) {
840 temp_ep = &xhci->devs[i]->eps[j];
841 ring = temp_ep->ring;
842 if (!ring)
843 continue;
844 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
845 "ep index %u\n", i, j);
846 while (!list_empty(&ring->td_list)) {
847 cur_td = list_first_entry(&ring->td_list,
848 struct xhci_td,
849 td_list);
850 list_del(&cur_td->td_list);
851 if (!list_empty(&cur_td->cancelled_td_list))
852 list_del(&cur_td->cancelled_td_list);
853 xhci_giveback_urb_in_irq(xhci, cur_td,
854 -ESHUTDOWN, "killed");
855 }
856 while (!list_empty(&temp_ep->cancelled_td_list)) {
857 cur_td = list_first_entry(
858 &temp_ep->cancelled_td_list,
859 struct xhci_td,
860 cancelled_td_list);
861 list_del(&cur_td->cancelled_td_list);
862 xhci_giveback_urb_in_irq(xhci, cur_td,
863 -ESHUTDOWN, "killed");
864 }
865 }
866 }
867 spin_unlock(&xhci->lock);
6f5165cf
SS
868 xhci_dbg(xhci, "Calling usb_hc_died()\n");
869 usb_hc_died(xhci_to_hcd(xhci));
870 xhci_dbg(xhci, "xHCI host controller is dead.\n");
871}
872
ae636747
SS
873/*
874 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
875 * we need to clear the set deq pending flag in the endpoint ring state, so that
876 * the TD queueing code can ring the doorbell again. We also need to ring the
877 * endpoint doorbell to restart the ring, but only if there aren't more
878 * cancellations pending.
879 */
880static void handle_set_deq_completion(struct xhci_hcd *xhci,
881 struct xhci_event_cmd *event,
882 union xhci_trb *trb)
883{
884 unsigned int slot_id;
885 unsigned int ep_index;
e9df17eb 886 unsigned int stream_id;
ae636747
SS
887 struct xhci_ring *ep_ring;
888 struct xhci_virt_device *dev;
d115b048
JY
889 struct xhci_ep_ctx *ep_ctx;
890 struct xhci_slot_ctx *slot_ctx;
ae636747
SS
891
892 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
893 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
e9df17eb 894 stream_id = TRB_TO_STREAM_ID(trb->generic.field[2]);
ae636747 895 dev = xhci->devs[slot_id];
e9df17eb
SS
896
897 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
898 if (!ep_ring) {
899 xhci_warn(xhci, "WARN Set TR deq ptr command for "
900 "freed stream ID %u\n",
901 stream_id);
902 /* XXX: Harmless??? */
903 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
904 return;
905 }
906
d115b048
JY
907 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
908 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747
SS
909
910 if (GET_COMP_CODE(event->status) != COMP_SUCCESS) {
911 unsigned int ep_state;
912 unsigned int slot_state;
913
914 switch (GET_COMP_CODE(event->status)) {
915 case COMP_TRB_ERR:
916 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
917 "of stream ID configuration\n");
918 break;
919 case COMP_CTX_STATE:
920 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
921 "to incorrect slot or ep state.\n");
d115b048 922 ep_state = ep_ctx->ep_info;
ae636747 923 ep_state &= EP_STATE_MASK;
d115b048 924 slot_state = slot_ctx->dev_state;
ae636747
SS
925 slot_state = GET_SLOT_STATE(slot_state);
926 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
927 slot_state, ep_state);
928 break;
929 case COMP_EBADSLT:
930 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
931 "slot %u was not enabled.\n", slot_id);
932 break;
933 default:
934 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
935 "completion code of %u.\n",
936 GET_COMP_CODE(event->status));
937 break;
938 }
939 /* OK what do we do now? The endpoint state is hosed, and we
940 * should never get to this point if the synchronization between
941 * queueing, and endpoint state are correct. This might happen
942 * if the device gets disconnected after we've finished
943 * cancelling URBs, which might not be an error...
944 */
945 } else {
8e595a5d 946 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
d115b048 947 ep_ctx->deq);
ae636747
SS
948 }
949
63a0d9ab 950 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
e9df17eb
SS
951 /* Restart any rings with pending URBs */
952 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
953}
954
a1587d97
SS
955static void handle_reset_ep_completion(struct xhci_hcd *xhci,
956 struct xhci_event_cmd *event,
957 union xhci_trb *trb)
958{
959 int slot_id;
960 unsigned int ep_index;
961
962 slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
963 ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
964 /* This command will only fail if the endpoint wasn't halted,
965 * but we don't care.
966 */
967 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
968 (unsigned int) GET_COMP_CODE(event->status));
969
ac9d8fe7
SS
970 /* HW with the reset endpoint quirk needs to have a configure endpoint
971 * command complete before the endpoint can be used. Queue that here
972 * because the HW can't handle two commands being queued in a row.
973 */
974 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
975 xhci_dbg(xhci, "Queueing configure endpoint command\n");
976 xhci_queue_configure_endpoint(xhci,
913a8a34
SS
977 xhci->devs[slot_id]->in_ctx->dma, slot_id,
978 false);
ac9d8fe7
SS
979 xhci_ring_cmd_db(xhci);
980 } else {
e9df17eb 981 /* Clear our internal halted state and restart the ring(s) */
63a0d9ab 982 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
e9df17eb 983 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ac9d8fe7 984 }
a1587d97 985}
ae636747 986
a50c8aa9
SS
987/* Check to see if a command in the device's command queue matches this one.
988 * Signal the completion or free the command, and return 1. Return 0 if the
989 * completed command isn't at the head of the command list.
990 */
991static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
992 struct xhci_virt_device *virt_dev,
993 struct xhci_event_cmd *event)
994{
995 struct xhci_command *command;
996
997 if (list_empty(&virt_dev->cmd_list))
998 return 0;
999
1000 command = list_entry(virt_dev->cmd_list.next,
1001 struct xhci_command, cmd_list);
1002 if (xhci->cmd_ring->dequeue != command->command_trb)
1003 return 0;
1004
1005 command->status =
1006 GET_COMP_CODE(event->status);
1007 list_del(&command->cmd_list);
1008 if (command->completion)
1009 complete(command->completion);
1010 else
1011 xhci_free_command(xhci, command);
1012 return 1;
1013}
1014
7f84eef0
SS
1015static void handle_cmd_completion(struct xhci_hcd *xhci,
1016 struct xhci_event_cmd *event)
1017{
3ffbba95 1018 int slot_id = TRB_TO_SLOT_ID(event->flags);
7f84eef0
SS
1019 u64 cmd_dma;
1020 dma_addr_t cmd_dequeue_dma;
ac9d8fe7 1021 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 1022 struct xhci_virt_device *virt_dev;
ac9d8fe7
SS
1023 unsigned int ep_index;
1024 struct xhci_ring *ep_ring;
1025 unsigned int ep_state;
7f84eef0 1026
8e595a5d 1027 cmd_dma = event->cmd_trb;
23e3be11 1028 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
7f84eef0
SS
1029 xhci->cmd_ring->dequeue);
1030 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1031 if (cmd_dequeue_dma == 0) {
1032 xhci->error_bitmask |= 1 << 4;
1033 return;
1034 }
1035 /* Does the DMA address match our internal dequeue pointer address? */
1036 if (cmd_dma != (u64) cmd_dequeue_dma) {
1037 xhci->error_bitmask |= 1 << 5;
1038 return;
1039 }
1040 switch (xhci->cmd_ring->dequeue->generic.field[3] & TRB_TYPE_BITMASK) {
3ffbba95
SS
1041 case TRB_TYPE(TRB_ENABLE_SLOT):
1042 if (GET_COMP_CODE(event->status) == COMP_SUCCESS)
1043 xhci->slot_id = slot_id;
1044 else
1045 xhci->slot_id = 0;
1046 complete(&xhci->addr_dev);
1047 break;
1048 case TRB_TYPE(TRB_DISABLE_SLOT):
1049 if (xhci->devs[slot_id])
1050 xhci_free_virt_device(xhci, slot_id);
1051 break;
f94e0186 1052 case TRB_TYPE(TRB_CONFIG_EP):
913a8a34 1053 virt_dev = xhci->devs[slot_id];
a50c8aa9 1054 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
913a8a34 1055 break;
ac9d8fe7
SS
1056 /*
1057 * Configure endpoint commands can come from the USB core
1058 * configuration or alt setting changes, or because the HW
1059 * needed an extra configure endpoint command after a reset
8df75f42
SS
1060 * endpoint command or streams were being configured.
1061 * If the command was for a halted endpoint, the xHCI driver
1062 * is not waiting on the configure endpoint command.
ac9d8fe7
SS
1063 */
1064 ctrl_ctx = xhci_get_input_control_ctx(xhci,
913a8a34 1065 virt_dev->in_ctx);
ac9d8fe7
SS
1066 /* Input ctx add_flags are the endpoint index plus one */
1067 ep_index = xhci_last_valid_endpoint(ctrl_ctx->add_flags) - 1;
06df5729 1068 /* A usb_set_interface() call directly after clearing a halted
e9df17eb
SS
1069 * condition may race on this quirky hardware. Not worth
1070 * worrying about, since this is prototype hardware. Not sure
1071 * if this will work for streams, but streams support was
1072 * untested on this prototype.
06df5729 1073 */
ac9d8fe7 1074 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
06df5729
SS
1075 ep_index != (unsigned int) -1 &&
1076 ctrl_ctx->add_flags - SLOT_FLAG ==
1077 ctrl_ctx->drop_flags) {
1078 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1079 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1080 if (!(ep_state & EP_HALTED))
1081 goto bandwidth_change;
1082 xhci_dbg(xhci, "Completed config ep cmd - "
1083 "last ep index = %d, state = %d\n",
1084 ep_index, ep_state);
e9df17eb 1085 /* Clear internal halted state and restart ring(s) */
63a0d9ab 1086 xhci->devs[slot_id]->eps[ep_index].ep_state &=
ac9d8fe7 1087 ~EP_HALTED;
e9df17eb 1088 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
06df5729 1089 break;
ac9d8fe7 1090 }
06df5729
SS
1091bandwidth_change:
1092 xhci_dbg(xhci, "Completed config ep cmd\n");
1093 xhci->devs[slot_id]->cmd_status =
1094 GET_COMP_CODE(event->status);
1095 complete(&xhci->devs[slot_id]->cmd_completion);
f94e0186 1096 break;
2d3f1fac 1097 case TRB_TYPE(TRB_EVAL_CONTEXT):
ac1c1b7f
SS
1098 virt_dev = xhci->devs[slot_id];
1099 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1100 break;
2d3f1fac
SS
1101 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
1102 complete(&xhci->devs[slot_id]->cmd_completion);
1103 break;
3ffbba95
SS
1104 case TRB_TYPE(TRB_ADDR_DEV):
1105 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
1106 complete(&xhci->addr_dev);
1107 break;
ae636747 1108 case TRB_TYPE(TRB_STOP_RING):
be88fe4f 1109 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
ae636747
SS
1110 break;
1111 case TRB_TYPE(TRB_SET_DEQ):
1112 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1113 break;
7f84eef0 1114 case TRB_TYPE(TRB_CMD_NOOP):
7f84eef0 1115 break;
a1587d97
SS
1116 case TRB_TYPE(TRB_RESET_EP):
1117 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1118 break;
2a8f82c4
SS
1119 case TRB_TYPE(TRB_RESET_DEV):
1120 xhci_dbg(xhci, "Completed reset device command.\n");
1121 slot_id = TRB_TO_SLOT_ID(
1122 xhci->cmd_ring->dequeue->generic.field[3]);
1123 virt_dev = xhci->devs[slot_id];
1124 if (virt_dev)
1125 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1126 else
1127 xhci_warn(xhci, "Reset device command completion "
1128 "for disabled slot %u\n", slot_id);
1129 break;
0238634d
SS
1130 case TRB_TYPE(TRB_NEC_GET_FW):
1131 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1132 xhci->error_bitmask |= 1 << 6;
1133 break;
1134 }
1135 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
1136 NEC_FW_MAJOR(event->status),
1137 NEC_FW_MINOR(event->status));
1138 break;
7f84eef0
SS
1139 default:
1140 /* Skip over unknown commands on the event ring */
1141 xhci->error_bitmask |= 1 << 6;
1142 break;
1143 }
1144 inc_deq(xhci, xhci->cmd_ring, false);
1145}
1146
0238634d
SS
1147static void handle_vendor_event(struct xhci_hcd *xhci,
1148 union xhci_trb *event)
1149{
1150 u32 trb_type;
1151
1152 trb_type = TRB_FIELD_TO_TYPE(event->generic.field[3]);
1153 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1154 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1155 handle_cmd_completion(xhci, &event->event_cmd);
1156}
1157
0f2a7930
SS
1158static void handle_port_status(struct xhci_hcd *xhci,
1159 union xhci_trb *event)
1160{
56192531 1161 struct usb_hcd *hcd = xhci_to_hcd(xhci);
0f2a7930 1162 u32 port_id;
56192531
AX
1163 u32 temp, temp1;
1164 u32 __iomem *addr;
518e848e 1165 int max_ports;
56192531 1166 int slot_id;
0f2a7930
SS
1167
1168 /* Port status change events always have a successful completion code */
1169 if (GET_COMP_CODE(event->generic.field[2]) != COMP_SUCCESS) {
1170 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1171 xhci->error_bitmask |= 1 << 8;
1172 }
0f2a7930
SS
1173 port_id = GET_PORT_ID(event->generic.field[0]);
1174 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1175
518e848e
SS
1176 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1177 if ((port_id <= 0) || (port_id > max_ports)) {
56192531
AX
1178 xhci_warn(xhci, "Invalid port id %d\n", port_id);
1179 goto cleanup;
1180 }
1181
1182 addr = &xhci->op_regs->port_status_base + NUM_PORT_REGS * (port_id - 1);
1183 temp = xhci_readl(xhci, addr);
7111ebc9 1184 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1185 xhci_dbg(xhci, "resume root hub\n");
1186 usb_hcd_resume_root_hub(hcd);
1187 }
1188
1189 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1190 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1191
1192 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1193 if (!(temp1 & CMD_RUN)) {
1194 xhci_warn(xhci, "xHC is not running.\n");
1195 goto cleanup;
1196 }
1197
1198 if (DEV_SUPERSPEED(temp)) {
1199 xhci_dbg(xhci, "resume SS port %d\n", port_id);
1200 temp = xhci_port_state_to_neutral(temp);
1201 temp &= ~PORT_PLS_MASK;
1202 temp |= PORT_LINK_STROBE | XDEV_U0;
1203 xhci_writel(xhci, temp, addr);
1204 slot_id = xhci_find_slot_id_by_port(xhci, port_id);
1205 if (!slot_id) {
1206 xhci_dbg(xhci, "slot_id is zero\n");
1207 goto cleanup;
1208 }
1209 xhci_ring_device(xhci, slot_id);
1210 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1211 /* Clear PORT_PLC */
1212 temp = xhci_readl(xhci, addr);
1213 temp = xhci_port_state_to_neutral(temp);
1214 temp |= PORT_PLC;
1215 xhci_writel(xhci, temp, addr);
1216 } else {
1217 xhci_dbg(xhci, "resume HS port %d\n", port_id);
1218 xhci->resume_done[port_id - 1] = jiffies +
1219 msecs_to_jiffies(20);
1220 mod_timer(&hcd->rh_timer,
1221 xhci->resume_done[port_id - 1]);
1222 /* Do the rest in GetPortStatus */
1223 }
1224 }
1225
1226cleanup:
0f2a7930
SS
1227 /* Update event ring dequeue pointer before dropping the lock */
1228 inc_deq(xhci, xhci->event_ring, true);
0f2a7930
SS
1229
1230 spin_unlock(&xhci->lock);
1231 /* Pass this up to the core */
1232 usb_hcd_poll_rh_status(xhci_to_hcd(xhci));
1233 spin_lock(&xhci->lock);
1234}
1235
d0e96f5a
SS
1236/*
1237 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1238 * at end_trb, which may be in another segment. If the suspect DMA address is a
1239 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1240 * returns 0.
1241 */
6648f29d 1242struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
d0e96f5a
SS
1243 union xhci_trb *start_trb,
1244 union xhci_trb *end_trb,
1245 dma_addr_t suspect_dma)
1246{
1247 dma_addr_t start_dma;
1248 dma_addr_t end_seg_dma;
1249 dma_addr_t end_trb_dma;
1250 struct xhci_segment *cur_seg;
1251
23e3be11 1252 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1253 cur_seg = start_seg;
1254
1255 do {
2fa88daa 1256 if (start_dma == 0)
326b4810 1257 return NULL;
ae636747 1258 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1259 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1260 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1261 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1262 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a
SS
1263
1264 if (end_trb_dma > 0) {
1265 /* The end TRB is in this segment, so suspect should be here */
1266 if (start_dma <= end_trb_dma) {
1267 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1268 return cur_seg;
1269 } else {
1270 /* Case for one segment with
1271 * a TD wrapped around to the top
1272 */
1273 if ((suspect_dma >= start_dma &&
1274 suspect_dma <= end_seg_dma) ||
1275 (suspect_dma >= cur_seg->dma &&
1276 suspect_dma <= end_trb_dma))
1277 return cur_seg;
1278 }
326b4810 1279 return NULL;
d0e96f5a
SS
1280 } else {
1281 /* Might still be somewhere in this segment */
1282 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1283 return cur_seg;
1284 }
1285 cur_seg = cur_seg->next;
23e3be11 1286 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1287 } while (cur_seg != start_seg);
d0e96f5a 1288
326b4810 1289 return NULL;
d0e96f5a
SS
1290}
1291
bcef3fd5
SS
1292static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1293 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1294 unsigned int stream_id,
bcef3fd5
SS
1295 struct xhci_td *td, union xhci_trb *event_trb)
1296{
1297 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1298 ep->ep_state |= EP_HALTED;
1299 ep->stopped_td = td;
1300 ep->stopped_trb = event_trb;
e9df17eb 1301 ep->stopped_stream = stream_id;
1624ae1c 1302
bcef3fd5
SS
1303 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1304 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1624ae1c
SS
1305
1306 ep->stopped_td = NULL;
1307 ep->stopped_trb = NULL;
5e5cf6fc 1308 ep->stopped_stream = 0;
1624ae1c 1309
bcef3fd5
SS
1310 xhci_ring_cmd_db(xhci);
1311}
1312
1313/* Check if an error has halted the endpoint ring. The class driver will
1314 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1315 * However, a babble and other errors also halt the endpoint ring, and the class
1316 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1317 * Ring Dequeue Pointer command manually.
1318 */
1319static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1320 struct xhci_ep_ctx *ep_ctx,
1321 unsigned int trb_comp_code)
1322{
1323 /* TRB completion codes that may require a manual halt cleanup */
1324 if (trb_comp_code == COMP_TX_ERR ||
1325 trb_comp_code == COMP_BABBLE ||
1326 trb_comp_code == COMP_SPLIT_ERR)
1327 /* The 0.96 spec says a babbling control endpoint
1328 * is not halted. The 0.96 spec says it is. Some HW
1329 * claims to be 0.95 compliant, but it halts the control
1330 * endpoint anyway. Check if a babble halted the
1331 * endpoint.
1332 */
1333 if ((ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_HALTED)
1334 return 1;
1335
1336 return 0;
1337}
1338
b45b5069
SS
1339int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1340{
1341 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1342 /* Vendor defined "informational" completion code,
1343 * treat as not-an-error.
1344 */
1345 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1346 trb_comp_code);
1347 xhci_dbg(xhci, "Treating code as success.\n");
1348 return 1;
1349 }
1350 return 0;
1351}
1352
4422da61
AX
1353/*
1354 * Finish the td processing, remove the td from td list;
1355 * Return 1 if the urb can be given back.
1356 */
1357static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1358 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1359 struct xhci_virt_ep *ep, int *status, bool skip)
1360{
1361 struct xhci_virt_device *xdev;
1362 struct xhci_ring *ep_ring;
1363 unsigned int slot_id;
1364 int ep_index;
1365 struct urb *urb = NULL;
1366 struct xhci_ep_ctx *ep_ctx;
1367 int ret = 0;
8e51adcc 1368 struct urb_priv *urb_priv;
4422da61
AX
1369 u32 trb_comp_code;
1370
1371 slot_id = TRB_TO_SLOT_ID(event->flags);
1372 xdev = xhci->devs[slot_id];
1373 ep_index = TRB_TO_EP_ID(event->flags) - 1;
1374 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1375 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1376 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1377
1378 if (skip)
1379 goto td_cleanup;
1380
1381 if (trb_comp_code == COMP_STOP_INVAL ||
1382 trb_comp_code == COMP_STOP) {
1383 /* The Endpoint Stop Command completion will take care of any
1384 * stopped TDs. A stopped TD may be restarted, so don't update
1385 * the ring dequeue pointer or take this TD off any lists yet.
1386 */
1387 ep->stopped_td = td;
1388 ep->stopped_trb = event_trb;
1389 return 0;
1390 } else {
1391 if (trb_comp_code == COMP_STALL) {
1392 /* The transfer is completed from the driver's
1393 * perspective, but we need to issue a set dequeue
1394 * command for this stalled endpoint to move the dequeue
1395 * pointer past the TD. We can't do that here because
1396 * the halt condition must be cleared first. Let the
1397 * USB class driver clear the stall later.
1398 */
1399 ep->stopped_td = td;
1400 ep->stopped_trb = event_trb;
1401 ep->stopped_stream = ep_ring->stream_id;
1402 } else if (xhci_requires_manual_halt_cleanup(xhci,
1403 ep_ctx, trb_comp_code)) {
1404 /* Other types of errors halt the endpoint, but the
1405 * class driver doesn't call usb_reset_endpoint() unless
1406 * the error is -EPIPE. Clear the halted status in the
1407 * xHCI hardware manually.
1408 */
1409 xhci_cleanup_halted_endpoint(xhci,
1410 slot_id, ep_index, ep_ring->stream_id,
1411 td, event_trb);
1412 } else {
1413 /* Update ring dequeue pointer */
1414 while (ep_ring->dequeue != td->last_trb)
1415 inc_deq(xhci, ep_ring, false);
1416 inc_deq(xhci, ep_ring, false);
1417 }
1418
1419td_cleanup:
1420 /* Clean up the endpoint's TD list */
1421 urb = td->urb;
8e51adcc 1422 urb_priv = urb->hcpriv;
4422da61
AX
1423
1424 /* Do one last check of the actual transfer length.
1425 * If the host controller said we transferred more data than
1426 * the buffer length, urb->actual_length will be a very big
1427 * number (since it's unsigned). Play it safe and say we didn't
1428 * transfer anything.
1429 */
1430 if (urb->actual_length > urb->transfer_buffer_length) {
1431 xhci_warn(xhci, "URB transfer length is wrong, "
1432 "xHC issue? req. len = %u, "
1433 "act. len = %u\n",
1434 urb->transfer_buffer_length,
1435 urb->actual_length);
1436 urb->actual_length = 0;
1437 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1438 *status = -EREMOTEIO;
1439 else
1440 *status = 0;
1441 }
1442 list_del(&td->td_list);
1443 /* Was this TD slated to be cancelled but completed anyway? */
1444 if (!list_empty(&td->cancelled_td_list))
1445 list_del(&td->cancelled_td_list);
1446
8e51adcc
AX
1447 urb_priv->td_cnt++;
1448 /* Giveback the urb when all the tds are completed */
1449 if (urb_priv->td_cnt == urb_priv->length)
1450 ret = 1;
4422da61
AX
1451 }
1452
1453 return ret;
1454}
1455
8af56be1
AX
1456/*
1457 * Process control tds, update urb status and actual_length.
1458 */
1459static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1460 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1461 struct xhci_virt_ep *ep, int *status)
1462{
1463 struct xhci_virt_device *xdev;
1464 struct xhci_ring *ep_ring;
1465 unsigned int slot_id;
1466 int ep_index;
1467 struct xhci_ep_ctx *ep_ctx;
1468 u32 trb_comp_code;
1469
1470 slot_id = TRB_TO_SLOT_ID(event->flags);
1471 xdev = xhci->devs[slot_id];
1472 ep_index = TRB_TO_EP_ID(event->flags) - 1;
1473 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1474 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1475 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1476
1477 xhci_debug_trb(xhci, xhci->event_ring->dequeue);
1478 switch (trb_comp_code) {
1479 case COMP_SUCCESS:
1480 if (event_trb == ep_ring->dequeue) {
1481 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1482 "without IOC set??\n");
1483 *status = -ESHUTDOWN;
1484 } else if (event_trb != td->last_trb) {
1485 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1486 "without IOC set??\n");
1487 *status = -ESHUTDOWN;
1488 } else {
1489 xhci_dbg(xhci, "Successful control transfer!\n");
1490 *status = 0;
1491 }
1492 break;
1493 case COMP_SHORT_TX:
1494 xhci_warn(xhci, "WARN: short transfer on control ep\n");
1495 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1496 *status = -EREMOTEIO;
1497 else
1498 *status = 0;
1499 break;
1500 default:
1501 if (!xhci_requires_manual_halt_cleanup(xhci,
1502 ep_ctx, trb_comp_code))
1503 break;
1504 xhci_dbg(xhci, "TRB error code %u, "
1505 "halted endpoint index = %u\n",
1506 trb_comp_code, ep_index);
1507 /* else fall through */
1508 case COMP_STALL:
1509 /* Did we transfer part of the data (middle) phase? */
1510 if (event_trb != ep_ring->dequeue &&
1511 event_trb != td->last_trb)
1512 td->urb->actual_length =
1513 td->urb->transfer_buffer_length
1514 - TRB_LEN(event->transfer_len);
1515 else
1516 td->urb->actual_length = 0;
1517
1518 xhci_cleanup_halted_endpoint(xhci,
1519 slot_id, ep_index, 0, td, event_trb);
1520 return finish_td(xhci, td, event_trb, event, ep, status, true);
1521 }
1522 /*
1523 * Did we transfer any data, despite the errors that might have
1524 * happened? I.e. did we get past the setup stage?
1525 */
1526 if (event_trb != ep_ring->dequeue) {
1527 /* The event was for the status stage */
1528 if (event_trb == td->last_trb) {
1529 if (td->urb->actual_length != 0) {
1530 /* Don't overwrite a previously set error code
1531 */
1532 if ((*status == -EINPROGRESS || *status == 0) &&
1533 (td->urb->transfer_flags
1534 & URB_SHORT_NOT_OK))
1535 /* Did we already see a short data
1536 * stage? */
1537 *status = -EREMOTEIO;
1538 } else {
1539 td->urb->actual_length =
1540 td->urb->transfer_buffer_length;
1541 }
1542 } else {
1543 /* Maybe the event was for the data stage? */
1544 if (trb_comp_code != COMP_STOP_INVAL) {
1545 /* We didn't stop on a link TRB in the middle */
1546 td->urb->actual_length =
1547 td->urb->transfer_buffer_length -
1548 TRB_LEN(event->transfer_len);
1549 xhci_dbg(xhci, "Waiting for status "
1550 "stage event\n");
1551 return 0;
1552 }
1553 }
1554 }
1555
1556 return finish_td(xhci, td, event_trb, event, ep, status, false);
1557}
1558
04e51901
AX
1559/*
1560 * Process isochronous tds, update urb packet status and actual_length.
1561 */
1562static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1563 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1564 struct xhci_virt_ep *ep, int *status)
1565{
1566 struct xhci_ring *ep_ring;
1567 struct urb_priv *urb_priv;
1568 int idx;
1569 int len = 0;
1570 int skip_td = 0;
1571 union xhci_trb *cur_trb;
1572 struct xhci_segment *cur_seg;
1573 u32 trb_comp_code;
1574
1575 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1576 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1577 urb_priv = td->urb->hcpriv;
1578 idx = urb_priv->td_cnt;
1579
1580 if (ep->skip) {
1581 /* The transfer is partly done */
1582 *status = -EXDEV;
1583 td->urb->iso_frame_desc[idx].status = -EXDEV;
1584 } else {
1585 /* handle completion code */
1586 switch (trb_comp_code) {
1587 case COMP_SUCCESS:
1588 td->urb->iso_frame_desc[idx].status = 0;
1589 xhci_dbg(xhci, "Successful isoc transfer!\n");
1590 break;
1591 case COMP_SHORT_TX:
1592 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1593 td->urb->iso_frame_desc[idx].status =
1594 -EREMOTEIO;
1595 else
1596 td->urb->iso_frame_desc[idx].status = 0;
1597 break;
1598 case COMP_BW_OVER:
1599 td->urb->iso_frame_desc[idx].status = -ECOMM;
1600 skip_td = 1;
1601 break;
1602 case COMP_BUFF_OVER:
1603 case COMP_BABBLE:
1604 td->urb->iso_frame_desc[idx].status = -EOVERFLOW;
1605 skip_td = 1;
1606 break;
1607 case COMP_STALL:
1608 td->urb->iso_frame_desc[idx].status = -EPROTO;
1609 skip_td = 1;
1610 break;
1611 case COMP_STOP:
1612 case COMP_STOP_INVAL:
1613 break;
1614 default:
1615 td->urb->iso_frame_desc[idx].status = -1;
1616 break;
1617 }
1618 }
1619
1620 /* calc actual length */
1621 if (ep->skip) {
1622 td->urb->iso_frame_desc[idx].actual_length = 0;
14184f9b
AX
1623 /* Update ring dequeue pointer */
1624 while (ep_ring->dequeue != td->last_trb)
1625 inc_deq(xhci, ep_ring, false);
1626 inc_deq(xhci, ep_ring, false);
04e51901
AX
1627 return finish_td(xhci, td, event_trb, event, ep, status, true);
1628 }
1629
1630 if (trb_comp_code == COMP_SUCCESS || skip_td == 1) {
1631 td->urb->iso_frame_desc[idx].actual_length =
1632 td->urb->iso_frame_desc[idx].length;
1633 td->urb->actual_length +=
1634 td->urb->iso_frame_desc[idx].length;
1635 } else {
1636 for (cur_trb = ep_ring->dequeue,
1637 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1638 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1639 if ((cur_trb->generic.field[3] &
1640 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
1641 (cur_trb->generic.field[3] &
1642 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
1643 len +=
1644 TRB_LEN(cur_trb->generic.field[2]);
1645 }
1646 len += TRB_LEN(cur_trb->generic.field[2]) -
1647 TRB_LEN(event->transfer_len);
1648
1649 if (trb_comp_code != COMP_STOP_INVAL) {
1650 td->urb->iso_frame_desc[idx].actual_length = len;
1651 td->urb->actual_length += len;
1652 }
1653 }
1654
1655 if ((idx == urb_priv->length - 1) && *status == -EINPROGRESS)
1656 *status = 0;
1657
1658 return finish_td(xhci, td, event_trb, event, ep, status, false);
1659}
1660
22405ed2
AX
1661/*
1662 * Process bulk and interrupt tds, update urb status and actual_length.
1663 */
1664static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1665 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1666 struct xhci_virt_ep *ep, int *status)
1667{
1668 struct xhci_ring *ep_ring;
1669 union xhci_trb *cur_trb;
1670 struct xhci_segment *cur_seg;
1671 u32 trb_comp_code;
1672
1673 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
1674 trb_comp_code = GET_COMP_CODE(event->transfer_len);
1675
1676 switch (trb_comp_code) {
1677 case COMP_SUCCESS:
1678 /* Double check that the HW transferred everything. */
1679 if (event_trb != td->last_trb) {
1680 xhci_warn(xhci, "WARN Successful completion "
1681 "on short TX\n");
1682 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1683 *status = -EREMOTEIO;
1684 else
1685 *status = 0;
1686 } else {
1687 if (usb_endpoint_xfer_bulk(&td->urb->ep->desc))
1688 xhci_dbg(xhci, "Successful bulk "
1689 "transfer!\n");
1690 else
1691 xhci_dbg(xhci, "Successful interrupt "
1692 "transfer!\n");
1693 *status = 0;
1694 }
1695 break;
1696 case COMP_SHORT_TX:
1697 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1698 *status = -EREMOTEIO;
1699 else
1700 *status = 0;
1701 break;
1702 default:
1703 /* Others already handled above */
1704 break;
1705 }
f2c565e2 1706 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
22405ed2
AX
1707 "%d bytes untransferred\n",
1708 td->urb->ep->desc.bEndpointAddress,
1709 td->urb->transfer_buffer_length,
1710 TRB_LEN(event->transfer_len));
1711 /* Fast path - was this the last TRB in the TD for this URB? */
1712 if (event_trb == td->last_trb) {
1713 if (TRB_LEN(event->transfer_len) != 0) {
1714 td->urb->actual_length =
1715 td->urb->transfer_buffer_length -
1716 TRB_LEN(event->transfer_len);
1717 if (td->urb->transfer_buffer_length <
1718 td->urb->actual_length) {
1719 xhci_warn(xhci, "HC gave bad length "
1720 "of %d bytes left\n",
1721 TRB_LEN(event->transfer_len));
1722 td->urb->actual_length = 0;
1723 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1724 *status = -EREMOTEIO;
1725 else
1726 *status = 0;
1727 }
1728 /* Don't overwrite a previously set error code */
1729 if (*status == -EINPROGRESS) {
1730 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1731 *status = -EREMOTEIO;
1732 else
1733 *status = 0;
1734 }
1735 } else {
1736 td->urb->actual_length =
1737 td->urb->transfer_buffer_length;
1738 /* Ignore a short packet completion if the
1739 * untransferred length was zero.
1740 */
1741 if (*status == -EREMOTEIO)
1742 *status = 0;
1743 }
1744 } else {
1745 /* Slow path - walk the list, starting from the dequeue
1746 * pointer, to get the actual length transferred.
1747 */
1748 td->urb->actual_length = 0;
1749 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1750 cur_trb != event_trb;
1751 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1752 if ((cur_trb->generic.field[3] &
1753 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
1754 (cur_trb->generic.field[3] &
1755 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
1756 td->urb->actual_length +=
1757 TRB_LEN(cur_trb->generic.field[2]);
1758 }
1759 /* If the ring didn't stop on a Link or No-op TRB, add
1760 * in the actual bytes transferred from the Normal TRB
1761 */
1762 if (trb_comp_code != COMP_STOP_INVAL)
1763 td->urb->actual_length +=
1764 TRB_LEN(cur_trb->generic.field[2]) -
1765 TRB_LEN(event->transfer_len);
1766 }
1767
1768 return finish_td(xhci, td, event_trb, event, ep, status, false);
1769}
1770
d0e96f5a
SS
1771/*
1772 * If this function returns an error condition, it means it got a Transfer
1773 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1774 * At this point, the host controller is probably hosed and should be reset.
1775 */
1776static int handle_tx_event(struct xhci_hcd *xhci,
1777 struct xhci_transfer_event *event)
1778{
1779 struct xhci_virt_device *xdev;
63a0d9ab 1780 struct xhci_virt_ep *ep;
d0e96f5a 1781 struct xhci_ring *ep_ring;
82d1009f 1782 unsigned int slot_id;
d0e96f5a 1783 int ep_index;
326b4810 1784 struct xhci_td *td = NULL;
d0e96f5a
SS
1785 dma_addr_t event_dma;
1786 struct xhci_segment *event_seg;
1787 union xhci_trb *event_trb;
326b4810 1788 struct urb *urb = NULL;
d0e96f5a 1789 int status = -EINPROGRESS;
8e51adcc 1790 struct urb_priv *urb_priv;
d115b048 1791 struct xhci_ep_ctx *ep_ctx;
66d1eebc 1792 u32 trb_comp_code;
4422da61 1793 int ret = 0;
d0e96f5a 1794
82d1009f
SS
1795 slot_id = TRB_TO_SLOT_ID(event->flags);
1796 xdev = xhci->devs[slot_id];
d0e96f5a
SS
1797 if (!xdev) {
1798 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
1799 return -ENODEV;
1800 }
1801
1802 /* Endpoint ID is 1 based, our index is zero based */
1803 ep_index = TRB_TO_EP_ID(event->flags) - 1;
66e49d87 1804 xhci_dbg(xhci, "%s - ep index = %d\n", __func__, ep_index);
63a0d9ab 1805 ep = &xdev->eps[ep_index];
e9df17eb 1806 ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
d115b048 1807 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4
AX
1808 if (!ep_ring ||
1809 (ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED) {
e9df17eb
SS
1810 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
1811 "or incorrect stream ring\n");
d0e96f5a
SS
1812 return -ENODEV;
1813 }
1814
8e595a5d 1815 event_dma = event->buffer;
66d1eebc 1816 trb_comp_code = GET_COMP_CODE(event->transfer_len);
986a92d4 1817 /* Look for common error cases */
66d1eebc 1818 switch (trb_comp_code) {
b10de142
SS
1819 /* Skip codes that require special handling depending on
1820 * transfer type
1821 */
1822 case COMP_SUCCESS:
1823 case COMP_SHORT_TX:
1824 break;
ae636747
SS
1825 case COMP_STOP:
1826 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
1827 break;
1828 case COMP_STOP_INVAL:
1829 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
1830 break;
b10de142
SS
1831 case COMP_STALL:
1832 xhci_warn(xhci, "WARN: Stalled endpoint\n");
63a0d9ab 1833 ep->ep_state |= EP_HALTED;
b10de142
SS
1834 status = -EPIPE;
1835 break;
1836 case COMP_TRB_ERR:
1837 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
1838 status = -EILSEQ;
1839 break;
ec74e403 1840 case COMP_SPLIT_ERR:
b10de142
SS
1841 case COMP_TX_ERR:
1842 xhci_warn(xhci, "WARN: transfer error on endpoint\n");
1843 status = -EPROTO;
1844 break;
4a73143c
SS
1845 case COMP_BABBLE:
1846 xhci_warn(xhci, "WARN: babble error on endpoint\n");
1847 status = -EOVERFLOW;
1848 break;
b10de142
SS
1849 case COMP_DB_ERR:
1850 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
1851 status = -ENOSR;
1852 break;
986a92d4
AX
1853 case COMP_BW_OVER:
1854 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
1855 break;
1856 case COMP_BUFF_OVER:
1857 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
1858 break;
1859 case COMP_UNDERRUN:
1860 /*
1861 * When the Isoch ring is empty, the xHC will generate
1862 * a Ring Overrun Event for IN Isoch endpoint or Ring
1863 * Underrun Event for OUT Isoch endpoint.
1864 */
1865 xhci_dbg(xhci, "underrun event on endpoint\n");
1866 if (!list_empty(&ep_ring->td_list))
1867 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
1868 "still with TDs queued?\n",
1869 TRB_TO_SLOT_ID(event->flags), ep_index);
1870 goto cleanup;
1871 case COMP_OVERRUN:
1872 xhci_dbg(xhci, "overrun event on endpoint\n");
1873 if (!list_empty(&ep_ring->td_list))
1874 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
1875 "still with TDs queued?\n",
1876 TRB_TO_SLOT_ID(event->flags), ep_index);
1877 goto cleanup;
d18240db
AX
1878 case COMP_MISSED_INT:
1879 /*
1880 * When encounter missed service error, one or more isoc tds
1881 * may be missed by xHC.
1882 * Set skip flag of the ep_ring; Complete the missed tds as
1883 * short transfer when process the ep_ring next time.
1884 */
1885 ep->skip = true;
1886 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
1887 goto cleanup;
b10de142 1888 default:
b45b5069 1889 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
1890 status = 0;
1891 break;
1892 }
986a92d4
AX
1893 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
1894 "busted\n");
1895 goto cleanup;
1896 }
1897
d18240db
AX
1898 do {
1899 /* This TRB should be in the TD at the head of this ring's
1900 * TD list.
1901 */
1902 if (list_empty(&ep_ring->td_list)) {
1903 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
1904 "with no TDs queued?\n",
1905 TRB_TO_SLOT_ID(event->flags), ep_index);
1906 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
1907 (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
1908 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
1909 if (ep->skip) {
1910 ep->skip = false;
1911 xhci_dbg(xhci, "td_list is empty while skip "
1912 "flag set. Clear skip flag.\n");
1913 }
1914 ret = 0;
1915 goto cleanup;
1916 }
986a92d4 1917
d18240db
AX
1918 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
1919 /* Is this a TRB in the currently executing TD? */
1920 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
1921 td->last_trb, event_dma);
1922 if (event_seg && ep->skip) {
1923 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
1924 ep->skip = false;
1925 }
1926 if (!event_seg &&
1927 (!ep->skip || !usb_endpoint_xfer_isoc(&td->urb->ep->desc))) {
1928 /* HC is busted, give up! */
1929 xhci_err(xhci, "ERROR Transfer event TRB DMA ptr not "
1930 "part of current TD\n");
1931 return -ESHUTDOWN;
1932 }
678539cf 1933
d18240db
AX
1934 if (event_seg) {
1935 event_trb = &event_seg->trbs[(event_dma -
1936 event_seg->dma) / sizeof(*event_trb)];
1937 /*
1938 * No-op TRB should not trigger interrupts.
1939 * If event_trb is a no-op TRB, it means the
1940 * corresponding TD has been cancelled. Just ignore
1941 * the TD.
1942 */
1943 if ((event_trb->generic.field[3] & TRB_TYPE_BITMASK)
1944 == TRB_TYPE(TRB_TR_NOOP)) {
1945 xhci_dbg(xhci, "event_trb is a no-op TRB. "
1946 "Skip it\n");
1947 goto cleanup;
1948 }
1949 }
4422da61 1950
d18240db
AX
1951 /* Now update the urb's actual_length and give back to
1952 * the core
82d1009f 1953 */
d18240db
AX
1954 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
1955 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
1956 &status);
04e51901
AX
1957 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
1958 ret = process_isoc_td(xhci, td, event_trb, event, ep,
1959 &status);
d18240db
AX
1960 else
1961 ret = process_bulk_intr_td(xhci, td, event_trb, event,
1962 ep, &status);
1963
1964cleanup:
1965 /*
1966 * Do not update event ring dequeue pointer if ep->skip is set.
1967 * Will roll back to continue process missed tds.
1968 */
1969 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
1970 inc_deq(xhci, xhci->event_ring, true);
d18240db
AX
1971 }
1972
1973 if (ret) {
1974 urb = td->urb;
8e51adcc 1975 urb_priv = urb->hcpriv;
d18240db
AX
1976 /* Leave the TD around for the reset endpoint function
1977 * to use(but only if it's not a control endpoint,
1978 * since we already queued the Set TR dequeue pointer
1979 * command for stalled control endpoints).
1980 */
1981 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
1982 (trb_comp_code != COMP_STALL &&
1983 trb_comp_code != COMP_BABBLE))
8e51adcc 1984 xhci_urb_free_priv(xhci, urb_priv);
d18240db 1985
214f76f7 1986 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
d18240db
AX
1987 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1988 "status = %d\n",
1989 urb, urb->actual_length, status);
1990 spin_unlock(&xhci->lock);
214f76f7 1991 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
d18240db
AX
1992 spin_lock(&xhci->lock);
1993 }
1994
1995 /*
1996 * If ep->skip is set, it means there are missed tds on the
1997 * endpoint ring need to take care of.
1998 * Process them as short transfer until reach the td pointed by
1999 * the event.
2000 */
2001 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2002
d0e96f5a
SS
2003 return 0;
2004}
2005
0f2a7930
SS
2006/*
2007 * This function handles all OS-owned events on the event ring. It may drop
2008 * xhci->lock between event processing (e.g. to pass up port status changes).
2009 */
d6d98a4d 2010static void xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2011{
2012 union xhci_trb *event;
0f2a7930 2013 int update_ptrs = 1;
d0e96f5a 2014 int ret;
7f84eef0 2015
66e49d87 2016 xhci_dbg(xhci, "In %s\n", __func__);
7f84eef0
SS
2017 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2018 xhci->error_bitmask |= 1 << 1;
2019 return;
2020 }
2021
2022 event = xhci->event_ring->dequeue;
2023 /* Does the HC or OS own the TRB? */
2024 if ((event->event_cmd.flags & TRB_CYCLE) !=
2025 xhci->event_ring->cycle_state) {
2026 xhci->error_bitmask |= 1 << 2;
2027 return;
2028 }
66e49d87 2029 xhci_dbg(xhci, "%s - OS owns TRB\n", __func__);
7f84eef0 2030
0f2a7930 2031 /* FIXME: Handle more event types. */
7f84eef0
SS
2032 switch ((event->event_cmd.flags & TRB_TYPE_BITMASK)) {
2033 case TRB_TYPE(TRB_COMPLETION):
66e49d87 2034 xhci_dbg(xhci, "%s - calling handle_cmd_completion\n", __func__);
7f84eef0 2035 handle_cmd_completion(xhci, &event->event_cmd);
66e49d87 2036 xhci_dbg(xhci, "%s - returned from handle_cmd_completion\n", __func__);
7f84eef0 2037 break;
0f2a7930 2038 case TRB_TYPE(TRB_PORT_STATUS):
66e49d87 2039 xhci_dbg(xhci, "%s - calling handle_port_status\n", __func__);
0f2a7930 2040 handle_port_status(xhci, event);
66e49d87 2041 xhci_dbg(xhci, "%s - returned from handle_port_status\n", __func__);
0f2a7930
SS
2042 update_ptrs = 0;
2043 break;
d0e96f5a 2044 case TRB_TYPE(TRB_TRANSFER):
66e49d87 2045 xhci_dbg(xhci, "%s - calling handle_tx_event\n", __func__);
d0e96f5a 2046 ret = handle_tx_event(xhci, &event->trans_event);
66e49d87 2047 xhci_dbg(xhci, "%s - returned from handle_tx_event\n", __func__);
d0e96f5a
SS
2048 if (ret < 0)
2049 xhci->error_bitmask |= 1 << 9;
2050 else
2051 update_ptrs = 0;
2052 break;
7f84eef0 2053 default:
0238634d
SS
2054 if ((event->event_cmd.flags & TRB_TYPE_BITMASK) >= TRB_TYPE(48))
2055 handle_vendor_event(xhci, event);
2056 else
2057 xhci->error_bitmask |= 1 << 3;
7f84eef0 2058 }
6f5165cf
SS
2059 /* Any of the above functions may drop and re-acquire the lock, so check
2060 * to make sure a watchdog timer didn't mark the host as non-responsive.
2061 */
2062 if (xhci->xhc_state & XHCI_STATE_DYING) {
2063 xhci_dbg(xhci, "xHCI host dying, returning from "
2064 "event handler.\n");
2065 return;
2066 }
7f84eef0 2067
c06d68b8
SS
2068 if (update_ptrs)
2069 /* Update SW event ring dequeue pointer */
0f2a7930 2070 inc_deq(xhci, xhci->event_ring, true);
c06d68b8 2071
7f84eef0 2072 /* Are there more items on the event ring? */
b7258a4a 2073 xhci_handle_event(xhci);
7f84eef0 2074}
9032cd52
SS
2075
2076/*
2077 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2078 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2079 * indicators of an event TRB error, but we check the status *first* to be safe.
2080 */
2081irqreturn_t xhci_irq(struct usb_hcd *hcd)
2082{
2083 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2084 u32 status;
9032cd52 2085 union xhci_trb *trb;
bda53145 2086 u64 temp_64;
c06d68b8
SS
2087 union xhci_trb *event_ring_deq;
2088 dma_addr_t deq;
9032cd52
SS
2089
2090 spin_lock(&xhci->lock);
2091 trb = xhci->event_ring->dequeue;
2092 /* Check if the xHC generated the interrupt, or the irq is shared */
27e0dd4d 2093 status = xhci_readl(xhci, &xhci->op_regs->status);
c21599a3 2094 if (status == 0xffffffff)
9032cd52
SS
2095 goto hw_died;
2096
c21599a3 2097 if (!(status & STS_EINT)) {
9032cd52 2098 spin_unlock(&xhci->lock);
9032cd52
SS
2099 return IRQ_NONE;
2100 }
27e0dd4d 2101 xhci_dbg(xhci, "op reg status = %08x\n", status);
9032cd52
SS
2102 xhci_dbg(xhci, "Event ring dequeue ptr:\n");
2103 xhci_dbg(xhci, "@%llx %08x %08x %08x %08x\n",
2104 (unsigned long long)
2105 xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, trb),
2106 lower_32_bits(trb->link.segment_ptr),
2107 upper_32_bits(trb->link.segment_ptr),
2108 (unsigned int) trb->link.intr_target,
2109 (unsigned int) trb->link.control);
2110
27e0dd4d 2111 if (status & STS_FATAL) {
9032cd52
SS
2112 xhci_warn(xhci, "WARNING: Host System Error\n");
2113 xhci_halt(xhci);
2114hw_died:
9032cd52
SS
2115 spin_unlock(&xhci->lock);
2116 return -ESHUTDOWN;
2117 }
2118
bda53145
SS
2119 /*
2120 * Clear the op reg interrupt status first,
2121 * so we can receive interrupts from other MSI-X interrupters.
2122 * Write 1 to clear the interrupt status.
2123 */
27e0dd4d
SS
2124 status |= STS_EINT;
2125 xhci_writel(xhci, status, &xhci->op_regs->status);
bda53145
SS
2126 /* FIXME when MSI-X is supported and there are multiple vectors */
2127 /* Clear the MSI-X event interrupt status */
2128
c21599a3
SS
2129 if (hcd->irq != -1) {
2130 u32 irq_pending;
2131 /* Acknowledge the PCI interrupt */
2132 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2133 irq_pending |= 0x3;
2134 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2135 }
bda53145 2136
c06d68b8 2137 if (xhci->xhc_state & XHCI_STATE_DYING) {
bda53145
SS
2138 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2139 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2140 /* Clear the event handler busy flag (RW1C);
2141 * the event ring should be empty.
bda53145 2142 */
c06d68b8
SS
2143 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2144 xhci_write_64(xhci, temp_64 | ERST_EHB,
2145 &xhci->ir_set->erst_dequeue);
2146 spin_unlock(&xhci->lock);
2147
2148 return IRQ_HANDLED;
2149 }
2150
2151 event_ring_deq = xhci->event_ring->dequeue;
2152 /* FIXME this should be a delayed service routine
2153 * that clears the EHB.
2154 */
2155 xhci_handle_event(xhci);
bda53145 2156
bda53145 2157 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2158 /* If necessary, update the HW's version of the event ring deq ptr. */
2159 if (event_ring_deq != xhci->event_ring->dequeue) {
2160 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2161 xhci->event_ring->dequeue);
2162 if (deq == 0)
2163 xhci_warn(xhci, "WARN something wrong with SW event "
2164 "ring dequeue ptr.\n");
2165 /* Update HC event ring dequeue pointer */
2166 temp_64 &= ERST_PTR_MASK;
2167 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2168 }
2169
2170 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2171 temp_64 |= ERST_EHB;
2172 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2173
9032cd52
SS
2174 spin_unlock(&xhci->lock);
2175
2176 return IRQ_HANDLED;
2177}
2178
2179irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2180{
2181 irqreturn_t ret;
2182
2183 set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
ff9d78b3
SS
2184 if (hcd->shared_hcd)
2185 set_bit(HCD_FLAG_SAW_IRQ, &hcd->shared_hcd->flags);
9032cd52
SS
2186
2187 ret = xhci_irq(hcd);
2188
2189 return ret;
2190}
7f84eef0 2191
d0e96f5a
SS
2192/**** Endpoint Ring Operations ****/
2193
7f84eef0
SS
2194/*
2195 * Generic function for queueing a TRB on a ring.
2196 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2197 *
2198 * @more_trbs_coming: Will you enqueue more TRBs before calling
2199 * prepare_transfer()?
7f84eef0
SS
2200 */
2201static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
6cc30d85 2202 bool consumer, bool more_trbs_coming,
7f84eef0
SS
2203 u32 field1, u32 field2, u32 field3, u32 field4)
2204{
2205 struct xhci_generic_trb *trb;
2206
2207 trb = &ring->enqueue->generic;
2208 trb->field[0] = field1;
2209 trb->field[1] = field2;
2210 trb->field[2] = field3;
2211 trb->field[3] = field4;
6cc30d85 2212 inc_enq(xhci, ring, consumer, more_trbs_coming);
7f84eef0
SS
2213}
2214
d0e96f5a
SS
2215/*
2216 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2217 * FIXME allocate segments if the ring is full.
2218 */
2219static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2220 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2221{
2222 /* Make sure the endpoint has been added to xHC schedule */
2223 xhci_dbg(xhci, "Endpoint state = 0x%x\n", ep_state);
2224 switch (ep_state) {
2225 case EP_STATE_DISABLED:
2226 /*
2227 * USB core changed config/interfaces without notifying us,
2228 * or hardware is reporting the wrong state.
2229 */
2230 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2231 return -ENOENT;
d0e96f5a 2232 case EP_STATE_ERROR:
c92bcfa7 2233 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2234 /* FIXME event handling code for error needs to clear it */
2235 /* XXX not sure if this should be -ENOENT or not */
2236 return -EINVAL;
c92bcfa7
SS
2237 case EP_STATE_HALTED:
2238 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2239 case EP_STATE_STOPPED:
2240 case EP_STATE_RUNNING:
2241 break;
2242 default:
2243 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2244 /*
2245 * FIXME issue Configure Endpoint command to try to get the HC
2246 * back into a known state.
2247 */
2248 return -EINVAL;
2249 }
2250 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
2251 /* FIXME allocate more room */
2252 xhci_err(xhci, "ERROR no room on ep ring\n");
2253 return -ENOMEM;
2254 }
6c12db90
JY
2255
2256 if (enqueue_is_link_trb(ep_ring)) {
2257 struct xhci_ring *ring = ep_ring;
2258 union xhci_trb *next;
6c12db90
JY
2259
2260 xhci_dbg(xhci, "prepare_ring: pointing to link trb\n");
2261 next = ring->enqueue;
2262
2263 while (last_trb(xhci, ring, ring->enq_seg, next)) {
2264
2265 /* If we're not dealing with 0.95 hardware,
2266 * clear the chain bit.
2267 */
2268 if (!xhci_link_trb_quirk(xhci))
2269 next->link.control &= ~TRB_CHAIN;
2270 else
2271 next->link.control |= TRB_CHAIN;
2272
2273 wmb();
2274 next->link.control ^= (u32) TRB_CYCLE;
2275
2276 /* Toggle the cycle bit after the last ring segment. */
2277 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2278 ring->cycle_state = (ring->cycle_state ? 0 : 1);
2279 if (!in_interrupt()) {
2280 xhci_dbg(xhci, "queue_trb: Toggle cycle "
2281 "state for ring %p = %i\n",
2282 ring, (unsigned int)ring->cycle_state);
2283 }
2284 }
2285 ring->enq_seg = ring->enq_seg->next;
2286 ring->enqueue = ring->enq_seg->trbs;
2287 next = ring->enqueue;
2288 }
2289 }
2290
d0e96f5a
SS
2291 return 0;
2292}
2293
23e3be11 2294static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2295 struct xhci_virt_device *xdev,
2296 unsigned int ep_index,
e9df17eb 2297 unsigned int stream_id,
d0e96f5a
SS
2298 unsigned int num_trbs,
2299 struct urb *urb,
8e51adcc 2300 unsigned int td_index,
d0e96f5a
SS
2301 gfp_t mem_flags)
2302{
2303 int ret;
8e51adcc
AX
2304 struct urb_priv *urb_priv;
2305 struct xhci_td *td;
e9df17eb 2306 struct xhci_ring *ep_ring;
d115b048 2307 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2308
2309 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2310 if (!ep_ring) {
2311 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2312 stream_id);
2313 return -EINVAL;
2314 }
2315
2316 ret = prepare_ring(xhci, ep_ring,
d115b048 2317 ep_ctx->ep_info & EP_STATE_MASK,
d0e96f5a
SS
2318 num_trbs, mem_flags);
2319 if (ret)
2320 return ret;
d0e96f5a 2321
8e51adcc
AX
2322 urb_priv = urb->hcpriv;
2323 td = urb_priv->td[td_index];
2324
2325 INIT_LIST_HEAD(&td->td_list);
2326 INIT_LIST_HEAD(&td->cancelled_td_list);
2327
2328 if (td_index == 0) {
214f76f7 2329 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
8e51adcc
AX
2330 if (unlikely(ret)) {
2331 xhci_urb_free_priv(xhci, urb_priv);
2332 urb->hcpriv = NULL;
2333 return ret;
2334 }
d0e96f5a
SS
2335 }
2336
8e51adcc 2337 td->urb = urb;
d0e96f5a 2338 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2339 list_add_tail(&td->td_list, &ep_ring->td_list);
2340 td->start_seg = ep_ring->enq_seg;
2341 td->first_trb = ep_ring->enqueue;
2342
2343 urb_priv->td[td_index] = td;
d0e96f5a
SS
2344
2345 return 0;
2346}
2347
23e3be11 2348static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
2349{
2350 int num_sgs, num_trbs, running_total, temp, i;
2351 struct scatterlist *sg;
2352
2353 sg = NULL;
2354 num_sgs = urb->num_sgs;
2355 temp = urb->transfer_buffer_length;
2356
2357 xhci_dbg(xhci, "count sg list trbs: \n");
2358 num_trbs = 0;
910f8d0c 2359 for_each_sg(urb->sg, sg, num_sgs, i) {
8a96c052
SS
2360 unsigned int previous_total_trbs = num_trbs;
2361 unsigned int len = sg_dma_len(sg);
2362
2363 /* Scatter gather list entries may cross 64KB boundaries */
2364 running_total = TRB_MAX_BUFF_SIZE -
2365 (sg_dma_address(sg) & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2366 if (running_total != 0)
2367 num_trbs++;
2368
2369 /* How many more 64KB chunks to transfer, how many more TRBs? */
2370 while (running_total < sg_dma_len(sg)) {
2371 num_trbs++;
2372 running_total += TRB_MAX_BUFF_SIZE;
2373 }
700e2052
GKH
2374 xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
2375 i, (unsigned long long)sg_dma_address(sg),
2376 len, len, num_trbs - previous_total_trbs);
8a96c052
SS
2377
2378 len = min_t(int, len, temp);
2379 temp -= len;
2380 if (temp == 0)
2381 break;
2382 }
2383 xhci_dbg(xhci, "\n");
2384 if (!in_interrupt())
f2c565e2
AX
2385 xhci_dbg(xhci, "ep %#x - urb len = %d, sglist used, "
2386 "num_trbs = %d\n",
8a96c052
SS
2387 urb->ep->desc.bEndpointAddress,
2388 urb->transfer_buffer_length,
2389 num_trbs);
2390 return num_trbs;
2391}
2392
23e3be11 2393static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
2394{
2395 if (num_trbs != 0)
2396 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2397 "TRBs, %d left\n", __func__,
2398 urb->ep->desc.bEndpointAddress, num_trbs);
2399 if (running_total != urb->transfer_buffer_length)
2400 dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2401 "queued %#x (%d), asked for %#x (%d)\n",
2402 __func__,
2403 urb->ep->desc.bEndpointAddress,
2404 running_total, running_total,
2405 urb->transfer_buffer_length,
2406 urb->transfer_buffer_length);
2407}
2408
23e3be11 2409static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 2410 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 2411 struct xhci_generic_trb *start_trb)
8a96c052 2412{
8a96c052
SS
2413 /*
2414 * Pass all the TRBs to the hardware at once and make sure this write
2415 * isn't reordered.
2416 */
2417 wmb();
50f7b52a
AX
2418 if (start_cycle)
2419 start_trb->field[3] |= start_cycle;
2420 else
2421 start_trb->field[3] &= ~0x1;
be88fe4f 2422 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
2423}
2424
624defa1
SS
2425/*
2426 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2427 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2428 * (comprised of sg list entries) can take several service intervals to
2429 * transmit.
2430 */
2431int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2432 struct urb *urb, int slot_id, unsigned int ep_index)
2433{
2434 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2435 xhci->devs[slot_id]->out_ctx, ep_index);
2436 int xhci_interval;
2437 int ep_interval;
2438
2439 xhci_interval = EP_INTERVAL_TO_UFRAMES(ep_ctx->ep_info);
2440 ep_interval = urb->interval;
2441 /* Convert to microframes */
2442 if (urb->dev->speed == USB_SPEED_LOW ||
2443 urb->dev->speed == USB_SPEED_FULL)
2444 ep_interval *= 8;
2445 /* FIXME change this to a warning and a suggestion to use the new API
2446 * to set the polling interval (once the API is added).
2447 */
2448 if (xhci_interval != ep_interval) {
7961acd7 2449 if (printk_ratelimit())
624defa1
SS
2450 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2451 " (%d microframe%s) than xHCI "
2452 "(%d microframe%s)\n",
2453 ep_interval,
2454 ep_interval == 1 ? "" : "s",
2455 xhci_interval,
2456 xhci_interval == 1 ? "" : "s");
2457 urb->interval = xhci_interval;
2458 /* Convert back to frames for LS/FS devices */
2459 if (urb->dev->speed == USB_SPEED_LOW ||
2460 urb->dev->speed == USB_SPEED_FULL)
2461 urb->interval /= 8;
2462 }
2463 return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
2464}
2465
04dd950d
SS
2466/*
2467 * The TD size is the number of bytes remaining in the TD (including this TRB),
2468 * right shifted by 10.
2469 * It must fit in bits 21:17, so it can't be bigger than 31.
2470 */
2471static u32 xhci_td_remainder(unsigned int remainder)
2472{
2473 u32 max = (1 << (21 - 17 + 1)) - 1;
2474
2475 if ((remainder >> 10) >= max)
2476 return max << 17;
2477 else
2478 return (remainder >> 10) << 17;
2479}
2480
23e3be11 2481static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
2482 struct urb *urb, int slot_id, unsigned int ep_index)
2483{
2484 struct xhci_ring *ep_ring;
2485 unsigned int num_trbs;
8e51adcc 2486 struct urb_priv *urb_priv;
8a96c052
SS
2487 struct xhci_td *td;
2488 struct scatterlist *sg;
2489 int num_sgs;
2490 int trb_buff_len, this_sg_len, running_total;
2491 bool first_trb;
2492 u64 addr;
6cc30d85 2493 bool more_trbs_coming;
8a96c052
SS
2494
2495 struct xhci_generic_trb *start_trb;
2496 int start_cycle;
2497
e9df17eb
SS
2498 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2499 if (!ep_ring)
2500 return -EINVAL;
2501
8a96c052
SS
2502 num_trbs = count_sg_trbs_needed(xhci, urb);
2503 num_sgs = urb->num_sgs;
2504
23e3be11 2505 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 2506 ep_index, urb->stream_id,
8e51adcc 2507 num_trbs, urb, 0, mem_flags);
8a96c052
SS
2508 if (trb_buff_len < 0)
2509 return trb_buff_len;
8e51adcc
AX
2510
2511 urb_priv = urb->hcpriv;
2512 td = urb_priv->td[0];
2513
8a96c052
SS
2514 /*
2515 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2516 * until we've finished creating all the other TRBs. The ring's cycle
2517 * state may change as we enqueue the other TRBs, so save it too.
2518 */
2519 start_trb = &ep_ring->enqueue->generic;
2520 start_cycle = ep_ring->cycle_state;
2521
2522 running_total = 0;
2523 /*
2524 * How much data is in the first TRB?
2525 *
2526 * There are three forces at work for TRB buffer pointers and lengths:
2527 * 1. We don't want to walk off the end of this sg-list entry buffer.
2528 * 2. The transfer length that the driver requested may be smaller than
2529 * the amount of memory allocated for this scatter-gather list.
2530 * 3. TRBs buffers can't cross 64KB boundaries.
2531 */
910f8d0c 2532 sg = urb->sg;
8a96c052
SS
2533 addr = (u64) sg_dma_address(sg);
2534 this_sg_len = sg_dma_len(sg);
2535 trb_buff_len = TRB_MAX_BUFF_SIZE -
2536 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2537 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2538 if (trb_buff_len > urb->transfer_buffer_length)
2539 trb_buff_len = urb->transfer_buffer_length;
2540 xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
2541 trb_buff_len);
2542
2543 first_trb = true;
2544 /* Queue the first TRB, even if it's zero-length */
2545 do {
2546 u32 field = 0;
f9dc68fe 2547 u32 length_field = 0;
04dd950d 2548 u32 remainder = 0;
8a96c052
SS
2549
2550 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 2551 if (first_trb) {
8a96c052 2552 first_trb = false;
50f7b52a
AX
2553 if (start_cycle == 0)
2554 field |= 0x1;
2555 } else
8a96c052
SS
2556 field |= ep_ring->cycle_state;
2557
2558 /* Chain all the TRBs together; clear the chain bit in the last
2559 * TRB to indicate it's the last TRB in the chain.
2560 */
2561 if (num_trbs > 1) {
2562 field |= TRB_CHAIN;
2563 } else {
2564 /* FIXME - add check for ZERO_PACKET flag before this */
2565 td->last_trb = ep_ring->enqueue;
2566 field |= TRB_IOC;
2567 }
2568 xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
2569 "64KB boundary at %#x, end dma = %#x\n",
2570 (unsigned int) addr, trb_buff_len, trb_buff_len,
2571 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2572 (unsigned int) addr + trb_buff_len);
2573 if (TRB_MAX_BUFF_SIZE -
2574 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)) < trb_buff_len) {
2575 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2576 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2577 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2578 (unsigned int) addr + trb_buff_len);
2579 }
04dd950d
SS
2580 remainder = xhci_td_remainder(urb->transfer_buffer_length -
2581 running_total) ;
f9dc68fe 2582 length_field = TRB_LEN(trb_buff_len) |
04dd950d 2583 remainder |
f9dc68fe 2584 TRB_INTR_TARGET(0);
6cc30d85
SS
2585 if (num_trbs > 1)
2586 more_trbs_coming = true;
2587 else
2588 more_trbs_coming = false;
2589 queue_trb(xhci, ep_ring, false, more_trbs_coming,
8e595a5d
SS
2590 lower_32_bits(addr),
2591 upper_32_bits(addr),
f9dc68fe 2592 length_field,
8a96c052
SS
2593 /* We always want to know if the TRB was short,
2594 * or we won't get an event when it completes.
2595 * (Unless we use event data TRBs, which are a
2596 * waste of space and HC resources.)
2597 */
2598 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
2599 --num_trbs;
2600 running_total += trb_buff_len;
2601
2602 /* Calculate length for next transfer --
2603 * Are we done queueing all the TRBs for this sg entry?
2604 */
2605 this_sg_len -= trb_buff_len;
2606 if (this_sg_len == 0) {
2607 --num_sgs;
2608 if (num_sgs == 0)
2609 break;
2610 sg = sg_next(sg);
2611 addr = (u64) sg_dma_address(sg);
2612 this_sg_len = sg_dma_len(sg);
2613 } else {
2614 addr += trb_buff_len;
2615 }
2616
2617 trb_buff_len = TRB_MAX_BUFF_SIZE -
2618 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2619 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2620 if (running_total + trb_buff_len > urb->transfer_buffer_length)
2621 trb_buff_len =
2622 urb->transfer_buffer_length - running_total;
2623 } while (running_total < urb->transfer_buffer_length);
2624
2625 check_trb_math(urb, num_trbs, running_total);
e9df17eb 2626 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 2627 start_cycle, start_trb);
8a96c052
SS
2628 return 0;
2629}
2630
b10de142 2631/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 2632int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
2633 struct urb *urb, int slot_id, unsigned int ep_index)
2634{
2635 struct xhci_ring *ep_ring;
8e51adcc 2636 struct urb_priv *urb_priv;
b10de142
SS
2637 struct xhci_td *td;
2638 int num_trbs;
2639 struct xhci_generic_trb *start_trb;
2640 bool first_trb;
6cc30d85 2641 bool more_trbs_coming;
b10de142 2642 int start_cycle;
f9dc68fe 2643 u32 field, length_field;
b10de142
SS
2644
2645 int running_total, trb_buff_len, ret;
2646 u64 addr;
2647
ff9c895f 2648 if (urb->num_sgs)
8a96c052
SS
2649 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2650
e9df17eb
SS
2651 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2652 if (!ep_ring)
2653 return -EINVAL;
b10de142
SS
2654
2655 num_trbs = 0;
2656 /* How much data is (potentially) left before the 64KB boundary? */
2657 running_total = TRB_MAX_BUFF_SIZE -
2658 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2659
2660 /* If there's some data on this 64KB chunk, or we have to send a
2661 * zero-length transfer, we need at least one TRB
2662 */
2663 if (running_total != 0 || urb->transfer_buffer_length == 0)
2664 num_trbs++;
2665 /* How many more 64KB chunks to transfer, how many more TRBs? */
2666 while (running_total < urb->transfer_buffer_length) {
2667 num_trbs++;
2668 running_total += TRB_MAX_BUFF_SIZE;
2669 }
2670 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
2671
2672 if (!in_interrupt())
f2c565e2
AX
2673 xhci_dbg(xhci, "ep %#x - urb len = %#x (%d), "
2674 "addr = %#llx, num_trbs = %d\n",
b10de142 2675 urb->ep->desc.bEndpointAddress,
8a96c052
SS
2676 urb->transfer_buffer_length,
2677 urb->transfer_buffer_length,
700e2052 2678 (unsigned long long)urb->transfer_dma,
b10de142 2679 num_trbs);
8a96c052 2680
e9df17eb
SS
2681 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2682 ep_index, urb->stream_id,
8e51adcc 2683 num_trbs, urb, 0, mem_flags);
b10de142
SS
2684 if (ret < 0)
2685 return ret;
2686
8e51adcc
AX
2687 urb_priv = urb->hcpriv;
2688 td = urb_priv->td[0];
2689
b10de142
SS
2690 /*
2691 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2692 * until we've finished creating all the other TRBs. The ring's cycle
2693 * state may change as we enqueue the other TRBs, so save it too.
2694 */
2695 start_trb = &ep_ring->enqueue->generic;
2696 start_cycle = ep_ring->cycle_state;
2697
2698 running_total = 0;
2699 /* How much data is in the first TRB? */
2700 addr = (u64) urb->transfer_dma;
2701 trb_buff_len = TRB_MAX_BUFF_SIZE -
2702 (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2703 if (urb->transfer_buffer_length < trb_buff_len)
2704 trb_buff_len = urb->transfer_buffer_length;
2705
2706 first_trb = true;
2707
2708 /* Queue the first TRB, even if it's zero-length */
2709 do {
04dd950d 2710 u32 remainder = 0;
b10de142
SS
2711 field = 0;
2712
2713 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 2714 if (first_trb) {
b10de142 2715 first_trb = false;
50f7b52a
AX
2716 if (start_cycle == 0)
2717 field |= 0x1;
2718 } else
b10de142
SS
2719 field |= ep_ring->cycle_state;
2720
2721 /* Chain all the TRBs together; clear the chain bit in the last
2722 * TRB to indicate it's the last TRB in the chain.
2723 */
2724 if (num_trbs > 1) {
2725 field |= TRB_CHAIN;
2726 } else {
2727 /* FIXME - add check for ZERO_PACKET flag before this */
2728 td->last_trb = ep_ring->enqueue;
2729 field |= TRB_IOC;
2730 }
04dd950d
SS
2731 remainder = xhci_td_remainder(urb->transfer_buffer_length -
2732 running_total);
f9dc68fe 2733 length_field = TRB_LEN(trb_buff_len) |
04dd950d 2734 remainder |
f9dc68fe 2735 TRB_INTR_TARGET(0);
6cc30d85
SS
2736 if (num_trbs > 1)
2737 more_trbs_coming = true;
2738 else
2739 more_trbs_coming = false;
2740 queue_trb(xhci, ep_ring, false, more_trbs_coming,
8e595a5d
SS
2741 lower_32_bits(addr),
2742 upper_32_bits(addr),
f9dc68fe 2743 length_field,
b10de142
SS
2744 /* We always want to know if the TRB was short,
2745 * or we won't get an event when it completes.
2746 * (Unless we use event data TRBs, which are a
2747 * waste of space and HC resources.)
2748 */
2749 field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
2750 --num_trbs;
2751 running_total += trb_buff_len;
2752
2753 /* Calculate length for next transfer */
2754 addr += trb_buff_len;
2755 trb_buff_len = urb->transfer_buffer_length - running_total;
2756 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
2757 trb_buff_len = TRB_MAX_BUFF_SIZE;
2758 } while (running_total < urb->transfer_buffer_length);
2759
8a96c052 2760 check_trb_math(urb, num_trbs, running_total);
e9df17eb 2761 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 2762 start_cycle, start_trb);
b10de142
SS
2763 return 0;
2764}
2765
d0e96f5a 2766/* Caller must have locked xhci->lock */
23e3be11 2767int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
2768 struct urb *urb, int slot_id, unsigned int ep_index)
2769{
2770 struct xhci_ring *ep_ring;
2771 int num_trbs;
2772 int ret;
2773 struct usb_ctrlrequest *setup;
2774 struct xhci_generic_trb *start_trb;
2775 int start_cycle;
f9dc68fe 2776 u32 field, length_field;
8e51adcc 2777 struct urb_priv *urb_priv;
d0e96f5a
SS
2778 struct xhci_td *td;
2779
e9df17eb
SS
2780 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2781 if (!ep_ring)
2782 return -EINVAL;
d0e96f5a
SS
2783
2784 /*
2785 * Need to copy setup packet into setup TRB, so we can't use the setup
2786 * DMA address.
2787 */
2788 if (!urb->setup_packet)
2789 return -EINVAL;
2790
2791 if (!in_interrupt())
2792 xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
2793 slot_id, ep_index);
2794 /* 1 TRB for setup, 1 for status */
2795 num_trbs = 2;
2796 /*
2797 * Don't need to check if we need additional event data and normal TRBs,
2798 * since data in control transfers will never get bigger than 16MB
2799 * XXX: can we get a buffer that crosses 64KB boundaries?
2800 */
2801 if (urb->transfer_buffer_length > 0)
2802 num_trbs++;
e9df17eb
SS
2803 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2804 ep_index, urb->stream_id,
8e51adcc 2805 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
2806 if (ret < 0)
2807 return ret;
2808
8e51adcc
AX
2809 urb_priv = urb->hcpriv;
2810 td = urb_priv->td[0];
2811
d0e96f5a
SS
2812 /*
2813 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2814 * until we've finished creating all the other TRBs. The ring's cycle
2815 * state may change as we enqueue the other TRBs, so save it too.
2816 */
2817 start_trb = &ep_ring->enqueue->generic;
2818 start_cycle = ep_ring->cycle_state;
2819
2820 /* Queue setup TRB - see section 6.4.1.2.1 */
2821 /* FIXME better way to translate setup_packet into two u32 fields? */
2822 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
2823 field = 0;
2824 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
2825 if (start_cycle == 0)
2826 field |= 0x1;
6cc30d85 2827 queue_trb(xhci, ep_ring, false, true,
d0e96f5a
SS
2828 /* FIXME endianness is probably going to bite my ass here. */
2829 setup->bRequestType | setup->bRequest << 8 | setup->wValue << 16,
2830 setup->wIndex | setup->wLength << 16,
2831 TRB_LEN(8) | TRB_INTR_TARGET(0),
2832 /* Immediate data in pointer */
50f7b52a 2833 field);
d0e96f5a
SS
2834
2835 /* If there's data, queue data TRBs */
2836 field = 0;
f9dc68fe 2837 length_field = TRB_LEN(urb->transfer_buffer_length) |
04dd950d 2838 xhci_td_remainder(urb->transfer_buffer_length) |
f9dc68fe 2839 TRB_INTR_TARGET(0);
d0e96f5a
SS
2840 if (urb->transfer_buffer_length > 0) {
2841 if (setup->bRequestType & USB_DIR_IN)
2842 field |= TRB_DIR_IN;
6cc30d85 2843 queue_trb(xhci, ep_ring, false, true,
d0e96f5a
SS
2844 lower_32_bits(urb->transfer_dma),
2845 upper_32_bits(urb->transfer_dma),
f9dc68fe 2846 length_field,
d0e96f5a
SS
2847 /* Event on short tx */
2848 field | TRB_ISP | TRB_TYPE(TRB_DATA) | ep_ring->cycle_state);
2849 }
2850
2851 /* Save the DMA address of the last TRB in the TD */
2852 td->last_trb = ep_ring->enqueue;
2853
2854 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
2855 /* If the device sent data, the status stage is an OUT transfer */
2856 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
2857 field = 0;
2858 else
2859 field = TRB_DIR_IN;
6cc30d85 2860 queue_trb(xhci, ep_ring, false, false,
d0e96f5a
SS
2861 0,
2862 0,
2863 TRB_INTR_TARGET(0),
2864 /* Event on completion */
2865 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
2866
e9df17eb 2867 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 2868 start_cycle, start_trb);
d0e96f5a
SS
2869 return 0;
2870}
2871
04e51901
AX
2872static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
2873 struct urb *urb, int i)
2874{
2875 int num_trbs = 0;
2876 u64 addr, td_len, running_total;
2877
2878 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
2879 td_len = urb->iso_frame_desc[i].length;
2880
2881 running_total = TRB_MAX_BUFF_SIZE -
2882 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2883 if (running_total != 0)
2884 num_trbs++;
2885
2886 while (running_total < td_len) {
2887 num_trbs++;
2888 running_total += TRB_MAX_BUFF_SIZE;
2889 }
2890
2891 return num_trbs;
2892}
2893
2894/* This is for isoc transfer */
2895static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2896 struct urb *urb, int slot_id, unsigned int ep_index)
2897{
2898 struct xhci_ring *ep_ring;
2899 struct urb_priv *urb_priv;
2900 struct xhci_td *td;
2901 int num_tds, trbs_per_td;
2902 struct xhci_generic_trb *start_trb;
2903 bool first_trb;
2904 int start_cycle;
2905 u32 field, length_field;
2906 int running_total, trb_buff_len, td_len, td_remain_len, ret;
2907 u64 start_addr, addr;
2908 int i, j;
47cbf692 2909 bool more_trbs_coming;
04e51901
AX
2910
2911 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
2912
2913 num_tds = urb->number_of_packets;
2914 if (num_tds < 1) {
2915 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
2916 return -EINVAL;
2917 }
2918
2919 if (!in_interrupt())
f2c565e2 2920 xhci_dbg(xhci, "ep %#x - urb len = %#x (%d),"
04e51901
AX
2921 " addr = %#llx, num_tds = %d\n",
2922 urb->ep->desc.bEndpointAddress,
2923 urb->transfer_buffer_length,
2924 urb->transfer_buffer_length,
2925 (unsigned long long)urb->transfer_dma,
2926 num_tds);
2927
2928 start_addr = (u64) urb->transfer_dma;
2929 start_trb = &ep_ring->enqueue->generic;
2930 start_cycle = ep_ring->cycle_state;
2931
2932 /* Queue the first TRB, even if it's zero-length */
2933 for (i = 0; i < num_tds; i++) {
2934 first_trb = true;
2935
2936 running_total = 0;
2937 addr = start_addr + urb->iso_frame_desc[i].offset;
2938 td_len = urb->iso_frame_desc[i].length;
2939 td_remain_len = td_len;
2940
2941 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
2942
2943 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
2944 urb->stream_id, trbs_per_td, urb, i, mem_flags);
2945 if (ret < 0)
2946 return ret;
2947
2948 urb_priv = urb->hcpriv;
2949 td = urb_priv->td[i];
2950
2951 for (j = 0; j < trbs_per_td; j++) {
2952 u32 remainder = 0;
2953 field = 0;
2954
2955 if (first_trb) {
2956 /* Queue the isoc TRB */
2957 field |= TRB_TYPE(TRB_ISOC);
2958 /* Assume URB_ISO_ASAP is set */
2959 field |= TRB_SIA;
50f7b52a
AX
2960 if (i == 0) {
2961 if (start_cycle == 0)
2962 field |= 0x1;
2963 } else
04e51901
AX
2964 field |= ep_ring->cycle_state;
2965 first_trb = false;
2966 } else {
2967 /* Queue other normal TRBs */
2968 field |= TRB_TYPE(TRB_NORMAL);
2969 field |= ep_ring->cycle_state;
2970 }
2971
2972 /* Chain all the TRBs together; clear the chain bit in
2973 * the last TRB to indicate it's the last TRB in the
2974 * chain.
2975 */
2976 if (j < trbs_per_td - 1) {
2977 field |= TRB_CHAIN;
47cbf692 2978 more_trbs_coming = true;
04e51901
AX
2979 } else {
2980 td->last_trb = ep_ring->enqueue;
2981 field |= TRB_IOC;
47cbf692 2982 more_trbs_coming = false;
04e51901
AX
2983 }
2984
2985 /* Calculate TRB length */
2986 trb_buff_len = TRB_MAX_BUFF_SIZE -
2987 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
2988 if (trb_buff_len > td_remain_len)
2989 trb_buff_len = td_remain_len;
2990
2991 remainder = xhci_td_remainder(td_len - running_total);
2992 length_field = TRB_LEN(trb_buff_len) |
2993 remainder |
2994 TRB_INTR_TARGET(0);
47cbf692 2995 queue_trb(xhci, ep_ring, false, more_trbs_coming,
04e51901
AX
2996 lower_32_bits(addr),
2997 upper_32_bits(addr),
2998 length_field,
2999 /* We always want to know if the TRB was short,
3000 * or we won't get an event when it completes.
3001 * (Unless we use event data TRBs, which are a
3002 * waste of space and HC resources.)
3003 */
3004 field | TRB_ISP);
3005 running_total += trb_buff_len;
3006
3007 addr += trb_buff_len;
3008 td_remain_len -= trb_buff_len;
3009 }
3010
3011 /* Check TD length */
3012 if (running_total != td_len) {
3013 xhci_err(xhci, "ISOC TD length unmatch\n");
3014 return -EINVAL;
3015 }
3016 }
3017
e1eab2e0
AX
3018 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3019 start_cycle, start_trb);
04e51901
AX
3020 return 0;
3021}
3022
3023/*
3024 * Check transfer ring to guarantee there is enough room for the urb.
3025 * Update ISO URB start_frame and interval.
3026 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3027 * update the urb->start_frame by now.
3028 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3029 */
3030int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3031 struct urb *urb, int slot_id, unsigned int ep_index)
3032{
3033 struct xhci_virt_device *xdev;
3034 struct xhci_ring *ep_ring;
3035 struct xhci_ep_ctx *ep_ctx;
3036 int start_frame;
3037 int xhci_interval;
3038 int ep_interval;
3039 int num_tds, num_trbs, i;
3040 int ret;
3041
3042 xdev = xhci->devs[slot_id];
3043 ep_ring = xdev->eps[ep_index].ring;
3044 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3045
3046 num_trbs = 0;
3047 num_tds = urb->number_of_packets;
3048 for (i = 0; i < num_tds; i++)
3049 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3050
3051 /* Check the ring to guarantee there is enough room for the whole urb.
3052 * Do not insert any td of the urb to the ring if the check failed.
3053 */
3054 ret = prepare_ring(xhci, ep_ring, ep_ctx->ep_info & EP_STATE_MASK,
3055 num_trbs, mem_flags);
3056 if (ret)
3057 return ret;
3058
3059 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3060 start_frame &= 0x3fff;
3061
3062 urb->start_frame = start_frame;
3063 if (urb->dev->speed == USB_SPEED_LOW ||
3064 urb->dev->speed == USB_SPEED_FULL)
3065 urb->start_frame >>= 3;
3066
3067 xhci_interval = EP_INTERVAL_TO_UFRAMES(ep_ctx->ep_info);
3068 ep_interval = urb->interval;
3069 /* Convert to microframes */
3070 if (urb->dev->speed == USB_SPEED_LOW ||
3071 urb->dev->speed == USB_SPEED_FULL)
3072 ep_interval *= 8;
3073 /* FIXME change this to a warning and a suggestion to use the new API
3074 * to set the polling interval (once the API is added).
3075 */
3076 if (xhci_interval != ep_interval) {
7961acd7 3077 if (printk_ratelimit())
04e51901
AX
3078 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3079 " (%d microframe%s) than xHCI "
3080 "(%d microframe%s)\n",
3081 ep_interval,
3082 ep_interval == 1 ? "" : "s",
3083 xhci_interval,
3084 xhci_interval == 1 ? "" : "s");
3085 urb->interval = xhci_interval;
3086 /* Convert back to frames for LS/FS devices */
3087 if (urb->dev->speed == USB_SPEED_LOW ||
3088 urb->dev->speed == USB_SPEED_FULL)
3089 urb->interval /= 8;
3090 }
3091 return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
3092}
3093
d0e96f5a
SS
3094/**** Command Ring Operations ****/
3095
913a8a34
SS
3096/* Generic function for queueing a command TRB on the command ring.
3097 * Check to make sure there's room on the command ring for one command TRB.
3098 * Also check that there's room reserved for commands that must not fail.
3099 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3100 * then only check for the number of reserved spots.
3101 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3102 * because the command event handler may want to resubmit a failed command.
3103 */
3104static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3105 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3106{
913a8a34 3107 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a
SS
3108 int ret;
3109
913a8a34
SS
3110 if (!command_must_succeed)
3111 reserved_trbs++;
3112
d1dc908a
SS
3113 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3114 reserved_trbs, GFP_ATOMIC);
3115 if (ret < 0) {
3116 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3117 if (command_must_succeed)
3118 xhci_err(xhci, "ERR: Reserved TRB counting for "
3119 "unfailable commands failed.\n");
d1dc908a 3120 return ret;
7f84eef0 3121 }
6cc30d85 3122 queue_trb(xhci, xhci->cmd_ring, false, false, field1, field2, field3,
7f84eef0
SS
3123 field4 | xhci->cmd_ring->cycle_state);
3124 return 0;
3125}
3126
3ffbba95 3127/* Queue a slot enable or disable request on the command ring */
23e3be11 3128int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3ffbba95
SS
3129{
3130 return queue_command(xhci, 0, 0, 0,
913a8a34 3131 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
3132}
3133
3134/* Queue an address device command TRB */
23e3be11
SS
3135int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3136 u32 slot_id)
3ffbba95 3137{
8e595a5d
SS
3138 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3139 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3140 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
2a8f82c4
SS
3141 false);
3142}
3143
0238634d
SS
3144int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3145 u32 field1, u32 field2, u32 field3, u32 field4)
3146{
3147 return queue_command(xhci, field1, field2, field3, field4, false);
3148}
3149
2a8f82c4
SS
3150/* Queue a reset device command TRB */
3151int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3152{
3153 return queue_command(xhci, 0, 0, 0,
3154 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 3155 false);
3ffbba95 3156}
f94e0186
SS
3157
3158/* Queue a configure endpoint command TRB */
23e3be11 3159int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
913a8a34 3160 u32 slot_id, bool command_must_succeed)
f94e0186 3161{
8e595a5d
SS
3162 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3163 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3164 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3165 command_must_succeed);
f94e0186 3166}
ae636747 3167
f2217e8e
SS
3168/* Queue an evaluate context command TRB */
3169int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3170 u32 slot_id)
3171{
3172 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3173 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3174 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3175 false);
f2217e8e
SS
3176}
3177
be88fe4f
AX
3178/*
3179 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3180 * activity on an endpoint that is about to be suspended.
3181 */
23e3be11 3182int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
be88fe4f 3183 unsigned int ep_index, int suspend)
ae636747
SS
3184{
3185 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3186 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3187 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 3188 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747
SS
3189
3190 return queue_command(xhci, 0, 0, 0,
be88fe4f 3191 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
3192}
3193
3194/* Set Transfer Ring Dequeue Pointer command.
3195 * This should not be used for endpoints that have streams enabled.
3196 */
3197static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
3198 unsigned int ep_index, unsigned int stream_id,
3199 struct xhci_segment *deq_seg,
ae636747
SS
3200 union xhci_trb *deq_ptr, u32 cycle_state)
3201{
3202 dma_addr_t addr;
3203 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3204 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 3205 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
ae636747
SS
3206 u32 type = TRB_TYPE(TRB_SET_DEQ);
3207
23e3be11 3208 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
c92bcfa7 3209 if (addr == 0) {
ae636747 3210 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052
GKH
3211 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3212 deq_seg, deq_ptr);
c92bcfa7
SS
3213 return 0;
3214 }
8e595a5d 3215 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
e9df17eb 3216 upper_32_bits(addr), trb_stream_id,
913a8a34 3217 trb_slot_id | trb_ep_index | type, false);
ae636747 3218}
a1587d97
SS
3219
3220int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3221 unsigned int ep_index)
3222{
3223 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3224 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3225 u32 type = TRB_TYPE(TRB_RESET_EP);
3226
913a8a34
SS
3227 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3228 false);
a1587d97 3229}
This page took 0.334104 seconds and 5 git commands to generate.