NEWS: Mention x86 assembler options for CVE-2020-0551
[deliverable/binutils-gdb.git] / gas / NEWS
CommitLineData
252b5132 1-*- text -*-
96a84ea3 2
9e8f1c90
L
3* Add -mlfence-after-load=, -mlfence-before-indirect-branch= and
4 -mlfence-before-ret= options to x86 assembler to help mitigate
5 CVE-2020-0551.
6
5496f3c6
NC
7* Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output
8 (if such output is being generated). Added the ability to generate
9 version 5 .debug_line sections.
10
ae774686
NC
11Changes in 2.34:
12
5eb617a7
L
13* Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...],
14 -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries
15 options to x86 assembler to align branches within a fixed boundary
16 with segment prefixes or NOPs.
17
6655dba2
SB
18* Add support for Zilog eZ80 and Zilog Z180 CPUs.
19
20* Add support for z80-elf target.
21
22* Add support for relocation of each byte or word of multibyte value to Z80
23 targets (just use right shift to 0, 8, 16, or 24 bits or AND operation
24 with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff
25
26* Add SDCC support for Z80 targets.
27
60391a25
PB
28Changes in 2.33:
29
7738ddb4
MM
30* Add support for the Arm Scalable Vector Extension version 2 (SVE2)
31 instructions.
32
33* Add support for the Arm Transactional Memory Extension (TME)
34 instructions.
35
514bbb0f
AV
36* Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE)
37 instructions.
38
b20d3859
BW
39* For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3
40 LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure
41 time option to set the default behavior. Set the default if the configure
42 option is not used to "no".
6f2117ba 43
546053ac
DZ
44* Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P
45 processors.
46
47* Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE,
48 Cortex-A76AE, and Cortex-A77 processors.
49
b20d3859
BW
50* Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit
51 floating point literals. Add .float16_format directive and
52 -mfp16-format=[ieee|alternative] option for Arm to control the format of the
53 encoding.
54
66f8b2cb
AB
55* Add --gdwarf-cie-version command line flag. This allows control over which
56 version of DWARF CIE the assembler creates.
57
f974f26c
NC
58Changes in 2.32:
59
03751133
L
60* Add -mvexwig=[0|1] option to x86 assembler to control encoding of
61 VEX.W-ignored (WIG) VEX instructions.
62
b4a3a7b4
L
63* Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property
64 notes. Add a --enable-x86-used-note configure time option to set the
65 default behavior. Set the default if the configure option is not used
66 to "no".
67
a693765e
CX
68* Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions.
69
bdc6c06e
CX
70* Add support for the MIPS Loongson EXTensions (EXT) instructions.
71
716c08de
CX
72* Add support for the MIPS Loongson Content Address Memory (CAM) ASE.
73
b8891f8d
AJ
74* Add support for the C-SKY processor series.
75
8095d2f7
CX
76* Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI)
77 ASE.
78
719d8288
NC
79Changes in 2.31:
80
fc6141f0
NC
81* The ADR and ADRL pseudo-instructions supported by the ARM assembler
82 now only set the bottom bit of the address of thumb function symbols
83 if the -mthumb-interwork command line option is active.
84
6f20c942
FS
85* Add support for the MIPS Global INValidate (GINV) ASE.
86
730c3174
SE
87* Add support for the MIPS Cyclic Redudancy Check (CRC) ASE.
88
7b4ae824
JD
89* Add support for the Freescale S12Z architecture.
90
0df8ad28
NC
91* Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU
92 Build Attribute notes if none are present in the input sources. Add a
93 --enable-generate-build-notes=[yes|no] configure time option to set the
94 default behaviour. Set the default if the configure option is not used
95 to "no".
96
bd5dea88
L
97* Remove -mold-gcc command-line option for x86 targets.
98
b6f8c7c4
L
99* Add -O[2|s] command-line options to x86 assembler to enable alternate
100 shorter instruction encoding.
101
8f065d3b 102* Add support for .nops directive. It is currently supported only for
62a02d25
L
103 x86 targets.
104
9176ac5b
NC
105Changes in 2.30:
106
ba8826a8
AO
107* Add support for loaction views in DWARF debug line information.
108
55a09eb6
TG
109Changes in 2.29:
110
a91e1603
L
111* Add support for ELF SHF_GNU_MBIND.
112
f96bd6c2
PC
113* Add support for the WebAssembly file format and wasm32 ELF conversion.
114
7e0de605 115* PowerPC gas now checks that the correct register class is used in
ece5dcc1
AM
116 instructions. For instance, "addi %f4,%cr3,%r31" warns three times
117 that the registers are invalid.
7e0de605 118
93f11b16
DD
119* Add support for the Texas Instruments PRU processor.
120
0cda1e19
TP
121* Support for the ARMv8-R architecture and Cortex-R52 processor has been
122 added to the ARM port.
ced40572 123
9703a4ef
TG
124Changes in 2.28:
125
e23eba97
NC
126* Add support for the RISC-V architecture.
127
b19ea8d2 128* Add support for the ARM Cortex-M23 and Cortex-M33 processors.
ce1b0a45 129
96a84ea3
TG
130Changes in 2.27:
131
4e3e1fdf
L
132* Default to --enable-compressed-debug-sections=gas for Linux/x86 targets.
133
2edb36e7
NC
134* Add --no-pad-sections to stop the assembler from padding the end of output
135 sections up to their alignment boundary.
136
15afaa63
TP
137* Support for the ARMv8-M architecture has been added to the ARM port. Support
138 for the ARMv8-M Security and DSP Extensions has also been added to the ARM
139 port.
140
f36e33da
CZ
141* ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and
142 .extCoreRegister pseudo-ops that allow an user to define custom
143 instructions, conditional codes, auxiliary and core registers.
144
b8871f35
L
145* Add a configure option --enable-elf-stt-common to decide whether ELF
146 assembler should generate common symbols with the STT_COMMON type by
147 default. Default to no.
148
a05a5b64 149* New command-line option --elf-stt-common= for ELF targets to control
b8871f35
L
150 whether to generate common symbols with the STT_COMMON type.
151
9fb71ee4
NC
152* Add ability to set section flags and types via numeric values for ELF
153 based targets.
81c23f82 154
0cb4071e
L
155* Add a configure option --enable-x86-relax-relocations to decide whether
156 x86 assembler should generate relax relocations by default. Default to
157 yes, except for x86 Solaris targets older than Solaris 12.
158
a05a5b64 159* New command-line option -mrelax-relocations= for x86 target to control
0cb4071e
L
160 whether to generate relax relocations.
161
a05a5b64 162* New command-line option -mfence-as-lock-add=yes for x86 target to encode
9d3fc4e1
L
163 lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)".
164
4670103e
CZ
165* Add assembly-time relaxation option for ARC cpus.
166
9004b6bd
AB
167* Add --with-cpu=TYPE configure option for ARC gas. This allows the default
168 cpu type to be adjusted at configure time.
169
7feec526
TG
170Changes in 2.26:
171
edeefb67
L
172* Add a configure option --enable-compressed-debug-sections={all,gas} to
173 decide whether DWARF debug sections should be compressed by default.
e12fe555 174
886a2506
NC
175* Add support for the ARC EM/HS, and ARC600/700 architectures. Remove
176 assembler support for Argonaut RISC architectures.
177
d02603dc
NC
178* Symbol and label names can now be enclosed in double quotes (") which allows
179 them to contain characters that are not part of valid symbol names in high
180 level languages.
181
f33026a9
MW
182* Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The
183 previous spelling, -march=armv6zk, is still accepted.
184
88f0ea34
MW
185* Support for the ARMv8.1 architecture has been added to the Aarch64 port.
186 Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture
187 extensions has also been added to the Aarch64 port.
188
a5932920
MW
189* Support for the ARMv8.1 architecture has been added to the ARM port. Support
190 for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also
191 been added to the ARM port.
192
ea556d25
L
193* Extend --compress-debug-sections option to support
194 --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF
195 targets.
196
0d2b51ad
L
197* --compress-debug-sections is turned on for Linux/x86 by default.
198
c50415e2
TG
199Changes in 2.25:
200
f36e8886
BS
201* Add support for the AVR Tiny microcontrollers.
202
73589c9d
CS
203* Replace support for openrisc and or32 with support for or1k.
204
2e6976a8 205* Enhanced the ARM port to accept the assembler output from the CodeComposer
a05a5b64 206 Studio tool. Support is enabled via the new command-line option -mccs.
2e6976a8 207
35c08157
KLC
208* Add support for the Andes NDS32.
209
58ca03a2
TG
210Changes in 2.24:
211
13761a11
NC
212* Add support for the Texas Instruments MSP430X processor.
213
a05a5b64 214* Add -gdwarf-sections command-line option to enable per-code-section
b40bf0a2
NC
215 generation of DWARF .debug_line sections.
216
36591ba1
SL
217* Add support for Altera Nios II.
218
a3c62988
NC
219* Add support for the Imagination Technologies Meta processor.
220
5bf135a7
NC
221* Add support for the v850e3v5.
222
e8044f35
RS
223* Remove assembler support for MIPS ECOFF targets.
224
af18cb59
TG
225Changes in 2.23:
226
da2bb560
NC
227* Add support for the 64-bit ARM architecture: AArch64.
228
6927f982
NC
229* Add support for S12X processor.
230
b9c361e0
JL
231* Add support for the VLE extension to the PowerPC architecture.
232
f6c1a2d5
NC
233* Add support for the Freescale XGATE architecture.
234
fa94de6b
RM
235* Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock
236 directives. These are currently available only for x86 and ARM targets.
237
99c513f6
DD
238* Add support for the Renesas RL78 architecture.
239
cfb8c092
NC
240* Add support for the Adapteva EPIPHANY architecture.
241
fe13e45b 242* For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax.
29c048b6 243
a7142d94
TG
244Changes in 2.22:
245
69f56ae1 246* Add support for the Tilera TILEPro and TILE-Gx architectures.
44f45767 247
90b3661c 248Changes in 2.21:
44f45767 249
5fec8599
L
250* Gas no longer requires doubling of ampersands in macros.
251
40b36596
JM
252* Add support for the TMS320C6000 (TI C6X) processor family.
253
31907d5e
DK
254* GAS now understands an extended syntax in the .section directive flags
255 for COFF targets that allows the section's alignment to be specified. This
256 feature has also been backported to the 2.20 release series, starting with
257 2.20.1.
258
c7927a3c
NC
259* Add support for the Renesas RX processor.
260
a05a5b64 261* New command-line option, --compress-debug-sections, which requests
700c4060
CC
262 compression of DWARF debug information sections in the relocatable output
263 file. Compressed debug sections are supported by readelf, objdump, and
264 gold, but not currently by Gnu ld.
265
81c23f82
TG
266Changes in 2.20:
267
1cd986c5
NC
268* Added support for v850e2 and v850e2v3.
269
3e7a7d11
NC
270* GNU/Linux targets now supports "gnu_unique_object" as a value in the .type
271 pseudo op. It marks the symbol as being globally unique in the entire
272 process.
273
c921be7d
NC
274* ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified
275 in binary rather than text.
6e33da12 276
c1711530
DK
277* Add support for common symbol alignment to PE formats.
278
92846e72
CC
279* Add support for the new discriminator column in the DWARF line table,
280 with a discriminator operand for the .loc directive.
281
c3b7224a
NC
282* Add support for Sunplus score architecture.
283
d8045f23
NC
284* The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to
285 indicate that if the symbol is the target of a relocation, its value should
286 not be use. Instead the function should be invoked and its result used as
287 the value.
fa94de6b 288
84e94c90
NC
289* Add support for Lattice Mico32 (lm32) architecture.
290
fa94de6b 291* Add support for Xilinx MicroBlaze architecture.
caa03924 292
6e33da12
TG
293Changes in 2.19:
294
4f6d9c90
DJ
295* New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind
296 tables without runtime relocation.
297
a05a5b64 298* New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which
6fd4f6cc
DD
299 adds compatibility with H'00 style hex constants.
300
a05a5b64 301* New command-line option, -msse-check=[none|error|warning], for x86
daf50ae7
L
302 targets.
303
a05a5b64 304* New sub-option added to the assembler's -a command-line switch to
83f10cb2
NC
305 generate a listing output. The 'g' sub-option will insert into the listing
306 various information about the assembly, such as assembler version, the
a05a5b64 307 command-line options used, and a time stamp.
83f10cb2 308
a05a5b64 309* New command-line option -msse2avx for x86 target to encode SSE
c0f3af97
L
310 instructions with VEX prefix.
311
f1f8f695 312* Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target.
c0f3af97 313
a05a5b64 314* New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU,
ae40c993
L
315 -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg,
316 -mnaked-reg and -mold-gcc, for x86 targets.
317
38a57ae7
NC
318* Support for generating wide character strings has been added via the new
319 pseudo ops: .string16, .string32 and .string64.
320
85f10a01
MM
321* Support for SSE5 has been added to the i386 port.
322
7c3d153f
NC
323Changes in 2.18:
324
ec2655a6
NC
325* The GAS sources are now released under the GPLv3.
326
3d3d428f
NC
327* Support for the National Semiconductor CR16 target has been added.
328
3f9ce309
AM
329* Added gas .reloc pseudo. This is a low-level interface for creating
330 relocations.
331
99ad8390
NC
332* Add support for x86_64 PE+ target.
333
1c0d3aa6 334* Add support for Score target.
83518699 335
ec2655a6
NC
336Changes in 2.17:
337
d70c5fc7
NC
338* Support for the Infineon XC16X has been added by KPIT Cummins Infosystems.
339
08333dc4
NS
340* Support for ms2 architecture has been added.
341
b7b8fb1d
NC
342* Support for the Z80 processor family has been added.
343
3e8a519c
MM
344* Add support for the "@<file>" syntax to the command line, so that extra
345 switches can be read from <file>.
346
a05a5b64 347* The SH target supports a new command-line switch --enable-reg-prefix which,
37dedf66
NC
348 if enabled, will allow register names to be optionally prefixed with a $
349 character. This allows register names to be distinguished from label names.
fa94de6b 350
6eaeac8a
JB
351* Macros with a variable number of arguments are now supported. See the
352 documentation for how this works.
353
4bdd3565
NC
354* Added --reduce-memory-overheads switch to reduce the size of the hash
355 tables used, at the expense of longer assembly times, and
356 --hash-size=<NUMBER> to set the size of the hash tables used by gas.
357
5e75c3ab
JB
358* Macro names and macro parameter names can now be any identifier that would
359 also be legal as a symbol elsewhere. For macro parameter names, this is
360 known to cause problems in certain sources when the respective target uses
361 characters inconsistently, and thus macro parameter references may no longer
362 be recognized as such (see the documentation for details).
fa94de6b 363
d2c5f73e
NC
364* Support the .f_floating, .d_floating, .g_floating and .h_floating directives
365 for the VAX target in order to be more compatible with the VAX MACRO
366 assembler.
367
a05a5b64 368* New command-line option -mtune=[itanium1|itanium2] for IA64 targets.
8c2fda1d 369
957d91c1
NC
370Changes in 2.16:
371
fffeaa5f
JB
372* Redefinition of macros now results in an error.
373
a05a5b64 374* New command-line option -mhint.b=[ok|warning|error] for IA64 targets.
91d777ee 375
a05a5b64 376* New command-line option -munwind-check=[warning|error] for IA64
970d6792
L
377 targets.
378
f1dab70d
JB
379* The IA64 port now uses automatic dependency violation removal as its default
380 mode.
381
7499d566
NC
382* Port to MAXQ processor contributed by HCL Tech.
383
7ed4c4c5
NC
384* Added support for generating unwind tables for ARM ELF targets.
385
a05a5b64 386* Add a -g command-line option to generate debug information in the target's
329e276d
NC
387 preferred debug format.
388
1fe1f39c
NC
389* Support for the crx-elf target added.
390
1a320fbb 391* Support for the sh-symbianelf target added.
1fe1f39c 392
0503b355
BF
393* Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations
394 on pe[i]-i386; required for this target's DWARF 2 support.
395
6b6e92f4
NC
396* Support for Motorola MCF521x/5249/547x/548x added.
397
fd99574b
NC
398* Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC
399 instrucitons.
400
a05a5b64 401* New command-line option -mno-shared for MIPS ELF targets.
aa6975fb 402
a05a5b64 403* New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro
caa32fe5
NC
404 added to enter (and leave) alternate macro syntax mode.
405
0477af35
NC
406Changes in 2.15:
407
7a7f4e42
CD
408* The MIPS -membedded-pic option (Embedded-PIC code generation) is
409 deprecated and will be removed in a future release.
410
6edf0760
NC
411* Added PIC m32r Linux (ELF) and support to M32R assembler.
412
09d92015
MM
413* Added support for ARM V6.
414
88da98f3
MS
415* Added support for sh4a and variants.
416
eb764db8
NC
417* Support for Renesas M32R2 added.
418
88da98f3
MS
419* Limited support for Mapping Symbols as specified in the ARM ELF
420 specification has been added to the arm assembler.
ed769ec1 421
0bbf2aa4
NC
422* On ARM architectures, added a new gas directive ".unreq" that undoes
423 definitions created by ".req".
424
3e602632
NC
425* Support for Motorola ColdFire MCF528x added.
426
05da4302
NC
427* Added --gstabs+ switch to enable the generation of STABS debug format
428 information with GNU extensions.
fa94de6b 429
6a265366
CD
430* Added support for MIPS64 Release 2.
431
8ad30312
NC
432* Added support for v850e1.
433
12b55ccc
L
434* Added -n switch for x86 assembler. By default, x86 GAS replaces
435 multiple nop instructions used for alignment within code sections
436 with multi-byte nop instructions such as leal 0(%esi,1),%esi. This
437 switch disables the optimization.
438
78849248
ILT
439* Removed -n option from MIPS assembler. It was not useful, and confused the
440 existing -non_shared option.
441
43c58ae6
CD
442Changes in 2.14:
443
69be0a2b
CD
444* Added support for MIPS32 Release 2.
445
e8fd7476
NC
446* Added support for Xtensa architecture.
447
e16bb312
NC
448* Support for Intel's iWMMXt processor (an ARM variant) added.
449
cce4814f
NC
450* An assembler test generator has been contributed and an example file that
451 uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c).
fa94de6b 452
5177500f
NC
453* Support for SH2E added.
454
fea17916
NC
455* GASP has now been removed.
456
004d9caf
NC
457* Support for Texas Instruments TMS320C4x and TMS320C3x series of
458 DSP's contributed by Michael Hayes and Svein E. Seldal.
fa94de6b 459
a40cbfa3
NC
460* Support for the Ubicom IP2xxx microcontroller added.
461
2cbb2eef
NC
462Changes in 2.13:
463
a40cbfa3
NC
464* Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400
465 and FR500 included.
0ebb9a87 466
a40cbfa3 467* Support for DLX processor added.
52216602 468
a40cbfa3
NC
469* GASP has now been deprecated and will be removed in a future release. Use
470 the macro facilities in GAS instead.
3f965e60 471
a40cbfa3
NC
472* GASP now correctly parses floating point numbers. Unless the base is
473 explicitly specified, they are interpreted as decimal numbers regardless of
474 the currently specified base.
1ac57253 475
9a66911f
NC
476Changes in 2.12:
477
a40cbfa3 478* Support for Don Knuth's MMIX, by Hans-Peter Nilsson.
49fda6c8 479
a40cbfa3 480* Support for the OpenRISC 32-bit embedded processor by OpenCores.
3b16e843 481
fa94de6b
RM
482* The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for
483 specifying the target instruction set. The old method of specifying the
a40cbfa3
NC
484 target processor has been deprecated, but is still accepted for
485 compatibility.
03b1477f 486
a40cbfa3
NC
487* Support for the VFP floating-point instruction set has been added to
488 the ARM assembler.
252b5132 489
a40cbfa3
NC
490* New psuedo op: .incbin to include a set of binary data at a given point
491 in the assembly. Contributed by Anders Norlander.
7e005732 492
a40cbfa3
NC
493* The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated
494 but still works for compatability.
ec68c924 495
fa94de6b 496* The MIPS assembler no longer issues a warning by default when it
a05a5b64 497 generates a nop instruction from a macro. The new command-line option
a40cbfa3 498 -n will turn on the warning.
63486801 499
2dac7317
JW
500Changes in 2.11:
501
500800ca
NC
502* Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff.
503
a40cbfa3 504* x86 gas now supports the full Pentium4 instruction set.
a167610d 505
a40cbfa3 506* Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs.
c0d8940f 507
a40cbfa3 508* Support for Motorola 68HC11 and 68HC12.
df86943d 509
a40cbfa3 510* Support for Texas Instruments TMS320C54x (tic54x).
39bec121 511
a40cbfa3 512* Support for IA-64.
2dac7317 513
a40cbfa3 514* Support for i860, by Jason Eckhardt.
22b36938 515
a40cbfa3 516* Support for CRIS (Axis Communications ETRAX series).
5bcac8a4 517
a40cbfa3 518* x86 gas has a new .arch pseudo op to specify the target CPU architecture.
a38cf1db 519
a05a5b64 520* x86 gas -q command-line option quietens warnings about register size changes
a40cbfa3
NC
521 due to suffix, indirect jmp/call without `*', stand-alone prefixes, and
522 translating various deprecated floating point instructions.
a38cf1db 523
252b5132
RH
524Changes in 2.10:
525
a40cbfa3
NC
526* Support for the ARM msr instruction was changed to only allow an immediate
527 operand when altering the flags field.
d14442f4 528
a40cbfa3 529* Support for ATMEL AVR.
adde6300 530
a40cbfa3 531* Support for IBM 370 ELF. Somewhat experimental.
b5ebe70e 532
a40cbfa3 533* Support for numbers with suffixes.
3fd9f047 534
a40cbfa3 535* Added support for breaking to the end of repeat loops.
6a6987a9 536
a40cbfa3 537* Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL).
6a6987a9 538
a40cbfa3 539* New .elseif pseudo-op added.
3fd9f047 540
a40cbfa3 541* New --fatal-warnings option.
1f776aa5 542
a40cbfa3 543* picoJava architecture support added.
252b5132 544
a40cbfa3 545* Motorola MCore 210 processor support added.
041dd5a9 546
fa94de6b 547* A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386
a40cbfa3 548 assembly programs with intel syntax.
252b5132 549
a40cbfa3 550* New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code.
252b5132 551
a40cbfa3 552* Added -gdwarf2 option to generate DWARF 2 debugging information.
041dd5a9 553
a40cbfa3 554* Full 16-bit mode support for i386.
252b5132 555
fa94de6b 556* Greatly improved instruction operand checking for i386. This change will
a40cbfa3
NC
557 produce errors or warnings on incorrect assembly code that previous versions
558 of gas accepted. If you get unexpected messages from code that worked with
559 older versions of gas, please double check the code before reporting a bug.
252b5132 560
a40cbfa3 561* Weak symbol support added for COFF targets.
252b5132 562
a40cbfa3 563* Mitsubishi D30V support added.
252b5132 564
a40cbfa3 565* Texas Instruments c80 (tms320c80) support added.
252b5132 566
a40cbfa3 567* i960 ELF support added.
bedf545c 568
a40cbfa3 569* ARM ELF support added.
a057431b 570
252b5132
RH
571Changes in 2.9:
572
a40cbfa3 573* Texas Instruments c30 (tms320c30) support added.
252b5132 574
fa94de6b 575* The assembler now optimizes the exception frame information generated by egcs
a40cbfa3 576 and gcc 2.8. The new --traditional-format option disables this optimization.
252b5132 577
a40cbfa3 578* Added --gstabs option to generate stabs debugging information.
252b5132 579
fa94de6b 580* The -a option takes a new suboption, m (e.g., -alm) to expand macros in a
a40cbfa3 581 listing.
252b5132 582
a40cbfa3 583* Added -MD option to print dependencies.
252b5132
RH
584
585Changes in 2.8:
586
a40cbfa3 587* BeOS support added.
252b5132 588
a40cbfa3 589* MIPS16 support added.
252b5132 590
a40cbfa3 591* Motorola ColdFire 5200 support added (configure for m68k and use -m5200).
252b5132 592
a40cbfa3 593* Alpha/VMS support added.
252b5132 594
a40cbfa3
NC
595* m68k options --base-size-default-16, --base-size-default-32,
596 --disp-size-default-16, and --disp-size-default-32 added.
252b5132 597
a40cbfa3
NC
598* The alignment directives now take an optional third argument, which is the
599 maximum number of bytes to skip. If doing the alignment would require
600 skipping more than the given number of bytes, the alignment is not done at
601 all.
252b5132 602
a40cbfa3 603* The ELF assembler has a new pseudo-op, .symver, used for symbol versioning.
252b5132 604
a40cbfa3
NC
605* The -a option takes a new suboption, c (e.g., -alc), to skip false
606 conditionals in listings.
252b5132 607
a40cbfa3
NC
608* Added new pseudo-op, .equiv; it's like .equ, except that it is an error if
609 the symbol is already defined.
252b5132
RH
610
611Changes in 2.7:
612
a40cbfa3
NC
613* The PowerPC assembler now allows the use of symbolic register names (r0,
614 etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.)
615 can be used any time. PowerPC 860 move to/from SPR instructions have been
616 added.
252b5132 617
a40cbfa3 618* Alpha Linux (ELF) support added.
252b5132 619
a40cbfa3 620* PowerPC ELF support added.
252b5132 621
a40cbfa3 622* m68k Linux (ELF) support added.
252b5132 623
a40cbfa3 624* i960 Hx/Jx support added.
252b5132 625
a40cbfa3 626* i386/PowerPC gnu-win32 support added.
252b5132 627
a40cbfa3
NC
628* SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the
629 default is to build COFF-only support. To get a set of tools that generate
fa94de6b 630 ELF (they'll understand both COFF and ELF), you must configure with
a40cbfa3 631 target=i386-unknown-sco3.2v5elf.
252b5132 632
a40cbfa3 633* m88k-motorola-sysv3* support added.
252b5132
RH
634
635Changes in 2.6:
636
a40cbfa3 637* Gas now directly supports macros, without requiring GASP.
252b5132 638
a40cbfa3
NC
639* Gas now has an MRI assembler compatibility mode. Use -M or --mri to select
640 MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the
641 ``.mri 0'' is seen; this can be convenient for inline assembler code.
252b5132 642
a40cbfa3 643* Added --defsym SYM=VALUE option.
252b5132 644
a40cbfa3 645* Added -mips4 support to MIPS assembler.
252b5132 646
a40cbfa3 647* Added PIC support to Solaris and SPARC SunOS 4 assembler.
252b5132
RH
648
649Changes in 2.4:
650
a40cbfa3 651* Converted this directory to use an autoconf-generated configure script.
252b5132 652
a40cbfa3 653* ARM support, from Richard Earnshaw.
252b5132 654
a40cbfa3
NC
655* Updated VMS support, from Pat Rankin, including considerably improved
656 debugging support.
252b5132 657
a40cbfa3 658* Support for the control registers in the 68060.
252b5132 659
a40cbfa3 660* Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to
fa94de6b
RM
661 provide for possible future gcc changes, for targets where gas provides some
662 features not available in the native assembler. If the native assembler is
a40cbfa3 663 used, it should become obvious pretty quickly what the problem is.
252b5132 664
a40cbfa3 665* Usage message is available with "--help".
252b5132 666
fa94de6b 667* The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3
a40cbfa3 668 also, but didn't get into the NEWS file.)
252b5132 669
a40cbfa3 670* Weak symbol support for a.out.
252b5132 671
fa94de6b 672* A bug in the listing code which could cause an infinite loop has been fixed.
a40cbfa3 673 Bugs in listings when generating a COFF object file have also been fixed.
252b5132 674
a40cbfa3
NC
675* Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by
676 Paul Kranenburg.
252b5132 677
a40cbfa3
NC
678* Improved Alpha support. Immediate constants can have a much larger range
679 now. Support for the 21164 has been contributed by Digital.
252b5132 680
a40cbfa3 681* Updated ns32k (pc532-mach, netbsd532) support from Ian Dall.
252b5132
RH
682
683Changes in 2.3:
684
a40cbfa3 685* Mach i386 support, by David Mackenzie and Ken Raeburn.
252b5132 686
a40cbfa3 687* RS/6000 and PowerPC support by Ian Taylor.
252b5132 688
a40cbfa3
NC
689* VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit,
690 based on mail received from various people. The `-h#' option should work
691 again too.
252b5132 692
a40cbfa3 693* HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work
fa94de6b 694 with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special
a40cbfa3
NC
695 version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve
696 this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu
697 in the "dist" directory.
252b5132 698
a40cbfa3
NC
699* Vax support in gas fixed for BSD, so it builds and seems to run a couple
700 simple tests okay. I haven't put it through extensive testing. (GNU make is
701 currently required for BSD 4.3 builds.)
252b5132 702
fa94de6b 703* Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is
a40cbfa3
NC
704 based on code donated by CMU, which used an a.out-based format. I'm afraid
705 the alpha-a.out support is pretty badly mangled, and much of it removed;
706 making it work will require rewriting it as BFD support for the format anyways.
252b5132 707
a40cbfa3 708* Irix 5 support.
252b5132 709
fa94de6b 710* The test suites have been fixed up a bit, so that they should work with a
a40cbfa3 711 couple different versions of expect and dejagnu.
252b5132 712
fa94de6b
RM
713* Symbols' values are now handled internally as expressions, permitting more
714 flexibility in evaluating them in some cases. Some details of relocation
a40cbfa3
NC
715 handling have also changed, and simple constant pool management has been
716 added, to make the Alpha port easier.
252b5132 717
a40cbfa3
NC
718* New option "--statistics" for printing out program run times. This is
719 intended to be used with the gcc "-Q" option, which prints out times spent in
720 various phases of compilation. (You should be able to get all of them
721 printed out with "gcc -Q -Wa,--statistics", I think.)
252b5132
RH
722
723Changes in 2.2:
724
a40cbfa3 725* RS/6000 AIX and MIPS SGI Irix 5 support has been added.
252b5132 726
fa94de6b
RM
727* Configurations that are still in development (and therefore are convenient to
728 have listed in configure.in) still get rejected without a minor change to
a40cbfa3
NC
729 gas/Makefile.in, so people not doing development work shouldn't get the
730 impression that support for such configurations is actually believed to be
731 reliable.
252b5132 732
fa94de6b 733* The program name (usually "as") is printed when a fatal error message is
a40cbfa3
NC
734 displayed. This should prevent some confusion about the source of occasional
735 messages about "internal errors".
252b5132 736
fa94de6b 737* ELF support is falling into place. Support for the 386 should be working.
a40cbfa3 738 Support for SPARC Solaris is in. HPPA support from Utah is being integrated.
252b5132 739
a40cbfa3
NC
740* Symbol values are maintained as expressions instead of being immediately
741 boiled down to add-symbol, sub-symbol, and constant. This permits slightly
742 more complex calculations involving symbols whose values are not alreadey
743 known.
252b5132 744
a40cbfa3 745* DBX-style debugging info ("stabs") is now supported for COFF formats.
fa94de6b
RM
746 If any stabs directives are seen in the source, GAS will create two new
747 sections: a ".stab" and a ".stabstr" section. The format of the .stab
a40cbfa3
NC
748 section is nearly identical to the a.out symbol format, and .stabstr is
749 its string table. For this to be useful, you must have configured GCC
750 to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB
751 that can use the stab sections (4.11 or later).
252b5132 752
fa94de6b 753* LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS
a40cbfa3 754 support is in progress.
252b5132
RH
755
756Changes in 2.1:
757
fa94de6b 758* Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been
a40cbfa3 759 incorporated, but not well tested yet.
252b5132 760
fa94de6b 761* Altered the opcode table split for m68k; it should require less VM to compile
a40cbfa3 762 with gcc now.
252b5132 763
a40cbfa3
NC
764* Some minor adjustments to add (Convergent Technologies') Miniframe support,
765 suggested by Ronald Cole.
252b5132 766
a40cbfa3
NC
767* HPPA support (running OSF only, not HPUX) has been contributed by Utah. This
768 includes improved ELF support, which I've started adapting for SPARC Solaris
769 2.x. Integration isn't completely, so it probably won't work.
252b5132 770
a40cbfa3 771* HP9000/300 support, donated by HP, has been merged in.
252b5132 772
a40cbfa3 773* Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support.
252b5132 774
a40cbfa3 775* Better error messages for unsupported configurations (e.g., hppa-hpux).
252b5132 776
a40cbfa3 777* Test suite framework is starting to become reasonable.
252b5132
RH
778
779Changes in 2.0:
780
a40cbfa3 781* Mostly bug fixes.
252b5132 782
a40cbfa3 783* Some more merging of BFD and ELF code, but ELF still doesn't work.
252b5132
RH
784
785Changes in 1.94:
786
a40cbfa3
NC
787* BFD merge is partly done. Adventurous souls may try giving configure the
788 "--with-bfd-assembler" option. Currently, ELF format requires it, a.out
789 format accepts it; SPARC CPU accepts it. It's the default only for OS "elf"
790 or "solaris". (ELF isn't really supported yet. It needs work. I've got
791 some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not
792 fully merged yet.)
252b5132 793
a40cbfa3
NC
794* The 68K opcode table has been split in half. It should now compile under gcc
795 without consuming ridiculous amounts of memory.
252b5132 796
a40cbfa3
NC
797* A couple data structures have been reduced in size. This should result in
798 saving a little bit of space at runtime.
252b5132 799
a40cbfa3
NC
800* Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF
801 code provided ROSE format support, which I haven't merged in yet. (I can
802 make it available, if anyone wants to try it out.) Ralph's code, for BSD
803 4.4, supports a.out format. We don't have ECOFF support in just yet; it's
804 coming.
252b5132 805
a40cbfa3 806* Support for the Hitachi H8/500 has been added.
252b5132 807
a40cbfa3
NC
808* VMS host and target support should be working now, thanks chiefly to Eric
809 Youngdale.
252b5132
RH
810
811Changes in 1.93.01:
812
a40cbfa3 813* For m68k, support for more processors has been added: 68040, CPU32, 68851.
252b5132 814
a40cbfa3 815* For i386, .align is now power-of-two; was number-of-bytes.
252b5132 816
a40cbfa3
NC
817* For m68k, "%" is now accepted before register names. For COFF format, which
818 doesn't use underscore prefixes for C labels, it is required, so variable "a0"
819 can be distinguished from the register.
252b5132 820
a40cbfa3
NC
821* Last public release was 1.38. Lots of configuration changes since then, lots
822 of new CPUs and formats, lots of bugs fixed.
252b5132
RH
823
824\f
b3adc24a 825Copyright (C) 2012-2020 Free Software Foundation, Inc.
5bf135a7
NC
826
827Copying and distribution of this file, with or without modification,
828are permitted in any medium without royalty provided the copyright
829notice and this notice are preserved.
830
252b5132
RH
831Local variables:
832fill-column: 79
833End:
This page took 1.190981 seconds and 4 git commands to generate.