[PATCH, BINUTILS, AARCH64, 4/9] Add Execution and Data Restriction instructions
[deliverable/binutils-gdb.git] / gas / config / tc-aarch64.c
CommitLineData
a06ea964
NC
1/* tc-aarch64.c -- Assemble for the AArch64 ISA
2
219d1afa 3 Copyright (C) 2009-2018 Free Software Foundation, Inc.
a06ea964
NC
4 Contributed by ARM Ltd.
5
6 This file is part of GAS.
7
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the license, or
11 (at your option) any later version.
12
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING3. If not,
20 see <http://www.gnu.org/licenses/>. */
21
22#include "as.h"
23#include <limits.h>
24#include <stdarg.h>
25#include "bfd_stdint.h"
26#define NO_RELOC 0
27#include "safe-ctype.h"
28#include "subsegs.h"
29#include "obstack.h"
30
31#ifdef OBJ_ELF
32#include "elf/aarch64.h"
33#include "dw2gencfi.h"
34#endif
35
36#include "dwarf2dbg.h"
37
38/* Types of processor to assemble for. */
39#ifndef CPU_DEFAULT
40#define CPU_DEFAULT AARCH64_ARCH_V8
41#endif
42
43#define streq(a, b) (strcmp (a, b) == 0)
44
f4c51f60
JW
45#define END_OF_INSN '\0'
46
a06ea964
NC
47static aarch64_feature_set cpu_variant;
48
49/* Variables that we set while parsing command-line options. Once all
50 options have been read we re-process these values to set the real
51 assembly flags. */
52static const aarch64_feature_set *mcpu_cpu_opt = NULL;
53static const aarch64_feature_set *march_cpu_opt = NULL;
54
55/* Constants for known architecture features. */
56static const aarch64_feature_set cpu_default = CPU_DEFAULT;
57
7e84b55d
TC
58/* Currently active instruction sequence. */
59static aarch64_instr_sequence *insn_sequence = NULL;
60
a06ea964
NC
61#ifdef OBJ_ELF
62/* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
63static symbolS *GOT_symbol;
cec5225b 64
69091a2c
YZ
65/* Which ABI to use. */
66enum aarch64_abi_type
67{
3c0367d0
JW
68 AARCH64_ABI_NONE = 0,
69 AARCH64_ABI_LP64 = 1,
70 AARCH64_ABI_ILP32 = 2
69091a2c
YZ
71};
72
3c0367d0
JW
73#ifndef DEFAULT_ARCH
74#define DEFAULT_ARCH "aarch64"
75#endif
76
77/* DEFAULT_ARCH is initialized in gas/configure.tgt. */
78static const char *default_arch = DEFAULT_ARCH;
79
69091a2c 80/* AArch64 ABI for the output file. */
3c0367d0 81static enum aarch64_abi_type aarch64_abi = AARCH64_ABI_NONE;
69091a2c 82
cec5225b
YZ
83/* When non-zero, program to a 32-bit model, in which the C data types
84 int, long and all pointer types are 32-bit objects (ILP32); or to a
85 64-bit model, in which the C int type is 32-bits but the C long type
86 and all pointer types are 64-bit objects (LP64). */
69091a2c 87#define ilp32_p (aarch64_abi == AARCH64_ABI_ILP32)
a06ea964
NC
88#endif
89
f06935a5 90enum vector_el_type
a06ea964
NC
91{
92 NT_invtype = -1,
93 NT_b,
94 NT_h,
95 NT_s,
96 NT_d,
d50c751e
RS
97 NT_q,
98 NT_zero,
99 NT_merge
a06ea964
NC
100};
101
8f9a77af 102/* Bits for DEFINED field in vector_type_el. */
f11ad6bc
RS
103#define NTA_HASTYPE 1
104#define NTA_HASINDEX 2
105#define NTA_HASVARWIDTH 4
a06ea964 106
8f9a77af 107struct vector_type_el
a06ea964 108{
f06935a5 109 enum vector_el_type type;
a06ea964
NC
110 unsigned char defined;
111 unsigned width;
112 int64_t index;
113};
114
115#define FIXUP_F_HAS_EXPLICIT_SHIFT 0x00000001
116
117struct reloc
118{
119 bfd_reloc_code_real_type type;
120 expressionS exp;
121 int pc_rel;
122 enum aarch64_opnd opnd;
123 uint32_t flags;
124 unsigned need_libopcodes_p : 1;
125};
126
127struct aarch64_instruction
128{
129 /* libopcodes structure for instruction intermediate representation. */
130 aarch64_inst base;
131 /* Record assembly errors found during the parsing. */
132 struct
133 {
134 enum aarch64_operand_error_kind kind;
135 const char *error;
136 } parsing_error;
137 /* The condition that appears in the assembly line. */
138 int cond;
139 /* Relocation information (including the GAS internal fixup). */
140 struct reloc reloc;
141 /* Need to generate an immediate in the literal pool. */
142 unsigned gen_lit_pool : 1;
143};
144
145typedef struct aarch64_instruction aarch64_instruction;
146
147static aarch64_instruction inst;
148
149static bfd_boolean parse_operands (char *, const aarch64_opcode *);
150static bfd_boolean programmer_friendly_fixup (aarch64_instruction *);
151
7e84b55d
TC
152#ifdef OBJ_ELF
153# define now_instr_sequence seg_info \
154 (now_seg)->tc_segment_info_data.insn_sequence
155#else
156static struct aarch64_instr_sequence now_instr_sequence;
157#endif
158
33eaf5de 159/* Diagnostics inline function utilities.
a06ea964 160
33eaf5de 161 These are lightweight utilities which should only be called by parse_operands
a06ea964
NC
162 and other parsers. GAS processes each assembly line by parsing it against
163 instruction template(s), in the case of multiple templates (for the same
164 mnemonic name), those templates are tried one by one until one succeeds or
165 all fail. An assembly line may fail a few templates before being
166 successfully parsed; an error saved here in most cases is not a user error
167 but an error indicating the current template is not the right template.
168 Therefore it is very important that errors can be saved at a low cost during
169 the parsing; we don't want to slow down the whole parsing by recording
170 non-user errors in detail.
171
33eaf5de 172 Remember that the objective is to help GAS pick up the most appropriate
a06ea964
NC
173 error message in the case of multiple templates, e.g. FMOV which has 8
174 templates. */
175
176static inline void
177clear_error (void)
178{
179 inst.parsing_error.kind = AARCH64_OPDE_NIL;
180 inst.parsing_error.error = NULL;
181}
182
183static inline bfd_boolean
184error_p (void)
185{
186 return inst.parsing_error.kind != AARCH64_OPDE_NIL;
187}
188
189static inline const char *
190get_error_message (void)
191{
192 return inst.parsing_error.error;
193}
194
a06ea964
NC
195static inline enum aarch64_operand_error_kind
196get_error_kind (void)
197{
198 return inst.parsing_error.kind;
199}
200
a06ea964
NC
201static inline void
202set_error (enum aarch64_operand_error_kind kind, const char *error)
203{
204 inst.parsing_error.kind = kind;
205 inst.parsing_error.error = error;
206}
207
208static inline void
209set_recoverable_error (const char *error)
210{
211 set_error (AARCH64_OPDE_RECOVERABLE, error);
212}
213
214/* Use the DESC field of the corresponding aarch64_operand entry to compose
215 the error message. */
216static inline void
217set_default_error (void)
218{
219 set_error (AARCH64_OPDE_SYNTAX_ERROR, NULL);
220}
221
222static inline void
223set_syntax_error (const char *error)
224{
225 set_error (AARCH64_OPDE_SYNTAX_ERROR, error);
226}
227
228static inline void
229set_first_syntax_error (const char *error)
230{
231 if (! error_p ())
232 set_error (AARCH64_OPDE_SYNTAX_ERROR, error);
233}
234
235static inline void
236set_fatal_syntax_error (const char *error)
237{
238 set_error (AARCH64_OPDE_FATAL_SYNTAX_ERROR, error);
239}
240\f
241/* Number of littlenums required to hold an extended precision number. */
242#define MAX_LITTLENUMS 6
243
244/* Return value for certain parsers when the parsing fails; those parsers
245 return the information of the parsed result, e.g. register number, on
246 success. */
247#define PARSE_FAIL -1
248
249/* This is an invalid condition code that means no conditional field is
250 present. */
251#define COND_ALWAYS 0x10
252
253typedef struct
254{
255 const char *template;
256 unsigned long value;
257} asm_barrier_opt;
258
259typedef struct
260{
261 const char *template;
262 uint32_t value;
263} asm_nzcv;
264
265struct reloc_entry
266{
267 char *name;
268 bfd_reloc_code_real_type reloc;
269};
270
a06ea964
NC
271/* Macros to define the register types and masks for the purpose
272 of parsing. */
273
274#undef AARCH64_REG_TYPES
275#define AARCH64_REG_TYPES \
276 BASIC_REG_TYPE(R_32) /* w[0-30] */ \
277 BASIC_REG_TYPE(R_64) /* x[0-30] */ \
278 BASIC_REG_TYPE(SP_32) /* wsp */ \
279 BASIC_REG_TYPE(SP_64) /* sp */ \
280 BASIC_REG_TYPE(Z_32) /* wzr */ \
281 BASIC_REG_TYPE(Z_64) /* xzr */ \
282 BASIC_REG_TYPE(FP_B) /* b[0-31] *//* NOTE: keep FP_[BHSDQ] consecutive! */\
283 BASIC_REG_TYPE(FP_H) /* h[0-31] */ \
284 BASIC_REG_TYPE(FP_S) /* s[0-31] */ \
285 BASIC_REG_TYPE(FP_D) /* d[0-31] */ \
286 BASIC_REG_TYPE(FP_Q) /* q[0-31] */ \
a06ea964 287 BASIC_REG_TYPE(VN) /* v[0-31] */ \
f11ad6bc
RS
288 BASIC_REG_TYPE(ZN) /* z[0-31] */ \
289 BASIC_REG_TYPE(PN) /* p[0-15] */ \
e1b988bb 290 /* Typecheck: any 64-bit int reg (inc SP exc XZR). */ \
a06ea964 291 MULTI_REG_TYPE(R64_SP, REG_TYPE(R_64) | REG_TYPE(SP_64)) \
4df068de
RS
292 /* Typecheck: same, plus SVE registers. */ \
293 MULTI_REG_TYPE(SVE_BASE, REG_TYPE(R_64) | REG_TYPE(SP_64) \
294 | REG_TYPE(ZN)) \
e1b988bb
RS
295 /* Typecheck: x[0-30], w[0-30] or [xw]zr. */ \
296 MULTI_REG_TYPE(R_Z, REG_TYPE(R_32) | REG_TYPE(R_64) \
297 | REG_TYPE(Z_32) | REG_TYPE(Z_64)) \
4df068de
RS
298 /* Typecheck: same, plus SVE registers. */ \
299 MULTI_REG_TYPE(SVE_OFFSET, REG_TYPE(R_32) | REG_TYPE(R_64) \
300 | REG_TYPE(Z_32) | REG_TYPE(Z_64) \
301 | REG_TYPE(ZN)) \
e1b988bb
RS
302 /* Typecheck: x[0-30], w[0-30] or {w}sp. */ \
303 MULTI_REG_TYPE(R_SP, REG_TYPE(R_32) | REG_TYPE(R_64) \
304 | REG_TYPE(SP_32) | REG_TYPE(SP_64)) \
305 /* Typecheck: any int (inc {W}SP inc [WX]ZR). */ \
a06ea964
NC
306 MULTI_REG_TYPE(R_Z_SP, REG_TYPE(R_32) | REG_TYPE(R_64) \
307 | REG_TYPE(SP_32) | REG_TYPE(SP_64) \
308 | REG_TYPE(Z_32) | REG_TYPE(Z_64)) \
309 /* Typecheck: any [BHSDQ]P FP. */ \
310 MULTI_REG_TYPE(BHSDQ, REG_TYPE(FP_B) | REG_TYPE(FP_H) \
311 | REG_TYPE(FP_S) | REG_TYPE(FP_D) | REG_TYPE(FP_Q)) \
e1b988bb 312 /* Typecheck: any int or [BHSDQ]P FP or V reg (exc SP inc [WX]ZR). */ \
a06ea964
NC
313 MULTI_REG_TYPE(R_Z_BHSDQ_V, REG_TYPE(R_32) | REG_TYPE(R_64) \
314 | REG_TYPE(Z_32) | REG_TYPE(Z_64) | REG_TYPE(VN) \
315 | REG_TYPE(FP_B) | REG_TYPE(FP_H) \
316 | REG_TYPE(FP_S) | REG_TYPE(FP_D) | REG_TYPE(FP_Q)) \
5b2b928e
JB
317 /* Typecheck: as above, but also Zn, Pn, and {W}SP. This should only \
318 be used for SVE instructions, since Zn and Pn are valid symbols \
c0890d26 319 in other contexts. */ \
5b2b928e
JB
320 MULTI_REG_TYPE(R_Z_SP_BHSDQ_VZP, REG_TYPE(R_32) | REG_TYPE(R_64) \
321 | REG_TYPE(SP_32) | REG_TYPE(SP_64) \
c0890d26
RS
322 | REG_TYPE(Z_32) | REG_TYPE(Z_64) | REG_TYPE(VN) \
323 | REG_TYPE(FP_B) | REG_TYPE(FP_H) \
324 | REG_TYPE(FP_S) | REG_TYPE(FP_D) | REG_TYPE(FP_Q) \
325 | REG_TYPE(ZN) | REG_TYPE(PN)) \
a06ea964
NC
326 /* Any integer register; used for error messages only. */ \
327 MULTI_REG_TYPE(R_N, REG_TYPE(R_32) | REG_TYPE(R_64) \
328 | REG_TYPE(SP_32) | REG_TYPE(SP_64) \
329 | REG_TYPE(Z_32) | REG_TYPE(Z_64)) \
330 /* Pseudo type to mark the end of the enumerator sequence. */ \
331 BASIC_REG_TYPE(MAX)
332
333#undef BASIC_REG_TYPE
334#define BASIC_REG_TYPE(T) REG_TYPE_##T,
335#undef MULTI_REG_TYPE
336#define MULTI_REG_TYPE(T,V) BASIC_REG_TYPE(T)
337
338/* Register type enumerators. */
8a0b252a 339typedef enum aarch64_reg_type_
a06ea964
NC
340{
341 /* A list of REG_TYPE_*. */
342 AARCH64_REG_TYPES
343} aarch64_reg_type;
344
345#undef BASIC_REG_TYPE
346#define BASIC_REG_TYPE(T) 1 << REG_TYPE_##T,
347#undef REG_TYPE
348#define REG_TYPE(T) (1 << REG_TYPE_##T)
349#undef MULTI_REG_TYPE
350#define MULTI_REG_TYPE(T,V) V,
351
8a0b252a
TS
352/* Structure for a hash table entry for a register. */
353typedef struct
354{
355 const char *name;
356 unsigned char number;
357 ENUM_BITFIELD (aarch64_reg_type_) type : 8;
358 unsigned char builtin;
359} reg_entry;
360
a06ea964
NC
361/* Values indexed by aarch64_reg_type to assist the type checking. */
362static const unsigned reg_type_masks[] =
363{
364 AARCH64_REG_TYPES
365};
366
367#undef BASIC_REG_TYPE
368#undef REG_TYPE
369#undef MULTI_REG_TYPE
370#undef AARCH64_REG_TYPES
371
372/* Diagnostics used when we don't get a register of the expected type.
373 Note: this has to synchronized with aarch64_reg_type definitions
374 above. */
375static const char *
376get_reg_expected_msg (aarch64_reg_type reg_type)
377{
378 const char *msg;
379
380 switch (reg_type)
381 {
382 case REG_TYPE_R_32:
383 msg = N_("integer 32-bit register expected");
384 break;
385 case REG_TYPE_R_64:
386 msg = N_("integer 64-bit register expected");
387 break;
388 case REG_TYPE_R_N:
389 msg = N_("integer register expected");
390 break;
e1b988bb
RS
391 case REG_TYPE_R64_SP:
392 msg = N_("64-bit integer or SP register expected");
393 break;
4df068de
RS
394 case REG_TYPE_SVE_BASE:
395 msg = N_("base register expected");
396 break;
e1b988bb
RS
397 case REG_TYPE_R_Z:
398 msg = N_("integer or zero register expected");
399 break;
4df068de
RS
400 case REG_TYPE_SVE_OFFSET:
401 msg = N_("offset register expected");
402 break;
e1b988bb
RS
403 case REG_TYPE_R_SP:
404 msg = N_("integer or SP register expected");
405 break;
a06ea964
NC
406 case REG_TYPE_R_Z_SP:
407 msg = N_("integer, zero or SP register expected");
408 break;
409 case REG_TYPE_FP_B:
410 msg = N_("8-bit SIMD scalar register expected");
411 break;
412 case REG_TYPE_FP_H:
413 msg = N_("16-bit SIMD scalar or floating-point half precision "
414 "register expected");
415 break;
416 case REG_TYPE_FP_S:
417 msg = N_("32-bit SIMD scalar or floating-point single precision "
418 "register expected");
419 break;
420 case REG_TYPE_FP_D:
421 msg = N_("64-bit SIMD scalar or floating-point double precision "
422 "register expected");
423 break;
424 case REG_TYPE_FP_Q:
425 msg = N_("128-bit SIMD scalar or floating-point quad precision "
426 "register expected");
427 break;
a06ea964 428 case REG_TYPE_R_Z_BHSDQ_V:
5b2b928e 429 case REG_TYPE_R_Z_SP_BHSDQ_VZP:
a06ea964
NC
430 msg = N_("register expected");
431 break;
432 case REG_TYPE_BHSDQ: /* any [BHSDQ]P FP */
433 msg = N_("SIMD scalar or floating-point register expected");
434 break;
435 case REG_TYPE_VN: /* any V reg */
436 msg = N_("vector register expected");
437 break;
f11ad6bc
RS
438 case REG_TYPE_ZN:
439 msg = N_("SVE vector register expected");
440 break;
441 case REG_TYPE_PN:
442 msg = N_("SVE predicate register expected");
443 break;
a06ea964
NC
444 default:
445 as_fatal (_("invalid register type %d"), reg_type);
446 }
447 return msg;
448}
449
450/* Some well known registers that we refer to directly elsewhere. */
451#define REG_SP 31
452
453/* Instructions take 4 bytes in the object file. */
454#define INSN_SIZE 4
455
a06ea964
NC
456static struct hash_control *aarch64_ops_hsh;
457static struct hash_control *aarch64_cond_hsh;
458static struct hash_control *aarch64_shift_hsh;
459static struct hash_control *aarch64_sys_regs_hsh;
460static struct hash_control *aarch64_pstatefield_hsh;
461static struct hash_control *aarch64_sys_regs_ic_hsh;
462static struct hash_control *aarch64_sys_regs_dc_hsh;
463static struct hash_control *aarch64_sys_regs_at_hsh;
464static struct hash_control *aarch64_sys_regs_tlbi_hsh;
2ac435d4 465static struct hash_control *aarch64_sys_regs_sr_hsh;
a06ea964
NC
466static struct hash_control *aarch64_reg_hsh;
467static struct hash_control *aarch64_barrier_opt_hsh;
468static struct hash_control *aarch64_nzcv_hsh;
469static struct hash_control *aarch64_pldop_hsh;
1e6f4800 470static struct hash_control *aarch64_hint_opt_hsh;
a06ea964
NC
471
472/* Stuff needed to resolve the label ambiguity
473 As:
474 ...
475 label: <insn>
476 may differ from:
477 ...
478 label:
479 <insn> */
480
481static symbolS *last_label_seen;
482
483/* Literal pool structure. Held on a per-section
484 and per-sub-section basis. */
485
486#define MAX_LITERAL_POOL_SIZE 1024
55d9b4c1
NC
487typedef struct literal_expression
488{
489 expressionS exp;
490 /* If exp.op == O_big then this bignum holds a copy of the global bignum value. */
491 LITTLENUM_TYPE * bignum;
492} literal_expression;
493
a06ea964
NC
494typedef struct literal_pool
495{
55d9b4c1 496 literal_expression literals[MAX_LITERAL_POOL_SIZE];
a06ea964
NC
497 unsigned int next_free_entry;
498 unsigned int id;
499 symbolS *symbol;
500 segT section;
501 subsegT sub_section;
502 int size;
503 struct literal_pool *next;
504} literal_pool;
505
506/* Pointer to a linked list of literal pools. */
507static literal_pool *list_of_pools = NULL;
508\f
509/* Pure syntax. */
510
511/* This array holds the chars that always start a comment. If the
512 pre-processor is disabled, these aren't very useful. */
513const char comment_chars[] = "";
514
515/* This array holds the chars that only start a comment at the beginning of
516 a line. If the line seems to have the form '# 123 filename'
517 .line and .file directives will appear in the pre-processed output. */
518/* Note that input_file.c hand checks for '#' at the beginning of the
519 first line of the input file. This is because the compiler outputs
520 #NO_APP at the beginning of its output. */
521/* Also note that comments like this one will always work. */
522const char line_comment_chars[] = "#";
523
524const char line_separator_chars[] = ";";
525
526/* Chars that can be used to separate mant
527 from exp in floating point numbers. */
528const char EXP_CHARS[] = "eE";
529
530/* Chars that mean this number is a floating point constant. */
531/* As in 0f12.456 */
532/* or 0d1.2345e12 */
533
534const char FLT_CHARS[] = "rRsSfFdDxXeEpP";
535
536/* Prefix character that indicates the start of an immediate value. */
537#define is_immediate_prefix(C) ((C) == '#')
538
539/* Separator character handling. */
540
541#define skip_whitespace(str) do { if (*(str) == ' ') ++(str); } while (0)
542
543static inline bfd_boolean
544skip_past_char (char **str, char c)
545{
546 if (**str == c)
547 {
548 (*str)++;
549 return TRUE;
550 }
551 else
552 return FALSE;
553}
554
555#define skip_past_comma(str) skip_past_char (str, ',')
556
557/* Arithmetic expressions (possibly involving symbols). */
558
a06ea964
NC
559static bfd_boolean in_my_get_expression_p = FALSE;
560
561/* Third argument to my_get_expression. */
562#define GE_NO_PREFIX 0
563#define GE_OPT_PREFIX 1
564
565/* Return TRUE if the string pointed by *STR is successfully parsed
566 as an valid expression; *EP will be filled with the information of
567 such an expression. Otherwise return FALSE. */
568
569static bfd_boolean
570my_get_expression (expressionS * ep, char **str, int prefix_mode,
571 int reject_absent)
572{
573 char *save_in;
574 segT seg;
575 int prefix_present_p = 0;
576
577 switch (prefix_mode)
578 {
579 case GE_NO_PREFIX:
580 break;
581 case GE_OPT_PREFIX:
582 if (is_immediate_prefix (**str))
583 {
584 (*str)++;
585 prefix_present_p = 1;
586 }
587 break;
588 default:
589 abort ();
590 }
591
592 memset (ep, 0, sizeof (expressionS));
593
594 save_in = input_line_pointer;
595 input_line_pointer = *str;
596 in_my_get_expression_p = TRUE;
597 seg = expression (ep);
598 in_my_get_expression_p = FALSE;
599
600 if (ep->X_op == O_illegal || (reject_absent && ep->X_op == O_absent))
601 {
602 /* We found a bad expression in md_operand(). */
603 *str = input_line_pointer;
604 input_line_pointer = save_in;
605 if (prefix_present_p && ! error_p ())
606 set_fatal_syntax_error (_("bad expression"));
607 else
608 set_first_syntax_error (_("bad expression"));
609 return FALSE;
610 }
611
612#ifdef OBJ_AOUT
613 if (seg != absolute_section
614 && seg != text_section
615 && seg != data_section
616 && seg != bss_section && seg != undefined_section)
617 {
618 set_syntax_error (_("bad segment"));
619 *str = input_line_pointer;
620 input_line_pointer = save_in;
621 return FALSE;
622 }
623#else
624 (void) seg;
625#endif
626
a06ea964
NC
627 *str = input_line_pointer;
628 input_line_pointer = save_in;
629 return TRUE;
630}
631
632/* Turn a string in input_line_pointer into a floating point constant
633 of type TYPE, and store the appropriate bytes in *LITP. The number
634 of LITTLENUMS emitted is stored in *SIZEP. An error message is
635 returned, or NULL on OK. */
636
6d4af3c2 637const char *
a06ea964
NC
638md_atof (int type, char *litP, int *sizeP)
639{
640 return ieee_md_atof (type, litP, sizeP, target_big_endian);
641}
642
643/* We handle all bad expressions here, so that we can report the faulty
644 instruction in the error message. */
645void
646md_operand (expressionS * exp)
647{
648 if (in_my_get_expression_p)
649 exp->X_op = O_illegal;
650}
651
652/* Immediate values. */
653
654/* Errors may be set multiple times during parsing or bit encoding
655 (particularly in the Neon bits), but usually the earliest error which is set
656 will be the most meaningful. Avoid overwriting it with later (cascading)
657 errors by calling this function. */
658
659static void
660first_error (const char *error)
661{
662 if (! error_p ())
663 set_syntax_error (error);
664}
665
2b0f3761 666/* Similar to first_error, but this function accepts formatted error
a06ea964
NC
667 message. */
668static void
669first_error_fmt (const char *format, ...)
670{
671 va_list args;
672 enum
673 { size = 100 };
674 /* N.B. this single buffer will not cause error messages for different
675 instructions to pollute each other; this is because at the end of
676 processing of each assembly line, error message if any will be
677 collected by as_bad. */
678 static char buffer[size];
679
680 if (! error_p ())
681 {
3e0baa28 682 int ret ATTRIBUTE_UNUSED;
a06ea964
NC
683 va_start (args, format);
684 ret = vsnprintf (buffer, size, format, args);
685 know (ret <= size - 1 && ret >= 0);
686 va_end (args);
687 set_syntax_error (buffer);
688 }
689}
690
691/* Register parsing. */
692
693/* Generic register parser which is called by other specialized
694 register parsers.
695 CCP points to what should be the beginning of a register name.
696 If it is indeed a valid register name, advance CCP over it and
697 return the reg_entry structure; otherwise return NULL.
698 It does not issue diagnostics. */
699
700static reg_entry *
701parse_reg (char **ccp)
702{
703 char *start = *ccp;
704 char *p;
705 reg_entry *reg;
706
707#ifdef REGISTER_PREFIX
708 if (*start != REGISTER_PREFIX)
709 return NULL;
710 start++;
711#endif
712
713 p = start;
714 if (!ISALPHA (*p) || !is_name_beginner (*p))
715 return NULL;
716
717 do
718 p++;
719 while (ISALPHA (*p) || ISDIGIT (*p) || *p == '_');
720
721 reg = (reg_entry *) hash_find_n (aarch64_reg_hsh, start, p - start);
722
723 if (!reg)
724 return NULL;
725
726 *ccp = p;
727 return reg;
728}
729
730/* Return TRUE if REG->TYPE is a valid type of TYPE; otherwise
731 return FALSE. */
732static bfd_boolean
733aarch64_check_reg_type (const reg_entry *reg, aarch64_reg_type type)
734{
e1b988bb 735 return (reg_type_masks[type] & (1 << reg->type)) != 0;
a06ea964
NC
736}
737
4df068de
RS
738/* Try to parse a base or offset register. Allow SVE base and offset
739 registers if REG_TYPE includes SVE registers. Return the register
740 entry on success, setting *QUALIFIER to the register qualifier.
741 Return null otherwise.
e1b988bb 742
a06ea964
NC
743 Note that this function does not issue any diagnostics. */
744
e1b988bb 745static const reg_entry *
4df068de
RS
746aarch64_addr_reg_parse (char **ccp, aarch64_reg_type reg_type,
747 aarch64_opnd_qualifier_t *qualifier)
a06ea964
NC
748{
749 char *str = *ccp;
750 const reg_entry *reg = parse_reg (&str);
751
752 if (reg == NULL)
e1b988bb 753 return NULL;
a06ea964
NC
754
755 switch (reg->type)
756 {
e1b988bb 757 case REG_TYPE_R_32:
a06ea964 758 case REG_TYPE_SP_32:
e1b988bb
RS
759 case REG_TYPE_Z_32:
760 *qualifier = AARCH64_OPND_QLF_W;
a06ea964 761 break;
e1b988bb 762
a06ea964 763 case REG_TYPE_R_64:
e1b988bb 764 case REG_TYPE_SP_64:
a06ea964 765 case REG_TYPE_Z_64:
e1b988bb 766 *qualifier = AARCH64_OPND_QLF_X;
a06ea964 767 break;
e1b988bb 768
4df068de
RS
769 case REG_TYPE_ZN:
770 if ((reg_type_masks[reg_type] & (1 << REG_TYPE_ZN)) == 0
771 || str[0] != '.')
772 return NULL;
773 switch (TOLOWER (str[1]))
774 {
775 case 's':
776 *qualifier = AARCH64_OPND_QLF_S_S;
777 break;
778 case 'd':
779 *qualifier = AARCH64_OPND_QLF_S_D;
780 break;
781 default:
782 return NULL;
783 }
784 str += 2;
785 break;
786
a06ea964 787 default:
e1b988bb 788 return NULL;
a06ea964
NC
789 }
790
791 *ccp = str;
792
e1b988bb 793 return reg;
a06ea964
NC
794}
795
4df068de
RS
796/* Try to parse a base or offset register. Return the register entry
797 on success, setting *QUALIFIER to the register qualifier. Return null
798 otherwise.
799
800 Note that this function does not issue any diagnostics. */
801
802static const reg_entry *
803aarch64_reg_parse_32_64 (char **ccp, aarch64_opnd_qualifier_t *qualifier)
804{
805 return aarch64_addr_reg_parse (ccp, REG_TYPE_R_Z_SP, qualifier);
806}
807
f11ad6bc
RS
808/* Parse the qualifier of a vector register or vector element of type
809 REG_TYPE. Fill in *PARSED_TYPE and return TRUE if the parsing
810 succeeds; otherwise return FALSE.
a06ea964
NC
811
812 Accept only one occurrence of:
65a55fbb 813 4b 8b 16b 2h 4h 8h 2s 4s 1d 2d
a06ea964
NC
814 b h s d q */
815static bfd_boolean
f11ad6bc
RS
816parse_vector_type_for_operand (aarch64_reg_type reg_type,
817 struct vector_type_el *parsed_type, char **str)
a06ea964
NC
818{
819 char *ptr = *str;
820 unsigned width;
821 unsigned element_size;
f06935a5 822 enum vector_el_type type;
a06ea964
NC
823
824 /* skip '.' */
d50c751e 825 gas_assert (*ptr == '.');
a06ea964
NC
826 ptr++;
827
f11ad6bc 828 if (reg_type == REG_TYPE_ZN || reg_type == REG_TYPE_PN || !ISDIGIT (*ptr))
a06ea964
NC
829 {
830 width = 0;
831 goto elt_size;
832 }
833 width = strtoul (ptr, &ptr, 10);
834 if (width != 1 && width != 2 && width != 4 && width != 8 && width != 16)
835 {
836 first_error_fmt (_("bad size %d in vector width specifier"), width);
837 return FALSE;
838 }
839
840elt_size:
841 switch (TOLOWER (*ptr))
842 {
843 case 'b':
844 type = NT_b;
845 element_size = 8;
846 break;
847 case 'h':
848 type = NT_h;
849 element_size = 16;
850 break;
851 case 's':
852 type = NT_s;
853 element_size = 32;
854 break;
855 case 'd':
856 type = NT_d;
857 element_size = 64;
858 break;
859 case 'q':
582e12bf 860 if (reg_type == REG_TYPE_ZN || width == 1)
a06ea964
NC
861 {
862 type = NT_q;
863 element_size = 128;
864 break;
865 }
866 /* fall through. */
867 default:
868 if (*ptr != '\0')
869 first_error_fmt (_("unexpected character `%c' in element size"), *ptr);
870 else
871 first_error (_("missing element size"));
872 return FALSE;
873 }
65a55fbb
TC
874 if (width != 0 && width * element_size != 64
875 && width * element_size != 128
876 && !(width == 2 && element_size == 16)
877 && !(width == 4 && element_size == 8))
a06ea964
NC
878 {
879 first_error_fmt (_
880 ("invalid element size %d and vector size combination %c"),
881 width, *ptr);
882 return FALSE;
883 }
884 ptr++;
885
886 parsed_type->type = type;
887 parsed_type->width = width;
888
889 *str = ptr;
890
891 return TRUE;
892}
893
d50c751e
RS
894/* *STR contains an SVE zero/merge predication suffix. Parse it into
895 *PARSED_TYPE and point *STR at the end of the suffix. */
896
897static bfd_boolean
898parse_predication_for_operand (struct vector_type_el *parsed_type, char **str)
899{
900 char *ptr = *str;
901
902 /* Skip '/'. */
903 gas_assert (*ptr == '/');
904 ptr++;
905 switch (TOLOWER (*ptr))
906 {
907 case 'z':
908 parsed_type->type = NT_zero;
909 break;
910 case 'm':
911 parsed_type->type = NT_merge;
912 break;
913 default:
914 if (*ptr != '\0' && *ptr != ',')
915 first_error_fmt (_("unexpected character `%c' in predication type"),
916 *ptr);
917 else
918 first_error (_("missing predication type"));
919 return FALSE;
920 }
921 parsed_type->width = 0;
922 *str = ptr + 1;
923 return TRUE;
924}
925
a06ea964
NC
926/* Parse a register of the type TYPE.
927
928 Return PARSE_FAIL if the string pointed by *CCP is not a valid register
929 name or the parsed register is not of TYPE.
930
931 Otherwise return the register number, and optionally fill in the actual
932 type of the register in *RTYPE when multiple alternatives were given, and
933 return the register shape and element index information in *TYPEINFO.
934
935 IN_REG_LIST should be set with TRUE if the caller is parsing a register
936 list. */
937
938static int
939parse_typed_reg (char **ccp, aarch64_reg_type type, aarch64_reg_type *rtype,
8f9a77af 940 struct vector_type_el *typeinfo, bfd_boolean in_reg_list)
a06ea964
NC
941{
942 char *str = *ccp;
943 const reg_entry *reg = parse_reg (&str);
8f9a77af
RS
944 struct vector_type_el atype;
945 struct vector_type_el parsetype;
a06ea964
NC
946 bfd_boolean is_typed_vecreg = FALSE;
947
948 atype.defined = 0;
949 atype.type = NT_invtype;
950 atype.width = -1;
951 atype.index = 0;
952
953 if (reg == NULL)
954 {
955 if (typeinfo)
956 *typeinfo = atype;
957 set_default_error ();
958 return PARSE_FAIL;
959 }
960
961 if (! aarch64_check_reg_type (reg, type))
962 {
963 DEBUG_TRACE ("reg type check failed");
964 set_default_error ();
965 return PARSE_FAIL;
966 }
967 type = reg->type;
968
f11ad6bc 969 if ((type == REG_TYPE_VN || type == REG_TYPE_ZN || type == REG_TYPE_PN)
d50c751e 970 && (*str == '.' || (type == REG_TYPE_PN && *str == '/')))
a06ea964 971 {
d50c751e
RS
972 if (*str == '.')
973 {
974 if (!parse_vector_type_for_operand (type, &parsetype, &str))
975 return PARSE_FAIL;
976 }
977 else
978 {
979 if (!parse_predication_for_operand (&parsetype, &str))
980 return PARSE_FAIL;
981 }
a235d3ae 982
a06ea964
NC
983 /* Register if of the form Vn.[bhsdq]. */
984 is_typed_vecreg = TRUE;
985
f11ad6bc
RS
986 if (type == REG_TYPE_ZN || type == REG_TYPE_PN)
987 {
988 /* The width is always variable; we don't allow an integer width
989 to be specified. */
990 gas_assert (parsetype.width == 0);
991 atype.defined |= NTA_HASVARWIDTH | NTA_HASTYPE;
992 }
993 else if (parsetype.width == 0)
a06ea964
NC
994 /* Expect index. In the new scheme we cannot have
995 Vn.[bhsdq] represent a scalar. Therefore any
996 Vn.[bhsdq] should have an index following it.
33eaf5de 997 Except in reglists of course. */
a06ea964
NC
998 atype.defined |= NTA_HASINDEX;
999 else
1000 atype.defined |= NTA_HASTYPE;
1001
1002 atype.type = parsetype.type;
1003 atype.width = parsetype.width;
1004 }
1005
1006 if (skip_past_char (&str, '['))
1007 {
1008 expressionS exp;
1009
1010 /* Reject Sn[index] syntax. */
1011 if (!is_typed_vecreg)
1012 {
1013 first_error (_("this type of register can't be indexed"));
1014 return PARSE_FAIL;
1015 }
1016
535b785f 1017 if (in_reg_list)
a06ea964
NC
1018 {
1019 first_error (_("index not allowed inside register list"));
1020 return PARSE_FAIL;
1021 }
1022
1023 atype.defined |= NTA_HASINDEX;
1024
1025 my_get_expression (&exp, &str, GE_NO_PREFIX, 1);
1026
1027 if (exp.X_op != O_constant)
1028 {
1029 first_error (_("constant expression required"));
1030 return PARSE_FAIL;
1031 }
1032
1033 if (! skip_past_char (&str, ']'))
1034 return PARSE_FAIL;
1035
1036 atype.index = exp.X_add_number;
1037 }
1038 else if (!in_reg_list && (atype.defined & NTA_HASINDEX) != 0)
1039 {
1040 /* Indexed vector register expected. */
1041 first_error (_("indexed vector register expected"));
1042 return PARSE_FAIL;
1043 }
1044
1045 /* A vector reg Vn should be typed or indexed. */
1046 if (type == REG_TYPE_VN && atype.defined == 0)
1047 {
1048 first_error (_("invalid use of vector register"));
1049 }
1050
1051 if (typeinfo)
1052 *typeinfo = atype;
1053
1054 if (rtype)
1055 *rtype = type;
1056
1057 *ccp = str;
1058
1059 return reg->number;
1060}
1061
1062/* Parse register.
1063
1064 Return the register number on success; return PARSE_FAIL otherwise.
1065
1066 If RTYPE is not NULL, return in *RTYPE the (possibly restricted) type of
1067 the register (e.g. NEON double or quad reg when either has been requested).
1068
1069 If this is a NEON vector register with additional type information, fill
1070 in the struct pointed to by VECTYPE (if non-NULL).
1071
1072 This parser does not handle register list. */
1073
1074static int
1075aarch64_reg_parse (char **ccp, aarch64_reg_type type,
8f9a77af 1076 aarch64_reg_type *rtype, struct vector_type_el *vectype)
a06ea964 1077{
8f9a77af 1078 struct vector_type_el atype;
a06ea964
NC
1079 char *str = *ccp;
1080 int reg = parse_typed_reg (&str, type, rtype, &atype,
1081 /*in_reg_list= */ FALSE);
1082
1083 if (reg == PARSE_FAIL)
1084 return PARSE_FAIL;
1085
1086 if (vectype)
1087 *vectype = atype;
1088
1089 *ccp = str;
1090
1091 return reg;
1092}
1093
1094static inline bfd_boolean
8f9a77af 1095eq_vector_type_el (struct vector_type_el e1, struct vector_type_el e2)
a06ea964
NC
1096{
1097 return
1098 e1.type == e2.type
1099 && e1.defined == e2.defined
1100 && e1.width == e2.width && e1.index == e2.index;
1101}
1102
10d76650
RS
1103/* This function parses a list of vector registers of type TYPE.
1104 On success, it returns the parsed register list information in the
1105 following encoded format:
a06ea964
NC
1106
1107 bit 18-22 | 13-17 | 7-11 | 2-6 | 0-1
1108 4th regno | 3rd regno | 2nd regno | 1st regno | num_of_reg
1109
1110 The information of the register shape and/or index is returned in
1111 *VECTYPE.
1112
1113 It returns PARSE_FAIL if the register list is invalid.
1114
1115 The list contains one to four registers.
1116 Each register can be one of:
1117 <Vt>.<T>[<index>]
1118 <Vt>.<T>
1119 All <T> should be identical.
1120 All <index> should be identical.
1121 There are restrictions on <Vt> numbers which are checked later
1122 (by reg_list_valid_p). */
1123
1124static int
10d76650
RS
1125parse_vector_reg_list (char **ccp, aarch64_reg_type type,
1126 struct vector_type_el *vectype)
a06ea964
NC
1127{
1128 char *str = *ccp;
1129 int nb_regs;
8f9a77af 1130 struct vector_type_el typeinfo, typeinfo_first;
a06ea964
NC
1131 int val, val_range;
1132 int in_range;
1133 int ret_val;
1134 int i;
1135 bfd_boolean error = FALSE;
1136 bfd_boolean expect_index = FALSE;
1137
1138 if (*str != '{')
1139 {
1140 set_syntax_error (_("expecting {"));
1141 return PARSE_FAIL;
1142 }
1143 str++;
1144
1145 nb_regs = 0;
1146 typeinfo_first.defined = 0;
1147 typeinfo_first.type = NT_invtype;
1148 typeinfo_first.width = -1;
1149 typeinfo_first.index = 0;
1150 ret_val = 0;
1151 val = -1;
1152 val_range = -1;
1153 in_range = 0;
1154 do
1155 {
1156 if (in_range)
1157 {
1158 str++; /* skip over '-' */
1159 val_range = val;
1160 }
10d76650 1161 val = parse_typed_reg (&str, type, NULL, &typeinfo,
a06ea964
NC
1162 /*in_reg_list= */ TRUE);
1163 if (val == PARSE_FAIL)
1164 {
1165 set_first_syntax_error (_("invalid vector register in list"));
1166 error = TRUE;
1167 continue;
1168 }
1169 /* reject [bhsd]n */
f11ad6bc 1170 if (type == REG_TYPE_VN && typeinfo.defined == 0)
a06ea964
NC
1171 {
1172 set_first_syntax_error (_("invalid scalar register in list"));
1173 error = TRUE;
1174 continue;
1175 }
1176
1177 if (typeinfo.defined & NTA_HASINDEX)
1178 expect_index = TRUE;
1179
1180 if (in_range)
1181 {
1182 if (val < val_range)
1183 {
1184 set_first_syntax_error
1185 (_("invalid range in vector register list"));
1186 error = TRUE;
1187 }
1188 val_range++;
1189 }
1190 else
1191 {
1192 val_range = val;
1193 if (nb_regs == 0)
1194 typeinfo_first = typeinfo;
8f9a77af 1195 else if (! eq_vector_type_el (typeinfo_first, typeinfo))
a06ea964
NC
1196 {
1197 set_first_syntax_error
1198 (_("type mismatch in vector register list"));
1199 error = TRUE;
1200 }
1201 }
1202 if (! error)
1203 for (i = val_range; i <= val; i++)
1204 {
1205 ret_val |= i << (5 * nb_regs);
1206 nb_regs++;
1207 }
1208 in_range = 0;
1209 }
1210 while (skip_past_comma (&str) || (in_range = 1, *str == '-'));
1211
1212 skip_whitespace (str);
1213 if (*str != '}')
1214 {
1215 set_first_syntax_error (_("end of vector register list not found"));
1216 error = TRUE;
1217 }
1218 str++;
1219
1220 skip_whitespace (str);
1221
1222 if (expect_index)
1223 {
1224 if (skip_past_char (&str, '['))
1225 {
1226 expressionS exp;
1227
1228 my_get_expression (&exp, &str, GE_NO_PREFIX, 1);
1229 if (exp.X_op != O_constant)
1230 {
1231 set_first_syntax_error (_("constant expression required."));
1232 error = TRUE;
1233 }
1234 if (! skip_past_char (&str, ']'))
1235 error = TRUE;
1236 else
1237 typeinfo_first.index = exp.X_add_number;
1238 }
1239 else
1240 {
1241 set_first_syntax_error (_("expected index"));
1242 error = TRUE;
1243 }
1244 }
1245
1246 if (nb_regs > 4)
1247 {
1248 set_first_syntax_error (_("too many registers in vector register list"));
1249 error = TRUE;
1250 }
1251 else if (nb_regs == 0)
1252 {
1253 set_first_syntax_error (_("empty vector register list"));
1254 error = TRUE;
1255 }
1256
1257 *ccp = str;
1258 if (! error)
1259 *vectype = typeinfo_first;
1260
1261 return error ? PARSE_FAIL : (ret_val << 2) | (nb_regs - 1);
1262}
1263
1264/* Directives: register aliases. */
1265
1266static reg_entry *
1267insert_reg_alias (char *str, int number, aarch64_reg_type type)
1268{
1269 reg_entry *new;
1270 const char *name;
1271
1272 if ((new = hash_find (aarch64_reg_hsh, str)) != 0)
1273 {
1274 if (new->builtin)
1275 as_warn (_("ignoring attempt to redefine built-in register '%s'"),
1276 str);
1277
1278 /* Only warn about a redefinition if it's not defined as the
1279 same register. */
1280 else if (new->number != number || new->type != type)
1281 as_warn (_("ignoring redefinition of register alias '%s'"), str);
1282
1283 return NULL;
1284 }
1285
1286 name = xstrdup (str);
add39d23 1287 new = XNEW (reg_entry);
a06ea964
NC
1288
1289 new->name = name;
1290 new->number = number;
1291 new->type = type;
1292 new->builtin = FALSE;
1293
1294 if (hash_insert (aarch64_reg_hsh, name, (void *) new))
1295 abort ();
1296
1297 return new;
1298}
1299
1300/* Look for the .req directive. This is of the form:
1301
1302 new_register_name .req existing_register_name
1303
1304 If we find one, or if it looks sufficiently like one that we want to
1305 handle any error here, return TRUE. Otherwise return FALSE. */
1306
1307static bfd_boolean
1308create_register_alias (char *newname, char *p)
1309{
1310 const reg_entry *old;
1311 char *oldname, *nbuf;
1312 size_t nlen;
1313
1314 /* The input scrubber ensures that whitespace after the mnemonic is
1315 collapsed to single spaces. */
1316 oldname = p;
1317 if (strncmp (oldname, " .req ", 6) != 0)
1318 return FALSE;
1319
1320 oldname += 6;
1321 if (*oldname == '\0')
1322 return FALSE;
1323
1324 old = hash_find (aarch64_reg_hsh, oldname);
1325 if (!old)
1326 {
1327 as_warn (_("unknown register '%s' -- .req ignored"), oldname);
1328 return TRUE;
1329 }
1330
1331 /* If TC_CASE_SENSITIVE is defined, then newname already points to
1332 the desired alias name, and p points to its end. If not, then
1333 the desired alias name is in the global original_case_string. */
1334#ifdef TC_CASE_SENSITIVE
1335 nlen = p - newname;
1336#else
1337 newname = original_case_string;
1338 nlen = strlen (newname);
1339#endif
1340
29a2809e 1341 nbuf = xmemdup0 (newname, nlen);
a06ea964
NC
1342
1343 /* Create aliases under the new name as stated; an all-lowercase
1344 version of the new name; and an all-uppercase version of the new
1345 name. */
1346 if (insert_reg_alias (nbuf, old->number, old->type) != NULL)
1347 {
1348 for (p = nbuf; *p; p++)
1349 *p = TOUPPER (*p);
1350
1351 if (strncmp (nbuf, newname, nlen))
1352 {
1353 /* If this attempt to create an additional alias fails, do not bother
1354 trying to create the all-lower case alias. We will fail and issue
1355 a second, duplicate error message. This situation arises when the
1356 programmer does something like:
1357 foo .req r0
1358 Foo .req r1
1359 The second .req creates the "Foo" alias but then fails to create
1360 the artificial FOO alias because it has already been created by the
1361 first .req. */
1362 if (insert_reg_alias (nbuf, old->number, old->type) == NULL)
e1fa0163
NC
1363 {
1364 free (nbuf);
1365 return TRUE;
1366 }
a06ea964
NC
1367 }
1368
1369 for (p = nbuf; *p; p++)
1370 *p = TOLOWER (*p);
1371
1372 if (strncmp (nbuf, newname, nlen))
1373 insert_reg_alias (nbuf, old->number, old->type);
1374 }
1375
e1fa0163 1376 free (nbuf);
a06ea964
NC
1377 return TRUE;
1378}
1379
1380/* Should never be called, as .req goes between the alias and the
1381 register name, not at the beginning of the line. */
1382static void
1383s_req (int a ATTRIBUTE_UNUSED)
1384{
1385 as_bad (_("invalid syntax for .req directive"));
1386}
1387
1388/* The .unreq directive deletes an alias which was previously defined
1389 by .req. For example:
1390
1391 my_alias .req r11
1392 .unreq my_alias */
1393
1394static void
1395s_unreq (int a ATTRIBUTE_UNUSED)
1396{
1397 char *name;
1398 char saved_char;
1399
1400 name = input_line_pointer;
1401
1402 while (*input_line_pointer != 0
1403 && *input_line_pointer != ' ' && *input_line_pointer != '\n')
1404 ++input_line_pointer;
1405
1406 saved_char = *input_line_pointer;
1407 *input_line_pointer = 0;
1408
1409 if (!*name)
1410 as_bad (_("invalid syntax for .unreq directive"));
1411 else
1412 {
1413 reg_entry *reg = hash_find (aarch64_reg_hsh, name);
1414
1415 if (!reg)
1416 as_bad (_("unknown register alias '%s'"), name);
1417 else if (reg->builtin)
1418 as_warn (_("ignoring attempt to undefine built-in register '%s'"),
1419 name);
1420 else
1421 {
1422 char *p;
1423 char *nbuf;
1424
1425 hash_delete (aarch64_reg_hsh, name, FALSE);
1426 free ((char *) reg->name);
1427 free (reg);
1428
1429 /* Also locate the all upper case and all lower case versions.
1430 Do not complain if we cannot find one or the other as it
1431 was probably deleted above. */
1432
1433 nbuf = strdup (name);
1434 for (p = nbuf; *p; p++)
1435 *p = TOUPPER (*p);
1436 reg = hash_find (aarch64_reg_hsh, nbuf);
1437 if (reg)
1438 {
1439 hash_delete (aarch64_reg_hsh, nbuf, FALSE);
1440 free ((char *) reg->name);
1441 free (reg);
1442 }
1443
1444 for (p = nbuf; *p; p++)
1445 *p = TOLOWER (*p);
1446 reg = hash_find (aarch64_reg_hsh, nbuf);
1447 if (reg)
1448 {
1449 hash_delete (aarch64_reg_hsh, nbuf, FALSE);
1450 free ((char *) reg->name);
1451 free (reg);
1452 }
1453
1454 free (nbuf);
1455 }
1456 }
1457
1458 *input_line_pointer = saved_char;
1459 demand_empty_rest_of_line ();
1460}
1461
1462/* Directives: Instruction set selection. */
1463
1464#ifdef OBJ_ELF
1465/* This code is to handle mapping symbols as defined in the ARM AArch64 ELF
1466 spec. (See "Mapping symbols", section 4.5.4, ARM AAELF64 version 0.05).
1467 Note that previously, $a and $t has type STT_FUNC (BSF_OBJECT flag),
1468 and $d has type STT_OBJECT (BSF_OBJECT flag). Now all three are untyped. */
1469
1470/* Create a new mapping symbol for the transition to STATE. */
1471
1472static void
1473make_mapping_symbol (enum mstate state, valueT value, fragS * frag)
1474{
1475 symbolS *symbolP;
1476 const char *symname;
1477 int type;
1478
1479 switch (state)
1480 {
1481 case MAP_DATA:
1482 symname = "$d";
1483 type = BSF_NO_FLAGS;
1484 break;
1485 case MAP_INSN:
1486 symname = "$x";
1487 type = BSF_NO_FLAGS;
1488 break;
1489 default:
1490 abort ();
1491 }
1492
1493 symbolP = symbol_new (symname, now_seg, value, frag);
1494 symbol_get_bfdsym (symbolP)->flags |= type | BSF_LOCAL;
1495
1496 /* Save the mapping symbols for future reference. Also check that
1497 we do not place two mapping symbols at the same offset within a
1498 frag. We'll handle overlap between frags in
1499 check_mapping_symbols.
1500
1501 If .fill or other data filling directive generates zero sized data,
1502 the mapping symbol for the following code will have the same value
1503 as the one generated for the data filling directive. In this case,
1504 we replace the old symbol with the new one at the same address. */
1505 if (value == 0)
1506 {
1507 if (frag->tc_frag_data.first_map != NULL)
1508 {
1509 know (S_GET_VALUE (frag->tc_frag_data.first_map) == 0);
1510 symbol_remove (frag->tc_frag_data.first_map, &symbol_rootP,
1511 &symbol_lastP);
1512 }
1513 frag->tc_frag_data.first_map = symbolP;
1514 }
1515 if (frag->tc_frag_data.last_map != NULL)
1516 {
1517 know (S_GET_VALUE (frag->tc_frag_data.last_map) <=
1518 S_GET_VALUE (symbolP));
1519 if (S_GET_VALUE (frag->tc_frag_data.last_map) == S_GET_VALUE (symbolP))
1520 symbol_remove (frag->tc_frag_data.last_map, &symbol_rootP,
1521 &symbol_lastP);
1522 }
1523 frag->tc_frag_data.last_map = symbolP;
1524}
1525
1526/* We must sometimes convert a region marked as code to data during
1527 code alignment, if an odd number of bytes have to be padded. The
1528 code mapping symbol is pushed to an aligned address. */
1529
1530static void
1531insert_data_mapping_symbol (enum mstate state,
1532 valueT value, fragS * frag, offsetT bytes)
1533{
1534 /* If there was already a mapping symbol, remove it. */
1535 if (frag->tc_frag_data.last_map != NULL
1536 && S_GET_VALUE (frag->tc_frag_data.last_map) ==
1537 frag->fr_address + value)
1538 {
1539 symbolS *symp = frag->tc_frag_data.last_map;
1540
1541 if (value == 0)
1542 {
1543 know (frag->tc_frag_data.first_map == symp);
1544 frag->tc_frag_data.first_map = NULL;
1545 }
1546 frag->tc_frag_data.last_map = NULL;
1547 symbol_remove (symp, &symbol_rootP, &symbol_lastP);
1548 }
1549
1550 make_mapping_symbol (MAP_DATA, value, frag);
1551 make_mapping_symbol (state, value + bytes, frag);
1552}
1553
1554static void mapping_state_2 (enum mstate state, int max_chars);
1555
1556/* Set the mapping state to STATE. Only call this when about to
1557 emit some STATE bytes to the file. */
1558
1559void
1560mapping_state (enum mstate state)
1561{
1562 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
1563
a578ef7e
JW
1564 if (state == MAP_INSN)
1565 /* AArch64 instructions require 4-byte alignment. When emitting
1566 instructions into any section, record the appropriate section
1567 alignment. */
1568 record_alignment (now_seg, 2);
1569
448eb63d
RL
1570 if (mapstate == state)
1571 /* The mapping symbol has already been emitted.
1572 There is nothing else to do. */
1573 return;
1574
c1baaddf 1575#define TRANSITION(from, to) (mapstate == (from) && state == (to))
a97902de
RL
1576 if (TRANSITION (MAP_UNDEFINED, MAP_DATA) && !subseg_text_p (now_seg))
1577 /* Emit MAP_DATA within executable section in order. Otherwise, it will be
c1baaddf 1578 evaluated later in the next else. */
a06ea964 1579 return;
c1baaddf
RL
1580 else if (TRANSITION (MAP_UNDEFINED, MAP_INSN))
1581 {
1582 /* Only add the symbol if the offset is > 0:
1583 if we're at the first frag, check it's size > 0;
1584 if we're not at the first frag, then for sure
1585 the offset is > 0. */
1586 struct frag *const frag_first = seg_info (now_seg)->frchainP->frch_root;
1587 const int add_symbol = (frag_now != frag_first)
1588 || (frag_now_fix () > 0);
1589
1590 if (add_symbol)
1591 make_mapping_symbol (MAP_DATA, (valueT) 0, frag_first);
1592 }
1593#undef TRANSITION
a06ea964
NC
1594
1595 mapping_state_2 (state, 0);
a06ea964
NC
1596}
1597
1598/* Same as mapping_state, but MAX_CHARS bytes have already been
1599 allocated. Put the mapping symbol that far back. */
1600
1601static void
1602mapping_state_2 (enum mstate state, int max_chars)
1603{
1604 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
1605
1606 if (!SEG_NORMAL (now_seg))
1607 return;
1608
1609 if (mapstate == state)
1610 /* The mapping symbol has already been emitted.
1611 There is nothing else to do. */
1612 return;
1613
1614 seg_info (now_seg)->tc_segment_info_data.mapstate = state;
1615 make_mapping_symbol (state, (valueT) frag_now_fix () - max_chars, frag_now);
1616}
1617#else
1618#define mapping_state(x) /* nothing */
1619#define mapping_state_2(x, y) /* nothing */
1620#endif
1621
1622/* Directives: sectioning and alignment. */
1623
1624static void
1625s_bss (int ignore ATTRIBUTE_UNUSED)
1626{
1627 /* We don't support putting frags in the BSS segment, we fake it by
1628 marking in_bss, then looking at s_skip for clues. */
1629 subseg_set (bss_section, 0);
1630 demand_empty_rest_of_line ();
1631 mapping_state (MAP_DATA);
1632}
1633
1634static void
1635s_even (int ignore ATTRIBUTE_UNUSED)
1636{
1637 /* Never make frag if expect extra pass. */
1638 if (!need_pass_2)
1639 frag_align (1, 0, 0);
1640
1641 record_alignment (now_seg, 1);
1642
1643 demand_empty_rest_of_line ();
1644}
1645
1646/* Directives: Literal pools. */
1647
1648static literal_pool *
1649find_literal_pool (int size)
1650{
1651 literal_pool *pool;
1652
1653 for (pool = list_of_pools; pool != NULL; pool = pool->next)
1654 {
1655 if (pool->section == now_seg
1656 && pool->sub_section == now_subseg && pool->size == size)
1657 break;
1658 }
1659
1660 return pool;
1661}
1662
1663static literal_pool *
1664find_or_make_literal_pool (int size)
1665{
1666 /* Next literal pool ID number. */
1667 static unsigned int latest_pool_num = 1;
1668 literal_pool *pool;
1669
1670 pool = find_literal_pool (size);
1671
1672 if (pool == NULL)
1673 {
1674 /* Create a new pool. */
add39d23 1675 pool = XNEW (literal_pool);
a06ea964
NC
1676 if (!pool)
1677 return NULL;
1678
1679 /* Currently we always put the literal pool in the current text
1680 section. If we were generating "small" model code where we
1681 knew that all code and initialised data was within 1MB then
1682 we could output literals to mergeable, read-only data
1683 sections. */
1684
1685 pool->next_free_entry = 0;
1686 pool->section = now_seg;
1687 pool->sub_section = now_subseg;
1688 pool->size = size;
1689 pool->next = list_of_pools;
1690 pool->symbol = NULL;
1691
1692 /* Add it to the list. */
1693 list_of_pools = pool;
1694 }
1695
1696 /* New pools, and emptied pools, will have a NULL symbol. */
1697 if (pool->symbol == NULL)
1698 {
1699 pool->symbol = symbol_create (FAKE_LABEL_NAME, undefined_section,
1700 (valueT) 0, &zero_address_frag);
1701 pool->id = latest_pool_num++;
1702 }
1703
1704 /* Done. */
1705 return pool;
1706}
1707
1708/* Add the literal of size SIZE in *EXP to the relevant literal pool.
1709 Return TRUE on success, otherwise return FALSE. */
1710static bfd_boolean
1711add_to_lit_pool (expressionS *exp, int size)
1712{
1713 literal_pool *pool;
1714 unsigned int entry;
1715
1716 pool = find_or_make_literal_pool (size);
1717
1718 /* Check if this literal value is already in the pool. */
1719 for (entry = 0; entry < pool->next_free_entry; entry++)
1720 {
55d9b4c1
NC
1721 expressionS * litexp = & pool->literals[entry].exp;
1722
1723 if ((litexp->X_op == exp->X_op)
a06ea964 1724 && (exp->X_op == O_constant)
55d9b4c1
NC
1725 && (litexp->X_add_number == exp->X_add_number)
1726 && (litexp->X_unsigned == exp->X_unsigned))
a06ea964
NC
1727 break;
1728
55d9b4c1 1729 if ((litexp->X_op == exp->X_op)
a06ea964 1730 && (exp->X_op == O_symbol)
55d9b4c1
NC
1731 && (litexp->X_add_number == exp->X_add_number)
1732 && (litexp->X_add_symbol == exp->X_add_symbol)
1733 && (litexp->X_op_symbol == exp->X_op_symbol))
a06ea964
NC
1734 break;
1735 }
1736
1737 /* Do we need to create a new entry? */
1738 if (entry == pool->next_free_entry)
1739 {
1740 if (entry >= MAX_LITERAL_POOL_SIZE)
1741 {
1742 set_syntax_error (_("literal pool overflow"));
1743 return FALSE;
1744 }
1745
55d9b4c1 1746 pool->literals[entry].exp = *exp;
a06ea964 1747 pool->next_free_entry += 1;
55d9b4c1
NC
1748 if (exp->X_op == O_big)
1749 {
1750 /* PR 16688: Bignums are held in a single global array. We must
1751 copy and preserve that value now, before it is overwritten. */
add39d23
TS
1752 pool->literals[entry].bignum = XNEWVEC (LITTLENUM_TYPE,
1753 exp->X_add_number);
55d9b4c1
NC
1754 memcpy (pool->literals[entry].bignum, generic_bignum,
1755 CHARS_PER_LITTLENUM * exp->X_add_number);
1756 }
1757 else
1758 pool->literals[entry].bignum = NULL;
a06ea964
NC
1759 }
1760
1761 exp->X_op = O_symbol;
1762 exp->X_add_number = ((int) entry) * size;
1763 exp->X_add_symbol = pool->symbol;
1764
1765 return TRUE;
1766}
1767
1768/* Can't use symbol_new here, so have to create a symbol and then at
33eaf5de 1769 a later date assign it a value. That's what these functions do. */
a06ea964
NC
1770
1771static void
1772symbol_locate (symbolS * symbolP,
1773 const char *name,/* It is copied, the caller can modify. */
1774 segT segment, /* Segment identifier (SEG_<something>). */
1775 valueT valu, /* Symbol value. */
1776 fragS * frag) /* Associated fragment. */
1777{
e57e6ddc 1778 size_t name_length;
a06ea964
NC
1779 char *preserved_copy_of_name;
1780
1781 name_length = strlen (name) + 1; /* +1 for \0. */
1782 obstack_grow (&notes, name, name_length);
1783 preserved_copy_of_name = obstack_finish (&notes);
1784
1785#ifdef tc_canonicalize_symbol_name
1786 preserved_copy_of_name =
1787 tc_canonicalize_symbol_name (preserved_copy_of_name);
1788#endif
1789
1790 S_SET_NAME (symbolP, preserved_copy_of_name);
1791
1792 S_SET_SEGMENT (symbolP, segment);
1793 S_SET_VALUE (symbolP, valu);
1794 symbol_clear_list_pointers (symbolP);
1795
1796 symbol_set_frag (symbolP, frag);
1797
1798 /* Link to end of symbol chain. */
1799 {
1800 extern int symbol_table_frozen;
1801
1802 if (symbol_table_frozen)
1803 abort ();
1804 }
1805
1806 symbol_append (symbolP, symbol_lastP, &symbol_rootP, &symbol_lastP);
1807
1808 obj_symbol_new_hook (symbolP);
1809
1810#ifdef tc_symbol_new_hook
1811 tc_symbol_new_hook (symbolP);
1812#endif
1813
1814#ifdef DEBUG_SYMS
1815 verify_symbol_chain (symbol_rootP, symbol_lastP);
1816#endif /* DEBUG_SYMS */
1817}
1818
1819
1820static void
1821s_ltorg (int ignored ATTRIBUTE_UNUSED)
1822{
1823 unsigned int entry;
1824 literal_pool *pool;
1825 char sym_name[20];
1826 int align;
1827
67a32447 1828 for (align = 2; align <= 4; align++)
a06ea964
NC
1829 {
1830 int size = 1 << align;
1831
1832 pool = find_literal_pool (size);
1833 if (pool == NULL || pool->symbol == NULL || pool->next_free_entry == 0)
1834 continue;
1835
a06ea964
NC
1836 /* Align pool as you have word accesses.
1837 Only make a frag if we have to. */
1838 if (!need_pass_2)
1839 frag_align (align, 0, 0);
1840
7ea12e5c
NC
1841 mapping_state (MAP_DATA);
1842
a06ea964
NC
1843 record_alignment (now_seg, align);
1844
1845 sprintf (sym_name, "$$lit_\002%x", pool->id);
1846
1847 symbol_locate (pool->symbol, sym_name, now_seg,
1848 (valueT) frag_now_fix (), frag_now);
1849 symbol_table_insert (pool->symbol);
1850
1851 for (entry = 0; entry < pool->next_free_entry; entry++)
55d9b4c1
NC
1852 {
1853 expressionS * exp = & pool->literals[entry].exp;
1854
1855 if (exp->X_op == O_big)
1856 {
1857 /* PR 16688: Restore the global bignum value. */
1858 gas_assert (pool->literals[entry].bignum != NULL);
1859 memcpy (generic_bignum, pool->literals[entry].bignum,
1860 CHARS_PER_LITTLENUM * exp->X_add_number);
1861 }
1862
1863 /* First output the expression in the instruction to the pool. */
1864 emit_expr (exp, size); /* .word|.xword */
1865
1866 if (exp->X_op == O_big)
1867 {
1868 free (pool->literals[entry].bignum);
1869 pool->literals[entry].bignum = NULL;
1870 }
1871 }
a06ea964
NC
1872
1873 /* Mark the pool as empty. */
1874 pool->next_free_entry = 0;
1875 pool->symbol = NULL;
1876 }
1877}
1878
1879#ifdef OBJ_ELF
1880/* Forward declarations for functions below, in the MD interface
1881 section. */
1882static fixS *fix_new_aarch64 (fragS *, int, short, expressionS *, int, int);
1883static struct reloc_table_entry * find_reloc_table_entry (char **);
1884
1885/* Directives: Data. */
1886/* N.B. the support for relocation suffix in this directive needs to be
1887 implemented properly. */
1888
1889static void
1890s_aarch64_elf_cons (int nbytes)
1891{
1892 expressionS exp;
1893
1894#ifdef md_flush_pending_output
1895 md_flush_pending_output ();
1896#endif
1897
1898 if (is_it_end_of_statement ())
1899 {
1900 demand_empty_rest_of_line ();
1901 return;
1902 }
1903
1904#ifdef md_cons_align
1905 md_cons_align (nbytes);
1906#endif
1907
1908 mapping_state (MAP_DATA);
1909 do
1910 {
1911 struct reloc_table_entry *reloc;
1912
1913 expression (&exp);
1914
1915 if (exp.X_op != O_symbol)
1916 emit_expr (&exp, (unsigned int) nbytes);
1917 else
1918 {
1919 skip_past_char (&input_line_pointer, '#');
1920 if (skip_past_char (&input_line_pointer, ':'))
1921 {
1922 reloc = find_reloc_table_entry (&input_line_pointer);
1923 if (reloc == NULL)
1924 as_bad (_("unrecognized relocation suffix"));
1925 else
1926 as_bad (_("unimplemented relocation suffix"));
1927 ignore_rest_of_line ();
1928 return;
1929 }
1930 else
1931 emit_expr (&exp, (unsigned int) nbytes);
1932 }
1933 }
1934 while (*input_line_pointer++ == ',');
1935
1936 /* Put terminator back into stream. */
1937 input_line_pointer--;
1938 demand_empty_rest_of_line ();
1939}
1940
1941#endif /* OBJ_ELF */
1942
1943/* Output a 32-bit word, but mark as an instruction. */
1944
1945static void
1946s_aarch64_inst (int ignored ATTRIBUTE_UNUSED)
1947{
1948 expressionS exp;
1949
1950#ifdef md_flush_pending_output
1951 md_flush_pending_output ();
1952#endif
1953
1954 if (is_it_end_of_statement ())
1955 {
1956 demand_empty_rest_of_line ();
1957 return;
1958 }
1959
a97902de 1960 /* Sections are assumed to start aligned. In executable section, there is no
c1baaddf
RL
1961 MAP_DATA symbol pending. So we only align the address during
1962 MAP_DATA --> MAP_INSN transition.
eb9d6cc9 1963 For other sections, this is not guaranteed. */
c1baaddf 1964 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
eb9d6cc9 1965 if (!need_pass_2 && subseg_text_p (now_seg) && mapstate == MAP_DATA)
a06ea964 1966 frag_align_code (2, 0);
c1baaddf 1967
a06ea964
NC
1968#ifdef OBJ_ELF
1969 mapping_state (MAP_INSN);
1970#endif
1971
1972 do
1973 {
1974 expression (&exp);
1975 if (exp.X_op != O_constant)
1976 {
1977 as_bad (_("constant expression required"));
1978 ignore_rest_of_line ();
1979 return;
1980 }
1981
1982 if (target_big_endian)
1983 {
1984 unsigned int val = exp.X_add_number;
1985 exp.X_add_number = SWAP_32 (val);
1986 }
1987 emit_expr (&exp, 4);
1988 }
1989 while (*input_line_pointer++ == ',');
1990
1991 /* Put terminator back into stream. */
1992 input_line_pointer--;
1993 demand_empty_rest_of_line ();
1994}
1995
1996#ifdef OBJ_ELF
43a357f9
RL
1997/* Emit BFD_RELOC_AARCH64_TLSDESC_ADD on the next ADD instruction. */
1998
1999static void
2000s_tlsdescadd (int ignored ATTRIBUTE_UNUSED)
2001{
2002 expressionS exp;
2003
2004 expression (&exp);
2005 frag_grow (4);
2006 fix_new_aarch64 (frag_now, frag_more (0) - frag_now->fr_literal, 4, &exp, 0,
2007 BFD_RELOC_AARCH64_TLSDESC_ADD);
2008
2009 demand_empty_rest_of_line ();
2010}
2011
a06ea964
NC
2012/* Emit BFD_RELOC_AARCH64_TLSDESC_CALL on the next BLR instruction. */
2013
2014static void
2015s_tlsdesccall (int ignored ATTRIBUTE_UNUSED)
2016{
2017 expressionS exp;
2018
2019 /* Since we're just labelling the code, there's no need to define a
2020 mapping symbol. */
2021 expression (&exp);
2022 /* Make sure there is enough room in this frag for the following
2023 blr. This trick only works if the blr follows immediately after
2024 the .tlsdesc directive. */
2025 frag_grow (4);
2026 fix_new_aarch64 (frag_now, frag_more (0) - frag_now->fr_literal, 4, &exp, 0,
2027 BFD_RELOC_AARCH64_TLSDESC_CALL);
2028
2029 demand_empty_rest_of_line ();
2030}
43a357f9
RL
2031
2032/* Emit BFD_RELOC_AARCH64_TLSDESC_LDR on the next LDR instruction. */
2033
2034static void
2035s_tlsdescldr (int ignored ATTRIBUTE_UNUSED)
2036{
2037 expressionS exp;
2038
2039 expression (&exp);
2040 frag_grow (4);
2041 fix_new_aarch64 (frag_now, frag_more (0) - frag_now->fr_literal, 4, &exp, 0,
2042 BFD_RELOC_AARCH64_TLSDESC_LDR);
2043
2044 demand_empty_rest_of_line ();
2045}
a06ea964
NC
2046#endif /* OBJ_ELF */
2047
2048static void s_aarch64_arch (int);
2049static void s_aarch64_cpu (int);
ae527cd8 2050static void s_aarch64_arch_extension (int);
a06ea964
NC
2051
2052/* This table describes all the machine specific pseudo-ops the assembler
2053 has to support. The fields are:
2054 pseudo-op name without dot
2055 function to call to execute this pseudo-op
2056 Integer arg to pass to the function. */
2057
2058const pseudo_typeS md_pseudo_table[] = {
2059 /* Never called because '.req' does not start a line. */
2060 {"req", s_req, 0},
2061 {"unreq", s_unreq, 0},
2062 {"bss", s_bss, 0},
2063 {"even", s_even, 0},
2064 {"ltorg", s_ltorg, 0},
2065 {"pool", s_ltorg, 0},
2066 {"cpu", s_aarch64_cpu, 0},
2067 {"arch", s_aarch64_arch, 0},
ae527cd8 2068 {"arch_extension", s_aarch64_arch_extension, 0},
a06ea964
NC
2069 {"inst", s_aarch64_inst, 0},
2070#ifdef OBJ_ELF
43a357f9 2071 {"tlsdescadd", s_tlsdescadd, 0},
a06ea964 2072 {"tlsdesccall", s_tlsdesccall, 0},
43a357f9 2073 {"tlsdescldr", s_tlsdescldr, 0},
a06ea964
NC
2074 {"word", s_aarch64_elf_cons, 4},
2075 {"long", s_aarch64_elf_cons, 4},
2076 {"xword", s_aarch64_elf_cons, 8},
2077 {"dword", s_aarch64_elf_cons, 8},
2078#endif
2079 {0, 0, 0}
2080};
2081\f
2082
2083/* Check whether STR points to a register name followed by a comma or the
2084 end of line; REG_TYPE indicates which register types are checked
2085 against. Return TRUE if STR is such a register name; otherwise return
2086 FALSE. The function does not intend to produce any diagnostics, but since
2087 the register parser aarch64_reg_parse, which is called by this function,
2088 does produce diagnostics, we call clear_error to clear any diagnostics
2089 that may be generated by aarch64_reg_parse.
2090 Also, the function returns FALSE directly if there is any user error
2091 present at the function entry. This prevents the existing diagnostics
2092 state from being spoiled.
2093 The function currently serves parse_constant_immediate and
2094 parse_big_immediate only. */
2095static bfd_boolean
2096reg_name_p (char *str, aarch64_reg_type reg_type)
2097{
2098 int reg;
2099
2100 /* Prevent the diagnostics state from being spoiled. */
2101 if (error_p ())
2102 return FALSE;
2103
2104 reg = aarch64_reg_parse (&str, reg_type, NULL, NULL);
2105
2106 /* Clear the parsing error that may be set by the reg parser. */
2107 clear_error ();
2108
2109 if (reg == PARSE_FAIL)
2110 return FALSE;
2111
2112 skip_whitespace (str);
2113 if (*str == ',' || is_end_of_line[(unsigned int) *str])
2114 return TRUE;
2115
2116 return FALSE;
2117}
2118
2119/* Parser functions used exclusively in instruction operands. */
2120
2121/* Parse an immediate expression which may not be constant.
2122
2123 To prevent the expression parser from pushing a register name
2124 into the symbol table as an undefined symbol, firstly a check is
1799c0d0
RS
2125 done to find out whether STR is a register of type REG_TYPE followed
2126 by a comma or the end of line. Return FALSE if STR is such a string. */
a06ea964
NC
2127
2128static bfd_boolean
1799c0d0
RS
2129parse_immediate_expression (char **str, expressionS *exp,
2130 aarch64_reg_type reg_type)
a06ea964 2131{
1799c0d0 2132 if (reg_name_p (*str, reg_type))
a06ea964
NC
2133 {
2134 set_recoverable_error (_("immediate operand required"));
2135 return FALSE;
2136 }
2137
2138 my_get_expression (exp, str, GE_OPT_PREFIX, 1);
2139
2140 if (exp->X_op == O_absent)
2141 {
2142 set_fatal_syntax_error (_("missing immediate expression"));
2143 return FALSE;
2144 }
2145
2146 return TRUE;
2147}
2148
2149/* Constant immediate-value read function for use in insn parsing.
2150 STR points to the beginning of the immediate (with the optional
1799c0d0
RS
2151 leading #); *VAL receives the value. REG_TYPE says which register
2152 names should be treated as registers rather than as symbolic immediates.
a06ea964
NC
2153
2154 Return TRUE on success; otherwise return FALSE. */
2155
2156static bfd_boolean
1799c0d0 2157parse_constant_immediate (char **str, int64_t *val, aarch64_reg_type reg_type)
a06ea964
NC
2158{
2159 expressionS exp;
2160
1799c0d0 2161 if (! parse_immediate_expression (str, &exp, reg_type))
a06ea964
NC
2162 return FALSE;
2163
2164 if (exp.X_op != O_constant)
2165 {
2166 set_syntax_error (_("constant expression required"));
2167 return FALSE;
2168 }
2169
2170 *val = exp.X_add_number;
2171 return TRUE;
2172}
2173
2174static uint32_t
2175encode_imm_float_bits (uint32_t imm)
2176{
2177 return ((imm >> 19) & 0x7f) /* b[25:19] -> b[6:0] */
2178 | ((imm >> (31 - 7)) & 0x80); /* b[31] -> b[7] */
2179}
2180
62b0d0d5
YZ
2181/* Return TRUE if the single-precision floating-point value encoded in IMM
2182 can be expressed in the AArch64 8-bit signed floating-point format with
2183 3-bit exponent and normalized 4 bits of precision; in other words, the
2184 floating-point value must be expressable as
2185 (+/-) n / 16 * power (2, r)
2186 where n and r are integers such that 16 <= n <=31 and -3 <= r <= 4. */
2187
a06ea964
NC
2188static bfd_boolean
2189aarch64_imm_float_p (uint32_t imm)
2190{
62b0d0d5
YZ
2191 /* If a single-precision floating-point value has the following bit
2192 pattern, it can be expressed in the AArch64 8-bit floating-point
2193 format:
2194
2195 3 32222222 2221111111111
a06ea964 2196 1 09876543 21098765432109876543210
62b0d0d5
YZ
2197 n Eeeeeexx xxxx0000000000000000000
2198
2199 where n, e and each x are either 0 or 1 independently, with
2200 E == ~ e. */
a06ea964 2201
62b0d0d5
YZ
2202 uint32_t pattern;
2203
2204 /* Prepare the pattern for 'Eeeeee'. */
2205 if (((imm >> 30) & 0x1) == 0)
2206 pattern = 0x3e000000;
a06ea964 2207 else
62b0d0d5
YZ
2208 pattern = 0x40000000;
2209
2210 return (imm & 0x7ffff) == 0 /* lower 19 bits are 0. */
2211 && ((imm & 0x7e000000) == pattern); /* bits 25 - 29 == ~ bit 30. */
a06ea964
NC
2212}
2213
04a3379a
RS
2214/* Return TRUE if the IEEE double value encoded in IMM can be expressed
2215 as an IEEE float without any loss of precision. Store the value in
2216 *FPWORD if so. */
62b0d0d5 2217
a06ea964 2218static bfd_boolean
04a3379a 2219can_convert_double_to_float (uint64_t imm, uint32_t *fpword)
62b0d0d5
YZ
2220{
2221 /* If a double-precision floating-point value has the following bit
04a3379a 2222 pattern, it can be expressed in a float:
62b0d0d5 2223
04a3379a
RS
2224 6 66655555555 5544 44444444 33333333 33222222 22221111 111111
2225 3 21098765432 1098 76543210 98765432 10987654 32109876 54321098 76543210
2226 n E~~~eeeeeee ssss ssssssss ssssssss SSS00000 00000000 00000000 00000000
62b0d0d5 2227
04a3379a
RS
2228 -----------------------------> nEeeeeee esssssss ssssssss sssssSSS
2229 if Eeee_eeee != 1111_1111
2230
2231 where n, e, s and S are either 0 or 1 independently and where ~ is the
2232 inverse of E. */
62b0d0d5
YZ
2233
2234 uint32_t pattern;
2235 uint32_t high32 = imm >> 32;
04a3379a 2236 uint32_t low32 = imm;
62b0d0d5 2237
04a3379a
RS
2238 /* Lower 29 bits need to be 0s. */
2239 if ((imm & 0x1fffffff) != 0)
62b0d0d5
YZ
2240 return FALSE;
2241
2242 /* Prepare the pattern for 'Eeeeeeeee'. */
2243 if (((high32 >> 30) & 0x1) == 0)
04a3379a 2244 pattern = 0x38000000;
62b0d0d5
YZ
2245 else
2246 pattern = 0x40000000;
2247
04a3379a
RS
2248 /* Check E~~~. */
2249 if ((high32 & 0x78000000) != pattern)
62b0d0d5 2250 return FALSE;
04a3379a
RS
2251
2252 /* Check Eeee_eeee != 1111_1111. */
2253 if ((high32 & 0x7ff00000) == 0x47f00000)
2254 return FALSE;
2255
2256 *fpword = ((high32 & 0xc0000000) /* 1 n bit and 1 E bit. */
2257 | ((high32 << 3) & 0x3ffffff8) /* 7 e and 20 s bits. */
2258 | (low32 >> 29)); /* 3 S bits. */
2259 return TRUE;
62b0d0d5
YZ
2260}
2261
165d4950
RS
2262/* Return true if we should treat OPERAND as a double-precision
2263 floating-point operand rather than a single-precision one. */
2264static bfd_boolean
2265double_precision_operand_p (const aarch64_opnd_info *operand)
2266{
2267 /* Check for unsuffixed SVE registers, which are allowed
2268 for LDR and STR but not in instructions that require an
2269 immediate. We get better error messages if we arbitrarily
2270 pick one size, parse the immediate normally, and then
2271 report the match failure in the normal way. */
2272 return (operand->qualifier == AARCH64_OPND_QLF_NIL
2273 || aarch64_get_qualifier_esize (operand->qualifier) == 8);
2274}
2275
62b0d0d5
YZ
2276/* Parse a floating-point immediate. Return TRUE on success and return the
2277 value in *IMMED in the format of IEEE754 single-precision encoding.
2278 *CCP points to the start of the string; DP_P is TRUE when the immediate
2279 is expected to be in double-precision (N.B. this only matters when
1799c0d0
RS
2280 hexadecimal representation is involved). REG_TYPE says which register
2281 names should be treated as registers rather than as symbolic immediates.
62b0d0d5 2282
874d7e6e
RS
2283 This routine accepts any IEEE float; it is up to the callers to reject
2284 invalid ones. */
62b0d0d5
YZ
2285
2286static bfd_boolean
1799c0d0
RS
2287parse_aarch64_imm_float (char **ccp, int *immed, bfd_boolean dp_p,
2288 aarch64_reg_type reg_type)
a06ea964
NC
2289{
2290 char *str = *ccp;
2291 char *fpnum;
2292 LITTLENUM_TYPE words[MAX_LITTLENUMS];
62b0d0d5
YZ
2293 int64_t val = 0;
2294 unsigned fpword = 0;
2295 bfd_boolean hex_p = FALSE;
a06ea964
NC
2296
2297 skip_past_char (&str, '#');
2298
a06ea964
NC
2299 fpnum = str;
2300 skip_whitespace (fpnum);
2301
2302 if (strncmp (fpnum, "0x", 2) == 0)
62b0d0d5
YZ
2303 {
2304 /* Support the hexadecimal representation of the IEEE754 encoding.
2305 Double-precision is expected when DP_P is TRUE, otherwise the
2306 representation should be in single-precision. */
1799c0d0 2307 if (! parse_constant_immediate (&str, &val, reg_type))
62b0d0d5
YZ
2308 goto invalid_fp;
2309
2310 if (dp_p)
2311 {
04a3379a 2312 if (!can_convert_double_to_float (val, &fpword))
62b0d0d5
YZ
2313 goto invalid_fp;
2314 }
2315 else if ((uint64_t) val > 0xffffffff)
2316 goto invalid_fp;
2317 else
2318 fpword = val;
2319
2320 hex_p = TRUE;
2321 }
66881839
TC
2322 else if (reg_name_p (str, reg_type))
2323 {
2324 set_recoverable_error (_("immediate operand required"));
2325 return FALSE;
a06ea964
NC
2326 }
2327
62b0d0d5 2328 if (! hex_p)
a06ea964 2329 {
a06ea964
NC
2330 int i;
2331
62b0d0d5
YZ
2332 if ((str = atof_ieee (str, 's', words)) == NULL)
2333 goto invalid_fp;
2334
a06ea964
NC
2335 /* Our FP word must be 32 bits (single-precision FP). */
2336 for (i = 0; i < 32 / LITTLENUM_NUMBER_OF_BITS; i++)
2337 {
2338 fpword <<= LITTLENUM_NUMBER_OF_BITS;
2339 fpword |= words[i];
2340 }
62b0d0d5 2341 }
a06ea964 2342
874d7e6e
RS
2343 *immed = fpword;
2344 *ccp = str;
2345 return TRUE;
a06ea964
NC
2346
2347invalid_fp:
2348 set_fatal_syntax_error (_("invalid floating-point constant"));
2349 return FALSE;
2350}
2351
2352/* Less-generic immediate-value read function with the possibility of loading
2353 a big (64-bit) immediate, as required by AdvSIMD Modified immediate
2354 instructions.
2355
2356 To prevent the expression parser from pushing a register name into the
2357 symbol table as an undefined symbol, a check is firstly done to find
1799c0d0
RS
2358 out whether STR is a register of type REG_TYPE followed by a comma or
2359 the end of line. Return FALSE if STR is such a register. */
a06ea964
NC
2360
2361static bfd_boolean
1799c0d0 2362parse_big_immediate (char **str, int64_t *imm, aarch64_reg_type reg_type)
a06ea964
NC
2363{
2364 char *ptr = *str;
2365
1799c0d0 2366 if (reg_name_p (ptr, reg_type))
a06ea964
NC
2367 {
2368 set_syntax_error (_("immediate operand required"));
2369 return FALSE;
2370 }
2371
2372 my_get_expression (&inst.reloc.exp, &ptr, GE_OPT_PREFIX, 1);
2373
2374 if (inst.reloc.exp.X_op == O_constant)
2375 *imm = inst.reloc.exp.X_add_number;
2376
2377 *str = ptr;
2378
2379 return TRUE;
2380}
2381
2382/* Set operand IDX of the *INSTR that needs a GAS internal fixup.
2383 if NEED_LIBOPCODES is non-zero, the fixup will need
2384 assistance from the libopcodes. */
2385
2386static inline void
2387aarch64_set_gas_internal_fixup (struct reloc *reloc,
2388 const aarch64_opnd_info *operand,
2389 int need_libopcodes_p)
2390{
2391 reloc->type = BFD_RELOC_AARCH64_GAS_INTERNAL_FIXUP;
2392 reloc->opnd = operand->type;
2393 if (need_libopcodes_p)
2394 reloc->need_libopcodes_p = 1;
2395};
2396
2397/* Return TRUE if the instruction needs to be fixed up later internally by
2398 the GAS; otherwise return FALSE. */
2399
2400static inline bfd_boolean
2401aarch64_gas_internal_fixup_p (void)
2402{
2403 return inst.reloc.type == BFD_RELOC_AARCH64_GAS_INTERNAL_FIXUP;
2404}
2405
33eaf5de 2406/* Assign the immediate value to the relevant field in *OPERAND if
a06ea964
NC
2407 RELOC->EXP is a constant expression; otherwise, flag that *OPERAND
2408 needs an internal fixup in a later stage.
2409 ADDR_OFF_P determines whether it is the field ADDR.OFFSET.IMM or
2410 IMM.VALUE that may get assigned with the constant. */
2411static inline void
2412assign_imm_if_const_or_fixup_later (struct reloc *reloc,
2413 aarch64_opnd_info *operand,
2414 int addr_off_p,
2415 int need_libopcodes_p,
2416 int skip_p)
2417{
2418 if (reloc->exp.X_op == O_constant)
2419 {
2420 if (addr_off_p)
2421 operand->addr.offset.imm = reloc->exp.X_add_number;
2422 else
2423 operand->imm.value = reloc->exp.X_add_number;
2424 reloc->type = BFD_RELOC_UNUSED;
2425 }
2426 else
2427 {
2428 aarch64_set_gas_internal_fixup (reloc, operand, need_libopcodes_p);
2429 /* Tell libopcodes to ignore this operand or not. This is helpful
2430 when one of the operands needs to be fixed up later but we need
2431 libopcodes to check the other operands. */
2432 operand->skip = skip_p;
2433 }
2434}
2435
2436/* Relocation modifiers. Each entry in the table contains the textual
2437 name for the relocation which may be placed before a symbol used as
2438 a load/store offset, or add immediate. It must be surrounded by a
2439 leading and trailing colon, for example:
2440
2441 ldr x0, [x1, #:rello:varsym]
2442 add x0, x1, #:rello:varsym */
2443
2444struct reloc_table_entry
2445{
2446 const char *name;
2447 int pc_rel;
6f4a313b 2448 bfd_reloc_code_real_type adr_type;
a06ea964
NC
2449 bfd_reloc_code_real_type adrp_type;
2450 bfd_reloc_code_real_type movw_type;
2451 bfd_reloc_code_real_type add_type;
2452 bfd_reloc_code_real_type ldst_type;
74ad790c 2453 bfd_reloc_code_real_type ld_literal_type;
a06ea964
NC
2454};
2455
2456static struct reloc_table_entry reloc_table[] = {
2457 /* Low 12 bits of absolute address: ADD/i and LDR/STR */
2458 {"lo12", 0,
6f4a313b 2459 0, /* adr_type */
a06ea964
NC
2460 0,
2461 0,
2462 BFD_RELOC_AARCH64_ADD_LO12,
74ad790c
MS
2463 BFD_RELOC_AARCH64_LDST_LO12,
2464 0},
a06ea964
NC
2465
2466 /* Higher 21 bits of pc-relative page offset: ADRP */
2467 {"pg_hi21", 1,
6f4a313b 2468 0, /* adr_type */
a06ea964
NC
2469 BFD_RELOC_AARCH64_ADR_HI21_PCREL,
2470 0,
2471 0,
74ad790c 2472 0,
a06ea964
NC
2473 0},
2474
2475 /* Higher 21 bits of pc-relative page offset: ADRP, no check */
2476 {"pg_hi21_nc", 1,
6f4a313b 2477 0, /* adr_type */
a06ea964
NC
2478 BFD_RELOC_AARCH64_ADR_HI21_NC_PCREL,
2479 0,
2480 0,
74ad790c 2481 0,
a06ea964
NC
2482 0},
2483
2484 /* Most significant bits 0-15 of unsigned address/value: MOVZ */
2485 {"abs_g0", 0,
6f4a313b 2486 0, /* adr_type */
a06ea964
NC
2487 0,
2488 BFD_RELOC_AARCH64_MOVW_G0,
2489 0,
74ad790c 2490 0,
a06ea964
NC
2491 0},
2492
2493 /* Most significant bits 0-15 of signed address/value: MOVN/Z */
2494 {"abs_g0_s", 0,
6f4a313b 2495 0, /* adr_type */
a06ea964
NC
2496 0,
2497 BFD_RELOC_AARCH64_MOVW_G0_S,
2498 0,
74ad790c 2499 0,
a06ea964
NC
2500 0},
2501
2502 /* Less significant bits 0-15 of address/value: MOVK, no check */
2503 {"abs_g0_nc", 0,
6f4a313b 2504 0, /* adr_type */
a06ea964
NC
2505 0,
2506 BFD_RELOC_AARCH64_MOVW_G0_NC,
2507 0,
74ad790c 2508 0,
a06ea964
NC
2509 0},
2510
2511 /* Most significant bits 16-31 of unsigned address/value: MOVZ */
2512 {"abs_g1", 0,
6f4a313b 2513 0, /* adr_type */
a06ea964
NC
2514 0,
2515 BFD_RELOC_AARCH64_MOVW_G1,
2516 0,
74ad790c 2517 0,
a06ea964
NC
2518 0},
2519
2520 /* Most significant bits 16-31 of signed address/value: MOVN/Z */
2521 {"abs_g1_s", 0,
6f4a313b 2522 0, /* adr_type */
a06ea964
NC
2523 0,
2524 BFD_RELOC_AARCH64_MOVW_G1_S,
2525 0,
74ad790c 2526 0,
a06ea964
NC
2527 0},
2528
2529 /* Less significant bits 16-31 of address/value: MOVK, no check */
2530 {"abs_g1_nc", 0,
6f4a313b 2531 0, /* adr_type */
a06ea964
NC
2532 0,
2533 BFD_RELOC_AARCH64_MOVW_G1_NC,
2534 0,
74ad790c 2535 0,
a06ea964
NC
2536 0},
2537
2538 /* Most significant bits 32-47 of unsigned address/value: MOVZ */
2539 {"abs_g2", 0,
6f4a313b 2540 0, /* adr_type */
a06ea964
NC
2541 0,
2542 BFD_RELOC_AARCH64_MOVW_G2,
2543 0,
74ad790c 2544 0,
a06ea964
NC
2545 0},
2546
2547 /* Most significant bits 32-47 of signed address/value: MOVN/Z */
2548 {"abs_g2_s", 0,
6f4a313b 2549 0, /* adr_type */
a06ea964
NC
2550 0,
2551 BFD_RELOC_AARCH64_MOVW_G2_S,
2552 0,
74ad790c 2553 0,
a06ea964
NC
2554 0},
2555
2556 /* Less significant bits 32-47 of address/value: MOVK, no check */
2557 {"abs_g2_nc", 0,
6f4a313b 2558 0, /* adr_type */
a06ea964
NC
2559 0,
2560 BFD_RELOC_AARCH64_MOVW_G2_NC,
2561 0,
74ad790c 2562 0,
a06ea964
NC
2563 0},
2564
2565 /* Most significant bits 48-63 of signed/unsigned address/value: MOVZ */
2566 {"abs_g3", 0,
6f4a313b 2567 0, /* adr_type */
a06ea964
NC
2568 0,
2569 BFD_RELOC_AARCH64_MOVW_G3,
2570 0,
74ad790c 2571 0,
a06ea964 2572 0},
4aa2c5e2 2573
32247401
RL
2574 /* Most significant bits 0-15 of signed/unsigned address/value: MOVZ */
2575 {"prel_g0", 1,
2576 0, /* adr_type */
2577 0,
2578 BFD_RELOC_AARCH64_MOVW_PREL_G0,
2579 0,
2580 0,
2581 0},
2582
2583 /* Most significant bits 0-15 of signed/unsigned address/value: MOVK */
2584 {"prel_g0_nc", 1,
2585 0, /* adr_type */
2586 0,
2587 BFD_RELOC_AARCH64_MOVW_PREL_G0_NC,
2588 0,
2589 0,
2590 0},
2591
2592 /* Most significant bits 16-31 of signed/unsigned address/value: MOVZ */
2593 {"prel_g1", 1,
2594 0, /* adr_type */
2595 0,
2596 BFD_RELOC_AARCH64_MOVW_PREL_G1,
2597 0,
2598 0,
2599 0},
2600
2601 /* Most significant bits 16-31 of signed/unsigned address/value: MOVK */
2602 {"prel_g1_nc", 1,
2603 0, /* adr_type */
2604 0,
2605 BFD_RELOC_AARCH64_MOVW_PREL_G1_NC,
2606 0,
2607 0,
2608 0},
2609
2610 /* Most significant bits 32-47 of signed/unsigned address/value: MOVZ */
2611 {"prel_g2", 1,
2612 0, /* adr_type */
2613 0,
2614 BFD_RELOC_AARCH64_MOVW_PREL_G2,
2615 0,
2616 0,
2617 0},
2618
2619 /* Most significant bits 32-47 of signed/unsigned address/value: MOVK */
2620 {"prel_g2_nc", 1,
2621 0, /* adr_type */
2622 0,
2623 BFD_RELOC_AARCH64_MOVW_PREL_G2_NC,
2624 0,
2625 0,
2626 0},
2627
2628 /* Most significant bits 48-63 of signed/unsigned address/value: MOVZ */
2629 {"prel_g3", 1,
2630 0, /* adr_type */
2631 0,
2632 BFD_RELOC_AARCH64_MOVW_PREL_G3,
2633 0,
2634 0,
2635 0},
2636
a06ea964
NC
2637 /* Get to the page containing GOT entry for a symbol. */
2638 {"got", 1,
6f4a313b 2639 0, /* adr_type */
a06ea964
NC
2640 BFD_RELOC_AARCH64_ADR_GOT_PAGE,
2641 0,
2642 0,
74ad790c 2643 0,
4aa2c5e2
MS
2644 BFD_RELOC_AARCH64_GOT_LD_PREL19},
2645
a06ea964
NC
2646 /* 12 bit offset into the page containing GOT entry for that symbol. */
2647 {"got_lo12", 0,
6f4a313b 2648 0, /* adr_type */
a06ea964
NC
2649 0,
2650 0,
2651 0,
74ad790c
MS
2652 BFD_RELOC_AARCH64_LD_GOT_LO12_NC,
2653 0},
a06ea964 2654
ca632371
RL
2655 /* 0-15 bits of address/value: MOVk, no check. */
2656 {"gotoff_g0_nc", 0,
2657 0, /* adr_type */
2658 0,
2659 BFD_RELOC_AARCH64_MOVW_GOTOFF_G0_NC,
2660 0,
2661 0,
2662 0},
2663
654248e7
RL
2664 /* Most significant bits 16-31 of address/value: MOVZ. */
2665 {"gotoff_g1", 0,
2666 0, /* adr_type */
2667 0,
2668 BFD_RELOC_AARCH64_MOVW_GOTOFF_G1,
2669 0,
2670 0,
2671 0},
2672
87f5fbcc
RL
2673 /* 15 bit offset into the page containing GOT entry for that symbol. */
2674 {"gotoff_lo15", 0,
2675 0, /* adr_type */
2676 0,
2677 0,
2678 0,
2679 BFD_RELOC_AARCH64_LD64_GOTOFF_LO15,
2680 0},
2681
3b957e5b
RL
2682 /* Get to the page containing GOT TLS entry for a symbol */
2683 {"gottprel_g0_nc", 0,
2684 0, /* adr_type */
2685 0,
2686 BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC,
2687 0,
2688 0,
2689 0},
2690
2691 /* Get to the page containing GOT TLS entry for a symbol */
2692 {"gottprel_g1", 0,
2693 0, /* adr_type */
2694 0,
2695 BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G1,
2696 0,
2697 0,
2698 0},
2699
a06ea964
NC
2700 /* Get to the page containing GOT TLS entry for a symbol */
2701 {"tlsgd", 0,
3c12b054 2702 BFD_RELOC_AARCH64_TLSGD_ADR_PREL21, /* adr_type */
a06ea964
NC
2703 BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21,
2704 0,
2705 0,
74ad790c 2706 0,
a06ea964
NC
2707 0},
2708
2709 /* 12 bit offset into the page containing GOT TLS entry for a symbol */
2710 {"tlsgd_lo12", 0,
6f4a313b 2711 0, /* adr_type */
a06ea964
NC
2712 0,
2713 0,
2714 BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC,
74ad790c 2715 0,
a06ea964
NC
2716 0},
2717
3e8286c0
RL
2718 /* Lower 16 bits address/value: MOVk. */
2719 {"tlsgd_g0_nc", 0,
2720 0, /* adr_type */
2721 0,
2722 BFD_RELOC_AARCH64_TLSGD_MOVW_G0_NC,
2723 0,
2724 0,
2725 0},
2726
1aa66fb1
RL
2727 /* Most significant bits 16-31 of address/value: MOVZ. */
2728 {"tlsgd_g1", 0,
2729 0, /* adr_type */
2730 0,
2731 BFD_RELOC_AARCH64_TLSGD_MOVW_G1,
2732 0,
2733 0,
2734 0},
2735
a06ea964
NC
2736 /* Get to the page containing GOT TLS entry for a symbol */
2737 {"tlsdesc", 0,
389b8029 2738 BFD_RELOC_AARCH64_TLSDESC_ADR_PREL21, /* adr_type */
418009c2 2739 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21,
a06ea964
NC
2740 0,
2741 0,
74ad790c 2742 0,
1ada945d 2743 BFD_RELOC_AARCH64_TLSDESC_LD_PREL19},
a06ea964
NC
2744
2745 /* 12 bit offset into the page containing GOT TLS entry for a symbol */
2746 {"tlsdesc_lo12", 0,
6f4a313b 2747 0, /* adr_type */
a06ea964
NC
2748 0,
2749 0,
f955cccf 2750 BFD_RELOC_AARCH64_TLSDESC_ADD_LO12,
74ad790c
MS
2751 BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC,
2752 0},
a06ea964 2753
6c37fedc
JW
2754 /* Get to the page containing GOT TLS entry for a symbol.
2755 The same as GD, we allocate two consecutive GOT slots
2756 for module index and module offset, the only difference
33eaf5de 2757 with GD is the module offset should be initialized to
6c37fedc
JW
2758 zero without any outstanding runtime relocation. */
2759 {"tlsldm", 0,
2760 BFD_RELOC_AARCH64_TLSLD_ADR_PREL21, /* adr_type */
1107e076 2761 BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21,
6c37fedc
JW
2762 0,
2763 0,
2764 0,
2765 0},
2766
a12fad50
JW
2767 /* 12 bit offset into the page containing GOT TLS entry for a symbol */
2768 {"tlsldm_lo12_nc", 0,
2769 0, /* adr_type */
2770 0,
2771 0,
2772 BFD_RELOC_AARCH64_TLSLD_ADD_LO12_NC,
2773 0,
2774 0},
2775
70151fb5
JW
2776 /* 12 bit offset into the module TLS base address. */
2777 {"dtprel_lo12", 0,
2778 0, /* adr_type */
2779 0,
2780 0,
2781 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12,
4c562523 2782 BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12,
70151fb5
JW
2783 0},
2784
13289c10
JW
2785 /* Same as dtprel_lo12, no overflow check. */
2786 {"dtprel_lo12_nc", 0,
2787 0, /* adr_type */
2788 0,
2789 0,
2790 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12_NC,
4c562523 2791 BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12_NC,
13289c10
JW
2792 0},
2793
49df5539
JW
2794 /* bits[23:12] of offset to the module TLS base address. */
2795 {"dtprel_hi12", 0,
2796 0, /* adr_type */
2797 0,
2798 0,
2799 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_HI12,
2800 0,
2801 0},
2802
2803 /* bits[15:0] of offset to the module TLS base address. */
2804 {"dtprel_g0", 0,
2805 0, /* adr_type */
2806 0,
2807 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0,
2808 0,
2809 0,
2810 0},
2811
2812 /* No overflow check version of BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0. */
2813 {"dtprel_g0_nc", 0,
2814 0, /* adr_type */
2815 0,
2816 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC,
2817 0,
2818 0,
2819 0},
2820
2821 /* bits[31:16] of offset to the module TLS base address. */
2822 {"dtprel_g1", 0,
2823 0, /* adr_type */
2824 0,
2825 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1,
2826 0,
2827 0,
2828 0},
2829
2830 /* No overflow check version of BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1. */
2831 {"dtprel_g1_nc", 0,
2832 0, /* adr_type */
2833 0,
2834 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC,
2835 0,
2836 0,
2837 0},
2838
2839 /* bits[47:32] of offset to the module TLS base address. */
2840 {"dtprel_g2", 0,
2841 0, /* adr_type */
2842 0,
2843 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2,
2844 0,
2845 0,
2846 0},
2847
43a357f9
RL
2848 /* Lower 16 bit offset into GOT entry for a symbol */
2849 {"tlsdesc_off_g0_nc", 0,
2850 0, /* adr_type */
2851 0,
2852 BFD_RELOC_AARCH64_TLSDESC_OFF_G0_NC,
2853 0,
2854 0,
2855 0},
2856
2857 /* Higher 16 bit offset into GOT entry for a symbol */
2858 {"tlsdesc_off_g1", 0,
2859 0, /* adr_type */
2860 0,
2861 BFD_RELOC_AARCH64_TLSDESC_OFF_G1,
2862 0,
2863 0,
2864 0},
2865
a06ea964
NC
2866 /* Get to the page containing GOT TLS entry for a symbol */
2867 {"gottprel", 0,
6f4a313b 2868 0, /* adr_type */
a06ea964
NC
2869 BFD_RELOC_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21,
2870 0,
2871 0,
74ad790c 2872 0,
043bf05a 2873 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_PREL19},
a06ea964
NC
2874
2875 /* 12 bit offset into the page containing GOT TLS entry for a symbol */
2876 {"gottprel_lo12", 0,
6f4a313b 2877 0, /* adr_type */
a06ea964
NC
2878 0,
2879 0,
2880 0,
74ad790c
MS
2881 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC,
2882 0},
a06ea964
NC
2883
2884 /* Get tp offset for a symbol. */
2885 {"tprel", 0,
6f4a313b 2886 0, /* adr_type */
a06ea964
NC
2887 0,
2888 0,
2889 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12,
74ad790c 2890 0,
a06ea964
NC
2891 0},
2892
2893 /* Get tp offset for a symbol. */
2894 {"tprel_lo12", 0,
6f4a313b 2895 0, /* adr_type */
a06ea964
NC
2896 0,
2897 0,
2898 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12,
84f1b9fb 2899 BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12,
a06ea964
NC
2900 0},
2901
2902 /* Get tp offset for a symbol. */
2903 {"tprel_hi12", 0,
6f4a313b 2904 0, /* adr_type */
a06ea964
NC
2905 0,
2906 0,
2907 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12,
74ad790c 2908 0,
a06ea964
NC
2909 0},
2910
2911 /* Get tp offset for a symbol. */
2912 {"tprel_lo12_nc", 0,
6f4a313b 2913 0, /* adr_type */
a06ea964
NC
2914 0,
2915 0,
2916 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12_NC,
84f1b9fb 2917 BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12_NC,
a06ea964
NC
2918 0},
2919
2920 /* Most significant bits 32-47 of address/value: MOVZ. */
2921 {"tprel_g2", 0,
6f4a313b 2922 0, /* adr_type */
a06ea964
NC
2923 0,
2924 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2,
2925 0,
74ad790c 2926 0,
a06ea964
NC
2927 0},
2928
2929 /* Most significant bits 16-31 of address/value: MOVZ. */
2930 {"tprel_g1", 0,
6f4a313b 2931 0, /* adr_type */
a06ea964
NC
2932 0,
2933 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1,
2934 0,
74ad790c 2935 0,
a06ea964
NC
2936 0},
2937
2938 /* Most significant bits 16-31 of address/value: MOVZ, no check. */
2939 {"tprel_g1_nc", 0,
6f4a313b 2940 0, /* adr_type */
a06ea964
NC
2941 0,
2942 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC,
2943 0,
74ad790c 2944 0,
a06ea964
NC
2945 0},
2946
2947 /* Most significant bits 0-15 of address/value: MOVZ. */
2948 {"tprel_g0", 0,
6f4a313b 2949 0, /* adr_type */
a06ea964
NC
2950 0,
2951 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0,
2952 0,
74ad790c 2953 0,
a06ea964
NC
2954 0},
2955
2956 /* Most significant bits 0-15 of address/value: MOVZ, no check. */
2957 {"tprel_g0_nc", 0,
6f4a313b 2958 0, /* adr_type */
a06ea964
NC
2959 0,
2960 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC,
2961 0,
74ad790c 2962 0,
a06ea964 2963 0},
a921b5bd
JW
2964
2965 /* 15bit offset from got entry to base address of GOT table. */
2966 {"gotpage_lo15", 0,
2967 0,
2968 0,
2969 0,
2970 0,
2971 BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15,
2972 0},
3d715ce4
JW
2973
2974 /* 14bit offset from got entry to base address of GOT table. */
2975 {"gotpage_lo14", 0,
2976 0,
2977 0,
2978 0,
2979 0,
2980 BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14,
2981 0},
a06ea964
NC
2982};
2983
2984/* Given the address of a pointer pointing to the textual name of a
2985 relocation as may appear in assembler source, attempt to find its
2986 details in reloc_table. The pointer will be updated to the character
2987 after the trailing colon. On failure, NULL will be returned;
2988 otherwise return the reloc_table_entry. */
2989
2990static struct reloc_table_entry *
2991find_reloc_table_entry (char **str)
2992{
2993 unsigned int i;
2994 for (i = 0; i < ARRAY_SIZE (reloc_table); i++)
2995 {
2996 int length = strlen (reloc_table[i].name);
2997
2998 if (strncasecmp (reloc_table[i].name, *str, length) == 0
2999 && (*str)[length] == ':')
3000 {
3001 *str += (length + 1);
3002 return &reloc_table[i];
3003 }
3004 }
3005
3006 return NULL;
3007}
3008
3009/* Mode argument to parse_shift and parser_shifter_operand. */
3010enum parse_shift_mode
3011{
98907a70 3012 SHIFTED_NONE, /* no shifter allowed */
a06ea964
NC
3013 SHIFTED_ARITH_IMM, /* "rn{,lsl|lsr|asl|asr|uxt|sxt #n}" or
3014 "#imm{,lsl #n}" */
3015 SHIFTED_LOGIC_IMM, /* "rn{,lsl|lsr|asl|asr|ror #n}" or
3016 "#imm" */
3017 SHIFTED_LSL, /* bare "lsl #n" */
2442d846 3018 SHIFTED_MUL, /* bare "mul #n" */
a06ea964 3019 SHIFTED_LSL_MSL, /* "lsl|msl #n" */
98907a70 3020 SHIFTED_MUL_VL, /* "mul vl" */
a06ea964
NC
3021 SHIFTED_REG_OFFSET /* [su]xtw|sxtx {#n} or lsl #n */
3022};
3023
3024/* Parse a <shift> operator on an AArch64 data processing instruction.
3025 Return TRUE on success; otherwise return FALSE. */
3026static bfd_boolean
3027parse_shift (char **str, aarch64_opnd_info *operand, enum parse_shift_mode mode)
3028{
3029 const struct aarch64_name_value_pair *shift_op;
3030 enum aarch64_modifier_kind kind;
3031 expressionS exp;
3032 int exp_has_prefix;
3033 char *s = *str;
3034 char *p = s;
3035
3036 for (p = *str; ISALPHA (*p); p++)
3037 ;
3038
3039 if (p == *str)
3040 {
3041 set_syntax_error (_("shift expression expected"));
3042 return FALSE;
3043 }
3044
3045 shift_op = hash_find_n (aarch64_shift_hsh, *str, p - *str);
3046
3047 if (shift_op == NULL)
3048 {
3049 set_syntax_error (_("shift operator expected"));
3050 return FALSE;
3051 }
3052
3053 kind = aarch64_get_operand_modifier (shift_op);
3054
3055 if (kind == AARCH64_MOD_MSL && mode != SHIFTED_LSL_MSL)
3056 {
3057 set_syntax_error (_("invalid use of 'MSL'"));
3058 return FALSE;
3059 }
3060
2442d846 3061 if (kind == AARCH64_MOD_MUL
98907a70
RS
3062 && mode != SHIFTED_MUL
3063 && mode != SHIFTED_MUL_VL)
2442d846
RS
3064 {
3065 set_syntax_error (_("invalid use of 'MUL'"));
3066 return FALSE;
3067 }
3068
a06ea964
NC
3069 switch (mode)
3070 {
3071 case SHIFTED_LOGIC_IMM:
535b785f 3072 if (aarch64_extend_operator_p (kind))
a06ea964
NC
3073 {
3074 set_syntax_error (_("extending shift is not permitted"));
3075 return FALSE;
3076 }
3077 break;
3078
3079 case SHIFTED_ARITH_IMM:
3080 if (kind == AARCH64_MOD_ROR)
3081 {
3082 set_syntax_error (_("'ROR' shift is not permitted"));
3083 return FALSE;
3084 }
3085 break;
3086
3087 case SHIFTED_LSL:
3088 if (kind != AARCH64_MOD_LSL)
3089 {
3090 set_syntax_error (_("only 'LSL' shift is permitted"));
3091 return FALSE;
3092 }
3093 break;
3094
2442d846
RS
3095 case SHIFTED_MUL:
3096 if (kind != AARCH64_MOD_MUL)
3097 {
3098 set_syntax_error (_("only 'MUL' is permitted"));
3099 return FALSE;
3100 }
3101 break;
3102
98907a70
RS
3103 case SHIFTED_MUL_VL:
3104 /* "MUL VL" consists of two separate tokens. Require the first
3105 token to be "MUL" and look for a following "VL". */
3106 if (kind == AARCH64_MOD_MUL)
3107 {
3108 skip_whitespace (p);
3109 if (strncasecmp (p, "vl", 2) == 0 && !ISALPHA (p[2]))
3110 {
3111 p += 2;
3112 kind = AARCH64_MOD_MUL_VL;
3113 break;
3114 }
3115 }
3116 set_syntax_error (_("only 'MUL VL' is permitted"));
3117 return FALSE;
3118
a06ea964
NC
3119 case SHIFTED_REG_OFFSET:
3120 if (kind != AARCH64_MOD_UXTW && kind != AARCH64_MOD_LSL
3121 && kind != AARCH64_MOD_SXTW && kind != AARCH64_MOD_SXTX)
3122 {
3123 set_fatal_syntax_error
3124 (_("invalid shift for the register offset addressing mode"));
3125 return FALSE;
3126 }
3127 break;
3128
3129 case SHIFTED_LSL_MSL:
3130 if (kind != AARCH64_MOD_LSL && kind != AARCH64_MOD_MSL)
3131 {
3132 set_syntax_error (_("invalid shift operator"));
3133 return FALSE;
3134 }
3135 break;
3136
3137 default:
3138 abort ();
3139 }
3140
3141 /* Whitespace can appear here if the next thing is a bare digit. */
3142 skip_whitespace (p);
3143
3144 /* Parse shift amount. */
3145 exp_has_prefix = 0;
98907a70 3146 if ((mode == SHIFTED_REG_OFFSET && *p == ']') || kind == AARCH64_MOD_MUL_VL)
a06ea964
NC
3147 exp.X_op = O_absent;
3148 else
3149 {
3150 if (is_immediate_prefix (*p))
3151 {
3152 p++;
3153 exp_has_prefix = 1;
3154 }
3155 my_get_expression (&exp, &p, GE_NO_PREFIX, 0);
3156 }
98907a70
RS
3157 if (kind == AARCH64_MOD_MUL_VL)
3158 /* For consistency, give MUL VL the same shift amount as an implicit
3159 MUL #1. */
3160 operand->shifter.amount = 1;
3161 else if (exp.X_op == O_absent)
a06ea964 3162 {
535b785f 3163 if (!aarch64_extend_operator_p (kind) || exp_has_prefix)
a06ea964
NC
3164 {
3165 set_syntax_error (_("missing shift amount"));
3166 return FALSE;
3167 }
3168 operand->shifter.amount = 0;
3169 }
3170 else if (exp.X_op != O_constant)
3171 {
3172 set_syntax_error (_("constant shift amount required"));
3173 return FALSE;
3174 }
2442d846
RS
3175 /* For parsing purposes, MUL #n has no inherent range. The range
3176 depends on the operand and will be checked by operand-specific
3177 routines. */
3178 else if (kind != AARCH64_MOD_MUL
3179 && (exp.X_add_number < 0 || exp.X_add_number > 63))
a06ea964
NC
3180 {
3181 set_fatal_syntax_error (_("shift amount out of range 0 to 63"));
3182 return FALSE;
3183 }
3184 else
3185 {
3186 operand->shifter.amount = exp.X_add_number;
3187 operand->shifter.amount_present = 1;
3188 }
3189
3190 operand->shifter.operator_present = 1;
3191 operand->shifter.kind = kind;
3192
3193 *str = p;
3194 return TRUE;
3195}
3196
3197/* Parse a <shifter_operand> for a data processing instruction:
3198
3199 #<immediate>
3200 #<immediate>, LSL #imm
3201
3202 Validation of immediate operands is deferred to md_apply_fix.
3203
3204 Return TRUE on success; otherwise return FALSE. */
3205
3206static bfd_boolean
3207parse_shifter_operand_imm (char **str, aarch64_opnd_info *operand,
3208 enum parse_shift_mode mode)
3209{
3210 char *p;
3211
3212 if (mode != SHIFTED_ARITH_IMM && mode != SHIFTED_LOGIC_IMM)
3213 return FALSE;
3214
3215 p = *str;
3216
3217 /* Accept an immediate expression. */
3218 if (! my_get_expression (&inst.reloc.exp, &p, GE_OPT_PREFIX, 1))
3219 return FALSE;
3220
3221 /* Accept optional LSL for arithmetic immediate values. */
3222 if (mode == SHIFTED_ARITH_IMM && skip_past_comma (&p))
3223 if (! parse_shift (&p, operand, SHIFTED_LSL))
3224 return FALSE;
3225
3226 /* Not accept any shifter for logical immediate values. */
3227 if (mode == SHIFTED_LOGIC_IMM && skip_past_comma (&p)
3228 && parse_shift (&p, operand, mode))
3229 {
3230 set_syntax_error (_("unexpected shift operator"));
3231 return FALSE;
3232 }
3233
3234 *str = p;
3235 return TRUE;
3236}
3237
3238/* Parse a <shifter_operand> for a data processing instruction:
3239
3240 <Rm>
3241 <Rm>, <shift>
3242 #<immediate>
3243 #<immediate>, LSL #imm
3244
3245 where <shift> is handled by parse_shift above, and the last two
3246 cases are handled by the function above.
3247
3248 Validation of immediate operands is deferred to md_apply_fix.
3249
3250 Return TRUE on success; otherwise return FALSE. */
3251
3252static bfd_boolean
3253parse_shifter_operand (char **str, aarch64_opnd_info *operand,
3254 enum parse_shift_mode mode)
3255{
e1b988bb
RS
3256 const reg_entry *reg;
3257 aarch64_opnd_qualifier_t qualifier;
a06ea964
NC
3258 enum aarch64_operand_class opd_class
3259 = aarch64_get_operand_class (operand->type);
3260
e1b988bb
RS
3261 reg = aarch64_reg_parse_32_64 (str, &qualifier);
3262 if (reg)
a06ea964
NC
3263 {
3264 if (opd_class == AARCH64_OPND_CLASS_IMMEDIATE)
3265 {
3266 set_syntax_error (_("unexpected register in the immediate operand"));
3267 return FALSE;
3268 }
3269
e1b988bb 3270 if (!aarch64_check_reg_type (reg, REG_TYPE_R_Z))
a06ea964 3271 {
e1b988bb 3272 set_syntax_error (_(get_reg_expected_msg (REG_TYPE_R_Z)));
a06ea964
NC
3273 return FALSE;
3274 }
3275
e1b988bb
RS
3276 operand->reg.regno = reg->number;
3277 operand->qualifier = qualifier;
a06ea964
NC
3278
3279 /* Accept optional shift operation on register. */
3280 if (! skip_past_comma (str))
3281 return TRUE;
3282
3283 if (! parse_shift (str, operand, mode))
3284 return FALSE;
3285
3286 return TRUE;
3287 }
3288 else if (opd_class == AARCH64_OPND_CLASS_MODIFIED_REG)
3289 {
3290 set_syntax_error
3291 (_("integer register expected in the extended/shifted operand "
3292 "register"));
3293 return FALSE;
3294 }
3295
3296 /* We have a shifted immediate variable. */
3297 return parse_shifter_operand_imm (str, operand, mode);
3298}
3299
3300/* Return TRUE on success; return FALSE otherwise. */
3301
3302static bfd_boolean
3303parse_shifter_operand_reloc (char **str, aarch64_opnd_info *operand,
3304 enum parse_shift_mode mode)
3305{
3306 char *p = *str;
3307
3308 /* Determine if we have the sequence of characters #: or just :
3309 coming next. If we do, then we check for a :rello: relocation
3310 modifier. If we don't, punt the whole lot to
3311 parse_shifter_operand. */
3312
3313 if ((p[0] == '#' && p[1] == ':') || p[0] == ':')
3314 {
3315 struct reloc_table_entry *entry;
3316
3317 if (p[0] == '#')
3318 p += 2;
3319 else
3320 p++;
3321 *str = p;
3322
3323 /* Try to parse a relocation. Anything else is an error. */
3324 if (!(entry = find_reloc_table_entry (str)))
3325 {
3326 set_syntax_error (_("unknown relocation modifier"));
3327 return FALSE;
3328 }
3329
3330 if (entry->add_type == 0)
3331 {
3332 set_syntax_error
3333 (_("this relocation modifier is not allowed on this instruction"));
3334 return FALSE;
3335 }
3336
3337 /* Save str before we decompose it. */
3338 p = *str;
3339
3340 /* Next, we parse the expression. */
3341 if (! my_get_expression (&inst.reloc.exp, str, GE_NO_PREFIX, 1))
3342 return FALSE;
3343
3344 /* Record the relocation type (use the ADD variant here). */
3345 inst.reloc.type = entry->add_type;
3346 inst.reloc.pc_rel = entry->pc_rel;
3347
3348 /* If str is empty, we've reached the end, stop here. */
3349 if (**str == '\0')
3350 return TRUE;
3351
55d9b4c1 3352 /* Otherwise, we have a shifted reloc modifier, so rewind to
a06ea964
NC
3353 recover the variable name and continue parsing for the shifter. */
3354 *str = p;
3355 return parse_shifter_operand_imm (str, operand, mode);
3356 }
3357
3358 return parse_shifter_operand (str, operand, mode);
3359}
3360
3361/* Parse all forms of an address expression. Information is written
3362 to *OPERAND and/or inst.reloc.
3363
3364 The A64 instruction set has the following addressing modes:
3365
3366 Offset
4df068de
RS
3367 [base] // in SIMD ld/st structure
3368 [base{,#0}] // in ld/st exclusive
a06ea964
NC
3369 [base{,#imm}]
3370 [base,Xm{,LSL #imm}]
3371 [base,Xm,SXTX {#imm}]
3372 [base,Wm,(S|U)XTW {#imm}]
3373 Pre-indexed
3374 [base,#imm]!
3375 Post-indexed
3376 [base],#imm
4df068de 3377 [base],Xm // in SIMD ld/st structure
a06ea964
NC
3378 PC-relative (literal)
3379 label
4df068de 3380 SVE:
98907a70 3381 [base,#imm,MUL VL]
4df068de
RS
3382 [base,Zm.D{,LSL #imm}]
3383 [base,Zm.S,(S|U)XTW {#imm}]
3384 [base,Zm.D,(S|U)XTW {#imm}] // ignores top 32 bits of Zm.D elements
3385 [Zn.S,#imm]
3386 [Zn.D,#imm]
3387 [Zn.S,Zm.S{,LSL #imm}] // in ADR
3388 [Zn.D,Zm.D{,LSL #imm}] // in ADR
3389 [Zn.D,Zm.D,(S|U)XTW {#imm}] // in ADR
a06ea964
NC
3390
3391 (As a convenience, the notation "=immediate" is permitted in conjunction
3392 with the pc-relative literal load instructions to automatically place an
3393 immediate value or symbolic address in a nearby literal pool and generate
3394 a hidden label which references it.)
3395
3396 Upon a successful parsing, the address structure in *OPERAND will be
3397 filled in the following way:
3398
3399 .base_regno = <base>
3400 .offset.is_reg // 1 if the offset is a register
3401 .offset.imm = <imm>
3402 .offset.regno = <Rm>
3403
3404 For different addressing modes defined in the A64 ISA:
3405
3406 Offset
3407 .pcrel=0; .preind=1; .postind=0; .writeback=0
3408 Pre-indexed
3409 .pcrel=0; .preind=1; .postind=0; .writeback=1
3410 Post-indexed
3411 .pcrel=0; .preind=0; .postind=1; .writeback=1
3412 PC-relative (literal)
3413 .pcrel=1; .preind=1; .postind=0; .writeback=0
3414
3415 The shift/extension information, if any, will be stored in .shifter.
4df068de
RS
3416 The base and offset qualifiers will be stored in *BASE_QUALIFIER and
3417 *OFFSET_QUALIFIER respectively, with NIL being used if there's no
3418 corresponding register.
a06ea964 3419
4df068de 3420 BASE_TYPE says which types of base register should be accepted and
98907a70
RS
3421 OFFSET_TYPE says the same for offset registers. IMM_SHIFT_MODE
3422 is the type of shifter that is allowed for immediate offsets,
3423 or SHIFTED_NONE if none.
3424
3425 In all other respects, it is the caller's responsibility to check
3426 for addressing modes not supported by the instruction, and to set
3427 inst.reloc.type. */
a06ea964
NC
3428
3429static bfd_boolean
4df068de
RS
3430parse_address_main (char **str, aarch64_opnd_info *operand,
3431 aarch64_opnd_qualifier_t *base_qualifier,
3432 aarch64_opnd_qualifier_t *offset_qualifier,
98907a70
RS
3433 aarch64_reg_type base_type, aarch64_reg_type offset_type,
3434 enum parse_shift_mode imm_shift_mode)
a06ea964
NC
3435{
3436 char *p = *str;
e1b988bb 3437 const reg_entry *reg;
a06ea964
NC
3438 expressionS *exp = &inst.reloc.exp;
3439
4df068de
RS
3440 *base_qualifier = AARCH64_OPND_QLF_NIL;
3441 *offset_qualifier = AARCH64_OPND_QLF_NIL;
a06ea964
NC
3442 if (! skip_past_char (&p, '['))
3443 {
3444 /* =immediate or label. */
3445 operand->addr.pcrel = 1;
3446 operand->addr.preind = 1;
3447
f41aef5f
RE
3448 /* #:<reloc_op>:<symbol> */
3449 skip_past_char (&p, '#');
73866052 3450 if (skip_past_char (&p, ':'))
f41aef5f 3451 {
6f4a313b 3452 bfd_reloc_code_real_type ty;
f41aef5f
RE
3453 struct reloc_table_entry *entry;
3454
3455 /* Try to parse a relocation modifier. Anything else is
3456 an error. */
3457 entry = find_reloc_table_entry (&p);
3458 if (! entry)
3459 {
3460 set_syntax_error (_("unknown relocation modifier"));
3461 return FALSE;
3462 }
3463
6f4a313b
MS
3464 switch (operand->type)
3465 {
3466 case AARCH64_OPND_ADDR_PCREL21:
3467 /* adr */
3468 ty = entry->adr_type;
3469 break;
3470
3471 default:
74ad790c 3472 ty = entry->ld_literal_type;
6f4a313b
MS
3473 break;
3474 }
3475
3476 if (ty == 0)
f41aef5f
RE
3477 {
3478 set_syntax_error
3479 (_("this relocation modifier is not allowed on this "
3480 "instruction"));
3481 return FALSE;
3482 }
3483
3484 /* #:<reloc_op>: */
3485 if (! my_get_expression (exp, &p, GE_NO_PREFIX, 1))
3486 {
3487 set_syntax_error (_("invalid relocation expression"));
3488 return FALSE;
3489 }
a06ea964 3490
f41aef5f 3491 /* #:<reloc_op>:<expr> */
6f4a313b
MS
3492 /* Record the relocation type. */
3493 inst.reloc.type = ty;
f41aef5f
RE
3494 inst.reloc.pc_rel = entry->pc_rel;
3495 }
3496 else
a06ea964 3497 {
f41aef5f
RE
3498
3499 if (skip_past_char (&p, '='))
3500 /* =immediate; need to generate the literal in the literal pool. */
3501 inst.gen_lit_pool = 1;
3502
3503 if (!my_get_expression (exp, &p, GE_NO_PREFIX, 1))
3504 {
3505 set_syntax_error (_("invalid address"));
3506 return FALSE;
3507 }
a06ea964
NC
3508 }
3509
3510 *str = p;
3511 return TRUE;
3512 }
3513
3514 /* [ */
3515
4df068de
RS
3516 reg = aarch64_addr_reg_parse (&p, base_type, base_qualifier);
3517 if (!reg || !aarch64_check_reg_type (reg, base_type))
a06ea964 3518 {
4df068de 3519 set_syntax_error (_(get_reg_expected_msg (base_type)));
a06ea964
NC
3520 return FALSE;
3521 }
e1b988bb 3522 operand->addr.base_regno = reg->number;
a06ea964
NC
3523
3524 /* [Xn */
3525 if (skip_past_comma (&p))
3526 {
3527 /* [Xn, */
3528 operand->addr.preind = 1;
3529
4df068de 3530 reg = aarch64_addr_reg_parse (&p, offset_type, offset_qualifier);
e1b988bb 3531 if (reg)
a06ea964 3532 {
4df068de 3533 if (!aarch64_check_reg_type (reg, offset_type))
e1b988bb 3534 {
4df068de 3535 set_syntax_error (_(get_reg_expected_msg (offset_type)));
e1b988bb
RS
3536 return FALSE;
3537 }
3538
a06ea964 3539 /* [Xn,Rm */
e1b988bb 3540 operand->addr.offset.regno = reg->number;
a06ea964
NC
3541 operand->addr.offset.is_reg = 1;
3542 /* Shifted index. */
3543 if (skip_past_comma (&p))
3544 {
3545 /* [Xn,Rm, */
3546 if (! parse_shift (&p, operand, SHIFTED_REG_OFFSET))
3547 /* Use the diagnostics set in parse_shift, so not set new
3548 error message here. */
3549 return FALSE;
3550 }
3551 /* We only accept:
3552 [base,Xm{,LSL #imm}]
3553 [base,Xm,SXTX {#imm}]
3554 [base,Wm,(S|U)XTW {#imm}] */
3555 if (operand->shifter.kind == AARCH64_MOD_NONE
3556 || operand->shifter.kind == AARCH64_MOD_LSL
3557 || operand->shifter.kind == AARCH64_MOD_SXTX)
3558 {
4df068de 3559 if (*offset_qualifier == AARCH64_OPND_QLF_W)
a06ea964
NC
3560 {
3561 set_syntax_error (_("invalid use of 32-bit register offset"));
3562 return FALSE;
3563 }
4df068de
RS
3564 if (aarch64_get_qualifier_esize (*base_qualifier)
3565 != aarch64_get_qualifier_esize (*offset_qualifier))
3566 {
3567 set_syntax_error (_("offset has different size from base"));
3568 return FALSE;
3569 }
a06ea964 3570 }
4df068de 3571 else if (*offset_qualifier == AARCH64_OPND_QLF_X)
a06ea964
NC
3572 {
3573 set_syntax_error (_("invalid use of 64-bit register offset"));
3574 return FALSE;
3575 }
3576 }
3577 else
3578 {
3579 /* [Xn,#:<reloc_op>:<symbol> */
3580 skip_past_char (&p, '#');
73866052 3581 if (skip_past_char (&p, ':'))
a06ea964
NC
3582 {
3583 struct reloc_table_entry *entry;
3584
3585 /* Try to parse a relocation modifier. Anything else is
3586 an error. */
3587 if (!(entry = find_reloc_table_entry (&p)))
3588 {
3589 set_syntax_error (_("unknown relocation modifier"));
3590 return FALSE;
3591 }
3592
3593 if (entry->ldst_type == 0)
3594 {
3595 set_syntax_error
3596 (_("this relocation modifier is not allowed on this "
3597 "instruction"));
3598 return FALSE;
3599 }
3600
3601 /* [Xn,#:<reloc_op>: */
3602 /* We now have the group relocation table entry corresponding to
3603 the name in the assembler source. Next, we parse the
3604 expression. */
3605 if (! my_get_expression (exp, &p, GE_NO_PREFIX, 1))
3606 {
3607 set_syntax_error (_("invalid relocation expression"));
3608 return FALSE;
3609 }
3610
3611 /* [Xn,#:<reloc_op>:<expr> */
3612 /* Record the load/store relocation type. */
3613 inst.reloc.type = entry->ldst_type;
3614 inst.reloc.pc_rel = entry->pc_rel;
3615 }
98907a70 3616 else
a06ea964 3617 {
98907a70
RS
3618 if (! my_get_expression (exp, &p, GE_OPT_PREFIX, 1))
3619 {
3620 set_syntax_error (_("invalid expression in the address"));
3621 return FALSE;
3622 }
3623 /* [Xn,<expr> */
3624 if (imm_shift_mode != SHIFTED_NONE && skip_past_comma (&p))
3625 /* [Xn,<expr>,<shifter> */
3626 if (! parse_shift (&p, operand, imm_shift_mode))
3627 return FALSE;
a06ea964 3628 }
a06ea964
NC
3629 }
3630 }
3631
3632 if (! skip_past_char (&p, ']'))
3633 {
3634 set_syntax_error (_("']' expected"));
3635 return FALSE;
3636 }
3637
3638 if (skip_past_char (&p, '!'))
3639 {
3640 if (operand->addr.preind && operand->addr.offset.is_reg)
3641 {
3642 set_syntax_error (_("register offset not allowed in pre-indexed "
3643 "addressing mode"));
3644 return FALSE;
3645 }
3646 /* [Xn]! */
3647 operand->addr.writeback = 1;
3648 }
3649 else if (skip_past_comma (&p))
3650 {
3651 /* [Xn], */
3652 operand->addr.postind = 1;
3653 operand->addr.writeback = 1;
3654
3655 if (operand->addr.preind)
3656 {
3657 set_syntax_error (_("cannot combine pre- and post-indexing"));
3658 return FALSE;
3659 }
3660
4df068de 3661 reg = aarch64_reg_parse_32_64 (&p, offset_qualifier);
73866052 3662 if (reg)
a06ea964
NC
3663 {
3664 /* [Xn],Xm */
e1b988bb 3665 if (!aarch64_check_reg_type (reg, REG_TYPE_R_64))
a06ea964 3666 {
e1b988bb 3667 set_syntax_error (_(get_reg_expected_msg (REG_TYPE_R_64)));
a06ea964
NC
3668 return FALSE;
3669 }
e1b988bb
RS
3670
3671 operand->addr.offset.regno = reg->number;
a06ea964
NC
3672 operand->addr.offset.is_reg = 1;
3673 }
3674 else if (! my_get_expression (exp, &p, GE_OPT_PREFIX, 1))
3675 {
3676 /* [Xn],#expr */
3677 set_syntax_error (_("invalid expression in the address"));
3678 return FALSE;
3679 }
3680 }
3681
3682 /* If at this point neither .preind nor .postind is set, we have a
3683 bare [Rn]{!}; reject [Rn]! but accept [Rn] as a shorthand for [Rn,#0]. */
3684 if (operand->addr.preind == 0 && operand->addr.postind == 0)
3685 {
3686 if (operand->addr.writeback)
3687 {
3688 /* Reject [Rn]! */
3689 set_syntax_error (_("missing offset in the pre-indexed address"));
3690 return FALSE;
3691 }
c8d59609 3692
a06ea964
NC
3693 operand->addr.preind = 1;
3694 inst.reloc.exp.X_op = O_constant;
3695 inst.reloc.exp.X_add_number = 0;
3696 }
3697
3698 *str = p;
3699 return TRUE;
3700}
3701
73866052
RS
3702/* Parse a base AArch64 address (as opposed to an SVE one). Return TRUE
3703 on success. */
a06ea964 3704static bfd_boolean
73866052 3705parse_address (char **str, aarch64_opnd_info *operand)
a06ea964 3706{
4df068de
RS
3707 aarch64_opnd_qualifier_t base_qualifier, offset_qualifier;
3708 return parse_address_main (str, operand, &base_qualifier, &offset_qualifier,
98907a70 3709 REG_TYPE_R64_SP, REG_TYPE_R_Z, SHIFTED_NONE);
4df068de
RS
3710}
3711
98907a70 3712/* Parse an address in which SVE vector registers and MUL VL are allowed.
4df068de
RS
3713 The arguments have the same meaning as for parse_address_main.
3714 Return TRUE on success. */
3715static bfd_boolean
3716parse_sve_address (char **str, aarch64_opnd_info *operand,
3717 aarch64_opnd_qualifier_t *base_qualifier,
3718 aarch64_opnd_qualifier_t *offset_qualifier)
3719{
3720 return parse_address_main (str, operand, base_qualifier, offset_qualifier,
98907a70
RS
3721 REG_TYPE_SVE_BASE, REG_TYPE_SVE_OFFSET,
3722 SHIFTED_MUL_VL);
a06ea964
NC
3723}
3724
3725/* Parse an operand for a MOVZ, MOVN or MOVK instruction.
3726 Return TRUE on success; otherwise return FALSE. */
3727static bfd_boolean
3728parse_half (char **str, int *internal_fixup_p)
3729{
671eeb28 3730 char *p = *str;
a06ea964 3731
a06ea964
NC
3732 skip_past_char (&p, '#');
3733
3734 gas_assert (internal_fixup_p);
3735 *internal_fixup_p = 0;
3736
3737 if (*p == ':')
3738 {
3739 struct reloc_table_entry *entry;
3740
3741 /* Try to parse a relocation. Anything else is an error. */
3742 ++p;
3743 if (!(entry = find_reloc_table_entry (&p)))
3744 {
3745 set_syntax_error (_("unknown relocation modifier"));
3746 return FALSE;
3747 }
3748
3749 if (entry->movw_type == 0)
3750 {
3751 set_syntax_error
3752 (_("this relocation modifier is not allowed on this instruction"));
3753 return FALSE;
3754 }
3755
3756 inst.reloc.type = entry->movw_type;
3757 }
3758 else
3759 *internal_fixup_p = 1;
3760
a06ea964
NC
3761 if (! my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX, 1))
3762 return FALSE;
3763
3764 *str = p;
3765 return TRUE;
3766}
3767
3768/* Parse an operand for an ADRP instruction:
3769 ADRP <Xd>, <label>
3770 Return TRUE on success; otherwise return FALSE. */
3771
3772static bfd_boolean
3773parse_adrp (char **str)
3774{
3775 char *p;
3776
3777 p = *str;
3778 if (*p == ':')
3779 {
3780 struct reloc_table_entry *entry;
3781
3782 /* Try to parse a relocation. Anything else is an error. */
3783 ++p;
3784 if (!(entry = find_reloc_table_entry (&p)))
3785 {
3786 set_syntax_error (_("unknown relocation modifier"));
3787 return FALSE;
3788 }
3789
3790 if (entry->adrp_type == 0)
3791 {
3792 set_syntax_error
3793 (_("this relocation modifier is not allowed on this instruction"));
3794 return FALSE;
3795 }
3796
3797 inst.reloc.type = entry->adrp_type;
3798 }
3799 else
3800 inst.reloc.type = BFD_RELOC_AARCH64_ADR_HI21_PCREL;
3801
3802 inst.reloc.pc_rel = 1;
3803
3804 if (! my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX, 1))
3805 return FALSE;
3806
3807 *str = p;
3808 return TRUE;
3809}
3810
3811/* Miscellaneous. */
3812
245d2e3f
RS
3813/* Parse a symbolic operand such as "pow2" at *STR. ARRAY is an array
3814 of SIZE tokens in which index I gives the token for field value I,
3815 or is null if field value I is invalid. REG_TYPE says which register
3816 names should be treated as registers rather than as symbolic immediates.
3817
3818 Return true on success, moving *STR past the operand and storing the
3819 field value in *VAL. */
3820
3821static int
3822parse_enum_string (char **str, int64_t *val, const char *const *array,
3823 size_t size, aarch64_reg_type reg_type)
3824{
3825 expressionS exp;
3826 char *p, *q;
3827 size_t i;
3828
3829 /* Match C-like tokens. */
3830 p = q = *str;
3831 while (ISALNUM (*q))
3832 q++;
3833
3834 for (i = 0; i < size; ++i)
3835 if (array[i]
3836 && strncasecmp (array[i], p, q - p) == 0
3837 && array[i][q - p] == 0)
3838 {
3839 *val = i;
3840 *str = q;
3841 return TRUE;
3842 }
3843
3844 if (!parse_immediate_expression (&p, &exp, reg_type))
3845 return FALSE;
3846
3847 if (exp.X_op == O_constant
3848 && (uint64_t) exp.X_add_number < size)
3849 {
3850 *val = exp.X_add_number;
3851 *str = p;
3852 return TRUE;
3853 }
3854
3855 /* Use the default error for this operand. */
3856 return FALSE;
3857}
3858
a06ea964
NC
3859/* Parse an option for a preload instruction. Returns the encoding for the
3860 option, or PARSE_FAIL. */
3861
3862static int
3863parse_pldop (char **str)
3864{
3865 char *p, *q;
3866 const struct aarch64_name_value_pair *o;
3867
3868 p = q = *str;
3869 while (ISALNUM (*q))
3870 q++;
3871
3872 o = hash_find_n (aarch64_pldop_hsh, p, q - p);
3873 if (!o)
3874 return PARSE_FAIL;
3875
3876 *str = q;
3877 return o->value;
3878}
3879
3880/* Parse an option for a barrier instruction. Returns the encoding for the
3881 option, or PARSE_FAIL. */
3882
3883static int
3884parse_barrier (char **str)
3885{
3886 char *p, *q;
3887 const asm_barrier_opt *o;
3888
3889 p = q = *str;
3890 while (ISALPHA (*q))
3891 q++;
3892
3893 o = hash_find_n (aarch64_barrier_opt_hsh, p, q - p);
3894 if (!o)
3895 return PARSE_FAIL;
3896
3897 *str = q;
3898 return o->value;
3899}
3900
1e6f4800
MW
3901/* Parse an operand for a PSB barrier. Set *HINT_OPT to the hint-option record
3902 return 0 if successful. Otherwise return PARSE_FAIL. */
3903
3904static int
3905parse_barrier_psb (char **str,
3906 const struct aarch64_name_value_pair ** hint_opt)
3907{
3908 char *p, *q;
3909 const struct aarch64_name_value_pair *o;
3910
3911 p = q = *str;
3912 while (ISALPHA (*q))
3913 q++;
3914
3915 o = hash_find_n (aarch64_hint_opt_hsh, p, q - p);
3916 if (!o)
3917 {
3918 set_fatal_syntax_error
3919 ( _("unknown or missing option to PSB"));
3920 return PARSE_FAIL;
3921 }
3922
3923 if (o->value != 0x11)
3924 {
3925 /* PSB only accepts option name 'CSYNC'. */
3926 set_syntax_error
3927 (_("the specified option is not accepted for PSB"));
3928 return PARSE_FAIL;
3929 }
3930
3931 *str = q;
3932 *hint_opt = o;
3933 return 0;
3934}
3935
a06ea964 3936/* Parse a system register or a PSTATE field name for an MSR/MRS instruction.
a203d9b7 3937 Returns the encoding for the option, or PARSE_FAIL.
a06ea964
NC
3938
3939 If IMPLE_DEFINED_P is non-zero, the function will also try to parse the
72ca8fad
MW
3940 implementation defined system register name S<op0>_<op1>_<Cn>_<Cm>_<op2>.
3941
3942 If PSTATEFIELD_P is non-zero, the function will parse the name as a PSTATE
3943 field, otherwise as a system register.
3944*/
a06ea964
NC
3945
3946static int
72ca8fad 3947parse_sys_reg (char **str, struct hash_control *sys_regs,
561a72d4
TC
3948 int imple_defined_p, int pstatefield_p,
3949 uint32_t* flags)
a06ea964
NC
3950{
3951 char *p, *q;
3952 char buf[32];
49eec193 3953 const aarch64_sys_reg *o;
a06ea964
NC
3954 int value;
3955
3956 p = buf;
3957 for (q = *str; ISALNUM (*q) || *q == '_'; q++)
3958 if (p < buf + 31)
3959 *p++ = TOLOWER (*q);
3960 *p = '\0';
3961 /* Assert that BUF be large enough. */
3962 gas_assert (p - buf == q - *str);
3963
3964 o = hash_find (sys_regs, buf);
3965 if (!o)
3966 {
3967 if (!imple_defined_p)
3968 return PARSE_FAIL;
3969 else
3970 {
df7b4545 3971 /* Parse S<op0>_<op1>_<Cn>_<Cm>_<op2>. */
a06ea964 3972 unsigned int op0, op1, cn, cm, op2;
df7b4545
JW
3973
3974 if (sscanf (buf, "s%u_%u_c%u_c%u_%u", &op0, &op1, &cn, &cm, &op2)
3975 != 5)
a06ea964 3976 return PARSE_FAIL;
df7b4545 3977 if (op0 > 3 || op1 > 7 || cn > 15 || cm > 15 || op2 > 7)
a06ea964
NC
3978 return PARSE_FAIL;
3979 value = (op0 << 14) | (op1 << 11) | (cn << 7) | (cm << 3) | op2;
561a72d4
TC
3980 if (flags)
3981 *flags = 0;
a06ea964
NC
3982 }
3983 }
3984 else
49eec193 3985 {
72ca8fad
MW
3986 if (pstatefield_p && !aarch64_pstatefield_supported_p (cpu_variant, o))
3987 as_bad (_("selected processor does not support PSTATE field "
3988 "name '%s'"), buf);
3989 if (!pstatefield_p && !aarch64_sys_reg_supported_p (cpu_variant, o))
3990 as_bad (_("selected processor does not support system register "
3991 "name '%s'"), buf);
9a73e520 3992 if (aarch64_sys_reg_deprecated_p (o))
49eec193 3993 as_warn (_("system register name '%s' is deprecated and may be "
72ca8fad 3994 "removed in a future release"), buf);
49eec193 3995 value = o->value;
561a72d4
TC
3996 if (flags)
3997 *flags = o->flags;
49eec193 3998 }
a06ea964
NC
3999
4000 *str = q;
4001 return value;
4002}
4003
4004/* Parse a system reg for ic/dc/at/tlbi instructions. Returns the table entry
4005 for the option, or NULL. */
4006
4007static const aarch64_sys_ins_reg *
4008parse_sys_ins_reg (char **str, struct hash_control *sys_ins_regs)
4009{
4010 char *p, *q;
4011 char buf[32];
4012 const aarch64_sys_ins_reg *o;
4013
4014 p = buf;
4015 for (q = *str; ISALNUM (*q) || *q == '_'; q++)
4016 if (p < buf + 31)
4017 *p++ = TOLOWER (*q);
4018 *p = '\0';
4019
4020 o = hash_find (sys_ins_regs, buf);
4021 if (!o)
4022 return NULL;
4023
d6bf7ce6
MW
4024 if (!aarch64_sys_ins_reg_supported_p (cpu_variant, o))
4025 as_bad (_("selected processor does not support system register "
4026 "name '%s'"), buf);
4027
a06ea964
NC
4028 *str = q;
4029 return o;
4030}
4031\f
4032#define po_char_or_fail(chr) do { \
4033 if (! skip_past_char (&str, chr)) \
4034 goto failure; \
4035} while (0)
4036
4037#define po_reg_or_fail(regtype) do { \
4038 val = aarch64_reg_parse (&str, regtype, &rtype, NULL); \
4039 if (val == PARSE_FAIL) \
4040 { \
4041 set_default_error (); \
4042 goto failure; \
4043 } \
4044 } while (0)
4045
e1b988bb
RS
4046#define po_int_reg_or_fail(reg_type) do { \
4047 reg = aarch64_reg_parse_32_64 (&str, &qualifier); \
4048 if (!reg || !aarch64_check_reg_type (reg, reg_type)) \
a06ea964
NC
4049 { \
4050 set_default_error (); \
4051 goto failure; \
4052 } \
e1b988bb
RS
4053 info->reg.regno = reg->number; \
4054 info->qualifier = qualifier; \
a06ea964
NC
4055 } while (0)
4056
4057#define po_imm_nc_or_fail() do { \
1799c0d0 4058 if (! parse_constant_immediate (&str, &val, imm_reg_type)) \
a06ea964
NC
4059 goto failure; \
4060 } while (0)
4061
4062#define po_imm_or_fail(min, max) do { \
1799c0d0 4063 if (! parse_constant_immediate (&str, &val, imm_reg_type)) \
a06ea964
NC
4064 goto failure; \
4065 if (val < min || val > max) \
4066 { \
4067 set_fatal_syntax_error (_("immediate value out of range "\
4068#min " to "#max)); \
4069 goto failure; \
4070 } \
4071 } while (0)
4072
245d2e3f
RS
4073#define po_enum_or_fail(array) do { \
4074 if (!parse_enum_string (&str, &val, array, \
4075 ARRAY_SIZE (array), imm_reg_type)) \
4076 goto failure; \
4077 } while (0)
4078
a06ea964
NC
4079#define po_misc_or_fail(expr) do { \
4080 if (!expr) \
4081 goto failure; \
4082 } while (0)
4083\f
4084/* encode the 12-bit imm field of Add/sub immediate */
4085static inline uint32_t
4086encode_addsub_imm (uint32_t imm)
4087{
4088 return imm << 10;
4089}
4090
4091/* encode the shift amount field of Add/sub immediate */
4092static inline uint32_t
4093encode_addsub_imm_shift_amount (uint32_t cnt)
4094{
4095 return cnt << 22;
4096}
4097
4098
4099/* encode the imm field of Adr instruction */
4100static inline uint32_t
4101encode_adr_imm (uint32_t imm)
4102{
4103 return (((imm & 0x3) << 29) /* [1:0] -> [30:29] */
4104 | ((imm & (0x7ffff << 2)) << 3)); /* [20:2] -> [23:5] */
4105}
4106
4107/* encode the immediate field of Move wide immediate */
4108static inline uint32_t
4109encode_movw_imm (uint32_t imm)
4110{
4111 return imm << 5;
4112}
4113
4114/* encode the 26-bit offset of unconditional branch */
4115static inline uint32_t
4116encode_branch_ofs_26 (uint32_t ofs)
4117{
4118 return ofs & ((1 << 26) - 1);
4119}
4120
4121/* encode the 19-bit offset of conditional branch and compare & branch */
4122static inline uint32_t
4123encode_cond_branch_ofs_19 (uint32_t ofs)
4124{
4125 return (ofs & ((1 << 19) - 1)) << 5;
4126}
4127
4128/* encode the 19-bit offset of ld literal */
4129static inline uint32_t
4130encode_ld_lit_ofs_19 (uint32_t ofs)
4131{
4132 return (ofs & ((1 << 19) - 1)) << 5;
4133}
4134
4135/* Encode the 14-bit offset of test & branch. */
4136static inline uint32_t
4137encode_tst_branch_ofs_14 (uint32_t ofs)
4138{
4139 return (ofs & ((1 << 14) - 1)) << 5;
4140}
4141
4142/* Encode the 16-bit imm field of svc/hvc/smc. */
4143static inline uint32_t
4144encode_svc_imm (uint32_t imm)
4145{
4146 return imm << 5;
4147}
4148
4149/* Reencode add(s) to sub(s), or sub(s) to add(s). */
4150static inline uint32_t
4151reencode_addsub_switch_add_sub (uint32_t opcode)
4152{
4153 return opcode ^ (1 << 30);
4154}
4155
4156static inline uint32_t
4157reencode_movzn_to_movz (uint32_t opcode)
4158{
4159 return opcode | (1 << 30);
4160}
4161
4162static inline uint32_t
4163reencode_movzn_to_movn (uint32_t opcode)
4164{
4165 return opcode & ~(1 << 30);
4166}
4167
4168/* Overall per-instruction processing. */
4169
4170/* We need to be able to fix up arbitrary expressions in some statements.
4171 This is so that we can handle symbols that are an arbitrary distance from
4172 the pc. The most common cases are of the form ((+/-sym -/+ . - 8) & mask),
4173 which returns part of an address in a form which will be valid for
4174 a data instruction. We do this by pushing the expression into a symbol
4175 in the expr_section, and creating a fix for that. */
4176
4177static fixS *
4178fix_new_aarch64 (fragS * frag,
4179 int where,
4180 short int size, expressionS * exp, int pc_rel, int reloc)
4181{
4182 fixS *new_fix;
4183
4184 switch (exp->X_op)
4185 {
4186 case O_constant:
4187 case O_symbol:
4188 case O_add:
4189 case O_subtract:
4190 new_fix = fix_new_exp (frag, where, size, exp, pc_rel, reloc);
4191 break;
4192
4193 default:
4194 new_fix = fix_new (frag, where, size, make_expr_symbol (exp), 0,
4195 pc_rel, reloc);
4196 break;
4197 }
4198 return new_fix;
4199}
4200\f
4201/* Diagnostics on operands errors. */
4202
a52e6fd3
YZ
4203/* By default, output verbose error message.
4204 Disable the verbose error message by -mno-verbose-error. */
4205static int verbose_error_p = 1;
a06ea964
NC
4206
4207#ifdef DEBUG_AARCH64
4208/* N.B. this is only for the purpose of debugging. */
4209const char* operand_mismatch_kind_names[] =
4210{
4211 "AARCH64_OPDE_NIL",
4212 "AARCH64_OPDE_RECOVERABLE",
4213 "AARCH64_OPDE_SYNTAX_ERROR",
4214 "AARCH64_OPDE_FATAL_SYNTAX_ERROR",
4215 "AARCH64_OPDE_INVALID_VARIANT",
4216 "AARCH64_OPDE_OUT_OF_RANGE",
4217 "AARCH64_OPDE_UNALIGNED",
4218 "AARCH64_OPDE_REG_LIST",
4219 "AARCH64_OPDE_OTHER_ERROR",
4220};
4221#endif /* DEBUG_AARCH64 */
4222
4223/* Return TRUE if LHS is of higher severity than RHS, otherwise return FALSE.
4224
4225 When multiple errors of different kinds are found in the same assembly
4226 line, only the error of the highest severity will be picked up for
4227 issuing the diagnostics. */
4228
4229static inline bfd_boolean
4230operand_error_higher_severity_p (enum aarch64_operand_error_kind lhs,
4231 enum aarch64_operand_error_kind rhs)
4232{
4233 gas_assert (AARCH64_OPDE_RECOVERABLE > AARCH64_OPDE_NIL);
4234 gas_assert (AARCH64_OPDE_SYNTAX_ERROR > AARCH64_OPDE_RECOVERABLE);
4235 gas_assert (AARCH64_OPDE_FATAL_SYNTAX_ERROR > AARCH64_OPDE_SYNTAX_ERROR);
4236 gas_assert (AARCH64_OPDE_INVALID_VARIANT > AARCH64_OPDE_FATAL_SYNTAX_ERROR);
4237 gas_assert (AARCH64_OPDE_OUT_OF_RANGE > AARCH64_OPDE_INVALID_VARIANT);
4238 gas_assert (AARCH64_OPDE_UNALIGNED > AARCH64_OPDE_OUT_OF_RANGE);
4239 gas_assert (AARCH64_OPDE_REG_LIST > AARCH64_OPDE_UNALIGNED);
4240 gas_assert (AARCH64_OPDE_OTHER_ERROR > AARCH64_OPDE_REG_LIST);
4241 return lhs > rhs;
4242}
4243
4244/* Helper routine to get the mnemonic name from the assembly instruction
4245 line; should only be called for the diagnosis purpose, as there is
4246 string copy operation involved, which may affect the runtime
4247 performance if used in elsewhere. */
4248
4249static const char*
4250get_mnemonic_name (const char *str)
4251{
4252 static char mnemonic[32];
4253 char *ptr;
4254
4255 /* Get the first 15 bytes and assume that the full name is included. */
4256 strncpy (mnemonic, str, 31);
4257 mnemonic[31] = '\0';
4258
4259 /* Scan up to the end of the mnemonic, which must end in white space,
4260 '.', or end of string. */
4261 for (ptr = mnemonic; is_part_of_name(*ptr); ++ptr)
4262 ;
4263
4264 *ptr = '\0';
4265
4266 /* Append '...' to the truncated long name. */
4267 if (ptr - mnemonic == 31)
4268 mnemonic[28] = mnemonic[29] = mnemonic[30] = '.';
4269
4270 return mnemonic;
4271}
4272
4273static void
4274reset_aarch64_instruction (aarch64_instruction *instruction)
4275{
4276 memset (instruction, '\0', sizeof (aarch64_instruction));
4277 instruction->reloc.type = BFD_RELOC_UNUSED;
4278}
4279
33eaf5de 4280/* Data structures storing one user error in the assembly code related to
a06ea964
NC
4281 operands. */
4282
4283struct operand_error_record
4284{
4285 const aarch64_opcode *opcode;
4286 aarch64_operand_error detail;
4287 struct operand_error_record *next;
4288};
4289
4290typedef struct operand_error_record operand_error_record;
4291
4292struct operand_errors
4293{
4294 operand_error_record *head;
4295 operand_error_record *tail;
4296};
4297
4298typedef struct operand_errors operand_errors;
4299
4300/* Top-level data structure reporting user errors for the current line of
4301 the assembly code.
4302 The way md_assemble works is that all opcodes sharing the same mnemonic
4303 name are iterated to find a match to the assembly line. In this data
4304 structure, each of the such opcodes will have one operand_error_record
4305 allocated and inserted. In other words, excessive errors related with
4306 a single opcode are disregarded. */
4307operand_errors operand_error_report;
4308
4309/* Free record nodes. */
4310static operand_error_record *free_opnd_error_record_nodes = NULL;
4311
4312/* Initialize the data structure that stores the operand mismatch
4313 information on assembling one line of the assembly code. */
4314static void
4315init_operand_error_report (void)
4316{
4317 if (operand_error_report.head != NULL)
4318 {
4319 gas_assert (operand_error_report.tail != NULL);
4320 operand_error_report.tail->next = free_opnd_error_record_nodes;
4321 free_opnd_error_record_nodes = operand_error_report.head;
4322 operand_error_report.head = NULL;
4323 operand_error_report.tail = NULL;
4324 return;
4325 }
4326 gas_assert (operand_error_report.tail == NULL);
4327}
4328
4329/* Return TRUE if some operand error has been recorded during the
4330 parsing of the current assembly line using the opcode *OPCODE;
4331 otherwise return FALSE. */
4332static inline bfd_boolean
4333opcode_has_operand_error_p (const aarch64_opcode *opcode)
4334{
4335 operand_error_record *record = operand_error_report.head;
4336 return record && record->opcode == opcode;
4337}
4338
4339/* Add the error record *NEW_RECORD to operand_error_report. The record's
4340 OPCODE field is initialized with OPCODE.
4341 N.B. only one record for each opcode, i.e. the maximum of one error is
4342 recorded for each instruction template. */
4343
4344static void
4345add_operand_error_record (const operand_error_record* new_record)
4346{
4347 const aarch64_opcode *opcode = new_record->opcode;
4348 operand_error_record* record = operand_error_report.head;
4349
4350 /* The record may have been created for this opcode. If not, we need
4351 to prepare one. */
4352 if (! opcode_has_operand_error_p (opcode))
4353 {
4354 /* Get one empty record. */
4355 if (free_opnd_error_record_nodes == NULL)
4356 {
325801bd 4357 record = XNEW (operand_error_record);
a06ea964
NC
4358 }
4359 else
4360 {
4361 record = free_opnd_error_record_nodes;
4362 free_opnd_error_record_nodes = record->next;
4363 }
4364 record->opcode = opcode;
4365 /* Insert at the head. */
4366 record->next = operand_error_report.head;
4367 operand_error_report.head = record;
4368 if (operand_error_report.tail == NULL)
4369 operand_error_report.tail = record;
4370 }
4371 else if (record->detail.kind != AARCH64_OPDE_NIL
4372 && record->detail.index <= new_record->detail.index
4373 && operand_error_higher_severity_p (record->detail.kind,
4374 new_record->detail.kind))
4375 {
4376 /* In the case of multiple errors found on operands related with a
4377 single opcode, only record the error of the leftmost operand and
4378 only if the error is of higher severity. */
4379 DEBUG_TRACE ("error %s on operand %d not added to the report due to"
4380 " the existing error %s on operand %d",
4381 operand_mismatch_kind_names[new_record->detail.kind],
4382 new_record->detail.index,
4383 operand_mismatch_kind_names[record->detail.kind],
4384 record->detail.index);
4385 return;
4386 }
4387
4388 record->detail = new_record->detail;
4389}
4390
4391static inline void
4392record_operand_error_info (const aarch64_opcode *opcode,
4393 aarch64_operand_error *error_info)
4394{
4395 operand_error_record record;
4396 record.opcode = opcode;
4397 record.detail = *error_info;
4398 add_operand_error_record (&record);
4399}
4400
4401/* Record an error of kind KIND and, if ERROR is not NULL, of the detailed
4402 error message *ERROR, for operand IDX (count from 0). */
4403
4404static void
4405record_operand_error (const aarch64_opcode *opcode, int idx,
4406 enum aarch64_operand_error_kind kind,
4407 const char* error)
4408{
4409 aarch64_operand_error info;
4410 memset(&info, 0, sizeof (info));
4411 info.index = idx;
4412 info.kind = kind;
4413 info.error = error;
2a9b2c1a 4414 info.non_fatal = FALSE;
a06ea964
NC
4415 record_operand_error_info (opcode, &info);
4416}
4417
4418static void
4419record_operand_error_with_data (const aarch64_opcode *opcode, int idx,
4420 enum aarch64_operand_error_kind kind,
4421 const char* error, const int *extra_data)
4422{
4423 aarch64_operand_error info;
4424 info.index = idx;
4425 info.kind = kind;
4426 info.error = error;
4427 info.data[0] = extra_data[0];
4428 info.data[1] = extra_data[1];
4429 info.data[2] = extra_data[2];
2a9b2c1a 4430 info.non_fatal = FALSE;
a06ea964
NC
4431 record_operand_error_info (opcode, &info);
4432}
4433
4434static void
4435record_operand_out_of_range_error (const aarch64_opcode *opcode, int idx,
4436 const char* error, int lower_bound,
4437 int upper_bound)
4438{
4439 int data[3] = {lower_bound, upper_bound, 0};
4440 record_operand_error_with_data (opcode, idx, AARCH64_OPDE_OUT_OF_RANGE,
4441 error, data);
4442}
4443
4444/* Remove the operand error record for *OPCODE. */
4445static void ATTRIBUTE_UNUSED
4446remove_operand_error_record (const aarch64_opcode *opcode)
4447{
4448 if (opcode_has_operand_error_p (opcode))
4449 {
4450 operand_error_record* record = operand_error_report.head;
4451 gas_assert (record != NULL && operand_error_report.tail != NULL);
4452 operand_error_report.head = record->next;
4453 record->next = free_opnd_error_record_nodes;
4454 free_opnd_error_record_nodes = record;
4455 if (operand_error_report.head == NULL)
4456 {
4457 gas_assert (operand_error_report.tail == record);
4458 operand_error_report.tail = NULL;
4459 }
4460 }
4461}
4462
4463/* Given the instruction in *INSTR, return the index of the best matched
4464 qualifier sequence in the list (an array) headed by QUALIFIERS_LIST.
4465
4466 Return -1 if there is no qualifier sequence; return the first match
4467 if there is multiple matches found. */
4468
4469static int
4470find_best_match (const aarch64_inst *instr,
4471 const aarch64_opnd_qualifier_seq_t *qualifiers_list)
4472{
4473 int i, num_opnds, max_num_matched, idx;
4474
4475 num_opnds = aarch64_num_of_operands (instr->opcode);
4476 if (num_opnds == 0)
4477 {
4478 DEBUG_TRACE ("no operand");
4479 return -1;
4480 }
4481
4482 max_num_matched = 0;
4989adac 4483 idx = 0;
a06ea964
NC
4484
4485 /* For each pattern. */
4486 for (i = 0; i < AARCH64_MAX_QLF_SEQ_NUM; ++i, ++qualifiers_list)
4487 {
4488 int j, num_matched;
4489 const aarch64_opnd_qualifier_t *qualifiers = *qualifiers_list;
4490
4491 /* Most opcodes has much fewer patterns in the list. */
535b785f 4492 if (empty_qualifier_sequence_p (qualifiers))
a06ea964
NC
4493 {
4494 DEBUG_TRACE_IF (i == 0, "empty list of qualifier sequence");
a06ea964
NC
4495 break;
4496 }
4497
4498 for (j = 0, num_matched = 0; j < num_opnds; ++j, ++qualifiers)
4499 if (*qualifiers == instr->operands[j].qualifier)
4500 ++num_matched;
4501
4502 if (num_matched > max_num_matched)
4503 {
4504 max_num_matched = num_matched;
4505 idx = i;
4506 }
4507 }
4508
4509 DEBUG_TRACE ("return with %d", idx);
4510 return idx;
4511}
4512
33eaf5de 4513/* Assign qualifiers in the qualifier sequence (headed by QUALIFIERS) to the
a06ea964
NC
4514 corresponding operands in *INSTR. */
4515
4516static inline void
4517assign_qualifier_sequence (aarch64_inst *instr,
4518 const aarch64_opnd_qualifier_t *qualifiers)
4519{
4520 int i = 0;
4521 int num_opnds = aarch64_num_of_operands (instr->opcode);
4522 gas_assert (num_opnds);
4523 for (i = 0; i < num_opnds; ++i, ++qualifiers)
4524 instr->operands[i].qualifier = *qualifiers;
4525}
4526
4527/* Print operands for the diagnosis purpose. */
4528
4529static void
4530print_operands (char *buf, const aarch64_opcode *opcode,
4531 const aarch64_opnd_info *opnds)
4532{
4533 int i;
4534
4535 for (i = 0; i < AARCH64_MAX_OPND_NUM; ++i)
4536 {
08d3b0cc 4537 char str[128];
a06ea964
NC
4538
4539 /* We regard the opcode operand info more, however we also look into
4540 the inst->operands to support the disassembling of the optional
4541 operand.
4542 The two operand code should be the same in all cases, apart from
4543 when the operand can be optional. */
4544 if (opcode->operands[i] == AARCH64_OPND_NIL
4545 || opnds[i].type == AARCH64_OPND_NIL)
4546 break;
4547
4548 /* Generate the operand string in STR. */
7d02540a
TC
4549 aarch64_print_operand (str, sizeof (str), 0, opcode, opnds, i, NULL, NULL,
4550 NULL);
a06ea964
NC
4551
4552 /* Delimiter. */
4553 if (str[0] != '\0')
ad43e107 4554 strcat (buf, i == 0 ? " " : ", ");
a06ea964
NC
4555
4556 /* Append the operand string. */
4557 strcat (buf, str);
4558 }
4559}
4560
4561/* Send to stderr a string as information. */
4562
4563static void
4564output_info (const char *format, ...)
4565{
3b4dbbbf 4566 const char *file;
a06ea964
NC
4567 unsigned int line;
4568 va_list args;
4569
3b4dbbbf 4570 file = as_where (&line);
a06ea964
NC
4571 if (file)
4572 {
4573 if (line != 0)
4574 fprintf (stderr, "%s:%u: ", file, line);
4575 else
4576 fprintf (stderr, "%s: ", file);
4577 }
4578 fprintf (stderr, _("Info: "));
4579 va_start (args, format);
4580 vfprintf (stderr, format, args);
4581 va_end (args);
4582 (void) putc ('\n', stderr);
4583}
4584
4585/* Output one operand error record. */
4586
4587static void
4588output_operand_error_record (const operand_error_record *record, char *str)
4589{
28f013d5
JB
4590 const aarch64_operand_error *detail = &record->detail;
4591 int idx = detail->index;
a06ea964 4592 const aarch64_opcode *opcode = record->opcode;
28f013d5 4593 enum aarch64_opnd opd_code = (idx >= 0 ? opcode->operands[idx]
a06ea964 4594 : AARCH64_OPND_NIL);
a06ea964 4595
7d02540a
TC
4596 typedef void (*handler_t)(const char *format, ...);
4597 handler_t handler = detail->non_fatal ? as_warn : as_bad;
4598
a06ea964
NC
4599 switch (detail->kind)
4600 {
4601 case AARCH64_OPDE_NIL:
4602 gas_assert (0);
4603 break;
a06ea964
NC
4604 case AARCH64_OPDE_SYNTAX_ERROR:
4605 case AARCH64_OPDE_RECOVERABLE:
4606 case AARCH64_OPDE_FATAL_SYNTAX_ERROR:
4607 case AARCH64_OPDE_OTHER_ERROR:
a06ea964
NC
4608 /* Use the prepared error message if there is, otherwise use the
4609 operand description string to describe the error. */
4610 if (detail->error != NULL)
4611 {
28f013d5 4612 if (idx < 0)
7d02540a 4613 handler (_("%s -- `%s'"), detail->error, str);
a06ea964 4614 else
7d02540a
TC
4615 handler (_("%s at operand %d -- `%s'"),
4616 detail->error, idx + 1, str);
a06ea964
NC
4617 }
4618 else
28f013d5
JB
4619 {
4620 gas_assert (idx >= 0);
7d02540a
TC
4621 handler (_("operand %d must be %s -- `%s'"), idx + 1,
4622 aarch64_get_operand_desc (opd_code), str);
28f013d5 4623 }
a06ea964
NC
4624 break;
4625
4626 case AARCH64_OPDE_INVALID_VARIANT:
7d02540a 4627 handler (_("operand mismatch -- `%s'"), str);
a06ea964
NC
4628 if (verbose_error_p)
4629 {
4630 /* We will try to correct the erroneous instruction and also provide
4631 more information e.g. all other valid variants.
4632
4633 The string representation of the corrected instruction and other
4634 valid variants are generated by
4635
4636 1) obtaining the intermediate representation of the erroneous
4637 instruction;
4638 2) manipulating the IR, e.g. replacing the operand qualifier;
4639 3) printing out the instruction by calling the printer functions
4640 shared with the disassembler.
4641
4642 The limitation of this method is that the exact input assembly
4643 line cannot be accurately reproduced in some cases, for example an
4644 optional operand present in the actual assembly line will be
4645 omitted in the output; likewise for the optional syntax rules,
4646 e.g. the # before the immediate. Another limitation is that the
4647 assembly symbols and relocation operations in the assembly line
4648 currently cannot be printed out in the error report. Last but not
4649 least, when there is other error(s) co-exist with this error, the
4650 'corrected' instruction may be still incorrect, e.g. given
4651 'ldnp h0,h1,[x0,#6]!'
4652 this diagnosis will provide the version:
4653 'ldnp s0,s1,[x0,#6]!'
4654 which is still not right. */
4655 size_t len = strlen (get_mnemonic_name (str));
4656 int i, qlf_idx;
4657 bfd_boolean result;
08d3b0cc 4658 char buf[2048];
a06ea964
NC
4659 aarch64_inst *inst_base = &inst.base;
4660 const aarch64_opnd_qualifier_seq_t *qualifiers_list;
4661
4662 /* Init inst. */
4663 reset_aarch64_instruction (&inst);
4664 inst_base->opcode = opcode;
4665
4666 /* Reset the error report so that there is no side effect on the
4667 following operand parsing. */
4668 init_operand_error_report ();
4669
4670 /* Fill inst. */
4671 result = parse_operands (str + len, opcode)
4672 && programmer_friendly_fixup (&inst);
4673 gas_assert (result);
4674 result = aarch64_opcode_encode (opcode, inst_base, &inst_base->value,
7e84b55d 4675 NULL, NULL, insn_sequence);
a06ea964
NC
4676 gas_assert (!result);
4677
4678 /* Find the most matched qualifier sequence. */
4679 qlf_idx = find_best_match (inst_base, opcode->qualifiers_list);
4680 gas_assert (qlf_idx > -1);
4681
4682 /* Assign the qualifiers. */
4683 assign_qualifier_sequence (inst_base,
4684 opcode->qualifiers_list[qlf_idx]);
4685
4686 /* Print the hint. */
4687 output_info (_(" did you mean this?"));
08d3b0cc 4688 snprintf (buf, sizeof (buf), "\t%s", get_mnemonic_name (str));
a06ea964
NC
4689 print_operands (buf, opcode, inst_base->operands);
4690 output_info (_(" %s"), buf);
4691
4692 /* Print out other variant(s) if there is any. */
4693 if (qlf_idx != 0 ||
4694 !empty_qualifier_sequence_p (opcode->qualifiers_list[1]))
4695 output_info (_(" other valid variant(s):"));
4696
4697 /* For each pattern. */
4698 qualifiers_list = opcode->qualifiers_list;
4699 for (i = 0; i < AARCH64_MAX_QLF_SEQ_NUM; ++i, ++qualifiers_list)
4700 {
4701 /* Most opcodes has much fewer patterns in the list.
4702 First NIL qualifier indicates the end in the list. */
535b785f 4703 if (empty_qualifier_sequence_p (*qualifiers_list))
a06ea964
NC
4704 break;
4705
4706 if (i != qlf_idx)
4707 {
4708 /* Mnemonics name. */
08d3b0cc 4709 snprintf (buf, sizeof (buf), "\t%s", get_mnemonic_name (str));
a06ea964
NC
4710
4711 /* Assign the qualifiers. */
4712 assign_qualifier_sequence (inst_base, *qualifiers_list);
4713
4714 /* Print instruction. */
4715 print_operands (buf, opcode, inst_base->operands);
4716
4717 output_info (_(" %s"), buf);
4718 }
4719 }
4720 }
4721 break;
4722
0c608d6b 4723 case AARCH64_OPDE_UNTIED_OPERAND:
7d02540a
TC
4724 handler (_("operand %d must be the same register as operand 1 -- `%s'"),
4725 detail->index + 1, str);
0c608d6b
RS
4726 break;
4727
a06ea964 4728 case AARCH64_OPDE_OUT_OF_RANGE:
f5555712 4729 if (detail->data[0] != detail->data[1])
7d02540a
TC
4730 handler (_("%s out of range %d to %d at operand %d -- `%s'"),
4731 detail->error ? detail->error : _("immediate value"),
4732 detail->data[0], detail->data[1], idx + 1, str);
f5555712 4733 else
7d02540a
TC
4734 handler (_("%s must be %d at operand %d -- `%s'"),
4735 detail->error ? detail->error : _("immediate value"),
4736 detail->data[0], idx + 1, str);
a06ea964
NC
4737 break;
4738
4739 case AARCH64_OPDE_REG_LIST:
4740 if (detail->data[0] == 1)
7d02540a
TC
4741 handler (_("invalid number of registers in the list; "
4742 "only 1 register is expected at operand %d -- `%s'"),
4743 idx + 1, str);
a06ea964 4744 else
7d02540a
TC
4745 handler (_("invalid number of registers in the list; "
4746 "%d registers are expected at operand %d -- `%s'"),
4747 detail->data[0], idx + 1, str);
a06ea964
NC
4748 break;
4749
4750 case AARCH64_OPDE_UNALIGNED:
7d02540a
TC
4751 handler (_("immediate value must be a multiple of "
4752 "%d at operand %d -- `%s'"),
4753 detail->data[0], idx + 1, str);
a06ea964
NC
4754 break;
4755
4756 default:
4757 gas_assert (0);
4758 break;
4759 }
4760}
4761
4762/* Process and output the error message about the operand mismatching.
4763
4764 When this function is called, the operand error information had
4765 been collected for an assembly line and there will be multiple
33eaf5de 4766 errors in the case of multiple instruction templates; output the
7d02540a
TC
4767 error message that most closely describes the problem.
4768
4769 The errors to be printed can be filtered on printing all errors
4770 or only non-fatal errors. This distinction has to be made because
4771 the error buffer may already be filled with fatal errors we don't want to
4772 print due to the different instruction templates. */
a06ea964
NC
4773
4774static void
7d02540a 4775output_operand_error_report (char *str, bfd_boolean non_fatal_only)
a06ea964
NC
4776{
4777 int largest_error_pos;
4778 const char *msg = NULL;
4779 enum aarch64_operand_error_kind kind;
4780 operand_error_record *curr;
4781 operand_error_record *head = operand_error_report.head;
4782 operand_error_record *record = NULL;
4783
4784 /* No error to report. */
4785 if (head == NULL)
4786 return;
4787
4788 gas_assert (head != NULL && operand_error_report.tail != NULL);
4789
4790 /* Only one error. */
4791 if (head == operand_error_report.tail)
4792 {
7d02540a
TC
4793 /* If the only error is a non-fatal one and we don't want to print it,
4794 just exit. */
4795 if (!non_fatal_only || head->detail.non_fatal)
4796 {
4797 DEBUG_TRACE ("single opcode entry with error kind: %s",
4798 operand_mismatch_kind_names[head->detail.kind]);
4799 output_operand_error_record (head, str);
4800 }
a06ea964
NC
4801 return;
4802 }
4803
4804 /* Find the error kind of the highest severity. */
33eaf5de 4805 DEBUG_TRACE ("multiple opcode entries with error kind");
a06ea964
NC
4806 kind = AARCH64_OPDE_NIL;
4807 for (curr = head; curr != NULL; curr = curr->next)
4808 {
4809 gas_assert (curr->detail.kind != AARCH64_OPDE_NIL);
4810 DEBUG_TRACE ("\t%s", operand_mismatch_kind_names[curr->detail.kind]);
a68f4cd2
TC
4811 if (operand_error_higher_severity_p (curr->detail.kind, kind)
4812 && (!non_fatal_only || (non_fatal_only && curr->detail.non_fatal)))
a06ea964
NC
4813 kind = curr->detail.kind;
4814 }
a68f4cd2
TC
4815
4816 gas_assert (kind != AARCH64_OPDE_NIL || non_fatal_only);
a06ea964
NC
4817
4818 /* Pick up one of errors of KIND to report. */
4819 largest_error_pos = -2; /* Index can be -1 which means unknown index. */
4820 for (curr = head; curr != NULL; curr = curr->next)
4821 {
7d02540a
TC
4822 /* If we don't want to print non-fatal errors then don't consider them
4823 at all. */
4824 if (curr->detail.kind != kind
af81c43b 4825 || (non_fatal_only && !curr->detail.non_fatal))
a06ea964
NC
4826 continue;
4827 /* If there are multiple errors, pick up the one with the highest
4828 mismatching operand index. In the case of multiple errors with
4829 the equally highest operand index, pick up the first one or the
4830 first one with non-NULL error message. */
4831 if (curr->detail.index > largest_error_pos
4832 || (curr->detail.index == largest_error_pos && msg == NULL
4833 && curr->detail.error != NULL))
4834 {
4835 largest_error_pos = curr->detail.index;
4836 record = curr;
4837 msg = record->detail.error;
4838 }
4839 }
4840
7d02540a
TC
4841 /* The way errors are collected in the back-end is a bit non-intuitive. But
4842 essentially, because each operand template is tried recursively you may
4843 always have errors collected from the previous tried OPND. These are
4844 usually skipped if there is one successful match. However now with the
4845 non-fatal errors we have to ignore those previously collected hard errors
4846 when we're only interested in printing the non-fatal ones. This condition
4847 prevents us from printing errors that are not appropriate, since we did
4848 match a condition, but it also has warnings that it wants to print. */
4849 if (non_fatal_only && !record)
4850 return;
4851
a06ea964
NC
4852 gas_assert (largest_error_pos != -2 && record != NULL);
4853 DEBUG_TRACE ("Pick up error kind %s to report",
4854 operand_mismatch_kind_names[record->detail.kind]);
4855
4856 /* Output. */
4857 output_operand_error_record (record, str);
4858}
4859\f
4860/* Write an AARCH64 instruction to buf - always little-endian. */
4861static void
4862put_aarch64_insn (char *buf, uint32_t insn)
4863{
4864 unsigned char *where = (unsigned char *) buf;
4865 where[0] = insn;
4866 where[1] = insn >> 8;
4867 where[2] = insn >> 16;
4868 where[3] = insn >> 24;
4869}
4870
4871static uint32_t
4872get_aarch64_insn (char *buf)
4873{
4874 unsigned char *where = (unsigned char *) buf;
4875 uint32_t result;
4876 result = (where[0] | (where[1] << 8) | (where[2] << 16) | (where[3] << 24));
4877 return result;
4878}
4879
4880static void
4881output_inst (struct aarch64_inst *new_inst)
4882{
4883 char *to = NULL;
4884
4885 to = frag_more (INSN_SIZE);
4886
4887 frag_now->tc_frag_data.recorded = 1;
4888
4889 put_aarch64_insn (to, inst.base.value);
4890
4891 if (inst.reloc.type != BFD_RELOC_UNUSED)
4892 {
4893 fixS *fixp = fix_new_aarch64 (frag_now, to - frag_now->fr_literal,
4894 INSN_SIZE, &inst.reloc.exp,
4895 inst.reloc.pc_rel,
4896 inst.reloc.type);
4897 DEBUG_TRACE ("Prepared relocation fix up");
4898 /* Don't check the addend value against the instruction size,
4899 that's the job of our code in md_apply_fix(). */
4900 fixp->fx_no_overflow = 1;
4901 if (new_inst != NULL)
4902 fixp->tc_fix_data.inst = new_inst;
4903 if (aarch64_gas_internal_fixup_p ())
4904 {
4905 gas_assert (inst.reloc.opnd != AARCH64_OPND_NIL);
4906 fixp->tc_fix_data.opnd = inst.reloc.opnd;
4907 fixp->fx_addnumber = inst.reloc.flags;
4908 }
4909 }
4910
4911 dwarf2_emit_insn (INSN_SIZE);
4912}
4913
4914/* Link together opcodes of the same name. */
4915
4916struct templates
4917{
4918 aarch64_opcode *opcode;
4919 struct templates *next;
4920};
4921
4922typedef struct templates templates;
4923
4924static templates *
4925lookup_mnemonic (const char *start, int len)
4926{
4927 templates *templ = NULL;
4928
4929 templ = hash_find_n (aarch64_ops_hsh, start, len);
4930 return templ;
4931}
4932
4933/* Subroutine of md_assemble, responsible for looking up the primary
4934 opcode from the mnemonic the user wrote. STR points to the
4935 beginning of the mnemonic. */
4936
4937static templates *
4938opcode_lookup (char **str)
4939{
bb7eff52 4940 char *end, *base, *dot;
a06ea964
NC
4941 const aarch64_cond *cond;
4942 char condname[16];
4943 int len;
4944
4945 /* Scan up to the end of the mnemonic, which must end in white space,
4946 '.', or end of string. */
bb7eff52 4947 dot = 0;
a06ea964 4948 for (base = end = *str; is_part_of_name(*end); end++)
bb7eff52
RS
4949 if (*end == '.' && !dot)
4950 dot = end;
a06ea964 4951
bb7eff52 4952 if (end == base || dot == base)
a06ea964
NC
4953 return 0;
4954
4955 inst.cond = COND_ALWAYS;
4956
4957 /* Handle a possible condition. */
bb7eff52 4958 if (dot)
a06ea964 4959 {
bb7eff52 4960 cond = hash_find_n (aarch64_cond_hsh, dot + 1, end - dot - 1);
a06ea964
NC
4961 if (cond)
4962 {
4963 inst.cond = cond->value;
bb7eff52 4964 *str = end;
a06ea964
NC
4965 }
4966 else
4967 {
bb7eff52 4968 *str = dot;
a06ea964
NC
4969 return 0;
4970 }
bb7eff52 4971 len = dot - base;
a06ea964
NC
4972 }
4973 else
bb7eff52
RS
4974 {
4975 *str = end;
4976 len = end - base;
4977 }
a06ea964
NC
4978
4979 if (inst.cond == COND_ALWAYS)
4980 {
4981 /* Look for unaffixed mnemonic. */
4982 return lookup_mnemonic (base, len);
4983 }
4984 else if (len <= 13)
4985 {
4986 /* append ".c" to mnemonic if conditional */
4987 memcpy (condname, base, len);
4988 memcpy (condname + len, ".c", 2);
4989 base = condname;
4990 len += 2;
4991 return lookup_mnemonic (base, len);
4992 }
4993
4994 return NULL;
4995}
4996
8f9a77af
RS
4997/* Internal helper routine converting a vector_type_el structure *VECTYPE
4998 to a corresponding operand qualifier. */
a06ea964
NC
4999
5000static inline aarch64_opnd_qualifier_t
8f9a77af 5001vectype_to_qualifier (const struct vector_type_el *vectype)
a06ea964 5002{
f06935a5 5003 /* Element size in bytes indexed by vector_el_type. */
a06ea964
NC
5004 const unsigned char ele_size[5]
5005 = {1, 2, 4, 8, 16};
65f2205d
MW
5006 const unsigned int ele_base [5] =
5007 {
a3b3345a 5008 AARCH64_OPND_QLF_V_4B,
3067d3b9 5009 AARCH64_OPND_QLF_V_2H,
65f2205d
MW
5010 AARCH64_OPND_QLF_V_2S,
5011 AARCH64_OPND_QLF_V_1D,
5012 AARCH64_OPND_QLF_V_1Q
5013 };
a06ea964
NC
5014
5015 if (!vectype->defined || vectype->type == NT_invtype)
5016 goto vectype_conversion_fail;
5017
d50c751e
RS
5018 if (vectype->type == NT_zero)
5019 return AARCH64_OPND_QLF_P_Z;
5020 if (vectype->type == NT_merge)
5021 return AARCH64_OPND_QLF_P_M;
5022
a06ea964
NC
5023 gas_assert (vectype->type >= NT_b && vectype->type <= NT_q);
5024
f11ad6bc 5025 if (vectype->defined & (NTA_HASINDEX | NTA_HASVARWIDTH))
00c2093f
TC
5026 {
5027 /* Special case S_4B. */
5028 if (vectype->type == NT_b && vectype->width == 4)
5029 return AARCH64_OPND_QLF_S_4B;
5030
5031 /* Vector element register. */
5032 return AARCH64_OPND_QLF_S_B + vectype->type;
5033 }
a06ea964
NC
5034 else
5035 {
5036 /* Vector register. */
5037 int reg_size = ele_size[vectype->type] * vectype->width;
5038 unsigned offset;
65f2205d 5039 unsigned shift;
3067d3b9 5040 if (reg_size != 16 && reg_size != 8 && reg_size != 4)
a06ea964 5041 goto vectype_conversion_fail;
65f2205d
MW
5042
5043 /* The conversion is by calculating the offset from the base operand
5044 qualifier for the vector type. The operand qualifiers are regular
5045 enough that the offset can established by shifting the vector width by
5046 a vector-type dependent amount. */
5047 shift = 0;
5048 if (vectype->type == NT_b)
a3b3345a 5049 shift = 3;
3067d3b9 5050 else if (vectype->type == NT_h || vectype->type == NT_s)
65f2205d
MW
5051 shift = 2;
5052 else if (vectype->type >= NT_d)
5053 shift = 1;
5054 else
5055 gas_assert (0);
5056
5057 offset = ele_base [vectype->type] + (vectype->width >> shift);
a3b3345a 5058 gas_assert (AARCH64_OPND_QLF_V_4B <= offset
65f2205d
MW
5059 && offset <= AARCH64_OPND_QLF_V_1Q);
5060 return offset;
a06ea964
NC
5061 }
5062
5063vectype_conversion_fail:
5064 first_error (_("bad vector arrangement type"));
5065 return AARCH64_OPND_QLF_NIL;
5066}
5067
5068/* Process an optional operand that is found omitted from the assembly line.
5069 Fill *OPERAND for such an operand of type TYPE. OPCODE points to the
5070 instruction's opcode entry while IDX is the index of this omitted operand.
5071 */
5072
5073static void
5074process_omitted_operand (enum aarch64_opnd type, const aarch64_opcode *opcode,
5075 int idx, aarch64_opnd_info *operand)
5076{
5077 aarch64_insn default_value = get_optional_operand_default_value (opcode);
5078 gas_assert (optional_operand_p (opcode, idx));
5079 gas_assert (!operand->present);
5080
5081 switch (type)
5082 {
5083 case AARCH64_OPND_Rd:
5084 case AARCH64_OPND_Rn:
5085 case AARCH64_OPND_Rm:
5086 case AARCH64_OPND_Rt:
5087 case AARCH64_OPND_Rt2:
5088 case AARCH64_OPND_Rs:
5089 case AARCH64_OPND_Ra:
5090 case AARCH64_OPND_Rt_SYS:
5091 case AARCH64_OPND_Rd_SP:
5092 case AARCH64_OPND_Rn_SP:
c84364ec 5093 case AARCH64_OPND_Rm_SP:
a06ea964
NC
5094 case AARCH64_OPND_Fd:
5095 case AARCH64_OPND_Fn:
5096 case AARCH64_OPND_Fm:
5097 case AARCH64_OPND_Fa:
5098 case AARCH64_OPND_Ft:
5099 case AARCH64_OPND_Ft2:
5100 case AARCH64_OPND_Sd:
5101 case AARCH64_OPND_Sn:
5102 case AARCH64_OPND_Sm:
f42f1a1d 5103 case AARCH64_OPND_Va:
a06ea964
NC
5104 case AARCH64_OPND_Vd:
5105 case AARCH64_OPND_Vn:
5106 case AARCH64_OPND_Vm:
5107 case AARCH64_OPND_VdD1:
5108 case AARCH64_OPND_VnD1:
5109 operand->reg.regno = default_value;
5110 break;
5111
5112 case AARCH64_OPND_Ed:
5113 case AARCH64_OPND_En:
5114 case AARCH64_OPND_Em:
369c9167 5115 case AARCH64_OPND_Em16:
f42f1a1d 5116 case AARCH64_OPND_SM3_IMM2:
a06ea964
NC
5117 operand->reglane.regno = default_value;
5118 break;
5119
5120 case AARCH64_OPND_IDX:
5121 case AARCH64_OPND_BIT_NUM:
5122 case AARCH64_OPND_IMMR:
5123 case AARCH64_OPND_IMMS:
5124 case AARCH64_OPND_SHLL_IMM:
5125 case AARCH64_OPND_IMM_VLSL:
5126 case AARCH64_OPND_IMM_VLSR:
5127 case AARCH64_OPND_CCMP_IMM:
5128 case AARCH64_OPND_FBITS:
5129 case AARCH64_OPND_UIMM4:
5130 case AARCH64_OPND_UIMM3_OP1:
5131 case AARCH64_OPND_UIMM3_OP2:
5132 case AARCH64_OPND_IMM:
f42f1a1d 5133 case AARCH64_OPND_IMM_2:
a06ea964
NC
5134 case AARCH64_OPND_WIDTH:
5135 case AARCH64_OPND_UIMM7:
5136 case AARCH64_OPND_NZCV:
245d2e3f
RS
5137 case AARCH64_OPND_SVE_PATTERN:
5138 case AARCH64_OPND_SVE_PRFOP:
a06ea964
NC
5139 operand->imm.value = default_value;
5140 break;
5141
2442d846
RS
5142 case AARCH64_OPND_SVE_PATTERN_SCALED:
5143 operand->imm.value = default_value;
5144 operand->shifter.kind = AARCH64_MOD_MUL;
5145 operand->shifter.amount = 1;
5146 break;
5147
a06ea964
NC
5148 case AARCH64_OPND_EXCEPTION:
5149 inst.reloc.type = BFD_RELOC_UNUSED;
5150 break;
5151
5152 case AARCH64_OPND_BARRIER_ISB:
5153 operand->barrier = aarch64_barrier_options + default_value;
5154
5155 default:
5156 break;
5157 }
5158}
5159
5160/* Process the relocation type for move wide instructions.
5161 Return TRUE on success; otherwise return FALSE. */
5162
5163static bfd_boolean
5164process_movw_reloc_info (void)
5165{
5166 int is32;
5167 unsigned shift;
5168
5169 is32 = inst.base.operands[0].qualifier == AARCH64_OPND_QLF_W ? 1 : 0;
5170
5171 if (inst.base.opcode->op == OP_MOVK)
5172 switch (inst.reloc.type)
5173 {
5174 case BFD_RELOC_AARCH64_MOVW_G0_S:
5175 case BFD_RELOC_AARCH64_MOVW_G1_S:
5176 case BFD_RELOC_AARCH64_MOVW_G2_S:
32247401
RL
5177 case BFD_RELOC_AARCH64_MOVW_PREL_G0:
5178 case BFD_RELOC_AARCH64_MOVW_PREL_G1:
5179 case BFD_RELOC_AARCH64_MOVW_PREL_G2:
5180 case BFD_RELOC_AARCH64_MOVW_PREL_G3:
1aa66fb1 5181 case BFD_RELOC_AARCH64_TLSGD_MOVW_G1:
a06ea964 5182 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0:
a06ea964 5183 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1:
a06ea964
NC
5184 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2:
5185 set_syntax_error
5186 (_("the specified relocation type is not allowed for MOVK"));
5187 return FALSE;
5188 default:
5189 break;
5190 }
5191
5192 switch (inst.reloc.type)
5193 {
5194 case BFD_RELOC_AARCH64_MOVW_G0:
a06ea964 5195 case BFD_RELOC_AARCH64_MOVW_G0_NC:
f09c556a 5196 case BFD_RELOC_AARCH64_MOVW_G0_S:
ca632371 5197 case BFD_RELOC_AARCH64_MOVW_GOTOFF_G0_NC:
32247401
RL
5198 case BFD_RELOC_AARCH64_MOVW_PREL_G0:
5199 case BFD_RELOC_AARCH64_MOVW_PREL_G0_NC:
43a357f9 5200 case BFD_RELOC_AARCH64_TLSDESC_OFF_G0_NC:
3e8286c0 5201 case BFD_RELOC_AARCH64_TLSGD_MOVW_G0_NC:
3b957e5b 5202 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC:
49df5539
JW
5203 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0:
5204 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC:
a06ea964
NC
5205 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0:
5206 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC:
5207 shift = 0;
5208 break;
5209 case BFD_RELOC_AARCH64_MOVW_G1:
a06ea964 5210 case BFD_RELOC_AARCH64_MOVW_G1_NC:
f09c556a 5211 case BFD_RELOC_AARCH64_MOVW_G1_S:
654248e7 5212 case BFD_RELOC_AARCH64_MOVW_GOTOFF_G1:
32247401
RL
5213 case BFD_RELOC_AARCH64_MOVW_PREL_G1:
5214 case BFD_RELOC_AARCH64_MOVW_PREL_G1_NC:
43a357f9 5215 case BFD_RELOC_AARCH64_TLSDESC_OFF_G1:
1aa66fb1 5216 case BFD_RELOC_AARCH64_TLSGD_MOVW_G1:
3b957e5b 5217 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G1:
49df5539
JW
5218 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1:
5219 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC:
a06ea964
NC
5220 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1:
5221 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC:
5222 shift = 16;
5223 break;
5224 case BFD_RELOC_AARCH64_MOVW_G2:
a06ea964 5225 case BFD_RELOC_AARCH64_MOVW_G2_NC:
f09c556a 5226 case BFD_RELOC_AARCH64_MOVW_G2_S:
32247401
RL
5227 case BFD_RELOC_AARCH64_MOVW_PREL_G2:
5228 case BFD_RELOC_AARCH64_MOVW_PREL_G2_NC:
49df5539 5229 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2:
a06ea964
NC
5230 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2:
5231 if (is32)
5232 {
5233 set_fatal_syntax_error
5234 (_("the specified relocation type is not allowed for 32-bit "
5235 "register"));
5236 return FALSE;
5237 }
5238 shift = 32;
5239 break;
5240 case BFD_RELOC_AARCH64_MOVW_G3:
32247401 5241 case BFD_RELOC_AARCH64_MOVW_PREL_G3:
a06ea964
NC
5242 if (is32)
5243 {
5244 set_fatal_syntax_error
5245 (_("the specified relocation type is not allowed for 32-bit "
5246 "register"));
5247 return FALSE;
5248 }
5249 shift = 48;
5250 break;
5251 default:
5252 /* More cases should be added when more MOVW-related relocation types
5253 are supported in GAS. */
5254 gas_assert (aarch64_gas_internal_fixup_p ());
5255 /* The shift amount should have already been set by the parser. */
5256 return TRUE;
5257 }
5258 inst.base.operands[1].shifter.amount = shift;
5259 return TRUE;
5260}
5261
33eaf5de 5262/* A primitive log calculator. */
a06ea964
NC
5263
5264static inline unsigned int
5265get_logsz (unsigned int size)
5266{
5267 const unsigned char ls[16] =
5268 {0, 1, -1, 2, -1, -1, -1, 3, -1, -1, -1, -1, -1, -1, -1, 4};
5269 if (size > 16)
5270 {
5271 gas_assert (0);
5272 return -1;
5273 }
5274 gas_assert (ls[size - 1] != (unsigned char)-1);
5275 return ls[size - 1];
5276}
5277
5278/* Determine and return the real reloc type code for an instruction
5279 with the pseudo reloc type code BFD_RELOC_AARCH64_LDST_LO12. */
5280
5281static inline bfd_reloc_code_real_type
5282ldst_lo12_determine_real_reloc_type (void)
5283{
4c562523 5284 unsigned logsz;
a06ea964
NC
5285 enum aarch64_opnd_qualifier opd0_qlf = inst.base.operands[0].qualifier;
5286 enum aarch64_opnd_qualifier opd1_qlf = inst.base.operands[1].qualifier;
5287
84f1b9fb 5288 const bfd_reloc_code_real_type reloc_ldst_lo12[5][5] = {
4c562523
JW
5289 {
5290 BFD_RELOC_AARCH64_LDST8_LO12,
5291 BFD_RELOC_AARCH64_LDST16_LO12,
5292 BFD_RELOC_AARCH64_LDST32_LO12,
5293 BFD_RELOC_AARCH64_LDST64_LO12,
a06ea964 5294 BFD_RELOC_AARCH64_LDST128_LO12
4c562523
JW
5295 },
5296 {
5297 BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12,
5298 BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12,
5299 BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12,
5300 BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12,
5301 BFD_RELOC_AARCH64_NONE
5302 },
5303 {
5304 BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12_NC,
5305 BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12_NC,
5306 BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12_NC,
5307 BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12_NC,
5308 BFD_RELOC_AARCH64_NONE
84f1b9fb
RL
5309 },
5310 {
5311 BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12,
5312 BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12,
5313 BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12,
5314 BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12,
5315 BFD_RELOC_AARCH64_NONE
5316 },
5317 {
5318 BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12_NC,
5319 BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12_NC,
5320 BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12_NC,
5321 BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12_NC,
5322 BFD_RELOC_AARCH64_NONE
4c562523 5323 }
a06ea964
NC
5324 };
5325
4c562523
JW
5326 gas_assert (inst.reloc.type == BFD_RELOC_AARCH64_LDST_LO12
5327 || inst.reloc.type == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12
5328 || (inst.reloc.type
84f1b9fb
RL
5329 == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12_NC)
5330 || (inst.reloc.type
5331 == BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12)
5332 || (inst.reloc.type
5333 == BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12_NC));
a06ea964
NC
5334 gas_assert (inst.base.opcode->operands[1] == AARCH64_OPND_ADDR_UIMM12);
5335
5336 if (opd1_qlf == AARCH64_OPND_QLF_NIL)
5337 opd1_qlf =
5338 aarch64_get_expected_qualifier (inst.base.opcode->qualifiers_list,
5339 1, opd0_qlf, 0);
5340 gas_assert (opd1_qlf != AARCH64_OPND_QLF_NIL);
5341
5342 logsz = get_logsz (aarch64_get_qualifier_esize (opd1_qlf));
4c562523 5343 if (inst.reloc.type == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12
84f1b9fb
RL
5344 || inst.reloc.type == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12_NC
5345 || inst.reloc.type == BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12
5346 || inst.reloc.type == BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12_NC)
4c562523
JW
5347 gas_assert (logsz <= 3);
5348 else
5349 gas_assert (logsz <= 4);
a06ea964 5350
4c562523 5351 /* In reloc.c, these pseudo relocation types should be defined in similar
33eaf5de 5352 order as above reloc_ldst_lo12 array. Because the array index calculation
4c562523
JW
5353 below relies on this. */
5354 return reloc_ldst_lo12[inst.reloc.type - BFD_RELOC_AARCH64_LDST_LO12][logsz];
a06ea964
NC
5355}
5356
5357/* Check whether a register list REGINFO is valid. The registers must be
5358 numbered in increasing order (modulo 32), in increments of one or two.
5359
5360 If ACCEPT_ALTERNATE is non-zero, the register numbers should be in
5361 increments of two.
5362
5363 Return FALSE if such a register list is invalid, otherwise return TRUE. */
5364
5365static bfd_boolean
5366reg_list_valid_p (uint32_t reginfo, int accept_alternate)
5367{
5368 uint32_t i, nb_regs, prev_regno, incr;
5369
5370 nb_regs = 1 + (reginfo & 0x3);
5371 reginfo >>= 2;
5372 prev_regno = reginfo & 0x1f;
5373 incr = accept_alternate ? 2 : 1;
5374
5375 for (i = 1; i < nb_regs; ++i)
5376 {
5377 uint32_t curr_regno;
5378 reginfo >>= 5;
5379 curr_regno = reginfo & 0x1f;
5380 if (curr_regno != ((prev_regno + incr) & 0x1f))
5381 return FALSE;
5382 prev_regno = curr_regno;
5383 }
5384
5385 return TRUE;
5386}
5387
5388/* Generic instruction operand parser. This does no encoding and no
5389 semantic validation; it merely squirrels values away in the inst
5390 structure. Returns TRUE or FALSE depending on whether the
5391 specified grammar matched. */
5392
5393static bfd_boolean
5394parse_operands (char *str, const aarch64_opcode *opcode)
5395{
5396 int i;
5397 char *backtrack_pos = 0;
5398 const enum aarch64_opnd *operands = opcode->operands;
1799c0d0 5399 aarch64_reg_type imm_reg_type;
a06ea964
NC
5400
5401 clear_error ();
5402 skip_whitespace (str);
5403
c0890d26 5404 if (AARCH64_CPU_HAS_FEATURE (AARCH64_FEATURE_SVE, *opcode->avariant))
5b2b928e 5405 imm_reg_type = REG_TYPE_R_Z_SP_BHSDQ_VZP;
c0890d26
RS
5406 else
5407 imm_reg_type = REG_TYPE_R_Z_BHSDQ_V;
1799c0d0 5408
a06ea964
NC
5409 for (i = 0; operands[i] != AARCH64_OPND_NIL; i++)
5410 {
5411 int64_t val;
e1b988bb 5412 const reg_entry *reg;
a06ea964
NC
5413 int comma_skipped_p = 0;
5414 aarch64_reg_type rtype;
8f9a77af 5415 struct vector_type_el vectype;
4df068de 5416 aarch64_opnd_qualifier_t qualifier, base_qualifier, offset_qualifier;
a06ea964 5417 aarch64_opnd_info *info = &inst.base.operands[i];
f11ad6bc 5418 aarch64_reg_type reg_type;
a06ea964
NC
5419
5420 DEBUG_TRACE ("parse operand %d", i);
5421
5422 /* Assign the operand code. */
5423 info->type = operands[i];
5424
5425 if (optional_operand_p (opcode, i))
5426 {
5427 /* Remember where we are in case we need to backtrack. */
5428 gas_assert (!backtrack_pos);
5429 backtrack_pos = str;
5430 }
5431
33eaf5de 5432 /* Expect comma between operands; the backtrack mechanism will take
a06ea964
NC
5433 care of cases of omitted optional operand. */
5434 if (i > 0 && ! skip_past_char (&str, ','))
5435 {
5436 set_syntax_error (_("comma expected between operands"));
5437 goto failure;
5438 }
5439 else
5440 comma_skipped_p = 1;
5441
5442 switch (operands[i])
5443 {
5444 case AARCH64_OPND_Rd:
5445 case AARCH64_OPND_Rn:
5446 case AARCH64_OPND_Rm:
5447 case AARCH64_OPND_Rt:
5448 case AARCH64_OPND_Rt2:
5449 case AARCH64_OPND_Rs:
5450 case AARCH64_OPND_Ra:
5451 case AARCH64_OPND_Rt_SYS:
ee804238 5452 case AARCH64_OPND_PAIRREG:
047cd301 5453 case AARCH64_OPND_SVE_Rm:
e1b988bb 5454 po_int_reg_or_fail (REG_TYPE_R_Z);
a06ea964
NC
5455 break;
5456
5457 case AARCH64_OPND_Rd_SP:
5458 case AARCH64_OPND_Rn_SP:
047cd301 5459 case AARCH64_OPND_SVE_Rn_SP:
c84364ec 5460 case AARCH64_OPND_Rm_SP:
e1b988bb 5461 po_int_reg_or_fail (REG_TYPE_R_SP);
a06ea964
NC
5462 break;
5463
5464 case AARCH64_OPND_Rm_EXT:
5465 case AARCH64_OPND_Rm_SFT:
5466 po_misc_or_fail (parse_shifter_operand
5467 (&str, info, (operands[i] == AARCH64_OPND_Rm_EXT
5468 ? SHIFTED_ARITH_IMM
5469 : SHIFTED_LOGIC_IMM)));
5470 if (!info->shifter.operator_present)
5471 {
5472 /* Default to LSL if not present. Libopcodes prefers shifter
5473 kind to be explicit. */
5474 gas_assert (info->shifter.kind == AARCH64_MOD_NONE);
5475 info->shifter.kind = AARCH64_MOD_LSL;
5476 /* For Rm_EXT, libopcodes will carry out further check on whether
5477 or not stack pointer is used in the instruction (Recall that
5478 "the extend operator is not optional unless at least one of
5479 "Rd" or "Rn" is '11111' (i.e. WSP)"). */
5480 }
5481 break;
5482
5483 case AARCH64_OPND_Fd:
5484 case AARCH64_OPND_Fn:
5485 case AARCH64_OPND_Fm:
5486 case AARCH64_OPND_Fa:
5487 case AARCH64_OPND_Ft:
5488 case AARCH64_OPND_Ft2:
5489 case AARCH64_OPND_Sd:
5490 case AARCH64_OPND_Sn:
5491 case AARCH64_OPND_Sm:
047cd301
RS
5492 case AARCH64_OPND_SVE_VZn:
5493 case AARCH64_OPND_SVE_Vd:
5494 case AARCH64_OPND_SVE_Vm:
5495 case AARCH64_OPND_SVE_Vn:
a06ea964
NC
5496 val = aarch64_reg_parse (&str, REG_TYPE_BHSDQ, &rtype, NULL);
5497 if (val == PARSE_FAIL)
5498 {
5499 first_error (_(get_reg_expected_msg (REG_TYPE_BHSDQ)));
5500 goto failure;
5501 }
5502 gas_assert (rtype >= REG_TYPE_FP_B && rtype <= REG_TYPE_FP_Q);
5503
5504 info->reg.regno = val;
5505 info->qualifier = AARCH64_OPND_QLF_S_B + (rtype - REG_TYPE_FP_B);
5506 break;
5507
f11ad6bc
RS
5508 case AARCH64_OPND_SVE_Pd:
5509 case AARCH64_OPND_SVE_Pg3:
5510 case AARCH64_OPND_SVE_Pg4_5:
5511 case AARCH64_OPND_SVE_Pg4_10:
5512 case AARCH64_OPND_SVE_Pg4_16:
5513 case AARCH64_OPND_SVE_Pm:
5514 case AARCH64_OPND_SVE_Pn:
5515 case AARCH64_OPND_SVE_Pt:
5516 reg_type = REG_TYPE_PN;
5517 goto vector_reg;
5518
5519 case AARCH64_OPND_SVE_Za_5:
5520 case AARCH64_OPND_SVE_Za_16:
5521 case AARCH64_OPND_SVE_Zd:
5522 case AARCH64_OPND_SVE_Zm_5:
5523 case AARCH64_OPND_SVE_Zm_16:
5524 case AARCH64_OPND_SVE_Zn:
5525 case AARCH64_OPND_SVE_Zt:
5526 reg_type = REG_TYPE_ZN;
5527 goto vector_reg;
5528
f42f1a1d 5529 case AARCH64_OPND_Va:
a06ea964
NC
5530 case AARCH64_OPND_Vd:
5531 case AARCH64_OPND_Vn:
5532 case AARCH64_OPND_Vm:
f11ad6bc
RS
5533 reg_type = REG_TYPE_VN;
5534 vector_reg:
5535 val = aarch64_reg_parse (&str, reg_type, NULL, &vectype);
a06ea964
NC
5536 if (val == PARSE_FAIL)
5537 {
f11ad6bc 5538 first_error (_(get_reg_expected_msg (reg_type)));
a06ea964
NC
5539 goto failure;
5540 }
5541 if (vectype.defined & NTA_HASINDEX)
5542 goto failure;
5543
5544 info->reg.regno = val;
f11ad6bc
RS
5545 if ((reg_type == REG_TYPE_PN || reg_type == REG_TYPE_ZN)
5546 && vectype.type == NT_invtype)
5547 /* Unqualified Pn and Zn registers are allowed in certain
5548 contexts. Rely on F_STRICT qualifier checking to catch
5549 invalid uses. */
5550 info->qualifier = AARCH64_OPND_QLF_NIL;
5551 else
5552 {
5553 info->qualifier = vectype_to_qualifier (&vectype);
5554 if (info->qualifier == AARCH64_OPND_QLF_NIL)
5555 goto failure;
5556 }
a06ea964
NC
5557 break;
5558
5559 case AARCH64_OPND_VdD1:
5560 case AARCH64_OPND_VnD1:
5561 val = aarch64_reg_parse (&str, REG_TYPE_VN, NULL, &vectype);
5562 if (val == PARSE_FAIL)
5563 {
5564 set_first_syntax_error (_(get_reg_expected_msg (REG_TYPE_VN)));
5565 goto failure;
5566 }
5567 if (vectype.type != NT_d || vectype.index != 1)
5568 {
5569 set_fatal_syntax_error
5570 (_("the top half of a 128-bit FP/SIMD register is expected"));
5571 goto failure;
5572 }
5573 info->reg.regno = val;
5574 /* N.B: VdD1 and VnD1 are treated as an fp or advsimd scalar register
5575 here; it is correct for the purpose of encoding/decoding since
5576 only the register number is explicitly encoded in the related
5577 instructions, although this appears a bit hacky. */
5578 info->qualifier = AARCH64_OPND_QLF_S_D;
5579 break;
5580
582e12bf
RS
5581 case AARCH64_OPND_SVE_Zm3_INDEX:
5582 case AARCH64_OPND_SVE_Zm3_22_INDEX:
5583 case AARCH64_OPND_SVE_Zm4_INDEX:
f11ad6bc
RS
5584 case AARCH64_OPND_SVE_Zn_INDEX:
5585 reg_type = REG_TYPE_ZN;
5586 goto vector_reg_index;
5587
a06ea964
NC
5588 case AARCH64_OPND_Ed:
5589 case AARCH64_OPND_En:
5590 case AARCH64_OPND_Em:
369c9167 5591 case AARCH64_OPND_Em16:
f42f1a1d 5592 case AARCH64_OPND_SM3_IMM2:
f11ad6bc
RS
5593 reg_type = REG_TYPE_VN;
5594 vector_reg_index:
5595 val = aarch64_reg_parse (&str, reg_type, NULL, &vectype);
a06ea964
NC
5596 if (val == PARSE_FAIL)
5597 {
f11ad6bc 5598 first_error (_(get_reg_expected_msg (reg_type)));
a06ea964
NC
5599 goto failure;
5600 }
5601 if (vectype.type == NT_invtype || !(vectype.defined & NTA_HASINDEX))
5602 goto failure;
5603
5604 info->reglane.regno = val;
5605 info->reglane.index = vectype.index;
5606 info->qualifier = vectype_to_qualifier (&vectype);
5607 if (info->qualifier == AARCH64_OPND_QLF_NIL)
5608 goto failure;
5609 break;
5610
f11ad6bc
RS
5611 case AARCH64_OPND_SVE_ZnxN:
5612 case AARCH64_OPND_SVE_ZtxN:
5613 reg_type = REG_TYPE_ZN;
5614 goto vector_reg_list;
5615
a06ea964
NC
5616 case AARCH64_OPND_LVn:
5617 case AARCH64_OPND_LVt:
5618 case AARCH64_OPND_LVt_AL:
5619 case AARCH64_OPND_LEt:
f11ad6bc
RS
5620 reg_type = REG_TYPE_VN;
5621 vector_reg_list:
5622 if (reg_type == REG_TYPE_ZN
5623 && get_opcode_dependent_value (opcode) == 1
5624 && *str != '{')
a06ea964 5625 {
f11ad6bc
RS
5626 val = aarch64_reg_parse (&str, reg_type, NULL, &vectype);
5627 if (val == PARSE_FAIL)
5628 {
5629 first_error (_(get_reg_expected_msg (reg_type)));
5630 goto failure;
5631 }
5632 info->reglist.first_regno = val;
5633 info->reglist.num_regs = 1;
5634 }
5635 else
5636 {
5637 val = parse_vector_reg_list (&str, reg_type, &vectype);
5638 if (val == PARSE_FAIL)
5639 goto failure;
5640 if (! reg_list_valid_p (val, /* accept_alternate */ 0))
5641 {
5642 set_fatal_syntax_error (_("invalid register list"));
5643 goto failure;
5644 }
5645 info->reglist.first_regno = (val >> 2) & 0x1f;
5646 info->reglist.num_regs = (val & 0x3) + 1;
a06ea964 5647 }
a06ea964
NC
5648 if (operands[i] == AARCH64_OPND_LEt)
5649 {
5650 if (!(vectype.defined & NTA_HASINDEX))
5651 goto failure;
5652 info->reglist.has_index = 1;
5653 info->reglist.index = vectype.index;
5654 }
f11ad6bc
RS
5655 else
5656 {
5657 if (vectype.defined & NTA_HASINDEX)
5658 goto failure;
5659 if (!(vectype.defined & NTA_HASTYPE))
5660 {
5661 if (reg_type == REG_TYPE_ZN)
5662 set_fatal_syntax_error (_("missing type suffix"));
5663 goto failure;
5664 }
5665 }
a06ea964
NC
5666 info->qualifier = vectype_to_qualifier (&vectype);
5667 if (info->qualifier == AARCH64_OPND_QLF_NIL)
5668 goto failure;
5669 break;
5670
a6a51754
RL
5671 case AARCH64_OPND_CRn:
5672 case AARCH64_OPND_CRm:
a06ea964 5673 {
a6a51754
RL
5674 char prefix = *(str++);
5675 if (prefix != 'c' && prefix != 'C')
5676 goto failure;
5677
5678 po_imm_nc_or_fail ();
5679 if (val > 15)
5680 {
5681 set_fatal_syntax_error (_(N_ ("C0 - C15 expected")));
5682 goto failure;
5683 }
5684 info->qualifier = AARCH64_OPND_QLF_CR;
5685 info->imm.value = val;
5686 break;
a06ea964 5687 }
a06ea964
NC
5688
5689 case AARCH64_OPND_SHLL_IMM:
5690 case AARCH64_OPND_IMM_VLSR:
5691 po_imm_or_fail (1, 64);
5692 info->imm.value = val;
5693 break;
5694
5695 case AARCH64_OPND_CCMP_IMM:
e950b345 5696 case AARCH64_OPND_SIMM5:
a06ea964
NC
5697 case AARCH64_OPND_FBITS:
5698 case AARCH64_OPND_UIMM4:
5699 case AARCH64_OPND_UIMM3_OP1:
5700 case AARCH64_OPND_UIMM3_OP2:
5701 case AARCH64_OPND_IMM_VLSL:
5702 case AARCH64_OPND_IMM:
f42f1a1d 5703 case AARCH64_OPND_IMM_2:
a06ea964 5704 case AARCH64_OPND_WIDTH:
e950b345
RS
5705 case AARCH64_OPND_SVE_INV_LIMM:
5706 case AARCH64_OPND_SVE_LIMM:
5707 case AARCH64_OPND_SVE_LIMM_MOV:
5708 case AARCH64_OPND_SVE_SHLIMM_PRED:
5709 case AARCH64_OPND_SVE_SHLIMM_UNPRED:
5710 case AARCH64_OPND_SVE_SHRIMM_PRED:
5711 case AARCH64_OPND_SVE_SHRIMM_UNPRED:
5712 case AARCH64_OPND_SVE_SIMM5:
5713 case AARCH64_OPND_SVE_SIMM5B:
5714 case AARCH64_OPND_SVE_SIMM6:
5715 case AARCH64_OPND_SVE_SIMM8:
5716 case AARCH64_OPND_SVE_UIMM3:
5717 case AARCH64_OPND_SVE_UIMM7:
5718 case AARCH64_OPND_SVE_UIMM8:
5719 case AARCH64_OPND_SVE_UIMM8_53:
c2c4ff8d
SN
5720 case AARCH64_OPND_IMM_ROT1:
5721 case AARCH64_OPND_IMM_ROT2:
5722 case AARCH64_OPND_IMM_ROT3:
582e12bf
RS
5723 case AARCH64_OPND_SVE_IMM_ROT1:
5724 case AARCH64_OPND_SVE_IMM_ROT2:
a06ea964
NC
5725 po_imm_nc_or_fail ();
5726 info->imm.value = val;
5727 break;
5728
e950b345
RS
5729 case AARCH64_OPND_SVE_AIMM:
5730 case AARCH64_OPND_SVE_ASIMM:
5731 po_imm_nc_or_fail ();
5732 info->imm.value = val;
5733 skip_whitespace (str);
5734 if (skip_past_comma (&str))
5735 po_misc_or_fail (parse_shift (&str, info, SHIFTED_LSL));
5736 else
5737 inst.base.operands[i].shifter.kind = AARCH64_MOD_LSL;
5738 break;
5739
245d2e3f
RS
5740 case AARCH64_OPND_SVE_PATTERN:
5741 po_enum_or_fail (aarch64_sve_pattern_array);
5742 info->imm.value = val;
5743 break;
5744
2442d846
RS
5745 case AARCH64_OPND_SVE_PATTERN_SCALED:
5746 po_enum_or_fail (aarch64_sve_pattern_array);
5747 info->imm.value = val;
5748 if (skip_past_comma (&str)
5749 && !parse_shift (&str, info, SHIFTED_MUL))
5750 goto failure;
5751 if (!info->shifter.operator_present)
5752 {
5753 gas_assert (info->shifter.kind == AARCH64_MOD_NONE);
5754 info->shifter.kind = AARCH64_MOD_MUL;
5755 info->shifter.amount = 1;
5756 }
5757 break;
5758
245d2e3f
RS
5759 case AARCH64_OPND_SVE_PRFOP:
5760 po_enum_or_fail (aarch64_sve_prfop_array);
5761 info->imm.value = val;
5762 break;
5763
a06ea964
NC
5764 case AARCH64_OPND_UIMM7:
5765 po_imm_or_fail (0, 127);
5766 info->imm.value = val;
5767 break;
5768
5769 case AARCH64_OPND_IDX:
f42f1a1d 5770 case AARCH64_OPND_MASK:
a06ea964
NC
5771 case AARCH64_OPND_BIT_NUM:
5772 case AARCH64_OPND_IMMR:
5773 case AARCH64_OPND_IMMS:
5774 po_imm_or_fail (0, 63);
5775 info->imm.value = val;
5776 break;
5777
5778 case AARCH64_OPND_IMM0:
5779 po_imm_nc_or_fail ();
5780 if (val != 0)
5781 {
5782 set_fatal_syntax_error (_("immediate zero expected"));
5783 goto failure;
5784 }
5785 info->imm.value = 0;
5786 break;
5787
5788 case AARCH64_OPND_FPIMM0:
5789 {
5790 int qfloat;
5791 bfd_boolean res1 = FALSE, res2 = FALSE;
5792 /* N.B. -0.0 will be rejected; although -0.0 shouldn't be rejected,
5793 it is probably not worth the effort to support it. */
1799c0d0
RS
5794 if (!(res1 = parse_aarch64_imm_float (&str, &qfloat, FALSE,
5795 imm_reg_type))
6a9deabe
RS
5796 && (error_p ()
5797 || !(res2 = parse_constant_immediate (&str, &val,
5798 imm_reg_type))))
a06ea964
NC
5799 goto failure;
5800 if ((res1 && qfloat == 0) || (res2 && val == 0))
5801 {
5802 info->imm.value = 0;
5803 info->imm.is_fp = 1;
5804 break;
5805 }
5806 set_fatal_syntax_error (_("immediate zero expected"));
5807 goto failure;
5808 }
5809
5810 case AARCH64_OPND_IMM_MOV:
5811 {
5812 char *saved = str;
8db49cc2
WN
5813 if (reg_name_p (str, REG_TYPE_R_Z_SP) ||
5814 reg_name_p (str, REG_TYPE_VN))
a06ea964
NC
5815 goto failure;
5816 str = saved;
5817 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
5818 GE_OPT_PREFIX, 1));
5819 /* The MOV immediate alias will be fixed up by fix_mov_imm_insn
5820 later. fix_mov_imm_insn will try to determine a machine
5821 instruction (MOVZ, MOVN or ORR) for it and will issue an error
5822 message if the immediate cannot be moved by a single
5823 instruction. */
5824 aarch64_set_gas_internal_fixup (&inst.reloc, info, 1);
5825 inst.base.operands[i].skip = 1;
5826 }
5827 break;
5828
5829 case AARCH64_OPND_SIMD_IMM:
5830 case AARCH64_OPND_SIMD_IMM_SFT:
1799c0d0 5831 if (! parse_big_immediate (&str, &val, imm_reg_type))
a06ea964
NC
5832 goto failure;
5833 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
5834 /* addr_off_p */ 0,
5835 /* need_libopcodes_p */ 1,
5836 /* skip_p */ 1);
5837 /* Parse shift.
5838 N.B. although AARCH64_OPND_SIMD_IMM doesn't permit any
5839 shift, we don't check it here; we leave the checking to
5840 the libopcodes (operand_general_constraint_met_p). By
5841 doing this, we achieve better diagnostics. */
5842 if (skip_past_comma (&str)
5843 && ! parse_shift (&str, info, SHIFTED_LSL_MSL))
5844 goto failure;
5845 if (!info->shifter.operator_present
5846 && info->type == AARCH64_OPND_SIMD_IMM_SFT)
5847 {
5848 /* Default to LSL if not present. Libopcodes prefers shifter
5849 kind to be explicit. */
5850 gas_assert (info->shifter.kind == AARCH64_MOD_NONE);
5851 info->shifter.kind = AARCH64_MOD_LSL;
5852 }
5853 break;
5854
5855 case AARCH64_OPND_FPIMM:
5856 case AARCH64_OPND_SIMD_FPIMM:
165d4950 5857 case AARCH64_OPND_SVE_FPIMM8:
a06ea964
NC
5858 {
5859 int qfloat;
165d4950
RS
5860 bfd_boolean dp_p;
5861
5862 dp_p = double_precision_operand_p (&inst.base.operands[0]);
6a9deabe 5863 if (!parse_aarch64_imm_float (&str, &qfloat, dp_p, imm_reg_type)
874d7e6e 5864 || !aarch64_imm_float_p (qfloat))
a06ea964 5865 {
6a9deabe
RS
5866 if (!error_p ())
5867 set_fatal_syntax_error (_("invalid floating-point"
5868 " constant"));
a06ea964
NC
5869 goto failure;
5870 }
5871 inst.base.operands[i].imm.value = encode_imm_float_bits (qfloat);
5872 inst.base.operands[i].imm.is_fp = 1;
5873 }
5874 break;
5875
165d4950
RS
5876 case AARCH64_OPND_SVE_I1_HALF_ONE:
5877 case AARCH64_OPND_SVE_I1_HALF_TWO:
5878 case AARCH64_OPND_SVE_I1_ZERO_ONE:
5879 {
5880 int qfloat;
5881 bfd_boolean dp_p;
5882
5883 dp_p = double_precision_operand_p (&inst.base.operands[0]);
5884 if (!parse_aarch64_imm_float (&str, &qfloat, dp_p, imm_reg_type))
5885 {
5886 if (!error_p ())
5887 set_fatal_syntax_error (_("invalid floating-point"
5888 " constant"));
5889 goto failure;
5890 }
5891 inst.base.operands[i].imm.value = qfloat;
5892 inst.base.operands[i].imm.is_fp = 1;
5893 }
5894 break;
5895
a06ea964
NC
5896 case AARCH64_OPND_LIMM:
5897 po_misc_or_fail (parse_shifter_operand (&str, info,
5898 SHIFTED_LOGIC_IMM));
5899 if (info->shifter.operator_present)
5900 {
5901 set_fatal_syntax_error
5902 (_("shift not allowed for bitmask immediate"));
5903 goto failure;
5904 }
5905 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
5906 /* addr_off_p */ 0,
5907 /* need_libopcodes_p */ 1,
5908 /* skip_p */ 1);
5909 break;
5910
5911 case AARCH64_OPND_AIMM:
5912 if (opcode->op == OP_ADD)
5913 /* ADD may have relocation types. */
5914 po_misc_or_fail (parse_shifter_operand_reloc (&str, info,
5915 SHIFTED_ARITH_IMM));
5916 else
5917 po_misc_or_fail (parse_shifter_operand (&str, info,
5918 SHIFTED_ARITH_IMM));
5919 switch (inst.reloc.type)
5920 {
5921 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12:
5922 info->shifter.amount = 12;
5923 break;
5924 case BFD_RELOC_UNUSED:
5925 aarch64_set_gas_internal_fixup (&inst.reloc, info, 0);
5926 if (info->shifter.kind != AARCH64_MOD_NONE)
5927 inst.reloc.flags = FIXUP_F_HAS_EXPLICIT_SHIFT;
5928 inst.reloc.pc_rel = 0;
5929 break;
5930 default:
5931 break;
5932 }
5933 info->imm.value = 0;
5934 if (!info->shifter.operator_present)
5935 {
5936 /* Default to LSL if not present. Libopcodes prefers shifter
5937 kind to be explicit. */
5938 gas_assert (info->shifter.kind == AARCH64_MOD_NONE);
5939 info->shifter.kind = AARCH64_MOD_LSL;
5940 }
5941 break;
5942
5943 case AARCH64_OPND_HALF:
5944 {
5945 /* #<imm16> or relocation. */
5946 int internal_fixup_p;
5947 po_misc_or_fail (parse_half (&str, &internal_fixup_p));
5948 if (internal_fixup_p)
5949 aarch64_set_gas_internal_fixup (&inst.reloc, info, 0);
5950 skip_whitespace (str);
5951 if (skip_past_comma (&str))
5952 {
5953 /* {, LSL #<shift>} */
5954 if (! aarch64_gas_internal_fixup_p ())
5955 {
5956 set_fatal_syntax_error (_("can't mix relocation modifier "
5957 "with explicit shift"));
5958 goto failure;
5959 }
5960 po_misc_or_fail (parse_shift (&str, info, SHIFTED_LSL));
5961 }
5962 else
5963 inst.base.operands[i].shifter.amount = 0;
5964 inst.base.operands[i].shifter.kind = AARCH64_MOD_LSL;
5965 inst.base.operands[i].imm.value = 0;
5966 if (! process_movw_reloc_info ())
5967 goto failure;
5968 }
5969 break;
5970
5971 case AARCH64_OPND_EXCEPTION:
1799c0d0
RS
5972 po_misc_or_fail (parse_immediate_expression (&str, &inst.reloc.exp,
5973 imm_reg_type));
a06ea964
NC
5974 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
5975 /* addr_off_p */ 0,
5976 /* need_libopcodes_p */ 0,
5977 /* skip_p */ 1);
5978 break;
5979
5980 case AARCH64_OPND_NZCV:
5981 {
5982 const asm_nzcv *nzcv = hash_find_n (aarch64_nzcv_hsh, str, 4);
5983 if (nzcv != NULL)
5984 {
5985 str += 4;
5986 info->imm.value = nzcv->value;
5987 break;
5988 }
5989 po_imm_or_fail (0, 15);
5990 info->imm.value = val;
5991 }
5992 break;
5993
5994 case AARCH64_OPND_COND:
68a64283 5995 case AARCH64_OPND_COND1:
bb7eff52
RS
5996 {
5997 char *start = str;
5998 do
5999 str++;
6000 while (ISALPHA (*str));
6001 info->cond = hash_find_n (aarch64_cond_hsh, start, str - start);
6002 if (info->cond == NULL)
6003 {
6004 set_syntax_error (_("invalid condition"));
6005 goto failure;
6006 }
6007 else if (operands[i] == AARCH64_OPND_COND1
6008 && (info->cond->value & 0xe) == 0xe)
6009 {
6010 /* Do not allow AL or NV. */
6011 set_default_error ();
6012 goto failure;
6013 }
6014 }
a06ea964
NC
6015 break;
6016
6017 case AARCH64_OPND_ADDR_ADRP:
6018 po_misc_or_fail (parse_adrp (&str));
6019 /* Clear the value as operand needs to be relocated. */
6020 info->imm.value = 0;
6021 break;
6022
6023 case AARCH64_OPND_ADDR_PCREL14:
6024 case AARCH64_OPND_ADDR_PCREL19:
6025 case AARCH64_OPND_ADDR_PCREL21:
6026 case AARCH64_OPND_ADDR_PCREL26:
73866052 6027 po_misc_or_fail (parse_address (&str, info));
a06ea964
NC
6028 if (!info->addr.pcrel)
6029 {
6030 set_syntax_error (_("invalid pc-relative address"));
6031 goto failure;
6032 }
6033 if (inst.gen_lit_pool
6034 && (opcode->iclass != loadlit || opcode->op == OP_PRFM_LIT))
6035 {
6036 /* Only permit "=value" in the literal load instructions.
6037 The literal will be generated by programmer_friendly_fixup. */
6038 set_syntax_error (_("invalid use of \"=immediate\""));
6039 goto failure;
6040 }
6041 if (inst.reloc.exp.X_op == O_symbol && find_reloc_table_entry (&str))
6042 {
6043 set_syntax_error (_("unrecognized relocation suffix"));
6044 goto failure;
6045 }
6046 if (inst.reloc.exp.X_op == O_constant && !inst.gen_lit_pool)
6047 {
6048 info->imm.value = inst.reloc.exp.X_add_number;
6049 inst.reloc.type = BFD_RELOC_UNUSED;
6050 }
6051 else
6052 {
6053 info->imm.value = 0;
f41aef5f
RE
6054 if (inst.reloc.type == BFD_RELOC_UNUSED)
6055 switch (opcode->iclass)
6056 {
6057 case compbranch:
6058 case condbranch:
6059 /* e.g. CBZ or B.COND */
6060 gas_assert (operands[i] == AARCH64_OPND_ADDR_PCREL19);
6061 inst.reloc.type = BFD_RELOC_AARCH64_BRANCH19;
6062 break;
6063 case testbranch:
6064 /* e.g. TBZ */
6065 gas_assert (operands[i] == AARCH64_OPND_ADDR_PCREL14);
6066 inst.reloc.type = BFD_RELOC_AARCH64_TSTBR14;
6067 break;
6068 case branch_imm:
6069 /* e.g. B or BL */
6070 gas_assert (operands[i] == AARCH64_OPND_ADDR_PCREL26);
6071 inst.reloc.type =
6072 (opcode->op == OP_BL) ? BFD_RELOC_AARCH64_CALL26
6073 : BFD_RELOC_AARCH64_JUMP26;
6074 break;
6075 case loadlit:
6076 gas_assert (operands[i] == AARCH64_OPND_ADDR_PCREL19);
6077 inst.reloc.type = BFD_RELOC_AARCH64_LD_LO19_PCREL;
6078 break;
6079 case pcreladdr:
6080 gas_assert (operands[i] == AARCH64_OPND_ADDR_PCREL21);
6081 inst.reloc.type = BFD_RELOC_AARCH64_ADR_LO21_PCREL;
6082 break;
6083 default:
6084 gas_assert (0);
6085 abort ();
6086 }
a06ea964
NC
6087 inst.reloc.pc_rel = 1;
6088 }
6089 break;
6090
6091 case AARCH64_OPND_ADDR_SIMPLE:
6092 case AARCH64_OPND_SIMD_ADDR_SIMPLE:
e1b988bb
RS
6093 {
6094 /* [<Xn|SP>{, #<simm>}] */
6095 char *start = str;
6096 /* First use the normal address-parsing routines, to get
6097 the usual syntax errors. */
73866052 6098 po_misc_or_fail (parse_address (&str, info));
e1b988bb
RS
6099 if (info->addr.pcrel || info->addr.offset.is_reg
6100 || !info->addr.preind || info->addr.postind
6101 || info->addr.writeback)
6102 {
6103 set_syntax_error (_("invalid addressing mode"));
6104 goto failure;
6105 }
6106
6107 /* Then retry, matching the specific syntax of these addresses. */
6108 str = start;
6109 po_char_or_fail ('[');
6110 po_reg_or_fail (REG_TYPE_R64_SP);
6111 /* Accept optional ", #0". */
6112 if (operands[i] == AARCH64_OPND_ADDR_SIMPLE
6113 && skip_past_char (&str, ','))
6114 {
6115 skip_past_char (&str, '#');
6116 if (! skip_past_char (&str, '0'))
6117 {
6118 set_fatal_syntax_error
6119 (_("the optional immediate offset can only be 0"));
6120 goto failure;
6121 }
6122 }
6123 po_char_or_fail (']');
6124 break;
6125 }
a06ea964
NC
6126
6127 case AARCH64_OPND_ADDR_REGOFF:
6128 /* [<Xn|SP>, <R><m>{, <extend> {<amount>}}] */
73866052 6129 po_misc_or_fail (parse_address (&str, info));
4df068de 6130 regoff_addr:
a06ea964
NC
6131 if (info->addr.pcrel || !info->addr.offset.is_reg
6132 || !info->addr.preind || info->addr.postind
6133 || info->addr.writeback)
6134 {
6135 set_syntax_error (_("invalid addressing mode"));
6136 goto failure;
6137 }
6138 if (!info->shifter.operator_present)
6139 {
6140 /* Default to LSL if not present. Libopcodes prefers shifter
6141 kind to be explicit. */
6142 gas_assert (info->shifter.kind == AARCH64_MOD_NONE);
6143 info->shifter.kind = AARCH64_MOD_LSL;
6144 }
6145 /* Qualifier to be deduced by libopcodes. */
6146 break;
6147
6148 case AARCH64_OPND_ADDR_SIMM7:
73866052 6149 po_misc_or_fail (parse_address (&str, info));
a06ea964
NC
6150 if (info->addr.pcrel || info->addr.offset.is_reg
6151 || (!info->addr.preind && !info->addr.postind))
6152 {
6153 set_syntax_error (_("invalid addressing mode"));
6154 goto failure;
6155 }
73866052
RS
6156 if (inst.reloc.type != BFD_RELOC_UNUSED)
6157 {
6158 set_syntax_error (_("relocation not allowed"));
6159 goto failure;
6160 }
a06ea964
NC
6161 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
6162 /* addr_off_p */ 1,
6163 /* need_libopcodes_p */ 1,
6164 /* skip_p */ 0);
6165 break;
6166
6167 case AARCH64_OPND_ADDR_SIMM9:
6168 case AARCH64_OPND_ADDR_SIMM9_2:
73866052 6169 po_misc_or_fail (parse_address (&str, info));
a06ea964
NC
6170 if (info->addr.pcrel || info->addr.offset.is_reg
6171 || (!info->addr.preind && !info->addr.postind)
6172 || (operands[i] == AARCH64_OPND_ADDR_SIMM9_2
6173 && info->addr.writeback))
6174 {
6175 set_syntax_error (_("invalid addressing mode"));
6176 goto failure;
6177 }
6178 if (inst.reloc.type != BFD_RELOC_UNUSED)
6179 {
6180 set_syntax_error (_("relocation not allowed"));
6181 goto failure;
6182 }
6183 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
6184 /* addr_off_p */ 1,
6185 /* need_libopcodes_p */ 1,
6186 /* skip_p */ 0);
6187 break;
6188
3f06e550 6189 case AARCH64_OPND_ADDR_SIMM10:
f42f1a1d 6190 case AARCH64_OPND_ADDR_OFFSET:
3f06e550
SN
6191 po_misc_or_fail (parse_address (&str, info));
6192 if (info->addr.pcrel || info->addr.offset.is_reg
6193 || !info->addr.preind || info->addr.postind)
6194 {
6195 set_syntax_error (_("invalid addressing mode"));
6196 goto failure;
6197 }
6198 if (inst.reloc.type != BFD_RELOC_UNUSED)
6199 {
6200 set_syntax_error (_("relocation not allowed"));
6201 goto failure;
6202 }
6203 assign_imm_if_const_or_fixup_later (&inst.reloc, info,
6204 /* addr_off_p */ 1,
6205 /* need_libopcodes_p */ 1,
6206 /* skip_p */ 0);
6207 break;
6208
a06ea964 6209 case AARCH64_OPND_ADDR_UIMM12:
73866052 6210 po_misc_or_fail (parse_address (&str, info));
a06ea964
NC
6211 if (info->addr.pcrel || info->addr.offset.is_reg
6212 || !info->addr.preind || info->addr.writeback)
6213 {
6214 set_syntax_error (_("invalid addressing mode"));
6215 goto failure;
6216 }
6217 if (inst.reloc.type == BFD_RELOC_UNUSED)
6218 aarch64_set_gas_internal_fixup (&inst.reloc, info, 1);
4c562523
JW
6219 else if (inst.reloc.type == BFD_RELOC_AARCH64_LDST_LO12
6220 || (inst.reloc.type
6221 == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12)
6222 || (inst.reloc.type
84f1b9fb
RL
6223 == BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12_NC)
6224 || (inst.reloc.type
6225 == BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12)
6226 || (inst.reloc.type
6227 == BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12_NC))
a06ea964
NC
6228 inst.reloc.type = ldst_lo12_determine_real_reloc_type ();
6229 /* Leave qualifier to be determined by libopcodes. */
6230 break;
6231
6232 case AARCH64_OPND_SIMD_ADDR_POST:
6233 /* [<Xn|SP>], <Xm|#<amount>> */
73866052 6234 po_misc_or_fail (parse_address (&str, info));
a06ea964
NC
6235 if (!info->addr.postind || !info->addr.writeback)
6236 {
6237 set_syntax_error (_("invalid addressing mode"));
6238 goto failure;
6239 }
6240 if (!info->addr.offset.is_reg)
6241 {
6242 if (inst.reloc.exp.X_op == O_constant)
6243 info->addr.offset.imm = inst.reloc.exp.X_add_number;
6244 else
6245 {
6246 set_fatal_syntax_error
ab3b8fcf 6247 (_("writeback value must be an immediate constant"));
a06ea964
NC
6248 goto failure;
6249 }
6250 }
6251 /* No qualifier. */
6252 break;
6253
582e12bf 6254 case AARCH64_OPND_SVE_ADDR_RI_S4x16:
98907a70
RS
6255 case AARCH64_OPND_SVE_ADDR_RI_S4xVL:
6256 case AARCH64_OPND_SVE_ADDR_RI_S4x2xVL:
6257 case AARCH64_OPND_SVE_ADDR_RI_S4x3xVL:
6258 case AARCH64_OPND_SVE_ADDR_RI_S4x4xVL:
6259 case AARCH64_OPND_SVE_ADDR_RI_S6xVL:
6260 case AARCH64_OPND_SVE_ADDR_RI_S9xVL:
4df068de
RS
6261 case AARCH64_OPND_SVE_ADDR_RI_U6:
6262 case AARCH64_OPND_SVE_ADDR_RI_U6x2:
6263 case AARCH64_OPND_SVE_ADDR_RI_U6x4:
6264 case AARCH64_OPND_SVE_ADDR_RI_U6x8:
98907a70
RS
6265 /* [X<n>{, #imm, MUL VL}]
6266 [X<n>{, #imm}]
4df068de
RS
6267 but recognizing SVE registers. */
6268 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6269 &offset_qualifier));
6270 if (base_qualifier != AARCH64_OPND_QLF_X)
6271 {
6272 set_syntax_error (_("invalid addressing mode"));
6273 goto failure;
6274 }
6275 sve_regimm:
6276 if (info->addr.pcrel || info->addr.offset.is_reg
6277 || !info->addr.preind || info->addr.writeback)
6278 {
6279 set_syntax_error (_("invalid addressing mode"));
6280 goto failure;
6281 }
6282 if (inst.reloc.type != BFD_RELOC_UNUSED
6283 || inst.reloc.exp.X_op != O_constant)
6284 {
6285 /* Make sure this has priority over
6286 "invalid addressing mode". */
6287 set_fatal_syntax_error (_("constant offset required"));
6288 goto failure;
6289 }
6290 info->addr.offset.imm = inst.reloc.exp.X_add_number;
6291 break;
6292
c8d59609
NC
6293 case AARCH64_OPND_SVE_ADDR_R:
6294 /* [<Xn|SP>{, <R><m>}]
6295 but recognizing SVE registers. */
6296 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6297 &offset_qualifier));
6298 if (offset_qualifier == AARCH64_OPND_QLF_NIL)
6299 {
6300 offset_qualifier = AARCH64_OPND_QLF_X;
6301 info->addr.offset.is_reg = 1;
6302 info->addr.offset.regno = 31;
6303 }
6304 else if (base_qualifier != AARCH64_OPND_QLF_X
6305 || offset_qualifier != AARCH64_OPND_QLF_X)
6306 {
6307 set_syntax_error (_("invalid addressing mode"));
6308 goto failure;
6309 }
6310 goto regoff_addr;
6311
4df068de
RS
6312 case AARCH64_OPND_SVE_ADDR_RR:
6313 case AARCH64_OPND_SVE_ADDR_RR_LSL1:
6314 case AARCH64_OPND_SVE_ADDR_RR_LSL2:
6315 case AARCH64_OPND_SVE_ADDR_RR_LSL3:
6316 case AARCH64_OPND_SVE_ADDR_RX:
6317 case AARCH64_OPND_SVE_ADDR_RX_LSL1:
6318 case AARCH64_OPND_SVE_ADDR_RX_LSL2:
6319 case AARCH64_OPND_SVE_ADDR_RX_LSL3:
6320 /* [<Xn|SP>, <R><m>{, lsl #<amount>}]
6321 but recognizing SVE registers. */
6322 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6323 &offset_qualifier));
6324 if (base_qualifier != AARCH64_OPND_QLF_X
6325 || offset_qualifier != AARCH64_OPND_QLF_X)
6326 {
6327 set_syntax_error (_("invalid addressing mode"));
6328 goto failure;
6329 }
6330 goto regoff_addr;
6331
6332 case AARCH64_OPND_SVE_ADDR_RZ:
6333 case AARCH64_OPND_SVE_ADDR_RZ_LSL1:
6334 case AARCH64_OPND_SVE_ADDR_RZ_LSL2:
6335 case AARCH64_OPND_SVE_ADDR_RZ_LSL3:
6336 case AARCH64_OPND_SVE_ADDR_RZ_XTW_14:
6337 case AARCH64_OPND_SVE_ADDR_RZ_XTW_22:
6338 case AARCH64_OPND_SVE_ADDR_RZ_XTW1_14:
6339 case AARCH64_OPND_SVE_ADDR_RZ_XTW1_22:
6340 case AARCH64_OPND_SVE_ADDR_RZ_XTW2_14:
6341 case AARCH64_OPND_SVE_ADDR_RZ_XTW2_22:
6342 case AARCH64_OPND_SVE_ADDR_RZ_XTW3_14:
6343 case AARCH64_OPND_SVE_ADDR_RZ_XTW3_22:
6344 /* [<Xn|SP>, Z<m>.D{, LSL #<amount>}]
6345 [<Xn|SP>, Z<m>.<T>, <extend> {#<amount>}] */
6346 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6347 &offset_qualifier));
6348 if (base_qualifier != AARCH64_OPND_QLF_X
6349 || (offset_qualifier != AARCH64_OPND_QLF_S_S
6350 && offset_qualifier != AARCH64_OPND_QLF_S_D))
6351 {
6352 set_syntax_error (_("invalid addressing mode"));
6353 goto failure;
6354 }
6355 info->qualifier = offset_qualifier;
6356 goto regoff_addr;
6357
6358 case AARCH64_OPND_SVE_ADDR_ZI_U5:
6359 case AARCH64_OPND_SVE_ADDR_ZI_U5x2:
6360 case AARCH64_OPND_SVE_ADDR_ZI_U5x4:
6361 case AARCH64_OPND_SVE_ADDR_ZI_U5x8:
6362 /* [Z<n>.<T>{, #imm}] */
6363 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6364 &offset_qualifier));
6365 if (base_qualifier != AARCH64_OPND_QLF_S_S
6366 && base_qualifier != AARCH64_OPND_QLF_S_D)
6367 {
6368 set_syntax_error (_("invalid addressing mode"));
6369 goto failure;
6370 }
6371 info->qualifier = base_qualifier;
6372 goto sve_regimm;
6373
6374 case AARCH64_OPND_SVE_ADDR_ZZ_LSL:
6375 case AARCH64_OPND_SVE_ADDR_ZZ_SXTW:
6376 case AARCH64_OPND_SVE_ADDR_ZZ_UXTW:
6377 /* [Z<n>.<T>, Z<m>.<T>{, LSL #<amount>}]
6378 [Z<n>.D, Z<m>.D, <extend> {#<amount>}]
6379
6380 We don't reject:
6381
6382 [Z<n>.S, Z<m>.S, <extend> {#<amount>}]
6383
6384 here since we get better error messages by leaving it to
6385 the qualifier checking routines. */
6386 po_misc_or_fail (parse_sve_address (&str, info, &base_qualifier,
6387 &offset_qualifier));
6388 if ((base_qualifier != AARCH64_OPND_QLF_S_S
6389 && base_qualifier != AARCH64_OPND_QLF_S_D)
6390 || offset_qualifier != base_qualifier)
6391 {
6392 set_syntax_error (_("invalid addressing mode"));
6393 goto failure;
6394 }
6395 info->qualifier = base_qualifier;
6396 goto regoff_addr;
6397
a06ea964 6398 case AARCH64_OPND_SYSREG:
7d02540a
TC
6399 {
6400 uint32_t sysreg_flags;
6401 if ((val = parse_sys_reg (&str, aarch64_sys_regs_hsh, 1, 0,
6402 &sysreg_flags)) == PARSE_FAIL)
6403 {
6404 set_syntax_error (_("unknown or missing system register name"));
6405 goto failure;
6406 }
6407 inst.base.operands[i].sysreg.value = val;
6408 inst.base.operands[i].sysreg.flags = sysreg_flags;
6409 break;
6410 }
a06ea964
NC
6411
6412 case AARCH64_OPND_PSTATEFIELD:
561a72d4 6413 if ((val = parse_sys_reg (&str, aarch64_pstatefield_hsh, 0, 1, NULL))
a3251895 6414 == PARSE_FAIL)
a06ea964
NC
6415 {
6416 set_syntax_error (_("unknown or missing PSTATE field name"));
6417 goto failure;
6418 }
6419 inst.base.operands[i].pstatefield = val;
6420 break;
6421
6422 case AARCH64_OPND_SYSREG_IC:
6423 inst.base.operands[i].sysins_op =
6424 parse_sys_ins_reg (&str, aarch64_sys_regs_ic_hsh);
6425 goto sys_reg_ins;
2ac435d4 6426
a06ea964
NC
6427 case AARCH64_OPND_SYSREG_DC:
6428 inst.base.operands[i].sysins_op =
6429 parse_sys_ins_reg (&str, aarch64_sys_regs_dc_hsh);
6430 goto sys_reg_ins;
2ac435d4 6431
a06ea964
NC
6432 case AARCH64_OPND_SYSREG_AT:
6433 inst.base.operands[i].sysins_op =
6434 parse_sys_ins_reg (&str, aarch64_sys_regs_at_hsh);
6435 goto sys_reg_ins;
2ac435d4
SD
6436
6437 case AARCH64_OPND_SYSREG_SR:
6438 inst.base.operands[i].sysins_op =
6439 parse_sys_ins_reg (&str, aarch64_sys_regs_sr_hsh);
6440 goto sys_reg_ins;
6441
a06ea964
NC
6442 case AARCH64_OPND_SYSREG_TLBI:
6443 inst.base.operands[i].sysins_op =
6444 parse_sys_ins_reg (&str, aarch64_sys_regs_tlbi_hsh);
6445sys_reg_ins:
6446 if (inst.base.operands[i].sysins_op == NULL)
6447 {
6448 set_fatal_syntax_error ( _("unknown or missing operation name"));
6449 goto failure;
6450 }
6451 break;
6452
6453 case AARCH64_OPND_BARRIER:
6454 case AARCH64_OPND_BARRIER_ISB:
6455 val = parse_barrier (&str);
6456 if (val != PARSE_FAIL
6457 && operands[i] == AARCH64_OPND_BARRIER_ISB && val != 0xf)
6458 {
6459 /* ISB only accepts options name 'sy'. */
6460 set_syntax_error
6461 (_("the specified option is not accepted in ISB"));
6462 /* Turn off backtrack as this optional operand is present. */
6463 backtrack_pos = 0;
6464 goto failure;
6465 }
6466 /* This is an extension to accept a 0..15 immediate. */
6467 if (val == PARSE_FAIL)
6468 po_imm_or_fail (0, 15);
6469 info->barrier = aarch64_barrier_options + val;
6470 break;
6471
6472 case AARCH64_OPND_PRFOP:
6473 val = parse_pldop (&str);
6474 /* This is an extension to accept a 0..31 immediate. */
6475 if (val == PARSE_FAIL)
6476 po_imm_or_fail (0, 31);
6477 inst.base.operands[i].prfop = aarch64_prfops + val;
6478 break;
6479
1e6f4800
MW
6480 case AARCH64_OPND_BARRIER_PSB:
6481 val = parse_barrier_psb (&str, &(info->hint_option));
6482 if (val == PARSE_FAIL)
6483 goto failure;
6484 break;
6485
a06ea964
NC
6486 default:
6487 as_fatal (_("unhandled operand code %d"), operands[i]);
6488 }
6489
6490 /* If we get here, this operand was successfully parsed. */
6491 inst.base.operands[i].present = 1;
6492 continue;
6493
6494failure:
6495 /* The parse routine should already have set the error, but in case
6496 not, set a default one here. */
6497 if (! error_p ())
6498 set_default_error ();
6499
6500 if (! backtrack_pos)
6501 goto parse_operands_return;
6502
f4c51f60
JW
6503 {
6504 /* We reach here because this operand is marked as optional, and
6505 either no operand was supplied or the operand was supplied but it
6506 was syntactically incorrect. In the latter case we report an
6507 error. In the former case we perform a few more checks before
6508 dropping through to the code to insert the default operand. */
6509
6510 char *tmp = backtrack_pos;
6511 char endchar = END_OF_INSN;
6512
6513 if (i != (aarch64_num_of_operands (opcode) - 1))
6514 endchar = ',';
6515 skip_past_char (&tmp, ',');
6516
6517 if (*tmp != endchar)
6518 /* The user has supplied an operand in the wrong format. */
6519 goto parse_operands_return;
6520
6521 /* Make sure there is not a comma before the optional operand.
6522 For example the fifth operand of 'sys' is optional:
6523
6524 sys #0,c0,c0,#0, <--- wrong
6525 sys #0,c0,c0,#0 <--- correct. */
6526 if (comma_skipped_p && i && endchar == END_OF_INSN)
6527 {
6528 set_fatal_syntax_error
6529 (_("unexpected comma before the omitted optional operand"));
6530 goto parse_operands_return;
6531 }
6532 }
6533
a06ea964
NC
6534 /* Reaching here means we are dealing with an optional operand that is
6535 omitted from the assembly line. */
6536 gas_assert (optional_operand_p (opcode, i));
6537 info->present = 0;
6538 process_omitted_operand (operands[i], opcode, i, info);
6539
6540 /* Try again, skipping the optional operand at backtrack_pos. */
6541 str = backtrack_pos;
6542 backtrack_pos = 0;
6543
a06ea964
NC
6544 /* Clear any error record after the omitted optional operand has been
6545 successfully handled. */
6546 clear_error ();
6547 }
6548
6549 /* Check if we have parsed all the operands. */
6550 if (*str != '\0' && ! error_p ())
6551 {
6552 /* Set I to the index of the last present operand; this is
6553 for the purpose of diagnostics. */
6554 for (i -= 1; i >= 0 && !inst.base.operands[i].present; --i)
6555 ;
6556 set_fatal_syntax_error
6557 (_("unexpected characters following instruction"));
6558 }
6559
6560parse_operands_return:
6561
6562 if (error_p ())
6563 {
6564 DEBUG_TRACE ("parsing FAIL: %s - %s",
6565 operand_mismatch_kind_names[get_error_kind ()],
6566 get_error_message ());
6567 /* Record the operand error properly; this is useful when there
6568 are multiple instruction templates for a mnemonic name, so that
6569 later on, we can select the error that most closely describes
6570 the problem. */
6571 record_operand_error (opcode, i, get_error_kind (),
6572 get_error_message ());
6573 return FALSE;
6574 }
6575 else
6576 {
6577 DEBUG_TRACE ("parsing SUCCESS");
6578 return TRUE;
6579 }
6580}
6581
6582/* It does some fix-up to provide some programmer friendly feature while
6583 keeping the libopcodes happy, i.e. libopcodes only accepts
6584 the preferred architectural syntax.
6585 Return FALSE if there is any failure; otherwise return TRUE. */
6586
6587static bfd_boolean
6588programmer_friendly_fixup (aarch64_instruction *instr)
6589{
6590 aarch64_inst *base = &instr->base;
6591 const aarch64_opcode *opcode = base->opcode;
6592 enum aarch64_op op = opcode->op;
6593 aarch64_opnd_info *operands = base->operands;
6594
6595 DEBUG_TRACE ("enter");
6596
6597 switch (opcode->iclass)
6598 {
6599 case testbranch:
6600 /* TBNZ Xn|Wn, #uimm6, label
6601 Test and Branch Not Zero: conditionally jumps to label if bit number
6602 uimm6 in register Xn is not zero. The bit number implies the width of
6603 the register, which may be written and should be disassembled as Wn if
6604 uimm is less than 32. */
6605 if (operands[0].qualifier == AARCH64_OPND_QLF_W)
6606 {
6607 if (operands[1].imm.value >= 32)
6608 {
6609 record_operand_out_of_range_error (opcode, 1, _("immediate value"),
6610 0, 31);
6611 return FALSE;
6612 }
6613 operands[0].qualifier = AARCH64_OPND_QLF_X;
6614 }
6615 break;
6616 case loadlit:
6617 /* LDR Wt, label | =value
6618 As a convenience assemblers will typically permit the notation
6619 "=value" in conjunction with the pc-relative literal load instructions
6620 to automatically place an immediate value or symbolic address in a
6621 nearby literal pool and generate a hidden label which references it.
6622 ISREG has been set to 0 in the case of =value. */
6623 if (instr->gen_lit_pool
6624 && (op == OP_LDR_LIT || op == OP_LDRV_LIT || op == OP_LDRSW_LIT))
6625 {
6626 int size = aarch64_get_qualifier_esize (operands[0].qualifier);
6627 if (op == OP_LDRSW_LIT)
6628 size = 4;
6629 if (instr->reloc.exp.X_op != O_constant
67a32447 6630 && instr->reloc.exp.X_op != O_big
a06ea964
NC
6631 && instr->reloc.exp.X_op != O_symbol)
6632 {
6633 record_operand_error (opcode, 1,
6634 AARCH64_OPDE_FATAL_SYNTAX_ERROR,
6635 _("constant expression expected"));
6636 return FALSE;
6637 }
6638 if (! add_to_lit_pool (&instr->reloc.exp, size))
6639 {
6640 record_operand_error (opcode, 1,
6641 AARCH64_OPDE_OTHER_ERROR,
6642 _("literal pool insertion failed"));
6643 return FALSE;
6644 }
6645 }
6646 break;
a06ea964
NC
6647 case log_shift:
6648 case bitfield:
6649 /* UXT[BHW] Wd, Wn
6650 Unsigned Extend Byte|Halfword|Word: UXT[BH] is architectural alias
6651 for UBFM Wd,Wn,#0,#7|15, while UXTW is pseudo instruction which is
6652 encoded using ORR Wd, WZR, Wn (MOV Wd,Wn).
6653 A programmer-friendly assembler should accept a destination Xd in
6654 place of Wd, however that is not the preferred form for disassembly.
6655 */
6656 if ((op == OP_UXTB || op == OP_UXTH || op == OP_UXTW)
6657 && operands[1].qualifier == AARCH64_OPND_QLF_W
6658 && operands[0].qualifier == AARCH64_OPND_QLF_X)
6659 operands[0].qualifier = AARCH64_OPND_QLF_W;
6660 break;
6661
6662 case addsub_ext:
6663 {
6664 /* In the 64-bit form, the final register operand is written as Wm
6665 for all but the (possibly omitted) UXTX/LSL and SXTX
6666 operators.
6667 As a programmer-friendly assembler, we accept e.g.
6668 ADDS <Xd>, <Xn|SP>, <Xm>{, UXTB {#<amount>}} and change it to
6669 ADDS <Xd>, <Xn|SP>, <Wm>{, UXTB {#<amount>}}. */
6670 int idx = aarch64_operand_index (opcode->operands,
6671 AARCH64_OPND_Rm_EXT);
6672 gas_assert (idx == 1 || idx == 2);
6673 if (operands[0].qualifier == AARCH64_OPND_QLF_X
6674 && operands[idx].qualifier == AARCH64_OPND_QLF_X
6675 && operands[idx].shifter.kind != AARCH64_MOD_LSL
6676 && operands[idx].shifter.kind != AARCH64_MOD_UXTX
6677 && operands[idx].shifter.kind != AARCH64_MOD_SXTX)
6678 operands[idx].qualifier = AARCH64_OPND_QLF_W;
6679 }
6680 break;
6681
6682 default:
6683 break;
6684 }
6685
6686 DEBUG_TRACE ("exit with SUCCESS");
6687 return TRUE;
6688}
6689
5c47e525 6690/* Check for loads and stores that will cause unpredictable behavior. */
54a28c4c
JW
6691
6692static void
6693warn_unpredictable_ldst (aarch64_instruction *instr, char *str)
6694{
6695 aarch64_inst *base = &instr->base;
6696 const aarch64_opcode *opcode = base->opcode;
6697 const aarch64_opnd_info *opnds = base->operands;
6698 switch (opcode->iclass)
6699 {
6700 case ldst_pos:
6701 case ldst_imm9:
3f06e550 6702 case ldst_imm10:
54a28c4c
JW
6703 case ldst_unscaled:
6704 case ldst_unpriv:
5c47e525
RE
6705 /* Loading/storing the base register is unpredictable if writeback. */
6706 if ((aarch64_get_operand_class (opnds[0].type)
6707 == AARCH64_OPND_CLASS_INT_REG)
6708 && opnds[0].reg.regno == opnds[1].addr.base_regno
4bf8c6e8 6709 && opnds[1].addr.base_regno != REG_SP
54a28c4c 6710 && opnds[1].addr.writeback)
5c47e525 6711 as_warn (_("unpredictable transfer with writeback -- `%s'"), str);
54a28c4c
JW
6712 break;
6713 case ldstpair_off:
6714 case ldstnapair_offs:
6715 case ldstpair_indexed:
5c47e525
RE
6716 /* Loading/storing the base register is unpredictable if writeback. */
6717 if ((aarch64_get_operand_class (opnds[0].type)
6718 == AARCH64_OPND_CLASS_INT_REG)
6719 && (opnds[0].reg.regno == opnds[2].addr.base_regno
6720 || opnds[1].reg.regno == opnds[2].addr.base_regno)
4bf8c6e8 6721 && opnds[2].addr.base_regno != REG_SP
54a28c4c 6722 && opnds[2].addr.writeback)
5c47e525
RE
6723 as_warn (_("unpredictable transfer with writeback -- `%s'"), str);
6724 /* Load operations must load different registers. */
54a28c4c
JW
6725 if ((opcode->opcode & (1 << 22))
6726 && opnds[0].reg.regno == opnds[1].reg.regno)
6727 as_warn (_("unpredictable load of register pair -- `%s'"), str);
6728 break;
ee943970
RR
6729
6730 case ldstexcl:
6731 /* It is unpredictable if the destination and status registers are the
6732 same. */
6733 if ((aarch64_get_operand_class (opnds[0].type)
6734 == AARCH64_OPND_CLASS_INT_REG)
6735 && (aarch64_get_operand_class (opnds[1].type)
6736 == AARCH64_OPND_CLASS_INT_REG)
6737 && (opnds[0].reg.regno == opnds[1].reg.regno
6738 || opnds[0].reg.regno == opnds[2].reg.regno))
6739 as_warn (_("unpredictable: identical transfer and status registers"
6740 " --`%s'"),
6741 str);
6742
6743 break;
6744
54a28c4c
JW
6745 default:
6746 break;
6747 }
6748}
6749
4f5d2536
TC
6750static void
6751force_automatic_sequence_close (void)
6752{
6753 if (now_instr_sequence.instr)
6754 {
6755 as_warn (_("previous `%s' sequence has not been closed"),
6756 now_instr_sequence.instr->opcode->name);
6757 init_insn_sequence (NULL, &now_instr_sequence);
6758 }
6759}
6760
a06ea964
NC
6761/* A wrapper function to interface with libopcodes on encoding and
6762 record the error message if there is any.
6763
6764 Return TRUE on success; otherwise return FALSE. */
6765
6766static bfd_boolean
6767do_encode (const aarch64_opcode *opcode, aarch64_inst *instr,
6768 aarch64_insn *code)
6769{
6770 aarch64_operand_error error_info;
7d02540a 6771 memset (&error_info, '\0', sizeof (error_info));
a06ea964 6772 error_info.kind = AARCH64_OPDE_NIL;
7e84b55d 6773 if (aarch64_opcode_encode (opcode, instr, code, NULL, &error_info, insn_sequence)
7d02540a 6774 && !error_info.non_fatal)
a06ea964 6775 return TRUE;
7d02540a
TC
6776
6777 gas_assert (error_info.kind != AARCH64_OPDE_NIL);
6778 record_operand_error_info (opcode, &error_info);
6779 return error_info.non_fatal;
a06ea964
NC
6780}
6781
6782#ifdef DEBUG_AARCH64
6783static inline void
6784dump_opcode_operands (const aarch64_opcode *opcode)
6785{
6786 int i = 0;
6787 while (opcode->operands[i] != AARCH64_OPND_NIL)
6788 {
6789 aarch64_verbose ("\t\t opnd%d: %s", i,
6790 aarch64_get_operand_name (opcode->operands[i])[0] != '\0'
6791 ? aarch64_get_operand_name (opcode->operands[i])
6792 : aarch64_get_operand_desc (opcode->operands[i]));
6793 ++i;
6794 }
6795}
6796#endif /* DEBUG_AARCH64 */
6797
6798/* This is the guts of the machine-dependent assembler. STR points to a
6799 machine dependent instruction. This function is supposed to emit
6800 the frags/bytes it assembles to. */
6801
6802void
6803md_assemble (char *str)
6804{
6805 char *p = str;
6806 templates *template;
6807 aarch64_opcode *opcode;
6808 aarch64_inst *inst_base;
6809 unsigned saved_cond;
6810
6811 /* Align the previous label if needed. */
6812 if (last_label_seen != NULL)
6813 {
6814 symbol_set_frag (last_label_seen, frag_now);
6815 S_SET_VALUE (last_label_seen, (valueT) frag_now_fix ());
6816 S_SET_SEGMENT (last_label_seen, now_seg);
6817 }
6818
7e84b55d
TC
6819 /* Update the current insn_sequence from the segment. */
6820 insn_sequence = &seg_info (now_seg)->tc_segment_info_data.insn_sequence;
6821
a06ea964
NC
6822 inst.reloc.type = BFD_RELOC_UNUSED;
6823
6824 DEBUG_TRACE ("\n\n");
6825 DEBUG_TRACE ("==============================");
6826 DEBUG_TRACE ("Enter md_assemble with %s", str);
6827
6828 template = opcode_lookup (&p);
6829 if (!template)
6830 {
6831 /* It wasn't an instruction, but it might be a register alias of
6832 the form alias .req reg directive. */
6833 if (!create_register_alias (str, p))
6834 as_bad (_("unknown mnemonic `%s' -- `%s'"), get_mnemonic_name (str),
6835 str);
6836 return;
6837 }
6838
6839 skip_whitespace (p);
6840 if (*p == ',')
6841 {
6842 as_bad (_("unexpected comma after the mnemonic name `%s' -- `%s'"),
6843 get_mnemonic_name (str), str);
6844 return;
6845 }
6846
6847 init_operand_error_report ();
6848
eb9d6cc9
RL
6849 /* Sections are assumed to start aligned. In executable section, there is no
6850 MAP_DATA symbol pending. So we only align the address during
6851 MAP_DATA --> MAP_INSN transition.
6852 For other sections, this is not guaranteed. */
6853 enum mstate mapstate = seg_info (now_seg)->tc_segment_info_data.mapstate;
6854 if (!need_pass_2 && subseg_text_p (now_seg) && mapstate == MAP_DATA)
6855 frag_align_code (2, 0);
6856
a06ea964
NC
6857 saved_cond = inst.cond;
6858 reset_aarch64_instruction (&inst);
6859 inst.cond = saved_cond;
6860
6861 /* Iterate through all opcode entries with the same mnemonic name. */
6862 do
6863 {
6864 opcode = template->opcode;
6865
6866 DEBUG_TRACE ("opcode %s found", opcode->name);
6867#ifdef DEBUG_AARCH64
6868 if (debug_dump)
6869 dump_opcode_operands (opcode);
6870#endif /* DEBUG_AARCH64 */
6871
a06ea964
NC
6872 mapping_state (MAP_INSN);
6873
6874 inst_base = &inst.base;
6875 inst_base->opcode = opcode;
6876
6877 /* Truly conditionally executed instructions, e.g. b.cond. */
6878 if (opcode->flags & F_COND)
6879 {
6880 gas_assert (inst.cond != COND_ALWAYS);
6881 inst_base->cond = get_cond_from_value (inst.cond);
6882 DEBUG_TRACE ("condition found %s", inst_base->cond->names[0]);
6883 }
6884 else if (inst.cond != COND_ALWAYS)
6885 {
6886 /* It shouldn't arrive here, where the assembly looks like a
6887 conditional instruction but the found opcode is unconditional. */
6888 gas_assert (0);
6889 continue;
6890 }
6891
6892 if (parse_operands (p, opcode)
6893 && programmer_friendly_fixup (&inst)
6894 && do_encode (inst_base->opcode, &inst.base, &inst_base->value))
6895 {
3f06bfce
YZ
6896 /* Check that this instruction is supported for this CPU. */
6897 if (!opcode->avariant
93d8990c 6898 || !AARCH64_CPU_HAS_ALL_FEATURES (cpu_variant, *opcode->avariant))
3f06bfce
YZ
6899 {
6900 as_bad (_("selected processor does not support `%s'"), str);
6901 return;
6902 }
6903
54a28c4c
JW
6904 warn_unpredictable_ldst (&inst, str);
6905
a06ea964
NC
6906 if (inst.reloc.type == BFD_RELOC_UNUSED
6907 || !inst.reloc.need_libopcodes_p)
6908 output_inst (NULL);
6909 else
6910 {
6911 /* If there is relocation generated for the instruction,
6912 store the instruction information for the future fix-up. */
6913 struct aarch64_inst *copy;
6914 gas_assert (inst.reloc.type != BFD_RELOC_UNUSED);
325801bd 6915 copy = XNEW (struct aarch64_inst);
a06ea964
NC
6916 memcpy (copy, &inst.base, sizeof (struct aarch64_inst));
6917 output_inst (copy);
6918 }
7d02540a
TC
6919
6920 /* Issue non-fatal messages if any. */
6921 output_operand_error_report (str, TRUE);
a06ea964
NC
6922 return;
6923 }
6924
6925 template = template->next;
6926 if (template != NULL)
6927 {
6928 reset_aarch64_instruction (&inst);
6929 inst.cond = saved_cond;
6930 }
6931 }
6932 while (template != NULL);
6933
6934 /* Issue the error messages if any. */
7d02540a 6935 output_operand_error_report (str, FALSE);
a06ea964
NC
6936}
6937
6938/* Various frobbings of labels and their addresses. */
6939
6940void
6941aarch64_start_line_hook (void)
6942{
6943 last_label_seen = NULL;
6944}
6945
6946void
6947aarch64_frob_label (symbolS * sym)
6948{
6949 last_label_seen = sym;
6950
6951 dwarf2_emit_label (sym);
6952}
6953
4f5d2536
TC
6954void
6955aarch64_frob_section (asection *sec ATTRIBUTE_UNUSED)
6956{
6957 /* Check to see if we have a block to close. */
6958 force_automatic_sequence_close ();
6959}
6960
a06ea964
NC
6961int
6962aarch64_data_in_code (void)
6963{
6964 if (!strncmp (input_line_pointer + 1, "data:", 5))
6965 {
6966 *input_line_pointer = '/';
6967 input_line_pointer += 5;
6968 *input_line_pointer = 0;
6969 return 1;
6970 }
6971
6972 return 0;
6973}
6974
6975char *
6976aarch64_canonicalize_symbol_name (char *name)
6977{
6978 int len;
6979
6980 if ((len = strlen (name)) > 5 && streq (name + len - 5, "/data"))
6981 *(name + len - 5) = 0;
6982
6983 return name;
6984}
6985\f
6986/* Table of all register names defined by default. The user can
6987 define additional names with .req. Note that all register names
6988 should appear in both upper and lowercase variants. Some registers
6989 also have mixed-case names. */
6990
6991#define REGDEF(s,n,t) { #s, n, REG_TYPE_##t, TRUE }
8975f864 6992#define REGDEF_ALIAS(s, n, t) { #s, n, REG_TYPE_##t, FALSE}
a06ea964 6993#define REGNUM(p,n,t) REGDEF(p##n, n, t)
f11ad6bc 6994#define REGSET16(p,t) \
a06ea964
NC
6995 REGNUM(p, 0,t), REGNUM(p, 1,t), REGNUM(p, 2,t), REGNUM(p, 3,t), \
6996 REGNUM(p, 4,t), REGNUM(p, 5,t), REGNUM(p, 6,t), REGNUM(p, 7,t), \
6997 REGNUM(p, 8,t), REGNUM(p, 9,t), REGNUM(p,10,t), REGNUM(p,11,t), \
f11ad6bc
RS
6998 REGNUM(p,12,t), REGNUM(p,13,t), REGNUM(p,14,t), REGNUM(p,15,t)
6999#define REGSET31(p,t) \
7000 REGSET16(p, t), \
a06ea964
NC
7001 REGNUM(p,16,t), REGNUM(p,17,t), REGNUM(p,18,t), REGNUM(p,19,t), \
7002 REGNUM(p,20,t), REGNUM(p,21,t), REGNUM(p,22,t), REGNUM(p,23,t), \
7003 REGNUM(p,24,t), REGNUM(p,25,t), REGNUM(p,26,t), REGNUM(p,27,t), \
7004 REGNUM(p,28,t), REGNUM(p,29,t), REGNUM(p,30,t)
7005#define REGSET(p,t) \
7006 REGSET31(p,t), REGNUM(p,31,t)
7007
7008/* These go into aarch64_reg_hsh hash-table. */
7009static const reg_entry reg_names[] = {
7010 /* Integer registers. */
7011 REGSET31 (x, R_64), REGSET31 (X, R_64),
7012 REGSET31 (w, R_32), REGSET31 (W, R_32),
7013
8975f864 7014 REGDEF_ALIAS (ip0, 16, R_64), REGDEF_ALIAS (IP0, 16, R_64),
f10e937a 7015 REGDEF_ALIAS (ip1, 17, R_64), REGDEF_ALIAS (IP1, 17, R_64),
8975f864
RR
7016 REGDEF_ALIAS (fp, 29, R_64), REGDEF_ALIAS (FP, 29, R_64),
7017 REGDEF_ALIAS (lr, 30, R_64), REGDEF_ALIAS (LR, 30, R_64),
a06ea964
NC
7018 REGDEF (wsp, 31, SP_32), REGDEF (WSP, 31, SP_32),
7019 REGDEF (sp, 31, SP_64), REGDEF (SP, 31, SP_64),
7020
7021 REGDEF (wzr, 31, Z_32), REGDEF (WZR, 31, Z_32),
7022 REGDEF (xzr, 31, Z_64), REGDEF (XZR, 31, Z_64),
7023
a06ea964
NC
7024 /* Floating-point single precision registers. */
7025 REGSET (s, FP_S), REGSET (S, FP_S),
7026
7027 /* Floating-point double precision registers. */
7028 REGSET (d, FP_D), REGSET (D, FP_D),
7029
7030 /* Floating-point half precision registers. */
7031 REGSET (h, FP_H), REGSET (H, FP_H),
7032
7033 /* Floating-point byte precision registers. */
7034 REGSET (b, FP_B), REGSET (B, FP_B),
7035
7036 /* Floating-point quad precision registers. */
7037 REGSET (q, FP_Q), REGSET (Q, FP_Q),
7038
7039 /* FP/SIMD registers. */
7040 REGSET (v, VN), REGSET (V, VN),
f11ad6bc
RS
7041
7042 /* SVE vector registers. */
7043 REGSET (z, ZN), REGSET (Z, ZN),
7044
7045 /* SVE predicate registers. */
7046 REGSET16 (p, PN), REGSET16 (P, PN)
a06ea964
NC
7047};
7048
7049#undef REGDEF
8975f864 7050#undef REGDEF_ALIAS
a06ea964 7051#undef REGNUM
f11ad6bc
RS
7052#undef REGSET16
7053#undef REGSET31
a06ea964
NC
7054#undef REGSET
7055
7056#define N 1
7057#define n 0
7058#define Z 1
7059#define z 0
7060#define C 1
7061#define c 0
7062#define V 1
7063#define v 0
7064#define B(a,b,c,d) (((a) << 3) | ((b) << 2) | ((c) << 1) | (d))
7065static const asm_nzcv nzcv_names[] = {
7066 {"nzcv", B (n, z, c, v)},
7067 {"nzcV", B (n, z, c, V)},
7068 {"nzCv", B (n, z, C, v)},
7069 {"nzCV", B (n, z, C, V)},
7070 {"nZcv", B (n, Z, c, v)},
7071 {"nZcV", B (n, Z, c, V)},
7072 {"nZCv", B (n, Z, C, v)},
7073 {"nZCV", B (n, Z, C, V)},
7074 {"Nzcv", B (N, z, c, v)},
7075 {"NzcV", B (N, z, c, V)},
7076 {"NzCv", B (N, z, C, v)},
7077 {"NzCV", B (N, z, C, V)},
7078 {"NZcv", B (N, Z, c, v)},
7079 {"NZcV", B (N, Z, c, V)},
7080 {"NZCv", B (N, Z, C, v)},
7081 {"NZCV", B (N, Z, C, V)}
7082};
7083
7084#undef N
7085#undef n
7086#undef Z
7087#undef z
7088#undef C
7089#undef c
7090#undef V
7091#undef v
7092#undef B
7093\f
7094/* MD interface: bits in the object file. */
7095
7096/* Turn an integer of n bytes (in val) into a stream of bytes appropriate
7097 for use in the a.out file, and stores them in the array pointed to by buf.
7098 This knows about the endian-ness of the target machine and does
7099 THE RIGHT THING, whatever it is. Possible values for n are 1 (byte)
7100 2 (short) and 4 (long) Floating numbers are put out as a series of
7101 LITTLENUMS (shorts, here at least). */
7102
7103void
7104md_number_to_chars (char *buf, valueT val, int n)
7105{
7106 if (target_big_endian)
7107 number_to_chars_bigendian (buf, val, n);
7108 else
7109 number_to_chars_littleendian (buf, val, n);
7110}
7111
7112/* MD interface: Sections. */
7113
7114/* Estimate the size of a frag before relaxing. Assume everything fits in
7115 4 bytes. */
7116
7117int
7118md_estimate_size_before_relax (fragS * fragp, segT segtype ATTRIBUTE_UNUSED)
7119{
7120 fragp->fr_var = 4;
7121 return 4;
7122}
7123
7124/* Round up a section size to the appropriate boundary. */
7125
7126valueT
7127md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
7128{
7129 return size;
7130}
7131
7132/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
f803aa8e
DPT
7133 of an rs_align_code fragment.
7134
7135 Here we fill the frag with the appropriate info for padding the
7136 output stream. The resulting frag will consist of a fixed (fr_fix)
7137 and of a repeating (fr_var) part.
7138
7139 The fixed content is always emitted before the repeating content and
7140 these two parts are used as follows in constructing the output:
7141 - the fixed part will be used to align to a valid instruction word
7142 boundary, in case that we start at a misaligned address; as no
7143 executable instruction can live at the misaligned location, we
7144 simply fill with zeros;
7145 - the variable part will be used to cover the remaining padding and
7146 we fill using the AArch64 NOP instruction.
7147
7148 Note that the size of a RS_ALIGN_CODE fragment is always 7 to provide
7149 enough storage space for up to 3 bytes for padding the back to a valid
7150 instruction alignment and exactly 4 bytes to store the NOP pattern. */
a06ea964
NC
7151
7152void
7153aarch64_handle_align (fragS * fragP)
7154{
7155 /* NOP = d503201f */
7156 /* AArch64 instructions are always little-endian. */
d9235011 7157 static unsigned char const aarch64_noop[4] = { 0x1f, 0x20, 0x03, 0xd5 };
a06ea964
NC
7158
7159 int bytes, fix, noop_size;
7160 char *p;
a06ea964
NC
7161
7162 if (fragP->fr_type != rs_align_code)
7163 return;
7164
7165 bytes = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix;
7166 p = fragP->fr_literal + fragP->fr_fix;
a06ea964
NC
7167
7168#ifdef OBJ_ELF
7169 gas_assert (fragP->tc_frag_data.recorded);
7170#endif
7171
a06ea964 7172 noop_size = sizeof (aarch64_noop);
a06ea964 7173
f803aa8e
DPT
7174 fix = bytes & (noop_size - 1);
7175 if (fix)
a06ea964 7176 {
a06ea964
NC
7177#ifdef OBJ_ELF
7178 insert_data_mapping_symbol (MAP_INSN, fragP->fr_fix, fragP, fix);
7179#endif
7180 memset (p, 0, fix);
7181 p += fix;
f803aa8e 7182 fragP->fr_fix += fix;
a06ea964
NC
7183 }
7184
f803aa8e
DPT
7185 if (noop_size)
7186 memcpy (p, aarch64_noop, noop_size);
7187 fragP->fr_var = noop_size;
a06ea964
NC
7188}
7189
7190/* Perform target specific initialisation of a frag.
7191 Note - despite the name this initialisation is not done when the frag
7192 is created, but only when its type is assigned. A frag can be created
7193 and used a long time before its type is set, so beware of assuming that
33eaf5de 7194 this initialisation is performed first. */
a06ea964
NC
7195
7196#ifndef OBJ_ELF
7197void
7198aarch64_init_frag (fragS * fragP ATTRIBUTE_UNUSED,
7199 int max_chars ATTRIBUTE_UNUSED)
7200{
7201}
7202
7203#else /* OBJ_ELF is defined. */
7204void
7205aarch64_init_frag (fragS * fragP, int max_chars)
7206{
7207 /* Record a mapping symbol for alignment frags. We will delete this
7208 later if the alignment ends up empty. */
7209 if (!fragP->tc_frag_data.recorded)
c7ad08e6
RL
7210 fragP->tc_frag_data.recorded = 1;
7211
e8d84ca1
NC
7212 /* PR 21809: Do not set a mapping state for debug sections
7213 - it just confuses other tools. */
7214 if (bfd_get_section_flags (NULL, now_seg) & SEC_DEBUGGING)
7215 return;
7216
c7ad08e6 7217 switch (fragP->fr_type)
a06ea964 7218 {
c7ad08e6
RL
7219 case rs_align_test:
7220 case rs_fill:
7221 mapping_state_2 (MAP_DATA, max_chars);
7222 break;
7ea12e5c
NC
7223 case rs_align:
7224 /* PR 20364: We can get alignment frags in code sections,
7225 so do not just assume that we should use the MAP_DATA state. */
7226 mapping_state_2 (subseg_text_p (now_seg) ? MAP_INSN : MAP_DATA, max_chars);
7227 break;
c7ad08e6
RL
7228 case rs_align_code:
7229 mapping_state_2 (MAP_INSN, max_chars);
7230 break;
7231 default:
7232 break;
a06ea964
NC
7233 }
7234}
7235\f
7236/* Initialize the DWARF-2 unwind information for this procedure. */
7237
7238void
7239tc_aarch64_frame_initial_instructions (void)
7240{
7241 cfi_add_CFA_def_cfa (REG_SP, 0);
7242}
7243#endif /* OBJ_ELF */
7244
7245/* Convert REGNAME to a DWARF-2 register number. */
7246
7247int
7248tc_aarch64_regname_to_dw2regnum (char *regname)
7249{
7250 const reg_entry *reg = parse_reg (&regname);
7251 if (reg == NULL)
7252 return -1;
7253
7254 switch (reg->type)
7255 {
7256 case REG_TYPE_SP_32:
7257 case REG_TYPE_SP_64:
7258 case REG_TYPE_R_32:
7259 case REG_TYPE_R_64:
a2cac51c
RH
7260 return reg->number;
7261
a06ea964
NC
7262 case REG_TYPE_FP_B:
7263 case REG_TYPE_FP_H:
7264 case REG_TYPE_FP_S:
7265 case REG_TYPE_FP_D:
7266 case REG_TYPE_FP_Q:
a2cac51c
RH
7267 return reg->number + 64;
7268
a06ea964
NC
7269 default:
7270 break;
7271 }
7272 return -1;
7273}
7274
cec5225b
YZ
7275/* Implement DWARF2_ADDR_SIZE. */
7276
7277int
7278aarch64_dwarf2_addr_size (void)
7279{
7280#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
7281 if (ilp32_p)
7282 return 4;
7283#endif
7284 return bfd_arch_bits_per_address (stdoutput) / 8;
7285}
7286
a06ea964
NC
7287/* MD interface: Symbol and relocation handling. */
7288
7289/* Return the address within the segment that a PC-relative fixup is
7290 relative to. For AArch64 PC-relative fixups applied to instructions
7291 are generally relative to the location plus AARCH64_PCREL_OFFSET bytes. */
7292
7293long
7294md_pcrel_from_section (fixS * fixP, segT seg)
7295{
7296 offsetT base = fixP->fx_where + fixP->fx_frag->fr_address;
7297
7298 /* If this is pc-relative and we are going to emit a relocation
7299 then we just want to put out any pipeline compensation that the linker
7300 will need. Otherwise we want to use the calculated base. */
7301 if (fixP->fx_pcrel
7302 && ((fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != seg)
7303 || aarch64_force_relocation (fixP)))
7304 base = 0;
7305
7306 /* AArch64 should be consistent for all pc-relative relocations. */
7307 return base + AARCH64_PCREL_OFFSET;
7308}
7309
7310/* Under ELF we need to default _GLOBAL_OFFSET_TABLE.
7311 Otherwise we have no need to default values of symbols. */
7312
7313symbolS *
7314md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
7315{
7316#ifdef OBJ_ELF
7317 if (name[0] == '_' && name[1] == 'G'
7318 && streq (name, GLOBAL_OFFSET_TABLE_NAME))
7319 {
7320 if (!GOT_symbol)
7321 {
7322 if (symbol_find (name))
7323 as_bad (_("GOT already in the symbol table"));
7324
7325 GOT_symbol = symbol_new (name, undefined_section,
7326 (valueT) 0, &zero_address_frag);
7327 }
7328
7329 return GOT_symbol;
7330 }
7331#endif
7332
7333 return 0;
7334}
7335
7336/* Return non-zero if the indicated VALUE has overflowed the maximum
7337 range expressible by a unsigned number with the indicated number of
7338 BITS. */
7339
7340static bfd_boolean
7341unsigned_overflow (valueT value, unsigned bits)
7342{
7343 valueT lim;
7344 if (bits >= sizeof (valueT) * 8)
7345 return FALSE;
7346 lim = (valueT) 1 << bits;
7347 return (value >= lim);
7348}
7349
7350
7351/* Return non-zero if the indicated VALUE has overflowed the maximum
7352 range expressible by an signed number with the indicated number of
7353 BITS. */
7354
7355static bfd_boolean
7356signed_overflow (offsetT value, unsigned bits)
7357{
7358 offsetT lim;
7359 if (bits >= sizeof (offsetT) * 8)
7360 return FALSE;
7361 lim = (offsetT) 1 << (bits - 1);
7362 return (value < -lim || value >= lim);
7363}
7364
7365/* Given an instruction in *INST, which is expected to be a scaled, 12-bit,
7366 unsigned immediate offset load/store instruction, try to encode it as
7367 an unscaled, 9-bit, signed immediate offset load/store instruction.
7368 Return TRUE if it is successful; otherwise return FALSE.
7369
7370 As a programmer-friendly assembler, LDUR/STUR instructions can be generated
7371 in response to the standard LDR/STR mnemonics when the immediate offset is
7372 unambiguous, i.e. when it is negative or unaligned. */
7373
7374static bfd_boolean
7375try_to_encode_as_unscaled_ldst (aarch64_inst *instr)
7376{
7377 int idx;
7378 enum aarch64_op new_op;
7379 const aarch64_opcode *new_opcode;
7380
7381 gas_assert (instr->opcode->iclass == ldst_pos);
7382
7383 switch (instr->opcode->op)
7384 {
7385 case OP_LDRB_POS:new_op = OP_LDURB; break;
7386 case OP_STRB_POS: new_op = OP_STURB; break;
7387 case OP_LDRSB_POS: new_op = OP_LDURSB; break;
7388 case OP_LDRH_POS: new_op = OP_LDURH; break;
7389 case OP_STRH_POS: new_op = OP_STURH; break;
7390 case OP_LDRSH_POS: new_op = OP_LDURSH; break;
7391 case OP_LDR_POS: new_op = OP_LDUR; break;
7392 case OP_STR_POS: new_op = OP_STUR; break;
7393 case OP_LDRF_POS: new_op = OP_LDURV; break;
7394 case OP_STRF_POS: new_op = OP_STURV; break;
7395 case OP_LDRSW_POS: new_op = OP_LDURSW; break;
7396 case OP_PRFM_POS: new_op = OP_PRFUM; break;
7397 default: new_op = OP_NIL; break;
7398 }
7399
7400 if (new_op == OP_NIL)
7401 return FALSE;
7402
7403 new_opcode = aarch64_get_opcode (new_op);
7404 gas_assert (new_opcode != NULL);
7405
7406 DEBUG_TRACE ("Check programmer-friendly STURB/LDURB -> STRB/LDRB: %d == %d",
7407 instr->opcode->op, new_opcode->op);
7408
7409 aarch64_replace_opcode (instr, new_opcode);
7410
7411 /* Clear up the ADDR_SIMM9's qualifier; otherwise the
7412 qualifier matching may fail because the out-of-date qualifier will
7413 prevent the operand being updated with a new and correct qualifier. */
7414 idx = aarch64_operand_index (instr->opcode->operands,
7415 AARCH64_OPND_ADDR_SIMM9);
7416 gas_assert (idx == 1);
7417 instr->operands[idx].qualifier = AARCH64_OPND_QLF_NIL;
7418
7419 DEBUG_TRACE ("Found LDURB entry to encode programmer-friendly LDRB");
7420
7e84b55d
TC
7421 if (!aarch64_opcode_encode (instr->opcode, instr, &instr->value, NULL, NULL,
7422 insn_sequence))
a06ea964
NC
7423 return FALSE;
7424
7425 return TRUE;
7426}
7427
7428/* Called by fix_insn to fix a MOV immediate alias instruction.
7429
7430 Operand for a generic move immediate instruction, which is an alias
7431 instruction that generates a single MOVZ, MOVN or ORR instruction to loads
7432 a 32-bit/64-bit immediate value into general register. An assembler error
7433 shall result if the immediate cannot be created by a single one of these
7434 instructions. If there is a choice, then to ensure reversability an
7435 assembler must prefer a MOVZ to MOVN, and MOVZ or MOVN to ORR. */
7436
7437static void
7438fix_mov_imm_insn (fixS *fixP, char *buf, aarch64_inst *instr, offsetT value)
7439{
7440 const aarch64_opcode *opcode;
7441
7442 /* Need to check if the destination is SP/ZR. The check has to be done
7443 before any aarch64_replace_opcode. */
7444 int try_mov_wide_p = !aarch64_stack_pointer_p (&instr->operands[0]);
7445 int try_mov_bitmask_p = !aarch64_zero_register_p (&instr->operands[0]);
7446
7447 instr->operands[1].imm.value = value;
7448 instr->operands[1].skip = 0;
7449
7450 if (try_mov_wide_p)
7451 {
7452 /* Try the MOVZ alias. */
7453 opcode = aarch64_get_opcode (OP_MOV_IMM_WIDE);
7454 aarch64_replace_opcode (instr, opcode);
7455 if (aarch64_opcode_encode (instr->opcode, instr,
7e84b55d 7456 &instr->value, NULL, NULL, insn_sequence))
a06ea964
NC
7457 {
7458 put_aarch64_insn (buf, instr->value);
7459 return;
7460 }
7461 /* Try the MOVK alias. */
7462 opcode = aarch64_get_opcode (OP_MOV_IMM_WIDEN);
7463 aarch64_replace_opcode (instr, opcode);
7464 if (aarch64_opcode_encode (instr->opcode, instr,
7e84b55d 7465 &instr->value, NULL, NULL, insn_sequence))
a06ea964
NC
7466 {
7467 put_aarch64_insn (buf, instr->value);
7468 return;
7469 }
7470 }
7471
7472 if (try_mov_bitmask_p)
7473 {
7474 /* Try the ORR alias. */
7475 opcode = aarch64_get_opcode (OP_MOV_IMM_LOG);
7476 aarch64_replace_opcode (instr, opcode);
7477 if (aarch64_opcode_encode (instr->opcode, instr,
7e84b55d 7478 &instr->value, NULL, NULL, insn_sequence))
a06ea964
NC
7479 {
7480 put_aarch64_insn (buf, instr->value);
7481 return;
7482 }
7483 }
7484
7485 as_bad_where (fixP->fx_file, fixP->fx_line,
7486 _("immediate cannot be moved by a single instruction"));
7487}
7488
7489/* An instruction operand which is immediate related may have symbol used
7490 in the assembly, e.g.
7491
7492 mov w0, u32
7493 .set u32, 0x00ffff00
7494
7495 At the time when the assembly instruction is parsed, a referenced symbol,
7496 like 'u32' in the above example may not have been seen; a fixS is created
7497 in such a case and is handled here after symbols have been resolved.
7498 Instruction is fixed up with VALUE using the information in *FIXP plus
7499 extra information in FLAGS.
7500
7501 This function is called by md_apply_fix to fix up instructions that need
7502 a fix-up described above but does not involve any linker-time relocation. */
7503
7504static void
7505fix_insn (fixS *fixP, uint32_t flags, offsetT value)
7506{
7507 int idx;
7508 uint32_t insn;
7509 char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
7510 enum aarch64_opnd opnd = fixP->tc_fix_data.opnd;
7511 aarch64_inst *new_inst = fixP->tc_fix_data.inst;
7512
7513 if (new_inst)
7514 {
7515 /* Now the instruction is about to be fixed-up, so the operand that
7516 was previously marked as 'ignored' needs to be unmarked in order
7517 to get the encoding done properly. */
7518 idx = aarch64_operand_index (new_inst->opcode->operands, opnd);
7519 new_inst->operands[idx].skip = 0;
7520 }
7521
7522 gas_assert (opnd != AARCH64_OPND_NIL);
7523
7524 switch (opnd)
7525 {
7526 case AARCH64_OPND_EXCEPTION:
7527 if (unsigned_overflow (value, 16))
7528 as_bad_where (fixP->fx_file, fixP->fx_line,
7529 _("immediate out of range"));
7530 insn = get_aarch64_insn (buf);
7531 insn |= encode_svc_imm (value);
7532 put_aarch64_insn (buf, insn);
7533 break;
7534
7535 case AARCH64_OPND_AIMM:
7536 /* ADD or SUB with immediate.
7537 NOTE this assumes we come here with a add/sub shifted reg encoding
7538 3 322|2222|2 2 2 21111 111111
7539 1 098|7654|3 2 1 09876 543210 98765 43210
7540 0b000000 sf 000|1011|shift 0 Rm imm6 Rn Rd ADD
7541 2b000000 sf 010|1011|shift 0 Rm imm6 Rn Rd ADDS
7542 4b000000 sf 100|1011|shift 0 Rm imm6 Rn Rd SUB
7543 6b000000 sf 110|1011|shift 0 Rm imm6 Rn Rd SUBS
7544 ->
7545 3 322|2222|2 2 221111111111
7546 1 098|7654|3 2 109876543210 98765 43210
7547 11000000 sf 001|0001|shift imm12 Rn Rd ADD
7548 31000000 sf 011|0001|shift imm12 Rn Rd ADDS
7549 51000000 sf 101|0001|shift imm12 Rn Rd SUB
7550 71000000 sf 111|0001|shift imm12 Rn Rd SUBS
7551 Fields sf Rn Rd are already set. */
7552 insn = get_aarch64_insn (buf);
7553 if (value < 0)
7554 {
7555 /* Add <-> sub. */
7556 insn = reencode_addsub_switch_add_sub (insn);
7557 value = -value;
7558 }
7559
7560 if ((flags & FIXUP_F_HAS_EXPLICIT_SHIFT) == 0
7561 && unsigned_overflow (value, 12))
7562 {
7563 /* Try to shift the value by 12 to make it fit. */
7564 if (((value >> 12) << 12) == value
7565 && ! unsigned_overflow (value, 12 + 12))
7566 {
7567 value >>= 12;
7568 insn |= encode_addsub_imm_shift_amount (1);
7569 }
7570 }
7571
7572 if (unsigned_overflow (value, 12))
7573 as_bad_where (fixP->fx_file, fixP->fx_line,
7574 _("immediate out of range"));
7575
7576 insn |= encode_addsub_imm (value);
7577
7578 put_aarch64_insn (buf, insn);
7579 break;
7580
7581 case AARCH64_OPND_SIMD_IMM:
7582 case AARCH64_OPND_SIMD_IMM_SFT:
7583 case AARCH64_OPND_LIMM:
7584 /* Bit mask immediate. */
7585 gas_assert (new_inst != NULL);
7586 idx = aarch64_operand_index (new_inst->opcode->operands, opnd);
7587 new_inst->operands[idx].imm.value = value;
7588 if (aarch64_opcode_encode (new_inst->opcode, new_inst,
7e84b55d 7589 &new_inst->value, NULL, NULL, insn_sequence))
a06ea964
NC
7590 put_aarch64_insn (buf, new_inst->value);
7591 else
7592 as_bad_where (fixP->fx_file, fixP->fx_line,
7593 _("invalid immediate"));
7594 break;
7595
7596 case AARCH64_OPND_HALF:
7597 /* 16-bit unsigned immediate. */
7598 if (unsigned_overflow (value, 16))
7599 as_bad_where (fixP->fx_file, fixP->fx_line,
7600 _("immediate out of range"));
7601 insn = get_aarch64_insn (buf);
7602 insn |= encode_movw_imm (value & 0xffff);
7603 put_aarch64_insn (buf, insn);
7604 break;
7605
7606 case AARCH64_OPND_IMM_MOV:
7607 /* Operand for a generic move immediate instruction, which is
7608 an alias instruction that generates a single MOVZ, MOVN or ORR
7609 instruction to loads a 32-bit/64-bit immediate value into general
7610 register. An assembler error shall result if the immediate cannot be
7611 created by a single one of these instructions. If there is a choice,
7612 then to ensure reversability an assembler must prefer a MOVZ to MOVN,
7613 and MOVZ or MOVN to ORR. */
7614 gas_assert (new_inst != NULL);
7615 fix_mov_imm_insn (fixP, buf, new_inst, value);
7616 break;
7617
7618 case AARCH64_OPND_ADDR_SIMM7:
7619 case AARCH64_OPND_ADDR_SIMM9:
7620 case AARCH64_OPND_ADDR_SIMM9_2:
3f06e550 7621 case AARCH64_OPND_ADDR_SIMM10:
a06ea964
NC
7622 case AARCH64_OPND_ADDR_UIMM12:
7623 /* Immediate offset in an address. */
7624 insn = get_aarch64_insn (buf);
7625
7626 gas_assert (new_inst != NULL && new_inst->value == insn);
7627 gas_assert (new_inst->opcode->operands[1] == opnd
7628 || new_inst->opcode->operands[2] == opnd);
7629
7630 /* Get the index of the address operand. */
7631 if (new_inst->opcode->operands[1] == opnd)
7632 /* e.g. STR <Xt>, [<Xn|SP>, <R><m>{, <extend> {<amount>}}]. */
7633 idx = 1;
7634 else
7635 /* e.g. LDP <Qt1>, <Qt2>, [<Xn|SP>{, #<imm>}]. */
7636 idx = 2;
7637
7638 /* Update the resolved offset value. */
7639 new_inst->operands[idx].addr.offset.imm = value;
7640
7641 /* Encode/fix-up. */
7642 if (aarch64_opcode_encode (new_inst->opcode, new_inst,
7e84b55d 7643 &new_inst->value, NULL, NULL, insn_sequence))
a06ea964
NC
7644 {
7645 put_aarch64_insn (buf, new_inst->value);
7646 break;
7647 }
7648 else if (new_inst->opcode->iclass == ldst_pos
7649 && try_to_encode_as_unscaled_ldst (new_inst))
7650 {
7651 put_aarch64_insn (buf, new_inst->value);
7652 break;
7653 }
7654
7655 as_bad_where (fixP->fx_file, fixP->fx_line,
7656 _("immediate offset out of range"));
7657 break;
7658
7659 default:
7660 gas_assert (0);
7661 as_fatal (_("unhandled operand code %d"), opnd);
7662 }
7663}
7664
7665/* Apply a fixup (fixP) to segment data, once it has been determined
7666 by our caller that we have all the info we need to fix it up.
7667
7668 Parameter valP is the pointer to the value of the bits. */
7669
7670void
7671md_apply_fix (fixS * fixP, valueT * valP, segT seg)
7672{
7673 offsetT value = *valP;
7674 uint32_t insn;
7675 char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
7676 int scale;
7677 unsigned flags = fixP->fx_addnumber;
7678
7679 DEBUG_TRACE ("\n\n");
7680 DEBUG_TRACE ("~~~~~~~~~~~~~~~~~~~~~~~~~");
7681 DEBUG_TRACE ("Enter md_apply_fix");
7682
7683 gas_assert (fixP->fx_r_type <= BFD_RELOC_UNUSED);
7684
7685 /* Note whether this will delete the relocation. */
7686
7687 if (fixP->fx_addsy == 0 && !fixP->fx_pcrel)
7688 fixP->fx_done = 1;
7689
7690 /* Process the relocations. */
7691 switch (fixP->fx_r_type)
7692 {
7693 case BFD_RELOC_NONE:
7694 /* This will need to go in the object file. */
7695 fixP->fx_done = 0;
7696 break;
7697
7698 case BFD_RELOC_8:
7699 case BFD_RELOC_8_PCREL:
7700 if (fixP->fx_done || !seg->use_rela_p)
7701 md_number_to_chars (buf, value, 1);
7702 break;
7703
7704 case BFD_RELOC_16:
7705 case BFD_RELOC_16_PCREL:
7706 if (fixP->fx_done || !seg->use_rela_p)
7707 md_number_to_chars (buf, value, 2);
7708 break;
7709
7710 case BFD_RELOC_32:
7711 case BFD_RELOC_32_PCREL:
7712 if (fixP->fx_done || !seg->use_rela_p)
7713 md_number_to_chars (buf, value, 4);
7714 break;
7715
7716 case BFD_RELOC_64:
7717 case BFD_RELOC_64_PCREL:
7718 if (fixP->fx_done || !seg->use_rela_p)
7719 md_number_to_chars (buf, value, 8);
7720 break;
7721
7722 case BFD_RELOC_AARCH64_GAS_INTERNAL_FIXUP:
7723 /* We claim that these fixups have been processed here, even if
7724 in fact we generate an error because we do not have a reloc
7725 for them, so tc_gen_reloc() will reject them. */
7726 fixP->fx_done = 1;
7727 if (fixP->fx_addsy && !S_IS_DEFINED (fixP->fx_addsy))
7728 {
7729 as_bad_where (fixP->fx_file, fixP->fx_line,
7730 _("undefined symbol %s used as an immediate value"),
7731 S_GET_NAME (fixP->fx_addsy));
7732 goto apply_fix_return;
7733 }
7734 fix_insn (fixP, flags, value);
7735 break;
7736
7737 case BFD_RELOC_AARCH64_LD_LO19_PCREL:
a06ea964
NC
7738 if (fixP->fx_done || !seg->use_rela_p)
7739 {
89d2a2a3
MS
7740 if (value & 3)
7741 as_bad_where (fixP->fx_file, fixP->fx_line,
7742 _("pc-relative load offset not word aligned"));
7743 if (signed_overflow (value, 21))
7744 as_bad_where (fixP->fx_file, fixP->fx_line,
7745 _("pc-relative load offset out of range"));
a06ea964
NC
7746 insn = get_aarch64_insn (buf);
7747 insn |= encode_ld_lit_ofs_19 (value >> 2);
7748 put_aarch64_insn (buf, insn);
7749 }
7750 break;
7751
7752 case BFD_RELOC_AARCH64_ADR_LO21_PCREL:
a06ea964
NC
7753 if (fixP->fx_done || !seg->use_rela_p)
7754 {
89d2a2a3
MS
7755 if (signed_overflow (value, 21))
7756 as_bad_where (fixP->fx_file, fixP->fx_line,
7757 _("pc-relative address offset out of range"));
a06ea964
NC
7758 insn = get_aarch64_insn (buf);
7759 insn |= encode_adr_imm (value);
7760 put_aarch64_insn (buf, insn);
7761 }
7762 break;
7763
7764 case BFD_RELOC_AARCH64_BRANCH19:
a06ea964
NC
7765 if (fixP->fx_done || !seg->use_rela_p)
7766 {
89d2a2a3
MS
7767 if (value & 3)
7768 as_bad_where (fixP->fx_file, fixP->fx_line,
7769 _("conditional branch target not word aligned"));
7770 if (signed_overflow (value, 21))
7771 as_bad_where (fixP->fx_file, fixP->fx_line,
7772 _("conditional branch out of range"));
a06ea964
NC
7773 insn = get_aarch64_insn (buf);
7774 insn |= encode_cond_branch_ofs_19 (value >> 2);
7775 put_aarch64_insn (buf, insn);
7776 }
7777 break;
7778
7779 case BFD_RELOC_AARCH64_TSTBR14:
a06ea964
NC
7780 if (fixP->fx_done || !seg->use_rela_p)
7781 {
89d2a2a3
MS
7782 if (value & 3)
7783 as_bad_where (fixP->fx_file, fixP->fx_line,
7784 _("conditional branch target not word aligned"));
7785 if (signed_overflow (value, 16))
7786 as_bad_where (fixP->fx_file, fixP->fx_line,
7787 _("conditional branch out of range"));
a06ea964
NC
7788 insn = get_aarch64_insn (buf);
7789 insn |= encode_tst_branch_ofs_14 (value >> 2);
7790 put_aarch64_insn (buf, insn);
7791 }
7792 break;
7793
a06ea964 7794 case BFD_RELOC_AARCH64_CALL26:
f09c556a 7795 case BFD_RELOC_AARCH64_JUMP26:
a06ea964
NC
7796 if (fixP->fx_done || !seg->use_rela_p)
7797 {
89d2a2a3
MS
7798 if (value & 3)
7799 as_bad_where (fixP->fx_file, fixP->fx_line,
7800 _("branch target not word aligned"));
7801 if (signed_overflow (value, 28))
7802 as_bad_where (fixP->fx_file, fixP->fx_line,
7803 _("branch out of range"));
a06ea964
NC
7804 insn = get_aarch64_insn (buf);
7805 insn |= encode_branch_ofs_26 (value >> 2);
7806 put_aarch64_insn (buf, insn);
7807 }
7808 break;
7809
7810 case BFD_RELOC_AARCH64_MOVW_G0:
a06ea964 7811 case BFD_RELOC_AARCH64_MOVW_G0_NC:
f09c556a 7812 case BFD_RELOC_AARCH64_MOVW_G0_S:
ca632371 7813 case BFD_RELOC_AARCH64_MOVW_GOTOFF_G0_NC:
32247401
RL
7814 case BFD_RELOC_AARCH64_MOVW_PREL_G0:
7815 case BFD_RELOC_AARCH64_MOVW_PREL_G0_NC:
a06ea964
NC
7816 scale = 0;
7817 goto movw_common;
7818 case BFD_RELOC_AARCH64_MOVW_G1:
a06ea964 7819 case BFD_RELOC_AARCH64_MOVW_G1_NC:
f09c556a 7820 case BFD_RELOC_AARCH64_MOVW_G1_S:
654248e7 7821 case BFD_RELOC_AARCH64_MOVW_GOTOFF_G1:
32247401
RL
7822 case BFD_RELOC_AARCH64_MOVW_PREL_G1:
7823 case BFD_RELOC_AARCH64_MOVW_PREL_G1_NC:
a06ea964
NC
7824 scale = 16;
7825 goto movw_common;
43a357f9
RL
7826 case BFD_RELOC_AARCH64_TLSDESC_OFF_G0_NC:
7827 scale = 0;
7828 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7829 /* Should always be exported to object file, see
7830 aarch64_force_relocation(). */
7831 gas_assert (!fixP->fx_done);
7832 gas_assert (seg->use_rela_p);
7833 goto movw_common;
7834 case BFD_RELOC_AARCH64_TLSDESC_OFF_G1:
7835 scale = 16;
7836 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7837 /* Should always be exported to object file, see
7838 aarch64_force_relocation(). */
7839 gas_assert (!fixP->fx_done);
7840 gas_assert (seg->use_rela_p);
7841 goto movw_common;
a06ea964 7842 case BFD_RELOC_AARCH64_MOVW_G2:
a06ea964 7843 case BFD_RELOC_AARCH64_MOVW_G2_NC:
f09c556a 7844 case BFD_RELOC_AARCH64_MOVW_G2_S:
32247401
RL
7845 case BFD_RELOC_AARCH64_MOVW_PREL_G2:
7846 case BFD_RELOC_AARCH64_MOVW_PREL_G2_NC:
a06ea964
NC
7847 scale = 32;
7848 goto movw_common;
7849 case BFD_RELOC_AARCH64_MOVW_G3:
32247401 7850 case BFD_RELOC_AARCH64_MOVW_PREL_G3:
a06ea964
NC
7851 scale = 48;
7852 movw_common:
7853 if (fixP->fx_done || !seg->use_rela_p)
7854 {
7855 insn = get_aarch64_insn (buf);
7856
7857 if (!fixP->fx_done)
7858 {
7859 /* REL signed addend must fit in 16 bits */
7860 if (signed_overflow (value, 16))
7861 as_bad_where (fixP->fx_file, fixP->fx_line,
7862 _("offset out of range"));
7863 }
7864 else
7865 {
7866 /* Check for overflow and scale. */
7867 switch (fixP->fx_r_type)
7868 {
7869 case BFD_RELOC_AARCH64_MOVW_G0:
7870 case BFD_RELOC_AARCH64_MOVW_G1:
7871 case BFD_RELOC_AARCH64_MOVW_G2:
7872 case BFD_RELOC_AARCH64_MOVW_G3:
654248e7 7873 case BFD_RELOC_AARCH64_MOVW_GOTOFF_G1:
43a357f9 7874 case BFD_RELOC_AARCH64_TLSDESC_OFF_G1:
a06ea964
NC
7875 if (unsigned_overflow (value, scale + 16))
7876 as_bad_where (fixP->fx_file, fixP->fx_line,
7877 _("unsigned value out of range"));
7878 break;
7879 case BFD_RELOC_AARCH64_MOVW_G0_S:
7880 case BFD_RELOC_AARCH64_MOVW_G1_S:
7881 case BFD_RELOC_AARCH64_MOVW_G2_S:
32247401
RL
7882 case BFD_RELOC_AARCH64_MOVW_PREL_G0:
7883 case BFD_RELOC_AARCH64_MOVW_PREL_G1:
7884 case BFD_RELOC_AARCH64_MOVW_PREL_G2:
a06ea964
NC
7885 /* NOTE: We can only come here with movz or movn. */
7886 if (signed_overflow (value, scale + 16))
7887 as_bad_where (fixP->fx_file, fixP->fx_line,
7888 _("signed value out of range"));
7889 if (value < 0)
7890 {
7891 /* Force use of MOVN. */
7892 value = ~value;
7893 insn = reencode_movzn_to_movn (insn);
7894 }
7895 else
7896 {
7897 /* Force use of MOVZ. */
7898 insn = reencode_movzn_to_movz (insn);
7899 }
7900 break;
7901 default:
7902 /* Unchecked relocations. */
7903 break;
7904 }
7905 value >>= scale;
7906 }
7907
7908 /* Insert value into MOVN/MOVZ/MOVK instruction. */
7909 insn |= encode_movw_imm (value & 0xffff);
7910
7911 put_aarch64_insn (buf, insn);
7912 }
7913 break;
7914
a6bb11b2
YZ
7915 case BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC:
7916 fixP->fx_r_type = (ilp32_p
7917 ? BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC
7918 : BFD_RELOC_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC);
7919 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7920 /* Should always be exported to object file, see
7921 aarch64_force_relocation(). */
7922 gas_assert (!fixP->fx_done);
7923 gas_assert (seg->use_rela_p);
7924 break;
7925
7926 case BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC:
7927 fixP->fx_r_type = (ilp32_p
7928 ? BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC
f955cccf 7929 : BFD_RELOC_AARCH64_TLSDESC_LD64_LO12);
a6bb11b2
YZ
7930 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7931 /* Should always be exported to object file, see
7932 aarch64_force_relocation(). */
7933 gas_assert (!fixP->fx_done);
7934 gas_assert (seg->use_rela_p);
7935 break;
7936
f955cccf 7937 case BFD_RELOC_AARCH64_TLSDESC_ADD_LO12:
2c0a3565 7938 case BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21:
389b8029 7939 case BFD_RELOC_AARCH64_TLSDESC_ADR_PREL21:
2c0a3565 7940 case BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC:
f955cccf 7941 case BFD_RELOC_AARCH64_TLSDESC_LD64_LO12:
1ada945d 7942 case BFD_RELOC_AARCH64_TLSDESC_LD_PREL19:
a06ea964 7943 case BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC:
2c0a3565 7944 case BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21:
3c12b054 7945 case BFD_RELOC_AARCH64_TLSGD_ADR_PREL21:
3e8286c0 7946 case BFD_RELOC_AARCH64_TLSGD_MOVW_G0_NC:
1aa66fb1 7947 case BFD_RELOC_AARCH64_TLSGD_MOVW_G1:
a06ea964 7948 case BFD_RELOC_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
a6bb11b2 7949 case BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC:
2c0a3565 7950 case BFD_RELOC_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
043bf05a 7951 case BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_PREL19:
3b957e5b
RL
7952 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC:
7953 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G1:
49df5539 7954 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_HI12:
70151fb5 7955 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12:
13289c10 7956 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12_NC:
a12fad50 7957 case BFD_RELOC_AARCH64_TLSLD_ADD_LO12_NC:
1107e076 7958 case BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21:
6c37fedc 7959 case BFD_RELOC_AARCH64_TLSLD_ADR_PREL21:
4c562523
JW
7960 case BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12:
7961 case BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12_NC:
7962 case BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12:
7963 case BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12_NC:
7964 case BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12:
7965 case BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12_NC:
7966 case BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12:
7967 case BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12_NC:
49df5539
JW
7968 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0:
7969 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC:
7970 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1:
7971 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC:
7972 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2:
84f1b9fb
RL
7973 case BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12:
7974 case BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12_NC:
7975 case BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12:
7976 case BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12_NC:
7977 case BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12:
7978 case BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12_NC:
7979 case BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12:
7980 case BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12_NC:
a06ea964 7981 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12:
2c0a3565 7982 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12:
a06ea964 7983 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
a06ea964
NC
7984 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0:
7985 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC:
2c0a3565
MS
7986 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1:
7987 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC:
7988 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2:
a06ea964
NC
7989 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7990 /* Should always be exported to object file, see
7991 aarch64_force_relocation(). */
7992 gas_assert (!fixP->fx_done);
7993 gas_assert (seg->use_rela_p);
7994 break;
7995
a6bb11b2
YZ
7996 case BFD_RELOC_AARCH64_LD_GOT_LO12_NC:
7997 /* Should always be exported to object file, see
7998 aarch64_force_relocation(). */
7999 fixP->fx_r_type = (ilp32_p
8000 ? BFD_RELOC_AARCH64_LD32_GOT_LO12_NC
8001 : BFD_RELOC_AARCH64_LD64_GOT_LO12_NC);
8002 gas_assert (!fixP->fx_done);
8003 gas_assert (seg->use_rela_p);
8004 break;
8005
a06ea964 8006 case BFD_RELOC_AARCH64_ADD_LO12:
f09c556a
JW
8007 case BFD_RELOC_AARCH64_ADR_GOT_PAGE:
8008 case BFD_RELOC_AARCH64_ADR_HI21_NC_PCREL:
8009 case BFD_RELOC_AARCH64_ADR_HI21_PCREL:
8010 case BFD_RELOC_AARCH64_GOT_LD_PREL19:
8011 case BFD_RELOC_AARCH64_LD32_GOT_LO12_NC:
3d715ce4 8012 case BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14:
87f5fbcc 8013 case BFD_RELOC_AARCH64_LD64_GOTOFF_LO15:
a921b5bd 8014 case BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15:
f09c556a
JW
8015 case BFD_RELOC_AARCH64_LD64_GOT_LO12_NC:
8016 case BFD_RELOC_AARCH64_LDST128_LO12:
a06ea964
NC
8017 case BFD_RELOC_AARCH64_LDST16_LO12:
8018 case BFD_RELOC_AARCH64_LDST32_LO12:
8019 case BFD_RELOC_AARCH64_LDST64_LO12:
f09c556a 8020 case BFD_RELOC_AARCH64_LDST8_LO12:
a06ea964
NC
8021 /* Should always be exported to object file, see
8022 aarch64_force_relocation(). */
8023 gas_assert (!fixP->fx_done);
8024 gas_assert (seg->use_rela_p);
8025 break;
8026
8027 case BFD_RELOC_AARCH64_TLSDESC_ADD:
a06ea964 8028 case BFD_RELOC_AARCH64_TLSDESC_CALL:
f09c556a 8029 case BFD_RELOC_AARCH64_TLSDESC_LDR:
a06ea964
NC
8030 break;
8031
b97e87cc
NC
8032 case BFD_RELOC_UNUSED:
8033 /* An error will already have been reported. */
8034 break;
8035
a06ea964
NC
8036 default:
8037 as_bad_where (fixP->fx_file, fixP->fx_line,
8038 _("unexpected %s fixup"),
8039 bfd_get_reloc_code_name (fixP->fx_r_type));
8040 break;
8041 }
8042
8043apply_fix_return:
8044 /* Free the allocated the struct aarch64_inst.
8045 N.B. currently there are very limited number of fix-up types actually use
8046 this field, so the impact on the performance should be minimal . */
8047 if (fixP->tc_fix_data.inst != NULL)
8048 free (fixP->tc_fix_data.inst);
8049
8050 return;
8051}
8052
8053/* Translate internal representation of relocation info to BFD target
8054 format. */
8055
8056arelent *
8057tc_gen_reloc (asection * section, fixS * fixp)
8058{
8059 arelent *reloc;
8060 bfd_reloc_code_real_type code;
8061
325801bd 8062 reloc = XNEW (arelent);
a06ea964 8063
325801bd 8064 reloc->sym_ptr_ptr = XNEW (asymbol *);
a06ea964
NC
8065 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
8066 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
8067
8068 if (fixp->fx_pcrel)
8069 {
8070 if (section->use_rela_p)
8071 fixp->fx_offset -= md_pcrel_from_section (fixp, section);
8072 else
8073 fixp->fx_offset = reloc->address;
8074 }
8075 reloc->addend = fixp->fx_offset;
8076
8077 code = fixp->fx_r_type;
8078 switch (code)
8079 {
8080 case BFD_RELOC_16:
8081 if (fixp->fx_pcrel)
8082 code = BFD_RELOC_16_PCREL;
8083 break;
8084
8085 case BFD_RELOC_32:
8086 if (fixp->fx_pcrel)
8087 code = BFD_RELOC_32_PCREL;
8088 break;
8089
8090 case BFD_RELOC_64:
8091 if (fixp->fx_pcrel)
8092 code = BFD_RELOC_64_PCREL;
8093 break;
8094
8095 default:
8096 break;
8097 }
8098
8099 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
8100 if (reloc->howto == NULL)
8101 {
8102 as_bad_where (fixp->fx_file, fixp->fx_line,
8103 _
8104 ("cannot represent %s relocation in this object file format"),
8105 bfd_get_reloc_code_name (code));
8106 return NULL;
8107 }
8108
8109 return reloc;
8110}
8111
8112/* This fix_new is called by cons via TC_CONS_FIX_NEW. */
8113
8114void
8115cons_fix_new_aarch64 (fragS * frag, int where, int size, expressionS * exp)
8116{
8117 bfd_reloc_code_real_type type;
8118 int pcrel = 0;
8119
8120 /* Pick a reloc.
8121 FIXME: @@ Should look at CPU word size. */
8122 switch (size)
8123 {
8124 case 1:
8125 type = BFD_RELOC_8;
8126 break;
8127 case 2:
8128 type = BFD_RELOC_16;
8129 break;
8130 case 4:
8131 type = BFD_RELOC_32;
8132 break;
8133 case 8:
8134 type = BFD_RELOC_64;
8135 break;
8136 default:
8137 as_bad (_("cannot do %u-byte relocation"), size);
8138 type = BFD_RELOC_UNUSED;
8139 break;
8140 }
8141
8142 fix_new_exp (frag, where, (int) size, exp, pcrel, type);
8143}
8144
8145int
8146aarch64_force_relocation (struct fix *fixp)
8147{
8148 switch (fixp->fx_r_type)
8149 {
8150 case BFD_RELOC_AARCH64_GAS_INTERNAL_FIXUP:
8151 /* Perform these "immediate" internal relocations
8152 even if the symbol is extern or weak. */
8153 return 0;
8154
a6bb11b2 8155 case BFD_RELOC_AARCH64_LD_GOT_LO12_NC:
f09c556a
JW
8156 case BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC:
8157 case BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC:
a6bb11b2
YZ
8158 /* Pseudo relocs that need to be fixed up according to
8159 ilp32_p. */
8160 return 0;
8161
2c0a3565
MS
8162 case BFD_RELOC_AARCH64_ADD_LO12:
8163 case BFD_RELOC_AARCH64_ADR_GOT_PAGE:
8164 case BFD_RELOC_AARCH64_ADR_HI21_NC_PCREL:
8165 case BFD_RELOC_AARCH64_ADR_HI21_PCREL:
8166 case BFD_RELOC_AARCH64_GOT_LD_PREL19:
8167 case BFD_RELOC_AARCH64_LD32_GOT_LO12_NC:
3d715ce4 8168 case BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14:
87f5fbcc 8169 case BFD_RELOC_AARCH64_LD64_GOTOFF_LO15:
a921b5bd 8170 case BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15:
2c0a3565
MS
8171 case BFD_RELOC_AARCH64_LD64_GOT_LO12_NC:
8172 case BFD_RELOC_AARCH64_LDST128_LO12:
8173 case BFD_RELOC_AARCH64_LDST16_LO12:
8174 case BFD_RELOC_AARCH64_LDST32_LO12:
8175 case BFD_RELOC_AARCH64_LDST64_LO12:
8176 case BFD_RELOC_AARCH64_LDST8_LO12:
f955cccf 8177 case BFD_RELOC_AARCH64_TLSDESC_ADD_LO12:
2c0a3565 8178 case BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21:
389b8029 8179 case BFD_RELOC_AARCH64_TLSDESC_ADR_PREL21:
2c0a3565 8180 case BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC:
f955cccf 8181 case BFD_RELOC_AARCH64_TLSDESC_LD64_LO12:
1ada945d 8182 case BFD_RELOC_AARCH64_TLSDESC_LD_PREL19:
43a357f9
RL
8183 case BFD_RELOC_AARCH64_TLSDESC_OFF_G0_NC:
8184 case BFD_RELOC_AARCH64_TLSDESC_OFF_G1:
a06ea964 8185 case BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC:
2c0a3565 8186 case BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21:
3c12b054 8187 case BFD_RELOC_AARCH64_TLSGD_ADR_PREL21:
3e8286c0 8188 case BFD_RELOC_AARCH64_TLSGD_MOVW_G0_NC:
1aa66fb1 8189 case BFD_RELOC_AARCH64_TLSGD_MOVW_G1:
a06ea964 8190 case BFD_RELOC_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
a6bb11b2 8191 case BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC:
2c0a3565 8192 case BFD_RELOC_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
043bf05a 8193 case BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_PREL19:
3b957e5b
RL
8194 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC:
8195 case BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G1:
8196 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_HI12:
70151fb5 8197 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12:
13289c10 8198 case BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12_NC:
a12fad50 8199 case BFD_RELOC_AARCH64_TLSLD_ADD_LO12_NC:
1107e076 8200 case BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21:
6c37fedc 8201 case BFD_RELOC_AARCH64_TLSLD_ADR_PREL21:
4c562523
JW
8202 case BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12:
8203 case BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12_NC:
8204 case BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12:
8205 case BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12_NC:
8206 case BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12:
8207 case BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12_NC:
8208 case BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12:
8209 case BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12_NC:
49df5539
JW
8210 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0:
8211 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC:
8212 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1:
8213 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC:
8214 case BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2:
84f1b9fb
RL
8215 case BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12:
8216 case BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12_NC:
8217 case BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12:
8218 case BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12_NC:
8219 case BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12:
8220 case BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12_NC:
8221 case BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12:
8222 case BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12_NC:
a06ea964 8223 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12:
2c0a3565 8224 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12:
a06ea964 8225 case BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
a06ea964
NC
8226 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0:
8227 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC:
2c0a3565
MS
8228 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1:
8229 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC:
8230 case BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2:
a06ea964
NC
8231 /* Always leave these relocations for the linker. */
8232 return 1;
8233
8234 default:
8235 break;
8236 }
8237
8238 return generic_force_reloc (fixp);
8239}
8240
8241#ifdef OBJ_ELF
8242
3c0367d0
JW
8243/* Implement md_after_parse_args. This is the earliest time we need to decide
8244 ABI. If no -mabi specified, the ABI will be decided by target triplet. */
8245
8246void
8247aarch64_after_parse_args (void)
8248{
8249 if (aarch64_abi != AARCH64_ABI_NONE)
8250 return;
8251
8252 /* DEFAULT_ARCH will have ":32" extension if it's configured for ILP32. */
8253 if (strlen (default_arch) > 7 && strcmp (default_arch + 7, ":32") == 0)
8254 aarch64_abi = AARCH64_ABI_ILP32;
8255 else
8256 aarch64_abi = AARCH64_ABI_LP64;
8257}
8258
a06ea964
NC
8259const char *
8260elf64_aarch64_target_format (void)
8261{
a75cf613
ES
8262 if (strcmp (TARGET_OS, "cloudabi") == 0)
8263 {
8264 /* FIXME: What to do for ilp32_p ? */
8265 return target_big_endian ? "elf64-bigaarch64-cloudabi" : "elf64-littleaarch64-cloudabi";
8266 }
a06ea964 8267 if (target_big_endian)
cec5225b 8268 return ilp32_p ? "elf32-bigaarch64" : "elf64-bigaarch64";
a06ea964 8269 else
cec5225b 8270 return ilp32_p ? "elf32-littleaarch64" : "elf64-littleaarch64";
a06ea964
NC
8271}
8272
8273void
8274aarch64elf_frob_symbol (symbolS * symp, int *puntp)
8275{
8276 elf_frob_symbol (symp, puntp);
8277}
8278#endif
8279
8280/* MD interface: Finalization. */
8281
8282/* A good place to do this, although this was probably not intended
8283 for this kind of use. We need to dump the literal pool before
8284 references are made to a null symbol pointer. */
8285
8286void
8287aarch64_cleanup (void)
8288{
8289 literal_pool *pool;
8290
8291 for (pool = list_of_pools; pool; pool = pool->next)
8292 {
8293 /* Put it at the end of the relevant section. */
8294 subseg_set (pool->section, pool->sub_section);
8295 s_ltorg (0);
8296 }
8297}
8298
8299#ifdef OBJ_ELF
8300/* Remove any excess mapping symbols generated for alignment frags in
8301 SEC. We may have created a mapping symbol before a zero byte
8302 alignment; remove it if there's a mapping symbol after the
8303 alignment. */
8304static void
8305check_mapping_symbols (bfd * abfd ATTRIBUTE_UNUSED, asection * sec,
8306 void *dummy ATTRIBUTE_UNUSED)
8307{
8308 segment_info_type *seginfo = seg_info (sec);
8309 fragS *fragp;
8310
8311 if (seginfo == NULL || seginfo->frchainP == NULL)
8312 return;
8313
8314 for (fragp = seginfo->frchainP->frch_root;
8315 fragp != NULL; fragp = fragp->fr_next)
8316 {
8317 symbolS *sym = fragp->tc_frag_data.last_map;
8318 fragS *next = fragp->fr_next;
8319
8320 /* Variable-sized frags have been converted to fixed size by
8321 this point. But if this was variable-sized to start with,
8322 there will be a fixed-size frag after it. So don't handle
8323 next == NULL. */
8324 if (sym == NULL || next == NULL)
8325 continue;
8326
8327 if (S_GET_VALUE (sym) < next->fr_address)
8328 /* Not at the end of this frag. */
8329 continue;
8330 know (S_GET_VALUE (sym) == next->fr_address);
8331
8332 do
8333 {
8334 if (next->tc_frag_data.first_map != NULL)
8335 {
8336 /* Next frag starts with a mapping symbol. Discard this
8337 one. */
8338 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
8339 break;
8340 }
8341
8342 if (next->fr_next == NULL)
8343 {
8344 /* This mapping symbol is at the end of the section. Discard
8345 it. */
8346 know (next->fr_fix == 0 && next->fr_var == 0);
8347 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
8348 break;
8349 }
8350
8351 /* As long as we have empty frags without any mapping symbols,
8352 keep looking. */
8353 /* If the next frag is non-empty and does not start with a
8354 mapping symbol, then this mapping symbol is required. */
8355 if (next->fr_address != next->fr_next->fr_address)
8356 break;
8357
8358 next = next->fr_next;
8359 }
8360 while (next != NULL);
8361 }
8362}
8363#endif
8364
8365/* Adjust the symbol table. */
8366
8367void
8368aarch64_adjust_symtab (void)
8369{
8370#ifdef OBJ_ELF
8371 /* Remove any overlapping mapping symbols generated by alignment frags. */
8372 bfd_map_over_sections (stdoutput, check_mapping_symbols, (char *) 0);
8373 /* Now do generic ELF adjustments. */
8374 elf_adjust_symtab ();
8375#endif
8376}
8377
8378static void
8379checked_hash_insert (struct hash_control *table, const char *key, void *value)
8380{
8381 const char *hash_err;
8382
8383 hash_err = hash_insert (table, key, value);
8384 if (hash_err)
8385 printf ("Internal Error: Can't hash %s\n", key);
8386}
8387
8388static void
8389fill_instruction_hash_table (void)
8390{
8391 aarch64_opcode *opcode = aarch64_opcode_table;
8392
8393 while (opcode->name != NULL)
8394 {
8395 templates *templ, *new_templ;
8396 templ = hash_find (aarch64_ops_hsh, opcode->name);
8397
add39d23 8398 new_templ = XNEW (templates);
a06ea964
NC
8399 new_templ->opcode = opcode;
8400 new_templ->next = NULL;
8401
8402 if (!templ)
8403 checked_hash_insert (aarch64_ops_hsh, opcode->name, (void *) new_templ);
8404 else
8405 {
8406 new_templ->next = templ->next;
8407 templ->next = new_templ;
8408 }
8409 ++opcode;
8410 }
8411}
8412
8413static inline void
8414convert_to_upper (char *dst, const char *src, size_t num)
8415{
8416 unsigned int i;
8417 for (i = 0; i < num && *src != '\0'; ++i, ++dst, ++src)
8418 *dst = TOUPPER (*src);
8419 *dst = '\0';
8420}
8421
8422/* Assume STR point to a lower-case string, allocate, convert and return
8423 the corresponding upper-case string. */
8424static inline const char*
8425get_upper_str (const char *str)
8426{
8427 char *ret;
8428 size_t len = strlen (str);
325801bd 8429 ret = XNEWVEC (char, len + 1);
a06ea964
NC
8430 convert_to_upper (ret, str, len);
8431 return ret;
8432}
8433
8434/* MD interface: Initialization. */
8435
8436void
8437md_begin (void)
8438{
8439 unsigned mach;
8440 unsigned int i;
8441
8442 if ((aarch64_ops_hsh = hash_new ()) == NULL
8443 || (aarch64_cond_hsh = hash_new ()) == NULL
8444 || (aarch64_shift_hsh = hash_new ()) == NULL
8445 || (aarch64_sys_regs_hsh = hash_new ()) == NULL
8446 || (aarch64_pstatefield_hsh = hash_new ()) == NULL
8447 || (aarch64_sys_regs_ic_hsh = hash_new ()) == NULL
8448 || (aarch64_sys_regs_dc_hsh = hash_new ()) == NULL
8449 || (aarch64_sys_regs_at_hsh = hash_new ()) == NULL
8450 || (aarch64_sys_regs_tlbi_hsh = hash_new ()) == NULL
2ac435d4 8451 || (aarch64_sys_regs_sr_hsh = hash_new ()) == NULL
a06ea964
NC
8452 || (aarch64_reg_hsh = hash_new ()) == NULL
8453 || (aarch64_barrier_opt_hsh = hash_new ()) == NULL
8454 || (aarch64_nzcv_hsh = hash_new ()) == NULL
1e6f4800
MW
8455 || (aarch64_pldop_hsh = hash_new ()) == NULL
8456 || (aarch64_hint_opt_hsh = hash_new ()) == NULL)
a06ea964
NC
8457 as_fatal (_("virtual memory exhausted"));
8458
8459 fill_instruction_hash_table ();
8460
8461 for (i = 0; aarch64_sys_regs[i].name != NULL; ++i)
8462 checked_hash_insert (aarch64_sys_regs_hsh, aarch64_sys_regs[i].name,
8463 (void *) (aarch64_sys_regs + i));
8464
8465 for (i = 0; aarch64_pstatefields[i].name != NULL; ++i)
8466 checked_hash_insert (aarch64_pstatefield_hsh,
8467 aarch64_pstatefields[i].name,
8468 (void *) (aarch64_pstatefields + i));
8469
875880c6 8470 for (i = 0; aarch64_sys_regs_ic[i].name != NULL; i++)
a06ea964 8471 checked_hash_insert (aarch64_sys_regs_ic_hsh,
875880c6 8472 aarch64_sys_regs_ic[i].name,
a06ea964
NC
8473 (void *) (aarch64_sys_regs_ic + i));
8474
875880c6 8475 for (i = 0; aarch64_sys_regs_dc[i].name != NULL; i++)
a06ea964 8476 checked_hash_insert (aarch64_sys_regs_dc_hsh,
875880c6 8477 aarch64_sys_regs_dc[i].name,
a06ea964
NC
8478 (void *) (aarch64_sys_regs_dc + i));
8479
875880c6 8480 for (i = 0; aarch64_sys_regs_at[i].name != NULL; i++)
a06ea964 8481 checked_hash_insert (aarch64_sys_regs_at_hsh,
875880c6 8482 aarch64_sys_regs_at[i].name,
a06ea964
NC
8483 (void *) (aarch64_sys_regs_at + i));
8484
875880c6 8485 for (i = 0; aarch64_sys_regs_tlbi[i].name != NULL; i++)
a06ea964 8486 checked_hash_insert (aarch64_sys_regs_tlbi_hsh,
875880c6 8487 aarch64_sys_regs_tlbi[i].name,
a06ea964
NC
8488 (void *) (aarch64_sys_regs_tlbi + i));
8489
2ac435d4
SD
8490 for (i = 0; aarch64_sys_regs_sr[i].name != NULL; i++)
8491 checked_hash_insert (aarch64_sys_regs_sr_hsh,
8492 aarch64_sys_regs_sr[i].name,
8493 (void *) (aarch64_sys_regs_sr + i));
8494
a06ea964
NC
8495 for (i = 0; i < ARRAY_SIZE (reg_names); i++)
8496 checked_hash_insert (aarch64_reg_hsh, reg_names[i].name,
8497 (void *) (reg_names + i));
8498
8499 for (i = 0; i < ARRAY_SIZE (nzcv_names); i++)
8500 checked_hash_insert (aarch64_nzcv_hsh, nzcv_names[i].template,
8501 (void *) (nzcv_names + i));
8502
8503 for (i = 0; aarch64_operand_modifiers[i].name != NULL; i++)
8504 {
8505 const char *name = aarch64_operand_modifiers[i].name;
8506 checked_hash_insert (aarch64_shift_hsh, name,
8507 (void *) (aarch64_operand_modifiers + i));
8508 /* Also hash the name in the upper case. */
8509 checked_hash_insert (aarch64_shift_hsh, get_upper_str (name),
8510 (void *) (aarch64_operand_modifiers + i));
8511 }
8512
8513 for (i = 0; i < ARRAY_SIZE (aarch64_conds); i++)
8514 {
8515 unsigned int j;
8516 /* A condition code may have alias(es), e.g. "cc", "lo" and "ul" are
8517 the same condition code. */
8518 for (j = 0; j < ARRAY_SIZE (aarch64_conds[i].names); ++j)
8519 {
8520 const char *name = aarch64_conds[i].names[j];
8521 if (name == NULL)
8522 break;
8523 checked_hash_insert (aarch64_cond_hsh, name,
8524 (void *) (aarch64_conds + i));
8525 /* Also hash the name in the upper case. */
8526 checked_hash_insert (aarch64_cond_hsh, get_upper_str (name),
8527 (void *) (aarch64_conds + i));
8528 }
8529 }
8530
8531 for (i = 0; i < ARRAY_SIZE (aarch64_barrier_options); i++)
8532 {
8533 const char *name = aarch64_barrier_options[i].name;
8534 /* Skip xx00 - the unallocated values of option. */
8535 if ((i & 0x3) == 0)
8536 continue;
8537 checked_hash_insert (aarch64_barrier_opt_hsh, name,
8538 (void *) (aarch64_barrier_options + i));
8539 /* Also hash the name in the upper case. */
8540 checked_hash_insert (aarch64_barrier_opt_hsh, get_upper_str (name),
8541 (void *) (aarch64_barrier_options + i));
8542 }
8543
8544 for (i = 0; i < ARRAY_SIZE (aarch64_prfops); i++)
8545 {
8546 const char* name = aarch64_prfops[i].name;
a1ccaec9
YZ
8547 /* Skip the unallocated hint encodings. */
8548 if (name == NULL)
a06ea964
NC
8549 continue;
8550 checked_hash_insert (aarch64_pldop_hsh, name,
8551 (void *) (aarch64_prfops + i));
8552 /* Also hash the name in the upper case. */
8553 checked_hash_insert (aarch64_pldop_hsh, get_upper_str (name),
8554 (void *) (aarch64_prfops + i));
8555 }
8556
1e6f4800
MW
8557 for (i = 0; aarch64_hint_options[i].name != NULL; i++)
8558 {
8559 const char* name = aarch64_hint_options[i].name;
8560
8561 checked_hash_insert (aarch64_hint_opt_hsh, name,
8562 (void *) (aarch64_hint_options + i));
8563 /* Also hash the name in the upper case. */
8564 checked_hash_insert (aarch64_pldop_hsh, get_upper_str (name),
8565 (void *) (aarch64_hint_options + i));
8566 }
8567
a06ea964
NC
8568 /* Set the cpu variant based on the command-line options. */
8569 if (!mcpu_cpu_opt)
8570 mcpu_cpu_opt = march_cpu_opt;
8571
8572 if (!mcpu_cpu_opt)
8573 mcpu_cpu_opt = &cpu_default;
8574
8575 cpu_variant = *mcpu_cpu_opt;
8576
8577 /* Record the CPU type. */
cec5225b 8578 mach = ilp32_p ? bfd_mach_aarch64_ilp32 : bfd_mach_aarch64;
a06ea964
NC
8579
8580 bfd_set_arch_mach (stdoutput, TARGET_ARCH, mach);
8581}
8582
8583/* Command line processing. */
8584
8585const char *md_shortopts = "m:";
8586
8587#ifdef AARCH64_BI_ENDIAN
8588#define OPTION_EB (OPTION_MD_BASE + 0)
8589#define OPTION_EL (OPTION_MD_BASE + 1)
8590#else
8591#if TARGET_BYTES_BIG_ENDIAN
8592#define OPTION_EB (OPTION_MD_BASE + 0)
8593#else
8594#define OPTION_EL (OPTION_MD_BASE + 1)
8595#endif
8596#endif
8597
8598struct option md_longopts[] = {
8599#ifdef OPTION_EB
8600 {"EB", no_argument, NULL, OPTION_EB},
8601#endif
8602#ifdef OPTION_EL
8603 {"EL", no_argument, NULL, OPTION_EL},
8604#endif
8605 {NULL, no_argument, NULL, 0}
8606};
8607
8608size_t md_longopts_size = sizeof (md_longopts);
8609
8610struct aarch64_option_table
8611{
e0471c16
TS
8612 const char *option; /* Option name to match. */
8613 const char *help; /* Help information. */
a06ea964
NC
8614 int *var; /* Variable to change. */
8615 int value; /* What to change it to. */
8616 char *deprecated; /* If non-null, print this message. */
8617};
8618
8619static struct aarch64_option_table aarch64_opts[] = {
8620 {"mbig-endian", N_("assemble for big-endian"), &target_big_endian, 1, NULL},
8621 {"mlittle-endian", N_("assemble for little-endian"), &target_big_endian, 0,
8622 NULL},
8623#ifdef DEBUG_AARCH64
8624 {"mdebug-dump", N_("temporary switch for dumping"), &debug_dump, 1, NULL},
8625#endif /* DEBUG_AARCH64 */
8626 {"mverbose-error", N_("output verbose error messages"), &verbose_error_p, 1,
8627 NULL},
a52e6fd3
YZ
8628 {"mno-verbose-error", N_("do not output verbose error messages"),
8629 &verbose_error_p, 0, NULL},
a06ea964
NC
8630 {NULL, NULL, NULL, 0, NULL}
8631};
8632
8633struct aarch64_cpu_option_table
8634{
e0471c16 8635 const char *name;
a06ea964
NC
8636 const aarch64_feature_set value;
8637 /* The canonical name of the CPU, or NULL to use NAME converted to upper
8638 case. */
8639 const char *canonical_name;
8640};
8641
8642/* This list should, at a minimum, contain all the cpu names
8643 recognized by GCC. */
8644static const struct aarch64_cpu_option_table aarch64_cpus[] = {
8645 {"all", AARCH64_ANY, NULL},
9c352f1c
JG
8646 {"cortex-a35", AARCH64_FEATURE (AARCH64_ARCH_V8,
8647 AARCH64_FEATURE_CRC), "Cortex-A35"},
aa31c464
JW
8648 {"cortex-a53", AARCH64_FEATURE (AARCH64_ARCH_V8,
8649 AARCH64_FEATURE_CRC), "Cortex-A53"},
8650 {"cortex-a57", AARCH64_FEATURE (AARCH64_ARCH_V8,
8651 AARCH64_FEATURE_CRC), "Cortex-A57"},
2abdd192
JW
8652 {"cortex-a72", AARCH64_FEATURE (AARCH64_ARCH_V8,
8653 AARCH64_FEATURE_CRC), "Cortex-A72"},
1aa70332
KT
8654 {"cortex-a73", AARCH64_FEATURE (AARCH64_ARCH_V8,
8655 AARCH64_FEATURE_CRC), "Cortex-A73"},
1e292627 8656 {"cortex-a55", AARCH64_FEATURE (AARCH64_ARCH_V8_2,
1c5c938a 8657 AARCH64_FEATURE_RCPC | AARCH64_FEATURE_F16 | AARCH64_FEATURE_DOTPROD),
1e292627
JG
8658 "Cortex-A55"},
8659 {"cortex-a75", AARCH64_FEATURE (AARCH64_ARCH_V8_2,
1c5c938a 8660 AARCH64_FEATURE_RCPC | AARCH64_FEATURE_F16 | AARCH64_FEATURE_DOTPROD),
1e292627 8661 "Cortex-A75"},
c2a0f929 8662 {"cortex-a76", AARCH64_FEATURE (AARCH64_ARCH_V8_2,
8663 AARCH64_FEATURE_RCPC | AARCH64_FEATURE_F16 | AARCH64_FEATURE_DOTPROD),
8664 "Cortex-A76"},
2412d878
EM
8665 {"exynos-m1", AARCH64_FEATURE (AARCH64_ARCH_V8,
8666 AARCH64_FEATURE_CRC | AARCH64_FEATURE_CRYPTO),
8667 "Samsung Exynos M1"},
2fe9c2a0 8668 {"falkor", AARCH64_FEATURE (AARCH64_ARCH_V8,
e58ff055
JW
8669 AARCH64_FEATURE_CRC | AARCH64_FEATURE_CRYPTO
8670 | AARCH64_FEATURE_RDMA),
2fe9c2a0 8671 "Qualcomm Falkor"},
6b21c2bf 8672 {"qdf24xx", AARCH64_FEATURE (AARCH64_ARCH_V8,
e58ff055
JW
8673 AARCH64_FEATURE_CRC | AARCH64_FEATURE_CRYPTO
8674 | AARCH64_FEATURE_RDMA),
6b21c2bf 8675 "Qualcomm QDF24XX"},
eb5c42e5 8676 {"saphira", AARCH64_FEATURE (AARCH64_ARCH_V8_4,
7605d944
SP
8677 AARCH64_FEATURE_CRYPTO | AARCH64_FEATURE_PROFILE),
8678 "Qualcomm Saphira"},
faade851
JW
8679 {"thunderx", AARCH64_FEATURE (AARCH64_ARCH_V8,
8680 AARCH64_FEATURE_CRC | AARCH64_FEATURE_CRYPTO),
8681 "Cavium ThunderX"},
9f99c22e
VP
8682 {"vulcan", AARCH64_FEATURE (AARCH64_ARCH_V8_1,
8683 AARCH64_FEATURE_CRYPTO),
0a8be2fe 8684 "Broadcom Vulcan"},
070cb956
PT
8685 /* The 'xgene-1' name is an older name for 'xgene1', which was used
8686 in earlier releases and is superseded by 'xgene1' in all
8687 tools. */
9877c63c 8688 {"xgene-1", AARCH64_ARCH_V8, "APM X-Gene 1"},
070cb956 8689 {"xgene1", AARCH64_ARCH_V8, "APM X-Gene 1"},
aa31c464
JW
8690 {"xgene2", AARCH64_FEATURE (AARCH64_ARCH_V8,
8691 AARCH64_FEATURE_CRC), "APM X-Gene 2"},
a06ea964
NC
8692 {"generic", AARCH64_ARCH_V8, NULL},
8693
a06ea964
NC
8694 {NULL, AARCH64_ARCH_NONE, NULL}
8695};
8696
8697struct aarch64_arch_option_table
8698{
e0471c16 8699 const char *name;
a06ea964
NC
8700 const aarch64_feature_set value;
8701};
8702
8703/* This list should, at a minimum, contain all the architecture names
8704 recognized by GCC. */
8705static const struct aarch64_arch_option_table aarch64_archs[] = {
8706 {"all", AARCH64_ANY},
5a1ad39d 8707 {"armv8-a", AARCH64_ARCH_V8},
88f0ea34 8708 {"armv8.1-a", AARCH64_ARCH_V8_1},
acb787b0 8709 {"armv8.2-a", AARCH64_ARCH_V8_2},
1924ff75 8710 {"armv8.3-a", AARCH64_ARCH_V8_3},
b6b9ca0c 8711 {"armv8.4-a", AARCH64_ARCH_V8_4},
70d56181 8712 {"armv8.5-a", AARCH64_ARCH_V8_5},
a06ea964
NC
8713 {NULL, AARCH64_ARCH_NONE}
8714};
8715
8716/* ISA extensions. */
8717struct aarch64_option_cpu_value_table
8718{
e0471c16 8719 const char *name;
a06ea964 8720 const aarch64_feature_set value;
93d8990c 8721 const aarch64_feature_set require; /* Feature dependencies. */
a06ea964
NC
8722};
8723
8724static const struct aarch64_option_cpu_value_table aarch64_features[] = {
93d8990c
SN
8725 {"crc", AARCH64_FEATURE (AARCH64_FEATURE_CRC, 0),
8726 AARCH64_ARCH_NONE},
c0e7cef7
NC
8727 {"crypto", AARCH64_FEATURE (AARCH64_FEATURE_CRYPTO
8728 | AARCH64_FEATURE_AES
8729 | AARCH64_FEATURE_SHA2, 0),
fa09f4ea 8730 AARCH64_FEATURE (AARCH64_FEATURE_SIMD, 0)},
93d8990c
SN
8731 {"fp", AARCH64_FEATURE (AARCH64_FEATURE_FP, 0),
8732 AARCH64_ARCH_NONE},
8733 {"lse", AARCH64_FEATURE (AARCH64_FEATURE_LSE, 0),
8734 AARCH64_ARCH_NONE},
8735 {"simd", AARCH64_FEATURE (AARCH64_FEATURE_SIMD, 0),
fa09f4ea 8736 AARCH64_FEATURE (AARCH64_FEATURE_FP, 0)},
93d8990c
SN
8737 {"pan", AARCH64_FEATURE (AARCH64_FEATURE_PAN, 0),
8738 AARCH64_ARCH_NONE},
8739 {"lor", AARCH64_FEATURE (AARCH64_FEATURE_LOR, 0),
8740 AARCH64_ARCH_NONE},
8741 {"ras", AARCH64_FEATURE (AARCH64_FEATURE_RAS, 0),
8742 AARCH64_ARCH_NONE},
8743 {"rdma", AARCH64_FEATURE (AARCH64_FEATURE_RDMA, 0),
8744 AARCH64_FEATURE (AARCH64_FEATURE_SIMD, 0)},
8745 {"fp16", AARCH64_FEATURE (AARCH64_FEATURE_F16, 0),
8746 AARCH64_FEATURE (AARCH64_FEATURE_FP, 0)},
d0f7791c
TC
8747 {"fp16fml", AARCH64_FEATURE (AARCH64_FEATURE_F16_FML, 0),
8748 AARCH64_FEATURE (AARCH64_FEATURE_FP
8749 | AARCH64_FEATURE_F16, 0)},
93d8990c
SN
8750 {"profile", AARCH64_FEATURE (AARCH64_FEATURE_PROFILE, 0),
8751 AARCH64_ARCH_NONE},
c0890d26 8752 {"sve", AARCH64_FEATURE (AARCH64_FEATURE_SVE, 0),
582e12bf
RS
8753 AARCH64_FEATURE (AARCH64_FEATURE_F16
8754 | AARCH64_FEATURE_SIMD
8755 | AARCH64_FEATURE_COMPNUM, 0)},
f482d304
RS
8756 {"compnum", AARCH64_FEATURE (AARCH64_FEATURE_COMPNUM, 0),
8757 AARCH64_FEATURE (AARCH64_FEATURE_F16
8758 | AARCH64_FEATURE_SIMD, 0)},
d74d4880
SN
8759 {"rcpc", AARCH64_FEATURE (AARCH64_FEATURE_RCPC, 0),
8760 AARCH64_ARCH_NONE},
65a55fbb
TC
8761 {"dotprod", AARCH64_FEATURE (AARCH64_FEATURE_DOTPROD, 0),
8762 AARCH64_ARCH_NONE},
c0e7cef7
NC
8763 {"sha2", AARCH64_FEATURE (AARCH64_FEATURE_SHA2, 0),
8764 AARCH64_ARCH_NONE},
68dfbb92
SD
8765 {"sb", AARCH64_FEATURE (AARCH64_FEATURE_SB, 0),
8766 AARCH64_ARCH_NONE},
2ac435d4
SD
8767 {"predres", AARCH64_FEATURE (AARCH64_FEATURE_PREDRES, 0),
8768 AARCH64_ARCH_NONE},
c0e7cef7
NC
8769 {"aes", AARCH64_FEATURE (AARCH64_FEATURE_AES, 0),
8770 AARCH64_ARCH_NONE},
b6b9ca0c
TC
8771 {"sm4", AARCH64_FEATURE (AARCH64_FEATURE_SM4, 0),
8772 AARCH64_ARCH_NONE},
8773 {"sha3", AARCH64_FEATURE (AARCH64_FEATURE_SHA2
8774 | AARCH64_FEATURE_SHA3, 0),
8775 AARCH64_ARCH_NONE},
93d8990c 8776 {NULL, AARCH64_ARCH_NONE, AARCH64_ARCH_NONE},
a06ea964
NC
8777};
8778
8779struct aarch64_long_option_table
8780{
e0471c16
TS
8781 const char *option; /* Substring to match. */
8782 const char *help; /* Help information. */
17b9d67d 8783 int (*func) (const char *subopt); /* Function to decode sub-option. */
a06ea964
NC
8784 char *deprecated; /* If non-null, print this message. */
8785};
8786
93d8990c
SN
8787/* Transitive closure of features depending on set. */
8788static aarch64_feature_set
8789aarch64_feature_disable_set (aarch64_feature_set set)
8790{
8791 const struct aarch64_option_cpu_value_table *opt;
8792 aarch64_feature_set prev = 0;
8793
8794 while (prev != set) {
8795 prev = set;
8796 for (opt = aarch64_features; opt->name != NULL; opt++)
8797 if (AARCH64_CPU_HAS_ANY_FEATURES (opt->require, set))
8798 AARCH64_MERGE_FEATURE_SETS (set, set, opt->value);
8799 }
8800 return set;
8801}
8802
8803/* Transitive closure of dependencies of set. */
8804static aarch64_feature_set
8805aarch64_feature_enable_set (aarch64_feature_set set)
8806{
8807 const struct aarch64_option_cpu_value_table *opt;
8808 aarch64_feature_set prev = 0;
8809
8810 while (prev != set) {
8811 prev = set;
8812 for (opt = aarch64_features; opt->name != NULL; opt++)
8813 if (AARCH64_CPU_HAS_FEATURE (set, opt->value))
8814 AARCH64_MERGE_FEATURE_SETS (set, set, opt->require);
8815 }
8816 return set;
8817}
8818
a06ea964 8819static int
82b8a785 8820aarch64_parse_features (const char *str, const aarch64_feature_set **opt_p,
ae527cd8 8821 bfd_boolean ext_only)
a06ea964
NC
8822{
8823 /* We insist on extensions being added before being removed. We achieve
8824 this by using the ADDING_VALUE variable to indicate whether we are
8825 adding an extension (1) or removing it (0) and only allowing it to
8826 change in the order -1 -> 1 -> 0. */
8827 int adding_value = -1;
325801bd 8828 aarch64_feature_set *ext_set = XNEW (aarch64_feature_set);
a06ea964
NC
8829
8830 /* Copy the feature set, so that we can modify it. */
8831 *ext_set = **opt_p;
8832 *opt_p = ext_set;
8833
8834 while (str != NULL && *str != 0)
8835 {
8836 const struct aarch64_option_cpu_value_table *opt;
82b8a785 8837 const char *ext = NULL;
a06ea964
NC
8838 int optlen;
8839
ae527cd8 8840 if (!ext_only)
a06ea964 8841 {
ae527cd8
JB
8842 if (*str != '+')
8843 {
8844 as_bad (_("invalid architectural extension"));
8845 return 0;
8846 }
a06ea964 8847
ae527cd8
JB
8848 ext = strchr (++str, '+');
8849 }
a06ea964
NC
8850
8851 if (ext != NULL)
8852 optlen = ext - str;
8853 else
8854 optlen = strlen (str);
8855
8856 if (optlen >= 2 && strncmp (str, "no", 2) == 0)
8857 {
8858 if (adding_value != 0)
8859 adding_value = 0;
8860 optlen -= 2;
8861 str += 2;
8862 }
8863 else if (optlen > 0)
8864 {
8865 if (adding_value == -1)
8866 adding_value = 1;
8867 else if (adding_value != 1)
8868 {
8869 as_bad (_("must specify extensions to add before specifying "
8870 "those to remove"));
8871 return FALSE;
8872 }
8873 }
8874
8875 if (optlen == 0)
8876 {
8877 as_bad (_("missing architectural extension"));
8878 return 0;
8879 }
8880
8881 gas_assert (adding_value != -1);
8882
8883 for (opt = aarch64_features; opt->name != NULL; opt++)
8884 if (strncmp (opt->name, str, optlen) == 0)
8885 {
93d8990c
SN
8886 aarch64_feature_set set;
8887
a06ea964
NC
8888 /* Add or remove the extension. */
8889 if (adding_value)
93d8990c
SN
8890 {
8891 set = aarch64_feature_enable_set (opt->value);
8892 AARCH64_MERGE_FEATURE_SETS (*ext_set, *ext_set, set);
8893 }
a06ea964 8894 else
93d8990c
SN
8895 {
8896 set = aarch64_feature_disable_set (opt->value);
8897 AARCH64_CLEAR_FEATURE (*ext_set, *ext_set, set);
8898 }
a06ea964
NC
8899 break;
8900 }
8901
8902 if (opt->name == NULL)
8903 {
8904 as_bad (_("unknown architectural extension `%s'"), str);
8905 return 0;
8906 }
8907
8908 str = ext;
8909 };
8910
8911 return 1;
8912}
8913
8914static int
17b9d67d 8915aarch64_parse_cpu (const char *str)
a06ea964
NC
8916{
8917 const struct aarch64_cpu_option_table *opt;
82b8a785 8918 const char *ext = strchr (str, '+');
a06ea964
NC
8919 size_t optlen;
8920
8921 if (ext != NULL)
8922 optlen = ext - str;
8923 else
8924 optlen = strlen (str);
8925
8926 if (optlen == 0)
8927 {
8928 as_bad (_("missing cpu name `%s'"), str);
8929 return 0;
8930 }
8931
8932 for (opt = aarch64_cpus; opt->name != NULL; opt++)
8933 if (strlen (opt->name) == optlen && strncmp (str, opt->name, optlen) == 0)
8934 {
8935 mcpu_cpu_opt = &opt->value;
8936 if (ext != NULL)
ae527cd8 8937 return aarch64_parse_features (ext, &mcpu_cpu_opt, FALSE);
a06ea964
NC
8938
8939 return 1;
8940 }
8941
8942 as_bad (_("unknown cpu `%s'"), str);
8943 return 0;
8944}
8945
8946static int
17b9d67d 8947aarch64_parse_arch (const char *str)
a06ea964
NC
8948{
8949 const struct aarch64_arch_option_table *opt;
82b8a785 8950 const char *ext = strchr (str, '+');
a06ea964
NC
8951 size_t optlen;
8952
8953 if (ext != NULL)
8954 optlen = ext - str;
8955 else
8956 optlen = strlen (str);
8957
8958 if (optlen == 0)
8959 {
8960 as_bad (_("missing architecture name `%s'"), str);
8961 return 0;
8962 }
8963
8964 for (opt = aarch64_archs; opt->name != NULL; opt++)
8965 if (strlen (opt->name) == optlen && strncmp (str, opt->name, optlen) == 0)
8966 {
8967 march_cpu_opt = &opt->value;
8968 if (ext != NULL)
ae527cd8 8969 return aarch64_parse_features (ext, &march_cpu_opt, FALSE);
a06ea964
NC
8970
8971 return 1;
8972 }
8973
8974 as_bad (_("unknown architecture `%s'\n"), str);
8975 return 0;
8976}
8977
69091a2c
YZ
8978/* ABIs. */
8979struct aarch64_option_abi_value_table
8980{
e0471c16 8981 const char *name;
69091a2c
YZ
8982 enum aarch64_abi_type value;
8983};
8984
8985static const struct aarch64_option_abi_value_table aarch64_abis[] = {
8986 {"ilp32", AARCH64_ABI_ILP32},
8987 {"lp64", AARCH64_ABI_LP64},
69091a2c
YZ
8988};
8989
8990static int
17b9d67d 8991aarch64_parse_abi (const char *str)
69091a2c 8992{
5703197e 8993 unsigned int i;
69091a2c 8994
5703197e 8995 if (str[0] == '\0')
69091a2c
YZ
8996 {
8997 as_bad (_("missing abi name `%s'"), str);
8998 return 0;
8999 }
9000
5703197e
TS
9001 for (i = 0; i < ARRAY_SIZE (aarch64_abis); i++)
9002 if (strcmp (str, aarch64_abis[i].name) == 0)
69091a2c 9003 {
5703197e 9004 aarch64_abi = aarch64_abis[i].value;
69091a2c
YZ
9005 return 1;
9006 }
9007
9008 as_bad (_("unknown abi `%s'\n"), str);
9009 return 0;
9010}
9011
a06ea964 9012static struct aarch64_long_option_table aarch64_long_opts[] = {
69091a2c
YZ
9013#ifdef OBJ_ELF
9014 {"mabi=", N_("<abi name>\t specify for ABI <abi name>"),
9015 aarch64_parse_abi, NULL},
9016#endif /* OBJ_ELF */
a06ea964
NC
9017 {"mcpu=", N_("<cpu name>\t assemble for CPU <cpu name>"),
9018 aarch64_parse_cpu, NULL},
9019 {"march=", N_("<arch name>\t assemble for architecture <arch name>"),
9020 aarch64_parse_arch, NULL},
9021 {NULL, NULL, 0, NULL}
9022};
9023
9024int
17b9d67d 9025md_parse_option (int c, const char *arg)
a06ea964
NC
9026{
9027 struct aarch64_option_table *opt;
9028 struct aarch64_long_option_table *lopt;
9029
9030 switch (c)
9031 {
9032#ifdef OPTION_EB
9033 case OPTION_EB:
9034 target_big_endian = 1;
9035 break;
9036#endif
9037
9038#ifdef OPTION_EL
9039 case OPTION_EL:
9040 target_big_endian = 0;
9041 break;
9042#endif
9043
9044 case 'a':
9045 /* Listing option. Just ignore these, we don't support additional
9046 ones. */
9047 return 0;
9048
9049 default:
9050 for (opt = aarch64_opts; opt->option != NULL; opt++)
9051 {
9052 if (c == opt->option[0]
9053 && ((arg == NULL && opt->option[1] == 0)
9054 || streq (arg, opt->option + 1)))
9055 {
9056 /* If the option is deprecated, tell the user. */
9057 if (opt->deprecated != NULL)
9058 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
9059 arg ? arg : "", _(opt->deprecated));
9060
9061 if (opt->var != NULL)
9062 *opt->var = opt->value;
9063
9064 return 1;
9065 }
9066 }
9067
9068 for (lopt = aarch64_long_opts; lopt->option != NULL; lopt++)
9069 {
9070 /* These options are expected to have an argument. */
9071 if (c == lopt->option[0]
9072 && arg != NULL
9073 && strncmp (arg, lopt->option + 1,
9074 strlen (lopt->option + 1)) == 0)
9075 {
9076 /* If the option is deprecated, tell the user. */
9077 if (lopt->deprecated != NULL)
9078 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, arg,
9079 _(lopt->deprecated));
9080
9081 /* Call the sup-option parser. */
9082 return lopt->func (arg + strlen (lopt->option) - 1);
9083 }
9084 }
9085
9086 return 0;
9087 }
9088
9089 return 1;
9090}
9091
9092void
9093md_show_usage (FILE * fp)
9094{
9095 struct aarch64_option_table *opt;
9096 struct aarch64_long_option_table *lopt;
9097
9098 fprintf (fp, _(" AArch64-specific assembler options:\n"));
9099
9100 for (opt = aarch64_opts; opt->option != NULL; opt++)
9101 if (opt->help != NULL)
9102 fprintf (fp, " -%-23s%s\n", opt->option, _(opt->help));
9103
9104 for (lopt = aarch64_long_opts; lopt->option != NULL; lopt++)
9105 if (lopt->help != NULL)
9106 fprintf (fp, " -%s%s\n", lopt->option, _(lopt->help));
9107
9108#ifdef OPTION_EB
9109 fprintf (fp, _("\
9110 -EB assemble code for a big-endian cpu\n"));
9111#endif
9112
9113#ifdef OPTION_EL
9114 fprintf (fp, _("\
9115 -EL assemble code for a little-endian cpu\n"));
9116#endif
9117}
9118
9119/* Parse a .cpu directive. */
9120
9121static void
9122s_aarch64_cpu (int ignored ATTRIBUTE_UNUSED)
9123{
9124 const struct aarch64_cpu_option_table *opt;
9125 char saved_char;
9126 char *name;
9127 char *ext;
9128 size_t optlen;
9129
9130 name = input_line_pointer;
9131 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
9132 input_line_pointer++;
9133 saved_char = *input_line_pointer;
9134 *input_line_pointer = 0;
9135
9136 ext = strchr (name, '+');
9137
9138 if (ext != NULL)
9139 optlen = ext - name;
9140 else
9141 optlen = strlen (name);
9142
9143 /* Skip the first "all" entry. */
9144 for (opt = aarch64_cpus + 1; opt->name != NULL; opt++)
9145 if (strlen (opt->name) == optlen
9146 && strncmp (name, opt->name, optlen) == 0)
9147 {
9148 mcpu_cpu_opt = &opt->value;
9149 if (ext != NULL)
ae527cd8 9150 if (!aarch64_parse_features (ext, &mcpu_cpu_opt, FALSE))
a06ea964
NC
9151 return;
9152
9153 cpu_variant = *mcpu_cpu_opt;
9154
9155 *input_line_pointer = saved_char;
9156 demand_empty_rest_of_line ();
9157 return;
9158 }
9159 as_bad (_("unknown cpu `%s'"), name);
9160 *input_line_pointer = saved_char;
9161 ignore_rest_of_line ();
9162}
9163
9164
9165/* Parse a .arch directive. */
9166
9167static void
9168s_aarch64_arch (int ignored ATTRIBUTE_UNUSED)
9169{
9170 const struct aarch64_arch_option_table *opt;
9171 char saved_char;
9172 char *name;
9173 char *ext;
9174 size_t optlen;
9175
9176 name = input_line_pointer;
9177 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
9178 input_line_pointer++;
9179 saved_char = *input_line_pointer;
9180 *input_line_pointer = 0;
9181
9182 ext = strchr (name, '+');
9183
9184 if (ext != NULL)
9185 optlen = ext - name;
9186 else
9187 optlen = strlen (name);
9188
9189 /* Skip the first "all" entry. */
9190 for (opt = aarch64_archs + 1; opt->name != NULL; opt++)
9191 if (strlen (opt->name) == optlen
9192 && strncmp (name, opt->name, optlen) == 0)
9193 {
9194 mcpu_cpu_opt = &opt->value;
9195 if (ext != NULL)
ae527cd8 9196 if (!aarch64_parse_features (ext, &mcpu_cpu_opt, FALSE))
a06ea964
NC
9197 return;
9198
9199 cpu_variant = *mcpu_cpu_opt;
9200
9201 *input_line_pointer = saved_char;
9202 demand_empty_rest_of_line ();
9203 return;
9204 }
9205
9206 as_bad (_("unknown architecture `%s'\n"), name);
9207 *input_line_pointer = saved_char;
9208 ignore_rest_of_line ();
9209}
9210
ae527cd8
JB
9211/* Parse a .arch_extension directive. */
9212
9213static void
9214s_aarch64_arch_extension (int ignored ATTRIBUTE_UNUSED)
9215{
9216 char saved_char;
9217 char *ext = input_line_pointer;;
9218
9219 while (*input_line_pointer && !ISSPACE (*input_line_pointer))
9220 input_line_pointer++;
9221 saved_char = *input_line_pointer;
9222 *input_line_pointer = 0;
9223
9224 if (!aarch64_parse_features (ext, &mcpu_cpu_opt, TRUE))
9225 return;
9226
9227 cpu_variant = *mcpu_cpu_opt;
9228
9229 *input_line_pointer = saved_char;
9230 demand_empty_rest_of_line ();
9231}
9232
a06ea964
NC
9233/* Copy symbol information. */
9234
9235void
9236aarch64_copy_symbol_attributes (symbolS * dest, symbolS * src)
9237{
9238 AARCH64_GET_FLAG (dest) = AARCH64_GET_FLAG (src);
9239}
This page took 0.948406 seconds and 4 git commands to generate.