x86: Set optimize to INT_MAX for -Os
[deliverable/binutils-gdb.git] / gas / config / tc-i386.c
CommitLineData
b534c6d3 1/* tc-i386.c -- Assemble code for the Intel 80386
82704155 2 Copyright (C) 1989-2019 Free Software Foundation, Inc.
252b5132
RH
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
ec2655a6 8 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
252b5132 20
47926f60
KH
21/* Intel 80386 machine specific gas.
22 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
3e73aa7c 23 x86_64 support by Jan Hubicka (jh@suse.cz)
0f10071e 24 VIA PadLock support by Michal Ludvig (mludvig@suse.cz)
47926f60
KH
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better. */
252b5132 27
252b5132 28#include "as.h"
3882b010 29#include "safe-ctype.h"
252b5132 30#include "subsegs.h"
316e2c05 31#include "dwarf2dbg.h"
54cfded0 32#include "dw2gencfi.h"
d2b2c203 33#include "elf/x86-64.h"
40fb9820 34#include "opcodes/i386-init.h"
252b5132 35
41fd2579
L
36#ifdef HAVE_LIMITS_H
37#include <limits.h>
38#else
39#ifdef HAVE_SYS_PARAM_H
40#include <sys/param.h>
41#endif
42#ifndef INT_MAX
43#define INT_MAX (int) (((unsigned) (-1)) >> 1)
44#endif
45#endif
46
252b5132
RH
47#ifndef REGISTER_WARNINGS
48#define REGISTER_WARNINGS 1
49#endif
50
c3332e24 51#ifndef INFER_ADDR_PREFIX
eecb386c 52#define INFER_ADDR_PREFIX 1
c3332e24
AM
53#endif
54
29b0f896
AM
55#ifndef DEFAULT_ARCH
56#define DEFAULT_ARCH "i386"
246fcdee 57#endif
252b5132 58
edde18a5
AM
59#ifndef INLINE
60#if __GNUC__ >= 2
61#define INLINE __inline__
62#else
63#define INLINE
64#endif
65#endif
66
6305a203
L
67/* Prefixes will be emitted in the order defined below.
68 WAIT_PREFIX must be the first prefix since FWAIT is really is an
69 instruction, and so must come before any prefixes.
70 The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
42164a71 71 REP_PREFIX/HLE_PREFIX, LOCK_PREFIX. */
6305a203
L
72#define WAIT_PREFIX 0
73#define SEG_PREFIX 1
74#define ADDR_PREFIX 2
75#define DATA_PREFIX 3
c32fa91d 76#define REP_PREFIX 4
42164a71 77#define HLE_PREFIX REP_PREFIX
7e8b059b 78#define BND_PREFIX REP_PREFIX
c32fa91d 79#define LOCK_PREFIX 5
4e9ac44a
L
80#define REX_PREFIX 6 /* must come last. */
81#define MAX_PREFIXES 7 /* max prefixes per opcode */
6305a203
L
82
83/* we define the syntax here (modulo base,index,scale syntax) */
84#define REGISTER_PREFIX '%'
85#define IMMEDIATE_PREFIX '$'
86#define ABSOLUTE_PREFIX '*'
87
88/* these are the instruction mnemonic suffixes in AT&T syntax or
89 memory operand size in Intel syntax. */
90#define WORD_MNEM_SUFFIX 'w'
91#define BYTE_MNEM_SUFFIX 'b'
92#define SHORT_MNEM_SUFFIX 's'
93#define LONG_MNEM_SUFFIX 'l'
94#define QWORD_MNEM_SUFFIX 'q'
6305a203
L
95/* Intel Syntax. Use a non-ascii letter since since it never appears
96 in instructions. */
97#define LONG_DOUBLE_MNEM_SUFFIX '\1'
98
99#define END_OF_INSN '\0'
100
101/*
102 'templates' is for grouping together 'template' structures for opcodes
103 of the same name. This is only used for storing the insns in the grand
104 ole hash table of insns.
105 The templates themselves start at START and range up to (but not including)
106 END.
107 */
108typedef struct
109{
d3ce72d0
NC
110 const insn_template *start;
111 const insn_template *end;
6305a203
L
112}
113templates;
114
115/* 386 operand encoding bytes: see 386 book for details of this. */
116typedef struct
117{
118 unsigned int regmem; /* codes register or memory operand */
119 unsigned int reg; /* codes register operand (or extended opcode) */
120 unsigned int mode; /* how to interpret regmem & reg */
121}
122modrm_byte;
123
124/* x86-64 extension prefix. */
125typedef int rex_byte;
126
6305a203
L
127/* 386 opcode byte to code indirect addressing. */
128typedef struct
129{
130 unsigned base;
131 unsigned index;
132 unsigned scale;
133}
134sib_byte;
135
6305a203
L
136/* x86 arch names, types and features */
137typedef struct
138{
139 const char *name; /* arch name */
8a2c8fef 140 unsigned int len; /* arch string length */
6305a203
L
141 enum processor_type type; /* arch type */
142 i386_cpu_flags flags; /* cpu feature flags */
8a2c8fef 143 unsigned int skip; /* show_arch should skip this. */
6305a203
L
144}
145arch_entry;
146
293f5f65
L
147/* Used to turn off indicated flags. */
148typedef struct
149{
150 const char *name; /* arch name */
151 unsigned int len; /* arch string length */
152 i386_cpu_flags flags; /* cpu feature flags */
153}
154noarch_entry;
155
78f12dd3 156static void update_code_flag (int, int);
e3bb37b5
L
157static void set_code_flag (int);
158static void set_16bit_gcc_code_flag (int);
159static void set_intel_syntax (int);
1efbbeb4 160static void set_intel_mnemonic (int);
db51cc60 161static void set_allow_index_reg (int);
7bab8ab5 162static void set_check (int);
e3bb37b5 163static void set_cpu_arch (int);
6482c264 164#ifdef TE_PE
e3bb37b5 165static void pe_directive_secrel (int);
6482c264 166#endif
e3bb37b5
L
167static void signed_cons (int);
168static char *output_invalid (int c);
ee86248c
JB
169static int i386_finalize_immediate (segT, expressionS *, i386_operand_type,
170 const char *);
171static int i386_finalize_displacement (segT, expressionS *, i386_operand_type,
172 const char *);
a7619375 173static int i386_att_operand (char *);
e3bb37b5 174static int i386_intel_operand (char *, int);
ee86248c
JB
175static int i386_intel_simplify (expressionS *);
176static int i386_intel_parse_name (const char *, expressionS *);
e3bb37b5
L
177static const reg_entry *parse_register (char *, char **);
178static char *parse_insn (char *, char *);
179static char *parse_operands (char *, const char *);
180static void swap_operands (void);
4d456e3d 181static void swap_2_operands (int, int);
e3bb37b5
L
182static void optimize_imm (void);
183static void optimize_disp (void);
83b16ac6 184static const insn_template *match_template (char);
e3bb37b5
L
185static int check_string (void);
186static int process_suffix (void);
187static int check_byte_reg (void);
188static int check_long_reg (void);
189static int check_qword_reg (void);
190static int check_word_reg (void);
191static int finalize_imm (void);
192static int process_operands (void);
193static const seg_entry *build_modrm_byte (void);
194static void output_insn (void);
195static void output_imm (fragS *, offsetT);
196static void output_disp (fragS *, offsetT);
29b0f896 197#ifndef I386COFF
e3bb37b5 198static void s_bss (int);
252b5132 199#endif
17d4e2a2
L
200#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
201static void handle_large_common (int small ATTRIBUTE_UNUSED);
b4a3a7b4
L
202
203/* GNU_PROPERTY_X86_ISA_1_USED. */
204static unsigned int x86_isa_1_used;
205/* GNU_PROPERTY_X86_FEATURE_2_USED. */
206static unsigned int x86_feature_2_used;
207/* Generate x86 used ISA and feature properties. */
208static unsigned int x86_used_note = DEFAULT_X86_USED_NOTE;
17d4e2a2 209#endif
252b5132 210
a847613f 211static const char *default_arch = DEFAULT_ARCH;
3e73aa7c 212
43234a1e
L
213/* This struct describes rounding control and SAE in the instruction. */
214struct RC_Operation
215{
216 enum rc_type
217 {
218 rne = 0,
219 rd,
220 ru,
221 rz,
222 saeonly
223 } type;
224 int operand;
225};
226
227static struct RC_Operation rc_op;
228
229/* The struct describes masking, applied to OPERAND in the instruction.
230 MASK is a pointer to the corresponding mask register. ZEROING tells
231 whether merging or zeroing mask is used. */
232struct Mask_Operation
233{
234 const reg_entry *mask;
235 unsigned int zeroing;
236 /* The operand where this operation is associated. */
237 int operand;
238};
239
240static struct Mask_Operation mask_op;
241
242/* The struct describes broadcasting, applied to OPERAND. FACTOR is
243 broadcast factor. */
244struct Broadcast_Operation
245{
8e6e0792 246 /* Type of broadcast: {1to2}, {1to4}, {1to8}, or {1to16}. */
43234a1e
L
247 int type;
248
249 /* Index of broadcasted operand. */
250 int operand;
4a1b91ea
L
251
252 /* Number of bytes to broadcast. */
253 int bytes;
43234a1e
L
254};
255
256static struct Broadcast_Operation broadcast_op;
257
c0f3af97
L
258/* VEX prefix. */
259typedef struct
260{
43234a1e
L
261 /* VEX prefix is either 2 byte or 3 byte. EVEX is 4 byte. */
262 unsigned char bytes[4];
c0f3af97
L
263 unsigned int length;
264 /* Destination or source register specifier. */
265 const reg_entry *register_specifier;
266} vex_prefix;
267
252b5132 268/* 'md_assemble ()' gathers together information and puts it into a
47926f60 269 i386_insn. */
252b5132 270
520dc8e8
AM
271union i386_op
272 {
273 expressionS *disps;
274 expressionS *imms;
275 const reg_entry *regs;
276 };
277
a65babc9
L
278enum i386_error
279 {
86e026a4 280 operand_size_mismatch,
a65babc9
L
281 operand_type_mismatch,
282 register_type_mismatch,
283 number_of_operands_mismatch,
284 invalid_instruction_suffix,
285 bad_imm4,
a65babc9
L
286 unsupported_with_intel_mnemonic,
287 unsupported_syntax,
6c30d220
L
288 unsupported,
289 invalid_vsib_address,
7bab8ab5 290 invalid_vector_register_set,
43234a1e
L
291 unsupported_vector_index_register,
292 unsupported_broadcast,
43234a1e
L
293 broadcast_needed,
294 unsupported_masking,
295 mask_not_on_destination,
296 no_default_mask,
297 unsupported_rc_sae,
298 rc_sae_operand_not_last_imm,
299 invalid_register_operand,
a65babc9
L
300 };
301
252b5132
RH
302struct _i386_insn
303 {
47926f60 304 /* TM holds the template for the insn were currently assembling. */
d3ce72d0 305 insn_template tm;
252b5132 306
7d5e4556
L
307 /* SUFFIX holds the instruction size suffix for byte, word, dword
308 or qword, if given. */
252b5132
RH
309 char suffix;
310
47926f60 311 /* OPERANDS gives the number of given operands. */
252b5132
RH
312 unsigned int operands;
313
314 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
315 of given register, displacement, memory operands and immediate
47926f60 316 operands. */
252b5132
RH
317 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
318
319 /* TYPES [i] is the type (see above #defines) which tells us how to
520dc8e8 320 use OP[i] for the corresponding operand. */
40fb9820 321 i386_operand_type types[MAX_OPERANDS];
252b5132 322
520dc8e8
AM
323 /* Displacement expression, immediate expression, or register for each
324 operand. */
325 union i386_op op[MAX_OPERANDS];
252b5132 326
3e73aa7c
JH
327 /* Flags for operands. */
328 unsigned int flags[MAX_OPERANDS];
329#define Operand_PCrel 1
c48dadc9 330#define Operand_Mem 2
3e73aa7c 331
252b5132 332 /* Relocation type for operand */
f86103b7 333 enum bfd_reloc_code_real reloc[MAX_OPERANDS];
252b5132 334
252b5132
RH
335 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
336 the base index byte below. */
337 const reg_entry *base_reg;
338 const reg_entry *index_reg;
339 unsigned int log2_scale_factor;
340
341 /* SEG gives the seg_entries of this insn. They are zero unless
47926f60 342 explicit segment overrides are given. */
ce8a8b2f 343 const seg_entry *seg[2];
252b5132 344
8325cc63
JB
345 /* Copied first memory operand string, for re-checking. */
346 char *memop1_string;
347
252b5132
RH
348 /* PREFIX holds all the given prefix opcodes (usually null).
349 PREFIXES is the number of prefix opcodes. */
350 unsigned int prefixes;
351 unsigned char prefix[MAX_PREFIXES];
352
b4a3a7b4
L
353 /* Has MMX register operands. */
354 bfd_boolean has_regmmx;
355
356 /* Has XMM register operands. */
357 bfd_boolean has_regxmm;
358
359 /* Has YMM register operands. */
360 bfd_boolean has_regymm;
361
362 /* Has ZMM register operands. */
363 bfd_boolean has_regzmm;
364
252b5132 365 /* RM and SIB are the modrm byte and the sib byte where the
c1e679ec 366 addressing modes of this insn are encoded. */
252b5132 367 modrm_byte rm;
3e73aa7c 368 rex_byte rex;
43234a1e 369 rex_byte vrex;
252b5132 370 sib_byte sib;
c0f3af97 371 vex_prefix vex;
b6169b20 372
43234a1e
L
373 /* Masking attributes. */
374 struct Mask_Operation *mask;
375
376 /* Rounding control and SAE attributes. */
377 struct RC_Operation *rounding;
378
379 /* Broadcasting attributes. */
380 struct Broadcast_Operation *broadcast;
381
382 /* Compressed disp8*N attribute. */
383 unsigned int memshift;
384
86fa6981
L
385 /* Prefer load or store in encoding. */
386 enum
387 {
388 dir_encoding_default = 0,
389 dir_encoding_load,
64c49ab3
JB
390 dir_encoding_store,
391 dir_encoding_swap
86fa6981 392 } dir_encoding;
891edac4 393
a501d77e
L
394 /* Prefer 8bit or 32bit displacement in encoding. */
395 enum
396 {
397 disp_encoding_default = 0,
398 disp_encoding_8bit,
399 disp_encoding_32bit
400 } disp_encoding;
f8a5c266 401
6b6b6807
L
402 /* Prefer the REX byte in encoding. */
403 bfd_boolean rex_encoding;
404
b6f8c7c4
L
405 /* Disable instruction size optimization. */
406 bfd_boolean no_optimize;
407
86fa6981
L
408 /* How to encode vector instructions. */
409 enum
410 {
411 vex_encoding_default = 0,
412 vex_encoding_vex2,
413 vex_encoding_vex3,
414 vex_encoding_evex
415 } vec_encoding;
416
d5de92cf
L
417 /* REP prefix. */
418 const char *rep_prefix;
419
165de32a
L
420 /* HLE prefix. */
421 const char *hle_prefix;
42164a71 422
7e8b059b
L
423 /* Have BND prefix. */
424 const char *bnd_prefix;
425
04ef582a
L
426 /* Have NOTRACK prefix. */
427 const char *notrack_prefix;
428
891edac4 429 /* Error message. */
a65babc9 430 enum i386_error error;
252b5132
RH
431 };
432
433typedef struct _i386_insn i386_insn;
434
43234a1e
L
435/* Link RC type with corresponding string, that'll be looked for in
436 asm. */
437struct RC_name
438{
439 enum rc_type type;
440 const char *name;
441 unsigned int len;
442};
443
444static const struct RC_name RC_NamesTable[] =
445{
446 { rne, STRING_COMMA_LEN ("rn-sae") },
447 { rd, STRING_COMMA_LEN ("rd-sae") },
448 { ru, STRING_COMMA_LEN ("ru-sae") },
449 { rz, STRING_COMMA_LEN ("rz-sae") },
450 { saeonly, STRING_COMMA_LEN ("sae") },
451};
452
252b5132
RH
453/* List of chars besides those in app.c:symbol_chars that can start an
454 operand. Used to prevent the scrubber eating vital white-space. */
86fa6981 455const char extra_symbol_chars[] = "*%-([{}"
252b5132 456#ifdef LEX_AT
32137342
NC
457 "@"
458#endif
459#ifdef LEX_QM
460 "?"
252b5132 461#endif
32137342 462 ;
252b5132 463
29b0f896
AM
464#if (defined (TE_I386AIX) \
465 || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
3896cfd5 466 && !defined (TE_GNU) \
29b0f896 467 && !defined (TE_LINUX) \
8d63c93e 468 && !defined (TE_NACL) \
29b0f896 469 && !defined (TE_FreeBSD) \
5b806d27 470 && !defined (TE_DragonFly) \
29b0f896 471 && !defined (TE_NetBSD)))
252b5132 472/* This array holds the chars that always start a comment. If the
b3b91714
AM
473 pre-processor is disabled, these aren't very useful. The option
474 --divide will remove '/' from this list. */
475const char *i386_comment_chars = "#/";
476#define SVR4_COMMENT_CHARS 1
252b5132 477#define PREFIX_SEPARATOR '\\'
252b5132 478
b3b91714
AM
479#else
480const char *i386_comment_chars = "#";
481#define PREFIX_SEPARATOR '/'
482#endif
483
252b5132
RH
484/* This array holds the chars that only start a comment at the beginning of
485 a line. If the line seems to have the form '# 123 filename'
ce8a8b2f
AM
486 .line and .file directives will appear in the pre-processed output.
487 Note that input_file.c hand checks for '#' at the beginning of the
252b5132 488 first line of the input file. This is because the compiler outputs
ce8a8b2f
AM
489 #NO_APP at the beginning of its output.
490 Also note that comments started like this one will always work if
252b5132 491 '/' isn't otherwise defined. */
b3b91714 492const char line_comment_chars[] = "#/";
252b5132 493
63a0b638 494const char line_separator_chars[] = ";";
252b5132 495
ce8a8b2f
AM
496/* Chars that can be used to separate mant from exp in floating point
497 nums. */
252b5132
RH
498const char EXP_CHARS[] = "eE";
499
ce8a8b2f
AM
500/* Chars that mean this number is a floating point constant
501 As in 0f12.456
502 or 0d1.2345e12. */
252b5132
RH
503const char FLT_CHARS[] = "fFdDxX";
504
ce8a8b2f 505/* Tables for lexical analysis. */
252b5132
RH
506static char mnemonic_chars[256];
507static char register_chars[256];
508static char operand_chars[256];
509static char identifier_chars[256];
510static char digit_chars[256];
511
ce8a8b2f 512/* Lexical macros. */
252b5132
RH
513#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
514#define is_operand_char(x) (operand_chars[(unsigned char) x])
515#define is_register_char(x) (register_chars[(unsigned char) x])
516#define is_space_char(x) ((x) == ' ')
517#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
518#define is_digit_char(x) (digit_chars[(unsigned char) x])
519
0234cb7c 520/* All non-digit non-letter characters that may occur in an operand. */
252b5132
RH
521static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
522
523/* md_assemble() always leaves the strings it's passed unaltered. To
524 effect this we maintain a stack of saved characters that we've smashed
525 with '\0's (indicating end of strings for various sub-fields of the
47926f60 526 assembler instruction). */
252b5132 527static char save_stack[32];
ce8a8b2f 528static char *save_stack_p;
252b5132
RH
529#define END_STRING_AND_SAVE(s) \
530 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
531#define RESTORE_END_STRING(s) \
532 do { *(s) = *--save_stack_p; } while (0)
533
47926f60 534/* The instruction we're assembling. */
252b5132
RH
535static i386_insn i;
536
537/* Possible templates for current insn. */
538static const templates *current_templates;
539
31b2323c
L
540/* Per instruction expressionS buffers: max displacements & immediates. */
541static expressionS disp_expressions[MAX_MEMORY_OPERANDS];
542static expressionS im_expressions[MAX_IMMEDIATE_OPERANDS];
252b5132 543
47926f60 544/* Current operand we are working on. */
ee86248c 545static int this_operand = -1;
252b5132 546
3e73aa7c
JH
547/* We support four different modes. FLAG_CODE variable is used to distinguish
548 these. */
549
550enum flag_code {
551 CODE_32BIT,
552 CODE_16BIT,
553 CODE_64BIT };
554
555static enum flag_code flag_code;
4fa24527 556static unsigned int object_64bit;
862be3fb 557static unsigned int disallow_64bit_reloc;
3e73aa7c
JH
558static int use_rela_relocations = 0;
559
7af8ed2d
NC
560#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
561 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
562 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
563
351f65ca
L
564/* The ELF ABI to use. */
565enum x86_elf_abi
566{
567 I386_ABI,
7f56bc95
L
568 X86_64_ABI,
569 X86_64_X32_ABI
351f65ca
L
570};
571
572static enum x86_elf_abi x86_elf_abi = I386_ABI;
7af8ed2d 573#endif
351f65ca 574
167ad85b
TG
575#if defined (TE_PE) || defined (TE_PEP)
576/* Use big object file format. */
577static int use_big_obj = 0;
578#endif
579
8dcea932
L
580#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
581/* 1 if generating code for a shared library. */
582static int shared = 0;
583#endif
584
47926f60
KH
585/* 1 for intel syntax,
586 0 if att syntax. */
587static int intel_syntax = 0;
252b5132 588
e89c5eaa
L
589/* 1 for Intel64 ISA,
590 0 if AMD64 ISA. */
591static int intel64;
592
1efbbeb4
L
593/* 1 for intel mnemonic,
594 0 if att mnemonic. */
595static int intel_mnemonic = !SYSV386_COMPAT;
596
a60de03c
JB
597/* 1 if pseudo registers are permitted. */
598static int allow_pseudo_reg = 0;
599
47926f60
KH
600/* 1 if register prefix % not required. */
601static int allow_naked_reg = 0;
252b5132 602
33eaf5de 603/* 1 if the assembler should add BND prefix for all control-transferring
7e8b059b
L
604 instructions supporting it, even if this prefix wasn't specified
605 explicitly. */
606static int add_bnd_prefix = 0;
607
ba104c83 608/* 1 if pseudo index register, eiz/riz, is allowed . */
db51cc60
L
609static int allow_index_reg = 0;
610
d022bddd
IT
611/* 1 if the assembler should ignore LOCK prefix, even if it was
612 specified explicitly. */
613static int omit_lock_prefix = 0;
614
e4e00185
AS
615/* 1 if the assembler should encode lfence, mfence, and sfence as
616 "lock addl $0, (%{re}sp)". */
617static int avoid_fence = 0;
618
0cb4071e
L
619/* 1 if the assembler should generate relax relocations. */
620
621static int generate_relax_relocations
622 = DEFAULT_GENERATE_X86_RELAX_RELOCATIONS;
623
7bab8ab5 624static enum check_kind
daf50ae7 625 {
7bab8ab5
JB
626 check_none = 0,
627 check_warning,
628 check_error
daf50ae7 629 }
7bab8ab5 630sse_check, operand_check = check_warning;
daf50ae7 631
b6f8c7c4
L
632/* Optimization:
633 1. Clear the REX_W bit with register operand if possible.
634 2. Above plus use 128bit vector instruction to clear the full vector
635 register.
636 */
637static int optimize = 0;
638
639/* Optimization:
640 1. Clear the REX_W bit with register operand if possible.
641 2. Above plus use 128bit vector instruction to clear the full vector
642 register.
643 3. Above plus optimize "test{q,l,w} $imm8,%r{64,32,16}" to
644 "testb $imm7,%r8".
645 */
646static int optimize_for_space = 0;
647
2ca3ace5
L
648/* Register prefix used for error message. */
649static const char *register_prefix = "%";
650
47926f60
KH
651/* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
652 leave, push, and pop instructions so that gcc has the same stack
653 frame as in 32 bit mode. */
654static char stackop_size = '\0';
eecb386c 655
12b55ccc
L
656/* Non-zero to optimize code alignment. */
657int optimize_align_code = 1;
658
47926f60
KH
659/* Non-zero to quieten some warnings. */
660static int quiet_warnings = 0;
a38cf1db 661
47926f60
KH
662/* CPU name. */
663static const char *cpu_arch_name = NULL;
6305a203 664static char *cpu_sub_arch_name = NULL;
a38cf1db 665
47926f60 666/* CPU feature flags. */
40fb9820
L
667static i386_cpu_flags cpu_arch_flags = CPU_UNKNOWN_FLAGS;
668
ccc9c027
L
669/* If we have selected a cpu we are generating instructions for. */
670static int cpu_arch_tune_set = 0;
671
9103f4f4 672/* Cpu we are generating instructions for. */
fbf3f584 673enum processor_type cpu_arch_tune = PROCESSOR_UNKNOWN;
9103f4f4
L
674
675/* CPU feature flags of cpu we are generating instructions for. */
40fb9820 676static i386_cpu_flags cpu_arch_tune_flags;
9103f4f4 677
ccc9c027 678/* CPU instruction set architecture used. */
fbf3f584 679enum processor_type cpu_arch_isa = PROCESSOR_UNKNOWN;
ccc9c027 680
9103f4f4 681/* CPU feature flags of instruction set architecture used. */
fbf3f584 682i386_cpu_flags cpu_arch_isa_flags;
9103f4f4 683
fddf5b5b
AM
684/* If set, conditional jumps are not automatically promoted to handle
685 larger than a byte offset. */
686static unsigned int no_cond_jump_promotion = 0;
687
c0f3af97
L
688/* Encode SSE instructions with VEX prefix. */
689static unsigned int sse2avx;
690
539f890d
L
691/* Encode scalar AVX instructions with specific vector length. */
692static enum
693 {
694 vex128 = 0,
695 vex256
696 } avxscalar;
697
03751133
L
698/* Encode VEX WIG instructions with specific vex.w. */
699static enum
700 {
701 vexw0 = 0,
702 vexw1
703 } vexwig;
704
43234a1e
L
705/* Encode scalar EVEX LIG instructions with specific vector length. */
706static enum
707 {
708 evexl128 = 0,
709 evexl256,
710 evexl512
711 } evexlig;
712
713/* Encode EVEX WIG instructions with specific evex.w. */
714static enum
715 {
716 evexw0 = 0,
717 evexw1
718 } evexwig;
719
d3d3c6db
IT
720/* Value to encode in EVEX RC bits, for SAE-only instructions. */
721static enum rc_type evexrcig = rne;
722
29b0f896 723/* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
87c245cc 724static symbolS *GOT_symbol;
29b0f896 725
a4447b93
RH
726/* The dwarf2 return column, adjusted for 32 or 64 bit. */
727unsigned int x86_dwarf2_return_column;
728
729/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
730int x86_cie_data_alignment;
731
252b5132 732/* Interface to relax_segment.
fddf5b5b
AM
733 There are 3 major relax states for 386 jump insns because the
734 different types of jumps add different sizes to frags when we're
735 figuring out what sort of jump to choose to reach a given label. */
252b5132 736
47926f60 737/* Types. */
93c2a809
AM
738#define UNCOND_JUMP 0
739#define COND_JUMP 1
740#define COND_JUMP86 2
fddf5b5b 741
47926f60 742/* Sizes. */
252b5132
RH
743#define CODE16 1
744#define SMALL 0
29b0f896 745#define SMALL16 (SMALL | CODE16)
252b5132 746#define BIG 2
29b0f896 747#define BIG16 (BIG | CODE16)
252b5132
RH
748
749#ifndef INLINE
750#ifdef __GNUC__
751#define INLINE __inline__
752#else
753#define INLINE
754#endif
755#endif
756
fddf5b5b
AM
757#define ENCODE_RELAX_STATE(type, size) \
758 ((relax_substateT) (((type) << 2) | (size)))
759#define TYPE_FROM_RELAX_STATE(s) \
760 ((s) >> 2)
761#define DISP_SIZE_FROM_RELAX_STATE(s) \
762 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
252b5132
RH
763
764/* This table is used by relax_frag to promote short jumps to long
765 ones where necessary. SMALL (short) jumps may be promoted to BIG
766 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
767 don't allow a short jump in a 32 bit code segment to be promoted to
768 a 16 bit offset jump because it's slower (requires data size
769 prefix), and doesn't work, unless the destination is in the bottom
770 64k of the code segment (The top 16 bits of eip are zeroed). */
771
772const relax_typeS md_relax_table[] =
773{
24eab124
AM
774 /* The fields are:
775 1) most positive reach of this state,
776 2) most negative reach of this state,
93c2a809 777 3) how many bytes this mode will have in the variable part of the frag
ce8a8b2f 778 4) which index into the table to try if we can't fit into this one. */
252b5132 779
fddf5b5b 780 /* UNCOND_JUMP states. */
93c2a809
AM
781 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
782 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
783 /* dword jmp adds 4 bytes to frag:
784 0 extra opcode bytes, 4 displacement bytes. */
252b5132 785 {0, 0, 4, 0},
93c2a809
AM
786 /* word jmp adds 2 byte2 to frag:
787 0 extra opcode bytes, 2 displacement bytes. */
252b5132
RH
788 {0, 0, 2, 0},
789
93c2a809
AM
790 /* COND_JUMP states. */
791 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
792 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
793 /* dword conditionals adds 5 bytes to frag:
794 1 extra opcode byte, 4 displacement bytes. */
795 {0, 0, 5, 0},
fddf5b5b 796 /* word conditionals add 3 bytes to frag:
93c2a809
AM
797 1 extra opcode byte, 2 displacement bytes. */
798 {0, 0, 3, 0},
799
800 /* COND_JUMP86 states. */
801 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG)},
802 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG16)},
803 /* dword conditionals adds 5 bytes to frag:
804 1 extra opcode byte, 4 displacement bytes. */
805 {0, 0, 5, 0},
806 /* word conditionals add 4 bytes to frag:
807 1 displacement byte and a 3 byte long branch insn. */
808 {0, 0, 4, 0}
252b5132
RH
809};
810
9103f4f4
L
811static const arch_entry cpu_arch[] =
812{
89507696
JB
813 /* Do not replace the first two entries - i386_target_format()
814 relies on them being there in this order. */
8a2c8fef 815 { STRING_COMMA_LEN ("generic32"), PROCESSOR_GENERIC32,
293f5f65 816 CPU_GENERIC32_FLAGS, 0 },
8a2c8fef 817 { STRING_COMMA_LEN ("generic64"), PROCESSOR_GENERIC64,
293f5f65 818 CPU_GENERIC64_FLAGS, 0 },
8a2c8fef 819 { STRING_COMMA_LEN ("i8086"), PROCESSOR_UNKNOWN,
293f5f65 820 CPU_NONE_FLAGS, 0 },
8a2c8fef 821 { STRING_COMMA_LEN ("i186"), PROCESSOR_UNKNOWN,
293f5f65 822 CPU_I186_FLAGS, 0 },
8a2c8fef 823 { STRING_COMMA_LEN ("i286"), PROCESSOR_UNKNOWN,
293f5f65 824 CPU_I286_FLAGS, 0 },
8a2c8fef 825 { STRING_COMMA_LEN ("i386"), PROCESSOR_I386,
293f5f65 826 CPU_I386_FLAGS, 0 },
8a2c8fef 827 { STRING_COMMA_LEN ("i486"), PROCESSOR_I486,
293f5f65 828 CPU_I486_FLAGS, 0 },
8a2c8fef 829 { STRING_COMMA_LEN ("i586"), PROCESSOR_PENTIUM,
293f5f65 830 CPU_I586_FLAGS, 0 },
8a2c8fef 831 { STRING_COMMA_LEN ("i686"), PROCESSOR_PENTIUMPRO,
293f5f65 832 CPU_I686_FLAGS, 0 },
8a2c8fef 833 { STRING_COMMA_LEN ("pentium"), PROCESSOR_PENTIUM,
293f5f65 834 CPU_I586_FLAGS, 0 },
8a2c8fef 835 { STRING_COMMA_LEN ("pentiumpro"), PROCESSOR_PENTIUMPRO,
293f5f65 836 CPU_PENTIUMPRO_FLAGS, 0 },
8a2c8fef 837 { STRING_COMMA_LEN ("pentiumii"), PROCESSOR_PENTIUMPRO,
293f5f65 838 CPU_P2_FLAGS, 0 },
8a2c8fef 839 { STRING_COMMA_LEN ("pentiumiii"),PROCESSOR_PENTIUMPRO,
293f5f65 840 CPU_P3_FLAGS, 0 },
8a2c8fef 841 { STRING_COMMA_LEN ("pentium4"), PROCESSOR_PENTIUM4,
293f5f65 842 CPU_P4_FLAGS, 0 },
8a2c8fef 843 { STRING_COMMA_LEN ("prescott"), PROCESSOR_NOCONA,
293f5f65 844 CPU_CORE_FLAGS, 0 },
8a2c8fef 845 { STRING_COMMA_LEN ("nocona"), PROCESSOR_NOCONA,
293f5f65 846 CPU_NOCONA_FLAGS, 0 },
8a2c8fef 847 { STRING_COMMA_LEN ("yonah"), PROCESSOR_CORE,
293f5f65 848 CPU_CORE_FLAGS, 1 },
8a2c8fef 849 { STRING_COMMA_LEN ("core"), PROCESSOR_CORE,
293f5f65 850 CPU_CORE_FLAGS, 0 },
8a2c8fef 851 { STRING_COMMA_LEN ("merom"), PROCESSOR_CORE2,
293f5f65 852 CPU_CORE2_FLAGS, 1 },
8a2c8fef 853 { STRING_COMMA_LEN ("core2"), PROCESSOR_CORE2,
293f5f65 854 CPU_CORE2_FLAGS, 0 },
8a2c8fef 855 { STRING_COMMA_LEN ("corei7"), PROCESSOR_COREI7,
293f5f65 856 CPU_COREI7_FLAGS, 0 },
8a2c8fef 857 { STRING_COMMA_LEN ("l1om"), PROCESSOR_L1OM,
293f5f65 858 CPU_L1OM_FLAGS, 0 },
7a9068fe 859 { STRING_COMMA_LEN ("k1om"), PROCESSOR_K1OM,
293f5f65 860 CPU_K1OM_FLAGS, 0 },
81486035 861 { STRING_COMMA_LEN ("iamcu"), PROCESSOR_IAMCU,
293f5f65 862 CPU_IAMCU_FLAGS, 0 },
8a2c8fef 863 { STRING_COMMA_LEN ("k6"), PROCESSOR_K6,
293f5f65 864 CPU_K6_FLAGS, 0 },
8a2c8fef 865 { STRING_COMMA_LEN ("k6_2"), PROCESSOR_K6,
293f5f65 866 CPU_K6_2_FLAGS, 0 },
8a2c8fef 867 { STRING_COMMA_LEN ("athlon"), PROCESSOR_ATHLON,
293f5f65 868 CPU_ATHLON_FLAGS, 0 },
8a2c8fef 869 { STRING_COMMA_LEN ("sledgehammer"), PROCESSOR_K8,
293f5f65 870 CPU_K8_FLAGS, 1 },
8a2c8fef 871 { STRING_COMMA_LEN ("opteron"), PROCESSOR_K8,
293f5f65 872 CPU_K8_FLAGS, 0 },
8a2c8fef 873 { STRING_COMMA_LEN ("k8"), PROCESSOR_K8,
293f5f65 874 CPU_K8_FLAGS, 0 },
8a2c8fef 875 { STRING_COMMA_LEN ("amdfam10"), PROCESSOR_AMDFAM10,
293f5f65 876 CPU_AMDFAM10_FLAGS, 0 },
8aedb9fe 877 { STRING_COMMA_LEN ("bdver1"), PROCESSOR_BD,
293f5f65 878 CPU_BDVER1_FLAGS, 0 },
8aedb9fe 879 { STRING_COMMA_LEN ("bdver2"), PROCESSOR_BD,
293f5f65 880 CPU_BDVER2_FLAGS, 0 },
5e5c50d3 881 { STRING_COMMA_LEN ("bdver3"), PROCESSOR_BD,
293f5f65 882 CPU_BDVER3_FLAGS, 0 },
c7b0bd56 883 { STRING_COMMA_LEN ("bdver4"), PROCESSOR_BD,
293f5f65 884 CPU_BDVER4_FLAGS, 0 },
029f3522 885 { STRING_COMMA_LEN ("znver1"), PROCESSOR_ZNVER,
293f5f65 886 CPU_ZNVER1_FLAGS, 0 },
a9660a6f
AP
887 { STRING_COMMA_LEN ("znver2"), PROCESSOR_ZNVER,
888 CPU_ZNVER2_FLAGS, 0 },
7b458c12 889 { STRING_COMMA_LEN ("btver1"), PROCESSOR_BT,
293f5f65 890 CPU_BTVER1_FLAGS, 0 },
7b458c12 891 { STRING_COMMA_LEN ("btver2"), PROCESSOR_BT,
293f5f65 892 CPU_BTVER2_FLAGS, 0 },
8a2c8fef 893 { STRING_COMMA_LEN (".8087"), PROCESSOR_UNKNOWN,
293f5f65 894 CPU_8087_FLAGS, 0 },
8a2c8fef 895 { STRING_COMMA_LEN (".287"), PROCESSOR_UNKNOWN,
293f5f65 896 CPU_287_FLAGS, 0 },
8a2c8fef 897 { STRING_COMMA_LEN (".387"), PROCESSOR_UNKNOWN,
293f5f65 898 CPU_387_FLAGS, 0 },
1848e567
L
899 { STRING_COMMA_LEN (".687"), PROCESSOR_UNKNOWN,
900 CPU_687_FLAGS, 0 },
d871f3f4
L
901 { STRING_COMMA_LEN (".cmov"), PROCESSOR_UNKNOWN,
902 CPU_CMOV_FLAGS, 0 },
903 { STRING_COMMA_LEN (".fxsr"), PROCESSOR_UNKNOWN,
904 CPU_FXSR_FLAGS, 0 },
8a2c8fef 905 { STRING_COMMA_LEN (".mmx"), PROCESSOR_UNKNOWN,
293f5f65 906 CPU_MMX_FLAGS, 0 },
8a2c8fef 907 { STRING_COMMA_LEN (".sse"), PROCESSOR_UNKNOWN,
293f5f65 908 CPU_SSE_FLAGS, 0 },
8a2c8fef 909 { STRING_COMMA_LEN (".sse2"), PROCESSOR_UNKNOWN,
293f5f65 910 CPU_SSE2_FLAGS, 0 },
8a2c8fef 911 { STRING_COMMA_LEN (".sse3"), PROCESSOR_UNKNOWN,
293f5f65 912 CPU_SSE3_FLAGS, 0 },
8a2c8fef 913 { STRING_COMMA_LEN (".ssse3"), PROCESSOR_UNKNOWN,
293f5f65 914 CPU_SSSE3_FLAGS, 0 },
8a2c8fef 915 { STRING_COMMA_LEN (".sse4.1"), PROCESSOR_UNKNOWN,
293f5f65 916 CPU_SSE4_1_FLAGS, 0 },
8a2c8fef 917 { STRING_COMMA_LEN (".sse4.2"), PROCESSOR_UNKNOWN,
293f5f65 918 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 919 { STRING_COMMA_LEN (".sse4"), PROCESSOR_UNKNOWN,
293f5f65 920 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 921 { STRING_COMMA_LEN (".avx"), PROCESSOR_UNKNOWN,
293f5f65 922 CPU_AVX_FLAGS, 0 },
6c30d220 923 { STRING_COMMA_LEN (".avx2"), PROCESSOR_UNKNOWN,
293f5f65 924 CPU_AVX2_FLAGS, 0 },
43234a1e 925 { STRING_COMMA_LEN (".avx512f"), PROCESSOR_UNKNOWN,
293f5f65 926 CPU_AVX512F_FLAGS, 0 },
43234a1e 927 { STRING_COMMA_LEN (".avx512cd"), PROCESSOR_UNKNOWN,
293f5f65 928 CPU_AVX512CD_FLAGS, 0 },
43234a1e 929 { STRING_COMMA_LEN (".avx512er"), PROCESSOR_UNKNOWN,
293f5f65 930 CPU_AVX512ER_FLAGS, 0 },
43234a1e 931 { STRING_COMMA_LEN (".avx512pf"), PROCESSOR_UNKNOWN,
293f5f65 932 CPU_AVX512PF_FLAGS, 0 },
1dfc6506 933 { STRING_COMMA_LEN (".avx512dq"), PROCESSOR_UNKNOWN,
293f5f65 934 CPU_AVX512DQ_FLAGS, 0 },
1dfc6506 935 { STRING_COMMA_LEN (".avx512bw"), PROCESSOR_UNKNOWN,
293f5f65 936 CPU_AVX512BW_FLAGS, 0 },
1dfc6506 937 { STRING_COMMA_LEN (".avx512vl"), PROCESSOR_UNKNOWN,
293f5f65 938 CPU_AVX512VL_FLAGS, 0 },
8a2c8fef 939 { STRING_COMMA_LEN (".vmx"), PROCESSOR_UNKNOWN,
293f5f65 940 CPU_VMX_FLAGS, 0 },
8729a6f6 941 { STRING_COMMA_LEN (".vmfunc"), PROCESSOR_UNKNOWN,
293f5f65 942 CPU_VMFUNC_FLAGS, 0 },
8a2c8fef 943 { STRING_COMMA_LEN (".smx"), PROCESSOR_UNKNOWN,
293f5f65 944 CPU_SMX_FLAGS, 0 },
8a2c8fef 945 { STRING_COMMA_LEN (".xsave"), PROCESSOR_UNKNOWN,
293f5f65 946 CPU_XSAVE_FLAGS, 0 },
c7b8aa3a 947 { STRING_COMMA_LEN (".xsaveopt"), PROCESSOR_UNKNOWN,
293f5f65 948 CPU_XSAVEOPT_FLAGS, 0 },
1dfc6506 949 { STRING_COMMA_LEN (".xsavec"), PROCESSOR_UNKNOWN,
293f5f65 950 CPU_XSAVEC_FLAGS, 0 },
1dfc6506 951 { STRING_COMMA_LEN (".xsaves"), PROCESSOR_UNKNOWN,
293f5f65 952 CPU_XSAVES_FLAGS, 0 },
8a2c8fef 953 { STRING_COMMA_LEN (".aes"), PROCESSOR_UNKNOWN,
293f5f65 954 CPU_AES_FLAGS, 0 },
8a2c8fef 955 { STRING_COMMA_LEN (".pclmul"), PROCESSOR_UNKNOWN,
293f5f65 956 CPU_PCLMUL_FLAGS, 0 },
8a2c8fef 957 { STRING_COMMA_LEN (".clmul"), PROCESSOR_UNKNOWN,
293f5f65 958 CPU_PCLMUL_FLAGS, 1 },
c7b8aa3a 959 { STRING_COMMA_LEN (".fsgsbase"), PROCESSOR_UNKNOWN,
293f5f65 960 CPU_FSGSBASE_FLAGS, 0 },
c7b8aa3a 961 { STRING_COMMA_LEN (".rdrnd"), PROCESSOR_UNKNOWN,
293f5f65 962 CPU_RDRND_FLAGS, 0 },
c7b8aa3a 963 { STRING_COMMA_LEN (".f16c"), PROCESSOR_UNKNOWN,
293f5f65 964 CPU_F16C_FLAGS, 0 },
6c30d220 965 { STRING_COMMA_LEN (".bmi2"), PROCESSOR_UNKNOWN,
293f5f65 966 CPU_BMI2_FLAGS, 0 },
8a2c8fef 967 { STRING_COMMA_LEN (".fma"), PROCESSOR_UNKNOWN,
293f5f65 968 CPU_FMA_FLAGS, 0 },
8a2c8fef 969 { STRING_COMMA_LEN (".fma4"), PROCESSOR_UNKNOWN,
293f5f65 970 CPU_FMA4_FLAGS, 0 },
8a2c8fef 971 { STRING_COMMA_LEN (".xop"), PROCESSOR_UNKNOWN,
293f5f65 972 CPU_XOP_FLAGS, 0 },
8a2c8fef 973 { STRING_COMMA_LEN (".lwp"), PROCESSOR_UNKNOWN,
293f5f65 974 CPU_LWP_FLAGS, 0 },
8a2c8fef 975 { STRING_COMMA_LEN (".movbe"), PROCESSOR_UNKNOWN,
293f5f65 976 CPU_MOVBE_FLAGS, 0 },
60aa667e 977 { STRING_COMMA_LEN (".cx16"), PROCESSOR_UNKNOWN,
293f5f65 978 CPU_CX16_FLAGS, 0 },
8a2c8fef 979 { STRING_COMMA_LEN (".ept"), PROCESSOR_UNKNOWN,
293f5f65 980 CPU_EPT_FLAGS, 0 },
6c30d220 981 { STRING_COMMA_LEN (".lzcnt"), PROCESSOR_UNKNOWN,
293f5f65 982 CPU_LZCNT_FLAGS, 0 },
42164a71 983 { STRING_COMMA_LEN (".hle"), PROCESSOR_UNKNOWN,
293f5f65 984 CPU_HLE_FLAGS, 0 },
42164a71 985 { STRING_COMMA_LEN (".rtm"), PROCESSOR_UNKNOWN,
293f5f65 986 CPU_RTM_FLAGS, 0 },
6c30d220 987 { STRING_COMMA_LEN (".invpcid"), PROCESSOR_UNKNOWN,
293f5f65 988 CPU_INVPCID_FLAGS, 0 },
8a2c8fef 989 { STRING_COMMA_LEN (".clflush"), PROCESSOR_UNKNOWN,
293f5f65 990 CPU_CLFLUSH_FLAGS, 0 },
22109423 991 { STRING_COMMA_LEN (".nop"), PROCESSOR_UNKNOWN,
293f5f65 992 CPU_NOP_FLAGS, 0 },
8a2c8fef 993 { STRING_COMMA_LEN (".syscall"), PROCESSOR_UNKNOWN,
293f5f65 994 CPU_SYSCALL_FLAGS, 0 },
8a2c8fef 995 { STRING_COMMA_LEN (".rdtscp"), PROCESSOR_UNKNOWN,
293f5f65 996 CPU_RDTSCP_FLAGS, 0 },
8a2c8fef 997 { STRING_COMMA_LEN (".3dnow"), PROCESSOR_UNKNOWN,
293f5f65 998 CPU_3DNOW_FLAGS, 0 },
8a2c8fef 999 { STRING_COMMA_LEN (".3dnowa"), PROCESSOR_UNKNOWN,
293f5f65 1000 CPU_3DNOWA_FLAGS, 0 },
8a2c8fef 1001 { STRING_COMMA_LEN (".padlock"), PROCESSOR_UNKNOWN,
293f5f65 1002 CPU_PADLOCK_FLAGS, 0 },
8a2c8fef 1003 { STRING_COMMA_LEN (".pacifica"), PROCESSOR_UNKNOWN,
293f5f65 1004 CPU_SVME_FLAGS, 1 },
8a2c8fef 1005 { STRING_COMMA_LEN (".svme"), PROCESSOR_UNKNOWN,
293f5f65 1006 CPU_SVME_FLAGS, 0 },
8a2c8fef 1007 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
293f5f65 1008 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1009 { STRING_COMMA_LEN (".abm"), PROCESSOR_UNKNOWN,
293f5f65 1010 CPU_ABM_FLAGS, 0 },
87973e9f 1011 { STRING_COMMA_LEN (".bmi"), PROCESSOR_UNKNOWN,
293f5f65 1012 CPU_BMI_FLAGS, 0 },
2a2a0f38 1013 { STRING_COMMA_LEN (".tbm"), PROCESSOR_UNKNOWN,
293f5f65 1014 CPU_TBM_FLAGS, 0 },
e2e1fcde 1015 { STRING_COMMA_LEN (".adx"), PROCESSOR_UNKNOWN,
293f5f65 1016 CPU_ADX_FLAGS, 0 },
e2e1fcde 1017 { STRING_COMMA_LEN (".rdseed"), PROCESSOR_UNKNOWN,
293f5f65 1018 CPU_RDSEED_FLAGS, 0 },
e2e1fcde 1019 { STRING_COMMA_LEN (".prfchw"), PROCESSOR_UNKNOWN,
293f5f65 1020 CPU_PRFCHW_FLAGS, 0 },
5c111e37 1021 { STRING_COMMA_LEN (".smap"), PROCESSOR_UNKNOWN,
293f5f65 1022 CPU_SMAP_FLAGS, 0 },
7e8b059b 1023 { STRING_COMMA_LEN (".mpx"), PROCESSOR_UNKNOWN,
293f5f65 1024 CPU_MPX_FLAGS, 0 },
a0046408 1025 { STRING_COMMA_LEN (".sha"), PROCESSOR_UNKNOWN,
293f5f65 1026 CPU_SHA_FLAGS, 0 },
963f3586 1027 { STRING_COMMA_LEN (".clflushopt"), PROCESSOR_UNKNOWN,
293f5f65 1028 CPU_CLFLUSHOPT_FLAGS, 0 },
dcf893b5 1029 { STRING_COMMA_LEN (".prefetchwt1"), PROCESSOR_UNKNOWN,
293f5f65 1030 CPU_PREFETCHWT1_FLAGS, 0 },
2cf200a4 1031 { STRING_COMMA_LEN (".se1"), PROCESSOR_UNKNOWN,
293f5f65 1032 CPU_SE1_FLAGS, 0 },
c5e7287a 1033 { STRING_COMMA_LEN (".clwb"), PROCESSOR_UNKNOWN,
293f5f65 1034 CPU_CLWB_FLAGS, 0 },
2cc1b5aa 1035 { STRING_COMMA_LEN (".avx512ifma"), PROCESSOR_UNKNOWN,
293f5f65 1036 CPU_AVX512IFMA_FLAGS, 0 },
14f195c9 1037 { STRING_COMMA_LEN (".avx512vbmi"), PROCESSOR_UNKNOWN,
293f5f65 1038 CPU_AVX512VBMI_FLAGS, 0 },
920d2ddc
IT
1039 { STRING_COMMA_LEN (".avx512_4fmaps"), PROCESSOR_UNKNOWN,
1040 CPU_AVX512_4FMAPS_FLAGS, 0 },
47acf0bd
IT
1041 { STRING_COMMA_LEN (".avx512_4vnniw"), PROCESSOR_UNKNOWN,
1042 CPU_AVX512_4VNNIW_FLAGS, 0 },
620214f7
IT
1043 { STRING_COMMA_LEN (".avx512_vpopcntdq"), PROCESSOR_UNKNOWN,
1044 CPU_AVX512_VPOPCNTDQ_FLAGS, 0 },
53467f57
IT
1045 { STRING_COMMA_LEN (".avx512_vbmi2"), PROCESSOR_UNKNOWN,
1046 CPU_AVX512_VBMI2_FLAGS, 0 },
8cfcb765
IT
1047 { STRING_COMMA_LEN (".avx512_vnni"), PROCESSOR_UNKNOWN,
1048 CPU_AVX512_VNNI_FLAGS, 0 },
ee6872be
IT
1049 { STRING_COMMA_LEN (".avx512_bitalg"), PROCESSOR_UNKNOWN,
1050 CPU_AVX512_BITALG_FLAGS, 0 },
029f3522 1051 { STRING_COMMA_LEN (".clzero"), PROCESSOR_UNKNOWN,
293f5f65 1052 CPU_CLZERO_FLAGS, 0 },
9916071f 1053 { STRING_COMMA_LEN (".mwaitx"), PROCESSOR_UNKNOWN,
293f5f65 1054 CPU_MWAITX_FLAGS, 0 },
8eab4136 1055 { STRING_COMMA_LEN (".ospke"), PROCESSOR_UNKNOWN,
293f5f65 1056 CPU_OSPKE_FLAGS, 0 },
8bc52696 1057 { STRING_COMMA_LEN (".rdpid"), PROCESSOR_UNKNOWN,
293f5f65 1058 CPU_RDPID_FLAGS, 0 },
6b40c462
L
1059 { STRING_COMMA_LEN (".ptwrite"), PROCESSOR_UNKNOWN,
1060 CPU_PTWRITE_FLAGS, 0 },
d777820b
IT
1061 { STRING_COMMA_LEN (".ibt"), PROCESSOR_UNKNOWN,
1062 CPU_IBT_FLAGS, 0 },
1063 { STRING_COMMA_LEN (".shstk"), PROCESSOR_UNKNOWN,
1064 CPU_SHSTK_FLAGS, 0 },
48521003
IT
1065 { STRING_COMMA_LEN (".gfni"), PROCESSOR_UNKNOWN,
1066 CPU_GFNI_FLAGS, 0 },
8dcf1fad
IT
1067 { STRING_COMMA_LEN (".vaes"), PROCESSOR_UNKNOWN,
1068 CPU_VAES_FLAGS, 0 },
ff1982d5
IT
1069 { STRING_COMMA_LEN (".vpclmulqdq"), PROCESSOR_UNKNOWN,
1070 CPU_VPCLMULQDQ_FLAGS, 0 },
3233d7d0
IT
1071 { STRING_COMMA_LEN (".wbnoinvd"), PROCESSOR_UNKNOWN,
1072 CPU_WBNOINVD_FLAGS, 0 },
be3a8dca
IT
1073 { STRING_COMMA_LEN (".pconfig"), PROCESSOR_UNKNOWN,
1074 CPU_PCONFIG_FLAGS, 0 },
de89d0a3
IT
1075 { STRING_COMMA_LEN (".waitpkg"), PROCESSOR_UNKNOWN,
1076 CPU_WAITPKG_FLAGS, 0 },
c48935d7
IT
1077 { STRING_COMMA_LEN (".cldemote"), PROCESSOR_UNKNOWN,
1078 CPU_CLDEMOTE_FLAGS, 0 },
c0a30a9f
L
1079 { STRING_COMMA_LEN (".movdiri"), PROCESSOR_UNKNOWN,
1080 CPU_MOVDIRI_FLAGS, 0 },
1081 { STRING_COMMA_LEN (".movdir64b"), PROCESSOR_UNKNOWN,
1082 CPU_MOVDIR64B_FLAGS, 0 },
293f5f65
L
1083};
1084
1085static const noarch_entry cpu_noarch[] =
1086{
1087 { STRING_COMMA_LEN ("no87"), CPU_ANY_X87_FLAGS },
1848e567
L
1088 { STRING_COMMA_LEN ("no287"), CPU_ANY_287_FLAGS },
1089 { STRING_COMMA_LEN ("no387"), CPU_ANY_387_FLAGS },
1090 { STRING_COMMA_LEN ("no687"), CPU_ANY_687_FLAGS },
d871f3f4
L
1091 { STRING_COMMA_LEN ("nocmov"), CPU_ANY_CMOV_FLAGS },
1092 { STRING_COMMA_LEN ("nofxsr"), CPU_ANY_FXSR_FLAGS },
293f5f65
L
1093 { STRING_COMMA_LEN ("nommx"), CPU_ANY_MMX_FLAGS },
1094 { STRING_COMMA_LEN ("nosse"), CPU_ANY_SSE_FLAGS },
1848e567
L
1095 { STRING_COMMA_LEN ("nosse2"), CPU_ANY_SSE2_FLAGS },
1096 { STRING_COMMA_LEN ("nosse3"), CPU_ANY_SSE3_FLAGS },
1097 { STRING_COMMA_LEN ("nossse3"), CPU_ANY_SSSE3_FLAGS },
1098 { STRING_COMMA_LEN ("nosse4.1"), CPU_ANY_SSE4_1_FLAGS },
1099 { STRING_COMMA_LEN ("nosse4.2"), CPU_ANY_SSE4_2_FLAGS },
1100 { STRING_COMMA_LEN ("nosse4"), CPU_ANY_SSE4_1_FLAGS },
293f5f65 1101 { STRING_COMMA_LEN ("noavx"), CPU_ANY_AVX_FLAGS },
1848e567 1102 { STRING_COMMA_LEN ("noavx2"), CPU_ANY_AVX2_FLAGS },
144b71e2
L
1103 { STRING_COMMA_LEN ("noavx512f"), CPU_ANY_AVX512F_FLAGS },
1104 { STRING_COMMA_LEN ("noavx512cd"), CPU_ANY_AVX512CD_FLAGS },
1105 { STRING_COMMA_LEN ("noavx512er"), CPU_ANY_AVX512ER_FLAGS },
1106 { STRING_COMMA_LEN ("noavx512pf"), CPU_ANY_AVX512PF_FLAGS },
1107 { STRING_COMMA_LEN ("noavx512dq"), CPU_ANY_AVX512DQ_FLAGS },
1108 { STRING_COMMA_LEN ("noavx512bw"), CPU_ANY_AVX512BW_FLAGS },
1109 { STRING_COMMA_LEN ("noavx512vl"), CPU_ANY_AVX512VL_FLAGS },
1110 { STRING_COMMA_LEN ("noavx512ifma"), CPU_ANY_AVX512IFMA_FLAGS },
1111 { STRING_COMMA_LEN ("noavx512vbmi"), CPU_ANY_AVX512VBMI_FLAGS },
920d2ddc 1112 { STRING_COMMA_LEN ("noavx512_4fmaps"), CPU_ANY_AVX512_4FMAPS_FLAGS },
47acf0bd 1113 { STRING_COMMA_LEN ("noavx512_4vnniw"), CPU_ANY_AVX512_4VNNIW_FLAGS },
620214f7 1114 { STRING_COMMA_LEN ("noavx512_vpopcntdq"), CPU_ANY_AVX512_VPOPCNTDQ_FLAGS },
53467f57 1115 { STRING_COMMA_LEN ("noavx512_vbmi2"), CPU_ANY_AVX512_VBMI2_FLAGS },
8cfcb765 1116 { STRING_COMMA_LEN ("noavx512_vnni"), CPU_ANY_AVX512_VNNI_FLAGS },
ee6872be 1117 { STRING_COMMA_LEN ("noavx512_bitalg"), CPU_ANY_AVX512_BITALG_FLAGS },
d777820b
IT
1118 { STRING_COMMA_LEN ("noibt"), CPU_ANY_IBT_FLAGS },
1119 { STRING_COMMA_LEN ("noshstk"), CPU_ANY_SHSTK_FLAGS },
c0a30a9f
L
1120 { STRING_COMMA_LEN ("nomovdiri"), CPU_ANY_MOVDIRI_FLAGS },
1121 { STRING_COMMA_LEN ("nomovdir64b"), CPU_ANY_MOVDIR64B_FLAGS },
e413e4e9
AM
1122};
1123
704209c0 1124#ifdef I386COFF
a6c24e68
NC
1125/* Like s_lcomm_internal in gas/read.c but the alignment string
1126 is allowed to be optional. */
1127
1128static symbolS *
1129pe_lcomm_internal (int needs_align, symbolS *symbolP, addressT size)
1130{
1131 addressT align = 0;
1132
1133 SKIP_WHITESPACE ();
1134
7ab9ffdd 1135 if (needs_align
a6c24e68
NC
1136 && *input_line_pointer == ',')
1137 {
1138 align = parse_align (needs_align - 1);
7ab9ffdd 1139
a6c24e68
NC
1140 if (align == (addressT) -1)
1141 return NULL;
1142 }
1143 else
1144 {
1145 if (size >= 8)
1146 align = 3;
1147 else if (size >= 4)
1148 align = 2;
1149 else if (size >= 2)
1150 align = 1;
1151 else
1152 align = 0;
1153 }
1154
1155 bss_alloc (symbolP, size, align);
1156 return symbolP;
1157}
1158
704209c0 1159static void
a6c24e68
NC
1160pe_lcomm (int needs_align)
1161{
1162 s_comm_internal (needs_align * 2, pe_lcomm_internal);
1163}
704209c0 1164#endif
a6c24e68 1165
29b0f896
AM
1166const pseudo_typeS md_pseudo_table[] =
1167{
1168#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
1169 {"align", s_align_bytes, 0},
1170#else
1171 {"align", s_align_ptwo, 0},
1172#endif
1173 {"arch", set_cpu_arch, 0},
1174#ifndef I386COFF
1175 {"bss", s_bss, 0},
a6c24e68
NC
1176#else
1177 {"lcomm", pe_lcomm, 1},
29b0f896
AM
1178#endif
1179 {"ffloat", float_cons, 'f'},
1180 {"dfloat", float_cons, 'd'},
1181 {"tfloat", float_cons, 'x'},
1182 {"value", cons, 2},
d182319b 1183 {"slong", signed_cons, 4},
29b0f896
AM
1184 {"noopt", s_ignore, 0},
1185 {"optim", s_ignore, 0},
1186 {"code16gcc", set_16bit_gcc_code_flag, CODE_16BIT},
1187 {"code16", set_code_flag, CODE_16BIT},
1188 {"code32", set_code_flag, CODE_32BIT},
da5f19a2 1189#ifdef BFD64
29b0f896 1190 {"code64", set_code_flag, CODE_64BIT},
da5f19a2 1191#endif
29b0f896
AM
1192 {"intel_syntax", set_intel_syntax, 1},
1193 {"att_syntax", set_intel_syntax, 0},
1efbbeb4
L
1194 {"intel_mnemonic", set_intel_mnemonic, 1},
1195 {"att_mnemonic", set_intel_mnemonic, 0},
db51cc60
L
1196 {"allow_index_reg", set_allow_index_reg, 1},
1197 {"disallow_index_reg", set_allow_index_reg, 0},
7bab8ab5
JB
1198 {"sse_check", set_check, 0},
1199 {"operand_check", set_check, 1},
3b22753a
L
1200#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
1201 {"largecomm", handle_large_common, 0},
07a53e5c 1202#else
68d20676 1203 {"file", dwarf2_directive_file, 0},
07a53e5c
RH
1204 {"loc", dwarf2_directive_loc, 0},
1205 {"loc_mark_labels", dwarf2_directive_loc_mark_labels, 0},
3b22753a 1206#endif
6482c264
NC
1207#ifdef TE_PE
1208 {"secrel32", pe_directive_secrel, 0},
1209#endif
29b0f896
AM
1210 {0, 0, 0}
1211};
1212
1213/* For interface with expression (). */
1214extern char *input_line_pointer;
1215
1216/* Hash table for instruction mnemonic lookup. */
1217static struct hash_control *op_hash;
1218
1219/* Hash table for register lookup. */
1220static struct hash_control *reg_hash;
1221\f
ce8a8b2f
AM
1222 /* Various efficient no-op patterns for aligning code labels.
1223 Note: Don't try to assemble the instructions in the comments.
1224 0L and 0w are not legal. */
62a02d25
L
1225static const unsigned char f32_1[] =
1226 {0x90}; /* nop */
1227static const unsigned char f32_2[] =
1228 {0x66,0x90}; /* xchg %ax,%ax */
1229static const unsigned char f32_3[] =
1230 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
1231static const unsigned char f32_4[] =
1232 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
62a02d25
L
1233static const unsigned char f32_6[] =
1234 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
1235static const unsigned char f32_7[] =
1236 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
62a02d25 1237static const unsigned char f16_3[] =
3ae729d5 1238 {0x8d,0x74,0x00}; /* lea 0(%si),%si */
62a02d25 1239static const unsigned char f16_4[] =
3ae729d5
L
1240 {0x8d,0xb4,0x00,0x00}; /* lea 0W(%si),%si */
1241static const unsigned char jump_disp8[] =
1242 {0xeb}; /* jmp disp8 */
1243static const unsigned char jump32_disp32[] =
1244 {0xe9}; /* jmp disp32 */
1245static const unsigned char jump16_disp32[] =
1246 {0x66,0xe9}; /* jmp disp32 */
62a02d25
L
1247/* 32-bit NOPs patterns. */
1248static const unsigned char *const f32_patt[] = {
3ae729d5 1249 f32_1, f32_2, f32_3, f32_4, NULL, f32_6, f32_7
62a02d25
L
1250};
1251/* 16-bit NOPs patterns. */
1252static const unsigned char *const f16_patt[] = {
3ae729d5 1253 f32_1, f32_2, f16_3, f16_4
62a02d25
L
1254};
1255/* nopl (%[re]ax) */
1256static const unsigned char alt_3[] =
1257 {0x0f,0x1f,0x00};
1258/* nopl 0(%[re]ax) */
1259static const unsigned char alt_4[] =
1260 {0x0f,0x1f,0x40,0x00};
1261/* nopl 0(%[re]ax,%[re]ax,1) */
1262static const unsigned char alt_5[] =
1263 {0x0f,0x1f,0x44,0x00,0x00};
1264/* nopw 0(%[re]ax,%[re]ax,1) */
1265static const unsigned char alt_6[] =
1266 {0x66,0x0f,0x1f,0x44,0x00,0x00};
1267/* nopl 0L(%[re]ax) */
1268static const unsigned char alt_7[] =
1269 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
1270/* nopl 0L(%[re]ax,%[re]ax,1) */
1271static const unsigned char alt_8[] =
1272 {0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1273/* nopw 0L(%[re]ax,%[re]ax,1) */
1274static const unsigned char alt_9[] =
1275 {0x66,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1276/* nopw %cs:0L(%[re]ax,%[re]ax,1) */
1277static const unsigned char alt_10[] =
1278 {0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
3ae729d5
L
1279/* data16 nopw %cs:0L(%eax,%eax,1) */
1280static const unsigned char alt_11[] =
1281 {0x66,0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
62a02d25
L
1282/* 32-bit and 64-bit NOPs patterns. */
1283static const unsigned char *const alt_patt[] = {
1284 f32_1, f32_2, alt_3, alt_4, alt_5, alt_6, alt_7, alt_8,
3ae729d5 1285 alt_9, alt_10, alt_11
62a02d25
L
1286};
1287
1288/* Genenerate COUNT bytes of NOPs to WHERE from PATT with the maximum
1289 size of a single NOP instruction MAX_SINGLE_NOP_SIZE. */
1290
1291static void
1292i386_output_nops (char *where, const unsigned char *const *patt,
1293 int count, int max_single_nop_size)
1294
1295{
3ae729d5
L
1296 /* Place the longer NOP first. */
1297 int last;
1298 int offset;
1299 const unsigned char *nops = patt[max_single_nop_size - 1];
1300
1301 /* Use the smaller one if the requsted one isn't available. */
1302 if (nops == NULL)
62a02d25 1303 {
3ae729d5
L
1304 max_single_nop_size--;
1305 nops = patt[max_single_nop_size - 1];
62a02d25
L
1306 }
1307
3ae729d5
L
1308 last = count % max_single_nop_size;
1309
1310 count -= last;
1311 for (offset = 0; offset < count; offset += max_single_nop_size)
1312 memcpy (where + offset, nops, max_single_nop_size);
1313
1314 if (last)
1315 {
1316 nops = patt[last - 1];
1317 if (nops == NULL)
1318 {
1319 /* Use the smaller one plus one-byte NOP if the needed one
1320 isn't available. */
1321 last--;
1322 nops = patt[last - 1];
1323 memcpy (where + offset, nops, last);
1324 where[offset + last] = *patt[0];
1325 }
1326 else
1327 memcpy (where + offset, nops, last);
1328 }
62a02d25
L
1329}
1330
3ae729d5
L
1331static INLINE int
1332fits_in_imm7 (offsetT num)
1333{
1334 return (num & 0x7f) == num;
1335}
1336
1337static INLINE int
1338fits_in_imm31 (offsetT num)
1339{
1340 return (num & 0x7fffffff) == num;
1341}
62a02d25
L
1342
1343/* Genenerate COUNT bytes of NOPs to WHERE with the maximum size of a
1344 single NOP instruction LIMIT. */
1345
1346void
3ae729d5 1347i386_generate_nops (fragS *fragP, char *where, offsetT count, int limit)
62a02d25 1348{
3ae729d5 1349 const unsigned char *const *patt = NULL;
62a02d25 1350 int max_single_nop_size;
3ae729d5
L
1351 /* Maximum number of NOPs before switching to jump over NOPs. */
1352 int max_number_of_nops;
62a02d25 1353
3ae729d5 1354 switch (fragP->fr_type)
62a02d25 1355 {
3ae729d5
L
1356 case rs_fill_nop:
1357 case rs_align_code:
1358 break;
1359 default:
62a02d25
L
1360 return;
1361 }
1362
ccc9c027
L
1363 /* We need to decide which NOP sequence to use for 32bit and
1364 64bit. When -mtune= is used:
4eed87de 1365
76bc74dc
L
1366 1. For PROCESSOR_I386, PROCESSOR_I486, PROCESSOR_PENTIUM and
1367 PROCESSOR_GENERIC32, f32_patt will be used.
80b8656c
L
1368 2. For the rest, alt_patt will be used.
1369
1370 When -mtune= isn't used, alt_patt will be used if
22109423 1371 cpu_arch_isa_flags has CpuNop. Otherwise, f32_patt will
76bc74dc 1372 be used.
ccc9c027
L
1373
1374 When -march= or .arch is used, we can't use anything beyond
1375 cpu_arch_isa_flags. */
1376
1377 if (flag_code == CODE_16BIT)
1378 {
3ae729d5
L
1379 patt = f16_patt;
1380 max_single_nop_size = sizeof (f16_patt) / sizeof (f16_patt[0]);
1381 /* Limit number of NOPs to 2 in 16-bit mode. */
1382 max_number_of_nops = 2;
252b5132 1383 }
33fef721 1384 else
ccc9c027 1385 {
fbf3f584 1386 if (fragP->tc_frag_data.isa == PROCESSOR_UNKNOWN)
ccc9c027
L
1387 {
1388 /* PROCESSOR_UNKNOWN means that all ISAs may be used. */
1389 switch (cpu_arch_tune)
1390 {
1391 case PROCESSOR_UNKNOWN:
1392 /* We use cpu_arch_isa_flags to check if we SHOULD
22109423
L
1393 optimize with nops. */
1394 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1395 patt = alt_patt;
ccc9c027
L
1396 else
1397 patt = f32_patt;
1398 break;
ccc9c027
L
1399 case PROCESSOR_PENTIUM4:
1400 case PROCESSOR_NOCONA:
ef05d495 1401 case PROCESSOR_CORE:
76bc74dc 1402 case PROCESSOR_CORE2:
bd5295b2 1403 case PROCESSOR_COREI7:
3632d14b 1404 case PROCESSOR_L1OM:
7a9068fe 1405 case PROCESSOR_K1OM:
76bc74dc 1406 case PROCESSOR_GENERIC64:
ccc9c027
L
1407 case PROCESSOR_K6:
1408 case PROCESSOR_ATHLON:
1409 case PROCESSOR_K8:
4eed87de 1410 case PROCESSOR_AMDFAM10:
8aedb9fe 1411 case PROCESSOR_BD:
029f3522 1412 case PROCESSOR_ZNVER:
7b458c12 1413 case PROCESSOR_BT:
80b8656c 1414 patt = alt_patt;
ccc9c027 1415 break;
76bc74dc 1416 case PROCESSOR_I386:
ccc9c027
L
1417 case PROCESSOR_I486:
1418 case PROCESSOR_PENTIUM:
2dde1948 1419 case PROCESSOR_PENTIUMPRO:
81486035 1420 case PROCESSOR_IAMCU:
ccc9c027
L
1421 case PROCESSOR_GENERIC32:
1422 patt = f32_patt;
1423 break;
4eed87de 1424 }
ccc9c027
L
1425 }
1426 else
1427 {
fbf3f584 1428 switch (fragP->tc_frag_data.tune)
ccc9c027
L
1429 {
1430 case PROCESSOR_UNKNOWN:
e6a14101 1431 /* When cpu_arch_isa is set, cpu_arch_tune shouldn't be
ccc9c027
L
1432 PROCESSOR_UNKNOWN. */
1433 abort ();
1434 break;
1435
76bc74dc 1436 case PROCESSOR_I386:
ccc9c027
L
1437 case PROCESSOR_I486:
1438 case PROCESSOR_PENTIUM:
81486035 1439 case PROCESSOR_IAMCU:
ccc9c027
L
1440 case PROCESSOR_K6:
1441 case PROCESSOR_ATHLON:
1442 case PROCESSOR_K8:
4eed87de 1443 case PROCESSOR_AMDFAM10:
8aedb9fe 1444 case PROCESSOR_BD:
029f3522 1445 case PROCESSOR_ZNVER:
7b458c12 1446 case PROCESSOR_BT:
ccc9c027
L
1447 case PROCESSOR_GENERIC32:
1448 /* We use cpu_arch_isa_flags to check if we CAN optimize
22109423
L
1449 with nops. */
1450 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1451 patt = alt_patt;
ccc9c027
L
1452 else
1453 patt = f32_patt;
1454 break;
76bc74dc
L
1455 case PROCESSOR_PENTIUMPRO:
1456 case PROCESSOR_PENTIUM4:
1457 case PROCESSOR_NOCONA:
1458 case PROCESSOR_CORE:
ef05d495 1459 case PROCESSOR_CORE2:
bd5295b2 1460 case PROCESSOR_COREI7:
3632d14b 1461 case PROCESSOR_L1OM:
7a9068fe 1462 case PROCESSOR_K1OM:
22109423 1463 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1464 patt = alt_patt;
ccc9c027
L
1465 else
1466 patt = f32_patt;
1467 break;
1468 case PROCESSOR_GENERIC64:
80b8656c 1469 patt = alt_patt;
ccc9c027 1470 break;
4eed87de 1471 }
ccc9c027
L
1472 }
1473
76bc74dc
L
1474 if (patt == f32_patt)
1475 {
3ae729d5
L
1476 max_single_nop_size = sizeof (f32_patt) / sizeof (f32_patt[0]);
1477 /* Limit number of NOPs to 2 for older processors. */
1478 max_number_of_nops = 2;
76bc74dc
L
1479 }
1480 else
1481 {
3ae729d5
L
1482 max_single_nop_size = sizeof (alt_patt) / sizeof (alt_patt[0]);
1483 /* Limit number of NOPs to 7 for newer processors. */
1484 max_number_of_nops = 7;
1485 }
1486 }
1487
1488 if (limit == 0)
1489 limit = max_single_nop_size;
1490
1491 if (fragP->fr_type == rs_fill_nop)
1492 {
1493 /* Output NOPs for .nop directive. */
1494 if (limit > max_single_nop_size)
1495 {
1496 as_bad_where (fragP->fr_file, fragP->fr_line,
1497 _("invalid single nop size: %d "
1498 "(expect within [0, %d])"),
1499 limit, max_single_nop_size);
1500 return;
1501 }
1502 }
1503 else
1504 fragP->fr_var = count;
1505
1506 if ((count / max_single_nop_size) > max_number_of_nops)
1507 {
1508 /* Generate jump over NOPs. */
1509 offsetT disp = count - 2;
1510 if (fits_in_imm7 (disp))
1511 {
1512 /* Use "jmp disp8" if possible. */
1513 count = disp;
1514 where[0] = jump_disp8[0];
1515 where[1] = count;
1516 where += 2;
1517 }
1518 else
1519 {
1520 unsigned int size_of_jump;
1521
1522 if (flag_code == CODE_16BIT)
1523 {
1524 where[0] = jump16_disp32[0];
1525 where[1] = jump16_disp32[1];
1526 size_of_jump = 2;
1527 }
1528 else
1529 {
1530 where[0] = jump32_disp32[0];
1531 size_of_jump = 1;
1532 }
1533
1534 count -= size_of_jump + 4;
1535 if (!fits_in_imm31 (count))
1536 {
1537 as_bad_where (fragP->fr_file, fragP->fr_line,
1538 _("jump over nop padding out of range"));
1539 return;
1540 }
1541
1542 md_number_to_chars (where + size_of_jump, count, 4);
1543 where += size_of_jump + 4;
76bc74dc 1544 }
ccc9c027 1545 }
3ae729d5
L
1546
1547 /* Generate multiple NOPs. */
1548 i386_output_nops (where, patt, count, limit);
252b5132
RH
1549}
1550
c6fb90c8 1551static INLINE int
0dfbf9d7 1552operand_type_all_zero (const union i386_operand_type *x)
40fb9820 1553{
0dfbf9d7 1554 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1555 {
1556 case 3:
0dfbf9d7 1557 if (x->array[2])
c6fb90c8 1558 return 0;
1a0670f3 1559 /* Fall through. */
c6fb90c8 1560 case 2:
0dfbf9d7 1561 if (x->array[1])
c6fb90c8 1562 return 0;
1a0670f3 1563 /* Fall through. */
c6fb90c8 1564 case 1:
0dfbf9d7 1565 return !x->array[0];
c6fb90c8
L
1566 default:
1567 abort ();
1568 }
40fb9820
L
1569}
1570
c6fb90c8 1571static INLINE void
0dfbf9d7 1572operand_type_set (union i386_operand_type *x, unsigned int v)
40fb9820 1573{
0dfbf9d7 1574 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1575 {
1576 case 3:
0dfbf9d7 1577 x->array[2] = v;
1a0670f3 1578 /* Fall through. */
c6fb90c8 1579 case 2:
0dfbf9d7 1580 x->array[1] = v;
1a0670f3 1581 /* Fall through. */
c6fb90c8 1582 case 1:
0dfbf9d7 1583 x->array[0] = v;
1a0670f3 1584 /* Fall through. */
c6fb90c8
L
1585 break;
1586 default:
1587 abort ();
1588 }
1589}
40fb9820 1590
c6fb90c8 1591static INLINE int
0dfbf9d7
L
1592operand_type_equal (const union i386_operand_type *x,
1593 const union i386_operand_type *y)
c6fb90c8 1594{
0dfbf9d7 1595 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1596 {
1597 case 3:
0dfbf9d7 1598 if (x->array[2] != y->array[2])
c6fb90c8 1599 return 0;
1a0670f3 1600 /* Fall through. */
c6fb90c8 1601 case 2:
0dfbf9d7 1602 if (x->array[1] != y->array[1])
c6fb90c8 1603 return 0;
1a0670f3 1604 /* Fall through. */
c6fb90c8 1605 case 1:
0dfbf9d7 1606 return x->array[0] == y->array[0];
c6fb90c8
L
1607 break;
1608 default:
1609 abort ();
1610 }
1611}
40fb9820 1612
0dfbf9d7
L
1613static INLINE int
1614cpu_flags_all_zero (const union i386_cpu_flags *x)
1615{
1616 switch (ARRAY_SIZE(x->array))
1617 {
53467f57
IT
1618 case 4:
1619 if (x->array[3])
1620 return 0;
1621 /* Fall through. */
0dfbf9d7
L
1622 case 3:
1623 if (x->array[2])
1624 return 0;
1a0670f3 1625 /* Fall through. */
0dfbf9d7
L
1626 case 2:
1627 if (x->array[1])
1628 return 0;
1a0670f3 1629 /* Fall through. */
0dfbf9d7
L
1630 case 1:
1631 return !x->array[0];
1632 default:
1633 abort ();
1634 }
1635}
1636
0dfbf9d7
L
1637static INLINE int
1638cpu_flags_equal (const union i386_cpu_flags *x,
1639 const union i386_cpu_flags *y)
1640{
1641 switch (ARRAY_SIZE(x->array))
1642 {
53467f57
IT
1643 case 4:
1644 if (x->array[3] != y->array[3])
1645 return 0;
1646 /* Fall through. */
0dfbf9d7
L
1647 case 3:
1648 if (x->array[2] != y->array[2])
1649 return 0;
1a0670f3 1650 /* Fall through. */
0dfbf9d7
L
1651 case 2:
1652 if (x->array[1] != y->array[1])
1653 return 0;
1a0670f3 1654 /* Fall through. */
0dfbf9d7
L
1655 case 1:
1656 return x->array[0] == y->array[0];
1657 break;
1658 default:
1659 abort ();
1660 }
1661}
c6fb90c8
L
1662
1663static INLINE int
1664cpu_flags_check_cpu64 (i386_cpu_flags f)
1665{
1666 return !((flag_code == CODE_64BIT && f.bitfield.cpuno64)
1667 || (flag_code != CODE_64BIT && f.bitfield.cpu64));
40fb9820
L
1668}
1669
c6fb90c8
L
1670static INLINE i386_cpu_flags
1671cpu_flags_and (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1672{
c6fb90c8
L
1673 switch (ARRAY_SIZE (x.array))
1674 {
53467f57
IT
1675 case 4:
1676 x.array [3] &= y.array [3];
1677 /* Fall through. */
c6fb90c8
L
1678 case 3:
1679 x.array [2] &= y.array [2];
1a0670f3 1680 /* Fall through. */
c6fb90c8
L
1681 case 2:
1682 x.array [1] &= y.array [1];
1a0670f3 1683 /* Fall through. */
c6fb90c8
L
1684 case 1:
1685 x.array [0] &= y.array [0];
1686 break;
1687 default:
1688 abort ();
1689 }
1690 return x;
1691}
40fb9820 1692
c6fb90c8
L
1693static INLINE i386_cpu_flags
1694cpu_flags_or (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1695{
c6fb90c8 1696 switch (ARRAY_SIZE (x.array))
40fb9820 1697 {
53467f57
IT
1698 case 4:
1699 x.array [3] |= y.array [3];
1700 /* Fall through. */
c6fb90c8
L
1701 case 3:
1702 x.array [2] |= y.array [2];
1a0670f3 1703 /* Fall through. */
c6fb90c8
L
1704 case 2:
1705 x.array [1] |= y.array [1];
1a0670f3 1706 /* Fall through. */
c6fb90c8
L
1707 case 1:
1708 x.array [0] |= y.array [0];
40fb9820
L
1709 break;
1710 default:
1711 abort ();
1712 }
40fb9820
L
1713 return x;
1714}
1715
309d3373
JB
1716static INLINE i386_cpu_flags
1717cpu_flags_and_not (i386_cpu_flags x, i386_cpu_flags y)
1718{
1719 switch (ARRAY_SIZE (x.array))
1720 {
53467f57
IT
1721 case 4:
1722 x.array [3] &= ~y.array [3];
1723 /* Fall through. */
309d3373
JB
1724 case 3:
1725 x.array [2] &= ~y.array [2];
1a0670f3 1726 /* Fall through. */
309d3373
JB
1727 case 2:
1728 x.array [1] &= ~y.array [1];
1a0670f3 1729 /* Fall through. */
309d3373
JB
1730 case 1:
1731 x.array [0] &= ~y.array [0];
1732 break;
1733 default:
1734 abort ();
1735 }
1736 return x;
1737}
1738
c0f3af97
L
1739#define CPU_FLAGS_ARCH_MATCH 0x1
1740#define CPU_FLAGS_64BIT_MATCH 0x2
1741
c0f3af97 1742#define CPU_FLAGS_PERFECT_MATCH \
db12e14e 1743 (CPU_FLAGS_ARCH_MATCH | CPU_FLAGS_64BIT_MATCH)
c0f3af97
L
1744
1745/* Return CPU flags match bits. */
3629bb00 1746
40fb9820 1747static int
d3ce72d0 1748cpu_flags_match (const insn_template *t)
40fb9820 1749{
c0f3af97
L
1750 i386_cpu_flags x = t->cpu_flags;
1751 int match = cpu_flags_check_cpu64 (x) ? CPU_FLAGS_64BIT_MATCH : 0;
40fb9820
L
1752
1753 x.bitfield.cpu64 = 0;
1754 x.bitfield.cpuno64 = 0;
1755
0dfbf9d7 1756 if (cpu_flags_all_zero (&x))
c0f3af97
L
1757 {
1758 /* This instruction is available on all archs. */
db12e14e 1759 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1760 }
3629bb00
L
1761 else
1762 {
c0f3af97 1763 /* This instruction is available only on some archs. */
3629bb00
L
1764 i386_cpu_flags cpu = cpu_arch_flags;
1765
ab592e75
JB
1766 /* AVX512VL is no standalone feature - match it and then strip it. */
1767 if (x.bitfield.cpuavx512vl && !cpu.bitfield.cpuavx512vl)
1768 return match;
1769 x.bitfield.cpuavx512vl = 0;
1770
3629bb00 1771 cpu = cpu_flags_and (x, cpu);
c0f3af97
L
1772 if (!cpu_flags_all_zero (&cpu))
1773 {
a5ff0eb2
L
1774 if (x.bitfield.cpuavx)
1775 {
929f69fa 1776 /* We need to check a few extra flags with AVX. */
b9d49817
JB
1777 if (cpu.bitfield.cpuavx
1778 && (!t->opcode_modifier.sse2avx || sse2avx)
1779 && (!x.bitfield.cpuaes || cpu.bitfield.cpuaes)
929f69fa 1780 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
b9d49817
JB
1781 && (!x.bitfield.cpupclmul || cpu.bitfield.cpupclmul))
1782 match |= CPU_FLAGS_ARCH_MATCH;
a5ff0eb2 1783 }
929f69fa
JB
1784 else if (x.bitfield.cpuavx512f)
1785 {
1786 /* We need to check a few extra flags with AVX512F. */
1787 if (cpu.bitfield.cpuavx512f
1788 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
1789 && (!x.bitfield.cpuvaes || cpu.bitfield.cpuvaes)
1790 && (!x.bitfield.cpuvpclmulqdq || cpu.bitfield.cpuvpclmulqdq))
1791 match |= CPU_FLAGS_ARCH_MATCH;
1792 }
a5ff0eb2 1793 else
db12e14e 1794 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1795 }
3629bb00 1796 }
c0f3af97 1797 return match;
40fb9820
L
1798}
1799
c6fb90c8
L
1800static INLINE i386_operand_type
1801operand_type_and (i386_operand_type x, i386_operand_type y)
40fb9820 1802{
c6fb90c8
L
1803 switch (ARRAY_SIZE (x.array))
1804 {
1805 case 3:
1806 x.array [2] &= y.array [2];
1a0670f3 1807 /* Fall through. */
c6fb90c8
L
1808 case 2:
1809 x.array [1] &= y.array [1];
1a0670f3 1810 /* Fall through. */
c6fb90c8
L
1811 case 1:
1812 x.array [0] &= y.array [0];
1813 break;
1814 default:
1815 abort ();
1816 }
1817 return x;
40fb9820
L
1818}
1819
73053c1f
JB
1820static INLINE i386_operand_type
1821operand_type_and_not (i386_operand_type x, i386_operand_type y)
1822{
1823 switch (ARRAY_SIZE (x.array))
1824 {
1825 case 3:
1826 x.array [2] &= ~y.array [2];
1827 /* Fall through. */
1828 case 2:
1829 x.array [1] &= ~y.array [1];
1830 /* Fall through. */
1831 case 1:
1832 x.array [0] &= ~y.array [0];
1833 break;
1834 default:
1835 abort ();
1836 }
1837 return x;
1838}
1839
c6fb90c8
L
1840static INLINE i386_operand_type
1841operand_type_or (i386_operand_type x, i386_operand_type y)
40fb9820 1842{
c6fb90c8 1843 switch (ARRAY_SIZE (x.array))
40fb9820 1844 {
c6fb90c8
L
1845 case 3:
1846 x.array [2] |= y.array [2];
1a0670f3 1847 /* Fall through. */
c6fb90c8
L
1848 case 2:
1849 x.array [1] |= y.array [1];
1a0670f3 1850 /* Fall through. */
c6fb90c8
L
1851 case 1:
1852 x.array [0] |= y.array [0];
40fb9820
L
1853 break;
1854 default:
1855 abort ();
1856 }
c6fb90c8
L
1857 return x;
1858}
40fb9820 1859
c6fb90c8
L
1860static INLINE i386_operand_type
1861operand_type_xor (i386_operand_type x, i386_operand_type y)
1862{
1863 switch (ARRAY_SIZE (x.array))
1864 {
1865 case 3:
1866 x.array [2] ^= y.array [2];
1a0670f3 1867 /* Fall through. */
c6fb90c8
L
1868 case 2:
1869 x.array [1] ^= y.array [1];
1a0670f3 1870 /* Fall through. */
c6fb90c8
L
1871 case 1:
1872 x.array [0] ^= y.array [0];
1873 break;
1874 default:
1875 abort ();
1876 }
40fb9820
L
1877 return x;
1878}
1879
1880static const i386_operand_type acc32 = OPERAND_TYPE_ACC32;
1881static const i386_operand_type acc64 = OPERAND_TYPE_ACC64;
40fb9820
L
1882static const i386_operand_type disp16 = OPERAND_TYPE_DISP16;
1883static const i386_operand_type disp32 = OPERAND_TYPE_DISP32;
1884static const i386_operand_type disp32s = OPERAND_TYPE_DISP32S;
1885static const i386_operand_type disp16_32 = OPERAND_TYPE_DISP16_32;
1886static const i386_operand_type anydisp
1887 = OPERAND_TYPE_ANYDISP;
40fb9820 1888static const i386_operand_type regxmm = OPERAND_TYPE_REGXMM;
43234a1e 1889static const i386_operand_type regmask = OPERAND_TYPE_REGMASK;
40fb9820
L
1890static const i386_operand_type imm8 = OPERAND_TYPE_IMM8;
1891static const i386_operand_type imm8s = OPERAND_TYPE_IMM8S;
1892static const i386_operand_type imm16 = OPERAND_TYPE_IMM16;
1893static const i386_operand_type imm32 = OPERAND_TYPE_IMM32;
1894static const i386_operand_type imm32s = OPERAND_TYPE_IMM32S;
1895static const i386_operand_type imm64 = OPERAND_TYPE_IMM64;
1896static const i386_operand_type imm16_32 = OPERAND_TYPE_IMM16_32;
1897static const i386_operand_type imm16_32s = OPERAND_TYPE_IMM16_32S;
1898static const i386_operand_type imm16_32_32s = OPERAND_TYPE_IMM16_32_32S;
a683cc34 1899static const i386_operand_type vec_imm4 = OPERAND_TYPE_VEC_IMM4;
40fb9820
L
1900
1901enum operand_type
1902{
1903 reg,
40fb9820
L
1904 imm,
1905 disp,
1906 anymem
1907};
1908
c6fb90c8 1909static INLINE int
40fb9820
L
1910operand_type_check (i386_operand_type t, enum operand_type c)
1911{
1912 switch (c)
1913 {
1914 case reg:
dc821c5f 1915 return t.bitfield.reg;
40fb9820 1916
40fb9820
L
1917 case imm:
1918 return (t.bitfield.imm8
1919 || t.bitfield.imm8s
1920 || t.bitfield.imm16
1921 || t.bitfield.imm32
1922 || t.bitfield.imm32s
1923 || t.bitfield.imm64);
1924
1925 case disp:
1926 return (t.bitfield.disp8
1927 || t.bitfield.disp16
1928 || t.bitfield.disp32
1929 || t.bitfield.disp32s
1930 || t.bitfield.disp64);
1931
1932 case anymem:
1933 return (t.bitfield.disp8
1934 || t.bitfield.disp16
1935 || t.bitfield.disp32
1936 || t.bitfield.disp32s
1937 || t.bitfield.disp64
1938 || t.bitfield.baseindex);
1939
1940 default:
1941 abort ();
1942 }
2cfe26b6
AM
1943
1944 return 0;
40fb9820
L
1945}
1946
7a54636a
L
1947/* Return 1 if there is no conflict in 8bit/16bit/32bit/64bit/80bit size
1948 between operand GIVEN and opeand WANTED for instruction template T. */
5c07affc
L
1949
1950static INLINE int
7a54636a
L
1951match_operand_size (const insn_template *t, unsigned int wanted,
1952 unsigned int given)
5c07affc 1953{
3ac21baa
JB
1954 return !((i.types[given].bitfield.byte
1955 && !t->operand_types[wanted].bitfield.byte)
1956 || (i.types[given].bitfield.word
1957 && !t->operand_types[wanted].bitfield.word)
1958 || (i.types[given].bitfield.dword
1959 && !t->operand_types[wanted].bitfield.dword)
1960 || (i.types[given].bitfield.qword
1961 && !t->operand_types[wanted].bitfield.qword)
1962 || (i.types[given].bitfield.tbyte
1963 && !t->operand_types[wanted].bitfield.tbyte));
5c07affc
L
1964}
1965
dd40ce22
L
1966/* Return 1 if there is no conflict in SIMD register between operand
1967 GIVEN and opeand WANTED for instruction template T. */
1b54b8d7
JB
1968
1969static INLINE int
dd40ce22
L
1970match_simd_size (const insn_template *t, unsigned int wanted,
1971 unsigned int given)
1b54b8d7 1972{
3ac21baa
JB
1973 return !((i.types[given].bitfield.xmmword
1974 && !t->operand_types[wanted].bitfield.xmmword)
1975 || (i.types[given].bitfield.ymmword
1976 && !t->operand_types[wanted].bitfield.ymmword)
1977 || (i.types[given].bitfield.zmmword
1978 && !t->operand_types[wanted].bitfield.zmmword));
1b54b8d7
JB
1979}
1980
7a54636a
L
1981/* Return 1 if there is no conflict in any size between operand GIVEN
1982 and opeand WANTED for instruction template T. */
5c07affc
L
1983
1984static INLINE int
dd40ce22
L
1985match_mem_size (const insn_template *t, unsigned int wanted,
1986 unsigned int given)
5c07affc 1987{
7a54636a 1988 return (match_operand_size (t, wanted, given)
3ac21baa 1989 && !((i.types[given].bitfield.unspecified
af508cb9 1990 && !i.broadcast
3ac21baa
JB
1991 && !t->operand_types[wanted].bitfield.unspecified)
1992 || (i.types[given].bitfield.fword
1993 && !t->operand_types[wanted].bitfield.fword)
1b54b8d7
JB
1994 /* For scalar opcode templates to allow register and memory
1995 operands at the same time, some special casing is needed
d6793fa1
JB
1996 here. Also for v{,p}broadcast*, {,v}pmov{s,z}*, and
1997 down-conversion vpmov*. */
3ac21baa 1998 || ((t->operand_types[wanted].bitfield.regsimd
1b54b8d7 1999 && !t->opcode_modifier.broadcast
3ac21baa
JB
2000 && (t->operand_types[wanted].bitfield.byte
2001 || t->operand_types[wanted].bitfield.word
2002 || t->operand_types[wanted].bitfield.dword
2003 || t->operand_types[wanted].bitfield.qword))
2004 ? (i.types[given].bitfield.xmmword
2005 || i.types[given].bitfield.ymmword
2006 || i.types[given].bitfield.zmmword)
2007 : !match_simd_size(t, wanted, given))));
5c07affc
L
2008}
2009
3ac21baa
JB
2010/* Return value has MATCH_STRAIGHT set if there is no size conflict on any
2011 operands for instruction template T, and it has MATCH_REVERSE set if there
2012 is no size conflict on any operands for the template with operands reversed
2013 (and the template allows for reversing in the first place). */
5c07affc 2014
3ac21baa
JB
2015#define MATCH_STRAIGHT 1
2016#define MATCH_REVERSE 2
2017
2018static INLINE unsigned int
d3ce72d0 2019operand_size_match (const insn_template *t)
5c07affc 2020{
3ac21baa 2021 unsigned int j, match = MATCH_STRAIGHT;
5c07affc
L
2022
2023 /* Don't check jump instructions. */
2024 if (t->opcode_modifier.jump
2025 || t->opcode_modifier.jumpbyte
2026 || t->opcode_modifier.jumpdword
2027 || t->opcode_modifier.jumpintersegment)
2028 return match;
2029
2030 /* Check memory and accumulator operand size. */
2031 for (j = 0; j < i.operands; j++)
2032 {
1b54b8d7
JB
2033 if (!i.types[j].bitfield.reg && !i.types[j].bitfield.regsimd
2034 && t->operand_types[j].bitfield.anysize)
5c07affc
L
2035 continue;
2036
1b54b8d7 2037 if (t->operand_types[j].bitfield.reg
7a54636a 2038 && !match_operand_size (t, j, j))
5c07affc
L
2039 {
2040 match = 0;
2041 break;
2042 }
2043
1b54b8d7 2044 if (t->operand_types[j].bitfield.regsimd
3ac21baa 2045 && !match_simd_size (t, j, j))
1b54b8d7
JB
2046 {
2047 match = 0;
2048 break;
2049 }
2050
2051 if (t->operand_types[j].bitfield.acc
7a54636a 2052 && (!match_operand_size (t, j, j) || !match_simd_size (t, j, j)))
1b54b8d7
JB
2053 {
2054 match = 0;
2055 break;
2056 }
2057
c48dadc9 2058 if ((i.flags[j] & Operand_Mem) && !match_mem_size (t, j, j))
5c07affc
L
2059 {
2060 match = 0;
2061 break;
2062 }
2063 }
2064
3ac21baa 2065 if (!t->opcode_modifier.d)
891edac4
L
2066 {
2067mismatch:
3ac21baa
JB
2068 if (!match)
2069 i.error = operand_size_mismatch;
2070 return match;
891edac4 2071 }
5c07affc
L
2072
2073 /* Check reverse. */
f5eb1d70 2074 gas_assert (i.operands >= 2 && i.operands <= 3);
5c07affc 2075
f5eb1d70 2076 for (j = 0; j < i.operands; j++)
5c07affc 2077 {
f5eb1d70
JB
2078 unsigned int given = i.operands - j - 1;
2079
dbbc8b7e 2080 if (t->operand_types[j].bitfield.reg
f5eb1d70 2081 && !match_operand_size (t, j, given))
891edac4 2082 goto mismatch;
5c07affc 2083
dbbc8b7e 2084 if (t->operand_types[j].bitfield.regsimd
f5eb1d70 2085 && !match_simd_size (t, j, given))
dbbc8b7e
JB
2086 goto mismatch;
2087
2088 if (t->operand_types[j].bitfield.acc
f5eb1d70
JB
2089 && (!match_operand_size (t, j, given)
2090 || !match_simd_size (t, j, given)))
dbbc8b7e
JB
2091 goto mismatch;
2092
f5eb1d70 2093 if ((i.flags[given] & Operand_Mem) && !match_mem_size (t, j, given))
891edac4 2094 goto mismatch;
5c07affc
L
2095 }
2096
3ac21baa 2097 return match | MATCH_REVERSE;
5c07affc
L
2098}
2099
c6fb90c8 2100static INLINE int
40fb9820
L
2101operand_type_match (i386_operand_type overlap,
2102 i386_operand_type given)
2103{
2104 i386_operand_type temp = overlap;
2105
2106 temp.bitfield.jumpabsolute = 0;
7d5e4556 2107 temp.bitfield.unspecified = 0;
5c07affc
L
2108 temp.bitfield.byte = 0;
2109 temp.bitfield.word = 0;
2110 temp.bitfield.dword = 0;
2111 temp.bitfield.fword = 0;
2112 temp.bitfield.qword = 0;
2113 temp.bitfield.tbyte = 0;
2114 temp.bitfield.xmmword = 0;
c0f3af97 2115 temp.bitfield.ymmword = 0;
43234a1e 2116 temp.bitfield.zmmword = 0;
0dfbf9d7 2117 if (operand_type_all_zero (&temp))
891edac4 2118 goto mismatch;
40fb9820 2119
891edac4
L
2120 if (given.bitfield.baseindex == overlap.bitfield.baseindex
2121 && given.bitfield.jumpabsolute == overlap.bitfield.jumpabsolute)
2122 return 1;
2123
2124mismatch:
a65babc9 2125 i.error = operand_type_mismatch;
891edac4 2126 return 0;
40fb9820
L
2127}
2128
7d5e4556 2129/* If given types g0 and g1 are registers they must be of the same type
10c17abd
JB
2130 unless the expected operand type register overlap is null.
2131 Memory operand size of certain SIMD instructions is also being checked
2132 here. */
40fb9820 2133
c6fb90c8 2134static INLINE int
dc821c5f 2135operand_type_register_match (i386_operand_type g0,
40fb9820 2136 i386_operand_type t0,
40fb9820
L
2137 i386_operand_type g1,
2138 i386_operand_type t1)
2139{
10c17abd
JB
2140 if (!g0.bitfield.reg
2141 && !g0.bitfield.regsimd
2142 && (!operand_type_check (g0, anymem)
2143 || g0.bitfield.unspecified
2144 || !t0.bitfield.regsimd))
40fb9820
L
2145 return 1;
2146
10c17abd
JB
2147 if (!g1.bitfield.reg
2148 && !g1.bitfield.regsimd
2149 && (!operand_type_check (g1, anymem)
2150 || g1.bitfield.unspecified
2151 || !t1.bitfield.regsimd))
40fb9820
L
2152 return 1;
2153
dc821c5f
JB
2154 if (g0.bitfield.byte == g1.bitfield.byte
2155 && g0.bitfield.word == g1.bitfield.word
2156 && g0.bitfield.dword == g1.bitfield.dword
10c17abd
JB
2157 && g0.bitfield.qword == g1.bitfield.qword
2158 && g0.bitfield.xmmword == g1.bitfield.xmmword
2159 && g0.bitfield.ymmword == g1.bitfield.ymmword
2160 && g0.bitfield.zmmword == g1.bitfield.zmmword)
40fb9820
L
2161 return 1;
2162
dc821c5f
JB
2163 if (!(t0.bitfield.byte & t1.bitfield.byte)
2164 && !(t0.bitfield.word & t1.bitfield.word)
2165 && !(t0.bitfield.dword & t1.bitfield.dword)
10c17abd
JB
2166 && !(t0.bitfield.qword & t1.bitfield.qword)
2167 && !(t0.bitfield.xmmword & t1.bitfield.xmmword)
2168 && !(t0.bitfield.ymmword & t1.bitfield.ymmword)
2169 && !(t0.bitfield.zmmword & t1.bitfield.zmmword))
891edac4
L
2170 return 1;
2171
a65babc9 2172 i.error = register_type_mismatch;
891edac4
L
2173
2174 return 0;
40fb9820
L
2175}
2176
4c692bc7
JB
2177static INLINE unsigned int
2178register_number (const reg_entry *r)
2179{
2180 unsigned int nr = r->reg_num;
2181
2182 if (r->reg_flags & RegRex)
2183 nr += 8;
2184
200cbe0f
L
2185 if (r->reg_flags & RegVRex)
2186 nr += 16;
2187
4c692bc7
JB
2188 return nr;
2189}
2190
252b5132 2191static INLINE unsigned int
40fb9820 2192mode_from_disp_size (i386_operand_type t)
252b5132 2193{
b5014f7a 2194 if (t.bitfield.disp8)
40fb9820
L
2195 return 1;
2196 else if (t.bitfield.disp16
2197 || t.bitfield.disp32
2198 || t.bitfield.disp32s)
2199 return 2;
2200 else
2201 return 0;
252b5132
RH
2202}
2203
2204static INLINE int
65879393 2205fits_in_signed_byte (addressT num)
252b5132 2206{
65879393 2207 return num + 0x80 <= 0xff;
47926f60 2208}
252b5132
RH
2209
2210static INLINE int
65879393 2211fits_in_unsigned_byte (addressT num)
252b5132 2212{
65879393 2213 return num <= 0xff;
47926f60 2214}
252b5132
RH
2215
2216static INLINE int
65879393 2217fits_in_unsigned_word (addressT num)
252b5132 2218{
65879393 2219 return num <= 0xffff;
47926f60 2220}
252b5132
RH
2221
2222static INLINE int
65879393 2223fits_in_signed_word (addressT num)
252b5132 2224{
65879393 2225 return num + 0x8000 <= 0xffff;
47926f60 2226}
2a962e6d 2227
3e73aa7c 2228static INLINE int
65879393 2229fits_in_signed_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2230{
2231#ifndef BFD64
2232 return 1;
2233#else
65879393 2234 return num + 0x80000000 <= 0xffffffff;
3e73aa7c
JH
2235#endif
2236} /* fits_in_signed_long() */
2a962e6d 2237
3e73aa7c 2238static INLINE int
65879393 2239fits_in_unsigned_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2240{
2241#ifndef BFD64
2242 return 1;
2243#else
65879393 2244 return num <= 0xffffffff;
3e73aa7c
JH
2245#endif
2246} /* fits_in_unsigned_long() */
252b5132 2247
43234a1e 2248static INLINE int
b5014f7a 2249fits_in_disp8 (offsetT num)
43234a1e
L
2250{
2251 int shift = i.memshift;
2252 unsigned int mask;
2253
2254 if (shift == -1)
2255 abort ();
2256
2257 mask = (1 << shift) - 1;
2258
2259 /* Return 0 if NUM isn't properly aligned. */
2260 if ((num & mask))
2261 return 0;
2262
2263 /* Check if NUM will fit in 8bit after shift. */
2264 return fits_in_signed_byte (num >> shift);
2265}
2266
a683cc34
SP
2267static INLINE int
2268fits_in_imm4 (offsetT num)
2269{
2270 return (num & 0xf) == num;
2271}
2272
40fb9820 2273static i386_operand_type
e3bb37b5 2274smallest_imm_type (offsetT num)
252b5132 2275{
40fb9820 2276 i386_operand_type t;
7ab9ffdd 2277
0dfbf9d7 2278 operand_type_set (&t, 0);
40fb9820
L
2279 t.bitfield.imm64 = 1;
2280
2281 if (cpu_arch_tune != PROCESSOR_I486 && num == 1)
e413e4e9
AM
2282 {
2283 /* This code is disabled on the 486 because all the Imm1 forms
2284 in the opcode table are slower on the i486. They're the
2285 versions with the implicitly specified single-position
2286 displacement, which has another syntax if you really want to
2287 use that form. */
40fb9820
L
2288 t.bitfield.imm1 = 1;
2289 t.bitfield.imm8 = 1;
2290 t.bitfield.imm8s = 1;
2291 t.bitfield.imm16 = 1;
2292 t.bitfield.imm32 = 1;
2293 t.bitfield.imm32s = 1;
2294 }
2295 else if (fits_in_signed_byte (num))
2296 {
2297 t.bitfield.imm8 = 1;
2298 t.bitfield.imm8s = 1;
2299 t.bitfield.imm16 = 1;
2300 t.bitfield.imm32 = 1;
2301 t.bitfield.imm32s = 1;
2302 }
2303 else if (fits_in_unsigned_byte (num))
2304 {
2305 t.bitfield.imm8 = 1;
2306 t.bitfield.imm16 = 1;
2307 t.bitfield.imm32 = 1;
2308 t.bitfield.imm32s = 1;
2309 }
2310 else if (fits_in_signed_word (num) || fits_in_unsigned_word (num))
2311 {
2312 t.bitfield.imm16 = 1;
2313 t.bitfield.imm32 = 1;
2314 t.bitfield.imm32s = 1;
2315 }
2316 else if (fits_in_signed_long (num))
2317 {
2318 t.bitfield.imm32 = 1;
2319 t.bitfield.imm32s = 1;
2320 }
2321 else if (fits_in_unsigned_long (num))
2322 t.bitfield.imm32 = 1;
2323
2324 return t;
47926f60 2325}
252b5132 2326
847f7ad4 2327static offsetT
e3bb37b5 2328offset_in_range (offsetT val, int size)
847f7ad4 2329{
508866be 2330 addressT mask;
ba2adb93 2331
847f7ad4
AM
2332 switch (size)
2333 {
508866be
L
2334 case 1: mask = ((addressT) 1 << 8) - 1; break;
2335 case 2: mask = ((addressT) 1 << 16) - 1; break;
3b0ec529 2336 case 4: mask = ((addressT) 2 << 31) - 1; break;
3e73aa7c
JH
2337#ifdef BFD64
2338 case 8: mask = ((addressT) 2 << 63) - 1; break;
2339#endif
47926f60 2340 default: abort ();
847f7ad4
AM
2341 }
2342
9de868bf
L
2343#ifdef BFD64
2344 /* If BFD64, sign extend val for 32bit address mode. */
2345 if (flag_code != CODE_64BIT
2346 || i.prefix[ADDR_PREFIX])
3e73aa7c
JH
2347 if ((val & ~(((addressT) 2 << 31) - 1)) == 0)
2348 val = (val ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
fa289fb8 2349#endif
ba2adb93 2350
47926f60 2351 if ((val & ~mask) != 0 && (val & ~mask) != ~mask)
847f7ad4
AM
2352 {
2353 char buf1[40], buf2[40];
2354
2355 sprint_value (buf1, val);
2356 sprint_value (buf2, val & mask);
2357 as_warn (_("%s shortened to %s"), buf1, buf2);
2358 }
2359 return val & mask;
2360}
2361
c32fa91d
L
2362enum PREFIX_GROUP
2363{
2364 PREFIX_EXIST = 0,
2365 PREFIX_LOCK,
2366 PREFIX_REP,
04ef582a 2367 PREFIX_DS,
c32fa91d
L
2368 PREFIX_OTHER
2369};
2370
2371/* Returns
2372 a. PREFIX_EXIST if attempting to add a prefix where one from the
2373 same class already exists.
2374 b. PREFIX_LOCK if lock prefix is added.
2375 c. PREFIX_REP if rep/repne prefix is added.
04ef582a
L
2376 d. PREFIX_DS if ds prefix is added.
2377 e. PREFIX_OTHER if other prefix is added.
c32fa91d
L
2378 */
2379
2380static enum PREFIX_GROUP
e3bb37b5 2381add_prefix (unsigned int prefix)
252b5132 2382{
c32fa91d 2383 enum PREFIX_GROUP ret = PREFIX_OTHER;
b1905489 2384 unsigned int q;
252b5132 2385
29b0f896
AM
2386 if (prefix >= REX_OPCODE && prefix < REX_OPCODE + 16
2387 && flag_code == CODE_64BIT)
b1905489 2388 {
161a04f6 2389 if ((i.prefix[REX_PREFIX] & prefix & REX_W)
44846f29
JB
2390 || (i.prefix[REX_PREFIX] & prefix & REX_R)
2391 || (i.prefix[REX_PREFIX] & prefix & REX_X)
2392 || (i.prefix[REX_PREFIX] & prefix & REX_B))
c32fa91d 2393 ret = PREFIX_EXIST;
b1905489
JB
2394 q = REX_PREFIX;
2395 }
3e73aa7c 2396 else
b1905489
JB
2397 {
2398 switch (prefix)
2399 {
2400 default:
2401 abort ();
2402
b1905489 2403 case DS_PREFIX_OPCODE:
04ef582a
L
2404 ret = PREFIX_DS;
2405 /* Fall through. */
2406 case CS_PREFIX_OPCODE:
b1905489
JB
2407 case ES_PREFIX_OPCODE:
2408 case FS_PREFIX_OPCODE:
2409 case GS_PREFIX_OPCODE:
2410 case SS_PREFIX_OPCODE:
2411 q = SEG_PREFIX;
2412 break;
2413
2414 case REPNE_PREFIX_OPCODE:
2415 case REPE_PREFIX_OPCODE:
c32fa91d
L
2416 q = REP_PREFIX;
2417 ret = PREFIX_REP;
2418 break;
2419
b1905489 2420 case LOCK_PREFIX_OPCODE:
c32fa91d
L
2421 q = LOCK_PREFIX;
2422 ret = PREFIX_LOCK;
b1905489
JB
2423 break;
2424
2425 case FWAIT_OPCODE:
2426 q = WAIT_PREFIX;
2427 break;
2428
2429 case ADDR_PREFIX_OPCODE:
2430 q = ADDR_PREFIX;
2431 break;
2432
2433 case DATA_PREFIX_OPCODE:
2434 q = DATA_PREFIX;
2435 break;
2436 }
2437 if (i.prefix[q] != 0)
c32fa91d 2438 ret = PREFIX_EXIST;
b1905489 2439 }
252b5132 2440
b1905489 2441 if (ret)
252b5132 2442 {
b1905489
JB
2443 if (!i.prefix[q])
2444 ++i.prefixes;
2445 i.prefix[q] |= prefix;
252b5132 2446 }
b1905489
JB
2447 else
2448 as_bad (_("same type of prefix used twice"));
252b5132 2449
252b5132
RH
2450 return ret;
2451}
2452
2453static void
78f12dd3 2454update_code_flag (int value, int check)
eecb386c 2455{
78f12dd3
L
2456 PRINTF_LIKE ((*as_error));
2457
1e9cc1c2 2458 flag_code = (enum flag_code) value;
40fb9820
L
2459 if (flag_code == CODE_64BIT)
2460 {
2461 cpu_arch_flags.bitfield.cpu64 = 1;
2462 cpu_arch_flags.bitfield.cpuno64 = 0;
40fb9820
L
2463 }
2464 else
2465 {
2466 cpu_arch_flags.bitfield.cpu64 = 0;
2467 cpu_arch_flags.bitfield.cpuno64 = 1;
40fb9820
L
2468 }
2469 if (value == CODE_64BIT && !cpu_arch_flags.bitfield.cpulm )
3e73aa7c 2470 {
78f12dd3
L
2471 if (check)
2472 as_error = as_fatal;
2473 else
2474 as_error = as_bad;
2475 (*as_error) (_("64bit mode not supported on `%s'."),
2476 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2477 }
40fb9820 2478 if (value == CODE_32BIT && !cpu_arch_flags.bitfield.cpui386)
3e73aa7c 2479 {
78f12dd3
L
2480 if (check)
2481 as_error = as_fatal;
2482 else
2483 as_error = as_bad;
2484 (*as_error) (_("32bit mode not supported on `%s'."),
2485 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2486 }
eecb386c
AM
2487 stackop_size = '\0';
2488}
2489
78f12dd3
L
2490static void
2491set_code_flag (int value)
2492{
2493 update_code_flag (value, 0);
2494}
2495
eecb386c 2496static void
e3bb37b5 2497set_16bit_gcc_code_flag (int new_code_flag)
252b5132 2498{
1e9cc1c2 2499 flag_code = (enum flag_code) new_code_flag;
40fb9820
L
2500 if (flag_code != CODE_16BIT)
2501 abort ();
2502 cpu_arch_flags.bitfield.cpu64 = 0;
2503 cpu_arch_flags.bitfield.cpuno64 = 1;
9306ca4a 2504 stackop_size = LONG_MNEM_SUFFIX;
252b5132
RH
2505}
2506
2507static void
e3bb37b5 2508set_intel_syntax (int syntax_flag)
252b5132
RH
2509{
2510 /* Find out if register prefixing is specified. */
2511 int ask_naked_reg = 0;
2512
2513 SKIP_WHITESPACE ();
29b0f896 2514 if (!is_end_of_line[(unsigned char) *input_line_pointer])
252b5132 2515 {
d02603dc
NC
2516 char *string;
2517 int e = get_symbol_name (&string);
252b5132 2518
47926f60 2519 if (strcmp (string, "prefix") == 0)
252b5132 2520 ask_naked_reg = 1;
47926f60 2521 else if (strcmp (string, "noprefix") == 0)
252b5132
RH
2522 ask_naked_reg = -1;
2523 else
d0b47220 2524 as_bad (_("bad argument to syntax directive."));
d02603dc 2525 (void) restore_line_pointer (e);
252b5132
RH
2526 }
2527 demand_empty_rest_of_line ();
c3332e24 2528
252b5132
RH
2529 intel_syntax = syntax_flag;
2530
2531 if (ask_naked_reg == 0)
f86103b7
AM
2532 allow_naked_reg = (intel_syntax
2533 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
252b5132
RH
2534 else
2535 allow_naked_reg = (ask_naked_reg < 0);
9306ca4a 2536
ee86248c 2537 expr_set_rank (O_full_ptr, syntax_flag ? 10 : 0);
7ab9ffdd 2538
e4a3b5a4 2539 identifier_chars['%'] = intel_syntax && allow_naked_reg ? '%' : 0;
9306ca4a 2540 identifier_chars['$'] = intel_syntax ? '$' : 0;
e4a3b5a4 2541 register_prefix = allow_naked_reg ? "" : "%";
252b5132
RH
2542}
2543
1efbbeb4
L
2544static void
2545set_intel_mnemonic (int mnemonic_flag)
2546{
e1d4d893 2547 intel_mnemonic = mnemonic_flag;
1efbbeb4
L
2548}
2549
db51cc60
L
2550static void
2551set_allow_index_reg (int flag)
2552{
2553 allow_index_reg = flag;
2554}
2555
cb19c032 2556static void
7bab8ab5 2557set_check (int what)
cb19c032 2558{
7bab8ab5
JB
2559 enum check_kind *kind;
2560 const char *str;
2561
2562 if (what)
2563 {
2564 kind = &operand_check;
2565 str = "operand";
2566 }
2567 else
2568 {
2569 kind = &sse_check;
2570 str = "sse";
2571 }
2572
cb19c032
L
2573 SKIP_WHITESPACE ();
2574
2575 if (!is_end_of_line[(unsigned char) *input_line_pointer])
2576 {
d02603dc
NC
2577 char *string;
2578 int e = get_symbol_name (&string);
cb19c032
L
2579
2580 if (strcmp (string, "none") == 0)
7bab8ab5 2581 *kind = check_none;
cb19c032 2582 else if (strcmp (string, "warning") == 0)
7bab8ab5 2583 *kind = check_warning;
cb19c032 2584 else if (strcmp (string, "error") == 0)
7bab8ab5 2585 *kind = check_error;
cb19c032 2586 else
7bab8ab5 2587 as_bad (_("bad argument to %s_check directive."), str);
d02603dc 2588 (void) restore_line_pointer (e);
cb19c032
L
2589 }
2590 else
7bab8ab5 2591 as_bad (_("missing argument for %s_check directive"), str);
cb19c032
L
2592
2593 demand_empty_rest_of_line ();
2594}
2595
8a9036a4
L
2596static void
2597check_cpu_arch_compatible (const char *name ATTRIBUTE_UNUSED,
1e9cc1c2 2598 i386_cpu_flags new_flag ATTRIBUTE_UNUSED)
8a9036a4
L
2599{
2600#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2601 static const char *arch;
2602
2603 /* Intel LIOM is only supported on ELF. */
2604 if (!IS_ELF)
2605 return;
2606
2607 if (!arch)
2608 {
2609 /* Use cpu_arch_name if it is set in md_parse_option. Otherwise
2610 use default_arch. */
2611 arch = cpu_arch_name;
2612 if (!arch)
2613 arch = default_arch;
2614 }
2615
81486035
L
2616 /* If we are targeting Intel MCU, we must enable it. */
2617 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_IAMCU
2618 || new_flag.bitfield.cpuiamcu)
2619 return;
2620
3632d14b 2621 /* If we are targeting Intel L1OM, we must enable it. */
8a9036a4 2622 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_L1OM
1e9cc1c2 2623 || new_flag.bitfield.cpul1om)
8a9036a4 2624 return;
76ba9986 2625
7a9068fe
L
2626 /* If we are targeting Intel K1OM, we must enable it. */
2627 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_K1OM
2628 || new_flag.bitfield.cpuk1om)
2629 return;
2630
8a9036a4
L
2631 as_bad (_("`%s' is not supported on `%s'"), name, arch);
2632#endif
2633}
2634
e413e4e9 2635static void
e3bb37b5 2636set_cpu_arch (int dummy ATTRIBUTE_UNUSED)
e413e4e9 2637{
47926f60 2638 SKIP_WHITESPACE ();
e413e4e9 2639
29b0f896 2640 if (!is_end_of_line[(unsigned char) *input_line_pointer])
e413e4e9 2641 {
d02603dc
NC
2642 char *string;
2643 int e = get_symbol_name (&string);
91d6fa6a 2644 unsigned int j;
40fb9820 2645 i386_cpu_flags flags;
e413e4e9 2646
91d6fa6a 2647 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
e413e4e9 2648 {
91d6fa6a 2649 if (strcmp (string, cpu_arch[j].name) == 0)
e413e4e9 2650 {
91d6fa6a 2651 check_cpu_arch_compatible (string, cpu_arch[j].flags);
8a9036a4 2652
5c6af06e
JB
2653 if (*string != '.')
2654 {
91d6fa6a 2655 cpu_arch_name = cpu_arch[j].name;
5c6af06e 2656 cpu_sub_arch_name = NULL;
91d6fa6a 2657 cpu_arch_flags = cpu_arch[j].flags;
40fb9820
L
2658 if (flag_code == CODE_64BIT)
2659 {
2660 cpu_arch_flags.bitfield.cpu64 = 1;
2661 cpu_arch_flags.bitfield.cpuno64 = 0;
2662 }
2663 else
2664 {
2665 cpu_arch_flags.bitfield.cpu64 = 0;
2666 cpu_arch_flags.bitfield.cpuno64 = 1;
2667 }
91d6fa6a
NC
2668 cpu_arch_isa = cpu_arch[j].type;
2669 cpu_arch_isa_flags = cpu_arch[j].flags;
ccc9c027
L
2670 if (!cpu_arch_tune_set)
2671 {
2672 cpu_arch_tune = cpu_arch_isa;
2673 cpu_arch_tune_flags = cpu_arch_isa_flags;
2674 }
5c6af06e
JB
2675 break;
2676 }
40fb9820 2677
293f5f65
L
2678 flags = cpu_flags_or (cpu_arch_flags,
2679 cpu_arch[j].flags);
81486035 2680
5b64d091 2681 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
5c6af06e 2682 {
6305a203
L
2683 if (cpu_sub_arch_name)
2684 {
2685 char *name = cpu_sub_arch_name;
2686 cpu_sub_arch_name = concat (name,
91d6fa6a 2687 cpu_arch[j].name,
1bf57e9f 2688 (const char *) NULL);
6305a203
L
2689 free (name);
2690 }
2691 else
91d6fa6a 2692 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
40fb9820 2693 cpu_arch_flags = flags;
a586129e 2694 cpu_arch_isa_flags = flags;
5c6af06e 2695 }
0089dace
L
2696 else
2697 cpu_arch_isa_flags
2698 = cpu_flags_or (cpu_arch_isa_flags,
2699 cpu_arch[j].flags);
d02603dc 2700 (void) restore_line_pointer (e);
5c6af06e
JB
2701 demand_empty_rest_of_line ();
2702 return;
e413e4e9
AM
2703 }
2704 }
293f5f65
L
2705
2706 if (*string == '.' && j >= ARRAY_SIZE (cpu_arch))
2707 {
33eaf5de 2708 /* Disable an ISA extension. */
293f5f65
L
2709 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
2710 if (strcmp (string + 1, cpu_noarch [j].name) == 0)
2711 {
2712 flags = cpu_flags_and_not (cpu_arch_flags,
2713 cpu_noarch[j].flags);
2714 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
2715 {
2716 if (cpu_sub_arch_name)
2717 {
2718 char *name = cpu_sub_arch_name;
2719 cpu_sub_arch_name = concat (name, string,
2720 (const char *) NULL);
2721 free (name);
2722 }
2723 else
2724 cpu_sub_arch_name = xstrdup (string);
2725 cpu_arch_flags = flags;
2726 cpu_arch_isa_flags = flags;
2727 }
2728 (void) restore_line_pointer (e);
2729 demand_empty_rest_of_line ();
2730 return;
2731 }
2732
2733 j = ARRAY_SIZE (cpu_arch);
2734 }
2735
91d6fa6a 2736 if (j >= ARRAY_SIZE (cpu_arch))
e413e4e9
AM
2737 as_bad (_("no such architecture: `%s'"), string);
2738
2739 *input_line_pointer = e;
2740 }
2741 else
2742 as_bad (_("missing cpu architecture"));
2743
fddf5b5b
AM
2744 no_cond_jump_promotion = 0;
2745 if (*input_line_pointer == ','
29b0f896 2746 && !is_end_of_line[(unsigned char) input_line_pointer[1]])
fddf5b5b 2747 {
d02603dc
NC
2748 char *string;
2749 char e;
2750
2751 ++input_line_pointer;
2752 e = get_symbol_name (&string);
fddf5b5b
AM
2753
2754 if (strcmp (string, "nojumps") == 0)
2755 no_cond_jump_promotion = 1;
2756 else if (strcmp (string, "jumps") == 0)
2757 ;
2758 else
2759 as_bad (_("no such architecture modifier: `%s'"), string);
2760
d02603dc 2761 (void) restore_line_pointer (e);
fddf5b5b
AM
2762 }
2763
e413e4e9
AM
2764 demand_empty_rest_of_line ();
2765}
2766
8a9036a4
L
2767enum bfd_architecture
2768i386_arch (void)
2769{
3632d14b 2770 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4
L
2771 {
2772 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2773 || flag_code != CODE_64BIT)
2774 as_fatal (_("Intel L1OM is 64bit ELF only"));
2775 return bfd_arch_l1om;
2776 }
7a9068fe
L
2777 else if (cpu_arch_isa == PROCESSOR_K1OM)
2778 {
2779 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2780 || flag_code != CODE_64BIT)
2781 as_fatal (_("Intel K1OM is 64bit ELF only"));
2782 return bfd_arch_k1om;
2783 }
81486035
L
2784 else if (cpu_arch_isa == PROCESSOR_IAMCU)
2785 {
2786 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2787 || flag_code == CODE_64BIT)
2788 as_fatal (_("Intel MCU is 32bit ELF only"));
2789 return bfd_arch_iamcu;
2790 }
8a9036a4
L
2791 else
2792 return bfd_arch_i386;
2793}
2794
b9d79e03 2795unsigned long
7016a5d5 2796i386_mach (void)
b9d79e03 2797{
351f65ca 2798 if (!strncmp (default_arch, "x86_64", 6))
8a9036a4 2799 {
3632d14b 2800 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 2801 {
351f65ca
L
2802 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2803 || default_arch[6] != '\0')
8a9036a4
L
2804 as_fatal (_("Intel L1OM is 64bit ELF only"));
2805 return bfd_mach_l1om;
2806 }
7a9068fe
L
2807 else if (cpu_arch_isa == PROCESSOR_K1OM)
2808 {
2809 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2810 || default_arch[6] != '\0')
2811 as_fatal (_("Intel K1OM is 64bit ELF only"));
2812 return bfd_mach_k1om;
2813 }
351f65ca 2814 else if (default_arch[6] == '\0')
8a9036a4 2815 return bfd_mach_x86_64;
351f65ca
L
2816 else
2817 return bfd_mach_x64_32;
8a9036a4 2818 }
5197d474
L
2819 else if (!strcmp (default_arch, "i386")
2820 || !strcmp (default_arch, "iamcu"))
81486035
L
2821 {
2822 if (cpu_arch_isa == PROCESSOR_IAMCU)
2823 {
2824 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
2825 as_fatal (_("Intel MCU is 32bit ELF only"));
2826 return bfd_mach_i386_iamcu;
2827 }
2828 else
2829 return bfd_mach_i386_i386;
2830 }
b9d79e03 2831 else
2b5d6a91 2832 as_fatal (_("unknown architecture"));
b9d79e03 2833}
b9d79e03 2834\f
252b5132 2835void
7016a5d5 2836md_begin (void)
252b5132
RH
2837{
2838 const char *hash_err;
2839
86fa6981
L
2840 /* Support pseudo prefixes like {disp32}. */
2841 lex_type ['{'] = LEX_BEGIN_NAME;
2842
47926f60 2843 /* Initialize op_hash hash table. */
252b5132
RH
2844 op_hash = hash_new ();
2845
2846 {
d3ce72d0 2847 const insn_template *optab;
29b0f896 2848 templates *core_optab;
252b5132 2849
47926f60
KH
2850 /* Setup for loop. */
2851 optab = i386_optab;
add39d23 2852 core_optab = XNEW (templates);
252b5132
RH
2853 core_optab->start = optab;
2854
2855 while (1)
2856 {
2857 ++optab;
2858 if (optab->name == NULL
2859 || strcmp (optab->name, (optab - 1)->name) != 0)
2860 {
2861 /* different name --> ship out current template list;
47926f60 2862 add to hash table; & begin anew. */
252b5132
RH
2863 core_optab->end = optab;
2864 hash_err = hash_insert (op_hash,
2865 (optab - 1)->name,
5a49b8ac 2866 (void *) core_optab);
252b5132
RH
2867 if (hash_err)
2868 {
b37df7c4 2869 as_fatal (_("can't hash %s: %s"),
252b5132
RH
2870 (optab - 1)->name,
2871 hash_err);
2872 }
2873 if (optab->name == NULL)
2874 break;
add39d23 2875 core_optab = XNEW (templates);
252b5132
RH
2876 core_optab->start = optab;
2877 }
2878 }
2879 }
2880
47926f60 2881 /* Initialize reg_hash hash table. */
252b5132
RH
2882 reg_hash = hash_new ();
2883 {
29b0f896 2884 const reg_entry *regtab;
c3fe08fa 2885 unsigned int regtab_size = i386_regtab_size;
252b5132 2886
c3fe08fa 2887 for (regtab = i386_regtab; regtab_size--; regtab++)
252b5132 2888 {
5a49b8ac 2889 hash_err = hash_insert (reg_hash, regtab->reg_name, (void *) regtab);
252b5132 2890 if (hash_err)
b37df7c4 2891 as_fatal (_("can't hash %s: %s"),
3e73aa7c
JH
2892 regtab->reg_name,
2893 hash_err);
252b5132
RH
2894 }
2895 }
2896
47926f60 2897 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
252b5132 2898 {
29b0f896
AM
2899 int c;
2900 char *p;
252b5132
RH
2901
2902 for (c = 0; c < 256; c++)
2903 {
3882b010 2904 if (ISDIGIT (c))
252b5132
RH
2905 {
2906 digit_chars[c] = c;
2907 mnemonic_chars[c] = c;
2908 register_chars[c] = c;
2909 operand_chars[c] = c;
2910 }
3882b010 2911 else if (ISLOWER (c))
252b5132
RH
2912 {
2913 mnemonic_chars[c] = c;
2914 register_chars[c] = c;
2915 operand_chars[c] = c;
2916 }
3882b010 2917 else if (ISUPPER (c))
252b5132 2918 {
3882b010 2919 mnemonic_chars[c] = TOLOWER (c);
252b5132
RH
2920 register_chars[c] = mnemonic_chars[c];
2921 operand_chars[c] = c;
2922 }
43234a1e 2923 else if (c == '{' || c == '}')
86fa6981
L
2924 {
2925 mnemonic_chars[c] = c;
2926 operand_chars[c] = c;
2927 }
252b5132 2928
3882b010 2929 if (ISALPHA (c) || ISDIGIT (c))
252b5132
RH
2930 identifier_chars[c] = c;
2931 else if (c >= 128)
2932 {
2933 identifier_chars[c] = c;
2934 operand_chars[c] = c;
2935 }
2936 }
2937
2938#ifdef LEX_AT
2939 identifier_chars['@'] = '@';
32137342
NC
2940#endif
2941#ifdef LEX_QM
2942 identifier_chars['?'] = '?';
2943 operand_chars['?'] = '?';
252b5132 2944#endif
252b5132 2945 digit_chars['-'] = '-';
c0f3af97 2946 mnemonic_chars['_'] = '_';
791fe849 2947 mnemonic_chars['-'] = '-';
0003779b 2948 mnemonic_chars['.'] = '.';
252b5132
RH
2949 identifier_chars['_'] = '_';
2950 identifier_chars['.'] = '.';
2951
2952 for (p = operand_special_chars; *p != '\0'; p++)
2953 operand_chars[(unsigned char) *p] = *p;
2954 }
2955
a4447b93
RH
2956 if (flag_code == CODE_64BIT)
2957 {
ca19b261
KT
2958#if defined (OBJ_COFF) && defined (TE_PE)
2959 x86_dwarf2_return_column = (OUTPUT_FLAVOR == bfd_target_coff_flavour
2960 ? 32 : 16);
2961#else
a4447b93 2962 x86_dwarf2_return_column = 16;
ca19b261 2963#endif
61ff971f 2964 x86_cie_data_alignment = -8;
a4447b93
RH
2965 }
2966 else
2967 {
2968 x86_dwarf2_return_column = 8;
2969 x86_cie_data_alignment = -4;
2970 }
252b5132
RH
2971}
2972
2973void
e3bb37b5 2974i386_print_statistics (FILE *file)
252b5132
RH
2975{
2976 hash_print_statistics (file, "i386 opcode", op_hash);
2977 hash_print_statistics (file, "i386 register", reg_hash);
2978}
2979\f
252b5132
RH
2980#ifdef DEBUG386
2981
ce8a8b2f 2982/* Debugging routines for md_assemble. */
d3ce72d0 2983static void pte (insn_template *);
40fb9820 2984static void pt (i386_operand_type);
e3bb37b5
L
2985static void pe (expressionS *);
2986static void ps (symbolS *);
252b5132
RH
2987
2988static void
e3bb37b5 2989pi (char *line, i386_insn *x)
252b5132 2990{
09137c09 2991 unsigned int j;
252b5132
RH
2992
2993 fprintf (stdout, "%s: template ", line);
2994 pte (&x->tm);
09f131f2
JH
2995 fprintf (stdout, " address: base %s index %s scale %x\n",
2996 x->base_reg ? x->base_reg->reg_name : "none",
2997 x->index_reg ? x->index_reg->reg_name : "none",
2998 x->log2_scale_factor);
2999 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x\n",
252b5132 3000 x->rm.mode, x->rm.reg, x->rm.regmem);
09f131f2
JH
3001 fprintf (stdout, " sib: base %x index %x scale %x\n",
3002 x->sib.base, x->sib.index, x->sib.scale);
3003 fprintf (stdout, " rex: 64bit %x extX %x extY %x extZ %x\n",
161a04f6
L
3004 (x->rex & REX_W) != 0,
3005 (x->rex & REX_R) != 0,
3006 (x->rex & REX_X) != 0,
3007 (x->rex & REX_B) != 0);
09137c09 3008 for (j = 0; j < x->operands; j++)
252b5132 3009 {
09137c09
SP
3010 fprintf (stdout, " #%d: ", j + 1);
3011 pt (x->types[j]);
252b5132 3012 fprintf (stdout, "\n");
dc821c5f 3013 if (x->types[j].bitfield.reg
09137c09 3014 || x->types[j].bitfield.regmmx
1b54b8d7 3015 || x->types[j].bitfield.regsimd
09137c09
SP
3016 || x->types[j].bitfield.sreg2
3017 || x->types[j].bitfield.sreg3
3018 || x->types[j].bitfield.control
3019 || x->types[j].bitfield.debug
3020 || x->types[j].bitfield.test)
3021 fprintf (stdout, "%s\n", x->op[j].regs->reg_name);
3022 if (operand_type_check (x->types[j], imm))
3023 pe (x->op[j].imms);
3024 if (operand_type_check (x->types[j], disp))
3025 pe (x->op[j].disps);
252b5132
RH
3026 }
3027}
3028
3029static void
d3ce72d0 3030pte (insn_template *t)
252b5132 3031{
09137c09 3032 unsigned int j;
252b5132 3033 fprintf (stdout, " %d operands ", t->operands);
47926f60 3034 fprintf (stdout, "opcode %x ", t->base_opcode);
252b5132
RH
3035 if (t->extension_opcode != None)
3036 fprintf (stdout, "ext %x ", t->extension_opcode);
40fb9820 3037 if (t->opcode_modifier.d)
252b5132 3038 fprintf (stdout, "D");
40fb9820 3039 if (t->opcode_modifier.w)
252b5132
RH
3040 fprintf (stdout, "W");
3041 fprintf (stdout, "\n");
09137c09 3042 for (j = 0; j < t->operands; j++)
252b5132 3043 {
09137c09
SP
3044 fprintf (stdout, " #%d type ", j + 1);
3045 pt (t->operand_types[j]);
252b5132
RH
3046 fprintf (stdout, "\n");
3047 }
3048}
3049
3050static void
e3bb37b5 3051pe (expressionS *e)
252b5132 3052{
24eab124 3053 fprintf (stdout, " operation %d\n", e->X_op);
b77ad1d4
AM
3054 fprintf (stdout, " add_number %ld (%lx)\n",
3055 (long) e->X_add_number, (long) e->X_add_number);
252b5132
RH
3056 if (e->X_add_symbol)
3057 {
3058 fprintf (stdout, " add_symbol ");
3059 ps (e->X_add_symbol);
3060 fprintf (stdout, "\n");
3061 }
3062 if (e->X_op_symbol)
3063 {
3064 fprintf (stdout, " op_symbol ");
3065 ps (e->X_op_symbol);
3066 fprintf (stdout, "\n");
3067 }
3068}
3069
3070static void
e3bb37b5 3071ps (symbolS *s)
252b5132
RH
3072{
3073 fprintf (stdout, "%s type %s%s",
3074 S_GET_NAME (s),
3075 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
3076 segment_name (S_GET_SEGMENT (s)));
3077}
3078
7b81dfbb 3079static struct type_name
252b5132 3080 {
40fb9820
L
3081 i386_operand_type mask;
3082 const char *name;
252b5132 3083 }
7b81dfbb 3084const type_names[] =
252b5132 3085{
40fb9820
L
3086 { OPERAND_TYPE_REG8, "r8" },
3087 { OPERAND_TYPE_REG16, "r16" },
3088 { OPERAND_TYPE_REG32, "r32" },
3089 { OPERAND_TYPE_REG64, "r64" },
3090 { OPERAND_TYPE_IMM8, "i8" },
3091 { OPERAND_TYPE_IMM8, "i8s" },
3092 { OPERAND_TYPE_IMM16, "i16" },
3093 { OPERAND_TYPE_IMM32, "i32" },
3094 { OPERAND_TYPE_IMM32S, "i32s" },
3095 { OPERAND_TYPE_IMM64, "i64" },
3096 { OPERAND_TYPE_IMM1, "i1" },
3097 { OPERAND_TYPE_BASEINDEX, "BaseIndex" },
3098 { OPERAND_TYPE_DISP8, "d8" },
3099 { OPERAND_TYPE_DISP16, "d16" },
3100 { OPERAND_TYPE_DISP32, "d32" },
3101 { OPERAND_TYPE_DISP32S, "d32s" },
3102 { OPERAND_TYPE_DISP64, "d64" },
3103 { OPERAND_TYPE_INOUTPORTREG, "InOutPortReg" },
3104 { OPERAND_TYPE_SHIFTCOUNT, "ShiftCount" },
3105 { OPERAND_TYPE_CONTROL, "control reg" },
3106 { OPERAND_TYPE_TEST, "test reg" },
3107 { OPERAND_TYPE_DEBUG, "debug reg" },
3108 { OPERAND_TYPE_FLOATREG, "FReg" },
3109 { OPERAND_TYPE_FLOATACC, "FAcc" },
3110 { OPERAND_TYPE_SREG2, "SReg2" },
3111 { OPERAND_TYPE_SREG3, "SReg3" },
3112 { OPERAND_TYPE_ACC, "Acc" },
3113 { OPERAND_TYPE_JUMPABSOLUTE, "Jump Absolute" },
3114 { OPERAND_TYPE_REGMMX, "rMMX" },
3115 { OPERAND_TYPE_REGXMM, "rXMM" },
0349dc08 3116 { OPERAND_TYPE_REGYMM, "rYMM" },
43234a1e
L
3117 { OPERAND_TYPE_REGZMM, "rZMM" },
3118 { OPERAND_TYPE_REGMASK, "Mask reg" },
40fb9820 3119 { OPERAND_TYPE_ESSEG, "es" },
252b5132
RH
3120};
3121
3122static void
40fb9820 3123pt (i386_operand_type t)
252b5132 3124{
40fb9820 3125 unsigned int j;
c6fb90c8 3126 i386_operand_type a;
252b5132 3127
40fb9820 3128 for (j = 0; j < ARRAY_SIZE (type_names); j++)
c6fb90c8
L
3129 {
3130 a = operand_type_and (t, type_names[j].mask);
0349dc08 3131 if (!operand_type_all_zero (&a))
c6fb90c8
L
3132 fprintf (stdout, "%s, ", type_names[j].name);
3133 }
252b5132
RH
3134 fflush (stdout);
3135}
3136
3137#endif /* DEBUG386 */
3138\f
252b5132 3139static bfd_reloc_code_real_type
3956db08 3140reloc (unsigned int size,
64e74474
AM
3141 int pcrel,
3142 int sign,
3143 bfd_reloc_code_real_type other)
252b5132 3144{
47926f60 3145 if (other != NO_RELOC)
3956db08 3146 {
91d6fa6a 3147 reloc_howto_type *rel;
3956db08
JB
3148
3149 if (size == 8)
3150 switch (other)
3151 {
64e74474
AM
3152 case BFD_RELOC_X86_64_GOT32:
3153 return BFD_RELOC_X86_64_GOT64;
3154 break;
553d1284
L
3155 case BFD_RELOC_X86_64_GOTPLT64:
3156 return BFD_RELOC_X86_64_GOTPLT64;
3157 break;
64e74474
AM
3158 case BFD_RELOC_X86_64_PLTOFF64:
3159 return BFD_RELOC_X86_64_PLTOFF64;
3160 break;
3161 case BFD_RELOC_X86_64_GOTPC32:
3162 other = BFD_RELOC_X86_64_GOTPC64;
3163 break;
3164 case BFD_RELOC_X86_64_GOTPCREL:
3165 other = BFD_RELOC_X86_64_GOTPCREL64;
3166 break;
3167 case BFD_RELOC_X86_64_TPOFF32:
3168 other = BFD_RELOC_X86_64_TPOFF64;
3169 break;
3170 case BFD_RELOC_X86_64_DTPOFF32:
3171 other = BFD_RELOC_X86_64_DTPOFF64;
3172 break;
3173 default:
3174 break;
3956db08 3175 }
e05278af 3176
8ce3d284 3177#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
3178 if (other == BFD_RELOC_SIZE32)
3179 {
3180 if (size == 8)
1ab668bf 3181 other = BFD_RELOC_SIZE64;
8fd4256d 3182 if (pcrel)
1ab668bf
AM
3183 {
3184 as_bad (_("there are no pc-relative size relocations"));
3185 return NO_RELOC;
3186 }
8fd4256d 3187 }
8ce3d284 3188#endif
8fd4256d 3189
e05278af 3190 /* Sign-checking 4-byte relocations in 16-/32-bit code is pointless. */
f2d8a97c 3191 if (size == 4 && (flag_code != CODE_64BIT || disallow_64bit_reloc))
e05278af
JB
3192 sign = -1;
3193
91d6fa6a
NC
3194 rel = bfd_reloc_type_lookup (stdoutput, other);
3195 if (!rel)
3956db08 3196 as_bad (_("unknown relocation (%u)"), other);
91d6fa6a 3197 else if (size != bfd_get_reloc_size (rel))
3956db08 3198 as_bad (_("%u-byte relocation cannot be applied to %u-byte field"),
91d6fa6a 3199 bfd_get_reloc_size (rel),
3956db08 3200 size);
91d6fa6a 3201 else if (pcrel && !rel->pc_relative)
3956db08 3202 as_bad (_("non-pc-relative relocation for pc-relative field"));
91d6fa6a 3203 else if ((rel->complain_on_overflow == complain_overflow_signed
3956db08 3204 && !sign)
91d6fa6a 3205 || (rel->complain_on_overflow == complain_overflow_unsigned
64e74474 3206 && sign > 0))
3956db08
JB
3207 as_bad (_("relocated field and relocation type differ in signedness"));
3208 else
3209 return other;
3210 return NO_RELOC;
3211 }
252b5132
RH
3212
3213 if (pcrel)
3214 {
3e73aa7c 3215 if (!sign)
3956db08 3216 as_bad (_("there are no unsigned pc-relative relocations"));
252b5132
RH
3217 switch (size)
3218 {
3219 case 1: return BFD_RELOC_8_PCREL;
3220 case 2: return BFD_RELOC_16_PCREL;
d258b828 3221 case 4: return BFD_RELOC_32_PCREL;
d6ab8113 3222 case 8: return BFD_RELOC_64_PCREL;
252b5132 3223 }
3956db08 3224 as_bad (_("cannot do %u byte pc-relative relocation"), size);
252b5132
RH
3225 }
3226 else
3227 {
3956db08 3228 if (sign > 0)
e5cb08ac 3229 switch (size)
3e73aa7c
JH
3230 {
3231 case 4: return BFD_RELOC_X86_64_32S;
3232 }
3233 else
3234 switch (size)
3235 {
3236 case 1: return BFD_RELOC_8;
3237 case 2: return BFD_RELOC_16;
3238 case 4: return BFD_RELOC_32;
3239 case 8: return BFD_RELOC_64;
3240 }
3956db08
JB
3241 as_bad (_("cannot do %s %u byte relocation"),
3242 sign > 0 ? "signed" : "unsigned", size);
252b5132
RH
3243 }
3244
0cc9e1d3 3245 return NO_RELOC;
252b5132
RH
3246}
3247
47926f60
KH
3248/* Here we decide which fixups can be adjusted to make them relative to
3249 the beginning of the section instead of the symbol. Basically we need
3250 to make sure that the dynamic relocations are done correctly, so in
3251 some cases we force the original symbol to be used. */
3252
252b5132 3253int
e3bb37b5 3254tc_i386_fix_adjustable (fixS *fixP ATTRIBUTE_UNUSED)
252b5132 3255{
6d249963 3256#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 3257 if (!IS_ELF)
31312f95
AM
3258 return 1;
3259
a161fe53
AM
3260 /* Don't adjust pc-relative references to merge sections in 64-bit
3261 mode. */
3262 if (use_rela_relocations
3263 && (S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_MERGE) != 0
3264 && fixP->fx_pcrel)
252b5132 3265 return 0;
31312f95 3266
8d01d9a9
AJ
3267 /* The x86_64 GOTPCREL are represented as 32bit PCrel relocations
3268 and changed later by validate_fix. */
3269 if (GOT_symbol && fixP->fx_subsy == GOT_symbol
3270 && fixP->fx_r_type == BFD_RELOC_32_PCREL)
3271 return 0;
3272
8fd4256d
L
3273 /* Adjust_reloc_syms doesn't know about the GOT. Need to keep symbol
3274 for size relocations. */
3275 if (fixP->fx_r_type == BFD_RELOC_SIZE32
3276 || fixP->fx_r_type == BFD_RELOC_SIZE64
3277 || fixP->fx_r_type == BFD_RELOC_386_GOTOFF
252b5132
RH
3278 || fixP->fx_r_type == BFD_RELOC_386_PLT32
3279 || fixP->fx_r_type == BFD_RELOC_386_GOT32
02a86693 3280 || fixP->fx_r_type == BFD_RELOC_386_GOT32X
13ae64f3
JJ
3281 || fixP->fx_r_type == BFD_RELOC_386_TLS_GD
3282 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDM
3283 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDO_32
3284 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE_32
37e55690
JJ
3285 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE
3286 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTIE
13ae64f3
JJ
3287 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE_32
3288 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE
67a4f2b7
AO
3289 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTDESC
3290 || fixP->fx_r_type == BFD_RELOC_386_TLS_DESC_CALL
3e73aa7c
JH
3291 || fixP->fx_r_type == BFD_RELOC_X86_64_PLT32
3292 || fixP->fx_r_type == BFD_RELOC_X86_64_GOT32
80b3ee89 3293 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCREL
56ceb5b5
L
3294 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCRELX
3295 || fixP->fx_r_type == BFD_RELOC_X86_64_REX_GOTPCRELX
bffbf940
JJ
3296 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSGD
3297 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSLD
3298 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF32
d6ab8113 3299 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF64
bffbf940
JJ
3300 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTTPOFF
3301 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF32
d6ab8113
JB
3302 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF64
3303 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTOFF64
67a4f2b7
AO
3304 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPC32_TLSDESC
3305 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSDESC_CALL
252b5132
RH
3306 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3307 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3308 return 0;
31312f95 3309#endif
252b5132
RH
3310 return 1;
3311}
252b5132 3312
b4cac588 3313static int
e3bb37b5 3314intel_float_operand (const char *mnemonic)
252b5132 3315{
9306ca4a
JB
3316 /* Note that the value returned is meaningful only for opcodes with (memory)
3317 operands, hence the code here is free to improperly handle opcodes that
3318 have no operands (for better performance and smaller code). */
3319
3320 if (mnemonic[0] != 'f')
3321 return 0; /* non-math */
3322
3323 switch (mnemonic[1])
3324 {
3325 /* fclex, fdecstp, fdisi, femms, feni, fincstp, finit, fsetpm, and
3326 the fs segment override prefix not currently handled because no
3327 call path can make opcodes without operands get here */
3328 case 'i':
3329 return 2 /* integer op */;
3330 case 'l':
3331 if (mnemonic[2] == 'd' && (mnemonic[3] == 'c' || mnemonic[3] == 'e'))
3332 return 3; /* fldcw/fldenv */
3333 break;
3334 case 'n':
3335 if (mnemonic[2] != 'o' /* fnop */)
3336 return 3; /* non-waiting control op */
3337 break;
3338 case 'r':
3339 if (mnemonic[2] == 's')
3340 return 3; /* frstor/frstpm */
3341 break;
3342 case 's':
3343 if (mnemonic[2] == 'a')
3344 return 3; /* fsave */
3345 if (mnemonic[2] == 't')
3346 {
3347 switch (mnemonic[3])
3348 {
3349 case 'c': /* fstcw */
3350 case 'd': /* fstdw */
3351 case 'e': /* fstenv */
3352 case 's': /* fsts[gw] */
3353 return 3;
3354 }
3355 }
3356 break;
3357 case 'x':
3358 if (mnemonic[2] == 'r' || mnemonic[2] == 's')
3359 return 0; /* fxsave/fxrstor are not really math ops */
3360 break;
3361 }
252b5132 3362
9306ca4a 3363 return 1;
252b5132
RH
3364}
3365
c0f3af97
L
3366/* Build the VEX prefix. */
3367
3368static void
d3ce72d0 3369build_vex_prefix (const insn_template *t)
c0f3af97
L
3370{
3371 unsigned int register_specifier;
3372 unsigned int implied_prefix;
3373 unsigned int vector_length;
03751133 3374 unsigned int w;
c0f3af97
L
3375
3376 /* Check register specifier. */
3377 if (i.vex.register_specifier)
43234a1e
L
3378 {
3379 register_specifier =
3380 ~register_number (i.vex.register_specifier) & 0xf;
3381 gas_assert ((i.vex.register_specifier->reg_flags & RegVRex) == 0);
3382 }
c0f3af97
L
3383 else
3384 register_specifier = 0xf;
3385
79f0fa25
L
3386 /* Use 2-byte VEX prefix by swapping destination and source operand
3387 if there are more than 1 register operand. */
3388 if (i.reg_operands > 1
3389 && i.vec_encoding != vex_encoding_vex3
86fa6981 3390 && i.dir_encoding == dir_encoding_default
fa99fab2 3391 && i.operands == i.reg_operands
dbbc8b7e 3392 && operand_type_equal (&i.types[0], &i.types[i.operands - 1])
7f399153 3393 && i.tm.opcode_modifier.vexopcode == VEX0F
dbbc8b7e 3394 && (i.tm.opcode_modifier.load || i.tm.opcode_modifier.d)
fa99fab2
L
3395 && i.rex == REX_B)
3396 {
3397 unsigned int xchg = i.operands - 1;
3398 union i386_op temp_op;
3399 i386_operand_type temp_type;
3400
3401 temp_type = i.types[xchg];
3402 i.types[xchg] = i.types[0];
3403 i.types[0] = temp_type;
3404 temp_op = i.op[xchg];
3405 i.op[xchg] = i.op[0];
3406 i.op[0] = temp_op;
3407
9c2799c2 3408 gas_assert (i.rm.mode == 3);
fa99fab2
L
3409
3410 i.rex = REX_R;
3411 xchg = i.rm.regmem;
3412 i.rm.regmem = i.rm.reg;
3413 i.rm.reg = xchg;
3414
dbbc8b7e
JB
3415 if (i.tm.opcode_modifier.d)
3416 i.tm.base_opcode ^= (i.tm.base_opcode & 0xee) != 0x6e
3417 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
3418 else /* Use the next insn. */
3419 i.tm = t[1];
fa99fab2
L
3420 }
3421
539f890d
L
3422 if (i.tm.opcode_modifier.vex == VEXScalar)
3423 vector_length = avxscalar;
10c17abd
JB
3424 else if (i.tm.opcode_modifier.vex == VEX256)
3425 vector_length = 1;
539f890d 3426 else
10c17abd 3427 {
56522fc5 3428 unsigned int op;
10c17abd 3429
c7213af9
L
3430 /* Determine vector length from the last multi-length vector
3431 operand. */
10c17abd 3432 vector_length = 0;
56522fc5 3433 for (op = t->operands; op--;)
10c17abd
JB
3434 if (t->operand_types[op].bitfield.xmmword
3435 && t->operand_types[op].bitfield.ymmword
3436 && i.types[op].bitfield.ymmword)
3437 {
3438 vector_length = 1;
3439 break;
3440 }
3441 }
c0f3af97
L
3442
3443 switch ((i.tm.base_opcode >> 8) & 0xff)
3444 {
3445 case 0:
3446 implied_prefix = 0;
3447 break;
3448 case DATA_PREFIX_OPCODE:
3449 implied_prefix = 1;
3450 break;
3451 case REPE_PREFIX_OPCODE:
3452 implied_prefix = 2;
3453 break;
3454 case REPNE_PREFIX_OPCODE:
3455 implied_prefix = 3;
3456 break;
3457 default:
3458 abort ();
3459 }
3460
03751133
L
3461 /* Check the REX.W bit and VEXW. */
3462 if (i.tm.opcode_modifier.vexw == VEXWIG)
3463 w = (vexwig == vexw1 || (i.rex & REX_W)) ? 1 : 0;
3464 else if (i.tm.opcode_modifier.vexw)
3465 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3466 else
931d03b7 3467 w = (flag_code == CODE_64BIT ? i.rex & REX_W : vexwig == vexw1) ? 1 : 0;
03751133 3468
c0f3af97 3469 /* Use 2-byte VEX prefix if possible. */
03751133
L
3470 if (w == 0
3471 && i.vec_encoding != vex_encoding_vex3
86fa6981 3472 && i.tm.opcode_modifier.vexopcode == VEX0F
c0f3af97
L
3473 && (i.rex & (REX_W | REX_X | REX_B)) == 0)
3474 {
3475 /* 2-byte VEX prefix. */
3476 unsigned int r;
3477
3478 i.vex.length = 2;
3479 i.vex.bytes[0] = 0xc5;
3480
3481 /* Check the REX.R bit. */
3482 r = (i.rex & REX_R) ? 0 : 1;
3483 i.vex.bytes[1] = (r << 7
3484 | register_specifier << 3
3485 | vector_length << 2
3486 | implied_prefix);
3487 }
3488 else
3489 {
3490 /* 3-byte VEX prefix. */
03751133 3491 unsigned int m;
c0f3af97 3492
f88c9eb0 3493 i.vex.length = 3;
f88c9eb0 3494
7f399153 3495 switch (i.tm.opcode_modifier.vexopcode)
5dd85c99 3496 {
7f399153
L
3497 case VEX0F:
3498 m = 0x1;
80de6e00 3499 i.vex.bytes[0] = 0xc4;
7f399153
L
3500 break;
3501 case VEX0F38:
3502 m = 0x2;
80de6e00 3503 i.vex.bytes[0] = 0xc4;
7f399153
L
3504 break;
3505 case VEX0F3A:
3506 m = 0x3;
80de6e00 3507 i.vex.bytes[0] = 0xc4;
7f399153
L
3508 break;
3509 case XOP08:
5dd85c99
SP
3510 m = 0x8;
3511 i.vex.bytes[0] = 0x8f;
7f399153
L
3512 break;
3513 case XOP09:
f88c9eb0
SP
3514 m = 0x9;
3515 i.vex.bytes[0] = 0x8f;
7f399153
L
3516 break;
3517 case XOP0A:
f88c9eb0
SP
3518 m = 0xa;
3519 i.vex.bytes[0] = 0x8f;
7f399153
L
3520 break;
3521 default:
3522 abort ();
f88c9eb0 3523 }
c0f3af97 3524
c0f3af97
L
3525 /* The high 3 bits of the second VEX byte are 1's compliment
3526 of RXB bits from REX. */
3527 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3528
c0f3af97
L
3529 i.vex.bytes[2] = (w << 7
3530 | register_specifier << 3
3531 | vector_length << 2
3532 | implied_prefix);
3533 }
3534}
3535
e771e7c9
JB
3536static INLINE bfd_boolean
3537is_evex_encoding (const insn_template *t)
3538{
7091c612 3539 return t->opcode_modifier.evex || t->opcode_modifier.disp8memshift
e771e7c9
JB
3540 || t->opcode_modifier.broadcast || t->opcode_modifier.masking
3541 || t->opcode_modifier.staticrounding || t->opcode_modifier.sae;
3542}
3543
7a8655d2
JB
3544static INLINE bfd_boolean
3545is_any_vex_encoding (const insn_template *t)
3546{
3547 return t->opcode_modifier.vex || t->opcode_modifier.vexopcode
3548 || is_evex_encoding (t);
3549}
3550
43234a1e
L
3551/* Build the EVEX prefix. */
3552
3553static void
3554build_evex_prefix (void)
3555{
3556 unsigned int register_specifier;
3557 unsigned int implied_prefix;
3558 unsigned int m, w;
3559 rex_byte vrex_used = 0;
3560
3561 /* Check register specifier. */
3562 if (i.vex.register_specifier)
3563 {
3564 gas_assert ((i.vrex & REX_X) == 0);
3565
3566 register_specifier = i.vex.register_specifier->reg_num;
3567 if ((i.vex.register_specifier->reg_flags & RegRex))
3568 register_specifier += 8;
3569 /* The upper 16 registers are encoded in the fourth byte of the
3570 EVEX prefix. */
3571 if (!(i.vex.register_specifier->reg_flags & RegVRex))
3572 i.vex.bytes[3] = 0x8;
3573 register_specifier = ~register_specifier & 0xf;
3574 }
3575 else
3576 {
3577 register_specifier = 0xf;
3578
3579 /* Encode upper 16 vector index register in the fourth byte of
3580 the EVEX prefix. */
3581 if (!(i.vrex & REX_X))
3582 i.vex.bytes[3] = 0x8;
3583 else
3584 vrex_used |= REX_X;
3585 }
3586
3587 switch ((i.tm.base_opcode >> 8) & 0xff)
3588 {
3589 case 0:
3590 implied_prefix = 0;
3591 break;
3592 case DATA_PREFIX_OPCODE:
3593 implied_prefix = 1;
3594 break;
3595 case REPE_PREFIX_OPCODE:
3596 implied_prefix = 2;
3597 break;
3598 case REPNE_PREFIX_OPCODE:
3599 implied_prefix = 3;
3600 break;
3601 default:
3602 abort ();
3603 }
3604
3605 /* 4 byte EVEX prefix. */
3606 i.vex.length = 4;
3607 i.vex.bytes[0] = 0x62;
3608
3609 /* mmmm bits. */
3610 switch (i.tm.opcode_modifier.vexopcode)
3611 {
3612 case VEX0F:
3613 m = 1;
3614 break;
3615 case VEX0F38:
3616 m = 2;
3617 break;
3618 case VEX0F3A:
3619 m = 3;
3620 break;
3621 default:
3622 abort ();
3623 break;
3624 }
3625
3626 /* The high 3 bits of the second EVEX byte are 1's compliment of RXB
3627 bits from REX. */
3628 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3629
3630 /* The fifth bit of the second EVEX byte is 1's compliment of the
3631 REX_R bit in VREX. */
3632 if (!(i.vrex & REX_R))
3633 i.vex.bytes[1] |= 0x10;
3634 else
3635 vrex_used |= REX_R;
3636
3637 if ((i.reg_operands + i.imm_operands) == i.operands)
3638 {
3639 /* When all operands are registers, the REX_X bit in REX is not
3640 used. We reuse it to encode the upper 16 registers, which is
3641 indicated by the REX_B bit in VREX. The REX_X bit is encoded
3642 as 1's compliment. */
3643 if ((i.vrex & REX_B))
3644 {
3645 vrex_used |= REX_B;
3646 i.vex.bytes[1] &= ~0x40;
3647 }
3648 }
3649
3650 /* EVEX instructions shouldn't need the REX prefix. */
3651 i.vrex &= ~vrex_used;
3652 gas_assert (i.vrex == 0);
3653
6865c043
L
3654 /* Check the REX.W bit and VEXW. */
3655 if (i.tm.opcode_modifier.vexw == VEXWIG)
3656 w = (evexwig == evexw1 || (i.rex & REX_W)) ? 1 : 0;
3657 else if (i.tm.opcode_modifier.vexw)
3658 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3659 else
931d03b7 3660 w = (flag_code == CODE_64BIT ? i.rex & REX_W : evexwig == evexw1) ? 1 : 0;
43234a1e
L
3661
3662 /* Encode the U bit. */
3663 implied_prefix |= 0x4;
3664
3665 /* The third byte of the EVEX prefix. */
3666 i.vex.bytes[2] = (w << 7 | register_specifier << 3 | implied_prefix);
3667
3668 /* The fourth byte of the EVEX prefix. */
3669 /* The zeroing-masking bit. */
3670 if (i.mask && i.mask->zeroing)
3671 i.vex.bytes[3] |= 0x80;
3672
3673 /* Don't always set the broadcast bit if there is no RC. */
3674 if (!i.rounding)
3675 {
3676 /* Encode the vector length. */
3677 unsigned int vec_length;
3678
e771e7c9
JB
3679 if (!i.tm.opcode_modifier.evex
3680 || i.tm.opcode_modifier.evex == EVEXDYN)
3681 {
56522fc5 3682 unsigned int op;
e771e7c9 3683
c7213af9
L
3684 /* Determine vector length from the last multi-length vector
3685 operand. */
e771e7c9 3686 vec_length = 0;
56522fc5 3687 for (op = i.operands; op--;)
e771e7c9
JB
3688 if (i.tm.operand_types[op].bitfield.xmmword
3689 + i.tm.operand_types[op].bitfield.ymmword
3690 + i.tm.operand_types[op].bitfield.zmmword > 1)
3691 {
3692 if (i.types[op].bitfield.zmmword)
c7213af9
L
3693 {
3694 i.tm.opcode_modifier.evex = EVEX512;
3695 break;
3696 }
e771e7c9 3697 else if (i.types[op].bitfield.ymmword)
c7213af9
L
3698 {
3699 i.tm.opcode_modifier.evex = EVEX256;
3700 break;
3701 }
e771e7c9 3702 else if (i.types[op].bitfield.xmmword)
c7213af9
L
3703 {
3704 i.tm.opcode_modifier.evex = EVEX128;
3705 break;
3706 }
625cbd7a
JB
3707 else if (i.broadcast && (int) op == i.broadcast->operand)
3708 {
4a1b91ea 3709 switch (i.broadcast->bytes)
625cbd7a
JB
3710 {
3711 case 64:
3712 i.tm.opcode_modifier.evex = EVEX512;
3713 break;
3714 case 32:
3715 i.tm.opcode_modifier.evex = EVEX256;
3716 break;
3717 case 16:
3718 i.tm.opcode_modifier.evex = EVEX128;
3719 break;
3720 default:
c7213af9 3721 abort ();
625cbd7a 3722 }
c7213af9 3723 break;
625cbd7a 3724 }
e771e7c9 3725 }
c7213af9 3726
56522fc5 3727 if (op >= MAX_OPERANDS)
c7213af9 3728 abort ();
e771e7c9
JB
3729 }
3730
43234a1e
L
3731 switch (i.tm.opcode_modifier.evex)
3732 {
3733 case EVEXLIG: /* LL' is ignored */
3734 vec_length = evexlig << 5;
3735 break;
3736 case EVEX128:
3737 vec_length = 0 << 5;
3738 break;
3739 case EVEX256:
3740 vec_length = 1 << 5;
3741 break;
3742 case EVEX512:
3743 vec_length = 2 << 5;
3744 break;
3745 default:
3746 abort ();
3747 break;
3748 }
3749 i.vex.bytes[3] |= vec_length;
3750 /* Encode the broadcast bit. */
3751 if (i.broadcast)
3752 i.vex.bytes[3] |= 0x10;
3753 }
3754 else
3755 {
3756 if (i.rounding->type != saeonly)
3757 i.vex.bytes[3] |= 0x10 | (i.rounding->type << 5);
3758 else
d3d3c6db 3759 i.vex.bytes[3] |= 0x10 | (evexrcig << 5);
43234a1e
L
3760 }
3761
3762 if (i.mask && i.mask->mask)
3763 i.vex.bytes[3] |= i.mask->mask->reg_num;
3764}
3765
65da13b5
L
3766static void
3767process_immext (void)
3768{
3769 expressionS *exp;
3770
4c692bc7
JB
3771 if ((i.tm.cpu_flags.bitfield.cpusse3 || i.tm.cpu_flags.bitfield.cpusvme)
3772 && i.operands > 0)
65da13b5 3773 {
4c692bc7
JB
3774 /* MONITOR/MWAIT as well as SVME instructions have fixed operands
3775 with an opcode suffix which is coded in the same place as an
3776 8-bit immediate field would be.
3777 Here we check those operands and remove them afterwards. */
65da13b5
L
3778 unsigned int x;
3779
3780 for (x = 0; x < i.operands; x++)
4c692bc7 3781 if (register_number (i.op[x].regs) != x)
65da13b5 3782 as_bad (_("can't use register '%s%s' as operand %d in '%s'."),
1fed0ba1
L
3783 register_prefix, i.op[x].regs->reg_name, x + 1,
3784 i.tm.name);
3785
3786 i.operands = 0;
65da13b5
L
3787 }
3788
9916071f
AP
3789 if (i.tm.cpu_flags.bitfield.cpumwaitx && i.operands > 0)
3790 {
3791 /* MONITORX/MWAITX instructions have fixed operands with an opcode
3792 suffix which is coded in the same place as an 8-bit immediate
3793 field would be.
3794 Here we check those operands and remove them afterwards. */
3795 unsigned int x;
3796
3797 if (i.operands != 3)
3798 abort();
3799
3800 for (x = 0; x < 2; x++)
3801 if (register_number (i.op[x].regs) != x)
3802 goto bad_register_operand;
3803
3804 /* Check for third operand for mwaitx/monitorx insn. */
3805 if (register_number (i.op[x].regs)
3806 != (x + (i.tm.extension_opcode == 0xfb)))
3807 {
3808bad_register_operand:
3809 as_bad (_("can't use register '%s%s' as operand %d in '%s'."),
3810 register_prefix, i.op[x].regs->reg_name, x+1,
3811 i.tm.name);
3812 }
3813
3814 i.operands = 0;
3815 }
3816
c0f3af97 3817 /* These AMD 3DNow! and SSE2 instructions have an opcode suffix
65da13b5
L
3818 which is coded in the same place as an 8-bit immediate field
3819 would be. Here we fake an 8-bit immediate operand from the
3820 opcode suffix stored in tm.extension_opcode.
3821
c1e679ec 3822 AVX instructions also use this encoding, for some of
c0f3af97 3823 3 argument instructions. */
65da13b5 3824
43234a1e 3825 gas_assert (i.imm_operands <= 1
7ab9ffdd 3826 && (i.operands <= 2
7a8655d2 3827 || (is_any_vex_encoding (&i.tm)
7ab9ffdd 3828 && i.operands <= 4)));
65da13b5
L
3829
3830 exp = &im_expressions[i.imm_operands++];
3831 i.op[i.operands].imms = exp;
3832 i.types[i.operands] = imm8;
3833 i.operands++;
3834 exp->X_op = O_constant;
3835 exp->X_add_number = i.tm.extension_opcode;
3836 i.tm.extension_opcode = None;
3837}
3838
42164a71
L
3839
3840static int
3841check_hle (void)
3842{
3843 switch (i.tm.opcode_modifier.hleprefixok)
3844 {
3845 default:
3846 abort ();
82c2def5 3847 case HLEPrefixNone:
165de32a
L
3848 as_bad (_("invalid instruction `%s' after `%s'"),
3849 i.tm.name, i.hle_prefix);
42164a71 3850 return 0;
82c2def5 3851 case HLEPrefixLock:
42164a71
L
3852 if (i.prefix[LOCK_PREFIX])
3853 return 1;
165de32a 3854 as_bad (_("missing `lock' with `%s'"), i.hle_prefix);
42164a71 3855 return 0;
82c2def5 3856 case HLEPrefixAny:
42164a71 3857 return 1;
82c2def5 3858 case HLEPrefixRelease:
42164a71
L
3859 if (i.prefix[HLE_PREFIX] != XRELEASE_PREFIX_OPCODE)
3860 {
3861 as_bad (_("instruction `%s' after `xacquire' not allowed"),
3862 i.tm.name);
3863 return 0;
3864 }
3865 if (i.mem_operands == 0
3866 || !operand_type_check (i.types[i.operands - 1], anymem))
3867 {
3868 as_bad (_("memory destination needed for instruction `%s'"
3869 " after `xrelease'"), i.tm.name);
3870 return 0;
3871 }
3872 return 1;
3873 }
3874}
3875
b6f8c7c4
L
3876/* Try the shortest encoding by shortening operand size. */
3877
3878static void
3879optimize_encoding (void)
3880{
3881 int j;
3882
3883 if (optimize_for_space
3884 && i.reg_operands == 1
3885 && i.imm_operands == 1
3886 && !i.types[1].bitfield.byte
3887 && i.op[0].imms->X_op == O_constant
3888 && fits_in_imm7 (i.op[0].imms->X_add_number)
3889 && ((i.tm.base_opcode == 0xa8
3890 && i.tm.extension_opcode == None)
3891 || (i.tm.base_opcode == 0xf6
3892 && i.tm.extension_opcode == 0x0)))
3893 {
3894 /* Optimize: -Os:
3895 test $imm7, %r64/%r32/%r16 -> test $imm7, %r8
3896 */
3897 unsigned int base_regnum = i.op[1].regs->reg_num;
3898 if (flag_code == CODE_64BIT || base_regnum < 4)
3899 {
3900 i.types[1].bitfield.byte = 1;
3901 /* Ignore the suffix. */
3902 i.suffix = 0;
3903 if (base_regnum >= 4
3904 && !(i.op[1].regs->reg_flags & RegRex))
3905 {
3906 /* Handle SP, BP, SI and DI registers. */
3907 if (i.types[1].bitfield.word)
3908 j = 16;
3909 else if (i.types[1].bitfield.dword)
3910 j = 32;
3911 else
3912 j = 48;
3913 i.op[1].regs -= j;
3914 }
3915 }
3916 }
3917 else if (flag_code == CODE_64BIT
d3d50934
L
3918 && ((i.types[1].bitfield.qword
3919 && i.reg_operands == 1
b6f8c7c4
L
3920 && i.imm_operands == 1
3921 && i.op[0].imms->X_op == O_constant
3922 && ((i.tm.base_opcode == 0xb0
3923 && i.tm.extension_opcode == None
3924 && fits_in_unsigned_long (i.op[0].imms->X_add_number))
3925 || (fits_in_imm31 (i.op[0].imms->X_add_number)
3926 && (((i.tm.base_opcode == 0x24
3927 || i.tm.base_opcode == 0xa8)
3928 && i.tm.extension_opcode == None)
3929 || (i.tm.base_opcode == 0x80
3930 && i.tm.extension_opcode == 0x4)
3931 || ((i.tm.base_opcode == 0xf6
3932 || i.tm.base_opcode == 0xc6)
3933 && i.tm.extension_opcode == 0x0)))))
d3d50934
L
3934 || (i.types[0].bitfield.qword
3935 && ((i.reg_operands == 2
3936 && i.op[0].regs == i.op[1].regs
3937 && ((i.tm.base_opcode == 0x30
3938 || i.tm.base_opcode == 0x28)
3939 && i.tm.extension_opcode == None))
3940 || (i.reg_operands == 1
3941 && i.operands == 1
3942 && i.tm.base_opcode == 0x30
3943 && i.tm.extension_opcode == None)))))
b6f8c7c4
L
3944 {
3945 /* Optimize: -O:
3946 andq $imm31, %r64 -> andl $imm31, %r32
3947 testq $imm31, %r64 -> testl $imm31, %r32
3948 xorq %r64, %r64 -> xorl %r32, %r32
3949 subq %r64, %r64 -> subl %r32, %r32
3950 movq $imm31, %r64 -> movl $imm31, %r32
3951 movq $imm32, %r64 -> movl $imm32, %r32
3952 */
3953 i.tm.opcode_modifier.norex64 = 1;
3954 if (i.tm.base_opcode == 0xb0 || i.tm.base_opcode == 0xc6)
3955 {
3956 /* Handle
3957 movq $imm31, %r64 -> movl $imm31, %r32
3958 movq $imm32, %r64 -> movl $imm32, %r32
3959 */
3960 i.tm.operand_types[0].bitfield.imm32 = 1;
3961 i.tm.operand_types[0].bitfield.imm32s = 0;
3962 i.tm.operand_types[0].bitfield.imm64 = 0;
3963 i.types[0].bitfield.imm32 = 1;
3964 i.types[0].bitfield.imm32s = 0;
3965 i.types[0].bitfield.imm64 = 0;
3966 i.types[1].bitfield.dword = 1;
3967 i.types[1].bitfield.qword = 0;
3968 if (i.tm.base_opcode == 0xc6)
3969 {
3970 /* Handle
3971 movq $imm31, %r64 -> movl $imm31, %r32
3972 */
3973 i.tm.base_opcode = 0xb0;
3974 i.tm.extension_opcode = None;
3975 i.tm.opcode_modifier.shortform = 1;
3976 i.tm.opcode_modifier.modrm = 0;
3977 }
3978 }
3979 }
3980 else if (optimize > 1
3981 && i.reg_operands == 3
3982 && i.op[0].regs == i.op[1].regs
3983 && !i.types[2].bitfield.xmmword
3984 && (i.tm.opcode_modifier.vex
7a69eac3 3985 || ((!i.mask || i.mask->zeroing)
b6f8c7c4 3986 && !i.rounding
e771e7c9 3987 && is_evex_encoding (&i.tm)
80c34c38 3988 && (i.vec_encoding != vex_encoding_evex
dd22218c
L
3989 || cpu_arch_flags.bitfield.cpuavx
3990 || cpu_arch_isa_flags.bitfield.cpuavx
3991 || cpu_arch_flags.bitfield.cpuavx512vl
3992 || cpu_arch_isa_flags.bitfield.cpuavx512vl
80c34c38 3993 || i.tm.cpu_flags.bitfield.cpuavx512vl
7091c612 3994 || (i.tm.operand_types[2].bitfield.zmmword
dd22218c 3995 && i.types[2].bitfield.ymmword))))
b6f8c7c4
L
3996 && ((i.tm.base_opcode == 0x55
3997 || i.tm.base_opcode == 0x6655
3998 || i.tm.base_opcode == 0x66df
3999 || i.tm.base_opcode == 0x57
4000 || i.tm.base_opcode == 0x6657
8305403a
L
4001 || i.tm.base_opcode == 0x66ef
4002 || i.tm.base_opcode == 0x66f8
4003 || i.tm.base_opcode == 0x66f9
4004 || i.tm.base_opcode == 0x66fa
1424ad86
JB
4005 || i.tm.base_opcode == 0x66fb
4006 || i.tm.base_opcode == 0x42
4007 || i.tm.base_opcode == 0x6642
4008 || i.tm.base_opcode == 0x47
4009 || i.tm.base_opcode == 0x6647)
b6f8c7c4
L
4010 && i.tm.extension_opcode == None))
4011 {
4012 /* Optimize: -O2:
8305403a
L
4013 VOP, one of vandnps, vandnpd, vxorps, vxorpd, vpsubb, vpsubd,
4014 vpsubq and vpsubw:
b6f8c7c4
L
4015 EVEX VOP %zmmM, %zmmM, %zmmN
4016 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
4017 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
4018 EVEX VOP %ymmM, %ymmM, %ymmN
4019 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
4020 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
4021 VEX VOP %ymmM, %ymmM, %ymmN
4022 -> VEX VOP %xmmM, %xmmM, %xmmN
4023 VOP, one of vpandn and vpxor:
4024 VEX VOP %ymmM, %ymmM, %ymmN
4025 -> VEX VOP %xmmM, %xmmM, %xmmN
4026 VOP, one of vpandnd and vpandnq:
4027 EVEX VOP %zmmM, %zmmM, %zmmN
4028 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
4029 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
4030 EVEX VOP %ymmM, %ymmM, %ymmN
4031 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
4032 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
4033 VOP, one of vpxord and vpxorq:
4034 EVEX VOP %zmmM, %zmmM, %zmmN
4035 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
4036 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
4037 EVEX VOP %ymmM, %ymmM, %ymmN
4038 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
4039 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16)
1424ad86
JB
4040 VOP, one of kxord and kxorq:
4041 VEX VOP %kM, %kM, %kN
4042 -> VEX kxorw %kM, %kM, %kN
4043 VOP, one of kandnd and kandnq:
4044 VEX VOP %kM, %kM, %kN
4045 -> VEX kandnw %kM, %kM, %kN
b6f8c7c4 4046 */
e771e7c9 4047 if (is_evex_encoding (&i.tm))
b6f8c7c4 4048 {
dd22218c
L
4049 if (i.vec_encoding != vex_encoding_evex
4050 && (cpu_arch_flags.bitfield.cpuavx
4051 || cpu_arch_isa_flags.bitfield.cpuavx))
b6f8c7c4
L
4052 {
4053 i.tm.opcode_modifier.vex = VEX128;
4054 i.tm.opcode_modifier.vexw = VEXW0;
4055 i.tm.opcode_modifier.evex = 0;
4056 }
dd22218c
L
4057 else if (cpu_arch_flags.bitfield.cpuavx512vl
4058 || cpu_arch_isa_flags.bitfield.cpuavx512vl)
4059 i.tm.opcode_modifier.evex = EVEX128;
4060 else
4061 return;
b6f8c7c4 4062 }
1424ad86
JB
4063 else if (i.tm.operand_types[0].bitfield.regmask)
4064 {
4065 i.tm.base_opcode &= 0xff;
4066 i.tm.opcode_modifier.vexw = VEXW0;
4067 }
b6f8c7c4
L
4068 else
4069 i.tm.opcode_modifier.vex = VEX128;
4070
4071 if (i.tm.opcode_modifier.vex)
4072 for (j = 0; j < 3; j++)
4073 {
4074 i.types[j].bitfield.xmmword = 1;
4075 i.types[j].bitfield.ymmword = 0;
4076 }
4077 }
4078}
4079
252b5132
RH
4080/* This is the guts of the machine-dependent assembler. LINE points to a
4081 machine dependent instruction. This function is supposed to emit
4082 the frags/bytes it assembles to. */
4083
4084void
65da13b5 4085md_assemble (char *line)
252b5132 4086{
40fb9820 4087 unsigned int j;
83b16ac6 4088 char mnemonic[MAX_MNEM_SIZE], mnem_suffix;
d3ce72d0 4089 const insn_template *t;
252b5132 4090
47926f60 4091 /* Initialize globals. */
252b5132
RH
4092 memset (&i, '\0', sizeof (i));
4093 for (j = 0; j < MAX_OPERANDS; j++)
1ae12ab7 4094 i.reloc[j] = NO_RELOC;
252b5132
RH
4095 memset (disp_expressions, '\0', sizeof (disp_expressions));
4096 memset (im_expressions, '\0', sizeof (im_expressions));
ce8a8b2f 4097 save_stack_p = save_stack;
252b5132
RH
4098
4099 /* First parse an instruction mnemonic & call i386_operand for the operands.
4100 We assume that the scrubber has arranged it so that line[0] is the valid
47926f60 4101 start of a (possibly prefixed) mnemonic. */
252b5132 4102
29b0f896
AM
4103 line = parse_insn (line, mnemonic);
4104 if (line == NULL)
4105 return;
83b16ac6 4106 mnem_suffix = i.suffix;
252b5132 4107
29b0f896 4108 line = parse_operands (line, mnemonic);
ee86248c 4109 this_operand = -1;
8325cc63
JB
4110 xfree (i.memop1_string);
4111 i.memop1_string = NULL;
29b0f896
AM
4112 if (line == NULL)
4113 return;
252b5132 4114
29b0f896
AM
4115 /* Now we've parsed the mnemonic into a set of templates, and have the
4116 operands at hand. */
4117
4118 /* All intel opcodes have reversed operands except for "bound" and
4119 "enter". We also don't reverse intersegment "jmp" and "call"
4120 instructions with 2 immediate operands so that the immediate segment
050dfa73 4121 precedes the offset, as it does when in AT&T mode. */
4d456e3d
L
4122 if (intel_syntax
4123 && i.operands > 1
29b0f896 4124 && (strcmp (mnemonic, "bound") != 0)
30123838 4125 && (strcmp (mnemonic, "invlpga") != 0)
40fb9820
L
4126 && !(operand_type_check (i.types[0], imm)
4127 && operand_type_check (i.types[1], imm)))
29b0f896
AM
4128 swap_operands ();
4129
ec56d5c0
JB
4130 /* The order of the immediates should be reversed
4131 for 2 immediates extrq and insertq instructions */
4132 if (i.imm_operands == 2
4133 && (strcmp (mnemonic, "extrq") == 0
4134 || strcmp (mnemonic, "insertq") == 0))
4135 swap_2_operands (0, 1);
4136
29b0f896
AM
4137 if (i.imm_operands)
4138 optimize_imm ();
4139
b300c311
L
4140 /* Don't optimize displacement for movabs since it only takes 64bit
4141 displacement. */
4142 if (i.disp_operands
a501d77e 4143 && i.disp_encoding != disp_encoding_32bit
862be3fb
L
4144 && (flag_code != CODE_64BIT
4145 || strcmp (mnemonic, "movabs") != 0))
4146 optimize_disp ();
29b0f896
AM
4147
4148 /* Next, we find a template that matches the given insn,
4149 making sure the overlap of the given operands types is consistent
4150 with the template operand types. */
252b5132 4151
83b16ac6 4152 if (!(t = match_template (mnem_suffix)))
29b0f896 4153 return;
252b5132 4154
7bab8ab5 4155 if (sse_check != check_none
81f8a913 4156 && !i.tm.opcode_modifier.noavx
6e3e5c9e 4157 && !i.tm.cpu_flags.bitfield.cpuavx
daf50ae7
L
4158 && (i.tm.cpu_flags.bitfield.cpusse
4159 || i.tm.cpu_flags.bitfield.cpusse2
4160 || i.tm.cpu_flags.bitfield.cpusse3
4161 || i.tm.cpu_flags.bitfield.cpussse3
4162 || i.tm.cpu_flags.bitfield.cpusse4_1
6e3e5c9e
JB
4163 || i.tm.cpu_flags.bitfield.cpusse4_2
4164 || i.tm.cpu_flags.bitfield.cpupclmul
4165 || i.tm.cpu_flags.bitfield.cpuaes
4166 || i.tm.cpu_flags.bitfield.cpugfni))
daf50ae7 4167 {
7bab8ab5 4168 (sse_check == check_warning
daf50ae7
L
4169 ? as_warn
4170 : as_bad) (_("SSE instruction `%s' is used"), i.tm.name);
4171 }
4172
321fd21e
L
4173 /* Zap movzx and movsx suffix. The suffix has been set from
4174 "word ptr" or "byte ptr" on the source operand in Intel syntax
4175 or extracted from mnemonic in AT&T syntax. But we'll use
4176 the destination register to choose the suffix for encoding. */
4177 if ((i.tm.base_opcode & ~9) == 0x0fb6)
cd61ebfe 4178 {
321fd21e
L
4179 /* In Intel syntax, there must be a suffix. In AT&T syntax, if
4180 there is no suffix, the default will be byte extension. */
4181 if (i.reg_operands != 2
4182 && !i.suffix
7ab9ffdd 4183 && intel_syntax)
321fd21e
L
4184 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
4185
4186 i.suffix = 0;
cd61ebfe 4187 }
24eab124 4188
40fb9820 4189 if (i.tm.opcode_modifier.fwait)
29b0f896
AM
4190 if (!add_prefix (FWAIT_OPCODE))
4191 return;
252b5132 4192
d5de92cf
L
4193 /* Check if REP prefix is OK. */
4194 if (i.rep_prefix && !i.tm.opcode_modifier.repprefixok)
4195 {
4196 as_bad (_("invalid instruction `%s' after `%s'"),
4197 i.tm.name, i.rep_prefix);
4198 return;
4199 }
4200
c1ba0266
L
4201 /* Check for lock without a lockable instruction. Destination operand
4202 must be memory unless it is xchg (0x86). */
c32fa91d
L
4203 if (i.prefix[LOCK_PREFIX]
4204 && (!i.tm.opcode_modifier.islockable
c1ba0266
L
4205 || i.mem_operands == 0
4206 || (i.tm.base_opcode != 0x86
4207 && !operand_type_check (i.types[i.operands - 1], anymem))))
c32fa91d
L
4208 {
4209 as_bad (_("expecting lockable instruction after `lock'"));
4210 return;
4211 }
4212
7a8655d2
JB
4213 /* Check for data size prefix on VEX/XOP/EVEX encoded insns. */
4214 if (i.prefix[DATA_PREFIX] && is_any_vex_encoding (&i.tm))
4215 {
4216 as_bad (_("data size prefix invalid with `%s'"), i.tm.name);
4217 return;
4218 }
4219
42164a71 4220 /* Check if HLE prefix is OK. */
165de32a 4221 if (i.hle_prefix && !check_hle ())
42164a71
L
4222 return;
4223
7e8b059b
L
4224 /* Check BND prefix. */
4225 if (i.bnd_prefix && !i.tm.opcode_modifier.bndprefixok)
4226 as_bad (_("expecting valid branch instruction after `bnd'"));
4227
04ef582a 4228 /* Check NOTRACK prefix. */
9fef80d6
L
4229 if (i.notrack_prefix && !i.tm.opcode_modifier.notrackprefixok)
4230 as_bad (_("expecting indirect branch instruction after `notrack'"));
04ef582a 4231
327e8c42
JB
4232 if (i.tm.cpu_flags.bitfield.cpumpx)
4233 {
4234 if (flag_code == CODE_64BIT && i.prefix[ADDR_PREFIX])
4235 as_bad (_("32-bit address isn't allowed in 64-bit MPX instructions."));
4236 else if (flag_code != CODE_16BIT
4237 ? i.prefix[ADDR_PREFIX]
4238 : i.mem_operands && !i.prefix[ADDR_PREFIX])
4239 as_bad (_("16-bit address isn't allowed in MPX instructions"));
4240 }
7e8b059b
L
4241
4242 /* Insert BND prefix. */
76d3a78a
JB
4243 if (add_bnd_prefix && i.tm.opcode_modifier.bndprefixok)
4244 {
4245 if (!i.prefix[BND_PREFIX])
4246 add_prefix (BND_PREFIX_OPCODE);
4247 else if (i.prefix[BND_PREFIX] != BND_PREFIX_OPCODE)
4248 {
4249 as_warn (_("replacing `rep'/`repe' prefix by `bnd'"));
4250 i.prefix[BND_PREFIX] = BND_PREFIX_OPCODE;
4251 }
4252 }
7e8b059b 4253
29b0f896 4254 /* Check string instruction segment overrides. */
40fb9820 4255 if (i.tm.opcode_modifier.isstring && i.mem_operands != 0)
29b0f896
AM
4256 {
4257 if (!check_string ())
5dd0794d 4258 return;
fc0763e6 4259 i.disp_operands = 0;
29b0f896 4260 }
5dd0794d 4261
b6f8c7c4
L
4262 if (optimize && !i.no_optimize && i.tm.opcode_modifier.optimize)
4263 optimize_encoding ();
4264
29b0f896
AM
4265 if (!process_suffix ())
4266 return;
e413e4e9 4267
bc0844ae
L
4268 /* Update operand types. */
4269 for (j = 0; j < i.operands; j++)
4270 i.types[j] = operand_type_and (i.types[j], i.tm.operand_types[j]);
4271
29b0f896
AM
4272 /* Make still unresolved immediate matches conform to size of immediate
4273 given in i.suffix. */
4274 if (!finalize_imm ())
4275 return;
252b5132 4276
40fb9820 4277 if (i.types[0].bitfield.imm1)
29b0f896 4278 i.imm_operands = 0; /* kludge for shift insns. */
252b5132 4279
9afe6eb8
L
4280 /* We only need to check those implicit registers for instructions
4281 with 3 operands or less. */
4282 if (i.operands <= 3)
4283 for (j = 0; j < i.operands; j++)
4284 if (i.types[j].bitfield.inoutportreg
4285 || i.types[j].bitfield.shiftcount
1b54b8d7 4286 || (i.types[j].bitfield.acc && !i.types[j].bitfield.xmmword))
9afe6eb8 4287 i.reg_operands--;
40fb9820 4288
c0f3af97
L
4289 /* ImmExt should be processed after SSE2AVX. */
4290 if (!i.tm.opcode_modifier.sse2avx
4291 && i.tm.opcode_modifier.immext)
65da13b5 4292 process_immext ();
252b5132 4293
29b0f896
AM
4294 /* For insns with operands there are more diddles to do to the opcode. */
4295 if (i.operands)
4296 {
4297 if (!process_operands ())
4298 return;
4299 }
40fb9820 4300 else if (!quiet_warnings && i.tm.opcode_modifier.ugh)
29b0f896
AM
4301 {
4302 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
4303 as_warn (_("translating to `%sp'"), i.tm.name);
4304 }
252b5132 4305
7a8655d2 4306 if (is_any_vex_encoding (&i.tm))
9e5e5283
L
4307 {
4308 if (flag_code == CODE_16BIT)
4309 {
4310 as_bad (_("instruction `%s' isn't supported in 16-bit mode."),
4311 i.tm.name);
4312 return;
4313 }
c0f3af97 4314
9e5e5283
L
4315 if (i.tm.opcode_modifier.vex)
4316 build_vex_prefix (t);
4317 else
4318 build_evex_prefix ();
4319 }
43234a1e 4320
5dd85c99
SP
4321 /* Handle conversion of 'int $3' --> special int3 insn. XOP or FMA4
4322 instructions may define INT_OPCODE as well, so avoid this corner
4323 case for those instructions that use MODRM. */
4324 if (i.tm.base_opcode == INT_OPCODE
a6461c02
SP
4325 && !i.tm.opcode_modifier.modrm
4326 && i.op[0].imms->X_add_number == 3)
29b0f896
AM
4327 {
4328 i.tm.base_opcode = INT3_OPCODE;
4329 i.imm_operands = 0;
4330 }
252b5132 4331
40fb9820
L
4332 if ((i.tm.opcode_modifier.jump
4333 || i.tm.opcode_modifier.jumpbyte
4334 || i.tm.opcode_modifier.jumpdword)
29b0f896
AM
4335 && i.op[0].disps->X_op == O_constant)
4336 {
4337 /* Convert "jmp constant" (and "call constant") to a jump (call) to
4338 the absolute address given by the constant. Since ix86 jumps and
4339 calls are pc relative, we need to generate a reloc. */
4340 i.op[0].disps->X_add_symbol = &abs_symbol;
4341 i.op[0].disps->X_op = O_symbol;
4342 }
252b5132 4343
40fb9820 4344 if (i.tm.opcode_modifier.rex64)
161a04f6 4345 i.rex |= REX_W;
252b5132 4346
29b0f896
AM
4347 /* For 8 bit registers we need an empty rex prefix. Also if the
4348 instruction already has a prefix, we need to convert old
4349 registers to new ones. */
773f551c 4350
dc821c5f 4351 if ((i.types[0].bitfield.reg && i.types[0].bitfield.byte
29b0f896 4352 && (i.op[0].regs->reg_flags & RegRex64) != 0)
dc821c5f 4353 || (i.types[1].bitfield.reg && i.types[1].bitfield.byte
29b0f896 4354 && (i.op[1].regs->reg_flags & RegRex64) != 0)
dc821c5f
JB
4355 || (((i.types[0].bitfield.reg && i.types[0].bitfield.byte)
4356 || (i.types[1].bitfield.reg && i.types[1].bitfield.byte))
29b0f896
AM
4357 && i.rex != 0))
4358 {
4359 int x;
726c5dcd 4360
29b0f896
AM
4361 i.rex |= REX_OPCODE;
4362 for (x = 0; x < 2; x++)
4363 {
4364 /* Look for 8 bit operand that uses old registers. */
dc821c5f 4365 if (i.types[x].bitfield.reg && i.types[x].bitfield.byte
29b0f896 4366 && (i.op[x].regs->reg_flags & RegRex64) == 0)
773f551c 4367 {
29b0f896
AM
4368 /* In case it is "hi" register, give up. */
4369 if (i.op[x].regs->reg_num > 3)
a540244d 4370 as_bad (_("can't encode register '%s%s' in an "
4eed87de 4371 "instruction requiring REX prefix."),
a540244d 4372 register_prefix, i.op[x].regs->reg_name);
773f551c 4373
29b0f896
AM
4374 /* Otherwise it is equivalent to the extended register.
4375 Since the encoding doesn't change this is merely
4376 cosmetic cleanup for debug output. */
4377
4378 i.op[x].regs = i.op[x].regs + 8;
773f551c 4379 }
29b0f896
AM
4380 }
4381 }
773f551c 4382
6b6b6807
L
4383 if (i.rex == 0 && i.rex_encoding)
4384 {
4385 /* Check if we can add a REX_OPCODE byte. Look for 8 bit operand
4386 that uses legacy register. If it is "hi" register, don't add
4387 the REX_OPCODE byte. */
4388 int x;
4389 for (x = 0; x < 2; x++)
4390 if (i.types[x].bitfield.reg
4391 && i.types[x].bitfield.byte
4392 && (i.op[x].regs->reg_flags & RegRex64) == 0
4393 && i.op[x].regs->reg_num > 3)
4394 {
4395 i.rex_encoding = FALSE;
4396 break;
4397 }
4398
4399 if (i.rex_encoding)
4400 i.rex = REX_OPCODE;
4401 }
4402
7ab9ffdd 4403 if (i.rex != 0)
29b0f896
AM
4404 add_prefix (REX_OPCODE | i.rex);
4405
4406 /* We are ready to output the insn. */
4407 output_insn ();
4408}
4409
4410static char *
e3bb37b5 4411parse_insn (char *line, char *mnemonic)
29b0f896
AM
4412{
4413 char *l = line;
4414 char *token_start = l;
4415 char *mnem_p;
5c6af06e 4416 int supported;
d3ce72d0 4417 const insn_template *t;
b6169b20 4418 char *dot_p = NULL;
29b0f896 4419
29b0f896
AM
4420 while (1)
4421 {
4422 mnem_p = mnemonic;
4423 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
4424 {
b6169b20
L
4425 if (*mnem_p == '.')
4426 dot_p = mnem_p;
29b0f896
AM
4427 mnem_p++;
4428 if (mnem_p >= mnemonic + MAX_MNEM_SIZE)
45288df1 4429 {
29b0f896
AM
4430 as_bad (_("no such instruction: `%s'"), token_start);
4431 return NULL;
4432 }
4433 l++;
4434 }
4435 if (!is_space_char (*l)
4436 && *l != END_OF_INSN
e44823cf
JB
4437 && (intel_syntax
4438 || (*l != PREFIX_SEPARATOR
4439 && *l != ',')))
29b0f896
AM
4440 {
4441 as_bad (_("invalid character %s in mnemonic"),
4442 output_invalid (*l));
4443 return NULL;
4444 }
4445 if (token_start == l)
4446 {
e44823cf 4447 if (!intel_syntax && *l == PREFIX_SEPARATOR)
29b0f896
AM
4448 as_bad (_("expecting prefix; got nothing"));
4449 else
4450 as_bad (_("expecting mnemonic; got nothing"));
4451 return NULL;
4452 }
45288df1 4453
29b0f896 4454 /* Look up instruction (or prefix) via hash table. */
d3ce72d0 4455 current_templates = (const templates *) hash_find (op_hash, mnemonic);
47926f60 4456
29b0f896
AM
4457 if (*l != END_OF_INSN
4458 && (!is_space_char (*l) || l[1] != END_OF_INSN)
4459 && current_templates
40fb9820 4460 && current_templates->start->opcode_modifier.isprefix)
29b0f896 4461 {
c6fb90c8 4462 if (!cpu_flags_check_cpu64 (current_templates->start->cpu_flags))
2dd88dca
JB
4463 {
4464 as_bad ((flag_code != CODE_64BIT
4465 ? _("`%s' is only supported in 64-bit mode")
4466 : _("`%s' is not supported in 64-bit mode")),
4467 current_templates->start->name);
4468 return NULL;
4469 }
29b0f896
AM
4470 /* If we are in 16-bit mode, do not allow addr16 or data16.
4471 Similarly, in 32-bit mode, do not allow addr32 or data32. */
673fe0f0
JB
4472 if ((current_templates->start->opcode_modifier.size == SIZE16
4473 || current_templates->start->opcode_modifier.size == SIZE32)
29b0f896 4474 && flag_code != CODE_64BIT
673fe0f0 4475 && ((current_templates->start->opcode_modifier.size == SIZE32)
29b0f896
AM
4476 ^ (flag_code == CODE_16BIT)))
4477 {
4478 as_bad (_("redundant %s prefix"),
4479 current_templates->start->name);
4480 return NULL;
45288df1 4481 }
86fa6981 4482 if (current_templates->start->opcode_length == 0)
29b0f896 4483 {
86fa6981
L
4484 /* Handle pseudo prefixes. */
4485 switch (current_templates->start->base_opcode)
4486 {
4487 case 0x0:
4488 /* {disp8} */
4489 i.disp_encoding = disp_encoding_8bit;
4490 break;
4491 case 0x1:
4492 /* {disp32} */
4493 i.disp_encoding = disp_encoding_32bit;
4494 break;
4495 case 0x2:
4496 /* {load} */
4497 i.dir_encoding = dir_encoding_load;
4498 break;
4499 case 0x3:
4500 /* {store} */
4501 i.dir_encoding = dir_encoding_store;
4502 break;
4503 case 0x4:
4504 /* {vex2} */
4505 i.vec_encoding = vex_encoding_vex2;
4506 break;
4507 case 0x5:
4508 /* {vex3} */
4509 i.vec_encoding = vex_encoding_vex3;
4510 break;
4511 case 0x6:
4512 /* {evex} */
4513 i.vec_encoding = vex_encoding_evex;
4514 break;
6b6b6807
L
4515 case 0x7:
4516 /* {rex} */
4517 i.rex_encoding = TRUE;
4518 break;
b6f8c7c4
L
4519 case 0x8:
4520 /* {nooptimize} */
4521 i.no_optimize = TRUE;
4522 break;
86fa6981
L
4523 default:
4524 abort ();
4525 }
4526 }
4527 else
4528 {
4529 /* Add prefix, checking for repeated prefixes. */
4e9ac44a 4530 switch (add_prefix (current_templates->start->base_opcode))
86fa6981 4531 {
4e9ac44a
L
4532 case PREFIX_EXIST:
4533 return NULL;
4534 case PREFIX_DS:
d777820b 4535 if (current_templates->start->cpu_flags.bitfield.cpuibt)
4e9ac44a
L
4536 i.notrack_prefix = current_templates->start->name;
4537 break;
4538 case PREFIX_REP:
4539 if (current_templates->start->cpu_flags.bitfield.cpuhle)
4540 i.hle_prefix = current_templates->start->name;
4541 else if (current_templates->start->cpu_flags.bitfield.cpumpx)
4542 i.bnd_prefix = current_templates->start->name;
4543 else
4544 i.rep_prefix = current_templates->start->name;
4545 break;
4546 default:
4547 break;
86fa6981 4548 }
29b0f896
AM
4549 }
4550 /* Skip past PREFIX_SEPARATOR and reset token_start. */
4551 token_start = ++l;
4552 }
4553 else
4554 break;
4555 }
45288df1 4556
30a55f88 4557 if (!current_templates)
b6169b20 4558 {
07d5e953
JB
4559 /* Deprecated functionality (new code should use pseudo-prefixes instead):
4560 Check if we should swap operand or force 32bit displacement in
f8a5c266 4561 encoding. */
30a55f88 4562 if (mnem_p - 2 == dot_p && dot_p[1] == 's')
64c49ab3 4563 i.dir_encoding = dir_encoding_swap;
8d63c93e 4564 else if (mnem_p - 3 == dot_p
a501d77e
L
4565 && dot_p[1] == 'd'
4566 && dot_p[2] == '8')
4567 i.disp_encoding = disp_encoding_8bit;
8d63c93e 4568 else if (mnem_p - 4 == dot_p
f8a5c266
L
4569 && dot_p[1] == 'd'
4570 && dot_p[2] == '3'
4571 && dot_p[3] == '2')
a501d77e 4572 i.disp_encoding = disp_encoding_32bit;
30a55f88
L
4573 else
4574 goto check_suffix;
4575 mnem_p = dot_p;
4576 *dot_p = '\0';
d3ce72d0 4577 current_templates = (const templates *) hash_find (op_hash, mnemonic);
b6169b20
L
4578 }
4579
29b0f896
AM
4580 if (!current_templates)
4581 {
b6169b20 4582check_suffix:
1c529385 4583 if (mnem_p > mnemonic)
29b0f896 4584 {
1c529385
LH
4585 /* See if we can get a match by trimming off a suffix. */
4586 switch (mnem_p[-1])
29b0f896 4587 {
1c529385
LH
4588 case WORD_MNEM_SUFFIX:
4589 if (intel_syntax && (intel_float_operand (mnemonic) & 2))
29b0f896
AM
4590 i.suffix = SHORT_MNEM_SUFFIX;
4591 else
1c529385
LH
4592 /* Fall through. */
4593 case BYTE_MNEM_SUFFIX:
4594 case QWORD_MNEM_SUFFIX:
4595 i.suffix = mnem_p[-1];
29b0f896 4596 mnem_p[-1] = '\0';
d3ce72d0 4597 current_templates = (const templates *) hash_find (op_hash,
1c529385
LH
4598 mnemonic);
4599 break;
4600 case SHORT_MNEM_SUFFIX:
4601 case LONG_MNEM_SUFFIX:
4602 if (!intel_syntax)
4603 {
4604 i.suffix = mnem_p[-1];
4605 mnem_p[-1] = '\0';
4606 current_templates = (const templates *) hash_find (op_hash,
4607 mnemonic);
4608 }
4609 break;
4610
4611 /* Intel Syntax. */
4612 case 'd':
4613 if (intel_syntax)
4614 {
4615 if (intel_float_operand (mnemonic) == 1)
4616 i.suffix = SHORT_MNEM_SUFFIX;
4617 else
4618 i.suffix = LONG_MNEM_SUFFIX;
4619 mnem_p[-1] = '\0';
4620 current_templates = (const templates *) hash_find (op_hash,
4621 mnemonic);
4622 }
4623 break;
29b0f896 4624 }
29b0f896 4625 }
1c529385 4626
29b0f896
AM
4627 if (!current_templates)
4628 {
4629 as_bad (_("no such instruction: `%s'"), token_start);
4630 return NULL;
4631 }
4632 }
252b5132 4633
40fb9820
L
4634 if (current_templates->start->opcode_modifier.jump
4635 || current_templates->start->opcode_modifier.jumpbyte)
29b0f896
AM
4636 {
4637 /* Check for a branch hint. We allow ",pt" and ",pn" for
4638 predict taken and predict not taken respectively.
4639 I'm not sure that branch hints actually do anything on loop
4640 and jcxz insns (JumpByte) for current Pentium4 chips. They
4641 may work in the future and it doesn't hurt to accept them
4642 now. */
4643 if (l[0] == ',' && l[1] == 'p')
4644 {
4645 if (l[2] == 't')
4646 {
4647 if (!add_prefix (DS_PREFIX_OPCODE))
4648 return NULL;
4649 l += 3;
4650 }
4651 else if (l[2] == 'n')
4652 {
4653 if (!add_prefix (CS_PREFIX_OPCODE))
4654 return NULL;
4655 l += 3;
4656 }
4657 }
4658 }
4659 /* Any other comma loses. */
4660 if (*l == ',')
4661 {
4662 as_bad (_("invalid character %s in mnemonic"),
4663 output_invalid (*l));
4664 return NULL;
4665 }
252b5132 4666
29b0f896 4667 /* Check if instruction is supported on specified architecture. */
5c6af06e
JB
4668 supported = 0;
4669 for (t = current_templates->start; t < current_templates->end; ++t)
4670 {
c0f3af97
L
4671 supported |= cpu_flags_match (t);
4672 if (supported == CPU_FLAGS_PERFECT_MATCH)
548d0ee6
JB
4673 {
4674 if (!cpu_arch_flags.bitfield.cpui386 && (flag_code != CODE_16BIT))
4675 as_warn (_("use .code16 to ensure correct addressing mode"));
3629bb00 4676
548d0ee6
JB
4677 return l;
4678 }
29b0f896 4679 }
3629bb00 4680
548d0ee6
JB
4681 if (!(supported & CPU_FLAGS_64BIT_MATCH))
4682 as_bad (flag_code == CODE_64BIT
4683 ? _("`%s' is not supported in 64-bit mode")
4684 : _("`%s' is only supported in 64-bit mode"),
4685 current_templates->start->name);
4686 else
4687 as_bad (_("`%s' is not supported on `%s%s'"),
4688 current_templates->start->name,
4689 cpu_arch_name ? cpu_arch_name : default_arch,
4690 cpu_sub_arch_name ? cpu_sub_arch_name : "");
252b5132 4691
548d0ee6 4692 return NULL;
29b0f896 4693}
252b5132 4694
29b0f896 4695static char *
e3bb37b5 4696parse_operands (char *l, const char *mnemonic)
29b0f896
AM
4697{
4698 char *token_start;
3138f287 4699
29b0f896
AM
4700 /* 1 if operand is pending after ','. */
4701 unsigned int expecting_operand = 0;
252b5132 4702
29b0f896
AM
4703 /* Non-zero if operand parens not balanced. */
4704 unsigned int paren_not_balanced;
4705
4706 while (*l != END_OF_INSN)
4707 {
4708 /* Skip optional white space before operand. */
4709 if (is_space_char (*l))
4710 ++l;
d02603dc 4711 if (!is_operand_char (*l) && *l != END_OF_INSN && *l != '"')
29b0f896
AM
4712 {
4713 as_bad (_("invalid character %s before operand %d"),
4714 output_invalid (*l),
4715 i.operands + 1);
4716 return NULL;
4717 }
d02603dc 4718 token_start = l; /* After white space. */
29b0f896
AM
4719 paren_not_balanced = 0;
4720 while (paren_not_balanced || *l != ',')
4721 {
4722 if (*l == END_OF_INSN)
4723 {
4724 if (paren_not_balanced)
4725 {
4726 if (!intel_syntax)
4727 as_bad (_("unbalanced parenthesis in operand %d."),
4728 i.operands + 1);
4729 else
4730 as_bad (_("unbalanced brackets in operand %d."),
4731 i.operands + 1);
4732 return NULL;
4733 }
4734 else
4735 break; /* we are done */
4736 }
d02603dc 4737 else if (!is_operand_char (*l) && !is_space_char (*l) && *l != '"')
29b0f896
AM
4738 {
4739 as_bad (_("invalid character %s in operand %d"),
4740 output_invalid (*l),
4741 i.operands + 1);
4742 return NULL;
4743 }
4744 if (!intel_syntax)
4745 {
4746 if (*l == '(')
4747 ++paren_not_balanced;
4748 if (*l == ')')
4749 --paren_not_balanced;
4750 }
4751 else
4752 {
4753 if (*l == '[')
4754 ++paren_not_balanced;
4755 if (*l == ']')
4756 --paren_not_balanced;
4757 }
4758 l++;
4759 }
4760 if (l != token_start)
4761 { /* Yes, we've read in another operand. */
4762 unsigned int operand_ok;
4763 this_operand = i.operands++;
4764 if (i.operands > MAX_OPERANDS)
4765 {
4766 as_bad (_("spurious operands; (%d operands/instruction max)"),
4767 MAX_OPERANDS);
4768 return NULL;
4769 }
9d46ce34 4770 i.types[this_operand].bitfield.unspecified = 1;
29b0f896
AM
4771 /* Now parse operand adding info to 'i' as we go along. */
4772 END_STRING_AND_SAVE (l);
4773
1286ab78
L
4774 if (i.mem_operands > 1)
4775 {
4776 as_bad (_("too many memory references for `%s'"),
4777 mnemonic);
4778 return 0;
4779 }
4780
29b0f896
AM
4781 if (intel_syntax)
4782 operand_ok =
4783 i386_intel_operand (token_start,
4784 intel_float_operand (mnemonic));
4785 else
a7619375 4786 operand_ok = i386_att_operand (token_start);
29b0f896
AM
4787
4788 RESTORE_END_STRING (l);
4789 if (!operand_ok)
4790 return NULL;
4791 }
4792 else
4793 {
4794 if (expecting_operand)
4795 {
4796 expecting_operand_after_comma:
4797 as_bad (_("expecting operand after ','; got nothing"));
4798 return NULL;
4799 }
4800 if (*l == ',')
4801 {
4802 as_bad (_("expecting operand before ','; got nothing"));
4803 return NULL;
4804 }
4805 }
7f3f1ea2 4806
29b0f896
AM
4807 /* Now *l must be either ',' or END_OF_INSN. */
4808 if (*l == ',')
4809 {
4810 if (*++l == END_OF_INSN)
4811 {
4812 /* Just skip it, if it's \n complain. */
4813 goto expecting_operand_after_comma;
4814 }
4815 expecting_operand = 1;
4816 }
4817 }
4818 return l;
4819}
7f3f1ea2 4820
050dfa73 4821static void
4d456e3d 4822swap_2_operands (int xchg1, int xchg2)
050dfa73
MM
4823{
4824 union i386_op temp_op;
40fb9820 4825 i386_operand_type temp_type;
c48dadc9 4826 unsigned int temp_flags;
050dfa73 4827 enum bfd_reloc_code_real temp_reloc;
4eed87de 4828
050dfa73
MM
4829 temp_type = i.types[xchg2];
4830 i.types[xchg2] = i.types[xchg1];
4831 i.types[xchg1] = temp_type;
c48dadc9
JB
4832
4833 temp_flags = i.flags[xchg2];
4834 i.flags[xchg2] = i.flags[xchg1];
4835 i.flags[xchg1] = temp_flags;
4836
050dfa73
MM
4837 temp_op = i.op[xchg2];
4838 i.op[xchg2] = i.op[xchg1];
4839 i.op[xchg1] = temp_op;
c48dadc9 4840
050dfa73
MM
4841 temp_reloc = i.reloc[xchg2];
4842 i.reloc[xchg2] = i.reloc[xchg1];
4843 i.reloc[xchg1] = temp_reloc;
43234a1e
L
4844
4845 if (i.mask)
4846 {
4847 if (i.mask->operand == xchg1)
4848 i.mask->operand = xchg2;
4849 else if (i.mask->operand == xchg2)
4850 i.mask->operand = xchg1;
4851 }
4852 if (i.broadcast)
4853 {
4854 if (i.broadcast->operand == xchg1)
4855 i.broadcast->operand = xchg2;
4856 else if (i.broadcast->operand == xchg2)
4857 i.broadcast->operand = xchg1;
4858 }
4859 if (i.rounding)
4860 {
4861 if (i.rounding->operand == xchg1)
4862 i.rounding->operand = xchg2;
4863 else if (i.rounding->operand == xchg2)
4864 i.rounding->operand = xchg1;
4865 }
050dfa73
MM
4866}
4867
29b0f896 4868static void
e3bb37b5 4869swap_operands (void)
29b0f896 4870{
b7c61d9a 4871 switch (i.operands)
050dfa73 4872 {
c0f3af97 4873 case 5:
b7c61d9a 4874 case 4:
4d456e3d 4875 swap_2_operands (1, i.operands - 2);
1a0670f3 4876 /* Fall through. */
b7c61d9a
L
4877 case 3:
4878 case 2:
4d456e3d 4879 swap_2_operands (0, i.operands - 1);
b7c61d9a
L
4880 break;
4881 default:
4882 abort ();
29b0f896 4883 }
29b0f896
AM
4884
4885 if (i.mem_operands == 2)
4886 {
4887 const seg_entry *temp_seg;
4888 temp_seg = i.seg[0];
4889 i.seg[0] = i.seg[1];
4890 i.seg[1] = temp_seg;
4891 }
4892}
252b5132 4893
29b0f896
AM
4894/* Try to ensure constant immediates are represented in the smallest
4895 opcode possible. */
4896static void
e3bb37b5 4897optimize_imm (void)
29b0f896
AM
4898{
4899 char guess_suffix = 0;
4900 int op;
252b5132 4901
29b0f896
AM
4902 if (i.suffix)
4903 guess_suffix = i.suffix;
4904 else if (i.reg_operands)
4905 {
4906 /* Figure out a suffix from the last register operand specified.
4907 We can't do this properly yet, ie. excluding InOutPortReg,
4908 but the following works for instructions with immediates.
4909 In any case, we can't set i.suffix yet. */
4910 for (op = i.operands; --op >= 0;)
dc821c5f 4911 if (i.types[op].bitfield.reg && i.types[op].bitfield.byte)
7ab9ffdd 4912 {
40fb9820
L
4913 guess_suffix = BYTE_MNEM_SUFFIX;
4914 break;
4915 }
dc821c5f 4916 else if (i.types[op].bitfield.reg && i.types[op].bitfield.word)
252b5132 4917 {
40fb9820
L
4918 guess_suffix = WORD_MNEM_SUFFIX;
4919 break;
4920 }
dc821c5f 4921 else if (i.types[op].bitfield.reg && i.types[op].bitfield.dword)
40fb9820
L
4922 {
4923 guess_suffix = LONG_MNEM_SUFFIX;
4924 break;
4925 }
dc821c5f 4926 else if (i.types[op].bitfield.reg && i.types[op].bitfield.qword)
40fb9820
L
4927 {
4928 guess_suffix = QWORD_MNEM_SUFFIX;
29b0f896 4929 break;
252b5132 4930 }
29b0f896
AM
4931 }
4932 else if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
4933 guess_suffix = WORD_MNEM_SUFFIX;
4934
4935 for (op = i.operands; --op >= 0;)
40fb9820 4936 if (operand_type_check (i.types[op], imm))
29b0f896
AM
4937 {
4938 switch (i.op[op].imms->X_op)
252b5132 4939 {
29b0f896
AM
4940 case O_constant:
4941 /* If a suffix is given, this operand may be shortened. */
4942 switch (guess_suffix)
252b5132 4943 {
29b0f896 4944 case LONG_MNEM_SUFFIX:
40fb9820
L
4945 i.types[op].bitfield.imm32 = 1;
4946 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
4947 break;
4948 case WORD_MNEM_SUFFIX:
40fb9820
L
4949 i.types[op].bitfield.imm16 = 1;
4950 i.types[op].bitfield.imm32 = 1;
4951 i.types[op].bitfield.imm32s = 1;
4952 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
4953 break;
4954 case BYTE_MNEM_SUFFIX:
40fb9820
L
4955 i.types[op].bitfield.imm8 = 1;
4956 i.types[op].bitfield.imm8s = 1;
4957 i.types[op].bitfield.imm16 = 1;
4958 i.types[op].bitfield.imm32 = 1;
4959 i.types[op].bitfield.imm32s = 1;
4960 i.types[op].bitfield.imm64 = 1;
29b0f896 4961 break;
252b5132 4962 }
252b5132 4963
29b0f896
AM
4964 /* If this operand is at most 16 bits, convert it
4965 to a signed 16 bit number before trying to see
4966 whether it will fit in an even smaller size.
4967 This allows a 16-bit operand such as $0xffe0 to
4968 be recognised as within Imm8S range. */
40fb9820 4969 if ((i.types[op].bitfield.imm16)
29b0f896 4970 && (i.op[op].imms->X_add_number & ~(offsetT) 0xffff) == 0)
252b5132 4971 {
29b0f896
AM
4972 i.op[op].imms->X_add_number =
4973 (((i.op[op].imms->X_add_number & 0xffff) ^ 0x8000) - 0x8000);
4974 }
a28def75
L
4975#ifdef BFD64
4976 /* Store 32-bit immediate in 64-bit for 64-bit BFD. */
40fb9820 4977 if ((i.types[op].bitfield.imm32)
29b0f896
AM
4978 && ((i.op[op].imms->X_add_number & ~(((offsetT) 2 << 31) - 1))
4979 == 0))
4980 {
4981 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
4982 ^ ((offsetT) 1 << 31))
4983 - ((offsetT) 1 << 31));
4984 }
a28def75 4985#endif
40fb9820 4986 i.types[op]
c6fb90c8
L
4987 = operand_type_or (i.types[op],
4988 smallest_imm_type (i.op[op].imms->X_add_number));
252b5132 4989
29b0f896
AM
4990 /* We must avoid matching of Imm32 templates when 64bit
4991 only immediate is available. */
4992 if (guess_suffix == QWORD_MNEM_SUFFIX)
40fb9820 4993 i.types[op].bitfield.imm32 = 0;
29b0f896 4994 break;
252b5132 4995
29b0f896
AM
4996 case O_absent:
4997 case O_register:
4998 abort ();
4999
5000 /* Symbols and expressions. */
5001 default:
9cd96992
JB
5002 /* Convert symbolic operand to proper sizes for matching, but don't
5003 prevent matching a set of insns that only supports sizes other
5004 than those matching the insn suffix. */
5005 {
40fb9820 5006 i386_operand_type mask, allowed;
d3ce72d0 5007 const insn_template *t;
9cd96992 5008
0dfbf9d7
L
5009 operand_type_set (&mask, 0);
5010 operand_type_set (&allowed, 0);
40fb9820 5011
4eed87de
AM
5012 for (t = current_templates->start;
5013 t < current_templates->end;
5014 ++t)
c6fb90c8
L
5015 allowed = operand_type_or (allowed,
5016 t->operand_types[op]);
9cd96992
JB
5017 switch (guess_suffix)
5018 {
5019 case QWORD_MNEM_SUFFIX:
40fb9820
L
5020 mask.bitfield.imm64 = 1;
5021 mask.bitfield.imm32s = 1;
9cd96992
JB
5022 break;
5023 case LONG_MNEM_SUFFIX:
40fb9820 5024 mask.bitfield.imm32 = 1;
9cd96992
JB
5025 break;
5026 case WORD_MNEM_SUFFIX:
40fb9820 5027 mask.bitfield.imm16 = 1;
9cd96992
JB
5028 break;
5029 case BYTE_MNEM_SUFFIX:
40fb9820 5030 mask.bitfield.imm8 = 1;
9cd96992
JB
5031 break;
5032 default:
9cd96992
JB
5033 break;
5034 }
c6fb90c8 5035 allowed = operand_type_and (mask, allowed);
0dfbf9d7 5036 if (!operand_type_all_zero (&allowed))
c6fb90c8 5037 i.types[op] = operand_type_and (i.types[op], mask);
9cd96992 5038 }
29b0f896 5039 break;
252b5132 5040 }
29b0f896
AM
5041 }
5042}
47926f60 5043
29b0f896
AM
5044/* Try to use the smallest displacement type too. */
5045static void
e3bb37b5 5046optimize_disp (void)
29b0f896
AM
5047{
5048 int op;
3e73aa7c 5049
29b0f896 5050 for (op = i.operands; --op >= 0;)
40fb9820 5051 if (operand_type_check (i.types[op], disp))
252b5132 5052 {
b300c311 5053 if (i.op[op].disps->X_op == O_constant)
252b5132 5054 {
91d6fa6a 5055 offsetT op_disp = i.op[op].disps->X_add_number;
29b0f896 5056
40fb9820 5057 if (i.types[op].bitfield.disp16
91d6fa6a 5058 && (op_disp & ~(offsetT) 0xffff) == 0)
b300c311
L
5059 {
5060 /* If this operand is at most 16 bits, convert
5061 to a signed 16 bit number and don't use 64bit
5062 displacement. */
91d6fa6a 5063 op_disp = (((op_disp & 0xffff) ^ 0x8000) - 0x8000);
40fb9820 5064 i.types[op].bitfield.disp64 = 0;
b300c311 5065 }
a28def75
L
5066#ifdef BFD64
5067 /* Optimize 64-bit displacement to 32-bit for 64-bit BFD. */
40fb9820 5068 if (i.types[op].bitfield.disp32
91d6fa6a 5069 && (op_disp & ~(((offsetT) 2 << 31) - 1)) == 0)
b300c311
L
5070 {
5071 /* If this operand is at most 32 bits, convert
5072 to a signed 32 bit number and don't use 64bit
5073 displacement. */
91d6fa6a
NC
5074 op_disp &= (((offsetT) 2 << 31) - 1);
5075 op_disp = (op_disp ^ ((offsetT) 1 << 31)) - ((addressT) 1 << 31);
40fb9820 5076 i.types[op].bitfield.disp64 = 0;
b300c311 5077 }
a28def75 5078#endif
91d6fa6a 5079 if (!op_disp && i.types[op].bitfield.baseindex)
b300c311 5080 {
40fb9820
L
5081 i.types[op].bitfield.disp8 = 0;
5082 i.types[op].bitfield.disp16 = 0;
5083 i.types[op].bitfield.disp32 = 0;
5084 i.types[op].bitfield.disp32s = 0;
5085 i.types[op].bitfield.disp64 = 0;
b300c311
L
5086 i.op[op].disps = 0;
5087 i.disp_operands--;
5088 }
5089 else if (flag_code == CODE_64BIT)
5090 {
91d6fa6a 5091 if (fits_in_signed_long (op_disp))
28a9d8f5 5092 {
40fb9820
L
5093 i.types[op].bitfield.disp64 = 0;
5094 i.types[op].bitfield.disp32s = 1;
28a9d8f5 5095 }
0e1147d9 5096 if (i.prefix[ADDR_PREFIX]
91d6fa6a 5097 && fits_in_unsigned_long (op_disp))
40fb9820 5098 i.types[op].bitfield.disp32 = 1;
b300c311 5099 }
40fb9820
L
5100 if ((i.types[op].bitfield.disp32
5101 || i.types[op].bitfield.disp32s
5102 || i.types[op].bitfield.disp16)
b5014f7a 5103 && fits_in_disp8 (op_disp))
40fb9820 5104 i.types[op].bitfield.disp8 = 1;
252b5132 5105 }
67a4f2b7
AO
5106 else if (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
5107 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL)
5108 {
5109 fix_new_exp (frag_now, frag_more (0) - frag_now->fr_literal, 0,
5110 i.op[op].disps, 0, i.reloc[op]);
40fb9820
L
5111 i.types[op].bitfield.disp8 = 0;
5112 i.types[op].bitfield.disp16 = 0;
5113 i.types[op].bitfield.disp32 = 0;
5114 i.types[op].bitfield.disp32s = 0;
5115 i.types[op].bitfield.disp64 = 0;
67a4f2b7
AO
5116 }
5117 else
b300c311 5118 /* We only support 64bit displacement on constants. */
40fb9820 5119 i.types[op].bitfield.disp64 = 0;
252b5132 5120 }
29b0f896
AM
5121}
5122
4a1b91ea
L
5123/* Return 1 if there is a match in broadcast bytes between operand
5124 GIVEN and instruction template T. */
5125
5126static INLINE int
5127match_broadcast_size (const insn_template *t, unsigned int given)
5128{
5129 return ((t->opcode_modifier.broadcast == BYTE_BROADCAST
5130 && i.types[given].bitfield.byte)
5131 || (t->opcode_modifier.broadcast == WORD_BROADCAST
5132 && i.types[given].bitfield.word)
5133 || (t->opcode_modifier.broadcast == DWORD_BROADCAST
5134 && i.types[given].bitfield.dword)
5135 || (t->opcode_modifier.broadcast == QWORD_BROADCAST
5136 && i.types[given].bitfield.qword));
5137}
5138
6c30d220
L
5139/* Check if operands are valid for the instruction. */
5140
5141static int
5142check_VecOperands (const insn_template *t)
5143{
43234a1e 5144 unsigned int op;
e2195274
JB
5145 i386_cpu_flags cpu;
5146 static const i386_cpu_flags avx512 = CPU_ANY_AVX512F_FLAGS;
5147
5148 /* Templates allowing for ZMMword as well as YMMword and/or XMMword for
5149 any one operand are implicity requiring AVX512VL support if the actual
5150 operand size is YMMword or XMMword. Since this function runs after
5151 template matching, there's no need to check for YMMword/XMMword in
5152 the template. */
5153 cpu = cpu_flags_and (t->cpu_flags, avx512);
5154 if (!cpu_flags_all_zero (&cpu)
5155 && !t->cpu_flags.bitfield.cpuavx512vl
5156 && !cpu_arch_flags.bitfield.cpuavx512vl)
5157 {
5158 for (op = 0; op < t->operands; ++op)
5159 {
5160 if (t->operand_types[op].bitfield.zmmword
5161 && (i.types[op].bitfield.ymmword
5162 || i.types[op].bitfield.xmmword))
5163 {
5164 i.error = unsupported;
5165 return 1;
5166 }
5167 }
5168 }
43234a1e 5169
6c30d220
L
5170 /* Without VSIB byte, we can't have a vector register for index. */
5171 if (!t->opcode_modifier.vecsib
5172 && i.index_reg
1b54b8d7
JB
5173 && (i.index_reg->reg_type.bitfield.xmmword
5174 || i.index_reg->reg_type.bitfield.ymmword
5175 || i.index_reg->reg_type.bitfield.zmmword))
6c30d220
L
5176 {
5177 i.error = unsupported_vector_index_register;
5178 return 1;
5179 }
5180
ad8ecc81
MZ
5181 /* Check if default mask is allowed. */
5182 if (t->opcode_modifier.nodefmask
5183 && (!i.mask || i.mask->mask->reg_num == 0))
5184 {
5185 i.error = no_default_mask;
5186 return 1;
5187 }
5188
7bab8ab5
JB
5189 /* For VSIB byte, we need a vector register for index, and all vector
5190 registers must be distinct. */
5191 if (t->opcode_modifier.vecsib)
5192 {
5193 if (!i.index_reg
6c30d220 5194 || !((t->opcode_modifier.vecsib == VecSIB128
1b54b8d7 5195 && i.index_reg->reg_type.bitfield.xmmword)
6c30d220 5196 || (t->opcode_modifier.vecsib == VecSIB256
1b54b8d7 5197 && i.index_reg->reg_type.bitfield.ymmword)
43234a1e 5198 || (t->opcode_modifier.vecsib == VecSIB512
1b54b8d7 5199 && i.index_reg->reg_type.bitfield.zmmword)))
7bab8ab5
JB
5200 {
5201 i.error = invalid_vsib_address;
5202 return 1;
5203 }
5204
43234a1e
L
5205 gas_assert (i.reg_operands == 2 || i.mask);
5206 if (i.reg_operands == 2 && !i.mask)
5207 {
1b54b8d7
JB
5208 gas_assert (i.types[0].bitfield.regsimd);
5209 gas_assert (i.types[0].bitfield.xmmword
5210 || i.types[0].bitfield.ymmword);
5211 gas_assert (i.types[2].bitfield.regsimd);
5212 gas_assert (i.types[2].bitfield.xmmword
5213 || i.types[2].bitfield.ymmword);
43234a1e
L
5214 if (operand_check == check_none)
5215 return 0;
5216 if (register_number (i.op[0].regs)
5217 != register_number (i.index_reg)
5218 && register_number (i.op[2].regs)
5219 != register_number (i.index_reg)
5220 && register_number (i.op[0].regs)
5221 != register_number (i.op[2].regs))
5222 return 0;
5223 if (operand_check == check_error)
5224 {
5225 i.error = invalid_vector_register_set;
5226 return 1;
5227 }
5228 as_warn (_("mask, index, and destination registers should be distinct"));
5229 }
8444f82a
MZ
5230 else if (i.reg_operands == 1 && i.mask)
5231 {
1b54b8d7
JB
5232 if (i.types[1].bitfield.regsimd
5233 && (i.types[1].bitfield.xmmword
5234 || i.types[1].bitfield.ymmword
5235 || i.types[1].bitfield.zmmword)
8444f82a
MZ
5236 && (register_number (i.op[1].regs)
5237 == register_number (i.index_reg)))
5238 {
5239 if (operand_check == check_error)
5240 {
5241 i.error = invalid_vector_register_set;
5242 return 1;
5243 }
5244 if (operand_check != check_none)
5245 as_warn (_("index and destination registers should be distinct"));
5246 }
5247 }
43234a1e 5248 }
7bab8ab5 5249
43234a1e
L
5250 /* Check if broadcast is supported by the instruction and is applied
5251 to the memory operand. */
5252 if (i.broadcast)
5253 {
8e6e0792 5254 i386_operand_type type, overlap;
43234a1e
L
5255
5256 /* Check if specified broadcast is supported in this instruction,
4a1b91ea 5257 and its broadcast bytes match the memory operand. */
32546502 5258 op = i.broadcast->operand;
8e6e0792 5259 if (!t->opcode_modifier.broadcast
c48dadc9 5260 || !(i.flags[op] & Operand_Mem)
c39e5b26 5261 || (!i.types[op].bitfield.unspecified
4a1b91ea 5262 && !match_broadcast_size (t, op)))
43234a1e
L
5263 {
5264 bad_broadcast:
5265 i.error = unsupported_broadcast;
5266 return 1;
5267 }
8e6e0792 5268
4a1b91ea
L
5269 i.broadcast->bytes = ((1 << (t->opcode_modifier.broadcast - 1))
5270 * i.broadcast->type);
8e6e0792 5271 operand_type_set (&type, 0);
4a1b91ea 5272 switch (i.broadcast->bytes)
8e6e0792 5273 {
4a1b91ea
L
5274 case 2:
5275 type.bitfield.word = 1;
5276 break;
5277 case 4:
5278 type.bitfield.dword = 1;
5279 break;
8e6e0792
JB
5280 case 8:
5281 type.bitfield.qword = 1;
5282 break;
5283 case 16:
5284 type.bitfield.xmmword = 1;
5285 break;
5286 case 32:
5287 type.bitfield.ymmword = 1;
5288 break;
5289 case 64:
5290 type.bitfield.zmmword = 1;
5291 break;
5292 default:
5293 goto bad_broadcast;
5294 }
5295
5296 overlap = operand_type_and (type, t->operand_types[op]);
5297 if (operand_type_all_zero (&overlap))
5298 goto bad_broadcast;
5299
5300 if (t->opcode_modifier.checkregsize)
5301 {
5302 unsigned int j;
5303
e2195274 5304 type.bitfield.baseindex = 1;
8e6e0792
JB
5305 for (j = 0; j < i.operands; ++j)
5306 {
5307 if (j != op
5308 && !operand_type_register_match(i.types[j],
5309 t->operand_types[j],
5310 type,
5311 t->operand_types[op]))
5312 goto bad_broadcast;
5313 }
5314 }
43234a1e
L
5315 }
5316 /* If broadcast is supported in this instruction, we need to check if
5317 operand of one-element size isn't specified without broadcast. */
5318 else if (t->opcode_modifier.broadcast && i.mem_operands)
5319 {
5320 /* Find memory operand. */
5321 for (op = 0; op < i.operands; op++)
5322 if (operand_type_check (i.types[op], anymem))
5323 break;
5324 gas_assert (op < i.operands);
5325 /* Check size of the memory operand. */
4a1b91ea 5326 if (match_broadcast_size (t, op))
43234a1e
L
5327 {
5328 i.error = broadcast_needed;
5329 return 1;
5330 }
5331 }
c39e5b26
JB
5332 else
5333 op = MAX_OPERANDS - 1; /* Avoid uninitialized variable warning. */
43234a1e
L
5334
5335 /* Check if requested masking is supported. */
ae2387fe 5336 if (i.mask)
43234a1e 5337 {
ae2387fe
JB
5338 switch (t->opcode_modifier.masking)
5339 {
5340 case BOTH_MASKING:
5341 break;
5342 case MERGING_MASKING:
5343 if (i.mask->zeroing)
5344 {
5345 case 0:
5346 i.error = unsupported_masking;
5347 return 1;
5348 }
5349 break;
5350 case DYNAMIC_MASKING:
5351 /* Memory destinations allow only merging masking. */
5352 if (i.mask->zeroing && i.mem_operands)
5353 {
5354 /* Find memory operand. */
5355 for (op = 0; op < i.operands; op++)
c48dadc9 5356 if (i.flags[op] & Operand_Mem)
ae2387fe
JB
5357 break;
5358 gas_assert (op < i.operands);
5359 if (op == i.operands - 1)
5360 {
5361 i.error = unsupported_masking;
5362 return 1;
5363 }
5364 }
5365 break;
5366 default:
5367 abort ();
5368 }
43234a1e
L
5369 }
5370
5371 /* Check if masking is applied to dest operand. */
5372 if (i.mask && (i.mask->operand != (int) (i.operands - 1)))
5373 {
5374 i.error = mask_not_on_destination;
5375 return 1;
5376 }
5377
43234a1e
L
5378 /* Check RC/SAE. */
5379 if (i.rounding)
5380 {
5381 if ((i.rounding->type != saeonly
5382 && !t->opcode_modifier.staticrounding)
5383 || (i.rounding->type == saeonly
5384 && (t->opcode_modifier.staticrounding
5385 || !t->opcode_modifier.sae)))
5386 {
5387 i.error = unsupported_rc_sae;
5388 return 1;
5389 }
5390 /* If the instruction has several immediate operands and one of
5391 them is rounding, the rounding operand should be the last
5392 immediate operand. */
5393 if (i.imm_operands > 1
5394 && i.rounding->operand != (int) (i.imm_operands - 1))
7bab8ab5 5395 {
43234a1e 5396 i.error = rc_sae_operand_not_last_imm;
7bab8ab5
JB
5397 return 1;
5398 }
6c30d220
L
5399 }
5400
43234a1e 5401 /* Check vector Disp8 operand. */
b5014f7a
JB
5402 if (t->opcode_modifier.disp8memshift
5403 && i.disp_encoding != disp_encoding_32bit)
43234a1e
L
5404 {
5405 if (i.broadcast)
4a1b91ea 5406 i.memshift = t->opcode_modifier.broadcast - 1;
7091c612 5407 else if (t->opcode_modifier.disp8memshift != DISP8_SHIFT_VL)
43234a1e 5408 i.memshift = t->opcode_modifier.disp8memshift;
7091c612
JB
5409 else
5410 {
5411 const i386_operand_type *type = NULL;
5412
5413 i.memshift = 0;
5414 for (op = 0; op < i.operands; op++)
5415 if (operand_type_check (i.types[op], anymem))
5416 {
4174bfff
JB
5417 if (t->opcode_modifier.evex == EVEXLIG)
5418 i.memshift = 2 + (i.suffix == QWORD_MNEM_SUFFIX);
5419 else if (t->operand_types[op].bitfield.xmmword
5420 + t->operand_types[op].bitfield.ymmword
5421 + t->operand_types[op].bitfield.zmmword <= 1)
7091c612
JB
5422 type = &t->operand_types[op];
5423 else if (!i.types[op].bitfield.unspecified)
5424 type = &i.types[op];
5425 }
4174bfff
JB
5426 else if (i.types[op].bitfield.regsimd
5427 && t->opcode_modifier.evex != EVEXLIG)
7091c612
JB
5428 {
5429 if (i.types[op].bitfield.zmmword)
5430 i.memshift = 6;
5431 else if (i.types[op].bitfield.ymmword && i.memshift < 5)
5432 i.memshift = 5;
5433 else if (i.types[op].bitfield.xmmword && i.memshift < 4)
5434 i.memshift = 4;
5435 }
5436
5437 if (type)
5438 {
5439 if (type->bitfield.zmmword)
5440 i.memshift = 6;
5441 else if (type->bitfield.ymmword)
5442 i.memshift = 5;
5443 else if (type->bitfield.xmmword)
5444 i.memshift = 4;
5445 }
5446
5447 /* For the check in fits_in_disp8(). */
5448 if (i.memshift == 0)
5449 i.memshift = -1;
5450 }
43234a1e
L
5451
5452 for (op = 0; op < i.operands; op++)
5453 if (operand_type_check (i.types[op], disp)
5454 && i.op[op].disps->X_op == O_constant)
5455 {
b5014f7a 5456 if (fits_in_disp8 (i.op[op].disps->X_add_number))
43234a1e 5457 {
b5014f7a
JB
5458 i.types[op].bitfield.disp8 = 1;
5459 return 0;
43234a1e 5460 }
b5014f7a 5461 i.types[op].bitfield.disp8 = 0;
43234a1e
L
5462 }
5463 }
b5014f7a
JB
5464
5465 i.memshift = 0;
43234a1e 5466
6c30d220
L
5467 return 0;
5468}
5469
43f3e2ee 5470/* Check if operands are valid for the instruction. Update VEX
a683cc34
SP
5471 operand types. */
5472
5473static int
5474VEX_check_operands (const insn_template *t)
5475{
86fa6981 5476 if (i.vec_encoding == vex_encoding_evex)
43234a1e 5477 {
86fa6981 5478 /* This instruction must be encoded with EVEX prefix. */
e771e7c9 5479 if (!is_evex_encoding (t))
86fa6981
L
5480 {
5481 i.error = unsupported;
5482 return 1;
5483 }
5484 return 0;
43234a1e
L
5485 }
5486
a683cc34 5487 if (!t->opcode_modifier.vex)
86fa6981
L
5488 {
5489 /* This instruction template doesn't have VEX prefix. */
5490 if (i.vec_encoding != vex_encoding_default)
5491 {
5492 i.error = unsupported;
5493 return 1;
5494 }
5495 return 0;
5496 }
a683cc34
SP
5497
5498 /* Only check VEX_Imm4, which must be the first operand. */
5499 if (t->operand_types[0].bitfield.vec_imm4)
5500 {
5501 if (i.op[0].imms->X_op != O_constant
5502 || !fits_in_imm4 (i.op[0].imms->X_add_number))
891edac4 5503 {
a65babc9 5504 i.error = bad_imm4;
891edac4
L
5505 return 1;
5506 }
a683cc34
SP
5507
5508 /* Turn off Imm8 so that update_imm won't complain. */
5509 i.types[0] = vec_imm4;
5510 }
5511
5512 return 0;
5513}
5514
d3ce72d0 5515static const insn_template *
83b16ac6 5516match_template (char mnem_suffix)
29b0f896
AM
5517{
5518 /* Points to template once we've found it. */
d3ce72d0 5519 const insn_template *t;
40fb9820 5520 i386_operand_type overlap0, overlap1, overlap2, overlap3;
c0f3af97 5521 i386_operand_type overlap4;
29b0f896 5522 unsigned int found_reverse_match;
83b16ac6 5523 i386_opcode_modifier suffix_check, mnemsuf_check;
40fb9820 5524 i386_operand_type operand_types [MAX_OPERANDS];
539e75ad 5525 int addr_prefix_disp;
a5c311ca 5526 unsigned int j;
3ac21baa 5527 unsigned int found_cpu_match, size_match;
45664ddb 5528 unsigned int check_register;
5614d22c 5529 enum i386_error specific_error = 0;
29b0f896 5530
c0f3af97
L
5531#if MAX_OPERANDS != 5
5532# error "MAX_OPERANDS must be 5."
f48ff2ae
L
5533#endif
5534
29b0f896 5535 found_reverse_match = 0;
539e75ad 5536 addr_prefix_disp = -1;
40fb9820
L
5537
5538 memset (&suffix_check, 0, sizeof (suffix_check));
e2195274
JB
5539 if (intel_syntax && i.broadcast)
5540 /* nothing */;
5541 else if (i.suffix == BYTE_MNEM_SUFFIX)
40fb9820
L
5542 suffix_check.no_bsuf = 1;
5543 else if (i.suffix == WORD_MNEM_SUFFIX)
5544 suffix_check.no_wsuf = 1;
5545 else if (i.suffix == SHORT_MNEM_SUFFIX)
5546 suffix_check.no_ssuf = 1;
5547 else if (i.suffix == LONG_MNEM_SUFFIX)
5548 suffix_check.no_lsuf = 1;
5549 else if (i.suffix == QWORD_MNEM_SUFFIX)
5550 suffix_check.no_qsuf = 1;
5551 else if (i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
7ce189b3 5552 suffix_check.no_ldsuf = 1;
29b0f896 5553
83b16ac6
JB
5554 memset (&mnemsuf_check, 0, sizeof (mnemsuf_check));
5555 if (intel_syntax)
5556 {
5557 switch (mnem_suffix)
5558 {
5559 case BYTE_MNEM_SUFFIX: mnemsuf_check.no_bsuf = 1; break;
5560 case WORD_MNEM_SUFFIX: mnemsuf_check.no_wsuf = 1; break;
5561 case SHORT_MNEM_SUFFIX: mnemsuf_check.no_ssuf = 1; break;
5562 case LONG_MNEM_SUFFIX: mnemsuf_check.no_lsuf = 1; break;
5563 case QWORD_MNEM_SUFFIX: mnemsuf_check.no_qsuf = 1; break;
5564 }
5565 }
5566
01559ecc
L
5567 /* Must have right number of operands. */
5568 i.error = number_of_operands_mismatch;
5569
45aa61fe 5570 for (t = current_templates->start; t < current_templates->end; t++)
29b0f896 5571 {
539e75ad 5572 addr_prefix_disp = -1;
dbbc8b7e 5573 found_reverse_match = 0;
539e75ad 5574
29b0f896
AM
5575 if (i.operands != t->operands)
5576 continue;
5577
50aecf8c 5578 /* Check processor support. */
a65babc9 5579 i.error = unsupported;
c0f3af97
L
5580 found_cpu_match = (cpu_flags_match (t)
5581 == CPU_FLAGS_PERFECT_MATCH);
50aecf8c
L
5582 if (!found_cpu_match)
5583 continue;
5584
e1d4d893 5585 /* Check AT&T mnemonic. */
a65babc9 5586 i.error = unsupported_with_intel_mnemonic;
e1d4d893 5587 if (intel_mnemonic && t->opcode_modifier.attmnemonic)
1efbbeb4
L
5588 continue;
5589
e92bae62 5590 /* Check AT&T/Intel syntax and Intel64/AMD64 ISA. */
a65babc9 5591 i.error = unsupported_syntax;
5c07affc 5592 if ((intel_syntax && t->opcode_modifier.attsyntax)
e92bae62
L
5593 || (!intel_syntax && t->opcode_modifier.intelsyntax)
5594 || (intel64 && t->opcode_modifier.amd64)
5595 || (!intel64 && t->opcode_modifier.intel64))
1efbbeb4
L
5596 continue;
5597
20592a94 5598 /* Check the suffix, except for some instructions in intel mode. */
a65babc9 5599 i.error = invalid_instruction_suffix;
567e4e96
L
5600 if ((!intel_syntax || !t->opcode_modifier.ignoresize)
5601 && ((t->opcode_modifier.no_bsuf && suffix_check.no_bsuf)
5602 || (t->opcode_modifier.no_wsuf && suffix_check.no_wsuf)
5603 || (t->opcode_modifier.no_lsuf && suffix_check.no_lsuf)
5604 || (t->opcode_modifier.no_ssuf && suffix_check.no_ssuf)
5605 || (t->opcode_modifier.no_qsuf && suffix_check.no_qsuf)
5606 || (t->opcode_modifier.no_ldsuf && suffix_check.no_ldsuf)))
29b0f896 5607 continue;
83b16ac6
JB
5608 /* In Intel mode all mnemonic suffixes must be explicitly allowed. */
5609 if ((t->opcode_modifier.no_bsuf && mnemsuf_check.no_bsuf)
5610 || (t->opcode_modifier.no_wsuf && mnemsuf_check.no_wsuf)
5611 || (t->opcode_modifier.no_lsuf && mnemsuf_check.no_lsuf)
5612 || (t->opcode_modifier.no_ssuf && mnemsuf_check.no_ssuf)
5613 || (t->opcode_modifier.no_qsuf && mnemsuf_check.no_qsuf)
5614 || (t->opcode_modifier.no_ldsuf && mnemsuf_check.no_ldsuf))
5615 continue;
29b0f896 5616
3ac21baa
JB
5617 size_match = operand_size_match (t);
5618 if (!size_match)
7d5e4556 5619 continue;
539e75ad 5620
5c07affc
L
5621 for (j = 0; j < MAX_OPERANDS; j++)
5622 operand_types[j] = t->operand_types[j];
5623
45aa61fe
AM
5624 /* In general, don't allow 64-bit operands in 32-bit mode. */
5625 if (i.suffix == QWORD_MNEM_SUFFIX
5626 && flag_code != CODE_64BIT
5627 && (intel_syntax
40fb9820 5628 ? (!t->opcode_modifier.ignoresize
625cbd7a 5629 && !t->opcode_modifier.broadcast
45aa61fe
AM
5630 && !intel_float_operand (t->name))
5631 : intel_float_operand (t->name) != 2)
40fb9820 5632 && ((!operand_types[0].bitfield.regmmx
1b54b8d7 5633 && !operand_types[0].bitfield.regsimd)
40fb9820 5634 || (!operand_types[t->operands > 1].bitfield.regmmx
1b54b8d7 5635 && !operand_types[t->operands > 1].bitfield.regsimd))
45aa61fe
AM
5636 && (t->base_opcode != 0x0fc7
5637 || t->extension_opcode != 1 /* cmpxchg8b */))
5638 continue;
5639
192dc9c6
JB
5640 /* In general, don't allow 32-bit operands on pre-386. */
5641 else if (i.suffix == LONG_MNEM_SUFFIX
5642 && !cpu_arch_flags.bitfield.cpui386
5643 && (intel_syntax
5644 ? (!t->opcode_modifier.ignoresize
5645 && !intel_float_operand (t->name))
5646 : intel_float_operand (t->name) != 2)
5647 && ((!operand_types[0].bitfield.regmmx
1b54b8d7 5648 && !operand_types[0].bitfield.regsimd)
192dc9c6 5649 || (!operand_types[t->operands > 1].bitfield.regmmx
1b54b8d7 5650 && !operand_types[t->operands > 1].bitfield.regsimd)))
192dc9c6
JB
5651 continue;
5652
29b0f896 5653 /* Do not verify operands when there are none. */
50aecf8c 5654 else
29b0f896 5655 {
c6fb90c8 5656 if (!t->operands)
2dbab7d5
L
5657 /* We've found a match; break out of loop. */
5658 break;
29b0f896 5659 }
252b5132 5660
539e75ad
L
5661 /* Address size prefix will turn Disp64/Disp32/Disp16 operand
5662 into Disp32/Disp16/Disp32 operand. */
5663 if (i.prefix[ADDR_PREFIX] != 0)
5664 {
40fb9820 5665 /* There should be only one Disp operand. */
539e75ad
L
5666 switch (flag_code)
5667 {
5668 case CODE_16BIT:
40fb9820
L
5669 for (j = 0; j < MAX_OPERANDS; j++)
5670 {
5671 if (operand_types[j].bitfield.disp16)
5672 {
5673 addr_prefix_disp = j;
5674 operand_types[j].bitfield.disp32 = 1;
5675 operand_types[j].bitfield.disp16 = 0;
5676 break;
5677 }
5678 }
539e75ad
L
5679 break;
5680 case CODE_32BIT:
40fb9820
L
5681 for (j = 0; j < MAX_OPERANDS; j++)
5682 {
5683 if (operand_types[j].bitfield.disp32)
5684 {
5685 addr_prefix_disp = j;
5686 operand_types[j].bitfield.disp32 = 0;
5687 operand_types[j].bitfield.disp16 = 1;
5688 break;
5689 }
5690 }
539e75ad
L
5691 break;
5692 case CODE_64BIT:
40fb9820
L
5693 for (j = 0; j < MAX_OPERANDS; j++)
5694 {
5695 if (operand_types[j].bitfield.disp64)
5696 {
5697 addr_prefix_disp = j;
5698 operand_types[j].bitfield.disp64 = 0;
5699 operand_types[j].bitfield.disp32 = 1;
5700 break;
5701 }
5702 }
539e75ad
L
5703 break;
5704 }
539e75ad
L
5705 }
5706
02a86693
L
5707 /* Force 0x8b encoding for "mov foo@GOT, %eax". */
5708 if (i.reloc[0] == BFD_RELOC_386_GOT32 && t->base_opcode == 0xa0)
5709 continue;
5710
56ffb741 5711 /* We check register size if needed. */
e2195274
JB
5712 if (t->opcode_modifier.checkregsize)
5713 {
5714 check_register = (1 << t->operands) - 1;
5715 if (i.broadcast)
5716 check_register &= ~(1 << i.broadcast->operand);
5717 }
5718 else
5719 check_register = 0;
5720
c6fb90c8 5721 overlap0 = operand_type_and (i.types[0], operand_types[0]);
29b0f896
AM
5722 switch (t->operands)
5723 {
5724 case 1:
40fb9820 5725 if (!operand_type_match (overlap0, i.types[0]))
29b0f896
AM
5726 continue;
5727 break;
5728 case 2:
33eaf5de 5729 /* xchg %eax, %eax is a special case. It is an alias for nop
8b38ad71
L
5730 only in 32bit mode and we can use opcode 0x90. In 64bit
5731 mode, we can't use 0x90 for xchg %eax, %eax since it should
5732 zero-extend %eax to %rax. */
5733 if (flag_code == CODE_64BIT
5734 && t->base_opcode == 0x90
0dfbf9d7
L
5735 && operand_type_equal (&i.types [0], &acc32)
5736 && operand_type_equal (&i.types [1], &acc32))
8b38ad71 5737 continue;
1212781b
JB
5738 /* xrelease mov %eax, <disp> is another special case. It must not
5739 match the accumulator-only encoding of mov. */
5740 if (flag_code != CODE_64BIT
5741 && i.hle_prefix
5742 && t->base_opcode == 0xa0
5743 && i.types[0].bitfield.acc
5744 && operand_type_check (i.types[1], anymem))
5745 continue;
f5eb1d70
JB
5746 /* Fall through. */
5747
5748 case 3:
3ac21baa
JB
5749 if (!(size_match & MATCH_STRAIGHT))
5750 goto check_reverse;
64c49ab3
JB
5751 /* Reverse direction of operands if swapping is possible in the first
5752 place (operands need to be symmetric) and
5753 - the load form is requested, and the template is a store form,
5754 - the store form is requested, and the template is a load form,
5755 - the non-default (swapped) form is requested. */
5756 overlap1 = operand_type_and (operand_types[0], operand_types[1]);
f5eb1d70 5757 if (t->opcode_modifier.d && i.reg_operands == i.operands
64c49ab3
JB
5758 && !operand_type_all_zero (&overlap1))
5759 switch (i.dir_encoding)
5760 {
5761 case dir_encoding_load:
5762 if (operand_type_check (operand_types[i.operands - 1], anymem)
5763 || operand_types[i.operands - 1].bitfield.regmem)
5764 goto check_reverse;
5765 break;
5766
5767 case dir_encoding_store:
5768 if (!operand_type_check (operand_types[i.operands - 1], anymem)
5769 && !operand_types[i.operands - 1].bitfield.regmem)
5770 goto check_reverse;
5771 break;
5772
5773 case dir_encoding_swap:
5774 goto check_reverse;
5775
5776 case dir_encoding_default:
5777 break;
5778 }
86fa6981 5779 /* If we want store form, we skip the current load. */
64c49ab3
JB
5780 if ((i.dir_encoding == dir_encoding_store
5781 || i.dir_encoding == dir_encoding_swap)
86fa6981
L
5782 && i.mem_operands == 0
5783 && t->opcode_modifier.load)
fa99fab2 5784 continue;
1a0670f3 5785 /* Fall through. */
f48ff2ae 5786 case 4:
c0f3af97 5787 case 5:
c6fb90c8 5788 overlap1 = operand_type_and (i.types[1], operand_types[1]);
40fb9820
L
5789 if (!operand_type_match (overlap0, i.types[0])
5790 || !operand_type_match (overlap1, i.types[1])
e2195274 5791 || ((check_register & 3) == 3
dc821c5f 5792 && !operand_type_register_match (i.types[0],
40fb9820 5793 operand_types[0],
dc821c5f 5794 i.types[1],
40fb9820 5795 operand_types[1])))
29b0f896
AM
5796 {
5797 /* Check if other direction is valid ... */
38e314eb 5798 if (!t->opcode_modifier.d)
29b0f896
AM
5799 continue;
5800
b6169b20 5801check_reverse:
3ac21baa
JB
5802 if (!(size_match & MATCH_REVERSE))
5803 continue;
29b0f896 5804 /* Try reversing direction of operands. */
f5eb1d70
JB
5805 overlap0 = operand_type_and (i.types[0], operand_types[i.operands - 1]);
5806 overlap1 = operand_type_and (i.types[i.operands - 1], operand_types[0]);
40fb9820 5807 if (!operand_type_match (overlap0, i.types[0])
f5eb1d70 5808 || !operand_type_match (overlap1, i.types[i.operands - 1])
45664ddb 5809 || (check_register
dc821c5f 5810 && !operand_type_register_match (i.types[0],
f5eb1d70
JB
5811 operand_types[i.operands - 1],
5812 i.types[i.operands - 1],
45664ddb 5813 operand_types[0])))
29b0f896
AM
5814 {
5815 /* Does not match either direction. */
5816 continue;
5817 }
38e314eb 5818 /* found_reverse_match holds which of D or FloatR
29b0f896 5819 we've found. */
38e314eb
JB
5820 if (!t->opcode_modifier.d)
5821 found_reverse_match = 0;
5822 else if (operand_types[0].bitfield.tbyte)
8a2ed489 5823 found_reverse_match = Opcode_FloatD;
dbbc8b7e 5824 else if (operand_types[0].bitfield.xmmword
f5eb1d70 5825 || operand_types[i.operands - 1].bitfield.xmmword
dbbc8b7e 5826 || operand_types[0].bitfield.regmmx
f5eb1d70 5827 || operand_types[i.operands - 1].bitfield.regmmx
dbbc8b7e
JB
5828 || is_any_vex_encoding(t))
5829 found_reverse_match = (t->base_opcode & 0xee) != 0x6e
5830 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
8a2ed489 5831 else
38e314eb 5832 found_reverse_match = Opcode_D;
40fb9820 5833 if (t->opcode_modifier.floatr)
8a2ed489 5834 found_reverse_match |= Opcode_FloatR;
29b0f896 5835 }
f48ff2ae 5836 else
29b0f896 5837 {
f48ff2ae 5838 /* Found a forward 2 operand match here. */
d1cbb4db
L
5839 switch (t->operands)
5840 {
c0f3af97
L
5841 case 5:
5842 overlap4 = operand_type_and (i.types[4],
5843 operand_types[4]);
1a0670f3 5844 /* Fall through. */
d1cbb4db 5845 case 4:
c6fb90c8
L
5846 overlap3 = operand_type_and (i.types[3],
5847 operand_types[3]);
1a0670f3 5848 /* Fall through. */
d1cbb4db 5849 case 3:
c6fb90c8
L
5850 overlap2 = operand_type_and (i.types[2],
5851 operand_types[2]);
d1cbb4db
L
5852 break;
5853 }
29b0f896 5854
f48ff2ae
L
5855 switch (t->operands)
5856 {
c0f3af97
L
5857 case 5:
5858 if (!operand_type_match (overlap4, i.types[4])
dc821c5f 5859 || !operand_type_register_match (i.types[3],
c0f3af97 5860 operand_types[3],
c0f3af97
L
5861 i.types[4],
5862 operand_types[4]))
5863 continue;
1a0670f3 5864 /* Fall through. */
f48ff2ae 5865 case 4:
40fb9820 5866 if (!operand_type_match (overlap3, i.types[3])
e2195274
JB
5867 || ((check_register & 0xa) == 0xa
5868 && !operand_type_register_match (i.types[1],
f7768225
JB
5869 operand_types[1],
5870 i.types[3],
e2195274
JB
5871 operand_types[3]))
5872 || ((check_register & 0xc) == 0xc
5873 && !operand_type_register_match (i.types[2],
5874 operand_types[2],
5875 i.types[3],
5876 operand_types[3])))
f48ff2ae 5877 continue;
1a0670f3 5878 /* Fall through. */
f48ff2ae
L
5879 case 3:
5880 /* Here we make use of the fact that there are no
23e42951 5881 reverse match 3 operand instructions. */
40fb9820 5882 if (!operand_type_match (overlap2, i.types[2])
e2195274
JB
5883 || ((check_register & 5) == 5
5884 && !operand_type_register_match (i.types[0],
23e42951
JB
5885 operand_types[0],
5886 i.types[2],
e2195274
JB
5887 operand_types[2]))
5888 || ((check_register & 6) == 6
5889 && !operand_type_register_match (i.types[1],
5890 operand_types[1],
5891 i.types[2],
5892 operand_types[2])))
f48ff2ae
L
5893 continue;
5894 break;
5895 }
29b0f896 5896 }
f48ff2ae 5897 /* Found either forward/reverse 2, 3 or 4 operand match here:
29b0f896
AM
5898 slip through to break. */
5899 }
3629bb00 5900 if (!found_cpu_match)
dbbc8b7e 5901 continue;
c0f3af97 5902
5614d22c
JB
5903 /* Check if vector and VEX operands are valid. */
5904 if (check_VecOperands (t) || VEX_check_operands (t))
5905 {
5906 specific_error = i.error;
5907 continue;
5908 }
a683cc34 5909
29b0f896
AM
5910 /* We've found a match; break out of loop. */
5911 break;
5912 }
5913
5914 if (t == current_templates->end)
5915 {
5916 /* We found no match. */
a65babc9 5917 const char *err_msg;
5614d22c 5918 switch (specific_error ? specific_error : i.error)
a65babc9
L
5919 {
5920 default:
5921 abort ();
86e026a4 5922 case operand_size_mismatch:
a65babc9
L
5923 err_msg = _("operand size mismatch");
5924 break;
5925 case operand_type_mismatch:
5926 err_msg = _("operand type mismatch");
5927 break;
5928 case register_type_mismatch:
5929 err_msg = _("register type mismatch");
5930 break;
5931 case number_of_operands_mismatch:
5932 err_msg = _("number of operands mismatch");
5933 break;
5934 case invalid_instruction_suffix:
5935 err_msg = _("invalid instruction suffix");
5936 break;
5937 case bad_imm4:
4a2608e3 5938 err_msg = _("constant doesn't fit in 4 bits");
a65babc9 5939 break;
a65babc9
L
5940 case unsupported_with_intel_mnemonic:
5941 err_msg = _("unsupported with Intel mnemonic");
5942 break;
5943 case unsupported_syntax:
5944 err_msg = _("unsupported syntax");
5945 break;
5946 case unsupported:
35262a23 5947 as_bad (_("unsupported instruction `%s'"),
10efe3f6
L
5948 current_templates->start->name);
5949 return NULL;
6c30d220
L
5950 case invalid_vsib_address:
5951 err_msg = _("invalid VSIB address");
5952 break;
7bab8ab5
JB
5953 case invalid_vector_register_set:
5954 err_msg = _("mask, index, and destination registers must be distinct");
5955 break;
6c30d220
L
5956 case unsupported_vector_index_register:
5957 err_msg = _("unsupported vector index register");
5958 break;
43234a1e
L
5959 case unsupported_broadcast:
5960 err_msg = _("unsupported broadcast");
5961 break;
43234a1e
L
5962 case broadcast_needed:
5963 err_msg = _("broadcast is needed for operand of such type");
5964 break;
5965 case unsupported_masking:
5966 err_msg = _("unsupported masking");
5967 break;
5968 case mask_not_on_destination:
5969 err_msg = _("mask not on destination operand");
5970 break;
5971 case no_default_mask:
5972 err_msg = _("default mask isn't allowed");
5973 break;
5974 case unsupported_rc_sae:
5975 err_msg = _("unsupported static rounding/sae");
5976 break;
5977 case rc_sae_operand_not_last_imm:
5978 if (intel_syntax)
5979 err_msg = _("RC/SAE operand must precede immediate operands");
5980 else
5981 err_msg = _("RC/SAE operand must follow immediate operands");
5982 break;
5983 case invalid_register_operand:
5984 err_msg = _("invalid register operand");
5985 break;
a65babc9
L
5986 }
5987 as_bad (_("%s for `%s'"), err_msg,
891edac4 5988 current_templates->start->name);
fa99fab2 5989 return NULL;
29b0f896 5990 }
252b5132 5991
29b0f896
AM
5992 if (!quiet_warnings)
5993 {
5994 if (!intel_syntax
40fb9820
L
5995 && (i.types[0].bitfield.jumpabsolute
5996 != operand_types[0].bitfield.jumpabsolute))
29b0f896
AM
5997 {
5998 as_warn (_("indirect %s without `*'"), t->name);
5999 }
6000
40fb9820
L
6001 if (t->opcode_modifier.isprefix
6002 && t->opcode_modifier.ignoresize)
29b0f896
AM
6003 {
6004 /* Warn them that a data or address size prefix doesn't
6005 affect assembly of the next line of code. */
6006 as_warn (_("stand-alone `%s' prefix"), t->name);
6007 }
6008 }
6009
6010 /* Copy the template we found. */
6011 i.tm = *t;
539e75ad
L
6012
6013 if (addr_prefix_disp != -1)
6014 i.tm.operand_types[addr_prefix_disp]
6015 = operand_types[addr_prefix_disp];
6016
29b0f896
AM
6017 if (found_reverse_match)
6018 {
6019 /* If we found a reverse match we must alter the opcode
6020 direction bit. found_reverse_match holds bits to change
6021 (different for int & float insns). */
6022
6023 i.tm.base_opcode ^= found_reverse_match;
6024
f5eb1d70
JB
6025 i.tm.operand_types[0] = operand_types[i.operands - 1];
6026 i.tm.operand_types[i.operands - 1] = operand_types[0];
29b0f896
AM
6027 }
6028
fa99fab2 6029 return t;
29b0f896
AM
6030}
6031
6032static int
e3bb37b5 6033check_string (void)
29b0f896 6034{
40fb9820
L
6035 int mem_op = operand_type_check (i.types[0], anymem) ? 0 : 1;
6036 if (i.tm.operand_types[mem_op].bitfield.esseg)
29b0f896
AM
6037 {
6038 if (i.seg[0] != NULL && i.seg[0] != &es)
6039 {
a87af027 6040 as_bad (_("`%s' operand %d must use `%ses' segment"),
29b0f896 6041 i.tm.name,
a87af027
JB
6042 mem_op + 1,
6043 register_prefix);
29b0f896
AM
6044 return 0;
6045 }
6046 /* There's only ever one segment override allowed per instruction.
6047 This instruction possibly has a legal segment override on the
6048 second operand, so copy the segment to where non-string
6049 instructions store it, allowing common code. */
6050 i.seg[0] = i.seg[1];
6051 }
40fb9820 6052 else if (i.tm.operand_types[mem_op + 1].bitfield.esseg)
29b0f896
AM
6053 {
6054 if (i.seg[1] != NULL && i.seg[1] != &es)
6055 {
a87af027 6056 as_bad (_("`%s' operand %d must use `%ses' segment"),
29b0f896 6057 i.tm.name,
a87af027
JB
6058 mem_op + 2,
6059 register_prefix);
29b0f896
AM
6060 return 0;
6061 }
6062 }
6063 return 1;
6064}
6065
6066static int
543613e9 6067process_suffix (void)
29b0f896
AM
6068{
6069 /* If matched instruction specifies an explicit instruction mnemonic
6070 suffix, use it. */
673fe0f0 6071 if (i.tm.opcode_modifier.size == SIZE16)
40fb9820 6072 i.suffix = WORD_MNEM_SUFFIX;
673fe0f0 6073 else if (i.tm.opcode_modifier.size == SIZE32)
40fb9820 6074 i.suffix = LONG_MNEM_SUFFIX;
673fe0f0 6075 else if (i.tm.opcode_modifier.size == SIZE64)
40fb9820 6076 i.suffix = QWORD_MNEM_SUFFIX;
29b0f896
AM
6077 else if (i.reg_operands)
6078 {
6079 /* If there's no instruction mnemonic suffix we try to invent one
6080 based on register operands. */
6081 if (!i.suffix)
6082 {
6083 /* We take i.suffix from the last register operand specified,
6084 Destination register type is more significant than source
381d071f
L
6085 register type. crc32 in SSE4.2 prefers source register
6086 type. */
556059dd 6087 if (i.tm.base_opcode == 0xf20f38f0 && i.types[0].bitfield.reg)
381d071f 6088 {
556059dd
JB
6089 if (i.types[0].bitfield.byte)
6090 i.suffix = BYTE_MNEM_SUFFIX;
6091 else if (i.types[0].bitfield.word)
40fb9820 6092 i.suffix = WORD_MNEM_SUFFIX;
556059dd 6093 else if (i.types[0].bitfield.dword)
40fb9820 6094 i.suffix = LONG_MNEM_SUFFIX;
556059dd 6095 else if (i.types[0].bitfield.qword)
40fb9820 6096 i.suffix = QWORD_MNEM_SUFFIX;
381d071f
L
6097 }
6098
6099 if (!i.suffix)
6100 {
6101 int op;
6102
556059dd 6103 if (i.tm.base_opcode == 0xf20f38f0)
20592a94
L
6104 {
6105 /* We have to know the operand size for crc32. */
6106 as_bad (_("ambiguous memory operand size for `%s`"),
6107 i.tm.name);
6108 return 0;
6109 }
6110
381d071f 6111 for (op = i.operands; --op >= 0;)
b76bc5d5
JB
6112 if (!i.tm.operand_types[op].bitfield.inoutportreg
6113 && !i.tm.operand_types[op].bitfield.shiftcount)
381d071f 6114 {
8819ada6
JB
6115 if (!i.types[op].bitfield.reg)
6116 continue;
6117 if (i.types[op].bitfield.byte)
6118 i.suffix = BYTE_MNEM_SUFFIX;
6119 else if (i.types[op].bitfield.word)
6120 i.suffix = WORD_MNEM_SUFFIX;
6121 else if (i.types[op].bitfield.dword)
6122 i.suffix = LONG_MNEM_SUFFIX;
6123 else if (i.types[op].bitfield.qword)
6124 i.suffix = QWORD_MNEM_SUFFIX;
6125 else
6126 continue;
6127 break;
381d071f
L
6128 }
6129 }
29b0f896
AM
6130 }
6131 else if (i.suffix == BYTE_MNEM_SUFFIX)
6132 {
2eb952a4
L
6133 if (intel_syntax
6134 && i.tm.opcode_modifier.ignoresize
6135 && i.tm.opcode_modifier.no_bsuf)
6136 i.suffix = 0;
6137 else if (!check_byte_reg ())
29b0f896
AM
6138 return 0;
6139 }
6140 else if (i.suffix == LONG_MNEM_SUFFIX)
6141 {
2eb952a4
L
6142 if (intel_syntax
6143 && i.tm.opcode_modifier.ignoresize
9f123b91
JB
6144 && i.tm.opcode_modifier.no_lsuf
6145 && !i.tm.opcode_modifier.todword
6146 && !i.tm.opcode_modifier.toqword)
2eb952a4
L
6147 i.suffix = 0;
6148 else if (!check_long_reg ())
29b0f896
AM
6149 return 0;
6150 }
6151 else if (i.suffix == QWORD_MNEM_SUFFIX)
6152 {
955e1e6a
L
6153 if (intel_syntax
6154 && i.tm.opcode_modifier.ignoresize
9f123b91
JB
6155 && i.tm.opcode_modifier.no_qsuf
6156 && !i.tm.opcode_modifier.todword
6157 && !i.tm.opcode_modifier.toqword)
955e1e6a
L
6158 i.suffix = 0;
6159 else if (!check_qword_reg ())
29b0f896
AM
6160 return 0;
6161 }
6162 else if (i.suffix == WORD_MNEM_SUFFIX)
6163 {
2eb952a4
L
6164 if (intel_syntax
6165 && i.tm.opcode_modifier.ignoresize
6166 && i.tm.opcode_modifier.no_wsuf)
6167 i.suffix = 0;
6168 else if (!check_word_reg ())
29b0f896
AM
6169 return 0;
6170 }
40fb9820 6171 else if (intel_syntax && i.tm.opcode_modifier.ignoresize)
29b0f896
AM
6172 /* Do nothing if the instruction is going to ignore the prefix. */
6173 ;
6174 else
6175 abort ();
6176 }
40fb9820 6177 else if (i.tm.opcode_modifier.defaultsize
9306ca4a
JB
6178 && !i.suffix
6179 /* exclude fldenv/frstor/fsave/fstenv */
40fb9820 6180 && i.tm.opcode_modifier.no_ssuf)
29b0f896
AM
6181 {
6182 i.suffix = stackop_size;
6183 }
9306ca4a
JB
6184 else if (intel_syntax
6185 && !i.suffix
40fb9820
L
6186 && (i.tm.operand_types[0].bitfield.jumpabsolute
6187 || i.tm.opcode_modifier.jumpbyte
6188 || i.tm.opcode_modifier.jumpintersegment
64e74474
AM
6189 || (i.tm.base_opcode == 0x0f01 /* [ls][gi]dt */
6190 && i.tm.extension_opcode <= 3)))
9306ca4a
JB
6191 {
6192 switch (flag_code)
6193 {
6194 case CODE_64BIT:
40fb9820 6195 if (!i.tm.opcode_modifier.no_qsuf)
9306ca4a
JB
6196 {
6197 i.suffix = QWORD_MNEM_SUFFIX;
6198 break;
6199 }
1a0670f3 6200 /* Fall through. */
9306ca4a 6201 case CODE_32BIT:
40fb9820 6202 if (!i.tm.opcode_modifier.no_lsuf)
9306ca4a
JB
6203 i.suffix = LONG_MNEM_SUFFIX;
6204 break;
6205 case CODE_16BIT:
40fb9820 6206 if (!i.tm.opcode_modifier.no_wsuf)
9306ca4a
JB
6207 i.suffix = WORD_MNEM_SUFFIX;
6208 break;
6209 }
6210 }
252b5132 6211
9306ca4a 6212 if (!i.suffix)
29b0f896 6213 {
9306ca4a
JB
6214 if (!intel_syntax)
6215 {
40fb9820 6216 if (i.tm.opcode_modifier.w)
9306ca4a 6217 {
4eed87de
AM
6218 as_bad (_("no instruction mnemonic suffix given and "
6219 "no register operands; can't size instruction"));
9306ca4a
JB
6220 return 0;
6221 }
6222 }
6223 else
6224 {
40fb9820 6225 unsigned int suffixes;
7ab9ffdd 6226
40fb9820
L
6227 suffixes = !i.tm.opcode_modifier.no_bsuf;
6228 if (!i.tm.opcode_modifier.no_wsuf)
6229 suffixes |= 1 << 1;
6230 if (!i.tm.opcode_modifier.no_lsuf)
6231 suffixes |= 1 << 2;
fc4adea1 6232 if (!i.tm.opcode_modifier.no_ldsuf)
40fb9820
L
6233 suffixes |= 1 << 3;
6234 if (!i.tm.opcode_modifier.no_ssuf)
6235 suffixes |= 1 << 4;
c2b9da16 6236 if (flag_code == CODE_64BIT && !i.tm.opcode_modifier.no_qsuf)
40fb9820
L
6237 suffixes |= 1 << 5;
6238
6239 /* There are more than suffix matches. */
6240 if (i.tm.opcode_modifier.w
9306ca4a 6241 || ((suffixes & (suffixes - 1))
40fb9820
L
6242 && !i.tm.opcode_modifier.defaultsize
6243 && !i.tm.opcode_modifier.ignoresize))
9306ca4a
JB
6244 {
6245 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
6246 return 0;
6247 }
6248 }
29b0f896 6249 }
252b5132 6250
d2224064
JB
6251 /* Change the opcode based on the operand size given by i.suffix. */
6252 switch (i.suffix)
29b0f896 6253 {
d2224064
JB
6254 /* Size floating point instruction. */
6255 case LONG_MNEM_SUFFIX:
6256 if (i.tm.opcode_modifier.floatmf)
6257 {
6258 i.tm.base_opcode ^= 4;
6259 break;
6260 }
6261 /* fall through */
6262 case WORD_MNEM_SUFFIX:
6263 case QWORD_MNEM_SUFFIX:
29b0f896 6264 /* It's not a byte, select word/dword operation. */
40fb9820 6265 if (i.tm.opcode_modifier.w)
29b0f896 6266 {
40fb9820 6267 if (i.tm.opcode_modifier.shortform)
29b0f896
AM
6268 i.tm.base_opcode |= 8;
6269 else
6270 i.tm.base_opcode |= 1;
6271 }
d2224064
JB
6272 /* fall through */
6273 case SHORT_MNEM_SUFFIX:
29b0f896
AM
6274 /* Now select between word & dword operations via the operand
6275 size prefix, except for instructions that will ignore this
6276 prefix anyway. */
75c0a438
L
6277 if (i.reg_operands > 0
6278 && i.types[0].bitfield.reg
6279 && i.tm.opcode_modifier.addrprefixopreg
6280 && (i.tm.opcode_modifier.immext
6281 || i.operands == 1))
cb712a9e 6282 {
ca61edf2
L
6283 /* The address size override prefix changes the size of the
6284 first operand. */
40fb9820 6285 if ((flag_code == CODE_32BIT
75c0a438 6286 && i.op[0].regs->reg_type.bitfield.word)
40fb9820 6287 || (flag_code != CODE_32BIT
75c0a438 6288 && i.op[0].regs->reg_type.bitfield.dword))
cb712a9e
L
6289 if (!add_prefix (ADDR_PREFIX_OPCODE))
6290 return 0;
6291 }
6292 else if (i.suffix != QWORD_MNEM_SUFFIX
40fb9820
L
6293 && !i.tm.opcode_modifier.ignoresize
6294 && !i.tm.opcode_modifier.floatmf
7a8655d2
JB
6295 && !i.tm.opcode_modifier.vex
6296 && !i.tm.opcode_modifier.vexopcode
6297 && !is_evex_encoding (&i.tm)
cb712a9e
L
6298 && ((i.suffix == LONG_MNEM_SUFFIX) == (flag_code == CODE_16BIT)
6299 || (flag_code == CODE_64BIT
40fb9820 6300 && i.tm.opcode_modifier.jumpbyte)))
24eab124
AM
6301 {
6302 unsigned int prefix = DATA_PREFIX_OPCODE;
543613e9 6303
40fb9820 6304 if (i.tm.opcode_modifier.jumpbyte) /* jcxz, loop */
29b0f896 6305 prefix = ADDR_PREFIX_OPCODE;
252b5132 6306
29b0f896
AM
6307 if (!add_prefix (prefix))
6308 return 0;
24eab124 6309 }
252b5132 6310
29b0f896
AM
6311 /* Set mode64 for an operand. */
6312 if (i.suffix == QWORD_MNEM_SUFFIX
9146926a 6313 && flag_code == CODE_64BIT
d2224064 6314 && !i.tm.opcode_modifier.norex64
46e883c5 6315 /* Special case for xchg %rax,%rax. It is NOP and doesn't
d2224064
JB
6316 need rex64. */
6317 && ! (i.operands == 2
6318 && i.tm.base_opcode == 0x90
6319 && i.tm.extension_opcode == None
6320 && operand_type_equal (&i.types [0], &acc64)
6321 && operand_type_equal (&i.types [1], &acc64)))
6322 i.rex |= REX_W;
3e73aa7c 6323
d2224064 6324 break;
29b0f896 6325 }
7ecd2f8b 6326
c0a30a9f
L
6327 if (i.reg_operands != 0
6328 && i.operands > 1
6329 && i.tm.opcode_modifier.addrprefixopreg
6330 && !i.tm.opcode_modifier.immext)
6331 {
6332 /* Check invalid register operand when the address size override
6333 prefix changes the size of register operands. */
6334 unsigned int op;
6335 enum { need_word, need_dword, need_qword } need;
6336
6337 if (flag_code == CODE_32BIT)
6338 need = i.prefix[ADDR_PREFIX] ? need_word : need_dword;
6339 else
6340 {
6341 if (i.prefix[ADDR_PREFIX])
6342 need = need_dword;
6343 else
6344 need = flag_code == CODE_64BIT ? need_qword : need_word;
6345 }
6346
6347 for (op = 0; op < i.operands; op++)
6348 if (i.types[op].bitfield.reg
6349 && ((need == need_word
6350 && !i.op[op].regs->reg_type.bitfield.word)
6351 || (need == need_dword
6352 && !i.op[op].regs->reg_type.bitfield.dword)
6353 || (need == need_qword
6354 && !i.op[op].regs->reg_type.bitfield.qword)))
6355 {
6356 as_bad (_("invalid register operand size for `%s'"),
6357 i.tm.name);
6358 return 0;
6359 }
6360 }
6361
29b0f896
AM
6362 return 1;
6363}
3e73aa7c 6364
29b0f896 6365static int
543613e9 6366check_byte_reg (void)
29b0f896
AM
6367{
6368 int op;
543613e9 6369
29b0f896
AM
6370 for (op = i.operands; --op >= 0;)
6371 {
dc821c5f
JB
6372 /* Skip non-register operands. */
6373 if (!i.types[op].bitfield.reg)
6374 continue;
6375
29b0f896
AM
6376 /* If this is an eight bit register, it's OK. If it's the 16 or
6377 32 bit version of an eight bit register, we will just use the
6378 low portion, and that's OK too. */
dc821c5f 6379 if (i.types[op].bitfield.byte)
29b0f896
AM
6380 continue;
6381
5a819eb9
JB
6382 /* I/O port address operands are OK too. */
6383 if (i.tm.operand_types[op].bitfield.inoutportreg)
6384 continue;
6385
9344ff29
L
6386 /* crc32 doesn't generate this warning. */
6387 if (i.tm.base_opcode == 0xf20f38f0)
6388 continue;
6389
dc821c5f
JB
6390 if ((i.types[op].bitfield.word
6391 || i.types[op].bitfield.dword
6392 || i.types[op].bitfield.qword)
5a819eb9
JB
6393 && i.op[op].regs->reg_num < 4
6394 /* Prohibit these changes in 64bit mode, since the lowering
6395 would be more complicated. */
6396 && flag_code != CODE_64BIT)
29b0f896 6397 {
29b0f896 6398#if REGISTER_WARNINGS
5a819eb9 6399 if (!quiet_warnings)
a540244d
L
6400 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6401 register_prefix,
dc821c5f 6402 (i.op[op].regs + (i.types[op].bitfield.word
29b0f896
AM
6403 ? REGNAM_AL - REGNAM_AX
6404 : REGNAM_AL - REGNAM_EAX))->reg_name,
a540244d 6405 register_prefix,
29b0f896
AM
6406 i.op[op].regs->reg_name,
6407 i.suffix);
6408#endif
6409 continue;
6410 }
6411 /* Any other register is bad. */
dc821c5f 6412 if (i.types[op].bitfield.reg
40fb9820 6413 || i.types[op].bitfield.regmmx
1b54b8d7 6414 || i.types[op].bitfield.regsimd
40fb9820
L
6415 || i.types[op].bitfield.sreg2
6416 || i.types[op].bitfield.sreg3
6417 || i.types[op].bitfield.control
6418 || i.types[op].bitfield.debug
ca0d63fe 6419 || i.types[op].bitfield.test)
29b0f896 6420 {
a540244d
L
6421 as_bad (_("`%s%s' not allowed with `%s%c'"),
6422 register_prefix,
29b0f896
AM
6423 i.op[op].regs->reg_name,
6424 i.tm.name,
6425 i.suffix);
6426 return 0;
6427 }
6428 }
6429 return 1;
6430}
6431
6432static int
e3bb37b5 6433check_long_reg (void)
29b0f896
AM
6434{
6435 int op;
6436
6437 for (op = i.operands; --op >= 0;)
dc821c5f
JB
6438 /* Skip non-register operands. */
6439 if (!i.types[op].bitfield.reg)
6440 continue;
29b0f896
AM
6441 /* Reject eight bit registers, except where the template requires
6442 them. (eg. movzb) */
dc821c5f
JB
6443 else if (i.types[op].bitfield.byte
6444 && (i.tm.operand_types[op].bitfield.reg
6445 || i.tm.operand_types[op].bitfield.acc)
6446 && (i.tm.operand_types[op].bitfield.word
6447 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6448 {
a540244d
L
6449 as_bad (_("`%s%s' not allowed with `%s%c'"),
6450 register_prefix,
29b0f896
AM
6451 i.op[op].regs->reg_name,
6452 i.tm.name,
6453 i.suffix);
6454 return 0;
6455 }
e4630f71 6456 /* Warn if the e prefix on a general reg is missing. */
29b0f896 6457 else if ((!quiet_warnings || flag_code == CODE_64BIT)
dc821c5f
JB
6458 && i.types[op].bitfield.word
6459 && (i.tm.operand_types[op].bitfield.reg
6460 || i.tm.operand_types[op].bitfield.acc)
6461 && i.tm.operand_types[op].bitfield.dword)
29b0f896
AM
6462 {
6463 /* Prohibit these changes in the 64bit mode, since the
6464 lowering is more complicated. */
6465 if (flag_code == CODE_64BIT)
252b5132 6466 {
2b5d6a91 6467 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
2ca3ace5 6468 register_prefix, i.op[op].regs->reg_name,
29b0f896
AM
6469 i.suffix);
6470 return 0;
252b5132 6471 }
29b0f896 6472#if REGISTER_WARNINGS
cecf1424
JB
6473 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6474 register_prefix,
6475 (i.op[op].regs + REGNAM_EAX - REGNAM_AX)->reg_name,
6476 register_prefix, i.op[op].regs->reg_name, i.suffix);
29b0f896 6477#endif
252b5132 6478 }
e4630f71 6479 /* Warn if the r prefix on a general reg is present. */
dc821c5f
JB
6480 else if (i.types[op].bitfield.qword
6481 && (i.tm.operand_types[op].bitfield.reg
6482 || i.tm.operand_types[op].bitfield.acc)
6483 && i.tm.operand_types[op].bitfield.dword)
252b5132 6484 {
34828aad 6485 if (intel_syntax
ca61edf2 6486 && i.tm.opcode_modifier.toqword
1b54b8d7 6487 && !i.types[0].bitfield.regsimd)
34828aad 6488 {
ca61edf2 6489 /* Convert to QWORD. We want REX byte. */
34828aad
L
6490 i.suffix = QWORD_MNEM_SUFFIX;
6491 }
6492 else
6493 {
2b5d6a91 6494 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
6495 register_prefix, i.op[op].regs->reg_name,
6496 i.suffix);
6497 return 0;
6498 }
29b0f896
AM
6499 }
6500 return 1;
6501}
252b5132 6502
29b0f896 6503static int
e3bb37b5 6504check_qword_reg (void)
29b0f896
AM
6505{
6506 int op;
252b5132 6507
29b0f896 6508 for (op = i.operands; --op >= 0; )
dc821c5f
JB
6509 /* Skip non-register operands. */
6510 if (!i.types[op].bitfield.reg)
6511 continue;
29b0f896
AM
6512 /* Reject eight bit registers, except where the template requires
6513 them. (eg. movzb) */
dc821c5f
JB
6514 else if (i.types[op].bitfield.byte
6515 && (i.tm.operand_types[op].bitfield.reg
6516 || i.tm.operand_types[op].bitfield.acc)
6517 && (i.tm.operand_types[op].bitfield.word
6518 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6519 {
a540244d
L
6520 as_bad (_("`%s%s' not allowed with `%s%c'"),
6521 register_prefix,
29b0f896
AM
6522 i.op[op].regs->reg_name,
6523 i.tm.name,
6524 i.suffix);
6525 return 0;
6526 }
e4630f71 6527 /* Warn if the r prefix on a general reg is missing. */
dc821c5f
JB
6528 else if ((i.types[op].bitfield.word
6529 || i.types[op].bitfield.dword)
6530 && (i.tm.operand_types[op].bitfield.reg
6531 || i.tm.operand_types[op].bitfield.acc)
6532 && i.tm.operand_types[op].bitfield.qword)
29b0f896
AM
6533 {
6534 /* Prohibit these changes in the 64bit mode, since the
6535 lowering is more complicated. */
34828aad 6536 if (intel_syntax
ca61edf2 6537 && i.tm.opcode_modifier.todword
1b54b8d7 6538 && !i.types[0].bitfield.regsimd)
34828aad 6539 {
ca61edf2 6540 /* Convert to DWORD. We don't want REX byte. */
34828aad
L
6541 i.suffix = LONG_MNEM_SUFFIX;
6542 }
6543 else
6544 {
2b5d6a91 6545 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
6546 register_prefix, i.op[op].regs->reg_name,
6547 i.suffix);
6548 return 0;
6549 }
252b5132 6550 }
29b0f896
AM
6551 return 1;
6552}
252b5132 6553
29b0f896 6554static int
e3bb37b5 6555check_word_reg (void)
29b0f896
AM
6556{
6557 int op;
6558 for (op = i.operands; --op >= 0;)
dc821c5f
JB
6559 /* Skip non-register operands. */
6560 if (!i.types[op].bitfield.reg)
6561 continue;
29b0f896
AM
6562 /* Reject eight bit registers, except where the template requires
6563 them. (eg. movzb) */
dc821c5f
JB
6564 else if (i.types[op].bitfield.byte
6565 && (i.tm.operand_types[op].bitfield.reg
6566 || i.tm.operand_types[op].bitfield.acc)
6567 && (i.tm.operand_types[op].bitfield.word
6568 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6569 {
a540244d
L
6570 as_bad (_("`%s%s' not allowed with `%s%c'"),
6571 register_prefix,
29b0f896
AM
6572 i.op[op].regs->reg_name,
6573 i.tm.name,
6574 i.suffix);
6575 return 0;
6576 }
e4630f71 6577 /* Warn if the e or r prefix on a general reg is present. */
29b0f896 6578 else if ((!quiet_warnings || flag_code == CODE_64BIT)
dc821c5f
JB
6579 && (i.types[op].bitfield.dword
6580 || i.types[op].bitfield.qword)
6581 && (i.tm.operand_types[op].bitfield.reg
6582 || i.tm.operand_types[op].bitfield.acc)
6583 && i.tm.operand_types[op].bitfield.word)
252b5132 6584 {
29b0f896
AM
6585 /* Prohibit these changes in the 64bit mode, since the
6586 lowering is more complicated. */
6587 if (flag_code == CODE_64BIT)
252b5132 6588 {
2b5d6a91 6589 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
2ca3ace5 6590 register_prefix, i.op[op].regs->reg_name,
29b0f896
AM
6591 i.suffix);
6592 return 0;
252b5132 6593 }
29b0f896 6594#if REGISTER_WARNINGS
cecf1424
JB
6595 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6596 register_prefix,
6597 (i.op[op].regs + REGNAM_AX - REGNAM_EAX)->reg_name,
6598 register_prefix, i.op[op].regs->reg_name, i.suffix);
29b0f896
AM
6599#endif
6600 }
6601 return 1;
6602}
252b5132 6603
29b0f896 6604static int
40fb9820 6605update_imm (unsigned int j)
29b0f896 6606{
bc0844ae 6607 i386_operand_type overlap = i.types[j];
40fb9820
L
6608 if ((overlap.bitfield.imm8
6609 || overlap.bitfield.imm8s
6610 || overlap.bitfield.imm16
6611 || overlap.bitfield.imm32
6612 || overlap.bitfield.imm32s
6613 || overlap.bitfield.imm64)
0dfbf9d7
L
6614 && !operand_type_equal (&overlap, &imm8)
6615 && !operand_type_equal (&overlap, &imm8s)
6616 && !operand_type_equal (&overlap, &imm16)
6617 && !operand_type_equal (&overlap, &imm32)
6618 && !operand_type_equal (&overlap, &imm32s)
6619 && !operand_type_equal (&overlap, &imm64))
29b0f896
AM
6620 {
6621 if (i.suffix)
6622 {
40fb9820
L
6623 i386_operand_type temp;
6624
0dfbf9d7 6625 operand_type_set (&temp, 0);
7ab9ffdd 6626 if (i.suffix == BYTE_MNEM_SUFFIX)
40fb9820
L
6627 {
6628 temp.bitfield.imm8 = overlap.bitfield.imm8;
6629 temp.bitfield.imm8s = overlap.bitfield.imm8s;
6630 }
6631 else if (i.suffix == WORD_MNEM_SUFFIX)
6632 temp.bitfield.imm16 = overlap.bitfield.imm16;
6633 else if (i.suffix == QWORD_MNEM_SUFFIX)
6634 {
6635 temp.bitfield.imm64 = overlap.bitfield.imm64;
6636 temp.bitfield.imm32s = overlap.bitfield.imm32s;
6637 }
6638 else
6639 temp.bitfield.imm32 = overlap.bitfield.imm32;
6640 overlap = temp;
29b0f896 6641 }
0dfbf9d7
L
6642 else if (operand_type_equal (&overlap, &imm16_32_32s)
6643 || operand_type_equal (&overlap, &imm16_32)
6644 || operand_type_equal (&overlap, &imm16_32s))
29b0f896 6645 {
40fb9820 6646 if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
65da13b5 6647 overlap = imm16;
40fb9820 6648 else
65da13b5 6649 overlap = imm32s;
29b0f896 6650 }
0dfbf9d7
L
6651 if (!operand_type_equal (&overlap, &imm8)
6652 && !operand_type_equal (&overlap, &imm8s)
6653 && !operand_type_equal (&overlap, &imm16)
6654 && !operand_type_equal (&overlap, &imm32)
6655 && !operand_type_equal (&overlap, &imm32s)
6656 && !operand_type_equal (&overlap, &imm64))
29b0f896 6657 {
4eed87de
AM
6658 as_bad (_("no instruction mnemonic suffix given; "
6659 "can't determine immediate size"));
29b0f896
AM
6660 return 0;
6661 }
6662 }
40fb9820 6663 i.types[j] = overlap;
29b0f896 6664
40fb9820
L
6665 return 1;
6666}
6667
6668static int
6669finalize_imm (void)
6670{
bc0844ae 6671 unsigned int j, n;
29b0f896 6672
bc0844ae
L
6673 /* Update the first 2 immediate operands. */
6674 n = i.operands > 2 ? 2 : i.operands;
6675 if (n)
6676 {
6677 for (j = 0; j < n; j++)
6678 if (update_imm (j) == 0)
6679 return 0;
40fb9820 6680
bc0844ae
L
6681 /* The 3rd operand can't be immediate operand. */
6682 gas_assert (operand_type_check (i.types[2], imm) == 0);
6683 }
29b0f896
AM
6684
6685 return 1;
6686}
6687
6688static int
e3bb37b5 6689process_operands (void)
29b0f896
AM
6690{
6691 /* Default segment register this instruction will use for memory
6692 accesses. 0 means unknown. This is only for optimizing out
6693 unnecessary segment overrides. */
6694 const seg_entry *default_seg = 0;
6695
2426c15f 6696 if (i.tm.opcode_modifier.sse2avx && i.tm.opcode_modifier.vexvvvv)
29b0f896 6697 {
91d6fa6a
NC
6698 unsigned int dupl = i.operands;
6699 unsigned int dest = dupl - 1;
9fcfb3d7
L
6700 unsigned int j;
6701
c0f3af97 6702 /* The destination must be an xmm register. */
9c2799c2 6703 gas_assert (i.reg_operands
91d6fa6a 6704 && MAX_OPERANDS > dupl
7ab9ffdd 6705 && operand_type_equal (&i.types[dest], &regxmm));
c0f3af97 6706
1b54b8d7
JB
6707 if (i.tm.operand_types[0].bitfield.acc
6708 && i.tm.operand_types[0].bitfield.xmmword)
e2ec9d29 6709 {
8cd7925b 6710 if (i.tm.opcode_modifier.vexsources == VEX3SOURCES)
c0f3af97
L
6711 {
6712 /* Keep xmm0 for instructions with VEX prefix and 3
6713 sources. */
1b54b8d7
JB
6714 i.tm.operand_types[0].bitfield.acc = 0;
6715 i.tm.operand_types[0].bitfield.regsimd = 1;
c0f3af97
L
6716 goto duplicate;
6717 }
e2ec9d29 6718 else
c0f3af97
L
6719 {
6720 /* We remove the first xmm0 and keep the number of
6721 operands unchanged, which in fact duplicates the
6722 destination. */
6723 for (j = 1; j < i.operands; j++)
6724 {
6725 i.op[j - 1] = i.op[j];
6726 i.types[j - 1] = i.types[j];
6727 i.tm.operand_types[j - 1] = i.tm.operand_types[j];
6728 }
6729 }
6730 }
6731 else if (i.tm.opcode_modifier.implicit1stxmm0)
7ab9ffdd 6732 {
91d6fa6a 6733 gas_assert ((MAX_OPERANDS - 1) > dupl
8cd7925b
L
6734 && (i.tm.opcode_modifier.vexsources
6735 == VEX3SOURCES));
c0f3af97
L
6736
6737 /* Add the implicit xmm0 for instructions with VEX prefix
6738 and 3 sources. */
6739 for (j = i.operands; j > 0; j--)
6740 {
6741 i.op[j] = i.op[j - 1];
6742 i.types[j] = i.types[j - 1];
6743 i.tm.operand_types[j] = i.tm.operand_types[j - 1];
6744 }
6745 i.op[0].regs
6746 = (const reg_entry *) hash_find (reg_hash, "xmm0");
7ab9ffdd 6747 i.types[0] = regxmm;
c0f3af97
L
6748 i.tm.operand_types[0] = regxmm;
6749
6750 i.operands += 2;
6751 i.reg_operands += 2;
6752 i.tm.operands += 2;
6753
91d6fa6a 6754 dupl++;
c0f3af97 6755 dest++;
91d6fa6a
NC
6756 i.op[dupl] = i.op[dest];
6757 i.types[dupl] = i.types[dest];
6758 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
e2ec9d29 6759 }
c0f3af97
L
6760 else
6761 {
6762duplicate:
6763 i.operands++;
6764 i.reg_operands++;
6765 i.tm.operands++;
6766
91d6fa6a
NC
6767 i.op[dupl] = i.op[dest];
6768 i.types[dupl] = i.types[dest];
6769 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
c0f3af97
L
6770 }
6771
6772 if (i.tm.opcode_modifier.immext)
6773 process_immext ();
6774 }
1b54b8d7
JB
6775 else if (i.tm.operand_types[0].bitfield.acc
6776 && i.tm.operand_types[0].bitfield.xmmword)
c0f3af97
L
6777 {
6778 unsigned int j;
6779
9fcfb3d7
L
6780 for (j = 1; j < i.operands; j++)
6781 {
6782 i.op[j - 1] = i.op[j];
6783 i.types[j - 1] = i.types[j];
6784
6785 /* We need to adjust fields in i.tm since they are used by
6786 build_modrm_byte. */
6787 i.tm.operand_types [j - 1] = i.tm.operand_types [j];
6788 }
6789
e2ec9d29
L
6790 i.operands--;
6791 i.reg_operands--;
e2ec9d29
L
6792 i.tm.operands--;
6793 }
920d2ddc
IT
6794 else if (i.tm.opcode_modifier.implicitquadgroup)
6795 {
a477a8c4
JB
6796 unsigned int regnum, first_reg_in_group, last_reg_in_group;
6797
920d2ddc 6798 /* The second operand must be {x,y,z}mmN, where N is a multiple of 4. */
10c17abd 6799 gas_assert (i.operands >= 2 && i.types[1].bitfield.regsimd);
a477a8c4
JB
6800 regnum = register_number (i.op[1].regs);
6801 first_reg_in_group = regnum & ~3;
6802 last_reg_in_group = first_reg_in_group + 3;
6803 if (regnum != first_reg_in_group)
6804 as_warn (_("source register `%s%s' implicitly denotes"
6805 " `%s%.3s%u' to `%s%.3s%u' source group in `%s'"),
6806 register_prefix, i.op[1].regs->reg_name,
6807 register_prefix, i.op[1].regs->reg_name, first_reg_in_group,
6808 register_prefix, i.op[1].regs->reg_name, last_reg_in_group,
6809 i.tm.name);
6810 }
e2ec9d29
L
6811 else if (i.tm.opcode_modifier.regkludge)
6812 {
6813 /* The imul $imm, %reg instruction is converted into
6814 imul $imm, %reg, %reg, and the clr %reg instruction
6815 is converted into xor %reg, %reg. */
6816
6817 unsigned int first_reg_op;
6818
6819 if (operand_type_check (i.types[0], reg))
6820 first_reg_op = 0;
6821 else
6822 first_reg_op = 1;
6823 /* Pretend we saw the extra register operand. */
9c2799c2 6824 gas_assert (i.reg_operands == 1
7ab9ffdd 6825 && i.op[first_reg_op + 1].regs == 0);
e2ec9d29
L
6826 i.op[first_reg_op + 1].regs = i.op[first_reg_op].regs;
6827 i.types[first_reg_op + 1] = i.types[first_reg_op];
6828 i.operands++;
6829 i.reg_operands++;
29b0f896
AM
6830 }
6831
40fb9820 6832 if (i.tm.opcode_modifier.shortform)
29b0f896 6833 {
40fb9820
L
6834 if (i.types[0].bitfield.sreg2
6835 || i.types[0].bitfield.sreg3)
29b0f896 6836 {
4eed87de
AM
6837 if (i.tm.base_opcode == POP_SEG_SHORT
6838 && i.op[0].regs->reg_num == 1)
29b0f896 6839 {
a87af027 6840 as_bad (_("you can't `pop %scs'"), register_prefix);
4eed87de 6841 return 0;
29b0f896 6842 }
4eed87de
AM
6843 i.tm.base_opcode |= (i.op[0].regs->reg_num << 3);
6844 if ((i.op[0].regs->reg_flags & RegRex) != 0)
161a04f6 6845 i.rex |= REX_B;
4eed87de
AM
6846 }
6847 else
6848 {
7ab9ffdd 6849 /* The register or float register operand is in operand
85f10a01 6850 0 or 1. */
40fb9820 6851 unsigned int op;
7ab9ffdd 6852
ca0d63fe 6853 if ((i.types[0].bitfield.reg && i.types[0].bitfield.tbyte)
7ab9ffdd
L
6854 || operand_type_check (i.types[0], reg))
6855 op = 0;
6856 else
6857 op = 1;
4eed87de
AM
6858 /* Register goes in low 3 bits of opcode. */
6859 i.tm.base_opcode |= i.op[op].regs->reg_num;
6860 if ((i.op[op].regs->reg_flags & RegRex) != 0)
161a04f6 6861 i.rex |= REX_B;
40fb9820 6862 if (!quiet_warnings && i.tm.opcode_modifier.ugh)
29b0f896 6863 {
4eed87de
AM
6864 /* Warn about some common errors, but press on regardless.
6865 The first case can be generated by gcc (<= 2.8.1). */
6866 if (i.operands == 2)
6867 {
6868 /* Reversed arguments on faddp, fsubp, etc. */
a540244d 6869 as_warn (_("translating to `%s %s%s,%s%s'"), i.tm.name,
d8a1b51e
JB
6870 register_prefix, i.op[!intel_syntax].regs->reg_name,
6871 register_prefix, i.op[intel_syntax].regs->reg_name);
4eed87de
AM
6872 }
6873 else
6874 {
6875 /* Extraneous `l' suffix on fp insn. */
a540244d
L
6876 as_warn (_("translating to `%s %s%s'"), i.tm.name,
6877 register_prefix, i.op[0].regs->reg_name);
4eed87de 6878 }
29b0f896
AM
6879 }
6880 }
6881 }
40fb9820 6882 else if (i.tm.opcode_modifier.modrm)
29b0f896
AM
6883 {
6884 /* The opcode is completed (modulo i.tm.extension_opcode which
52271982
AM
6885 must be put into the modrm byte). Now, we make the modrm and
6886 index base bytes based on all the info we've collected. */
29b0f896
AM
6887
6888 default_seg = build_modrm_byte ();
6889 }
8a2ed489 6890 else if ((i.tm.base_opcode & ~0x3) == MOV_AX_DISP32)
29b0f896
AM
6891 {
6892 default_seg = &ds;
6893 }
40fb9820 6894 else if (i.tm.opcode_modifier.isstring)
29b0f896
AM
6895 {
6896 /* For the string instructions that allow a segment override
6897 on one of their operands, the default segment is ds. */
6898 default_seg = &ds;
6899 }
6900
75178d9d
L
6901 if (i.tm.base_opcode == 0x8d /* lea */
6902 && i.seg[0]
6903 && !quiet_warnings)
30123838 6904 as_warn (_("segment override on `%s' is ineffectual"), i.tm.name);
52271982
AM
6905
6906 /* If a segment was explicitly specified, and the specified segment
6907 is not the default, use an opcode prefix to select it. If we
6908 never figured out what the default segment is, then default_seg
6909 will be zero at this point, and the specified segment prefix will
6910 always be used. */
29b0f896
AM
6911 if ((i.seg[0]) && (i.seg[0] != default_seg))
6912 {
6913 if (!add_prefix (i.seg[0]->seg_prefix))
6914 return 0;
6915 }
6916 return 1;
6917}
6918
6919static const seg_entry *
e3bb37b5 6920build_modrm_byte (void)
29b0f896
AM
6921{
6922 const seg_entry *default_seg = 0;
c0f3af97 6923 unsigned int source, dest;
8cd7925b 6924 int vex_3_sources;
c0f3af97 6925
8cd7925b 6926 vex_3_sources = i.tm.opcode_modifier.vexsources == VEX3SOURCES;
c0f3af97
L
6927 if (vex_3_sources)
6928 {
91d6fa6a 6929 unsigned int nds, reg_slot;
4c2c6516 6930 expressionS *exp;
c0f3af97 6931
6b8d3588 6932 dest = i.operands - 1;
c0f3af97 6933 nds = dest - 1;
922d8de8 6934
a683cc34 6935 /* There are 2 kinds of instructions:
bed3d976
JB
6936 1. 5 operands: 4 register operands or 3 register operands
6937 plus 1 memory operand plus one Vec_Imm4 operand, VexXDS, and
6938 VexW0 or VexW1. The destination must be either XMM, YMM or
43234a1e 6939 ZMM register.
bed3d976 6940 2. 4 operands: 4 register operands or 3 register operands
2f1bada2 6941 plus 1 memory operand, with VexXDS. */
922d8de8 6942 gas_assert ((i.reg_operands == 4
bed3d976
JB
6943 || (i.reg_operands == 3 && i.mem_operands == 1))
6944 && i.tm.opcode_modifier.vexvvvv == VEXXDS
dcd7e323
JB
6945 && i.tm.opcode_modifier.vexw
6946 && i.tm.operand_types[dest].bitfield.regsimd);
a683cc34 6947
48db9223
JB
6948 /* If VexW1 is set, the first non-immediate operand is the source and
6949 the second non-immediate one is encoded in the immediate operand. */
6950 if (i.tm.opcode_modifier.vexw == VEXW1)
6951 {
6952 source = i.imm_operands;
6953 reg_slot = i.imm_operands + 1;
6954 }
6955 else
6956 {
6957 source = i.imm_operands + 1;
6958 reg_slot = i.imm_operands;
6959 }
6960
a683cc34 6961 if (i.imm_operands == 0)
bed3d976
JB
6962 {
6963 /* When there is no immediate operand, generate an 8bit
6964 immediate operand to encode the first operand. */
6965 exp = &im_expressions[i.imm_operands++];
6966 i.op[i.operands].imms = exp;
6967 i.types[i.operands] = imm8;
6968 i.operands++;
6969
6970 gas_assert (i.tm.operand_types[reg_slot].bitfield.regsimd);
6971 exp->X_op = O_constant;
6972 exp->X_add_number = register_number (i.op[reg_slot].regs) << 4;
43234a1e
L
6973 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
6974 }
922d8de8 6975 else
bed3d976
JB
6976 {
6977 unsigned int imm_slot;
a683cc34 6978
2f1bada2
JB
6979 gas_assert (i.imm_operands == 1 && i.types[0].bitfield.vec_imm4);
6980
bed3d976
JB
6981 if (i.tm.opcode_modifier.immext)
6982 {
6983 /* When ImmExt is set, the immediate byte is the last
6984 operand. */
6985 imm_slot = i.operands - 1;
6986 source--;
6987 reg_slot--;
6988 }
6989 else
6990 {
6991 imm_slot = 0;
6992
6993 /* Turn on Imm8 so that output_imm will generate it. */
6994 i.types[imm_slot].bitfield.imm8 = 1;
6995 }
6996
6997 gas_assert (i.tm.operand_types[reg_slot].bitfield.regsimd);
6998 i.op[imm_slot].imms->X_add_number
6999 |= register_number (i.op[reg_slot].regs) << 4;
43234a1e 7000 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
bed3d976 7001 }
a683cc34 7002
10c17abd 7003 gas_assert (i.tm.operand_types[nds].bitfield.regsimd);
dae39acc 7004 i.vex.register_specifier = i.op[nds].regs;
c0f3af97
L
7005 }
7006 else
7007 source = dest = 0;
29b0f896
AM
7008
7009 /* i.reg_operands MUST be the number of real register operands;
c0f3af97
L
7010 implicit registers do not count. If there are 3 register
7011 operands, it must be a instruction with VexNDS. For a
7012 instruction with VexNDD, the destination register is encoded
7013 in VEX prefix. If there are 4 register operands, it must be
7014 a instruction with VEX prefix and 3 sources. */
7ab9ffdd
L
7015 if (i.mem_operands == 0
7016 && ((i.reg_operands == 2
2426c15f 7017 && i.tm.opcode_modifier.vexvvvv <= VEXXDS)
7ab9ffdd 7018 || (i.reg_operands == 3
2426c15f 7019 && i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd 7020 || (i.reg_operands == 4 && vex_3_sources)))
29b0f896 7021 {
cab737b9
L
7022 switch (i.operands)
7023 {
7024 case 2:
7025 source = 0;
7026 break;
7027 case 3:
c81128dc
L
7028 /* When there are 3 operands, one of them may be immediate,
7029 which may be the first or the last operand. Otherwise,
c0f3af97
L
7030 the first operand must be shift count register (cl) or it
7031 is an instruction with VexNDS. */
9c2799c2 7032 gas_assert (i.imm_operands == 1
7ab9ffdd 7033 || (i.imm_operands == 0
2426c15f 7034 && (i.tm.opcode_modifier.vexvvvv == VEXXDS
7ab9ffdd 7035 || i.types[0].bitfield.shiftcount)));
40fb9820
L
7036 if (operand_type_check (i.types[0], imm)
7037 || i.types[0].bitfield.shiftcount)
7038 source = 1;
7039 else
7040 source = 0;
cab737b9
L
7041 break;
7042 case 4:
368d64cc
L
7043 /* When there are 4 operands, the first two must be 8bit
7044 immediate operands. The source operand will be the 3rd
c0f3af97
L
7045 one.
7046
7047 For instructions with VexNDS, if the first operand
7048 an imm8, the source operand is the 2nd one. If the last
7049 operand is imm8, the source operand is the first one. */
9c2799c2 7050 gas_assert ((i.imm_operands == 2
7ab9ffdd
L
7051 && i.types[0].bitfield.imm8
7052 && i.types[1].bitfield.imm8)
2426c15f 7053 || (i.tm.opcode_modifier.vexvvvv == VEXXDS
7ab9ffdd
L
7054 && i.imm_operands == 1
7055 && (i.types[0].bitfield.imm8
43234a1e
L
7056 || i.types[i.operands - 1].bitfield.imm8
7057 || i.rounding)));
9f2670f2
L
7058 if (i.imm_operands == 2)
7059 source = 2;
7060 else
c0f3af97
L
7061 {
7062 if (i.types[0].bitfield.imm8)
7063 source = 1;
7064 else
7065 source = 0;
7066 }
c0f3af97
L
7067 break;
7068 case 5:
e771e7c9 7069 if (is_evex_encoding (&i.tm))
43234a1e
L
7070 {
7071 /* For EVEX instructions, when there are 5 operands, the
7072 first one must be immediate operand. If the second one
7073 is immediate operand, the source operand is the 3th
7074 one. If the last one is immediate operand, the source
7075 operand is the 2nd one. */
7076 gas_assert (i.imm_operands == 2
7077 && i.tm.opcode_modifier.sae
7078 && operand_type_check (i.types[0], imm));
7079 if (operand_type_check (i.types[1], imm))
7080 source = 2;
7081 else if (operand_type_check (i.types[4], imm))
7082 source = 1;
7083 else
7084 abort ();
7085 }
cab737b9
L
7086 break;
7087 default:
7088 abort ();
7089 }
7090
c0f3af97
L
7091 if (!vex_3_sources)
7092 {
7093 dest = source + 1;
7094
43234a1e
L
7095 /* RC/SAE operand could be between DEST and SRC. That happens
7096 when one operand is GPR and the other one is XMM/YMM/ZMM
7097 register. */
7098 if (i.rounding && i.rounding->operand == (int) dest)
7099 dest++;
7100
2426c15f 7101 if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
c0f3af97 7102 {
43234a1e 7103 /* For instructions with VexNDS, the register-only source
c5d0745b 7104 operand must be a 32/64bit integer, XMM, YMM, ZMM, or mask
43234a1e
L
7105 register. It is encoded in VEX prefix. We need to
7106 clear RegMem bit before calling operand_type_equal. */
f12dc422
L
7107
7108 i386_operand_type op;
7109 unsigned int vvvv;
7110
7111 /* Check register-only source operand when two source
7112 operands are swapped. */
7113 if (!i.tm.operand_types[source].bitfield.baseindex
7114 && i.tm.operand_types[dest].bitfield.baseindex)
7115 {
7116 vvvv = source;
7117 source = dest;
7118 }
7119 else
7120 vvvv = dest;
7121
7122 op = i.tm.operand_types[vvvv];
fa99fab2 7123 op.bitfield.regmem = 0;
c0f3af97 7124 if ((dest + 1) >= i.operands
dc821c5f
JB
7125 || ((!op.bitfield.reg
7126 || (!op.bitfield.dword && !op.bitfield.qword))
10c17abd 7127 && !op.bitfield.regsimd
43234a1e 7128 && !operand_type_equal (&op, &regmask)))
c0f3af97 7129 abort ();
f12dc422 7130 i.vex.register_specifier = i.op[vvvv].regs;
c0f3af97
L
7131 dest++;
7132 }
7133 }
29b0f896
AM
7134
7135 i.rm.mode = 3;
7136 /* One of the register operands will be encoded in the i.tm.reg
7137 field, the other in the combined i.tm.mode and i.tm.regmem
7138 fields. If no form of this instruction supports a memory
7139 destination operand, then we assume the source operand may
7140 sometimes be a memory operand and so we need to store the
7141 destination in the i.rm.reg field. */
40fb9820
L
7142 if (!i.tm.operand_types[dest].bitfield.regmem
7143 && operand_type_check (i.tm.operand_types[dest], anymem) == 0)
29b0f896
AM
7144 {
7145 i.rm.reg = i.op[dest].regs->reg_num;
7146 i.rm.regmem = i.op[source].regs->reg_num;
b4a3a7b4
L
7147 if (i.op[dest].regs->reg_type.bitfield.regmmx
7148 || i.op[source].regs->reg_type.bitfield.regmmx)
7149 i.has_regmmx = TRUE;
7150 else if (i.op[dest].regs->reg_type.bitfield.regsimd
7151 || i.op[source].regs->reg_type.bitfield.regsimd)
7152 {
7153 if (i.types[dest].bitfield.zmmword
7154 || i.types[source].bitfield.zmmword)
7155 i.has_regzmm = TRUE;
7156 else if (i.types[dest].bitfield.ymmword
7157 || i.types[source].bitfield.ymmword)
7158 i.has_regymm = TRUE;
7159 else
7160 i.has_regxmm = TRUE;
7161 }
29b0f896 7162 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
161a04f6 7163 i.rex |= REX_R;
43234a1e
L
7164 if ((i.op[dest].regs->reg_flags & RegVRex) != 0)
7165 i.vrex |= REX_R;
29b0f896 7166 if ((i.op[source].regs->reg_flags & RegRex) != 0)
161a04f6 7167 i.rex |= REX_B;
43234a1e
L
7168 if ((i.op[source].regs->reg_flags & RegVRex) != 0)
7169 i.vrex |= REX_B;
29b0f896
AM
7170 }
7171 else
7172 {
7173 i.rm.reg = i.op[source].regs->reg_num;
7174 i.rm.regmem = i.op[dest].regs->reg_num;
7175 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
161a04f6 7176 i.rex |= REX_B;
43234a1e
L
7177 if ((i.op[dest].regs->reg_flags & RegVRex) != 0)
7178 i.vrex |= REX_B;
29b0f896 7179 if ((i.op[source].regs->reg_flags & RegRex) != 0)
161a04f6 7180 i.rex |= REX_R;
43234a1e
L
7181 if ((i.op[source].regs->reg_flags & RegVRex) != 0)
7182 i.vrex |= REX_R;
29b0f896 7183 }
e0c7f900 7184 if (flag_code != CODE_64BIT && (i.rex & REX_R))
c4a530c5 7185 {
e0c7f900 7186 if (!i.types[i.tm.operand_types[0].bitfield.regmem].bitfield.control)
c4a530c5 7187 abort ();
e0c7f900 7188 i.rex &= ~REX_R;
c4a530c5
JB
7189 add_prefix (LOCK_PREFIX_OPCODE);
7190 }
29b0f896
AM
7191 }
7192 else
7193 { /* If it's not 2 reg operands... */
c0f3af97
L
7194 unsigned int mem;
7195
29b0f896
AM
7196 if (i.mem_operands)
7197 {
7198 unsigned int fake_zero_displacement = 0;
99018f42 7199 unsigned int op;
4eed87de 7200
7ab9ffdd
L
7201 for (op = 0; op < i.operands; op++)
7202 if (operand_type_check (i.types[op], anymem))
7203 break;
7ab9ffdd 7204 gas_assert (op < i.operands);
29b0f896 7205
6c30d220
L
7206 if (i.tm.opcode_modifier.vecsib)
7207 {
e968fc9b 7208 if (i.index_reg->reg_num == RegIZ)
6c30d220
L
7209 abort ();
7210
7211 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7212 if (!i.base_reg)
7213 {
7214 i.sib.base = NO_BASE_REGISTER;
7215 i.sib.scale = i.log2_scale_factor;
7216 i.types[op].bitfield.disp8 = 0;
7217 i.types[op].bitfield.disp16 = 0;
7218 i.types[op].bitfield.disp64 = 0;
43083a50 7219 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
6c30d220
L
7220 {
7221 /* Must be 32 bit */
7222 i.types[op].bitfield.disp32 = 1;
7223 i.types[op].bitfield.disp32s = 0;
7224 }
7225 else
7226 {
7227 i.types[op].bitfield.disp32 = 0;
7228 i.types[op].bitfield.disp32s = 1;
7229 }
7230 }
7231 i.sib.index = i.index_reg->reg_num;
7232 if ((i.index_reg->reg_flags & RegRex) != 0)
7233 i.rex |= REX_X;
43234a1e
L
7234 if ((i.index_reg->reg_flags & RegVRex) != 0)
7235 i.vrex |= REX_X;
6c30d220
L
7236 }
7237
29b0f896
AM
7238 default_seg = &ds;
7239
7240 if (i.base_reg == 0)
7241 {
7242 i.rm.mode = 0;
7243 if (!i.disp_operands)
9bb129e8 7244 fake_zero_displacement = 1;
29b0f896
AM
7245 if (i.index_reg == 0)
7246 {
73053c1f
JB
7247 i386_operand_type newdisp;
7248
6c30d220 7249 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896 7250 /* Operand is just <disp> */
20f0a1fc 7251 if (flag_code == CODE_64BIT)
29b0f896
AM
7252 {
7253 /* 64bit mode overwrites the 32bit absolute
7254 addressing by RIP relative addressing and
7255 absolute addressing is encoded by one of the
7256 redundant SIB forms. */
7257 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7258 i.sib.base = NO_BASE_REGISTER;
7259 i.sib.index = NO_INDEX_REGISTER;
73053c1f 7260 newdisp = (!i.prefix[ADDR_PREFIX] ? disp32s : disp32);
20f0a1fc 7261 }
fc225355
L
7262 else if ((flag_code == CODE_16BIT)
7263 ^ (i.prefix[ADDR_PREFIX] != 0))
20f0a1fc
NC
7264 {
7265 i.rm.regmem = NO_BASE_REGISTER_16;
73053c1f 7266 newdisp = disp16;
20f0a1fc
NC
7267 }
7268 else
7269 {
7270 i.rm.regmem = NO_BASE_REGISTER;
73053c1f 7271 newdisp = disp32;
29b0f896 7272 }
73053c1f
JB
7273 i.types[op] = operand_type_and_not (i.types[op], anydisp);
7274 i.types[op] = operand_type_or (i.types[op], newdisp);
29b0f896 7275 }
6c30d220 7276 else if (!i.tm.opcode_modifier.vecsib)
29b0f896 7277 {
6c30d220 7278 /* !i.base_reg && i.index_reg */
e968fc9b 7279 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
7280 i.sib.index = NO_INDEX_REGISTER;
7281 else
7282 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
7283 i.sib.base = NO_BASE_REGISTER;
7284 i.sib.scale = i.log2_scale_factor;
7285 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
40fb9820
L
7286 i.types[op].bitfield.disp8 = 0;
7287 i.types[op].bitfield.disp16 = 0;
7288 i.types[op].bitfield.disp64 = 0;
43083a50 7289 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
40fb9820
L
7290 {
7291 /* Must be 32 bit */
7292 i.types[op].bitfield.disp32 = 1;
7293 i.types[op].bitfield.disp32s = 0;
7294 }
29b0f896 7295 else
40fb9820
L
7296 {
7297 i.types[op].bitfield.disp32 = 0;
7298 i.types[op].bitfield.disp32s = 1;
7299 }
29b0f896 7300 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 7301 i.rex |= REX_X;
29b0f896
AM
7302 }
7303 }
7304 /* RIP addressing for 64bit mode. */
e968fc9b 7305 else if (i.base_reg->reg_num == RegIP)
29b0f896 7306 {
6c30d220 7307 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896 7308 i.rm.regmem = NO_BASE_REGISTER;
40fb9820
L
7309 i.types[op].bitfield.disp8 = 0;
7310 i.types[op].bitfield.disp16 = 0;
7311 i.types[op].bitfield.disp32 = 0;
7312 i.types[op].bitfield.disp32s = 1;
7313 i.types[op].bitfield.disp64 = 0;
71903a11 7314 i.flags[op] |= Operand_PCrel;
20f0a1fc
NC
7315 if (! i.disp_operands)
7316 fake_zero_displacement = 1;
29b0f896 7317 }
dc821c5f 7318 else if (i.base_reg->reg_type.bitfield.word)
29b0f896 7319 {
6c30d220 7320 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896
AM
7321 switch (i.base_reg->reg_num)
7322 {
7323 case 3: /* (%bx) */
7324 if (i.index_reg == 0)
7325 i.rm.regmem = 7;
7326 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
7327 i.rm.regmem = i.index_reg->reg_num - 6;
7328 break;
7329 case 5: /* (%bp) */
7330 default_seg = &ss;
7331 if (i.index_reg == 0)
7332 {
7333 i.rm.regmem = 6;
40fb9820 7334 if (operand_type_check (i.types[op], disp) == 0)
29b0f896
AM
7335 {
7336 /* fake (%bp) into 0(%bp) */
b5014f7a 7337 i.types[op].bitfield.disp8 = 1;
252b5132 7338 fake_zero_displacement = 1;
29b0f896
AM
7339 }
7340 }
7341 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
7342 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
7343 break;
7344 default: /* (%si) -> 4 or (%di) -> 5 */
7345 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
7346 }
7347 i.rm.mode = mode_from_disp_size (i.types[op]);
7348 }
7349 else /* i.base_reg and 32/64 bit mode */
7350 {
7351 if (flag_code == CODE_64BIT
40fb9820
L
7352 && operand_type_check (i.types[op], disp))
7353 {
73053c1f
JB
7354 i.types[op].bitfield.disp16 = 0;
7355 i.types[op].bitfield.disp64 = 0;
40fb9820 7356 if (i.prefix[ADDR_PREFIX] == 0)
73053c1f
JB
7357 {
7358 i.types[op].bitfield.disp32 = 0;
7359 i.types[op].bitfield.disp32s = 1;
7360 }
40fb9820 7361 else
73053c1f
JB
7362 {
7363 i.types[op].bitfield.disp32 = 1;
7364 i.types[op].bitfield.disp32s = 0;
7365 }
40fb9820 7366 }
20f0a1fc 7367
6c30d220
L
7368 if (!i.tm.opcode_modifier.vecsib)
7369 i.rm.regmem = i.base_reg->reg_num;
29b0f896 7370 if ((i.base_reg->reg_flags & RegRex) != 0)
161a04f6 7371 i.rex |= REX_B;
29b0f896
AM
7372 i.sib.base = i.base_reg->reg_num;
7373 /* x86-64 ignores REX prefix bit here to avoid decoder
7374 complications. */
848930b2
JB
7375 if (!(i.base_reg->reg_flags & RegRex)
7376 && (i.base_reg->reg_num == EBP_REG_NUM
7377 || i.base_reg->reg_num == ESP_REG_NUM))
29b0f896 7378 default_seg = &ss;
848930b2 7379 if (i.base_reg->reg_num == 5 && i.disp_operands == 0)
29b0f896 7380 {
848930b2 7381 fake_zero_displacement = 1;
b5014f7a 7382 i.types[op].bitfield.disp8 = 1;
29b0f896
AM
7383 }
7384 i.sib.scale = i.log2_scale_factor;
7385 if (i.index_reg == 0)
7386 {
6c30d220 7387 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896
AM
7388 /* <disp>(%esp) becomes two byte modrm with no index
7389 register. We've already stored the code for esp
7390 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
7391 Any base register besides %esp will not use the
7392 extra modrm byte. */
7393 i.sib.index = NO_INDEX_REGISTER;
29b0f896 7394 }
6c30d220 7395 else if (!i.tm.opcode_modifier.vecsib)
29b0f896 7396 {
e968fc9b 7397 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
7398 i.sib.index = NO_INDEX_REGISTER;
7399 else
7400 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
7401 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7402 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 7403 i.rex |= REX_X;
29b0f896 7404 }
67a4f2b7
AO
7405
7406 if (i.disp_operands
7407 && (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
7408 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL))
7409 i.rm.mode = 0;
7410 else
a501d77e
L
7411 {
7412 if (!fake_zero_displacement
7413 && !i.disp_operands
7414 && i.disp_encoding)
7415 {
7416 fake_zero_displacement = 1;
7417 if (i.disp_encoding == disp_encoding_8bit)
7418 i.types[op].bitfield.disp8 = 1;
7419 else
7420 i.types[op].bitfield.disp32 = 1;
7421 }
7422 i.rm.mode = mode_from_disp_size (i.types[op]);
7423 }
29b0f896 7424 }
252b5132 7425
29b0f896
AM
7426 if (fake_zero_displacement)
7427 {
7428 /* Fakes a zero displacement assuming that i.types[op]
7429 holds the correct displacement size. */
7430 expressionS *exp;
7431
9c2799c2 7432 gas_assert (i.op[op].disps == 0);
29b0f896
AM
7433 exp = &disp_expressions[i.disp_operands++];
7434 i.op[op].disps = exp;
7435 exp->X_op = O_constant;
7436 exp->X_add_number = 0;
7437 exp->X_add_symbol = (symbolS *) 0;
7438 exp->X_op_symbol = (symbolS *) 0;
7439 }
c0f3af97
L
7440
7441 mem = op;
29b0f896 7442 }
c0f3af97
L
7443 else
7444 mem = ~0;
252b5132 7445
8c43a48b 7446 if (i.tm.opcode_modifier.vexsources == XOP2SOURCES)
5dd85c99
SP
7447 {
7448 if (operand_type_check (i.types[0], imm))
7449 i.vex.register_specifier = NULL;
7450 else
7451 {
7452 /* VEX.vvvv encodes one of the sources when the first
7453 operand is not an immediate. */
1ef99a7b 7454 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
7455 i.vex.register_specifier = i.op[0].regs;
7456 else
7457 i.vex.register_specifier = i.op[1].regs;
7458 }
7459
7460 /* Destination is a XMM register encoded in the ModRM.reg
7461 and VEX.R bit. */
7462 i.rm.reg = i.op[2].regs->reg_num;
7463 if ((i.op[2].regs->reg_flags & RegRex) != 0)
7464 i.rex |= REX_R;
7465
7466 /* ModRM.rm and VEX.B encodes the other source. */
7467 if (!i.mem_operands)
7468 {
7469 i.rm.mode = 3;
7470
1ef99a7b 7471 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
7472 i.rm.regmem = i.op[1].regs->reg_num;
7473 else
7474 i.rm.regmem = i.op[0].regs->reg_num;
7475
7476 if ((i.op[1].regs->reg_flags & RegRex) != 0)
7477 i.rex |= REX_B;
7478 }
7479 }
2426c15f 7480 else if (i.tm.opcode_modifier.vexvvvv == VEXLWP)
f88c9eb0
SP
7481 {
7482 i.vex.register_specifier = i.op[2].regs;
7483 if (!i.mem_operands)
7484 {
7485 i.rm.mode = 3;
7486 i.rm.regmem = i.op[1].regs->reg_num;
7487 if ((i.op[1].regs->reg_flags & RegRex) != 0)
7488 i.rex |= REX_B;
7489 }
7490 }
29b0f896
AM
7491 /* Fill in i.rm.reg or i.rm.regmem field with register operand
7492 (if any) based on i.tm.extension_opcode. Again, we must be
7493 careful to make sure that segment/control/debug/test/MMX
7494 registers are coded into the i.rm.reg field. */
f88c9eb0 7495 else if (i.reg_operands)
29b0f896 7496 {
99018f42 7497 unsigned int op;
7ab9ffdd
L
7498 unsigned int vex_reg = ~0;
7499
7500 for (op = 0; op < i.operands; op++)
b4a3a7b4
L
7501 {
7502 if (i.types[op].bitfield.reg
7503 || i.types[op].bitfield.regbnd
7504 || i.types[op].bitfield.regmask
7505 || i.types[op].bitfield.sreg2
7506 || i.types[op].bitfield.sreg3
7507 || i.types[op].bitfield.control
7508 || i.types[op].bitfield.debug
7509 || i.types[op].bitfield.test)
7510 break;
7511 if (i.types[op].bitfield.regsimd)
7512 {
7513 if (i.types[op].bitfield.zmmword)
7514 i.has_regzmm = TRUE;
7515 else if (i.types[op].bitfield.ymmword)
7516 i.has_regymm = TRUE;
7517 else
7518 i.has_regxmm = TRUE;
7519 break;
7520 }
7521 if (i.types[op].bitfield.regmmx)
7522 {
7523 i.has_regmmx = TRUE;
7524 break;
7525 }
7526 }
c0209578 7527
7ab9ffdd
L
7528 if (vex_3_sources)
7529 op = dest;
2426c15f 7530 else if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd
L
7531 {
7532 /* For instructions with VexNDS, the register-only
7533 source operand is encoded in VEX prefix. */
7534 gas_assert (mem != (unsigned int) ~0);
c0f3af97 7535
7ab9ffdd 7536 if (op > mem)
c0f3af97 7537 {
7ab9ffdd
L
7538 vex_reg = op++;
7539 gas_assert (op < i.operands);
c0f3af97
L
7540 }
7541 else
c0f3af97 7542 {
f12dc422
L
7543 /* Check register-only source operand when two source
7544 operands are swapped. */
7545 if (!i.tm.operand_types[op].bitfield.baseindex
7546 && i.tm.operand_types[op + 1].bitfield.baseindex)
7547 {
7548 vex_reg = op;
7549 op += 2;
7550 gas_assert (mem == (vex_reg + 1)
7551 && op < i.operands);
7552 }
7553 else
7554 {
7555 vex_reg = op + 1;
7556 gas_assert (vex_reg < i.operands);
7557 }
c0f3af97 7558 }
7ab9ffdd 7559 }
2426c15f 7560 else if (i.tm.opcode_modifier.vexvvvv == VEXNDD)
7ab9ffdd 7561 {
f12dc422 7562 /* For instructions with VexNDD, the register destination
7ab9ffdd 7563 is encoded in VEX prefix. */
f12dc422
L
7564 if (i.mem_operands == 0)
7565 {
7566 /* There is no memory operand. */
7567 gas_assert ((op + 2) == i.operands);
7568 vex_reg = op + 1;
7569 }
7570 else
8d63c93e 7571 {
ed438a93
JB
7572 /* There are only 2 non-immediate operands. */
7573 gas_assert (op < i.imm_operands + 2
7574 && i.operands == i.imm_operands + 2);
7575 vex_reg = i.imm_operands + 1;
f12dc422 7576 }
7ab9ffdd
L
7577 }
7578 else
7579 gas_assert (op < i.operands);
99018f42 7580
7ab9ffdd
L
7581 if (vex_reg != (unsigned int) ~0)
7582 {
f12dc422 7583 i386_operand_type *type = &i.tm.operand_types[vex_reg];
7ab9ffdd 7584
dc821c5f
JB
7585 if ((!type->bitfield.reg
7586 || (!type->bitfield.dword && !type->bitfield.qword))
10c17abd 7587 && !type->bitfield.regsimd
43234a1e 7588 && !operand_type_equal (type, &regmask))
7ab9ffdd 7589 abort ();
f88c9eb0 7590
7ab9ffdd
L
7591 i.vex.register_specifier = i.op[vex_reg].regs;
7592 }
7593
1b9f0c97
L
7594 /* Don't set OP operand twice. */
7595 if (vex_reg != op)
7ab9ffdd 7596 {
1b9f0c97
L
7597 /* If there is an extension opcode to put here, the
7598 register number must be put into the regmem field. */
7599 if (i.tm.extension_opcode != None)
7600 {
7601 i.rm.regmem = i.op[op].regs->reg_num;
7602 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7603 i.rex |= REX_B;
43234a1e
L
7604 if ((i.op[op].regs->reg_flags & RegVRex) != 0)
7605 i.vrex |= REX_B;
1b9f0c97
L
7606 }
7607 else
7608 {
7609 i.rm.reg = i.op[op].regs->reg_num;
7610 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7611 i.rex |= REX_R;
43234a1e
L
7612 if ((i.op[op].regs->reg_flags & RegVRex) != 0)
7613 i.vrex |= REX_R;
1b9f0c97 7614 }
7ab9ffdd 7615 }
252b5132 7616
29b0f896
AM
7617 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
7618 must set it to 3 to indicate this is a register operand
7619 in the regmem field. */
7620 if (!i.mem_operands)
7621 i.rm.mode = 3;
7622 }
252b5132 7623
29b0f896 7624 /* Fill in i.rm.reg field with extension opcode (if any). */
c1e679ec 7625 if (i.tm.extension_opcode != None)
29b0f896
AM
7626 i.rm.reg = i.tm.extension_opcode;
7627 }
7628 return default_seg;
7629}
252b5132 7630
29b0f896 7631static void
e3bb37b5 7632output_branch (void)
29b0f896
AM
7633{
7634 char *p;
f8a5c266 7635 int size;
29b0f896
AM
7636 int code16;
7637 int prefix;
7638 relax_substateT subtype;
7639 symbolS *sym;
7640 offsetT off;
7641
f8a5c266 7642 code16 = flag_code == CODE_16BIT ? CODE16 : 0;
a501d77e 7643 size = i.disp_encoding == disp_encoding_32bit ? BIG : SMALL;
29b0f896
AM
7644
7645 prefix = 0;
7646 if (i.prefix[DATA_PREFIX] != 0)
252b5132 7647 {
29b0f896
AM
7648 prefix = 1;
7649 i.prefixes -= 1;
7650 code16 ^= CODE16;
252b5132 7651 }
29b0f896
AM
7652 /* Pentium4 branch hints. */
7653 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
7654 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
2f66722d 7655 {
29b0f896
AM
7656 prefix++;
7657 i.prefixes--;
7658 }
7659 if (i.prefix[REX_PREFIX] != 0)
7660 {
7661 prefix++;
7662 i.prefixes--;
2f66722d
AM
7663 }
7664
7e8b059b
L
7665 /* BND prefixed jump. */
7666 if (i.prefix[BND_PREFIX] != 0)
7667 {
7668 FRAG_APPEND_1_CHAR (i.prefix[BND_PREFIX]);
7669 i.prefixes -= 1;
7670 }
7671
29b0f896
AM
7672 if (i.prefixes != 0 && !intel_syntax)
7673 as_warn (_("skipping prefixes on this instruction"));
7674
7675 /* It's always a symbol; End frag & setup for relax.
7676 Make sure there is enough room in this frag for the largest
7677 instruction we may generate in md_convert_frag. This is 2
7678 bytes for the opcode and room for the prefix and largest
7679 displacement. */
7680 frag_grow (prefix + 2 + 4);
7681 /* Prefix and 1 opcode byte go in fr_fix. */
7682 p = frag_more (prefix + 1);
7683 if (i.prefix[DATA_PREFIX] != 0)
7684 *p++ = DATA_PREFIX_OPCODE;
7685 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE
7686 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE)
7687 *p++ = i.prefix[SEG_PREFIX];
7688 if (i.prefix[REX_PREFIX] != 0)
7689 *p++ = i.prefix[REX_PREFIX];
7690 *p = i.tm.base_opcode;
7691
7692 if ((unsigned char) *p == JUMP_PC_RELATIVE)
f8a5c266 7693 subtype = ENCODE_RELAX_STATE (UNCOND_JUMP, size);
40fb9820 7694 else if (cpu_arch_flags.bitfield.cpui386)
f8a5c266 7695 subtype = ENCODE_RELAX_STATE (COND_JUMP, size);
29b0f896 7696 else
f8a5c266 7697 subtype = ENCODE_RELAX_STATE (COND_JUMP86, size);
29b0f896 7698 subtype |= code16;
3e73aa7c 7699
29b0f896
AM
7700 sym = i.op[0].disps->X_add_symbol;
7701 off = i.op[0].disps->X_add_number;
3e73aa7c 7702
29b0f896
AM
7703 if (i.op[0].disps->X_op != O_constant
7704 && i.op[0].disps->X_op != O_symbol)
3e73aa7c 7705 {
29b0f896
AM
7706 /* Handle complex expressions. */
7707 sym = make_expr_symbol (i.op[0].disps);
7708 off = 0;
7709 }
3e73aa7c 7710
29b0f896
AM
7711 /* 1 possible extra opcode + 4 byte displacement go in var part.
7712 Pass reloc in fr_var. */
d258b828 7713 frag_var (rs_machine_dependent, 5, i.reloc[0], subtype, sym, off, p);
29b0f896 7714}
3e73aa7c 7715
bd7ab16b
L
7716#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7717/* Return TRUE iff PLT32 relocation should be used for branching to
7718 symbol S. */
7719
7720static bfd_boolean
7721need_plt32_p (symbolS *s)
7722{
7723 /* PLT32 relocation is ELF only. */
7724 if (!IS_ELF)
7725 return FALSE;
7726
7727 /* Since there is no need to prepare for PLT branch on x86-64, we
7728 can generate R_X86_64_PLT32, instead of R_X86_64_PC32, which can
7729 be used as a marker for 32-bit PC-relative branches. */
7730 if (!object_64bit)
7731 return FALSE;
7732
7733 /* Weak or undefined symbol need PLT32 relocation. */
7734 if (S_IS_WEAK (s) || !S_IS_DEFINED (s))
7735 return TRUE;
7736
7737 /* Non-global symbol doesn't need PLT32 relocation. */
7738 if (! S_IS_EXTERNAL (s))
7739 return FALSE;
7740
7741 /* Other global symbols need PLT32 relocation. NB: Symbol with
7742 non-default visibilities are treated as normal global symbol
7743 so that PLT32 relocation can be used as a marker for 32-bit
7744 PC-relative branches. It is useful for linker relaxation. */
7745 return TRUE;
7746}
7747#endif
7748
29b0f896 7749static void
e3bb37b5 7750output_jump (void)
29b0f896
AM
7751{
7752 char *p;
7753 int size;
3e02c1cc 7754 fixS *fixP;
bd7ab16b 7755 bfd_reloc_code_real_type jump_reloc = i.reloc[0];
29b0f896 7756
40fb9820 7757 if (i.tm.opcode_modifier.jumpbyte)
29b0f896
AM
7758 {
7759 /* This is a loop or jecxz type instruction. */
7760 size = 1;
7761 if (i.prefix[ADDR_PREFIX] != 0)
7762 {
7763 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
7764 i.prefixes -= 1;
7765 }
7766 /* Pentium4 branch hints. */
7767 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
7768 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
7769 {
7770 FRAG_APPEND_1_CHAR (i.prefix[SEG_PREFIX]);
7771 i.prefixes--;
3e73aa7c
JH
7772 }
7773 }
29b0f896
AM
7774 else
7775 {
7776 int code16;
3e73aa7c 7777
29b0f896
AM
7778 code16 = 0;
7779 if (flag_code == CODE_16BIT)
7780 code16 = CODE16;
3e73aa7c 7781
29b0f896
AM
7782 if (i.prefix[DATA_PREFIX] != 0)
7783 {
7784 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
7785 i.prefixes -= 1;
7786 code16 ^= CODE16;
7787 }
252b5132 7788
29b0f896
AM
7789 size = 4;
7790 if (code16)
7791 size = 2;
7792 }
9fcc94b6 7793
29b0f896
AM
7794 if (i.prefix[REX_PREFIX] != 0)
7795 {
7796 FRAG_APPEND_1_CHAR (i.prefix[REX_PREFIX]);
7797 i.prefixes -= 1;
7798 }
252b5132 7799
7e8b059b
L
7800 /* BND prefixed jump. */
7801 if (i.prefix[BND_PREFIX] != 0)
7802 {
7803 FRAG_APPEND_1_CHAR (i.prefix[BND_PREFIX]);
7804 i.prefixes -= 1;
7805 }
7806
29b0f896
AM
7807 if (i.prefixes != 0 && !intel_syntax)
7808 as_warn (_("skipping prefixes on this instruction"));
e0890092 7809
42164a71
L
7810 p = frag_more (i.tm.opcode_length + size);
7811 switch (i.tm.opcode_length)
7812 {
7813 case 2:
7814 *p++ = i.tm.base_opcode >> 8;
1a0670f3 7815 /* Fall through. */
42164a71
L
7816 case 1:
7817 *p++ = i.tm.base_opcode;
7818 break;
7819 default:
7820 abort ();
7821 }
e0890092 7822
bd7ab16b
L
7823#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7824 if (size == 4
7825 && jump_reloc == NO_RELOC
7826 && need_plt32_p (i.op[0].disps->X_add_symbol))
7827 jump_reloc = BFD_RELOC_X86_64_PLT32;
7828#endif
7829
7830 jump_reloc = reloc (size, 1, 1, jump_reloc);
7831
3e02c1cc 7832 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal, size,
bd7ab16b 7833 i.op[0].disps, 1, jump_reloc);
3e02c1cc
AM
7834
7835 /* All jumps handled here are signed, but don't use a signed limit
7836 check for 32 and 16 bit jumps as we want to allow wrap around at
7837 4G and 64k respectively. */
7838 if (size == 1)
7839 fixP->fx_signed = 1;
29b0f896 7840}
e0890092 7841
29b0f896 7842static void
e3bb37b5 7843output_interseg_jump (void)
29b0f896
AM
7844{
7845 char *p;
7846 int size;
7847 int prefix;
7848 int code16;
252b5132 7849
29b0f896
AM
7850 code16 = 0;
7851 if (flag_code == CODE_16BIT)
7852 code16 = CODE16;
a217f122 7853
29b0f896
AM
7854 prefix = 0;
7855 if (i.prefix[DATA_PREFIX] != 0)
7856 {
7857 prefix = 1;
7858 i.prefixes -= 1;
7859 code16 ^= CODE16;
7860 }
7861 if (i.prefix[REX_PREFIX] != 0)
7862 {
7863 prefix++;
7864 i.prefixes -= 1;
7865 }
252b5132 7866
29b0f896
AM
7867 size = 4;
7868 if (code16)
7869 size = 2;
252b5132 7870
29b0f896
AM
7871 if (i.prefixes != 0 && !intel_syntax)
7872 as_warn (_("skipping prefixes on this instruction"));
252b5132 7873
29b0f896
AM
7874 /* 1 opcode; 2 segment; offset */
7875 p = frag_more (prefix + 1 + 2 + size);
3e73aa7c 7876
29b0f896
AM
7877 if (i.prefix[DATA_PREFIX] != 0)
7878 *p++ = DATA_PREFIX_OPCODE;
252b5132 7879
29b0f896
AM
7880 if (i.prefix[REX_PREFIX] != 0)
7881 *p++ = i.prefix[REX_PREFIX];
252b5132 7882
29b0f896
AM
7883 *p++ = i.tm.base_opcode;
7884 if (i.op[1].imms->X_op == O_constant)
7885 {
7886 offsetT n = i.op[1].imms->X_add_number;
252b5132 7887
29b0f896
AM
7888 if (size == 2
7889 && !fits_in_unsigned_word (n)
7890 && !fits_in_signed_word (n))
7891 {
7892 as_bad (_("16-bit jump out of range"));
7893 return;
7894 }
7895 md_number_to_chars (p, n, size);
7896 }
7897 else
7898 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
d258b828 7899 i.op[1].imms, 0, reloc (size, 0, 0, i.reloc[1]));
29b0f896
AM
7900 if (i.op[0].imms->X_op != O_constant)
7901 as_bad (_("can't handle non absolute segment in `%s'"),
7902 i.tm.name);
7903 md_number_to_chars (p + size, (valueT) i.op[0].imms->X_add_number, 2);
7904}
a217f122 7905
b4a3a7b4
L
7906#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7907void
7908x86_cleanup (void)
7909{
7910 char *p;
7911 asection *seg = now_seg;
7912 subsegT subseg = now_subseg;
7913 asection *sec;
7914 unsigned int alignment, align_size_1;
7915 unsigned int isa_1_descsz, feature_2_descsz, descsz;
7916 unsigned int isa_1_descsz_raw, feature_2_descsz_raw;
7917 unsigned int padding;
7918
7919 if (!IS_ELF || !x86_used_note)
7920 return;
7921
b4a3a7b4
L
7922 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X86;
7923
7924 /* The .note.gnu.property section layout:
7925
7926 Field Length Contents
7927 ---- ---- ----
7928 n_namsz 4 4
7929 n_descsz 4 The note descriptor size
7930 n_type 4 NT_GNU_PROPERTY_TYPE_0
7931 n_name 4 "GNU"
7932 n_desc n_descsz The program property array
7933 .... .... ....
7934 */
7935
7936 /* Create the .note.gnu.property section. */
7937 sec = subseg_new (NOTE_GNU_PROPERTY_SECTION_NAME, 0);
7938 bfd_set_section_flags (stdoutput, sec,
7939 (SEC_ALLOC
7940 | SEC_LOAD
7941 | SEC_DATA
7942 | SEC_HAS_CONTENTS
7943 | SEC_READONLY));
7944
7945 if (get_elf_backend_data (stdoutput)->s->elfclass == ELFCLASS64)
7946 {
7947 align_size_1 = 7;
7948 alignment = 3;
7949 }
7950 else
7951 {
7952 align_size_1 = 3;
7953 alignment = 2;
7954 }
7955
7956 bfd_set_section_alignment (stdoutput, sec, alignment);
7957 elf_section_type (sec) = SHT_NOTE;
7958
7959 /* GNU_PROPERTY_X86_ISA_1_USED: 4-byte type + 4-byte data size
7960 + 4-byte data */
7961 isa_1_descsz_raw = 4 + 4 + 4;
7962 /* Align GNU_PROPERTY_X86_ISA_1_USED. */
7963 isa_1_descsz = (isa_1_descsz_raw + align_size_1) & ~align_size_1;
7964
7965 feature_2_descsz_raw = isa_1_descsz;
7966 /* GNU_PROPERTY_X86_FEATURE_2_USED: 4-byte type + 4-byte data size
7967 + 4-byte data */
7968 feature_2_descsz_raw += 4 + 4 + 4;
7969 /* Align GNU_PROPERTY_X86_FEATURE_2_USED. */
7970 feature_2_descsz = ((feature_2_descsz_raw + align_size_1)
7971 & ~align_size_1);
7972
7973 descsz = feature_2_descsz;
7974 /* Section size: n_namsz + n_descsz + n_type + n_name + n_descsz. */
7975 p = frag_more (4 + 4 + 4 + 4 + descsz);
7976
7977 /* Write n_namsz. */
7978 md_number_to_chars (p, (valueT) 4, 4);
7979
7980 /* Write n_descsz. */
7981 md_number_to_chars (p + 4, (valueT) descsz, 4);
7982
7983 /* Write n_type. */
7984 md_number_to_chars (p + 4 * 2, (valueT) NT_GNU_PROPERTY_TYPE_0, 4);
7985
7986 /* Write n_name. */
7987 memcpy (p + 4 * 3, "GNU", 4);
7988
7989 /* Write 4-byte type. */
7990 md_number_to_chars (p + 4 * 4,
7991 (valueT) GNU_PROPERTY_X86_ISA_1_USED, 4);
7992
7993 /* Write 4-byte data size. */
7994 md_number_to_chars (p + 4 * 5, (valueT) 4, 4);
7995
7996 /* Write 4-byte data. */
7997 md_number_to_chars (p + 4 * 6, (valueT) x86_isa_1_used, 4);
7998
7999 /* Zero out paddings. */
8000 padding = isa_1_descsz - isa_1_descsz_raw;
8001 if (padding)
8002 memset (p + 4 * 7, 0, padding);
8003
8004 /* Write 4-byte type. */
8005 md_number_to_chars (p + isa_1_descsz + 4 * 4,
8006 (valueT) GNU_PROPERTY_X86_FEATURE_2_USED, 4);
8007
8008 /* Write 4-byte data size. */
8009 md_number_to_chars (p + isa_1_descsz + 4 * 5, (valueT) 4, 4);
8010
8011 /* Write 4-byte data. */
8012 md_number_to_chars (p + isa_1_descsz + 4 * 6,
8013 (valueT) x86_feature_2_used, 4);
8014
8015 /* Zero out paddings. */
8016 padding = feature_2_descsz - feature_2_descsz_raw;
8017 if (padding)
8018 memset (p + isa_1_descsz + 4 * 7, 0, padding);
8019
8020 /* We probably can't restore the current segment, for there likely
8021 isn't one yet... */
8022 if (seg && subseg)
8023 subseg_set (seg, subseg);
8024}
8025#endif
8026
29b0f896 8027static void
e3bb37b5 8028output_insn (void)
29b0f896 8029{
2bbd9c25
JJ
8030 fragS *insn_start_frag;
8031 offsetT insn_start_off;
8032
b4a3a7b4
L
8033#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8034 if (IS_ELF && x86_used_note)
8035 {
8036 if (i.tm.cpu_flags.bitfield.cpucmov)
8037 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_CMOV;
8038 if (i.tm.cpu_flags.bitfield.cpusse)
8039 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE;
8040 if (i.tm.cpu_flags.bitfield.cpusse2)
8041 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE2;
8042 if (i.tm.cpu_flags.bitfield.cpusse3)
8043 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE3;
8044 if (i.tm.cpu_flags.bitfield.cpussse3)
8045 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSSE3;
8046 if (i.tm.cpu_flags.bitfield.cpusse4_1)
8047 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_1;
8048 if (i.tm.cpu_flags.bitfield.cpusse4_2)
8049 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_2;
8050 if (i.tm.cpu_flags.bitfield.cpuavx)
8051 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX;
8052 if (i.tm.cpu_flags.bitfield.cpuavx2)
8053 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX2;
8054 if (i.tm.cpu_flags.bitfield.cpufma)
8055 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_FMA;
8056 if (i.tm.cpu_flags.bitfield.cpuavx512f)
8057 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512F;
8058 if (i.tm.cpu_flags.bitfield.cpuavx512cd)
8059 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512CD;
8060 if (i.tm.cpu_flags.bitfield.cpuavx512er)
8061 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512ER;
8062 if (i.tm.cpu_flags.bitfield.cpuavx512pf)
8063 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512PF;
8064 if (i.tm.cpu_flags.bitfield.cpuavx512vl)
8065 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512VL;
8066 if (i.tm.cpu_flags.bitfield.cpuavx512dq)
8067 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512DQ;
8068 if (i.tm.cpu_flags.bitfield.cpuavx512bw)
8069 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512BW;
8070 if (i.tm.cpu_flags.bitfield.cpuavx512_4fmaps)
8071 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4FMAPS;
8072 if (i.tm.cpu_flags.bitfield.cpuavx512_4vnniw)
8073 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4VNNIW;
8074 if (i.tm.cpu_flags.bitfield.cpuavx512_bitalg)
8075 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BITALG;
8076 if (i.tm.cpu_flags.bitfield.cpuavx512ifma)
8077 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_IFMA;
8078 if (i.tm.cpu_flags.bitfield.cpuavx512vbmi)
8079 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI;
8080 if (i.tm.cpu_flags.bitfield.cpuavx512_vbmi2)
8081 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI2;
8082 if (i.tm.cpu_flags.bitfield.cpuavx512_vnni)
8083 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VNNI;
8084
8085 if (i.tm.cpu_flags.bitfield.cpu8087
8086 || i.tm.cpu_flags.bitfield.cpu287
8087 || i.tm.cpu_flags.bitfield.cpu387
8088 || i.tm.cpu_flags.bitfield.cpu687
8089 || i.tm.cpu_flags.bitfield.cpufisttp)
8090 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X87;
8091 /* Don't set GNU_PROPERTY_X86_FEATURE_2_MMX for prefetchtXXX nor
8092 Xfence instructions. */
8093 if (i.tm.base_opcode != 0xf18
8094 && i.tm.base_opcode != 0xf0d
8095 && i.tm.base_opcode != 0xfae
8096 && (i.has_regmmx
8097 || i.tm.cpu_flags.bitfield.cpummx
8098 || i.tm.cpu_flags.bitfield.cpua3dnow
8099 || i.tm.cpu_flags.bitfield.cpua3dnowa))
8100 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_MMX;
8101 if (i.has_regxmm)
8102 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XMM;
8103 if (i.has_regymm)
8104 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_YMM;
8105 if (i.has_regzmm)
8106 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_ZMM;
8107 if (i.tm.cpu_flags.bitfield.cpufxsr)
8108 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_FXSR;
8109 if (i.tm.cpu_flags.bitfield.cpuxsave)
8110 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVE;
8111 if (i.tm.cpu_flags.bitfield.cpuxsaveopt)
8112 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEOPT;
8113 if (i.tm.cpu_flags.bitfield.cpuxsavec)
8114 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEC;
8115 }
8116#endif
8117
29b0f896
AM
8118 /* Tie dwarf2 debug info to the address at the start of the insn.
8119 We can't do this after the insn has been output as the current
8120 frag may have been closed off. eg. by frag_var. */
8121 dwarf2_emit_insn (0);
8122
2bbd9c25
JJ
8123 insn_start_frag = frag_now;
8124 insn_start_off = frag_now_fix ();
8125
29b0f896 8126 /* Output jumps. */
40fb9820 8127 if (i.tm.opcode_modifier.jump)
29b0f896 8128 output_branch ();
40fb9820
L
8129 else if (i.tm.opcode_modifier.jumpbyte
8130 || i.tm.opcode_modifier.jumpdword)
29b0f896 8131 output_jump ();
40fb9820 8132 else if (i.tm.opcode_modifier.jumpintersegment)
29b0f896
AM
8133 output_interseg_jump ();
8134 else
8135 {
8136 /* Output normal instructions here. */
8137 char *p;
8138 unsigned char *q;
47465058 8139 unsigned int j;
331d2d0d 8140 unsigned int prefix;
4dffcebc 8141
e4e00185
AS
8142 if (avoid_fence
8143 && i.tm.base_opcode == 0xfae
8144 && i.operands == 1
8145 && i.imm_operands == 1
8146 && (i.op[0].imms->X_add_number == 0xe8
8147 || i.op[0].imms->X_add_number == 0xf0
8148 || i.op[0].imms->X_add_number == 0xf8))
8149 {
8150 /* Encode lfence, mfence, and sfence as
8151 f0 83 04 24 00 lock addl $0x0, (%{re}sp). */
8152 offsetT val = 0x240483f0ULL;
8153 p = frag_more (5);
8154 md_number_to_chars (p, val, 5);
8155 return;
8156 }
8157
d022bddd
IT
8158 /* Some processors fail on LOCK prefix. This options makes
8159 assembler ignore LOCK prefix and serves as a workaround. */
8160 if (omit_lock_prefix)
8161 {
8162 if (i.tm.base_opcode == LOCK_PREFIX_OPCODE)
8163 return;
8164 i.prefix[LOCK_PREFIX] = 0;
8165 }
8166
43234a1e
L
8167 /* Since the VEX/EVEX prefix contains the implicit prefix, we
8168 don't need the explicit prefix. */
8169 if (!i.tm.opcode_modifier.vex && !i.tm.opcode_modifier.evex)
bc4bd9ab 8170 {
c0f3af97 8171 switch (i.tm.opcode_length)
bc4bd9ab 8172 {
c0f3af97
L
8173 case 3:
8174 if (i.tm.base_opcode & 0xff000000)
4dffcebc 8175 {
c0f3af97 8176 prefix = (i.tm.base_opcode >> 24) & 0xff;
bd59a631 8177 add_prefix (prefix);
c0f3af97
L
8178 }
8179 break;
8180 case 2:
8181 if ((i.tm.base_opcode & 0xff0000) != 0)
8182 {
8183 prefix = (i.tm.base_opcode >> 16) & 0xff;
bd59a631
JB
8184 if (!i.tm.cpu_flags.bitfield.cpupadlock
8185 || prefix != REPE_PREFIX_OPCODE
8186 || (i.prefix[REP_PREFIX] != REPE_PREFIX_OPCODE))
4dffcebc
L
8187 add_prefix (prefix);
8188 }
c0f3af97
L
8189 break;
8190 case 1:
8191 break;
390c91cf
L
8192 case 0:
8193 /* Check for pseudo prefixes. */
8194 as_bad_where (insn_start_frag->fr_file,
8195 insn_start_frag->fr_line,
8196 _("pseudo prefix without instruction"));
8197 return;
c0f3af97
L
8198 default:
8199 abort ();
bc4bd9ab 8200 }
c0f3af97 8201
6d19a37a 8202#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
cf61b747
L
8203 /* For x32, add a dummy REX_OPCODE prefix for mov/add with
8204 R_X86_64_GOTTPOFF relocation so that linker can safely
8205 perform IE->LE optimization. */
8206 if (x86_elf_abi == X86_64_X32_ABI
8207 && i.operands == 2
8208 && i.reloc[0] == BFD_RELOC_X86_64_GOTTPOFF
8209 && i.prefix[REX_PREFIX] == 0)
8210 add_prefix (REX_OPCODE);
6d19a37a 8211#endif
cf61b747 8212
c0f3af97
L
8213 /* The prefix bytes. */
8214 for (j = ARRAY_SIZE (i.prefix), q = i.prefix; j > 0; j--, q++)
8215 if (*q)
8216 FRAG_APPEND_1_CHAR (*q);
0f10071e 8217 }
ae5c1c7b 8218 else
c0f3af97
L
8219 {
8220 for (j = 0, q = i.prefix; j < ARRAY_SIZE (i.prefix); j++, q++)
8221 if (*q)
8222 switch (j)
8223 {
8224 case REX_PREFIX:
8225 /* REX byte is encoded in VEX prefix. */
8226 break;
8227 case SEG_PREFIX:
8228 case ADDR_PREFIX:
8229 FRAG_APPEND_1_CHAR (*q);
8230 break;
8231 default:
8232 /* There should be no other prefixes for instructions
8233 with VEX prefix. */
8234 abort ();
8235 }
8236
43234a1e
L
8237 /* For EVEX instructions i.vrex should become 0 after
8238 build_evex_prefix. For VEX instructions upper 16 registers
8239 aren't available, so VREX should be 0. */
8240 if (i.vrex)
8241 abort ();
c0f3af97
L
8242 /* Now the VEX prefix. */
8243 p = frag_more (i.vex.length);
8244 for (j = 0; j < i.vex.length; j++)
8245 p[j] = i.vex.bytes[j];
8246 }
252b5132 8247
29b0f896 8248 /* Now the opcode; be careful about word order here! */
4dffcebc 8249 if (i.tm.opcode_length == 1)
29b0f896
AM
8250 {
8251 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
8252 }
8253 else
8254 {
4dffcebc 8255 switch (i.tm.opcode_length)
331d2d0d 8256 {
43234a1e
L
8257 case 4:
8258 p = frag_more (4);
8259 *p++ = (i.tm.base_opcode >> 24) & 0xff;
8260 *p++ = (i.tm.base_opcode >> 16) & 0xff;
8261 break;
4dffcebc 8262 case 3:
331d2d0d
L
8263 p = frag_more (3);
8264 *p++ = (i.tm.base_opcode >> 16) & 0xff;
4dffcebc
L
8265 break;
8266 case 2:
8267 p = frag_more (2);
8268 break;
8269 default:
8270 abort ();
8271 break;
331d2d0d 8272 }
0f10071e 8273
29b0f896
AM
8274 /* Put out high byte first: can't use md_number_to_chars! */
8275 *p++ = (i.tm.base_opcode >> 8) & 0xff;
8276 *p = i.tm.base_opcode & 0xff;
8277 }
3e73aa7c 8278
29b0f896 8279 /* Now the modrm byte and sib byte (if present). */
40fb9820 8280 if (i.tm.opcode_modifier.modrm)
29b0f896 8281 {
4a3523fa
L
8282 FRAG_APPEND_1_CHAR ((i.rm.regmem << 0
8283 | i.rm.reg << 3
8284 | i.rm.mode << 6));
29b0f896
AM
8285 /* If i.rm.regmem == ESP (4)
8286 && i.rm.mode != (Register mode)
8287 && not 16 bit
8288 ==> need second modrm byte. */
8289 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
8290 && i.rm.mode != 3
dc821c5f 8291 && !(i.base_reg && i.base_reg->reg_type.bitfield.word))
4a3523fa
L
8292 FRAG_APPEND_1_CHAR ((i.sib.base << 0
8293 | i.sib.index << 3
8294 | i.sib.scale << 6));
29b0f896 8295 }
3e73aa7c 8296
29b0f896 8297 if (i.disp_operands)
2bbd9c25 8298 output_disp (insn_start_frag, insn_start_off);
3e73aa7c 8299
29b0f896 8300 if (i.imm_operands)
2bbd9c25 8301 output_imm (insn_start_frag, insn_start_off);
29b0f896 8302 }
252b5132 8303
29b0f896
AM
8304#ifdef DEBUG386
8305 if (flag_debug)
8306 {
7b81dfbb 8307 pi ("" /*line*/, &i);
29b0f896
AM
8308 }
8309#endif /* DEBUG386 */
8310}
252b5132 8311
e205caa7
L
8312/* Return the size of the displacement operand N. */
8313
8314static int
8315disp_size (unsigned int n)
8316{
8317 int size = 4;
43234a1e 8318
b5014f7a 8319 if (i.types[n].bitfield.disp64)
40fb9820
L
8320 size = 8;
8321 else if (i.types[n].bitfield.disp8)
8322 size = 1;
8323 else if (i.types[n].bitfield.disp16)
8324 size = 2;
e205caa7
L
8325 return size;
8326}
8327
8328/* Return the size of the immediate operand N. */
8329
8330static int
8331imm_size (unsigned int n)
8332{
8333 int size = 4;
40fb9820
L
8334 if (i.types[n].bitfield.imm64)
8335 size = 8;
8336 else if (i.types[n].bitfield.imm8 || i.types[n].bitfield.imm8s)
8337 size = 1;
8338 else if (i.types[n].bitfield.imm16)
8339 size = 2;
e205caa7
L
8340 return size;
8341}
8342
29b0f896 8343static void
64e74474 8344output_disp (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
8345{
8346 char *p;
8347 unsigned int n;
252b5132 8348
29b0f896
AM
8349 for (n = 0; n < i.operands; n++)
8350 {
b5014f7a 8351 if (operand_type_check (i.types[n], disp))
29b0f896
AM
8352 {
8353 if (i.op[n].disps->X_op == O_constant)
8354 {
e205caa7 8355 int size = disp_size (n);
43234a1e 8356 offsetT val = i.op[n].disps->X_add_number;
252b5132 8357
629cfaf1
JB
8358 val = offset_in_range (val >> (size == 1 ? i.memshift : 0),
8359 size);
29b0f896
AM
8360 p = frag_more (size);
8361 md_number_to_chars (p, val, size);
8362 }
8363 else
8364 {
f86103b7 8365 enum bfd_reloc_code_real reloc_type;
e205caa7 8366 int size = disp_size (n);
40fb9820 8367 int sign = i.types[n].bitfield.disp32s;
29b0f896 8368 int pcrel = (i.flags[n] & Operand_PCrel) != 0;
02a86693 8369 fixS *fixP;
29b0f896 8370
e205caa7 8371 /* We can't have 8 bit displacement here. */
9c2799c2 8372 gas_assert (!i.types[n].bitfield.disp8);
e205caa7 8373
29b0f896
AM
8374 /* The PC relative address is computed relative
8375 to the instruction boundary, so in case immediate
8376 fields follows, we need to adjust the value. */
8377 if (pcrel && i.imm_operands)
8378 {
29b0f896 8379 unsigned int n1;
e205caa7 8380 int sz = 0;
252b5132 8381
29b0f896 8382 for (n1 = 0; n1 < i.operands; n1++)
40fb9820 8383 if (operand_type_check (i.types[n1], imm))
252b5132 8384 {
e205caa7
L
8385 /* Only one immediate is allowed for PC
8386 relative address. */
9c2799c2 8387 gas_assert (sz == 0);
e205caa7
L
8388 sz = imm_size (n1);
8389 i.op[n].disps->X_add_number -= sz;
252b5132 8390 }
29b0f896 8391 /* We should find the immediate. */
9c2799c2 8392 gas_assert (sz != 0);
29b0f896 8393 }
520dc8e8 8394
29b0f896 8395 p = frag_more (size);
d258b828 8396 reloc_type = reloc (size, pcrel, sign, i.reloc[n]);
d6ab8113 8397 if (GOT_symbol
2bbd9c25 8398 && GOT_symbol == i.op[n].disps->X_add_symbol
d6ab8113 8399 && (((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
8400 || reloc_type == BFD_RELOC_X86_64_32S
8401 || (reloc_type == BFD_RELOC_64
8402 && object_64bit))
d6ab8113
JB
8403 && (i.op[n].disps->X_op == O_symbol
8404 || (i.op[n].disps->X_op == O_add
8405 && ((symbol_get_value_expression
8406 (i.op[n].disps->X_op_symbol)->X_op)
8407 == O_subtract))))
8408 || reloc_type == BFD_RELOC_32_PCREL))
2bbd9c25
JJ
8409 {
8410 offsetT add;
8411
8412 if (insn_start_frag == frag_now)
8413 add = (p - frag_now->fr_literal) - insn_start_off;
8414 else
8415 {
8416 fragS *fr;
8417
8418 add = insn_start_frag->fr_fix - insn_start_off;
8419 for (fr = insn_start_frag->fr_next;
8420 fr && fr != frag_now; fr = fr->fr_next)
8421 add += fr->fr_fix;
8422 add += p - frag_now->fr_literal;
8423 }
8424
4fa24527 8425 if (!object_64bit)
7b81dfbb
AJ
8426 {
8427 reloc_type = BFD_RELOC_386_GOTPC;
8428 i.op[n].imms->X_add_number += add;
8429 }
8430 else if (reloc_type == BFD_RELOC_64)
8431 reloc_type = BFD_RELOC_X86_64_GOTPC64;
d6ab8113 8432 else
7b81dfbb
AJ
8433 /* Don't do the adjustment for x86-64, as there
8434 the pcrel addressing is relative to the _next_
8435 insn, and that is taken care of in other code. */
d6ab8113 8436 reloc_type = BFD_RELOC_X86_64_GOTPC32;
2bbd9c25 8437 }
02a86693
L
8438 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal,
8439 size, i.op[n].disps, pcrel,
8440 reloc_type);
8441 /* Check for "call/jmp *mem", "mov mem, %reg",
8442 "test %reg, mem" and "binop mem, %reg" where binop
8443 is one of adc, add, and, cmp, or, sbb, sub, xor
e60f4d3b
L
8444 instructions without data prefix. Always generate
8445 R_386_GOT32X for "sym*GOT" operand in 32-bit mode. */
8446 if (i.prefix[DATA_PREFIX] == 0
8447 && (generate_relax_relocations
8448 || (!object_64bit
8449 && i.rm.mode == 0
8450 && i.rm.regmem == 5))
0cb4071e
L
8451 && (i.rm.mode == 2
8452 || (i.rm.mode == 0 && i.rm.regmem == 5))
02a86693
L
8453 && ((i.operands == 1
8454 && i.tm.base_opcode == 0xff
8455 && (i.rm.reg == 2 || i.rm.reg == 4))
8456 || (i.operands == 2
8457 && (i.tm.base_opcode == 0x8b
8458 || i.tm.base_opcode == 0x85
8459 || (i.tm.base_opcode & 0xc7) == 0x03))))
8460 {
8461 if (object_64bit)
8462 {
8463 fixP->fx_tcbit = i.rex != 0;
8464 if (i.base_reg
e968fc9b 8465 && (i.base_reg->reg_num == RegIP))
02a86693
L
8466 fixP->fx_tcbit2 = 1;
8467 }
8468 else
8469 fixP->fx_tcbit2 = 1;
8470 }
29b0f896
AM
8471 }
8472 }
8473 }
8474}
252b5132 8475
29b0f896 8476static void
64e74474 8477output_imm (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
8478{
8479 char *p;
8480 unsigned int n;
252b5132 8481
29b0f896
AM
8482 for (n = 0; n < i.operands; n++)
8483 {
43234a1e
L
8484 /* Skip SAE/RC Imm operand in EVEX. They are already handled. */
8485 if (i.rounding && (int) n == i.rounding->operand)
8486 continue;
8487
40fb9820 8488 if (operand_type_check (i.types[n], imm))
29b0f896
AM
8489 {
8490 if (i.op[n].imms->X_op == O_constant)
8491 {
e205caa7 8492 int size = imm_size (n);
29b0f896 8493 offsetT val;
b4cac588 8494
29b0f896
AM
8495 val = offset_in_range (i.op[n].imms->X_add_number,
8496 size);
8497 p = frag_more (size);
8498 md_number_to_chars (p, val, size);
8499 }
8500 else
8501 {
8502 /* Not absolute_section.
8503 Need a 32-bit fixup (don't support 8bit
8504 non-absolute imms). Try to support other
8505 sizes ... */
f86103b7 8506 enum bfd_reloc_code_real reloc_type;
e205caa7
L
8507 int size = imm_size (n);
8508 int sign;
29b0f896 8509
40fb9820 8510 if (i.types[n].bitfield.imm32s
a7d61044 8511 && (i.suffix == QWORD_MNEM_SUFFIX
40fb9820 8512 || (!i.suffix && i.tm.opcode_modifier.no_lsuf)))
29b0f896 8513 sign = 1;
e205caa7
L
8514 else
8515 sign = 0;
520dc8e8 8516
29b0f896 8517 p = frag_more (size);
d258b828 8518 reloc_type = reloc (size, 0, sign, i.reloc[n]);
f86103b7 8519
2bbd9c25
JJ
8520 /* This is tough to explain. We end up with this one if we
8521 * have operands that look like
8522 * "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal here is to
8523 * obtain the absolute address of the GOT, and it is strongly
8524 * preferable from a performance point of view to avoid using
8525 * a runtime relocation for this. The actual sequence of
8526 * instructions often look something like:
8527 *
8528 * call .L66
8529 * .L66:
8530 * popl %ebx
8531 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
8532 *
8533 * The call and pop essentially return the absolute address
8534 * of the label .L66 and store it in %ebx. The linker itself
8535 * will ultimately change the first operand of the addl so
8536 * that %ebx points to the GOT, but to keep things simple, the
8537 * .o file must have this operand set so that it generates not
8538 * the absolute address of .L66, but the absolute address of
8539 * itself. This allows the linker itself simply treat a GOTPC
8540 * relocation as asking for a pcrel offset to the GOT to be
8541 * added in, and the addend of the relocation is stored in the
8542 * operand field for the instruction itself.
8543 *
8544 * Our job here is to fix the operand so that it would add
8545 * the correct offset so that %ebx would point to itself. The
8546 * thing that is tricky is that .-.L66 will point to the
8547 * beginning of the instruction, so we need to further modify
8548 * the operand so that it will point to itself. There are
8549 * other cases where you have something like:
8550 *
8551 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
8552 *
8553 * and here no correction would be required. Internally in
8554 * the assembler we treat operands of this form as not being
8555 * pcrel since the '.' is explicitly mentioned, and I wonder
8556 * whether it would simplify matters to do it this way. Who
8557 * knows. In earlier versions of the PIC patches, the
8558 * pcrel_adjust field was used to store the correction, but
8559 * since the expression is not pcrel, I felt it would be
8560 * confusing to do it this way. */
8561
d6ab8113 8562 if ((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
8563 || reloc_type == BFD_RELOC_X86_64_32S
8564 || reloc_type == BFD_RELOC_64)
29b0f896
AM
8565 && GOT_symbol
8566 && GOT_symbol == i.op[n].imms->X_add_symbol
8567 && (i.op[n].imms->X_op == O_symbol
8568 || (i.op[n].imms->X_op == O_add
8569 && ((symbol_get_value_expression
8570 (i.op[n].imms->X_op_symbol)->X_op)
8571 == O_subtract))))
8572 {
2bbd9c25
JJ
8573 offsetT add;
8574
8575 if (insn_start_frag == frag_now)
8576 add = (p - frag_now->fr_literal) - insn_start_off;
8577 else
8578 {
8579 fragS *fr;
8580
8581 add = insn_start_frag->fr_fix - insn_start_off;
8582 for (fr = insn_start_frag->fr_next;
8583 fr && fr != frag_now; fr = fr->fr_next)
8584 add += fr->fr_fix;
8585 add += p - frag_now->fr_literal;
8586 }
8587
4fa24527 8588 if (!object_64bit)
d6ab8113 8589 reloc_type = BFD_RELOC_386_GOTPC;
7b81dfbb 8590 else if (size == 4)
d6ab8113 8591 reloc_type = BFD_RELOC_X86_64_GOTPC32;
7b81dfbb
AJ
8592 else if (size == 8)
8593 reloc_type = BFD_RELOC_X86_64_GOTPC64;
2bbd9c25 8594 i.op[n].imms->X_add_number += add;
29b0f896 8595 }
29b0f896
AM
8596 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
8597 i.op[n].imms, 0, reloc_type);
8598 }
8599 }
8600 }
252b5132
RH
8601}
8602\f
d182319b
JB
8603/* x86_cons_fix_new is called via the expression parsing code when a
8604 reloc is needed. We use this hook to get the correct .got reloc. */
d182319b
JB
8605static int cons_sign = -1;
8606
8607void
e3bb37b5 8608x86_cons_fix_new (fragS *frag, unsigned int off, unsigned int len,
62ebcb5c 8609 expressionS *exp, bfd_reloc_code_real_type r)
d182319b 8610{
d258b828 8611 r = reloc (len, 0, cons_sign, r);
d182319b
JB
8612
8613#ifdef TE_PE
8614 if (exp->X_op == O_secrel)
8615 {
8616 exp->X_op = O_symbol;
8617 r = BFD_RELOC_32_SECREL;
8618 }
8619#endif
8620
8621 fix_new_exp (frag, off, len, exp, 0, r);
8622}
8623
357d1bd8
L
8624/* Export the ABI address size for use by TC_ADDRESS_BYTES for the
8625 purpose of the `.dc.a' internal pseudo-op. */
8626
8627int
8628x86_address_bytes (void)
8629{
8630 if ((stdoutput->arch_info->mach & bfd_mach_x64_32))
8631 return 4;
8632 return stdoutput->arch_info->bits_per_address / 8;
8633}
8634
d382c579
TG
8635#if !(defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) || defined (OBJ_MACH_O)) \
8636 || defined (LEX_AT)
d258b828 8637# define lex_got(reloc, adjust, types) NULL
718ddfc0 8638#else
f3c180ae
AM
8639/* Parse operands of the form
8640 <symbol>@GOTOFF+<nnn>
8641 and similar .plt or .got references.
8642
8643 If we find one, set up the correct relocation in RELOC and copy the
8644 input string, minus the `@GOTOFF' into a malloc'd buffer for
8645 parsing by the calling routine. Return this buffer, and if ADJUST
8646 is non-null set it to the length of the string we removed from the
8647 input line. Otherwise return NULL. */
8648static char *
91d6fa6a 8649lex_got (enum bfd_reloc_code_real *rel,
64e74474 8650 int *adjust,
d258b828 8651 i386_operand_type *types)
f3c180ae 8652{
7b81dfbb
AJ
8653 /* Some of the relocations depend on the size of what field is to
8654 be relocated. But in our callers i386_immediate and i386_displacement
8655 we don't yet know the operand size (this will be set by insn
8656 matching). Hence we record the word32 relocation here,
8657 and adjust the reloc according to the real size in reloc(). */
f3c180ae
AM
8658 static const struct {
8659 const char *str;
cff8d58a 8660 int len;
4fa24527 8661 const enum bfd_reloc_code_real rel[2];
40fb9820 8662 const i386_operand_type types64;
f3c180ae 8663 } gotrel[] = {
8ce3d284 8664#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
8665 { STRING_COMMA_LEN ("SIZE"), { BFD_RELOC_SIZE32,
8666 BFD_RELOC_SIZE32 },
8667 OPERAND_TYPE_IMM32_64 },
8ce3d284 8668#endif
cff8d58a
L
8669 { STRING_COMMA_LEN ("PLTOFF"), { _dummy_first_bfd_reloc_code_real,
8670 BFD_RELOC_X86_64_PLTOFF64 },
40fb9820 8671 OPERAND_TYPE_IMM64 },
cff8d58a
L
8672 { STRING_COMMA_LEN ("PLT"), { BFD_RELOC_386_PLT32,
8673 BFD_RELOC_X86_64_PLT32 },
40fb9820 8674 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8675 { STRING_COMMA_LEN ("GOTPLT"), { _dummy_first_bfd_reloc_code_real,
8676 BFD_RELOC_X86_64_GOTPLT64 },
40fb9820 8677 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
8678 { STRING_COMMA_LEN ("GOTOFF"), { BFD_RELOC_386_GOTOFF,
8679 BFD_RELOC_X86_64_GOTOFF64 },
40fb9820 8680 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
8681 { STRING_COMMA_LEN ("GOTPCREL"), { _dummy_first_bfd_reloc_code_real,
8682 BFD_RELOC_X86_64_GOTPCREL },
40fb9820 8683 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8684 { STRING_COMMA_LEN ("TLSGD"), { BFD_RELOC_386_TLS_GD,
8685 BFD_RELOC_X86_64_TLSGD },
40fb9820 8686 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8687 { STRING_COMMA_LEN ("TLSLDM"), { BFD_RELOC_386_TLS_LDM,
8688 _dummy_first_bfd_reloc_code_real },
40fb9820 8689 OPERAND_TYPE_NONE },
cff8d58a
L
8690 { STRING_COMMA_LEN ("TLSLD"), { _dummy_first_bfd_reloc_code_real,
8691 BFD_RELOC_X86_64_TLSLD },
40fb9820 8692 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8693 { STRING_COMMA_LEN ("GOTTPOFF"), { BFD_RELOC_386_TLS_IE_32,
8694 BFD_RELOC_X86_64_GOTTPOFF },
40fb9820 8695 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8696 { STRING_COMMA_LEN ("TPOFF"), { BFD_RELOC_386_TLS_LE_32,
8697 BFD_RELOC_X86_64_TPOFF32 },
40fb9820 8698 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
8699 { STRING_COMMA_LEN ("NTPOFF"), { BFD_RELOC_386_TLS_LE,
8700 _dummy_first_bfd_reloc_code_real },
40fb9820 8701 OPERAND_TYPE_NONE },
cff8d58a
L
8702 { STRING_COMMA_LEN ("DTPOFF"), { BFD_RELOC_386_TLS_LDO_32,
8703 BFD_RELOC_X86_64_DTPOFF32 },
40fb9820 8704 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
8705 { STRING_COMMA_LEN ("GOTNTPOFF"),{ BFD_RELOC_386_TLS_GOTIE,
8706 _dummy_first_bfd_reloc_code_real },
40fb9820 8707 OPERAND_TYPE_NONE },
cff8d58a
L
8708 { STRING_COMMA_LEN ("INDNTPOFF"),{ BFD_RELOC_386_TLS_IE,
8709 _dummy_first_bfd_reloc_code_real },
40fb9820 8710 OPERAND_TYPE_NONE },
cff8d58a
L
8711 { STRING_COMMA_LEN ("GOT"), { BFD_RELOC_386_GOT32,
8712 BFD_RELOC_X86_64_GOT32 },
40fb9820 8713 OPERAND_TYPE_IMM32_32S_64_DISP32 },
cff8d58a
L
8714 { STRING_COMMA_LEN ("TLSDESC"), { BFD_RELOC_386_TLS_GOTDESC,
8715 BFD_RELOC_X86_64_GOTPC32_TLSDESC },
40fb9820 8716 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
8717 { STRING_COMMA_LEN ("TLSCALL"), { BFD_RELOC_386_TLS_DESC_CALL,
8718 BFD_RELOC_X86_64_TLSDESC_CALL },
40fb9820 8719 OPERAND_TYPE_IMM32_32S_DISP32 },
f3c180ae
AM
8720 };
8721 char *cp;
8722 unsigned int j;
8723
d382c579 8724#if defined (OBJ_MAYBE_ELF)
718ddfc0
JB
8725 if (!IS_ELF)
8726 return NULL;
d382c579 8727#endif
718ddfc0 8728
f3c180ae 8729 for (cp = input_line_pointer; *cp != '@'; cp++)
67c11a9b 8730 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
f3c180ae
AM
8731 return NULL;
8732
47465058 8733 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
f3c180ae 8734 {
cff8d58a 8735 int len = gotrel[j].len;
28f81592 8736 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
f3c180ae 8737 {
4fa24527 8738 if (gotrel[j].rel[object_64bit] != 0)
f3c180ae 8739 {
28f81592
AM
8740 int first, second;
8741 char *tmpbuf, *past_reloc;
f3c180ae 8742
91d6fa6a 8743 *rel = gotrel[j].rel[object_64bit];
f3c180ae 8744
3956db08
JB
8745 if (types)
8746 {
8747 if (flag_code != CODE_64BIT)
40fb9820
L
8748 {
8749 types->bitfield.imm32 = 1;
8750 types->bitfield.disp32 = 1;
8751 }
3956db08
JB
8752 else
8753 *types = gotrel[j].types64;
8754 }
8755
8fd4256d 8756 if (j != 0 && GOT_symbol == NULL)
f3c180ae
AM
8757 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
8758
28f81592 8759 /* The length of the first part of our input line. */
f3c180ae 8760 first = cp - input_line_pointer;
28f81592
AM
8761
8762 /* The second part goes from after the reloc token until
67c11a9b 8763 (and including) an end_of_line char or comma. */
28f81592 8764 past_reloc = cp + 1 + len;
67c11a9b
AM
8765 cp = past_reloc;
8766 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
8767 ++cp;
8768 second = cp + 1 - past_reloc;
28f81592
AM
8769
8770 /* Allocate and copy string. The trailing NUL shouldn't
8771 be necessary, but be safe. */
add39d23 8772 tmpbuf = XNEWVEC (char, first + second + 2);
f3c180ae 8773 memcpy (tmpbuf, input_line_pointer, first);
0787a12d
AM
8774 if (second != 0 && *past_reloc != ' ')
8775 /* Replace the relocation token with ' ', so that
8776 errors like foo@GOTOFF1 will be detected. */
8777 tmpbuf[first++] = ' ';
af89796a
L
8778 else
8779 /* Increment length by 1 if the relocation token is
8780 removed. */
8781 len++;
8782 if (adjust)
8783 *adjust = len;
0787a12d
AM
8784 memcpy (tmpbuf + first, past_reloc, second);
8785 tmpbuf[first + second] = '\0';
f3c180ae
AM
8786 return tmpbuf;
8787 }
8788
4fa24527
JB
8789 as_bad (_("@%s reloc is not supported with %d-bit output format"),
8790 gotrel[j].str, 1 << (5 + object_64bit));
f3c180ae
AM
8791 return NULL;
8792 }
8793 }
8794
8795 /* Might be a symbol version string. Don't as_bad here. */
8796 return NULL;
8797}
4e4f7c87 8798#endif
f3c180ae 8799
a988325c
NC
8800#ifdef TE_PE
8801#ifdef lex_got
8802#undef lex_got
8803#endif
8804/* Parse operands of the form
8805 <symbol>@SECREL32+<nnn>
8806
8807 If we find one, set up the correct relocation in RELOC and copy the
8808 input string, minus the `@SECREL32' into a malloc'd buffer for
8809 parsing by the calling routine. Return this buffer, and if ADJUST
8810 is non-null set it to the length of the string we removed from the
34bca508
L
8811 input line. Otherwise return NULL.
8812
a988325c
NC
8813 This function is copied from the ELF version above adjusted for PE targets. */
8814
8815static char *
8816lex_got (enum bfd_reloc_code_real *rel ATTRIBUTE_UNUSED,
8817 int *adjust ATTRIBUTE_UNUSED,
d258b828 8818 i386_operand_type *types)
a988325c
NC
8819{
8820 static const struct
8821 {
8822 const char *str;
8823 int len;
8824 const enum bfd_reloc_code_real rel[2];
8825 const i386_operand_type types64;
8826 }
8827 gotrel[] =
8828 {
8829 { STRING_COMMA_LEN ("SECREL32"), { BFD_RELOC_32_SECREL,
8830 BFD_RELOC_32_SECREL },
8831 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
8832 };
8833
8834 char *cp;
8835 unsigned j;
8836
8837 for (cp = input_line_pointer; *cp != '@'; cp++)
8838 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
8839 return NULL;
8840
8841 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
8842 {
8843 int len = gotrel[j].len;
8844
8845 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
8846 {
8847 if (gotrel[j].rel[object_64bit] != 0)
8848 {
8849 int first, second;
8850 char *tmpbuf, *past_reloc;
8851
8852 *rel = gotrel[j].rel[object_64bit];
8853 if (adjust)
8854 *adjust = len;
8855
8856 if (types)
8857 {
8858 if (flag_code != CODE_64BIT)
8859 {
8860 types->bitfield.imm32 = 1;
8861 types->bitfield.disp32 = 1;
8862 }
8863 else
8864 *types = gotrel[j].types64;
8865 }
8866
8867 /* The length of the first part of our input line. */
8868 first = cp - input_line_pointer;
8869
8870 /* The second part goes from after the reloc token until
8871 (and including) an end_of_line char or comma. */
8872 past_reloc = cp + 1 + len;
8873 cp = past_reloc;
8874 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
8875 ++cp;
8876 second = cp + 1 - past_reloc;
8877
8878 /* Allocate and copy string. The trailing NUL shouldn't
8879 be necessary, but be safe. */
add39d23 8880 tmpbuf = XNEWVEC (char, first + second + 2);
a988325c
NC
8881 memcpy (tmpbuf, input_line_pointer, first);
8882 if (second != 0 && *past_reloc != ' ')
8883 /* Replace the relocation token with ' ', so that
8884 errors like foo@SECLREL321 will be detected. */
8885 tmpbuf[first++] = ' ';
8886 memcpy (tmpbuf + first, past_reloc, second);
8887 tmpbuf[first + second] = '\0';
8888 return tmpbuf;
8889 }
8890
8891 as_bad (_("@%s reloc is not supported with %d-bit output format"),
8892 gotrel[j].str, 1 << (5 + object_64bit));
8893 return NULL;
8894 }
8895 }
8896
8897 /* Might be a symbol version string. Don't as_bad here. */
8898 return NULL;
8899}
8900
8901#endif /* TE_PE */
8902
62ebcb5c 8903bfd_reloc_code_real_type
e3bb37b5 8904x86_cons (expressionS *exp, int size)
f3c180ae 8905{
62ebcb5c
AM
8906 bfd_reloc_code_real_type got_reloc = NO_RELOC;
8907
ee86248c
JB
8908 intel_syntax = -intel_syntax;
8909
3c7b9c2c 8910 exp->X_md = 0;
4fa24527 8911 if (size == 4 || (object_64bit && size == 8))
f3c180ae
AM
8912 {
8913 /* Handle @GOTOFF and the like in an expression. */
8914 char *save;
8915 char *gotfree_input_line;
4a57f2cf 8916 int adjust = 0;
f3c180ae
AM
8917
8918 save = input_line_pointer;
d258b828 8919 gotfree_input_line = lex_got (&got_reloc, &adjust, NULL);
f3c180ae
AM
8920 if (gotfree_input_line)
8921 input_line_pointer = gotfree_input_line;
8922
8923 expression (exp);
8924
8925 if (gotfree_input_line)
8926 {
8927 /* expression () has merrily parsed up to the end of line,
8928 or a comma - in the wrong buffer. Transfer how far
8929 input_line_pointer has moved to the right buffer. */
8930 input_line_pointer = (save
8931 + (input_line_pointer - gotfree_input_line)
8932 + adjust);
8933 free (gotfree_input_line);
3992d3b7
AM
8934 if (exp->X_op == O_constant
8935 || exp->X_op == O_absent
8936 || exp->X_op == O_illegal
0398aac5 8937 || exp->X_op == O_register
3992d3b7
AM
8938 || exp->X_op == O_big)
8939 {
8940 char c = *input_line_pointer;
8941 *input_line_pointer = 0;
8942 as_bad (_("missing or invalid expression `%s'"), save);
8943 *input_line_pointer = c;
8944 }
b9519cfe
L
8945 else if ((got_reloc == BFD_RELOC_386_PLT32
8946 || got_reloc == BFD_RELOC_X86_64_PLT32)
8947 && exp->X_op != O_symbol)
8948 {
8949 char c = *input_line_pointer;
8950 *input_line_pointer = 0;
8951 as_bad (_("invalid PLT expression `%s'"), save);
8952 *input_line_pointer = c;
8953 }
f3c180ae
AM
8954 }
8955 }
8956 else
8957 expression (exp);
ee86248c
JB
8958
8959 intel_syntax = -intel_syntax;
8960
8961 if (intel_syntax)
8962 i386_intel_simplify (exp);
62ebcb5c
AM
8963
8964 return got_reloc;
f3c180ae 8965}
f3c180ae 8966
9f32dd5b
L
8967static void
8968signed_cons (int size)
6482c264 8969{
d182319b
JB
8970 if (flag_code == CODE_64BIT)
8971 cons_sign = 1;
8972 cons (size);
8973 cons_sign = -1;
6482c264
NC
8974}
8975
d182319b 8976#ifdef TE_PE
6482c264 8977static void
7016a5d5 8978pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
6482c264
NC
8979{
8980 expressionS exp;
8981
8982 do
8983 {
8984 expression (&exp);
8985 if (exp.X_op == O_symbol)
8986 exp.X_op = O_secrel;
8987
8988 emit_expr (&exp, 4);
8989 }
8990 while (*input_line_pointer++ == ',');
8991
8992 input_line_pointer--;
8993 demand_empty_rest_of_line ();
8994}
6482c264
NC
8995#endif
8996
43234a1e
L
8997/* Handle Vector operations. */
8998
8999static char *
9000check_VecOperations (char *op_string, char *op_end)
9001{
9002 const reg_entry *mask;
9003 const char *saved;
9004 char *end_op;
9005
9006 while (*op_string
9007 && (op_end == NULL || op_string < op_end))
9008 {
9009 saved = op_string;
9010 if (*op_string == '{')
9011 {
9012 op_string++;
9013
9014 /* Check broadcasts. */
9015 if (strncmp (op_string, "1to", 3) == 0)
9016 {
9017 int bcst_type;
9018
9019 if (i.broadcast)
9020 goto duplicated_vec_op;
9021
9022 op_string += 3;
9023 if (*op_string == '8')
8e6e0792 9024 bcst_type = 8;
b28d1bda 9025 else if (*op_string == '4')
8e6e0792 9026 bcst_type = 4;
b28d1bda 9027 else if (*op_string == '2')
8e6e0792 9028 bcst_type = 2;
43234a1e
L
9029 else if (*op_string == '1'
9030 && *(op_string+1) == '6')
9031 {
8e6e0792 9032 bcst_type = 16;
43234a1e
L
9033 op_string++;
9034 }
9035 else
9036 {
9037 as_bad (_("Unsupported broadcast: `%s'"), saved);
9038 return NULL;
9039 }
9040 op_string++;
9041
9042 broadcast_op.type = bcst_type;
9043 broadcast_op.operand = this_operand;
1f75763a 9044 broadcast_op.bytes = 0;
43234a1e
L
9045 i.broadcast = &broadcast_op;
9046 }
9047 /* Check masking operation. */
9048 else if ((mask = parse_register (op_string, &end_op)) != NULL)
9049 {
9050 /* k0 can't be used for write mask. */
6d2cd6b2 9051 if (!mask->reg_type.bitfield.regmask || mask->reg_num == 0)
43234a1e 9052 {
6d2cd6b2
JB
9053 as_bad (_("`%s%s' can't be used for write mask"),
9054 register_prefix, mask->reg_name);
43234a1e
L
9055 return NULL;
9056 }
9057
9058 if (!i.mask)
9059 {
9060 mask_op.mask = mask;
9061 mask_op.zeroing = 0;
9062 mask_op.operand = this_operand;
9063 i.mask = &mask_op;
9064 }
9065 else
9066 {
9067 if (i.mask->mask)
9068 goto duplicated_vec_op;
9069
9070 i.mask->mask = mask;
9071
9072 /* Only "{z}" is allowed here. No need to check
9073 zeroing mask explicitly. */
9074 if (i.mask->operand != this_operand)
9075 {
9076 as_bad (_("invalid write mask `%s'"), saved);
9077 return NULL;
9078 }
9079 }
9080
9081 op_string = end_op;
9082 }
9083 /* Check zeroing-flag for masking operation. */
9084 else if (*op_string == 'z')
9085 {
9086 if (!i.mask)
9087 {
9088 mask_op.mask = NULL;
9089 mask_op.zeroing = 1;
9090 mask_op.operand = this_operand;
9091 i.mask = &mask_op;
9092 }
9093 else
9094 {
9095 if (i.mask->zeroing)
9096 {
9097 duplicated_vec_op:
9098 as_bad (_("duplicated `%s'"), saved);
9099 return NULL;
9100 }
9101
9102 i.mask->zeroing = 1;
9103
9104 /* Only "{%k}" is allowed here. No need to check mask
9105 register explicitly. */
9106 if (i.mask->operand != this_operand)
9107 {
9108 as_bad (_("invalid zeroing-masking `%s'"),
9109 saved);
9110 return NULL;
9111 }
9112 }
9113
9114 op_string++;
9115 }
9116 else
9117 goto unknown_vec_op;
9118
9119 if (*op_string != '}')
9120 {
9121 as_bad (_("missing `}' in `%s'"), saved);
9122 return NULL;
9123 }
9124 op_string++;
0ba3a731
L
9125
9126 /* Strip whitespace since the addition of pseudo prefixes
9127 changed how the scrubber treats '{'. */
9128 if (is_space_char (*op_string))
9129 ++op_string;
9130
43234a1e
L
9131 continue;
9132 }
9133 unknown_vec_op:
9134 /* We don't know this one. */
9135 as_bad (_("unknown vector operation: `%s'"), saved);
9136 return NULL;
9137 }
9138
6d2cd6b2
JB
9139 if (i.mask && i.mask->zeroing && !i.mask->mask)
9140 {
9141 as_bad (_("zeroing-masking only allowed with write mask"));
9142 return NULL;
9143 }
9144
43234a1e
L
9145 return op_string;
9146}
9147
252b5132 9148static int
70e41ade 9149i386_immediate (char *imm_start)
252b5132
RH
9150{
9151 char *save_input_line_pointer;
f3c180ae 9152 char *gotfree_input_line;
252b5132 9153 segT exp_seg = 0;
47926f60 9154 expressionS *exp;
40fb9820
L
9155 i386_operand_type types;
9156
0dfbf9d7 9157 operand_type_set (&types, ~0);
252b5132
RH
9158
9159 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
9160 {
31b2323c
L
9161 as_bad (_("at most %d immediate operands are allowed"),
9162 MAX_IMMEDIATE_OPERANDS);
252b5132
RH
9163 return 0;
9164 }
9165
9166 exp = &im_expressions[i.imm_operands++];
520dc8e8 9167 i.op[this_operand].imms = exp;
252b5132
RH
9168
9169 if (is_space_char (*imm_start))
9170 ++imm_start;
9171
9172 save_input_line_pointer = input_line_pointer;
9173 input_line_pointer = imm_start;
9174
d258b828 9175 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
9176 if (gotfree_input_line)
9177 input_line_pointer = gotfree_input_line;
252b5132
RH
9178
9179 exp_seg = expression (exp);
9180
83183c0c 9181 SKIP_WHITESPACE ();
43234a1e
L
9182
9183 /* Handle vector operations. */
9184 if (*input_line_pointer == '{')
9185 {
9186 input_line_pointer = check_VecOperations (input_line_pointer,
9187 NULL);
9188 if (input_line_pointer == NULL)
9189 return 0;
9190 }
9191
252b5132 9192 if (*input_line_pointer)
f3c180ae 9193 as_bad (_("junk `%s' after expression"), input_line_pointer);
252b5132
RH
9194
9195 input_line_pointer = save_input_line_pointer;
f3c180ae 9196 if (gotfree_input_line)
ee86248c
JB
9197 {
9198 free (gotfree_input_line);
9199
9200 if (exp->X_op == O_constant || exp->X_op == O_register)
9201 exp->X_op = O_illegal;
9202 }
9203
9204 return i386_finalize_immediate (exp_seg, exp, types, imm_start);
9205}
252b5132 9206
ee86248c
JB
9207static int
9208i386_finalize_immediate (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
9209 i386_operand_type types, const char *imm_start)
9210{
9211 if (exp->X_op == O_absent || exp->X_op == O_illegal || exp->X_op == O_big)
252b5132 9212 {
313c53d1
L
9213 if (imm_start)
9214 as_bad (_("missing or invalid immediate expression `%s'"),
9215 imm_start);
3992d3b7 9216 return 0;
252b5132 9217 }
3e73aa7c 9218 else if (exp->X_op == O_constant)
252b5132 9219 {
47926f60 9220 /* Size it properly later. */
40fb9820 9221 i.types[this_operand].bitfield.imm64 = 1;
13f864ae
L
9222 /* If not 64bit, sign extend val. */
9223 if (flag_code != CODE_64BIT
4eed87de
AM
9224 && (exp->X_add_number & ~(((addressT) 2 << 31) - 1)) == 0)
9225 exp->X_add_number
9226 = (exp->X_add_number ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
252b5132 9227 }
4c63da97 9228#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
f86103b7 9229 else if (OUTPUT_FLAVOR == bfd_target_aout_flavour
31312f95 9230 && exp_seg != absolute_section
47926f60 9231 && exp_seg != text_section
24eab124
AM
9232 && exp_seg != data_section
9233 && exp_seg != bss_section
9234 && exp_seg != undefined_section
f86103b7 9235 && !bfd_is_com_section (exp_seg))
252b5132 9236 {
d0b47220 9237 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
252b5132
RH
9238 return 0;
9239 }
9240#endif
a841bdf5 9241 else if (!intel_syntax && exp_seg == reg_section)
bb8f5920 9242 {
313c53d1
L
9243 if (imm_start)
9244 as_bad (_("illegal immediate register operand %s"), imm_start);
bb8f5920
L
9245 return 0;
9246 }
252b5132
RH
9247 else
9248 {
9249 /* This is an address. The size of the address will be
24eab124 9250 determined later, depending on destination register,
3e73aa7c 9251 suffix, or the default for the section. */
40fb9820
L
9252 i.types[this_operand].bitfield.imm8 = 1;
9253 i.types[this_operand].bitfield.imm16 = 1;
9254 i.types[this_operand].bitfield.imm32 = 1;
9255 i.types[this_operand].bitfield.imm32s = 1;
9256 i.types[this_operand].bitfield.imm64 = 1;
c6fb90c8
L
9257 i.types[this_operand] = operand_type_and (i.types[this_operand],
9258 types);
252b5132
RH
9259 }
9260
9261 return 1;
9262}
9263
551c1ca1 9264static char *
e3bb37b5 9265i386_scale (char *scale)
252b5132 9266{
551c1ca1
AM
9267 offsetT val;
9268 char *save = input_line_pointer;
252b5132 9269
551c1ca1
AM
9270 input_line_pointer = scale;
9271 val = get_absolute_expression ();
9272
9273 switch (val)
252b5132 9274 {
551c1ca1 9275 case 1:
252b5132
RH
9276 i.log2_scale_factor = 0;
9277 break;
551c1ca1 9278 case 2:
252b5132
RH
9279 i.log2_scale_factor = 1;
9280 break;
551c1ca1 9281 case 4:
252b5132
RH
9282 i.log2_scale_factor = 2;
9283 break;
551c1ca1 9284 case 8:
252b5132
RH
9285 i.log2_scale_factor = 3;
9286 break;
9287 default:
a724f0f4
JB
9288 {
9289 char sep = *input_line_pointer;
9290
9291 *input_line_pointer = '\0';
9292 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
9293 scale);
9294 *input_line_pointer = sep;
9295 input_line_pointer = save;
9296 return NULL;
9297 }
252b5132 9298 }
29b0f896 9299 if (i.log2_scale_factor != 0 && i.index_reg == 0)
252b5132
RH
9300 {
9301 as_warn (_("scale factor of %d without an index register"),
24eab124 9302 1 << i.log2_scale_factor);
252b5132 9303 i.log2_scale_factor = 0;
252b5132 9304 }
551c1ca1
AM
9305 scale = input_line_pointer;
9306 input_line_pointer = save;
9307 return scale;
252b5132
RH
9308}
9309
252b5132 9310static int
e3bb37b5 9311i386_displacement (char *disp_start, char *disp_end)
252b5132 9312{
29b0f896 9313 expressionS *exp;
252b5132
RH
9314 segT exp_seg = 0;
9315 char *save_input_line_pointer;
f3c180ae 9316 char *gotfree_input_line;
40fb9820
L
9317 int override;
9318 i386_operand_type bigdisp, types = anydisp;
3992d3b7 9319 int ret;
252b5132 9320
31b2323c
L
9321 if (i.disp_operands == MAX_MEMORY_OPERANDS)
9322 {
9323 as_bad (_("at most %d displacement operands are allowed"),
9324 MAX_MEMORY_OPERANDS);
9325 return 0;
9326 }
9327
0dfbf9d7 9328 operand_type_set (&bigdisp, 0);
40fb9820
L
9329 if ((i.types[this_operand].bitfield.jumpabsolute)
9330 || (!current_templates->start->opcode_modifier.jump
9331 && !current_templates->start->opcode_modifier.jumpdword))
e05278af 9332 {
40fb9820 9333 bigdisp.bitfield.disp32 = 1;
e05278af 9334 override = (i.prefix[ADDR_PREFIX] != 0);
40fb9820
L
9335 if (flag_code == CODE_64BIT)
9336 {
9337 if (!override)
9338 {
9339 bigdisp.bitfield.disp32s = 1;
9340 bigdisp.bitfield.disp64 = 1;
9341 }
9342 }
9343 else if ((flag_code == CODE_16BIT) ^ override)
9344 {
9345 bigdisp.bitfield.disp32 = 0;
9346 bigdisp.bitfield.disp16 = 1;
9347 }
e05278af
JB
9348 }
9349 else
9350 {
9351 /* For PC-relative branches, the width of the displacement
9352 is dependent upon data size, not address size. */
e05278af 9353 override = (i.prefix[DATA_PREFIX] != 0);
40fb9820
L
9354 if (flag_code == CODE_64BIT)
9355 {
9356 if (override || i.suffix == WORD_MNEM_SUFFIX)
9357 bigdisp.bitfield.disp16 = 1;
9358 else
9359 {
9360 bigdisp.bitfield.disp32 = 1;
9361 bigdisp.bitfield.disp32s = 1;
9362 }
9363 }
9364 else
e05278af
JB
9365 {
9366 if (!override)
9367 override = (i.suffix == (flag_code != CODE_16BIT
9368 ? WORD_MNEM_SUFFIX
9369 : LONG_MNEM_SUFFIX));
40fb9820
L
9370 bigdisp.bitfield.disp32 = 1;
9371 if ((flag_code == CODE_16BIT) ^ override)
9372 {
9373 bigdisp.bitfield.disp32 = 0;
9374 bigdisp.bitfield.disp16 = 1;
9375 }
e05278af 9376 }
e05278af 9377 }
c6fb90c8
L
9378 i.types[this_operand] = operand_type_or (i.types[this_operand],
9379 bigdisp);
252b5132
RH
9380
9381 exp = &disp_expressions[i.disp_operands];
520dc8e8 9382 i.op[this_operand].disps = exp;
252b5132
RH
9383 i.disp_operands++;
9384 save_input_line_pointer = input_line_pointer;
9385 input_line_pointer = disp_start;
9386 END_STRING_AND_SAVE (disp_end);
9387
9388#ifndef GCC_ASM_O_HACK
9389#define GCC_ASM_O_HACK 0
9390#endif
9391#if GCC_ASM_O_HACK
9392 END_STRING_AND_SAVE (disp_end + 1);
40fb9820 9393 if (i.types[this_operand].bitfield.baseIndex
24eab124 9394 && displacement_string_end[-1] == '+')
252b5132
RH
9395 {
9396 /* This hack is to avoid a warning when using the "o"
24eab124
AM
9397 constraint within gcc asm statements.
9398 For instance:
9399
9400 #define _set_tssldt_desc(n,addr,limit,type) \
9401 __asm__ __volatile__ ( \
9402 "movw %w2,%0\n\t" \
9403 "movw %w1,2+%0\n\t" \
9404 "rorl $16,%1\n\t" \
9405 "movb %b1,4+%0\n\t" \
9406 "movb %4,5+%0\n\t" \
9407 "movb $0,6+%0\n\t" \
9408 "movb %h1,7+%0\n\t" \
9409 "rorl $16,%1" \
9410 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
9411
9412 This works great except that the output assembler ends
9413 up looking a bit weird if it turns out that there is
9414 no offset. You end up producing code that looks like:
9415
9416 #APP
9417 movw $235,(%eax)
9418 movw %dx,2+(%eax)
9419 rorl $16,%edx
9420 movb %dl,4+(%eax)
9421 movb $137,5+(%eax)
9422 movb $0,6+(%eax)
9423 movb %dh,7+(%eax)
9424 rorl $16,%edx
9425 #NO_APP
9426
47926f60 9427 So here we provide the missing zero. */
24eab124
AM
9428
9429 *displacement_string_end = '0';
252b5132
RH
9430 }
9431#endif
d258b828 9432 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
9433 if (gotfree_input_line)
9434 input_line_pointer = gotfree_input_line;
252b5132 9435
24eab124 9436 exp_seg = expression (exp);
252b5132 9437
636c26b0
AM
9438 SKIP_WHITESPACE ();
9439 if (*input_line_pointer)
9440 as_bad (_("junk `%s' after expression"), input_line_pointer);
9441#if GCC_ASM_O_HACK
9442 RESTORE_END_STRING (disp_end + 1);
9443#endif
636c26b0 9444 input_line_pointer = save_input_line_pointer;
636c26b0 9445 if (gotfree_input_line)
ee86248c
JB
9446 {
9447 free (gotfree_input_line);
9448
9449 if (exp->X_op == O_constant || exp->X_op == O_register)
9450 exp->X_op = O_illegal;
9451 }
9452
9453 ret = i386_finalize_displacement (exp_seg, exp, types, disp_start);
9454
9455 RESTORE_END_STRING (disp_end);
9456
9457 return ret;
9458}
9459
9460static int
9461i386_finalize_displacement (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
9462 i386_operand_type types, const char *disp_start)
9463{
9464 i386_operand_type bigdisp;
9465 int ret = 1;
636c26b0 9466
24eab124
AM
9467 /* We do this to make sure that the section symbol is in
9468 the symbol table. We will ultimately change the relocation
47926f60 9469 to be relative to the beginning of the section. */
1ae12ab7 9470 if (i.reloc[this_operand] == BFD_RELOC_386_GOTOFF
d6ab8113
JB
9471 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL
9472 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
24eab124 9473 {
636c26b0 9474 if (exp->X_op != O_symbol)
3992d3b7 9475 goto inv_disp;
636c26b0 9476
e5cb08ac 9477 if (S_IS_LOCAL (exp->X_add_symbol)
c64efb4b
L
9478 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section
9479 && S_GET_SEGMENT (exp->X_add_symbol) != expr_section)
24eab124 9480 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
24eab124
AM
9481 exp->X_op = O_subtract;
9482 exp->X_op_symbol = GOT_symbol;
1ae12ab7 9483 if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
29b0f896 9484 i.reloc[this_operand] = BFD_RELOC_32_PCREL;
d6ab8113
JB
9485 else if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
9486 i.reloc[this_operand] = BFD_RELOC_64;
23df1078 9487 else
29b0f896 9488 i.reloc[this_operand] = BFD_RELOC_32;
24eab124 9489 }
252b5132 9490
3992d3b7
AM
9491 else if (exp->X_op == O_absent
9492 || exp->X_op == O_illegal
ee86248c 9493 || exp->X_op == O_big)
2daf4fd8 9494 {
3992d3b7
AM
9495 inv_disp:
9496 as_bad (_("missing or invalid displacement expression `%s'"),
2daf4fd8 9497 disp_start);
3992d3b7 9498 ret = 0;
2daf4fd8
AM
9499 }
9500
0e1147d9
L
9501 else if (flag_code == CODE_64BIT
9502 && !i.prefix[ADDR_PREFIX]
9503 && exp->X_op == O_constant)
9504 {
9505 /* Since displacement is signed extended to 64bit, don't allow
9506 disp32 and turn off disp32s if they are out of range. */
9507 i.types[this_operand].bitfield.disp32 = 0;
9508 if (!fits_in_signed_long (exp->X_add_number))
9509 {
9510 i.types[this_operand].bitfield.disp32s = 0;
9511 if (i.types[this_operand].bitfield.baseindex)
9512 {
9513 as_bad (_("0x%lx out range of signed 32bit displacement"),
9514 (long) exp->X_add_number);
9515 ret = 0;
9516 }
9517 }
9518 }
9519
4c63da97 9520#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
3992d3b7
AM
9521 else if (exp->X_op != O_constant
9522 && OUTPUT_FLAVOR == bfd_target_aout_flavour
9523 && exp_seg != absolute_section
9524 && exp_seg != text_section
9525 && exp_seg != data_section
9526 && exp_seg != bss_section
9527 && exp_seg != undefined_section
9528 && !bfd_is_com_section (exp_seg))
24eab124 9529 {
d0b47220 9530 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
3992d3b7 9531 ret = 0;
24eab124 9532 }
252b5132 9533#endif
3956db08 9534
40fb9820
L
9535 /* Check if this is a displacement only operand. */
9536 bigdisp = i.types[this_operand];
9537 bigdisp.bitfield.disp8 = 0;
9538 bigdisp.bitfield.disp16 = 0;
9539 bigdisp.bitfield.disp32 = 0;
9540 bigdisp.bitfield.disp32s = 0;
9541 bigdisp.bitfield.disp64 = 0;
0dfbf9d7 9542 if (operand_type_all_zero (&bigdisp))
c6fb90c8
L
9543 i.types[this_operand] = operand_type_and (i.types[this_operand],
9544 types);
3956db08 9545
3992d3b7 9546 return ret;
252b5132
RH
9547}
9548
2abc2bec
JB
9549/* Return the active addressing mode, taking address override and
9550 registers forming the address into consideration. Update the
9551 address override prefix if necessary. */
47926f60 9552
2abc2bec
JB
9553static enum flag_code
9554i386_addressing_mode (void)
252b5132 9555{
be05d201
L
9556 enum flag_code addr_mode;
9557
9558 if (i.prefix[ADDR_PREFIX])
9559 addr_mode = flag_code == CODE_32BIT ? CODE_16BIT : CODE_32BIT;
9560 else
9561 {
9562 addr_mode = flag_code;
9563
24eab124 9564#if INFER_ADDR_PREFIX
be05d201
L
9565 if (i.mem_operands == 0)
9566 {
9567 /* Infer address prefix from the first memory operand. */
9568 const reg_entry *addr_reg = i.base_reg;
9569
9570 if (addr_reg == NULL)
9571 addr_reg = i.index_reg;
eecb386c 9572
be05d201
L
9573 if (addr_reg)
9574 {
e968fc9b 9575 if (addr_reg->reg_type.bitfield.dword)
be05d201
L
9576 addr_mode = CODE_32BIT;
9577 else if (flag_code != CODE_64BIT
dc821c5f 9578 && addr_reg->reg_type.bitfield.word)
be05d201
L
9579 addr_mode = CODE_16BIT;
9580
9581 if (addr_mode != flag_code)
9582 {
9583 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
9584 i.prefixes += 1;
9585 /* Change the size of any displacement too. At most one
9586 of Disp16 or Disp32 is set.
9587 FIXME. There doesn't seem to be any real need for
9588 separate Disp16 and Disp32 flags. The same goes for
9589 Imm16 and Imm32. Removing them would probably clean
9590 up the code quite a lot. */
9591 if (flag_code != CODE_64BIT
9592 && (i.types[this_operand].bitfield.disp16
9593 || i.types[this_operand].bitfield.disp32))
9594 i.types[this_operand]
9595 = operand_type_xor (i.types[this_operand], disp16_32);
9596 }
9597 }
9598 }
24eab124 9599#endif
be05d201
L
9600 }
9601
2abc2bec
JB
9602 return addr_mode;
9603}
9604
9605/* Make sure the memory operand we've been dealt is valid.
9606 Return 1 on success, 0 on a failure. */
9607
9608static int
9609i386_index_check (const char *operand_string)
9610{
9611 const char *kind = "base/index";
9612 enum flag_code addr_mode = i386_addressing_mode ();
9613
fc0763e6
JB
9614 if (current_templates->start->opcode_modifier.isstring
9615 && !current_templates->start->opcode_modifier.immext
9616 && (current_templates->end[-1].opcode_modifier.isstring
9617 || i.mem_operands))
9618 {
9619 /* Memory operands of string insns are special in that they only allow
9620 a single register (rDI, rSI, or rBX) as their memory address. */
be05d201
L
9621 const reg_entry *expected_reg;
9622 static const char *di_si[][2] =
9623 {
9624 { "esi", "edi" },
9625 { "si", "di" },
9626 { "rsi", "rdi" }
9627 };
9628 static const char *bx[] = { "ebx", "bx", "rbx" };
fc0763e6
JB
9629
9630 kind = "string address";
9631
8325cc63 9632 if (current_templates->start->opcode_modifier.repprefixok)
fc0763e6
JB
9633 {
9634 i386_operand_type type = current_templates->end[-1].operand_types[0];
9635
9636 if (!type.bitfield.baseindex
9637 || ((!i.mem_operands != !intel_syntax)
9638 && current_templates->end[-1].operand_types[1]
9639 .bitfield.baseindex))
9640 type = current_templates->end[-1].operand_types[1];
be05d201
L
9641 expected_reg = hash_find (reg_hash,
9642 di_si[addr_mode][type.bitfield.esseg]);
9643
fc0763e6
JB
9644 }
9645 else
be05d201 9646 expected_reg = hash_find (reg_hash, bx[addr_mode]);
fc0763e6 9647
be05d201
L
9648 if (i.base_reg != expected_reg
9649 || i.index_reg
fc0763e6 9650 || operand_type_check (i.types[this_operand], disp))
fc0763e6 9651 {
be05d201
L
9652 /* The second memory operand must have the same size as
9653 the first one. */
9654 if (i.mem_operands
9655 && i.base_reg
9656 && !((addr_mode == CODE_64BIT
dc821c5f 9657 && i.base_reg->reg_type.bitfield.qword)
be05d201 9658 || (addr_mode == CODE_32BIT
dc821c5f
JB
9659 ? i.base_reg->reg_type.bitfield.dword
9660 : i.base_reg->reg_type.bitfield.word)))
be05d201
L
9661 goto bad_address;
9662
fc0763e6
JB
9663 as_warn (_("`%s' is not valid here (expected `%c%s%s%c')"),
9664 operand_string,
9665 intel_syntax ? '[' : '(',
9666 register_prefix,
be05d201 9667 expected_reg->reg_name,
fc0763e6 9668 intel_syntax ? ']' : ')');
be05d201 9669 return 1;
fc0763e6 9670 }
be05d201
L
9671 else
9672 return 1;
9673
9674bad_address:
9675 as_bad (_("`%s' is not a valid %s expression"),
9676 operand_string, kind);
9677 return 0;
3e73aa7c
JH
9678 }
9679 else
9680 {
be05d201
L
9681 if (addr_mode != CODE_16BIT)
9682 {
9683 /* 32-bit/64-bit checks. */
9684 if ((i.base_reg
e968fc9b
JB
9685 && ((addr_mode == CODE_64BIT
9686 ? !i.base_reg->reg_type.bitfield.qword
9687 : !i.base_reg->reg_type.bitfield.dword)
9688 || (i.index_reg && i.base_reg->reg_num == RegIP)
9689 || i.base_reg->reg_num == RegIZ))
be05d201 9690 || (i.index_reg
1b54b8d7
JB
9691 && !i.index_reg->reg_type.bitfield.xmmword
9692 && !i.index_reg->reg_type.bitfield.ymmword
9693 && !i.index_reg->reg_type.bitfield.zmmword
be05d201 9694 && ((addr_mode == CODE_64BIT
e968fc9b
JB
9695 ? !i.index_reg->reg_type.bitfield.qword
9696 : !i.index_reg->reg_type.bitfield.dword)
be05d201
L
9697 || !i.index_reg->reg_type.bitfield.baseindex)))
9698 goto bad_address;
8178be5b
JB
9699
9700 /* bndmk, bndldx, and bndstx have special restrictions. */
9701 if (current_templates->start->base_opcode == 0xf30f1b
9702 || (current_templates->start->base_opcode & ~1) == 0x0f1a)
9703 {
9704 /* They cannot use RIP-relative addressing. */
e968fc9b 9705 if (i.base_reg && i.base_reg->reg_num == RegIP)
8178be5b
JB
9706 {
9707 as_bad (_("`%s' cannot be used here"), operand_string);
9708 return 0;
9709 }
9710
9711 /* bndldx and bndstx ignore their scale factor. */
9712 if (current_templates->start->base_opcode != 0xf30f1b
9713 && i.log2_scale_factor)
9714 as_warn (_("register scaling is being ignored here"));
9715 }
be05d201
L
9716 }
9717 else
3e73aa7c 9718 {
be05d201 9719 /* 16-bit checks. */
3e73aa7c 9720 if ((i.base_reg
dc821c5f 9721 && (!i.base_reg->reg_type.bitfield.word
40fb9820 9722 || !i.base_reg->reg_type.bitfield.baseindex))
3e73aa7c 9723 || (i.index_reg
dc821c5f 9724 && (!i.index_reg->reg_type.bitfield.word
40fb9820 9725 || !i.index_reg->reg_type.bitfield.baseindex
29b0f896
AM
9726 || !(i.base_reg
9727 && i.base_reg->reg_num < 6
9728 && i.index_reg->reg_num >= 6
9729 && i.log2_scale_factor == 0))))
be05d201 9730 goto bad_address;
3e73aa7c
JH
9731 }
9732 }
be05d201 9733 return 1;
24eab124 9734}
252b5132 9735
43234a1e
L
9736/* Handle vector immediates. */
9737
9738static int
9739RC_SAE_immediate (const char *imm_start)
9740{
9741 unsigned int match_found, j;
9742 const char *pstr = imm_start;
9743 expressionS *exp;
9744
9745 if (*pstr != '{')
9746 return 0;
9747
9748 pstr++;
9749 match_found = 0;
9750 for (j = 0; j < ARRAY_SIZE (RC_NamesTable); j++)
9751 {
9752 if (!strncmp (pstr, RC_NamesTable[j].name, RC_NamesTable[j].len))
9753 {
9754 if (!i.rounding)
9755 {
9756 rc_op.type = RC_NamesTable[j].type;
9757 rc_op.operand = this_operand;
9758 i.rounding = &rc_op;
9759 }
9760 else
9761 {
9762 as_bad (_("duplicated `%s'"), imm_start);
9763 return 0;
9764 }
9765 pstr += RC_NamesTable[j].len;
9766 match_found = 1;
9767 break;
9768 }
9769 }
9770 if (!match_found)
9771 return 0;
9772
9773 if (*pstr++ != '}')
9774 {
9775 as_bad (_("Missing '}': '%s'"), imm_start);
9776 return 0;
9777 }
9778 /* RC/SAE immediate string should contain nothing more. */;
9779 if (*pstr != 0)
9780 {
9781 as_bad (_("Junk after '}': '%s'"), imm_start);
9782 return 0;
9783 }
9784
9785 exp = &im_expressions[i.imm_operands++];
9786 i.op[this_operand].imms = exp;
9787
9788 exp->X_op = O_constant;
9789 exp->X_add_number = 0;
9790 exp->X_add_symbol = (symbolS *) 0;
9791 exp->X_op_symbol = (symbolS *) 0;
9792
9793 i.types[this_operand].bitfield.imm8 = 1;
9794 return 1;
9795}
9796
8325cc63
JB
9797/* Only string instructions can have a second memory operand, so
9798 reduce current_templates to just those if it contains any. */
9799static int
9800maybe_adjust_templates (void)
9801{
9802 const insn_template *t;
9803
9804 gas_assert (i.mem_operands == 1);
9805
9806 for (t = current_templates->start; t < current_templates->end; ++t)
9807 if (t->opcode_modifier.isstring)
9808 break;
9809
9810 if (t < current_templates->end)
9811 {
9812 static templates aux_templates;
9813 bfd_boolean recheck;
9814
9815 aux_templates.start = t;
9816 for (; t < current_templates->end; ++t)
9817 if (!t->opcode_modifier.isstring)
9818 break;
9819 aux_templates.end = t;
9820
9821 /* Determine whether to re-check the first memory operand. */
9822 recheck = (aux_templates.start != current_templates->start
9823 || t != current_templates->end);
9824
9825 current_templates = &aux_templates;
9826
9827 if (recheck)
9828 {
9829 i.mem_operands = 0;
9830 if (i.memop1_string != NULL
9831 && i386_index_check (i.memop1_string) == 0)
9832 return 0;
9833 i.mem_operands = 1;
9834 }
9835 }
9836
9837 return 1;
9838}
9839
fc0763e6 9840/* Parse OPERAND_STRING into the i386_insn structure I. Returns zero
47926f60 9841 on error. */
252b5132 9842
252b5132 9843static int
a7619375 9844i386_att_operand (char *operand_string)
252b5132 9845{
af6bdddf
AM
9846 const reg_entry *r;
9847 char *end_op;
24eab124 9848 char *op_string = operand_string;
252b5132 9849
24eab124 9850 if (is_space_char (*op_string))
252b5132
RH
9851 ++op_string;
9852
24eab124 9853 /* We check for an absolute prefix (differentiating,
47926f60 9854 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
24eab124
AM
9855 if (*op_string == ABSOLUTE_PREFIX)
9856 {
9857 ++op_string;
9858 if (is_space_char (*op_string))
9859 ++op_string;
40fb9820 9860 i.types[this_operand].bitfield.jumpabsolute = 1;
24eab124 9861 }
252b5132 9862
47926f60 9863 /* Check if operand is a register. */
4d1bb795 9864 if ((r = parse_register (op_string, &end_op)) != NULL)
24eab124 9865 {
40fb9820
L
9866 i386_operand_type temp;
9867
24eab124
AM
9868 /* Check for a segment override by searching for ':' after a
9869 segment register. */
9870 op_string = end_op;
9871 if (is_space_char (*op_string))
9872 ++op_string;
40fb9820
L
9873 if (*op_string == ':'
9874 && (r->reg_type.bitfield.sreg2
9875 || r->reg_type.bitfield.sreg3))
24eab124
AM
9876 {
9877 switch (r->reg_num)
9878 {
9879 case 0:
9880 i.seg[i.mem_operands] = &es;
9881 break;
9882 case 1:
9883 i.seg[i.mem_operands] = &cs;
9884 break;
9885 case 2:
9886 i.seg[i.mem_operands] = &ss;
9887 break;
9888 case 3:
9889 i.seg[i.mem_operands] = &ds;
9890 break;
9891 case 4:
9892 i.seg[i.mem_operands] = &fs;
9893 break;
9894 case 5:
9895 i.seg[i.mem_operands] = &gs;
9896 break;
9897 }
252b5132 9898
24eab124 9899 /* Skip the ':' and whitespace. */
252b5132
RH
9900 ++op_string;
9901 if (is_space_char (*op_string))
24eab124 9902 ++op_string;
252b5132 9903
24eab124
AM
9904 if (!is_digit_char (*op_string)
9905 && !is_identifier_char (*op_string)
9906 && *op_string != '('
9907 && *op_string != ABSOLUTE_PREFIX)
9908 {
9909 as_bad (_("bad memory operand `%s'"), op_string);
9910 return 0;
9911 }
47926f60 9912 /* Handle case of %es:*foo. */
24eab124
AM
9913 if (*op_string == ABSOLUTE_PREFIX)
9914 {
9915 ++op_string;
9916 if (is_space_char (*op_string))
9917 ++op_string;
40fb9820 9918 i.types[this_operand].bitfield.jumpabsolute = 1;
24eab124
AM
9919 }
9920 goto do_memory_reference;
9921 }
43234a1e
L
9922
9923 /* Handle vector operations. */
9924 if (*op_string == '{')
9925 {
9926 op_string = check_VecOperations (op_string, NULL);
9927 if (op_string == NULL)
9928 return 0;
9929 }
9930
24eab124
AM
9931 if (*op_string)
9932 {
d0b47220 9933 as_bad (_("junk `%s' after register"), op_string);
24eab124
AM
9934 return 0;
9935 }
40fb9820
L
9936 temp = r->reg_type;
9937 temp.bitfield.baseindex = 0;
c6fb90c8
L
9938 i.types[this_operand] = operand_type_or (i.types[this_operand],
9939 temp);
7d5e4556 9940 i.types[this_operand].bitfield.unspecified = 0;
520dc8e8 9941 i.op[this_operand].regs = r;
24eab124
AM
9942 i.reg_operands++;
9943 }
af6bdddf
AM
9944 else if (*op_string == REGISTER_PREFIX)
9945 {
9946 as_bad (_("bad register name `%s'"), op_string);
9947 return 0;
9948 }
24eab124 9949 else if (*op_string == IMMEDIATE_PREFIX)
ce8a8b2f 9950 {
24eab124 9951 ++op_string;
40fb9820 9952 if (i.types[this_operand].bitfield.jumpabsolute)
24eab124 9953 {
d0b47220 9954 as_bad (_("immediate operand illegal with absolute jump"));
24eab124
AM
9955 return 0;
9956 }
9957 if (!i386_immediate (op_string))
9958 return 0;
9959 }
43234a1e
L
9960 else if (RC_SAE_immediate (operand_string))
9961 {
9962 /* If it is a RC or SAE immediate, do nothing. */
9963 ;
9964 }
24eab124
AM
9965 else if (is_digit_char (*op_string)
9966 || is_identifier_char (*op_string)
d02603dc 9967 || *op_string == '"'
e5cb08ac 9968 || *op_string == '(')
24eab124 9969 {
47926f60 9970 /* This is a memory reference of some sort. */
af6bdddf 9971 char *base_string;
252b5132 9972
47926f60 9973 /* Start and end of displacement string expression (if found). */
eecb386c
AM
9974 char *displacement_string_start;
9975 char *displacement_string_end;
43234a1e 9976 char *vop_start;
252b5132 9977
24eab124 9978 do_memory_reference:
8325cc63
JB
9979 if (i.mem_operands == 1 && !maybe_adjust_templates ())
9980 return 0;
24eab124 9981 if ((i.mem_operands == 1
40fb9820 9982 && !current_templates->start->opcode_modifier.isstring)
24eab124
AM
9983 || i.mem_operands == 2)
9984 {
9985 as_bad (_("too many memory references for `%s'"),
9986 current_templates->start->name);
9987 return 0;
9988 }
252b5132 9989
24eab124
AM
9990 /* Check for base index form. We detect the base index form by
9991 looking for an ')' at the end of the operand, searching
9992 for the '(' matching it, and finding a REGISTER_PREFIX or ','
9993 after the '('. */
af6bdddf 9994 base_string = op_string + strlen (op_string);
c3332e24 9995
43234a1e
L
9996 /* Handle vector operations. */
9997 vop_start = strchr (op_string, '{');
9998 if (vop_start && vop_start < base_string)
9999 {
10000 if (check_VecOperations (vop_start, base_string) == NULL)
10001 return 0;
10002 base_string = vop_start;
10003 }
10004
af6bdddf
AM
10005 --base_string;
10006 if (is_space_char (*base_string))
10007 --base_string;
252b5132 10008
47926f60 10009 /* If we only have a displacement, set-up for it to be parsed later. */
af6bdddf
AM
10010 displacement_string_start = op_string;
10011 displacement_string_end = base_string + 1;
252b5132 10012
24eab124
AM
10013 if (*base_string == ')')
10014 {
af6bdddf 10015 char *temp_string;
24eab124
AM
10016 unsigned int parens_balanced = 1;
10017 /* We've already checked that the number of left & right ()'s are
47926f60 10018 equal, so this loop will not be infinite. */
24eab124
AM
10019 do
10020 {
10021 base_string--;
10022 if (*base_string == ')')
10023 parens_balanced++;
10024 if (*base_string == '(')
10025 parens_balanced--;
10026 }
10027 while (parens_balanced);
c3332e24 10028
af6bdddf 10029 temp_string = base_string;
c3332e24 10030
24eab124 10031 /* Skip past '(' and whitespace. */
252b5132
RH
10032 ++base_string;
10033 if (is_space_char (*base_string))
24eab124 10034 ++base_string;
252b5132 10035
af6bdddf 10036 if (*base_string == ','
4eed87de
AM
10037 || ((i.base_reg = parse_register (base_string, &end_op))
10038 != NULL))
252b5132 10039 {
af6bdddf 10040 displacement_string_end = temp_string;
252b5132 10041
40fb9820 10042 i.types[this_operand].bitfield.baseindex = 1;
252b5132 10043
af6bdddf 10044 if (i.base_reg)
24eab124 10045 {
24eab124
AM
10046 base_string = end_op;
10047 if (is_space_char (*base_string))
10048 ++base_string;
af6bdddf
AM
10049 }
10050
10051 /* There may be an index reg or scale factor here. */
10052 if (*base_string == ',')
10053 {
10054 ++base_string;
10055 if (is_space_char (*base_string))
10056 ++base_string;
10057
4eed87de
AM
10058 if ((i.index_reg = parse_register (base_string, &end_op))
10059 != NULL)
24eab124 10060 {
af6bdddf 10061 base_string = end_op;
24eab124
AM
10062 if (is_space_char (*base_string))
10063 ++base_string;
af6bdddf
AM
10064 if (*base_string == ',')
10065 {
10066 ++base_string;
10067 if (is_space_char (*base_string))
10068 ++base_string;
10069 }
e5cb08ac 10070 else if (*base_string != ')')
af6bdddf 10071 {
4eed87de
AM
10072 as_bad (_("expecting `,' or `)' "
10073 "after index register in `%s'"),
af6bdddf
AM
10074 operand_string);
10075 return 0;
10076 }
24eab124 10077 }
af6bdddf 10078 else if (*base_string == REGISTER_PREFIX)
24eab124 10079 {
f76bf5e0
L
10080 end_op = strchr (base_string, ',');
10081 if (end_op)
10082 *end_op = '\0';
af6bdddf 10083 as_bad (_("bad register name `%s'"), base_string);
24eab124
AM
10084 return 0;
10085 }
252b5132 10086
47926f60 10087 /* Check for scale factor. */
551c1ca1 10088 if (*base_string != ')')
af6bdddf 10089 {
551c1ca1
AM
10090 char *end_scale = i386_scale (base_string);
10091
10092 if (!end_scale)
af6bdddf 10093 return 0;
24eab124 10094
551c1ca1 10095 base_string = end_scale;
af6bdddf
AM
10096 if (is_space_char (*base_string))
10097 ++base_string;
10098 if (*base_string != ')')
10099 {
4eed87de
AM
10100 as_bad (_("expecting `)' "
10101 "after scale factor in `%s'"),
af6bdddf
AM
10102 operand_string);
10103 return 0;
10104 }
10105 }
10106 else if (!i.index_reg)
24eab124 10107 {
4eed87de
AM
10108 as_bad (_("expecting index register or scale factor "
10109 "after `,'; got '%c'"),
af6bdddf 10110 *base_string);
24eab124
AM
10111 return 0;
10112 }
10113 }
af6bdddf 10114 else if (*base_string != ')')
24eab124 10115 {
4eed87de
AM
10116 as_bad (_("expecting `,' or `)' "
10117 "after base register in `%s'"),
af6bdddf 10118 operand_string);
24eab124
AM
10119 return 0;
10120 }
c3332e24 10121 }
af6bdddf 10122 else if (*base_string == REGISTER_PREFIX)
c3332e24 10123 {
f76bf5e0
L
10124 end_op = strchr (base_string, ',');
10125 if (end_op)
10126 *end_op = '\0';
af6bdddf 10127 as_bad (_("bad register name `%s'"), base_string);
24eab124 10128 return 0;
c3332e24 10129 }
24eab124
AM
10130 }
10131
10132 /* If there's an expression beginning the operand, parse it,
10133 assuming displacement_string_start and
10134 displacement_string_end are meaningful. */
10135 if (displacement_string_start != displacement_string_end)
10136 {
10137 if (!i386_displacement (displacement_string_start,
10138 displacement_string_end))
10139 return 0;
10140 }
10141
10142 /* Special case for (%dx) while doing input/output op. */
10143 if (i.base_reg
2fb5be8d 10144 && i.base_reg->reg_type.bitfield.inoutportreg
24eab124
AM
10145 && i.index_reg == 0
10146 && i.log2_scale_factor == 0
10147 && i.seg[i.mem_operands] == 0
40fb9820 10148 && !operand_type_check (i.types[this_operand], disp))
24eab124 10149 {
2fb5be8d 10150 i.types[this_operand] = i.base_reg->reg_type;
24eab124
AM
10151 return 1;
10152 }
10153
eecb386c
AM
10154 if (i386_index_check (operand_string) == 0)
10155 return 0;
c48dadc9 10156 i.flags[this_operand] |= Operand_Mem;
8325cc63
JB
10157 if (i.mem_operands == 0)
10158 i.memop1_string = xstrdup (operand_string);
24eab124
AM
10159 i.mem_operands++;
10160 }
10161 else
ce8a8b2f
AM
10162 {
10163 /* It's not a memory operand; argh! */
24eab124
AM
10164 as_bad (_("invalid char %s beginning operand %d `%s'"),
10165 output_invalid (*op_string),
10166 this_operand + 1,
10167 op_string);
10168 return 0;
10169 }
47926f60 10170 return 1; /* Normal return. */
252b5132
RH
10171}
10172\f
fa94de6b
RM
10173/* Calculate the maximum variable size (i.e., excluding fr_fix)
10174 that an rs_machine_dependent frag may reach. */
10175
10176unsigned int
10177i386_frag_max_var (fragS *frag)
10178{
10179 /* The only relaxable frags are for jumps.
10180 Unconditional jumps can grow by 4 bytes and others by 5 bytes. */
10181 gas_assert (frag->fr_type == rs_machine_dependent);
10182 return TYPE_FROM_RELAX_STATE (frag->fr_subtype) == UNCOND_JUMP ? 4 : 5;
10183}
10184
b084df0b
L
10185#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10186static int
8dcea932 10187elf_symbol_resolved_in_segment_p (symbolS *fr_symbol, offsetT fr_var)
b084df0b
L
10188{
10189 /* STT_GNU_IFUNC symbol must go through PLT. */
10190 if ((symbol_get_bfdsym (fr_symbol)->flags
10191 & BSF_GNU_INDIRECT_FUNCTION) != 0)
10192 return 0;
10193
10194 if (!S_IS_EXTERNAL (fr_symbol))
10195 /* Symbol may be weak or local. */
10196 return !S_IS_WEAK (fr_symbol);
10197
8dcea932
L
10198 /* Global symbols with non-default visibility can't be preempted. */
10199 if (ELF_ST_VISIBILITY (S_GET_OTHER (fr_symbol)) != STV_DEFAULT)
10200 return 1;
10201
10202 if (fr_var != NO_RELOC)
10203 switch ((enum bfd_reloc_code_real) fr_var)
10204 {
10205 case BFD_RELOC_386_PLT32:
10206 case BFD_RELOC_X86_64_PLT32:
33eaf5de 10207 /* Symbol with PLT relocation may be preempted. */
8dcea932
L
10208 return 0;
10209 default:
10210 abort ();
10211 }
10212
b084df0b
L
10213 /* Global symbols with default visibility in a shared library may be
10214 preempted by another definition. */
8dcea932 10215 return !shared;
b084df0b
L
10216}
10217#endif
10218
ee7fcc42
AM
10219/* md_estimate_size_before_relax()
10220
10221 Called just before relax() for rs_machine_dependent frags. The x86
10222 assembler uses these frags to handle variable size jump
10223 instructions.
10224
10225 Any symbol that is now undefined will not become defined.
10226 Return the correct fr_subtype in the frag.
10227 Return the initial "guess for variable size of frag" to caller.
10228 The guess is actually the growth beyond the fixed part. Whatever
10229 we do to grow the fixed or variable part contributes to our
10230 returned value. */
10231
252b5132 10232int
7016a5d5 10233md_estimate_size_before_relax (fragS *fragP, segT segment)
252b5132 10234{
252b5132 10235 /* We've already got fragP->fr_subtype right; all we have to do is
b98ef147
AM
10236 check for un-relaxable symbols. On an ELF system, we can't relax
10237 an externally visible symbol, because it may be overridden by a
10238 shared library. */
10239 if (S_GET_SEGMENT (fragP->fr_symbol) != segment
6d249963 10240#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 10241 || (IS_ELF
8dcea932
L
10242 && !elf_symbol_resolved_in_segment_p (fragP->fr_symbol,
10243 fragP->fr_var))
fbeb56a4
DK
10244#endif
10245#if defined (OBJ_COFF) && defined (TE_PE)
7ab9ffdd 10246 || (OUTPUT_FLAVOR == bfd_target_coff_flavour
fbeb56a4 10247 && S_IS_WEAK (fragP->fr_symbol))
b98ef147
AM
10248#endif
10249 )
252b5132 10250 {
b98ef147
AM
10251 /* Symbol is undefined in this segment, or we need to keep a
10252 reloc so that weak symbols can be overridden. */
10253 int size = (fragP->fr_subtype & CODE16) ? 2 : 4;
f86103b7 10254 enum bfd_reloc_code_real reloc_type;
ee7fcc42
AM
10255 unsigned char *opcode;
10256 int old_fr_fix;
f6af82bd 10257
ee7fcc42 10258 if (fragP->fr_var != NO_RELOC)
1e9cc1c2 10259 reloc_type = (enum bfd_reloc_code_real) fragP->fr_var;
b98ef147 10260 else if (size == 2)
f6af82bd 10261 reloc_type = BFD_RELOC_16_PCREL;
bd7ab16b
L
10262#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10263 else if (need_plt32_p (fragP->fr_symbol))
10264 reloc_type = BFD_RELOC_X86_64_PLT32;
10265#endif
f6af82bd
AM
10266 else
10267 reloc_type = BFD_RELOC_32_PCREL;
252b5132 10268
ee7fcc42
AM
10269 old_fr_fix = fragP->fr_fix;
10270 opcode = (unsigned char *) fragP->fr_opcode;
10271
fddf5b5b 10272 switch (TYPE_FROM_RELAX_STATE (fragP->fr_subtype))
252b5132 10273 {
fddf5b5b
AM
10274 case UNCOND_JUMP:
10275 /* Make jmp (0xeb) a (d)word displacement jump. */
47926f60 10276 opcode[0] = 0xe9;
252b5132 10277 fragP->fr_fix += size;
062cd5e7
AS
10278 fix_new (fragP, old_fr_fix, size,
10279 fragP->fr_symbol,
10280 fragP->fr_offset, 1,
10281 reloc_type);
252b5132
RH
10282 break;
10283
fddf5b5b 10284 case COND_JUMP86:
412167cb
AM
10285 if (size == 2
10286 && (!no_cond_jump_promotion || fragP->fr_var != NO_RELOC))
fddf5b5b
AM
10287 {
10288 /* Negate the condition, and branch past an
10289 unconditional jump. */
10290 opcode[0] ^= 1;
10291 opcode[1] = 3;
10292 /* Insert an unconditional jump. */
10293 opcode[2] = 0xe9;
10294 /* We added two extra opcode bytes, and have a two byte
10295 offset. */
10296 fragP->fr_fix += 2 + 2;
062cd5e7
AS
10297 fix_new (fragP, old_fr_fix + 2, 2,
10298 fragP->fr_symbol,
10299 fragP->fr_offset, 1,
10300 reloc_type);
fddf5b5b
AM
10301 break;
10302 }
10303 /* Fall through. */
10304
10305 case COND_JUMP:
412167cb
AM
10306 if (no_cond_jump_promotion && fragP->fr_var == NO_RELOC)
10307 {
3e02c1cc
AM
10308 fixS *fixP;
10309
412167cb 10310 fragP->fr_fix += 1;
3e02c1cc
AM
10311 fixP = fix_new (fragP, old_fr_fix, 1,
10312 fragP->fr_symbol,
10313 fragP->fr_offset, 1,
10314 BFD_RELOC_8_PCREL);
10315 fixP->fx_signed = 1;
412167cb
AM
10316 break;
10317 }
93c2a809 10318
24eab124 10319 /* This changes the byte-displacement jump 0x7N
fddf5b5b 10320 to the (d)word-displacement jump 0x0f,0x8N. */
252b5132 10321 opcode[1] = opcode[0] + 0x10;
f6af82bd 10322 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
47926f60
KH
10323 /* We've added an opcode byte. */
10324 fragP->fr_fix += 1 + size;
062cd5e7
AS
10325 fix_new (fragP, old_fr_fix + 1, size,
10326 fragP->fr_symbol,
10327 fragP->fr_offset, 1,
10328 reloc_type);
252b5132 10329 break;
fddf5b5b
AM
10330
10331 default:
10332 BAD_CASE (fragP->fr_subtype);
10333 break;
252b5132
RH
10334 }
10335 frag_wane (fragP);
ee7fcc42 10336 return fragP->fr_fix - old_fr_fix;
252b5132 10337 }
93c2a809 10338
93c2a809
AM
10339 /* Guess size depending on current relax state. Initially the relax
10340 state will correspond to a short jump and we return 1, because
10341 the variable part of the frag (the branch offset) is one byte
10342 long. However, we can relax a section more than once and in that
10343 case we must either set fr_subtype back to the unrelaxed state,
10344 or return the value for the appropriate branch. */
10345 return md_relax_table[fragP->fr_subtype].rlx_length;
ee7fcc42
AM
10346}
10347
47926f60
KH
10348/* Called after relax() is finished.
10349
10350 In: Address of frag.
10351 fr_type == rs_machine_dependent.
10352 fr_subtype is what the address relaxed to.
10353
10354 Out: Any fixSs and constants are set up.
10355 Caller will turn frag into a ".space 0". */
10356
252b5132 10357void
7016a5d5
TG
10358md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec ATTRIBUTE_UNUSED,
10359 fragS *fragP)
252b5132 10360{
29b0f896 10361 unsigned char *opcode;
252b5132 10362 unsigned char *where_to_put_displacement = NULL;
847f7ad4
AM
10363 offsetT target_address;
10364 offsetT opcode_address;
252b5132 10365 unsigned int extension = 0;
847f7ad4 10366 offsetT displacement_from_opcode_start;
252b5132
RH
10367
10368 opcode = (unsigned char *) fragP->fr_opcode;
10369
47926f60 10370 /* Address we want to reach in file space. */
252b5132 10371 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
252b5132 10372
47926f60 10373 /* Address opcode resides at in file space. */
252b5132
RH
10374 opcode_address = fragP->fr_address + fragP->fr_fix;
10375
47926f60 10376 /* Displacement from opcode start to fill into instruction. */
252b5132
RH
10377 displacement_from_opcode_start = target_address - opcode_address;
10378
fddf5b5b 10379 if ((fragP->fr_subtype & BIG) == 0)
252b5132 10380 {
47926f60
KH
10381 /* Don't have to change opcode. */
10382 extension = 1; /* 1 opcode + 1 displacement */
252b5132 10383 where_to_put_displacement = &opcode[1];
fddf5b5b
AM
10384 }
10385 else
10386 {
10387 if (no_cond_jump_promotion
10388 && TYPE_FROM_RELAX_STATE (fragP->fr_subtype) != UNCOND_JUMP)
4eed87de
AM
10389 as_warn_where (fragP->fr_file, fragP->fr_line,
10390 _("long jump required"));
252b5132 10391
fddf5b5b
AM
10392 switch (fragP->fr_subtype)
10393 {
10394 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
10395 extension = 4; /* 1 opcode + 4 displacement */
10396 opcode[0] = 0xe9;
10397 where_to_put_displacement = &opcode[1];
10398 break;
252b5132 10399
fddf5b5b
AM
10400 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
10401 extension = 2; /* 1 opcode + 2 displacement */
10402 opcode[0] = 0xe9;
10403 where_to_put_displacement = &opcode[1];
10404 break;
252b5132 10405
fddf5b5b
AM
10406 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
10407 case ENCODE_RELAX_STATE (COND_JUMP86, BIG):
10408 extension = 5; /* 2 opcode + 4 displacement */
10409 opcode[1] = opcode[0] + 0x10;
10410 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
10411 where_to_put_displacement = &opcode[2];
10412 break;
252b5132 10413
fddf5b5b
AM
10414 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
10415 extension = 3; /* 2 opcode + 2 displacement */
10416 opcode[1] = opcode[0] + 0x10;
10417 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
10418 where_to_put_displacement = &opcode[2];
10419 break;
252b5132 10420
fddf5b5b
AM
10421 case ENCODE_RELAX_STATE (COND_JUMP86, BIG16):
10422 extension = 4;
10423 opcode[0] ^= 1;
10424 opcode[1] = 3;
10425 opcode[2] = 0xe9;
10426 where_to_put_displacement = &opcode[3];
10427 break;
10428
10429 default:
10430 BAD_CASE (fragP->fr_subtype);
10431 break;
10432 }
252b5132 10433 }
fddf5b5b 10434
7b81dfbb
AJ
10435 /* If size if less then four we are sure that the operand fits,
10436 but if it's 4, then it could be that the displacement is larger
10437 then -/+ 2GB. */
10438 if (DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype) == 4
10439 && object_64bit
10440 && ((addressT) (displacement_from_opcode_start - extension
4eed87de
AM
10441 + ((addressT) 1 << 31))
10442 > (((addressT) 2 << 31) - 1)))
7b81dfbb
AJ
10443 {
10444 as_bad_where (fragP->fr_file, fragP->fr_line,
10445 _("jump target out of range"));
10446 /* Make us emit 0. */
10447 displacement_from_opcode_start = extension;
10448 }
47926f60 10449 /* Now put displacement after opcode. */
252b5132
RH
10450 md_number_to_chars ((char *) where_to_put_displacement,
10451 (valueT) (displacement_from_opcode_start - extension),
fddf5b5b 10452 DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
252b5132
RH
10453 fragP->fr_fix += extension;
10454}
10455\f
7016a5d5 10456/* Apply a fixup (fixP) to segment data, once it has been determined
252b5132
RH
10457 by our caller that we have all the info we need to fix it up.
10458
7016a5d5
TG
10459 Parameter valP is the pointer to the value of the bits.
10460
252b5132
RH
10461 On the 386, immediates, displacements, and data pointers are all in
10462 the same (little-endian) format, so we don't need to care about which
10463 we are handling. */
10464
94f592af 10465void
7016a5d5 10466md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 10467{
94f592af 10468 char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
c6682705 10469 valueT value = *valP;
252b5132 10470
f86103b7 10471#if !defined (TE_Mach)
93382f6d
AM
10472 if (fixP->fx_pcrel)
10473 {
10474 switch (fixP->fx_r_type)
10475 {
5865bb77
ILT
10476 default:
10477 break;
10478
d6ab8113
JB
10479 case BFD_RELOC_64:
10480 fixP->fx_r_type = BFD_RELOC_64_PCREL;
10481 break;
93382f6d 10482 case BFD_RELOC_32:
ae8887b5 10483 case BFD_RELOC_X86_64_32S:
93382f6d
AM
10484 fixP->fx_r_type = BFD_RELOC_32_PCREL;
10485 break;
10486 case BFD_RELOC_16:
10487 fixP->fx_r_type = BFD_RELOC_16_PCREL;
10488 break;
10489 case BFD_RELOC_8:
10490 fixP->fx_r_type = BFD_RELOC_8_PCREL;
10491 break;
10492 }
10493 }
252b5132 10494
a161fe53 10495 if (fixP->fx_addsy != NULL
31312f95 10496 && (fixP->fx_r_type == BFD_RELOC_32_PCREL
d6ab8113 10497 || fixP->fx_r_type == BFD_RELOC_64_PCREL
31312f95 10498 || fixP->fx_r_type == BFD_RELOC_16_PCREL
d258b828 10499 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
31312f95 10500 && !use_rela_relocations)
252b5132 10501 {
31312f95
AM
10502 /* This is a hack. There should be a better way to handle this.
10503 This covers for the fact that bfd_install_relocation will
10504 subtract the current location (for partial_inplace, PC relative
10505 relocations); see more below. */
252b5132 10506#ifndef OBJ_AOUT
718ddfc0 10507 if (IS_ELF
252b5132
RH
10508#ifdef TE_PE
10509 || OUTPUT_FLAVOR == bfd_target_coff_flavour
10510#endif
10511 )
10512 value += fixP->fx_where + fixP->fx_frag->fr_address;
10513#endif
10514#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 10515 if (IS_ELF)
252b5132 10516 {
6539b54b 10517 segT sym_seg = S_GET_SEGMENT (fixP->fx_addsy);
2f66722d 10518
6539b54b 10519 if ((sym_seg == seg
2f66722d 10520 || (symbol_section_p (fixP->fx_addsy)
6539b54b 10521 && sym_seg != absolute_section))
af65af87 10522 && !generic_force_reloc (fixP))
2f66722d
AM
10523 {
10524 /* Yes, we add the values in twice. This is because
6539b54b
AM
10525 bfd_install_relocation subtracts them out again. I think
10526 bfd_install_relocation is broken, but I don't dare change
2f66722d
AM
10527 it. FIXME. */
10528 value += fixP->fx_where + fixP->fx_frag->fr_address;
10529 }
252b5132
RH
10530 }
10531#endif
10532#if defined (OBJ_COFF) && defined (TE_PE)
977cdf5a
NC
10533 /* For some reason, the PE format does not store a
10534 section address offset for a PC relative symbol. */
10535 if (S_GET_SEGMENT (fixP->fx_addsy) != seg
7be1c489 10536 || S_IS_WEAK (fixP->fx_addsy))
252b5132
RH
10537 value += md_pcrel_from (fixP);
10538#endif
10539 }
fbeb56a4 10540#if defined (OBJ_COFF) && defined (TE_PE)
f01c1a09
NC
10541 if (fixP->fx_addsy != NULL
10542 && S_IS_WEAK (fixP->fx_addsy)
10543 /* PR 16858: Do not modify weak function references. */
10544 && ! fixP->fx_pcrel)
fbeb56a4 10545 {
296a8689
NC
10546#if !defined (TE_PEP)
10547 /* For x86 PE weak function symbols are neither PC-relative
10548 nor do they set S_IS_FUNCTION. So the only reliable way
10549 to detect them is to check the flags of their containing
10550 section. */
10551 if (S_GET_SEGMENT (fixP->fx_addsy) != NULL
10552 && S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_CODE)
10553 ;
10554 else
10555#endif
fbeb56a4
DK
10556 value -= S_GET_VALUE (fixP->fx_addsy);
10557 }
10558#endif
252b5132
RH
10559
10560 /* Fix a few things - the dynamic linker expects certain values here,
0234cb7c 10561 and we must not disappoint it. */
252b5132 10562#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 10563 if (IS_ELF && fixP->fx_addsy)
47926f60
KH
10564 switch (fixP->fx_r_type)
10565 {
10566 case BFD_RELOC_386_PLT32:
3e73aa7c 10567 case BFD_RELOC_X86_64_PLT32:
b9519cfe
L
10568 /* Make the jump instruction point to the address of the operand.
10569 At runtime we merely add the offset to the actual PLT entry.
10570 NB: Subtract the offset size only for jump instructions. */
10571 if (fixP->fx_pcrel)
10572 value = -4;
47926f60 10573 break;
31312f95 10574
13ae64f3
JJ
10575 case BFD_RELOC_386_TLS_GD:
10576 case BFD_RELOC_386_TLS_LDM:
13ae64f3 10577 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
10578 case BFD_RELOC_386_TLS_IE:
10579 case BFD_RELOC_386_TLS_GOTIE:
67a4f2b7 10580 case BFD_RELOC_386_TLS_GOTDESC:
bffbf940
JJ
10581 case BFD_RELOC_X86_64_TLSGD:
10582 case BFD_RELOC_X86_64_TLSLD:
10583 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7 10584 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
00f7efb6
JJ
10585 value = 0; /* Fully resolved at runtime. No addend. */
10586 /* Fallthrough */
10587 case BFD_RELOC_386_TLS_LE:
10588 case BFD_RELOC_386_TLS_LDO_32:
10589 case BFD_RELOC_386_TLS_LE_32:
10590 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 10591 case BFD_RELOC_X86_64_DTPOFF64:
00f7efb6 10592 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113 10593 case BFD_RELOC_X86_64_TPOFF64:
00f7efb6
JJ
10594 S_SET_THREAD_LOCAL (fixP->fx_addsy);
10595 break;
10596
67a4f2b7
AO
10597 case BFD_RELOC_386_TLS_DESC_CALL:
10598 case BFD_RELOC_X86_64_TLSDESC_CALL:
10599 value = 0; /* Fully resolved at runtime. No addend. */
10600 S_SET_THREAD_LOCAL (fixP->fx_addsy);
10601 fixP->fx_done = 0;
10602 return;
10603
47926f60
KH
10604 case BFD_RELOC_VTABLE_INHERIT:
10605 case BFD_RELOC_VTABLE_ENTRY:
10606 fixP->fx_done = 0;
94f592af 10607 return;
47926f60
KH
10608
10609 default:
10610 break;
10611 }
10612#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
c6682705 10613 *valP = value;
f86103b7 10614#endif /* !defined (TE_Mach) */
3e73aa7c 10615
3e73aa7c 10616 /* Are we finished with this relocation now? */
c6682705 10617 if (fixP->fx_addsy == NULL)
3e73aa7c 10618 fixP->fx_done = 1;
fbeb56a4
DK
10619#if defined (OBJ_COFF) && defined (TE_PE)
10620 else if (fixP->fx_addsy != NULL && S_IS_WEAK (fixP->fx_addsy))
10621 {
10622 fixP->fx_done = 0;
10623 /* Remember value for tc_gen_reloc. */
10624 fixP->fx_addnumber = value;
10625 /* Clear out the frag for now. */
10626 value = 0;
10627 }
10628#endif
3e73aa7c
JH
10629 else if (use_rela_relocations)
10630 {
10631 fixP->fx_no_overflow = 1;
062cd5e7
AS
10632 /* Remember value for tc_gen_reloc. */
10633 fixP->fx_addnumber = value;
3e73aa7c
JH
10634 value = 0;
10635 }
f86103b7 10636
94f592af 10637 md_number_to_chars (p, value, fixP->fx_size);
252b5132 10638}
252b5132 10639\f
6d4af3c2 10640const char *
499ac353 10641md_atof (int type, char *litP, int *sizeP)
252b5132 10642{
499ac353
NC
10643 /* This outputs the LITTLENUMs in REVERSE order;
10644 in accord with the bigendian 386. */
10645 return ieee_md_atof (type, litP, sizeP, FALSE);
252b5132
RH
10646}
10647\f
2d545b82 10648static char output_invalid_buf[sizeof (unsigned char) * 2 + 6];
252b5132 10649
252b5132 10650static char *
e3bb37b5 10651output_invalid (int c)
252b5132 10652{
3882b010 10653 if (ISPRINT (c))
f9f21a03
L
10654 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
10655 "'%c'", c);
252b5132 10656 else
f9f21a03 10657 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
2d545b82 10658 "(0x%x)", (unsigned char) c);
252b5132
RH
10659 return output_invalid_buf;
10660}
10661
af6bdddf 10662/* REG_STRING starts *before* REGISTER_PREFIX. */
252b5132
RH
10663
10664static const reg_entry *
4d1bb795 10665parse_real_register (char *reg_string, char **end_op)
252b5132 10666{
af6bdddf
AM
10667 char *s = reg_string;
10668 char *p;
252b5132
RH
10669 char reg_name_given[MAX_REG_NAME_SIZE + 1];
10670 const reg_entry *r;
10671
10672 /* Skip possible REGISTER_PREFIX and possible whitespace. */
10673 if (*s == REGISTER_PREFIX)
10674 ++s;
10675
10676 if (is_space_char (*s))
10677 ++s;
10678
10679 p = reg_name_given;
af6bdddf 10680 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
252b5132
RH
10681 {
10682 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
af6bdddf
AM
10683 return (const reg_entry *) NULL;
10684 s++;
252b5132
RH
10685 }
10686
6588847e
DN
10687 /* For naked regs, make sure that we are not dealing with an identifier.
10688 This prevents confusing an identifier like `eax_var' with register
10689 `eax'. */
10690 if (allow_naked_reg && identifier_chars[(unsigned char) *s])
10691 return (const reg_entry *) NULL;
10692
af6bdddf 10693 *end_op = s;
252b5132
RH
10694
10695 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
10696
5f47d35b 10697 /* Handle floating point regs, allowing spaces in the (i) part. */
47926f60 10698 if (r == i386_regtab /* %st is first entry of table */)
5f47d35b 10699 {
0e0eea78
JB
10700 if (!cpu_arch_flags.bitfield.cpu8087
10701 && !cpu_arch_flags.bitfield.cpu287
10702 && !cpu_arch_flags.bitfield.cpu387)
10703 return (const reg_entry *) NULL;
10704
5f47d35b
AM
10705 if (is_space_char (*s))
10706 ++s;
10707 if (*s == '(')
10708 {
af6bdddf 10709 ++s;
5f47d35b
AM
10710 if (is_space_char (*s))
10711 ++s;
10712 if (*s >= '0' && *s <= '7')
10713 {
db557034 10714 int fpr = *s - '0';
af6bdddf 10715 ++s;
5f47d35b
AM
10716 if (is_space_char (*s))
10717 ++s;
10718 if (*s == ')')
10719 {
10720 *end_op = s + 1;
1e9cc1c2 10721 r = (const reg_entry *) hash_find (reg_hash, "st(0)");
db557034
AM
10722 know (r);
10723 return r + fpr;
5f47d35b 10724 }
5f47d35b 10725 }
47926f60 10726 /* We have "%st(" then garbage. */
5f47d35b
AM
10727 return (const reg_entry *) NULL;
10728 }
10729 }
10730
a60de03c
JB
10731 if (r == NULL || allow_pseudo_reg)
10732 return r;
10733
0dfbf9d7 10734 if (operand_type_all_zero (&r->reg_type))
a60de03c
JB
10735 return (const reg_entry *) NULL;
10736
dc821c5f 10737 if ((r->reg_type.bitfield.dword
192dc9c6
JB
10738 || r->reg_type.bitfield.sreg3
10739 || r->reg_type.bitfield.control
10740 || r->reg_type.bitfield.debug
10741 || r->reg_type.bitfield.test)
10742 && !cpu_arch_flags.bitfield.cpui386)
10743 return (const reg_entry *) NULL;
10744
6e041cf4 10745 if (r->reg_type.bitfield.regmmx && !cpu_arch_flags.bitfield.cpummx)
192dc9c6
JB
10746 return (const reg_entry *) NULL;
10747
6e041cf4
JB
10748 if (!cpu_arch_flags.bitfield.cpuavx512f)
10749 {
10750 if (r->reg_type.bitfield.zmmword || r->reg_type.bitfield.regmask)
10751 return (const reg_entry *) NULL;
40f12533 10752
6e041cf4
JB
10753 if (!cpu_arch_flags.bitfield.cpuavx)
10754 {
10755 if (r->reg_type.bitfield.ymmword)
10756 return (const reg_entry *) NULL;
1848e567 10757
6e041cf4
JB
10758 if (!cpu_arch_flags.bitfield.cpusse && r->reg_type.bitfield.xmmword)
10759 return (const reg_entry *) NULL;
10760 }
10761 }
43234a1e 10762
1adf7f56
JB
10763 if (r->reg_type.bitfield.regbnd && !cpu_arch_flags.bitfield.cpumpx)
10764 return (const reg_entry *) NULL;
10765
db51cc60 10766 /* Don't allow fake index register unless allow_index_reg isn't 0. */
e968fc9b 10767 if (!allow_index_reg && r->reg_num == RegIZ)
db51cc60
L
10768 return (const reg_entry *) NULL;
10769
1d3f8286
JB
10770 /* Upper 16 vector registers are only available with VREX in 64bit
10771 mode, and require EVEX encoding. */
10772 if (r->reg_flags & RegVRex)
43234a1e 10773 {
e951d5ca 10774 if (!cpu_arch_flags.bitfield.cpuavx512f
43234a1e
L
10775 || flag_code != CODE_64BIT)
10776 return (const reg_entry *) NULL;
1d3f8286
JB
10777
10778 i.vec_encoding = vex_encoding_evex;
43234a1e
L
10779 }
10780
4787f4a5
JB
10781 if (((r->reg_flags & (RegRex64 | RegRex)) || r->reg_type.bitfield.qword)
10782 && (!cpu_arch_flags.bitfield.cpulm || !r->reg_type.bitfield.control)
1ae00879 10783 && flag_code != CODE_64BIT)
20f0a1fc 10784 return (const reg_entry *) NULL;
1ae00879 10785
b7240065
JB
10786 if (r->reg_type.bitfield.sreg3 && r->reg_num == RegFlat && !intel_syntax)
10787 return (const reg_entry *) NULL;
10788
252b5132
RH
10789 return r;
10790}
4d1bb795
JB
10791
10792/* REG_STRING starts *before* REGISTER_PREFIX. */
10793
10794static const reg_entry *
10795parse_register (char *reg_string, char **end_op)
10796{
10797 const reg_entry *r;
10798
10799 if (*reg_string == REGISTER_PREFIX || allow_naked_reg)
10800 r = parse_real_register (reg_string, end_op);
10801 else
10802 r = NULL;
10803 if (!r)
10804 {
10805 char *save = input_line_pointer;
10806 char c;
10807 symbolS *symbolP;
10808
10809 input_line_pointer = reg_string;
d02603dc 10810 c = get_symbol_name (&reg_string);
4d1bb795
JB
10811 symbolP = symbol_find (reg_string);
10812 if (symbolP && S_GET_SEGMENT (symbolP) == reg_section)
10813 {
10814 const expressionS *e = symbol_get_value_expression (symbolP);
10815
0398aac5 10816 know (e->X_op == O_register);
4eed87de 10817 know (e->X_add_number >= 0
c3fe08fa 10818 && (valueT) e->X_add_number < i386_regtab_size);
4d1bb795 10819 r = i386_regtab + e->X_add_number;
d3bb6b49 10820 if ((r->reg_flags & RegVRex))
86fa6981 10821 i.vec_encoding = vex_encoding_evex;
4d1bb795
JB
10822 *end_op = input_line_pointer;
10823 }
10824 *input_line_pointer = c;
10825 input_line_pointer = save;
10826 }
10827 return r;
10828}
10829
10830int
10831i386_parse_name (char *name, expressionS *e, char *nextcharP)
10832{
10833 const reg_entry *r;
10834 char *end = input_line_pointer;
10835
10836 *end = *nextcharP;
10837 r = parse_register (name, &input_line_pointer);
10838 if (r && end <= input_line_pointer)
10839 {
10840 *nextcharP = *input_line_pointer;
10841 *input_line_pointer = 0;
10842 e->X_op = O_register;
10843 e->X_add_number = r - i386_regtab;
10844 return 1;
10845 }
10846 input_line_pointer = end;
10847 *end = 0;
ee86248c 10848 return intel_syntax ? i386_intel_parse_name (name, e) : 0;
4d1bb795
JB
10849}
10850
10851void
10852md_operand (expressionS *e)
10853{
ee86248c
JB
10854 char *end;
10855 const reg_entry *r;
4d1bb795 10856
ee86248c
JB
10857 switch (*input_line_pointer)
10858 {
10859 case REGISTER_PREFIX:
10860 r = parse_real_register (input_line_pointer, &end);
4d1bb795
JB
10861 if (r)
10862 {
10863 e->X_op = O_register;
10864 e->X_add_number = r - i386_regtab;
10865 input_line_pointer = end;
10866 }
ee86248c
JB
10867 break;
10868
10869 case '[':
9c2799c2 10870 gas_assert (intel_syntax);
ee86248c
JB
10871 end = input_line_pointer++;
10872 expression (e);
10873 if (*input_line_pointer == ']')
10874 {
10875 ++input_line_pointer;
10876 e->X_op_symbol = make_expr_symbol (e);
10877 e->X_add_symbol = NULL;
10878 e->X_add_number = 0;
10879 e->X_op = O_index;
10880 }
10881 else
10882 {
10883 e->X_op = O_absent;
10884 input_line_pointer = end;
10885 }
10886 break;
4d1bb795
JB
10887 }
10888}
10889
252b5132 10890\f
4cc782b5 10891#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
b6f8c7c4 10892const char *md_shortopts = "kVQ:sqnO::";
252b5132 10893#else
b6f8c7c4 10894const char *md_shortopts = "qnO::";
252b5132 10895#endif
6e0b89ee 10896
3e73aa7c 10897#define OPTION_32 (OPTION_MD_BASE + 0)
b3b91714
AM
10898#define OPTION_64 (OPTION_MD_BASE + 1)
10899#define OPTION_DIVIDE (OPTION_MD_BASE + 2)
9103f4f4
L
10900#define OPTION_MARCH (OPTION_MD_BASE + 3)
10901#define OPTION_MTUNE (OPTION_MD_BASE + 4)
1efbbeb4
L
10902#define OPTION_MMNEMONIC (OPTION_MD_BASE + 5)
10903#define OPTION_MSYNTAX (OPTION_MD_BASE + 6)
10904#define OPTION_MINDEX_REG (OPTION_MD_BASE + 7)
10905#define OPTION_MNAKED_REG (OPTION_MD_BASE + 8)
bd5dea88 10906#define OPTION_MRELAX_RELOCATIONS (OPTION_MD_BASE + 9)
c0f3af97 10907#define OPTION_MSSE2AVX (OPTION_MD_BASE + 10)
daf50ae7 10908#define OPTION_MSSE_CHECK (OPTION_MD_BASE + 11)
7bab8ab5
JB
10909#define OPTION_MOPERAND_CHECK (OPTION_MD_BASE + 12)
10910#define OPTION_MAVXSCALAR (OPTION_MD_BASE + 13)
10911#define OPTION_X32 (OPTION_MD_BASE + 14)
7e8b059b 10912#define OPTION_MADD_BND_PREFIX (OPTION_MD_BASE + 15)
43234a1e
L
10913#define OPTION_MEVEXLIG (OPTION_MD_BASE + 16)
10914#define OPTION_MEVEXWIG (OPTION_MD_BASE + 17)
167ad85b 10915#define OPTION_MBIG_OBJ (OPTION_MD_BASE + 18)
d1982f93 10916#define OPTION_MOMIT_LOCK_PREFIX (OPTION_MD_BASE + 19)
d3d3c6db 10917#define OPTION_MEVEXRCIG (OPTION_MD_BASE + 20)
8dcea932 10918#define OPTION_MSHARED (OPTION_MD_BASE + 21)
5db04b09
L
10919#define OPTION_MAMD64 (OPTION_MD_BASE + 22)
10920#define OPTION_MINTEL64 (OPTION_MD_BASE + 23)
e4e00185 10921#define OPTION_MFENCE_AS_LOCK_ADD (OPTION_MD_BASE + 24)
b4a3a7b4 10922#define OPTION_X86_USED_NOTE (OPTION_MD_BASE + 25)
03751133 10923#define OPTION_MVEXWIG (OPTION_MD_BASE + 26)
b3b91714 10924
99ad8390
NC
10925struct option md_longopts[] =
10926{
3e73aa7c 10927 {"32", no_argument, NULL, OPTION_32},
321098a5 10928#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 10929 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c 10930 {"64", no_argument, NULL, OPTION_64},
351f65ca
L
10931#endif
10932#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 10933 {"x32", no_argument, NULL, OPTION_X32},
8dcea932 10934 {"mshared", no_argument, NULL, OPTION_MSHARED},
b4a3a7b4 10935 {"mx86-used-note", required_argument, NULL, OPTION_X86_USED_NOTE},
6e0b89ee 10936#endif
b3b91714 10937 {"divide", no_argument, NULL, OPTION_DIVIDE},
9103f4f4
L
10938 {"march", required_argument, NULL, OPTION_MARCH},
10939 {"mtune", required_argument, NULL, OPTION_MTUNE},
1efbbeb4
L
10940 {"mmnemonic", required_argument, NULL, OPTION_MMNEMONIC},
10941 {"msyntax", required_argument, NULL, OPTION_MSYNTAX},
10942 {"mindex-reg", no_argument, NULL, OPTION_MINDEX_REG},
10943 {"mnaked-reg", no_argument, NULL, OPTION_MNAKED_REG},
c0f3af97 10944 {"msse2avx", no_argument, NULL, OPTION_MSSE2AVX},
daf50ae7 10945 {"msse-check", required_argument, NULL, OPTION_MSSE_CHECK},
7bab8ab5 10946 {"moperand-check", required_argument, NULL, OPTION_MOPERAND_CHECK},
539f890d 10947 {"mavxscalar", required_argument, NULL, OPTION_MAVXSCALAR},
03751133 10948 {"mvexwig", required_argument, NULL, OPTION_MVEXWIG},
7e8b059b 10949 {"madd-bnd-prefix", no_argument, NULL, OPTION_MADD_BND_PREFIX},
43234a1e
L
10950 {"mevexlig", required_argument, NULL, OPTION_MEVEXLIG},
10951 {"mevexwig", required_argument, NULL, OPTION_MEVEXWIG},
167ad85b
TG
10952# if defined (TE_PE) || defined (TE_PEP)
10953 {"mbig-obj", no_argument, NULL, OPTION_MBIG_OBJ},
10954#endif
d1982f93 10955 {"momit-lock-prefix", required_argument, NULL, OPTION_MOMIT_LOCK_PREFIX},
e4e00185 10956 {"mfence-as-lock-add", required_argument, NULL, OPTION_MFENCE_AS_LOCK_ADD},
0cb4071e 10957 {"mrelax-relocations", required_argument, NULL, OPTION_MRELAX_RELOCATIONS},
d3d3c6db 10958 {"mevexrcig", required_argument, NULL, OPTION_MEVEXRCIG},
5db04b09
L
10959 {"mamd64", no_argument, NULL, OPTION_MAMD64},
10960 {"mintel64", no_argument, NULL, OPTION_MINTEL64},
252b5132
RH
10961 {NULL, no_argument, NULL, 0}
10962};
10963size_t md_longopts_size = sizeof (md_longopts);
10964
10965int
17b9d67d 10966md_parse_option (int c, const char *arg)
252b5132 10967{
91d6fa6a 10968 unsigned int j;
293f5f65 10969 char *arch, *next, *saved;
9103f4f4 10970
252b5132
RH
10971 switch (c)
10972 {
12b55ccc
L
10973 case 'n':
10974 optimize_align_code = 0;
10975 break;
10976
a38cf1db
AM
10977 case 'q':
10978 quiet_warnings = 1;
252b5132
RH
10979 break;
10980
10981#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
a38cf1db
AM
10982 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
10983 should be emitted or not. FIXME: Not implemented. */
10984 case 'Q':
252b5132
RH
10985 break;
10986
10987 /* -V: SVR4 argument to print version ID. */
10988 case 'V':
10989 print_version_id ();
10990 break;
10991
a38cf1db
AM
10992 /* -k: Ignore for FreeBSD compatibility. */
10993 case 'k':
252b5132 10994 break;
4cc782b5
ILT
10995
10996 case 's':
10997 /* -s: On i386 Solaris, this tells the native assembler to use
29b0f896 10998 .stab instead of .stab.excl. We always use .stab anyhow. */
4cc782b5 10999 break;
8dcea932
L
11000
11001 case OPTION_MSHARED:
11002 shared = 1;
11003 break;
b4a3a7b4
L
11004
11005 case OPTION_X86_USED_NOTE:
11006 if (strcasecmp (arg, "yes") == 0)
11007 x86_used_note = 1;
11008 else if (strcasecmp (arg, "no") == 0)
11009 x86_used_note = 0;
11010 else
11011 as_fatal (_("invalid -mx86-used-note= option: `%s'"), arg);
11012 break;
11013
11014
99ad8390 11015#endif
321098a5 11016#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 11017 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c
JH
11018 case OPTION_64:
11019 {
11020 const char **list, **l;
11021
3e73aa7c
JH
11022 list = bfd_target_list ();
11023 for (l = list; *l != NULL; l++)
8620418b 11024 if (CONST_STRNEQ (*l, "elf64-x86-64")
99ad8390
NC
11025 || strcmp (*l, "coff-x86-64") == 0
11026 || strcmp (*l, "pe-x86-64") == 0
d382c579
TG
11027 || strcmp (*l, "pei-x86-64") == 0
11028 || strcmp (*l, "mach-o-x86-64") == 0)
6e0b89ee
AM
11029 {
11030 default_arch = "x86_64";
11031 break;
11032 }
3e73aa7c 11033 if (*l == NULL)
2b5d6a91 11034 as_fatal (_("no compiled in support for x86_64"));
3e73aa7c
JH
11035 free (list);
11036 }
11037 break;
11038#endif
252b5132 11039
351f65ca 11040#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 11041 case OPTION_X32:
351f65ca
L
11042 if (IS_ELF)
11043 {
11044 const char **list, **l;
11045
11046 list = bfd_target_list ();
11047 for (l = list; *l != NULL; l++)
11048 if (CONST_STRNEQ (*l, "elf32-x86-64"))
11049 {
11050 default_arch = "x86_64:32";
11051 break;
11052 }
11053 if (*l == NULL)
2b5d6a91 11054 as_fatal (_("no compiled in support for 32bit x86_64"));
351f65ca
L
11055 free (list);
11056 }
11057 else
11058 as_fatal (_("32bit x86_64 is only supported for ELF"));
11059 break;
11060#endif
11061
6e0b89ee
AM
11062 case OPTION_32:
11063 default_arch = "i386";
11064 break;
11065
b3b91714
AM
11066 case OPTION_DIVIDE:
11067#ifdef SVR4_COMMENT_CHARS
11068 {
11069 char *n, *t;
11070 const char *s;
11071
add39d23 11072 n = XNEWVEC (char, strlen (i386_comment_chars) + 1);
b3b91714
AM
11073 t = n;
11074 for (s = i386_comment_chars; *s != '\0'; s++)
11075 if (*s != '/')
11076 *t++ = *s;
11077 *t = '\0';
11078 i386_comment_chars = n;
11079 }
11080#endif
11081 break;
11082
9103f4f4 11083 case OPTION_MARCH:
293f5f65
L
11084 saved = xstrdup (arg);
11085 arch = saved;
11086 /* Allow -march=+nosse. */
11087 if (*arch == '+')
11088 arch++;
6305a203 11089 do
9103f4f4 11090 {
6305a203 11091 if (*arch == '.')
2b5d6a91 11092 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
11093 next = strchr (arch, '+');
11094 if (next)
11095 *next++ = '\0';
91d6fa6a 11096 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 11097 {
91d6fa6a 11098 if (strcmp (arch, cpu_arch [j].name) == 0)
ccc9c027 11099 {
6305a203 11100 /* Processor. */
1ded5609
JB
11101 if (! cpu_arch[j].flags.bitfield.cpui386)
11102 continue;
11103
91d6fa6a 11104 cpu_arch_name = cpu_arch[j].name;
6305a203 11105 cpu_sub_arch_name = NULL;
91d6fa6a
NC
11106 cpu_arch_flags = cpu_arch[j].flags;
11107 cpu_arch_isa = cpu_arch[j].type;
11108 cpu_arch_isa_flags = cpu_arch[j].flags;
6305a203
L
11109 if (!cpu_arch_tune_set)
11110 {
11111 cpu_arch_tune = cpu_arch_isa;
11112 cpu_arch_tune_flags = cpu_arch_isa_flags;
11113 }
11114 break;
11115 }
91d6fa6a
NC
11116 else if (*cpu_arch [j].name == '.'
11117 && strcmp (arch, cpu_arch [j].name + 1) == 0)
6305a203 11118 {
33eaf5de 11119 /* ISA extension. */
6305a203 11120 i386_cpu_flags flags;
309d3373 11121
293f5f65
L
11122 flags = cpu_flags_or (cpu_arch_flags,
11123 cpu_arch[j].flags);
81486035 11124
5b64d091 11125 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
6305a203
L
11126 {
11127 if (cpu_sub_arch_name)
11128 {
11129 char *name = cpu_sub_arch_name;
11130 cpu_sub_arch_name = concat (name,
91d6fa6a 11131 cpu_arch[j].name,
1bf57e9f 11132 (const char *) NULL);
6305a203
L
11133 free (name);
11134 }
11135 else
91d6fa6a 11136 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
6305a203 11137 cpu_arch_flags = flags;
a586129e 11138 cpu_arch_isa_flags = flags;
6305a203 11139 }
0089dace
L
11140 else
11141 cpu_arch_isa_flags
11142 = cpu_flags_or (cpu_arch_isa_flags,
11143 cpu_arch[j].flags);
6305a203 11144 break;
ccc9c027 11145 }
9103f4f4 11146 }
6305a203 11147
293f5f65
L
11148 if (j >= ARRAY_SIZE (cpu_arch))
11149 {
33eaf5de 11150 /* Disable an ISA extension. */
293f5f65
L
11151 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
11152 if (strcmp (arch, cpu_noarch [j].name) == 0)
11153 {
11154 i386_cpu_flags flags;
11155
11156 flags = cpu_flags_and_not (cpu_arch_flags,
11157 cpu_noarch[j].flags);
11158 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
11159 {
11160 if (cpu_sub_arch_name)
11161 {
11162 char *name = cpu_sub_arch_name;
11163 cpu_sub_arch_name = concat (arch,
11164 (const char *) NULL);
11165 free (name);
11166 }
11167 else
11168 cpu_sub_arch_name = xstrdup (arch);
11169 cpu_arch_flags = flags;
11170 cpu_arch_isa_flags = flags;
11171 }
11172 break;
11173 }
11174
11175 if (j >= ARRAY_SIZE (cpu_noarch))
11176 j = ARRAY_SIZE (cpu_arch);
11177 }
11178
91d6fa6a 11179 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 11180 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
11181
11182 arch = next;
9103f4f4 11183 }
293f5f65
L
11184 while (next != NULL);
11185 free (saved);
9103f4f4
L
11186 break;
11187
11188 case OPTION_MTUNE:
11189 if (*arg == '.')
2b5d6a91 11190 as_fatal (_("invalid -mtune= option: `%s'"), arg);
91d6fa6a 11191 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 11192 {
91d6fa6a 11193 if (strcmp (arg, cpu_arch [j].name) == 0)
9103f4f4 11194 {
ccc9c027 11195 cpu_arch_tune_set = 1;
91d6fa6a
NC
11196 cpu_arch_tune = cpu_arch [j].type;
11197 cpu_arch_tune_flags = cpu_arch[j].flags;
9103f4f4
L
11198 break;
11199 }
11200 }
91d6fa6a 11201 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 11202 as_fatal (_("invalid -mtune= option: `%s'"), arg);
9103f4f4
L
11203 break;
11204
1efbbeb4
L
11205 case OPTION_MMNEMONIC:
11206 if (strcasecmp (arg, "att") == 0)
11207 intel_mnemonic = 0;
11208 else if (strcasecmp (arg, "intel") == 0)
11209 intel_mnemonic = 1;
11210 else
2b5d6a91 11211 as_fatal (_("invalid -mmnemonic= option: `%s'"), arg);
1efbbeb4
L
11212 break;
11213
11214 case OPTION_MSYNTAX:
11215 if (strcasecmp (arg, "att") == 0)
11216 intel_syntax = 0;
11217 else if (strcasecmp (arg, "intel") == 0)
11218 intel_syntax = 1;
11219 else
2b5d6a91 11220 as_fatal (_("invalid -msyntax= option: `%s'"), arg);
1efbbeb4
L
11221 break;
11222
11223 case OPTION_MINDEX_REG:
11224 allow_index_reg = 1;
11225 break;
11226
11227 case OPTION_MNAKED_REG:
11228 allow_naked_reg = 1;
11229 break;
11230
c0f3af97
L
11231 case OPTION_MSSE2AVX:
11232 sse2avx = 1;
11233 break;
11234
daf50ae7
L
11235 case OPTION_MSSE_CHECK:
11236 if (strcasecmp (arg, "error") == 0)
7bab8ab5 11237 sse_check = check_error;
daf50ae7 11238 else if (strcasecmp (arg, "warning") == 0)
7bab8ab5 11239 sse_check = check_warning;
daf50ae7 11240 else if (strcasecmp (arg, "none") == 0)
7bab8ab5 11241 sse_check = check_none;
daf50ae7 11242 else
2b5d6a91 11243 as_fatal (_("invalid -msse-check= option: `%s'"), arg);
daf50ae7
L
11244 break;
11245
7bab8ab5
JB
11246 case OPTION_MOPERAND_CHECK:
11247 if (strcasecmp (arg, "error") == 0)
11248 operand_check = check_error;
11249 else if (strcasecmp (arg, "warning") == 0)
11250 operand_check = check_warning;
11251 else if (strcasecmp (arg, "none") == 0)
11252 operand_check = check_none;
11253 else
11254 as_fatal (_("invalid -moperand-check= option: `%s'"), arg);
11255 break;
11256
539f890d
L
11257 case OPTION_MAVXSCALAR:
11258 if (strcasecmp (arg, "128") == 0)
11259 avxscalar = vex128;
11260 else if (strcasecmp (arg, "256") == 0)
11261 avxscalar = vex256;
11262 else
2b5d6a91 11263 as_fatal (_("invalid -mavxscalar= option: `%s'"), arg);
539f890d
L
11264 break;
11265
03751133
L
11266 case OPTION_MVEXWIG:
11267 if (strcmp (arg, "0") == 0)
11268 vexwig = evexw0;
11269 else if (strcmp (arg, "1") == 0)
11270 vexwig = evexw1;
11271 else
11272 as_fatal (_("invalid -mvexwig= option: `%s'"), arg);
11273 break;
11274
7e8b059b
L
11275 case OPTION_MADD_BND_PREFIX:
11276 add_bnd_prefix = 1;
11277 break;
11278
43234a1e
L
11279 case OPTION_MEVEXLIG:
11280 if (strcmp (arg, "128") == 0)
11281 evexlig = evexl128;
11282 else if (strcmp (arg, "256") == 0)
11283 evexlig = evexl256;
11284 else if (strcmp (arg, "512") == 0)
11285 evexlig = evexl512;
11286 else
11287 as_fatal (_("invalid -mevexlig= option: `%s'"), arg);
11288 break;
11289
d3d3c6db
IT
11290 case OPTION_MEVEXRCIG:
11291 if (strcmp (arg, "rne") == 0)
11292 evexrcig = rne;
11293 else if (strcmp (arg, "rd") == 0)
11294 evexrcig = rd;
11295 else if (strcmp (arg, "ru") == 0)
11296 evexrcig = ru;
11297 else if (strcmp (arg, "rz") == 0)
11298 evexrcig = rz;
11299 else
11300 as_fatal (_("invalid -mevexrcig= option: `%s'"), arg);
11301 break;
11302
43234a1e
L
11303 case OPTION_MEVEXWIG:
11304 if (strcmp (arg, "0") == 0)
11305 evexwig = evexw0;
11306 else if (strcmp (arg, "1") == 0)
11307 evexwig = evexw1;
11308 else
11309 as_fatal (_("invalid -mevexwig= option: `%s'"), arg);
11310 break;
11311
167ad85b
TG
11312# if defined (TE_PE) || defined (TE_PEP)
11313 case OPTION_MBIG_OBJ:
11314 use_big_obj = 1;
11315 break;
11316#endif
11317
d1982f93 11318 case OPTION_MOMIT_LOCK_PREFIX:
d022bddd
IT
11319 if (strcasecmp (arg, "yes") == 0)
11320 omit_lock_prefix = 1;
11321 else if (strcasecmp (arg, "no") == 0)
11322 omit_lock_prefix = 0;
11323 else
11324 as_fatal (_("invalid -momit-lock-prefix= option: `%s'"), arg);
11325 break;
11326
e4e00185
AS
11327 case OPTION_MFENCE_AS_LOCK_ADD:
11328 if (strcasecmp (arg, "yes") == 0)
11329 avoid_fence = 1;
11330 else if (strcasecmp (arg, "no") == 0)
11331 avoid_fence = 0;
11332 else
11333 as_fatal (_("invalid -mfence-as-lock-add= option: `%s'"), arg);
11334 break;
11335
0cb4071e
L
11336 case OPTION_MRELAX_RELOCATIONS:
11337 if (strcasecmp (arg, "yes") == 0)
11338 generate_relax_relocations = 1;
11339 else if (strcasecmp (arg, "no") == 0)
11340 generate_relax_relocations = 0;
11341 else
11342 as_fatal (_("invalid -mrelax-relocations= option: `%s'"), arg);
11343 break;
11344
5db04b09 11345 case OPTION_MAMD64:
e89c5eaa 11346 intel64 = 0;
5db04b09
L
11347 break;
11348
11349 case OPTION_MINTEL64:
e89c5eaa 11350 intel64 = 1;
5db04b09
L
11351 break;
11352
b6f8c7c4
L
11353 case 'O':
11354 if (arg == NULL)
11355 {
11356 optimize = 1;
11357 /* Turn off -Os. */
11358 optimize_for_space = 0;
11359 }
11360 else if (*arg == 's')
11361 {
11362 optimize_for_space = 1;
11363 /* Turn on all encoding optimizations. */
41fd2579 11364 optimize = INT_MAX;
b6f8c7c4
L
11365 }
11366 else
11367 {
11368 optimize = atoi (arg);
11369 /* Turn off -Os. */
11370 optimize_for_space = 0;
11371 }
11372 break;
11373
252b5132
RH
11374 default:
11375 return 0;
11376 }
11377 return 1;
11378}
11379
8a2c8fef
L
11380#define MESSAGE_TEMPLATE \
11381" "
11382
293f5f65
L
11383static char *
11384output_message (FILE *stream, char *p, char *message, char *start,
11385 int *left_p, const char *name, int len)
11386{
11387 int size = sizeof (MESSAGE_TEMPLATE);
11388 int left = *left_p;
11389
11390 /* Reserve 2 spaces for ", " or ",\0" */
11391 left -= len + 2;
11392
11393 /* Check if there is any room. */
11394 if (left >= 0)
11395 {
11396 if (p != start)
11397 {
11398 *p++ = ',';
11399 *p++ = ' ';
11400 }
11401 p = mempcpy (p, name, len);
11402 }
11403 else
11404 {
11405 /* Output the current message now and start a new one. */
11406 *p++ = ',';
11407 *p = '\0';
11408 fprintf (stream, "%s\n", message);
11409 p = start;
11410 left = size - (start - message) - len - 2;
11411
11412 gas_assert (left >= 0);
11413
11414 p = mempcpy (p, name, len);
11415 }
11416
11417 *left_p = left;
11418 return p;
11419}
11420
8a2c8fef 11421static void
1ded5609 11422show_arch (FILE *stream, int ext, int check)
8a2c8fef
L
11423{
11424 static char message[] = MESSAGE_TEMPLATE;
11425 char *start = message + 27;
11426 char *p;
11427 int size = sizeof (MESSAGE_TEMPLATE);
11428 int left;
11429 const char *name;
11430 int len;
11431 unsigned int j;
11432
11433 p = start;
11434 left = size - (start - message);
11435 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
11436 {
11437 /* Should it be skipped? */
11438 if (cpu_arch [j].skip)
11439 continue;
11440
11441 name = cpu_arch [j].name;
11442 len = cpu_arch [j].len;
11443 if (*name == '.')
11444 {
11445 /* It is an extension. Skip if we aren't asked to show it. */
11446 if (ext)
11447 {
11448 name++;
11449 len--;
11450 }
11451 else
11452 continue;
11453 }
11454 else if (ext)
11455 {
11456 /* It is an processor. Skip if we show only extension. */
11457 continue;
11458 }
1ded5609
JB
11459 else if (check && ! cpu_arch[j].flags.bitfield.cpui386)
11460 {
11461 /* It is an impossible processor - skip. */
11462 continue;
11463 }
8a2c8fef 11464
293f5f65 11465 p = output_message (stream, p, message, start, &left, name, len);
8a2c8fef
L
11466 }
11467
293f5f65
L
11468 /* Display disabled extensions. */
11469 if (ext)
11470 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
11471 {
11472 name = cpu_noarch [j].name;
11473 len = cpu_noarch [j].len;
11474 p = output_message (stream, p, message, start, &left, name,
11475 len);
11476 }
11477
8a2c8fef
L
11478 *p = '\0';
11479 fprintf (stream, "%s\n", message);
11480}
11481
252b5132 11482void
8a2c8fef 11483md_show_usage (FILE *stream)
252b5132 11484{
4cc782b5
ILT
11485#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11486 fprintf (stream, _("\
a38cf1db
AM
11487 -Q ignored\n\
11488 -V print assembler version number\n\
b3b91714
AM
11489 -k ignored\n"));
11490#endif
11491 fprintf (stream, _("\
12b55ccc 11492 -n Do not optimize code alignment\n\
b3b91714
AM
11493 -q quieten some warnings\n"));
11494#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11495 fprintf (stream, _("\
a38cf1db 11496 -s ignored\n"));
b3b91714 11497#endif
d7f449c0
L
11498#if defined BFD64 && (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
11499 || defined (TE_PE) || defined (TE_PEP))
751d281c 11500 fprintf (stream, _("\
570561f7 11501 --32/--64/--x32 generate 32bit/64bit/x32 code\n"));
751d281c 11502#endif
b3b91714
AM
11503#ifdef SVR4_COMMENT_CHARS
11504 fprintf (stream, _("\
11505 --divide do not treat `/' as a comment character\n"));
a38cf1db
AM
11506#else
11507 fprintf (stream, _("\
b3b91714 11508 --divide ignored\n"));
4cc782b5 11509#endif
9103f4f4 11510 fprintf (stream, _("\
6305a203 11511 -march=CPU[,+EXTENSION...]\n\
8a2c8fef 11512 generate code for CPU and EXTENSION, CPU is one of:\n"));
1ded5609 11513 show_arch (stream, 0, 1);
8a2c8fef
L
11514 fprintf (stream, _("\
11515 EXTENSION is combination of:\n"));
1ded5609 11516 show_arch (stream, 1, 0);
6305a203 11517 fprintf (stream, _("\
8a2c8fef 11518 -mtune=CPU optimize for CPU, CPU is one of:\n"));
1ded5609 11519 show_arch (stream, 0, 0);
ba104c83 11520 fprintf (stream, _("\
c0f3af97
L
11521 -msse2avx encode SSE instructions with VEX prefix\n"));
11522 fprintf (stream, _("\
7c5c05ef 11523 -msse-check=[none|error|warning] (default: warning)\n\
daf50ae7
L
11524 check SSE instructions\n"));
11525 fprintf (stream, _("\
7c5c05ef 11526 -moperand-check=[none|error|warning] (default: warning)\n\
7bab8ab5
JB
11527 check operand combinations for validity\n"));
11528 fprintf (stream, _("\
7c5c05ef
L
11529 -mavxscalar=[128|256] (default: 128)\n\
11530 encode scalar AVX instructions with specific vector\n\
539f890d
L
11531 length\n"));
11532 fprintf (stream, _("\
03751133
L
11533 -mvexwig=[0|1] (default: 0)\n\
11534 encode VEX instructions with specific VEX.W value\n\
11535 for VEX.W bit ignored instructions\n"));
11536 fprintf (stream, _("\
7c5c05ef
L
11537 -mevexlig=[128|256|512] (default: 128)\n\
11538 encode scalar EVEX instructions with specific vector\n\
43234a1e
L
11539 length\n"));
11540 fprintf (stream, _("\
7c5c05ef
L
11541 -mevexwig=[0|1] (default: 0)\n\
11542 encode EVEX instructions with specific EVEX.W value\n\
43234a1e
L
11543 for EVEX.W bit ignored instructions\n"));
11544 fprintf (stream, _("\
7c5c05ef 11545 -mevexrcig=[rne|rd|ru|rz] (default: rne)\n\
d3d3c6db
IT
11546 encode EVEX instructions with specific EVEX.RC value\n\
11547 for SAE-only ignored instructions\n"));
11548 fprintf (stream, _("\
7c5c05ef
L
11549 -mmnemonic=[att|intel] "));
11550 if (SYSV386_COMPAT)
11551 fprintf (stream, _("(default: att)\n"));
11552 else
11553 fprintf (stream, _("(default: intel)\n"));
11554 fprintf (stream, _("\
11555 use AT&T/Intel mnemonic\n"));
ba104c83 11556 fprintf (stream, _("\
7c5c05ef
L
11557 -msyntax=[att|intel] (default: att)\n\
11558 use AT&T/Intel syntax\n"));
ba104c83
L
11559 fprintf (stream, _("\
11560 -mindex-reg support pseudo index registers\n"));
11561 fprintf (stream, _("\
11562 -mnaked-reg don't require `%%' prefix for registers\n"));
11563 fprintf (stream, _("\
7e8b059b 11564 -madd-bnd-prefix add BND prefix for all valid branches\n"));
b4a3a7b4 11565#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8dcea932
L
11566 fprintf (stream, _("\
11567 -mshared disable branch optimization for shared code\n"));
b4a3a7b4
L
11568 fprintf (stream, _("\
11569 -mx86-used-note=[no|yes] "));
11570 if (DEFAULT_X86_USED_NOTE)
11571 fprintf (stream, _("(default: yes)\n"));
11572 else
11573 fprintf (stream, _("(default: no)\n"));
11574 fprintf (stream, _("\
11575 generate x86 used ISA and feature properties\n"));
11576#endif
11577#if defined (TE_PE) || defined (TE_PEP)
167ad85b
TG
11578 fprintf (stream, _("\
11579 -mbig-obj generate big object files\n"));
11580#endif
d022bddd 11581 fprintf (stream, _("\
7c5c05ef 11582 -momit-lock-prefix=[no|yes] (default: no)\n\
d022bddd 11583 strip all lock prefixes\n"));
5db04b09 11584 fprintf (stream, _("\
7c5c05ef 11585 -mfence-as-lock-add=[no|yes] (default: no)\n\
e4e00185
AS
11586 encode lfence, mfence and sfence as\n\
11587 lock addl $0x0, (%%{re}sp)\n"));
11588 fprintf (stream, _("\
7c5c05ef
L
11589 -mrelax-relocations=[no|yes] "));
11590 if (DEFAULT_GENERATE_X86_RELAX_RELOCATIONS)
11591 fprintf (stream, _("(default: yes)\n"));
11592 else
11593 fprintf (stream, _("(default: no)\n"));
11594 fprintf (stream, _("\
0cb4071e
L
11595 generate relax relocations\n"));
11596 fprintf (stream, _("\
7c5c05ef 11597 -mamd64 accept only AMD64 ISA [default]\n"));
5db04b09
L
11598 fprintf (stream, _("\
11599 -mintel64 accept only Intel64 ISA\n"));
252b5132
RH
11600}
11601
3e73aa7c 11602#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
321098a5 11603 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
e57f8c65 11604 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
252b5132
RH
11605
11606/* Pick the target format to use. */
11607
47926f60 11608const char *
e3bb37b5 11609i386_target_format (void)
252b5132 11610{
351f65ca
L
11611 if (!strncmp (default_arch, "x86_64", 6))
11612 {
11613 update_code_flag (CODE_64BIT, 1);
11614 if (default_arch[6] == '\0')
7f56bc95 11615 x86_elf_abi = X86_64_ABI;
351f65ca 11616 else
7f56bc95 11617 x86_elf_abi = X86_64_X32_ABI;
351f65ca 11618 }
3e73aa7c 11619 else if (!strcmp (default_arch, "i386"))
78f12dd3 11620 update_code_flag (CODE_32BIT, 1);
5197d474
L
11621 else if (!strcmp (default_arch, "iamcu"))
11622 {
11623 update_code_flag (CODE_32BIT, 1);
11624 if (cpu_arch_isa == PROCESSOR_UNKNOWN)
11625 {
11626 static const i386_cpu_flags iamcu_flags = CPU_IAMCU_FLAGS;
11627 cpu_arch_name = "iamcu";
11628 cpu_sub_arch_name = NULL;
11629 cpu_arch_flags = iamcu_flags;
11630 cpu_arch_isa = PROCESSOR_IAMCU;
11631 cpu_arch_isa_flags = iamcu_flags;
11632 if (!cpu_arch_tune_set)
11633 {
11634 cpu_arch_tune = cpu_arch_isa;
11635 cpu_arch_tune_flags = cpu_arch_isa_flags;
11636 }
11637 }
8d471ec1 11638 else if (cpu_arch_isa != PROCESSOR_IAMCU)
5197d474
L
11639 as_fatal (_("Intel MCU doesn't support `%s' architecture"),
11640 cpu_arch_name);
11641 }
3e73aa7c 11642 else
2b5d6a91 11643 as_fatal (_("unknown architecture"));
89507696
JB
11644
11645 if (cpu_flags_all_zero (&cpu_arch_isa_flags))
11646 cpu_arch_isa_flags = cpu_arch[flag_code == CODE_64BIT].flags;
11647 if (cpu_flags_all_zero (&cpu_arch_tune_flags))
11648 cpu_arch_tune_flags = cpu_arch[flag_code == CODE_64BIT].flags;
11649
252b5132
RH
11650 switch (OUTPUT_FLAVOR)
11651 {
9384f2ff 11652#if defined (OBJ_MAYBE_AOUT) || defined (OBJ_AOUT)
4c63da97 11653 case bfd_target_aout_flavour:
47926f60 11654 return AOUT_TARGET_FORMAT;
4c63da97 11655#endif
9384f2ff
AM
11656#if defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)
11657# if defined (TE_PE) || defined (TE_PEP)
11658 case bfd_target_coff_flavour:
167ad85b
TG
11659 if (flag_code == CODE_64BIT)
11660 return use_big_obj ? "pe-bigobj-x86-64" : "pe-x86-64";
11661 else
11662 return "pe-i386";
9384f2ff 11663# elif defined (TE_GO32)
0561d57c
JK
11664 case bfd_target_coff_flavour:
11665 return "coff-go32";
9384f2ff 11666# else
252b5132
RH
11667 case bfd_target_coff_flavour:
11668 return "coff-i386";
9384f2ff 11669# endif
4c63da97 11670#endif
3e73aa7c 11671#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
252b5132 11672 case bfd_target_elf_flavour:
3e73aa7c 11673 {
351f65ca
L
11674 const char *format;
11675
11676 switch (x86_elf_abi)
4fa24527 11677 {
351f65ca
L
11678 default:
11679 format = ELF_TARGET_FORMAT;
11680 break;
7f56bc95 11681 case X86_64_ABI:
351f65ca 11682 use_rela_relocations = 1;
4fa24527 11683 object_64bit = 1;
351f65ca
L
11684 format = ELF_TARGET_FORMAT64;
11685 break;
7f56bc95 11686 case X86_64_X32_ABI:
4fa24527 11687 use_rela_relocations = 1;
351f65ca 11688 object_64bit = 1;
862be3fb 11689 disallow_64bit_reloc = 1;
351f65ca
L
11690 format = ELF_TARGET_FORMAT32;
11691 break;
4fa24527 11692 }
3632d14b 11693 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 11694 {
7f56bc95 11695 if (x86_elf_abi != X86_64_ABI)
8a9036a4
L
11696 as_fatal (_("Intel L1OM is 64bit only"));
11697 return ELF_TARGET_L1OM_FORMAT;
11698 }
b49f93f6 11699 else if (cpu_arch_isa == PROCESSOR_K1OM)
7a9068fe
L
11700 {
11701 if (x86_elf_abi != X86_64_ABI)
11702 as_fatal (_("Intel K1OM is 64bit only"));
11703 return ELF_TARGET_K1OM_FORMAT;
11704 }
81486035
L
11705 else if (cpu_arch_isa == PROCESSOR_IAMCU)
11706 {
11707 if (x86_elf_abi != I386_ABI)
11708 as_fatal (_("Intel MCU is 32bit only"));
11709 return ELF_TARGET_IAMCU_FORMAT;
11710 }
8a9036a4 11711 else
351f65ca 11712 return format;
3e73aa7c 11713 }
e57f8c65
TG
11714#endif
11715#if defined (OBJ_MACH_O)
11716 case bfd_target_mach_o_flavour:
d382c579
TG
11717 if (flag_code == CODE_64BIT)
11718 {
11719 use_rela_relocations = 1;
11720 object_64bit = 1;
11721 return "mach-o-x86-64";
11722 }
11723 else
11724 return "mach-o-i386";
4c63da97 11725#endif
252b5132
RH
11726 default:
11727 abort ();
11728 return NULL;
11729 }
11730}
11731
47926f60 11732#endif /* OBJ_MAYBE_ more than one */
252b5132 11733\f
252b5132 11734symbolS *
7016a5d5 11735md_undefined_symbol (char *name)
252b5132 11736{
18dc2407
ILT
11737 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
11738 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
11739 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
11740 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
24eab124
AM
11741 {
11742 if (!GOT_symbol)
11743 {
11744 if (symbol_find (name))
11745 as_bad (_("GOT already in symbol table"));
11746 GOT_symbol = symbol_new (name, undefined_section,
11747 (valueT) 0, &zero_address_frag);
11748 };
11749 return GOT_symbol;
11750 }
252b5132
RH
11751 return 0;
11752}
11753
11754/* Round up a section size to the appropriate boundary. */
47926f60 11755
252b5132 11756valueT
7016a5d5 11757md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
252b5132 11758{
4c63da97
AM
11759#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
11760 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
11761 {
11762 /* For a.out, force the section size to be aligned. If we don't do
11763 this, BFD will align it for us, but it will not write out the
11764 final bytes of the section. This may be a bug in BFD, but it is
11765 easier to fix it here since that is how the other a.out targets
11766 work. */
11767 int align;
11768
11769 align = bfd_get_section_alignment (stdoutput, segment);
8d3842cd 11770 size = ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
4c63da97 11771 }
252b5132
RH
11772#endif
11773
11774 return size;
11775}
11776
11777/* On the i386, PC-relative offsets are relative to the start of the
11778 next instruction. That is, the address of the offset, plus its
11779 size, since the offset is always the last part of the insn. */
11780
11781long
e3bb37b5 11782md_pcrel_from (fixS *fixP)
252b5132
RH
11783{
11784 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
11785}
11786
11787#ifndef I386COFF
11788
11789static void
e3bb37b5 11790s_bss (int ignore ATTRIBUTE_UNUSED)
252b5132 11791{
29b0f896 11792 int temp;
252b5132 11793
8a75718c
JB
11794#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11795 if (IS_ELF)
11796 obj_elf_section_change_hook ();
11797#endif
252b5132
RH
11798 temp = get_absolute_expression ();
11799 subseg_set (bss_section, (subsegT) temp);
11800 demand_empty_rest_of_line ();
11801}
11802
11803#endif
11804
252b5132 11805void
e3bb37b5 11806i386_validate_fix (fixS *fixp)
252b5132 11807{
02a86693 11808 if (fixp->fx_subsy)
252b5132 11809 {
02a86693 11810 if (fixp->fx_subsy == GOT_symbol)
23df1078 11811 {
02a86693
L
11812 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
11813 {
11814 if (!object_64bit)
11815 abort ();
11816#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11817 if (fixp->fx_tcbit2)
56ceb5b5
L
11818 fixp->fx_r_type = (fixp->fx_tcbit
11819 ? BFD_RELOC_X86_64_REX_GOTPCRELX
11820 : BFD_RELOC_X86_64_GOTPCRELX);
02a86693
L
11821 else
11822#endif
11823 fixp->fx_r_type = BFD_RELOC_X86_64_GOTPCREL;
11824 }
d6ab8113 11825 else
02a86693
L
11826 {
11827 if (!object_64bit)
11828 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
11829 else
11830 fixp->fx_r_type = BFD_RELOC_X86_64_GOTOFF64;
11831 }
11832 fixp->fx_subsy = 0;
23df1078 11833 }
252b5132 11834 }
02a86693
L
11835#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11836 else if (!object_64bit)
11837 {
11838 if (fixp->fx_r_type == BFD_RELOC_386_GOT32
11839 && fixp->fx_tcbit2)
11840 fixp->fx_r_type = BFD_RELOC_386_GOT32X;
11841 }
11842#endif
252b5132
RH
11843}
11844
252b5132 11845arelent *
7016a5d5 11846tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
11847{
11848 arelent *rel;
11849 bfd_reloc_code_real_type code;
11850
11851 switch (fixp->fx_r_type)
11852 {
8ce3d284 11853#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
11854 case BFD_RELOC_SIZE32:
11855 case BFD_RELOC_SIZE64:
11856 if (S_IS_DEFINED (fixp->fx_addsy)
11857 && !S_IS_EXTERNAL (fixp->fx_addsy))
11858 {
11859 /* Resolve size relocation against local symbol to size of
11860 the symbol plus addend. */
11861 valueT value = S_GET_SIZE (fixp->fx_addsy) + fixp->fx_offset;
11862 if (fixp->fx_r_type == BFD_RELOC_SIZE32
11863 && !fits_in_unsigned_long (value))
11864 as_bad_where (fixp->fx_file, fixp->fx_line,
11865 _("symbol size computation overflow"));
11866 fixp->fx_addsy = NULL;
11867 fixp->fx_subsy = NULL;
11868 md_apply_fix (fixp, (valueT *) &value, NULL);
11869 return NULL;
11870 }
8ce3d284 11871#endif
1a0670f3 11872 /* Fall through. */
8fd4256d 11873
3e73aa7c
JH
11874 case BFD_RELOC_X86_64_PLT32:
11875 case BFD_RELOC_X86_64_GOT32:
11876 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
11877 case BFD_RELOC_X86_64_GOTPCRELX:
11878 case BFD_RELOC_X86_64_REX_GOTPCRELX:
252b5132
RH
11879 case BFD_RELOC_386_PLT32:
11880 case BFD_RELOC_386_GOT32:
02a86693 11881 case BFD_RELOC_386_GOT32X:
252b5132
RH
11882 case BFD_RELOC_386_GOTOFF:
11883 case BFD_RELOC_386_GOTPC:
13ae64f3
JJ
11884 case BFD_RELOC_386_TLS_GD:
11885 case BFD_RELOC_386_TLS_LDM:
11886 case BFD_RELOC_386_TLS_LDO_32:
11887 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
11888 case BFD_RELOC_386_TLS_IE:
11889 case BFD_RELOC_386_TLS_GOTIE:
13ae64f3
JJ
11890 case BFD_RELOC_386_TLS_LE_32:
11891 case BFD_RELOC_386_TLS_LE:
67a4f2b7
AO
11892 case BFD_RELOC_386_TLS_GOTDESC:
11893 case BFD_RELOC_386_TLS_DESC_CALL:
bffbf940
JJ
11894 case BFD_RELOC_X86_64_TLSGD:
11895 case BFD_RELOC_X86_64_TLSLD:
11896 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 11897 case BFD_RELOC_X86_64_DTPOFF64:
bffbf940
JJ
11898 case BFD_RELOC_X86_64_GOTTPOFF:
11899 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113
JB
11900 case BFD_RELOC_X86_64_TPOFF64:
11901 case BFD_RELOC_X86_64_GOTOFF64:
11902 case BFD_RELOC_X86_64_GOTPC32:
7b81dfbb
AJ
11903 case BFD_RELOC_X86_64_GOT64:
11904 case BFD_RELOC_X86_64_GOTPCREL64:
11905 case BFD_RELOC_X86_64_GOTPC64:
11906 case BFD_RELOC_X86_64_GOTPLT64:
11907 case BFD_RELOC_X86_64_PLTOFF64:
67a4f2b7
AO
11908 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
11909 case BFD_RELOC_X86_64_TLSDESC_CALL:
252b5132
RH
11910 case BFD_RELOC_RVA:
11911 case BFD_RELOC_VTABLE_ENTRY:
11912 case BFD_RELOC_VTABLE_INHERIT:
6482c264
NC
11913#ifdef TE_PE
11914 case BFD_RELOC_32_SECREL:
11915#endif
252b5132
RH
11916 code = fixp->fx_r_type;
11917 break;
dbbaec26
L
11918 case BFD_RELOC_X86_64_32S:
11919 if (!fixp->fx_pcrel)
11920 {
11921 /* Don't turn BFD_RELOC_X86_64_32S into BFD_RELOC_32. */
11922 code = fixp->fx_r_type;
11923 break;
11924 }
1a0670f3 11925 /* Fall through. */
252b5132 11926 default:
93382f6d 11927 if (fixp->fx_pcrel)
252b5132 11928 {
93382f6d
AM
11929 switch (fixp->fx_size)
11930 {
11931 default:
b091f402
AM
11932 as_bad_where (fixp->fx_file, fixp->fx_line,
11933 _("can not do %d byte pc-relative relocation"),
11934 fixp->fx_size);
93382f6d
AM
11935 code = BFD_RELOC_32_PCREL;
11936 break;
11937 case 1: code = BFD_RELOC_8_PCREL; break;
11938 case 2: code = BFD_RELOC_16_PCREL; break;
d258b828 11939 case 4: code = BFD_RELOC_32_PCREL; break;
d6ab8113
JB
11940#ifdef BFD64
11941 case 8: code = BFD_RELOC_64_PCREL; break;
11942#endif
93382f6d
AM
11943 }
11944 }
11945 else
11946 {
11947 switch (fixp->fx_size)
11948 {
11949 default:
b091f402
AM
11950 as_bad_where (fixp->fx_file, fixp->fx_line,
11951 _("can not do %d byte relocation"),
11952 fixp->fx_size);
93382f6d
AM
11953 code = BFD_RELOC_32;
11954 break;
11955 case 1: code = BFD_RELOC_8; break;
11956 case 2: code = BFD_RELOC_16; break;
11957 case 4: code = BFD_RELOC_32; break;
937149dd 11958#ifdef BFD64
3e73aa7c 11959 case 8: code = BFD_RELOC_64; break;
937149dd 11960#endif
93382f6d 11961 }
252b5132
RH
11962 }
11963 break;
11964 }
252b5132 11965
d182319b
JB
11966 if ((code == BFD_RELOC_32
11967 || code == BFD_RELOC_32_PCREL
11968 || code == BFD_RELOC_X86_64_32S)
252b5132
RH
11969 && GOT_symbol
11970 && fixp->fx_addsy == GOT_symbol)
3e73aa7c 11971 {
4fa24527 11972 if (!object_64bit)
d6ab8113
JB
11973 code = BFD_RELOC_386_GOTPC;
11974 else
11975 code = BFD_RELOC_X86_64_GOTPC32;
3e73aa7c 11976 }
7b81dfbb
AJ
11977 if ((code == BFD_RELOC_64 || code == BFD_RELOC_64_PCREL)
11978 && GOT_symbol
11979 && fixp->fx_addsy == GOT_symbol)
11980 {
11981 code = BFD_RELOC_X86_64_GOTPC64;
11982 }
252b5132 11983
add39d23
TS
11984 rel = XNEW (arelent);
11985 rel->sym_ptr_ptr = XNEW (asymbol *);
49309057 11986 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
11987
11988 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
c87db184 11989
3e73aa7c
JH
11990 if (!use_rela_relocations)
11991 {
11992 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
11993 vtable entry to be used in the relocation's section offset. */
11994 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
11995 rel->address = fixp->fx_offset;
fbeb56a4
DK
11996#if defined (OBJ_COFF) && defined (TE_PE)
11997 else if (fixp->fx_addsy && S_IS_WEAK (fixp->fx_addsy))
11998 rel->addend = fixp->fx_addnumber - (S_GET_VALUE (fixp->fx_addsy) * 2);
11999 else
12000#endif
c6682705 12001 rel->addend = 0;
3e73aa7c
JH
12002 }
12003 /* Use the rela in 64bit mode. */
252b5132 12004 else
3e73aa7c 12005 {
862be3fb
L
12006 if (disallow_64bit_reloc)
12007 switch (code)
12008 {
862be3fb
L
12009 case BFD_RELOC_X86_64_DTPOFF64:
12010 case BFD_RELOC_X86_64_TPOFF64:
12011 case BFD_RELOC_64_PCREL:
12012 case BFD_RELOC_X86_64_GOTOFF64:
12013 case BFD_RELOC_X86_64_GOT64:
12014 case BFD_RELOC_X86_64_GOTPCREL64:
12015 case BFD_RELOC_X86_64_GOTPC64:
12016 case BFD_RELOC_X86_64_GOTPLT64:
12017 case BFD_RELOC_X86_64_PLTOFF64:
12018 as_bad_where (fixp->fx_file, fixp->fx_line,
12019 _("cannot represent relocation type %s in x32 mode"),
12020 bfd_get_reloc_code_name (code));
12021 break;
12022 default:
12023 break;
12024 }
12025
062cd5e7
AS
12026 if (!fixp->fx_pcrel)
12027 rel->addend = fixp->fx_offset;
12028 else
12029 switch (code)
12030 {
12031 case BFD_RELOC_X86_64_PLT32:
12032 case BFD_RELOC_X86_64_GOT32:
12033 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
12034 case BFD_RELOC_X86_64_GOTPCRELX:
12035 case BFD_RELOC_X86_64_REX_GOTPCRELX:
bffbf940
JJ
12036 case BFD_RELOC_X86_64_TLSGD:
12037 case BFD_RELOC_X86_64_TLSLD:
12038 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7
AO
12039 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
12040 case BFD_RELOC_X86_64_TLSDESC_CALL:
062cd5e7
AS
12041 rel->addend = fixp->fx_offset - fixp->fx_size;
12042 break;
12043 default:
12044 rel->addend = (section->vma
12045 - fixp->fx_size
12046 + fixp->fx_addnumber
12047 + md_pcrel_from (fixp));
12048 break;
12049 }
3e73aa7c
JH
12050 }
12051
252b5132
RH
12052 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
12053 if (rel->howto == NULL)
12054 {
12055 as_bad_where (fixp->fx_file, fixp->fx_line,
d0b47220 12056 _("cannot represent relocation type %s"),
252b5132
RH
12057 bfd_get_reloc_code_name (code));
12058 /* Set howto to a garbage value so that we can keep going. */
12059 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
9c2799c2 12060 gas_assert (rel->howto != NULL);
252b5132
RH
12061 }
12062
12063 return rel;
12064}
12065
ee86248c 12066#include "tc-i386-intel.c"
54cfded0 12067
a60de03c
JB
12068void
12069tc_x86_parse_to_dw2regnum (expressionS *exp)
54cfded0 12070{
a60de03c
JB
12071 int saved_naked_reg;
12072 char saved_register_dot;
54cfded0 12073
a60de03c
JB
12074 saved_naked_reg = allow_naked_reg;
12075 allow_naked_reg = 1;
12076 saved_register_dot = register_chars['.'];
12077 register_chars['.'] = '.';
12078 allow_pseudo_reg = 1;
12079 expression_and_evaluate (exp);
12080 allow_pseudo_reg = 0;
12081 register_chars['.'] = saved_register_dot;
12082 allow_naked_reg = saved_naked_reg;
12083
e96d56a1 12084 if (exp->X_op == O_register && exp->X_add_number >= 0)
54cfded0 12085 {
a60de03c
JB
12086 if ((addressT) exp->X_add_number < i386_regtab_size)
12087 {
12088 exp->X_op = O_constant;
12089 exp->X_add_number = i386_regtab[exp->X_add_number]
12090 .dw2_regnum[flag_code >> 1];
12091 }
12092 else
12093 exp->X_op = O_illegal;
54cfded0 12094 }
54cfded0
AM
12095}
12096
12097void
12098tc_x86_frame_initial_instructions (void)
12099{
a60de03c
JB
12100 static unsigned int sp_regno[2];
12101
12102 if (!sp_regno[flag_code >> 1])
12103 {
12104 char *saved_input = input_line_pointer;
12105 char sp[][4] = {"esp", "rsp"};
12106 expressionS exp;
a4447b93 12107
a60de03c
JB
12108 input_line_pointer = sp[flag_code >> 1];
12109 tc_x86_parse_to_dw2regnum (&exp);
9c2799c2 12110 gas_assert (exp.X_op == O_constant);
a60de03c
JB
12111 sp_regno[flag_code >> 1] = exp.X_add_number;
12112 input_line_pointer = saved_input;
12113 }
a4447b93 12114
61ff971f
L
12115 cfi_add_CFA_def_cfa (sp_regno[flag_code >> 1], -x86_cie_data_alignment);
12116 cfi_add_CFA_offset (x86_dwarf2_return_column, x86_cie_data_alignment);
54cfded0 12117}
d2b2c203 12118
d7921315
L
12119int
12120x86_dwarf2_addr_size (void)
12121{
12122#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
12123 if (x86_elf_abi == X86_64_X32_ABI)
12124 return 4;
12125#endif
12126 return bfd_arch_bits_per_address (stdoutput) / 8;
12127}
12128
d2b2c203
DJ
12129int
12130i386_elf_section_type (const char *str, size_t len)
12131{
12132 if (flag_code == CODE_64BIT
12133 && len == sizeof ("unwind") - 1
12134 && strncmp (str, "unwind", 6) == 0)
12135 return SHT_X86_64_UNWIND;
12136
12137 return -1;
12138}
bb41ade5 12139
ad5fec3b
EB
12140#ifdef TE_SOLARIS
12141void
12142i386_solaris_fix_up_eh_frame (segT sec)
12143{
12144 if (flag_code == CODE_64BIT)
12145 elf_section_type (sec) = SHT_X86_64_UNWIND;
12146}
12147#endif
12148
bb41ade5
AM
12149#ifdef TE_PE
12150void
12151tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
12152{
91d6fa6a 12153 expressionS exp;
bb41ade5 12154
91d6fa6a
NC
12155 exp.X_op = O_secrel;
12156 exp.X_add_symbol = symbol;
12157 exp.X_add_number = 0;
12158 emit_expr (&exp, size);
bb41ade5
AM
12159}
12160#endif
3b22753a
L
12161
12162#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12163/* For ELF on x86-64, add support for SHF_X86_64_LARGE. */
12164
01e1a5bc 12165bfd_vma
6d4af3c2 12166x86_64_section_letter (int letter, const char **ptr_msg)
3b22753a
L
12167{
12168 if (flag_code == CODE_64BIT)
12169 {
12170 if (letter == 'l')
12171 return SHF_X86_64_LARGE;
12172
8f3bae45 12173 *ptr_msg = _("bad .section directive: want a,l,w,x,M,S,G,T in string");
64e74474 12174 }
3b22753a 12175 else
8f3bae45 12176 *ptr_msg = _("bad .section directive: want a,w,x,M,S,G,T in string");
3b22753a
L
12177 return -1;
12178}
12179
01e1a5bc 12180bfd_vma
3b22753a
L
12181x86_64_section_word (char *str, size_t len)
12182{
8620418b 12183 if (len == 5 && flag_code == CODE_64BIT && CONST_STRNEQ (str, "large"))
3b22753a
L
12184 return SHF_X86_64_LARGE;
12185
12186 return -1;
12187}
12188
12189static void
12190handle_large_common (int small ATTRIBUTE_UNUSED)
12191{
12192 if (flag_code != CODE_64BIT)
12193 {
12194 s_comm_internal (0, elf_common_parse);
12195 as_warn (_(".largecomm supported only in 64bit mode, producing .comm"));
12196 }
12197 else
12198 {
12199 static segT lbss_section;
12200 asection *saved_com_section_ptr = elf_com_section_ptr;
12201 asection *saved_bss_section = bss_section;
12202
12203 if (lbss_section == NULL)
12204 {
12205 flagword applicable;
12206 segT seg = now_seg;
12207 subsegT subseg = now_subseg;
12208
12209 /* The .lbss section is for local .largecomm symbols. */
12210 lbss_section = subseg_new (".lbss", 0);
12211 applicable = bfd_applicable_section_flags (stdoutput);
12212 bfd_set_section_flags (stdoutput, lbss_section,
12213 applicable & SEC_ALLOC);
12214 seg_info (lbss_section)->bss = 1;
12215
12216 subseg_set (seg, subseg);
12217 }
12218
12219 elf_com_section_ptr = &_bfd_elf_large_com_section;
12220 bss_section = lbss_section;
12221
12222 s_comm_internal (0, elf_common_parse);
12223
12224 elf_com_section_ptr = saved_com_section_ptr;
12225 bss_section = saved_bss_section;
12226 }
12227}
12228#endif /* OBJ_ELF || OBJ_MAYBE_ELF */
This page took 3.232119 seconds and 4 git commands to generate.