PowerPC HOWTOs
[deliverable/binutils-gdb.git] / gas / config / tc-ppc.c
CommitLineData
252b5132 1/* tc-ppc.c -- Assemble for the PowerPC or POWER (RS/6000)
219d1afa 2 Copyright (C) 1994-2018 Free Software Foundation, Inc.
252b5132
RH
3 Written by Ian Lance Taylor, Cygnus Support.
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
ec2655a6 9 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
19 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
20 02110-1301, USA. */
252b5132 21
252b5132 22#include "as.h"
3882b010 23#include "safe-ctype.h"
252b5132 24#include "subsegs.h"
75e21f08 25#include "dw2gencfi.h"
252b5132
RH
26#include "opcode/ppc.h"
27
28#ifdef OBJ_ELF
29#include "elf/ppc.h"
ee67d69a 30#include "elf/ppc64.h"
5d6f4f16 31#include "dwarf2dbg.h"
252b5132
RH
32#endif
33
34#ifdef TE_PE
35#include "coff/pe.h"
36#endif
37
85645aed
TG
38#ifdef OBJ_XCOFF
39#include "coff/xcoff.h"
40#include "libxcoff.h"
41#endif
42
252b5132
RH
43/* This is the assembler for the PowerPC or POWER (RS/6000) chips. */
44
45/* Tell the main code what the endianness is. */
46extern int target_big_endian;
47
48/* Whether or not, we've set target_big_endian. */
49static int set_target_endian = 0;
50
51/* Whether to use user friendly register names. */
52#ifndef TARGET_REG_NAMES_P
53#ifdef TE_PE
b34976b6 54#define TARGET_REG_NAMES_P TRUE
252b5132 55#else
b34976b6 56#define TARGET_REG_NAMES_P FALSE
252b5132
RH
57#endif
58#endif
59
0baf16f2
AM
60/* Macros for calculating LO, HI, HA, HIGHER, HIGHERA, HIGHEST,
61 HIGHESTA. */
62
63/* #lo(value) denotes the least significant 16 bits of the indicated. */
64#define PPC_LO(v) ((v) & 0xffff)
65
66/* #hi(value) denotes bits 16 through 31 of the indicated value. */
67#define PPC_HI(v) (((v) >> 16) & 0xffff)
68
69/* #ha(value) denotes the high adjusted value: bits 16 through 31 of
70 the indicated value, compensating for #lo() being treated as a
71 signed number. */
15c1449b 72#define PPC_HA(v) PPC_HI ((v) + 0x8000)
0baf16f2
AM
73
74/* #higher(value) denotes bits 32 through 47 of the indicated value. */
2a98c3a6 75#define PPC_HIGHER(v) (((v) >> 16 >> 16) & 0xffff)
0baf16f2
AM
76
77/* #highera(value) denotes bits 32 through 47 of the indicated value,
78 compensating for #lo() being treated as a signed number. */
15c1449b 79#define PPC_HIGHERA(v) PPC_HIGHER ((v) + 0x8000)
0baf16f2
AM
80
81/* #highest(value) denotes bits 48 through 63 of the indicated value. */
2a98c3a6 82#define PPC_HIGHEST(v) (((v) >> 24 >> 24) & 0xffff)
0baf16f2
AM
83
84/* #highesta(value) denotes bits 48 through 63 of the indicated value,
15c1449b
AM
85 compensating for #lo being treated as a signed number. */
86#define PPC_HIGHESTA(v) PPC_HIGHEST ((v) + 0x8000)
0baf16f2 87
f9c6b907
AM
88#define SEX16(val) (((val) ^ 0x8000) - 0x8000)
89
90/* For the time being on ppc64, don't report overflow on @h and @ha
91 applied to constants. */
92#define REPORT_OVERFLOW_HI 0
0baf16f2 93
b34976b6 94static bfd_boolean reg_names_p = TARGET_REG_NAMES_P;
252b5132 95
98027b10
AM
96static void ppc_macro (char *, const struct powerpc_macro *);
97static void ppc_byte (int);
0baf16f2
AM
98
99#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
98027b10
AM
100static void ppc_tc (int);
101static void ppc_machine (int);
0baf16f2 102#endif
252b5132
RH
103
104#ifdef OBJ_XCOFF
98027b10
AM
105static void ppc_comm (int);
106static void ppc_bb (int);
107static void ppc_bc (int);
108static void ppc_bf (int);
109static void ppc_biei (int);
110static void ppc_bs (int);
111static void ppc_eb (int);
112static void ppc_ec (int);
113static void ppc_ef (int);
114static void ppc_es (int);
115static void ppc_csect (int);
85645aed 116static void ppc_dwsect (int);
98027b10
AM
117static void ppc_change_csect (symbolS *, offsetT);
118static void ppc_function (int);
119static void ppc_extern (int);
120static void ppc_lglobl (int);
c865e45b 121static void ppc_ref (int);
98027b10
AM
122static void ppc_section (int);
123static void ppc_named_section (int);
124static void ppc_stabx (int);
125static void ppc_rename (int);
126static void ppc_toc (int);
127static void ppc_xcoff_cons (int);
128static void ppc_vbyte (int);
252b5132
RH
129#endif
130
131#ifdef OBJ_ELF
98027b10
AM
132static void ppc_elf_rdata (int);
133static void ppc_elf_lcomm (int);
6911b7dc 134static void ppc_elf_localentry (int);
ee67d69a 135static void ppc_elf_abiversion (int);
005d79fd 136static void ppc_elf_gnu_attribute (int);
252b5132
RH
137#endif
138
139#ifdef TE_PE
98027b10
AM
140static void ppc_previous (int);
141static void ppc_pdata (int);
142static void ppc_ydata (int);
143static void ppc_reldata (int);
144static void ppc_rdata (int);
145static void ppc_ualong (int);
146static void ppc_znop (int);
147static void ppc_pe_comm (int);
148static void ppc_pe_section (int);
149static void ppc_pe_function (int);
150static void ppc_pe_tocd (int);
252b5132
RH
151#endif
152\f
153/* Generic assembler global variables which must be defined by all
154 targets. */
155
156#ifdef OBJ_ELF
157/* This string holds the chars that always start a comment. If the
158 pre-processor is disabled, these aren't very useful. The macro
159 tc_comment_chars points to this. We use this, rather than the
160 usual comment_chars, so that we can switch for Solaris conventions. */
161static const char ppc_solaris_comment_chars[] = "#!";
162static const char ppc_eabi_comment_chars[] = "#";
163
164#ifdef TARGET_SOLARIS_COMMENT
165const char *ppc_comment_chars = ppc_solaris_comment_chars;
166#else
167const char *ppc_comment_chars = ppc_eabi_comment_chars;
168#endif
169#else
170const char comment_chars[] = "#";
171#endif
172
173/* Characters which start a comment at the beginning of a line. */
174const char line_comment_chars[] = "#";
175
176/* Characters which may be used to separate multiple commands on a
177 single line. */
178const char line_separator_chars[] = ";";
179
180/* Characters which are used to indicate an exponent in a floating
181 point number. */
182const char EXP_CHARS[] = "eE";
183
184/* Characters which mean that a number is a floating point constant,
185 as in 0d1.0. */
186const char FLT_CHARS[] = "dD";
5ce8663f 187
5e02f92e 188/* Anything that can start an operand needs to be mentioned here,
ac805826 189 to stop the input scrubber eating whitespace. */
5e02f92e 190const char ppc_symbol_chars[] = "%[";
75e21f08
JJ
191
192/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
193int ppc_cie_data_alignment;
783de163 194
8fbf7334
JL
195/* The dwarf2 minimum instruction length. */
196int ppc_dwarf2_line_min_insn_length;
197
cef4f754
AM
198/* More than this number of nops in an alignment op gets a branch
199 instead. */
200unsigned long nop_limit = 4;
201
783de163
AM
202/* The type of processor we are assembling for. This is one or more
203 of the PPC_OPCODE flags defined in opcode/ppc.h. */
fa452fa6 204ppc_cpu_t ppc_cpu = 0;
776fc418 205ppc_cpu_t sticky = 0;
01efc3af 206
ee67d69a
AM
207/* Value for ELF e_flags EF_PPC64_ABI. */
208unsigned int ppc_abiversion = 0;
209
05f7541e 210#ifdef OBJ_ELF
01efc3af 211/* Flags set on encountering toc relocs. */
4f2a7b51 212static enum {
01efc3af
AM
213 has_large_toc_reloc = 1,
214 has_small_toc_reloc = 2
215} toc_reloc_types;
05f7541e 216#endif
bf7279d5
AM
217
218/* Warn on emitting data to code sections. */
219int warn_476;
0f873fd5 220uint64_t last_insn;
bf7279d5
AM
221segT last_seg;
222subsegT last_subseg;
252b5132
RH
223\f
224/* The target specific pseudo-ops which we support. */
225
226const pseudo_typeS md_pseudo_table[] =
227{
228 /* Pseudo-ops which must be overridden. */
229 { "byte", ppc_byte, 0 },
230
231#ifdef OBJ_XCOFF
232 /* Pseudo-ops specific to the RS/6000 XCOFF format. Some of these
233 legitimately belong in the obj-*.c file. However, XCOFF is based
234 on COFF, and is only implemented for the RS/6000. We just use
235 obj-coff.c, and add what we need here. */
236 { "comm", ppc_comm, 0 },
237 { "lcomm", ppc_comm, 1 },
238 { "bb", ppc_bb, 0 },
239 { "bc", ppc_bc, 0 },
240 { "bf", ppc_bf, 0 },
241 { "bi", ppc_biei, 0 },
242 { "bs", ppc_bs, 0 },
243 { "csect", ppc_csect, 0 },
85645aed 244 { "dwsect", ppc_dwsect, 0 },
252b5132
RH
245 { "data", ppc_section, 'd' },
246 { "eb", ppc_eb, 0 },
247 { "ec", ppc_ec, 0 },
248 { "ef", ppc_ef, 0 },
249 { "ei", ppc_biei, 1 },
250 { "es", ppc_es, 0 },
251 { "extern", ppc_extern, 0 },
252 { "function", ppc_function, 0 },
253 { "lglobl", ppc_lglobl, 0 },
c865e45b 254 { "ref", ppc_ref, 0 },
252b5132
RH
255 { "rename", ppc_rename, 0 },
256 { "section", ppc_named_section, 0 },
257 { "stabx", ppc_stabx, 0 },
258 { "text", ppc_section, 't' },
259 { "toc", ppc_toc, 0 },
260 { "long", ppc_xcoff_cons, 2 },
7f6d05e8 261 { "llong", ppc_xcoff_cons, 3 },
252b5132
RH
262 { "word", ppc_xcoff_cons, 1 },
263 { "short", ppc_xcoff_cons, 1 },
264 { "vbyte", ppc_vbyte, 0 },
265#endif
266
267#ifdef OBJ_ELF
62ebcb5c 268 { "llong", cons, 8 },
252b5132
RH
269 { "rdata", ppc_elf_rdata, 0 },
270 { "rodata", ppc_elf_rdata, 0 },
271 { "lcomm", ppc_elf_lcomm, 0 },
6911b7dc 272 { "localentry", ppc_elf_localentry, 0 },
ee67d69a 273 { "abiversion", ppc_elf_abiversion, 0 },
005d79fd 274 { "gnu_attribute", ppc_elf_gnu_attribute, 0},
252b5132
RH
275#endif
276
277#ifdef TE_PE
99a814a1 278 /* Pseudo-ops specific to the Windows NT PowerPC PE (coff) format. */
252b5132
RH
279 { "previous", ppc_previous, 0 },
280 { "pdata", ppc_pdata, 0 },
281 { "ydata", ppc_ydata, 0 },
282 { "reldata", ppc_reldata, 0 },
283 { "rdata", ppc_rdata, 0 },
284 { "ualong", ppc_ualong, 0 },
285 { "znop", ppc_znop, 0 },
286 { "comm", ppc_pe_comm, 0 },
287 { "lcomm", ppc_pe_comm, 1 },
288 { "section", ppc_pe_section, 0 },
289 { "function", ppc_pe_function,0 },
290 { "tocd", ppc_pe_tocd, 0 },
291#endif
292
0baf16f2 293#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
252b5132 294 { "tc", ppc_tc, 0 },
0baf16f2
AM
295 { "machine", ppc_machine, 0 },
296#endif
252b5132
RH
297
298 { NULL, NULL, 0 }
299};
300
301\f
99a814a1
AM
302/* Predefined register names if -mregnames (or default for Windows NT).
303 In general, there are lots of them, in an attempt to be compatible
304 with a number of other Windows NT assemblers. */
252b5132
RH
305
306/* Structure to hold information about predefined registers. */
307struct pd_reg
308 {
e0471c16 309 const char *name;
7e0de605
AM
310 unsigned short value;
311 unsigned short flags;
252b5132
RH
312 };
313
314/* List of registers that are pre-defined:
315
316 Each general register has predefined names of the form:
317 1. r<reg_num> which has the value <reg_num>.
318 2. r.<reg_num> which has the value <reg_num>.
319
252b5132
RH
320 Each floating point register has predefined names of the form:
321 1. f<reg_num> which has the value <reg_num>.
322 2. f.<reg_num> which has the value <reg_num>.
323
7a899fff
C
324 Each vector unit register has predefined names of the form:
325 1. v<reg_num> which has the value <reg_num>.
326 2. v.<reg_num> which has the value <reg_num>.
327
252b5132
RH
328 Each condition register has predefined names of the form:
329 1. cr<reg_num> which has the value <reg_num>.
330 2. cr.<reg_num> which has the value <reg_num>.
331
332 There are individual registers as well:
333 sp or r.sp has the value 1
334 rtoc or r.toc has the value 2
252b5132
RH
335 xer has the value 1
336 lr has the value 8
337 ctr has the value 9
252b5132
RH
338 dar has the value 19
339 dsisr has the value 18
340 dec has the value 22
341 sdr1 has the value 25
342 srr0 has the value 26
343 srr1 has the value 27
344
81d4177b 345 The table is sorted. Suitable for searching by a binary search. */
252b5132
RH
346
347static const struct pd_reg pre_defined_registers[] =
348{
7e0de605
AM
349 /* Condition Registers */
350 { "cr.0", 0, PPC_OPERAND_CR_REG },
351 { "cr.1", 1, PPC_OPERAND_CR_REG },
352 { "cr.2", 2, PPC_OPERAND_CR_REG },
353 { "cr.3", 3, PPC_OPERAND_CR_REG },
354 { "cr.4", 4, PPC_OPERAND_CR_REG },
355 { "cr.5", 5, PPC_OPERAND_CR_REG },
356 { "cr.6", 6, PPC_OPERAND_CR_REG },
357 { "cr.7", 7, PPC_OPERAND_CR_REG },
358
359 { "cr0", 0, PPC_OPERAND_CR_REG },
360 { "cr1", 1, PPC_OPERAND_CR_REG },
361 { "cr2", 2, PPC_OPERAND_CR_REG },
362 { "cr3", 3, PPC_OPERAND_CR_REG },
363 { "cr4", 4, PPC_OPERAND_CR_REG },
364 { "cr5", 5, PPC_OPERAND_CR_REG },
365 { "cr6", 6, PPC_OPERAND_CR_REG },
366 { "cr7", 7, PPC_OPERAND_CR_REG },
367
368 { "ctr", 9, PPC_OPERAND_SPR },
369 { "dar", 19, PPC_OPERAND_SPR },
370 { "dec", 22, PPC_OPERAND_SPR },
371 { "dsisr", 18, PPC_OPERAND_SPR },
372
373 /* Floating point registers */
374 { "f.0", 0, PPC_OPERAND_FPR },
375 { "f.1", 1, PPC_OPERAND_FPR },
376 { "f.10", 10, PPC_OPERAND_FPR },
377 { "f.11", 11, PPC_OPERAND_FPR },
378 { "f.12", 12, PPC_OPERAND_FPR },
379 { "f.13", 13, PPC_OPERAND_FPR },
380 { "f.14", 14, PPC_OPERAND_FPR },
381 { "f.15", 15, PPC_OPERAND_FPR },
382 { "f.16", 16, PPC_OPERAND_FPR },
383 { "f.17", 17, PPC_OPERAND_FPR },
384 { "f.18", 18, PPC_OPERAND_FPR },
385 { "f.19", 19, PPC_OPERAND_FPR },
386 { "f.2", 2, PPC_OPERAND_FPR },
387 { "f.20", 20, PPC_OPERAND_FPR },
388 { "f.21", 21, PPC_OPERAND_FPR },
389 { "f.22", 22, PPC_OPERAND_FPR },
390 { "f.23", 23, PPC_OPERAND_FPR },
391 { "f.24", 24, PPC_OPERAND_FPR },
392 { "f.25", 25, PPC_OPERAND_FPR },
393 { "f.26", 26, PPC_OPERAND_FPR },
394 { "f.27", 27, PPC_OPERAND_FPR },
395 { "f.28", 28, PPC_OPERAND_FPR },
396 { "f.29", 29, PPC_OPERAND_FPR },
397 { "f.3", 3, PPC_OPERAND_FPR },
398 { "f.30", 30, PPC_OPERAND_FPR },
399 { "f.31", 31, PPC_OPERAND_FPR },
400 { "f.32", 32, PPC_OPERAND_VSR },
401 { "f.33", 33, PPC_OPERAND_VSR },
402 { "f.34", 34, PPC_OPERAND_VSR },
403 { "f.35", 35, PPC_OPERAND_VSR },
404 { "f.36", 36, PPC_OPERAND_VSR },
405 { "f.37", 37, PPC_OPERAND_VSR },
406 { "f.38", 38, PPC_OPERAND_VSR },
407 { "f.39", 39, PPC_OPERAND_VSR },
408 { "f.4", 4, PPC_OPERAND_FPR },
409 { "f.40", 40, PPC_OPERAND_VSR },
410 { "f.41", 41, PPC_OPERAND_VSR },
411 { "f.42", 42, PPC_OPERAND_VSR },
412 { "f.43", 43, PPC_OPERAND_VSR },
413 { "f.44", 44, PPC_OPERAND_VSR },
414 { "f.45", 45, PPC_OPERAND_VSR },
415 { "f.46", 46, PPC_OPERAND_VSR },
416 { "f.47", 47, PPC_OPERAND_VSR },
417 { "f.48", 48, PPC_OPERAND_VSR },
418 { "f.49", 49, PPC_OPERAND_VSR },
419 { "f.5", 5, PPC_OPERAND_FPR },
420 { "f.50", 50, PPC_OPERAND_VSR },
421 { "f.51", 51, PPC_OPERAND_VSR },
422 { "f.52", 52, PPC_OPERAND_VSR },
423 { "f.53", 53, PPC_OPERAND_VSR },
424 { "f.54", 54, PPC_OPERAND_VSR },
425 { "f.55", 55, PPC_OPERAND_VSR },
426 { "f.56", 56, PPC_OPERAND_VSR },
427 { "f.57", 57, PPC_OPERAND_VSR },
428 { "f.58", 58, PPC_OPERAND_VSR },
429 { "f.59", 59, PPC_OPERAND_VSR },
430 { "f.6", 6, PPC_OPERAND_FPR },
431 { "f.60", 60, PPC_OPERAND_VSR },
432 { "f.61", 61, PPC_OPERAND_VSR },
433 { "f.62", 62, PPC_OPERAND_VSR },
434 { "f.63", 63, PPC_OPERAND_VSR },
435 { "f.7", 7, PPC_OPERAND_FPR },
436 { "f.8", 8, PPC_OPERAND_FPR },
437 { "f.9", 9, PPC_OPERAND_FPR },
438
439 { "f0", 0, PPC_OPERAND_FPR },
440 { "f1", 1, PPC_OPERAND_FPR },
441 { "f10", 10, PPC_OPERAND_FPR },
442 { "f11", 11, PPC_OPERAND_FPR },
443 { "f12", 12, PPC_OPERAND_FPR },
444 { "f13", 13, PPC_OPERAND_FPR },
445 { "f14", 14, PPC_OPERAND_FPR },
446 { "f15", 15, PPC_OPERAND_FPR },
447 { "f16", 16, PPC_OPERAND_FPR },
448 { "f17", 17, PPC_OPERAND_FPR },
449 { "f18", 18, PPC_OPERAND_FPR },
450 { "f19", 19, PPC_OPERAND_FPR },
451 { "f2", 2, PPC_OPERAND_FPR },
452 { "f20", 20, PPC_OPERAND_FPR },
453 { "f21", 21, PPC_OPERAND_FPR },
454 { "f22", 22, PPC_OPERAND_FPR },
455 { "f23", 23, PPC_OPERAND_FPR },
456 { "f24", 24, PPC_OPERAND_FPR },
457 { "f25", 25, PPC_OPERAND_FPR },
458 { "f26", 26, PPC_OPERAND_FPR },
459 { "f27", 27, PPC_OPERAND_FPR },
460 { "f28", 28, PPC_OPERAND_FPR },
461 { "f29", 29, PPC_OPERAND_FPR },
462 { "f3", 3, PPC_OPERAND_FPR },
463 { "f30", 30, PPC_OPERAND_FPR },
464 { "f31", 31, PPC_OPERAND_FPR },
465 { "f32", 32, PPC_OPERAND_VSR },
466 { "f33", 33, PPC_OPERAND_VSR },
467 { "f34", 34, PPC_OPERAND_VSR },
468 { "f35", 35, PPC_OPERAND_VSR },
469 { "f36", 36, PPC_OPERAND_VSR },
470 { "f37", 37, PPC_OPERAND_VSR },
471 { "f38", 38, PPC_OPERAND_VSR },
472 { "f39", 39, PPC_OPERAND_VSR },
473 { "f4", 4, PPC_OPERAND_FPR },
474 { "f40", 40, PPC_OPERAND_VSR },
475 { "f41", 41, PPC_OPERAND_VSR },
476 { "f42", 42, PPC_OPERAND_VSR },
477 { "f43", 43, PPC_OPERAND_VSR },
478 { "f44", 44, PPC_OPERAND_VSR },
479 { "f45", 45, PPC_OPERAND_VSR },
480 { "f46", 46, PPC_OPERAND_VSR },
481 { "f47", 47, PPC_OPERAND_VSR },
482 { "f48", 48, PPC_OPERAND_VSR },
483 { "f49", 49, PPC_OPERAND_VSR },
484 { "f5", 5, PPC_OPERAND_FPR },
485 { "f50", 50, PPC_OPERAND_VSR },
486 { "f51", 51, PPC_OPERAND_VSR },
487 { "f52", 52, PPC_OPERAND_VSR },
488 { "f53", 53, PPC_OPERAND_VSR },
489 { "f54", 54, PPC_OPERAND_VSR },
490 { "f55", 55, PPC_OPERAND_VSR },
491 { "f56", 56, PPC_OPERAND_VSR },
492 { "f57", 57, PPC_OPERAND_VSR },
493 { "f58", 58, PPC_OPERAND_VSR },
494 { "f59", 59, PPC_OPERAND_VSR },
495 { "f6", 6, PPC_OPERAND_FPR },
496 { "f60", 60, PPC_OPERAND_VSR },
497 { "f61", 61, PPC_OPERAND_VSR },
498 { "f62", 62, PPC_OPERAND_VSR },
499 { "f63", 63, PPC_OPERAND_VSR },
500 { "f7", 7, PPC_OPERAND_FPR },
501 { "f8", 8, PPC_OPERAND_FPR },
502 { "f9", 9, PPC_OPERAND_FPR },
252b5132 503
c3d65c1c 504 /* Quantization registers used with pair single instructions. */
7e0de605
AM
505 { "gqr.0", 0, PPC_OPERAND_GQR },
506 { "gqr.1", 1, PPC_OPERAND_GQR },
507 { "gqr.2", 2, PPC_OPERAND_GQR },
508 { "gqr.3", 3, PPC_OPERAND_GQR },
509 { "gqr.4", 4, PPC_OPERAND_GQR },
510 { "gqr.5", 5, PPC_OPERAND_GQR },
511 { "gqr.6", 6, PPC_OPERAND_GQR },
512 { "gqr.7", 7, PPC_OPERAND_GQR },
513 { "gqr0", 0, PPC_OPERAND_GQR },
514 { "gqr1", 1, PPC_OPERAND_GQR },
515 { "gqr2", 2, PPC_OPERAND_GQR },
516 { "gqr3", 3, PPC_OPERAND_GQR },
517 { "gqr4", 4, PPC_OPERAND_GQR },
518 { "gqr5", 5, PPC_OPERAND_GQR },
519 { "gqr6", 6, PPC_OPERAND_GQR },
520 { "gqr7", 7, PPC_OPERAND_GQR },
521
522 { "lr", 8, PPC_OPERAND_SPR },
523
524 /* General Purpose Registers */
525 { "r.0", 0, PPC_OPERAND_GPR },
526 { "r.1", 1, PPC_OPERAND_GPR },
527 { "r.10", 10, PPC_OPERAND_GPR },
528 { "r.11", 11, PPC_OPERAND_GPR },
529 { "r.12", 12, PPC_OPERAND_GPR },
530 { "r.13", 13, PPC_OPERAND_GPR },
531 { "r.14", 14, PPC_OPERAND_GPR },
532 { "r.15", 15, PPC_OPERAND_GPR },
533 { "r.16", 16, PPC_OPERAND_GPR },
534 { "r.17", 17, PPC_OPERAND_GPR },
535 { "r.18", 18, PPC_OPERAND_GPR },
536 { "r.19", 19, PPC_OPERAND_GPR },
537 { "r.2", 2, PPC_OPERAND_GPR },
538 { "r.20", 20, PPC_OPERAND_GPR },
539 { "r.21", 21, PPC_OPERAND_GPR },
540 { "r.22", 22, PPC_OPERAND_GPR },
541 { "r.23", 23, PPC_OPERAND_GPR },
542 { "r.24", 24, PPC_OPERAND_GPR },
543 { "r.25", 25, PPC_OPERAND_GPR },
544 { "r.26", 26, PPC_OPERAND_GPR },
545 { "r.27", 27, PPC_OPERAND_GPR },
546 { "r.28", 28, PPC_OPERAND_GPR },
547 { "r.29", 29, PPC_OPERAND_GPR },
548 { "r.3", 3, PPC_OPERAND_GPR },
549 { "r.30", 30, PPC_OPERAND_GPR },
550 { "r.31", 31, PPC_OPERAND_GPR },
551 { "r.4", 4, PPC_OPERAND_GPR },
552 { "r.5", 5, PPC_OPERAND_GPR },
553 { "r.6", 6, PPC_OPERAND_GPR },
554 { "r.7", 7, PPC_OPERAND_GPR },
555 { "r.8", 8, PPC_OPERAND_GPR },
556 { "r.9", 9, PPC_OPERAND_GPR },
557
558 { "r.sp", 1, PPC_OPERAND_GPR },
559
560 { "r.toc", 2, PPC_OPERAND_GPR },
561
562 { "r0", 0, PPC_OPERAND_GPR },
563 { "r1", 1, PPC_OPERAND_GPR },
564 { "r10", 10, PPC_OPERAND_GPR },
565 { "r11", 11, PPC_OPERAND_GPR },
566 { "r12", 12, PPC_OPERAND_GPR },
567 { "r13", 13, PPC_OPERAND_GPR },
568 { "r14", 14, PPC_OPERAND_GPR },
569 { "r15", 15, PPC_OPERAND_GPR },
570 { "r16", 16, PPC_OPERAND_GPR },
571 { "r17", 17, PPC_OPERAND_GPR },
572 { "r18", 18, PPC_OPERAND_GPR },
573 { "r19", 19, PPC_OPERAND_GPR },
574 { "r2", 2, PPC_OPERAND_GPR },
575 { "r20", 20, PPC_OPERAND_GPR },
576 { "r21", 21, PPC_OPERAND_GPR },
577 { "r22", 22, PPC_OPERAND_GPR },
578 { "r23", 23, PPC_OPERAND_GPR },
579 { "r24", 24, PPC_OPERAND_GPR },
580 { "r25", 25, PPC_OPERAND_GPR },
581 { "r26", 26, PPC_OPERAND_GPR },
582 { "r27", 27, PPC_OPERAND_GPR },
583 { "r28", 28, PPC_OPERAND_GPR },
584 { "r29", 29, PPC_OPERAND_GPR },
585 { "r3", 3, PPC_OPERAND_GPR },
586 { "r30", 30, PPC_OPERAND_GPR },
587 { "r31", 31, PPC_OPERAND_GPR },
588 { "r4", 4, PPC_OPERAND_GPR },
589 { "r5", 5, PPC_OPERAND_GPR },
590 { "r6", 6, PPC_OPERAND_GPR },
591 { "r7", 7, PPC_OPERAND_GPR },
592 { "r8", 8, PPC_OPERAND_GPR },
593 { "r9", 9, PPC_OPERAND_GPR },
594
595 { "rtoc", 2, PPC_OPERAND_GPR },
596
597 { "sdr1", 25, PPC_OPERAND_SPR },
598
599 { "sp", 1, PPC_OPERAND_GPR },
600
601 { "srr0", 26, PPC_OPERAND_SPR },
602 { "srr1", 27, PPC_OPERAND_SPR },
603
604 /* Vector (Altivec/VMX) registers */
605 { "v.0", 0, PPC_OPERAND_VR },
606 { "v.1", 1, PPC_OPERAND_VR },
607 { "v.10", 10, PPC_OPERAND_VR },
608 { "v.11", 11, PPC_OPERAND_VR },
609 { "v.12", 12, PPC_OPERAND_VR },
610 { "v.13", 13, PPC_OPERAND_VR },
611 { "v.14", 14, PPC_OPERAND_VR },
612 { "v.15", 15, PPC_OPERAND_VR },
613 { "v.16", 16, PPC_OPERAND_VR },
614 { "v.17", 17, PPC_OPERAND_VR },
615 { "v.18", 18, PPC_OPERAND_VR },
616 { "v.19", 19, PPC_OPERAND_VR },
617 { "v.2", 2, PPC_OPERAND_VR },
618 { "v.20", 20, PPC_OPERAND_VR },
619 { "v.21", 21, PPC_OPERAND_VR },
620 { "v.22", 22, PPC_OPERAND_VR },
621 { "v.23", 23, PPC_OPERAND_VR },
622 { "v.24", 24, PPC_OPERAND_VR },
623 { "v.25", 25, PPC_OPERAND_VR },
624 { "v.26", 26, PPC_OPERAND_VR },
625 { "v.27", 27, PPC_OPERAND_VR },
626 { "v.28", 28, PPC_OPERAND_VR },
627 { "v.29", 29, PPC_OPERAND_VR },
628 { "v.3", 3, PPC_OPERAND_VR },
629 { "v.30", 30, PPC_OPERAND_VR },
630 { "v.31", 31, PPC_OPERAND_VR },
631 { "v.4", 4, PPC_OPERAND_VR },
632 { "v.5", 5, PPC_OPERAND_VR },
633 { "v.6", 6, PPC_OPERAND_VR },
634 { "v.7", 7, PPC_OPERAND_VR },
635 { "v.8", 8, PPC_OPERAND_VR },
636 { "v.9", 9, PPC_OPERAND_VR },
637
638 { "v0", 0, PPC_OPERAND_VR },
639 { "v1", 1, PPC_OPERAND_VR },
640 { "v10", 10, PPC_OPERAND_VR },
641 { "v11", 11, PPC_OPERAND_VR },
642 { "v12", 12, PPC_OPERAND_VR },
643 { "v13", 13, PPC_OPERAND_VR },
644 { "v14", 14, PPC_OPERAND_VR },
645 { "v15", 15, PPC_OPERAND_VR },
646 { "v16", 16, PPC_OPERAND_VR },
647 { "v17", 17, PPC_OPERAND_VR },
648 { "v18", 18, PPC_OPERAND_VR },
649 { "v19", 19, PPC_OPERAND_VR },
650 { "v2", 2, PPC_OPERAND_VR },
651 { "v20", 20, PPC_OPERAND_VR },
652 { "v21", 21, PPC_OPERAND_VR },
653 { "v22", 22, PPC_OPERAND_VR },
654 { "v23", 23, PPC_OPERAND_VR },
655 { "v24", 24, PPC_OPERAND_VR },
656 { "v25", 25, PPC_OPERAND_VR },
657 { "v26", 26, PPC_OPERAND_VR },
658 { "v27", 27, PPC_OPERAND_VR },
659 { "v28", 28, PPC_OPERAND_VR },
660 { "v29", 29, PPC_OPERAND_VR },
661 { "v3", 3, PPC_OPERAND_VR },
662 { "v30", 30, PPC_OPERAND_VR },
663 { "v31", 31, PPC_OPERAND_VR },
664 { "v4", 4, PPC_OPERAND_VR },
665 { "v5", 5, PPC_OPERAND_VR },
666 { "v6", 6, PPC_OPERAND_VR },
667 { "v7", 7, PPC_OPERAND_VR },
668 { "v8", 8, PPC_OPERAND_VR },
669 { "v9", 9, PPC_OPERAND_VR },
670
671 /* Vector Scalar (VSX) registers (ISA 2.06). */
672 { "vs.0", 0, PPC_OPERAND_VSR },
673 { "vs.1", 1, PPC_OPERAND_VSR },
674 { "vs.10", 10, PPC_OPERAND_VSR },
675 { "vs.11", 11, PPC_OPERAND_VSR },
676 { "vs.12", 12, PPC_OPERAND_VSR },
677 { "vs.13", 13, PPC_OPERAND_VSR },
678 { "vs.14", 14, PPC_OPERAND_VSR },
679 { "vs.15", 15, PPC_OPERAND_VSR },
680 { "vs.16", 16, PPC_OPERAND_VSR },
681 { "vs.17", 17, PPC_OPERAND_VSR },
682 { "vs.18", 18, PPC_OPERAND_VSR },
683 { "vs.19", 19, PPC_OPERAND_VSR },
684 { "vs.2", 2, PPC_OPERAND_VSR },
685 { "vs.20", 20, PPC_OPERAND_VSR },
686 { "vs.21", 21, PPC_OPERAND_VSR },
687 { "vs.22", 22, PPC_OPERAND_VSR },
688 { "vs.23", 23, PPC_OPERAND_VSR },
689 { "vs.24", 24, PPC_OPERAND_VSR },
690 { "vs.25", 25, PPC_OPERAND_VSR },
691 { "vs.26", 26, PPC_OPERAND_VSR },
692 { "vs.27", 27, PPC_OPERAND_VSR },
693 { "vs.28", 28, PPC_OPERAND_VSR },
694 { "vs.29", 29, PPC_OPERAND_VSR },
695 { "vs.3", 3, PPC_OPERAND_VSR },
696 { "vs.30", 30, PPC_OPERAND_VSR },
697 { "vs.31", 31, PPC_OPERAND_VSR },
698 { "vs.32", 32, PPC_OPERAND_VSR },
699 { "vs.33", 33, PPC_OPERAND_VSR },
700 { "vs.34", 34, PPC_OPERAND_VSR },
701 { "vs.35", 35, PPC_OPERAND_VSR },
702 { "vs.36", 36, PPC_OPERAND_VSR },
703 { "vs.37", 37, PPC_OPERAND_VSR },
704 { "vs.38", 38, PPC_OPERAND_VSR },
705 { "vs.39", 39, PPC_OPERAND_VSR },
706 { "vs.4", 4, PPC_OPERAND_VSR },
707 { "vs.40", 40, PPC_OPERAND_VSR },
708 { "vs.41", 41, PPC_OPERAND_VSR },
709 { "vs.42", 42, PPC_OPERAND_VSR },
710 { "vs.43", 43, PPC_OPERAND_VSR },
711 { "vs.44", 44, PPC_OPERAND_VSR },
712 { "vs.45", 45, PPC_OPERAND_VSR },
713 { "vs.46", 46, PPC_OPERAND_VSR },
714 { "vs.47", 47, PPC_OPERAND_VSR },
715 { "vs.48", 48, PPC_OPERAND_VSR },
716 { "vs.49", 49, PPC_OPERAND_VSR },
717 { "vs.5", 5, PPC_OPERAND_VSR },
718 { "vs.50", 50, PPC_OPERAND_VSR },
719 { "vs.51", 51, PPC_OPERAND_VSR },
720 { "vs.52", 52, PPC_OPERAND_VSR },
721 { "vs.53", 53, PPC_OPERAND_VSR },
722 { "vs.54", 54, PPC_OPERAND_VSR },
723 { "vs.55", 55, PPC_OPERAND_VSR },
724 { "vs.56", 56, PPC_OPERAND_VSR },
725 { "vs.57", 57, PPC_OPERAND_VSR },
726 { "vs.58", 58, PPC_OPERAND_VSR },
727 { "vs.59", 59, PPC_OPERAND_VSR },
728 { "vs.6", 6, PPC_OPERAND_VSR },
729 { "vs.60", 60, PPC_OPERAND_VSR },
730 { "vs.61", 61, PPC_OPERAND_VSR },
731 { "vs.62", 62, PPC_OPERAND_VSR },
732 { "vs.63", 63, PPC_OPERAND_VSR },
733 { "vs.7", 7, PPC_OPERAND_VSR },
734 { "vs.8", 8, PPC_OPERAND_VSR },
735 { "vs.9", 9, PPC_OPERAND_VSR },
736
737 { "vs0", 0, PPC_OPERAND_VSR },
738 { "vs1", 1, PPC_OPERAND_VSR },
739 { "vs10", 10, PPC_OPERAND_VSR },
740 { "vs11", 11, PPC_OPERAND_VSR },
741 { "vs12", 12, PPC_OPERAND_VSR },
742 { "vs13", 13, PPC_OPERAND_VSR },
743 { "vs14", 14, PPC_OPERAND_VSR },
744 { "vs15", 15, PPC_OPERAND_VSR },
745 { "vs16", 16, PPC_OPERAND_VSR },
746 { "vs17", 17, PPC_OPERAND_VSR },
747 { "vs18", 18, PPC_OPERAND_VSR },
748 { "vs19", 19, PPC_OPERAND_VSR },
749 { "vs2", 2, PPC_OPERAND_VSR },
750 { "vs20", 20, PPC_OPERAND_VSR },
751 { "vs21", 21, PPC_OPERAND_VSR },
752 { "vs22", 22, PPC_OPERAND_VSR },
753 { "vs23", 23, PPC_OPERAND_VSR },
754 { "vs24", 24, PPC_OPERAND_VSR },
755 { "vs25", 25, PPC_OPERAND_VSR },
756 { "vs26", 26, PPC_OPERAND_VSR },
757 { "vs27", 27, PPC_OPERAND_VSR },
758 { "vs28", 28, PPC_OPERAND_VSR },
759 { "vs29", 29, PPC_OPERAND_VSR },
760 { "vs3", 3, PPC_OPERAND_VSR },
761 { "vs30", 30, PPC_OPERAND_VSR },
762 { "vs31", 31, PPC_OPERAND_VSR },
763 { "vs32", 32, PPC_OPERAND_VSR },
764 { "vs33", 33, PPC_OPERAND_VSR },
765 { "vs34", 34, PPC_OPERAND_VSR },
766 { "vs35", 35, PPC_OPERAND_VSR },
767 { "vs36", 36, PPC_OPERAND_VSR },
768 { "vs37", 37, PPC_OPERAND_VSR },
769 { "vs38", 38, PPC_OPERAND_VSR },
770 { "vs39", 39, PPC_OPERAND_VSR },
771 { "vs4", 4, PPC_OPERAND_VSR },
772 { "vs40", 40, PPC_OPERAND_VSR },
773 { "vs41", 41, PPC_OPERAND_VSR },
774 { "vs42", 42, PPC_OPERAND_VSR },
775 { "vs43", 43, PPC_OPERAND_VSR },
776 { "vs44", 44, PPC_OPERAND_VSR },
777 { "vs45", 45, PPC_OPERAND_VSR },
778 { "vs46", 46, PPC_OPERAND_VSR },
779 { "vs47", 47, PPC_OPERAND_VSR },
780 { "vs48", 48, PPC_OPERAND_VSR },
781 { "vs49", 49, PPC_OPERAND_VSR },
782 { "vs5", 5, PPC_OPERAND_VSR },
783 { "vs50", 50, PPC_OPERAND_VSR },
784 { "vs51", 51, PPC_OPERAND_VSR },
785 { "vs52", 52, PPC_OPERAND_VSR },
786 { "vs53", 53, PPC_OPERAND_VSR },
787 { "vs54", 54, PPC_OPERAND_VSR },
788 { "vs55", 55, PPC_OPERAND_VSR },
789 { "vs56", 56, PPC_OPERAND_VSR },
790 { "vs57", 57, PPC_OPERAND_VSR },
791 { "vs58", 58, PPC_OPERAND_VSR },
792 { "vs59", 59, PPC_OPERAND_VSR },
793 { "vs6", 6, PPC_OPERAND_VSR },
794 { "vs60", 60, PPC_OPERAND_VSR },
795 { "vs61", 61, PPC_OPERAND_VSR },
796 { "vs62", 62, PPC_OPERAND_VSR },
797 { "vs63", 63, PPC_OPERAND_VSR },
798 { "vs7", 7, PPC_OPERAND_VSR },
799 { "vs8", 8, PPC_OPERAND_VSR },
800 { "vs9", 9, PPC_OPERAND_VSR },
801
802 { "xer", 1, PPC_OPERAND_SPR }
252b5132
RH
803};
804
bc805888 805#define REG_NAME_CNT (sizeof (pre_defined_registers) / sizeof (struct pd_reg))
252b5132
RH
806
807/* Given NAME, find the register number associated with that name, return
808 the integer value associated with the given name or -1 on failure. */
809
7e0de605 810static const struct pd_reg *
98027b10 811reg_name_search (const struct pd_reg *regs, int regcount, const char *name)
252b5132
RH
812{
813 int middle, low, high;
814 int cmp;
815
816 low = 0;
817 high = regcount - 1;
818
819 do
820 {
821 middle = (low + high) / 2;
822 cmp = strcasecmp (name, regs[middle].name);
823 if (cmp < 0)
824 high = middle - 1;
825 else if (cmp > 0)
826 low = middle + 1;
827 else
7e0de605 828 return &regs[middle];
252b5132
RH
829 }
830 while (low <= high);
831
7e0de605 832 return NULL;
252b5132
RH
833}
834
835/*
99a814a1 836 * Summary of register_name.
252b5132
RH
837 *
838 * in: Input_line_pointer points to 1st char of operand.
839 *
840 * out: A expressionS.
841 * The operand may have been a register: in this case, X_op == O_register,
842 * X_add_number is set to the register number, and truth is returned.
843 * Input_line_pointer->(next non-blank) char after operand, or is in its
844 * original state.
845 */
846
b34976b6 847static bfd_boolean
98027b10 848register_name (expressionS *expressionP)
252b5132 849{
7e0de605 850 const struct pd_reg *reg;
252b5132
RH
851 char *name;
852 char *start;
853 char c;
854
99a814a1 855 /* Find the spelling of the operand. */
252b5132 856 start = name = input_line_pointer;
3882b010 857 if (name[0] == '%' && ISALPHA (name[1]))
252b5132
RH
858 name = ++input_line_pointer;
859
3882b010 860 else if (!reg_names_p || !ISALPHA (name[0]))
b34976b6 861 return FALSE;
252b5132 862
d02603dc 863 c = get_symbol_name (&name);
7e0de605 864 reg = reg_name_search (pre_defined_registers, REG_NAME_CNT, name);
252b5132 865
468cced8
AM
866 /* Put back the delimiting char. */
867 *input_line_pointer = c;
868
99a814a1 869 /* Look to see if it's in the register table. */
7e0de605 870 if (reg != NULL)
252b5132
RH
871 {
872 expressionP->X_op = O_register;
7e0de605
AM
873 expressionP->X_add_number = reg->value;
874 expressionP->X_md = reg->flags;
81d4177b 875
99a814a1 876 /* Make the rest nice. */
252b5132
RH
877 expressionP->X_add_symbol = NULL;
878 expressionP->X_op_symbol = NULL;
b34976b6 879 return TRUE;
252b5132 880 }
468cced8
AM
881
882 /* Reset the line as if we had not done anything. */
883 input_line_pointer = start;
b34976b6 884 return FALSE;
252b5132
RH
885}
886\f
887/* This function is called for each symbol seen in an expression. It
888 handles the special parsing which PowerPC assemblers are supposed
889 to use for condition codes. */
890
891/* Whether to do the special parsing. */
b34976b6 892static bfd_boolean cr_operand;
252b5132
RH
893
894/* Names to recognize in a condition code. This table is sorted. */
895static const struct pd_reg cr_names[] =
896{
7e0de605
AM
897 { "cr0", 0, PPC_OPERAND_CR_REG },
898 { "cr1", 1, PPC_OPERAND_CR_REG },
899 { "cr2", 2, PPC_OPERAND_CR_REG },
900 { "cr3", 3, PPC_OPERAND_CR_REG },
901 { "cr4", 4, PPC_OPERAND_CR_REG },
902 { "cr5", 5, PPC_OPERAND_CR_REG },
903 { "cr6", 6, PPC_OPERAND_CR_REG },
904 { "cr7", 7, PPC_OPERAND_CR_REG },
905 { "eq", 2, PPC_OPERAND_CR_BIT },
906 { "gt", 1, PPC_OPERAND_CR_BIT },
907 { "lt", 0, PPC_OPERAND_CR_BIT },
908 { "so", 3, PPC_OPERAND_CR_BIT },
909 { "un", 3, PPC_OPERAND_CR_BIT }
252b5132
RH
910};
911
912/* Parsing function. This returns non-zero if it recognized an
913 expression. */
914
915int
91d6fa6a 916ppc_parse_name (const char *name, expressionS *exp)
252b5132 917{
7e0de605 918 const struct pd_reg *reg;
252b5132
RH
919
920 if (! cr_operand)
921 return 0;
922
13abbae3
AM
923 if (*name == '%')
924 ++name;
7e0de605 925 reg = reg_name_search (cr_names, sizeof cr_names / sizeof cr_names[0],
252b5132 926 name);
7e0de605 927 if (reg == NULL)
252b5132
RH
928 return 0;
929
7e0de605
AM
930 exp->X_op = O_register;
931 exp->X_add_number = reg->value;
932 exp->X_md = reg->flags;
252b5132
RH
933
934 return 1;
935}
7e0de605
AM
936
937/* Propagate X_md and check register expressions. This is to support
938 condition codes like 4*cr5+eq. */
939
940int
941ppc_optimize_expr (expressionS *left, operatorT op, expressionS *right)
942{
943 /* Accept 4*cr<n> and cr<n>*4. */
944 if (op == O_multiply
945 && ((right->X_op == O_register
946 && right->X_md == PPC_OPERAND_CR_REG
947 && left->X_op == O_constant
948 && left->X_add_number == 4)
949 || (left->X_op == O_register
950 && left->X_md == PPC_OPERAND_CR_REG
951 && right->X_op == O_constant
952 && right->X_add_number == 4)))
953 {
954 left->X_op = O_register;
955 left->X_md = PPC_OPERAND_CR_REG | PPC_OPERAND_CR_BIT;
956 left->X_add_number *= right->X_add_number;
957 return 1;
958 }
959
960 /* Accept the above plus <cr bit>, and <cr bit> plus the above. */
961 if (right->X_op == O_register
962 && left->X_op == O_register
963 && op == O_add
964 && ((right->X_md == PPC_OPERAND_CR_BIT
965 && left->X_md == (PPC_OPERAND_CR_REG | PPC_OPERAND_CR_BIT))
966 || (right->X_md == (PPC_OPERAND_CR_REG | PPC_OPERAND_CR_BIT)
967 && left->X_md == PPC_OPERAND_CR_BIT)))
968 {
969 left->X_md = PPC_OPERAND_CR_BIT;
970 right->X_op = O_constant;
971 return 0;
972 }
973
974 /* Accept reg +/- constant. */
975 if (left->X_op == O_register
976 && !((op == O_add || op == O_subtract) && right->X_op == O_constant))
ece5dcc1 977 as_warn (_("invalid register expression"));
7e0de605
AM
978
979 /* Accept constant + reg. */
980 if (right->X_op == O_register)
981 {
982 if (op == O_add && left->X_op == O_constant)
983 left->X_md = right->X_md;
984 else
ece5dcc1 985 as_warn (_("invalid register expression"));
7e0de605
AM
986 }
987
988 return 0;
989}
252b5132
RH
990\f
991/* Local variables. */
992
2b3c4602
AM
993/* Whether to target xcoff64/elf64. */
994static unsigned int ppc_obj64 = BFD_DEFAULT_TARGET_SIZE == 64;
7f6d05e8 995
252b5132
RH
996/* Opcode hash table. */
997static struct hash_control *ppc_hash;
998
999/* Macro hash table. */
1000static struct hash_control *ppc_macro_hash;
1001
1002#ifdef OBJ_ELF
99a814a1 1003/* What type of shared library support to use. */
5d6f4f16 1004static enum { SHLIB_NONE, SHLIB_PIC, SHLIB_MRELOCATABLE } shlib = SHLIB_NONE;
252b5132 1005
99a814a1 1006/* Flags to set in the elf header. */
252b5132
RH
1007static flagword ppc_flags = 0;
1008
1009/* Whether this is Solaris or not. */
1010#ifdef TARGET_SOLARIS_COMMENT
b34976b6 1011#define SOLARIS_P TRUE
252b5132 1012#else
b34976b6 1013#define SOLARIS_P FALSE
252b5132
RH
1014#endif
1015
b34976b6 1016static bfd_boolean msolaris = SOLARIS_P;
252b5132
RH
1017#endif
1018
1019#ifdef OBJ_XCOFF
1020
1021/* The RS/6000 assembler uses the .csect pseudo-op to generate code
1022 using a bunch of different sections. These assembler sections,
1023 however, are all encompassed within the .text or .data sections of
1024 the final output file. We handle this by using different
1025 subsegments within these main segments. */
1026
1027/* Next subsegment to allocate within the .text segment. */
1028static subsegT ppc_text_subsegment = 2;
1029
1030/* Linked list of csects in the text section. */
1031static symbolS *ppc_text_csects;
1032
1033/* Next subsegment to allocate within the .data segment. */
1034static subsegT ppc_data_subsegment = 2;
1035
1036/* Linked list of csects in the data section. */
1037static symbolS *ppc_data_csects;
1038
1039/* The current csect. */
1040static symbolS *ppc_current_csect;
1041
1042/* The RS/6000 assembler uses a TOC which holds addresses of functions
1043 and variables. Symbols are put in the TOC with the .tc pseudo-op.
1044 A special relocation is used when accessing TOC entries. We handle
1045 the TOC as a subsegment within the .data segment. We set it up if
1046 we see a .toc pseudo-op, and save the csect symbol here. */
1047static symbolS *ppc_toc_csect;
1048
1049/* The first frag in the TOC subsegment. */
1050static fragS *ppc_toc_frag;
1051
1052/* The first frag in the first subsegment after the TOC in the .data
1053 segment. NULL if there are no subsegments after the TOC. */
1054static fragS *ppc_after_toc_frag;
1055
1056/* The current static block. */
1057static symbolS *ppc_current_block;
1058
1059/* The COFF debugging section; set by md_begin. This is not the
1060 .debug section, but is instead the secret BFD section which will
1061 cause BFD to set the section number of a symbol to N_DEBUG. */
1062static asection *ppc_coff_debug_section;
1063
85645aed
TG
1064/* Structure to set the length field of the dwarf sections. */
1065struct dw_subsection {
1066 /* Subsections are simply linked. */
1067 struct dw_subsection *link;
1068
1069 /* The subsection number. */
1070 subsegT subseg;
1071
1072 /* Expression to compute the length of the section. */
1073 expressionS end_exp;
1074};
1075
1076static struct dw_section {
1077 /* Corresponding section. */
1078 segT sect;
1079
1080 /* Simply linked list of subsections with a label. */
1081 struct dw_subsection *list_subseg;
1082
1083 /* The anonymous subsection. */
1084 struct dw_subsection *anon_subseg;
1085} dw_sections[XCOFF_DWSECT_NBR_NAMES];
252b5132
RH
1086#endif /* OBJ_XCOFF */
1087
1088#ifdef TE_PE
1089
1090/* Various sections that we need for PE coff support. */
1091static segT ydata_section;
1092static segT pdata_section;
1093static segT reldata_section;
1094static segT rdata_section;
1095static segT tocdata_section;
1096
81d4177b 1097/* The current section and the previous section. See ppc_previous. */
252b5132
RH
1098static segT ppc_previous_section;
1099static segT ppc_current_section;
1100
1101#endif /* TE_PE */
1102
1103#ifdef OBJ_ELF
1104symbolS *GOT_symbol; /* Pre-defined "_GLOBAL_OFFSET_TABLE" */
6a0c61b7
EZ
1105unsigned long *ppc_apuinfo_list;
1106unsigned int ppc_apuinfo_num;
1107unsigned int ppc_apuinfo_num_alloc;
252b5132
RH
1108#endif /* OBJ_ELF */
1109\f
1110#ifdef OBJ_ELF
15c1449b 1111const char *const md_shortopts = "b:l:usm:K:VQ:";
252b5132 1112#else
15c1449b 1113const char *const md_shortopts = "um:";
252b5132 1114#endif
cef4f754 1115#define OPTION_NOPS (OPTION_MD_BASE + 0)
15c1449b 1116const struct option md_longopts[] = {
cef4f754 1117 {"nops", required_argument, NULL, OPTION_NOPS},
bf7279d5
AM
1118 {"ppc476-workaround", no_argument, &warn_476, 1},
1119 {"no-ppc476-workaround", no_argument, &warn_476, 0},
252b5132
RH
1120 {NULL, no_argument, NULL, 0}
1121};
15c1449b 1122const size_t md_longopts_size = sizeof (md_longopts);
252b5132
RH
1123
1124int
17b9d67d 1125md_parse_option (int c, const char *arg)
252b5132 1126{
69fe9ce5
AM
1127 ppc_cpu_t new_cpu;
1128
252b5132
RH
1129 switch (c)
1130 {
1131 case 'u':
1132 /* -u means that any undefined symbols should be treated as
1133 external, which is the default for gas anyhow. */
1134 break;
1135
1136#ifdef OBJ_ELF
1137 case 'l':
1138 /* Solaris as takes -le (presumably for little endian). For completeness
99a814a1 1139 sake, recognize -be also. */
252b5132
RH
1140 if (strcmp (arg, "e") == 0)
1141 {
1142 target_big_endian = 0;
1143 set_target_endian = 1;
b9c361e0 1144 if (ppc_cpu & PPC_OPCODE_VLE)
d6ed37ed 1145 as_bad (_("the use of -mvle requires big endian."));
252b5132
RH
1146 }
1147 else
1148 return 0;
1149
1150 break;
1151
1152 case 'b':
1153 if (strcmp (arg, "e") == 0)
1154 {
1155 target_big_endian = 1;
1156 set_target_endian = 1;
1157 }
1158 else
1159 return 0;
1160
1161 break;
1162
1163 case 'K':
99a814a1 1164 /* Recognize -K PIC. */
252b5132
RH
1165 if (strcmp (arg, "PIC") == 0 || strcmp (arg, "pic") == 0)
1166 {
1167 shlib = SHLIB_PIC;
1168 ppc_flags |= EF_PPC_RELOCATABLE_LIB;
1169 }
1170 else
1171 return 0;
1172
1173 break;
1174#endif
1175
7f6d05e8
CP
1176 /* a64 and a32 determine whether to use XCOFF64 or XCOFF32. */
1177 case 'a':
1178 if (strcmp (arg, "64") == 0)
2a98c3a6
AM
1179 {
1180#ifdef BFD64
1181 ppc_obj64 = 1;
d6ed37ed
AM
1182 if (ppc_cpu & PPC_OPCODE_VLE)
1183 as_bad (_("the use of -mvle requires -a32."));
2a98c3a6
AM
1184#else
1185 as_fatal (_("%s unsupported"), "-a64");
1186#endif
1187 }
7f6d05e8 1188 else if (strcmp (arg, "32") == 0)
2b3c4602 1189 ppc_obj64 = 0;
7f6d05e8
CP
1190 else
1191 return 0;
1192 break;
81d4177b 1193
252b5132 1194 case 'm':
776fc418 1195 new_cpu = ppc_parse_cpu (ppc_cpu, &sticky, arg);
52be03fd
AM
1196 /* "raw" is only valid for the disassembler. */
1197 if (new_cpu != 0 && (new_cpu & PPC_OPCODE_RAW) == 0)
b9c361e0
JL
1198 {
1199 ppc_cpu = new_cpu;
d6ed37ed
AM
1200 if (strcmp (arg, "vle") == 0)
1201 {
1202 if (set_target_endian && target_big_endian == 0)
1203 as_bad (_("the use of -mvle requires big endian."));
1204 if (ppc_obj64)
1205 as_bad (_("the use of -mvle requires -a32."));
1206 }
b9c361e0 1207 }
252b5132 1208
83eef883
AFB
1209 else if (strcmp (arg, "no-vle") == 0)
1210 {
1211 sticky &= ~PPC_OPCODE_VLE;
1212
1213 new_cpu = ppc_parse_cpu (ppc_cpu, &sticky, "booke");
1214 new_cpu &= ~PPC_OPCODE_VLE;
1215
1216 ppc_cpu = new_cpu;
1217 }
1218
252b5132 1219 else if (strcmp (arg, "regnames") == 0)
b34976b6 1220 reg_names_p = TRUE;
252b5132
RH
1221
1222 else if (strcmp (arg, "no-regnames") == 0)
b34976b6 1223 reg_names_p = FALSE;
252b5132
RH
1224
1225#ifdef OBJ_ELF
99a814a1
AM
1226 /* -mrelocatable/-mrelocatable-lib -- warn about initializations
1227 that require relocation. */
252b5132
RH
1228 else if (strcmp (arg, "relocatable") == 0)
1229 {
5d6f4f16 1230 shlib = SHLIB_MRELOCATABLE;
252b5132
RH
1231 ppc_flags |= EF_PPC_RELOCATABLE;
1232 }
1233
1234 else if (strcmp (arg, "relocatable-lib") == 0)
1235 {
5d6f4f16 1236 shlib = SHLIB_MRELOCATABLE;
252b5132
RH
1237 ppc_flags |= EF_PPC_RELOCATABLE_LIB;
1238 }
1239
99a814a1 1240 /* -memb, set embedded bit. */
252b5132
RH
1241 else if (strcmp (arg, "emb") == 0)
1242 ppc_flags |= EF_PPC_EMB;
1243
cc643b88 1244 /* -mlittle/-mbig set the endianness. */
99a814a1
AM
1245 else if (strcmp (arg, "little") == 0
1246 || strcmp (arg, "little-endian") == 0)
252b5132
RH
1247 {
1248 target_big_endian = 0;
1249 set_target_endian = 1;
b9c361e0 1250 if (ppc_cpu & PPC_OPCODE_VLE)
d6ed37ed 1251 as_bad (_("the use of -mvle requires big endian."));
252b5132
RH
1252 }
1253
1254 else if (strcmp (arg, "big") == 0 || strcmp (arg, "big-endian") == 0)
1255 {
1256 target_big_endian = 1;
1257 set_target_endian = 1;
1258 }
1259
1260 else if (strcmp (arg, "solaris") == 0)
1261 {
b34976b6 1262 msolaris = TRUE;
252b5132
RH
1263 ppc_comment_chars = ppc_solaris_comment_chars;
1264 }
1265
1266 else if (strcmp (arg, "no-solaris") == 0)
1267 {
b34976b6 1268 msolaris = FALSE;
252b5132
RH
1269 ppc_comment_chars = ppc_eabi_comment_chars;
1270 }
74081948
AF
1271 else if (strcmp (arg, "spe2") == 0)
1272 {
1273 ppc_cpu |= PPC_OPCODE_SPE2;
1274 }
252b5132
RH
1275#endif
1276 else
1277 {
1278 as_bad (_("invalid switch -m%s"), arg);
1279 return 0;
1280 }
1281 break;
1282
1283#ifdef OBJ_ELF
1284 /* -V: SVR4 argument to print version ID. */
1285 case 'V':
1286 print_version_id ();
1287 break;
1288
1289 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
1290 should be emitted or not. FIXME: Not implemented. */
1291 case 'Q':
1292 break;
1293
1294 /* Solaris takes -s to specify that .stabs go in a .stabs section,
1295 rather than .stabs.excl, which is ignored by the linker.
1296 FIXME: Not implemented. */
1297 case 's':
1298 if (arg)
1299 return 0;
1300
1301 break;
1302#endif
1303
cef4f754
AM
1304 case OPTION_NOPS:
1305 {
1306 char *end;
1307 nop_limit = strtoul (optarg, &end, 0);
1308 if (*end)
1309 as_bad (_("--nops needs a numeric argument"));
1310 }
1311 break;
85645aed 1312
bf7279d5
AM
1313 case 0:
1314 break;
1315
252b5132
RH
1316 default:
1317 return 0;
1318 }
1319
1320 return 1;
1321}
1322
1323void
98027b10 1324md_show_usage (FILE *stream)
252b5132 1325{
bc805888 1326 fprintf (stream, _("\
252b5132 1327PowerPC options:\n\
ce3d2015
AM
1328-a32 generate ELF32/XCOFF32\n\
1329-a64 generate ELF64/XCOFF64\n\
1330-u ignored\n\
1331-mpwrx, -mpwr2 generate code for POWER/2 (RIOS2)\n\
1332-mpwr generate code for POWER (RIOS1)\n\
1333-m601 generate code for PowerPC 601\n\
418c1742 1334-mppc, -mppc32, -m603, -m604\n\
ce3d2015
AM
1335 generate code for PowerPC 603/604\n\
1336-m403 generate code for PowerPC 403\n\
1337-m405 generate code for PowerPC 405\n\
1338-m440 generate code for PowerPC 440\n\
1339-m464 generate code for PowerPC 464\n\
1340-m476 generate code for PowerPC 476\n\
f5c120c5 1341-m7400, -m7410, -m7450, -m7455\n\
ce3d2015 1342 generate code for PowerPC 7400/7410/7450/7455\n\
fa758a70
AC
1343-m750cl, -mgekko, -mbroadway\n\
1344 generate code for PowerPC 750cl/Gekko/Broadway\n\
ef5a96d5 1345-m821, -m850, -m860 generate code for PowerPC 821/850/860\n"));
df12615d 1346 fprintf (stream, _("\
ce3d2015
AM
1347-mppc64, -m620 generate code for PowerPC 620/625/630\n\
1348-mppc64bridge generate code for PowerPC 64, including bridge insns\n\
1349-mbooke generate code for 32-bit PowerPC BookE\n\
1350-ma2 generate code for A2 architecture\n\
cdc51b07
RS
1351-mpower4, -mpwr4 generate code for Power4 architecture\n\
1352-mpower5, -mpwr5, -mpwr5x\n\
1353 generate code for Power5 architecture\n\
1354-mpower6, -mpwr6 generate code for Power6 architecture\n\
1355-mpower7, -mpwr7 generate code for Power7 architecture\n\
5817ffd1 1356-mpower8, -mpwr8 generate code for Power8 architecture\n\
a680de9a 1357-mpower9, -mpwr9 generate code for Power9 architecture\n\
ce3d2015 1358-mcell generate code for Cell Broadband Engine architecture\n\
33eaf5de 1359-mcom generate code for Power/PowerPC common instructions\n\
ce3d2015 1360-many generate code for any architecture (PWR/PWRX/PPC)\n"));
6a0c61b7 1361 fprintf (stream, _("\
ce3d2015
AM
1362-maltivec generate code for AltiVec\n\
1363-mvsx generate code for Vector-Scalar (VSX) instructions\n\
1364-me300 generate code for PowerPC e300 family\n\
1365-me500, -me500x2 generate code for Motorola e500 core complex\n\
1366-me500mc, generate code for Freescale e500mc core complex\n\
1367-me500mc64, generate code for Freescale e500mc64 core complex\n\
aea77599
AM
1368-me5500, generate code for Freescale e5500 core complex\n\
1369-me6500, generate code for Freescale e6500 core complex\n\
ce3d2015 1370-mspe generate code for Motorola SPE instructions\n\
74081948 1371-mspe2 generate code for Freescale SPE2 instructions\n\
b9c361e0 1372-mvle generate code for Freescale VLE instructions\n\
ce3d2015
AM
1373-mtitan generate code for AppliedMicro Titan core complex\n\
1374-mregnames Allow symbolic names for registers\n\
1375-mno-regnames Do not allow symbolic names for registers\n"));
252b5132 1376#ifdef OBJ_ELF
bc805888 1377 fprintf (stream, _("\
ce3d2015
AM
1378-mrelocatable support for GCC's -mrelocatble option\n\
1379-mrelocatable-lib support for GCC's -mrelocatble-lib option\n\
1380-memb set PPC_EMB bit in ELF flags\n\
b8b738ac 1381-mlittle, -mlittle-endian, -le\n\
ce3d2015 1382 generate code for a little endian machine\n\
b8b738ac 1383-mbig, -mbig-endian, -be\n\
ce3d2015
AM
1384 generate code for a big endian machine\n\
1385-msolaris generate code for Solaris\n\
1386-mno-solaris do not generate code for Solaris\n\
b8b738ac 1387-K PIC set EF_PPC_RELOCATABLE_LIB in ELF flags\n\
ce3d2015
AM
1388-V print assembler version number\n\
1389-Qy, -Qn ignored\n"));
252b5132 1390#endif
cef4f754 1391 fprintf (stream, _("\
bf7279d5
AM
1392-nops=count when aligning, more than COUNT nops uses a branch\n\
1393-ppc476-workaround warn if emitting data to code sections\n"));
252b5132
RH
1394}
1395\f
1396/* Set ppc_cpu if it is not already set. */
1397
1398static void
98027b10 1399ppc_set_cpu (void)
252b5132
RH
1400{
1401 const char *default_os = TARGET_OS;
1402 const char *default_cpu = TARGET_CPU;
1403
7102e95e 1404 if ((ppc_cpu & ~(ppc_cpu_t) PPC_OPCODE_ANY) == 0)
252b5132 1405 {
2a98c3a6 1406 if (ppc_obj64)
f2ab4b42
PB
1407 if (target_big_endian)
1408 ppc_cpu |= PPC_OPCODE_PPC | PPC_OPCODE_64;
1409 else
1410 /* The minimum supported cpu for 64-bit little-endian is power8. */
1411 ppc_cpu |= ppc_parse_cpu (ppc_cpu, &sticky, "power8");
2a98c3a6
AM
1412 else if (strncmp (default_os, "aix", 3) == 0
1413 && default_os[3] >= '4' && default_os[3] <= '9')
bdc70b4a 1414 ppc_cpu |= PPC_OPCODE_COMMON;
252b5132 1415 else if (strncmp (default_os, "aix3", 4) == 0)
bdc70b4a 1416 ppc_cpu |= PPC_OPCODE_POWER;
252b5132 1417 else if (strcmp (default_cpu, "rs6000") == 0)
bdc70b4a 1418 ppc_cpu |= PPC_OPCODE_POWER;
0baf16f2 1419 else if (strncmp (default_cpu, "powerpc", 7) == 0)
bdc70b4a 1420 ppc_cpu |= PPC_OPCODE_PPC;
252b5132 1421 else
d6ed37ed 1422 as_fatal (_("unknown default cpu = %s, os = %s"),
99a814a1 1423 default_cpu, default_os);
252b5132
RH
1424 }
1425}
1426
9232bbb0
AM
1427/* Figure out the BFD architecture to use. This function and ppc_mach
1428 are called well before md_begin, when the output file is opened. */
252b5132
RH
1429
1430enum bfd_architecture
98027b10 1431ppc_arch (void)
252b5132
RH
1432{
1433 const char *default_cpu = TARGET_CPU;
1434 ppc_set_cpu ();
1435
1436 if ((ppc_cpu & PPC_OPCODE_PPC) != 0)
1437 return bfd_arch_powerpc;
b9c361e0
JL
1438 if ((ppc_cpu & PPC_OPCODE_VLE) != 0)
1439 return bfd_arch_powerpc;
1440 if ((ppc_cpu & PPC_OPCODE_POWER) != 0)
252b5132 1441 return bfd_arch_rs6000;
b9c361e0 1442 if ((ppc_cpu & (PPC_OPCODE_COMMON | PPC_OPCODE_ANY)) != 0)
252b5132
RH
1443 {
1444 if (strcmp (default_cpu, "rs6000") == 0)
1445 return bfd_arch_rs6000;
0baf16f2 1446 else if (strncmp (default_cpu, "powerpc", 7) == 0)
252b5132
RH
1447 return bfd_arch_powerpc;
1448 }
1449
d6ed37ed 1450 as_fatal (_("neither Power nor PowerPC opcodes were selected."));
252b5132
RH
1451 return bfd_arch_unknown;
1452}
1453
7f6d05e8 1454unsigned long
98027b10 1455ppc_mach (void)
7f6d05e8 1456{
2a98c3a6
AM
1457 if (ppc_obj64)
1458 return bfd_mach_ppc64;
1459 else if (ppc_arch () == bfd_arch_rs6000)
1460 return bfd_mach_rs6k;
ce3d2015
AM
1461 else if (ppc_cpu & PPC_OPCODE_TITAN)
1462 return bfd_mach_ppc_titan;
b9c361e0
JL
1463 else if (ppc_cpu & PPC_OPCODE_VLE)
1464 return bfd_mach_ppc_vle;
2a98c3a6
AM
1465 else
1466 return bfd_mach_ppc;
7f6d05e8
CP
1467}
1468
e0471c16 1469extern const char*
98027b10 1470ppc_target_format (void)
7f6d05e8
CP
1471{
1472#ifdef OBJ_COFF
1473#ifdef TE_PE
99a814a1 1474 return target_big_endian ? "pe-powerpc" : "pe-powerpcle";
7f6d05e8 1475#elif TE_POWERMAC
0baf16f2 1476 return "xcoff-powermac";
7f6d05e8 1477#else
eb1e0e80 1478# ifdef TE_AIX5
edc1d652 1479 return (ppc_obj64 ? "aix5coff64-rs6000" : "aixcoff-rs6000");
eb1e0e80 1480# else
edc1d652 1481 return (ppc_obj64 ? "aixcoff64-rs6000" : "aixcoff-rs6000");
eb1e0e80 1482# endif
7f6d05e8 1483#endif
7f6d05e8
CP
1484#endif
1485#ifdef OBJ_ELF
edc1d652
AM
1486# ifdef TE_FreeBSD
1487 return (ppc_obj64 ? "elf64-powerpc-freebsd" : "elf32-powerpc-freebsd");
1488# elif defined (TE_VXWORKS)
9d8504b1
PB
1489 return "elf32-powerpc-vxworks";
1490# else
0baf16f2 1491 return (target_big_endian
2b3c4602
AM
1492 ? (ppc_obj64 ? "elf64-powerpc" : "elf32-powerpc")
1493 : (ppc_obj64 ? "elf64-powerpcle" : "elf32-powerpcle"));
9d8504b1 1494# endif
7f6d05e8
CP
1495#endif
1496}
1497
b9c361e0
JL
1498/* Validate one entry in powerpc_opcodes[] or vle_opcodes[].
1499 Return TRUE if there's a problem, otherwise FALSE. */
1500
1501static bfd_boolean
1502insn_validate (const struct powerpc_opcode *op)
1503{
1504 const unsigned char *o;
0f873fd5 1505 uint64_t omask = op->mask;
b9c361e0
JL
1506
1507 /* The mask had better not trim off opcode bits. */
1508 if ((op->opcode & omask) != op->opcode)
1509 {
1510 as_bad (_("mask trims opcode bits for %s"), op->name);
1511 return TRUE;
1512 }
1513
1514 /* The operands must not overlap the opcode or each other. */
1515 for (o = op->operands; *o; ++o)
1516 {
1517 if (*o >= num_powerpc_operands)
1518 {
1519 as_bad (_("operand index error for %s"), op->name);
1520 return TRUE;
1521 }
1522 else
1523 {
1524 const struct powerpc_operand *operand = &powerpc_operands[*o];
b6518b38 1525 if (operand->shift != (int) PPC_OPSHIFT_INV)
b9c361e0 1526 {
0f873fd5 1527 uint64_t mask;
b9c361e0
JL
1528
1529 if (operand->shift >= 0)
1530 mask = operand->bitm << operand->shift;
1531 else
1532 mask = operand->bitm >> -operand->shift;
1533 if (omask & mask)
1534 {
1535 as_bad (_("operand %d overlap in %s"),
1536 (int) (o - op->operands), op->name);
1537 return TRUE;
1538 }
1539 omask |= mask;
1540 }
1541 }
1542 }
1543 return FALSE;
1544}
1545
69c040df 1546/* Insert opcodes and macros into hash tables. Called at startup and
1fe532cf 1547 for .machine pseudo. */
252b5132 1548
69c040df
AM
1549static void
1550ppc_setup_opcodes (void)
252b5132 1551{
98027b10 1552 const struct powerpc_opcode *op;
252b5132
RH
1553 const struct powerpc_opcode *op_end;
1554 const struct powerpc_macro *macro;
1555 const struct powerpc_macro *macro_end;
b84bf58a 1556 bfd_boolean bad_insn = FALSE;
252b5132 1557
69c040df
AM
1558 if (ppc_hash != NULL)
1559 hash_die (ppc_hash);
1560 if (ppc_macro_hash != NULL)
1561 hash_die (ppc_macro_hash);
252b5132
RH
1562
1563 /* Insert the opcodes into a hash table. */
1564 ppc_hash = hash_new ();
1565
c43a438d 1566 if (ENABLE_CHECKING)
b84bf58a 1567 {
c43a438d 1568 unsigned int i;
b84bf58a 1569
3b8b57a9
AM
1570 /* An index into powerpc_operands is stored in struct fix
1571 fx_pcrel_adjust which is 8 bits wide. */
1572 gas_assert (num_powerpc_operands < 256);
1573
c43a438d
AM
1574 /* Check operand masks. Code here and in the disassembler assumes
1575 all the 1's in the mask are contiguous. */
1576 for (i = 0; i < num_powerpc_operands; ++i)
b84bf58a 1577 {
0f873fd5
PB
1578 uint64_t mask = powerpc_operands[i].bitm;
1579 uint64_t right_bit;
c43a438d
AM
1580 unsigned int j;
1581
1582 right_bit = mask & -mask;
1583 mask += right_bit;
1584 right_bit = mask & -mask;
1585 if (mask != right_bit)
1586 {
1587 as_bad (_("powerpc_operands[%d].bitm invalid"), i);
1588 bad_insn = TRUE;
1589 }
1590 for (j = i + 1; j < num_powerpc_operands; ++j)
1591 if (memcmp (&powerpc_operands[i], &powerpc_operands[j],
1592 sizeof (powerpc_operands[0])) == 0)
1593 {
1594 as_bad (_("powerpc_operands[%d] duplicates powerpc_operands[%d]"),
1595 j, i);
1596 bad_insn = TRUE;
1597 }
b84bf58a
AM
1598 }
1599 }
1600
252b5132
RH
1601 op_end = powerpc_opcodes + powerpc_num_opcodes;
1602 for (op = powerpc_opcodes; op < op_end; op++)
1603 {
c43a438d 1604 if (ENABLE_CHECKING)
b84bf58a 1605 {
2ceb7719 1606 unsigned int new_opcode = PPC_OP (op[0].opcode);
b9c361e0
JL
1607
1608#ifdef PRINT_OPCODE_TABLE
2ceb7719
PB
1609 printf ("%-14s\t#%04u\tmajor op: 0x%x\top: 0x%llx\tmask: 0x%llx\tflags: 0x%llx\n",
1610 op->name, (unsigned int) (op - powerpc_opcodes),
1611 new_opcode, (unsigned long long) op->opcode,
1612 (unsigned long long) op->mask, (unsigned long long) op->flags);
b9c361e0
JL
1613#endif
1614
2ceb7719
PB
1615 /* The major opcodes had better be sorted. Code in the disassembler
1616 assumes the insns are sorted according to major opcode. */
1617 if (op != powerpc_opcodes
1618 && new_opcode < PPC_OP (op[-1].opcode))
1619 {
1620 as_bad (_("major opcode is not sorted for %s"), op->name);
1621 bad_insn = TRUE;
8dbcd839 1622 }
2ceb7719 1623
14b57c7c
AM
1624 if ((op->flags & PPC_OPCODE_VLE) != 0)
1625 {
1626 as_bad (_("%s is enabled by vle flag"), op->name);
1627 bad_insn = TRUE;
1628 }
1629 if (PPC_OP (op->opcode) != 4
1630 && PPC_OP (op->opcode) != 31
1631 && (op->deprecated & PPC_OPCODE_VLE) == 0)
1632 {
1633 as_bad (_("%s not disabled by vle flag"), op->name);
1634 bad_insn = TRUE;
1635 }
b9c361e0
JL
1636 bad_insn |= insn_validate (op);
1637 }
c43a438d 1638
b9c361e0
JL
1639 if ((ppc_cpu & op->flags) != 0
1640 && !(ppc_cpu & op->deprecated))
1641 {
1642 const char *retval;
1643
1644 retval = hash_insert (ppc_hash, op->name, (void *) op);
1645 if (retval != NULL)
c43a438d 1646 {
b9c361e0 1647 as_bad (_("duplicate instruction %s"),
c43a438d
AM
1648 op->name);
1649 bad_insn = TRUE;
1650 }
b9c361e0
JL
1651 }
1652 }
c43a438d 1653
b9c361e0
JL
1654 if ((ppc_cpu & PPC_OPCODE_ANY) != 0)
1655 for (op = powerpc_opcodes; op < op_end; op++)
1656 hash_insert (ppc_hash, op->name, (void *) op);
1657
1658 op_end = vle_opcodes + vle_num_opcodes;
1659 for (op = vle_opcodes; op < op_end; op++)
1660 {
1661 if (ENABLE_CHECKING)
1662 {
2ceb7719 1663 unsigned new_seg = VLE_OP_TO_SEG (VLE_OP (op[0].opcode, op[0].mask));
b9c361e0
JL
1664
1665#ifdef PRINT_OPCODE_TABLE
2ceb7719
PB
1666 printf ("%-14s\t#%04u\tmajor op: 0x%x\top: 0x%llx\tmask: 0x%llx\tflags: 0x%llx\n",
1667 op->name, (unsigned int) (op - vle_opcodes),
1668 (unsigned int) new_seg, (unsigned long long) op->opcode,
1669 (unsigned long long) op->mask, (unsigned long long) op->flags);
b9c361e0 1670#endif
2ceb7719
PB
1671
1672 /* The major opcodes had better be sorted. Code in the disassembler
1673 assumes the insns are sorted according to major opcode. */
1674 if (op != vle_opcodes
1675 && new_seg < VLE_OP_TO_SEG (VLE_OP (op[-1].opcode, op[-1].mask)))
1676 {
1677 as_bad (_("major opcode is not sorted for %s"), op->name);
1678 bad_insn = TRUE;
b9c361e0
JL
1679 }
1680
1681 bad_insn |= insn_validate (op);
c43a438d 1682 }
252b5132 1683
bdc70b4a 1684 if ((ppc_cpu & op->flags) != 0
1cb0a767 1685 && !(ppc_cpu & op->deprecated))
252b5132
RH
1686 {
1687 const char *retval;
1688
98027b10 1689 retval = hash_insert (ppc_hash, op->name, (void *) op);
69c040df 1690 if (retval != NULL)
252b5132 1691 {
b84bf58a 1692 as_bad (_("duplicate instruction %s"),
99a814a1 1693 op->name);
b84bf58a 1694 bad_insn = TRUE;
252b5132
RH
1695 }
1696 }
1697 }
1698
74081948
AF
1699 /* SPE2 instructions */
1700 if ((ppc_cpu & PPC_OPCODE_SPE2) == PPC_OPCODE_SPE2)
1701 {
1702 op_end = spe2_opcodes + spe2_num_opcodes;
1703 for (op = spe2_opcodes; op < op_end; op++)
1704 {
1705 if (ENABLE_CHECKING)
1706 {
1707 if (op != spe2_opcodes)
1708 {
1709 unsigned old_seg, new_seg;
1710
1711 old_seg = VLE_OP (op[-1].opcode, op[-1].mask);
1712 old_seg = VLE_OP_TO_SEG (old_seg);
1713 new_seg = VLE_OP (op[0].opcode, op[0].mask);
1714 new_seg = VLE_OP_TO_SEG (new_seg);
1715
1716 /* The major opcodes had better be sorted. Code in the
1717 disassembler assumes the insns are sorted according to
1718 major opcode. */
1719 if (new_seg < old_seg)
1720 {
1721 as_bad (_("major opcode is not sorted for %s"), op->name);
1722 bad_insn = TRUE;
1723 }
1724 }
1725
1726 bad_insn |= insn_validate (op);
1727 }
1728
1729 if ((ppc_cpu & op->flags) != 0 && !(ppc_cpu & op->deprecated))
1730 {
1731 const char *retval;
1732
1733 retval = hash_insert (ppc_hash, op->name, (void *) op);
1734 if (retval != NULL)
1735 {
1736 as_bad (_("duplicate instruction %s"),
1737 op->name);
1738 bad_insn = TRUE;
1739 }
1740 }
1741 }
1742
1743 for (op = spe2_opcodes; op < op_end; op++)
1744 hash_insert (ppc_hash, op->name, (void *) op);
1745 }
1746
252b5132
RH
1747 /* Insert the macros into a hash table. */
1748 ppc_macro_hash = hash_new ();
1749
1750 macro_end = powerpc_macros + powerpc_num_macros;
1751 for (macro = powerpc_macros; macro < macro_end; macro++)
1752 {
33740db9 1753 if ((macro->flags & ppc_cpu) != 0 || (ppc_cpu & PPC_OPCODE_ANY) != 0)
252b5132
RH
1754 {
1755 const char *retval;
1756
98027b10 1757 retval = hash_insert (ppc_macro_hash, macro->name, (void *) macro);
252b5132
RH
1758 if (retval != (const char *) NULL)
1759 {
b84bf58a
AM
1760 as_bad (_("duplicate macro %s"), macro->name);
1761 bad_insn = TRUE;
252b5132
RH
1762 }
1763 }
1764 }
1765
b84bf58a 1766 if (bad_insn)
252b5132 1767 abort ();
69c040df
AM
1768}
1769
1770/* This function is called when the assembler starts up. It is called
1771 after the options have been parsed and the output file has been
1772 opened. */
1773
1774void
98027b10 1775md_begin (void)
69c040df
AM
1776{
1777 ppc_set_cpu ();
1778
1779 ppc_cie_data_alignment = ppc_obj64 ? -8 : -4;
8fbf7334 1780 ppc_dwarf2_line_min_insn_length = (ppc_cpu & PPC_OPCODE_VLE) ? 2 : 4;
69c040df
AM
1781
1782#ifdef OBJ_ELF
1783 /* Set the ELF flags if desired. */
1784 if (ppc_flags && !msolaris)
1785 bfd_set_private_flags (stdoutput, ppc_flags);
1786#endif
1787
1788 ppc_setup_opcodes ();
252b5132 1789
67c1ffbe 1790 /* Tell the main code what the endianness is if it is not overridden
99a814a1 1791 by the user. */
252b5132
RH
1792 if (!set_target_endian)
1793 {
1794 set_target_endian = 1;
1795 target_big_endian = PPC_BIG_ENDIAN;
1796 }
1797
1798#ifdef OBJ_XCOFF
1799 ppc_coff_debug_section = coff_section_from_bfd_index (stdoutput, N_DEBUG);
1800
1801 /* Create dummy symbols to serve as initial csects. This forces the
1802 text csects to precede the data csects. These symbols will not
1803 be output. */
1804 ppc_text_csects = symbol_make ("dummy\001");
809ffe0d 1805 symbol_get_tc (ppc_text_csects)->within = ppc_text_csects;
252b5132 1806 ppc_data_csects = symbol_make ("dummy\001");
809ffe0d 1807 symbol_get_tc (ppc_data_csects)->within = ppc_data_csects;
252b5132
RH
1808#endif
1809
1810#ifdef TE_PE
1811
1812 ppc_current_section = text_section;
81d4177b 1813 ppc_previous_section = 0;
252b5132
RH
1814
1815#endif
1816}
1817
6a0c61b7 1818void
98027b10 1819ppc_cleanup (void)
6a0c61b7 1820{
dc1d03fc 1821#ifdef OBJ_ELF
6a0c61b7
EZ
1822 if (ppc_apuinfo_list == NULL)
1823 return;
1824
1825 /* Ok, so write the section info out. We have this layout:
1826
1827 byte data what
1828 ---- ---- ----
1829 0 8 length of "APUinfo\0"
1830 4 (n*4) number of APU's (4 bytes each)
1831 8 2 note type 2
1832 12 "APUinfo\0" name
1833 20 APU#1 first APU's info
1834 24 APU#2 second APU's info
1835 ... ...
1836 */
1837 {
1838 char *p;
1839 asection *seg = now_seg;
1840 subsegT subseg = now_subseg;
1841 asection *apuinfo_secp = (asection *) NULL;
49181a6a 1842 unsigned int i;
6a0c61b7
EZ
1843
1844 /* Create the .PPC.EMB.apuinfo section. */
14b57c7c 1845 apuinfo_secp = subseg_new (APUINFO_SECTION_NAME, 0);
6a0c61b7
EZ
1846 bfd_set_section_flags (stdoutput,
1847 apuinfo_secp,
e1a9cb8e 1848 SEC_HAS_CONTENTS | SEC_READONLY);
6a0c61b7
EZ
1849
1850 p = frag_more (4);
1851 md_number_to_chars (p, (valueT) 8, 4);
1852
1853 p = frag_more (4);
e98d298c 1854 md_number_to_chars (p, (valueT) ppc_apuinfo_num * 4, 4);
6a0c61b7
EZ
1855
1856 p = frag_more (4);
1857 md_number_to_chars (p, (valueT) 2, 4);
1858
1859 p = frag_more (8);
14b57c7c 1860 strcpy (p, APUINFO_LABEL);
6a0c61b7
EZ
1861
1862 for (i = 0; i < ppc_apuinfo_num; i++)
1863 {
b34976b6
AM
1864 p = frag_more (4);
1865 md_number_to_chars (p, (valueT) ppc_apuinfo_list[i], 4);
6a0c61b7
EZ
1866 }
1867
1868 frag_align (2, 0, 0);
1869
1870 /* We probably can't restore the current segment, for there likely
1871 isn't one yet... */
1872 if (seg && subseg)
1873 subseg_set (seg, subseg);
1874 }
dc1d03fc 1875#endif
6a0c61b7
EZ
1876}
1877
252b5132
RH
1878/* Insert an operand value into an instruction. */
1879
0f873fd5
PB
1880static uint64_t
1881ppc_insert_operand (uint64_t insn,
a1867a27 1882 const struct powerpc_operand *operand,
0f873fd5 1883 int64_t val,
91d6fa6a 1884 ppc_cpu_t cpu,
3b4dbbbf 1885 const char *file,
a1867a27 1886 unsigned int line)
252b5132 1887{
0f873fd5 1888 int64_t min, max, right;
eb42fac1 1889
b84bf58a
AM
1890 max = operand->bitm;
1891 right = max & -max;
1892 min = 0;
1893
a47622ac 1894 if ((operand->flags & PPC_OPERAND_SIGNOPT) != 0)
252b5132 1895 {
a255f00a
AM
1896 /* Extend the allowed range for addis to [-32768, 65535].
1897 Similarly for cmpli and some VLE high part insns. For 64-bit
1898 it would be good to disable this for signed fields since the
a47622ac
AM
1899 value is sign extended into the high 32 bits of the register.
1900 If the value is, say, an address, then we might care about
1901 the high bits. However, gcc as of 2014-06 uses unsigned
1902 values when loading the high part of 64-bit constants using
a255f00a
AM
1903 lis. */
1904 min = ~(max >> 1) & -right;
a47622ac
AM
1905 }
1906 else if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
1907 {
1908 max = (max >> 1) & -right;
931774a9 1909 min = ~max & -right;
b84bf58a 1910 }
252b5132 1911
b84bf58a 1912 if ((operand->flags & PPC_OPERAND_PLUS1) != 0)
3896c469 1913 max++;
252b5132 1914
b84bf58a 1915 if ((operand->flags & PPC_OPERAND_NEGATIVE) != 0)
a1867a27 1916 {
0f873fd5 1917 int64_t tmp = min;
a1867a27
AM
1918 min = -max;
1919 max = -tmp;
1920 }
b84bf58a 1921
a1867a27
AM
1922 if (min <= max)
1923 {
1924 /* Some people write constants with the sign extension done by
1925 hand but only up to 32 bits. This shouldn't really be valid,
1926 but, to permit this code to assemble on a 64-bit host, we
1927 sign extend the 32-bit value to 64 bits if so doing makes the
1928 value valid. */
1929 if (val > max
0f873fd5
PB
1930 && (val - (1LL << 32)) >= min
1931 && (val - (1LL << 32)) <= max
1932 && ((val - (1LL << 32)) & (right - 1)) == 0)
1933 val = val - (1LL << 32);
a1867a27
AM
1934
1935 /* Similarly, people write expressions like ~(1<<15), and expect
1936 this to be OK for a 32-bit unsigned value. */
1937 else if (val < min
0f873fd5
PB
1938 && (val + (1LL << 32)) >= min
1939 && (val + (1LL << 32)) <= max
1940 && ((val + (1LL << 32)) & (right - 1)) == 0)
1941 val = val + (1LL << 32);
a1867a27
AM
1942
1943 else if (val < min
1944 || val > max
1945 || (val & (right - 1)) != 0)
1946 as_bad_value_out_of_range (_("operand"), val, min, max, file, line);
1947 }
b84bf58a 1948
252b5132
RH
1949 if (operand->insert)
1950 {
1951 const char *errmsg;
1952
1953 errmsg = NULL;
0f873fd5 1954 insn = (*operand->insert) (insn, val, cpu, &errmsg);
252b5132 1955 if (errmsg != (const char *) NULL)
ee2c9aa9 1956 as_bad_where (file, line, "%s", errmsg);
252b5132 1957 }
b9c361e0 1958 else if (operand->shift >= 0)
0f873fd5 1959 insn |= (val & operand->bitm) << operand->shift;
b9c361e0 1960 else
0f873fd5 1961 insn |= (val & operand->bitm) >> -operand->shift;
252b5132
RH
1962
1963 return insn;
1964}
1965
1966\f
1967#ifdef OBJ_ELF
1968/* Parse @got, etc. and return the desired relocation. */
1969static bfd_reloc_code_real_type
98027b10 1970ppc_elf_suffix (char **str_p, expressionS *exp_p)
252b5132
RH
1971{
1972 struct map_bfd {
e0471c16 1973 const char *string;
b7d7dc63
AM
1974 unsigned int length : 8;
1975 unsigned int valid32 : 1;
1976 unsigned int valid64 : 1;
1977 unsigned int reloc;
252b5132
RH
1978 };
1979
1980 char ident[20];
1981 char *str = *str_p;
1982 char *str2;
1983 int ch;
1984 int len;
15c1449b 1985 const struct map_bfd *ptr;
252b5132 1986
b7d7dc63
AM
1987#define MAP(str, reloc) { str, sizeof (str) - 1, 1, 1, reloc }
1988#define MAP32(str, reloc) { str, sizeof (str) - 1, 1, 0, reloc }
1989#define MAP64(str, reloc) { str, sizeof (str) - 1, 0, 1, reloc }
252b5132 1990
15c1449b 1991 static const struct map_bfd mapping[] = {
b7d7dc63
AM
1992 MAP ("l", BFD_RELOC_LO16),
1993 MAP ("h", BFD_RELOC_HI16),
1994 MAP ("ha", BFD_RELOC_HI16_S),
1995 MAP ("brtaken", BFD_RELOC_PPC_B16_BRTAKEN),
1996 MAP ("brntaken", BFD_RELOC_PPC_B16_BRNTAKEN),
1997 MAP ("got", BFD_RELOC_16_GOTOFF),
1998 MAP ("got@l", BFD_RELOC_LO16_GOTOFF),
1999 MAP ("got@h", BFD_RELOC_HI16_GOTOFF),
2000 MAP ("got@ha", BFD_RELOC_HI16_S_GOTOFF),
2001 MAP ("plt@l", BFD_RELOC_LO16_PLTOFF),
2002 MAP ("plt@h", BFD_RELOC_HI16_PLTOFF),
2003 MAP ("plt@ha", BFD_RELOC_HI16_S_PLTOFF),
2004 MAP ("copy", BFD_RELOC_PPC_COPY),
2005 MAP ("globdat", BFD_RELOC_PPC_GLOB_DAT),
2006 MAP ("sectoff", BFD_RELOC_16_BASEREL),
2007 MAP ("sectoff@l", BFD_RELOC_LO16_BASEREL),
2008 MAP ("sectoff@h", BFD_RELOC_HI16_BASEREL),
2009 MAP ("sectoff@ha", BFD_RELOC_HI16_S_BASEREL),
2010 MAP ("tls", BFD_RELOC_PPC_TLS),
2011 MAP ("dtpmod", BFD_RELOC_PPC_DTPMOD),
2012 MAP ("dtprel", BFD_RELOC_PPC_DTPREL),
2013 MAP ("dtprel@l", BFD_RELOC_PPC_DTPREL16_LO),
2014 MAP ("dtprel@h", BFD_RELOC_PPC_DTPREL16_HI),
2015 MAP ("dtprel@ha", BFD_RELOC_PPC_DTPREL16_HA),
2016 MAP ("tprel", BFD_RELOC_PPC_TPREL),
2017 MAP ("tprel@l", BFD_RELOC_PPC_TPREL16_LO),
2018 MAP ("tprel@h", BFD_RELOC_PPC_TPREL16_HI),
2019 MAP ("tprel@ha", BFD_RELOC_PPC_TPREL16_HA),
2020 MAP ("got@tlsgd", BFD_RELOC_PPC_GOT_TLSGD16),
2021 MAP ("got@tlsgd@l", BFD_RELOC_PPC_GOT_TLSGD16_LO),
2022 MAP ("got@tlsgd@h", BFD_RELOC_PPC_GOT_TLSGD16_HI),
2023 MAP ("got@tlsgd@ha", BFD_RELOC_PPC_GOT_TLSGD16_HA),
2024 MAP ("got@tlsld", BFD_RELOC_PPC_GOT_TLSLD16),
2025 MAP ("got@tlsld@l", BFD_RELOC_PPC_GOT_TLSLD16_LO),
2026 MAP ("got@tlsld@h", BFD_RELOC_PPC_GOT_TLSLD16_HI),
2027 MAP ("got@tlsld@ha", BFD_RELOC_PPC_GOT_TLSLD16_HA),
2028 MAP ("got@dtprel", BFD_RELOC_PPC_GOT_DTPREL16),
2029 MAP ("got@dtprel@l", BFD_RELOC_PPC_GOT_DTPREL16_LO),
2030 MAP ("got@dtprel@h", BFD_RELOC_PPC_GOT_DTPREL16_HI),
2031 MAP ("got@dtprel@ha", BFD_RELOC_PPC_GOT_DTPREL16_HA),
2032 MAP ("got@tprel", BFD_RELOC_PPC_GOT_TPREL16),
2033 MAP ("got@tprel@l", BFD_RELOC_PPC_GOT_TPREL16_LO),
2034 MAP ("got@tprel@h", BFD_RELOC_PPC_GOT_TPREL16_HI),
2035 MAP ("got@tprel@ha", BFD_RELOC_PPC_GOT_TPREL16_HA),
2036 MAP32 ("fixup", BFD_RELOC_CTOR),
2037 MAP32 ("plt", BFD_RELOC_24_PLT_PCREL),
2038 MAP32 ("pltrel24", BFD_RELOC_24_PLT_PCREL),
2039 MAP32 ("local24pc", BFD_RELOC_PPC_LOCAL24PC),
2040 MAP32 ("local", BFD_RELOC_PPC_LOCAL24PC),
2041 MAP32 ("pltrel", BFD_RELOC_32_PLT_PCREL),
2042 MAP32 ("sdarel", BFD_RELOC_GPREL16),
b9c361e0
JL
2043 MAP32 ("sdarel@l", BFD_RELOC_PPC_VLE_SDAREL_LO16A),
2044 MAP32 ("sdarel@h", BFD_RELOC_PPC_VLE_SDAREL_HI16A),
2045 MAP32 ("sdarel@ha", BFD_RELOC_PPC_VLE_SDAREL_HA16A),
b7d7dc63
AM
2046 MAP32 ("naddr", BFD_RELOC_PPC_EMB_NADDR32),
2047 MAP32 ("naddr16", BFD_RELOC_PPC_EMB_NADDR16),
2048 MAP32 ("naddr@l", BFD_RELOC_PPC_EMB_NADDR16_LO),
2049 MAP32 ("naddr@h", BFD_RELOC_PPC_EMB_NADDR16_HI),
2050 MAP32 ("naddr@ha", BFD_RELOC_PPC_EMB_NADDR16_HA),
2051 MAP32 ("sdai16", BFD_RELOC_PPC_EMB_SDAI16),
2052 MAP32 ("sda2rel", BFD_RELOC_PPC_EMB_SDA2REL),
2053 MAP32 ("sda2i16", BFD_RELOC_PPC_EMB_SDA2I16),
2054 MAP32 ("sda21", BFD_RELOC_PPC_EMB_SDA21),
b9c361e0 2055 MAP32 ("sda21@l", BFD_RELOC_PPC_VLE_SDA21_LO),
b7d7dc63
AM
2056 MAP32 ("mrkref", BFD_RELOC_PPC_EMB_MRKREF),
2057 MAP32 ("relsect", BFD_RELOC_PPC_EMB_RELSEC16),
2058 MAP32 ("relsect@l", BFD_RELOC_PPC_EMB_RELST_LO),
2059 MAP32 ("relsect@h", BFD_RELOC_PPC_EMB_RELST_HI),
2060 MAP32 ("relsect@ha", BFD_RELOC_PPC_EMB_RELST_HA),
2061 MAP32 ("bitfld", BFD_RELOC_PPC_EMB_BIT_FLD),
2062 MAP32 ("relsda", BFD_RELOC_PPC_EMB_RELSDA),
2063 MAP32 ("xgot", BFD_RELOC_PPC_TOC16),
f9c6b907
AM
2064 MAP64 ("high", BFD_RELOC_PPC64_ADDR16_HIGH),
2065 MAP64 ("higha", BFD_RELOC_PPC64_ADDR16_HIGHA),
b7d7dc63
AM
2066 MAP64 ("higher", BFD_RELOC_PPC64_HIGHER),
2067 MAP64 ("highera", BFD_RELOC_PPC64_HIGHER_S),
2068 MAP64 ("highest", BFD_RELOC_PPC64_HIGHEST),
2069 MAP64 ("highesta", BFD_RELOC_PPC64_HIGHEST_S),
2070 MAP64 ("tocbase", BFD_RELOC_PPC64_TOC),
2071 MAP64 ("toc", BFD_RELOC_PPC_TOC16),
2072 MAP64 ("toc@l", BFD_RELOC_PPC64_TOC16_LO),
2073 MAP64 ("toc@h", BFD_RELOC_PPC64_TOC16_HI),
2074 MAP64 ("toc@ha", BFD_RELOC_PPC64_TOC16_HA),
f9c6b907
AM
2075 MAP64 ("dtprel@high", BFD_RELOC_PPC64_DTPREL16_HIGH),
2076 MAP64 ("dtprel@higha", BFD_RELOC_PPC64_DTPREL16_HIGHA),
b7d7dc63
AM
2077 MAP64 ("dtprel@higher", BFD_RELOC_PPC64_DTPREL16_HIGHER),
2078 MAP64 ("dtprel@highera", BFD_RELOC_PPC64_DTPREL16_HIGHERA),
2079 MAP64 ("dtprel@highest", BFD_RELOC_PPC64_DTPREL16_HIGHEST),
2080 MAP64 ("dtprel@highesta", BFD_RELOC_PPC64_DTPREL16_HIGHESTA),
45965137 2081 MAP64 ("localentry", BFD_RELOC_PPC64_ADDR64_LOCAL),
f9c6b907
AM
2082 MAP64 ("tprel@high", BFD_RELOC_PPC64_TPREL16_HIGH),
2083 MAP64 ("tprel@higha", BFD_RELOC_PPC64_TPREL16_HIGHA),
b7d7dc63
AM
2084 MAP64 ("tprel@higher", BFD_RELOC_PPC64_TPREL16_HIGHER),
2085 MAP64 ("tprel@highera", BFD_RELOC_PPC64_TPREL16_HIGHERA),
2086 MAP64 ("tprel@highest", BFD_RELOC_PPC64_TPREL16_HIGHEST),
2087 MAP64 ("tprel@highesta", BFD_RELOC_PPC64_TPREL16_HIGHESTA),
05d0e962 2088 MAP64 ("notoc", BFD_RELOC_PPC64_REL24_NOTOC),
62ebcb5c 2089 { (char *) 0, 0, 0, 0, BFD_RELOC_NONE }
252b5132
RH
2090 };
2091
2092 if (*str++ != '@')
62ebcb5c 2093 return BFD_RELOC_NONE;
252b5132
RH
2094
2095 for (ch = *str, str2 = ident;
2096 (str2 < ident + sizeof (ident) - 1
3882b010 2097 && (ISALNUM (ch) || ch == '@'));
252b5132
RH
2098 ch = *++str)
2099 {
3882b010 2100 *str2++ = TOLOWER (ch);
252b5132
RH
2101 }
2102
2103 *str2 = '\0';
2104 len = str2 - ident;
2105
2106 ch = ident[0];
2107 for (ptr = &mapping[0]; ptr->length > 0; ptr++)
2108 if (ch == ptr->string[0]
2109 && len == ptr->length
b7d7dc63
AM
2110 && memcmp (ident, ptr->string, ptr->length) == 0
2111 && (ppc_obj64 ? ptr->valid64 : ptr->valid32))
252b5132 2112 {
15c1449b
AM
2113 int reloc = ptr->reloc;
2114
727fc41e
AM
2115 if (!ppc_obj64 && exp_p->X_add_number != 0)
2116 {
2117 switch (reloc)
2118 {
2119 case BFD_RELOC_16_GOTOFF:
2120 case BFD_RELOC_LO16_GOTOFF:
2121 case BFD_RELOC_HI16_GOTOFF:
2122 case BFD_RELOC_HI16_S_GOTOFF:
2123 as_warn (_("identifier+constant@got means "
2124 "identifier@got+constant"));
2125 break;
2126
2127 case BFD_RELOC_PPC_GOT_TLSGD16:
2128 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
2129 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
2130 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
2131 case BFD_RELOC_PPC_GOT_TLSLD16:
2132 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
2133 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
2134 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
2135 case BFD_RELOC_PPC_GOT_DTPREL16:
2136 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
2137 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
2138 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
2139 case BFD_RELOC_PPC_GOT_TPREL16:
2140 case BFD_RELOC_PPC_GOT_TPREL16_LO:
2141 case BFD_RELOC_PPC_GOT_TPREL16_HI:
2142 case BFD_RELOC_PPC_GOT_TPREL16_HA:
2143 as_bad (_("symbol+offset not supported for got tls"));
2144 break;
2145 }
2146 }
5f6db75a
AM
2147
2148 /* Now check for identifier@suffix+constant. */
2149 if (*str == '-' || *str == '+')
252b5132 2150 {
5f6db75a
AM
2151 char *orig_line = input_line_pointer;
2152 expressionS new_exp;
2153
2154 input_line_pointer = str;
2155 expression (&new_exp);
2156 if (new_exp.X_op == O_constant)
252b5132 2157 {
5f6db75a
AM
2158 exp_p->X_add_number += new_exp.X_add_number;
2159 str = input_line_pointer;
252b5132 2160 }
5f6db75a
AM
2161
2162 if (&input_line_pointer != str_p)
2163 input_line_pointer = orig_line;
252b5132 2164 }
252b5132 2165 *str_p = str;
0baf16f2 2166
2b3c4602 2167 if (reloc == (int) BFD_RELOC_PPC64_TOC
9f2b53d7
AM
2168 && exp_p->X_op == O_symbol
2169 && strcmp (S_GET_NAME (exp_p->X_add_symbol), ".TOC.") == 0)
0baf16f2 2170 {
9f2b53d7
AM
2171 /* Change the symbol so that the dummy .TOC. symbol can be
2172 omitted from the object file. */
0baf16f2
AM
2173 exp_p->X_add_symbol = &abs_symbol;
2174 }
2175
15c1449b 2176 return (bfd_reloc_code_real_type) reloc;
252b5132
RH
2177 }
2178
62ebcb5c 2179 return BFD_RELOC_NONE;
252b5132
RH
2180}
2181
62ebcb5c 2182/* Support @got, etc. on constants emitted via .short, .int etc. */
99a814a1 2183
62ebcb5c
AM
2184bfd_reloc_code_real_type
2185ppc_elf_parse_cons (expressionS *exp, unsigned int nbytes)
2186{
2187 expression (exp);
2188 if (nbytes >= 2 && *input_line_pointer == '@')
2189 return ppc_elf_suffix (&input_line_pointer, exp);
2190 return BFD_RELOC_NONE;
252b5132
RH
2191}
2192
bf7279d5
AM
2193/* Warn when emitting data to code sections, unless we are emitting
2194 a relocation that ld --ppc476-workaround uses to recognise data
2195 *and* there was an unconditional branch prior to the data. */
2196
2197void
2198ppc_elf_cons_fix_check (expressionS *exp ATTRIBUTE_UNUSED,
2199 unsigned int nbytes, fixS *fix)
2200{
2201 if (warn_476
2202 && (now_seg->flags & SEC_CODE) != 0
2203 && (nbytes != 4
2204 || fix == NULL
2205 || !(fix->fx_r_type == BFD_RELOC_32
2206 || fix->fx_r_type == BFD_RELOC_CTOR
2207 || fix->fx_r_type == BFD_RELOC_32_PCREL)
2208 || !(last_seg == now_seg && last_subseg == now_subseg)
2209 || !((last_insn & (0x3f << 26)) == (18u << 26)
2210 || ((last_insn & (0x3f << 26)) == (16u << 26)
2211 && (last_insn & (0x14 << 21)) == (0x14 << 21))
2212 || ((last_insn & (0x3f << 26)) == (19u << 26)
2213 && (last_insn & (0x3ff << 1)) == (16u << 1)
2214 && (last_insn & (0x14 << 21)) == (0x14 << 21)))))
2215 {
2216 /* Flag that we've warned. */
2217 if (fix != NULL)
2218 fix->fx_tcbit = 1;
2219
2220 as_warn (_("data in executable section"));
2221 }
2222}
2223
252b5132
RH
2224/* Solaris pseduo op to change to the .rodata section. */
2225static void
98027b10 2226ppc_elf_rdata (int xxx)
252b5132
RH
2227{
2228 char *save_line = input_line_pointer;
2229 static char section[] = ".rodata\n";
2230
99a814a1 2231 /* Just pretend this is .section .rodata */
252b5132
RH
2232 input_line_pointer = section;
2233 obj_elf_section (xxx);
2234
2235 input_line_pointer = save_line;
2236}
2237
99a814a1 2238/* Pseudo op to make file scope bss items. */
252b5132 2239static void
98027b10 2240ppc_elf_lcomm (int xxx ATTRIBUTE_UNUSED)
252b5132 2241{
98027b10
AM
2242 char *name;
2243 char c;
2244 char *p;
252b5132 2245 offsetT size;
98027b10 2246 symbolS *symbolP;
252b5132
RH
2247 offsetT align;
2248 segT old_sec;
2249 int old_subsec;
2250 char *pfrag;
2251 int align2;
2252
d02603dc 2253 c = get_symbol_name (&name);
252b5132 2254
d02603dc 2255 /* Just after name is now '\0'. */
252b5132
RH
2256 p = input_line_pointer;
2257 *p = c;
d02603dc 2258 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
2259 if (*input_line_pointer != ',')
2260 {
d6ed37ed 2261 as_bad (_("expected comma after symbol-name: rest of line ignored."));
252b5132
RH
2262 ignore_rest_of_line ();
2263 return;
2264 }
2265
2266 input_line_pointer++; /* skip ',' */
2267 if ((size = get_absolute_expression ()) < 0)
2268 {
2269 as_warn (_(".COMMon length (%ld.) <0! Ignored."), (long) size);
2270 ignore_rest_of_line ();
2271 return;
2272 }
2273
2274 /* The third argument to .lcomm is the alignment. */
2275 if (*input_line_pointer != ',')
2276 align = 8;
2277 else
2278 {
2279 ++input_line_pointer;
2280 align = get_absolute_expression ();
2281 if (align <= 0)
2282 {
2283 as_warn (_("ignoring bad alignment"));
2284 align = 8;
2285 }
2286 }
2287
2288 *p = 0;
2289 symbolP = symbol_find_or_make (name);
2290 *p = c;
2291
2292 if (S_IS_DEFINED (symbolP) && ! S_IS_COMMON (symbolP))
2293 {
d6ed37ed 2294 as_bad (_("ignoring attempt to re-define symbol `%s'."),
252b5132
RH
2295 S_GET_NAME (symbolP));
2296 ignore_rest_of_line ();
2297 return;
2298 }
2299
2300 if (S_GET_VALUE (symbolP) && S_GET_VALUE (symbolP) != (valueT) size)
2301 {
d6ed37ed 2302 as_bad (_("length of .lcomm \"%s\" is already %ld. Not changed to %ld."),
252b5132
RH
2303 S_GET_NAME (symbolP),
2304 (long) S_GET_VALUE (symbolP),
2305 (long) size);
2306
2307 ignore_rest_of_line ();
2308 return;
2309 }
2310
99a814a1 2311 /* Allocate_bss. */
252b5132
RH
2312 old_sec = now_seg;
2313 old_subsec = now_subseg;
2314 if (align)
2315 {
99a814a1 2316 /* Convert to a power of 2 alignment. */
252b5132
RH
2317 for (align2 = 0; (align & 1) == 0; align >>= 1, ++align2);
2318 if (align != 1)
2319 {
d6ed37ed 2320 as_bad (_("common alignment not a power of 2"));
252b5132
RH
2321 ignore_rest_of_line ();
2322 return;
2323 }
2324 }
2325 else
2326 align2 = 0;
2327
2328 record_alignment (bss_section, align2);
cbe02d4f 2329 subseg_set (bss_section, 1);
252b5132
RH
2330 if (align2)
2331 frag_align (align2, 0, 0);
2332 if (S_GET_SEGMENT (symbolP) == bss_section)
49309057
ILT
2333 symbol_get_frag (symbolP)->fr_symbol = 0;
2334 symbol_set_frag (symbolP, frag_now);
252b5132
RH
2335 pfrag = frag_var (rs_org, 1, 1, (relax_substateT) 0, symbolP, size,
2336 (char *) 0);
2337 *pfrag = 0;
2338 S_SET_SIZE (symbolP, size);
2339 S_SET_SEGMENT (symbolP, bss_section);
2340 subseg_set (old_sec, old_subsec);
2341 demand_empty_rest_of_line ();
2342}
2343
6911b7dc
AM
2344/* Pseudo op to set symbol local entry point. */
2345static void
2346ppc_elf_localentry (int ignore ATTRIBUTE_UNUSED)
2347{
d02603dc
NC
2348 char *name;
2349 char c = get_symbol_name (&name);
6911b7dc
AM
2350 char *p;
2351 expressionS exp;
2352 symbolS *sym;
2353 asymbol *bfdsym;
2354 elf_symbol_type *elfsym;
2355
2356 p = input_line_pointer;
2357 *p = c;
d02603dc 2358 SKIP_WHITESPACE_AFTER_NAME ();
6911b7dc
AM
2359 if (*input_line_pointer != ',')
2360 {
2361 *p = 0;
2362 as_bad (_("expected comma after name `%s' in .localentry directive"),
2363 name);
2364 *p = c;
2365 ignore_rest_of_line ();
2366 return;
2367 }
2368 input_line_pointer++;
2369 expression (&exp);
2370 if (exp.X_op == O_absent)
2371 {
2372 as_bad (_("missing expression in .localentry directive"));
2373 exp.X_op = O_constant;
2374 exp.X_add_number = 0;
2375 }
2376 *p = 0;
2377 sym = symbol_find_or_make (name);
2378 *p = c;
2379
2380 if (resolve_expression (&exp)
2381 && exp.X_op == O_constant)
2382 {
33cb30a1 2383 unsigned int encoded, ok;
6911b7dc 2384
33cb30a1
AM
2385 ok = 1;
2386 if (exp.X_add_number == 1 || exp.X_add_number == 7)
2387 encoded = exp.X_add_number << STO_PPC64_LOCAL_BIT;
6911b7dc 2388 else
33cb30a1
AM
2389 {
2390 encoded = PPC64_SET_LOCAL_ENTRY_OFFSET (exp.X_add_number);
2391 if (exp.X_add_number != (offsetT) PPC64_LOCAL_ENTRY_OFFSET (encoded))
2392 {
2393 as_bad (_(".localentry expression for `%s' "
2394 "is not a valid power of 2"), S_GET_NAME (sym));
2395 ok = 0;
2396 }
2397 }
2398 if (ok)
6911b7dc
AM
2399 {
2400 bfdsym = symbol_get_bfdsym (sym);
2401 elfsym = elf_symbol_from (bfd_asymbol_bfd (bfdsym), bfdsym);
2402 gas_assert (elfsym);
2403 elfsym->internal_elf_sym.st_other &= ~STO_PPC64_LOCAL_MASK;
2404 elfsym->internal_elf_sym.st_other |= encoded;
2405 if (ppc_abiversion == 0)
2406 ppc_abiversion = 2;
2407 }
2408 }
2409 else
2410 as_bad (_(".localentry expression for `%s' "
2411 "does not evaluate to a constant"), S_GET_NAME (sym));
2412
2413 demand_empty_rest_of_line ();
2414}
2415
ee67d69a
AM
2416/* Pseudo op to set ABI version. */
2417static void
2418ppc_elf_abiversion (int ignore ATTRIBUTE_UNUSED)
2419{
2420 expressionS exp;
2421
2422 expression (&exp);
2423 if (exp.X_op == O_absent)
2424 {
2425 as_bad (_("missing expression in .abiversion directive"));
2426 exp.X_op = O_constant;
2427 exp.X_add_number = 0;
2428 }
2429
2430 if (resolve_expression (&exp)
2431 && exp.X_op == O_constant)
2432 ppc_abiversion = exp.X_add_number;
2433 else
2434 as_bad (_(".abiversion expression does not evaluate to a constant"));
2435 demand_empty_rest_of_line ();
2436}
2437
005d79fd
AM
2438/* Parse a .gnu_attribute directive. */
2439static void
2440ppc_elf_gnu_attribute (int ignored ATTRIBUTE_UNUSED)
2441{
2442 int tag = obj_elf_vendor_attribute (OBJ_ATTR_GNU);
2443
2444 /* Check validity of defined powerpc tags. */
2445 if (tag == Tag_GNU_Power_ABI_FP
2446 || tag == Tag_GNU_Power_ABI_Vector
2447 || tag == Tag_GNU_Power_ABI_Struct_Return)
2448 {
2449 unsigned int val;
2450
2451 val = bfd_elf_get_obj_attr_int (stdoutput, OBJ_ATTR_GNU, tag);
2452
2453 if ((tag == Tag_GNU_Power_ABI_FP && val > 15)
2454 || (tag == Tag_GNU_Power_ABI_Vector && val > 3)
2455 || (tag == Tag_GNU_Power_ABI_Struct_Return && val > 2))
2456 as_warn (_("unknown .gnu_attribute value"));
2457 }
2458}
2459
ee67d69a
AM
2460/* Set ABI version in output file. */
2461void
2462ppc_elf_end (void)
2463{
2464 if (ppc_obj64 && ppc_abiversion != 0)
2465 {
2466 elf_elfheader (stdoutput)->e_flags &= ~EF_PPC64_ABI;
2467 elf_elfheader (stdoutput)->e_flags |= ppc_abiversion & EF_PPC64_ABI;
2468 }
2469}
2470
252b5132
RH
2471/* Validate any relocations emitted for -mrelocatable, possibly adding
2472 fixups for word relocations in writable segments, so we can adjust
2473 them at runtime. */
2474static void
98027b10 2475ppc_elf_validate_fix (fixS *fixp, segT seg)
252b5132
RH
2476{
2477 if (fixp->fx_done || fixp->fx_pcrel)
2478 return;
2479
2480 switch (shlib)
2481 {
2482 case SHLIB_NONE:
2483 case SHLIB_PIC:
2484 return;
2485
5d6f4f16 2486 case SHLIB_MRELOCATABLE:
62ebcb5c 2487 if (fixp->fx_r_type != BFD_RELOC_16_GOTOFF
252b5132
RH
2488 && fixp->fx_r_type != BFD_RELOC_HI16_GOTOFF
2489 && fixp->fx_r_type != BFD_RELOC_LO16_GOTOFF
2490 && fixp->fx_r_type != BFD_RELOC_HI16_S_GOTOFF
1cfc59d5 2491 && fixp->fx_r_type != BFD_RELOC_16_BASEREL
252b5132
RH
2492 && fixp->fx_r_type != BFD_RELOC_LO16_BASEREL
2493 && fixp->fx_r_type != BFD_RELOC_HI16_BASEREL
2494 && fixp->fx_r_type != BFD_RELOC_HI16_S_BASEREL
e138127a 2495 && (seg->flags & SEC_LOAD) != 0
252b5132
RH
2496 && strcmp (segment_name (seg), ".got2") != 0
2497 && strcmp (segment_name (seg), ".dtors") != 0
2498 && strcmp (segment_name (seg), ".ctors") != 0
2499 && strcmp (segment_name (seg), ".fixup") != 0
252b5132
RH
2500 && strcmp (segment_name (seg), ".gcc_except_table") != 0
2501 && strcmp (segment_name (seg), ".eh_frame") != 0
2502 && strcmp (segment_name (seg), ".ex_shared") != 0)
2503 {
2504 if ((seg->flags & (SEC_READONLY | SEC_CODE)) != 0
2505 || fixp->fx_r_type != BFD_RELOC_CTOR)
2506 {
2507 as_bad_where (fixp->fx_file, fixp->fx_line,
d6ed37ed 2508 _("relocation cannot be done when using -mrelocatable"));
252b5132
RH
2509 }
2510 }
2511 return;
2512 }
2513}
0baf16f2 2514
7e8d4ab4
AM
2515/* Prevent elf_frob_file_before_adjust removing a weak undefined
2516 function descriptor sym if the corresponding code sym is used. */
2517
2518void
98027b10 2519ppc_frob_file_before_adjust (void)
0baf16f2 2520{
7e8d4ab4 2521 symbolS *symp;
9232bbb0 2522 asection *toc;
0baf16f2 2523
7e8d4ab4
AM
2524 if (!ppc_obj64)
2525 return;
2526
2527 for (symp = symbol_rootP; symp; symp = symbol_next (symp))
0baf16f2 2528 {
7e8d4ab4
AM
2529 const char *name;
2530 char *dotname;
2531 symbolS *dotsym;
7e8d4ab4
AM
2532
2533 name = S_GET_NAME (symp);
2534 if (name[0] == '.')
2535 continue;
2536
2537 if (! S_IS_WEAK (symp)
2538 || S_IS_DEFINED (symp))
2539 continue;
2540
a44e2901 2541 dotname = concat (".", name, (char *) NULL);
461b725f 2542 dotsym = symbol_find_noref (dotname, 1);
7e8d4ab4
AM
2543 free (dotname);
2544 if (dotsym != NULL && (symbol_used_p (dotsym)
2545 || symbol_used_in_reloc_p (dotsym)))
670ec21d
NC
2546 symbol_mark_used (symp);
2547
0baf16f2
AM
2548 }
2549
9232bbb0
AM
2550 toc = bfd_get_section_by_name (stdoutput, ".toc");
2551 if (toc != NULL
01efc3af 2552 && toc_reloc_types != has_large_toc_reloc
9232bbb0
AM
2553 && bfd_section_size (stdoutput, toc) > 0x10000)
2554 as_warn (_("TOC section size exceeds 64k"));
a38a07e0
AM
2555}
2556
2557/* .TOC. used in an opd entry as .TOC.@tocbase doesn't need to be
2558 emitted. Other uses of .TOC. will cause the symbol to be marked
2559 with BSF_KEEP in md_apply_fix. */
9232bbb0 2560
a38a07e0
AM
2561void
2562ppc_elf_adjust_symtab (void)
2563{
2564 if (ppc_obj64)
2565 {
2566 symbolS *symp;
2567 symp = symbol_find (".TOC.");
2568 if (symp != NULL)
2569 {
2570 asymbol *bsym = symbol_get_bfdsym (symp);
2571 if ((bsym->flags & BSF_KEEP) == 0)
2572 symbol_remove (symp, &symbol_rootP, &symbol_lastP);
a38a07e0
AM
2573 }
2574 }
0baf16f2 2575}
252b5132
RH
2576#endif /* OBJ_ELF */
2577\f
2578#ifdef TE_PE
2579
2580/*
99a814a1 2581 * Summary of parse_toc_entry.
252b5132
RH
2582 *
2583 * in: Input_line_pointer points to the '[' in one of:
2584 *
2585 * [toc] [tocv] [toc32] [toc64]
2586 *
2587 * Anything else is an error of one kind or another.
2588 *
81d4177b 2589 * out:
252b5132
RH
2590 * return value: success or failure
2591 * toc_kind: kind of toc reference
2592 * input_line_pointer:
2593 * success: first char after the ']'
2594 * failure: unchanged
2595 *
2596 * settings:
2597 *
2598 * [toc] - rv == success, toc_kind = default_toc
2599 * [tocv] - rv == success, toc_kind = data_in_toc
2600 * [toc32] - rv == success, toc_kind = must_be_32
2601 * [toc64] - rv == success, toc_kind = must_be_64
2602 *
2603 */
2604
81d4177b
KH
2605enum toc_size_qualifier
2606{
252b5132
RH
2607 default_toc, /* The toc cell constructed should be the system default size */
2608 data_in_toc, /* This is a direct reference to a toc cell */
2609 must_be_32, /* The toc cell constructed must be 32 bits wide */
2610 must_be_64 /* The toc cell constructed must be 64 bits wide */
2611};
2612
2613static int
98027b10 2614parse_toc_entry (enum toc_size_qualifier *toc_kind)
252b5132
RH
2615{
2616 char *start;
2617 char *toc_spec;
2618 char c;
2619 enum toc_size_qualifier t;
2620
99a814a1 2621 /* Save the input_line_pointer. */
252b5132
RH
2622 start = input_line_pointer;
2623
99a814a1 2624 /* Skip over the '[' , and whitespace. */
252b5132
RH
2625 ++input_line_pointer;
2626 SKIP_WHITESPACE ();
81d4177b 2627
99a814a1 2628 /* Find the spelling of the operand. */
d02603dc 2629 c = get_symbol_name (&toc_spec);
252b5132 2630
99a814a1 2631 if (strcmp (toc_spec, "toc") == 0)
252b5132
RH
2632 {
2633 t = default_toc;
2634 }
99a814a1 2635 else if (strcmp (toc_spec, "tocv") == 0)
252b5132
RH
2636 {
2637 t = data_in_toc;
2638 }
99a814a1 2639 else if (strcmp (toc_spec, "toc32") == 0)
252b5132
RH
2640 {
2641 t = must_be_32;
2642 }
99a814a1 2643 else if (strcmp (toc_spec, "toc64") == 0)
252b5132
RH
2644 {
2645 t = must_be_64;
2646 }
2647 else
2648 {
2649 as_bad (_("syntax error: invalid toc specifier `%s'"), toc_spec);
99a814a1
AM
2650 *input_line_pointer = c;
2651 input_line_pointer = start;
252b5132
RH
2652 return 0;
2653 }
2654
99a814a1
AM
2655 /* Now find the ']'. */
2656 *input_line_pointer = c;
252b5132 2657
d02603dc 2658 SKIP_WHITESPACE_AFTER_NAME (); /* leading whitespace could be there. */
81d4177b 2659 c = *input_line_pointer++; /* input_line_pointer->past char in c. */
252b5132
RH
2660
2661 if (c != ']')
2662 {
2663 as_bad (_("syntax error: expected `]', found `%c'"), c);
99a814a1 2664 input_line_pointer = start;
252b5132
RH
2665 return 0;
2666 }
2667
99a814a1 2668 *toc_kind = t;
252b5132
RH
2669 return 1;
2670}
2671#endif
3b8b57a9 2672
3e60bf4d 2673#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
3b8b57a9
AM
2674/* See whether a symbol is in the TOC section. */
2675
2676static int
2677ppc_is_toc_sym (symbolS *sym)
2678{
3e60bf4d 2679#ifdef OBJ_XCOFF
9f6e76f4
TG
2680 return (symbol_get_tc (sym)->symbol_class == XMC_TC
2681 || symbol_get_tc (sym)->symbol_class == XMC_TC0);
f50c47f1 2682#endif
3e60bf4d
AM
2683#ifdef OBJ_ELF
2684 const char *sname = segment_name (S_GET_SEGMENT (sym));
2685 if (ppc_obj64)
2686 return strcmp (sname, ".toc") == 0;
2687 else
2688 return strcmp (sname, ".got") == 0;
2689#endif
2690}
2691#endif /* defined (OBJ_XCOFF) || defined (OBJ_ELF) */
252b5132
RH
2692\f
2693
dc1d03fc 2694#ifdef OBJ_ELF
6a0c61b7
EZ
2695#define APUID(a,v) ((((a) & 0xffff) << 16) | ((v) & 0xffff))
2696static void
98027b10 2697ppc_apuinfo_section_add (unsigned int apu, unsigned int version)
6a0c61b7
EZ
2698{
2699 unsigned int i;
2700
2701 /* Check we don't already exist. */
2702 for (i = 0; i < ppc_apuinfo_num; i++)
dc1d03fc 2703 if (ppc_apuinfo_list[i] == APUID (apu, version))
6a0c61b7 2704 return;
b34976b6 2705
6a0c61b7
EZ
2706 if (ppc_apuinfo_num == ppc_apuinfo_num_alloc)
2707 {
2708 if (ppc_apuinfo_num_alloc == 0)
2709 {
2710 ppc_apuinfo_num_alloc = 4;
325801bd 2711 ppc_apuinfo_list = XNEWVEC (unsigned long, ppc_apuinfo_num_alloc);
6a0c61b7
EZ
2712 }
2713 else
2714 {
2715 ppc_apuinfo_num_alloc += 4;
325801bd
TS
2716 ppc_apuinfo_list = XRESIZEVEC (unsigned long, ppc_apuinfo_list,
2717 ppc_apuinfo_num_alloc);
6a0c61b7
EZ
2718 }
2719 }
dc1d03fc 2720 ppc_apuinfo_list[ppc_apuinfo_num++] = APUID (apu, version);
6a0c61b7
EZ
2721}
2722#undef APUID
dc1d03fc 2723#endif
6a0c61b7
EZ
2724\f
2725
252b5132
RH
2726/* We need to keep a list of fixups. We can't simply generate them as
2727 we go, because that would require us to first create the frag, and
2728 that would screw up references to ``.''. */
2729
2730struct ppc_fixup
2731{
2732 expressionS exp;
2733 int opindex;
2734 bfd_reloc_code_real_type reloc;
2735};
2736
2737#define MAX_INSN_FIXUPS (5)
2738
2739/* This routine is called for each instruction to be assembled. */
2740
2741void
98027b10 2742md_assemble (char *str)
252b5132
RH
2743{
2744 char *s;
2745 const struct powerpc_opcode *opcode;
0f873fd5 2746 uint64_t insn;
252b5132
RH
2747 const unsigned char *opindex_ptr;
2748 int skip_optional;
2749 int need_paren;
2750 int next_opindex;
2751 struct ppc_fixup fixups[MAX_INSN_FIXUPS];
2752 int fc;
2753 char *f;
a9479dc0 2754 int addr_mask;
252b5132 2755 int i;
b9c361e0 2756 unsigned int insn_length;
252b5132
RH
2757
2758 /* Get the opcode. */
3882b010 2759 for (s = str; *s != '\0' && ! ISSPACE (*s); s++)
252b5132
RH
2760 ;
2761 if (*s != '\0')
2762 *s++ = '\0';
2763
2764 /* Look up the opcode in the hash table. */
2765 opcode = (const struct powerpc_opcode *) hash_find (ppc_hash, str);
2766 if (opcode == (const struct powerpc_opcode *) NULL)
2767 {
2768 const struct powerpc_macro *macro;
2769
2770 macro = (const struct powerpc_macro *) hash_find (ppc_macro_hash, str);
2771 if (macro == (const struct powerpc_macro *) NULL)
d6ed37ed 2772 as_bad (_("unrecognized opcode: `%s'"), str);
252b5132
RH
2773 else
2774 ppc_macro (s, macro);
2775
2776 return;
2777 }
2778
2779 insn = opcode->opcode;
2780
2781 str = s;
3882b010 2782 while (ISSPACE (*str))
252b5132
RH
2783 ++str;
2784
2785 /* PowerPC operands are just expressions. The only real issue is
2786 that a few operand types are optional. All cases which might use
1f6c9eb0
ZW
2787 an optional operand separate the operands only with commas (in some
2788 cases parentheses are used, as in ``lwz 1,0(1)'' but such cases never
2789 have optional operands). Most instructions with optional operands
2790 have only one. Those that have more than one optional operand can
2791 take either all their operands or none. So, before we start seriously
2792 parsing the operands, we check to see if we have optional operands,
2793 and if we do, we count the number of commas to see which operands
2794 have been omitted. */
252b5132
RH
2795 skip_optional = 0;
2796 for (opindex_ptr = opcode->operands; *opindex_ptr != 0; opindex_ptr++)
2797 {
2798 const struct powerpc_operand *operand;
2799
2800 operand = &powerpc_operands[*opindex_ptr];
a5721ba2
AM
2801 if ((operand->flags & PPC_OPERAND_OPTIONAL) != 0
2802 && !((operand->flags & PPC_OPERAND_OPTIONAL32) != 0 && ppc_obj64))
252b5132
RH
2803 {
2804 unsigned int opcount;
7fe9cf6b 2805 unsigned int num_operands_expected;
252b5132
RH
2806
2807 /* There is an optional operand. Count the number of
2808 commas in the input line. */
2809 if (*str == '\0')
2810 opcount = 0;
2811 else
2812 {
2813 opcount = 1;
2814 s = str;
2815 while ((s = strchr (s, ',')) != (char *) NULL)
2816 {
2817 ++opcount;
2818 ++s;
2819 }
2820 }
2821
98553ad3 2822 /* Compute the number of expected operands. */
7fe9cf6b 2823 for (num_operands_expected = 0, i = 0; opcode->operands[i]; i ++)
98553ad3 2824 ++ num_operands_expected;
7fe9cf6b 2825
252b5132
RH
2826 /* If there are fewer operands in the line then are called
2827 for by the instruction, we want to skip the optional
1f6c9eb0 2828 operands. */
7fe9cf6b 2829 if (opcount < num_operands_expected)
252b5132
RH
2830 skip_optional = 1;
2831
2832 break;
2833 }
2834 }
2835
2836 /* Gather the operands. */
2837 need_paren = 0;
2838 next_opindex = 0;
2839 fc = 0;
2840 for (opindex_ptr = opcode->operands; *opindex_ptr != 0; opindex_ptr++)
2841 {
2842 const struct powerpc_operand *operand;
2843 const char *errmsg;
2844 char *hold;
2845 expressionS ex;
2846 char endc;
2847
2848 if (next_opindex == 0)
2849 operand = &powerpc_operands[*opindex_ptr];
2850 else
2851 {
2852 operand = &powerpc_operands[next_opindex];
2853 next_opindex = 0;
2854 }
252b5132
RH
2855 errmsg = NULL;
2856
252b5132
RH
2857 /* If this is an optional operand, and we are skipping it, just
2858 insert a zero. */
2859 if ((operand->flags & PPC_OPERAND_OPTIONAL) != 0
a5721ba2 2860 && !((operand->flags & PPC_OPERAND_OPTIONAL32) != 0 && ppc_obj64)
252b5132
RH
2861 && skip_optional)
2862 {
0f873fd5 2863 int64_t val = ppc_optional_operand_value (operand);
252b5132
RH
2864 if (operand->insert)
2865 {
11a0cf2e 2866 insn = (*operand->insert) (insn, val, ppc_cpu, &errmsg);
252b5132 2867 if (errmsg != (const char *) NULL)
ee2c9aa9 2868 as_bad ("%s", errmsg);
252b5132 2869 }
11a0cf2e 2870 else if (operand->shift >= 0)
0f873fd5 2871 insn |= (val & operand->bitm) << operand->shift;
11a0cf2e 2872 else
0f873fd5 2873 insn |= (val & operand->bitm) >> -operand->shift;
11a0cf2e 2874
252b5132
RH
2875 if ((operand->flags & PPC_OPERAND_NEXT) != 0)
2876 next_opindex = *opindex_ptr + 1;
2877 continue;
2878 }
2879
2880 /* Gather the operand. */
2881 hold = input_line_pointer;
2882 input_line_pointer = str;
2883
2884#ifdef TE_PE
81d4177b 2885 if (*input_line_pointer == '[')
252b5132
RH
2886 {
2887 /* We are expecting something like the second argument here:
99a814a1
AM
2888 *
2889 * lwz r4,[toc].GS.0.static_int(rtoc)
2890 * ^^^^^^^^^^^^^^^^^^^^^^^^^^^
2891 * The argument following the `]' must be a symbol name, and the
2892 * register must be the toc register: 'rtoc' or '2'
2893 *
2894 * The effect is to 0 as the displacement field
2895 * in the instruction, and issue an IMAGE_REL_PPC_TOCREL16 (or
2896 * the appropriate variation) reloc against it based on the symbol.
2897 * The linker will build the toc, and insert the resolved toc offset.
2898 *
2899 * Note:
2900 * o The size of the toc entry is currently assumed to be
2901 * 32 bits. This should not be assumed to be a hard coded
2902 * number.
2903 * o In an effort to cope with a change from 32 to 64 bits,
2904 * there are also toc entries that are specified to be
2905 * either 32 or 64 bits:
2906 * lwz r4,[toc32].GS.0.static_int(rtoc)
2907 * lwz r4,[toc64].GS.0.static_int(rtoc)
2908 * These demand toc entries of the specified size, and the
2909 * instruction probably requires it.
2910 */
252b5132
RH
2911
2912 int valid_toc;
2913 enum toc_size_qualifier toc_kind;
2914 bfd_reloc_code_real_type toc_reloc;
2915
99a814a1
AM
2916 /* Go parse off the [tocXX] part. */
2917 valid_toc = parse_toc_entry (&toc_kind);
252b5132 2918
81d4177b 2919 if (!valid_toc)
252b5132 2920 {
a5840dce
AM
2921 ignore_rest_of_line ();
2922 break;
252b5132
RH
2923 }
2924
99a814a1
AM
2925 /* Now get the symbol following the ']'. */
2926 expression (&ex);
252b5132
RH
2927
2928 switch (toc_kind)
2929 {
2930 case default_toc:
99a814a1
AM
2931 /* In this case, we may not have seen the symbol yet,
2932 since it is allowed to appear on a .extern or .globl
2933 or just be a label in the .data section. */
252b5132
RH
2934 toc_reloc = BFD_RELOC_PPC_TOC16;
2935 break;
2936 case data_in_toc:
99a814a1
AM
2937 /* 1. The symbol must be defined and either in the toc
2938 section, or a global.
2939 2. The reloc generated must have the TOCDEFN flag set
2940 in upper bit mess of the reloc type.
2941 FIXME: It's a little confusing what the tocv
2942 qualifier can be used for. At the very least, I've
2943 seen three uses, only one of which I'm sure I can
2944 explain. */
81d4177b
KH
2945 if (ex.X_op == O_symbol)
2946 {
9c2799c2 2947 gas_assert (ex.X_add_symbol != NULL);
fed9b18a
ILT
2948 if (symbol_get_bfdsym (ex.X_add_symbol)->section
2949 != tocdata_section)
252b5132 2950 {
99a814a1 2951 as_bad (_("[tocv] symbol is not a toc symbol"));
252b5132
RH
2952 }
2953 }
2954
2955 toc_reloc = BFD_RELOC_PPC_TOC16;
2956 break;
2957 case must_be_32:
99a814a1
AM
2958 /* FIXME: these next two specifically specify 32/64 bit
2959 toc entries. We don't support them today. Is this
2960 the right way to say that? */
62ebcb5c 2961 toc_reloc = BFD_RELOC_NONE;
d6ed37ed 2962 as_bad (_("unimplemented toc32 expression modifier"));
252b5132
RH
2963 break;
2964 case must_be_64:
99a814a1 2965 /* FIXME: see above. */
62ebcb5c 2966 toc_reloc = BFD_RELOC_NONE;
d6ed37ed 2967 as_bad (_("unimplemented toc64 expression modifier"));
252b5132
RH
2968 break;
2969 default:
bc805888 2970 fprintf (stderr,
99a814a1
AM
2971 _("Unexpected return value [%d] from parse_toc_entry!\n"),
2972 toc_kind);
bc805888 2973 abort ();
252b5132
RH
2974 break;
2975 }
2976
2977 /* We need to generate a fixup for this expression. */
2978 if (fc >= MAX_INSN_FIXUPS)
2979 as_fatal (_("too many fixups"));
2980
2981 fixups[fc].reloc = toc_reloc;
2982 fixups[fc].exp = ex;
2983 fixups[fc].opindex = *opindex_ptr;
2984 ++fc;
2985
99a814a1
AM
2986 /* Ok. We've set up the fixup for the instruction. Now make it
2987 look like the constant 0 was found here. */
252b5132
RH
2988 ex.X_unsigned = 1;
2989 ex.X_op = O_constant;
2990 ex.X_add_number = 0;
2991 ex.X_add_symbol = NULL;
2992 ex.X_op_symbol = NULL;
2993 }
2994
2995 else
2996#endif /* TE_PE */
2997 {
b9c361e0
JL
2998 if ((reg_names_p
2999 && (((operand->flags & PPC_OPERAND_CR_BIT) != 0)
3000 || ((operand->flags & PPC_OPERAND_CR_REG) != 0)))
2ad068be 3001 || !register_name (&ex))
252b5132 3002 {
13abbae3
AM
3003 char save_lex = lex_type['%'];
3004
b9c361e0
JL
3005 if (((operand->flags & PPC_OPERAND_CR_REG) != 0)
3006 || (operand->flags & PPC_OPERAND_CR_BIT) != 0)
13abbae3
AM
3007 {
3008 cr_operand = TRUE;
3009 lex_type['%'] |= LEX_BEGIN_NAME;
3010 }
252b5132 3011 expression (&ex);
b34976b6 3012 cr_operand = FALSE;
13abbae3 3013 lex_type['%'] = save_lex;
252b5132
RH
3014 }
3015 }
3016
3017 str = input_line_pointer;
3018 input_line_pointer = hold;
3019
3020 if (ex.X_op == O_illegal)
3021 as_bad (_("illegal operand"));
3022 else if (ex.X_op == O_absent)
3023 as_bad (_("missing operand"));
3024 else if (ex.X_op == O_register)
3025 {
7e0de605
AM
3026 if ((ex.X_md
3027 & ~operand->flags
3028 & (PPC_OPERAND_GPR | PPC_OPERAND_FPR | PPC_OPERAND_VR
3029 | PPC_OPERAND_VSR | PPC_OPERAND_CR_BIT | PPC_OPERAND_CR_REG
3030 | PPC_OPERAND_SPR | PPC_OPERAND_GQR)) != 0
3031 && !((ex.X_md & PPC_OPERAND_GPR) != 0
3032 && ex.X_add_number != 0
3033 && (operand->flags & PPC_OPERAND_GPR_0) != 0))
ece5dcc1 3034 as_warn (_("invalid register expression"));
4b1c0f7e 3035 insn = ppc_insert_operand (insn, operand, ex.X_add_number,
783de163 3036 ppc_cpu, (char *) NULL, 0);
252b5132
RH
3037 }
3038 else if (ex.X_op == O_constant)
3039 {
3040#ifdef OBJ_ELF
81d4177b 3041 /* Allow @HA, @L, @H on constants. */
3b8b57a9 3042 bfd_reloc_code_real_type reloc;
252b5132
RH
3043 char *orig_str = str;
3044
62ebcb5c 3045 if ((reloc = ppc_elf_suffix (&str, &ex)) != BFD_RELOC_NONE)
252b5132
RH
3046 switch (reloc)
3047 {
3048 default:
3049 str = orig_str;
3050 break;
3051
3052 case BFD_RELOC_LO16:
f9c6b907
AM
3053 ex.X_add_number &= 0xffff;
3054 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
0baf16f2 3055 ex.X_add_number = SEX16 (ex.X_add_number);
252b5132
RH
3056 break;
3057
3058 case BFD_RELOC_HI16:
f9c6b907
AM
3059 if (REPORT_OVERFLOW_HI && ppc_obj64)
3060 {
3061 /* PowerPC64 @h is tested for overflow. */
3062 ex.X_add_number = (addressT) ex.X_add_number >> 16;
3063 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3064 {
3065 addressT sign = (((addressT) -1 >> 16) + 1) >> 1;
3066 ex.X_add_number
3067 = ((addressT) ex.X_add_number ^ sign) - sign;
3068 }
3069 break;
3070 }
2b0f3761 3071 /* Fallthru */
f9c6b907
AM
3072
3073 case BFD_RELOC_PPC64_ADDR16_HIGH:
3074 ex.X_add_number = PPC_HI (ex.X_add_number);
3075 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3076 ex.X_add_number = SEX16 (ex.X_add_number);
252b5132
RH
3077 break;
3078
3079 case BFD_RELOC_HI16_S:
f9c6b907
AM
3080 if (REPORT_OVERFLOW_HI && ppc_obj64)
3081 {
3082 /* PowerPC64 @ha is tested for overflow. */
3083 ex.X_add_number
3084 = ((addressT) ex.X_add_number + 0x8000) >> 16;
3085 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3086 {
3087 addressT sign = (((addressT) -1 >> 16) + 1) >> 1;
3088 ex.X_add_number
3089 = ((addressT) ex.X_add_number ^ sign) - sign;
3090 }
3091 break;
3092 }
2b0f3761 3093 /* Fallthru */
f9c6b907
AM
3094
3095 case BFD_RELOC_PPC64_ADDR16_HIGHA:
3096 ex.X_add_number = PPC_HA (ex.X_add_number);
3097 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3098 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2
AM
3099 break;
3100
0baf16f2 3101 case BFD_RELOC_PPC64_HIGHER:
f9c6b907
AM
3102 ex.X_add_number = PPC_HIGHER (ex.X_add_number);
3103 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3104 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2
AM
3105 break;
3106
3107 case BFD_RELOC_PPC64_HIGHER_S:
f9c6b907
AM
3108 ex.X_add_number = PPC_HIGHERA (ex.X_add_number);
3109 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3110 ex.X_add_number = SEX16 (ex.X_add_number);
252b5132 3111 break;
0baf16f2
AM
3112
3113 case BFD_RELOC_PPC64_HIGHEST:
f9c6b907
AM
3114 ex.X_add_number = PPC_HIGHEST (ex.X_add_number);
3115 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3116 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2
AM
3117 break;
3118
3119 case BFD_RELOC_PPC64_HIGHEST_S:
f9c6b907
AM
3120 ex.X_add_number = PPC_HIGHESTA (ex.X_add_number);
3121 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3122 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2 3123 break;
252b5132 3124 }
0baf16f2 3125#endif /* OBJ_ELF */
252b5132 3126 insn = ppc_insert_operand (insn, operand, ex.X_add_number,
783de163 3127 ppc_cpu, (char *) NULL, 0);
252b5132 3128 }
727fc41e 3129 else
252b5132 3130 {
62ebcb5c 3131 bfd_reloc_code_real_type reloc = BFD_RELOC_NONE;
3b8b57a9 3132#ifdef OBJ_ELF
727fc41e 3133 if (ex.X_op == O_symbol && str[0] == '(')
cdba85ec 3134 {
727fc41e
AM
3135 const char *sym_name = S_GET_NAME (ex.X_add_symbol);
3136 if (sym_name[0] == '.')
3137 ++sym_name;
cdba85ec 3138
727fc41e 3139 if (strcasecmp (sym_name, "__tls_get_addr") == 0)
252b5132 3140 {
727fc41e
AM
3141 expressionS tls_exp;
3142
3143 hold = input_line_pointer;
3144 input_line_pointer = str + 1;
3145 expression (&tls_exp);
3146 if (tls_exp.X_op == O_symbol)
3147 {
62ebcb5c 3148 reloc = BFD_RELOC_NONE;
727fc41e
AM
3149 if (strncasecmp (input_line_pointer, "@tlsgd)", 7) == 0)
3150 {
3151 reloc = BFD_RELOC_PPC_TLSGD;
3152 input_line_pointer += 7;
3153 }
3154 else if (strncasecmp (input_line_pointer, "@tlsld)", 7) == 0)
3155 {
3156 reloc = BFD_RELOC_PPC_TLSLD;
3157 input_line_pointer += 7;
3158 }
62ebcb5c 3159 if (reloc != BFD_RELOC_NONE)
727fc41e
AM
3160 {
3161 SKIP_WHITESPACE ();
3162 str = input_line_pointer;
3163
3164 if (fc >= MAX_INSN_FIXUPS)
3165 as_fatal (_("too many fixups"));
3166 fixups[fc].exp = tls_exp;
3167 fixups[fc].opindex = *opindex_ptr;
3168 fixups[fc].reloc = reloc;
3169 ++fc;
3170 }
3171 }
3172 input_line_pointer = hold;
252b5132
RH
3173 }
3174 }
3175
62ebcb5c 3176 if ((reloc = ppc_elf_suffix (&str, &ex)) != BFD_RELOC_NONE)
0baf16f2 3177 {
727fc41e 3178 /* Some TLS tweaks. */
0baf16f2
AM
3179 switch (reloc)
3180 {
727fc41e 3181 default:
cdba85ec 3182 break;
727fc41e
AM
3183
3184 case BFD_RELOC_PPC_TLS:
2d0f3896
AM
3185 if (!_bfd_elf_ppc_at_tls_transform (opcode->opcode, 0))
3186 as_bad (_("@tls may not be used with \"%s\" operands"),
3187 opcode->name);
3188 else if (operand->shift != 11)
3189 as_bad (_("@tls may only be used in last operand"));
3190 else
3191 insn = ppc_insert_operand (insn, operand,
3192 ppc_obj64 ? 13 : 2,
3193 ppc_cpu, (char *) NULL, 0);
cdba85ec 3194 break;
727fc41e
AM
3195
3196 /* We'll only use the 32 (or 64) bit form of these relocations
3197 in constants. Instructions get the 16 bit form. */
3198 case BFD_RELOC_PPC_DTPREL:
3199 reloc = BFD_RELOC_PPC_DTPREL16;
cdba85ec 3200 break;
727fc41e
AM
3201 case BFD_RELOC_PPC_TPREL:
3202 reloc = BFD_RELOC_PPC_TPREL16;
0baf16f2
AM
3203 break;
3204 }
727fc41e 3205
a680de9a
PB
3206 /* addpcis. */
3207 if (opcode->opcode == (19 << 26) + (2 << 1)
3208 && reloc == BFD_RELOC_HI16_S)
7ba71655 3209 reloc = BFD_RELOC_PPC_16DX_HA;
a680de9a 3210
b9c361e0
JL
3211 /* If VLE-mode convert LO/HI/HA relocations. */
3212 if (opcode->flags & PPC_OPCODE_VLE)
3213 {
0f873fd5 3214 uint64_t tmp_insn = insn & opcode->mask;
3739860c 3215
08dc996f 3216 int use_a_reloc = (tmp_insn == E_OR2I_INSN
b9c361e0
JL
3217 || tmp_insn == E_AND2I_DOT_INSN
3218 || tmp_insn == E_OR2IS_INSN
3219 || tmp_insn == E_LIS_INSN
3220 || tmp_insn == E_AND2IS_DOT_INSN);
3221
3222
08dc996f 3223 int use_d_reloc = (tmp_insn == E_ADD2I_DOT_INSN
b9c361e0
JL
3224 || tmp_insn == E_ADD2IS_INSN
3225 || tmp_insn == E_CMP16I_INSN
3226 || tmp_insn == E_MULL2I_INSN
3227 || tmp_insn == E_CMPL16I_INSN
3228 || tmp_insn == E_CMPH16I_INSN
3229 || tmp_insn == E_CMPHL16I_INSN);
3230
3231 switch (reloc)
3232 {
3233 default:
3234 break;
3235
3236 case BFD_RELOC_PPC_EMB_SDA21:
3237 reloc = BFD_RELOC_PPC_VLE_SDA21;
3238 break;
3239
3240 case BFD_RELOC_LO16:
3241 if (use_d_reloc)
3242 reloc = BFD_RELOC_PPC_VLE_LO16D;
3243 else if (use_a_reloc)
3244 reloc = BFD_RELOC_PPC_VLE_LO16A;
3245 break;
3246
3247 case BFD_RELOC_HI16:
3248 if (use_d_reloc)
3249 reloc = BFD_RELOC_PPC_VLE_HI16D;
3250 else if (use_a_reloc)
3251 reloc = BFD_RELOC_PPC_VLE_HI16A;
3252 break;
3739860c 3253
b9c361e0
JL
3254 case BFD_RELOC_HI16_S:
3255 if (use_d_reloc)
3256 reloc = BFD_RELOC_PPC_VLE_HA16D;
3257 else if (use_a_reloc)
3258 reloc = BFD_RELOC_PPC_VLE_HA16A;
3259 break;
3260
3261 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
3262 if (use_d_reloc)
3263 reloc = BFD_RELOC_PPC_VLE_SDAREL_LO16D;
3264 break;
3265
3266 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
3267 if (use_d_reloc)
3268 reloc = BFD_RELOC_PPC_VLE_SDAREL_HI16D;
3269 break;
3270
3271 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
3272 if (use_d_reloc)
3273 reloc = BFD_RELOC_PPC_VLE_SDAREL_HA16D;
3274 break;
3275 }
3276 }
0baf16f2 3277 }
3b8b57a9
AM
3278#endif /* OBJ_ELF */
3279
62ebcb5c 3280 if (reloc != BFD_RELOC_NONE)
3b8b57a9
AM
3281 ;
3282 /* Determine a BFD reloc value based on the operand information.
3283 We are only prepared to turn a few of the operands into
3284 relocs. */
a0593ad9
AM
3285 else if ((operand->flags & (PPC_OPERAND_RELATIVE
3286 | PPC_OPERAND_ABSOLUTE)) != 0
3b8b57a9
AM
3287 && operand->bitm == 0x3fffffc
3288 && operand->shift == 0)
3289 reloc = BFD_RELOC_PPC_B26;
a0593ad9
AM
3290 else if ((operand->flags & (PPC_OPERAND_RELATIVE
3291 | PPC_OPERAND_ABSOLUTE)) != 0
3b8b57a9
AM
3292 && operand->bitm == 0xfffc
3293 && operand->shift == 0)
3294 reloc = BFD_RELOC_PPC_B16;
3295 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0
3296 && operand->bitm == 0x1fe
3297 && operand->shift == -1)
3298 reloc = BFD_RELOC_PPC_VLE_REL8;
3299 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0
3300 && operand->bitm == 0xfffe
3301 && operand->shift == 0)
3302 reloc = BFD_RELOC_PPC_VLE_REL15;
3303 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0
3304 && operand->bitm == 0x1fffffe
3305 && operand->shift == 0)
3306 reloc = BFD_RELOC_PPC_VLE_REL24;
a0593ad9 3307 else if ((operand->flags & PPC_OPERAND_NEGATIVE) == 0
3b8b57a9
AM
3308 && (operand->bitm & 0xfff0) == 0xfff0
3309 && operand->shift == 0)
3310 {
f50c47f1 3311 reloc = BFD_RELOC_16;
3e60bf4d 3312#if defined OBJ_XCOFF || defined OBJ_ELF
f50c47f1 3313 /* Note: the symbol may be not yet defined. */
a0593ad9
AM
3314 if ((operand->flags & PPC_OPERAND_PARENS) != 0
3315 && ppc_is_toc_sym (ex.X_add_symbol))
3e60bf4d
AM
3316 {
3317 reloc = BFD_RELOC_PPC_TOC16;
3318#ifdef OBJ_ELF
3319 as_warn (_("assuming %s on symbol"),
3320 ppc_obj64 ? "@toc" : "@xgot");
3321#endif
3322 }
3b8b57a9 3323#endif
3b8b57a9 3324 }
a0593ad9
AM
3325
3326 /* For the absolute forms of branches, convert the PC
3327 relative form back into the absolute. */
3328 if ((operand->flags & PPC_OPERAND_ABSOLUTE) != 0)
3329 {
3330 switch (reloc)
3331 {
3332 case BFD_RELOC_PPC_B26:
3333 reloc = BFD_RELOC_PPC_BA26;
3334 break;
3335 case BFD_RELOC_PPC_B16:
3336 reloc = BFD_RELOC_PPC_BA16;
3337 break;
3338#ifdef OBJ_ELF
3339 case BFD_RELOC_PPC_B16_BRTAKEN:
3340 reloc = BFD_RELOC_PPC_BA16_BRTAKEN;
3341 break;
3342 case BFD_RELOC_PPC_B16_BRNTAKEN:
3343 reloc = BFD_RELOC_PPC_BA16_BRNTAKEN;
3344 break;
3345#endif
3346 default:
3347 break;
3348 }
3349 }
3350
3351#ifdef OBJ_ELF
3352 switch (reloc)
3353 {
3354 case BFD_RELOC_PPC_TOC16:
3355 toc_reloc_types |= has_small_toc_reloc;
3356 break;
3357 case BFD_RELOC_PPC64_TOC16_LO:
3358 case BFD_RELOC_PPC64_TOC16_HI:
3359 case BFD_RELOC_PPC64_TOC16_HA:
3360 toc_reloc_types |= has_large_toc_reloc;
3361 break;
3362 default:
3363 break;
3364 }
3365
3366 if (ppc_obj64
3367 && (operand->flags & (PPC_OPERAND_DS | PPC_OPERAND_DQ)) != 0)
3368 {
3369 switch (reloc)
3370 {
3371 case BFD_RELOC_16:
3372 reloc = BFD_RELOC_PPC64_ADDR16_DS;
3373 break;
3374 case BFD_RELOC_LO16:
3375 reloc = BFD_RELOC_PPC64_ADDR16_LO_DS;
3376 break;
3377 case BFD_RELOC_16_GOTOFF:
3378 reloc = BFD_RELOC_PPC64_GOT16_DS;
3379 break;
3380 case BFD_RELOC_LO16_GOTOFF:
3381 reloc = BFD_RELOC_PPC64_GOT16_LO_DS;
3382 break;
3383 case BFD_RELOC_LO16_PLTOFF:
3384 reloc = BFD_RELOC_PPC64_PLT16_LO_DS;
3385 break;
3386 case BFD_RELOC_16_BASEREL:
3387 reloc = BFD_RELOC_PPC64_SECTOFF_DS;
3388 break;
3389 case BFD_RELOC_LO16_BASEREL:
3390 reloc = BFD_RELOC_PPC64_SECTOFF_LO_DS;
3391 break;
3392 case BFD_RELOC_PPC_TOC16:
3393 reloc = BFD_RELOC_PPC64_TOC16_DS;
3394 break;
3395 case BFD_RELOC_PPC64_TOC16_LO:
3396 reloc = BFD_RELOC_PPC64_TOC16_LO_DS;
3397 break;
3398 case BFD_RELOC_PPC64_PLTGOT16:
3399 reloc = BFD_RELOC_PPC64_PLTGOT16_DS;
3400 break;
3401 case BFD_RELOC_PPC64_PLTGOT16_LO:
3402 reloc = BFD_RELOC_PPC64_PLTGOT16_LO_DS;
3403 break;
3404 case BFD_RELOC_PPC_DTPREL16:
3405 reloc = BFD_RELOC_PPC64_DTPREL16_DS;
3406 break;
3407 case BFD_RELOC_PPC_DTPREL16_LO:
3408 reloc = BFD_RELOC_PPC64_DTPREL16_LO_DS;
3409 break;
3410 case BFD_RELOC_PPC_TPREL16:
3411 reloc = BFD_RELOC_PPC64_TPREL16_DS;
3412 break;
3413 case BFD_RELOC_PPC_TPREL16_LO:
3414 reloc = BFD_RELOC_PPC64_TPREL16_LO_DS;
3415 break;
3416 case BFD_RELOC_PPC_GOT_DTPREL16:
3417 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
3418 case BFD_RELOC_PPC_GOT_TPREL16:
3419 case BFD_RELOC_PPC_GOT_TPREL16_LO:
3420 break;
3421 default:
3422 as_bad (_("unsupported relocation for DS offset field"));
3423 break;
3424 }
3425 }
3426#endif
0baf16f2 3427
252b5132
RH
3428 /* We need to generate a fixup for this expression. */
3429 if (fc >= MAX_INSN_FIXUPS)
3430 as_fatal (_("too many fixups"));
3431 fixups[fc].exp = ex;
727fc41e 3432 fixups[fc].opindex = *opindex_ptr;
252b5132
RH
3433 fixups[fc].reloc = reloc;
3434 ++fc;
3435 }
252b5132
RH
3436
3437 if (need_paren)
3438 {
3439 endc = ')';
3440 need_paren = 0;
c3d65c1c
BE
3441 /* If expecting more operands, then we want to see "),". */
3442 if (*str == endc && opindex_ptr[1] != 0)
3443 {
3444 do
3445 ++str;
3446 while (ISSPACE (*str));
3447 endc = ',';
3448 }
252b5132
RH
3449 }
3450 else if ((operand->flags & PPC_OPERAND_PARENS) != 0)
3451 {
3452 endc = '(';
3453 need_paren = 1;
3454 }
3455 else
3456 endc = ',';
3457
3458 /* The call to expression should have advanced str past any
3459 whitespace. */
3460 if (*str != endc
3461 && (endc != ',' || *str != '\0'))
3462 {
5a938047
AM
3463 if (*str == '\0')
3464 as_bad (_("syntax error; end of line, expected `%c'"), endc);
3465 else
3466 as_bad (_("syntax error; found `%c', expected `%c'"), *str, endc);
252b5132
RH
3467 break;
3468 }
3469
3470 if (*str != '\0')
3471 ++str;
3472 }
3473
3882b010 3474 while (ISSPACE (*str))
252b5132
RH
3475 ++str;
3476
3477 if (*str != '\0')
3478 as_bad (_("junk at end of line: `%s'"), str);
3479
dc1d03fc 3480#ifdef OBJ_ELF
b9c361e0 3481 /* Do we need/want an APUinfo section? */
4faf939a
JM
3482 if ((ppc_cpu & (PPC_OPCODE_E500 | PPC_OPCODE_E500MC | PPC_OPCODE_VLE)) != 0
3483 && !ppc_obj64)
6a0c61b7
EZ
3484 {
3485 /* These are all version "1". */
3486 if (opcode->flags & PPC_OPCODE_SPE)
b34976b6 3487 ppc_apuinfo_section_add (PPC_APUINFO_SPE, 1);
6a0c61b7 3488 if (opcode->flags & PPC_OPCODE_ISEL)
b34976b6 3489 ppc_apuinfo_section_add (PPC_APUINFO_ISEL, 1);
6a0c61b7 3490 if (opcode->flags & PPC_OPCODE_EFS)
b34976b6 3491 ppc_apuinfo_section_add (PPC_APUINFO_EFS, 1);
6a0c61b7 3492 if (opcode->flags & PPC_OPCODE_BRLOCK)
b34976b6 3493 ppc_apuinfo_section_add (PPC_APUINFO_BRLOCK, 1);
6a0c61b7 3494 if (opcode->flags & PPC_OPCODE_PMR)
b34976b6 3495 ppc_apuinfo_section_add (PPC_APUINFO_PMR, 1);
6a0c61b7 3496 if (opcode->flags & PPC_OPCODE_CACHELCK)
b34976b6 3497 ppc_apuinfo_section_add (PPC_APUINFO_CACHELCK, 1);
6a0c61b7 3498 if (opcode->flags & PPC_OPCODE_RFMCI)
b34976b6 3499 ppc_apuinfo_section_add (PPC_APUINFO_RFMCI, 1);
fbd94057
MR
3500 /* Only set the VLE flag if the instruction has been pulled via
3501 the VLE instruction set. This way the flag is guaranteed to
3502 be set for VLE-only instructions or for VLE-only processors,
3503 however it'll remain clear for dual-mode instructions on
3504 dual-mode and, more importantly, standard-mode processors. */
3505 if ((ppc_cpu & opcode->flags) == PPC_OPCODE_VLE)
f7d69005
AM
3506 {
3507 ppc_apuinfo_section_add (PPC_APUINFO_VLE, 1);
3508 if (elf_section_data (now_seg) != NULL)
3509 elf_section_data (now_seg)->this_hdr.sh_flags |= SHF_PPC_VLE;
3510 }
6a0c61b7 3511 }
dc1d03fc 3512#endif
6a0c61b7 3513
252b5132 3514 /* Write out the instruction. */
a9479dc0
AM
3515
3516 addr_mask = 3;
f7d69005 3517 if ((ppc_cpu & PPC_OPCODE_VLE) != 0)
a9479dc0
AM
3518 /* All instructions can start on a 2 byte boundary for VLE. */
3519 addr_mask = 1;
3520
3521 if (frag_now->insn_addr != addr_mask)
b9c361e0 3522 {
a9479dc0
AM
3523 /* Don't emit instructions to a frag started for data, or for a
3524 CPU differing in VLE mode. Data is allowed to be misaligned,
3525 and it's possible to start a new frag in the middle of
3526 misaligned data. */
3527 frag_wane (frag_now);
3528 frag_new (0);
b9c361e0 3529 }
a9479dc0
AM
3530
3531 /* Check that insns within the frag are aligned. ppc_frag_check
3532 will ensure that the frag start address is aligned. */
3533 if ((frag_now_fix () & addr_mask) != 0)
3534 as_bad (_("instruction address is not a multiple of %d"), addr_mask + 1);
3535
3536 /* Differentiate between two and four byte insns. */
3537 insn_length = 4;
3538 if ((ppc_cpu & PPC_OPCODE_VLE) != 0 && PPC_OP_SE_VLE (insn))
3539 insn_length = 2;
3540
b9c361e0 3541 f = frag_more (insn_length);
a9479dc0 3542 frag_now->insn_addr = addr_mask;
b9c361e0 3543 md_number_to_chars (f, insn, insn_length);
bf7279d5
AM
3544 last_insn = insn;
3545 last_seg = now_seg;
3546 last_subseg = now_subseg;
252b5132 3547
5d6f4f16 3548#ifdef OBJ_ELF
b9c361e0 3549 dwarf2_emit_insn (insn_length);
5d6f4f16
GK
3550#endif
3551
3b8b57a9 3552 /* Create any fixups. */
252b5132
RH
3553 for (i = 0; i < fc; i++)
3554 {
3b8b57a9 3555 fixS *fixP;
62ebcb5c 3556 if (fixups[i].reloc != BFD_RELOC_NONE)
252b5132 3557 {
99a814a1 3558 reloc_howto_type *reloc_howto;
252b5132
RH
3559 int size;
3560 int offset;
252b5132 3561
99a814a1 3562 reloc_howto = bfd_reloc_type_lookup (stdoutput, fixups[i].reloc);
252b5132
RH
3563 if (!reloc_howto)
3564 abort ();
3565
3566 size = bfd_get_reloc_size (reloc_howto);
3b8b57a9 3567 offset = target_big_endian ? (insn_length - size) : 0;
252b5132 3568
99a814a1
AM
3569 fixP = fix_new_exp (frag_now,
3570 f - frag_now->fr_literal + offset,
3571 size,
3572 &fixups[i].exp,
3573 reloc_howto->pc_relative,
252b5132 3574 fixups[i].reloc);
252b5132
RH
3575 }
3576 else
727fc41e
AM
3577 {
3578 const struct powerpc_operand *operand;
3579
3580 operand = &powerpc_operands[fixups[i].opindex];
3b8b57a9
AM
3581 fixP = fix_new_exp (frag_now,
3582 f - frag_now->fr_literal,
3583 insn_length,
3584 &fixups[i].exp,
3585 (operand->flags & PPC_OPERAND_RELATIVE) != 0,
62ebcb5c 3586 BFD_RELOC_NONE);
727fc41e 3587 }
3b8b57a9 3588 fixP->fx_pcrel_adjust = fixups[i].opindex;
252b5132
RH
3589 }
3590}
3591
3592/* Handle a macro. Gather all the operands, transform them as
3593 described by the macro, and call md_assemble recursively. All the
3594 operands are separated by commas; we don't accept parentheses
3595 around operands here. */
3596
3597static void
98027b10 3598ppc_macro (char *str, const struct powerpc_macro *macro)
252b5132
RH
3599{
3600 char *operands[10];
3601 unsigned int count;
3602 char *s;
3603 unsigned int len;
3604 const char *format;
db557034 3605 unsigned int arg;
252b5132
RH
3606 char *send;
3607 char *complete;
3608
3609 /* Gather the users operands into the operands array. */
3610 count = 0;
3611 s = str;
3612 while (1)
3613 {
3614 if (count >= sizeof operands / sizeof operands[0])
3615 break;
3616 operands[count++] = s;
3617 s = strchr (s, ',');
3618 if (s == (char *) NULL)
3619 break;
3620 *s++ = '\0';
81d4177b 3621 }
252b5132
RH
3622
3623 if (count != macro->operands)
3624 {
3625 as_bad (_("wrong number of operands"));
3626 return;
3627 }
3628
3629 /* Work out how large the string must be (the size is unbounded
3630 because it includes user input). */
3631 len = 0;
3632 format = macro->format;
3633 while (*format != '\0')
3634 {
3635 if (*format != '%')
3636 {
3637 ++len;
3638 ++format;
3639 }
3640 else
3641 {
3642 arg = strtol (format + 1, &send, 10);
db557034 3643 know (send != format && arg < count);
252b5132
RH
3644 len += strlen (operands[arg]);
3645 format = send;
3646 }
3647 }
3648
3649 /* Put the string together. */
325801bd 3650 complete = s = XNEWVEC (char, len + 1);
252b5132
RH
3651 format = macro->format;
3652 while (*format != '\0')
3653 {
3654 if (*format != '%')
3655 *s++ = *format++;
3656 else
3657 {
3658 arg = strtol (format + 1, &send, 10);
3659 strcpy (s, operands[arg]);
3660 s += strlen (s);
3661 format = send;
3662 }
3663 }
3664 *s = '\0';
3665
3666 /* Assemble the constructed instruction. */
3667 md_assemble (complete);
e1fa0163 3668 free (complete);
81d4177b 3669}
252b5132
RH
3670\f
3671#ifdef OBJ_ELF
18ae9cc1 3672/* For ELF, add support for SHT_ORDERED. */
252b5132
RH
3673
3674int
98027b10 3675ppc_section_type (char *str, size_t len)
252b5132 3676{
9de8d8f1
RH
3677 if (len == 7 && strncmp (str, "ordered", 7) == 0)
3678 return SHT_ORDERED;
252b5132 3679
9de8d8f1 3680 return -1;
252b5132
RH
3681}
3682
3683int
1239de13 3684ppc_section_flags (flagword flags, bfd_vma attr ATTRIBUTE_UNUSED, int type)
252b5132
RH
3685{
3686 if (type == SHT_ORDERED)
3687 flags |= SEC_ALLOC | SEC_LOAD | SEC_SORT_ENTRIES;
3688
252b5132
RH
3689 return flags;
3690}
83eef883
AFB
3691
3692bfd_vma
3693ppc_elf_section_letter (int letter, const char **ptrmsg)
3694{
3695 if (letter == 'v')
3696 return SHF_PPC_VLE;
3697
3698 *ptrmsg = _("bad .section directive: want a,e,v,w,x,M,S,G,T in string");
3699 return -1;
3700}
252b5132
RH
3701#endif /* OBJ_ELF */
3702
3703\f
3704/* Pseudo-op handling. */
3705
3706/* The .byte pseudo-op. This is similar to the normal .byte
3707 pseudo-op, but it can also take a single ASCII string. */
3708
3709static void
98027b10 3710ppc_byte (int ignore ATTRIBUTE_UNUSED)
252b5132 3711{
bf7279d5
AM
3712 int count = 0;
3713
252b5132
RH
3714 if (*input_line_pointer != '\"')
3715 {
3716 cons (1);
3717 return;
3718 }
3719
3720 /* Gather characters. A real double quote is doubled. Unusual
3721 characters are not permitted. */
3722 ++input_line_pointer;
3723 while (1)
3724 {
3725 char c;
3726
3727 c = *input_line_pointer++;
3728
3729 if (c == '\"')
3730 {
3731 if (*input_line_pointer != '\"')
3732 break;
3733 ++input_line_pointer;
3734 }
3735
3736 FRAG_APPEND_1_CHAR (c);
bf7279d5 3737 ++count;
252b5132
RH
3738 }
3739
bf7279d5
AM
3740 if (warn_476 && count != 0 && (now_seg->flags & SEC_CODE) != 0)
3741 as_warn (_("data in executable section"));
252b5132
RH
3742 demand_empty_rest_of_line ();
3743}
3744\f
3745#ifdef OBJ_XCOFF
3746
3747/* XCOFF specific pseudo-op handling. */
3748
3749/* This is set if we are creating a .stabx symbol, since we don't want
3750 to handle symbol suffixes for such symbols. */
b34976b6 3751static bfd_boolean ppc_stab_symbol;
252b5132
RH
3752
3753/* The .comm and .lcomm pseudo-ops for XCOFF. XCOFF puts common
3754 symbols in the .bss segment as though they were local common
67c1ffbe 3755 symbols, and uses a different smclas. The native Aix 4.3.3 assembler
1ad63b2f 3756 aligns .comm and .lcomm to 4 bytes. */
252b5132
RH
3757
3758static void
98027b10 3759ppc_comm (int lcomm)
252b5132
RH
3760{
3761 asection *current_seg = now_seg;
3762 subsegT current_subseg = now_subseg;
3763 char *name;
3764 char endc;
3765 char *end_name;
3766 offsetT size;
3767 offsetT align;
3768 symbolS *lcomm_sym = NULL;
3769 symbolS *sym;
3770 char *pfrag;
3771
d02603dc 3772 endc = get_symbol_name (&name);
252b5132 3773 end_name = input_line_pointer;
d02603dc 3774 (void) restore_line_pointer (endc);
252b5132
RH
3775
3776 if (*input_line_pointer != ',')
3777 {
3778 as_bad (_("missing size"));
3779 ignore_rest_of_line ();
3780 return;
3781 }
3782 ++input_line_pointer;
3783
3784 size = get_absolute_expression ();
3785 if (size < 0)
3786 {
3787 as_bad (_("negative size"));
3788 ignore_rest_of_line ();
3789 return;
3790 }
3791
3792 if (! lcomm)
3793 {
3794 /* The third argument to .comm is the alignment. */
3795 if (*input_line_pointer != ',')
1ad63b2f 3796 align = 2;
252b5132
RH
3797 else
3798 {
3799 ++input_line_pointer;
3800 align = get_absolute_expression ();
3801 if (align <= 0)
3802 {
3803 as_warn (_("ignoring bad alignment"));
1ad63b2f 3804 align = 2;
252b5132
RH
3805 }
3806 }
3807 }
3808 else
3809 {
3810 char *lcomm_name;
3811 char lcomm_endc;
3812
252b5132
RH
3813 /* The third argument to .lcomm appears to be the real local
3814 common symbol to create. References to the symbol named in
3815 the first argument are turned into references to the third
3816 argument. */
3817 if (*input_line_pointer != ',')
3818 {
3819 as_bad (_("missing real symbol name"));
3820 ignore_rest_of_line ();
3821 return;
3822 }
3823 ++input_line_pointer;
3824
d02603dc 3825 lcomm_endc = get_symbol_name (&lcomm_name);
81d4177b 3826
252b5132
RH
3827 lcomm_sym = symbol_find_or_make (lcomm_name);
3828
d02603dc 3829 (void) restore_line_pointer (lcomm_endc);
3c02c47f
DE
3830
3831 /* The fourth argument to .lcomm is the alignment. */
3832 if (*input_line_pointer != ',')
3833 {
3834 if (size <= 4)
3835 align = 2;
3836 else
3837 align = 3;
3838 }
3839 else
3840 {
3841 ++input_line_pointer;
3842 align = get_absolute_expression ();
3843 if (align <= 0)
3844 {
3845 as_warn (_("ignoring bad alignment"));
3846 align = 2;
3847 }
3848 }
252b5132
RH
3849 }
3850
3851 *end_name = '\0';
3852 sym = symbol_find_or_make (name);
3853 *end_name = endc;
3854
3855 if (S_IS_DEFINED (sym)
3856 || S_GET_VALUE (sym) != 0)
3857 {
3858 as_bad (_("attempt to redefine symbol"));
3859 ignore_rest_of_line ();
3860 return;
3861 }
81d4177b 3862
252b5132 3863 record_alignment (bss_section, align);
81d4177b 3864
252b5132
RH
3865 if (! lcomm
3866 || ! S_IS_DEFINED (lcomm_sym))
3867 {
3868 symbolS *def_sym;
3869 offsetT def_size;
3870
3871 if (! lcomm)
3872 {
3873 def_sym = sym;
3874 def_size = size;
3875 S_SET_EXTERNAL (sym);
3876 }
3877 else
3878 {
809ffe0d 3879 symbol_get_tc (lcomm_sym)->output = 1;
252b5132
RH
3880 def_sym = lcomm_sym;
3881 def_size = 0;
3882 }
3883
3884 subseg_set (bss_section, 1);
3885 frag_align (align, 0, 0);
81d4177b 3886
809ffe0d 3887 symbol_set_frag (def_sym, frag_now);
252b5132
RH
3888 pfrag = frag_var (rs_org, 1, 1, (relax_substateT) 0, def_sym,
3889 def_size, (char *) NULL);
3890 *pfrag = 0;
3891 S_SET_SEGMENT (def_sym, bss_section);
809ffe0d 3892 symbol_get_tc (def_sym)->align = align;
252b5132
RH
3893 }
3894 else if (lcomm)
3895 {
3896 /* Align the size of lcomm_sym. */
809ffe0d
ILT
3897 symbol_get_frag (lcomm_sym)->fr_offset =
3898 ((symbol_get_frag (lcomm_sym)->fr_offset + (1 << align) - 1)
252b5132 3899 &~ ((1 << align) - 1));
809ffe0d
ILT
3900 if (align > symbol_get_tc (lcomm_sym)->align)
3901 symbol_get_tc (lcomm_sym)->align = align;
252b5132
RH
3902 }
3903
3904 if (lcomm)
3905 {
3906 /* Make sym an offset from lcomm_sym. */
3907 S_SET_SEGMENT (sym, bss_section);
809ffe0d
ILT
3908 symbol_set_frag (sym, symbol_get_frag (lcomm_sym));
3909 S_SET_VALUE (sym, symbol_get_frag (lcomm_sym)->fr_offset);
3910 symbol_get_frag (lcomm_sym)->fr_offset += size;
252b5132
RH
3911 }
3912
3913 subseg_set (current_seg, current_subseg);
3914
3915 demand_empty_rest_of_line ();
3916}
3917
3918/* The .csect pseudo-op. This switches us into a different
3919 subsegment. The first argument is a symbol whose value is the
3920 start of the .csect. In COFF, csect symbols get special aux
3921 entries defined by the x_csect field of union internal_auxent. The
3922 optional second argument is the alignment (the default is 2). */
3923
3924static void
98027b10 3925ppc_csect (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
3926{
3927 char *name;
3928 char endc;
3929 symbolS *sym;
931e13a6 3930 offsetT align;
252b5132 3931
d02603dc 3932 endc = get_symbol_name (&name);
81d4177b 3933
252b5132
RH
3934 sym = symbol_find_or_make (name);
3935
d02603dc 3936 (void) restore_line_pointer (endc);
252b5132
RH
3937
3938 if (S_GET_NAME (sym)[0] == '\0')
3939 {
3940 /* An unnamed csect is assumed to be [PR]. */
96d56e9f 3941 symbol_get_tc (sym)->symbol_class = XMC_PR;
252b5132
RH
3942 }
3943
931e13a6 3944 align = 2;
252b5132
RH
3945 if (*input_line_pointer == ',')
3946 {
3947 ++input_line_pointer;
931e13a6 3948 align = get_absolute_expression ();
252b5132
RH
3949 }
3950
931e13a6
AM
3951 ppc_change_csect (sym, align);
3952
252b5132
RH
3953 demand_empty_rest_of_line ();
3954}
3955
3956/* Change to a different csect. */
3957
3958static void
98027b10 3959ppc_change_csect (symbolS *sym, offsetT align)
252b5132
RH
3960{
3961 if (S_IS_DEFINED (sym))
809ffe0d 3962 subseg_set (S_GET_SEGMENT (sym), symbol_get_tc (sym)->subseg);
252b5132
RH
3963 else
3964 {
3965 symbolS **list_ptr;
3966 int after_toc;
3967 int hold_chunksize;
3968 symbolS *list;
931e13a6
AM
3969 int is_code;
3970 segT sec;
252b5132
RH
3971
3972 /* This is a new csect. We need to look at the symbol class to
3973 figure out whether it should go in the text section or the
3974 data section. */
3975 after_toc = 0;
931e13a6 3976 is_code = 0;
96d56e9f 3977 switch (symbol_get_tc (sym)->symbol_class)
252b5132
RH
3978 {
3979 case XMC_PR:
3980 case XMC_RO:
3981 case XMC_DB:
3982 case XMC_GL:
3983 case XMC_XO:
3984 case XMC_SV:
3985 case XMC_TI:
3986 case XMC_TB:
3987 S_SET_SEGMENT (sym, text_section);
809ffe0d 3988 symbol_get_tc (sym)->subseg = ppc_text_subsegment;
252b5132
RH
3989 ++ppc_text_subsegment;
3990 list_ptr = &ppc_text_csects;
931e13a6 3991 is_code = 1;
252b5132
RH
3992 break;
3993 case XMC_RW:
3994 case XMC_TC0:
3995 case XMC_TC:
3996 case XMC_DS:
3997 case XMC_UA:
3998 case XMC_BS:
3999 case XMC_UC:
4000 if (ppc_toc_csect != NULL
809ffe0d
ILT
4001 && (symbol_get_tc (ppc_toc_csect)->subseg + 1
4002 == ppc_data_subsegment))
252b5132
RH
4003 after_toc = 1;
4004 S_SET_SEGMENT (sym, data_section);
809ffe0d 4005 symbol_get_tc (sym)->subseg = ppc_data_subsegment;
252b5132
RH
4006 ++ppc_data_subsegment;
4007 list_ptr = &ppc_data_csects;
4008 break;
4009 default:
4010 abort ();
4011 }
4012
4013 /* We set the obstack chunk size to a small value before
99a814a1
AM
4014 changing subsegments, so that we don't use a lot of memory
4015 space for what may be a small section. */
252b5132
RH
4016 hold_chunksize = chunksize;
4017 chunksize = 64;
4018
931e13a6
AM
4019 sec = subseg_new (segment_name (S_GET_SEGMENT (sym)),
4020 symbol_get_tc (sym)->subseg);
252b5132
RH
4021
4022 chunksize = hold_chunksize;
4023
4024 if (after_toc)
4025 ppc_after_toc_frag = frag_now;
4026
931e13a6
AM
4027 record_alignment (sec, align);
4028 if (is_code)
4029 frag_align_code (align, 0);
4030 else
4031 frag_align (align, 0, 0);
4032
809ffe0d 4033 symbol_set_frag (sym, frag_now);
252b5132
RH
4034 S_SET_VALUE (sym, (valueT) frag_now_fix ());
4035
931e13a6 4036 symbol_get_tc (sym)->align = align;
809ffe0d
ILT
4037 symbol_get_tc (sym)->output = 1;
4038 symbol_get_tc (sym)->within = sym;
81d4177b 4039
252b5132 4040 for (list = *list_ptr;
809ffe0d
ILT
4041 symbol_get_tc (list)->next != (symbolS *) NULL;
4042 list = symbol_get_tc (list)->next)
252b5132 4043 ;
809ffe0d 4044 symbol_get_tc (list)->next = sym;
81d4177b 4045
252b5132 4046 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
4047 symbol_append (sym, symbol_get_tc (list)->within, &symbol_rootP,
4048 &symbol_lastP);
252b5132
RH
4049 }
4050
4051 ppc_current_csect = sym;
4052}
4053
85645aed
TG
4054static void
4055ppc_change_debug_section (unsigned int idx, subsegT subseg)
4056{
4057 segT sec;
4058 flagword oldflags;
4059 const struct xcoff_dwsect_name *dw = &xcoff_dwsect_names[idx];
4060
4061 sec = subseg_new (dw->name, subseg);
4062 oldflags = bfd_get_section_flags (stdoutput, sec);
4063 if (oldflags == SEC_NO_FLAGS)
4064 {
4065 /* Just created section. */
4066 gas_assert (dw_sections[idx].sect == NULL);
4067
4068 bfd_set_section_flags (stdoutput, sec, SEC_DEBUGGING);
4069 bfd_set_section_alignment (stdoutput, sec, 0);
4070 dw_sections[idx].sect = sec;
4071 }
4072
4073 /* Not anymore in a csect. */
4074 ppc_current_csect = NULL;
4075}
4076
4077/* The .dwsect pseudo-op. Defines a DWARF section. Syntax is:
4078 .dwsect flag [, opt-label ]
4079*/
4080
4081static void
4082ppc_dwsect (int ignore ATTRIBUTE_UNUSED)
4083{
4084 offsetT flag;
4085 symbolS *opt_label;
4086 const struct xcoff_dwsect_name *dw;
4087 struct dw_subsection *subseg;
4088 struct dw_section *dws;
4089 int i;
4090
4091 /* Find section. */
4092 flag = get_absolute_expression ();
4093 dw = NULL;
4094 for (i = 0; i < XCOFF_DWSECT_NBR_NAMES; i++)
4095 if (xcoff_dwsect_names[i].flag == flag)
4096 {
4097 dw = &xcoff_dwsect_names[i];
4098 break;
4099 }
4100
4101 /* Parse opt-label. */
4102 if (*input_line_pointer == ',')
4103 {
d02603dc 4104 char *label;
85645aed
TG
4105 char c;
4106
4107 ++input_line_pointer;
4108
d02603dc 4109 c = get_symbol_name (&label);
85645aed 4110 opt_label = symbol_find_or_make (label);
d02603dc 4111 (void) restore_line_pointer (c);
85645aed
TG
4112 }
4113 else
4114 opt_label = NULL;
4115
4116 demand_empty_rest_of_line ();
4117
4118 /* Return now in case of unknown subsection. */
4119 if (dw == NULL)
4120 {
d6ed37ed 4121 as_bad (_("no known dwarf XCOFF section for flag 0x%08x\n"),
85645aed
TG
4122 (unsigned)flag);
4123 return;
4124 }
4125
4126 /* Find the subsection. */
4127 dws = &dw_sections[i];
4128 subseg = NULL;
4129 if (opt_label != NULL && S_IS_DEFINED (opt_label))
4130 {
4131 /* Sanity check (note that in theory S_GET_SEGMENT mustn't be null). */
4132 if (dws->sect == NULL || S_GET_SEGMENT (opt_label) != dws->sect)
4133 {
4134 as_bad (_("label %s was not defined in this dwarf section"),
4135 S_GET_NAME (opt_label));
4136 subseg = dws->anon_subseg;
4137 opt_label = NULL;
4138 }
4139 else
4140 subseg = symbol_get_tc (opt_label)->u.dw;
4141 }
4142
4143 if (subseg != NULL)
4144 {
4145 /* Switch to the subsection. */
4146 ppc_change_debug_section (i, subseg->subseg);
4147 }
4148 else
4149 {
4150 /* Create a new dw subsection. */
325801bd 4151 subseg = XNEW (struct dw_subsection);
85645aed
TG
4152
4153 if (opt_label == NULL)
4154 {
4155 /* The anonymous one. */
4156 subseg->subseg = 0;
4157 subseg->link = NULL;
4158 dws->anon_subseg = subseg;
4159 }
4160 else
4161 {
4162 /* A named one. */
4163 if (dws->list_subseg != NULL)
4164 subseg->subseg = dws->list_subseg->subseg + 1;
4165 else
4166 subseg->subseg = 1;
4167
4168 subseg->link = dws->list_subseg;
4169 dws->list_subseg = subseg;
4170 symbol_get_tc (opt_label)->u.dw = subseg;
4171 }
4172
4173 ppc_change_debug_section (i, subseg->subseg);
4174
4175 if (dw->def_size)
4176 {
4177 /* Add the length field. */
4178 expressionS *exp = &subseg->end_exp;
4179 int sz;
4180
4181 if (opt_label != NULL)
4182 symbol_set_value_now (opt_label);
4183
4184 /* Add the length field. Note that according to the AIX assembler
4185 manual, the size of the length field is 4 for powerpc32 but
4186 12 for powerpc64. */
4187 if (ppc_obj64)
4188 {
4189 /* Write the 64bit marker. */
4190 md_number_to_chars (frag_more (4), -1, 4);
4191 }
4192
4193 exp->X_op = O_subtract;
4194 exp->X_op_symbol = symbol_temp_new_now ();
4195 exp->X_add_symbol = symbol_temp_make ();
4196
4197 sz = ppc_obj64 ? 8 : 4;
4198 exp->X_add_number = -sz;
4199 emit_expr (exp, sz);
4200 }
4201 }
4202}
4203
252b5132
RH
4204/* This function handles the .text and .data pseudo-ops. These
4205 pseudo-ops aren't really used by XCOFF; we implement them for the
4206 convenience of people who aren't used to XCOFF. */
4207
4208static void
98027b10 4209ppc_section (int type)
252b5132
RH
4210{
4211 const char *name;
4212 symbolS *sym;
4213
4214 if (type == 't')
4215 name = ".text[PR]";
4216 else if (type == 'd')
4217 name = ".data[RW]";
4218 else
4219 abort ();
4220
4221 sym = symbol_find_or_make (name);
4222
931e13a6 4223 ppc_change_csect (sym, 2);
252b5132
RH
4224
4225 demand_empty_rest_of_line ();
4226}
4227
4228/* This function handles the .section pseudo-op. This is mostly to
4229 give an error, since XCOFF only supports .text, .data and .bss, but
4230 we do permit the user to name the text or data section. */
4231
4232static void
98027b10 4233ppc_named_section (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4234{
4235 char *user_name;
4236 const char *real_name;
4237 char c;
4238 symbolS *sym;
4239
d02603dc 4240 c = get_symbol_name (&user_name);
252b5132
RH
4241
4242 if (strcmp (user_name, ".text") == 0)
4243 real_name = ".text[PR]";
4244 else if (strcmp (user_name, ".data") == 0)
4245 real_name = ".data[RW]";
4246 else
4247 {
d6ed37ed 4248 as_bad (_("the XCOFF file format does not support arbitrary sections"));
d02603dc 4249 (void) restore_line_pointer (c);
252b5132
RH
4250 ignore_rest_of_line ();
4251 return;
4252 }
4253
d02603dc 4254 (void) restore_line_pointer (c);
252b5132
RH
4255
4256 sym = symbol_find_or_make (real_name);
4257
931e13a6 4258 ppc_change_csect (sym, 2);
252b5132
RH
4259
4260 demand_empty_rest_of_line ();
4261}
4262
4263/* The .extern pseudo-op. We create an undefined symbol. */
4264
4265static void
98027b10 4266ppc_extern (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4267{
4268 char *name;
4269 char endc;
4270
d02603dc 4271 endc = get_symbol_name (&name);
252b5132
RH
4272
4273 (void) symbol_find_or_make (name);
4274
d02603dc 4275 (void) restore_line_pointer (endc);
252b5132
RH
4276
4277 demand_empty_rest_of_line ();
4278}
4279
4280/* The .lglobl pseudo-op. Keep the symbol in the symbol table. */
4281
4282static void
98027b10 4283ppc_lglobl (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4284{
4285 char *name;
4286 char endc;
4287 symbolS *sym;
4288
d02603dc 4289 endc = get_symbol_name (&name);
252b5132
RH
4290
4291 sym = symbol_find_or_make (name);
4292
d02603dc 4293 (void) restore_line_pointer (endc);
252b5132 4294
809ffe0d 4295 symbol_get_tc (sym)->output = 1;
252b5132
RH
4296
4297 demand_empty_rest_of_line ();
4298}
4299
c865e45b
RS
4300/* The .ref pseudo-op. It takes a list of symbol names and inserts R_REF
4301 relocations at the beginning of the current csect.
4302
4303 (In principle, there's no reason why the relocations _have_ to be at
4304 the beginning. Anywhere in the csect would do. However, inserting
33eaf5de 4305 at the beginning is what the native assembler does, and it helps to
c865e45b
RS
4306 deal with cases where the .ref statements follow the section contents.)
4307
4308 ??? .refs don't work for empty .csects. However, the native assembler
4309 doesn't report an error in this case, and neither yet do we. */
4310
4311static void
4312ppc_ref (int ignore ATTRIBUTE_UNUSED)
4313{
4314 char *name;
4315 char c;
4316
4317 if (ppc_current_csect == NULL)
4318 {
4319 as_bad (_(".ref outside .csect"));
4320 ignore_rest_of_line ();
4321 return;
4322 }
4323
4324 do
4325 {
d02603dc 4326 c = get_symbol_name (&name);
c865e45b
RS
4327
4328 fix_at_start (symbol_get_frag (ppc_current_csect), 0,
4329 symbol_find_or_make (name), 0, FALSE, BFD_RELOC_NONE);
4330
4331 *input_line_pointer = c;
d02603dc 4332 SKIP_WHITESPACE_AFTER_NAME ();
c865e45b
RS
4333 c = *input_line_pointer;
4334 if (c == ',')
4335 {
4336 input_line_pointer++;
4337 SKIP_WHITESPACE ();
4338 if (is_end_of_line[(unsigned char) *input_line_pointer])
4339 {
4340 as_bad (_("missing symbol name"));
4341 ignore_rest_of_line ();
4342 return;
4343 }
4344 }
4345 }
4346 while (c == ',');
4347
4348 demand_empty_rest_of_line ();
4349}
4350
252b5132
RH
4351/* The .rename pseudo-op. The RS/6000 assembler can rename symbols,
4352 although I don't know why it bothers. */
4353
4354static void
98027b10 4355ppc_rename (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4356{
4357 char *name;
4358 char endc;
4359 symbolS *sym;
4360 int len;
4361
d02603dc 4362 endc = get_symbol_name (&name);
252b5132
RH
4363
4364 sym = symbol_find_or_make (name);
4365
d02603dc 4366 (void) restore_line_pointer (endc);
252b5132
RH
4367
4368 if (*input_line_pointer != ',')
4369 {
4370 as_bad (_("missing rename string"));
4371 ignore_rest_of_line ();
4372 return;
4373 }
4374 ++input_line_pointer;
4375
809ffe0d 4376 symbol_get_tc (sym)->real_name = demand_copy_C_string (&len);
252b5132
RH
4377
4378 demand_empty_rest_of_line ();
4379}
4380
4381/* The .stabx pseudo-op. This is similar to a normal .stabs
4382 pseudo-op, but slightly different. A sample is
4383 .stabx "main:F-1",.main,142,0
4384 The first argument is the symbol name to create. The second is the
4385 value, and the third is the storage class. The fourth seems to be
4386 always zero, and I am assuming it is the type. */
4387
4388static void
98027b10 4389ppc_stabx (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4390{
4391 char *name;
4392 int len;
4393 symbolS *sym;
4394 expressionS exp;
4395
4396 name = demand_copy_C_string (&len);
4397
4398 if (*input_line_pointer != ',')
4399 {
4400 as_bad (_("missing value"));
4401 return;
4402 }
4403 ++input_line_pointer;
4404
b34976b6 4405 ppc_stab_symbol = TRUE;
252b5132 4406 sym = symbol_make (name);
b34976b6 4407 ppc_stab_symbol = FALSE;
252b5132 4408
809ffe0d 4409 symbol_get_tc (sym)->real_name = name;
252b5132
RH
4410
4411 (void) expression (&exp);
4412
4413 switch (exp.X_op)
4414 {
4415 case O_illegal:
4416 case O_absent:
4417 case O_big:
4418 as_bad (_("illegal .stabx expression; zero assumed"));
4419 exp.X_add_number = 0;
4420 /* Fall through. */
4421 case O_constant:
4422 S_SET_VALUE (sym, (valueT) exp.X_add_number);
809ffe0d 4423 symbol_set_frag (sym, &zero_address_frag);
252b5132
RH
4424 break;
4425
4426 case O_symbol:
4427 if (S_GET_SEGMENT (exp.X_add_symbol) == undefined_section)
809ffe0d 4428 symbol_set_value_expression (sym, &exp);
252b5132
RH
4429 else
4430 {
4431 S_SET_VALUE (sym,
4432 exp.X_add_number + S_GET_VALUE (exp.X_add_symbol));
809ffe0d 4433 symbol_set_frag (sym, symbol_get_frag (exp.X_add_symbol));
252b5132
RH
4434 }
4435 break;
4436
4437 default:
4438 /* The value is some complex expression. This will probably
99a814a1
AM
4439 fail at some later point, but this is probably the right
4440 thing to do here. */
809ffe0d 4441 symbol_set_value_expression (sym, &exp);
252b5132
RH
4442 break;
4443 }
4444
4445 S_SET_SEGMENT (sym, ppc_coff_debug_section);
809ffe0d 4446 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
4447
4448 if (*input_line_pointer != ',')
4449 {
4450 as_bad (_("missing class"));
4451 return;
4452 }
4453 ++input_line_pointer;
4454
4455 S_SET_STORAGE_CLASS (sym, get_absolute_expression ());
4456
4457 if (*input_line_pointer != ',')
4458 {
4459 as_bad (_("missing type"));
4460 return;
4461 }
4462 ++input_line_pointer;
4463
4464 S_SET_DATA_TYPE (sym, get_absolute_expression ());
4465
809ffe0d 4466 symbol_get_tc (sym)->output = 1;
252b5132 4467
c734e7e3
TG
4468 if (S_GET_STORAGE_CLASS (sym) == C_STSYM)
4469 {
4470 /* In this case :
252b5132 4471
c734e7e3
TG
4472 .bs name
4473 .stabx "z",arrays_,133,0
4474 .es
99a814a1 4475
c734e7e3 4476 .comm arrays_,13768,3
99a814a1 4477
c734e7e3
TG
4478 resolve_symbol_value will copy the exp's "within" into sym's when the
4479 offset is 0. Since this seems to be corner case problem,
4480 only do the correction for storage class C_STSYM. A better solution
4481 would be to have the tc field updated in ppc_symbol_new_hook. */
99a814a1 4482
c734e7e3
TG
4483 if (exp.X_op == O_symbol)
4484 {
4485 if (ppc_current_block == NULL)
4486 as_bad (_(".stabx of storage class stsym must be within .bs/.es"));
99a814a1 4487
c734e7e3
TG
4488 symbol_get_tc (sym)->within = ppc_current_block;
4489 symbol_get_tc (exp.X_add_symbol)->within = ppc_current_block;
4490 }
4491 }
99a814a1 4492
252b5132
RH
4493 if (exp.X_op != O_symbol
4494 || ! S_IS_EXTERNAL (exp.X_add_symbol)
4495 || S_GET_SEGMENT (exp.X_add_symbol) != bss_section)
4496 ppc_frob_label (sym);
4497 else
4498 {
4499 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
4500 symbol_append (sym, exp.X_add_symbol, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
4501 if (symbol_get_tc (ppc_current_csect)->within == exp.X_add_symbol)
4502 symbol_get_tc (ppc_current_csect)->within = sym;
252b5132
RH
4503 }
4504
4505 demand_empty_rest_of_line ();
4506}
4507
4508/* The .function pseudo-op. This takes several arguments. The first
4509 argument seems to be the external name of the symbol. The second
67c1ffbe 4510 argument seems to be the label for the start of the function. gcc
252b5132
RH
4511 uses the same name for both. I have no idea what the third and
4512 fourth arguments are meant to be. The optional fifth argument is
4513 an expression for the size of the function. In COFF this symbol
4514 gets an aux entry like that used for a csect. */
4515
4516static void
98027b10 4517ppc_function (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4518{
4519 char *name;
4520 char endc;
4521 char *s;
4522 symbolS *ext_sym;
4523 symbolS *lab_sym;
4524
d02603dc 4525 endc = get_symbol_name (&name);
252b5132
RH
4526
4527 /* Ignore any [PR] suffix. */
4528 name = ppc_canonicalize_symbol_name (name);
4529 s = strchr (name, '[');
4530 if (s != (char *) NULL
4531 && strcmp (s + 1, "PR]") == 0)
4532 *s = '\0';
4533
4534 ext_sym = symbol_find_or_make (name);
4535
d02603dc 4536 (void) restore_line_pointer (endc);
252b5132
RH
4537
4538 if (*input_line_pointer != ',')
4539 {
4540 as_bad (_("missing symbol name"));
4541 ignore_rest_of_line ();
4542 return;
4543 }
4544 ++input_line_pointer;
4545
d02603dc 4546 endc = get_symbol_name (&name);
252b5132
RH
4547
4548 lab_sym = symbol_find_or_make (name);
4549
d02603dc 4550 (void) restore_line_pointer (endc);
252b5132
RH
4551
4552 if (ext_sym != lab_sym)
4553 {
809ffe0d
ILT
4554 expressionS exp;
4555
4556 exp.X_op = O_symbol;
4557 exp.X_add_symbol = lab_sym;
4558 exp.X_op_symbol = NULL;
4559 exp.X_add_number = 0;
4560 exp.X_unsigned = 0;
4561 symbol_set_value_expression (ext_sym, &exp);
252b5132
RH
4562 }
4563
96d56e9f
NC
4564 if (symbol_get_tc (ext_sym)->symbol_class == -1)
4565 symbol_get_tc (ext_sym)->symbol_class = XMC_PR;
809ffe0d 4566 symbol_get_tc (ext_sym)->output = 1;
252b5132
RH
4567
4568 if (*input_line_pointer == ',')
4569 {
91d6fa6a 4570 expressionS exp;
252b5132
RH
4571
4572 /* Ignore the third argument. */
4573 ++input_line_pointer;
91d6fa6a 4574 expression (& exp);
252b5132
RH
4575 if (*input_line_pointer == ',')
4576 {
4577 /* Ignore the fourth argument. */
4578 ++input_line_pointer;
91d6fa6a 4579 expression (& exp);
252b5132
RH
4580 if (*input_line_pointer == ',')
4581 {
4582 /* The fifth argument is the function size. */
4583 ++input_line_pointer;
85645aed
TG
4584 symbol_get_tc (ext_sym)->u.size = symbol_new
4585 ("L0\001", absolute_section,(valueT) 0, &zero_address_frag);
4586 pseudo_set (symbol_get_tc (ext_sym)->u.size);
252b5132
RH
4587 }
4588 }
4589 }
4590
4591 S_SET_DATA_TYPE (ext_sym, DT_FCN << N_BTSHFT);
4592 SF_SET_FUNCTION (ext_sym);
4593 SF_SET_PROCESS (ext_sym);
4594 coff_add_linesym (ext_sym);
4595
4596 demand_empty_rest_of_line ();
4597}
4598
4599/* The .bf pseudo-op. This is just like a COFF C_FCN symbol named
8642cce8
TR
4600 ".bf". If the pseudo op .bi was seen before .bf, patch the .bi sym
4601 with the correct line number */
5d6255fe 4602
8642cce8 4603static symbolS *saved_bi_sym = 0;
252b5132
RH
4604
4605static void
98027b10 4606ppc_bf (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4607{
4608 symbolS *sym;
4609
4610 sym = symbol_make (".bf");
4611 S_SET_SEGMENT (sym, text_section);
809ffe0d 4612 symbol_set_frag (sym, frag_now);
252b5132
RH
4613 S_SET_VALUE (sym, frag_now_fix ());
4614 S_SET_STORAGE_CLASS (sym, C_FCN);
4615
4616 coff_line_base = get_absolute_expression ();
4617
4618 S_SET_NUMBER_AUXILIARY (sym, 1);
4619 SA_SET_SYM_LNNO (sym, coff_line_base);
4620
8642cce8 4621 /* Line number for bi. */
5d6255fe 4622 if (saved_bi_sym)
8642cce8
TR
4623 {
4624 S_SET_VALUE (saved_bi_sym, coff_n_line_nos);
4625 saved_bi_sym = 0;
4626 }
5d6255fe 4627
8642cce8 4628
809ffe0d 4629 symbol_get_tc (sym)->output = 1;
252b5132
RH
4630
4631 ppc_frob_label (sym);
4632
4633 demand_empty_rest_of_line ();
4634}
4635
4636/* The .ef pseudo-op. This is just like a COFF C_FCN symbol named
4637 ".ef", except that the line number is absolute, not relative to the
4638 most recent ".bf" symbol. */
4639
4640static void
98027b10 4641ppc_ef (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4642{
4643 symbolS *sym;
4644
4645 sym = symbol_make (".ef");
4646 S_SET_SEGMENT (sym, text_section);
809ffe0d 4647 symbol_set_frag (sym, frag_now);
252b5132
RH
4648 S_SET_VALUE (sym, frag_now_fix ());
4649 S_SET_STORAGE_CLASS (sym, C_FCN);
4650 S_SET_NUMBER_AUXILIARY (sym, 1);
4651 SA_SET_SYM_LNNO (sym, get_absolute_expression ());
809ffe0d 4652 symbol_get_tc (sym)->output = 1;
252b5132
RH
4653
4654 ppc_frob_label (sym);
4655
4656 demand_empty_rest_of_line ();
4657}
4658
4659/* The .bi and .ei pseudo-ops. These take a string argument and
4660 generates a C_BINCL or C_EINCL symbol, which goes at the start of
8642cce8
TR
4661 the symbol list. The value of .bi will be know when the next .bf
4662 is encountered. */
252b5132
RH
4663
4664static void
98027b10 4665ppc_biei (int ei)
252b5132
RH
4666{
4667 static symbolS *last_biei;
4668
4669 char *name;
4670 int len;
4671 symbolS *sym;
4672 symbolS *look;
4673
4674 name = demand_copy_C_string (&len);
4675
4676 /* The value of these symbols is actually file offset. Here we set
4677 the value to the index into the line number entries. In
4678 ppc_frob_symbols we set the fix_line field, which will cause BFD
4679 to do the right thing. */
4680
4681 sym = symbol_make (name);
4682 /* obj-coff.c currently only handles line numbers correctly in the
4683 .text section. */
4684 S_SET_SEGMENT (sym, text_section);
4685 S_SET_VALUE (sym, coff_n_line_nos);
809ffe0d 4686 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
4687
4688 S_SET_STORAGE_CLASS (sym, ei ? C_EINCL : C_BINCL);
809ffe0d 4689 symbol_get_tc (sym)->output = 1;
81d4177b 4690
8642cce8 4691 /* Save bi. */
5d6255fe 4692 if (ei)
8642cce8
TR
4693 saved_bi_sym = 0;
4694 else
4695 saved_bi_sym = sym;
4696
252b5132
RH
4697 for (look = last_biei ? last_biei : symbol_rootP;
4698 (look != (symbolS *) NULL
4699 && (S_GET_STORAGE_CLASS (look) == C_FILE
4700 || S_GET_STORAGE_CLASS (look) == C_BINCL
4701 || S_GET_STORAGE_CLASS (look) == C_EINCL));
4702 look = symbol_next (look))
4703 ;
4704 if (look != (symbolS *) NULL)
4705 {
4706 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
4707 symbol_insert (sym, look, &symbol_rootP, &symbol_lastP);
4708 last_biei = sym;
4709 }
4710
4711 demand_empty_rest_of_line ();
4712}
4713
4714/* The .bs pseudo-op. This generates a C_BSTAT symbol named ".bs".
4715 There is one argument, which is a csect symbol. The value of the
4716 .bs symbol is the index of this csect symbol. */
4717
4718static void
98027b10 4719ppc_bs (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4720{
4721 char *name;
4722 char endc;
4723 symbolS *csect;
4724 symbolS *sym;
4725
4726 if (ppc_current_block != NULL)
4727 as_bad (_("nested .bs blocks"));
4728
d02603dc 4729 endc = get_symbol_name (&name);
252b5132
RH
4730
4731 csect = symbol_find_or_make (name);
4732
d02603dc 4733 (void) restore_line_pointer (endc);
252b5132
RH
4734
4735 sym = symbol_make (".bs");
4736 S_SET_SEGMENT (sym, now_seg);
4737 S_SET_STORAGE_CLASS (sym, C_BSTAT);
809ffe0d
ILT
4738 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
4739 symbol_get_tc (sym)->output = 1;
252b5132 4740
809ffe0d 4741 symbol_get_tc (sym)->within = csect;
252b5132
RH
4742
4743 ppc_frob_label (sym);
4744
4745 ppc_current_block = sym;
4746
4747 demand_empty_rest_of_line ();
4748}
4749
4750/* The .es pseudo-op. Generate a C_ESTART symbol named .es. */
4751
4752static void
98027b10 4753ppc_es (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4754{
4755 symbolS *sym;
4756
4757 if (ppc_current_block == NULL)
4758 as_bad (_(".es without preceding .bs"));
4759
4760 sym = symbol_make (".es");
4761 S_SET_SEGMENT (sym, now_seg);
4762 S_SET_STORAGE_CLASS (sym, C_ESTAT);
809ffe0d
ILT
4763 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
4764 symbol_get_tc (sym)->output = 1;
252b5132
RH
4765
4766 ppc_frob_label (sym);
4767
4768 ppc_current_block = NULL;
4769
4770 demand_empty_rest_of_line ();
4771}
4772
4773/* The .bb pseudo-op. Generate a C_BLOCK symbol named .bb, with a
4774 line number. */
4775
4776static void
98027b10 4777ppc_bb (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4778{
4779 symbolS *sym;
4780
4781 sym = symbol_make (".bb");
4782 S_SET_SEGMENT (sym, text_section);
809ffe0d 4783 symbol_set_frag (sym, frag_now);
252b5132
RH
4784 S_SET_VALUE (sym, frag_now_fix ());
4785 S_SET_STORAGE_CLASS (sym, C_BLOCK);
4786
4787 S_SET_NUMBER_AUXILIARY (sym, 1);
4788 SA_SET_SYM_LNNO (sym, get_absolute_expression ());
4789
809ffe0d 4790 symbol_get_tc (sym)->output = 1;
252b5132
RH
4791
4792 SF_SET_PROCESS (sym);
4793
4794 ppc_frob_label (sym);
4795
4796 demand_empty_rest_of_line ();
4797}
4798
4799/* The .eb pseudo-op. Generate a C_BLOCK symbol named .eb, with a
4800 line number. */
4801
4802static void
98027b10 4803ppc_eb (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4804{
4805 symbolS *sym;
4806
4807 sym = symbol_make (".eb");
4808 S_SET_SEGMENT (sym, text_section);
809ffe0d 4809 symbol_set_frag (sym, frag_now);
252b5132
RH
4810 S_SET_VALUE (sym, frag_now_fix ());
4811 S_SET_STORAGE_CLASS (sym, C_BLOCK);
4812 S_SET_NUMBER_AUXILIARY (sym, 1);
4813 SA_SET_SYM_LNNO (sym, get_absolute_expression ());
809ffe0d 4814 symbol_get_tc (sym)->output = 1;
252b5132
RH
4815
4816 SF_SET_PROCESS (sym);
4817
4818 ppc_frob_label (sym);
4819
4820 demand_empty_rest_of_line ();
4821}
4822
4823/* The .bc pseudo-op. This just creates a C_BCOMM symbol with a
4824 specified name. */
4825
4826static void
98027b10 4827ppc_bc (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4828{
4829 char *name;
4830 int len;
4831 symbolS *sym;
4832
4833 name = demand_copy_C_string (&len);
4834 sym = symbol_make (name);
4835 S_SET_SEGMENT (sym, ppc_coff_debug_section);
809ffe0d 4836 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
4837 S_SET_STORAGE_CLASS (sym, C_BCOMM);
4838 S_SET_VALUE (sym, 0);
809ffe0d 4839 symbol_get_tc (sym)->output = 1;
252b5132
RH
4840
4841 ppc_frob_label (sym);
4842
4843 demand_empty_rest_of_line ();
4844}
4845
4846/* The .ec pseudo-op. This just creates a C_ECOMM symbol. */
4847
4848static void
98027b10 4849ppc_ec (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4850{
4851 symbolS *sym;
4852
4853 sym = symbol_make (".ec");
4854 S_SET_SEGMENT (sym, ppc_coff_debug_section);
809ffe0d 4855 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
4856 S_SET_STORAGE_CLASS (sym, C_ECOMM);
4857 S_SET_VALUE (sym, 0);
809ffe0d 4858 symbol_get_tc (sym)->output = 1;
252b5132
RH
4859
4860 ppc_frob_label (sym);
4861
4862 demand_empty_rest_of_line ();
4863}
4864
4865/* The .toc pseudo-op. Switch to the .toc subsegment. */
4866
4867static void
98027b10 4868ppc_toc (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4869{
4870 if (ppc_toc_csect != (symbolS *) NULL)
809ffe0d 4871 subseg_set (data_section, symbol_get_tc (ppc_toc_csect)->subseg);
252b5132
RH
4872 else
4873 {
4874 subsegT subseg;
4875 symbolS *sym;
4876 symbolS *list;
81d4177b 4877
252b5132
RH
4878 subseg = ppc_data_subsegment;
4879 ++ppc_data_subsegment;
4880
4881 subseg_new (segment_name (data_section), subseg);
4882 ppc_toc_frag = frag_now;
4883
4884 sym = symbol_find_or_make ("TOC[TC0]");
809ffe0d 4885 symbol_set_frag (sym, frag_now);
252b5132
RH
4886 S_SET_SEGMENT (sym, data_section);
4887 S_SET_VALUE (sym, (valueT) frag_now_fix ());
809ffe0d
ILT
4888 symbol_get_tc (sym)->subseg = subseg;
4889 symbol_get_tc (sym)->output = 1;
4890 symbol_get_tc (sym)->within = sym;
252b5132
RH
4891
4892 ppc_toc_csect = sym;
81d4177b 4893
252b5132 4894 for (list = ppc_data_csects;
809ffe0d
ILT
4895 symbol_get_tc (list)->next != (symbolS *) NULL;
4896 list = symbol_get_tc (list)->next)
252b5132 4897 ;
809ffe0d 4898 symbol_get_tc (list)->next = sym;
252b5132
RH
4899
4900 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
4901 symbol_append (sym, symbol_get_tc (list)->within, &symbol_rootP,
4902 &symbol_lastP);
252b5132
RH
4903 }
4904
4905 ppc_current_csect = ppc_toc_csect;
4906
4907 demand_empty_rest_of_line ();
4908}
4909
4910/* The AIX assembler automatically aligns the operands of a .long or
4911 .short pseudo-op, and we want to be compatible. */
4912
4913static void
98027b10 4914ppc_xcoff_cons (int log_size)
252b5132
RH
4915{
4916 frag_align (log_size, 0, 0);
4917 record_alignment (now_seg, log_size);
4918 cons (1 << log_size);
4919}
4920
4921static void
98027b10 4922ppc_vbyte (int dummy ATTRIBUTE_UNUSED)
252b5132
RH
4923{
4924 expressionS exp;
4925 int byte_count;
4926
4927 (void) expression (&exp);
4928
4929 if (exp.X_op != O_constant)
4930 {
4931 as_bad (_("non-constant byte count"));
4932 return;
4933 }
4934
4935 byte_count = exp.X_add_number;
4936
4937 if (*input_line_pointer != ',')
4938 {
4939 as_bad (_("missing value"));
4940 return;
4941 }
4942
4943 ++input_line_pointer;
4944 cons (byte_count);
4945}
4946
85645aed
TG
4947void
4948ppc_xcoff_end (void)
4949{
4950 int i;
4951
4952 for (i = 0; i < XCOFF_DWSECT_NBR_NAMES; i++)
4953 {
4954 struct dw_section *dws = &dw_sections[i];
4955 struct dw_subsection *dwss;
4956
4957 if (dws->anon_subseg)
4958 {
4959 dwss = dws->anon_subseg;
4960 dwss->link = dws->list_subseg;
4961 }
4962 else
4963 dwss = dws->list_subseg;
4964
4965 for (; dwss != NULL; dwss = dwss->link)
4966 if (dwss->end_exp.X_add_symbol != NULL)
4967 {
4968 subseg_set (dws->sect, dwss->subseg);
4969 symbol_set_value_now (dwss->end_exp.X_add_symbol);
4970 }
4971 }
4972}
4973
252b5132 4974#endif /* OBJ_XCOFF */
0baf16f2 4975#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
252b5132
RH
4976\f
4977/* The .tc pseudo-op. This is used when generating either XCOFF or
4978 ELF. This takes two or more arguments.
4979
4980 When generating XCOFF output, the first argument is the name to
4981 give to this location in the toc; this will be a symbol with class
0baf16f2 4982 TC. The rest of the arguments are N-byte values to actually put at
252b5132 4983 this location in the TOC; often there is just one more argument, a
1049f94e 4984 relocatable symbol reference. The size of the value to store
0baf16f2
AM
4985 depends on target word size. A 32-bit target uses 4-byte values, a
4986 64-bit target uses 8-byte values.
252b5132
RH
4987
4988 When not generating XCOFF output, the arguments are the same, but
4989 the first argument is simply ignored. */
4990
4991static void
98027b10 4992ppc_tc (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4993{
4994#ifdef OBJ_XCOFF
4995
4996 /* Define the TOC symbol name. */
4997 {
4998 char *name;
4999 char endc;
5000 symbolS *sym;
5001
5002 if (ppc_toc_csect == (symbolS *) NULL
5003 || ppc_toc_csect != ppc_current_csect)
5004 {
5005 as_bad (_(".tc not in .toc section"));
5006 ignore_rest_of_line ();
5007 return;
5008 }
5009
d02603dc 5010 endc = get_symbol_name (&name);
252b5132
RH
5011
5012 sym = symbol_find_or_make (name);
5013
d02603dc 5014 (void) restore_line_pointer (endc);
252b5132
RH
5015
5016 if (S_IS_DEFINED (sym))
5017 {
5018 symbolS *label;
5019
809ffe0d 5020 label = symbol_get_tc (ppc_current_csect)->within;
96d56e9f 5021 if (symbol_get_tc (label)->symbol_class != XMC_TC0)
252b5132
RH
5022 {
5023 as_bad (_(".tc with no label"));
5024 ignore_rest_of_line ();
5025 return;
5026 }
5027
5028 S_SET_SEGMENT (label, S_GET_SEGMENT (sym));
809ffe0d 5029 symbol_set_frag (label, symbol_get_frag (sym));
252b5132
RH
5030 S_SET_VALUE (label, S_GET_VALUE (sym));
5031
5032 while (! is_end_of_line[(unsigned char) *input_line_pointer])
5033 ++input_line_pointer;
5034
5035 return;
5036 }
5037
5038 S_SET_SEGMENT (sym, now_seg);
809ffe0d 5039 symbol_set_frag (sym, frag_now);
252b5132 5040 S_SET_VALUE (sym, (valueT) frag_now_fix ());
96d56e9f 5041 symbol_get_tc (sym)->symbol_class = XMC_TC;
809ffe0d 5042 symbol_get_tc (sym)->output = 1;
252b5132
RH
5043
5044 ppc_frob_label (sym);
5045 }
5046
0baf16f2
AM
5047#endif /* OBJ_XCOFF */
5048#ifdef OBJ_ELF
9c7977b3 5049 int align;
252b5132
RH
5050
5051 /* Skip the TOC symbol name. */
5052 while (is_part_of_name (*input_line_pointer)
d13d4015 5053 || *input_line_pointer == ' '
252b5132
RH
5054 || *input_line_pointer == '['
5055 || *input_line_pointer == ']'
5056 || *input_line_pointer == '{'
5057 || *input_line_pointer == '}')
5058 ++input_line_pointer;
5059
0baf16f2 5060 /* Align to a four/eight byte boundary. */
2b3c4602 5061 align = ppc_obj64 ? 3 : 2;
9c7977b3
AM
5062 frag_align (align, 0, 0);
5063 record_alignment (now_seg, align);
0baf16f2 5064#endif /* OBJ_ELF */
252b5132
RH
5065
5066 if (*input_line_pointer != ',')
5067 demand_empty_rest_of_line ();
5068 else
5069 {
5070 ++input_line_pointer;
2b3c4602 5071 cons (ppc_obj64 ? 8 : 4);
252b5132
RH
5072 }
5073}
0baf16f2
AM
5074
5075/* Pseudo-op .machine. */
0baf16f2
AM
5076
5077static void
98027b10 5078ppc_machine (int ignore ATTRIBUTE_UNUSED)
0baf16f2 5079{
d02603dc 5080 char c;
69c040df
AM
5081 char *cpu_string;
5082#define MAX_HISTORY 100
fa452fa6 5083 static ppc_cpu_t *cpu_history;
69c040df
AM
5084 static int curr_hist;
5085
5086 SKIP_WHITESPACE ();
5087
d02603dc
NC
5088 c = get_symbol_name (&cpu_string);
5089 cpu_string = xstrdup (cpu_string);
5090 (void) restore_line_pointer (c);
69c040df
AM
5091
5092 if (cpu_string != NULL)
5093 {
fa452fa6 5094 ppc_cpu_t old_cpu = ppc_cpu;
69fe9ce5 5095 ppc_cpu_t new_cpu;
69c040df
AM
5096 char *p;
5097
5098 for (p = cpu_string; *p != 0; p++)
5099 *p = TOLOWER (*p);
5100
5101 if (strcmp (cpu_string, "push") == 0)
5102 {
5103 if (cpu_history == NULL)
325801bd 5104 cpu_history = XNEWVEC (ppc_cpu_t, MAX_HISTORY);
69c040df
AM
5105
5106 if (curr_hist >= MAX_HISTORY)
5107 as_bad (_(".machine stack overflow"));
5108 else
5109 cpu_history[curr_hist++] = ppc_cpu;
5110 }
5111 else if (strcmp (cpu_string, "pop") == 0)
5112 {
5113 if (curr_hist <= 0)
5114 as_bad (_(".machine stack underflow"));
5115 else
5116 ppc_cpu = cpu_history[--curr_hist];
5117 }
776fc418 5118 else if ((new_cpu = ppc_parse_cpu (ppc_cpu, &sticky, cpu_string)) != 0)
69fe9ce5 5119 ppc_cpu = new_cpu;
69c040df
AM
5120 else
5121 as_bad (_("invalid machine `%s'"), cpu_string);
5122
5123 if (ppc_cpu != old_cpu)
5124 ppc_setup_opcodes ();
5125 }
5126
5127 demand_empty_rest_of_line ();
0baf16f2 5128}
0baf16f2 5129#endif /* defined (OBJ_XCOFF) || defined (OBJ_ELF) */
252b5132
RH
5130\f
5131#ifdef TE_PE
5132
99a814a1 5133/* Pseudo-ops specific to the Windows NT PowerPC PE (coff) format. */
252b5132
RH
5134
5135/* Set the current section. */
5136static void
98027b10 5137ppc_set_current_section (segT new)
252b5132
RH
5138{
5139 ppc_previous_section = ppc_current_section;
5140 ppc_current_section = new;
5141}
5142
5143/* pseudo-op: .previous
5144 behaviour: toggles the current section with the previous section.
5145 errors: None
99a814a1
AM
5146 warnings: "No previous section" */
5147
252b5132 5148static void
98027b10 5149ppc_previous (int ignore ATTRIBUTE_UNUSED)
252b5132 5150{
81d4177b 5151 if (ppc_previous_section == NULL)
252b5132 5152 {
d6ed37ed 5153 as_warn (_("no previous section to return to, ignored."));
252b5132
RH
5154 return;
5155 }
5156
99a814a1 5157 subseg_set (ppc_previous_section, 0);
252b5132 5158
99a814a1 5159 ppc_set_current_section (ppc_previous_section);
252b5132
RH
5160}
5161
5162/* pseudo-op: .pdata
5163 behaviour: predefined read only data section
b34976b6 5164 double word aligned
252b5132
RH
5165 errors: None
5166 warnings: None
5167 initial: .section .pdata "adr3"
b34976b6 5168 a - don't know -- maybe a misprint
252b5132
RH
5169 d - initialized data
5170 r - readable
5171 3 - double word aligned (that would be 4 byte boundary)
5172
5173 commentary:
5174 Tag index tables (also known as the function table) for exception
99a814a1 5175 handling, debugging, etc. */
252b5132 5176
252b5132 5177static void
98027b10 5178ppc_pdata (int ignore ATTRIBUTE_UNUSED)
252b5132 5179{
81d4177b 5180 if (pdata_section == 0)
252b5132
RH
5181 {
5182 pdata_section = subseg_new (".pdata", 0);
81d4177b 5183
252b5132
RH
5184 bfd_set_section_flags (stdoutput, pdata_section,
5185 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5186 | SEC_READONLY | SEC_DATA ));
81d4177b 5187
252b5132
RH
5188 bfd_set_section_alignment (stdoutput, pdata_section, 2);
5189 }
5190 else
5191 {
99a814a1 5192 pdata_section = subseg_new (".pdata", 0);
252b5132 5193 }
99a814a1 5194 ppc_set_current_section (pdata_section);
252b5132
RH
5195}
5196
5197/* pseudo-op: .ydata
5198 behaviour: predefined read only data section
b34976b6 5199 double word aligned
252b5132
RH
5200 errors: None
5201 warnings: None
5202 initial: .section .ydata "drw3"
b34976b6 5203 a - don't know -- maybe a misprint
252b5132
RH
5204 d - initialized data
5205 r - readable
5206 3 - double word aligned (that would be 4 byte boundary)
5207 commentary:
5208 Tag tables (also known as the scope table) for exception handling,
99a814a1
AM
5209 debugging, etc. */
5210
252b5132 5211static void
98027b10 5212ppc_ydata (int ignore ATTRIBUTE_UNUSED)
252b5132 5213{
81d4177b 5214 if (ydata_section == 0)
252b5132
RH
5215 {
5216 ydata_section = subseg_new (".ydata", 0);
5217 bfd_set_section_flags (stdoutput, ydata_section,
99a814a1
AM
5218 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5219 | SEC_READONLY | SEC_DATA ));
252b5132
RH
5220
5221 bfd_set_section_alignment (stdoutput, ydata_section, 3);
5222 }
5223 else
5224 {
5225 ydata_section = subseg_new (".ydata", 0);
5226 }
99a814a1 5227 ppc_set_current_section (ydata_section);
252b5132
RH
5228}
5229
5230/* pseudo-op: .reldata
5231 behaviour: predefined read write data section
b34976b6 5232 double word aligned (4-byte)
252b5132
RH
5233 FIXME: relocation is applied to it
5234 FIXME: what's the difference between this and .data?
5235 errors: None
5236 warnings: None
5237 initial: .section .reldata "drw3"
5238 d - initialized data
5239 r - readable
33eaf5de 5240 w - writable
252b5132
RH
5241 3 - double word aligned (that would be 8 byte boundary)
5242
5243 commentary:
5244 Like .data, but intended to hold data subject to relocation, such as
99a814a1
AM
5245 function descriptors, etc. */
5246
252b5132 5247static void
98027b10 5248ppc_reldata (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5249{
5250 if (reldata_section == 0)
5251 {
5252 reldata_section = subseg_new (".reldata", 0);
5253
5254 bfd_set_section_flags (stdoutput, reldata_section,
99a814a1
AM
5255 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5256 | SEC_DATA));
252b5132
RH
5257
5258 bfd_set_section_alignment (stdoutput, reldata_section, 2);
5259 }
5260 else
5261 {
5262 reldata_section = subseg_new (".reldata", 0);
5263 }
99a814a1 5264 ppc_set_current_section (reldata_section);
252b5132
RH
5265}
5266
5267/* pseudo-op: .rdata
5268 behaviour: predefined read only data section
b34976b6 5269 double word aligned
252b5132
RH
5270 errors: None
5271 warnings: None
5272 initial: .section .rdata "dr3"
5273 d - initialized data
5274 r - readable
99a814a1
AM
5275 3 - double word aligned (that would be 4 byte boundary) */
5276
252b5132 5277static void
98027b10 5278ppc_rdata (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5279{
5280 if (rdata_section == 0)
5281 {
5282 rdata_section = subseg_new (".rdata", 0);
5283 bfd_set_section_flags (stdoutput, rdata_section,
5284 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5285 | SEC_READONLY | SEC_DATA ));
5286
5287 bfd_set_section_alignment (stdoutput, rdata_section, 2);
5288 }
5289 else
5290 {
5291 rdata_section = subseg_new (".rdata", 0);
5292 }
99a814a1 5293 ppc_set_current_section (rdata_section);
252b5132
RH
5294}
5295
5296/* pseudo-op: .ualong
81d4177b 5297 behaviour: much like .int, with the exception that no alignment is
b34976b6 5298 performed.
252b5132
RH
5299 FIXME: test the alignment statement
5300 errors: None
99a814a1
AM
5301 warnings: None */
5302
252b5132 5303static void
98027b10 5304ppc_ualong (int ignore ATTRIBUTE_UNUSED)
252b5132 5305{
99a814a1
AM
5306 /* Try for long. */
5307 cons (4);
252b5132
RH
5308}
5309
5310/* pseudo-op: .znop <symbol name>
5311 behaviour: Issue a nop instruction
b34976b6 5312 Issue a IMAGE_REL_PPC_IFGLUE relocation against it, using
252b5132
RH
5313 the supplied symbol name.
5314 errors: None
99a814a1
AM
5315 warnings: Missing symbol name */
5316
252b5132 5317static void
98027b10 5318ppc_znop (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5319{
5320 unsigned long insn;
5321 const struct powerpc_opcode *opcode;
252b5132 5322 char *f;
252b5132 5323 symbolS *sym;
252b5132
RH
5324 char *symbol_name;
5325 char c;
5326 char *name;
252b5132 5327
99a814a1 5328 /* Strip out the symbol name. */
d02603dc 5329 c = get_symbol_name (&symbol_name);
252b5132 5330
a44e2901 5331 name = xstrdup (symbol_name);
252b5132
RH
5332
5333 sym = symbol_find_or_make (name);
5334
5335 *input_line_pointer = c;
5336
d02603dc 5337 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
5338
5339 /* Look up the opcode in the hash table. */
5340 opcode = (const struct powerpc_opcode *) hash_find (ppc_hash, "nop");
5341
99a814a1 5342 /* Stick in the nop. */
252b5132
RH
5343 insn = opcode->opcode;
5344
5345 /* Write out the instruction. */
5346 f = frag_more (4);
5347 md_number_to_chars (f, insn, 4);
5348 fix_new (frag_now,
5349 f - frag_now->fr_literal,
5350 4,
5351 sym,
5352 0,
5353 0,
5354 BFD_RELOC_16_GOT_PCREL);
5355
5356}
5357
81d4177b
KH
5358/* pseudo-op:
5359 behaviour:
5360 errors:
99a814a1
AM
5361 warnings: */
5362
252b5132 5363static void
98027b10 5364ppc_pe_comm (int lcomm)
252b5132 5365{
98027b10
AM
5366 char *name;
5367 char c;
5368 char *p;
252b5132 5369 offsetT temp;
98027b10 5370 symbolS *symbolP;
252b5132
RH
5371 offsetT align;
5372
d02603dc 5373 c = get_symbol_name (&name);
252b5132 5374
99a814a1 5375 /* just after name is now '\0'. */
252b5132
RH
5376 p = input_line_pointer;
5377 *p = c;
d02603dc 5378 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
5379 if (*input_line_pointer != ',')
5380 {
d6ed37ed 5381 as_bad (_("expected comma after symbol-name: rest of line ignored."));
252b5132
RH
5382 ignore_rest_of_line ();
5383 return;
5384 }
5385
5386 input_line_pointer++; /* skip ',' */
5387 if ((temp = get_absolute_expression ()) < 0)
5388 {
5389 as_warn (_(".COMMon length (%ld.) <0! Ignored."), (long) temp);
5390 ignore_rest_of_line ();
5391 return;
5392 }
5393
5394 if (! lcomm)
5395 {
5396 /* The third argument to .comm is the alignment. */
5397 if (*input_line_pointer != ',')
5398 align = 3;
5399 else
5400 {
5401 ++input_line_pointer;
5402 align = get_absolute_expression ();
5403 if (align <= 0)
5404 {
5405 as_warn (_("ignoring bad alignment"));
5406 align = 3;
5407 }
5408 }
5409 }
5410
5411 *p = 0;
5412 symbolP = symbol_find_or_make (name);
5413
5414 *p = c;
5415 if (S_IS_DEFINED (symbolP) && ! S_IS_COMMON (symbolP))
5416 {
d6ed37ed 5417 as_bad (_("ignoring attempt to re-define symbol `%s'."),
252b5132
RH
5418 S_GET_NAME (symbolP));
5419 ignore_rest_of_line ();
5420 return;
5421 }
5422
5423 if (S_GET_VALUE (symbolP))
5424 {
5425 if (S_GET_VALUE (symbolP) != (valueT) temp)
d6ed37ed 5426 as_bad (_("length of .comm \"%s\" is already %ld. Not changed to %ld."),
252b5132
RH
5427 S_GET_NAME (symbolP),
5428 (long) S_GET_VALUE (symbolP),
5429 (long) temp);
5430 }
5431 else
5432 {
5433 S_SET_VALUE (symbolP, (valueT) temp);
5434 S_SET_EXTERNAL (symbolP);
86ebace2 5435 S_SET_SEGMENT (symbolP, bfd_com_section_ptr);
252b5132
RH
5436 }
5437
5438 demand_empty_rest_of_line ();
5439}
5440
5441/*
5442 * implement the .section pseudo op:
5443 * .section name {, "flags"}
5444 * ^ ^
5445 * | +--- optional flags: 'b' for bss
5446 * | 'i' for info
5447 * +-- section name 'l' for lib
5448 * 'n' for noload
5449 * 'o' for over
5450 * 'w' for data
5451 * 'd' (apparently m88k for data)
5452 * 'x' for text
5453 * But if the argument is not a quoted string, treat it as a
5454 * subsegment number.
5455 *
5456 * FIXME: this is a copy of the section processing from obj-coff.c, with
5457 * additions/changes for the moto-pas assembler support. There are three
5458 * categories:
5459 *
81d4177b 5460 * FIXME: I just noticed this. This doesn't work at all really. It it
252b5132
RH
5461 * setting bits that bfd probably neither understands or uses. The
5462 * correct approach (?) will have to incorporate extra fields attached
5463 * to the section to hold the system specific stuff. (krk)
5464 *
5465 * Section Contents:
5466 * 'a' - unknown - referred to in documentation, but no definition supplied
5467 * 'c' - section has code
5468 * 'd' - section has initialized data
5469 * 'u' - section has uninitialized data
5470 * 'i' - section contains directives (info)
5471 * 'n' - section can be discarded
5472 * 'R' - remove section at link time
5473 *
5474 * Section Protection:
5475 * 'r' - section is readable
33eaf5de 5476 * 'w' - section is writable
252b5132
RH
5477 * 'x' - section is executable
5478 * 's' - section is sharable
5479 *
5480 * Section Alignment:
5481 * '0' - align to byte boundary
33eaf5de 5482 * '1' - align to halfword boundary
252b5132
RH
5483 * '2' - align to word boundary
5484 * '3' - align to doubleword boundary
5485 * '4' - align to quadword boundary
5486 * '5' - align to 32 byte boundary
5487 * '6' - align to 64 byte boundary
5488 *
5489 */
5490
5491void
98027b10 5492ppc_pe_section (int ignore ATTRIBUTE_UNUSED)
252b5132 5493{
99a814a1 5494 /* Strip out the section name. */
252b5132
RH
5495 char *section_name;
5496 char c;
5497 char *name;
5498 unsigned int exp;
5499 flagword flags;
5500 segT sec;
5501 int align;
5502
d02603dc 5503 c = get_symbol_name (&section_name);
252b5132 5504
a44e2901 5505 name = xstrdup (section_name);
252b5132
RH
5506
5507 *input_line_pointer = c;
5508
d02603dc 5509 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
5510
5511 exp = 0;
5512 flags = SEC_NO_FLAGS;
5513
5514 if (strcmp (name, ".idata$2") == 0)
5515 {
5516 align = 0;
5517 }
5518 else if (strcmp (name, ".idata$3") == 0)
5519 {
5520 align = 0;
5521 }
5522 else if (strcmp (name, ".idata$4") == 0)
5523 {
5524 align = 2;
5525 }
5526 else if (strcmp (name, ".idata$5") == 0)
5527 {
5528 align = 2;
5529 }
5530 else if (strcmp (name, ".idata$6") == 0)
5531 {
5532 align = 1;
5533 }
5534 else
99a814a1
AM
5535 /* Default alignment to 16 byte boundary. */
5536 align = 4;
252b5132
RH
5537
5538 if (*input_line_pointer == ',')
5539 {
5540 ++input_line_pointer;
5541 SKIP_WHITESPACE ();
5542 if (*input_line_pointer != '"')
5543 exp = get_absolute_expression ();
5544 else
5545 {
5546 ++input_line_pointer;
5547 while (*input_line_pointer != '"'
5548 && ! is_end_of_line[(unsigned char) *input_line_pointer])
5549 {
5550 switch (*input_line_pointer)
5551 {
5552 /* Section Contents */
5553 case 'a': /* unknown */
d6ed37ed 5554 as_bad (_("unsupported section attribute -- 'a'"));
252b5132
RH
5555 break;
5556 case 'c': /* code section */
81d4177b 5557 flags |= SEC_CODE;
252b5132
RH
5558 break;
5559 case 'd': /* section has initialized data */
5560 flags |= SEC_DATA;
5561 break;
5562 case 'u': /* section has uninitialized data */
5563 /* FIXME: This is IMAGE_SCN_CNT_UNINITIALIZED_DATA
5564 in winnt.h */
5565 flags |= SEC_ROM;
5566 break;
5567 case 'i': /* section contains directives (info) */
5568 /* FIXME: This is IMAGE_SCN_LNK_INFO
5569 in winnt.h */
5570 flags |= SEC_HAS_CONTENTS;
5571 break;
5572 case 'n': /* section can be discarded */
81d4177b 5573 flags &=~ SEC_LOAD;
252b5132
RH
5574 break;
5575 case 'R': /* Remove section at link time */
5576 flags |= SEC_NEVER_LOAD;
5577 break;
8d452c78 5578#if IFLICT_BRAIN_DAMAGE
252b5132
RH
5579 /* Section Protection */
5580 case 'r': /* section is readable */
5581 flags |= IMAGE_SCN_MEM_READ;
5582 break;
33eaf5de 5583 case 'w': /* section is writable */
252b5132
RH
5584 flags |= IMAGE_SCN_MEM_WRITE;
5585 break;
5586 case 'x': /* section is executable */
5587 flags |= IMAGE_SCN_MEM_EXECUTE;
5588 break;
5589 case 's': /* section is sharable */
5590 flags |= IMAGE_SCN_MEM_SHARED;
5591 break;
5592
5593 /* Section Alignment */
5594 case '0': /* align to byte boundary */
5595 flags |= IMAGE_SCN_ALIGN_1BYTES;
5596 align = 0;
5597 break;
5598 case '1': /* align to halfword boundary */
5599 flags |= IMAGE_SCN_ALIGN_2BYTES;
5600 align = 1;
5601 break;
5602 case '2': /* align to word boundary */
5603 flags |= IMAGE_SCN_ALIGN_4BYTES;
5604 align = 2;
5605 break;
5606 case '3': /* align to doubleword boundary */
5607 flags |= IMAGE_SCN_ALIGN_8BYTES;
5608 align = 3;
5609 break;
5610 case '4': /* align to quadword boundary */
5611 flags |= IMAGE_SCN_ALIGN_16BYTES;
5612 align = 4;
5613 break;
5614 case '5': /* align to 32 byte boundary */
5615 flags |= IMAGE_SCN_ALIGN_32BYTES;
5616 align = 5;
5617 break;
5618 case '6': /* align to 64 byte boundary */
5619 flags |= IMAGE_SCN_ALIGN_64BYTES;
5620 align = 6;
5621 break;
8d452c78 5622#endif
252b5132 5623 default:
99a814a1
AM
5624 as_bad (_("unknown section attribute '%c'"),
5625 *input_line_pointer);
252b5132
RH
5626 break;
5627 }
5628 ++input_line_pointer;
5629 }
5630 if (*input_line_pointer == '"')
5631 ++input_line_pointer;
5632 }
5633 }
5634
5635 sec = subseg_new (name, (subsegT) exp);
5636
99a814a1 5637 ppc_set_current_section (sec);
252b5132
RH
5638
5639 if (flags != SEC_NO_FLAGS)
5640 {
5641 if (! bfd_set_section_flags (stdoutput, sec, flags))
5642 as_bad (_("error setting flags for \"%s\": %s"),
5643 bfd_section_name (stdoutput, sec),
5644 bfd_errmsg (bfd_get_error ()));
5645 }
5646
99a814a1 5647 bfd_set_section_alignment (stdoutput, sec, align);
252b5132
RH
5648}
5649
5650static void
98027b10 5651ppc_pe_function (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5652{
5653 char *name;
5654 char endc;
5655 symbolS *ext_sym;
5656
d02603dc 5657 endc = get_symbol_name (&name);
252b5132
RH
5658
5659 ext_sym = symbol_find_or_make (name);
5660
d02603dc 5661 (void) restore_line_pointer (endc);
252b5132
RH
5662
5663 S_SET_DATA_TYPE (ext_sym, DT_FCN << N_BTSHFT);
5664 SF_SET_FUNCTION (ext_sym);
5665 SF_SET_PROCESS (ext_sym);
5666 coff_add_linesym (ext_sym);
5667
5668 demand_empty_rest_of_line ();
5669}
5670
5671static void
98027b10 5672ppc_pe_tocd (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5673{
5674 if (tocdata_section == 0)
5675 {
5676 tocdata_section = subseg_new (".tocd", 0);
99a814a1 5677 /* FIXME: section flags won't work. */
252b5132
RH
5678 bfd_set_section_flags (stdoutput, tocdata_section,
5679 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
99a814a1 5680 | SEC_READONLY | SEC_DATA));
252b5132
RH
5681
5682 bfd_set_section_alignment (stdoutput, tocdata_section, 2);
5683 }
5684 else
5685 {
5686 rdata_section = subseg_new (".tocd", 0);
5687 }
5688
99a814a1 5689 ppc_set_current_section (tocdata_section);
252b5132
RH
5690
5691 demand_empty_rest_of_line ();
5692}
5693
5694/* Don't adjust TOC relocs to use the section symbol. */
5695
5696int
98027b10 5697ppc_pe_fix_adjustable (fixS *fix)
252b5132
RH
5698{
5699 return fix->fx_r_type != BFD_RELOC_PPC_TOC16;
5700}
5701
5702#endif
5703\f
5704#ifdef OBJ_XCOFF
5705
5706/* XCOFF specific symbol and file handling. */
5707
5708/* Canonicalize the symbol name. We use the to force the suffix, if
5709 any, to use square brackets, and to be in upper case. */
5710
5711char *
98027b10 5712ppc_canonicalize_symbol_name (char *name)
252b5132
RH
5713{
5714 char *s;
5715
5716 if (ppc_stab_symbol)
5717 return name;
5718
5719 for (s = name; *s != '\0' && *s != '{' && *s != '['; s++)
5720 ;
5721 if (*s != '\0')
5722 {
5723 char brac;
5724
5725 if (*s == '[')
5726 brac = ']';
5727 else
5728 {
5729 *s = '[';
5730 brac = '}';
5731 }
5732
5733 for (s++; *s != '\0' && *s != brac; s++)
3882b010 5734 *s = TOUPPER (*s);
252b5132
RH
5735
5736 if (*s == '\0' || s[1] != '\0')
5737 as_bad (_("bad symbol suffix"));
5738
5739 *s = ']';
5740 }
5741
5742 return name;
5743}
5744
5745/* Set the class of a symbol based on the suffix, if any. This is
5746 called whenever a new symbol is created. */
5747
5748void
98027b10 5749ppc_symbol_new_hook (symbolS *sym)
252b5132 5750{
809ffe0d 5751 struct ppc_tc_sy *tc;
252b5132
RH
5752 const char *s;
5753
809ffe0d
ILT
5754 tc = symbol_get_tc (sym);
5755 tc->next = NULL;
5756 tc->output = 0;
96d56e9f 5757 tc->symbol_class = -1;
809ffe0d
ILT
5758 tc->real_name = NULL;
5759 tc->subseg = 0;
5760 tc->align = 0;
85645aed
TG
5761 tc->u.size = NULL;
5762 tc->u.dw = NULL;
809ffe0d 5763 tc->within = NULL;
252b5132
RH
5764
5765 if (ppc_stab_symbol)
5766 return;
5767
5768 s = strchr (S_GET_NAME (sym), '[');
5769 if (s == (const char *) NULL)
5770 {
5771 /* There is no suffix. */
5772 return;
5773 }
5774
5775 ++s;
5776
5777 switch (s[0])
5778 {
5779 case 'B':
5780 if (strcmp (s, "BS]") == 0)
96d56e9f 5781 tc->symbol_class = XMC_BS;
252b5132
RH
5782 break;
5783 case 'D':
5784 if (strcmp (s, "DB]") == 0)
96d56e9f 5785 tc->symbol_class = XMC_DB;
252b5132 5786 else if (strcmp (s, "DS]") == 0)
96d56e9f 5787 tc->symbol_class = XMC_DS;
252b5132
RH
5788 break;
5789 case 'G':
5790 if (strcmp (s, "GL]") == 0)
96d56e9f 5791 tc->symbol_class = XMC_GL;
252b5132
RH
5792 break;
5793 case 'P':
5794 if (strcmp (s, "PR]") == 0)
96d56e9f 5795 tc->symbol_class = XMC_PR;
252b5132
RH
5796 break;
5797 case 'R':
5798 if (strcmp (s, "RO]") == 0)
96d56e9f 5799 tc->symbol_class = XMC_RO;
252b5132 5800 else if (strcmp (s, "RW]") == 0)
96d56e9f 5801 tc->symbol_class = XMC_RW;
252b5132
RH
5802 break;
5803 case 'S':
5804 if (strcmp (s, "SV]") == 0)
96d56e9f 5805 tc->symbol_class = XMC_SV;
252b5132
RH
5806 break;
5807 case 'T':
5808 if (strcmp (s, "TC]") == 0)
96d56e9f 5809 tc->symbol_class = XMC_TC;
252b5132 5810 else if (strcmp (s, "TI]") == 0)
96d56e9f 5811 tc->symbol_class = XMC_TI;
252b5132 5812 else if (strcmp (s, "TB]") == 0)
96d56e9f 5813 tc->symbol_class = XMC_TB;
252b5132 5814 else if (strcmp (s, "TC0]") == 0 || strcmp (s, "T0]") == 0)
96d56e9f 5815 tc->symbol_class = XMC_TC0;
252b5132
RH
5816 break;
5817 case 'U':
5818 if (strcmp (s, "UA]") == 0)
96d56e9f 5819 tc->symbol_class = XMC_UA;
252b5132 5820 else if (strcmp (s, "UC]") == 0)
96d56e9f 5821 tc->symbol_class = XMC_UC;
252b5132
RH
5822 break;
5823 case 'X':
5824 if (strcmp (s, "XO]") == 0)
96d56e9f 5825 tc->symbol_class = XMC_XO;
252b5132
RH
5826 break;
5827 }
5828
96d56e9f 5829 if (tc->symbol_class == -1)
d6ed37ed 5830 as_bad (_("unrecognized symbol suffix"));
252b5132
RH
5831}
5832
5833/* Set the class of a label based on where it is defined. This
5834 handles symbols without suffixes. Also, move the symbol so that it
5835 follows the csect symbol. */
5836
5837void
98027b10 5838ppc_frob_label (symbolS *sym)
252b5132
RH
5839{
5840 if (ppc_current_csect != (symbolS *) NULL)
5841 {
96d56e9f
NC
5842 if (symbol_get_tc (sym)->symbol_class == -1)
5843 symbol_get_tc (sym)->symbol_class = symbol_get_tc (ppc_current_csect)->symbol_class;
252b5132
RH
5844
5845 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
5846 symbol_append (sym, symbol_get_tc (ppc_current_csect)->within,
5847 &symbol_rootP, &symbol_lastP);
5848 symbol_get_tc (ppc_current_csect)->within = sym;
2fb4b302 5849 symbol_get_tc (sym)->within = ppc_current_csect;
252b5132 5850 }
07a53e5c
RH
5851
5852#ifdef OBJ_ELF
5853 dwarf2_emit_label (sym);
5854#endif
252b5132
RH
5855}
5856
5857/* This variable is set by ppc_frob_symbol if any absolute symbols are
5858 seen. It tells ppc_adjust_symtab whether it needs to look through
5859 the symbols. */
5860
b34976b6 5861static bfd_boolean ppc_saw_abs;
252b5132
RH
5862
5863/* Change the name of a symbol just before writing it out. Set the
5864 real name if the .rename pseudo-op was used. Otherwise, remove any
5865 class suffix. Return 1 if the symbol should not be included in the
5866 symbol table. */
5867
5868int
98027b10 5869ppc_frob_symbol (symbolS *sym)
252b5132
RH
5870{
5871 static symbolS *ppc_last_function;
5872 static symbolS *set_end;
5873
5874 /* Discard symbols that should not be included in the output symbol
5875 table. */
809ffe0d
ILT
5876 if (! symbol_used_in_reloc_p (sym)
5877 && ((symbol_get_bfdsym (sym)->flags & BSF_SECTION_SYM) != 0
670ec21d 5878 || (! (S_IS_EXTERNAL (sym) || S_IS_WEAK (sym))
809ffe0d 5879 && ! symbol_get_tc (sym)->output
252b5132
RH
5880 && S_GET_STORAGE_CLASS (sym) != C_FILE)))
5881 return 1;
5882
a161fe53
AM
5883 /* This one will disappear anyway. Don't make a csect sym for it. */
5884 if (sym == abs_section_sym)
5885 return 1;
5886
809ffe0d
ILT
5887 if (symbol_get_tc (sym)->real_name != (char *) NULL)
5888 S_SET_NAME (sym, symbol_get_tc (sym)->real_name);
252b5132
RH
5889 else
5890 {
5891 const char *name;
5892 const char *s;
5893
5894 name = S_GET_NAME (sym);
5895 s = strchr (name, '[');
5896 if (s != (char *) NULL)
5897 {
5898 unsigned int len;
5899 char *snew;
5900
5901 len = s - name;
a44e2901 5902 snew = xstrndup (name, len);
252b5132
RH
5903
5904 S_SET_NAME (sym, snew);
5905 }
5906 }
5907
5908 if (set_end != (symbolS *) NULL)
5909 {
5910 SA_SET_SYM_ENDNDX (set_end, sym);
5911 set_end = NULL;
5912 }
5913
5914 if (SF_GET_FUNCTION (sym))
5915 {
5916 if (ppc_last_function != (symbolS *) NULL)
5917 as_bad (_("two .function pseudo-ops with no intervening .ef"));
5918 ppc_last_function = sym;
85645aed 5919 if (symbol_get_tc (sym)->u.size != (symbolS *) NULL)
252b5132 5920 {
85645aed 5921 resolve_symbol_value (symbol_get_tc (sym)->u.size);
809ffe0d 5922 SA_SET_SYM_FSIZE (sym,
85645aed 5923 (long) S_GET_VALUE (symbol_get_tc (sym)->u.size));
252b5132
RH
5924 }
5925 }
5926 else if (S_GET_STORAGE_CLASS (sym) == C_FCN
5927 && strcmp (S_GET_NAME (sym), ".ef") == 0)
5928 {
5929 if (ppc_last_function == (symbolS *) NULL)
5930 as_bad (_(".ef with no preceding .function"));
5931 else
5932 {
5933 set_end = ppc_last_function;
5934 ppc_last_function = NULL;
5935
5936 /* We don't have a C_EFCN symbol, but we need to force the
5937 COFF backend to believe that it has seen one. */
5938 coff_last_function = NULL;
5939 }
5940 }
5941
670ec21d 5942 if (! (S_IS_EXTERNAL (sym) || S_IS_WEAK (sym))
809ffe0d 5943 && (symbol_get_bfdsym (sym)->flags & BSF_SECTION_SYM) == 0
252b5132
RH
5944 && S_GET_STORAGE_CLASS (sym) != C_FILE
5945 && S_GET_STORAGE_CLASS (sym) != C_FCN
5946 && S_GET_STORAGE_CLASS (sym) != C_BLOCK
5947 && S_GET_STORAGE_CLASS (sym) != C_BSTAT
5948 && S_GET_STORAGE_CLASS (sym) != C_ESTAT
5949 && S_GET_STORAGE_CLASS (sym) != C_BINCL
5950 && S_GET_STORAGE_CLASS (sym) != C_EINCL
5951 && S_GET_SEGMENT (sym) != ppc_coff_debug_section)
5952 S_SET_STORAGE_CLASS (sym, C_HIDEXT);
5953
5954 if (S_GET_STORAGE_CLASS (sym) == C_EXT
8602d4fe 5955 || S_GET_STORAGE_CLASS (sym) == C_AIX_WEAKEXT
252b5132
RH
5956 || S_GET_STORAGE_CLASS (sym) == C_HIDEXT)
5957 {
5958 int i;
5959 union internal_auxent *a;
5960
5961 /* Create a csect aux. */
5962 i = S_GET_NUMBER_AUXILIARY (sym);
5963 S_SET_NUMBER_AUXILIARY (sym, i + 1);
809ffe0d 5964 a = &coffsymbol (symbol_get_bfdsym (sym))->native[i + 1].u.auxent;
96d56e9f 5965 if (symbol_get_tc (sym)->symbol_class == XMC_TC0)
252b5132
RH
5966 {
5967 /* This is the TOC table. */
5968 know (strcmp (S_GET_NAME (sym), "TOC") == 0);
5969 a->x_csect.x_scnlen.l = 0;
5970 a->x_csect.x_smtyp = (2 << 3) | XTY_SD;
5971 }
809ffe0d 5972 else if (symbol_get_tc (sym)->subseg != 0)
252b5132
RH
5973 {
5974 /* This is a csect symbol. x_scnlen is the size of the
5975 csect. */
809ffe0d 5976 if (symbol_get_tc (sym)->next == (symbolS *) NULL)
252b5132
RH
5977 a->x_csect.x_scnlen.l = (bfd_section_size (stdoutput,
5978 S_GET_SEGMENT (sym))
5979 - S_GET_VALUE (sym));
5980 else
5981 {
6386f3a7 5982 resolve_symbol_value (symbol_get_tc (sym)->next);
809ffe0d 5983 a->x_csect.x_scnlen.l = (S_GET_VALUE (symbol_get_tc (sym)->next)
252b5132
RH
5984 - S_GET_VALUE (sym));
5985 }
809ffe0d 5986 a->x_csect.x_smtyp = (symbol_get_tc (sym)->align << 3) | XTY_SD;
252b5132
RH
5987 }
5988 else if (S_GET_SEGMENT (sym) == bss_section)
5989 {
5990 /* This is a common symbol. */
809ffe0d
ILT
5991 a->x_csect.x_scnlen.l = symbol_get_frag (sym)->fr_offset;
5992 a->x_csect.x_smtyp = (symbol_get_tc (sym)->align << 3) | XTY_CM;
252b5132 5993 if (S_IS_EXTERNAL (sym))
96d56e9f 5994 symbol_get_tc (sym)->symbol_class = XMC_RW;
252b5132 5995 else
96d56e9f 5996 symbol_get_tc (sym)->symbol_class = XMC_BS;
252b5132
RH
5997 }
5998 else if (S_GET_SEGMENT (sym) == absolute_section)
5999 {
6000 /* This is an absolute symbol. The csect will be created by
99a814a1 6001 ppc_adjust_symtab. */
b34976b6 6002 ppc_saw_abs = TRUE;
252b5132 6003 a->x_csect.x_smtyp = XTY_LD;
96d56e9f
NC
6004 if (symbol_get_tc (sym)->symbol_class == -1)
6005 symbol_get_tc (sym)->symbol_class = XMC_XO;
252b5132
RH
6006 }
6007 else if (! S_IS_DEFINED (sym))
6008 {
6009 /* This is an external symbol. */
6010 a->x_csect.x_scnlen.l = 0;
6011 a->x_csect.x_smtyp = XTY_ER;
6012 }
96d56e9f 6013 else if (symbol_get_tc (sym)->symbol_class == XMC_TC)
252b5132
RH
6014 {
6015 symbolS *next;
6016
6017 /* This is a TOC definition. x_scnlen is the size of the
6018 TOC entry. */
6019 next = symbol_next (sym);
96d56e9f 6020 while (symbol_get_tc (next)->symbol_class == XMC_TC0)
252b5132
RH
6021 next = symbol_next (next);
6022 if (next == (symbolS *) NULL
96d56e9f 6023 || symbol_get_tc (next)->symbol_class != XMC_TC)
252b5132
RH
6024 {
6025 if (ppc_after_toc_frag == (fragS *) NULL)
6026 a->x_csect.x_scnlen.l = (bfd_section_size (stdoutput,
6027 data_section)
6028 - S_GET_VALUE (sym));
6029 else
6030 a->x_csect.x_scnlen.l = (ppc_after_toc_frag->fr_address
6031 - S_GET_VALUE (sym));
6032 }
6033 else
6034 {
6386f3a7 6035 resolve_symbol_value (next);
252b5132
RH
6036 a->x_csect.x_scnlen.l = (S_GET_VALUE (next)
6037 - S_GET_VALUE (sym));
6038 }
6039 a->x_csect.x_smtyp = (2 << 3) | XTY_SD;
6040 }
6041 else
6042 {
6043 symbolS *csect;
6044
6045 /* This is a normal symbol definition. x_scnlen is the
6046 symbol index of the containing csect. */
6047 if (S_GET_SEGMENT (sym) == text_section)
6048 csect = ppc_text_csects;
6049 else if (S_GET_SEGMENT (sym) == data_section)
6050 csect = ppc_data_csects;
6051 else
6052 abort ();
6053
6054 /* Skip the initial dummy symbol. */
809ffe0d 6055 csect = symbol_get_tc (csect)->next;
252b5132
RH
6056
6057 if (csect == (symbolS *) NULL)
6058 {
6059 as_warn (_("warning: symbol %s has no csect"), S_GET_NAME (sym));
6060 a->x_csect.x_scnlen.l = 0;
6061 }
6062 else
6063 {
809ffe0d 6064 while (symbol_get_tc (csect)->next != (symbolS *) NULL)
252b5132 6065 {
6386f3a7 6066 resolve_symbol_value (symbol_get_tc (csect)->next);
809ffe0d
ILT
6067 if (S_GET_VALUE (symbol_get_tc (csect)->next)
6068 > S_GET_VALUE (sym))
252b5132 6069 break;
809ffe0d 6070 csect = symbol_get_tc (csect)->next;
252b5132
RH
6071 }
6072
809ffe0d
ILT
6073 a->x_csect.x_scnlen.p =
6074 coffsymbol (symbol_get_bfdsym (csect))->native;
6075 coffsymbol (symbol_get_bfdsym (sym))->native[i + 1].fix_scnlen =
6076 1;
252b5132
RH
6077 }
6078 a->x_csect.x_smtyp = XTY_LD;
6079 }
81d4177b 6080
252b5132
RH
6081 a->x_csect.x_parmhash = 0;
6082 a->x_csect.x_snhash = 0;
96d56e9f 6083 if (symbol_get_tc (sym)->symbol_class == -1)
252b5132
RH
6084 a->x_csect.x_smclas = XMC_PR;
6085 else
96d56e9f 6086 a->x_csect.x_smclas = symbol_get_tc (sym)->symbol_class;
252b5132
RH
6087 a->x_csect.x_stab = 0;
6088 a->x_csect.x_snstab = 0;
6089
6090 /* Don't let the COFF backend resort these symbols. */
809ffe0d 6091 symbol_get_bfdsym (sym)->flags |= BSF_NOT_AT_END;
252b5132
RH
6092 }
6093 else if (S_GET_STORAGE_CLASS (sym) == C_BSTAT)
6094 {
6095 /* We want the value to be the symbol index of the referenced
6096 csect symbol. BFD will do that for us if we set the right
6097 flags. */
b782de16
AM
6098 asymbol *bsym = symbol_get_bfdsym (symbol_get_tc (sym)->within);
6099 combined_entry_type *c = coffsymbol (bsym)->native;
6100
6101 S_SET_VALUE (sym, (valueT) (size_t) c);
809ffe0d 6102 coffsymbol (symbol_get_bfdsym (sym))->native->fix_value = 1;
252b5132
RH
6103 }
6104 else if (S_GET_STORAGE_CLASS (sym) == C_STSYM)
6105 {
6106 symbolS *block;
c734e7e3 6107 valueT base;
252b5132 6108
809ffe0d 6109 block = symbol_get_tc (sym)->within;
c734e7e3
TG
6110 if (block)
6111 {
6112 /* The value is the offset from the enclosing csect. */
6113 symbolS *csect;
6114
6115 csect = symbol_get_tc (block)->within;
6116 resolve_symbol_value (csect);
6117 base = S_GET_VALUE (csect);
6118 }
6119 else
6120 base = 0;
6121
6122 S_SET_VALUE (sym, S_GET_VALUE (sym) - base);
252b5132
RH
6123 }
6124 else if (S_GET_STORAGE_CLASS (sym) == C_BINCL
6125 || S_GET_STORAGE_CLASS (sym) == C_EINCL)
6126 {
6127 /* We want the value to be a file offset into the line numbers.
99a814a1
AM
6128 BFD will do that for us if we set the right flags. We have
6129 already set the value correctly. */
809ffe0d 6130 coffsymbol (symbol_get_bfdsym (sym))->native->fix_line = 1;
252b5132
RH
6131 }
6132
6133 return 0;
6134}
6135
6136/* Adjust the symbol table. This creates csect symbols for all
6137 absolute symbols. */
6138
6139void
98027b10 6140ppc_adjust_symtab (void)
252b5132
RH
6141{
6142 symbolS *sym;
6143
6144 if (! ppc_saw_abs)
6145 return;
6146
6147 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
6148 {
6149 symbolS *csect;
6150 int i;
6151 union internal_auxent *a;
6152
6153 if (S_GET_SEGMENT (sym) != absolute_section)
6154 continue;
6155
6156 csect = symbol_create (".abs[XO]", absolute_section,
6157 S_GET_VALUE (sym), &zero_address_frag);
809ffe0d 6158 symbol_get_bfdsym (csect)->value = S_GET_VALUE (sym);
252b5132
RH
6159 S_SET_STORAGE_CLASS (csect, C_HIDEXT);
6160 i = S_GET_NUMBER_AUXILIARY (csect);
6161 S_SET_NUMBER_AUXILIARY (csect, i + 1);
809ffe0d 6162 a = &coffsymbol (symbol_get_bfdsym (csect))->native[i + 1].u.auxent;
252b5132
RH
6163 a->x_csect.x_scnlen.l = 0;
6164 a->x_csect.x_smtyp = XTY_SD;
6165 a->x_csect.x_parmhash = 0;
6166 a->x_csect.x_snhash = 0;
6167 a->x_csect.x_smclas = XMC_XO;
6168 a->x_csect.x_stab = 0;
6169 a->x_csect.x_snstab = 0;
6170
6171 symbol_insert (csect, sym, &symbol_rootP, &symbol_lastP);
6172
6173 i = S_GET_NUMBER_AUXILIARY (sym);
809ffe0d
ILT
6174 a = &coffsymbol (symbol_get_bfdsym (sym))->native[i].u.auxent;
6175 a->x_csect.x_scnlen.p = coffsymbol (symbol_get_bfdsym (csect))->native;
6176 coffsymbol (symbol_get_bfdsym (sym))->native[i].fix_scnlen = 1;
252b5132
RH
6177 }
6178
b34976b6 6179 ppc_saw_abs = FALSE;
252b5132
RH
6180}
6181
6182/* Set the VMA for a section. This is called on all the sections in
6183 turn. */
6184
6185void
98027b10 6186ppc_frob_section (asection *sec)
252b5132 6187{
931e13a6 6188 static bfd_vma vma = 0;
252b5132 6189
85645aed
TG
6190 /* Dwarf sections start at 0. */
6191 if (bfd_get_section_flags (NULL, sec) & SEC_DEBUGGING)
6192 return;
6193
931e13a6 6194 vma = md_section_align (sec, vma);
252b5132
RH
6195 bfd_set_section_vma (stdoutput, sec, vma);
6196 vma += bfd_section_size (stdoutput, sec);
6197}
6198
6199#endif /* OBJ_XCOFF */
6200\f
6d4af3c2 6201const char *
98027b10 6202md_atof (int type, char *litp, int *sizep)
252b5132 6203{
499ac353 6204 return ieee_md_atof (type, litp, sizep, target_big_endian);
252b5132
RH
6205}
6206
6207/* Write a value out to the object file, using the appropriate
6208 endianness. */
6209
6210void
98027b10 6211md_number_to_chars (char *buf, valueT val, int n)
252b5132
RH
6212{
6213 if (target_big_endian)
6214 number_to_chars_bigendian (buf, val, n);
6215 else
6216 number_to_chars_littleendian (buf, val, n);
6217}
6218
6219/* Align a section (I don't know why this is machine dependent). */
6220
6221valueT
3aeeedbb 6222md_section_align (asection *seg ATTRIBUTE_UNUSED, valueT addr)
252b5132 6223{
3aeeedbb
AM
6224#ifdef OBJ_ELF
6225 return addr;
6226#else
252b5132
RH
6227 int align = bfd_get_section_alignment (stdoutput, seg);
6228
8d3842cd 6229 return ((addr + (1 << align) - 1) & -(1 << align));
3aeeedbb 6230#endif
252b5132
RH
6231}
6232
6233/* We don't have any form of relaxing. */
6234
6235int
98027b10
AM
6236md_estimate_size_before_relax (fragS *fragp ATTRIBUTE_UNUSED,
6237 asection *seg ATTRIBUTE_UNUSED)
252b5132
RH
6238{
6239 abort ();
6240 return 0;
6241}
6242
6243/* Convert a machine dependent frag. We never generate these. */
6244
6245void
98027b10
AM
6246md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED,
6247 asection *sec ATTRIBUTE_UNUSED,
6248 fragS *fragp ATTRIBUTE_UNUSED)
252b5132
RH
6249{
6250 abort ();
6251}
6252
6253/* We have no need to default values of symbols. */
6254
252b5132 6255symbolS *
98027b10 6256md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
252b5132
RH
6257{
6258 return 0;
6259}
6260\f
6261/* Functions concerning relocs. */
6262
6263/* The location from which a PC relative jump should be calculated,
6264 given a PC relative reloc. */
6265
6266long
98027b10 6267md_pcrel_from_section (fixS *fixp, segT sec ATTRIBUTE_UNUSED)
252b5132
RH
6268{
6269 return fixp->fx_frag->fr_address + fixp->fx_where;
6270}
6271
6272#ifdef OBJ_XCOFF
6273
6274/* This is called to see whether a fixup should be adjusted to use a
6275 section symbol. We take the opportunity to change a fixup against
6276 a symbol in the TOC subsegment into a reloc against the
6277 corresponding .tc symbol. */
6278
6279int
98027b10 6280ppc_fix_adjustable (fixS *fix)
252b5132 6281{
b782de16
AM
6282 valueT val = resolve_symbol_value (fix->fx_addsy);
6283 segT symseg = S_GET_SEGMENT (fix->fx_addsy);
6284 TC_SYMFIELD_TYPE *tc;
6285
6286 if (symseg == absolute_section)
6287 return 0;
252b5132 6288
85645aed
TG
6289 /* Always adjust symbols in debugging sections. */
6290 if (bfd_get_section_flags (stdoutput, symseg) & SEC_DEBUGGING)
6291 return 1;
6292
252b5132 6293 if (ppc_toc_csect != (symbolS *) NULL
252b5132 6294 && fix->fx_addsy != ppc_toc_csect
b782de16 6295 && symseg == data_section
252b5132
RH
6296 && val >= ppc_toc_frag->fr_address
6297 && (ppc_after_toc_frag == (fragS *) NULL
6298 || val < ppc_after_toc_frag->fr_address))
6299 {
6300 symbolS *sy;
6301
6302 for (sy = symbol_next (ppc_toc_csect);
6303 sy != (symbolS *) NULL;
6304 sy = symbol_next (sy))
6305 {
b782de16
AM
6306 TC_SYMFIELD_TYPE *sy_tc = symbol_get_tc (sy);
6307
96d56e9f 6308 if (sy_tc->symbol_class == XMC_TC0)
252b5132 6309 continue;
96d56e9f 6310 if (sy_tc->symbol_class != XMC_TC)
252b5132 6311 break;
b782de16 6312 if (val == resolve_symbol_value (sy))
252b5132
RH
6313 {
6314 fix->fx_addsy = sy;
6315 fix->fx_addnumber = val - ppc_toc_frag->fr_address;
6316 return 0;
6317 }
6318 }
6319
6320 as_bad_where (fix->fx_file, fix->fx_line,
6321 _("symbol in .toc does not match any .tc"));
6322 }
6323
6324 /* Possibly adjust the reloc to be against the csect. */
b782de16
AM
6325 tc = symbol_get_tc (fix->fx_addsy);
6326 if (tc->subseg == 0
96d56e9f
NC
6327 && tc->symbol_class != XMC_TC0
6328 && tc->symbol_class != XMC_TC
b782de16 6329 && symseg != bss_section
252b5132 6330 /* Don't adjust if this is a reloc in the toc section. */
b782de16 6331 && (symseg != data_section
252b5132
RH
6332 || ppc_toc_csect == NULL
6333 || val < ppc_toc_frag->fr_address
6334 || (ppc_after_toc_frag != NULL
6335 && val >= ppc_after_toc_frag->fr_address)))
6336 {
2fb4b302 6337 symbolS *csect = tc->within;
252b5132 6338
2fb4b302
TG
6339 /* If the symbol was not declared by a label (eg: a section symbol),
6340 use the section instead of the csect. This doesn't happen in
6341 normal AIX assembly code. */
6342 if (csect == NULL)
6343 csect = seg_info (symseg)->sym;
252b5132 6344
2fb4b302
TG
6345 fix->fx_offset += val - symbol_get_frag (csect)->fr_address;
6346 fix->fx_addsy = csect;
252b5132 6347
b782de16 6348 return 0;
252b5132
RH
6349 }
6350
6351 /* Adjust a reloc against a .lcomm symbol to be against the base
6352 .lcomm. */
b782de16 6353 if (symseg == bss_section
252b5132
RH
6354 && ! S_IS_EXTERNAL (fix->fx_addsy))
6355 {
b782de16
AM
6356 symbolS *sy = symbol_get_frag (fix->fx_addsy)->fr_symbol;
6357
6358 fix->fx_offset += val - resolve_symbol_value (sy);
6359 fix->fx_addsy = sy;
252b5132
RH
6360 }
6361
6362 return 0;
6363}
6364
6365/* A reloc from one csect to another must be kept. The assembler
6366 will, of course, keep relocs between sections, and it will keep
6367 absolute relocs, but we need to force it to keep PC relative relocs
6368 between two csects in the same section. */
6369
6370int
98027b10 6371ppc_force_relocation (fixS *fix)
252b5132
RH
6372{
6373 /* At this point fix->fx_addsy should already have been converted to
6374 a csect symbol. If the csect does not include the fragment, then
6375 we need to force the relocation. */
6376 if (fix->fx_pcrel
6377 && fix->fx_addsy != NULL
809ffe0d
ILT
6378 && symbol_get_tc (fix->fx_addsy)->subseg != 0
6379 && ((symbol_get_frag (fix->fx_addsy)->fr_address
6380 > fix->fx_frag->fr_address)
6381 || (symbol_get_tc (fix->fx_addsy)->next != NULL
6382 && (symbol_get_frag (symbol_get_tc (fix->fx_addsy)->next)->fr_address
252b5132
RH
6383 <= fix->fx_frag->fr_address))))
6384 return 1;
6385
ae6063d4 6386 return generic_force_reloc (fix);
252b5132
RH
6387}
6388
2fb4b302
TG
6389void
6390ppc_new_dot_label (symbolS *sym)
6391{
6392 /* Anchor this label to the current csect for relocations. */
6393 symbol_get_tc (sym)->within = ppc_current_csect;
6394}
6395
252b5132
RH
6396#endif /* OBJ_XCOFF */
6397
0baf16f2 6398#ifdef OBJ_ELF
a161fe53
AM
6399/* If this function returns non-zero, it guarantees that a relocation
6400 will be emitted for a fixup. */
6401
6402int
98027b10 6403ppc_force_relocation (fixS *fix)
a161fe53
AM
6404{
6405 /* Branch prediction relocations must force a relocation, as must
6406 the vtable description relocs. */
6407 switch (fix->fx_r_type)
6408 {
6409 case BFD_RELOC_PPC_B16_BRTAKEN:
6410 case BFD_RELOC_PPC_B16_BRNTAKEN:
6411 case BFD_RELOC_PPC_BA16_BRTAKEN:
6412 case BFD_RELOC_PPC_BA16_BRNTAKEN:
c744ecf2 6413 case BFD_RELOC_24_PLT_PCREL:
a161fe53 6414 case BFD_RELOC_PPC64_TOC:
a161fe53 6415 return 1;
6911b7dc
AM
6416 case BFD_RELOC_PPC_B26:
6417 case BFD_RELOC_PPC_BA26:
6418 case BFD_RELOC_PPC_B16:
6419 case BFD_RELOC_PPC_BA16:
05d0e962 6420 case BFD_RELOC_PPC64_REL24_NOTOC:
6911b7dc
AM
6421 /* All branch fixups targeting a localentry symbol must
6422 force a relocation. */
6423 if (fix->fx_addsy)
6424 {
6425 asymbol *bfdsym = symbol_get_bfdsym (fix->fx_addsy);
6426 elf_symbol_type *elfsym
6427 = elf_symbol_from (bfd_asymbol_bfd (bfdsym), bfdsym);
6428 gas_assert (elfsym);
6429 if ((STO_PPC64_LOCAL_MASK & elfsym->internal_elf_sym.st_other) != 0)
6430 return 1;
6431 }
6432 break;
a161fe53
AM
6433 default:
6434 break;
6435 }
6436
cdba85ec
AM
6437 if (fix->fx_r_type >= BFD_RELOC_PPC_TLS
6438 && fix->fx_r_type <= BFD_RELOC_PPC64_DTPREL16_HIGHESTA)
6439 return 1;
6440
ae6063d4 6441 return generic_force_reloc (fix);
a161fe53
AM
6442}
6443
0baf16f2 6444int
98027b10 6445ppc_fix_adjustable (fixS *fix)
252b5132 6446{
6911b7dc
AM
6447 switch (fix->fx_r_type)
6448 {
6449 /* All branch fixups targeting a localentry symbol must
6450 continue using the symbol. */
6451 case BFD_RELOC_PPC_B26:
6452 case BFD_RELOC_PPC_BA26:
6453 case BFD_RELOC_PPC_B16:
6454 case BFD_RELOC_PPC_BA16:
6455 case BFD_RELOC_PPC_B16_BRTAKEN:
6456 case BFD_RELOC_PPC_B16_BRNTAKEN:
6457 case BFD_RELOC_PPC_BA16_BRTAKEN:
6458 case BFD_RELOC_PPC_BA16_BRNTAKEN:
05d0e962 6459 case BFD_RELOC_PPC64_REL24_NOTOC:
6911b7dc
AM
6460 if (fix->fx_addsy)
6461 {
6462 asymbol *bfdsym = symbol_get_bfdsym (fix->fx_addsy);
6463 elf_symbol_type *elfsym
6464 = elf_symbol_from (bfd_asymbol_bfd (bfdsym), bfdsym);
6465 gas_assert (elfsym);
6466 if ((STO_PPC64_LOCAL_MASK & elfsym->internal_elf_sym.st_other) != 0)
6467 return 0;
6468 }
6469 break;
6470 default:
6471 break;
6472 }
6473
0baf16f2
AM
6474 return (fix->fx_r_type != BFD_RELOC_16_GOTOFF
6475 && fix->fx_r_type != BFD_RELOC_LO16_GOTOFF
6476 && fix->fx_r_type != BFD_RELOC_HI16_GOTOFF
6477 && fix->fx_r_type != BFD_RELOC_HI16_S_GOTOFF
cc9edbf3
AM
6478 && fix->fx_r_type != BFD_RELOC_PPC64_GOT16_DS
6479 && fix->fx_r_type != BFD_RELOC_PPC64_GOT16_LO_DS
0baf16f2
AM
6480 && fix->fx_r_type != BFD_RELOC_GPREL16
6481 && fix->fx_r_type != BFD_RELOC_VTABLE_INHERIT
6482 && fix->fx_r_type != BFD_RELOC_VTABLE_ENTRY
cdba85ec 6483 && !(fix->fx_r_type >= BFD_RELOC_PPC_TLS
ab1e9ef7 6484 && fix->fx_r_type <= BFD_RELOC_PPC64_DTPREL16_HIGHESTA));
252b5132 6485}
0baf16f2 6486#endif
252b5132 6487
b9c361e0
JL
6488void
6489ppc_frag_check (struct frag *fragP)
6490{
a9479dc0
AM
6491 if ((fragP->fr_address & fragP->insn_addr) != 0)
6492 as_bad_where (fragP->fr_file, fragP->fr_line,
6493 _("instruction address is not a multiple of %d"),
6494 fragP->insn_addr + 1);
b9c361e0
JL
6495}
6496
3aeeedbb
AM
6497/* Implement HANDLE_ALIGN. This writes the NOP pattern into an
6498 rs_align_code frag. */
6499
6500void
6501ppc_handle_align (struct frag *fragP)
6502{
6503 valueT count = (fragP->fr_next->fr_address
6504 - (fragP->fr_address + fragP->fr_fix));
6505
f7d69005 6506 if ((ppc_cpu & PPC_OPCODE_VLE) != 0 && count != 0 && (count & 1) == 0)
b9c361e0
JL
6507 {
6508 char *dest = fragP->fr_literal + fragP->fr_fix;
6509
6510 fragP->fr_var = 2;
6511 md_number_to_chars (dest, 0x4400, 2);
6512 }
6513 else if (count != 0 && (count & 3) == 0)
3aeeedbb
AM
6514 {
6515 char *dest = fragP->fr_literal + fragP->fr_fix;
6516
6517 fragP->fr_var = 4;
cef4f754
AM
6518
6519 if (count > 4 * nop_limit && count < 0x2000000)
6520 {
6521 struct frag *rest;
6522
6523 /* Make a branch, then follow with nops. Insert another
6524 frag to handle the nops. */
6525 md_number_to_chars (dest, 0x48000000 + count, 4);
6526 count -= 4;
6527 if (count == 0)
6528 return;
6529
6530 rest = xmalloc (SIZEOF_STRUCT_FRAG + 4);
6531 memcpy (rest, fragP, SIZEOF_STRUCT_FRAG);
6532 fragP->fr_next = rest;
6533 fragP = rest;
6534 rest->fr_address += rest->fr_fix + 4;
6535 rest->fr_fix = 0;
6536 /* If we leave the next frag as rs_align_code we'll come here
6537 again, resulting in a bunch of branches rather than a
6538 branch followed by nops. */
6539 rest->fr_type = rs_align;
6540 dest = rest->fr_literal;
6541 }
6542
3aeeedbb
AM
6543 md_number_to_chars (dest, 0x60000000, 4);
6544
42240548 6545 if ((ppc_cpu & PPC_OPCODE_POWER6) != 0
6a7524c6 6546 && (ppc_cpu & PPC_OPCODE_POWER9) == 0)
3aeeedbb 6547 {
3fea0c3b
AM
6548 /* For power6, power7, and power8, we want the last nop to
6549 be a group terminating one. Do this by inserting an
6550 rs_fill frag immediately after this one, with its address
6551 set to the last nop location. This will automatically
6552 reduce the number of nops in the current frag by one. */
3aeeedbb
AM
6553 if (count > 4)
6554 {
6555 struct frag *group_nop = xmalloc (SIZEOF_STRUCT_FRAG + 4);
6556
6557 memcpy (group_nop, fragP, SIZEOF_STRUCT_FRAG);
6558 group_nop->fr_address = group_nop->fr_next->fr_address - 4;
6559 group_nop->fr_fix = 0;
6560 group_nop->fr_offset = 1;
6561 group_nop->fr_type = rs_fill;
6562 fragP->fr_next = group_nop;
6563 dest = group_nop->fr_literal;
6564 }
6565
6a7524c6 6566 if ((ppc_cpu & PPC_OPCODE_POWER7) != 0)
aea77599
AM
6567 {
6568 if (ppc_cpu & PPC_OPCODE_E500MC)
6569 /* e500mc group terminating nop: "ori 0,0,0". */
6570 md_number_to_chars (dest, 0x60000000, 4);
6571 else
3fea0c3b 6572 /* power7/power8 group terminating nop: "ori 2,2,0". */
aea77599
AM
6573 md_number_to_chars (dest, 0x60420000, 4);
6574 }
42240548
PB
6575 else
6576 /* power6 group terminating nop: "ori 1,1,0". */
6577 md_number_to_chars (dest, 0x60210000, 4);
3aeeedbb
AM
6578 }
6579 }
6580}
6581
252b5132 6582/* Apply a fixup to the object code. This is called for all the
3b8b57a9 6583 fixups we generated by the calls to fix_new_exp, above. */
252b5132 6584
94f592af 6585void
62ebcb5c 6586md_apply_fix (fixS *fixP, valueT *valP, segT seg)
252b5132 6587{
94f592af 6588 valueT value = * valP;
5656a981
AM
6589 offsetT fieldval;
6590 const struct powerpc_operand *operand;
252b5132
RH
6591
6592#ifdef OBJ_ELF
94f592af 6593 if (fixP->fx_addsy != NULL)
252b5132 6594 {
a161fe53 6595 /* Hack around bfd_install_relocation brain damage. */
94f592af
NC
6596 if (fixP->fx_pcrel)
6597 value += fixP->fx_frag->fr_address + fixP->fx_where;
a680de9a
PB
6598
6599 if (fixP->fx_addsy == abs_section_sym)
6600 fixP->fx_done = 1;
252b5132
RH
6601 }
6602 else
94f592af 6603 fixP->fx_done = 1;
252b5132 6604#else
a161fe53 6605 /* FIXME FIXME FIXME: The value we are passed in *valP includes
7be1c489
AM
6606 the symbol values. If we are doing this relocation the code in
6607 write.c is going to call bfd_install_relocation, which is also
6608 going to use the symbol value. That means that if the reloc is
6609 fully resolved we want to use *valP since bfd_install_relocation is
6610 not being used.
9f0eb232
RS
6611 However, if the reloc is not fully resolved we do not want to
6612 use *valP, and must use fx_offset instead. If the relocation
6613 is PC-relative, we then need to re-apply md_pcrel_from_section
6614 to this new relocation value. */
94f592af
NC
6615 if (fixP->fx_addsy == (symbolS *) NULL)
6616 fixP->fx_done = 1;
6617
252b5132 6618 else
9f0eb232
RS
6619 {
6620 value = fixP->fx_offset;
6621 if (fixP->fx_pcrel)
6622 value -= md_pcrel_from_section (fixP, seg);
6623 }
a161fe53
AM
6624#endif
6625
7ba71655
AM
6626 /* We are only able to convert some relocs to pc-relative. */
6627 if (fixP->fx_pcrel)
6628 {
6629 switch (fixP->fx_r_type)
6630 {
6631 case BFD_RELOC_LO16:
6632 fixP->fx_r_type = BFD_RELOC_LO16_PCREL;
6633 break;
6634
6635 case BFD_RELOC_HI16:
6636 fixP->fx_r_type = BFD_RELOC_HI16_PCREL;
6637 break;
6638
6639 case BFD_RELOC_HI16_S:
6640 fixP->fx_r_type = BFD_RELOC_HI16_S_PCREL;
6641 break;
6642
6643 case BFD_RELOC_64:
6644 fixP->fx_r_type = BFD_RELOC_64_PCREL;
6645 break;
6646
6647 case BFD_RELOC_32:
6648 fixP->fx_r_type = BFD_RELOC_32_PCREL;
6649 break;
6650
6651 case BFD_RELOC_16:
6652 fixP->fx_r_type = BFD_RELOC_16_PCREL;
6653 break;
6654
6655 case BFD_RELOC_PPC_16DX_HA:
6656 fixP->fx_r_type = BFD_RELOC_PPC_REL16DX_HA;
6657 break;
6658
6659 default:
6660 break;
6661 }
6662 }
6663 else if (!fixP->fx_done
6664 && fixP->fx_r_type == BFD_RELOC_PPC_16DX_HA)
252b5132 6665 {
7ba71655
AM
6666 /* addpcis is relative to next insn address. */
6667 value -= 4;
6668 fixP->fx_r_type = BFD_RELOC_PPC_REL16DX_HA;
6669 fixP->fx_pcrel = 1;
252b5132 6670 }
252b5132 6671
5656a981 6672 operand = NULL;
3b8b57a9 6673 if (fixP->fx_pcrel_adjust != 0)
252b5132 6674 {
5656a981 6675 /* This is a fixup on an instruction. */
3b8b57a9 6676 int opindex = fixP->fx_pcrel_adjust & 0xff;
252b5132 6677
5656a981 6678 operand = &powerpc_operands[opindex];
252b5132 6679#ifdef OBJ_XCOFF
0baf16f2
AM
6680 /* An instruction like `lwz 9,sym(30)' when `sym' is not a TOC symbol
6681 does not generate a reloc. It uses the offset of `sym' within its
6682 csect. Other usages, such as `.long sym', generate relocs. This
6683 is the documented behaviour of non-TOC symbols. */
252b5132 6684 if ((operand->flags & PPC_OPERAND_PARENS) != 0
b84bf58a 6685 && (operand->bitm & 0xfff0) == 0xfff0
252b5132 6686 && operand->shift == 0
2b3c4602 6687 && (operand->insert == NULL || ppc_obj64)
94f592af
NC
6688 && fixP->fx_addsy != NULL
6689 && symbol_get_tc (fixP->fx_addsy)->subseg != 0
96d56e9f
NC
6690 && symbol_get_tc (fixP->fx_addsy)->symbol_class != XMC_TC
6691 && symbol_get_tc (fixP->fx_addsy)->symbol_class != XMC_TC0
94f592af 6692 && S_GET_SEGMENT (fixP->fx_addsy) != bss_section)
252b5132 6693 {
94f592af
NC
6694 value = fixP->fx_offset;
6695 fixP->fx_done = 1;
252b5132 6696 }
ac21e7da
TG
6697
6698 /* During parsing of instructions, a TOC16 reloc is generated for
6699 instructions such as 'lwz RT,SYM(RB)' if SYM is a symbol defined
6700 in the toc. But at parse time, SYM may be not yet defined, so
6701 check again here. */
6702 if (fixP->fx_r_type == BFD_RELOC_16
6703 && fixP->fx_addsy != NULL
6704 && ppc_is_toc_sym (fixP->fx_addsy))
6705 fixP->fx_r_type = BFD_RELOC_PPC_TOC16;
252b5132 6706#endif
5656a981
AM
6707 }
6708
6709 /* Calculate value to be stored in field. */
6710 fieldval = value;
6711 switch (fixP->fx_r_type)
6712 {
1ec2d25e 6713#ifdef OBJ_ELF
5656a981
AM
6714 case BFD_RELOC_PPC64_ADDR16_LO_DS:
6715 case BFD_RELOC_PPC_VLE_LO16A:
6716 case BFD_RELOC_PPC_VLE_LO16D:
1ec2d25e 6717#endif
5656a981
AM
6718 case BFD_RELOC_LO16:
6719 case BFD_RELOC_LO16_PCREL:
6720 fieldval = value & 0xffff;
6721 sign_extend_16:
6722 if (operand != NULL && (operand->flags & PPC_OPERAND_SIGNED) != 0)
f9c6b907 6723 fieldval = SEX16 (fieldval);
5656a981
AM
6724 fixP->fx_no_overflow = 1;
6725 break;
3c9d25f4 6726
f9c6b907
AM
6727 case BFD_RELOC_HI16:
6728 case BFD_RELOC_HI16_PCREL:
5656a981 6729#ifdef OBJ_ELF
f9c6b907
AM
6730 if (REPORT_OVERFLOW_HI && ppc_obj64)
6731 {
6732 fieldval = value >> 16;
6733 if (operand != NULL && (operand->flags & PPC_OPERAND_SIGNED) != 0)
6734 {
6735 valueT sign = (((valueT) -1 >> 16) + 1) >> 1;
6736 fieldval = ((valueT) fieldval ^ sign) - sign;
6737 }
6738 break;
6739 }
2b0f3761 6740 /* Fallthru */
f9c6b907 6741
5656a981
AM
6742 case BFD_RELOC_PPC_VLE_HI16A:
6743 case BFD_RELOC_PPC_VLE_HI16D:
f9c6b907 6744 case BFD_RELOC_PPC64_ADDR16_HIGH:
5656a981 6745#endif
5656a981
AM
6746 fieldval = PPC_HI (value);
6747 goto sign_extend_16;
0baf16f2 6748
f9c6b907
AM
6749 case BFD_RELOC_HI16_S:
6750 case BFD_RELOC_HI16_S_PCREL:
7ba71655 6751 case BFD_RELOC_PPC_16DX_HA:
a680de9a 6752 case BFD_RELOC_PPC_REL16DX_HA:
5656a981 6753#ifdef OBJ_ELF
f9c6b907
AM
6754 if (REPORT_OVERFLOW_HI && ppc_obj64)
6755 {
6756 fieldval = (value + 0x8000) >> 16;
6757 if (operand != NULL && (operand->flags & PPC_OPERAND_SIGNED) != 0)
6758 {
6759 valueT sign = (((valueT) -1 >> 16) + 1) >> 1;
6760 fieldval = ((valueT) fieldval ^ sign) - sign;
6761 }
6762 break;
6763 }
2b0f3761 6764 /* Fallthru */
f9c6b907 6765
5656a981
AM
6766 case BFD_RELOC_PPC_VLE_HA16A:
6767 case BFD_RELOC_PPC_VLE_HA16D:
f9c6b907 6768 case BFD_RELOC_PPC64_ADDR16_HIGHA:
5656a981 6769#endif
5656a981
AM
6770 fieldval = PPC_HA (value);
6771 goto sign_extend_16;
0baf16f2 6772
3b8b57a9 6773#ifdef OBJ_ELF
5656a981
AM
6774 case BFD_RELOC_PPC64_HIGHER:
6775 fieldval = PPC_HIGHER (value);
6776 goto sign_extend_16;
252b5132 6777
5656a981
AM
6778 case BFD_RELOC_PPC64_HIGHER_S:
6779 fieldval = PPC_HIGHERA (value);
6780 goto sign_extend_16;
0baf16f2 6781
5656a981
AM
6782 case BFD_RELOC_PPC64_HIGHEST:
6783 fieldval = PPC_HIGHEST (value);
6784 goto sign_extend_16;
0baf16f2 6785
5656a981
AM
6786 case BFD_RELOC_PPC64_HIGHEST_S:
6787 fieldval = PPC_HIGHESTA (value);
6788 goto sign_extend_16;
6789#endif
6790
6791 default:
6792 break;
6793 }
6794
6795 if (operand != NULL)
6796 {
6797 /* Handle relocs in an insn. */
5656a981
AM
6798 switch (fixP->fx_r_type)
6799 {
7fa9fcb6 6800#ifdef OBJ_ELF
3b8b57a9
AM
6801 /* The following relocs can't be calculated by the assembler.
6802 Leave the field zero. */
cdba85ec
AM
6803 case BFD_RELOC_PPC_TPREL16:
6804 case BFD_RELOC_PPC_TPREL16_LO:
6805 case BFD_RELOC_PPC_TPREL16_HI:
6806 case BFD_RELOC_PPC_TPREL16_HA:
cdba85ec
AM
6807 case BFD_RELOC_PPC_DTPREL16:
6808 case BFD_RELOC_PPC_DTPREL16_LO:
6809 case BFD_RELOC_PPC_DTPREL16_HI:
6810 case BFD_RELOC_PPC_DTPREL16_HA:
cdba85ec
AM
6811 case BFD_RELOC_PPC_GOT_TLSGD16:
6812 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
6813 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
6814 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
6815 case BFD_RELOC_PPC_GOT_TLSLD16:
6816 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
6817 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
6818 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
6819 case BFD_RELOC_PPC_GOT_TPREL16:
6820 case BFD_RELOC_PPC_GOT_TPREL16_LO:
6821 case BFD_RELOC_PPC_GOT_TPREL16_HI:
6822 case BFD_RELOC_PPC_GOT_TPREL16_HA:
6823 case BFD_RELOC_PPC_GOT_DTPREL16:
6824 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
6825 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
6826 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
6827 case BFD_RELOC_PPC64_TPREL16_DS:
6828 case BFD_RELOC_PPC64_TPREL16_LO_DS:
f9c6b907
AM
6829 case BFD_RELOC_PPC64_TPREL16_HIGH:
6830 case BFD_RELOC_PPC64_TPREL16_HIGHA:
cdba85ec
AM
6831 case BFD_RELOC_PPC64_TPREL16_HIGHER:
6832 case BFD_RELOC_PPC64_TPREL16_HIGHERA:
6833 case BFD_RELOC_PPC64_TPREL16_HIGHEST:
6834 case BFD_RELOC_PPC64_TPREL16_HIGHESTA:
f9c6b907
AM
6835 case BFD_RELOC_PPC64_DTPREL16_HIGH:
6836 case BFD_RELOC_PPC64_DTPREL16_HIGHA:
cdba85ec
AM
6837 case BFD_RELOC_PPC64_DTPREL16_DS:
6838 case BFD_RELOC_PPC64_DTPREL16_LO_DS:
6839 case BFD_RELOC_PPC64_DTPREL16_HIGHER:
6840 case BFD_RELOC_PPC64_DTPREL16_HIGHERA:
6841 case BFD_RELOC_PPC64_DTPREL16_HIGHEST:
6842 case BFD_RELOC_PPC64_DTPREL16_HIGHESTA:
3b8b57a9 6843 gas_assert (fixP->fx_addsy != NULL);
7c1d0959 6844 S_SET_THREAD_LOCAL (fixP->fx_addsy);
3b8b57a9 6845 fieldval = 0;
cdba85ec 6846 break;
3b8b57a9
AM
6847
6848 /* These also should leave the field zero for the same
6849 reason. Note that older versions of gas wrote values
6850 here. If we want to go back to the old behaviour, then
6851 all _LO and _LO_DS cases will need to be treated like
6852 BFD_RELOC_LO16_PCREL above. Similarly for _HI etc. */
6853 case BFD_RELOC_16_GOTOFF:
6854 case BFD_RELOC_LO16_GOTOFF:
6855 case BFD_RELOC_HI16_GOTOFF:
6856 case BFD_RELOC_HI16_S_GOTOFF:
6857 case BFD_RELOC_LO16_PLTOFF:
6858 case BFD_RELOC_HI16_PLTOFF:
6859 case BFD_RELOC_HI16_S_PLTOFF:
6860 case BFD_RELOC_GPREL16:
6861 case BFD_RELOC_16_BASEREL:
6862 case BFD_RELOC_LO16_BASEREL:
6863 case BFD_RELOC_HI16_BASEREL:
6864 case BFD_RELOC_HI16_S_BASEREL:
6865 case BFD_RELOC_PPC_TOC16:
6866 case BFD_RELOC_PPC64_TOC16_LO:
6867 case BFD_RELOC_PPC64_TOC16_HI:
6868 case BFD_RELOC_PPC64_TOC16_HA:
6869 case BFD_RELOC_PPC64_PLTGOT16:
6870 case BFD_RELOC_PPC64_PLTGOT16_LO:
6871 case BFD_RELOC_PPC64_PLTGOT16_HI:
6872 case BFD_RELOC_PPC64_PLTGOT16_HA:
6873 case BFD_RELOC_PPC64_GOT16_DS:
6874 case BFD_RELOC_PPC64_GOT16_LO_DS:
6875 case BFD_RELOC_PPC64_PLT16_LO_DS:
6876 case BFD_RELOC_PPC64_SECTOFF_DS:
6877 case BFD_RELOC_PPC64_SECTOFF_LO_DS:
6878 case BFD_RELOC_PPC64_TOC16_DS:
6879 case BFD_RELOC_PPC64_TOC16_LO_DS:
6880 case BFD_RELOC_PPC64_PLTGOT16_DS:
6881 case BFD_RELOC_PPC64_PLTGOT16_LO_DS:
6882 case BFD_RELOC_PPC_EMB_NADDR16:
6883 case BFD_RELOC_PPC_EMB_NADDR16_LO:
6884 case BFD_RELOC_PPC_EMB_NADDR16_HI:
6885 case BFD_RELOC_PPC_EMB_NADDR16_HA:
6886 case BFD_RELOC_PPC_EMB_SDAI16:
6887 case BFD_RELOC_PPC_EMB_SDA2I16:
6888 case BFD_RELOC_PPC_EMB_SDA2REL:
252b5132 6889 case BFD_RELOC_PPC_EMB_SDA21:
3b8b57a9
AM
6890 case BFD_RELOC_PPC_EMB_MRKREF:
6891 case BFD_RELOC_PPC_EMB_RELSEC16:
6892 case BFD_RELOC_PPC_EMB_RELST_LO:
6893 case BFD_RELOC_PPC_EMB_RELST_HI:
6894 case BFD_RELOC_PPC_EMB_RELST_HA:
6895 case BFD_RELOC_PPC_EMB_BIT_FLD:
6896 case BFD_RELOC_PPC_EMB_RELSDA:
6897 case BFD_RELOC_PPC_VLE_SDA21:
6898 case BFD_RELOC_PPC_VLE_SDA21_LO:
6899 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
6900 case BFD_RELOC_PPC_VLE_SDAREL_LO16D:
6901 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
6902 case BFD_RELOC_PPC_VLE_SDAREL_HI16D:
6903 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
6904 case BFD_RELOC_PPC_VLE_SDAREL_HA16D:
6905 gas_assert (fixP->fx_addsy != NULL);
2b0f3761 6906 /* Fallthru */
3b8b57a9
AM
6907
6908 case BFD_RELOC_PPC_TLS:
6909 case BFD_RELOC_PPC_TLSGD:
6910 case BFD_RELOC_PPC_TLSLD:
6911 fieldval = 0;
3b8b57a9 6912 break;
7fa9fcb6
TG
6913#endif
6914
6915#ifdef OBJ_XCOFF
6916 case BFD_RELOC_PPC_B16:
6917 /* Adjust the offset to the instruction boundary. */
6918 fieldval += 2;
6919 break;
6920#endif
252b5132 6921
f728387b
AM
6922 case BFD_RELOC_VTABLE_INHERIT:
6923 case BFD_RELOC_VTABLE_ENTRY:
6924 case BFD_RELOC_PPC_DTPMOD:
6925 case BFD_RELOC_PPC_TPREL:
6926 case BFD_RELOC_PPC_DTPREL:
6927 case BFD_RELOC_PPC_COPY:
6928 case BFD_RELOC_PPC_GLOB_DAT:
6929 case BFD_RELOC_32_PLT_PCREL:
6930 case BFD_RELOC_PPC_EMB_NADDR32:
6931 case BFD_RELOC_PPC64_TOC:
6932 case BFD_RELOC_CTOR:
6933 case BFD_RELOC_32:
6934 case BFD_RELOC_32_PCREL:
6935 case BFD_RELOC_RVA:
6936 case BFD_RELOC_64:
6937 case BFD_RELOC_64_PCREL:
6938 case BFD_RELOC_PPC64_ADDR64_LOCAL:
6939 as_bad_where (fixP->fx_file, fixP->fx_line,
6940 _("%s unsupported as instruction fixup"),
6941 bfd_get_reloc_code_name (fixP->fx_r_type));
6942 fixP->fx_done = 1;
6943 return;
6944
3b8b57a9 6945 default:
252b5132 6946 break;
3b8b57a9 6947 }
252b5132 6948
3b8b57a9
AM
6949#ifdef OBJ_ELF
6950/* powerpc uses RELA style relocs, so if emitting a reloc the field
6951 contents can stay at zero. */
6952#define APPLY_RELOC fixP->fx_done
6953#else
6954#define APPLY_RELOC 1
6955#endif
6956 if ((fieldval != 0 && APPLY_RELOC) || operand->insert != NULL)
6957 {
487b24d8
AM
6958 unsigned long insn;
6959 unsigned char *where;
6960
3b8b57a9
AM
6961 /* Fetch the instruction, insert the fully resolved operand
6962 value, and stuff the instruction back again. */
487b24d8 6963 where = (unsigned char *) fixP->fx_frag->fr_literal + fixP->fx_where;
3b8b57a9 6964 if (target_big_endian)
31a91399 6965 {
3b8b57a9 6966 if (fixP->fx_size == 4)
487b24d8 6967 insn = bfd_getb32 (where);
31a91399 6968 else
487b24d8 6969 insn = bfd_getb16 (where);
31a91399
NC
6970 }
6971 else
3b8b57a9
AM
6972 {
6973 if (fixP->fx_size == 4)
487b24d8 6974 insn = bfd_getl32 (where);
3b8b57a9 6975 else
487b24d8 6976 insn = bfd_getl16 (where);
3b8b57a9
AM
6977 }
6978 insn = ppc_insert_operand (insn, operand, fieldval,
6979 fixP->tc_fix_data.ppc_cpu,
6980 fixP->fx_file, fixP->fx_line);
6981 if (target_big_endian)
6982 {
6983 if (fixP->fx_size == 4)
487b24d8 6984 bfd_putb32 (insn, where);
3b8b57a9 6985 else
487b24d8 6986 bfd_putb16 (insn, where);
3b8b57a9
AM
6987 }
6988 else
6989 {
6990 if (fixP->fx_size == 4)
487b24d8 6991 bfd_putl32 (insn, where);
3b8b57a9 6992 else
487b24d8 6993 bfd_putl16 (insn, where);
3b8b57a9
AM
6994 }
6995 }
6996
6997 if (fixP->fx_done)
6998 /* Nothing else to do here. */
6999 return;
7000
7001 gas_assert (fixP->fx_addsy != NULL);
62ebcb5c 7002 if (fixP->fx_r_type == BFD_RELOC_NONE)
3b8b57a9 7003 {
3b4dbbbf 7004 const char *sfile;
3b8b57a9
AM
7005 unsigned int sline;
7006
7007 /* Use expr_symbol_where to see if this is an expression
7008 symbol. */
7009 if (expr_symbol_where (fixP->fx_addsy, &sfile, &sline))
7010 as_bad_where (fixP->fx_file, fixP->fx_line,
7011 _("unresolved expression that must be resolved"));
7012 else
7013 as_bad_where (fixP->fx_file, fixP->fx_line,
7014 _("unsupported relocation against %s"),
7015 S_GET_NAME (fixP->fx_addsy));
7016 fixP->fx_done = 1;
7017 return;
7018 }
7019 }
7020 else
7021 {
7022 /* Handle relocs in data. */
7023 switch (fixP->fx_r_type)
7024 {
252b5132 7025 case BFD_RELOC_VTABLE_INHERIT:
94f592af
NC
7026 if (fixP->fx_addsy
7027 && !S_IS_DEFINED (fixP->fx_addsy)
7028 && !S_IS_WEAK (fixP->fx_addsy))
7029 S_SET_WEAK (fixP->fx_addsy);
2b0f3761 7030 /* Fallthru */
252b5132
RH
7031
7032 case BFD_RELOC_VTABLE_ENTRY:
94f592af 7033 fixP->fx_done = 0;
252b5132
RH
7034 break;
7035
0baf16f2 7036#ifdef OBJ_ELF
3b8b57a9
AM
7037 /* These can appear with @l etc. in data. */
7038 case BFD_RELOC_LO16:
3b8b57a9 7039 case BFD_RELOC_LO16_PCREL:
3b8b57a9 7040 case BFD_RELOC_HI16:
3b8b57a9 7041 case BFD_RELOC_HI16_PCREL:
3b8b57a9 7042 case BFD_RELOC_HI16_S:
3b8b57a9 7043 case BFD_RELOC_HI16_S_PCREL:
3b8b57a9 7044 case BFD_RELOC_PPC64_HIGHER:
3b8b57a9 7045 case BFD_RELOC_PPC64_HIGHER_S:
3b8b57a9 7046 case BFD_RELOC_PPC64_HIGHEST:
3b8b57a9 7047 case BFD_RELOC_PPC64_HIGHEST_S:
f9c6b907
AM
7048 case BFD_RELOC_PPC64_ADDR16_HIGH:
7049 case BFD_RELOC_PPC64_ADDR16_HIGHA:
45965137 7050 case BFD_RELOC_PPC64_ADDR64_LOCAL:
3b8b57a9
AM
7051 break;
7052
7053 case BFD_RELOC_PPC_DTPMOD:
7054 case BFD_RELOC_PPC_TPREL:
7055 case BFD_RELOC_PPC_DTPREL:
7056 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7057 break;
7058
7059 /* Just punt all of these to the linker. */
7060 case BFD_RELOC_PPC_B16_BRTAKEN:
7061 case BFD_RELOC_PPC_B16_BRNTAKEN:
7062 case BFD_RELOC_16_GOTOFF:
7063 case BFD_RELOC_LO16_GOTOFF:
7064 case BFD_RELOC_HI16_GOTOFF:
7065 case BFD_RELOC_HI16_S_GOTOFF:
7066 case BFD_RELOC_LO16_PLTOFF:
7067 case BFD_RELOC_HI16_PLTOFF:
7068 case BFD_RELOC_HI16_S_PLTOFF:
7069 case BFD_RELOC_PPC_COPY:
7070 case BFD_RELOC_PPC_GLOB_DAT:
7071 case BFD_RELOC_16_BASEREL:
7072 case BFD_RELOC_LO16_BASEREL:
7073 case BFD_RELOC_HI16_BASEREL:
7074 case BFD_RELOC_HI16_S_BASEREL:
7075 case BFD_RELOC_PPC_TLS:
7076 case BFD_RELOC_PPC_DTPREL16_LO:
7077 case BFD_RELOC_PPC_DTPREL16_HI:
7078 case BFD_RELOC_PPC_DTPREL16_HA:
7079 case BFD_RELOC_PPC_TPREL16_LO:
7080 case BFD_RELOC_PPC_TPREL16_HI:
7081 case BFD_RELOC_PPC_TPREL16_HA:
7082 case BFD_RELOC_PPC_GOT_TLSGD16:
7083 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
7084 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
7085 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
7086 case BFD_RELOC_PPC_GOT_TLSLD16:
7087 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
7088 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
7089 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
7090 case BFD_RELOC_PPC_GOT_DTPREL16:
7091 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
7092 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
7093 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
7094 case BFD_RELOC_PPC_GOT_TPREL16:
7095 case BFD_RELOC_PPC_GOT_TPREL16_LO:
7096 case BFD_RELOC_PPC_GOT_TPREL16_HI:
7097 case BFD_RELOC_PPC_GOT_TPREL16_HA:
7098 case BFD_RELOC_24_PLT_PCREL:
7099 case BFD_RELOC_PPC_LOCAL24PC:
7100 case BFD_RELOC_32_PLT_PCREL:
7101 case BFD_RELOC_GPREL16:
7102 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
7103 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
7104 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
7105 case BFD_RELOC_PPC_EMB_NADDR32:
7106 case BFD_RELOC_PPC_EMB_NADDR16:
7107 case BFD_RELOC_PPC_EMB_NADDR16_LO:
7108 case BFD_RELOC_PPC_EMB_NADDR16_HI:
7109 case BFD_RELOC_PPC_EMB_NADDR16_HA:
7110 case BFD_RELOC_PPC_EMB_SDAI16:
7111 case BFD_RELOC_PPC_EMB_SDA2REL:
7112 case BFD_RELOC_PPC_EMB_SDA2I16:
7113 case BFD_RELOC_PPC_EMB_SDA21:
7114 case BFD_RELOC_PPC_VLE_SDA21_LO:
7115 case BFD_RELOC_PPC_EMB_MRKREF:
7116 case BFD_RELOC_PPC_EMB_RELSEC16:
7117 case BFD_RELOC_PPC_EMB_RELST_LO:
7118 case BFD_RELOC_PPC_EMB_RELST_HI:
7119 case BFD_RELOC_PPC_EMB_RELST_HA:
7120 case BFD_RELOC_PPC_EMB_BIT_FLD:
7121 case BFD_RELOC_PPC_EMB_RELSDA:
0baf16f2 7122 case BFD_RELOC_PPC64_TOC:
3b8b57a9
AM
7123 case BFD_RELOC_PPC_TOC16:
7124 case BFD_RELOC_PPC64_TOC16_LO:
7125 case BFD_RELOC_PPC64_TOC16_HI:
7126 case BFD_RELOC_PPC64_TOC16_HA:
f9c6b907
AM
7127 case BFD_RELOC_PPC64_DTPREL16_HIGH:
7128 case BFD_RELOC_PPC64_DTPREL16_HIGHA:
3b8b57a9
AM
7129 case BFD_RELOC_PPC64_DTPREL16_HIGHER:
7130 case BFD_RELOC_PPC64_DTPREL16_HIGHERA:
7131 case BFD_RELOC_PPC64_DTPREL16_HIGHEST:
7132 case BFD_RELOC_PPC64_DTPREL16_HIGHESTA:
f9c6b907
AM
7133 case BFD_RELOC_PPC64_TPREL16_HIGH:
7134 case BFD_RELOC_PPC64_TPREL16_HIGHA:
3b8b57a9
AM
7135 case BFD_RELOC_PPC64_TPREL16_HIGHER:
7136 case BFD_RELOC_PPC64_TPREL16_HIGHERA:
7137 case BFD_RELOC_PPC64_TPREL16_HIGHEST:
7138 case BFD_RELOC_PPC64_TPREL16_HIGHESTA:
94f592af 7139 fixP->fx_done = 0;
0baf16f2 7140 break;
0baf16f2 7141#endif
3b8b57a9
AM
7142
7143#ifdef OBJ_XCOFF
7144 case BFD_RELOC_NONE:
3b8b57a9 7145#endif
5656a981
AM
7146 case BFD_RELOC_CTOR:
7147 case BFD_RELOC_32:
7148 case BFD_RELOC_32_PCREL:
7149 case BFD_RELOC_RVA:
7150 case BFD_RELOC_64:
7151 case BFD_RELOC_64_PCREL:
7152 case BFD_RELOC_16:
7153 case BFD_RELOC_16_PCREL:
7154 case BFD_RELOC_8:
7155 break;
3b8b57a9 7156
252b5132 7157 default:
bc805888 7158 fprintf (stderr,
94f592af 7159 _("Gas failure, reloc value %d\n"), fixP->fx_r_type);
99a814a1 7160 fflush (stderr);
252b5132
RH
7161 abort ();
7162 }
46b596ff 7163
5656a981 7164 if (fixP->fx_size && APPLY_RELOC)
46b596ff 7165 md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where,
5656a981 7166 fieldval, fixP->fx_size);
bf7279d5
AM
7167 if (warn_476
7168 && (seg->flags & SEC_CODE) != 0
7169 && fixP->fx_size == 4
7170 && fixP->fx_done
7171 && !fixP->fx_tcbit
7172 && (fixP->fx_r_type == BFD_RELOC_32
7173 || fixP->fx_r_type == BFD_RELOC_CTOR
7174 || fixP->fx_r_type == BFD_RELOC_32_PCREL))
7175 as_warn_where (fixP->fx_file, fixP->fx_line,
7176 _("data in executable section"));
5656a981
AM
7177 }
7178
252b5132 7179#ifdef OBJ_ELF
3b8b57a9 7180 ppc_elf_validate_fix (fixP, seg);
94f592af 7181 fixP->fx_addnumber = value;
4e6935a6
AM
7182
7183 /* PowerPC uses RELA relocs, ie. the reloc addend is stored separately
7184 from the section contents. If we are going to be emitting a reloc
7185 then the section contents are immaterial, so don't warn if they
7186 happen to overflow. Leave such warnings to ld. */
7187 if (!fixP->fx_done)
a38a07e0
AM
7188 {
7189 fixP->fx_no_overflow = 1;
7190
7191 /* Arrange to emit .TOC. as a normal symbol if used in anything
7192 but .TOC.@tocbase. */
7193 if (ppc_obj64
7194 && fixP->fx_r_type != BFD_RELOC_PPC64_TOC
7195 && fixP->fx_addsy != NULL
7196 && strcmp (S_GET_NAME (fixP->fx_addsy), ".TOC.") == 0)
7197 symbol_get_bfdsym (fixP->fx_addsy)->flags |= BSF_KEEP;
7198 }
252b5132 7199#else
94f592af
NC
7200 if (fixP->fx_r_type != BFD_RELOC_PPC_TOC16)
7201 fixP->fx_addnumber = 0;
252b5132
RH
7202 else
7203 {
7204#ifdef TE_PE
94f592af 7205 fixP->fx_addnumber = 0;
252b5132 7206#else
8edcbfcd
TG
7207 /* We want to use the offset within the toc, not the actual VMA
7208 of the symbol. */
94f592af 7209 fixP->fx_addnumber =
8edcbfcd
TG
7210 - bfd_get_section_vma (stdoutput, S_GET_SEGMENT (fixP->fx_addsy))
7211 - S_GET_VALUE (ppc_toc_csect);
ac21e7da
TG
7212 /* Set *valP to avoid errors. */
7213 *valP = value;
252b5132
RH
7214#endif
7215 }
7216#endif
252b5132
RH
7217}
7218
7219/* Generate a reloc for a fixup. */
7220
7221arelent *
98027b10 7222tc_gen_reloc (asection *seg ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
7223{
7224 arelent *reloc;
7225
325801bd 7226 reloc = XNEW (arelent);
252b5132 7227
325801bd 7228 reloc->sym_ptr_ptr = XNEW (asymbol *);
49309057 7229 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
7230 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
7231 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
7232 if (reloc->howto == (reloc_howto_type *) NULL)
7233 {
7234 as_bad_where (fixp->fx_file, fixp->fx_line,
99a814a1
AM
7235 _("reloc %d not supported by object file format"),
7236 (int) fixp->fx_r_type);
252b5132
RH
7237 return NULL;
7238 }
7239 reloc->addend = fixp->fx_addnumber;
7240
7241 return reloc;
7242}
75e21f08
JJ
7243
7244void
98027b10 7245ppc_cfi_frame_initial_instructions (void)
75e21f08
JJ
7246{
7247 cfi_add_CFA_def_cfa (1, 0);
7248}
7249
7250int
1df69f4f 7251tc_ppc_regname_to_dw2regnum (char *regname)
75e21f08
JJ
7252{
7253 unsigned int regnum = -1;
7254 unsigned int i;
7255 const char *p;
7256 char *q;
e0471c16 7257 static struct { const char *name; int dw2regnum; } regnames[] =
75e21f08
JJ
7258 {
7259 { "sp", 1 }, { "r.sp", 1 }, { "rtoc", 2 }, { "r.toc", 2 },
7260 { "mq", 64 }, { "lr", 65 }, { "ctr", 66 }, { "ap", 67 },
80f846b6 7261 { "cr", 70 }, { "xer", 76 }, { "vrsave", 109 }, { "vscr", 110 },
75e21f08
JJ
7262 { "spe_acc", 111 }, { "spefscr", 112 }
7263 };
7264
7265 for (i = 0; i < ARRAY_SIZE (regnames); ++i)
7266 if (strcmp (regnames[i].name, regname) == 0)
7267 return regnames[i].dw2regnum;
7268
7269 if (regname[0] == 'r' || regname[0] == 'f' || regname[0] == 'v')
7270 {
7271 p = regname + 1 + (regname[1] == '.');
7272 regnum = strtoul (p, &q, 10);
7273 if (p == q || *q || regnum >= 32)
7274 return -1;
7275 if (regname[0] == 'f')
b7d7dc63 7276 regnum += 32;
75e21f08 7277 else if (regname[0] == 'v')
b7d7dc63 7278 regnum += 77;
75e21f08
JJ
7279 }
7280 else if (regname[0] == 'c' && regname[1] == 'r')
7281 {
7282 p = regname + 2 + (regname[2] == '.');
7283 if (p[0] < '0' || p[0] > '7' || p[1])
b7d7dc63 7284 return -1;
75e21f08
JJ
7285 regnum = p[0] - '0' + 68;
7286 }
7287 return regnum;
7288}
This page took 1.731096 seconds and 4 git commands to generate.