PR24144, pdp11-ld overwriting section data with zeros
[deliverable/binutils-gdb.git] / gas / config / tc-ppc.c
CommitLineData
252b5132 1/* tc-ppc.c -- Assemble for the PowerPC or POWER (RS/6000)
82704155 2 Copyright (C) 1994-2019 Free Software Foundation, Inc.
252b5132
RH
3 Written by Ian Lance Taylor, Cygnus Support.
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
ec2655a6 9 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
19 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
20 02110-1301, USA. */
252b5132 21
252b5132 22#include "as.h"
3882b010 23#include "safe-ctype.h"
252b5132 24#include "subsegs.h"
75e21f08 25#include "dw2gencfi.h"
252b5132
RH
26#include "opcode/ppc.h"
27
28#ifdef OBJ_ELF
29#include "elf/ppc.h"
ee67d69a 30#include "elf/ppc64.h"
5d6f4f16 31#include "dwarf2dbg.h"
252b5132
RH
32#endif
33
34#ifdef TE_PE
35#include "coff/pe.h"
36#endif
37
85645aed
TG
38#ifdef OBJ_XCOFF
39#include "coff/xcoff.h"
40#include "libxcoff.h"
41#endif
42
252b5132
RH
43/* This is the assembler for the PowerPC or POWER (RS/6000) chips. */
44
45/* Tell the main code what the endianness is. */
46extern int target_big_endian;
47
48/* Whether or not, we've set target_big_endian. */
49static int set_target_endian = 0;
50
51/* Whether to use user friendly register names. */
52#ifndef TARGET_REG_NAMES_P
53#ifdef TE_PE
b34976b6 54#define TARGET_REG_NAMES_P TRUE
252b5132 55#else
b34976b6 56#define TARGET_REG_NAMES_P FALSE
252b5132
RH
57#endif
58#endif
59
0baf16f2
AM
60/* Macros for calculating LO, HI, HA, HIGHER, HIGHERA, HIGHEST,
61 HIGHESTA. */
62
63/* #lo(value) denotes the least significant 16 bits of the indicated. */
64#define PPC_LO(v) ((v) & 0xffff)
65
66/* #hi(value) denotes bits 16 through 31 of the indicated value. */
67#define PPC_HI(v) (((v) >> 16) & 0xffff)
68
69/* #ha(value) denotes the high adjusted value: bits 16 through 31 of
70 the indicated value, compensating for #lo() being treated as a
71 signed number. */
15c1449b 72#define PPC_HA(v) PPC_HI ((v) + 0x8000)
0baf16f2
AM
73
74/* #higher(value) denotes bits 32 through 47 of the indicated value. */
2a98c3a6 75#define PPC_HIGHER(v) (((v) >> 16 >> 16) & 0xffff)
0baf16f2
AM
76
77/* #highera(value) denotes bits 32 through 47 of the indicated value,
78 compensating for #lo() being treated as a signed number. */
15c1449b 79#define PPC_HIGHERA(v) PPC_HIGHER ((v) + 0x8000)
0baf16f2
AM
80
81/* #highest(value) denotes bits 48 through 63 of the indicated value. */
2a98c3a6 82#define PPC_HIGHEST(v) (((v) >> 24 >> 24) & 0xffff)
0baf16f2
AM
83
84/* #highesta(value) denotes bits 48 through 63 of the indicated value,
15c1449b
AM
85 compensating for #lo being treated as a signed number. */
86#define PPC_HIGHESTA(v) PPC_HIGHEST ((v) + 0x8000)
0baf16f2 87
f9c6b907
AM
88#define SEX16(val) (((val) ^ 0x8000) - 0x8000)
89
90/* For the time being on ppc64, don't report overflow on @h and @ha
91 applied to constants. */
92#define REPORT_OVERFLOW_HI 0
0baf16f2 93
b34976b6 94static bfd_boolean reg_names_p = TARGET_REG_NAMES_P;
252b5132 95
98027b10
AM
96static void ppc_macro (char *, const struct powerpc_macro *);
97static void ppc_byte (int);
0baf16f2
AM
98
99#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
98027b10
AM
100static void ppc_tc (int);
101static void ppc_machine (int);
0baf16f2 102#endif
252b5132
RH
103
104#ifdef OBJ_XCOFF
98027b10
AM
105static void ppc_comm (int);
106static void ppc_bb (int);
107static void ppc_bc (int);
108static void ppc_bf (int);
109static void ppc_biei (int);
110static void ppc_bs (int);
111static void ppc_eb (int);
112static void ppc_ec (int);
113static void ppc_ef (int);
114static void ppc_es (int);
115static void ppc_csect (int);
85645aed 116static void ppc_dwsect (int);
98027b10
AM
117static void ppc_change_csect (symbolS *, offsetT);
118static void ppc_function (int);
119static void ppc_extern (int);
120static void ppc_lglobl (int);
c865e45b 121static void ppc_ref (int);
98027b10
AM
122static void ppc_section (int);
123static void ppc_named_section (int);
124static void ppc_stabx (int);
125static void ppc_rename (int);
126static void ppc_toc (int);
127static void ppc_xcoff_cons (int);
128static void ppc_vbyte (int);
252b5132
RH
129#endif
130
131#ifdef OBJ_ELF
98027b10
AM
132static void ppc_elf_rdata (int);
133static void ppc_elf_lcomm (int);
6911b7dc 134static void ppc_elf_localentry (int);
ee67d69a 135static void ppc_elf_abiversion (int);
005d79fd 136static void ppc_elf_gnu_attribute (int);
252b5132
RH
137#endif
138
139#ifdef TE_PE
98027b10
AM
140static void ppc_previous (int);
141static void ppc_pdata (int);
142static void ppc_ydata (int);
143static void ppc_reldata (int);
144static void ppc_rdata (int);
145static void ppc_ualong (int);
146static void ppc_znop (int);
147static void ppc_pe_comm (int);
148static void ppc_pe_section (int);
149static void ppc_pe_function (int);
150static void ppc_pe_tocd (int);
252b5132
RH
151#endif
152\f
153/* Generic assembler global variables which must be defined by all
154 targets. */
155
156#ifdef OBJ_ELF
157/* This string holds the chars that always start a comment. If the
158 pre-processor is disabled, these aren't very useful. The macro
159 tc_comment_chars points to this. We use this, rather than the
160 usual comment_chars, so that we can switch for Solaris conventions. */
161static const char ppc_solaris_comment_chars[] = "#!";
162static const char ppc_eabi_comment_chars[] = "#";
163
164#ifdef TARGET_SOLARIS_COMMENT
165const char *ppc_comment_chars = ppc_solaris_comment_chars;
166#else
167const char *ppc_comment_chars = ppc_eabi_comment_chars;
168#endif
169#else
170const char comment_chars[] = "#";
171#endif
172
173/* Characters which start a comment at the beginning of a line. */
174const char line_comment_chars[] = "#";
175
176/* Characters which may be used to separate multiple commands on a
177 single line. */
178const char line_separator_chars[] = ";";
179
180/* Characters which are used to indicate an exponent in a floating
181 point number. */
182const char EXP_CHARS[] = "eE";
183
184/* Characters which mean that a number is a floating point constant,
185 as in 0d1.0. */
186const char FLT_CHARS[] = "dD";
5ce8663f 187
5e02f92e 188/* Anything that can start an operand needs to be mentioned here,
ac805826 189 to stop the input scrubber eating whitespace. */
5e02f92e 190const char ppc_symbol_chars[] = "%[";
75e21f08
JJ
191
192/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
193int ppc_cie_data_alignment;
783de163 194
8fbf7334
JL
195/* The dwarf2 minimum instruction length. */
196int ppc_dwarf2_line_min_insn_length;
197
cef4f754
AM
198/* More than this number of nops in an alignment op gets a branch
199 instead. */
200unsigned long nop_limit = 4;
201
783de163
AM
202/* The type of processor we are assembling for. This is one or more
203 of the PPC_OPCODE flags defined in opcode/ppc.h. */
fa452fa6 204ppc_cpu_t ppc_cpu = 0;
776fc418 205ppc_cpu_t sticky = 0;
01efc3af 206
ee67d69a
AM
207/* Value for ELF e_flags EF_PPC64_ABI. */
208unsigned int ppc_abiversion = 0;
209
05f7541e 210#ifdef OBJ_ELF
01efc3af 211/* Flags set on encountering toc relocs. */
4f2a7b51 212static enum {
01efc3af
AM
213 has_large_toc_reloc = 1,
214 has_small_toc_reloc = 2
215} toc_reloc_types;
05f7541e 216#endif
bf7279d5
AM
217
218/* Warn on emitting data to code sections. */
219int warn_476;
0f873fd5 220uint64_t last_insn;
bf7279d5
AM
221segT last_seg;
222subsegT last_subseg;
252b5132
RH
223\f
224/* The target specific pseudo-ops which we support. */
225
226const pseudo_typeS md_pseudo_table[] =
227{
228 /* Pseudo-ops which must be overridden. */
229 { "byte", ppc_byte, 0 },
230
231#ifdef OBJ_XCOFF
232 /* Pseudo-ops specific to the RS/6000 XCOFF format. Some of these
233 legitimately belong in the obj-*.c file. However, XCOFF is based
234 on COFF, and is only implemented for the RS/6000. We just use
235 obj-coff.c, and add what we need here. */
236 { "comm", ppc_comm, 0 },
237 { "lcomm", ppc_comm, 1 },
238 { "bb", ppc_bb, 0 },
239 { "bc", ppc_bc, 0 },
240 { "bf", ppc_bf, 0 },
241 { "bi", ppc_biei, 0 },
242 { "bs", ppc_bs, 0 },
243 { "csect", ppc_csect, 0 },
85645aed 244 { "dwsect", ppc_dwsect, 0 },
252b5132
RH
245 { "data", ppc_section, 'd' },
246 { "eb", ppc_eb, 0 },
247 { "ec", ppc_ec, 0 },
248 { "ef", ppc_ef, 0 },
249 { "ei", ppc_biei, 1 },
250 { "es", ppc_es, 0 },
251 { "extern", ppc_extern, 0 },
252 { "function", ppc_function, 0 },
253 { "lglobl", ppc_lglobl, 0 },
c865e45b 254 { "ref", ppc_ref, 0 },
252b5132
RH
255 { "rename", ppc_rename, 0 },
256 { "section", ppc_named_section, 0 },
257 { "stabx", ppc_stabx, 0 },
258 { "text", ppc_section, 't' },
259 { "toc", ppc_toc, 0 },
260 { "long", ppc_xcoff_cons, 2 },
7f6d05e8 261 { "llong", ppc_xcoff_cons, 3 },
252b5132
RH
262 { "word", ppc_xcoff_cons, 1 },
263 { "short", ppc_xcoff_cons, 1 },
264 { "vbyte", ppc_vbyte, 0 },
265#endif
266
267#ifdef OBJ_ELF
62ebcb5c 268 { "llong", cons, 8 },
252b5132
RH
269 { "rdata", ppc_elf_rdata, 0 },
270 { "rodata", ppc_elf_rdata, 0 },
271 { "lcomm", ppc_elf_lcomm, 0 },
6911b7dc 272 { "localentry", ppc_elf_localentry, 0 },
ee67d69a 273 { "abiversion", ppc_elf_abiversion, 0 },
005d79fd 274 { "gnu_attribute", ppc_elf_gnu_attribute, 0},
252b5132
RH
275#endif
276
277#ifdef TE_PE
99a814a1 278 /* Pseudo-ops specific to the Windows NT PowerPC PE (coff) format. */
252b5132
RH
279 { "previous", ppc_previous, 0 },
280 { "pdata", ppc_pdata, 0 },
281 { "ydata", ppc_ydata, 0 },
282 { "reldata", ppc_reldata, 0 },
283 { "rdata", ppc_rdata, 0 },
284 { "ualong", ppc_ualong, 0 },
285 { "znop", ppc_znop, 0 },
286 { "comm", ppc_pe_comm, 0 },
287 { "lcomm", ppc_pe_comm, 1 },
288 { "section", ppc_pe_section, 0 },
289 { "function", ppc_pe_function,0 },
290 { "tocd", ppc_pe_tocd, 0 },
291#endif
292
0baf16f2 293#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
252b5132 294 { "tc", ppc_tc, 0 },
0baf16f2
AM
295 { "machine", ppc_machine, 0 },
296#endif
252b5132
RH
297
298 { NULL, NULL, 0 }
299};
300
301\f
99a814a1
AM
302/* Predefined register names if -mregnames (or default for Windows NT).
303 In general, there are lots of them, in an attempt to be compatible
304 with a number of other Windows NT assemblers. */
252b5132
RH
305
306/* Structure to hold information about predefined registers. */
307struct pd_reg
308 {
e0471c16 309 const char *name;
7e0de605
AM
310 unsigned short value;
311 unsigned short flags;
252b5132
RH
312 };
313
314/* List of registers that are pre-defined:
315
316 Each general register has predefined names of the form:
317 1. r<reg_num> which has the value <reg_num>.
318 2. r.<reg_num> which has the value <reg_num>.
319
252b5132
RH
320 Each floating point register has predefined names of the form:
321 1. f<reg_num> which has the value <reg_num>.
322 2. f.<reg_num> which has the value <reg_num>.
323
7a899fff
C
324 Each vector unit register has predefined names of the form:
325 1. v<reg_num> which has the value <reg_num>.
326 2. v.<reg_num> which has the value <reg_num>.
327
252b5132
RH
328 Each condition register has predefined names of the form:
329 1. cr<reg_num> which has the value <reg_num>.
330 2. cr.<reg_num> which has the value <reg_num>.
331
332 There are individual registers as well:
333 sp or r.sp has the value 1
334 rtoc or r.toc has the value 2
252b5132
RH
335 xer has the value 1
336 lr has the value 8
337 ctr has the value 9
252b5132
RH
338 dar has the value 19
339 dsisr has the value 18
340 dec has the value 22
341 sdr1 has the value 25
342 srr0 has the value 26
343 srr1 has the value 27
344
81d4177b 345 The table is sorted. Suitable for searching by a binary search. */
252b5132
RH
346
347static const struct pd_reg pre_defined_registers[] =
348{
7e0de605
AM
349 /* Condition Registers */
350 { "cr.0", 0, PPC_OPERAND_CR_REG },
351 { "cr.1", 1, PPC_OPERAND_CR_REG },
352 { "cr.2", 2, PPC_OPERAND_CR_REG },
353 { "cr.3", 3, PPC_OPERAND_CR_REG },
354 { "cr.4", 4, PPC_OPERAND_CR_REG },
355 { "cr.5", 5, PPC_OPERAND_CR_REG },
356 { "cr.6", 6, PPC_OPERAND_CR_REG },
357 { "cr.7", 7, PPC_OPERAND_CR_REG },
358
359 { "cr0", 0, PPC_OPERAND_CR_REG },
360 { "cr1", 1, PPC_OPERAND_CR_REG },
361 { "cr2", 2, PPC_OPERAND_CR_REG },
362 { "cr3", 3, PPC_OPERAND_CR_REG },
363 { "cr4", 4, PPC_OPERAND_CR_REG },
364 { "cr5", 5, PPC_OPERAND_CR_REG },
365 { "cr6", 6, PPC_OPERAND_CR_REG },
366 { "cr7", 7, PPC_OPERAND_CR_REG },
367
368 { "ctr", 9, PPC_OPERAND_SPR },
369 { "dar", 19, PPC_OPERAND_SPR },
370 { "dec", 22, PPC_OPERAND_SPR },
371 { "dsisr", 18, PPC_OPERAND_SPR },
372
373 /* Floating point registers */
374 { "f.0", 0, PPC_OPERAND_FPR },
375 { "f.1", 1, PPC_OPERAND_FPR },
376 { "f.10", 10, PPC_OPERAND_FPR },
377 { "f.11", 11, PPC_OPERAND_FPR },
378 { "f.12", 12, PPC_OPERAND_FPR },
379 { "f.13", 13, PPC_OPERAND_FPR },
380 { "f.14", 14, PPC_OPERAND_FPR },
381 { "f.15", 15, PPC_OPERAND_FPR },
382 { "f.16", 16, PPC_OPERAND_FPR },
383 { "f.17", 17, PPC_OPERAND_FPR },
384 { "f.18", 18, PPC_OPERAND_FPR },
385 { "f.19", 19, PPC_OPERAND_FPR },
386 { "f.2", 2, PPC_OPERAND_FPR },
387 { "f.20", 20, PPC_OPERAND_FPR },
388 { "f.21", 21, PPC_OPERAND_FPR },
389 { "f.22", 22, PPC_OPERAND_FPR },
390 { "f.23", 23, PPC_OPERAND_FPR },
391 { "f.24", 24, PPC_OPERAND_FPR },
392 { "f.25", 25, PPC_OPERAND_FPR },
393 { "f.26", 26, PPC_OPERAND_FPR },
394 { "f.27", 27, PPC_OPERAND_FPR },
395 { "f.28", 28, PPC_OPERAND_FPR },
396 { "f.29", 29, PPC_OPERAND_FPR },
397 { "f.3", 3, PPC_OPERAND_FPR },
398 { "f.30", 30, PPC_OPERAND_FPR },
399 { "f.31", 31, PPC_OPERAND_FPR },
400 { "f.32", 32, PPC_OPERAND_VSR },
401 { "f.33", 33, PPC_OPERAND_VSR },
402 { "f.34", 34, PPC_OPERAND_VSR },
403 { "f.35", 35, PPC_OPERAND_VSR },
404 { "f.36", 36, PPC_OPERAND_VSR },
405 { "f.37", 37, PPC_OPERAND_VSR },
406 { "f.38", 38, PPC_OPERAND_VSR },
407 { "f.39", 39, PPC_OPERAND_VSR },
408 { "f.4", 4, PPC_OPERAND_FPR },
409 { "f.40", 40, PPC_OPERAND_VSR },
410 { "f.41", 41, PPC_OPERAND_VSR },
411 { "f.42", 42, PPC_OPERAND_VSR },
412 { "f.43", 43, PPC_OPERAND_VSR },
413 { "f.44", 44, PPC_OPERAND_VSR },
414 { "f.45", 45, PPC_OPERAND_VSR },
415 { "f.46", 46, PPC_OPERAND_VSR },
416 { "f.47", 47, PPC_OPERAND_VSR },
417 { "f.48", 48, PPC_OPERAND_VSR },
418 { "f.49", 49, PPC_OPERAND_VSR },
419 { "f.5", 5, PPC_OPERAND_FPR },
420 { "f.50", 50, PPC_OPERAND_VSR },
421 { "f.51", 51, PPC_OPERAND_VSR },
422 { "f.52", 52, PPC_OPERAND_VSR },
423 { "f.53", 53, PPC_OPERAND_VSR },
424 { "f.54", 54, PPC_OPERAND_VSR },
425 { "f.55", 55, PPC_OPERAND_VSR },
426 { "f.56", 56, PPC_OPERAND_VSR },
427 { "f.57", 57, PPC_OPERAND_VSR },
428 { "f.58", 58, PPC_OPERAND_VSR },
429 { "f.59", 59, PPC_OPERAND_VSR },
430 { "f.6", 6, PPC_OPERAND_FPR },
431 { "f.60", 60, PPC_OPERAND_VSR },
432 { "f.61", 61, PPC_OPERAND_VSR },
433 { "f.62", 62, PPC_OPERAND_VSR },
434 { "f.63", 63, PPC_OPERAND_VSR },
435 { "f.7", 7, PPC_OPERAND_FPR },
436 { "f.8", 8, PPC_OPERAND_FPR },
437 { "f.9", 9, PPC_OPERAND_FPR },
438
439 { "f0", 0, PPC_OPERAND_FPR },
440 { "f1", 1, PPC_OPERAND_FPR },
441 { "f10", 10, PPC_OPERAND_FPR },
442 { "f11", 11, PPC_OPERAND_FPR },
443 { "f12", 12, PPC_OPERAND_FPR },
444 { "f13", 13, PPC_OPERAND_FPR },
445 { "f14", 14, PPC_OPERAND_FPR },
446 { "f15", 15, PPC_OPERAND_FPR },
447 { "f16", 16, PPC_OPERAND_FPR },
448 { "f17", 17, PPC_OPERAND_FPR },
449 { "f18", 18, PPC_OPERAND_FPR },
450 { "f19", 19, PPC_OPERAND_FPR },
451 { "f2", 2, PPC_OPERAND_FPR },
452 { "f20", 20, PPC_OPERAND_FPR },
453 { "f21", 21, PPC_OPERAND_FPR },
454 { "f22", 22, PPC_OPERAND_FPR },
455 { "f23", 23, PPC_OPERAND_FPR },
456 { "f24", 24, PPC_OPERAND_FPR },
457 { "f25", 25, PPC_OPERAND_FPR },
458 { "f26", 26, PPC_OPERAND_FPR },
459 { "f27", 27, PPC_OPERAND_FPR },
460 { "f28", 28, PPC_OPERAND_FPR },
461 { "f29", 29, PPC_OPERAND_FPR },
462 { "f3", 3, PPC_OPERAND_FPR },
463 { "f30", 30, PPC_OPERAND_FPR },
464 { "f31", 31, PPC_OPERAND_FPR },
465 { "f32", 32, PPC_OPERAND_VSR },
466 { "f33", 33, PPC_OPERAND_VSR },
467 { "f34", 34, PPC_OPERAND_VSR },
468 { "f35", 35, PPC_OPERAND_VSR },
469 { "f36", 36, PPC_OPERAND_VSR },
470 { "f37", 37, PPC_OPERAND_VSR },
471 { "f38", 38, PPC_OPERAND_VSR },
472 { "f39", 39, PPC_OPERAND_VSR },
473 { "f4", 4, PPC_OPERAND_FPR },
474 { "f40", 40, PPC_OPERAND_VSR },
475 { "f41", 41, PPC_OPERAND_VSR },
476 { "f42", 42, PPC_OPERAND_VSR },
477 { "f43", 43, PPC_OPERAND_VSR },
478 { "f44", 44, PPC_OPERAND_VSR },
479 { "f45", 45, PPC_OPERAND_VSR },
480 { "f46", 46, PPC_OPERAND_VSR },
481 { "f47", 47, PPC_OPERAND_VSR },
482 { "f48", 48, PPC_OPERAND_VSR },
483 { "f49", 49, PPC_OPERAND_VSR },
484 { "f5", 5, PPC_OPERAND_FPR },
485 { "f50", 50, PPC_OPERAND_VSR },
486 { "f51", 51, PPC_OPERAND_VSR },
487 { "f52", 52, PPC_OPERAND_VSR },
488 { "f53", 53, PPC_OPERAND_VSR },
489 { "f54", 54, PPC_OPERAND_VSR },
490 { "f55", 55, PPC_OPERAND_VSR },
491 { "f56", 56, PPC_OPERAND_VSR },
492 { "f57", 57, PPC_OPERAND_VSR },
493 { "f58", 58, PPC_OPERAND_VSR },
494 { "f59", 59, PPC_OPERAND_VSR },
495 { "f6", 6, PPC_OPERAND_FPR },
496 { "f60", 60, PPC_OPERAND_VSR },
497 { "f61", 61, PPC_OPERAND_VSR },
498 { "f62", 62, PPC_OPERAND_VSR },
499 { "f63", 63, PPC_OPERAND_VSR },
500 { "f7", 7, PPC_OPERAND_FPR },
501 { "f8", 8, PPC_OPERAND_FPR },
502 { "f9", 9, PPC_OPERAND_FPR },
252b5132 503
c3d65c1c 504 /* Quantization registers used with pair single instructions. */
7e0de605
AM
505 { "gqr.0", 0, PPC_OPERAND_GQR },
506 { "gqr.1", 1, PPC_OPERAND_GQR },
507 { "gqr.2", 2, PPC_OPERAND_GQR },
508 { "gqr.3", 3, PPC_OPERAND_GQR },
509 { "gqr.4", 4, PPC_OPERAND_GQR },
510 { "gqr.5", 5, PPC_OPERAND_GQR },
511 { "gqr.6", 6, PPC_OPERAND_GQR },
512 { "gqr.7", 7, PPC_OPERAND_GQR },
513 { "gqr0", 0, PPC_OPERAND_GQR },
514 { "gqr1", 1, PPC_OPERAND_GQR },
515 { "gqr2", 2, PPC_OPERAND_GQR },
516 { "gqr3", 3, PPC_OPERAND_GQR },
517 { "gqr4", 4, PPC_OPERAND_GQR },
518 { "gqr5", 5, PPC_OPERAND_GQR },
519 { "gqr6", 6, PPC_OPERAND_GQR },
520 { "gqr7", 7, PPC_OPERAND_GQR },
521
522 { "lr", 8, PPC_OPERAND_SPR },
523
524 /* General Purpose Registers */
525 { "r.0", 0, PPC_OPERAND_GPR },
526 { "r.1", 1, PPC_OPERAND_GPR },
527 { "r.10", 10, PPC_OPERAND_GPR },
528 { "r.11", 11, PPC_OPERAND_GPR },
529 { "r.12", 12, PPC_OPERAND_GPR },
530 { "r.13", 13, PPC_OPERAND_GPR },
531 { "r.14", 14, PPC_OPERAND_GPR },
532 { "r.15", 15, PPC_OPERAND_GPR },
533 { "r.16", 16, PPC_OPERAND_GPR },
534 { "r.17", 17, PPC_OPERAND_GPR },
535 { "r.18", 18, PPC_OPERAND_GPR },
536 { "r.19", 19, PPC_OPERAND_GPR },
537 { "r.2", 2, PPC_OPERAND_GPR },
538 { "r.20", 20, PPC_OPERAND_GPR },
539 { "r.21", 21, PPC_OPERAND_GPR },
540 { "r.22", 22, PPC_OPERAND_GPR },
541 { "r.23", 23, PPC_OPERAND_GPR },
542 { "r.24", 24, PPC_OPERAND_GPR },
543 { "r.25", 25, PPC_OPERAND_GPR },
544 { "r.26", 26, PPC_OPERAND_GPR },
545 { "r.27", 27, PPC_OPERAND_GPR },
546 { "r.28", 28, PPC_OPERAND_GPR },
547 { "r.29", 29, PPC_OPERAND_GPR },
548 { "r.3", 3, PPC_OPERAND_GPR },
549 { "r.30", 30, PPC_OPERAND_GPR },
550 { "r.31", 31, PPC_OPERAND_GPR },
551 { "r.4", 4, PPC_OPERAND_GPR },
552 { "r.5", 5, PPC_OPERAND_GPR },
553 { "r.6", 6, PPC_OPERAND_GPR },
554 { "r.7", 7, PPC_OPERAND_GPR },
555 { "r.8", 8, PPC_OPERAND_GPR },
556 { "r.9", 9, PPC_OPERAND_GPR },
557
558 { "r.sp", 1, PPC_OPERAND_GPR },
559
560 { "r.toc", 2, PPC_OPERAND_GPR },
561
562 { "r0", 0, PPC_OPERAND_GPR },
563 { "r1", 1, PPC_OPERAND_GPR },
564 { "r10", 10, PPC_OPERAND_GPR },
565 { "r11", 11, PPC_OPERAND_GPR },
566 { "r12", 12, PPC_OPERAND_GPR },
567 { "r13", 13, PPC_OPERAND_GPR },
568 { "r14", 14, PPC_OPERAND_GPR },
569 { "r15", 15, PPC_OPERAND_GPR },
570 { "r16", 16, PPC_OPERAND_GPR },
571 { "r17", 17, PPC_OPERAND_GPR },
572 { "r18", 18, PPC_OPERAND_GPR },
573 { "r19", 19, PPC_OPERAND_GPR },
574 { "r2", 2, PPC_OPERAND_GPR },
575 { "r20", 20, PPC_OPERAND_GPR },
576 { "r21", 21, PPC_OPERAND_GPR },
577 { "r22", 22, PPC_OPERAND_GPR },
578 { "r23", 23, PPC_OPERAND_GPR },
579 { "r24", 24, PPC_OPERAND_GPR },
580 { "r25", 25, PPC_OPERAND_GPR },
581 { "r26", 26, PPC_OPERAND_GPR },
582 { "r27", 27, PPC_OPERAND_GPR },
583 { "r28", 28, PPC_OPERAND_GPR },
584 { "r29", 29, PPC_OPERAND_GPR },
585 { "r3", 3, PPC_OPERAND_GPR },
586 { "r30", 30, PPC_OPERAND_GPR },
587 { "r31", 31, PPC_OPERAND_GPR },
588 { "r4", 4, PPC_OPERAND_GPR },
589 { "r5", 5, PPC_OPERAND_GPR },
590 { "r6", 6, PPC_OPERAND_GPR },
591 { "r7", 7, PPC_OPERAND_GPR },
592 { "r8", 8, PPC_OPERAND_GPR },
593 { "r9", 9, PPC_OPERAND_GPR },
594
595 { "rtoc", 2, PPC_OPERAND_GPR },
596
597 { "sdr1", 25, PPC_OPERAND_SPR },
598
599 { "sp", 1, PPC_OPERAND_GPR },
600
601 { "srr0", 26, PPC_OPERAND_SPR },
602 { "srr1", 27, PPC_OPERAND_SPR },
603
604 /* Vector (Altivec/VMX) registers */
605 { "v.0", 0, PPC_OPERAND_VR },
606 { "v.1", 1, PPC_OPERAND_VR },
607 { "v.10", 10, PPC_OPERAND_VR },
608 { "v.11", 11, PPC_OPERAND_VR },
609 { "v.12", 12, PPC_OPERAND_VR },
610 { "v.13", 13, PPC_OPERAND_VR },
611 { "v.14", 14, PPC_OPERAND_VR },
612 { "v.15", 15, PPC_OPERAND_VR },
613 { "v.16", 16, PPC_OPERAND_VR },
614 { "v.17", 17, PPC_OPERAND_VR },
615 { "v.18", 18, PPC_OPERAND_VR },
616 { "v.19", 19, PPC_OPERAND_VR },
617 { "v.2", 2, PPC_OPERAND_VR },
618 { "v.20", 20, PPC_OPERAND_VR },
619 { "v.21", 21, PPC_OPERAND_VR },
620 { "v.22", 22, PPC_OPERAND_VR },
621 { "v.23", 23, PPC_OPERAND_VR },
622 { "v.24", 24, PPC_OPERAND_VR },
623 { "v.25", 25, PPC_OPERAND_VR },
624 { "v.26", 26, PPC_OPERAND_VR },
625 { "v.27", 27, PPC_OPERAND_VR },
626 { "v.28", 28, PPC_OPERAND_VR },
627 { "v.29", 29, PPC_OPERAND_VR },
628 { "v.3", 3, PPC_OPERAND_VR },
629 { "v.30", 30, PPC_OPERAND_VR },
630 { "v.31", 31, PPC_OPERAND_VR },
631 { "v.4", 4, PPC_OPERAND_VR },
632 { "v.5", 5, PPC_OPERAND_VR },
633 { "v.6", 6, PPC_OPERAND_VR },
634 { "v.7", 7, PPC_OPERAND_VR },
635 { "v.8", 8, PPC_OPERAND_VR },
636 { "v.9", 9, PPC_OPERAND_VR },
637
638 { "v0", 0, PPC_OPERAND_VR },
639 { "v1", 1, PPC_OPERAND_VR },
640 { "v10", 10, PPC_OPERAND_VR },
641 { "v11", 11, PPC_OPERAND_VR },
642 { "v12", 12, PPC_OPERAND_VR },
643 { "v13", 13, PPC_OPERAND_VR },
644 { "v14", 14, PPC_OPERAND_VR },
645 { "v15", 15, PPC_OPERAND_VR },
646 { "v16", 16, PPC_OPERAND_VR },
647 { "v17", 17, PPC_OPERAND_VR },
648 { "v18", 18, PPC_OPERAND_VR },
649 { "v19", 19, PPC_OPERAND_VR },
650 { "v2", 2, PPC_OPERAND_VR },
651 { "v20", 20, PPC_OPERAND_VR },
652 { "v21", 21, PPC_OPERAND_VR },
653 { "v22", 22, PPC_OPERAND_VR },
654 { "v23", 23, PPC_OPERAND_VR },
655 { "v24", 24, PPC_OPERAND_VR },
656 { "v25", 25, PPC_OPERAND_VR },
657 { "v26", 26, PPC_OPERAND_VR },
658 { "v27", 27, PPC_OPERAND_VR },
659 { "v28", 28, PPC_OPERAND_VR },
660 { "v29", 29, PPC_OPERAND_VR },
661 { "v3", 3, PPC_OPERAND_VR },
662 { "v30", 30, PPC_OPERAND_VR },
663 { "v31", 31, PPC_OPERAND_VR },
664 { "v4", 4, PPC_OPERAND_VR },
665 { "v5", 5, PPC_OPERAND_VR },
666 { "v6", 6, PPC_OPERAND_VR },
667 { "v7", 7, PPC_OPERAND_VR },
668 { "v8", 8, PPC_OPERAND_VR },
669 { "v9", 9, PPC_OPERAND_VR },
670
671 /* Vector Scalar (VSX) registers (ISA 2.06). */
672 { "vs.0", 0, PPC_OPERAND_VSR },
673 { "vs.1", 1, PPC_OPERAND_VSR },
674 { "vs.10", 10, PPC_OPERAND_VSR },
675 { "vs.11", 11, PPC_OPERAND_VSR },
676 { "vs.12", 12, PPC_OPERAND_VSR },
677 { "vs.13", 13, PPC_OPERAND_VSR },
678 { "vs.14", 14, PPC_OPERAND_VSR },
679 { "vs.15", 15, PPC_OPERAND_VSR },
680 { "vs.16", 16, PPC_OPERAND_VSR },
681 { "vs.17", 17, PPC_OPERAND_VSR },
682 { "vs.18", 18, PPC_OPERAND_VSR },
683 { "vs.19", 19, PPC_OPERAND_VSR },
684 { "vs.2", 2, PPC_OPERAND_VSR },
685 { "vs.20", 20, PPC_OPERAND_VSR },
686 { "vs.21", 21, PPC_OPERAND_VSR },
687 { "vs.22", 22, PPC_OPERAND_VSR },
688 { "vs.23", 23, PPC_OPERAND_VSR },
689 { "vs.24", 24, PPC_OPERAND_VSR },
690 { "vs.25", 25, PPC_OPERAND_VSR },
691 { "vs.26", 26, PPC_OPERAND_VSR },
692 { "vs.27", 27, PPC_OPERAND_VSR },
693 { "vs.28", 28, PPC_OPERAND_VSR },
694 { "vs.29", 29, PPC_OPERAND_VSR },
695 { "vs.3", 3, PPC_OPERAND_VSR },
696 { "vs.30", 30, PPC_OPERAND_VSR },
697 { "vs.31", 31, PPC_OPERAND_VSR },
698 { "vs.32", 32, PPC_OPERAND_VSR },
699 { "vs.33", 33, PPC_OPERAND_VSR },
700 { "vs.34", 34, PPC_OPERAND_VSR },
701 { "vs.35", 35, PPC_OPERAND_VSR },
702 { "vs.36", 36, PPC_OPERAND_VSR },
703 { "vs.37", 37, PPC_OPERAND_VSR },
704 { "vs.38", 38, PPC_OPERAND_VSR },
705 { "vs.39", 39, PPC_OPERAND_VSR },
706 { "vs.4", 4, PPC_OPERAND_VSR },
707 { "vs.40", 40, PPC_OPERAND_VSR },
708 { "vs.41", 41, PPC_OPERAND_VSR },
709 { "vs.42", 42, PPC_OPERAND_VSR },
710 { "vs.43", 43, PPC_OPERAND_VSR },
711 { "vs.44", 44, PPC_OPERAND_VSR },
712 { "vs.45", 45, PPC_OPERAND_VSR },
713 { "vs.46", 46, PPC_OPERAND_VSR },
714 { "vs.47", 47, PPC_OPERAND_VSR },
715 { "vs.48", 48, PPC_OPERAND_VSR },
716 { "vs.49", 49, PPC_OPERAND_VSR },
717 { "vs.5", 5, PPC_OPERAND_VSR },
718 { "vs.50", 50, PPC_OPERAND_VSR },
719 { "vs.51", 51, PPC_OPERAND_VSR },
720 { "vs.52", 52, PPC_OPERAND_VSR },
721 { "vs.53", 53, PPC_OPERAND_VSR },
722 { "vs.54", 54, PPC_OPERAND_VSR },
723 { "vs.55", 55, PPC_OPERAND_VSR },
724 { "vs.56", 56, PPC_OPERAND_VSR },
725 { "vs.57", 57, PPC_OPERAND_VSR },
726 { "vs.58", 58, PPC_OPERAND_VSR },
727 { "vs.59", 59, PPC_OPERAND_VSR },
728 { "vs.6", 6, PPC_OPERAND_VSR },
729 { "vs.60", 60, PPC_OPERAND_VSR },
730 { "vs.61", 61, PPC_OPERAND_VSR },
731 { "vs.62", 62, PPC_OPERAND_VSR },
732 { "vs.63", 63, PPC_OPERAND_VSR },
733 { "vs.7", 7, PPC_OPERAND_VSR },
734 { "vs.8", 8, PPC_OPERAND_VSR },
735 { "vs.9", 9, PPC_OPERAND_VSR },
736
737 { "vs0", 0, PPC_OPERAND_VSR },
738 { "vs1", 1, PPC_OPERAND_VSR },
739 { "vs10", 10, PPC_OPERAND_VSR },
740 { "vs11", 11, PPC_OPERAND_VSR },
741 { "vs12", 12, PPC_OPERAND_VSR },
742 { "vs13", 13, PPC_OPERAND_VSR },
743 { "vs14", 14, PPC_OPERAND_VSR },
744 { "vs15", 15, PPC_OPERAND_VSR },
745 { "vs16", 16, PPC_OPERAND_VSR },
746 { "vs17", 17, PPC_OPERAND_VSR },
747 { "vs18", 18, PPC_OPERAND_VSR },
748 { "vs19", 19, PPC_OPERAND_VSR },
749 { "vs2", 2, PPC_OPERAND_VSR },
750 { "vs20", 20, PPC_OPERAND_VSR },
751 { "vs21", 21, PPC_OPERAND_VSR },
752 { "vs22", 22, PPC_OPERAND_VSR },
753 { "vs23", 23, PPC_OPERAND_VSR },
754 { "vs24", 24, PPC_OPERAND_VSR },
755 { "vs25", 25, PPC_OPERAND_VSR },
756 { "vs26", 26, PPC_OPERAND_VSR },
757 { "vs27", 27, PPC_OPERAND_VSR },
758 { "vs28", 28, PPC_OPERAND_VSR },
759 { "vs29", 29, PPC_OPERAND_VSR },
760 { "vs3", 3, PPC_OPERAND_VSR },
761 { "vs30", 30, PPC_OPERAND_VSR },
762 { "vs31", 31, PPC_OPERAND_VSR },
763 { "vs32", 32, PPC_OPERAND_VSR },
764 { "vs33", 33, PPC_OPERAND_VSR },
765 { "vs34", 34, PPC_OPERAND_VSR },
766 { "vs35", 35, PPC_OPERAND_VSR },
767 { "vs36", 36, PPC_OPERAND_VSR },
768 { "vs37", 37, PPC_OPERAND_VSR },
769 { "vs38", 38, PPC_OPERAND_VSR },
770 { "vs39", 39, PPC_OPERAND_VSR },
771 { "vs4", 4, PPC_OPERAND_VSR },
772 { "vs40", 40, PPC_OPERAND_VSR },
773 { "vs41", 41, PPC_OPERAND_VSR },
774 { "vs42", 42, PPC_OPERAND_VSR },
775 { "vs43", 43, PPC_OPERAND_VSR },
776 { "vs44", 44, PPC_OPERAND_VSR },
777 { "vs45", 45, PPC_OPERAND_VSR },
778 { "vs46", 46, PPC_OPERAND_VSR },
779 { "vs47", 47, PPC_OPERAND_VSR },
780 { "vs48", 48, PPC_OPERAND_VSR },
781 { "vs49", 49, PPC_OPERAND_VSR },
782 { "vs5", 5, PPC_OPERAND_VSR },
783 { "vs50", 50, PPC_OPERAND_VSR },
784 { "vs51", 51, PPC_OPERAND_VSR },
785 { "vs52", 52, PPC_OPERAND_VSR },
786 { "vs53", 53, PPC_OPERAND_VSR },
787 { "vs54", 54, PPC_OPERAND_VSR },
788 { "vs55", 55, PPC_OPERAND_VSR },
789 { "vs56", 56, PPC_OPERAND_VSR },
790 { "vs57", 57, PPC_OPERAND_VSR },
791 { "vs58", 58, PPC_OPERAND_VSR },
792 { "vs59", 59, PPC_OPERAND_VSR },
793 { "vs6", 6, PPC_OPERAND_VSR },
794 { "vs60", 60, PPC_OPERAND_VSR },
795 { "vs61", 61, PPC_OPERAND_VSR },
796 { "vs62", 62, PPC_OPERAND_VSR },
797 { "vs63", 63, PPC_OPERAND_VSR },
798 { "vs7", 7, PPC_OPERAND_VSR },
799 { "vs8", 8, PPC_OPERAND_VSR },
800 { "vs9", 9, PPC_OPERAND_VSR },
801
802 { "xer", 1, PPC_OPERAND_SPR }
252b5132
RH
803};
804
bc805888 805#define REG_NAME_CNT (sizeof (pre_defined_registers) / sizeof (struct pd_reg))
252b5132
RH
806
807/* Given NAME, find the register number associated with that name, return
808 the integer value associated with the given name or -1 on failure. */
809
7e0de605 810static const struct pd_reg *
98027b10 811reg_name_search (const struct pd_reg *regs, int regcount, const char *name)
252b5132
RH
812{
813 int middle, low, high;
814 int cmp;
815
816 low = 0;
817 high = regcount - 1;
818
819 do
820 {
821 middle = (low + high) / 2;
822 cmp = strcasecmp (name, regs[middle].name);
823 if (cmp < 0)
824 high = middle - 1;
825 else if (cmp > 0)
826 low = middle + 1;
827 else
7e0de605 828 return &regs[middle];
252b5132
RH
829 }
830 while (low <= high);
831
7e0de605 832 return NULL;
252b5132
RH
833}
834
835/*
99a814a1 836 * Summary of register_name.
252b5132
RH
837 *
838 * in: Input_line_pointer points to 1st char of operand.
839 *
840 * out: A expressionS.
841 * The operand may have been a register: in this case, X_op == O_register,
842 * X_add_number is set to the register number, and truth is returned.
843 * Input_line_pointer->(next non-blank) char after operand, or is in its
844 * original state.
845 */
846
b34976b6 847static bfd_boolean
98027b10 848register_name (expressionS *expressionP)
252b5132 849{
7e0de605 850 const struct pd_reg *reg;
252b5132
RH
851 char *name;
852 char *start;
853 char c;
854
99a814a1 855 /* Find the spelling of the operand. */
252b5132 856 start = name = input_line_pointer;
3882b010 857 if (name[0] == '%' && ISALPHA (name[1]))
252b5132
RH
858 name = ++input_line_pointer;
859
3882b010 860 else if (!reg_names_p || !ISALPHA (name[0]))
b34976b6 861 return FALSE;
252b5132 862
d02603dc 863 c = get_symbol_name (&name);
7e0de605 864 reg = reg_name_search (pre_defined_registers, REG_NAME_CNT, name);
252b5132 865
468cced8
AM
866 /* Put back the delimiting char. */
867 *input_line_pointer = c;
868
99a814a1 869 /* Look to see if it's in the register table. */
7e0de605 870 if (reg != NULL)
252b5132
RH
871 {
872 expressionP->X_op = O_register;
7e0de605
AM
873 expressionP->X_add_number = reg->value;
874 expressionP->X_md = reg->flags;
81d4177b 875
99a814a1 876 /* Make the rest nice. */
252b5132
RH
877 expressionP->X_add_symbol = NULL;
878 expressionP->X_op_symbol = NULL;
b34976b6 879 return TRUE;
252b5132 880 }
468cced8
AM
881
882 /* Reset the line as if we had not done anything. */
883 input_line_pointer = start;
b34976b6 884 return FALSE;
252b5132
RH
885}
886\f
887/* This function is called for each symbol seen in an expression. It
888 handles the special parsing which PowerPC assemblers are supposed
889 to use for condition codes. */
890
891/* Whether to do the special parsing. */
b34976b6 892static bfd_boolean cr_operand;
252b5132
RH
893
894/* Names to recognize in a condition code. This table is sorted. */
895static const struct pd_reg cr_names[] =
896{
7e0de605
AM
897 { "cr0", 0, PPC_OPERAND_CR_REG },
898 { "cr1", 1, PPC_OPERAND_CR_REG },
899 { "cr2", 2, PPC_OPERAND_CR_REG },
900 { "cr3", 3, PPC_OPERAND_CR_REG },
901 { "cr4", 4, PPC_OPERAND_CR_REG },
902 { "cr5", 5, PPC_OPERAND_CR_REG },
903 { "cr6", 6, PPC_OPERAND_CR_REG },
904 { "cr7", 7, PPC_OPERAND_CR_REG },
905 { "eq", 2, PPC_OPERAND_CR_BIT },
906 { "gt", 1, PPC_OPERAND_CR_BIT },
907 { "lt", 0, PPC_OPERAND_CR_BIT },
908 { "so", 3, PPC_OPERAND_CR_BIT },
909 { "un", 3, PPC_OPERAND_CR_BIT }
252b5132
RH
910};
911
912/* Parsing function. This returns non-zero if it recognized an
913 expression. */
914
915int
91d6fa6a 916ppc_parse_name (const char *name, expressionS *exp)
252b5132 917{
7e0de605 918 const struct pd_reg *reg;
252b5132
RH
919
920 if (! cr_operand)
921 return 0;
922
13abbae3
AM
923 if (*name == '%')
924 ++name;
7e0de605 925 reg = reg_name_search (cr_names, sizeof cr_names / sizeof cr_names[0],
252b5132 926 name);
7e0de605 927 if (reg == NULL)
252b5132
RH
928 return 0;
929
7e0de605
AM
930 exp->X_op = O_register;
931 exp->X_add_number = reg->value;
932 exp->X_md = reg->flags;
252b5132
RH
933
934 return 1;
935}
7e0de605
AM
936
937/* Propagate X_md and check register expressions. This is to support
938 condition codes like 4*cr5+eq. */
939
940int
941ppc_optimize_expr (expressionS *left, operatorT op, expressionS *right)
942{
943 /* Accept 4*cr<n> and cr<n>*4. */
944 if (op == O_multiply
945 && ((right->X_op == O_register
946 && right->X_md == PPC_OPERAND_CR_REG
947 && left->X_op == O_constant
948 && left->X_add_number == 4)
949 || (left->X_op == O_register
950 && left->X_md == PPC_OPERAND_CR_REG
951 && right->X_op == O_constant
952 && right->X_add_number == 4)))
953 {
954 left->X_op = O_register;
955 left->X_md = PPC_OPERAND_CR_REG | PPC_OPERAND_CR_BIT;
956 left->X_add_number *= right->X_add_number;
957 return 1;
958 }
959
960 /* Accept the above plus <cr bit>, and <cr bit> plus the above. */
961 if (right->X_op == O_register
962 && left->X_op == O_register
963 && op == O_add
964 && ((right->X_md == PPC_OPERAND_CR_BIT
965 && left->X_md == (PPC_OPERAND_CR_REG | PPC_OPERAND_CR_BIT))
966 || (right->X_md == (PPC_OPERAND_CR_REG | PPC_OPERAND_CR_BIT)
967 && left->X_md == PPC_OPERAND_CR_BIT)))
968 {
969 left->X_md = PPC_OPERAND_CR_BIT;
970 right->X_op = O_constant;
971 return 0;
972 }
973
974 /* Accept reg +/- constant. */
975 if (left->X_op == O_register
976 && !((op == O_add || op == O_subtract) && right->X_op == O_constant))
ece5dcc1 977 as_warn (_("invalid register expression"));
7e0de605
AM
978
979 /* Accept constant + reg. */
980 if (right->X_op == O_register)
981 {
982 if (op == O_add && left->X_op == O_constant)
983 left->X_md = right->X_md;
984 else
ece5dcc1 985 as_warn (_("invalid register expression"));
7e0de605
AM
986 }
987
988 return 0;
989}
252b5132
RH
990\f
991/* Local variables. */
992
2b3c4602
AM
993/* Whether to target xcoff64/elf64. */
994static unsigned int ppc_obj64 = BFD_DEFAULT_TARGET_SIZE == 64;
7f6d05e8 995
252b5132
RH
996/* Opcode hash table. */
997static struct hash_control *ppc_hash;
998
999/* Macro hash table. */
1000static struct hash_control *ppc_macro_hash;
1001
1002#ifdef OBJ_ELF
99a814a1 1003/* What type of shared library support to use. */
5d6f4f16 1004static enum { SHLIB_NONE, SHLIB_PIC, SHLIB_MRELOCATABLE } shlib = SHLIB_NONE;
252b5132 1005
99a814a1 1006/* Flags to set in the elf header. */
252b5132
RH
1007static flagword ppc_flags = 0;
1008
1009/* Whether this is Solaris or not. */
1010#ifdef TARGET_SOLARIS_COMMENT
b34976b6 1011#define SOLARIS_P TRUE
252b5132 1012#else
b34976b6 1013#define SOLARIS_P FALSE
252b5132
RH
1014#endif
1015
b34976b6 1016static bfd_boolean msolaris = SOLARIS_P;
252b5132
RH
1017#endif
1018
1019#ifdef OBJ_XCOFF
1020
1021/* The RS/6000 assembler uses the .csect pseudo-op to generate code
1022 using a bunch of different sections. These assembler sections,
1023 however, are all encompassed within the .text or .data sections of
1024 the final output file. We handle this by using different
1025 subsegments within these main segments. */
1026
1027/* Next subsegment to allocate within the .text segment. */
1028static subsegT ppc_text_subsegment = 2;
1029
1030/* Linked list of csects in the text section. */
1031static symbolS *ppc_text_csects;
1032
1033/* Next subsegment to allocate within the .data segment. */
1034static subsegT ppc_data_subsegment = 2;
1035
1036/* Linked list of csects in the data section. */
1037static symbolS *ppc_data_csects;
1038
1039/* The current csect. */
1040static symbolS *ppc_current_csect;
1041
1042/* The RS/6000 assembler uses a TOC which holds addresses of functions
1043 and variables. Symbols are put in the TOC with the .tc pseudo-op.
1044 A special relocation is used when accessing TOC entries. We handle
1045 the TOC as a subsegment within the .data segment. We set it up if
1046 we see a .toc pseudo-op, and save the csect symbol here. */
1047static symbolS *ppc_toc_csect;
1048
1049/* The first frag in the TOC subsegment. */
1050static fragS *ppc_toc_frag;
1051
1052/* The first frag in the first subsegment after the TOC in the .data
1053 segment. NULL if there are no subsegments after the TOC. */
1054static fragS *ppc_after_toc_frag;
1055
1056/* The current static block. */
1057static symbolS *ppc_current_block;
1058
1059/* The COFF debugging section; set by md_begin. This is not the
1060 .debug section, but is instead the secret BFD section which will
1061 cause BFD to set the section number of a symbol to N_DEBUG. */
1062static asection *ppc_coff_debug_section;
1063
85645aed
TG
1064/* Structure to set the length field of the dwarf sections. */
1065struct dw_subsection {
1066 /* Subsections are simply linked. */
1067 struct dw_subsection *link;
1068
1069 /* The subsection number. */
1070 subsegT subseg;
1071
1072 /* Expression to compute the length of the section. */
1073 expressionS end_exp;
1074};
1075
1076static struct dw_section {
1077 /* Corresponding section. */
1078 segT sect;
1079
1080 /* Simply linked list of subsections with a label. */
1081 struct dw_subsection *list_subseg;
1082
1083 /* The anonymous subsection. */
1084 struct dw_subsection *anon_subseg;
1085} dw_sections[XCOFF_DWSECT_NBR_NAMES];
252b5132
RH
1086#endif /* OBJ_XCOFF */
1087
1088#ifdef TE_PE
1089
1090/* Various sections that we need for PE coff support. */
1091static segT ydata_section;
1092static segT pdata_section;
1093static segT reldata_section;
1094static segT rdata_section;
1095static segT tocdata_section;
1096
81d4177b 1097/* The current section and the previous section. See ppc_previous. */
252b5132
RH
1098static segT ppc_previous_section;
1099static segT ppc_current_section;
1100
1101#endif /* TE_PE */
1102
1103#ifdef OBJ_ELF
1104symbolS *GOT_symbol; /* Pre-defined "_GLOBAL_OFFSET_TABLE" */
6a0c61b7
EZ
1105unsigned long *ppc_apuinfo_list;
1106unsigned int ppc_apuinfo_num;
1107unsigned int ppc_apuinfo_num_alloc;
252b5132
RH
1108#endif /* OBJ_ELF */
1109\f
1110#ifdef OBJ_ELF
15c1449b 1111const char *const md_shortopts = "b:l:usm:K:VQ:";
252b5132 1112#else
15c1449b 1113const char *const md_shortopts = "um:";
252b5132 1114#endif
cef4f754 1115#define OPTION_NOPS (OPTION_MD_BASE + 0)
15c1449b 1116const struct option md_longopts[] = {
cef4f754 1117 {"nops", required_argument, NULL, OPTION_NOPS},
bf7279d5
AM
1118 {"ppc476-workaround", no_argument, &warn_476, 1},
1119 {"no-ppc476-workaround", no_argument, &warn_476, 0},
252b5132
RH
1120 {NULL, no_argument, NULL, 0}
1121};
15c1449b 1122const size_t md_longopts_size = sizeof (md_longopts);
252b5132
RH
1123
1124int
17b9d67d 1125md_parse_option (int c, const char *arg)
252b5132 1126{
69fe9ce5
AM
1127 ppc_cpu_t new_cpu;
1128
252b5132
RH
1129 switch (c)
1130 {
1131 case 'u':
1132 /* -u means that any undefined symbols should be treated as
1133 external, which is the default for gas anyhow. */
1134 break;
1135
1136#ifdef OBJ_ELF
1137 case 'l':
1138 /* Solaris as takes -le (presumably for little endian). For completeness
99a814a1 1139 sake, recognize -be also. */
252b5132
RH
1140 if (strcmp (arg, "e") == 0)
1141 {
1142 target_big_endian = 0;
1143 set_target_endian = 1;
b9c361e0 1144 if (ppc_cpu & PPC_OPCODE_VLE)
d6ed37ed 1145 as_bad (_("the use of -mvle requires big endian."));
252b5132
RH
1146 }
1147 else
1148 return 0;
1149
1150 break;
1151
1152 case 'b':
1153 if (strcmp (arg, "e") == 0)
1154 {
1155 target_big_endian = 1;
1156 set_target_endian = 1;
1157 }
1158 else
1159 return 0;
1160
1161 break;
1162
1163 case 'K':
99a814a1 1164 /* Recognize -K PIC. */
252b5132
RH
1165 if (strcmp (arg, "PIC") == 0 || strcmp (arg, "pic") == 0)
1166 {
1167 shlib = SHLIB_PIC;
1168 ppc_flags |= EF_PPC_RELOCATABLE_LIB;
1169 }
1170 else
1171 return 0;
1172
1173 break;
1174#endif
1175
7f6d05e8
CP
1176 /* a64 and a32 determine whether to use XCOFF64 or XCOFF32. */
1177 case 'a':
1178 if (strcmp (arg, "64") == 0)
2a98c3a6
AM
1179 {
1180#ifdef BFD64
1181 ppc_obj64 = 1;
d6ed37ed
AM
1182 if (ppc_cpu & PPC_OPCODE_VLE)
1183 as_bad (_("the use of -mvle requires -a32."));
2a98c3a6
AM
1184#else
1185 as_fatal (_("%s unsupported"), "-a64");
1186#endif
1187 }
7f6d05e8 1188 else if (strcmp (arg, "32") == 0)
2b3c4602 1189 ppc_obj64 = 0;
7f6d05e8
CP
1190 else
1191 return 0;
1192 break;
81d4177b 1193
252b5132 1194 case 'm':
776fc418 1195 new_cpu = ppc_parse_cpu (ppc_cpu, &sticky, arg);
52be03fd
AM
1196 /* "raw" is only valid for the disassembler. */
1197 if (new_cpu != 0 && (new_cpu & PPC_OPCODE_RAW) == 0)
b9c361e0
JL
1198 {
1199 ppc_cpu = new_cpu;
d6ed37ed
AM
1200 if (strcmp (arg, "vle") == 0)
1201 {
1202 if (set_target_endian && target_big_endian == 0)
1203 as_bad (_("the use of -mvle requires big endian."));
1204 if (ppc_obj64)
1205 as_bad (_("the use of -mvle requires -a32."));
1206 }
b9c361e0 1207 }
252b5132 1208
83eef883
AFB
1209 else if (strcmp (arg, "no-vle") == 0)
1210 {
1211 sticky &= ~PPC_OPCODE_VLE;
1212
1213 new_cpu = ppc_parse_cpu (ppc_cpu, &sticky, "booke");
1214 new_cpu &= ~PPC_OPCODE_VLE;
1215
1216 ppc_cpu = new_cpu;
1217 }
1218
252b5132 1219 else if (strcmp (arg, "regnames") == 0)
b34976b6 1220 reg_names_p = TRUE;
252b5132
RH
1221
1222 else if (strcmp (arg, "no-regnames") == 0)
b34976b6 1223 reg_names_p = FALSE;
252b5132
RH
1224
1225#ifdef OBJ_ELF
99a814a1
AM
1226 /* -mrelocatable/-mrelocatable-lib -- warn about initializations
1227 that require relocation. */
252b5132
RH
1228 else if (strcmp (arg, "relocatable") == 0)
1229 {
5d6f4f16 1230 shlib = SHLIB_MRELOCATABLE;
252b5132
RH
1231 ppc_flags |= EF_PPC_RELOCATABLE;
1232 }
1233
1234 else if (strcmp (arg, "relocatable-lib") == 0)
1235 {
5d6f4f16 1236 shlib = SHLIB_MRELOCATABLE;
252b5132
RH
1237 ppc_flags |= EF_PPC_RELOCATABLE_LIB;
1238 }
1239
99a814a1 1240 /* -memb, set embedded bit. */
252b5132
RH
1241 else if (strcmp (arg, "emb") == 0)
1242 ppc_flags |= EF_PPC_EMB;
1243
cc643b88 1244 /* -mlittle/-mbig set the endianness. */
99a814a1
AM
1245 else if (strcmp (arg, "little") == 0
1246 || strcmp (arg, "little-endian") == 0)
252b5132
RH
1247 {
1248 target_big_endian = 0;
1249 set_target_endian = 1;
b9c361e0 1250 if (ppc_cpu & PPC_OPCODE_VLE)
d6ed37ed 1251 as_bad (_("the use of -mvle requires big endian."));
252b5132
RH
1252 }
1253
1254 else if (strcmp (arg, "big") == 0 || strcmp (arg, "big-endian") == 0)
1255 {
1256 target_big_endian = 1;
1257 set_target_endian = 1;
1258 }
1259
1260 else if (strcmp (arg, "solaris") == 0)
1261 {
b34976b6 1262 msolaris = TRUE;
252b5132
RH
1263 ppc_comment_chars = ppc_solaris_comment_chars;
1264 }
1265
1266 else if (strcmp (arg, "no-solaris") == 0)
1267 {
b34976b6 1268 msolaris = FALSE;
252b5132
RH
1269 ppc_comment_chars = ppc_eabi_comment_chars;
1270 }
74081948
AF
1271 else if (strcmp (arg, "spe2") == 0)
1272 {
1273 ppc_cpu |= PPC_OPCODE_SPE2;
1274 }
252b5132
RH
1275#endif
1276 else
1277 {
1278 as_bad (_("invalid switch -m%s"), arg);
1279 return 0;
1280 }
1281 break;
1282
1283#ifdef OBJ_ELF
1284 /* -V: SVR4 argument to print version ID. */
1285 case 'V':
1286 print_version_id ();
1287 break;
1288
1289 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
1290 should be emitted or not. FIXME: Not implemented. */
1291 case 'Q':
1292 break;
1293
1294 /* Solaris takes -s to specify that .stabs go in a .stabs section,
1295 rather than .stabs.excl, which is ignored by the linker.
1296 FIXME: Not implemented. */
1297 case 's':
1298 if (arg)
1299 return 0;
1300
1301 break;
1302#endif
1303
cef4f754
AM
1304 case OPTION_NOPS:
1305 {
1306 char *end;
1307 nop_limit = strtoul (optarg, &end, 0);
1308 if (*end)
1309 as_bad (_("--nops needs a numeric argument"));
1310 }
1311 break;
85645aed 1312
bf7279d5
AM
1313 case 0:
1314 break;
1315
252b5132
RH
1316 default:
1317 return 0;
1318 }
1319
1320 return 1;
1321}
1322
1323void
98027b10 1324md_show_usage (FILE *stream)
252b5132 1325{
bc805888 1326 fprintf (stream, _("\
252b5132 1327PowerPC options:\n\
ce3d2015
AM
1328-a32 generate ELF32/XCOFF32\n\
1329-a64 generate ELF64/XCOFF64\n\
1330-u ignored\n\
1331-mpwrx, -mpwr2 generate code for POWER/2 (RIOS2)\n\
1332-mpwr generate code for POWER (RIOS1)\n\
1333-m601 generate code for PowerPC 601\n\
418c1742 1334-mppc, -mppc32, -m603, -m604\n\
ce3d2015
AM
1335 generate code for PowerPC 603/604\n\
1336-m403 generate code for PowerPC 403\n\
1337-m405 generate code for PowerPC 405\n\
1338-m440 generate code for PowerPC 440\n\
1339-m464 generate code for PowerPC 464\n\
1340-m476 generate code for PowerPC 476\n\
f5c120c5 1341-m7400, -m7410, -m7450, -m7455\n\
ce3d2015 1342 generate code for PowerPC 7400/7410/7450/7455\n\
fa758a70
AC
1343-m750cl, -mgekko, -mbroadway\n\
1344 generate code for PowerPC 750cl/Gekko/Broadway\n\
ef5a96d5 1345-m821, -m850, -m860 generate code for PowerPC 821/850/860\n"));
df12615d 1346 fprintf (stream, _("\
ce3d2015
AM
1347-mppc64, -m620 generate code for PowerPC 620/625/630\n\
1348-mppc64bridge generate code for PowerPC 64, including bridge insns\n\
1349-mbooke generate code for 32-bit PowerPC BookE\n\
1350-ma2 generate code for A2 architecture\n\
cdc51b07
RS
1351-mpower4, -mpwr4 generate code for Power4 architecture\n\
1352-mpower5, -mpwr5, -mpwr5x\n\
1353 generate code for Power5 architecture\n\
1354-mpower6, -mpwr6 generate code for Power6 architecture\n\
1355-mpower7, -mpwr7 generate code for Power7 architecture\n\
5817ffd1 1356-mpower8, -mpwr8 generate code for Power8 architecture\n\
a680de9a 1357-mpower9, -mpwr9 generate code for Power9 architecture\n\
ce3d2015 1358-mcell generate code for Cell Broadband Engine architecture\n\
33eaf5de 1359-mcom generate code for Power/PowerPC common instructions\n\
ce3d2015 1360-many generate code for any architecture (PWR/PWRX/PPC)\n"));
6a0c61b7 1361 fprintf (stream, _("\
ce3d2015
AM
1362-maltivec generate code for AltiVec\n\
1363-mvsx generate code for Vector-Scalar (VSX) instructions\n\
1364-me300 generate code for PowerPC e300 family\n\
1365-me500, -me500x2 generate code for Motorola e500 core complex\n\
1366-me500mc, generate code for Freescale e500mc core complex\n\
1367-me500mc64, generate code for Freescale e500mc64 core complex\n\
aea77599
AM
1368-me5500, generate code for Freescale e5500 core complex\n\
1369-me6500, generate code for Freescale e6500 core complex\n\
ce3d2015 1370-mspe generate code for Motorola SPE instructions\n\
74081948 1371-mspe2 generate code for Freescale SPE2 instructions\n\
b9c361e0 1372-mvle generate code for Freescale VLE instructions\n\
ce3d2015
AM
1373-mtitan generate code for AppliedMicro Titan core complex\n\
1374-mregnames Allow symbolic names for registers\n\
1375-mno-regnames Do not allow symbolic names for registers\n"));
252b5132 1376#ifdef OBJ_ELF
bc805888 1377 fprintf (stream, _("\
ce3d2015
AM
1378-mrelocatable support for GCC's -mrelocatble option\n\
1379-mrelocatable-lib support for GCC's -mrelocatble-lib option\n\
1380-memb set PPC_EMB bit in ELF flags\n\
b8b738ac 1381-mlittle, -mlittle-endian, -le\n\
ce3d2015 1382 generate code for a little endian machine\n\
b8b738ac 1383-mbig, -mbig-endian, -be\n\
ce3d2015
AM
1384 generate code for a big endian machine\n\
1385-msolaris generate code for Solaris\n\
1386-mno-solaris do not generate code for Solaris\n\
b8b738ac 1387-K PIC set EF_PPC_RELOCATABLE_LIB in ELF flags\n\
ce3d2015
AM
1388-V print assembler version number\n\
1389-Qy, -Qn ignored\n"));
252b5132 1390#endif
cef4f754 1391 fprintf (stream, _("\
bf7279d5
AM
1392-nops=count when aligning, more than COUNT nops uses a branch\n\
1393-ppc476-workaround warn if emitting data to code sections\n"));
252b5132
RH
1394}
1395\f
1396/* Set ppc_cpu if it is not already set. */
1397
1398static void
98027b10 1399ppc_set_cpu (void)
252b5132
RH
1400{
1401 const char *default_os = TARGET_OS;
1402 const char *default_cpu = TARGET_CPU;
1403
7102e95e 1404 if ((ppc_cpu & ~(ppc_cpu_t) PPC_OPCODE_ANY) == 0)
252b5132 1405 {
2a98c3a6 1406 if (ppc_obj64)
f2ab4b42
PB
1407 if (target_big_endian)
1408 ppc_cpu |= PPC_OPCODE_PPC | PPC_OPCODE_64;
1409 else
1410 /* The minimum supported cpu for 64-bit little-endian is power8. */
1411 ppc_cpu |= ppc_parse_cpu (ppc_cpu, &sticky, "power8");
2a98c3a6
AM
1412 else if (strncmp (default_os, "aix", 3) == 0
1413 && default_os[3] >= '4' && default_os[3] <= '9')
bdc70b4a 1414 ppc_cpu |= PPC_OPCODE_COMMON;
252b5132 1415 else if (strncmp (default_os, "aix3", 4) == 0)
bdc70b4a 1416 ppc_cpu |= PPC_OPCODE_POWER;
252b5132 1417 else if (strcmp (default_cpu, "rs6000") == 0)
bdc70b4a 1418 ppc_cpu |= PPC_OPCODE_POWER;
0baf16f2 1419 else if (strncmp (default_cpu, "powerpc", 7) == 0)
bdc70b4a 1420 ppc_cpu |= PPC_OPCODE_PPC;
252b5132 1421 else
d6ed37ed 1422 as_fatal (_("unknown default cpu = %s, os = %s"),
99a814a1 1423 default_cpu, default_os);
252b5132
RH
1424 }
1425}
1426
9232bbb0
AM
1427/* Figure out the BFD architecture to use. This function and ppc_mach
1428 are called well before md_begin, when the output file is opened. */
252b5132
RH
1429
1430enum bfd_architecture
98027b10 1431ppc_arch (void)
252b5132
RH
1432{
1433 const char *default_cpu = TARGET_CPU;
1434 ppc_set_cpu ();
1435
1436 if ((ppc_cpu & PPC_OPCODE_PPC) != 0)
1437 return bfd_arch_powerpc;
b9c361e0
JL
1438 if ((ppc_cpu & PPC_OPCODE_VLE) != 0)
1439 return bfd_arch_powerpc;
1440 if ((ppc_cpu & PPC_OPCODE_POWER) != 0)
252b5132 1441 return bfd_arch_rs6000;
b9c361e0 1442 if ((ppc_cpu & (PPC_OPCODE_COMMON | PPC_OPCODE_ANY)) != 0)
252b5132
RH
1443 {
1444 if (strcmp (default_cpu, "rs6000") == 0)
1445 return bfd_arch_rs6000;
0baf16f2 1446 else if (strncmp (default_cpu, "powerpc", 7) == 0)
252b5132
RH
1447 return bfd_arch_powerpc;
1448 }
1449
d6ed37ed 1450 as_fatal (_("neither Power nor PowerPC opcodes were selected."));
252b5132
RH
1451 return bfd_arch_unknown;
1452}
1453
7f6d05e8 1454unsigned long
98027b10 1455ppc_mach (void)
7f6d05e8 1456{
2a98c3a6
AM
1457 if (ppc_obj64)
1458 return bfd_mach_ppc64;
1459 else if (ppc_arch () == bfd_arch_rs6000)
1460 return bfd_mach_rs6k;
ce3d2015
AM
1461 else if (ppc_cpu & PPC_OPCODE_TITAN)
1462 return bfd_mach_ppc_titan;
b9c361e0
JL
1463 else if (ppc_cpu & PPC_OPCODE_VLE)
1464 return bfd_mach_ppc_vle;
2a98c3a6
AM
1465 else
1466 return bfd_mach_ppc;
7f6d05e8
CP
1467}
1468
e0471c16 1469extern const char*
98027b10 1470ppc_target_format (void)
7f6d05e8
CP
1471{
1472#ifdef OBJ_COFF
1473#ifdef TE_PE
99a814a1 1474 return target_big_endian ? "pe-powerpc" : "pe-powerpcle";
7f6d05e8 1475#elif TE_POWERMAC
0baf16f2 1476 return "xcoff-powermac";
7f6d05e8 1477#else
eb1e0e80 1478# ifdef TE_AIX5
edc1d652 1479 return (ppc_obj64 ? "aix5coff64-rs6000" : "aixcoff-rs6000");
eb1e0e80 1480# else
edc1d652 1481 return (ppc_obj64 ? "aixcoff64-rs6000" : "aixcoff-rs6000");
eb1e0e80 1482# endif
7f6d05e8 1483#endif
7f6d05e8
CP
1484#endif
1485#ifdef OBJ_ELF
edc1d652
AM
1486# ifdef TE_FreeBSD
1487 return (ppc_obj64 ? "elf64-powerpc-freebsd" : "elf32-powerpc-freebsd");
1488# elif defined (TE_VXWORKS)
9d8504b1
PB
1489 return "elf32-powerpc-vxworks";
1490# else
0baf16f2 1491 return (target_big_endian
2b3c4602
AM
1492 ? (ppc_obj64 ? "elf64-powerpc" : "elf32-powerpc")
1493 : (ppc_obj64 ? "elf64-powerpcle" : "elf32-powerpcle"));
9d8504b1 1494# endif
7f6d05e8
CP
1495#endif
1496}
1497
b9c361e0
JL
1498/* Validate one entry in powerpc_opcodes[] or vle_opcodes[].
1499 Return TRUE if there's a problem, otherwise FALSE. */
1500
1501static bfd_boolean
1502insn_validate (const struct powerpc_opcode *op)
1503{
1504 const unsigned char *o;
0f873fd5 1505 uint64_t omask = op->mask;
b9c361e0
JL
1506
1507 /* The mask had better not trim off opcode bits. */
1508 if ((op->opcode & omask) != op->opcode)
1509 {
1510 as_bad (_("mask trims opcode bits for %s"), op->name);
1511 return TRUE;
1512 }
1513
1514 /* The operands must not overlap the opcode or each other. */
1515 for (o = op->operands; *o; ++o)
1516 {
2eac3da1 1517 bfd_boolean optional = FALSE;
b9c361e0
JL
1518 if (*o >= num_powerpc_operands)
1519 {
1520 as_bad (_("operand index error for %s"), op->name);
1521 return TRUE;
1522 }
1523 else
1524 {
71553718 1525 uint64_t mask;
b9c361e0 1526 const struct powerpc_operand *operand = &powerpc_operands[*o];
71553718 1527 if (operand->shift == (int) PPC_OPSHIFT_INV)
b9c361e0 1528 {
71553718
AM
1529 const char *errmsg;
1530 int64_t val;
1531
1532 errmsg = NULL;
1533 val = -1;
1534 if ((operand->flags & PPC_OPERAND_NEGATIVE) != 0)
1535 val = -val;
1536 else if ((operand->flags & PPC_OPERAND_PLUS1) != 0)
1537 val += 1;
1538 mask = (*operand->insert) (0, val, ppc_cpu, &errmsg);
b9c361e0 1539 }
71553718
AM
1540 else if (operand->shift >= 0)
1541 mask = operand->bitm << operand->shift;
1542 else
1543 mask = operand->bitm >> -operand->shift;
1544 if (omask & mask)
1545 {
1546 as_bad (_("operand %d overlap in %s"),
1547 (int) (o - op->operands), op->name);
1548 return TRUE;
1549 }
1550 omask |= mask;
2eac3da1
AM
1551 if ((operand->flags & PPC_OPERAND_OPTIONAL) != 0)
1552 optional = TRUE;
1553 else if (optional)
1554 {
1555 as_bad (_("non-optional operand %d follows optional operand in %s"),
1556 (int) (o - op->operands), op->name);
1557 return TRUE;
1558 }
b9c361e0
JL
1559 }
1560 }
1561 return FALSE;
1562}
1563
69c040df 1564/* Insert opcodes and macros into hash tables. Called at startup and
1fe532cf 1565 for .machine pseudo. */
252b5132 1566
69c040df
AM
1567static void
1568ppc_setup_opcodes (void)
252b5132 1569{
98027b10 1570 const struct powerpc_opcode *op;
252b5132
RH
1571 const struct powerpc_opcode *op_end;
1572 const struct powerpc_macro *macro;
1573 const struct powerpc_macro *macro_end;
b84bf58a 1574 bfd_boolean bad_insn = FALSE;
252b5132 1575
69c040df
AM
1576 if (ppc_hash != NULL)
1577 hash_die (ppc_hash);
1578 if (ppc_macro_hash != NULL)
1579 hash_die (ppc_macro_hash);
252b5132
RH
1580
1581 /* Insert the opcodes into a hash table. */
1582 ppc_hash = hash_new ();
1583
c43a438d 1584 if (ENABLE_CHECKING)
b84bf58a 1585 {
c43a438d 1586 unsigned int i;
b84bf58a 1587
3b8b57a9
AM
1588 /* An index into powerpc_operands is stored in struct fix
1589 fx_pcrel_adjust which is 8 bits wide. */
1590 gas_assert (num_powerpc_operands < 256);
1591
c43a438d
AM
1592 /* Check operand masks. Code here and in the disassembler assumes
1593 all the 1's in the mask are contiguous. */
1594 for (i = 0; i < num_powerpc_operands; ++i)
b84bf58a 1595 {
0f873fd5
PB
1596 uint64_t mask = powerpc_operands[i].bitm;
1597 uint64_t right_bit;
c43a438d
AM
1598 unsigned int j;
1599
1600 right_bit = mask & -mask;
1601 mask += right_bit;
1602 right_bit = mask & -mask;
1603 if (mask != right_bit)
1604 {
1605 as_bad (_("powerpc_operands[%d].bitm invalid"), i);
1606 bad_insn = TRUE;
1607 }
1608 for (j = i + 1; j < num_powerpc_operands; ++j)
1609 if (memcmp (&powerpc_operands[i], &powerpc_operands[j],
1610 sizeof (powerpc_operands[0])) == 0)
1611 {
1612 as_bad (_("powerpc_operands[%d] duplicates powerpc_operands[%d]"),
1613 j, i);
1614 bad_insn = TRUE;
1615 }
b84bf58a
AM
1616 }
1617 }
1618
252b5132
RH
1619 op_end = powerpc_opcodes + powerpc_num_opcodes;
1620 for (op = powerpc_opcodes; op < op_end; op++)
1621 {
c43a438d 1622 if (ENABLE_CHECKING)
b84bf58a 1623 {
2ceb7719 1624 unsigned int new_opcode = PPC_OP (op[0].opcode);
b9c361e0
JL
1625
1626#ifdef PRINT_OPCODE_TABLE
2ceb7719
PB
1627 printf ("%-14s\t#%04u\tmajor op: 0x%x\top: 0x%llx\tmask: 0x%llx\tflags: 0x%llx\n",
1628 op->name, (unsigned int) (op - powerpc_opcodes),
1629 new_opcode, (unsigned long long) op->opcode,
1630 (unsigned long long) op->mask, (unsigned long long) op->flags);
b9c361e0
JL
1631#endif
1632
2ceb7719
PB
1633 /* The major opcodes had better be sorted. Code in the disassembler
1634 assumes the insns are sorted according to major opcode. */
1635 if (op != powerpc_opcodes
1636 && new_opcode < PPC_OP (op[-1].opcode))
1637 {
1638 as_bad (_("major opcode is not sorted for %s"), op->name);
1639 bad_insn = TRUE;
8dbcd839 1640 }
2ceb7719 1641
14b57c7c
AM
1642 if ((op->flags & PPC_OPCODE_VLE) != 0)
1643 {
1644 as_bad (_("%s is enabled by vle flag"), op->name);
1645 bad_insn = TRUE;
1646 }
1647 if (PPC_OP (op->opcode) != 4
1648 && PPC_OP (op->opcode) != 31
1649 && (op->deprecated & PPC_OPCODE_VLE) == 0)
1650 {
1651 as_bad (_("%s not disabled by vle flag"), op->name);
1652 bad_insn = TRUE;
1653 }
b9c361e0
JL
1654 bad_insn |= insn_validate (op);
1655 }
c43a438d 1656
b9c361e0
JL
1657 if ((ppc_cpu & op->flags) != 0
1658 && !(ppc_cpu & op->deprecated))
1659 {
1660 const char *retval;
1661
1662 retval = hash_insert (ppc_hash, op->name, (void *) op);
1663 if (retval != NULL)
c43a438d 1664 {
b9c361e0 1665 as_bad (_("duplicate instruction %s"),
c43a438d
AM
1666 op->name);
1667 bad_insn = TRUE;
1668 }
b9c361e0
JL
1669 }
1670 }
c43a438d 1671
b9c361e0
JL
1672 if ((ppc_cpu & PPC_OPCODE_ANY) != 0)
1673 for (op = powerpc_opcodes; op < op_end; op++)
1674 hash_insert (ppc_hash, op->name, (void *) op);
1675
1676 op_end = vle_opcodes + vle_num_opcodes;
1677 for (op = vle_opcodes; op < op_end; op++)
1678 {
1679 if (ENABLE_CHECKING)
1680 {
2ceb7719 1681 unsigned new_seg = VLE_OP_TO_SEG (VLE_OP (op[0].opcode, op[0].mask));
b9c361e0
JL
1682
1683#ifdef PRINT_OPCODE_TABLE
2ceb7719
PB
1684 printf ("%-14s\t#%04u\tmajor op: 0x%x\top: 0x%llx\tmask: 0x%llx\tflags: 0x%llx\n",
1685 op->name, (unsigned int) (op - vle_opcodes),
1686 (unsigned int) new_seg, (unsigned long long) op->opcode,
1687 (unsigned long long) op->mask, (unsigned long long) op->flags);
b9c361e0 1688#endif
2ceb7719
PB
1689
1690 /* The major opcodes had better be sorted. Code in the disassembler
1691 assumes the insns are sorted according to major opcode. */
1692 if (op != vle_opcodes
1693 && new_seg < VLE_OP_TO_SEG (VLE_OP (op[-1].opcode, op[-1].mask)))
1694 {
1695 as_bad (_("major opcode is not sorted for %s"), op->name);
1696 bad_insn = TRUE;
b9c361e0
JL
1697 }
1698
1699 bad_insn |= insn_validate (op);
c43a438d 1700 }
252b5132 1701
bdc70b4a 1702 if ((ppc_cpu & op->flags) != 0
1cb0a767 1703 && !(ppc_cpu & op->deprecated))
252b5132
RH
1704 {
1705 const char *retval;
1706
98027b10 1707 retval = hash_insert (ppc_hash, op->name, (void *) op);
69c040df 1708 if (retval != NULL)
252b5132 1709 {
b84bf58a 1710 as_bad (_("duplicate instruction %s"),
99a814a1 1711 op->name);
b84bf58a 1712 bad_insn = TRUE;
252b5132
RH
1713 }
1714 }
1715 }
1716
74081948
AF
1717 /* SPE2 instructions */
1718 if ((ppc_cpu & PPC_OPCODE_SPE2) == PPC_OPCODE_SPE2)
1719 {
1720 op_end = spe2_opcodes + spe2_num_opcodes;
1721 for (op = spe2_opcodes; op < op_end; op++)
1722 {
1723 if (ENABLE_CHECKING)
1724 {
1725 if (op != spe2_opcodes)
1726 {
1727 unsigned old_seg, new_seg;
1728
1729 old_seg = VLE_OP (op[-1].opcode, op[-1].mask);
1730 old_seg = VLE_OP_TO_SEG (old_seg);
1731 new_seg = VLE_OP (op[0].opcode, op[0].mask);
1732 new_seg = VLE_OP_TO_SEG (new_seg);
1733
1734 /* The major opcodes had better be sorted. Code in the
1735 disassembler assumes the insns are sorted according to
1736 major opcode. */
1737 if (new_seg < old_seg)
1738 {
1739 as_bad (_("major opcode is not sorted for %s"), op->name);
1740 bad_insn = TRUE;
1741 }
1742 }
1743
1744 bad_insn |= insn_validate (op);
1745 }
1746
1747 if ((ppc_cpu & op->flags) != 0 && !(ppc_cpu & op->deprecated))
1748 {
1749 const char *retval;
1750
1751 retval = hash_insert (ppc_hash, op->name, (void *) op);
1752 if (retval != NULL)
1753 {
1754 as_bad (_("duplicate instruction %s"),
1755 op->name);
1756 bad_insn = TRUE;
1757 }
1758 }
1759 }
1760
1761 for (op = spe2_opcodes; op < op_end; op++)
1762 hash_insert (ppc_hash, op->name, (void *) op);
1763 }
1764
252b5132
RH
1765 /* Insert the macros into a hash table. */
1766 ppc_macro_hash = hash_new ();
1767
1768 macro_end = powerpc_macros + powerpc_num_macros;
1769 for (macro = powerpc_macros; macro < macro_end; macro++)
1770 {
33740db9 1771 if ((macro->flags & ppc_cpu) != 0 || (ppc_cpu & PPC_OPCODE_ANY) != 0)
252b5132
RH
1772 {
1773 const char *retval;
1774
98027b10 1775 retval = hash_insert (ppc_macro_hash, macro->name, (void *) macro);
252b5132
RH
1776 if (retval != (const char *) NULL)
1777 {
b84bf58a
AM
1778 as_bad (_("duplicate macro %s"), macro->name);
1779 bad_insn = TRUE;
252b5132
RH
1780 }
1781 }
1782 }
1783
b84bf58a 1784 if (bad_insn)
252b5132 1785 abort ();
69c040df
AM
1786}
1787
1788/* This function is called when the assembler starts up. It is called
1789 after the options have been parsed and the output file has been
1790 opened. */
1791
1792void
98027b10 1793md_begin (void)
69c040df
AM
1794{
1795 ppc_set_cpu ();
1796
1797 ppc_cie_data_alignment = ppc_obj64 ? -8 : -4;
8fbf7334 1798 ppc_dwarf2_line_min_insn_length = (ppc_cpu & PPC_OPCODE_VLE) ? 2 : 4;
69c040df
AM
1799
1800#ifdef OBJ_ELF
1801 /* Set the ELF flags if desired. */
1802 if (ppc_flags && !msolaris)
1803 bfd_set_private_flags (stdoutput, ppc_flags);
1804#endif
1805
1806 ppc_setup_opcodes ();
252b5132 1807
67c1ffbe 1808 /* Tell the main code what the endianness is if it is not overridden
99a814a1 1809 by the user. */
252b5132
RH
1810 if (!set_target_endian)
1811 {
1812 set_target_endian = 1;
1813 target_big_endian = PPC_BIG_ENDIAN;
1814 }
1815
1816#ifdef OBJ_XCOFF
1817 ppc_coff_debug_section = coff_section_from_bfd_index (stdoutput, N_DEBUG);
1818
1819 /* Create dummy symbols to serve as initial csects. This forces the
1820 text csects to precede the data csects. These symbols will not
1821 be output. */
1822 ppc_text_csects = symbol_make ("dummy\001");
809ffe0d 1823 symbol_get_tc (ppc_text_csects)->within = ppc_text_csects;
252b5132 1824 ppc_data_csects = symbol_make ("dummy\001");
809ffe0d 1825 symbol_get_tc (ppc_data_csects)->within = ppc_data_csects;
252b5132
RH
1826#endif
1827
1828#ifdef TE_PE
1829
1830 ppc_current_section = text_section;
81d4177b 1831 ppc_previous_section = 0;
252b5132
RH
1832
1833#endif
1834}
1835
6a0c61b7 1836void
98027b10 1837ppc_cleanup (void)
6a0c61b7 1838{
dc1d03fc 1839#ifdef OBJ_ELF
6a0c61b7
EZ
1840 if (ppc_apuinfo_list == NULL)
1841 return;
1842
1843 /* Ok, so write the section info out. We have this layout:
1844
1845 byte data what
1846 ---- ---- ----
1847 0 8 length of "APUinfo\0"
1848 4 (n*4) number of APU's (4 bytes each)
1849 8 2 note type 2
1850 12 "APUinfo\0" name
1851 20 APU#1 first APU's info
1852 24 APU#2 second APU's info
1853 ... ...
1854 */
1855 {
1856 char *p;
1857 asection *seg = now_seg;
1858 subsegT subseg = now_subseg;
1859 asection *apuinfo_secp = (asection *) NULL;
49181a6a 1860 unsigned int i;
6a0c61b7
EZ
1861
1862 /* Create the .PPC.EMB.apuinfo section. */
14b57c7c 1863 apuinfo_secp = subseg_new (APUINFO_SECTION_NAME, 0);
6a0c61b7
EZ
1864 bfd_set_section_flags (stdoutput,
1865 apuinfo_secp,
e1a9cb8e 1866 SEC_HAS_CONTENTS | SEC_READONLY);
6a0c61b7
EZ
1867
1868 p = frag_more (4);
1869 md_number_to_chars (p, (valueT) 8, 4);
1870
1871 p = frag_more (4);
e98d298c 1872 md_number_to_chars (p, (valueT) ppc_apuinfo_num * 4, 4);
6a0c61b7
EZ
1873
1874 p = frag_more (4);
1875 md_number_to_chars (p, (valueT) 2, 4);
1876
1877 p = frag_more (8);
14b57c7c 1878 strcpy (p, APUINFO_LABEL);
6a0c61b7
EZ
1879
1880 for (i = 0; i < ppc_apuinfo_num; i++)
1881 {
b34976b6
AM
1882 p = frag_more (4);
1883 md_number_to_chars (p, (valueT) ppc_apuinfo_list[i], 4);
6a0c61b7
EZ
1884 }
1885
1886 frag_align (2, 0, 0);
1887
1888 /* We probably can't restore the current segment, for there likely
1889 isn't one yet... */
1890 if (seg && subseg)
1891 subseg_set (seg, subseg);
1892 }
dc1d03fc 1893#endif
6a0c61b7
EZ
1894}
1895
252b5132
RH
1896/* Insert an operand value into an instruction. */
1897
0f873fd5
PB
1898static uint64_t
1899ppc_insert_operand (uint64_t insn,
a1867a27 1900 const struct powerpc_operand *operand,
0f873fd5 1901 int64_t val,
91d6fa6a 1902 ppc_cpu_t cpu,
3b4dbbbf 1903 const char *file,
a1867a27 1904 unsigned int line)
252b5132 1905{
0f873fd5 1906 int64_t min, max, right;
eb42fac1 1907
b84bf58a
AM
1908 max = operand->bitm;
1909 right = max & -max;
1910 min = 0;
1911
a47622ac 1912 if ((operand->flags & PPC_OPERAND_SIGNOPT) != 0)
252b5132 1913 {
a255f00a
AM
1914 /* Extend the allowed range for addis to [-32768, 65535].
1915 Similarly for cmpli and some VLE high part insns. For 64-bit
1916 it would be good to disable this for signed fields since the
a47622ac
AM
1917 value is sign extended into the high 32 bits of the register.
1918 If the value is, say, an address, then we might care about
1919 the high bits. However, gcc as of 2014-06 uses unsigned
1920 values when loading the high part of 64-bit constants using
a255f00a
AM
1921 lis. */
1922 min = ~(max >> 1) & -right;
a47622ac
AM
1923 }
1924 else if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
1925 {
1926 max = (max >> 1) & -right;
931774a9 1927 min = ~max & -right;
b84bf58a 1928 }
252b5132 1929
b84bf58a 1930 if ((operand->flags & PPC_OPERAND_PLUS1) != 0)
3896c469 1931 max++;
252b5132 1932
b84bf58a 1933 if ((operand->flags & PPC_OPERAND_NEGATIVE) != 0)
a1867a27 1934 {
0f873fd5 1935 int64_t tmp = min;
a1867a27
AM
1936 min = -max;
1937 max = -tmp;
1938 }
b84bf58a 1939
a1867a27
AM
1940 if (min <= max)
1941 {
1942 /* Some people write constants with the sign extension done by
1943 hand but only up to 32 bits. This shouldn't really be valid,
1944 but, to permit this code to assemble on a 64-bit host, we
1945 sign extend the 32-bit value to 64 bits if so doing makes the
1946 value valid. */
1947 if (val > max
0f873fd5
PB
1948 && (val - (1LL << 32)) >= min
1949 && (val - (1LL << 32)) <= max
1950 && ((val - (1LL << 32)) & (right - 1)) == 0)
1951 val = val - (1LL << 32);
a1867a27
AM
1952
1953 /* Similarly, people write expressions like ~(1<<15), and expect
1954 this to be OK for a 32-bit unsigned value. */
1955 else if (val < min
0f873fd5
PB
1956 && (val + (1LL << 32)) >= min
1957 && (val + (1LL << 32)) <= max
1958 && ((val + (1LL << 32)) & (right - 1)) == 0)
1959 val = val + (1LL << 32);
a1867a27
AM
1960
1961 else if (val < min
1962 || val > max
1963 || (val & (right - 1)) != 0)
1964 as_bad_value_out_of_range (_("operand"), val, min, max, file, line);
1965 }
b84bf58a 1966
252b5132
RH
1967 if (operand->insert)
1968 {
1969 const char *errmsg;
1970
1971 errmsg = NULL;
0f873fd5 1972 insn = (*operand->insert) (insn, val, cpu, &errmsg);
252b5132 1973 if (errmsg != (const char *) NULL)
ee2c9aa9 1974 as_bad_where (file, line, "%s", errmsg);
252b5132 1975 }
b9c361e0 1976 else if (operand->shift >= 0)
0f873fd5 1977 insn |= (val & operand->bitm) << operand->shift;
b9c361e0 1978 else
0f873fd5 1979 insn |= (val & operand->bitm) >> -operand->shift;
252b5132
RH
1980
1981 return insn;
1982}
1983
1984\f
1985#ifdef OBJ_ELF
1986/* Parse @got, etc. and return the desired relocation. */
1987static bfd_reloc_code_real_type
98027b10 1988ppc_elf_suffix (char **str_p, expressionS *exp_p)
252b5132
RH
1989{
1990 struct map_bfd {
e0471c16 1991 const char *string;
b7d7dc63
AM
1992 unsigned int length : 8;
1993 unsigned int valid32 : 1;
1994 unsigned int valid64 : 1;
1995 unsigned int reloc;
252b5132
RH
1996 };
1997
1998 char ident[20];
1999 char *str = *str_p;
2000 char *str2;
2001 int ch;
2002 int len;
15c1449b 2003 const struct map_bfd *ptr;
252b5132 2004
b7d7dc63
AM
2005#define MAP(str, reloc) { str, sizeof (str) - 1, 1, 1, reloc }
2006#define MAP32(str, reloc) { str, sizeof (str) - 1, 1, 0, reloc }
2007#define MAP64(str, reloc) { str, sizeof (str) - 1, 0, 1, reloc }
252b5132 2008
15c1449b 2009 static const struct map_bfd mapping[] = {
b7d7dc63
AM
2010 MAP ("l", BFD_RELOC_LO16),
2011 MAP ("h", BFD_RELOC_HI16),
2012 MAP ("ha", BFD_RELOC_HI16_S),
2013 MAP ("brtaken", BFD_RELOC_PPC_B16_BRTAKEN),
2014 MAP ("brntaken", BFD_RELOC_PPC_B16_BRNTAKEN),
2015 MAP ("got", BFD_RELOC_16_GOTOFF),
2016 MAP ("got@l", BFD_RELOC_LO16_GOTOFF),
2017 MAP ("got@h", BFD_RELOC_HI16_GOTOFF),
2018 MAP ("got@ha", BFD_RELOC_HI16_S_GOTOFF),
2019 MAP ("plt@l", BFD_RELOC_LO16_PLTOFF),
2020 MAP ("plt@h", BFD_RELOC_HI16_PLTOFF),
2021 MAP ("plt@ha", BFD_RELOC_HI16_S_PLTOFF),
2022 MAP ("copy", BFD_RELOC_PPC_COPY),
2023 MAP ("globdat", BFD_RELOC_PPC_GLOB_DAT),
2024 MAP ("sectoff", BFD_RELOC_16_BASEREL),
2025 MAP ("sectoff@l", BFD_RELOC_LO16_BASEREL),
2026 MAP ("sectoff@h", BFD_RELOC_HI16_BASEREL),
2027 MAP ("sectoff@ha", BFD_RELOC_HI16_S_BASEREL),
2028 MAP ("tls", BFD_RELOC_PPC_TLS),
2029 MAP ("dtpmod", BFD_RELOC_PPC_DTPMOD),
2030 MAP ("dtprel", BFD_RELOC_PPC_DTPREL),
2031 MAP ("dtprel@l", BFD_RELOC_PPC_DTPREL16_LO),
2032 MAP ("dtprel@h", BFD_RELOC_PPC_DTPREL16_HI),
2033 MAP ("dtprel@ha", BFD_RELOC_PPC_DTPREL16_HA),
2034 MAP ("tprel", BFD_RELOC_PPC_TPREL),
2035 MAP ("tprel@l", BFD_RELOC_PPC_TPREL16_LO),
2036 MAP ("tprel@h", BFD_RELOC_PPC_TPREL16_HI),
2037 MAP ("tprel@ha", BFD_RELOC_PPC_TPREL16_HA),
2038 MAP ("got@tlsgd", BFD_RELOC_PPC_GOT_TLSGD16),
2039 MAP ("got@tlsgd@l", BFD_RELOC_PPC_GOT_TLSGD16_LO),
2040 MAP ("got@tlsgd@h", BFD_RELOC_PPC_GOT_TLSGD16_HI),
2041 MAP ("got@tlsgd@ha", BFD_RELOC_PPC_GOT_TLSGD16_HA),
2042 MAP ("got@tlsld", BFD_RELOC_PPC_GOT_TLSLD16),
2043 MAP ("got@tlsld@l", BFD_RELOC_PPC_GOT_TLSLD16_LO),
2044 MAP ("got@tlsld@h", BFD_RELOC_PPC_GOT_TLSLD16_HI),
2045 MAP ("got@tlsld@ha", BFD_RELOC_PPC_GOT_TLSLD16_HA),
2046 MAP ("got@dtprel", BFD_RELOC_PPC_GOT_DTPREL16),
2047 MAP ("got@dtprel@l", BFD_RELOC_PPC_GOT_DTPREL16_LO),
2048 MAP ("got@dtprel@h", BFD_RELOC_PPC_GOT_DTPREL16_HI),
2049 MAP ("got@dtprel@ha", BFD_RELOC_PPC_GOT_DTPREL16_HA),
2050 MAP ("got@tprel", BFD_RELOC_PPC_GOT_TPREL16),
2051 MAP ("got@tprel@l", BFD_RELOC_PPC_GOT_TPREL16_LO),
2052 MAP ("got@tprel@h", BFD_RELOC_PPC_GOT_TPREL16_HI),
2053 MAP ("got@tprel@ha", BFD_RELOC_PPC_GOT_TPREL16_HA),
2054 MAP32 ("fixup", BFD_RELOC_CTOR),
2055 MAP32 ("plt", BFD_RELOC_24_PLT_PCREL),
2056 MAP32 ("pltrel24", BFD_RELOC_24_PLT_PCREL),
2057 MAP32 ("local24pc", BFD_RELOC_PPC_LOCAL24PC),
2058 MAP32 ("local", BFD_RELOC_PPC_LOCAL24PC),
2059 MAP32 ("pltrel", BFD_RELOC_32_PLT_PCREL),
2060 MAP32 ("sdarel", BFD_RELOC_GPREL16),
b9c361e0
JL
2061 MAP32 ("sdarel@l", BFD_RELOC_PPC_VLE_SDAREL_LO16A),
2062 MAP32 ("sdarel@h", BFD_RELOC_PPC_VLE_SDAREL_HI16A),
2063 MAP32 ("sdarel@ha", BFD_RELOC_PPC_VLE_SDAREL_HA16A),
b7d7dc63
AM
2064 MAP32 ("naddr", BFD_RELOC_PPC_EMB_NADDR32),
2065 MAP32 ("naddr16", BFD_RELOC_PPC_EMB_NADDR16),
2066 MAP32 ("naddr@l", BFD_RELOC_PPC_EMB_NADDR16_LO),
2067 MAP32 ("naddr@h", BFD_RELOC_PPC_EMB_NADDR16_HI),
2068 MAP32 ("naddr@ha", BFD_RELOC_PPC_EMB_NADDR16_HA),
2069 MAP32 ("sdai16", BFD_RELOC_PPC_EMB_SDAI16),
2070 MAP32 ("sda2rel", BFD_RELOC_PPC_EMB_SDA2REL),
2071 MAP32 ("sda2i16", BFD_RELOC_PPC_EMB_SDA2I16),
2072 MAP32 ("sda21", BFD_RELOC_PPC_EMB_SDA21),
b9c361e0 2073 MAP32 ("sda21@l", BFD_RELOC_PPC_VLE_SDA21_LO),
b7d7dc63
AM
2074 MAP32 ("mrkref", BFD_RELOC_PPC_EMB_MRKREF),
2075 MAP32 ("relsect", BFD_RELOC_PPC_EMB_RELSEC16),
2076 MAP32 ("relsect@l", BFD_RELOC_PPC_EMB_RELST_LO),
2077 MAP32 ("relsect@h", BFD_RELOC_PPC_EMB_RELST_HI),
2078 MAP32 ("relsect@ha", BFD_RELOC_PPC_EMB_RELST_HA),
2079 MAP32 ("bitfld", BFD_RELOC_PPC_EMB_BIT_FLD),
2080 MAP32 ("relsda", BFD_RELOC_PPC_EMB_RELSDA),
2081 MAP32 ("xgot", BFD_RELOC_PPC_TOC16),
f9c6b907
AM
2082 MAP64 ("high", BFD_RELOC_PPC64_ADDR16_HIGH),
2083 MAP64 ("higha", BFD_RELOC_PPC64_ADDR16_HIGHA),
b7d7dc63
AM
2084 MAP64 ("higher", BFD_RELOC_PPC64_HIGHER),
2085 MAP64 ("highera", BFD_RELOC_PPC64_HIGHER_S),
2086 MAP64 ("highest", BFD_RELOC_PPC64_HIGHEST),
2087 MAP64 ("highesta", BFD_RELOC_PPC64_HIGHEST_S),
2088 MAP64 ("tocbase", BFD_RELOC_PPC64_TOC),
2089 MAP64 ("toc", BFD_RELOC_PPC_TOC16),
2090 MAP64 ("toc@l", BFD_RELOC_PPC64_TOC16_LO),
2091 MAP64 ("toc@h", BFD_RELOC_PPC64_TOC16_HI),
2092 MAP64 ("toc@ha", BFD_RELOC_PPC64_TOC16_HA),
f9c6b907
AM
2093 MAP64 ("dtprel@high", BFD_RELOC_PPC64_DTPREL16_HIGH),
2094 MAP64 ("dtprel@higha", BFD_RELOC_PPC64_DTPREL16_HIGHA),
b7d7dc63
AM
2095 MAP64 ("dtprel@higher", BFD_RELOC_PPC64_DTPREL16_HIGHER),
2096 MAP64 ("dtprel@highera", BFD_RELOC_PPC64_DTPREL16_HIGHERA),
2097 MAP64 ("dtprel@highest", BFD_RELOC_PPC64_DTPREL16_HIGHEST),
2098 MAP64 ("dtprel@highesta", BFD_RELOC_PPC64_DTPREL16_HIGHESTA),
45965137 2099 MAP64 ("localentry", BFD_RELOC_PPC64_ADDR64_LOCAL),
f9c6b907
AM
2100 MAP64 ("tprel@high", BFD_RELOC_PPC64_TPREL16_HIGH),
2101 MAP64 ("tprel@higha", BFD_RELOC_PPC64_TPREL16_HIGHA),
b7d7dc63
AM
2102 MAP64 ("tprel@higher", BFD_RELOC_PPC64_TPREL16_HIGHER),
2103 MAP64 ("tprel@highera", BFD_RELOC_PPC64_TPREL16_HIGHERA),
2104 MAP64 ("tprel@highest", BFD_RELOC_PPC64_TPREL16_HIGHEST),
2105 MAP64 ("tprel@highesta", BFD_RELOC_PPC64_TPREL16_HIGHESTA),
05d0e962 2106 MAP64 ("notoc", BFD_RELOC_PPC64_REL24_NOTOC),
62ebcb5c 2107 { (char *) 0, 0, 0, 0, BFD_RELOC_NONE }
252b5132
RH
2108 };
2109
2110 if (*str++ != '@')
62ebcb5c 2111 return BFD_RELOC_NONE;
252b5132
RH
2112
2113 for (ch = *str, str2 = ident;
2114 (str2 < ident + sizeof (ident) - 1
3882b010 2115 && (ISALNUM (ch) || ch == '@'));
252b5132
RH
2116 ch = *++str)
2117 {
3882b010 2118 *str2++ = TOLOWER (ch);
252b5132
RH
2119 }
2120
2121 *str2 = '\0';
2122 len = str2 - ident;
2123
2124 ch = ident[0];
2125 for (ptr = &mapping[0]; ptr->length > 0; ptr++)
2126 if (ch == ptr->string[0]
2127 && len == ptr->length
b7d7dc63
AM
2128 && memcmp (ident, ptr->string, ptr->length) == 0
2129 && (ppc_obj64 ? ptr->valid64 : ptr->valid32))
252b5132 2130 {
15c1449b
AM
2131 int reloc = ptr->reloc;
2132
727fc41e
AM
2133 if (!ppc_obj64 && exp_p->X_add_number != 0)
2134 {
2135 switch (reloc)
2136 {
2137 case BFD_RELOC_16_GOTOFF:
2138 case BFD_RELOC_LO16_GOTOFF:
2139 case BFD_RELOC_HI16_GOTOFF:
2140 case BFD_RELOC_HI16_S_GOTOFF:
2141 as_warn (_("identifier+constant@got means "
2142 "identifier@got+constant"));
2143 break;
2144
2145 case BFD_RELOC_PPC_GOT_TLSGD16:
2146 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
2147 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
2148 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
2149 case BFD_RELOC_PPC_GOT_TLSLD16:
2150 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
2151 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
2152 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
2153 case BFD_RELOC_PPC_GOT_DTPREL16:
2154 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
2155 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
2156 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
2157 case BFD_RELOC_PPC_GOT_TPREL16:
2158 case BFD_RELOC_PPC_GOT_TPREL16_LO:
2159 case BFD_RELOC_PPC_GOT_TPREL16_HI:
2160 case BFD_RELOC_PPC_GOT_TPREL16_HA:
2161 as_bad (_("symbol+offset not supported for got tls"));
2162 break;
2163 }
2164 }
5f6db75a
AM
2165
2166 /* Now check for identifier@suffix+constant. */
2167 if (*str == '-' || *str == '+')
252b5132 2168 {
5f6db75a
AM
2169 char *orig_line = input_line_pointer;
2170 expressionS new_exp;
2171
2172 input_line_pointer = str;
2173 expression (&new_exp);
2174 if (new_exp.X_op == O_constant)
252b5132 2175 {
5f6db75a
AM
2176 exp_p->X_add_number += new_exp.X_add_number;
2177 str = input_line_pointer;
252b5132 2178 }
5f6db75a
AM
2179
2180 if (&input_line_pointer != str_p)
2181 input_line_pointer = orig_line;
252b5132 2182 }
252b5132 2183 *str_p = str;
0baf16f2 2184
2b3c4602 2185 if (reloc == (int) BFD_RELOC_PPC64_TOC
9f2b53d7
AM
2186 && exp_p->X_op == O_symbol
2187 && strcmp (S_GET_NAME (exp_p->X_add_symbol), ".TOC.") == 0)
0baf16f2 2188 {
9f2b53d7
AM
2189 /* Change the symbol so that the dummy .TOC. symbol can be
2190 omitted from the object file. */
0baf16f2
AM
2191 exp_p->X_add_symbol = &abs_symbol;
2192 }
2193
15c1449b 2194 return (bfd_reloc_code_real_type) reloc;
252b5132
RH
2195 }
2196
62ebcb5c 2197 return BFD_RELOC_NONE;
252b5132
RH
2198}
2199
62ebcb5c 2200/* Support @got, etc. on constants emitted via .short, .int etc. */
99a814a1 2201
62ebcb5c
AM
2202bfd_reloc_code_real_type
2203ppc_elf_parse_cons (expressionS *exp, unsigned int nbytes)
2204{
2205 expression (exp);
2206 if (nbytes >= 2 && *input_line_pointer == '@')
2207 return ppc_elf_suffix (&input_line_pointer, exp);
2208 return BFD_RELOC_NONE;
252b5132
RH
2209}
2210
bf7279d5
AM
2211/* Warn when emitting data to code sections, unless we are emitting
2212 a relocation that ld --ppc476-workaround uses to recognise data
2213 *and* there was an unconditional branch prior to the data. */
2214
2215void
2216ppc_elf_cons_fix_check (expressionS *exp ATTRIBUTE_UNUSED,
2217 unsigned int nbytes, fixS *fix)
2218{
2219 if (warn_476
2220 && (now_seg->flags & SEC_CODE) != 0
2221 && (nbytes != 4
2222 || fix == NULL
2223 || !(fix->fx_r_type == BFD_RELOC_32
2224 || fix->fx_r_type == BFD_RELOC_CTOR
2225 || fix->fx_r_type == BFD_RELOC_32_PCREL)
2226 || !(last_seg == now_seg && last_subseg == now_subseg)
2227 || !((last_insn & (0x3f << 26)) == (18u << 26)
2228 || ((last_insn & (0x3f << 26)) == (16u << 26)
2229 && (last_insn & (0x14 << 21)) == (0x14 << 21))
2230 || ((last_insn & (0x3f << 26)) == (19u << 26)
2231 && (last_insn & (0x3ff << 1)) == (16u << 1)
2232 && (last_insn & (0x14 << 21)) == (0x14 << 21)))))
2233 {
2234 /* Flag that we've warned. */
2235 if (fix != NULL)
2236 fix->fx_tcbit = 1;
2237
2238 as_warn (_("data in executable section"));
2239 }
2240}
2241
252b5132
RH
2242/* Solaris pseduo op to change to the .rodata section. */
2243static void
98027b10 2244ppc_elf_rdata (int xxx)
252b5132
RH
2245{
2246 char *save_line = input_line_pointer;
2247 static char section[] = ".rodata\n";
2248
99a814a1 2249 /* Just pretend this is .section .rodata */
252b5132
RH
2250 input_line_pointer = section;
2251 obj_elf_section (xxx);
2252
2253 input_line_pointer = save_line;
2254}
2255
99a814a1 2256/* Pseudo op to make file scope bss items. */
252b5132 2257static void
98027b10 2258ppc_elf_lcomm (int xxx ATTRIBUTE_UNUSED)
252b5132 2259{
98027b10
AM
2260 char *name;
2261 char c;
2262 char *p;
252b5132 2263 offsetT size;
98027b10 2264 symbolS *symbolP;
252b5132
RH
2265 offsetT align;
2266 segT old_sec;
2267 int old_subsec;
2268 char *pfrag;
2269 int align2;
2270
d02603dc 2271 c = get_symbol_name (&name);
252b5132 2272
d02603dc 2273 /* Just after name is now '\0'. */
252b5132
RH
2274 p = input_line_pointer;
2275 *p = c;
d02603dc 2276 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
2277 if (*input_line_pointer != ',')
2278 {
d6ed37ed 2279 as_bad (_("expected comma after symbol-name: rest of line ignored."));
252b5132
RH
2280 ignore_rest_of_line ();
2281 return;
2282 }
2283
2284 input_line_pointer++; /* skip ',' */
2285 if ((size = get_absolute_expression ()) < 0)
2286 {
2287 as_warn (_(".COMMon length (%ld.) <0! Ignored."), (long) size);
2288 ignore_rest_of_line ();
2289 return;
2290 }
2291
2292 /* The third argument to .lcomm is the alignment. */
2293 if (*input_line_pointer != ',')
2294 align = 8;
2295 else
2296 {
2297 ++input_line_pointer;
2298 align = get_absolute_expression ();
2299 if (align <= 0)
2300 {
2301 as_warn (_("ignoring bad alignment"));
2302 align = 8;
2303 }
2304 }
2305
2306 *p = 0;
2307 symbolP = symbol_find_or_make (name);
2308 *p = c;
2309
2310 if (S_IS_DEFINED (symbolP) && ! S_IS_COMMON (symbolP))
2311 {
d6ed37ed 2312 as_bad (_("ignoring attempt to re-define symbol `%s'."),
252b5132
RH
2313 S_GET_NAME (symbolP));
2314 ignore_rest_of_line ();
2315 return;
2316 }
2317
2318 if (S_GET_VALUE (symbolP) && S_GET_VALUE (symbolP) != (valueT) size)
2319 {
d6ed37ed 2320 as_bad (_("length of .lcomm \"%s\" is already %ld. Not changed to %ld."),
252b5132
RH
2321 S_GET_NAME (symbolP),
2322 (long) S_GET_VALUE (symbolP),
2323 (long) size);
2324
2325 ignore_rest_of_line ();
2326 return;
2327 }
2328
99a814a1 2329 /* Allocate_bss. */
252b5132
RH
2330 old_sec = now_seg;
2331 old_subsec = now_subseg;
2332 if (align)
2333 {
99a814a1 2334 /* Convert to a power of 2 alignment. */
252b5132
RH
2335 for (align2 = 0; (align & 1) == 0; align >>= 1, ++align2);
2336 if (align != 1)
2337 {
d6ed37ed 2338 as_bad (_("common alignment not a power of 2"));
252b5132
RH
2339 ignore_rest_of_line ();
2340 return;
2341 }
2342 }
2343 else
2344 align2 = 0;
2345
2346 record_alignment (bss_section, align2);
cbe02d4f 2347 subseg_set (bss_section, 1);
252b5132
RH
2348 if (align2)
2349 frag_align (align2, 0, 0);
2350 if (S_GET_SEGMENT (symbolP) == bss_section)
49309057
ILT
2351 symbol_get_frag (symbolP)->fr_symbol = 0;
2352 symbol_set_frag (symbolP, frag_now);
252b5132
RH
2353 pfrag = frag_var (rs_org, 1, 1, (relax_substateT) 0, symbolP, size,
2354 (char *) 0);
2355 *pfrag = 0;
2356 S_SET_SIZE (symbolP, size);
2357 S_SET_SEGMENT (symbolP, bss_section);
2358 subseg_set (old_sec, old_subsec);
2359 demand_empty_rest_of_line ();
2360}
2361
6911b7dc
AM
2362/* Pseudo op to set symbol local entry point. */
2363static void
2364ppc_elf_localentry (int ignore ATTRIBUTE_UNUSED)
2365{
d02603dc
NC
2366 char *name;
2367 char c = get_symbol_name (&name);
6911b7dc
AM
2368 char *p;
2369 expressionS exp;
2370 symbolS *sym;
2371 asymbol *bfdsym;
2372 elf_symbol_type *elfsym;
2373
2374 p = input_line_pointer;
2375 *p = c;
d02603dc 2376 SKIP_WHITESPACE_AFTER_NAME ();
6911b7dc
AM
2377 if (*input_line_pointer != ',')
2378 {
2379 *p = 0;
2380 as_bad (_("expected comma after name `%s' in .localentry directive"),
2381 name);
2382 *p = c;
2383 ignore_rest_of_line ();
2384 return;
2385 }
2386 input_line_pointer++;
2387 expression (&exp);
2388 if (exp.X_op == O_absent)
2389 {
2390 as_bad (_("missing expression in .localentry directive"));
2391 exp.X_op = O_constant;
2392 exp.X_add_number = 0;
2393 }
2394 *p = 0;
2395 sym = symbol_find_or_make (name);
2396 *p = c;
2397
2398 if (resolve_expression (&exp)
2399 && exp.X_op == O_constant)
2400 {
33cb30a1 2401 unsigned int encoded, ok;
6911b7dc 2402
33cb30a1
AM
2403 ok = 1;
2404 if (exp.X_add_number == 1 || exp.X_add_number == 7)
2405 encoded = exp.X_add_number << STO_PPC64_LOCAL_BIT;
6911b7dc 2406 else
33cb30a1
AM
2407 {
2408 encoded = PPC64_SET_LOCAL_ENTRY_OFFSET (exp.X_add_number);
2409 if (exp.X_add_number != (offsetT) PPC64_LOCAL_ENTRY_OFFSET (encoded))
2410 {
2411 as_bad (_(".localentry expression for `%s' "
2412 "is not a valid power of 2"), S_GET_NAME (sym));
2413 ok = 0;
2414 }
2415 }
2416 if (ok)
6911b7dc
AM
2417 {
2418 bfdsym = symbol_get_bfdsym (sym);
2419 elfsym = elf_symbol_from (bfd_asymbol_bfd (bfdsym), bfdsym);
2420 gas_assert (elfsym);
2421 elfsym->internal_elf_sym.st_other &= ~STO_PPC64_LOCAL_MASK;
2422 elfsym->internal_elf_sym.st_other |= encoded;
2423 if (ppc_abiversion == 0)
2424 ppc_abiversion = 2;
2425 }
2426 }
2427 else
2428 as_bad (_(".localentry expression for `%s' "
2429 "does not evaluate to a constant"), S_GET_NAME (sym));
2430
2431 demand_empty_rest_of_line ();
2432}
2433
ee67d69a
AM
2434/* Pseudo op to set ABI version. */
2435static void
2436ppc_elf_abiversion (int ignore ATTRIBUTE_UNUSED)
2437{
2438 expressionS exp;
2439
2440 expression (&exp);
2441 if (exp.X_op == O_absent)
2442 {
2443 as_bad (_("missing expression in .abiversion directive"));
2444 exp.X_op = O_constant;
2445 exp.X_add_number = 0;
2446 }
2447
2448 if (resolve_expression (&exp)
2449 && exp.X_op == O_constant)
2450 ppc_abiversion = exp.X_add_number;
2451 else
2452 as_bad (_(".abiversion expression does not evaluate to a constant"));
2453 demand_empty_rest_of_line ();
2454}
2455
005d79fd
AM
2456/* Parse a .gnu_attribute directive. */
2457static void
2458ppc_elf_gnu_attribute (int ignored ATTRIBUTE_UNUSED)
2459{
2460 int tag = obj_elf_vendor_attribute (OBJ_ATTR_GNU);
2461
2462 /* Check validity of defined powerpc tags. */
2463 if (tag == Tag_GNU_Power_ABI_FP
2464 || tag == Tag_GNU_Power_ABI_Vector
2465 || tag == Tag_GNU_Power_ABI_Struct_Return)
2466 {
2467 unsigned int val;
2468
2469 val = bfd_elf_get_obj_attr_int (stdoutput, OBJ_ATTR_GNU, tag);
2470
2471 if ((tag == Tag_GNU_Power_ABI_FP && val > 15)
2472 || (tag == Tag_GNU_Power_ABI_Vector && val > 3)
2473 || (tag == Tag_GNU_Power_ABI_Struct_Return && val > 2))
2474 as_warn (_("unknown .gnu_attribute value"));
2475 }
2476}
2477
ee67d69a
AM
2478/* Set ABI version in output file. */
2479void
2480ppc_elf_end (void)
2481{
2482 if (ppc_obj64 && ppc_abiversion != 0)
2483 {
2484 elf_elfheader (stdoutput)->e_flags &= ~EF_PPC64_ABI;
2485 elf_elfheader (stdoutput)->e_flags |= ppc_abiversion & EF_PPC64_ABI;
2486 }
2487}
2488
252b5132
RH
2489/* Validate any relocations emitted for -mrelocatable, possibly adding
2490 fixups for word relocations in writable segments, so we can adjust
2491 them at runtime. */
2492static void
98027b10 2493ppc_elf_validate_fix (fixS *fixp, segT seg)
252b5132
RH
2494{
2495 if (fixp->fx_done || fixp->fx_pcrel)
2496 return;
2497
2498 switch (shlib)
2499 {
2500 case SHLIB_NONE:
2501 case SHLIB_PIC:
2502 return;
2503
5d6f4f16 2504 case SHLIB_MRELOCATABLE:
62ebcb5c 2505 if (fixp->fx_r_type != BFD_RELOC_16_GOTOFF
252b5132
RH
2506 && fixp->fx_r_type != BFD_RELOC_HI16_GOTOFF
2507 && fixp->fx_r_type != BFD_RELOC_LO16_GOTOFF
2508 && fixp->fx_r_type != BFD_RELOC_HI16_S_GOTOFF
1cfc59d5 2509 && fixp->fx_r_type != BFD_RELOC_16_BASEREL
252b5132
RH
2510 && fixp->fx_r_type != BFD_RELOC_LO16_BASEREL
2511 && fixp->fx_r_type != BFD_RELOC_HI16_BASEREL
2512 && fixp->fx_r_type != BFD_RELOC_HI16_S_BASEREL
e138127a 2513 && (seg->flags & SEC_LOAD) != 0
252b5132
RH
2514 && strcmp (segment_name (seg), ".got2") != 0
2515 && strcmp (segment_name (seg), ".dtors") != 0
2516 && strcmp (segment_name (seg), ".ctors") != 0
2517 && strcmp (segment_name (seg), ".fixup") != 0
252b5132
RH
2518 && strcmp (segment_name (seg), ".gcc_except_table") != 0
2519 && strcmp (segment_name (seg), ".eh_frame") != 0
2520 && strcmp (segment_name (seg), ".ex_shared") != 0)
2521 {
2522 if ((seg->flags & (SEC_READONLY | SEC_CODE)) != 0
2523 || fixp->fx_r_type != BFD_RELOC_CTOR)
2524 {
2525 as_bad_where (fixp->fx_file, fixp->fx_line,
d6ed37ed 2526 _("relocation cannot be done when using -mrelocatable"));
252b5132
RH
2527 }
2528 }
2529 return;
2530 }
2531}
0baf16f2 2532
7e8d4ab4
AM
2533/* Prevent elf_frob_file_before_adjust removing a weak undefined
2534 function descriptor sym if the corresponding code sym is used. */
2535
2536void
98027b10 2537ppc_frob_file_before_adjust (void)
0baf16f2 2538{
7e8d4ab4 2539 symbolS *symp;
9232bbb0 2540 asection *toc;
0baf16f2 2541
7e8d4ab4
AM
2542 if (!ppc_obj64)
2543 return;
2544
2545 for (symp = symbol_rootP; symp; symp = symbol_next (symp))
0baf16f2 2546 {
7e8d4ab4
AM
2547 const char *name;
2548 char *dotname;
2549 symbolS *dotsym;
7e8d4ab4
AM
2550
2551 name = S_GET_NAME (symp);
2552 if (name[0] == '.')
2553 continue;
2554
2555 if (! S_IS_WEAK (symp)
2556 || S_IS_DEFINED (symp))
2557 continue;
2558
a44e2901 2559 dotname = concat (".", name, (char *) NULL);
461b725f 2560 dotsym = symbol_find_noref (dotname, 1);
7e8d4ab4
AM
2561 free (dotname);
2562 if (dotsym != NULL && (symbol_used_p (dotsym)
2563 || symbol_used_in_reloc_p (dotsym)))
670ec21d
NC
2564 symbol_mark_used (symp);
2565
0baf16f2
AM
2566 }
2567
9232bbb0
AM
2568 toc = bfd_get_section_by_name (stdoutput, ".toc");
2569 if (toc != NULL
01efc3af 2570 && toc_reloc_types != has_large_toc_reloc
9232bbb0
AM
2571 && bfd_section_size (stdoutput, toc) > 0x10000)
2572 as_warn (_("TOC section size exceeds 64k"));
a38a07e0
AM
2573}
2574
2575/* .TOC. used in an opd entry as .TOC.@tocbase doesn't need to be
2576 emitted. Other uses of .TOC. will cause the symbol to be marked
2577 with BSF_KEEP in md_apply_fix. */
9232bbb0 2578
a38a07e0
AM
2579void
2580ppc_elf_adjust_symtab (void)
2581{
2582 if (ppc_obj64)
2583 {
2584 symbolS *symp;
2585 symp = symbol_find (".TOC.");
2586 if (symp != NULL)
2587 {
2588 asymbol *bsym = symbol_get_bfdsym (symp);
2589 if ((bsym->flags & BSF_KEEP) == 0)
2590 symbol_remove (symp, &symbol_rootP, &symbol_lastP);
a38a07e0
AM
2591 }
2592 }
0baf16f2 2593}
252b5132
RH
2594#endif /* OBJ_ELF */
2595\f
2596#ifdef TE_PE
2597
2598/*
99a814a1 2599 * Summary of parse_toc_entry.
252b5132
RH
2600 *
2601 * in: Input_line_pointer points to the '[' in one of:
2602 *
2603 * [toc] [tocv] [toc32] [toc64]
2604 *
2605 * Anything else is an error of one kind or another.
2606 *
81d4177b 2607 * out:
252b5132
RH
2608 * return value: success or failure
2609 * toc_kind: kind of toc reference
2610 * input_line_pointer:
2611 * success: first char after the ']'
2612 * failure: unchanged
2613 *
2614 * settings:
2615 *
2616 * [toc] - rv == success, toc_kind = default_toc
2617 * [tocv] - rv == success, toc_kind = data_in_toc
2618 * [toc32] - rv == success, toc_kind = must_be_32
2619 * [toc64] - rv == success, toc_kind = must_be_64
2620 *
2621 */
2622
81d4177b
KH
2623enum toc_size_qualifier
2624{
252b5132
RH
2625 default_toc, /* The toc cell constructed should be the system default size */
2626 data_in_toc, /* This is a direct reference to a toc cell */
2627 must_be_32, /* The toc cell constructed must be 32 bits wide */
2628 must_be_64 /* The toc cell constructed must be 64 bits wide */
2629};
2630
2631static int
98027b10 2632parse_toc_entry (enum toc_size_qualifier *toc_kind)
252b5132
RH
2633{
2634 char *start;
2635 char *toc_spec;
2636 char c;
2637 enum toc_size_qualifier t;
2638
99a814a1 2639 /* Save the input_line_pointer. */
252b5132
RH
2640 start = input_line_pointer;
2641
99a814a1 2642 /* Skip over the '[' , and whitespace. */
252b5132
RH
2643 ++input_line_pointer;
2644 SKIP_WHITESPACE ();
81d4177b 2645
99a814a1 2646 /* Find the spelling of the operand. */
d02603dc 2647 c = get_symbol_name (&toc_spec);
252b5132 2648
99a814a1 2649 if (strcmp (toc_spec, "toc") == 0)
252b5132
RH
2650 {
2651 t = default_toc;
2652 }
99a814a1 2653 else if (strcmp (toc_spec, "tocv") == 0)
252b5132
RH
2654 {
2655 t = data_in_toc;
2656 }
99a814a1 2657 else if (strcmp (toc_spec, "toc32") == 0)
252b5132
RH
2658 {
2659 t = must_be_32;
2660 }
99a814a1 2661 else if (strcmp (toc_spec, "toc64") == 0)
252b5132
RH
2662 {
2663 t = must_be_64;
2664 }
2665 else
2666 {
2667 as_bad (_("syntax error: invalid toc specifier `%s'"), toc_spec);
99a814a1
AM
2668 *input_line_pointer = c;
2669 input_line_pointer = start;
252b5132
RH
2670 return 0;
2671 }
2672
99a814a1
AM
2673 /* Now find the ']'. */
2674 *input_line_pointer = c;
252b5132 2675
d02603dc 2676 SKIP_WHITESPACE_AFTER_NAME (); /* leading whitespace could be there. */
81d4177b 2677 c = *input_line_pointer++; /* input_line_pointer->past char in c. */
252b5132
RH
2678
2679 if (c != ']')
2680 {
2681 as_bad (_("syntax error: expected `]', found `%c'"), c);
99a814a1 2682 input_line_pointer = start;
252b5132
RH
2683 return 0;
2684 }
2685
99a814a1 2686 *toc_kind = t;
252b5132
RH
2687 return 1;
2688}
2689#endif
3b8b57a9 2690
3e60bf4d 2691#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
3b8b57a9
AM
2692/* See whether a symbol is in the TOC section. */
2693
2694static int
2695ppc_is_toc_sym (symbolS *sym)
2696{
3e60bf4d 2697#ifdef OBJ_XCOFF
9f6e76f4
TG
2698 return (symbol_get_tc (sym)->symbol_class == XMC_TC
2699 || symbol_get_tc (sym)->symbol_class == XMC_TC0);
f50c47f1 2700#endif
3e60bf4d
AM
2701#ifdef OBJ_ELF
2702 const char *sname = segment_name (S_GET_SEGMENT (sym));
2703 if (ppc_obj64)
2704 return strcmp (sname, ".toc") == 0;
2705 else
2706 return strcmp (sname, ".got") == 0;
2707#endif
2708}
2709#endif /* defined (OBJ_XCOFF) || defined (OBJ_ELF) */
252b5132
RH
2710\f
2711
dc1d03fc 2712#ifdef OBJ_ELF
6a0c61b7
EZ
2713#define APUID(a,v) ((((a) & 0xffff) << 16) | ((v) & 0xffff))
2714static void
98027b10 2715ppc_apuinfo_section_add (unsigned int apu, unsigned int version)
6a0c61b7
EZ
2716{
2717 unsigned int i;
2718
2719 /* Check we don't already exist. */
2720 for (i = 0; i < ppc_apuinfo_num; i++)
dc1d03fc 2721 if (ppc_apuinfo_list[i] == APUID (apu, version))
6a0c61b7 2722 return;
b34976b6 2723
6a0c61b7
EZ
2724 if (ppc_apuinfo_num == ppc_apuinfo_num_alloc)
2725 {
2726 if (ppc_apuinfo_num_alloc == 0)
2727 {
2728 ppc_apuinfo_num_alloc = 4;
325801bd 2729 ppc_apuinfo_list = XNEWVEC (unsigned long, ppc_apuinfo_num_alloc);
6a0c61b7
EZ
2730 }
2731 else
2732 {
2733 ppc_apuinfo_num_alloc += 4;
325801bd
TS
2734 ppc_apuinfo_list = XRESIZEVEC (unsigned long, ppc_apuinfo_list,
2735 ppc_apuinfo_num_alloc);
6a0c61b7
EZ
2736 }
2737 }
dc1d03fc 2738 ppc_apuinfo_list[ppc_apuinfo_num++] = APUID (apu, version);
6a0c61b7
EZ
2739}
2740#undef APUID
dc1d03fc 2741#endif
6a0c61b7
EZ
2742\f
2743
252b5132
RH
2744/* We need to keep a list of fixups. We can't simply generate them as
2745 we go, because that would require us to first create the frag, and
2746 that would screw up references to ``.''. */
2747
2748struct ppc_fixup
2749{
2750 expressionS exp;
2751 int opindex;
2752 bfd_reloc_code_real_type reloc;
2753};
2754
2755#define MAX_INSN_FIXUPS (5)
2756
0e2779e9
AM
2757/* Return the field size operated on by RELOC, and whether it is
2758 pc-relative in PC_RELATIVE. */
2759
2760static unsigned int
2761fixup_size (bfd_reloc_code_real_type reloc, bfd_boolean *pc_relative)
2762{
2763 unsigned int size = 0;
2764 bfd_boolean pcrel = FALSE;
2765
2766 switch (reloc)
2767 {
2768 /* This switch statement must handle all BFD_RELOC values
2769 possible in instruction fixups. As is, it handles all
2770 BFD_RELOC values used in bfd/elf64-ppc.c, bfd/elf32-ppc.c,
2771 bfd/coff-ppc, bfd/coff-rs6000.c and bfd/coff64-rs6000.c.
2772 Overkill since data and marker relocs need not be handled
2773 here, but this way we can be sure a needed fixup reloc isn't
2774 accidentally omitted. */
2775 case BFD_RELOC_PPC_EMB_MRKREF:
2776 case BFD_RELOC_VTABLE_ENTRY:
2777 case BFD_RELOC_VTABLE_INHERIT:
2778 break;
2779
2780 case BFD_RELOC_8:
2781 size = 1;
2782 break;
2783
2784 case BFD_RELOC_16:
2785 case BFD_RELOC_16_BASEREL:
2786 case BFD_RELOC_16_GOTOFF:
2787 case BFD_RELOC_GPREL16:
2788 case BFD_RELOC_HI16:
2789 case BFD_RELOC_HI16_BASEREL:
2790 case BFD_RELOC_HI16_GOTOFF:
2791 case BFD_RELOC_HI16_PLTOFF:
2792 case BFD_RELOC_HI16_S:
2793 case BFD_RELOC_HI16_S_BASEREL:
2794 case BFD_RELOC_HI16_S_GOTOFF:
2795 case BFD_RELOC_HI16_S_PLTOFF:
2796 case BFD_RELOC_LO16:
2797 case BFD_RELOC_LO16_BASEREL:
2798 case BFD_RELOC_LO16_GOTOFF:
2799 case BFD_RELOC_LO16_PLTOFF:
2800 case BFD_RELOC_PPC64_ADDR16_DS:
2801 case BFD_RELOC_PPC64_ADDR16_HIGH:
2802 case BFD_RELOC_PPC64_ADDR16_HIGHA:
2803 case BFD_RELOC_PPC64_ADDR16_LO_DS:
2804 case BFD_RELOC_PPC64_DTPREL16_DS:
2805 case BFD_RELOC_PPC64_DTPREL16_HIGH:
2806 case BFD_RELOC_PPC64_DTPREL16_HIGHA:
2807 case BFD_RELOC_PPC64_DTPREL16_HIGHER:
2808 case BFD_RELOC_PPC64_DTPREL16_HIGHERA:
2809 case BFD_RELOC_PPC64_DTPREL16_HIGHEST:
2810 case BFD_RELOC_PPC64_DTPREL16_HIGHESTA:
2811 case BFD_RELOC_PPC64_DTPREL16_LO_DS:
2812 case BFD_RELOC_PPC64_GOT16_DS:
2813 case BFD_RELOC_PPC64_GOT16_LO_DS:
2814 case BFD_RELOC_PPC64_HIGHER:
2815 case BFD_RELOC_PPC64_HIGHER_S:
2816 case BFD_RELOC_PPC64_HIGHEST:
2817 case BFD_RELOC_PPC64_HIGHEST_S:
2818 case BFD_RELOC_PPC64_PLT16_LO_DS:
2819 case BFD_RELOC_PPC64_PLTGOT16:
2820 case BFD_RELOC_PPC64_PLTGOT16_DS:
2821 case BFD_RELOC_PPC64_PLTGOT16_HA:
2822 case BFD_RELOC_PPC64_PLTGOT16_HI:
2823 case BFD_RELOC_PPC64_PLTGOT16_LO:
2824 case BFD_RELOC_PPC64_PLTGOT16_LO_DS:
2825 case BFD_RELOC_PPC64_SECTOFF_DS:
2826 case BFD_RELOC_PPC64_SECTOFF_LO_DS:
2827 case BFD_RELOC_PPC64_TOC16_DS:
2828 case BFD_RELOC_PPC64_TOC16_HA:
2829 case BFD_RELOC_PPC64_TOC16_HI:
2830 case BFD_RELOC_PPC64_TOC16_LO:
2831 case BFD_RELOC_PPC64_TOC16_LO_DS:
2832 case BFD_RELOC_PPC64_TPREL16_DS:
2833 case BFD_RELOC_PPC64_TPREL16_HIGH:
2834 case BFD_RELOC_PPC64_TPREL16_HIGHA:
2835 case BFD_RELOC_PPC64_TPREL16_HIGHER:
2836 case BFD_RELOC_PPC64_TPREL16_HIGHERA:
2837 case BFD_RELOC_PPC64_TPREL16_HIGHEST:
2838 case BFD_RELOC_PPC64_TPREL16_HIGHESTA:
2839 case BFD_RELOC_PPC64_TPREL16_LO_DS:
2840#ifdef OBJ_XCOFF
2841 case BFD_RELOC_PPC_BA16:
2842#endif
2843 case BFD_RELOC_PPC_DTPREL16:
2844 case BFD_RELOC_PPC_DTPREL16_HA:
2845 case BFD_RELOC_PPC_DTPREL16_HI:
2846 case BFD_RELOC_PPC_DTPREL16_LO:
2847 case BFD_RELOC_PPC_EMB_NADDR16:
2848 case BFD_RELOC_PPC_EMB_NADDR16_HA:
2849 case BFD_RELOC_PPC_EMB_NADDR16_HI:
2850 case BFD_RELOC_PPC_EMB_NADDR16_LO:
2851 case BFD_RELOC_PPC_EMB_RELSDA:
2852 case BFD_RELOC_PPC_EMB_RELSEC16:
2853 case BFD_RELOC_PPC_EMB_RELST_LO:
2854 case BFD_RELOC_PPC_EMB_RELST_HI:
2855 case BFD_RELOC_PPC_EMB_RELST_HA:
2856 case BFD_RELOC_PPC_EMB_SDA2I16:
2857 case BFD_RELOC_PPC_EMB_SDA2REL:
2858 case BFD_RELOC_PPC_EMB_SDAI16:
2859 case BFD_RELOC_PPC_GOT_DTPREL16:
2860 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
2861 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
2862 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
2863 case BFD_RELOC_PPC_GOT_TLSGD16:
2864 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
2865 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
2866 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
2867 case BFD_RELOC_PPC_GOT_TLSLD16:
2868 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
2869 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
2870 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
2871 case BFD_RELOC_PPC_GOT_TPREL16:
2872 case BFD_RELOC_PPC_GOT_TPREL16_HA:
2873 case BFD_RELOC_PPC_GOT_TPREL16_HI:
2874 case BFD_RELOC_PPC_GOT_TPREL16_LO:
2875 case BFD_RELOC_PPC_TOC16:
2876 case BFD_RELOC_PPC_TPREL16:
2877 case BFD_RELOC_PPC_TPREL16_HA:
2878 case BFD_RELOC_PPC_TPREL16_HI:
2879 case BFD_RELOC_PPC_TPREL16_LO:
2880 size = 2;
2881 break;
2882
2883 case BFD_RELOC_16_PCREL:
2884 case BFD_RELOC_HI16_PCREL:
2885 case BFD_RELOC_HI16_S_PCREL:
2886 case BFD_RELOC_LO16_PCREL:
2887 case BFD_RELOC_PPC64_REL16_HIGH:
2888 case BFD_RELOC_PPC64_REL16_HIGHA:
2889 case BFD_RELOC_PPC64_REL16_HIGHER:
2890 case BFD_RELOC_PPC64_REL16_HIGHERA:
2891 case BFD_RELOC_PPC64_REL16_HIGHEST:
2892 case BFD_RELOC_PPC64_REL16_HIGHESTA:
2893#ifdef OBJ_XCOFF
2894 case BFD_RELOC_PPC_B16:
2895#endif
2896 case BFD_RELOC_PPC_VLE_REL8:
2897 size = 2;
2898 pcrel = TRUE;
2899 break;
2900
2901 case BFD_RELOC_16_GOT_PCREL: /* coff reloc, bad name re size. */
2902 case BFD_RELOC_32:
2903 case BFD_RELOC_32_GOTOFF:
2904 case BFD_RELOC_32_PLTOFF:
2905#ifdef OBJ_XCOFF
2906 case BFD_RELOC_CTOR:
2907#endif
2908 case BFD_RELOC_PPC64_ENTRY:
2909 case BFD_RELOC_PPC_16DX_HA:
2910#ifndef OBJ_XCOFF
2911 case BFD_RELOC_PPC_BA16:
2912#endif
2913 case BFD_RELOC_PPC_BA16_BRNTAKEN:
2914 case BFD_RELOC_PPC_BA16_BRTAKEN:
2915 case BFD_RELOC_PPC_BA26:
2916 case BFD_RELOC_PPC_EMB_BIT_FLD:
2917 case BFD_RELOC_PPC_EMB_NADDR32:
2918 case BFD_RELOC_PPC_EMB_SDA21:
2919 case BFD_RELOC_PPC_TLS:
2920 case BFD_RELOC_PPC_TLSGD:
2921 case BFD_RELOC_PPC_TLSLD:
2922 case BFD_RELOC_PPC_VLE_HA16A:
2923 case BFD_RELOC_PPC_VLE_HA16D:
2924 case BFD_RELOC_PPC_VLE_HI16A:
2925 case BFD_RELOC_PPC_VLE_HI16D:
2926 case BFD_RELOC_PPC_VLE_LO16A:
2927 case BFD_RELOC_PPC_VLE_LO16D:
2928 case BFD_RELOC_PPC_VLE_SDA21:
2929 case BFD_RELOC_PPC_VLE_SDA21_LO:
2930 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
2931 case BFD_RELOC_PPC_VLE_SDAREL_HA16D:
2932 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
2933 case BFD_RELOC_PPC_VLE_SDAREL_HI16D:
2934 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
2935 case BFD_RELOC_PPC_VLE_SDAREL_LO16D:
2936 case BFD_RELOC_RVA:
2937 size = 4;
2938 break;
2939
2940 case BFD_RELOC_24_PLT_PCREL:
2941 case BFD_RELOC_32_PCREL:
2942 case BFD_RELOC_32_PLT_PCREL:
2943 case BFD_RELOC_PPC64_REL24_NOTOC:
2944#ifndef OBJ_XCOFF
2945 case BFD_RELOC_PPC_B16:
2946#endif
2947 case BFD_RELOC_PPC_B16_BRNTAKEN:
2948 case BFD_RELOC_PPC_B16_BRTAKEN:
2949 case BFD_RELOC_PPC_B26:
2950 case BFD_RELOC_PPC_LOCAL24PC:
2951 case BFD_RELOC_PPC_REL16DX_HA:
2952 case BFD_RELOC_PPC_VLE_REL15:
2953 case BFD_RELOC_PPC_VLE_REL24:
2954 size = 4;
2955 pcrel = TRUE;
2956 break;
2957
2958#ifndef OBJ_XCOFF
2959 case BFD_RELOC_CTOR:
2960#endif
2961 case BFD_RELOC_PPC_COPY:
2962 case BFD_RELOC_PPC_DTPMOD:
2963 case BFD_RELOC_PPC_DTPREL:
2964 case BFD_RELOC_PPC_GLOB_DAT:
2965 case BFD_RELOC_PPC_TPREL:
2966 size = ppc_obj64 ? 8 : 4;
2967 break;
2968
2969 case BFD_RELOC_64:
2970 case BFD_RELOC_64_PLTOFF:
2971 case BFD_RELOC_PPC64_ADDR64_LOCAL:
2972 case BFD_RELOC_PPC64_TOC:
2973 size = 8;
2974 break;
2975
2976 case BFD_RELOC_64_PCREL:
2977 case BFD_RELOC_64_PLT_PCREL:
2978 size = 8;
2979 pcrel = TRUE;
2980 break;
2981
2982 default:
2983 abort ();
2984 }
2985
2986 if (ENABLE_CHECKING)
2987 {
2988 reloc_howto_type *reloc_howto = bfd_reloc_type_lookup (stdoutput, reloc);
2989 if (reloc_howto != NULL
2990 && (size != bfd_get_reloc_size (reloc_howto)
2991 || pcrel != reloc_howto->pc_relative))
2992 {
2993 as_bad (_("%s howto doesn't match size/pcrel in gas"),
2994 reloc_howto->name);
2995 abort ();
2996 }
2997 }
2998 *pc_relative = pcrel;
2999 return size;
3000}
3001
160eba93
AM
3002/* If we have parsed a call to __tls_get_addr, parse an argument like
3003 (gd0@tlsgd). *STR is the leading parenthesis on entry. If an arg
3004 is successfully parsed, *STR is updated past the trailing
3005 parenthesis and trailing white space, and *TLS_FIX contains the
3006 reloc and arg expression. */
3007
3008static int
3009parse_tls_arg (char **str, const expressionS *exp, struct ppc_fixup *tls_fix)
3010{
3011 const char *sym_name = S_GET_NAME (exp->X_add_symbol);
3012 if (sym_name[0] == '.')
3013 ++sym_name;
3014
3015 tls_fix->reloc = BFD_RELOC_NONE;
3016 if (strcasecmp (sym_name, "__tls_get_addr") == 0)
3017 {
3018 char *hold = input_line_pointer;
3019 input_line_pointer = *str + 1;
3020 expression (&tls_fix->exp);
3021 if (tls_fix->exp.X_op == O_symbol)
3022 {
3023 if (strncasecmp (input_line_pointer, "@tlsgd)", 7) == 0)
3024 tls_fix->reloc = BFD_RELOC_PPC_TLSGD;
3025 else if (strncasecmp (input_line_pointer, "@tlsld)", 7) == 0)
3026 tls_fix->reloc = BFD_RELOC_PPC_TLSLD;
3027 if (tls_fix->reloc != BFD_RELOC_NONE)
3028 {
3029 input_line_pointer += 7;
3030 SKIP_WHITESPACE ();
3031 *str = input_line_pointer;
3032 }
3033 }
3034 input_line_pointer = hold;
3035 }
3036 return tls_fix->reloc != BFD_RELOC_NONE;
3037}
3038
252b5132
RH
3039/* This routine is called for each instruction to be assembled. */
3040
3041void
98027b10 3042md_assemble (char *str)
252b5132
RH
3043{
3044 char *s;
3045 const struct powerpc_opcode *opcode;
0f873fd5 3046 uint64_t insn;
252b5132 3047 const unsigned char *opindex_ptr;
252b5132
RH
3048 int need_paren;
3049 int next_opindex;
3050 struct ppc_fixup fixups[MAX_INSN_FIXUPS];
3051 int fc;
3052 char *f;
a9479dc0 3053 int addr_mask;
252b5132 3054 int i;
b9c361e0 3055 unsigned int insn_length;
252b5132
RH
3056
3057 /* Get the opcode. */
3882b010 3058 for (s = str; *s != '\0' && ! ISSPACE (*s); s++)
252b5132
RH
3059 ;
3060 if (*s != '\0')
3061 *s++ = '\0';
3062
3063 /* Look up the opcode in the hash table. */
3064 opcode = (const struct powerpc_opcode *) hash_find (ppc_hash, str);
3065 if (opcode == (const struct powerpc_opcode *) NULL)
3066 {
3067 const struct powerpc_macro *macro;
3068
3069 macro = (const struct powerpc_macro *) hash_find (ppc_macro_hash, str);
3070 if (macro == (const struct powerpc_macro *) NULL)
d6ed37ed 3071 as_bad (_("unrecognized opcode: `%s'"), str);
252b5132
RH
3072 else
3073 ppc_macro (s, macro);
3074
3075 return;
3076 }
3077
3078 insn = opcode->opcode;
3079
3080 str = s;
3882b010 3081 while (ISSPACE (*str))
252b5132
RH
3082 ++str;
3083
3084 /* PowerPC operands are just expressions. The only real issue is
9cf7e568
AM
3085 that a few operand types are optional. If an instruction has
3086 multiple optional operands and one is omitted, then all optional
3087 operands past the first omitted one must also be omitted. */
3088 int num_optional_operands = 0;
3089 int num_optional_provided = 0;
252b5132
RH
3090
3091 /* Gather the operands. */
3092 need_paren = 0;
3093 next_opindex = 0;
3094 fc = 0;
3095 for (opindex_ptr = opcode->operands; *opindex_ptr != 0; opindex_ptr++)
3096 {
3097 const struct powerpc_operand *operand;
3098 const char *errmsg;
3099 char *hold;
3100 expressionS ex;
3101 char endc;
3102
3103 if (next_opindex == 0)
3104 operand = &powerpc_operands[*opindex_ptr];
3105 else
3106 {
3107 operand = &powerpc_operands[next_opindex];
3108 next_opindex = 0;
3109 }
252b5132
RH
3110 errmsg = NULL;
3111
252b5132 3112 /* If this is an optional operand, and we are skipping it, just
9cf7e568 3113 insert the default value, usually a zero. */
252b5132 3114 if ((operand->flags & PPC_OPERAND_OPTIONAL) != 0
9cf7e568 3115 && !((operand->flags & PPC_OPERAND_OPTIONAL32) != 0 && ppc_obj64))
252b5132 3116 {
9cf7e568
AM
3117 if (num_optional_operands == 0)
3118 {
3119 const unsigned char *optr;
3120 int total = 0;
3121 int provided = 0;
3122 int omitted;
3123
3124 s = str;
3125 for (optr = opindex_ptr; *optr != 0; optr++)
3126 {
3127 const struct powerpc_operand *op;
3128 op = &powerpc_operands[*optr];
3129
3130 ++total;
3131
3132 if ((op->flags & PPC_OPERAND_OPTIONAL) != 0
3133 && !((op->flags & PPC_OPERAND_OPTIONAL32) != 0
3134 && ppc_obj64))
3135 ++num_optional_operands;
3136
3137 if (s != NULL && *s != '\0')
3138 {
3139 ++provided;
3140
3141 /* Look for the start of the next operand. */
3142 if ((op->flags & PPC_OPERAND_PARENS) != 0)
3143 s = strpbrk (s, "(,");
3144 else
3145 s = strchr (s, ',');
3146
3147 if (s != NULL)
3148 ++s;
3149 }
3150 }
3151 omitted = total - provided;
3152 num_optional_provided = num_optional_operands - omitted;
3153 }
3154 if (--num_optional_provided < 0)
252b5132 3155 {
9cf7e568
AM
3156 int64_t val = ppc_optional_operand_value (operand, insn, ppc_cpu,
3157 num_optional_provided);
3158 if (operand->insert)
3159 {
3160 insn = (*operand->insert) (insn, val, ppc_cpu, &errmsg);
3161 if (errmsg != (const char *) NULL)
3162 as_bad ("%s", errmsg);
3163 }
3164 else if (operand->shift >= 0)
3165 insn |= (val & operand->bitm) << operand->shift;
3166 else
3167 insn |= (val & operand->bitm) >> -operand->shift;
3168
3169 if ((operand->flags & PPC_OPERAND_NEXT) != 0)
3170 next_opindex = *opindex_ptr + 1;
3171 continue;
252b5132 3172 }
252b5132
RH
3173 }
3174
3175 /* Gather the operand. */
3176 hold = input_line_pointer;
3177 input_line_pointer = str;
3178
3179#ifdef TE_PE
81d4177b 3180 if (*input_line_pointer == '[')
252b5132
RH
3181 {
3182 /* We are expecting something like the second argument here:
99a814a1
AM
3183 *
3184 * lwz r4,[toc].GS.0.static_int(rtoc)
3185 * ^^^^^^^^^^^^^^^^^^^^^^^^^^^
3186 * The argument following the `]' must be a symbol name, and the
3187 * register must be the toc register: 'rtoc' or '2'
3188 *
3189 * The effect is to 0 as the displacement field
3190 * in the instruction, and issue an IMAGE_REL_PPC_TOCREL16 (or
3191 * the appropriate variation) reloc against it based on the symbol.
3192 * The linker will build the toc, and insert the resolved toc offset.
3193 *
3194 * Note:
3195 * o The size of the toc entry is currently assumed to be
3196 * 32 bits. This should not be assumed to be a hard coded
3197 * number.
3198 * o In an effort to cope with a change from 32 to 64 bits,
3199 * there are also toc entries that are specified to be
3200 * either 32 or 64 bits:
3201 * lwz r4,[toc32].GS.0.static_int(rtoc)
3202 * lwz r4,[toc64].GS.0.static_int(rtoc)
3203 * These demand toc entries of the specified size, and the
3204 * instruction probably requires it.
3205 */
252b5132
RH
3206
3207 int valid_toc;
3208 enum toc_size_qualifier toc_kind;
3209 bfd_reloc_code_real_type toc_reloc;
3210
99a814a1
AM
3211 /* Go parse off the [tocXX] part. */
3212 valid_toc = parse_toc_entry (&toc_kind);
252b5132 3213
81d4177b 3214 if (!valid_toc)
252b5132 3215 {
a5840dce
AM
3216 ignore_rest_of_line ();
3217 break;
252b5132
RH
3218 }
3219
99a814a1
AM
3220 /* Now get the symbol following the ']'. */
3221 expression (&ex);
252b5132
RH
3222
3223 switch (toc_kind)
3224 {
3225 case default_toc:
99a814a1
AM
3226 /* In this case, we may not have seen the symbol yet,
3227 since it is allowed to appear on a .extern or .globl
3228 or just be a label in the .data section. */
252b5132
RH
3229 toc_reloc = BFD_RELOC_PPC_TOC16;
3230 break;
3231 case data_in_toc:
99a814a1
AM
3232 /* 1. The symbol must be defined and either in the toc
3233 section, or a global.
3234 2. The reloc generated must have the TOCDEFN flag set
3235 in upper bit mess of the reloc type.
3236 FIXME: It's a little confusing what the tocv
3237 qualifier can be used for. At the very least, I've
3238 seen three uses, only one of which I'm sure I can
3239 explain. */
81d4177b
KH
3240 if (ex.X_op == O_symbol)
3241 {
9c2799c2 3242 gas_assert (ex.X_add_symbol != NULL);
fed9b18a
ILT
3243 if (symbol_get_bfdsym (ex.X_add_symbol)->section
3244 != tocdata_section)
252b5132 3245 {
99a814a1 3246 as_bad (_("[tocv] symbol is not a toc symbol"));
252b5132
RH
3247 }
3248 }
3249
3250 toc_reloc = BFD_RELOC_PPC_TOC16;
3251 break;
3252 case must_be_32:
99a814a1
AM
3253 /* FIXME: these next two specifically specify 32/64 bit
3254 toc entries. We don't support them today. Is this
3255 the right way to say that? */
62ebcb5c 3256 toc_reloc = BFD_RELOC_NONE;
d6ed37ed 3257 as_bad (_("unimplemented toc32 expression modifier"));
252b5132
RH
3258 break;
3259 case must_be_64:
99a814a1 3260 /* FIXME: see above. */
62ebcb5c 3261 toc_reloc = BFD_RELOC_NONE;
d6ed37ed 3262 as_bad (_("unimplemented toc64 expression modifier"));
252b5132
RH
3263 break;
3264 default:
bc805888 3265 fprintf (stderr,
99a814a1
AM
3266 _("Unexpected return value [%d] from parse_toc_entry!\n"),
3267 toc_kind);
bc805888 3268 abort ();
252b5132
RH
3269 break;
3270 }
3271
3272 /* We need to generate a fixup for this expression. */
3273 if (fc >= MAX_INSN_FIXUPS)
3274 as_fatal (_("too many fixups"));
3275
3276 fixups[fc].reloc = toc_reloc;
3277 fixups[fc].exp = ex;
3278 fixups[fc].opindex = *opindex_ptr;
3279 ++fc;
3280
99a814a1
AM
3281 /* Ok. We've set up the fixup for the instruction. Now make it
3282 look like the constant 0 was found here. */
252b5132
RH
3283 ex.X_unsigned = 1;
3284 ex.X_op = O_constant;
3285 ex.X_add_number = 0;
3286 ex.X_add_symbol = NULL;
3287 ex.X_op_symbol = NULL;
3288 }
3289
3290 else
3291#endif /* TE_PE */
3292 {
b9c361e0
JL
3293 if ((reg_names_p
3294 && (((operand->flags & PPC_OPERAND_CR_BIT) != 0)
3295 || ((operand->flags & PPC_OPERAND_CR_REG) != 0)))
2ad068be 3296 || !register_name (&ex))
252b5132 3297 {
13abbae3
AM
3298 char save_lex = lex_type['%'];
3299
b9c361e0
JL
3300 if (((operand->flags & PPC_OPERAND_CR_REG) != 0)
3301 || (operand->flags & PPC_OPERAND_CR_BIT) != 0)
13abbae3
AM
3302 {
3303 cr_operand = TRUE;
3304 lex_type['%'] |= LEX_BEGIN_NAME;
3305 }
252b5132 3306 expression (&ex);
b34976b6 3307 cr_operand = FALSE;
13abbae3 3308 lex_type['%'] = save_lex;
252b5132
RH
3309 }
3310 }
3311
3312 str = input_line_pointer;
3313 input_line_pointer = hold;
3314
3315 if (ex.X_op == O_illegal)
3316 as_bad (_("illegal operand"));
3317 else if (ex.X_op == O_absent)
3318 as_bad (_("missing operand"));
3319 else if (ex.X_op == O_register)
3320 {
7e0de605
AM
3321 if ((ex.X_md
3322 & ~operand->flags
3323 & (PPC_OPERAND_GPR | PPC_OPERAND_FPR | PPC_OPERAND_VR
3324 | PPC_OPERAND_VSR | PPC_OPERAND_CR_BIT | PPC_OPERAND_CR_REG
3325 | PPC_OPERAND_SPR | PPC_OPERAND_GQR)) != 0
3326 && !((ex.X_md & PPC_OPERAND_GPR) != 0
3327 && ex.X_add_number != 0
3328 && (operand->flags & PPC_OPERAND_GPR_0) != 0))
ece5dcc1 3329 as_warn (_("invalid register expression"));
4b1c0f7e 3330 insn = ppc_insert_operand (insn, operand, ex.X_add_number,
783de163 3331 ppc_cpu, (char *) NULL, 0);
252b5132
RH
3332 }
3333 else if (ex.X_op == O_constant)
3334 {
3335#ifdef OBJ_ELF
81d4177b 3336 /* Allow @HA, @L, @H on constants. */
3b8b57a9 3337 bfd_reloc_code_real_type reloc;
252b5132
RH
3338 char *orig_str = str;
3339
62ebcb5c 3340 if ((reloc = ppc_elf_suffix (&str, &ex)) != BFD_RELOC_NONE)
252b5132
RH
3341 switch (reloc)
3342 {
3343 default:
3344 str = orig_str;
3345 break;
3346
3347 case BFD_RELOC_LO16:
f9c6b907
AM
3348 ex.X_add_number &= 0xffff;
3349 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
0baf16f2 3350 ex.X_add_number = SEX16 (ex.X_add_number);
252b5132
RH
3351 break;
3352
3353 case BFD_RELOC_HI16:
f9c6b907
AM
3354 if (REPORT_OVERFLOW_HI && ppc_obj64)
3355 {
3356 /* PowerPC64 @h is tested for overflow. */
3357 ex.X_add_number = (addressT) ex.X_add_number >> 16;
3358 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3359 {
3360 addressT sign = (((addressT) -1 >> 16) + 1) >> 1;
3361 ex.X_add_number
3362 = ((addressT) ex.X_add_number ^ sign) - sign;
3363 }
3364 break;
3365 }
2b0f3761 3366 /* Fallthru */
f9c6b907
AM
3367
3368 case BFD_RELOC_PPC64_ADDR16_HIGH:
3369 ex.X_add_number = PPC_HI (ex.X_add_number);
3370 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3371 ex.X_add_number = SEX16 (ex.X_add_number);
252b5132
RH
3372 break;
3373
3374 case BFD_RELOC_HI16_S:
f9c6b907
AM
3375 if (REPORT_OVERFLOW_HI && ppc_obj64)
3376 {
3377 /* PowerPC64 @ha is tested for overflow. */
3378 ex.X_add_number
3379 = ((addressT) ex.X_add_number + 0x8000) >> 16;
3380 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3381 {
3382 addressT sign = (((addressT) -1 >> 16) + 1) >> 1;
3383 ex.X_add_number
3384 = ((addressT) ex.X_add_number ^ sign) - sign;
3385 }
3386 break;
3387 }
2b0f3761 3388 /* Fallthru */
f9c6b907
AM
3389
3390 case BFD_RELOC_PPC64_ADDR16_HIGHA:
3391 ex.X_add_number = PPC_HA (ex.X_add_number);
3392 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3393 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2
AM
3394 break;
3395
0baf16f2 3396 case BFD_RELOC_PPC64_HIGHER:
f9c6b907
AM
3397 ex.X_add_number = PPC_HIGHER (ex.X_add_number);
3398 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3399 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2
AM
3400 break;
3401
3402 case BFD_RELOC_PPC64_HIGHER_S:
f9c6b907
AM
3403 ex.X_add_number = PPC_HIGHERA (ex.X_add_number);
3404 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3405 ex.X_add_number = SEX16 (ex.X_add_number);
252b5132 3406 break;
0baf16f2
AM
3407
3408 case BFD_RELOC_PPC64_HIGHEST:
f9c6b907
AM
3409 ex.X_add_number = PPC_HIGHEST (ex.X_add_number);
3410 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3411 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2
AM
3412 break;
3413
3414 case BFD_RELOC_PPC64_HIGHEST_S:
f9c6b907
AM
3415 ex.X_add_number = PPC_HIGHESTA (ex.X_add_number);
3416 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3417 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2 3418 break;
252b5132 3419 }
0baf16f2 3420#endif /* OBJ_ELF */
252b5132 3421 insn = ppc_insert_operand (insn, operand, ex.X_add_number,
783de163 3422 ppc_cpu, (char *) NULL, 0);
252b5132 3423 }
727fc41e 3424 else
252b5132 3425 {
62ebcb5c 3426 bfd_reloc_code_real_type reloc = BFD_RELOC_NONE;
3b8b57a9 3427#ifdef OBJ_ELF
160eba93
AM
3428 /* Look for a __tls_get_addr arg using the insane old syntax. */
3429 if (ex.X_op == O_symbol && *str == '(' && fc < MAX_INSN_FIXUPS
3430 && parse_tls_arg (&str, &ex, &fixups[fc]))
cdba85ec 3431 {
160eba93
AM
3432 fixups[fc].opindex = *opindex_ptr;
3433 ++fc;
252b5132
RH
3434 }
3435
62ebcb5c 3436 if ((reloc = ppc_elf_suffix (&str, &ex)) != BFD_RELOC_NONE)
0baf16f2 3437 {
b9c361e0
JL
3438 /* If VLE-mode convert LO/HI/HA relocations. */
3439 if (opcode->flags & PPC_OPCODE_VLE)
3440 {
0f873fd5 3441 uint64_t tmp_insn = insn & opcode->mask;
3739860c 3442
08dc996f 3443 int use_a_reloc = (tmp_insn == E_OR2I_INSN
b9c361e0
JL
3444 || tmp_insn == E_AND2I_DOT_INSN
3445 || tmp_insn == E_OR2IS_INSN
bb6bf75e 3446 || tmp_insn == E_LI_INSN
b9c361e0
JL
3447 || tmp_insn == E_LIS_INSN
3448 || tmp_insn == E_AND2IS_DOT_INSN);
3449
3450
08dc996f 3451 int use_d_reloc = (tmp_insn == E_ADD2I_DOT_INSN
b9c361e0
JL
3452 || tmp_insn == E_ADD2IS_INSN
3453 || tmp_insn == E_CMP16I_INSN
3454 || tmp_insn == E_MULL2I_INSN
3455 || tmp_insn == E_CMPL16I_INSN
3456 || tmp_insn == E_CMPH16I_INSN
3457 || tmp_insn == E_CMPHL16I_INSN);
3458
3459 switch (reloc)
3460 {
3461 default:
3462 break;
3463
3464 case BFD_RELOC_PPC_EMB_SDA21:
3465 reloc = BFD_RELOC_PPC_VLE_SDA21;
3466 break;
3467
3468 case BFD_RELOC_LO16:
3469 if (use_d_reloc)
3470 reloc = BFD_RELOC_PPC_VLE_LO16D;
3471 else if (use_a_reloc)
3472 reloc = BFD_RELOC_PPC_VLE_LO16A;
3473 break;
3474
3475 case BFD_RELOC_HI16:
3476 if (use_d_reloc)
3477 reloc = BFD_RELOC_PPC_VLE_HI16D;
3478 else if (use_a_reloc)
3479 reloc = BFD_RELOC_PPC_VLE_HI16A;
3480 break;
3739860c 3481
b9c361e0
JL
3482 case BFD_RELOC_HI16_S:
3483 if (use_d_reloc)
3484 reloc = BFD_RELOC_PPC_VLE_HA16D;
3485 else if (use_a_reloc)
3486 reloc = BFD_RELOC_PPC_VLE_HA16A;
3487 break;
3488
3489 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
3490 if (use_d_reloc)
3491 reloc = BFD_RELOC_PPC_VLE_SDAREL_LO16D;
3492 break;
3493
3494 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
3495 if (use_d_reloc)
3496 reloc = BFD_RELOC_PPC_VLE_SDAREL_HI16D;
3497 break;
3498
3499 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
3500 if (use_d_reloc)
3501 reloc = BFD_RELOC_PPC_VLE_SDAREL_HA16D;
3502 break;
3503 }
3504 }
bb6bf75e
AM
3505
3506 /* TLS and other tweaks. */
3507 switch (reloc)
3508 {
3509 default:
3510 break;
3511
3512 case BFD_RELOC_PPC_TLS:
3513 if (!_bfd_elf_ppc_at_tls_transform (opcode->opcode, 0))
3514 as_bad (_("@tls may not be used with \"%s\" operands"),
3515 opcode->name);
3516 else if (operand->shift != 11)
3517 as_bad (_("@tls may only be used in last operand"));
3518 else
3519 insn = ppc_insert_operand (insn, operand,
3520 ppc_obj64 ? 13 : 2,
3521 ppc_cpu, (char *) NULL, 0);
3522 break;
3523
3524 /* We'll only use the 32 (or 64) bit form of these relocations
3525 in constants. Instructions get the 16 bit form. */
3526 case BFD_RELOC_PPC_DTPREL:
3527 reloc = BFD_RELOC_PPC_DTPREL16;
3528 break;
3529
3530 case BFD_RELOC_PPC_TPREL:
3531 reloc = BFD_RELOC_PPC_TPREL16;
3532 break;
3533
3534 case BFD_RELOC_LO16:
3535 if ((operand->bitm | 0xf) != 0xffff
3536 || operand->shift != 0
3537 || (operand->flags & PPC_OPERAND_NEGATIVE) != 0)
3538 as_warn (_("%s unsupported on this instruction"), "@l");
3539 break;
3540
3541 case BFD_RELOC_HI16:
3542 if (operand->bitm != 0xffff
3543 || operand->shift != 0
3544 || (operand->flags & PPC_OPERAND_NEGATIVE) != 0)
3545 as_warn (_("%s unsupported on this instruction"), "@h");
3546 break;
3547
3548 case BFD_RELOC_HI16_S:
3549 if (operand->bitm == 0xffff
3550 && operand->shift == (int) PPC_OPSHIFT_INV
3551 && opcode->opcode == (19 << 26) + (2 << 1))
3552 /* addpcis. */
3553 reloc = BFD_RELOC_PPC_16DX_HA;
3554 else if (operand->bitm != 0xffff
3555 || operand->shift != 0
3556 || (operand->flags & PPC_OPERAND_NEGATIVE) != 0)
3557 as_warn (_("%s unsupported on this instruction"), "@ha");
3558 }
0baf16f2 3559 }
3b8b57a9
AM
3560#endif /* OBJ_ELF */
3561
62ebcb5c 3562 if (reloc != BFD_RELOC_NONE)
3b8b57a9
AM
3563 ;
3564 /* Determine a BFD reloc value based on the operand information.
3565 We are only prepared to turn a few of the operands into
3566 relocs. */
a0593ad9
AM
3567 else if ((operand->flags & (PPC_OPERAND_RELATIVE
3568 | PPC_OPERAND_ABSOLUTE)) != 0
3b8b57a9
AM
3569 && operand->bitm == 0x3fffffc
3570 && operand->shift == 0)
3571 reloc = BFD_RELOC_PPC_B26;
a0593ad9
AM
3572 else if ((operand->flags & (PPC_OPERAND_RELATIVE
3573 | PPC_OPERAND_ABSOLUTE)) != 0
3b8b57a9
AM
3574 && operand->bitm == 0xfffc
3575 && operand->shift == 0)
3576 reloc = BFD_RELOC_PPC_B16;
3577 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0
3578 && operand->bitm == 0x1fe
3579 && operand->shift == -1)
3580 reloc = BFD_RELOC_PPC_VLE_REL8;
3581 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0
3582 && operand->bitm == 0xfffe
3583 && operand->shift == 0)
3584 reloc = BFD_RELOC_PPC_VLE_REL15;
3585 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0
3586 && operand->bitm == 0x1fffffe
3587 && operand->shift == 0)
3588 reloc = BFD_RELOC_PPC_VLE_REL24;
a0593ad9 3589 else if ((operand->flags & PPC_OPERAND_NEGATIVE) == 0
3b8b57a9
AM
3590 && (operand->bitm & 0xfff0) == 0xfff0
3591 && operand->shift == 0)
3592 {
f50c47f1 3593 reloc = BFD_RELOC_16;
3e60bf4d 3594#if defined OBJ_XCOFF || defined OBJ_ELF
f50c47f1 3595 /* Note: the symbol may be not yet defined. */
a0593ad9
AM
3596 if ((operand->flags & PPC_OPERAND_PARENS) != 0
3597 && ppc_is_toc_sym (ex.X_add_symbol))
3e60bf4d
AM
3598 {
3599 reloc = BFD_RELOC_PPC_TOC16;
3600#ifdef OBJ_ELF
3601 as_warn (_("assuming %s on symbol"),
3602 ppc_obj64 ? "@toc" : "@xgot");
3603#endif
3604 }
3b8b57a9 3605#endif
3b8b57a9 3606 }
a0593ad9
AM
3607
3608 /* For the absolute forms of branches, convert the PC
3609 relative form back into the absolute. */
3610 if ((operand->flags & PPC_OPERAND_ABSOLUTE) != 0)
3611 {
3612 switch (reloc)
3613 {
3614 case BFD_RELOC_PPC_B26:
3615 reloc = BFD_RELOC_PPC_BA26;
3616 break;
3617 case BFD_RELOC_PPC_B16:
3618 reloc = BFD_RELOC_PPC_BA16;
3619 break;
3620#ifdef OBJ_ELF
3621 case BFD_RELOC_PPC_B16_BRTAKEN:
3622 reloc = BFD_RELOC_PPC_BA16_BRTAKEN;
3623 break;
3624 case BFD_RELOC_PPC_B16_BRNTAKEN:
3625 reloc = BFD_RELOC_PPC_BA16_BRNTAKEN;
3626 break;
3627#endif
3628 default:
3629 break;
3630 }
3631 }
3632
3633#ifdef OBJ_ELF
3634 switch (reloc)
3635 {
3636 case BFD_RELOC_PPC_TOC16:
3637 toc_reloc_types |= has_small_toc_reloc;
3638 break;
3639 case BFD_RELOC_PPC64_TOC16_LO:
3640 case BFD_RELOC_PPC64_TOC16_HI:
3641 case BFD_RELOC_PPC64_TOC16_HA:
3642 toc_reloc_types |= has_large_toc_reloc;
3643 break;
3644 default:
3645 break;
3646 }
3647
3648 if (ppc_obj64
3649 && (operand->flags & (PPC_OPERAND_DS | PPC_OPERAND_DQ)) != 0)
3650 {
3651 switch (reloc)
3652 {
3653 case BFD_RELOC_16:
3654 reloc = BFD_RELOC_PPC64_ADDR16_DS;
3655 break;
3656 case BFD_RELOC_LO16:
3657 reloc = BFD_RELOC_PPC64_ADDR16_LO_DS;
3658 break;
3659 case BFD_RELOC_16_GOTOFF:
3660 reloc = BFD_RELOC_PPC64_GOT16_DS;
3661 break;
3662 case BFD_RELOC_LO16_GOTOFF:
3663 reloc = BFD_RELOC_PPC64_GOT16_LO_DS;
3664 break;
3665 case BFD_RELOC_LO16_PLTOFF:
3666 reloc = BFD_RELOC_PPC64_PLT16_LO_DS;
3667 break;
3668 case BFD_RELOC_16_BASEREL:
3669 reloc = BFD_RELOC_PPC64_SECTOFF_DS;
3670 break;
3671 case BFD_RELOC_LO16_BASEREL:
3672 reloc = BFD_RELOC_PPC64_SECTOFF_LO_DS;
3673 break;
3674 case BFD_RELOC_PPC_TOC16:
3675 reloc = BFD_RELOC_PPC64_TOC16_DS;
3676 break;
3677 case BFD_RELOC_PPC64_TOC16_LO:
3678 reloc = BFD_RELOC_PPC64_TOC16_LO_DS;
3679 break;
3680 case BFD_RELOC_PPC64_PLTGOT16:
3681 reloc = BFD_RELOC_PPC64_PLTGOT16_DS;
3682 break;
3683 case BFD_RELOC_PPC64_PLTGOT16_LO:
3684 reloc = BFD_RELOC_PPC64_PLTGOT16_LO_DS;
3685 break;
3686 case BFD_RELOC_PPC_DTPREL16:
3687 reloc = BFD_RELOC_PPC64_DTPREL16_DS;
3688 break;
3689 case BFD_RELOC_PPC_DTPREL16_LO:
3690 reloc = BFD_RELOC_PPC64_DTPREL16_LO_DS;
3691 break;
3692 case BFD_RELOC_PPC_TPREL16:
3693 reloc = BFD_RELOC_PPC64_TPREL16_DS;
3694 break;
3695 case BFD_RELOC_PPC_TPREL16_LO:
3696 reloc = BFD_RELOC_PPC64_TPREL16_LO_DS;
3697 break;
3698 case BFD_RELOC_PPC_GOT_DTPREL16:
3699 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
3700 case BFD_RELOC_PPC_GOT_TPREL16:
3701 case BFD_RELOC_PPC_GOT_TPREL16_LO:
3702 break;
3703 default:
3704 as_bad (_("unsupported relocation for DS offset field"));
3705 break;
3706 }
3707 }
160eba93
AM
3708
3709 /* Look for a __tls_get_addr arg after any __tls_get_addr
3710 modifiers like @plt. This fixup must be emitted before
3711 the usual call fixup. */
3712 if (ex.X_op == O_symbol && *str == '(' && fc < MAX_INSN_FIXUPS
3713 && parse_tls_arg (&str, &ex, &fixups[fc]))
3714 {
3715 fixups[fc].opindex = *opindex_ptr;
3716 ++fc;
3717 }
a0593ad9 3718#endif
0baf16f2 3719
252b5132
RH
3720 /* We need to generate a fixup for this expression. */
3721 if (fc >= MAX_INSN_FIXUPS)
3722 as_fatal (_("too many fixups"));
3723 fixups[fc].exp = ex;
727fc41e 3724 fixups[fc].opindex = *opindex_ptr;
252b5132
RH
3725 fixups[fc].reloc = reloc;
3726 ++fc;
3727 }
252b5132
RH
3728
3729 if (need_paren)
3730 {
3731 endc = ')';
3732 need_paren = 0;
c3d65c1c
BE
3733 /* If expecting more operands, then we want to see "),". */
3734 if (*str == endc && opindex_ptr[1] != 0)
3735 {
3736 do
3737 ++str;
3738 while (ISSPACE (*str));
3739 endc = ',';
3740 }
252b5132
RH
3741 }
3742 else if ((operand->flags & PPC_OPERAND_PARENS) != 0)
9cf7e568 3743 endc = '(';
252b5132
RH
3744 else
3745 endc = ',';
3746
3747 /* The call to expression should have advanced str past any
3748 whitespace. */
9cf7e568 3749 if (*str == endc)
252b5132 3750 {
9cf7e568
AM
3751 ++str;
3752 if (endc == '(')
3753 need_paren = 1;
3754 }
3755 else if (*str != '\0')
3756 {
3757 as_bad (_("syntax error; found `%c', expected `%c'"), *str, endc);
3758 break;
3759 }
3760 else if (endc == ')')
3761 {
3762 as_bad (_("syntax error; end of line, expected `%c'"), endc);
252b5132
RH
3763 break;
3764 }
252b5132
RH
3765 }
3766
3882b010 3767 while (ISSPACE (*str))
252b5132
RH
3768 ++str;
3769
3770 if (*str != '\0')
3771 as_bad (_("junk at end of line: `%s'"), str);
3772
dc1d03fc 3773#ifdef OBJ_ELF
b9c361e0 3774 /* Do we need/want an APUinfo section? */
4faf939a
JM
3775 if ((ppc_cpu & (PPC_OPCODE_E500 | PPC_OPCODE_E500MC | PPC_OPCODE_VLE)) != 0
3776 && !ppc_obj64)
6a0c61b7
EZ
3777 {
3778 /* These are all version "1". */
3779 if (opcode->flags & PPC_OPCODE_SPE)
b34976b6 3780 ppc_apuinfo_section_add (PPC_APUINFO_SPE, 1);
6a0c61b7 3781 if (opcode->flags & PPC_OPCODE_ISEL)
b34976b6 3782 ppc_apuinfo_section_add (PPC_APUINFO_ISEL, 1);
6a0c61b7 3783 if (opcode->flags & PPC_OPCODE_EFS)
b34976b6 3784 ppc_apuinfo_section_add (PPC_APUINFO_EFS, 1);
6a0c61b7 3785 if (opcode->flags & PPC_OPCODE_BRLOCK)
b34976b6 3786 ppc_apuinfo_section_add (PPC_APUINFO_BRLOCK, 1);
6a0c61b7 3787 if (opcode->flags & PPC_OPCODE_PMR)
b34976b6 3788 ppc_apuinfo_section_add (PPC_APUINFO_PMR, 1);
6a0c61b7 3789 if (opcode->flags & PPC_OPCODE_CACHELCK)
b34976b6 3790 ppc_apuinfo_section_add (PPC_APUINFO_CACHELCK, 1);
6a0c61b7 3791 if (opcode->flags & PPC_OPCODE_RFMCI)
b34976b6 3792 ppc_apuinfo_section_add (PPC_APUINFO_RFMCI, 1);
fbd94057
MR
3793 /* Only set the VLE flag if the instruction has been pulled via
3794 the VLE instruction set. This way the flag is guaranteed to
3795 be set for VLE-only instructions or for VLE-only processors,
3796 however it'll remain clear for dual-mode instructions on
3797 dual-mode and, more importantly, standard-mode processors. */
3798 if ((ppc_cpu & opcode->flags) == PPC_OPCODE_VLE)
f7d69005
AM
3799 {
3800 ppc_apuinfo_section_add (PPC_APUINFO_VLE, 1);
3801 if (elf_section_data (now_seg) != NULL)
3802 elf_section_data (now_seg)->this_hdr.sh_flags |= SHF_PPC_VLE;
3803 }
6a0c61b7 3804 }
dc1d03fc 3805#endif
6a0c61b7 3806
252b5132 3807 /* Write out the instruction. */
a9479dc0
AM
3808
3809 addr_mask = 3;
f7d69005 3810 if ((ppc_cpu & PPC_OPCODE_VLE) != 0)
a9479dc0
AM
3811 /* All instructions can start on a 2 byte boundary for VLE. */
3812 addr_mask = 1;
3813
3814 if (frag_now->insn_addr != addr_mask)
b9c361e0 3815 {
a9479dc0
AM
3816 /* Don't emit instructions to a frag started for data, or for a
3817 CPU differing in VLE mode. Data is allowed to be misaligned,
3818 and it's possible to start a new frag in the middle of
3819 misaligned data. */
3820 frag_wane (frag_now);
3821 frag_new (0);
b9c361e0 3822 }
a9479dc0
AM
3823
3824 /* Check that insns within the frag are aligned. ppc_frag_check
3825 will ensure that the frag start address is aligned. */
3826 if ((frag_now_fix () & addr_mask) != 0)
3827 as_bad (_("instruction address is not a multiple of %d"), addr_mask + 1);
3828
3829 /* Differentiate between two and four byte insns. */
3830 insn_length = 4;
3831 if ((ppc_cpu & PPC_OPCODE_VLE) != 0 && PPC_OP_SE_VLE (insn))
3832 insn_length = 2;
3833
b9c361e0 3834 f = frag_more (insn_length);
a9479dc0 3835 frag_now->insn_addr = addr_mask;
b9c361e0 3836 md_number_to_chars (f, insn, insn_length);
bf7279d5
AM
3837 last_insn = insn;
3838 last_seg = now_seg;
3839 last_subseg = now_subseg;
252b5132 3840
5d6f4f16 3841#ifdef OBJ_ELF
b9c361e0 3842 dwarf2_emit_insn (insn_length);
5d6f4f16
GK
3843#endif
3844
3b8b57a9 3845 /* Create any fixups. */
252b5132
RH
3846 for (i = 0; i < fc; i++)
3847 {
3b8b57a9 3848 fixS *fixP;
62ebcb5c 3849 if (fixups[i].reloc != BFD_RELOC_NONE)
252b5132 3850 {
0e2779e9
AM
3851 bfd_boolean pcrel;
3852 unsigned int size = fixup_size (fixups[i].reloc, &pcrel);
3853 int offset = target_big_endian ? (insn_length - size) : 0;
252b5132 3854
99a814a1
AM
3855 fixP = fix_new_exp (frag_now,
3856 f - frag_now->fr_literal + offset,
3857 size,
3858 &fixups[i].exp,
0e2779e9 3859 pcrel,
252b5132 3860 fixups[i].reloc);
252b5132
RH
3861 }
3862 else
727fc41e
AM
3863 {
3864 const struct powerpc_operand *operand;
3865
3866 operand = &powerpc_operands[fixups[i].opindex];
3b8b57a9
AM
3867 fixP = fix_new_exp (frag_now,
3868 f - frag_now->fr_literal,
3869 insn_length,
3870 &fixups[i].exp,
3871 (operand->flags & PPC_OPERAND_RELATIVE) != 0,
62ebcb5c 3872 BFD_RELOC_NONE);
727fc41e 3873 }
3b8b57a9 3874 fixP->fx_pcrel_adjust = fixups[i].opindex;
252b5132
RH
3875 }
3876}
3877
3878/* Handle a macro. Gather all the operands, transform them as
3879 described by the macro, and call md_assemble recursively. All the
3880 operands are separated by commas; we don't accept parentheses
3881 around operands here. */
3882
3883static void
98027b10 3884ppc_macro (char *str, const struct powerpc_macro *macro)
252b5132
RH
3885{
3886 char *operands[10];
3887 unsigned int count;
3888 char *s;
3889 unsigned int len;
3890 const char *format;
db557034 3891 unsigned int arg;
252b5132
RH
3892 char *send;
3893 char *complete;
3894
3895 /* Gather the users operands into the operands array. */
3896 count = 0;
3897 s = str;
3898 while (1)
3899 {
3900 if (count >= sizeof operands / sizeof operands[0])
3901 break;
3902 operands[count++] = s;
3903 s = strchr (s, ',');
3904 if (s == (char *) NULL)
3905 break;
3906 *s++ = '\0';
81d4177b 3907 }
252b5132
RH
3908
3909 if (count != macro->operands)
3910 {
3911 as_bad (_("wrong number of operands"));
3912 return;
3913 }
3914
3915 /* Work out how large the string must be (the size is unbounded
3916 because it includes user input). */
3917 len = 0;
3918 format = macro->format;
3919 while (*format != '\0')
3920 {
3921 if (*format != '%')
3922 {
3923 ++len;
3924 ++format;
3925 }
3926 else
3927 {
3928 arg = strtol (format + 1, &send, 10);
db557034 3929 know (send != format && arg < count);
252b5132
RH
3930 len += strlen (operands[arg]);
3931 format = send;
3932 }
3933 }
3934
3935 /* Put the string together. */
325801bd 3936 complete = s = XNEWVEC (char, len + 1);
252b5132
RH
3937 format = macro->format;
3938 while (*format != '\0')
3939 {
3940 if (*format != '%')
3941 *s++ = *format++;
3942 else
3943 {
3944 arg = strtol (format + 1, &send, 10);
3945 strcpy (s, operands[arg]);
3946 s += strlen (s);
3947 format = send;
3948 }
3949 }
3950 *s = '\0';
3951
3952 /* Assemble the constructed instruction. */
3953 md_assemble (complete);
e1fa0163 3954 free (complete);
81d4177b 3955}
252b5132
RH
3956\f
3957#ifdef OBJ_ELF
18ae9cc1 3958/* For ELF, add support for SHT_ORDERED. */
252b5132
RH
3959
3960int
98027b10 3961ppc_section_type (char *str, size_t len)
252b5132 3962{
9de8d8f1
RH
3963 if (len == 7 && strncmp (str, "ordered", 7) == 0)
3964 return SHT_ORDERED;
252b5132 3965
9de8d8f1 3966 return -1;
252b5132
RH
3967}
3968
3969int
1239de13 3970ppc_section_flags (flagword flags, bfd_vma attr ATTRIBUTE_UNUSED, int type)
252b5132
RH
3971{
3972 if (type == SHT_ORDERED)
3973 flags |= SEC_ALLOC | SEC_LOAD | SEC_SORT_ENTRIES;
3974
252b5132
RH
3975 return flags;
3976}
83eef883
AFB
3977
3978bfd_vma
3979ppc_elf_section_letter (int letter, const char **ptrmsg)
3980{
3981 if (letter == 'v')
3982 return SHF_PPC_VLE;
3983
3984 *ptrmsg = _("bad .section directive: want a,e,v,w,x,M,S,G,T in string");
3985 return -1;
3986}
252b5132
RH
3987#endif /* OBJ_ELF */
3988
3989\f
3990/* Pseudo-op handling. */
3991
3992/* The .byte pseudo-op. This is similar to the normal .byte
3993 pseudo-op, but it can also take a single ASCII string. */
3994
3995static void
98027b10 3996ppc_byte (int ignore ATTRIBUTE_UNUSED)
252b5132 3997{
bf7279d5
AM
3998 int count = 0;
3999
252b5132
RH
4000 if (*input_line_pointer != '\"')
4001 {
4002 cons (1);
4003 return;
4004 }
4005
4006 /* Gather characters. A real double quote is doubled. Unusual
4007 characters are not permitted. */
4008 ++input_line_pointer;
4009 while (1)
4010 {
4011 char c;
4012
4013 c = *input_line_pointer++;
4014
4015 if (c == '\"')
4016 {
4017 if (*input_line_pointer != '\"')
4018 break;
4019 ++input_line_pointer;
4020 }
4021
4022 FRAG_APPEND_1_CHAR (c);
bf7279d5 4023 ++count;
252b5132
RH
4024 }
4025
bf7279d5
AM
4026 if (warn_476 && count != 0 && (now_seg->flags & SEC_CODE) != 0)
4027 as_warn (_("data in executable section"));
252b5132
RH
4028 demand_empty_rest_of_line ();
4029}
4030\f
4031#ifdef OBJ_XCOFF
4032
4033/* XCOFF specific pseudo-op handling. */
4034
4035/* This is set if we are creating a .stabx symbol, since we don't want
4036 to handle symbol suffixes for such symbols. */
b34976b6 4037static bfd_boolean ppc_stab_symbol;
252b5132
RH
4038
4039/* The .comm and .lcomm pseudo-ops for XCOFF. XCOFF puts common
4040 symbols in the .bss segment as though they were local common
67c1ffbe 4041 symbols, and uses a different smclas. The native Aix 4.3.3 assembler
1ad63b2f 4042 aligns .comm and .lcomm to 4 bytes. */
252b5132
RH
4043
4044static void
98027b10 4045ppc_comm (int lcomm)
252b5132
RH
4046{
4047 asection *current_seg = now_seg;
4048 subsegT current_subseg = now_subseg;
4049 char *name;
4050 char endc;
4051 char *end_name;
4052 offsetT size;
4053 offsetT align;
4054 symbolS *lcomm_sym = NULL;
4055 symbolS *sym;
4056 char *pfrag;
4057
d02603dc 4058 endc = get_symbol_name (&name);
252b5132 4059 end_name = input_line_pointer;
d02603dc 4060 (void) restore_line_pointer (endc);
252b5132
RH
4061
4062 if (*input_line_pointer != ',')
4063 {
4064 as_bad (_("missing size"));
4065 ignore_rest_of_line ();
4066 return;
4067 }
4068 ++input_line_pointer;
4069
4070 size = get_absolute_expression ();
4071 if (size < 0)
4072 {
4073 as_bad (_("negative size"));
4074 ignore_rest_of_line ();
4075 return;
4076 }
4077
4078 if (! lcomm)
4079 {
4080 /* The third argument to .comm is the alignment. */
4081 if (*input_line_pointer != ',')
1ad63b2f 4082 align = 2;
252b5132
RH
4083 else
4084 {
4085 ++input_line_pointer;
4086 align = get_absolute_expression ();
4087 if (align <= 0)
4088 {
4089 as_warn (_("ignoring bad alignment"));
1ad63b2f 4090 align = 2;
252b5132
RH
4091 }
4092 }
4093 }
4094 else
4095 {
4096 char *lcomm_name;
4097 char lcomm_endc;
4098
252b5132
RH
4099 /* The third argument to .lcomm appears to be the real local
4100 common symbol to create. References to the symbol named in
4101 the first argument are turned into references to the third
4102 argument. */
4103 if (*input_line_pointer != ',')
4104 {
4105 as_bad (_("missing real symbol name"));
4106 ignore_rest_of_line ();
4107 return;
4108 }
4109 ++input_line_pointer;
4110
d02603dc 4111 lcomm_endc = get_symbol_name (&lcomm_name);
81d4177b 4112
252b5132
RH
4113 lcomm_sym = symbol_find_or_make (lcomm_name);
4114
d02603dc 4115 (void) restore_line_pointer (lcomm_endc);
3c02c47f
DE
4116
4117 /* The fourth argument to .lcomm is the alignment. */
4118 if (*input_line_pointer != ',')
4119 {
4120 if (size <= 4)
4121 align = 2;
4122 else
4123 align = 3;
4124 }
4125 else
4126 {
4127 ++input_line_pointer;
4128 align = get_absolute_expression ();
4129 if (align <= 0)
4130 {
4131 as_warn (_("ignoring bad alignment"));
4132 align = 2;
4133 }
4134 }
252b5132
RH
4135 }
4136
4137 *end_name = '\0';
4138 sym = symbol_find_or_make (name);
4139 *end_name = endc;
4140
4141 if (S_IS_DEFINED (sym)
4142 || S_GET_VALUE (sym) != 0)
4143 {
4144 as_bad (_("attempt to redefine symbol"));
4145 ignore_rest_of_line ();
4146 return;
4147 }
81d4177b 4148
252b5132 4149 record_alignment (bss_section, align);
81d4177b 4150
252b5132
RH
4151 if (! lcomm
4152 || ! S_IS_DEFINED (lcomm_sym))
4153 {
4154 symbolS *def_sym;
4155 offsetT def_size;
4156
4157 if (! lcomm)
4158 {
4159 def_sym = sym;
4160 def_size = size;
4161 S_SET_EXTERNAL (sym);
4162 }
4163 else
4164 {
809ffe0d 4165 symbol_get_tc (lcomm_sym)->output = 1;
252b5132
RH
4166 def_sym = lcomm_sym;
4167 def_size = 0;
4168 }
4169
4170 subseg_set (bss_section, 1);
4171 frag_align (align, 0, 0);
81d4177b 4172
809ffe0d 4173 symbol_set_frag (def_sym, frag_now);
252b5132
RH
4174 pfrag = frag_var (rs_org, 1, 1, (relax_substateT) 0, def_sym,
4175 def_size, (char *) NULL);
4176 *pfrag = 0;
4177 S_SET_SEGMENT (def_sym, bss_section);
809ffe0d 4178 symbol_get_tc (def_sym)->align = align;
252b5132
RH
4179 }
4180 else if (lcomm)
4181 {
4182 /* Align the size of lcomm_sym. */
809ffe0d
ILT
4183 symbol_get_frag (lcomm_sym)->fr_offset =
4184 ((symbol_get_frag (lcomm_sym)->fr_offset + (1 << align) - 1)
252b5132 4185 &~ ((1 << align) - 1));
809ffe0d
ILT
4186 if (align > symbol_get_tc (lcomm_sym)->align)
4187 symbol_get_tc (lcomm_sym)->align = align;
252b5132
RH
4188 }
4189
4190 if (lcomm)
4191 {
4192 /* Make sym an offset from lcomm_sym. */
4193 S_SET_SEGMENT (sym, bss_section);
809ffe0d
ILT
4194 symbol_set_frag (sym, symbol_get_frag (lcomm_sym));
4195 S_SET_VALUE (sym, symbol_get_frag (lcomm_sym)->fr_offset);
4196 symbol_get_frag (lcomm_sym)->fr_offset += size;
252b5132
RH
4197 }
4198
4199 subseg_set (current_seg, current_subseg);
4200
4201 demand_empty_rest_of_line ();
4202}
4203
4204/* The .csect pseudo-op. This switches us into a different
4205 subsegment. The first argument is a symbol whose value is the
4206 start of the .csect. In COFF, csect symbols get special aux
4207 entries defined by the x_csect field of union internal_auxent. The
4208 optional second argument is the alignment (the default is 2). */
4209
4210static void
98027b10 4211ppc_csect (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4212{
4213 char *name;
4214 char endc;
4215 symbolS *sym;
931e13a6 4216 offsetT align;
252b5132 4217
d02603dc 4218 endc = get_symbol_name (&name);
81d4177b 4219
252b5132
RH
4220 sym = symbol_find_or_make (name);
4221
d02603dc 4222 (void) restore_line_pointer (endc);
252b5132
RH
4223
4224 if (S_GET_NAME (sym)[0] == '\0')
4225 {
4226 /* An unnamed csect is assumed to be [PR]. */
96d56e9f 4227 symbol_get_tc (sym)->symbol_class = XMC_PR;
252b5132
RH
4228 }
4229
931e13a6 4230 align = 2;
252b5132
RH
4231 if (*input_line_pointer == ',')
4232 {
4233 ++input_line_pointer;
931e13a6 4234 align = get_absolute_expression ();
252b5132
RH
4235 }
4236
931e13a6
AM
4237 ppc_change_csect (sym, align);
4238
252b5132
RH
4239 demand_empty_rest_of_line ();
4240}
4241
4242/* Change to a different csect. */
4243
4244static void
98027b10 4245ppc_change_csect (symbolS *sym, offsetT align)
252b5132
RH
4246{
4247 if (S_IS_DEFINED (sym))
809ffe0d 4248 subseg_set (S_GET_SEGMENT (sym), symbol_get_tc (sym)->subseg);
252b5132
RH
4249 else
4250 {
4251 symbolS **list_ptr;
4252 int after_toc;
4253 int hold_chunksize;
4254 symbolS *list;
931e13a6
AM
4255 int is_code;
4256 segT sec;
252b5132
RH
4257
4258 /* This is a new csect. We need to look at the symbol class to
4259 figure out whether it should go in the text section or the
4260 data section. */
4261 after_toc = 0;
931e13a6 4262 is_code = 0;
96d56e9f 4263 switch (symbol_get_tc (sym)->symbol_class)
252b5132
RH
4264 {
4265 case XMC_PR:
4266 case XMC_RO:
4267 case XMC_DB:
4268 case XMC_GL:
4269 case XMC_XO:
4270 case XMC_SV:
4271 case XMC_TI:
4272 case XMC_TB:
4273 S_SET_SEGMENT (sym, text_section);
809ffe0d 4274 symbol_get_tc (sym)->subseg = ppc_text_subsegment;
252b5132
RH
4275 ++ppc_text_subsegment;
4276 list_ptr = &ppc_text_csects;
931e13a6 4277 is_code = 1;
252b5132
RH
4278 break;
4279 case XMC_RW:
4280 case XMC_TC0:
4281 case XMC_TC:
4282 case XMC_DS:
4283 case XMC_UA:
4284 case XMC_BS:
4285 case XMC_UC:
4286 if (ppc_toc_csect != NULL
809ffe0d
ILT
4287 && (symbol_get_tc (ppc_toc_csect)->subseg + 1
4288 == ppc_data_subsegment))
252b5132
RH
4289 after_toc = 1;
4290 S_SET_SEGMENT (sym, data_section);
809ffe0d 4291 symbol_get_tc (sym)->subseg = ppc_data_subsegment;
252b5132
RH
4292 ++ppc_data_subsegment;
4293 list_ptr = &ppc_data_csects;
4294 break;
4295 default:
4296 abort ();
4297 }
4298
4299 /* We set the obstack chunk size to a small value before
99a814a1
AM
4300 changing subsegments, so that we don't use a lot of memory
4301 space for what may be a small section. */
252b5132
RH
4302 hold_chunksize = chunksize;
4303 chunksize = 64;
4304
931e13a6
AM
4305 sec = subseg_new (segment_name (S_GET_SEGMENT (sym)),
4306 symbol_get_tc (sym)->subseg);
252b5132
RH
4307
4308 chunksize = hold_chunksize;
4309
4310 if (after_toc)
4311 ppc_after_toc_frag = frag_now;
4312
931e13a6
AM
4313 record_alignment (sec, align);
4314 if (is_code)
4315 frag_align_code (align, 0);
4316 else
4317 frag_align (align, 0, 0);
4318
809ffe0d 4319 symbol_set_frag (sym, frag_now);
252b5132
RH
4320 S_SET_VALUE (sym, (valueT) frag_now_fix ());
4321
931e13a6 4322 symbol_get_tc (sym)->align = align;
809ffe0d
ILT
4323 symbol_get_tc (sym)->output = 1;
4324 symbol_get_tc (sym)->within = sym;
81d4177b 4325
252b5132 4326 for (list = *list_ptr;
809ffe0d
ILT
4327 symbol_get_tc (list)->next != (symbolS *) NULL;
4328 list = symbol_get_tc (list)->next)
252b5132 4329 ;
809ffe0d 4330 symbol_get_tc (list)->next = sym;
81d4177b 4331
252b5132 4332 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
4333 symbol_append (sym, symbol_get_tc (list)->within, &symbol_rootP,
4334 &symbol_lastP);
252b5132
RH
4335 }
4336
4337 ppc_current_csect = sym;
4338}
4339
85645aed
TG
4340static void
4341ppc_change_debug_section (unsigned int idx, subsegT subseg)
4342{
4343 segT sec;
4344 flagword oldflags;
4345 const struct xcoff_dwsect_name *dw = &xcoff_dwsect_names[idx];
4346
4347 sec = subseg_new (dw->name, subseg);
4348 oldflags = bfd_get_section_flags (stdoutput, sec);
4349 if (oldflags == SEC_NO_FLAGS)
4350 {
4351 /* Just created section. */
4352 gas_assert (dw_sections[idx].sect == NULL);
4353
4354 bfd_set_section_flags (stdoutput, sec, SEC_DEBUGGING);
4355 bfd_set_section_alignment (stdoutput, sec, 0);
4356 dw_sections[idx].sect = sec;
4357 }
4358
4359 /* Not anymore in a csect. */
4360 ppc_current_csect = NULL;
4361}
4362
4363/* The .dwsect pseudo-op. Defines a DWARF section. Syntax is:
4364 .dwsect flag [, opt-label ]
4365*/
4366
4367static void
4368ppc_dwsect (int ignore ATTRIBUTE_UNUSED)
4369{
16de26a6 4370 valueT flag;
85645aed
TG
4371 symbolS *opt_label;
4372 const struct xcoff_dwsect_name *dw;
4373 struct dw_subsection *subseg;
4374 struct dw_section *dws;
4375 int i;
4376
4377 /* Find section. */
4378 flag = get_absolute_expression ();
4379 dw = NULL;
4380 for (i = 0; i < XCOFF_DWSECT_NBR_NAMES; i++)
4381 if (xcoff_dwsect_names[i].flag == flag)
4382 {
4383 dw = &xcoff_dwsect_names[i];
4384 break;
4385 }
4386
4387 /* Parse opt-label. */
4388 if (*input_line_pointer == ',')
4389 {
d02603dc 4390 char *label;
85645aed
TG
4391 char c;
4392
4393 ++input_line_pointer;
4394
d02603dc 4395 c = get_symbol_name (&label);
85645aed 4396 opt_label = symbol_find_or_make (label);
d02603dc 4397 (void) restore_line_pointer (c);
85645aed
TG
4398 }
4399 else
4400 opt_label = NULL;
4401
4402 demand_empty_rest_of_line ();
4403
4404 /* Return now in case of unknown subsection. */
4405 if (dw == NULL)
4406 {
d6ed37ed 4407 as_bad (_("no known dwarf XCOFF section for flag 0x%08x\n"),
85645aed
TG
4408 (unsigned)flag);
4409 return;
4410 }
4411
4412 /* Find the subsection. */
4413 dws = &dw_sections[i];
4414 subseg = NULL;
4415 if (opt_label != NULL && S_IS_DEFINED (opt_label))
4416 {
4417 /* Sanity check (note that in theory S_GET_SEGMENT mustn't be null). */
4418 if (dws->sect == NULL || S_GET_SEGMENT (opt_label) != dws->sect)
4419 {
4420 as_bad (_("label %s was not defined in this dwarf section"),
4421 S_GET_NAME (opt_label));
4422 subseg = dws->anon_subseg;
4423 opt_label = NULL;
4424 }
4425 else
4426 subseg = symbol_get_tc (opt_label)->u.dw;
4427 }
4428
4429 if (subseg != NULL)
4430 {
4431 /* Switch to the subsection. */
4432 ppc_change_debug_section (i, subseg->subseg);
4433 }
4434 else
4435 {
4436 /* Create a new dw subsection. */
325801bd 4437 subseg = XNEW (struct dw_subsection);
85645aed
TG
4438
4439 if (opt_label == NULL)
4440 {
4441 /* The anonymous one. */
4442 subseg->subseg = 0;
4443 subseg->link = NULL;
4444 dws->anon_subseg = subseg;
4445 }
4446 else
4447 {
4448 /* A named one. */
4449 if (dws->list_subseg != NULL)
4450 subseg->subseg = dws->list_subseg->subseg + 1;
4451 else
4452 subseg->subseg = 1;
4453
4454 subseg->link = dws->list_subseg;
4455 dws->list_subseg = subseg;
4456 symbol_get_tc (opt_label)->u.dw = subseg;
4457 }
4458
4459 ppc_change_debug_section (i, subseg->subseg);
4460
4461 if (dw->def_size)
4462 {
4463 /* Add the length field. */
4464 expressionS *exp = &subseg->end_exp;
4465 int sz;
4466
4467 if (opt_label != NULL)
4468 symbol_set_value_now (opt_label);
4469
4470 /* Add the length field. Note that according to the AIX assembler
4471 manual, the size of the length field is 4 for powerpc32 but
4472 12 for powerpc64. */
4473 if (ppc_obj64)
4474 {
4475 /* Write the 64bit marker. */
4476 md_number_to_chars (frag_more (4), -1, 4);
4477 }
4478
4479 exp->X_op = O_subtract;
4480 exp->X_op_symbol = symbol_temp_new_now ();
4481 exp->X_add_symbol = symbol_temp_make ();
4482
4483 sz = ppc_obj64 ? 8 : 4;
4484 exp->X_add_number = -sz;
4485 emit_expr (exp, sz);
4486 }
4487 }
4488}
4489
252b5132
RH
4490/* This function handles the .text and .data pseudo-ops. These
4491 pseudo-ops aren't really used by XCOFF; we implement them for the
4492 convenience of people who aren't used to XCOFF. */
4493
4494static void
98027b10 4495ppc_section (int type)
252b5132
RH
4496{
4497 const char *name;
4498 symbolS *sym;
4499
4500 if (type == 't')
4501 name = ".text[PR]";
4502 else if (type == 'd')
4503 name = ".data[RW]";
4504 else
4505 abort ();
4506
4507 sym = symbol_find_or_make (name);
4508
931e13a6 4509 ppc_change_csect (sym, 2);
252b5132
RH
4510
4511 demand_empty_rest_of_line ();
4512}
4513
4514/* This function handles the .section pseudo-op. This is mostly to
4515 give an error, since XCOFF only supports .text, .data and .bss, but
4516 we do permit the user to name the text or data section. */
4517
4518static void
98027b10 4519ppc_named_section (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4520{
4521 char *user_name;
4522 const char *real_name;
4523 char c;
4524 symbolS *sym;
4525
d02603dc 4526 c = get_symbol_name (&user_name);
252b5132
RH
4527
4528 if (strcmp (user_name, ".text") == 0)
4529 real_name = ".text[PR]";
4530 else if (strcmp (user_name, ".data") == 0)
4531 real_name = ".data[RW]";
4532 else
4533 {
d6ed37ed 4534 as_bad (_("the XCOFF file format does not support arbitrary sections"));
d02603dc 4535 (void) restore_line_pointer (c);
252b5132
RH
4536 ignore_rest_of_line ();
4537 return;
4538 }
4539
d02603dc 4540 (void) restore_line_pointer (c);
252b5132
RH
4541
4542 sym = symbol_find_or_make (real_name);
4543
931e13a6 4544 ppc_change_csect (sym, 2);
252b5132
RH
4545
4546 demand_empty_rest_of_line ();
4547}
4548
4549/* The .extern pseudo-op. We create an undefined symbol. */
4550
4551static void
98027b10 4552ppc_extern (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4553{
4554 char *name;
4555 char endc;
4556
d02603dc 4557 endc = get_symbol_name (&name);
252b5132
RH
4558
4559 (void) symbol_find_or_make (name);
4560
d02603dc 4561 (void) restore_line_pointer (endc);
252b5132
RH
4562
4563 demand_empty_rest_of_line ();
4564}
4565
4566/* The .lglobl pseudo-op. Keep the symbol in the symbol table. */
4567
4568static void
98027b10 4569ppc_lglobl (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4570{
4571 char *name;
4572 char endc;
4573 symbolS *sym;
4574
d02603dc 4575 endc = get_symbol_name (&name);
252b5132
RH
4576
4577 sym = symbol_find_or_make (name);
4578
d02603dc 4579 (void) restore_line_pointer (endc);
252b5132 4580
809ffe0d 4581 symbol_get_tc (sym)->output = 1;
252b5132
RH
4582
4583 demand_empty_rest_of_line ();
4584}
4585
c865e45b
RS
4586/* The .ref pseudo-op. It takes a list of symbol names and inserts R_REF
4587 relocations at the beginning of the current csect.
4588
4589 (In principle, there's no reason why the relocations _have_ to be at
4590 the beginning. Anywhere in the csect would do. However, inserting
33eaf5de 4591 at the beginning is what the native assembler does, and it helps to
c865e45b
RS
4592 deal with cases where the .ref statements follow the section contents.)
4593
4594 ??? .refs don't work for empty .csects. However, the native assembler
4595 doesn't report an error in this case, and neither yet do we. */
4596
4597static void
4598ppc_ref (int ignore ATTRIBUTE_UNUSED)
4599{
4600 char *name;
4601 char c;
4602
4603 if (ppc_current_csect == NULL)
4604 {
4605 as_bad (_(".ref outside .csect"));
4606 ignore_rest_of_line ();
4607 return;
4608 }
4609
4610 do
4611 {
d02603dc 4612 c = get_symbol_name (&name);
c865e45b
RS
4613
4614 fix_at_start (symbol_get_frag (ppc_current_csect), 0,
4615 symbol_find_or_make (name), 0, FALSE, BFD_RELOC_NONE);
4616
4617 *input_line_pointer = c;
d02603dc 4618 SKIP_WHITESPACE_AFTER_NAME ();
c865e45b
RS
4619 c = *input_line_pointer;
4620 if (c == ',')
4621 {
4622 input_line_pointer++;
4623 SKIP_WHITESPACE ();
4624 if (is_end_of_line[(unsigned char) *input_line_pointer])
4625 {
4626 as_bad (_("missing symbol name"));
4627 ignore_rest_of_line ();
4628 return;
4629 }
4630 }
4631 }
4632 while (c == ',');
4633
4634 demand_empty_rest_of_line ();
4635}
4636
252b5132
RH
4637/* The .rename pseudo-op. The RS/6000 assembler can rename symbols,
4638 although I don't know why it bothers. */
4639
4640static void
98027b10 4641ppc_rename (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4642{
4643 char *name;
4644 char endc;
4645 symbolS *sym;
4646 int len;
4647
d02603dc 4648 endc = get_symbol_name (&name);
252b5132
RH
4649
4650 sym = symbol_find_or_make (name);
4651
d02603dc 4652 (void) restore_line_pointer (endc);
252b5132
RH
4653
4654 if (*input_line_pointer != ',')
4655 {
4656 as_bad (_("missing rename string"));
4657 ignore_rest_of_line ();
4658 return;
4659 }
4660 ++input_line_pointer;
4661
809ffe0d 4662 symbol_get_tc (sym)->real_name = demand_copy_C_string (&len);
252b5132
RH
4663
4664 demand_empty_rest_of_line ();
4665}
4666
4667/* The .stabx pseudo-op. This is similar to a normal .stabs
4668 pseudo-op, but slightly different. A sample is
4669 .stabx "main:F-1",.main,142,0
4670 The first argument is the symbol name to create. The second is the
4671 value, and the third is the storage class. The fourth seems to be
4672 always zero, and I am assuming it is the type. */
4673
4674static void
98027b10 4675ppc_stabx (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4676{
4677 char *name;
4678 int len;
4679 symbolS *sym;
4680 expressionS exp;
4681
4682 name = demand_copy_C_string (&len);
4683
4684 if (*input_line_pointer != ',')
4685 {
4686 as_bad (_("missing value"));
4687 return;
4688 }
4689 ++input_line_pointer;
4690
b34976b6 4691 ppc_stab_symbol = TRUE;
252b5132 4692 sym = symbol_make (name);
b34976b6 4693 ppc_stab_symbol = FALSE;
252b5132 4694
809ffe0d 4695 symbol_get_tc (sym)->real_name = name;
252b5132
RH
4696
4697 (void) expression (&exp);
4698
4699 switch (exp.X_op)
4700 {
4701 case O_illegal:
4702 case O_absent:
4703 case O_big:
4704 as_bad (_("illegal .stabx expression; zero assumed"));
4705 exp.X_add_number = 0;
4706 /* Fall through. */
4707 case O_constant:
4708 S_SET_VALUE (sym, (valueT) exp.X_add_number);
809ffe0d 4709 symbol_set_frag (sym, &zero_address_frag);
252b5132
RH
4710 break;
4711
4712 case O_symbol:
4713 if (S_GET_SEGMENT (exp.X_add_symbol) == undefined_section)
809ffe0d 4714 symbol_set_value_expression (sym, &exp);
252b5132
RH
4715 else
4716 {
4717 S_SET_VALUE (sym,
4718 exp.X_add_number + S_GET_VALUE (exp.X_add_symbol));
809ffe0d 4719 symbol_set_frag (sym, symbol_get_frag (exp.X_add_symbol));
252b5132
RH
4720 }
4721 break;
4722
4723 default:
4724 /* The value is some complex expression. This will probably
99a814a1
AM
4725 fail at some later point, but this is probably the right
4726 thing to do here. */
809ffe0d 4727 symbol_set_value_expression (sym, &exp);
252b5132
RH
4728 break;
4729 }
4730
4731 S_SET_SEGMENT (sym, ppc_coff_debug_section);
809ffe0d 4732 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
4733
4734 if (*input_line_pointer != ',')
4735 {
4736 as_bad (_("missing class"));
4737 return;
4738 }
4739 ++input_line_pointer;
4740
4741 S_SET_STORAGE_CLASS (sym, get_absolute_expression ());
4742
4743 if (*input_line_pointer != ',')
4744 {
4745 as_bad (_("missing type"));
4746 return;
4747 }
4748 ++input_line_pointer;
4749
4750 S_SET_DATA_TYPE (sym, get_absolute_expression ());
4751
809ffe0d 4752 symbol_get_tc (sym)->output = 1;
252b5132 4753
c734e7e3
TG
4754 if (S_GET_STORAGE_CLASS (sym) == C_STSYM)
4755 {
4756 /* In this case :
252b5132 4757
c734e7e3
TG
4758 .bs name
4759 .stabx "z",arrays_,133,0
4760 .es
99a814a1 4761
c734e7e3 4762 .comm arrays_,13768,3
99a814a1 4763
c734e7e3
TG
4764 resolve_symbol_value will copy the exp's "within" into sym's when the
4765 offset is 0. Since this seems to be corner case problem,
4766 only do the correction for storage class C_STSYM. A better solution
4767 would be to have the tc field updated in ppc_symbol_new_hook. */
99a814a1 4768
c734e7e3
TG
4769 if (exp.X_op == O_symbol)
4770 {
4771 if (ppc_current_block == NULL)
4772 as_bad (_(".stabx of storage class stsym must be within .bs/.es"));
99a814a1 4773
c734e7e3
TG
4774 symbol_get_tc (sym)->within = ppc_current_block;
4775 symbol_get_tc (exp.X_add_symbol)->within = ppc_current_block;
4776 }
4777 }
99a814a1 4778
252b5132
RH
4779 if (exp.X_op != O_symbol
4780 || ! S_IS_EXTERNAL (exp.X_add_symbol)
4781 || S_GET_SEGMENT (exp.X_add_symbol) != bss_section)
4782 ppc_frob_label (sym);
4783 else
4784 {
4785 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
4786 symbol_append (sym, exp.X_add_symbol, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
4787 if (symbol_get_tc (ppc_current_csect)->within == exp.X_add_symbol)
4788 symbol_get_tc (ppc_current_csect)->within = sym;
252b5132
RH
4789 }
4790
4791 demand_empty_rest_of_line ();
4792}
4793
4794/* The .function pseudo-op. This takes several arguments. The first
4795 argument seems to be the external name of the symbol. The second
67c1ffbe 4796 argument seems to be the label for the start of the function. gcc
252b5132
RH
4797 uses the same name for both. I have no idea what the third and
4798 fourth arguments are meant to be. The optional fifth argument is
4799 an expression for the size of the function. In COFF this symbol
4800 gets an aux entry like that used for a csect. */
4801
4802static void
98027b10 4803ppc_function (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4804{
4805 char *name;
4806 char endc;
4807 char *s;
4808 symbolS *ext_sym;
4809 symbolS *lab_sym;
4810
d02603dc 4811 endc = get_symbol_name (&name);
252b5132
RH
4812
4813 /* Ignore any [PR] suffix. */
4814 name = ppc_canonicalize_symbol_name (name);
4815 s = strchr (name, '[');
4816 if (s != (char *) NULL
4817 && strcmp (s + 1, "PR]") == 0)
4818 *s = '\0';
4819
4820 ext_sym = symbol_find_or_make (name);
4821
d02603dc 4822 (void) restore_line_pointer (endc);
252b5132
RH
4823
4824 if (*input_line_pointer != ',')
4825 {
4826 as_bad (_("missing symbol name"));
4827 ignore_rest_of_line ();
4828 return;
4829 }
4830 ++input_line_pointer;
4831
d02603dc 4832 endc = get_symbol_name (&name);
252b5132
RH
4833
4834 lab_sym = symbol_find_or_make (name);
4835
d02603dc 4836 (void) restore_line_pointer (endc);
252b5132
RH
4837
4838 if (ext_sym != lab_sym)
4839 {
809ffe0d
ILT
4840 expressionS exp;
4841
4842 exp.X_op = O_symbol;
4843 exp.X_add_symbol = lab_sym;
4844 exp.X_op_symbol = NULL;
4845 exp.X_add_number = 0;
4846 exp.X_unsigned = 0;
4847 symbol_set_value_expression (ext_sym, &exp);
252b5132
RH
4848 }
4849
96d56e9f
NC
4850 if (symbol_get_tc (ext_sym)->symbol_class == -1)
4851 symbol_get_tc (ext_sym)->symbol_class = XMC_PR;
809ffe0d 4852 symbol_get_tc (ext_sym)->output = 1;
252b5132
RH
4853
4854 if (*input_line_pointer == ',')
4855 {
91d6fa6a 4856 expressionS exp;
252b5132
RH
4857
4858 /* Ignore the third argument. */
4859 ++input_line_pointer;
91d6fa6a 4860 expression (& exp);
252b5132
RH
4861 if (*input_line_pointer == ',')
4862 {
4863 /* Ignore the fourth argument. */
4864 ++input_line_pointer;
91d6fa6a 4865 expression (& exp);
252b5132
RH
4866 if (*input_line_pointer == ',')
4867 {
4868 /* The fifth argument is the function size. */
4869 ++input_line_pointer;
85645aed
TG
4870 symbol_get_tc (ext_sym)->u.size = symbol_new
4871 ("L0\001", absolute_section,(valueT) 0, &zero_address_frag);
4872 pseudo_set (symbol_get_tc (ext_sym)->u.size);
252b5132
RH
4873 }
4874 }
4875 }
4876
4877 S_SET_DATA_TYPE (ext_sym, DT_FCN << N_BTSHFT);
4878 SF_SET_FUNCTION (ext_sym);
4879 SF_SET_PROCESS (ext_sym);
4880 coff_add_linesym (ext_sym);
4881
4882 demand_empty_rest_of_line ();
4883}
4884
4885/* The .bf pseudo-op. This is just like a COFF C_FCN symbol named
8642cce8
TR
4886 ".bf". If the pseudo op .bi was seen before .bf, patch the .bi sym
4887 with the correct line number */
5d6255fe 4888
8642cce8 4889static symbolS *saved_bi_sym = 0;
252b5132
RH
4890
4891static void
98027b10 4892ppc_bf (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4893{
4894 symbolS *sym;
4895
4896 sym = symbol_make (".bf");
4897 S_SET_SEGMENT (sym, text_section);
809ffe0d 4898 symbol_set_frag (sym, frag_now);
252b5132
RH
4899 S_SET_VALUE (sym, frag_now_fix ());
4900 S_SET_STORAGE_CLASS (sym, C_FCN);
4901
4902 coff_line_base = get_absolute_expression ();
4903
4904 S_SET_NUMBER_AUXILIARY (sym, 1);
4905 SA_SET_SYM_LNNO (sym, coff_line_base);
4906
8642cce8 4907 /* Line number for bi. */
5d6255fe 4908 if (saved_bi_sym)
8642cce8
TR
4909 {
4910 S_SET_VALUE (saved_bi_sym, coff_n_line_nos);
4911 saved_bi_sym = 0;
4912 }
5d6255fe 4913
8642cce8 4914
809ffe0d 4915 symbol_get_tc (sym)->output = 1;
252b5132
RH
4916
4917 ppc_frob_label (sym);
4918
4919 demand_empty_rest_of_line ();
4920}
4921
4922/* The .ef pseudo-op. This is just like a COFF C_FCN symbol named
4923 ".ef", except that the line number is absolute, not relative to the
4924 most recent ".bf" symbol. */
4925
4926static void
98027b10 4927ppc_ef (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4928{
4929 symbolS *sym;
4930
4931 sym = symbol_make (".ef");
4932 S_SET_SEGMENT (sym, text_section);
809ffe0d 4933 symbol_set_frag (sym, frag_now);
252b5132
RH
4934 S_SET_VALUE (sym, frag_now_fix ());
4935 S_SET_STORAGE_CLASS (sym, C_FCN);
4936 S_SET_NUMBER_AUXILIARY (sym, 1);
4937 SA_SET_SYM_LNNO (sym, get_absolute_expression ());
809ffe0d 4938 symbol_get_tc (sym)->output = 1;
252b5132
RH
4939
4940 ppc_frob_label (sym);
4941
4942 demand_empty_rest_of_line ();
4943}
4944
4945/* The .bi and .ei pseudo-ops. These take a string argument and
4946 generates a C_BINCL or C_EINCL symbol, which goes at the start of
8642cce8
TR
4947 the symbol list. The value of .bi will be know when the next .bf
4948 is encountered. */
252b5132
RH
4949
4950static void
98027b10 4951ppc_biei (int ei)
252b5132
RH
4952{
4953 static symbolS *last_biei;
4954
4955 char *name;
4956 int len;
4957 symbolS *sym;
4958 symbolS *look;
4959
4960 name = demand_copy_C_string (&len);
4961
4962 /* The value of these symbols is actually file offset. Here we set
4963 the value to the index into the line number entries. In
4964 ppc_frob_symbols we set the fix_line field, which will cause BFD
4965 to do the right thing. */
4966
4967 sym = symbol_make (name);
4968 /* obj-coff.c currently only handles line numbers correctly in the
4969 .text section. */
4970 S_SET_SEGMENT (sym, text_section);
4971 S_SET_VALUE (sym, coff_n_line_nos);
809ffe0d 4972 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
4973
4974 S_SET_STORAGE_CLASS (sym, ei ? C_EINCL : C_BINCL);
809ffe0d 4975 symbol_get_tc (sym)->output = 1;
81d4177b 4976
8642cce8 4977 /* Save bi. */
5d6255fe 4978 if (ei)
8642cce8
TR
4979 saved_bi_sym = 0;
4980 else
4981 saved_bi_sym = sym;
4982
252b5132
RH
4983 for (look = last_biei ? last_biei : symbol_rootP;
4984 (look != (symbolS *) NULL
4985 && (S_GET_STORAGE_CLASS (look) == C_FILE
4986 || S_GET_STORAGE_CLASS (look) == C_BINCL
4987 || S_GET_STORAGE_CLASS (look) == C_EINCL));
4988 look = symbol_next (look))
4989 ;
4990 if (look != (symbolS *) NULL)
4991 {
4992 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
4993 symbol_insert (sym, look, &symbol_rootP, &symbol_lastP);
4994 last_biei = sym;
4995 }
4996
4997 demand_empty_rest_of_line ();
4998}
4999
5000/* The .bs pseudo-op. This generates a C_BSTAT symbol named ".bs".
5001 There is one argument, which is a csect symbol. The value of the
5002 .bs symbol is the index of this csect symbol. */
5003
5004static void
98027b10 5005ppc_bs (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5006{
5007 char *name;
5008 char endc;
5009 symbolS *csect;
5010 symbolS *sym;
5011
5012 if (ppc_current_block != NULL)
5013 as_bad (_("nested .bs blocks"));
5014
d02603dc 5015 endc = get_symbol_name (&name);
252b5132
RH
5016
5017 csect = symbol_find_or_make (name);
5018
d02603dc 5019 (void) restore_line_pointer (endc);
252b5132
RH
5020
5021 sym = symbol_make (".bs");
5022 S_SET_SEGMENT (sym, now_seg);
5023 S_SET_STORAGE_CLASS (sym, C_BSTAT);
809ffe0d
ILT
5024 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
5025 symbol_get_tc (sym)->output = 1;
252b5132 5026
809ffe0d 5027 symbol_get_tc (sym)->within = csect;
252b5132
RH
5028
5029 ppc_frob_label (sym);
5030
5031 ppc_current_block = sym;
5032
5033 demand_empty_rest_of_line ();
5034}
5035
5036/* The .es pseudo-op. Generate a C_ESTART symbol named .es. */
5037
5038static void
98027b10 5039ppc_es (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5040{
5041 symbolS *sym;
5042
5043 if (ppc_current_block == NULL)
5044 as_bad (_(".es without preceding .bs"));
5045
5046 sym = symbol_make (".es");
5047 S_SET_SEGMENT (sym, now_seg);
5048 S_SET_STORAGE_CLASS (sym, C_ESTAT);
809ffe0d
ILT
5049 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
5050 symbol_get_tc (sym)->output = 1;
252b5132
RH
5051
5052 ppc_frob_label (sym);
5053
5054 ppc_current_block = NULL;
5055
5056 demand_empty_rest_of_line ();
5057}
5058
5059/* The .bb pseudo-op. Generate a C_BLOCK symbol named .bb, with a
5060 line number. */
5061
5062static void
98027b10 5063ppc_bb (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5064{
5065 symbolS *sym;
5066
5067 sym = symbol_make (".bb");
5068 S_SET_SEGMENT (sym, text_section);
809ffe0d 5069 symbol_set_frag (sym, frag_now);
252b5132
RH
5070 S_SET_VALUE (sym, frag_now_fix ());
5071 S_SET_STORAGE_CLASS (sym, C_BLOCK);
5072
5073 S_SET_NUMBER_AUXILIARY (sym, 1);
5074 SA_SET_SYM_LNNO (sym, get_absolute_expression ());
5075
809ffe0d 5076 symbol_get_tc (sym)->output = 1;
252b5132
RH
5077
5078 SF_SET_PROCESS (sym);
5079
5080 ppc_frob_label (sym);
5081
5082 demand_empty_rest_of_line ();
5083}
5084
5085/* The .eb pseudo-op. Generate a C_BLOCK symbol named .eb, with a
5086 line number. */
5087
5088static void
98027b10 5089ppc_eb (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5090{
5091 symbolS *sym;
5092
5093 sym = symbol_make (".eb");
5094 S_SET_SEGMENT (sym, text_section);
809ffe0d 5095 symbol_set_frag (sym, frag_now);
252b5132
RH
5096 S_SET_VALUE (sym, frag_now_fix ());
5097 S_SET_STORAGE_CLASS (sym, C_BLOCK);
5098 S_SET_NUMBER_AUXILIARY (sym, 1);
5099 SA_SET_SYM_LNNO (sym, get_absolute_expression ());
809ffe0d 5100 symbol_get_tc (sym)->output = 1;
252b5132
RH
5101
5102 SF_SET_PROCESS (sym);
5103
5104 ppc_frob_label (sym);
5105
5106 demand_empty_rest_of_line ();
5107}
5108
5109/* The .bc pseudo-op. This just creates a C_BCOMM symbol with a
5110 specified name. */
5111
5112static void
98027b10 5113ppc_bc (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5114{
5115 char *name;
5116 int len;
5117 symbolS *sym;
5118
5119 name = demand_copy_C_string (&len);
5120 sym = symbol_make (name);
5121 S_SET_SEGMENT (sym, ppc_coff_debug_section);
809ffe0d 5122 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
5123 S_SET_STORAGE_CLASS (sym, C_BCOMM);
5124 S_SET_VALUE (sym, 0);
809ffe0d 5125 symbol_get_tc (sym)->output = 1;
252b5132
RH
5126
5127 ppc_frob_label (sym);
5128
5129 demand_empty_rest_of_line ();
5130}
5131
5132/* The .ec pseudo-op. This just creates a C_ECOMM symbol. */
5133
5134static void
98027b10 5135ppc_ec (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5136{
5137 symbolS *sym;
5138
5139 sym = symbol_make (".ec");
5140 S_SET_SEGMENT (sym, ppc_coff_debug_section);
809ffe0d 5141 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
5142 S_SET_STORAGE_CLASS (sym, C_ECOMM);
5143 S_SET_VALUE (sym, 0);
809ffe0d 5144 symbol_get_tc (sym)->output = 1;
252b5132
RH
5145
5146 ppc_frob_label (sym);
5147
5148 demand_empty_rest_of_line ();
5149}
5150
5151/* The .toc pseudo-op. Switch to the .toc subsegment. */
5152
5153static void
98027b10 5154ppc_toc (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5155{
5156 if (ppc_toc_csect != (symbolS *) NULL)
809ffe0d 5157 subseg_set (data_section, symbol_get_tc (ppc_toc_csect)->subseg);
252b5132
RH
5158 else
5159 {
5160 subsegT subseg;
5161 symbolS *sym;
5162 symbolS *list;
81d4177b 5163
252b5132
RH
5164 subseg = ppc_data_subsegment;
5165 ++ppc_data_subsegment;
5166
5167 subseg_new (segment_name (data_section), subseg);
5168 ppc_toc_frag = frag_now;
5169
5170 sym = symbol_find_or_make ("TOC[TC0]");
809ffe0d 5171 symbol_set_frag (sym, frag_now);
252b5132
RH
5172 S_SET_SEGMENT (sym, data_section);
5173 S_SET_VALUE (sym, (valueT) frag_now_fix ());
809ffe0d
ILT
5174 symbol_get_tc (sym)->subseg = subseg;
5175 symbol_get_tc (sym)->output = 1;
5176 symbol_get_tc (sym)->within = sym;
252b5132
RH
5177
5178 ppc_toc_csect = sym;
81d4177b 5179
252b5132 5180 for (list = ppc_data_csects;
809ffe0d
ILT
5181 symbol_get_tc (list)->next != (symbolS *) NULL;
5182 list = symbol_get_tc (list)->next)
252b5132 5183 ;
809ffe0d 5184 symbol_get_tc (list)->next = sym;
252b5132
RH
5185
5186 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
5187 symbol_append (sym, symbol_get_tc (list)->within, &symbol_rootP,
5188 &symbol_lastP);
252b5132
RH
5189 }
5190
5191 ppc_current_csect = ppc_toc_csect;
5192
5193 demand_empty_rest_of_line ();
5194}
5195
5196/* The AIX assembler automatically aligns the operands of a .long or
5197 .short pseudo-op, and we want to be compatible. */
5198
5199static void
98027b10 5200ppc_xcoff_cons (int log_size)
252b5132
RH
5201{
5202 frag_align (log_size, 0, 0);
5203 record_alignment (now_seg, log_size);
5204 cons (1 << log_size);
5205}
5206
5207static void
98027b10 5208ppc_vbyte (int dummy ATTRIBUTE_UNUSED)
252b5132
RH
5209{
5210 expressionS exp;
5211 int byte_count;
5212
5213 (void) expression (&exp);
5214
5215 if (exp.X_op != O_constant)
5216 {
5217 as_bad (_("non-constant byte count"));
5218 return;
5219 }
5220
5221 byte_count = exp.X_add_number;
5222
5223 if (*input_line_pointer != ',')
5224 {
5225 as_bad (_("missing value"));
5226 return;
5227 }
5228
5229 ++input_line_pointer;
5230 cons (byte_count);
5231}
5232
85645aed
TG
5233void
5234ppc_xcoff_end (void)
5235{
5236 int i;
5237
5238 for (i = 0; i < XCOFF_DWSECT_NBR_NAMES; i++)
5239 {
5240 struct dw_section *dws = &dw_sections[i];
5241 struct dw_subsection *dwss;
5242
5243 if (dws->anon_subseg)
5244 {
5245 dwss = dws->anon_subseg;
5246 dwss->link = dws->list_subseg;
5247 }
5248 else
5249 dwss = dws->list_subseg;
5250
5251 for (; dwss != NULL; dwss = dwss->link)
5252 if (dwss->end_exp.X_add_symbol != NULL)
5253 {
5254 subseg_set (dws->sect, dwss->subseg);
5255 symbol_set_value_now (dwss->end_exp.X_add_symbol);
5256 }
5257 }
5258}
5259
252b5132 5260#endif /* OBJ_XCOFF */
0baf16f2 5261#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
252b5132
RH
5262\f
5263/* The .tc pseudo-op. This is used when generating either XCOFF or
5264 ELF. This takes two or more arguments.
5265
5266 When generating XCOFF output, the first argument is the name to
5267 give to this location in the toc; this will be a symbol with class
0baf16f2 5268 TC. The rest of the arguments are N-byte values to actually put at
252b5132 5269 this location in the TOC; often there is just one more argument, a
1049f94e 5270 relocatable symbol reference. The size of the value to store
0baf16f2
AM
5271 depends on target word size. A 32-bit target uses 4-byte values, a
5272 64-bit target uses 8-byte values.
252b5132
RH
5273
5274 When not generating XCOFF output, the arguments are the same, but
5275 the first argument is simply ignored. */
5276
5277static void
98027b10 5278ppc_tc (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5279{
5280#ifdef OBJ_XCOFF
5281
5282 /* Define the TOC symbol name. */
5283 {
5284 char *name;
5285 char endc;
5286 symbolS *sym;
5287
5288 if (ppc_toc_csect == (symbolS *) NULL
5289 || ppc_toc_csect != ppc_current_csect)
5290 {
5291 as_bad (_(".tc not in .toc section"));
5292 ignore_rest_of_line ();
5293 return;
5294 }
5295
d02603dc 5296 endc = get_symbol_name (&name);
252b5132
RH
5297
5298 sym = symbol_find_or_make (name);
5299
d02603dc 5300 (void) restore_line_pointer (endc);
252b5132
RH
5301
5302 if (S_IS_DEFINED (sym))
5303 {
5304 symbolS *label;
5305
809ffe0d 5306 label = symbol_get_tc (ppc_current_csect)->within;
96d56e9f 5307 if (symbol_get_tc (label)->symbol_class != XMC_TC0)
252b5132
RH
5308 {
5309 as_bad (_(".tc with no label"));
5310 ignore_rest_of_line ();
5311 return;
5312 }
5313
5314 S_SET_SEGMENT (label, S_GET_SEGMENT (sym));
809ffe0d 5315 symbol_set_frag (label, symbol_get_frag (sym));
252b5132
RH
5316 S_SET_VALUE (label, S_GET_VALUE (sym));
5317
5318 while (! is_end_of_line[(unsigned char) *input_line_pointer])
5319 ++input_line_pointer;
5320
5321 return;
5322 }
5323
5324 S_SET_SEGMENT (sym, now_seg);
809ffe0d 5325 symbol_set_frag (sym, frag_now);
252b5132 5326 S_SET_VALUE (sym, (valueT) frag_now_fix ());
96d56e9f 5327 symbol_get_tc (sym)->symbol_class = XMC_TC;
809ffe0d 5328 symbol_get_tc (sym)->output = 1;
252b5132
RH
5329
5330 ppc_frob_label (sym);
5331 }
5332
0baf16f2
AM
5333#endif /* OBJ_XCOFF */
5334#ifdef OBJ_ELF
9c7977b3 5335 int align;
252b5132
RH
5336
5337 /* Skip the TOC symbol name. */
5338 while (is_part_of_name (*input_line_pointer)
d13d4015 5339 || *input_line_pointer == ' '
252b5132
RH
5340 || *input_line_pointer == '['
5341 || *input_line_pointer == ']'
5342 || *input_line_pointer == '{'
5343 || *input_line_pointer == '}')
5344 ++input_line_pointer;
5345
0baf16f2 5346 /* Align to a four/eight byte boundary. */
2b3c4602 5347 align = ppc_obj64 ? 3 : 2;
9c7977b3
AM
5348 frag_align (align, 0, 0);
5349 record_alignment (now_seg, align);
0baf16f2 5350#endif /* OBJ_ELF */
252b5132
RH
5351
5352 if (*input_line_pointer != ',')
5353 demand_empty_rest_of_line ();
5354 else
5355 {
5356 ++input_line_pointer;
2b3c4602 5357 cons (ppc_obj64 ? 8 : 4);
252b5132
RH
5358 }
5359}
0baf16f2
AM
5360
5361/* Pseudo-op .machine. */
0baf16f2
AM
5362
5363static void
98027b10 5364ppc_machine (int ignore ATTRIBUTE_UNUSED)
0baf16f2 5365{
d02603dc 5366 char c;
69c040df
AM
5367 char *cpu_string;
5368#define MAX_HISTORY 100
fa452fa6 5369 static ppc_cpu_t *cpu_history;
69c040df
AM
5370 static int curr_hist;
5371
5372 SKIP_WHITESPACE ();
5373
d02603dc
NC
5374 c = get_symbol_name (&cpu_string);
5375 cpu_string = xstrdup (cpu_string);
5376 (void) restore_line_pointer (c);
69c040df
AM
5377
5378 if (cpu_string != NULL)
5379 {
fa452fa6 5380 ppc_cpu_t old_cpu = ppc_cpu;
69fe9ce5 5381 ppc_cpu_t new_cpu;
69c040df
AM
5382 char *p;
5383
5384 for (p = cpu_string; *p != 0; p++)
5385 *p = TOLOWER (*p);
5386
5387 if (strcmp (cpu_string, "push") == 0)
5388 {
5389 if (cpu_history == NULL)
325801bd 5390 cpu_history = XNEWVEC (ppc_cpu_t, MAX_HISTORY);
69c040df
AM
5391
5392 if (curr_hist >= MAX_HISTORY)
5393 as_bad (_(".machine stack overflow"));
5394 else
5395 cpu_history[curr_hist++] = ppc_cpu;
5396 }
5397 else if (strcmp (cpu_string, "pop") == 0)
5398 {
5399 if (curr_hist <= 0)
5400 as_bad (_(".machine stack underflow"));
5401 else
5402 ppc_cpu = cpu_history[--curr_hist];
5403 }
776fc418 5404 else if ((new_cpu = ppc_parse_cpu (ppc_cpu, &sticky, cpu_string)) != 0)
69fe9ce5 5405 ppc_cpu = new_cpu;
69c040df
AM
5406 else
5407 as_bad (_("invalid machine `%s'"), cpu_string);
5408
5409 if (ppc_cpu != old_cpu)
5410 ppc_setup_opcodes ();
5411 }
5412
5413 demand_empty_rest_of_line ();
0baf16f2 5414}
0baf16f2 5415#endif /* defined (OBJ_XCOFF) || defined (OBJ_ELF) */
252b5132
RH
5416\f
5417#ifdef TE_PE
5418
99a814a1 5419/* Pseudo-ops specific to the Windows NT PowerPC PE (coff) format. */
252b5132
RH
5420
5421/* Set the current section. */
5422static void
98027b10 5423ppc_set_current_section (segT new)
252b5132
RH
5424{
5425 ppc_previous_section = ppc_current_section;
5426 ppc_current_section = new;
5427}
5428
5429/* pseudo-op: .previous
5430 behaviour: toggles the current section with the previous section.
5431 errors: None
99a814a1
AM
5432 warnings: "No previous section" */
5433
252b5132 5434static void
98027b10 5435ppc_previous (int ignore ATTRIBUTE_UNUSED)
252b5132 5436{
81d4177b 5437 if (ppc_previous_section == NULL)
252b5132 5438 {
d6ed37ed 5439 as_warn (_("no previous section to return to, ignored."));
252b5132
RH
5440 return;
5441 }
5442
99a814a1 5443 subseg_set (ppc_previous_section, 0);
252b5132 5444
99a814a1 5445 ppc_set_current_section (ppc_previous_section);
252b5132
RH
5446}
5447
5448/* pseudo-op: .pdata
5449 behaviour: predefined read only data section
b34976b6 5450 double word aligned
252b5132
RH
5451 errors: None
5452 warnings: None
5453 initial: .section .pdata "adr3"
b34976b6 5454 a - don't know -- maybe a misprint
252b5132
RH
5455 d - initialized data
5456 r - readable
5457 3 - double word aligned (that would be 4 byte boundary)
5458
5459 commentary:
5460 Tag index tables (also known as the function table) for exception
99a814a1 5461 handling, debugging, etc. */
252b5132 5462
252b5132 5463static void
98027b10 5464ppc_pdata (int ignore ATTRIBUTE_UNUSED)
252b5132 5465{
81d4177b 5466 if (pdata_section == 0)
252b5132
RH
5467 {
5468 pdata_section = subseg_new (".pdata", 0);
81d4177b 5469
252b5132
RH
5470 bfd_set_section_flags (stdoutput, pdata_section,
5471 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5472 | SEC_READONLY | SEC_DATA ));
81d4177b 5473
252b5132
RH
5474 bfd_set_section_alignment (stdoutput, pdata_section, 2);
5475 }
5476 else
5477 {
99a814a1 5478 pdata_section = subseg_new (".pdata", 0);
252b5132 5479 }
99a814a1 5480 ppc_set_current_section (pdata_section);
252b5132
RH
5481}
5482
5483/* pseudo-op: .ydata
5484 behaviour: predefined read only data section
b34976b6 5485 double word aligned
252b5132
RH
5486 errors: None
5487 warnings: None
5488 initial: .section .ydata "drw3"
b34976b6 5489 a - don't know -- maybe a misprint
252b5132
RH
5490 d - initialized data
5491 r - readable
5492 3 - double word aligned (that would be 4 byte boundary)
5493 commentary:
5494 Tag tables (also known as the scope table) for exception handling,
99a814a1
AM
5495 debugging, etc. */
5496
252b5132 5497static void
98027b10 5498ppc_ydata (int ignore ATTRIBUTE_UNUSED)
252b5132 5499{
81d4177b 5500 if (ydata_section == 0)
252b5132
RH
5501 {
5502 ydata_section = subseg_new (".ydata", 0);
5503 bfd_set_section_flags (stdoutput, ydata_section,
99a814a1
AM
5504 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5505 | SEC_READONLY | SEC_DATA ));
252b5132
RH
5506
5507 bfd_set_section_alignment (stdoutput, ydata_section, 3);
5508 }
5509 else
5510 {
5511 ydata_section = subseg_new (".ydata", 0);
5512 }
99a814a1 5513 ppc_set_current_section (ydata_section);
252b5132
RH
5514}
5515
5516/* pseudo-op: .reldata
5517 behaviour: predefined read write data section
b34976b6 5518 double word aligned (4-byte)
252b5132
RH
5519 FIXME: relocation is applied to it
5520 FIXME: what's the difference between this and .data?
5521 errors: None
5522 warnings: None
5523 initial: .section .reldata "drw3"
5524 d - initialized data
5525 r - readable
33eaf5de 5526 w - writable
252b5132
RH
5527 3 - double word aligned (that would be 8 byte boundary)
5528
5529 commentary:
5530 Like .data, but intended to hold data subject to relocation, such as
99a814a1
AM
5531 function descriptors, etc. */
5532
252b5132 5533static void
98027b10 5534ppc_reldata (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5535{
5536 if (reldata_section == 0)
5537 {
5538 reldata_section = subseg_new (".reldata", 0);
5539
5540 bfd_set_section_flags (stdoutput, reldata_section,
99a814a1
AM
5541 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5542 | SEC_DATA));
252b5132
RH
5543
5544 bfd_set_section_alignment (stdoutput, reldata_section, 2);
5545 }
5546 else
5547 {
5548 reldata_section = subseg_new (".reldata", 0);
5549 }
99a814a1 5550 ppc_set_current_section (reldata_section);
252b5132
RH
5551}
5552
5553/* pseudo-op: .rdata
5554 behaviour: predefined read only data section
b34976b6 5555 double word aligned
252b5132
RH
5556 errors: None
5557 warnings: None
5558 initial: .section .rdata "dr3"
5559 d - initialized data
5560 r - readable
99a814a1
AM
5561 3 - double word aligned (that would be 4 byte boundary) */
5562
252b5132 5563static void
98027b10 5564ppc_rdata (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5565{
5566 if (rdata_section == 0)
5567 {
5568 rdata_section = subseg_new (".rdata", 0);
5569 bfd_set_section_flags (stdoutput, rdata_section,
5570 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5571 | SEC_READONLY | SEC_DATA ));
5572
5573 bfd_set_section_alignment (stdoutput, rdata_section, 2);
5574 }
5575 else
5576 {
5577 rdata_section = subseg_new (".rdata", 0);
5578 }
99a814a1 5579 ppc_set_current_section (rdata_section);
252b5132
RH
5580}
5581
5582/* pseudo-op: .ualong
81d4177b 5583 behaviour: much like .int, with the exception that no alignment is
b34976b6 5584 performed.
252b5132
RH
5585 FIXME: test the alignment statement
5586 errors: None
99a814a1
AM
5587 warnings: None */
5588
252b5132 5589static void
98027b10 5590ppc_ualong (int ignore ATTRIBUTE_UNUSED)
252b5132 5591{
99a814a1
AM
5592 /* Try for long. */
5593 cons (4);
252b5132
RH
5594}
5595
5596/* pseudo-op: .znop <symbol name>
5597 behaviour: Issue a nop instruction
b34976b6 5598 Issue a IMAGE_REL_PPC_IFGLUE relocation against it, using
252b5132
RH
5599 the supplied symbol name.
5600 errors: None
99a814a1
AM
5601 warnings: Missing symbol name */
5602
252b5132 5603static void
98027b10 5604ppc_znop (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5605{
5606 unsigned long insn;
5607 const struct powerpc_opcode *opcode;
252b5132 5608 char *f;
252b5132 5609 symbolS *sym;
252b5132
RH
5610 char *symbol_name;
5611 char c;
5612 char *name;
252b5132 5613
99a814a1 5614 /* Strip out the symbol name. */
d02603dc 5615 c = get_symbol_name (&symbol_name);
252b5132 5616
a44e2901 5617 name = xstrdup (symbol_name);
252b5132
RH
5618
5619 sym = symbol_find_or_make (name);
5620
5621 *input_line_pointer = c;
5622
d02603dc 5623 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
5624
5625 /* Look up the opcode in the hash table. */
5626 opcode = (const struct powerpc_opcode *) hash_find (ppc_hash, "nop");
5627
99a814a1 5628 /* Stick in the nop. */
252b5132
RH
5629 insn = opcode->opcode;
5630
5631 /* Write out the instruction. */
5632 f = frag_more (4);
5633 md_number_to_chars (f, insn, 4);
5634 fix_new (frag_now,
5635 f - frag_now->fr_literal,
5636 4,
5637 sym,
5638 0,
5639 0,
5640 BFD_RELOC_16_GOT_PCREL);
5641
5642}
5643
81d4177b
KH
5644/* pseudo-op:
5645 behaviour:
5646 errors:
99a814a1
AM
5647 warnings: */
5648
252b5132 5649static void
98027b10 5650ppc_pe_comm (int lcomm)
252b5132 5651{
98027b10
AM
5652 char *name;
5653 char c;
5654 char *p;
252b5132 5655 offsetT temp;
98027b10 5656 symbolS *symbolP;
252b5132
RH
5657 offsetT align;
5658
d02603dc 5659 c = get_symbol_name (&name);
252b5132 5660
99a814a1 5661 /* just after name is now '\0'. */
252b5132
RH
5662 p = input_line_pointer;
5663 *p = c;
d02603dc 5664 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
5665 if (*input_line_pointer != ',')
5666 {
d6ed37ed 5667 as_bad (_("expected comma after symbol-name: rest of line ignored."));
252b5132
RH
5668 ignore_rest_of_line ();
5669 return;
5670 }
5671
5672 input_line_pointer++; /* skip ',' */
5673 if ((temp = get_absolute_expression ()) < 0)
5674 {
5675 as_warn (_(".COMMon length (%ld.) <0! Ignored."), (long) temp);
5676 ignore_rest_of_line ();
5677 return;
5678 }
5679
5680 if (! lcomm)
5681 {
5682 /* The third argument to .comm is the alignment. */
5683 if (*input_line_pointer != ',')
5684 align = 3;
5685 else
5686 {
5687 ++input_line_pointer;
5688 align = get_absolute_expression ();
5689 if (align <= 0)
5690 {
5691 as_warn (_("ignoring bad alignment"));
5692 align = 3;
5693 }
5694 }
5695 }
5696
5697 *p = 0;
5698 symbolP = symbol_find_or_make (name);
5699
5700 *p = c;
5701 if (S_IS_DEFINED (symbolP) && ! S_IS_COMMON (symbolP))
5702 {
d6ed37ed 5703 as_bad (_("ignoring attempt to re-define symbol `%s'."),
252b5132
RH
5704 S_GET_NAME (symbolP));
5705 ignore_rest_of_line ();
5706 return;
5707 }
5708
5709 if (S_GET_VALUE (symbolP))
5710 {
5711 if (S_GET_VALUE (symbolP) != (valueT) temp)
d6ed37ed 5712 as_bad (_("length of .comm \"%s\" is already %ld. Not changed to %ld."),
252b5132
RH
5713 S_GET_NAME (symbolP),
5714 (long) S_GET_VALUE (symbolP),
5715 (long) temp);
5716 }
5717 else
5718 {
5719 S_SET_VALUE (symbolP, (valueT) temp);
5720 S_SET_EXTERNAL (symbolP);
86ebace2 5721 S_SET_SEGMENT (symbolP, bfd_com_section_ptr);
252b5132
RH
5722 }
5723
5724 demand_empty_rest_of_line ();
5725}
5726
5727/*
5728 * implement the .section pseudo op:
5729 * .section name {, "flags"}
5730 * ^ ^
5731 * | +--- optional flags: 'b' for bss
5732 * | 'i' for info
5733 * +-- section name 'l' for lib
5734 * 'n' for noload
5735 * 'o' for over
5736 * 'w' for data
5737 * 'd' (apparently m88k for data)
5738 * 'x' for text
5739 * But if the argument is not a quoted string, treat it as a
5740 * subsegment number.
5741 *
5742 * FIXME: this is a copy of the section processing from obj-coff.c, with
5743 * additions/changes for the moto-pas assembler support. There are three
5744 * categories:
5745 *
81d4177b 5746 * FIXME: I just noticed this. This doesn't work at all really. It it
252b5132
RH
5747 * setting bits that bfd probably neither understands or uses. The
5748 * correct approach (?) will have to incorporate extra fields attached
5749 * to the section to hold the system specific stuff. (krk)
5750 *
5751 * Section Contents:
5752 * 'a' - unknown - referred to in documentation, but no definition supplied
5753 * 'c' - section has code
5754 * 'd' - section has initialized data
5755 * 'u' - section has uninitialized data
5756 * 'i' - section contains directives (info)
5757 * 'n' - section can be discarded
5758 * 'R' - remove section at link time
5759 *
5760 * Section Protection:
5761 * 'r' - section is readable
33eaf5de 5762 * 'w' - section is writable
252b5132
RH
5763 * 'x' - section is executable
5764 * 's' - section is sharable
5765 *
5766 * Section Alignment:
5767 * '0' - align to byte boundary
33eaf5de 5768 * '1' - align to halfword boundary
252b5132
RH
5769 * '2' - align to word boundary
5770 * '3' - align to doubleword boundary
5771 * '4' - align to quadword boundary
5772 * '5' - align to 32 byte boundary
5773 * '6' - align to 64 byte boundary
5774 *
5775 */
5776
5777void
98027b10 5778ppc_pe_section (int ignore ATTRIBUTE_UNUSED)
252b5132 5779{
99a814a1 5780 /* Strip out the section name. */
252b5132
RH
5781 char *section_name;
5782 char c;
5783 char *name;
5784 unsigned int exp;
5785 flagword flags;
5786 segT sec;
5787 int align;
5788
d02603dc 5789 c = get_symbol_name (&section_name);
252b5132 5790
a44e2901 5791 name = xstrdup (section_name);
252b5132
RH
5792
5793 *input_line_pointer = c;
5794
d02603dc 5795 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
5796
5797 exp = 0;
5798 flags = SEC_NO_FLAGS;
5799
5800 if (strcmp (name, ".idata$2") == 0)
5801 {
5802 align = 0;
5803 }
5804 else if (strcmp (name, ".idata$3") == 0)
5805 {
5806 align = 0;
5807 }
5808 else if (strcmp (name, ".idata$4") == 0)
5809 {
5810 align = 2;
5811 }
5812 else if (strcmp (name, ".idata$5") == 0)
5813 {
5814 align = 2;
5815 }
5816 else if (strcmp (name, ".idata$6") == 0)
5817 {
5818 align = 1;
5819 }
5820 else
99a814a1
AM
5821 /* Default alignment to 16 byte boundary. */
5822 align = 4;
252b5132
RH
5823
5824 if (*input_line_pointer == ',')
5825 {
5826 ++input_line_pointer;
5827 SKIP_WHITESPACE ();
5828 if (*input_line_pointer != '"')
5829 exp = get_absolute_expression ();
5830 else
5831 {
5832 ++input_line_pointer;
5833 while (*input_line_pointer != '"'
5834 && ! is_end_of_line[(unsigned char) *input_line_pointer])
5835 {
5836 switch (*input_line_pointer)
5837 {
5838 /* Section Contents */
5839 case 'a': /* unknown */
d6ed37ed 5840 as_bad (_("unsupported section attribute -- 'a'"));
252b5132
RH
5841 break;
5842 case 'c': /* code section */
81d4177b 5843 flags |= SEC_CODE;
252b5132
RH
5844 break;
5845 case 'd': /* section has initialized data */
5846 flags |= SEC_DATA;
5847 break;
5848 case 'u': /* section has uninitialized data */
5849 /* FIXME: This is IMAGE_SCN_CNT_UNINITIALIZED_DATA
5850 in winnt.h */
5851 flags |= SEC_ROM;
5852 break;
5853 case 'i': /* section contains directives (info) */
5854 /* FIXME: This is IMAGE_SCN_LNK_INFO
5855 in winnt.h */
5856 flags |= SEC_HAS_CONTENTS;
5857 break;
5858 case 'n': /* section can be discarded */
81d4177b 5859 flags &=~ SEC_LOAD;
252b5132
RH
5860 break;
5861 case 'R': /* Remove section at link time */
5862 flags |= SEC_NEVER_LOAD;
5863 break;
8d452c78 5864#if IFLICT_BRAIN_DAMAGE
252b5132
RH
5865 /* Section Protection */
5866 case 'r': /* section is readable */
5867 flags |= IMAGE_SCN_MEM_READ;
5868 break;
33eaf5de 5869 case 'w': /* section is writable */
252b5132
RH
5870 flags |= IMAGE_SCN_MEM_WRITE;
5871 break;
5872 case 'x': /* section is executable */
5873 flags |= IMAGE_SCN_MEM_EXECUTE;
5874 break;
5875 case 's': /* section is sharable */
5876 flags |= IMAGE_SCN_MEM_SHARED;
5877 break;
5878
5879 /* Section Alignment */
5880 case '0': /* align to byte boundary */
5881 flags |= IMAGE_SCN_ALIGN_1BYTES;
5882 align = 0;
5883 break;
5884 case '1': /* align to halfword boundary */
5885 flags |= IMAGE_SCN_ALIGN_2BYTES;
5886 align = 1;
5887 break;
5888 case '2': /* align to word boundary */
5889 flags |= IMAGE_SCN_ALIGN_4BYTES;
5890 align = 2;
5891 break;
5892 case '3': /* align to doubleword boundary */
5893 flags |= IMAGE_SCN_ALIGN_8BYTES;
5894 align = 3;
5895 break;
5896 case '4': /* align to quadword boundary */
5897 flags |= IMAGE_SCN_ALIGN_16BYTES;
5898 align = 4;
5899 break;
5900 case '5': /* align to 32 byte boundary */
5901 flags |= IMAGE_SCN_ALIGN_32BYTES;
5902 align = 5;
5903 break;
5904 case '6': /* align to 64 byte boundary */
5905 flags |= IMAGE_SCN_ALIGN_64BYTES;
5906 align = 6;
5907 break;
8d452c78 5908#endif
252b5132 5909 default:
99a814a1
AM
5910 as_bad (_("unknown section attribute '%c'"),
5911 *input_line_pointer);
252b5132
RH
5912 break;
5913 }
5914 ++input_line_pointer;
5915 }
5916 if (*input_line_pointer == '"')
5917 ++input_line_pointer;
5918 }
5919 }
5920
5921 sec = subseg_new (name, (subsegT) exp);
5922
99a814a1 5923 ppc_set_current_section (sec);
252b5132
RH
5924
5925 if (flags != SEC_NO_FLAGS)
5926 {
5927 if (! bfd_set_section_flags (stdoutput, sec, flags))
5928 as_bad (_("error setting flags for \"%s\": %s"),
5929 bfd_section_name (stdoutput, sec),
5930 bfd_errmsg (bfd_get_error ()));
5931 }
5932
99a814a1 5933 bfd_set_section_alignment (stdoutput, sec, align);
252b5132
RH
5934}
5935
5936static void
98027b10 5937ppc_pe_function (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5938{
5939 char *name;
5940 char endc;
5941 symbolS *ext_sym;
5942
d02603dc 5943 endc = get_symbol_name (&name);
252b5132
RH
5944
5945 ext_sym = symbol_find_or_make (name);
5946
d02603dc 5947 (void) restore_line_pointer (endc);
252b5132
RH
5948
5949 S_SET_DATA_TYPE (ext_sym, DT_FCN << N_BTSHFT);
5950 SF_SET_FUNCTION (ext_sym);
5951 SF_SET_PROCESS (ext_sym);
5952 coff_add_linesym (ext_sym);
5953
5954 demand_empty_rest_of_line ();
5955}
5956
5957static void
98027b10 5958ppc_pe_tocd (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5959{
5960 if (tocdata_section == 0)
5961 {
5962 tocdata_section = subseg_new (".tocd", 0);
99a814a1 5963 /* FIXME: section flags won't work. */
252b5132
RH
5964 bfd_set_section_flags (stdoutput, tocdata_section,
5965 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
99a814a1 5966 | SEC_READONLY | SEC_DATA));
252b5132
RH
5967
5968 bfd_set_section_alignment (stdoutput, tocdata_section, 2);
5969 }
5970 else
5971 {
5972 rdata_section = subseg_new (".tocd", 0);
5973 }
5974
99a814a1 5975 ppc_set_current_section (tocdata_section);
252b5132
RH
5976
5977 demand_empty_rest_of_line ();
5978}
5979
5980/* Don't adjust TOC relocs to use the section symbol. */
5981
5982int
98027b10 5983ppc_pe_fix_adjustable (fixS *fix)
252b5132
RH
5984{
5985 return fix->fx_r_type != BFD_RELOC_PPC_TOC16;
5986}
5987
5988#endif
5989\f
5990#ifdef OBJ_XCOFF
5991
5992/* XCOFF specific symbol and file handling. */
5993
5994/* Canonicalize the symbol name. We use the to force the suffix, if
5995 any, to use square brackets, and to be in upper case. */
5996
5997char *
98027b10 5998ppc_canonicalize_symbol_name (char *name)
252b5132
RH
5999{
6000 char *s;
6001
6002 if (ppc_stab_symbol)
6003 return name;
6004
6005 for (s = name; *s != '\0' && *s != '{' && *s != '['; s++)
6006 ;
6007 if (*s != '\0')
6008 {
6009 char brac;
6010
6011 if (*s == '[')
6012 brac = ']';
6013 else
6014 {
6015 *s = '[';
6016 brac = '}';
6017 }
6018
6019 for (s++; *s != '\0' && *s != brac; s++)
3882b010 6020 *s = TOUPPER (*s);
252b5132
RH
6021
6022 if (*s == '\0' || s[1] != '\0')
6023 as_bad (_("bad symbol suffix"));
6024
6025 *s = ']';
6026 }
6027
6028 return name;
6029}
6030
6031/* Set the class of a symbol based on the suffix, if any. This is
6032 called whenever a new symbol is created. */
6033
6034void
98027b10 6035ppc_symbol_new_hook (symbolS *sym)
252b5132 6036{
809ffe0d 6037 struct ppc_tc_sy *tc;
252b5132
RH
6038 const char *s;
6039
809ffe0d
ILT
6040 tc = symbol_get_tc (sym);
6041 tc->next = NULL;
6042 tc->output = 0;
96d56e9f 6043 tc->symbol_class = -1;
809ffe0d
ILT
6044 tc->real_name = NULL;
6045 tc->subseg = 0;
6046 tc->align = 0;
85645aed
TG
6047 tc->u.size = NULL;
6048 tc->u.dw = NULL;
809ffe0d 6049 tc->within = NULL;
252b5132
RH
6050
6051 if (ppc_stab_symbol)
6052 return;
6053
6054 s = strchr (S_GET_NAME (sym), '[');
6055 if (s == (const char *) NULL)
6056 {
6057 /* There is no suffix. */
6058 return;
6059 }
6060
6061 ++s;
6062
6063 switch (s[0])
6064 {
6065 case 'B':
6066 if (strcmp (s, "BS]") == 0)
96d56e9f 6067 tc->symbol_class = XMC_BS;
252b5132
RH
6068 break;
6069 case 'D':
6070 if (strcmp (s, "DB]") == 0)
96d56e9f 6071 tc->symbol_class = XMC_DB;
252b5132 6072 else if (strcmp (s, "DS]") == 0)
96d56e9f 6073 tc->symbol_class = XMC_DS;
252b5132
RH
6074 break;
6075 case 'G':
6076 if (strcmp (s, "GL]") == 0)
96d56e9f 6077 tc->symbol_class = XMC_GL;
252b5132
RH
6078 break;
6079 case 'P':
6080 if (strcmp (s, "PR]") == 0)
96d56e9f 6081 tc->symbol_class = XMC_PR;
252b5132
RH
6082 break;
6083 case 'R':
6084 if (strcmp (s, "RO]") == 0)
96d56e9f 6085 tc->symbol_class = XMC_RO;
252b5132 6086 else if (strcmp (s, "RW]") == 0)
96d56e9f 6087 tc->symbol_class = XMC_RW;
252b5132
RH
6088 break;
6089 case 'S':
6090 if (strcmp (s, "SV]") == 0)
96d56e9f 6091 tc->symbol_class = XMC_SV;
252b5132
RH
6092 break;
6093 case 'T':
6094 if (strcmp (s, "TC]") == 0)
96d56e9f 6095 tc->symbol_class = XMC_TC;
252b5132 6096 else if (strcmp (s, "TI]") == 0)
96d56e9f 6097 tc->symbol_class = XMC_TI;
252b5132 6098 else if (strcmp (s, "TB]") == 0)
96d56e9f 6099 tc->symbol_class = XMC_TB;
252b5132 6100 else if (strcmp (s, "TC0]") == 0 || strcmp (s, "T0]") == 0)
96d56e9f 6101 tc->symbol_class = XMC_TC0;
252b5132
RH
6102 break;
6103 case 'U':
6104 if (strcmp (s, "UA]") == 0)
96d56e9f 6105 tc->symbol_class = XMC_UA;
252b5132 6106 else if (strcmp (s, "UC]") == 0)
96d56e9f 6107 tc->symbol_class = XMC_UC;
252b5132
RH
6108 break;
6109 case 'X':
6110 if (strcmp (s, "XO]") == 0)
96d56e9f 6111 tc->symbol_class = XMC_XO;
252b5132
RH
6112 break;
6113 }
6114
96d56e9f 6115 if (tc->symbol_class == -1)
d6ed37ed 6116 as_bad (_("unrecognized symbol suffix"));
252b5132
RH
6117}
6118
6119/* Set the class of a label based on where it is defined. This
6120 handles symbols without suffixes. Also, move the symbol so that it
6121 follows the csect symbol. */
6122
6123void
98027b10 6124ppc_frob_label (symbolS *sym)
252b5132
RH
6125{
6126 if (ppc_current_csect != (symbolS *) NULL)
6127 {
96d56e9f
NC
6128 if (symbol_get_tc (sym)->symbol_class == -1)
6129 symbol_get_tc (sym)->symbol_class = symbol_get_tc (ppc_current_csect)->symbol_class;
252b5132
RH
6130
6131 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
6132 symbol_append (sym, symbol_get_tc (ppc_current_csect)->within,
6133 &symbol_rootP, &symbol_lastP);
6134 symbol_get_tc (ppc_current_csect)->within = sym;
2fb4b302 6135 symbol_get_tc (sym)->within = ppc_current_csect;
252b5132 6136 }
07a53e5c
RH
6137
6138#ifdef OBJ_ELF
6139 dwarf2_emit_label (sym);
6140#endif
252b5132
RH
6141}
6142
6143/* This variable is set by ppc_frob_symbol if any absolute symbols are
6144 seen. It tells ppc_adjust_symtab whether it needs to look through
6145 the symbols. */
6146
b34976b6 6147static bfd_boolean ppc_saw_abs;
252b5132
RH
6148
6149/* Change the name of a symbol just before writing it out. Set the
6150 real name if the .rename pseudo-op was used. Otherwise, remove any
6151 class suffix. Return 1 if the symbol should not be included in the
6152 symbol table. */
6153
6154int
98027b10 6155ppc_frob_symbol (symbolS *sym)
252b5132
RH
6156{
6157 static symbolS *ppc_last_function;
6158 static symbolS *set_end;
6159
6160 /* Discard symbols that should not be included in the output symbol
6161 table. */
809ffe0d
ILT
6162 if (! symbol_used_in_reloc_p (sym)
6163 && ((symbol_get_bfdsym (sym)->flags & BSF_SECTION_SYM) != 0
670ec21d 6164 || (! (S_IS_EXTERNAL (sym) || S_IS_WEAK (sym))
809ffe0d 6165 && ! symbol_get_tc (sym)->output
252b5132
RH
6166 && S_GET_STORAGE_CLASS (sym) != C_FILE)))
6167 return 1;
6168
a161fe53
AM
6169 /* This one will disappear anyway. Don't make a csect sym for it. */
6170 if (sym == abs_section_sym)
6171 return 1;
6172
809ffe0d
ILT
6173 if (symbol_get_tc (sym)->real_name != (char *) NULL)
6174 S_SET_NAME (sym, symbol_get_tc (sym)->real_name);
252b5132
RH
6175 else
6176 {
6177 const char *name;
6178 const char *s;
6179
6180 name = S_GET_NAME (sym);
6181 s = strchr (name, '[');
6182 if (s != (char *) NULL)
6183 {
6184 unsigned int len;
6185 char *snew;
6186
6187 len = s - name;
a44e2901 6188 snew = xstrndup (name, len);
252b5132
RH
6189
6190 S_SET_NAME (sym, snew);
6191 }
6192 }
6193
6194 if (set_end != (symbolS *) NULL)
6195 {
6196 SA_SET_SYM_ENDNDX (set_end, sym);
6197 set_end = NULL;
6198 }
6199
6200 if (SF_GET_FUNCTION (sym))
6201 {
6202 if (ppc_last_function != (symbolS *) NULL)
6203 as_bad (_("two .function pseudo-ops with no intervening .ef"));
6204 ppc_last_function = sym;
85645aed 6205 if (symbol_get_tc (sym)->u.size != (symbolS *) NULL)
252b5132 6206 {
85645aed 6207 resolve_symbol_value (symbol_get_tc (sym)->u.size);
809ffe0d 6208 SA_SET_SYM_FSIZE (sym,
85645aed 6209 (long) S_GET_VALUE (symbol_get_tc (sym)->u.size));
252b5132
RH
6210 }
6211 }
6212 else if (S_GET_STORAGE_CLASS (sym) == C_FCN
6213 && strcmp (S_GET_NAME (sym), ".ef") == 0)
6214 {
6215 if (ppc_last_function == (symbolS *) NULL)
6216 as_bad (_(".ef with no preceding .function"));
6217 else
6218 {
6219 set_end = ppc_last_function;
6220 ppc_last_function = NULL;
6221
6222 /* We don't have a C_EFCN symbol, but we need to force the
6223 COFF backend to believe that it has seen one. */
6224 coff_last_function = NULL;
6225 }
6226 }
6227
670ec21d 6228 if (! (S_IS_EXTERNAL (sym) || S_IS_WEAK (sym))
809ffe0d 6229 && (symbol_get_bfdsym (sym)->flags & BSF_SECTION_SYM) == 0
252b5132
RH
6230 && S_GET_STORAGE_CLASS (sym) != C_FILE
6231 && S_GET_STORAGE_CLASS (sym) != C_FCN
6232 && S_GET_STORAGE_CLASS (sym) != C_BLOCK
6233 && S_GET_STORAGE_CLASS (sym) != C_BSTAT
6234 && S_GET_STORAGE_CLASS (sym) != C_ESTAT
6235 && S_GET_STORAGE_CLASS (sym) != C_BINCL
6236 && S_GET_STORAGE_CLASS (sym) != C_EINCL
6237 && S_GET_SEGMENT (sym) != ppc_coff_debug_section)
6238 S_SET_STORAGE_CLASS (sym, C_HIDEXT);
6239
6240 if (S_GET_STORAGE_CLASS (sym) == C_EXT
8602d4fe 6241 || S_GET_STORAGE_CLASS (sym) == C_AIX_WEAKEXT
252b5132
RH
6242 || S_GET_STORAGE_CLASS (sym) == C_HIDEXT)
6243 {
6244 int i;
6245 union internal_auxent *a;
6246
6247 /* Create a csect aux. */
6248 i = S_GET_NUMBER_AUXILIARY (sym);
6249 S_SET_NUMBER_AUXILIARY (sym, i + 1);
809ffe0d 6250 a = &coffsymbol (symbol_get_bfdsym (sym))->native[i + 1].u.auxent;
96d56e9f 6251 if (symbol_get_tc (sym)->symbol_class == XMC_TC0)
252b5132
RH
6252 {
6253 /* This is the TOC table. */
6254 know (strcmp (S_GET_NAME (sym), "TOC") == 0);
6255 a->x_csect.x_scnlen.l = 0;
6256 a->x_csect.x_smtyp = (2 << 3) | XTY_SD;
6257 }
809ffe0d 6258 else if (symbol_get_tc (sym)->subseg != 0)
252b5132
RH
6259 {
6260 /* This is a csect symbol. x_scnlen is the size of the
6261 csect. */
809ffe0d 6262 if (symbol_get_tc (sym)->next == (symbolS *) NULL)
252b5132
RH
6263 a->x_csect.x_scnlen.l = (bfd_section_size (stdoutput,
6264 S_GET_SEGMENT (sym))
6265 - S_GET_VALUE (sym));
6266 else
6267 {
6386f3a7 6268 resolve_symbol_value (symbol_get_tc (sym)->next);
809ffe0d 6269 a->x_csect.x_scnlen.l = (S_GET_VALUE (symbol_get_tc (sym)->next)
252b5132
RH
6270 - S_GET_VALUE (sym));
6271 }
809ffe0d 6272 a->x_csect.x_smtyp = (symbol_get_tc (sym)->align << 3) | XTY_SD;
252b5132
RH
6273 }
6274 else if (S_GET_SEGMENT (sym) == bss_section)
6275 {
6276 /* This is a common symbol. */
809ffe0d
ILT
6277 a->x_csect.x_scnlen.l = symbol_get_frag (sym)->fr_offset;
6278 a->x_csect.x_smtyp = (symbol_get_tc (sym)->align << 3) | XTY_CM;
252b5132 6279 if (S_IS_EXTERNAL (sym))
96d56e9f 6280 symbol_get_tc (sym)->symbol_class = XMC_RW;
252b5132 6281 else
96d56e9f 6282 symbol_get_tc (sym)->symbol_class = XMC_BS;
252b5132
RH
6283 }
6284 else if (S_GET_SEGMENT (sym) == absolute_section)
6285 {
6286 /* This is an absolute symbol. The csect will be created by
99a814a1 6287 ppc_adjust_symtab. */
b34976b6 6288 ppc_saw_abs = TRUE;
252b5132 6289 a->x_csect.x_smtyp = XTY_LD;
96d56e9f
NC
6290 if (symbol_get_tc (sym)->symbol_class == -1)
6291 symbol_get_tc (sym)->symbol_class = XMC_XO;
252b5132
RH
6292 }
6293 else if (! S_IS_DEFINED (sym))
6294 {
6295 /* This is an external symbol. */
6296 a->x_csect.x_scnlen.l = 0;
6297 a->x_csect.x_smtyp = XTY_ER;
6298 }
96d56e9f 6299 else if (symbol_get_tc (sym)->symbol_class == XMC_TC)
252b5132
RH
6300 {
6301 symbolS *next;
6302
6303 /* This is a TOC definition. x_scnlen is the size of the
6304 TOC entry. */
6305 next = symbol_next (sym);
96d56e9f 6306 while (symbol_get_tc (next)->symbol_class == XMC_TC0)
252b5132
RH
6307 next = symbol_next (next);
6308 if (next == (symbolS *) NULL
96d56e9f 6309 || symbol_get_tc (next)->symbol_class != XMC_TC)
252b5132
RH
6310 {
6311 if (ppc_after_toc_frag == (fragS *) NULL)
6312 a->x_csect.x_scnlen.l = (bfd_section_size (stdoutput,
6313 data_section)
6314 - S_GET_VALUE (sym));
6315 else
6316 a->x_csect.x_scnlen.l = (ppc_after_toc_frag->fr_address
6317 - S_GET_VALUE (sym));
6318 }
6319 else
6320 {
6386f3a7 6321 resolve_symbol_value (next);
252b5132
RH
6322 a->x_csect.x_scnlen.l = (S_GET_VALUE (next)
6323 - S_GET_VALUE (sym));
6324 }
6325 a->x_csect.x_smtyp = (2 << 3) | XTY_SD;
6326 }
6327 else
6328 {
6329 symbolS *csect;
6330
6331 /* This is a normal symbol definition. x_scnlen is the
6332 symbol index of the containing csect. */
6333 if (S_GET_SEGMENT (sym) == text_section)
6334 csect = ppc_text_csects;
6335 else if (S_GET_SEGMENT (sym) == data_section)
6336 csect = ppc_data_csects;
6337 else
6338 abort ();
6339
6340 /* Skip the initial dummy symbol. */
809ffe0d 6341 csect = symbol_get_tc (csect)->next;
252b5132
RH
6342
6343 if (csect == (symbolS *) NULL)
6344 {
6345 as_warn (_("warning: symbol %s has no csect"), S_GET_NAME (sym));
6346 a->x_csect.x_scnlen.l = 0;
6347 }
6348 else
6349 {
809ffe0d 6350 while (symbol_get_tc (csect)->next != (symbolS *) NULL)
252b5132 6351 {
6386f3a7 6352 resolve_symbol_value (symbol_get_tc (csect)->next);
809ffe0d
ILT
6353 if (S_GET_VALUE (symbol_get_tc (csect)->next)
6354 > S_GET_VALUE (sym))
252b5132 6355 break;
809ffe0d 6356 csect = symbol_get_tc (csect)->next;
252b5132
RH
6357 }
6358
809ffe0d
ILT
6359 a->x_csect.x_scnlen.p =
6360 coffsymbol (symbol_get_bfdsym (csect))->native;
6361 coffsymbol (symbol_get_bfdsym (sym))->native[i + 1].fix_scnlen =
6362 1;
252b5132
RH
6363 }
6364 a->x_csect.x_smtyp = XTY_LD;
6365 }
81d4177b 6366
252b5132
RH
6367 a->x_csect.x_parmhash = 0;
6368 a->x_csect.x_snhash = 0;
96d56e9f 6369 if (symbol_get_tc (sym)->symbol_class == -1)
252b5132
RH
6370 a->x_csect.x_smclas = XMC_PR;
6371 else
96d56e9f 6372 a->x_csect.x_smclas = symbol_get_tc (sym)->symbol_class;
252b5132
RH
6373 a->x_csect.x_stab = 0;
6374 a->x_csect.x_snstab = 0;
6375
6376 /* Don't let the COFF backend resort these symbols. */
809ffe0d 6377 symbol_get_bfdsym (sym)->flags |= BSF_NOT_AT_END;
252b5132
RH
6378 }
6379 else if (S_GET_STORAGE_CLASS (sym) == C_BSTAT)
6380 {
6381 /* We want the value to be the symbol index of the referenced
6382 csect symbol. BFD will do that for us if we set the right
6383 flags. */
b782de16
AM
6384 asymbol *bsym = symbol_get_bfdsym (symbol_get_tc (sym)->within);
6385 combined_entry_type *c = coffsymbol (bsym)->native;
6386
6387 S_SET_VALUE (sym, (valueT) (size_t) c);
809ffe0d 6388 coffsymbol (symbol_get_bfdsym (sym))->native->fix_value = 1;
252b5132
RH
6389 }
6390 else if (S_GET_STORAGE_CLASS (sym) == C_STSYM)
6391 {
6392 symbolS *block;
c734e7e3 6393 valueT base;
252b5132 6394
809ffe0d 6395 block = symbol_get_tc (sym)->within;
c734e7e3
TG
6396 if (block)
6397 {
6398 /* The value is the offset from the enclosing csect. */
6399 symbolS *csect;
6400
6401 csect = symbol_get_tc (block)->within;
6402 resolve_symbol_value (csect);
6403 base = S_GET_VALUE (csect);
6404 }
6405 else
6406 base = 0;
6407
6408 S_SET_VALUE (sym, S_GET_VALUE (sym) - base);
252b5132
RH
6409 }
6410 else if (S_GET_STORAGE_CLASS (sym) == C_BINCL
6411 || S_GET_STORAGE_CLASS (sym) == C_EINCL)
6412 {
6413 /* We want the value to be a file offset into the line numbers.
99a814a1
AM
6414 BFD will do that for us if we set the right flags. We have
6415 already set the value correctly. */
809ffe0d 6416 coffsymbol (symbol_get_bfdsym (sym))->native->fix_line = 1;
252b5132
RH
6417 }
6418
6419 return 0;
6420}
6421
6422/* Adjust the symbol table. This creates csect symbols for all
6423 absolute symbols. */
6424
6425void
98027b10 6426ppc_adjust_symtab (void)
252b5132
RH
6427{
6428 symbolS *sym;
6429
6430 if (! ppc_saw_abs)
6431 return;
6432
6433 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
6434 {
6435 symbolS *csect;
6436 int i;
6437 union internal_auxent *a;
6438
6439 if (S_GET_SEGMENT (sym) != absolute_section)
6440 continue;
6441
6442 csect = symbol_create (".abs[XO]", absolute_section,
6443 S_GET_VALUE (sym), &zero_address_frag);
809ffe0d 6444 symbol_get_bfdsym (csect)->value = S_GET_VALUE (sym);
252b5132
RH
6445 S_SET_STORAGE_CLASS (csect, C_HIDEXT);
6446 i = S_GET_NUMBER_AUXILIARY (csect);
6447 S_SET_NUMBER_AUXILIARY (csect, i + 1);
809ffe0d 6448 a = &coffsymbol (symbol_get_bfdsym (csect))->native[i + 1].u.auxent;
252b5132
RH
6449 a->x_csect.x_scnlen.l = 0;
6450 a->x_csect.x_smtyp = XTY_SD;
6451 a->x_csect.x_parmhash = 0;
6452 a->x_csect.x_snhash = 0;
6453 a->x_csect.x_smclas = XMC_XO;
6454 a->x_csect.x_stab = 0;
6455 a->x_csect.x_snstab = 0;
6456
6457 symbol_insert (csect, sym, &symbol_rootP, &symbol_lastP);
6458
6459 i = S_GET_NUMBER_AUXILIARY (sym);
809ffe0d
ILT
6460 a = &coffsymbol (symbol_get_bfdsym (sym))->native[i].u.auxent;
6461 a->x_csect.x_scnlen.p = coffsymbol (symbol_get_bfdsym (csect))->native;
6462 coffsymbol (symbol_get_bfdsym (sym))->native[i].fix_scnlen = 1;
252b5132
RH
6463 }
6464
b34976b6 6465 ppc_saw_abs = FALSE;
252b5132
RH
6466}
6467
6468/* Set the VMA for a section. This is called on all the sections in
6469 turn. */
6470
6471void
98027b10 6472ppc_frob_section (asection *sec)
252b5132 6473{
931e13a6 6474 static bfd_vma vma = 0;
252b5132 6475
85645aed
TG
6476 /* Dwarf sections start at 0. */
6477 if (bfd_get_section_flags (NULL, sec) & SEC_DEBUGGING)
6478 return;
6479
931e13a6 6480 vma = md_section_align (sec, vma);
252b5132
RH
6481 bfd_set_section_vma (stdoutput, sec, vma);
6482 vma += bfd_section_size (stdoutput, sec);
6483}
6484
6485#endif /* OBJ_XCOFF */
6486\f
6d4af3c2 6487const char *
98027b10 6488md_atof (int type, char *litp, int *sizep)
252b5132 6489{
499ac353 6490 return ieee_md_atof (type, litp, sizep, target_big_endian);
252b5132
RH
6491}
6492
6493/* Write a value out to the object file, using the appropriate
6494 endianness. */
6495
6496void
98027b10 6497md_number_to_chars (char *buf, valueT val, int n)
252b5132
RH
6498{
6499 if (target_big_endian)
6500 number_to_chars_bigendian (buf, val, n);
6501 else
6502 number_to_chars_littleendian (buf, val, n);
6503}
6504
6505/* Align a section (I don't know why this is machine dependent). */
6506
6507valueT
3aeeedbb 6508md_section_align (asection *seg ATTRIBUTE_UNUSED, valueT addr)
252b5132 6509{
3aeeedbb
AM
6510#ifdef OBJ_ELF
6511 return addr;
6512#else
252b5132
RH
6513 int align = bfd_get_section_alignment (stdoutput, seg);
6514
8d3842cd 6515 return ((addr + (1 << align) - 1) & -(1 << align));
3aeeedbb 6516#endif
252b5132
RH
6517}
6518
6519/* We don't have any form of relaxing. */
6520
6521int
98027b10
AM
6522md_estimate_size_before_relax (fragS *fragp ATTRIBUTE_UNUSED,
6523 asection *seg ATTRIBUTE_UNUSED)
252b5132
RH
6524{
6525 abort ();
6526 return 0;
6527}
6528
6529/* Convert a machine dependent frag. We never generate these. */
6530
6531void
98027b10
AM
6532md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED,
6533 asection *sec ATTRIBUTE_UNUSED,
6534 fragS *fragp ATTRIBUTE_UNUSED)
252b5132
RH
6535{
6536 abort ();
6537}
6538
6539/* We have no need to default values of symbols. */
6540
252b5132 6541symbolS *
98027b10 6542md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
252b5132
RH
6543{
6544 return 0;
6545}
6546\f
6547/* Functions concerning relocs. */
6548
6549/* The location from which a PC relative jump should be calculated,
6550 given a PC relative reloc. */
6551
6552long
98027b10 6553md_pcrel_from_section (fixS *fixp, segT sec ATTRIBUTE_UNUSED)
252b5132
RH
6554{
6555 return fixp->fx_frag->fr_address + fixp->fx_where;
6556}
6557
6558#ifdef OBJ_XCOFF
6559
6560/* This is called to see whether a fixup should be adjusted to use a
6561 section symbol. We take the opportunity to change a fixup against
6562 a symbol in the TOC subsegment into a reloc against the
6563 corresponding .tc symbol. */
6564
6565int
98027b10 6566ppc_fix_adjustable (fixS *fix)
252b5132 6567{
b782de16
AM
6568 valueT val = resolve_symbol_value (fix->fx_addsy);
6569 segT symseg = S_GET_SEGMENT (fix->fx_addsy);
6570 TC_SYMFIELD_TYPE *tc;
6571
6572 if (symseg == absolute_section)
6573 return 0;
252b5132 6574
85645aed
TG
6575 /* Always adjust symbols in debugging sections. */
6576 if (bfd_get_section_flags (stdoutput, symseg) & SEC_DEBUGGING)
6577 return 1;
6578
252b5132 6579 if (ppc_toc_csect != (symbolS *) NULL
252b5132 6580 && fix->fx_addsy != ppc_toc_csect
b782de16 6581 && symseg == data_section
252b5132
RH
6582 && val >= ppc_toc_frag->fr_address
6583 && (ppc_after_toc_frag == (fragS *) NULL
6584 || val < ppc_after_toc_frag->fr_address))
6585 {
6586 symbolS *sy;
6587
6588 for (sy = symbol_next (ppc_toc_csect);
6589 sy != (symbolS *) NULL;
6590 sy = symbol_next (sy))
6591 {
b782de16
AM
6592 TC_SYMFIELD_TYPE *sy_tc = symbol_get_tc (sy);
6593
96d56e9f 6594 if (sy_tc->symbol_class == XMC_TC0)
252b5132 6595 continue;
96d56e9f 6596 if (sy_tc->symbol_class != XMC_TC)
252b5132 6597 break;
b782de16 6598 if (val == resolve_symbol_value (sy))
252b5132
RH
6599 {
6600 fix->fx_addsy = sy;
6601 fix->fx_addnumber = val - ppc_toc_frag->fr_address;
6602 return 0;
6603 }
6604 }
6605
6606 as_bad_where (fix->fx_file, fix->fx_line,
6607 _("symbol in .toc does not match any .tc"));
6608 }
6609
6610 /* Possibly adjust the reloc to be against the csect. */
b782de16
AM
6611 tc = symbol_get_tc (fix->fx_addsy);
6612 if (tc->subseg == 0
96d56e9f
NC
6613 && tc->symbol_class != XMC_TC0
6614 && tc->symbol_class != XMC_TC
b782de16 6615 && symseg != bss_section
252b5132 6616 /* Don't adjust if this is a reloc in the toc section. */
b782de16 6617 && (symseg != data_section
252b5132
RH
6618 || ppc_toc_csect == NULL
6619 || val < ppc_toc_frag->fr_address
6620 || (ppc_after_toc_frag != NULL
6621 && val >= ppc_after_toc_frag->fr_address)))
6622 {
2fb4b302 6623 symbolS *csect = tc->within;
252b5132 6624
2fb4b302
TG
6625 /* If the symbol was not declared by a label (eg: a section symbol),
6626 use the section instead of the csect. This doesn't happen in
6627 normal AIX assembly code. */
6628 if (csect == NULL)
6629 csect = seg_info (symseg)->sym;
252b5132 6630
2fb4b302
TG
6631 fix->fx_offset += val - symbol_get_frag (csect)->fr_address;
6632 fix->fx_addsy = csect;
252b5132 6633
b782de16 6634 return 0;
252b5132
RH
6635 }
6636
6637 /* Adjust a reloc against a .lcomm symbol to be against the base
6638 .lcomm. */
b782de16 6639 if (symseg == bss_section
252b5132
RH
6640 && ! S_IS_EXTERNAL (fix->fx_addsy))
6641 {
b782de16
AM
6642 symbolS *sy = symbol_get_frag (fix->fx_addsy)->fr_symbol;
6643
6644 fix->fx_offset += val - resolve_symbol_value (sy);
6645 fix->fx_addsy = sy;
252b5132
RH
6646 }
6647
6648 return 0;
6649}
6650
6651/* A reloc from one csect to another must be kept. The assembler
6652 will, of course, keep relocs between sections, and it will keep
6653 absolute relocs, but we need to force it to keep PC relative relocs
6654 between two csects in the same section. */
6655
6656int
98027b10 6657ppc_force_relocation (fixS *fix)
252b5132
RH
6658{
6659 /* At this point fix->fx_addsy should already have been converted to
6660 a csect symbol. If the csect does not include the fragment, then
6661 we need to force the relocation. */
6662 if (fix->fx_pcrel
6663 && fix->fx_addsy != NULL
809ffe0d
ILT
6664 && symbol_get_tc (fix->fx_addsy)->subseg != 0
6665 && ((symbol_get_frag (fix->fx_addsy)->fr_address
6666 > fix->fx_frag->fr_address)
6667 || (symbol_get_tc (fix->fx_addsy)->next != NULL
6668 && (symbol_get_frag (symbol_get_tc (fix->fx_addsy)->next)->fr_address
252b5132
RH
6669 <= fix->fx_frag->fr_address))))
6670 return 1;
6671
ae6063d4 6672 return generic_force_reloc (fix);
252b5132
RH
6673}
6674
2fb4b302
TG
6675void
6676ppc_new_dot_label (symbolS *sym)
6677{
6678 /* Anchor this label to the current csect for relocations. */
6679 symbol_get_tc (sym)->within = ppc_current_csect;
6680}
6681
252b5132
RH
6682#endif /* OBJ_XCOFF */
6683
0baf16f2 6684#ifdef OBJ_ELF
a161fe53
AM
6685/* If this function returns non-zero, it guarantees that a relocation
6686 will be emitted for a fixup. */
6687
6688int
98027b10 6689ppc_force_relocation (fixS *fix)
a161fe53
AM
6690{
6691 /* Branch prediction relocations must force a relocation, as must
6692 the vtable description relocs. */
6693 switch (fix->fx_r_type)
6694 {
6695 case BFD_RELOC_PPC_B16_BRTAKEN:
6696 case BFD_RELOC_PPC_B16_BRNTAKEN:
6697 case BFD_RELOC_PPC_BA16_BRTAKEN:
6698 case BFD_RELOC_PPC_BA16_BRNTAKEN:
c744ecf2 6699 case BFD_RELOC_24_PLT_PCREL:
a161fe53 6700 case BFD_RELOC_PPC64_TOC:
a161fe53 6701 return 1;
6911b7dc
AM
6702 case BFD_RELOC_PPC_B26:
6703 case BFD_RELOC_PPC_BA26:
6704 case BFD_RELOC_PPC_B16:
6705 case BFD_RELOC_PPC_BA16:
05d0e962 6706 case BFD_RELOC_PPC64_REL24_NOTOC:
6911b7dc
AM
6707 /* All branch fixups targeting a localentry symbol must
6708 force a relocation. */
6709 if (fix->fx_addsy)
6710 {
6711 asymbol *bfdsym = symbol_get_bfdsym (fix->fx_addsy);
6712 elf_symbol_type *elfsym
6713 = elf_symbol_from (bfd_asymbol_bfd (bfdsym), bfdsym);
6714 gas_assert (elfsym);
6715 if ((STO_PPC64_LOCAL_MASK & elfsym->internal_elf_sym.st_other) != 0)
6716 return 1;
6717 }
6718 break;
a161fe53
AM
6719 default:
6720 break;
6721 }
6722
cdba85ec
AM
6723 if (fix->fx_r_type >= BFD_RELOC_PPC_TLS
6724 && fix->fx_r_type <= BFD_RELOC_PPC64_DTPREL16_HIGHESTA)
6725 return 1;
6726
ae6063d4 6727 return generic_force_reloc (fix);
a161fe53
AM
6728}
6729
0baf16f2 6730int
98027b10 6731ppc_fix_adjustable (fixS *fix)
252b5132 6732{
6911b7dc
AM
6733 switch (fix->fx_r_type)
6734 {
6735 /* All branch fixups targeting a localentry symbol must
6736 continue using the symbol. */
6737 case BFD_RELOC_PPC_B26:
6738 case BFD_RELOC_PPC_BA26:
6739 case BFD_RELOC_PPC_B16:
6740 case BFD_RELOC_PPC_BA16:
6741 case BFD_RELOC_PPC_B16_BRTAKEN:
6742 case BFD_RELOC_PPC_B16_BRNTAKEN:
6743 case BFD_RELOC_PPC_BA16_BRTAKEN:
6744 case BFD_RELOC_PPC_BA16_BRNTAKEN:
05d0e962 6745 case BFD_RELOC_PPC64_REL24_NOTOC:
6911b7dc
AM
6746 if (fix->fx_addsy)
6747 {
6748 asymbol *bfdsym = symbol_get_bfdsym (fix->fx_addsy);
6749 elf_symbol_type *elfsym
6750 = elf_symbol_from (bfd_asymbol_bfd (bfdsym), bfdsym);
6751 gas_assert (elfsym);
6752 if ((STO_PPC64_LOCAL_MASK & elfsym->internal_elf_sym.st_other) != 0)
6753 return 0;
6754 }
6755 break;
6756 default:
6757 break;
6758 }
6759
0baf16f2
AM
6760 return (fix->fx_r_type != BFD_RELOC_16_GOTOFF
6761 && fix->fx_r_type != BFD_RELOC_LO16_GOTOFF
6762 && fix->fx_r_type != BFD_RELOC_HI16_GOTOFF
6763 && fix->fx_r_type != BFD_RELOC_HI16_S_GOTOFF
cc9edbf3
AM
6764 && fix->fx_r_type != BFD_RELOC_PPC64_GOT16_DS
6765 && fix->fx_r_type != BFD_RELOC_PPC64_GOT16_LO_DS
0baf16f2
AM
6766 && fix->fx_r_type != BFD_RELOC_GPREL16
6767 && fix->fx_r_type != BFD_RELOC_VTABLE_INHERIT
6768 && fix->fx_r_type != BFD_RELOC_VTABLE_ENTRY
cdba85ec 6769 && !(fix->fx_r_type >= BFD_RELOC_PPC_TLS
ab1e9ef7 6770 && fix->fx_r_type <= BFD_RELOC_PPC64_DTPREL16_HIGHESTA));
252b5132 6771}
0baf16f2 6772#endif
252b5132 6773
b9c361e0
JL
6774void
6775ppc_frag_check (struct frag *fragP)
6776{
a9479dc0
AM
6777 if ((fragP->fr_address & fragP->insn_addr) != 0)
6778 as_bad_where (fragP->fr_file, fragP->fr_line,
6779 _("instruction address is not a multiple of %d"),
6780 fragP->insn_addr + 1);
b9c361e0
JL
6781}
6782
3aeeedbb
AM
6783/* Implement HANDLE_ALIGN. This writes the NOP pattern into an
6784 rs_align_code frag. */
6785
6786void
6787ppc_handle_align (struct frag *fragP)
6788{
6789 valueT count = (fragP->fr_next->fr_address
6790 - (fragP->fr_address + fragP->fr_fix));
6791
f7d69005 6792 if ((ppc_cpu & PPC_OPCODE_VLE) != 0 && count != 0 && (count & 1) == 0)
b9c361e0
JL
6793 {
6794 char *dest = fragP->fr_literal + fragP->fr_fix;
6795
6796 fragP->fr_var = 2;
6797 md_number_to_chars (dest, 0x4400, 2);
6798 }
6799 else if (count != 0 && (count & 3) == 0)
3aeeedbb
AM
6800 {
6801 char *dest = fragP->fr_literal + fragP->fr_fix;
6802
6803 fragP->fr_var = 4;
cef4f754
AM
6804
6805 if (count > 4 * nop_limit && count < 0x2000000)
6806 {
6807 struct frag *rest;
6808
6809 /* Make a branch, then follow with nops. Insert another
6810 frag to handle the nops. */
6811 md_number_to_chars (dest, 0x48000000 + count, 4);
6812 count -= 4;
6813 if (count == 0)
6814 return;
6815
6816 rest = xmalloc (SIZEOF_STRUCT_FRAG + 4);
6817 memcpy (rest, fragP, SIZEOF_STRUCT_FRAG);
6818 fragP->fr_next = rest;
6819 fragP = rest;
6820 rest->fr_address += rest->fr_fix + 4;
6821 rest->fr_fix = 0;
6822 /* If we leave the next frag as rs_align_code we'll come here
6823 again, resulting in a bunch of branches rather than a
6824 branch followed by nops. */
6825 rest->fr_type = rs_align;
6826 dest = rest->fr_literal;
6827 }
6828
3aeeedbb
AM
6829 md_number_to_chars (dest, 0x60000000, 4);
6830
42240548 6831 if ((ppc_cpu & PPC_OPCODE_POWER6) != 0
6a7524c6 6832 && (ppc_cpu & PPC_OPCODE_POWER9) == 0)
3aeeedbb 6833 {
3fea0c3b
AM
6834 /* For power6, power7, and power8, we want the last nop to
6835 be a group terminating one. Do this by inserting an
6836 rs_fill frag immediately after this one, with its address
6837 set to the last nop location. This will automatically
6838 reduce the number of nops in the current frag by one. */
3aeeedbb
AM
6839 if (count > 4)
6840 {
6841 struct frag *group_nop = xmalloc (SIZEOF_STRUCT_FRAG + 4);
6842
6843 memcpy (group_nop, fragP, SIZEOF_STRUCT_FRAG);
6844 group_nop->fr_address = group_nop->fr_next->fr_address - 4;
6845 group_nop->fr_fix = 0;
6846 group_nop->fr_offset = 1;
6847 group_nop->fr_type = rs_fill;
6848 fragP->fr_next = group_nop;
6849 dest = group_nop->fr_literal;
6850 }
6851
6a7524c6 6852 if ((ppc_cpu & PPC_OPCODE_POWER7) != 0)
aea77599
AM
6853 {
6854 if (ppc_cpu & PPC_OPCODE_E500MC)
6855 /* e500mc group terminating nop: "ori 0,0,0". */
6856 md_number_to_chars (dest, 0x60000000, 4);
6857 else
3fea0c3b 6858 /* power7/power8 group terminating nop: "ori 2,2,0". */
aea77599
AM
6859 md_number_to_chars (dest, 0x60420000, 4);
6860 }
42240548
PB
6861 else
6862 /* power6 group terminating nop: "ori 1,1,0". */
6863 md_number_to_chars (dest, 0x60210000, 4);
3aeeedbb
AM
6864 }
6865 }
6866}
6867
252b5132 6868/* Apply a fixup to the object code. This is called for all the
3b8b57a9 6869 fixups we generated by the calls to fix_new_exp, above. */
252b5132 6870
94f592af 6871void
62ebcb5c 6872md_apply_fix (fixS *fixP, valueT *valP, segT seg)
252b5132 6873{
94f592af 6874 valueT value = * valP;
5656a981
AM
6875 offsetT fieldval;
6876 const struct powerpc_operand *operand;
252b5132
RH
6877
6878#ifdef OBJ_ELF
94f592af 6879 if (fixP->fx_addsy != NULL)
252b5132 6880 {
a161fe53 6881 /* Hack around bfd_install_relocation brain damage. */
94f592af
NC
6882 if (fixP->fx_pcrel)
6883 value += fixP->fx_frag->fr_address + fixP->fx_where;
a680de9a
PB
6884
6885 if (fixP->fx_addsy == abs_section_sym)
6886 fixP->fx_done = 1;
252b5132
RH
6887 }
6888 else
94f592af 6889 fixP->fx_done = 1;
252b5132 6890#else
a161fe53 6891 /* FIXME FIXME FIXME: The value we are passed in *valP includes
7be1c489
AM
6892 the symbol values. If we are doing this relocation the code in
6893 write.c is going to call bfd_install_relocation, which is also
6894 going to use the symbol value. That means that if the reloc is
6895 fully resolved we want to use *valP since bfd_install_relocation is
6896 not being used.
9f0eb232
RS
6897 However, if the reloc is not fully resolved we do not want to
6898 use *valP, and must use fx_offset instead. If the relocation
6899 is PC-relative, we then need to re-apply md_pcrel_from_section
6900 to this new relocation value. */
94f592af
NC
6901 if (fixP->fx_addsy == (symbolS *) NULL)
6902 fixP->fx_done = 1;
6903
252b5132 6904 else
9f0eb232
RS
6905 {
6906 value = fixP->fx_offset;
6907 if (fixP->fx_pcrel)
6908 value -= md_pcrel_from_section (fixP, seg);
6909 }
a161fe53
AM
6910#endif
6911
7ba71655
AM
6912 /* We are only able to convert some relocs to pc-relative. */
6913 if (fixP->fx_pcrel)
6914 {
6915 switch (fixP->fx_r_type)
6916 {
4a969973
AM
6917 case BFD_RELOC_64:
6918 fixP->fx_r_type = BFD_RELOC_64_PCREL;
6919 break;
6920
6921 case BFD_RELOC_32:
6922 fixP->fx_r_type = BFD_RELOC_32_PCREL;
6923 break;
6924
6925 case BFD_RELOC_16:
6926 fixP->fx_r_type = BFD_RELOC_16_PCREL;
6927 break;
6928
7ba71655
AM
6929 case BFD_RELOC_LO16:
6930 fixP->fx_r_type = BFD_RELOC_LO16_PCREL;
6931 break;
6932
6933 case BFD_RELOC_HI16:
6934 fixP->fx_r_type = BFD_RELOC_HI16_PCREL;
6935 break;
6936
6937 case BFD_RELOC_HI16_S:
6938 fixP->fx_r_type = BFD_RELOC_HI16_S_PCREL;
6939 break;
6940
4a969973
AM
6941 case BFD_RELOC_PPC64_ADDR16_HIGH:
6942 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGH;
7ba71655
AM
6943 break;
6944
4a969973
AM
6945 case BFD_RELOC_PPC64_ADDR16_HIGHA:
6946 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHA;
7ba71655
AM
6947 break;
6948
4a969973
AM
6949 case BFD_RELOC_PPC64_HIGHER:
6950 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHER;
6951 break;
6952
6953 case BFD_RELOC_PPC64_HIGHER_S:
6954 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHERA;
6955 break;
6956
6957 case BFD_RELOC_PPC64_HIGHEST:
6958 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHEST;
6959 break;
6960
6961 case BFD_RELOC_PPC64_HIGHEST_S:
6962 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHESTA;
7ba71655
AM
6963 break;
6964
6965 case BFD_RELOC_PPC_16DX_HA:
6966 fixP->fx_r_type = BFD_RELOC_PPC_REL16DX_HA;
6967 break;
6968
6969 default:
6970 break;
6971 }
6972 }
6973 else if (!fixP->fx_done
6974 && fixP->fx_r_type == BFD_RELOC_PPC_16DX_HA)
252b5132 6975 {
7ba71655
AM
6976 /* addpcis is relative to next insn address. */
6977 value -= 4;
6978 fixP->fx_r_type = BFD_RELOC_PPC_REL16DX_HA;
6979 fixP->fx_pcrel = 1;
252b5132 6980 }
252b5132 6981
5656a981 6982 operand = NULL;
3b8b57a9 6983 if (fixP->fx_pcrel_adjust != 0)
252b5132 6984 {
5656a981 6985 /* This is a fixup on an instruction. */
3b8b57a9 6986 int opindex = fixP->fx_pcrel_adjust & 0xff;
252b5132 6987
5656a981 6988 operand = &powerpc_operands[opindex];
252b5132 6989#ifdef OBJ_XCOFF
0baf16f2
AM
6990 /* An instruction like `lwz 9,sym(30)' when `sym' is not a TOC symbol
6991 does not generate a reloc. It uses the offset of `sym' within its
6992 csect. Other usages, such as `.long sym', generate relocs. This
6993 is the documented behaviour of non-TOC symbols. */
252b5132 6994 if ((operand->flags & PPC_OPERAND_PARENS) != 0
b84bf58a 6995 && (operand->bitm & 0xfff0) == 0xfff0
252b5132 6996 && operand->shift == 0
2b3c4602 6997 && (operand->insert == NULL || ppc_obj64)
94f592af
NC
6998 && fixP->fx_addsy != NULL
6999 && symbol_get_tc (fixP->fx_addsy)->subseg != 0
96d56e9f
NC
7000 && symbol_get_tc (fixP->fx_addsy)->symbol_class != XMC_TC
7001 && symbol_get_tc (fixP->fx_addsy)->symbol_class != XMC_TC0
94f592af 7002 && S_GET_SEGMENT (fixP->fx_addsy) != bss_section)
252b5132 7003 {
94f592af
NC
7004 value = fixP->fx_offset;
7005 fixP->fx_done = 1;
252b5132 7006 }
ac21e7da
TG
7007
7008 /* During parsing of instructions, a TOC16 reloc is generated for
7009 instructions such as 'lwz RT,SYM(RB)' if SYM is a symbol defined
7010 in the toc. But at parse time, SYM may be not yet defined, so
7011 check again here. */
7012 if (fixP->fx_r_type == BFD_RELOC_16
7013 && fixP->fx_addsy != NULL
7014 && ppc_is_toc_sym (fixP->fx_addsy))
7015 fixP->fx_r_type = BFD_RELOC_PPC_TOC16;
252b5132 7016#endif
5656a981
AM
7017 }
7018
7019 /* Calculate value to be stored in field. */
7020 fieldval = value;
7021 switch (fixP->fx_r_type)
7022 {
1ec2d25e 7023#ifdef OBJ_ELF
5656a981
AM
7024 case BFD_RELOC_PPC64_ADDR16_LO_DS:
7025 case BFD_RELOC_PPC_VLE_LO16A:
7026 case BFD_RELOC_PPC_VLE_LO16D:
1ec2d25e 7027#endif
5656a981
AM
7028 case BFD_RELOC_LO16:
7029 case BFD_RELOC_LO16_PCREL:
7030 fieldval = value & 0xffff;
7031 sign_extend_16:
7032 if (operand != NULL && (operand->flags & PPC_OPERAND_SIGNED) != 0)
f9c6b907 7033 fieldval = SEX16 (fieldval);
5656a981
AM
7034 fixP->fx_no_overflow = 1;
7035 break;
3c9d25f4 7036
f9c6b907
AM
7037 case BFD_RELOC_HI16:
7038 case BFD_RELOC_HI16_PCREL:
5656a981 7039#ifdef OBJ_ELF
f9c6b907
AM
7040 if (REPORT_OVERFLOW_HI && ppc_obj64)
7041 {
7042 fieldval = value >> 16;
7043 if (operand != NULL && (operand->flags & PPC_OPERAND_SIGNED) != 0)
7044 {
7045 valueT sign = (((valueT) -1 >> 16) + 1) >> 1;
7046 fieldval = ((valueT) fieldval ^ sign) - sign;
7047 }
7048 break;
7049 }
2b0f3761 7050 /* Fallthru */
f9c6b907 7051
5656a981
AM
7052 case BFD_RELOC_PPC_VLE_HI16A:
7053 case BFD_RELOC_PPC_VLE_HI16D:
f9c6b907 7054 case BFD_RELOC_PPC64_ADDR16_HIGH:
5656a981 7055#endif
5656a981
AM
7056 fieldval = PPC_HI (value);
7057 goto sign_extend_16;
0baf16f2 7058
f9c6b907
AM
7059 case BFD_RELOC_HI16_S:
7060 case BFD_RELOC_HI16_S_PCREL:
7ba71655 7061 case BFD_RELOC_PPC_16DX_HA:
a680de9a 7062 case BFD_RELOC_PPC_REL16DX_HA:
5656a981 7063#ifdef OBJ_ELF
f9c6b907
AM
7064 if (REPORT_OVERFLOW_HI && ppc_obj64)
7065 {
7066 fieldval = (value + 0x8000) >> 16;
7067 if (operand != NULL && (operand->flags & PPC_OPERAND_SIGNED) != 0)
7068 {
7069 valueT sign = (((valueT) -1 >> 16) + 1) >> 1;
7070 fieldval = ((valueT) fieldval ^ sign) - sign;
7071 }
7072 break;
7073 }
2b0f3761 7074 /* Fallthru */
f9c6b907 7075
5656a981
AM
7076 case BFD_RELOC_PPC_VLE_HA16A:
7077 case BFD_RELOC_PPC_VLE_HA16D:
f9c6b907 7078 case BFD_RELOC_PPC64_ADDR16_HIGHA:
5656a981 7079#endif
5656a981
AM
7080 fieldval = PPC_HA (value);
7081 goto sign_extend_16;
0baf16f2 7082
3b8b57a9 7083#ifdef OBJ_ELF
5656a981
AM
7084 case BFD_RELOC_PPC64_HIGHER:
7085 fieldval = PPC_HIGHER (value);
7086 goto sign_extend_16;
252b5132 7087
5656a981
AM
7088 case BFD_RELOC_PPC64_HIGHER_S:
7089 fieldval = PPC_HIGHERA (value);
7090 goto sign_extend_16;
0baf16f2 7091
5656a981
AM
7092 case BFD_RELOC_PPC64_HIGHEST:
7093 fieldval = PPC_HIGHEST (value);
7094 goto sign_extend_16;
0baf16f2 7095
5656a981
AM
7096 case BFD_RELOC_PPC64_HIGHEST_S:
7097 fieldval = PPC_HIGHESTA (value);
7098 goto sign_extend_16;
7099#endif
7100
7101 default:
7102 break;
7103 }
7104
7105 if (operand != NULL)
7106 {
7107 /* Handle relocs in an insn. */
5656a981
AM
7108 switch (fixP->fx_r_type)
7109 {
7fa9fcb6 7110#ifdef OBJ_ELF
3b8b57a9
AM
7111 /* The following relocs can't be calculated by the assembler.
7112 Leave the field zero. */
cdba85ec
AM
7113 case BFD_RELOC_PPC_TPREL16:
7114 case BFD_RELOC_PPC_TPREL16_LO:
7115 case BFD_RELOC_PPC_TPREL16_HI:
7116 case BFD_RELOC_PPC_TPREL16_HA:
cdba85ec
AM
7117 case BFD_RELOC_PPC_DTPREL16:
7118 case BFD_RELOC_PPC_DTPREL16_LO:
7119 case BFD_RELOC_PPC_DTPREL16_HI:
7120 case BFD_RELOC_PPC_DTPREL16_HA:
cdba85ec
AM
7121 case BFD_RELOC_PPC_GOT_TLSGD16:
7122 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
7123 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
7124 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
7125 case BFD_RELOC_PPC_GOT_TLSLD16:
7126 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
7127 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
7128 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
7129 case BFD_RELOC_PPC_GOT_TPREL16:
7130 case BFD_RELOC_PPC_GOT_TPREL16_LO:
7131 case BFD_RELOC_PPC_GOT_TPREL16_HI:
7132 case BFD_RELOC_PPC_GOT_TPREL16_HA:
7133 case BFD_RELOC_PPC_GOT_DTPREL16:
7134 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
7135 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
7136 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
7137 case BFD_RELOC_PPC64_TPREL16_DS:
7138 case BFD_RELOC_PPC64_TPREL16_LO_DS:
f9c6b907
AM
7139 case BFD_RELOC_PPC64_TPREL16_HIGH:
7140 case BFD_RELOC_PPC64_TPREL16_HIGHA:
cdba85ec
AM
7141 case BFD_RELOC_PPC64_TPREL16_HIGHER:
7142 case BFD_RELOC_PPC64_TPREL16_HIGHERA:
7143 case BFD_RELOC_PPC64_TPREL16_HIGHEST:
7144 case BFD_RELOC_PPC64_TPREL16_HIGHESTA:
f9c6b907
AM
7145 case BFD_RELOC_PPC64_DTPREL16_HIGH:
7146 case BFD_RELOC_PPC64_DTPREL16_HIGHA:
cdba85ec
AM
7147 case BFD_RELOC_PPC64_DTPREL16_DS:
7148 case BFD_RELOC_PPC64_DTPREL16_LO_DS:
7149 case BFD_RELOC_PPC64_DTPREL16_HIGHER:
7150 case BFD_RELOC_PPC64_DTPREL16_HIGHERA:
7151 case BFD_RELOC_PPC64_DTPREL16_HIGHEST:
7152 case BFD_RELOC_PPC64_DTPREL16_HIGHESTA:
3b8b57a9 7153 gas_assert (fixP->fx_addsy != NULL);
7c1d0959 7154 S_SET_THREAD_LOCAL (fixP->fx_addsy);
3b8b57a9 7155 fieldval = 0;
cdba85ec 7156 break;
3b8b57a9
AM
7157
7158 /* These also should leave the field zero for the same
7159 reason. Note that older versions of gas wrote values
7160 here. If we want to go back to the old behaviour, then
7161 all _LO and _LO_DS cases will need to be treated like
7162 BFD_RELOC_LO16_PCREL above. Similarly for _HI etc. */
7163 case BFD_RELOC_16_GOTOFF:
7164 case BFD_RELOC_LO16_GOTOFF:
7165 case BFD_RELOC_HI16_GOTOFF:
7166 case BFD_RELOC_HI16_S_GOTOFF:
7167 case BFD_RELOC_LO16_PLTOFF:
7168 case BFD_RELOC_HI16_PLTOFF:
7169 case BFD_RELOC_HI16_S_PLTOFF:
7170 case BFD_RELOC_GPREL16:
7171 case BFD_RELOC_16_BASEREL:
7172 case BFD_RELOC_LO16_BASEREL:
7173 case BFD_RELOC_HI16_BASEREL:
7174 case BFD_RELOC_HI16_S_BASEREL:
7175 case BFD_RELOC_PPC_TOC16:
7176 case BFD_RELOC_PPC64_TOC16_LO:
7177 case BFD_RELOC_PPC64_TOC16_HI:
7178 case BFD_RELOC_PPC64_TOC16_HA:
7179 case BFD_RELOC_PPC64_PLTGOT16:
7180 case BFD_RELOC_PPC64_PLTGOT16_LO:
7181 case BFD_RELOC_PPC64_PLTGOT16_HI:
7182 case BFD_RELOC_PPC64_PLTGOT16_HA:
7183 case BFD_RELOC_PPC64_GOT16_DS:
7184 case BFD_RELOC_PPC64_GOT16_LO_DS:
7185 case BFD_RELOC_PPC64_PLT16_LO_DS:
7186 case BFD_RELOC_PPC64_SECTOFF_DS:
7187 case BFD_RELOC_PPC64_SECTOFF_LO_DS:
7188 case BFD_RELOC_PPC64_TOC16_DS:
7189 case BFD_RELOC_PPC64_TOC16_LO_DS:
7190 case BFD_RELOC_PPC64_PLTGOT16_DS:
7191 case BFD_RELOC_PPC64_PLTGOT16_LO_DS:
7192 case BFD_RELOC_PPC_EMB_NADDR16:
7193 case BFD_RELOC_PPC_EMB_NADDR16_LO:
7194 case BFD_RELOC_PPC_EMB_NADDR16_HI:
7195 case BFD_RELOC_PPC_EMB_NADDR16_HA:
7196 case BFD_RELOC_PPC_EMB_SDAI16:
7197 case BFD_RELOC_PPC_EMB_SDA2I16:
7198 case BFD_RELOC_PPC_EMB_SDA2REL:
252b5132 7199 case BFD_RELOC_PPC_EMB_SDA21:
3b8b57a9
AM
7200 case BFD_RELOC_PPC_EMB_MRKREF:
7201 case BFD_RELOC_PPC_EMB_RELSEC16:
7202 case BFD_RELOC_PPC_EMB_RELST_LO:
7203 case BFD_RELOC_PPC_EMB_RELST_HI:
7204 case BFD_RELOC_PPC_EMB_RELST_HA:
7205 case BFD_RELOC_PPC_EMB_BIT_FLD:
7206 case BFD_RELOC_PPC_EMB_RELSDA:
7207 case BFD_RELOC_PPC_VLE_SDA21:
7208 case BFD_RELOC_PPC_VLE_SDA21_LO:
7209 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
7210 case BFD_RELOC_PPC_VLE_SDAREL_LO16D:
7211 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
7212 case BFD_RELOC_PPC_VLE_SDAREL_HI16D:
7213 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
7214 case BFD_RELOC_PPC_VLE_SDAREL_HA16D:
7215 gas_assert (fixP->fx_addsy != NULL);
2b0f3761 7216 /* Fallthru */
3b8b57a9
AM
7217
7218 case BFD_RELOC_PPC_TLS:
7219 case BFD_RELOC_PPC_TLSGD:
7220 case BFD_RELOC_PPC_TLSLD:
7221 fieldval = 0;
3b8b57a9 7222 break;
7fa9fcb6
TG
7223#endif
7224
7225#ifdef OBJ_XCOFF
7226 case BFD_RELOC_PPC_B16:
7227 /* Adjust the offset to the instruction boundary. */
7228 fieldval += 2;
7229 break;
7230#endif
252b5132 7231
f728387b
AM
7232 case BFD_RELOC_VTABLE_INHERIT:
7233 case BFD_RELOC_VTABLE_ENTRY:
7234 case BFD_RELOC_PPC_DTPMOD:
7235 case BFD_RELOC_PPC_TPREL:
7236 case BFD_RELOC_PPC_DTPREL:
7237 case BFD_RELOC_PPC_COPY:
7238 case BFD_RELOC_PPC_GLOB_DAT:
7239 case BFD_RELOC_32_PLT_PCREL:
7240 case BFD_RELOC_PPC_EMB_NADDR32:
7241 case BFD_RELOC_PPC64_TOC:
7242 case BFD_RELOC_CTOR:
7243 case BFD_RELOC_32:
7244 case BFD_RELOC_32_PCREL:
7245 case BFD_RELOC_RVA:
7246 case BFD_RELOC_64:
7247 case BFD_RELOC_64_PCREL:
7248 case BFD_RELOC_PPC64_ADDR64_LOCAL:
7249 as_bad_where (fixP->fx_file, fixP->fx_line,
7250 _("%s unsupported as instruction fixup"),
7251 bfd_get_reloc_code_name (fixP->fx_r_type));
7252 fixP->fx_done = 1;
7253 return;
7254
3b8b57a9 7255 default:
252b5132 7256 break;
3b8b57a9 7257 }
252b5132 7258
3b8b57a9
AM
7259#ifdef OBJ_ELF
7260/* powerpc uses RELA style relocs, so if emitting a reloc the field
7261 contents can stay at zero. */
7262#define APPLY_RELOC fixP->fx_done
7263#else
7264#define APPLY_RELOC 1
7265#endif
7266 if ((fieldval != 0 && APPLY_RELOC) || operand->insert != NULL)
7267 {
487b24d8
AM
7268 unsigned long insn;
7269 unsigned char *where;
7270
3b8b57a9
AM
7271 /* Fetch the instruction, insert the fully resolved operand
7272 value, and stuff the instruction back again. */
487b24d8 7273 where = (unsigned char *) fixP->fx_frag->fr_literal + fixP->fx_where;
3b8b57a9 7274 if (target_big_endian)
31a91399 7275 {
3b8b57a9 7276 if (fixP->fx_size == 4)
487b24d8 7277 insn = bfd_getb32 (where);
31a91399 7278 else
487b24d8 7279 insn = bfd_getb16 (where);
31a91399
NC
7280 }
7281 else
3b8b57a9
AM
7282 {
7283 if (fixP->fx_size == 4)
487b24d8 7284 insn = bfd_getl32 (where);
3b8b57a9 7285 else
487b24d8 7286 insn = bfd_getl16 (where);
3b8b57a9
AM
7287 }
7288 insn = ppc_insert_operand (insn, operand, fieldval,
7289 fixP->tc_fix_data.ppc_cpu,
7290 fixP->fx_file, fixP->fx_line);
7291 if (target_big_endian)
7292 {
7293 if (fixP->fx_size == 4)
487b24d8 7294 bfd_putb32 (insn, where);
3b8b57a9 7295 else
487b24d8 7296 bfd_putb16 (insn, where);
3b8b57a9
AM
7297 }
7298 else
7299 {
7300 if (fixP->fx_size == 4)
487b24d8 7301 bfd_putl32 (insn, where);
3b8b57a9 7302 else
487b24d8 7303 bfd_putl16 (insn, where);
3b8b57a9
AM
7304 }
7305 }
7306
7307 if (fixP->fx_done)
7308 /* Nothing else to do here. */
7309 return;
7310
7311 gas_assert (fixP->fx_addsy != NULL);
62ebcb5c 7312 if (fixP->fx_r_type == BFD_RELOC_NONE)
3b8b57a9 7313 {
3b4dbbbf 7314 const char *sfile;
3b8b57a9
AM
7315 unsigned int sline;
7316
7317 /* Use expr_symbol_where to see if this is an expression
7318 symbol. */
7319 if (expr_symbol_where (fixP->fx_addsy, &sfile, &sline))
7320 as_bad_where (fixP->fx_file, fixP->fx_line,
7321 _("unresolved expression that must be resolved"));
7322 else
7323 as_bad_where (fixP->fx_file, fixP->fx_line,
7324 _("unsupported relocation against %s"),
7325 S_GET_NAME (fixP->fx_addsy));
7326 fixP->fx_done = 1;
7327 return;
7328 }
7329 }
7330 else
7331 {
7332 /* Handle relocs in data. */
7333 switch (fixP->fx_r_type)
7334 {
252b5132 7335 case BFD_RELOC_VTABLE_INHERIT:
94f592af
NC
7336 if (fixP->fx_addsy
7337 && !S_IS_DEFINED (fixP->fx_addsy)
7338 && !S_IS_WEAK (fixP->fx_addsy))
7339 S_SET_WEAK (fixP->fx_addsy);
2b0f3761 7340 /* Fallthru */
252b5132
RH
7341
7342 case BFD_RELOC_VTABLE_ENTRY:
94f592af 7343 fixP->fx_done = 0;
252b5132
RH
7344 break;
7345
0baf16f2 7346#ifdef OBJ_ELF
3b8b57a9
AM
7347 /* These can appear with @l etc. in data. */
7348 case BFD_RELOC_LO16:
3b8b57a9 7349 case BFD_RELOC_LO16_PCREL:
3b8b57a9 7350 case BFD_RELOC_HI16:
3b8b57a9 7351 case BFD_RELOC_HI16_PCREL:
3b8b57a9 7352 case BFD_RELOC_HI16_S:
3b8b57a9 7353 case BFD_RELOC_HI16_S_PCREL:
3b8b57a9 7354 case BFD_RELOC_PPC64_HIGHER:
3b8b57a9 7355 case BFD_RELOC_PPC64_HIGHER_S:
3b8b57a9 7356 case BFD_RELOC_PPC64_HIGHEST:
3b8b57a9 7357 case BFD_RELOC_PPC64_HIGHEST_S:
f9c6b907
AM
7358 case BFD_RELOC_PPC64_ADDR16_HIGH:
7359 case BFD_RELOC_PPC64_ADDR16_HIGHA:
45965137 7360 case BFD_RELOC_PPC64_ADDR64_LOCAL:
3b8b57a9
AM
7361 break;
7362
7363 case BFD_RELOC_PPC_DTPMOD:
7364 case BFD_RELOC_PPC_TPREL:
7365 case BFD_RELOC_PPC_DTPREL:
7366 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7367 break;
7368
7369 /* Just punt all of these to the linker. */
7370 case BFD_RELOC_PPC_B16_BRTAKEN:
7371 case BFD_RELOC_PPC_B16_BRNTAKEN:
7372 case BFD_RELOC_16_GOTOFF:
7373 case BFD_RELOC_LO16_GOTOFF:
7374 case BFD_RELOC_HI16_GOTOFF:
7375 case BFD_RELOC_HI16_S_GOTOFF:
7376 case BFD_RELOC_LO16_PLTOFF:
7377 case BFD_RELOC_HI16_PLTOFF:
7378 case BFD_RELOC_HI16_S_PLTOFF:
7379 case BFD_RELOC_PPC_COPY:
7380 case BFD_RELOC_PPC_GLOB_DAT:
7381 case BFD_RELOC_16_BASEREL:
7382 case BFD_RELOC_LO16_BASEREL:
7383 case BFD_RELOC_HI16_BASEREL:
7384 case BFD_RELOC_HI16_S_BASEREL:
7385 case BFD_RELOC_PPC_TLS:
7386 case BFD_RELOC_PPC_DTPREL16_LO:
7387 case BFD_RELOC_PPC_DTPREL16_HI:
7388 case BFD_RELOC_PPC_DTPREL16_HA:
7389 case BFD_RELOC_PPC_TPREL16_LO:
7390 case BFD_RELOC_PPC_TPREL16_HI:
7391 case BFD_RELOC_PPC_TPREL16_HA:
7392 case BFD_RELOC_PPC_GOT_TLSGD16:
7393 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
7394 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
7395 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
7396 case BFD_RELOC_PPC_GOT_TLSLD16:
7397 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
7398 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
7399 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
7400 case BFD_RELOC_PPC_GOT_DTPREL16:
7401 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
7402 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
7403 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
7404 case BFD_RELOC_PPC_GOT_TPREL16:
7405 case BFD_RELOC_PPC_GOT_TPREL16_LO:
7406 case BFD_RELOC_PPC_GOT_TPREL16_HI:
7407 case BFD_RELOC_PPC_GOT_TPREL16_HA:
7408 case BFD_RELOC_24_PLT_PCREL:
7409 case BFD_RELOC_PPC_LOCAL24PC:
7410 case BFD_RELOC_32_PLT_PCREL:
7411 case BFD_RELOC_GPREL16:
7412 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
7413 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
7414 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
7415 case BFD_RELOC_PPC_EMB_NADDR32:
7416 case BFD_RELOC_PPC_EMB_NADDR16:
7417 case BFD_RELOC_PPC_EMB_NADDR16_LO:
7418 case BFD_RELOC_PPC_EMB_NADDR16_HI:
7419 case BFD_RELOC_PPC_EMB_NADDR16_HA:
7420 case BFD_RELOC_PPC_EMB_SDAI16:
7421 case BFD_RELOC_PPC_EMB_SDA2REL:
7422 case BFD_RELOC_PPC_EMB_SDA2I16:
7423 case BFD_RELOC_PPC_EMB_SDA21:
7424 case BFD_RELOC_PPC_VLE_SDA21_LO:
7425 case BFD_RELOC_PPC_EMB_MRKREF:
7426 case BFD_RELOC_PPC_EMB_RELSEC16:
7427 case BFD_RELOC_PPC_EMB_RELST_LO:
7428 case BFD_RELOC_PPC_EMB_RELST_HI:
7429 case BFD_RELOC_PPC_EMB_RELST_HA:
7430 case BFD_RELOC_PPC_EMB_BIT_FLD:
7431 case BFD_RELOC_PPC_EMB_RELSDA:
0baf16f2 7432 case BFD_RELOC_PPC64_TOC:
3b8b57a9
AM
7433 case BFD_RELOC_PPC_TOC16:
7434 case BFD_RELOC_PPC64_TOC16_LO:
7435 case BFD_RELOC_PPC64_TOC16_HI:
7436 case BFD_RELOC_PPC64_TOC16_HA:
f9c6b907
AM
7437 case BFD_RELOC_PPC64_DTPREL16_HIGH:
7438 case BFD_RELOC_PPC64_DTPREL16_HIGHA:
3b8b57a9
AM
7439 case BFD_RELOC_PPC64_DTPREL16_HIGHER:
7440 case BFD_RELOC_PPC64_DTPREL16_HIGHERA:
7441 case BFD_RELOC_PPC64_DTPREL16_HIGHEST:
7442 case BFD_RELOC_PPC64_DTPREL16_HIGHESTA:
f9c6b907
AM
7443 case BFD_RELOC_PPC64_TPREL16_HIGH:
7444 case BFD_RELOC_PPC64_TPREL16_HIGHA:
3b8b57a9
AM
7445 case BFD_RELOC_PPC64_TPREL16_HIGHER:
7446 case BFD_RELOC_PPC64_TPREL16_HIGHERA:
7447 case BFD_RELOC_PPC64_TPREL16_HIGHEST:
7448 case BFD_RELOC_PPC64_TPREL16_HIGHESTA:
94f592af 7449 fixP->fx_done = 0;
0baf16f2 7450 break;
0baf16f2 7451#endif
3b8b57a9
AM
7452
7453#ifdef OBJ_XCOFF
7454 case BFD_RELOC_NONE:
3b8b57a9 7455#endif
5656a981
AM
7456 case BFD_RELOC_CTOR:
7457 case BFD_RELOC_32:
7458 case BFD_RELOC_32_PCREL:
7459 case BFD_RELOC_RVA:
7460 case BFD_RELOC_64:
7461 case BFD_RELOC_64_PCREL:
7462 case BFD_RELOC_16:
7463 case BFD_RELOC_16_PCREL:
7464 case BFD_RELOC_8:
7465 break;
3b8b57a9 7466
252b5132 7467 default:
bc805888 7468 fprintf (stderr,
94f592af 7469 _("Gas failure, reloc value %d\n"), fixP->fx_r_type);
99a814a1 7470 fflush (stderr);
252b5132
RH
7471 abort ();
7472 }
46b596ff 7473
5656a981 7474 if (fixP->fx_size && APPLY_RELOC)
46b596ff 7475 md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where,
5656a981 7476 fieldval, fixP->fx_size);
bf7279d5
AM
7477 if (warn_476
7478 && (seg->flags & SEC_CODE) != 0
7479 && fixP->fx_size == 4
7480 && fixP->fx_done
7481 && !fixP->fx_tcbit
7482 && (fixP->fx_r_type == BFD_RELOC_32
7483 || fixP->fx_r_type == BFD_RELOC_CTOR
7484 || fixP->fx_r_type == BFD_RELOC_32_PCREL))
7485 as_warn_where (fixP->fx_file, fixP->fx_line,
7486 _("data in executable section"));
5656a981
AM
7487 }
7488
252b5132 7489#ifdef OBJ_ELF
3b8b57a9 7490 ppc_elf_validate_fix (fixP, seg);
94f592af 7491 fixP->fx_addnumber = value;
4e6935a6
AM
7492
7493 /* PowerPC uses RELA relocs, ie. the reloc addend is stored separately
7494 from the section contents. If we are going to be emitting a reloc
7495 then the section contents are immaterial, so don't warn if they
7496 happen to overflow. Leave such warnings to ld. */
7497 if (!fixP->fx_done)
a38a07e0
AM
7498 {
7499 fixP->fx_no_overflow = 1;
7500
7501 /* Arrange to emit .TOC. as a normal symbol if used in anything
7502 but .TOC.@tocbase. */
7503 if (ppc_obj64
7504 && fixP->fx_r_type != BFD_RELOC_PPC64_TOC
7505 && fixP->fx_addsy != NULL
7506 && strcmp (S_GET_NAME (fixP->fx_addsy), ".TOC.") == 0)
7507 symbol_get_bfdsym (fixP->fx_addsy)->flags |= BSF_KEEP;
7508 }
252b5132 7509#else
94f592af
NC
7510 if (fixP->fx_r_type != BFD_RELOC_PPC_TOC16)
7511 fixP->fx_addnumber = 0;
252b5132
RH
7512 else
7513 {
7514#ifdef TE_PE
94f592af 7515 fixP->fx_addnumber = 0;
252b5132 7516#else
8edcbfcd
TG
7517 /* We want to use the offset within the toc, not the actual VMA
7518 of the symbol. */
94f592af 7519 fixP->fx_addnumber =
8edcbfcd
TG
7520 - bfd_get_section_vma (stdoutput, S_GET_SEGMENT (fixP->fx_addsy))
7521 - S_GET_VALUE (ppc_toc_csect);
ac21e7da
TG
7522 /* Set *valP to avoid errors. */
7523 *valP = value;
252b5132
RH
7524#endif
7525 }
7526#endif
252b5132
RH
7527}
7528
7529/* Generate a reloc for a fixup. */
7530
7531arelent *
98027b10 7532tc_gen_reloc (asection *seg ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
7533{
7534 arelent *reloc;
7535
325801bd 7536 reloc = XNEW (arelent);
252b5132 7537
325801bd 7538 reloc->sym_ptr_ptr = XNEW (asymbol *);
49309057 7539 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
7540 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
7541 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
7542 if (reloc->howto == (reloc_howto_type *) NULL)
7543 {
7544 as_bad_where (fixp->fx_file, fixp->fx_line,
99a814a1
AM
7545 _("reloc %d not supported by object file format"),
7546 (int) fixp->fx_r_type);
252b5132
RH
7547 return NULL;
7548 }
7549 reloc->addend = fixp->fx_addnumber;
7550
7551 return reloc;
7552}
75e21f08
JJ
7553
7554void
98027b10 7555ppc_cfi_frame_initial_instructions (void)
75e21f08
JJ
7556{
7557 cfi_add_CFA_def_cfa (1, 0);
7558}
7559
7560int
1df69f4f 7561tc_ppc_regname_to_dw2regnum (char *regname)
75e21f08
JJ
7562{
7563 unsigned int regnum = -1;
7564 unsigned int i;
7565 const char *p;
7566 char *q;
e0471c16 7567 static struct { const char *name; int dw2regnum; } regnames[] =
75e21f08
JJ
7568 {
7569 { "sp", 1 }, { "r.sp", 1 }, { "rtoc", 2 }, { "r.toc", 2 },
7570 { "mq", 64 }, { "lr", 65 }, { "ctr", 66 }, { "ap", 67 },
80f846b6 7571 { "cr", 70 }, { "xer", 76 }, { "vrsave", 109 }, { "vscr", 110 },
75e21f08
JJ
7572 { "spe_acc", 111 }, { "spefscr", 112 }
7573 };
7574
7575 for (i = 0; i < ARRAY_SIZE (regnames); ++i)
7576 if (strcmp (regnames[i].name, regname) == 0)
7577 return regnames[i].dw2regnum;
7578
7579 if (regname[0] == 'r' || regname[0] == 'f' || regname[0] == 'v')
7580 {
7581 p = regname + 1 + (regname[1] == '.');
7582 regnum = strtoul (p, &q, 10);
7583 if (p == q || *q || regnum >= 32)
7584 return -1;
7585 if (regname[0] == 'f')
b7d7dc63 7586 regnum += 32;
75e21f08 7587 else if (regname[0] == 'v')
b7d7dc63 7588 regnum += 77;
75e21f08
JJ
7589 }
7590 else if (regname[0] == 'c' && regname[1] == 'r')
7591 {
7592 p = regname + 2 + (regname[2] == '.');
7593 if (p[0] < '0' || p[0] > '7' || p[1])
b7d7dc63 7594 return -1;
75e21f08
JJ
7595 regnum = p[0] - '0' + 68;
7596 }
7597 return regnum;
7598}
This page took 1.681259 seconds and 4 git commands to generate.