Add MIPS V and MIPS 64 machine numbers
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
252b5132
RH
1@c Copyright (C) 1991, 92, 93, 94, 95, 1997 Free Software Foundation, Inc.
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
15@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2
NC
16different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For
252b5132
RH
18information about the @sc{mips} instruction set, see @cite{MIPS RISC
19Architecture}, by Kane and Heindrich (Prentice-Hall). For an overview
20of @sc{mips} assembly conventions, see ``Appendix D: Assembly Language
21Programming'' in the same work.
22
23@menu
24* MIPS Opts:: Assembler options
25* MIPS Object:: ECOFF object code
26* MIPS Stabs:: Directives for debugging information
27* MIPS ISA:: Directives to override the ISA level
28* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
29* MIPS insn:: Directive to mark data as an instruction
30* MIPS option stack:: Directives to save and restore options
31@end menu
32
33@node MIPS Opts
34@section Assembler options
35
36The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
37special options:
38
39@table @code
40@cindex @code{-G} option (MIPS)
41@item -G @var{num}
42This option sets the largest size of an object that can be referenced
43implicitly with the @code{gp} register. It is only accepted for targets
44that use @sc{ecoff} format. The default value is 8.
45
46@cindex @code{-EB} option (MIPS)
47@cindex @code{-EL} option (MIPS)
48@cindex MIPS big-endian output
49@cindex MIPS little-endian output
50@cindex big-endian output, MIPS
51@cindex little-endian output, MIPS
52@item -EB
53@itemx -EL
54Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
55little-endian output at run time (unlike the other @sc{gnu} development
56tools, which must be configured for one or the other). Use @samp{-EB}
57to select big-endian output, and @samp{-EL} for little-endian.
58
59@cindex MIPS architecture options
60@item -mips1
61@itemx -mips2
62@itemx -mips3
63@itemx -mips4
84ea6cf2 64@itemx -mips5
e7af610e 65@itemx -mips32
84ea6cf2 66@itemx -mips64
252b5132
RH
67Generate code for a particular MIPS Instruction Set Architecture level.
68@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
69@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2
NC
70@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
71@sc{r10000} processors.
72@samp{-mips5}, @samp{-mips32}, and @samp{-mips64} correspond
73to generic @sc{MIPS V}, @sc{MIPS32}, and @sc{MIPS64} ISA
74processors, respectively.
75You can also switch instruction sets during the
e7af610e 76assembly; see @ref{MIPS ISA, Directives to override the ISA level}.
252b5132 77
6349b5f4
AH
78@item -mgp32
79Assume that 32-bit general purpose registers are available. This
80affects synthetic instructions such as @code{move}, which will assemble
81to a 32-bit or a 64-bit instruction depending on this flag. On some
28d33191 82MIPS variants there is a 32-bit mode flag; when this flag is set,
6349b5f4
AH
8364-bit instructions generate a trap. Also, some 32-bit OSes only save
84the 32-bit registers on a context switch, so it is essential never to
85use the 64-bit registers.
86
87@item -mgp64
88Assume that 64-bit general purpose registers are available. This is
89provided in the interests of symmetry with -gp32.
90
252b5132
RH
91@item -mips16
92@itemx -no-mips16
93Generate code for the MIPS 16 processor. This is equivalent to putting
94@samp{.set mips16} at the start of the assembly file. @samp{-no-mips16}
95turns off this option.
96
6b76fefe
CM
97@item -mfix7000
98@itemx -no-mfix7000
99Cause nops to be inserted if the read of the destination register
100of an mfhi or mflo instruction occurs in the following two instructions.
101
252b5132
RH
102@item -m4010
103@itemx -no-m4010
104Generate code for the LSI @sc{r4010} chip. This tells the assembler to
105accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
106etc.), and to not schedule @samp{nop} instructions around accesses to
107the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
108option.
109
110@item -m4650
111@itemx -no-m4650
112Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
113the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
114instructions around accesses to the @samp{HI} and @samp{LO} registers.
115@samp{-no-m4650} turns off this option.
116
117@itemx -m3900
118@itemx -no-m3900
119@itemx -m4100
120@itemx -no-m4100
121For each option @samp{-m@var{nnnn}}, generate code for the MIPS
122@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
123specific to that chip, and to schedule for that chip's hazards.
124
125@item -mcpu=@var{cpu}
126Generate code for a particular MIPS cpu. It is exactly equivalent to
127@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
128understood. Valid @var{cpu} value are:
129
130@quotation
1312000,
1323000,
1333900,
1344000,
1354010,
1364100,
1374111,
1384300,
1394400,
1404600,
1414650,
1425000,
b946ec34
NC
143rm5200,
144rm5230,
145rm5231,
146rm5261,
147rm5721,
252b5132 1486000,
b946ec34 149rm7000,
252b5132 1508000,
e7af610e
NC
15110000,
152mips32-4k
252b5132
RH
153@end quotation
154
155
156@cindex @code{-nocpp} ignored (MIPS)
157@item -nocpp
158This option is ignored. It is accepted for command-line compatibility with
159other assemblers, which use it to turn off C style preprocessing. With
160@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
161@sc{gnu} assembler itself never runs the C preprocessor.
162
119d663a
NC
163@item --construct-floats
164@itemx --no-construct-floats
165@cindex --construct-floats
166@cindex --no-construct-floats
167The @code{--no-construct-floats} option disables the construction of
168double width floating point constants by loading the two halves of the
169value into the two single width floating point registers that make up
170the double width register. This feature is useful if the processor
171support the FR bit in its status register, and this bit is known (by
172the programmer) to be set. This bit prevents the aliasing of the double
173width register by the single width registers.
174
63bf5651 175By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
176of these floating point constants.
177
252b5132
RH
178@item --trap
179@itemx --no-break
180@c FIXME! (1) reflect these options (next item too) in option summaries;
181@c (2) stop teasing, say _which_ instructions expanded _how_.
182@code{@value{AS}} automatically macro expands certain division and
183multiplication instructions to check for overflow and division by zero. This
184option causes @code{@value{AS}} to generate code to take a trap exception
185rather than a break exception when an error is detected. The trap instructions
186are only supported at Instruction Set Architecture level 2 and higher.
187
188@item --break
189@itemx --no-trap
190Generate code to take a break exception rather than a trap exception when an
191error is detected. This is the default.
192@end table
193
194@node MIPS Object
195@section MIPS ECOFF object code
196
197@cindex ECOFF sections
198@cindex MIPS ECOFF sections
199Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
200besides the usual @code{.text}, @code{.data} and @code{.bss}. The
201additional sections are @code{.rdata}, used for read-only data,
202@code{.sdata}, used for small data, and @code{.sbss}, used for small
203common objects.
204
205@cindex small objects, MIPS ECOFF
206@cindex @code{gp} register, MIPS
207When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
208register to form the address of a ``small object''. Any object in the
209@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
210For external objects, or for objects in the @code{.bss} section, you can use
211the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
212@code{$gp}; the default value is 8, meaning that a reference to any object
213eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
214@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
215of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
216or @code{sbss} in any case). The size of an object in the @code{.bss} section
217is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
218size of an external object may be set with the @code{.extern} directive. For
219example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
220in length, whie leaving @code{sym} otherwise undefined.
221
222Using small @sc{ecoff} objects requires linker support, and assumes that the
223@code{$gp} register is correctly initialized (normally done automatically by
224the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
225@code{$gp} register.
226
227@node MIPS Stabs
228@section Directives for debugging information
229
230@cindex MIPS debugging directives
231@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
232generating debugging information which are not support by traditional @sc{mips}
233assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
234@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
235@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
236generated by the three @code{.stab} directives can only be read by @sc{gdb},
237not by traditional @sc{mips} debuggers (this enhancement is required to fully
238support C++ debugging). These directives are primarily used by compilers, not
239assembly language programmers!
240
241@node MIPS ISA
242@section Directives to override the ISA level
243
244@cindex MIPS ISA override
245@kindex @code{.set mips@var{n}}
246@sc{gnu} @code{@value{AS}} supports an additional directive to change
247the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
84ea6cf2
NC
248mips@var{n}}. @var{n} should be a number from 0 to 5, or 32 or 64.
249The values 1 to 5, 32, and 64 make the assembler accept instructions
250for the corresponding
252b5132
RH
251@sc{isa} level, from that point on in the assembly. @code{.set
252mips@var{n}} affects not only which instructions are permitted, but also
253how certain macros are expanded. @code{.set mips0} restores the
254@sc{isa} level to its original level: either the level you selected with
255command line options, or the default for your configuration. You can
256use this feature to permit specific @sc{r4000} instructions while
257assembling in 32 bit mode. Use this directive with care!
258
259The directive @samp{.set mips16} puts the assembler into MIPS 16 mode,
260in which it will assemble instructions for the MIPS 16 processor. Use
261@samp{.set nomips16} to return to normal 32 bit mode.
262
263Traditional @sc{mips} assemblers do not support this directive.
264
265@node MIPS autoextend
266@section Directives for extending MIPS 16 bit instructions
267
268@kindex @code{.set autoextend}
269@kindex @code{.set noautoextend}
270By default, MIPS 16 instructions are automatically extended to 32 bits
271when necessary. The directive @samp{.set noautoextend} will turn this
272off. When @samp{.set noautoextend} is in effect, any 32 bit instruction
273must be explicitly extended with the @samp{.e} modifier (e.g.,
274@samp{li.e $4,1000}). The directive @samp{.set autoextend} may be used
275to once again automatically extend instructions when necessary.
276
277This directive is only meaningful when in MIPS 16 mode. Traditional
278@sc{mips} assemblers do not support this directive.
279
280@node MIPS insn
281@section Directive to mark data as an instruction
282
283@kindex @code{.insn}
284The @code{.insn} directive tells @code{@value{AS}} that the following
285data is actually instructions. This makes a difference in MIPS 16 mode:
286when loading the address of a label which precedes instructions,
287@code{@value{AS}} automatically adds 1 to the value, so that jumping to
288the loaded address will do the right thing.
289
290@node MIPS option stack
291@section Directives to save and restore options
292
293@cindex MIPS option stack
294@kindex @code{.set push}
295@kindex @code{.set pop}
296The directives @code{.set push} and @code{.set pop} may be used to save
297and restore the current settings for all the options which are
298controlled by @code{.set}. The @code{.set push} directive saves the
299current settings on a stack. The @code{.set pop} directive pops the
300stack and restores the settings.
301
302These directives can be useful inside an macro which must change an
303option such as the ISA level or instruction reordering but does not want
304to change the state of the code which invoked the macro.
305
306Traditional @sc{mips} assemblers do not support these directives.
This page took 0.083228 seconds and 4 git commands to generate.