ChangeLog rotatation and copyright year update
[deliverable/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
b90efa5b 1@c Copyright (C) 1991-2015 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
98508b2a
RS
15@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For information about the MIPS instruction set, see
584da044 18@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 19For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 20Assembly Language Programming'' in the same work.
252b5132
RH
21
22@menu
98508b2a 23* MIPS Options:: Assembler options
fc16f8cc 24* MIPS Macros:: High-level assembly macros
5a7560b5 25* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 26* MIPS Small Data:: Controlling the use of small data accesses
252b5132 27* MIPS ISA:: Directives to override the ISA level
833794fc 28* MIPS assembly options:: Directives to control code generation
252b5132
RH
29* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30* MIPS insn:: Directive to mark data as an instruction
351cdf24 31* MIPS FP ABIs:: Marking which FP ABI is in use
ba92f887 32* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
33* MIPS Option Stack:: Directives to save and restore options
34* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 35 generation of MIPS ASE instructions
98508b2a 36* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 37* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
38@end menu
39
98508b2a 40@node MIPS Options
252b5132
RH
41@section Assembler options
42
98508b2a 43The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
44special options:
45
46@table @code
47@cindex @code{-G} option (MIPS)
48@item -G @var{num}
fc16f8cc
RS
49Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
50@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
98508b2a 60Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
b1929900 82@itemx -mips5
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
ae52f483
AB
85@itemx -mips32r3
86@itemx -mips32r5
7361da2c 87@itemx -mips32r6
84ea6cf2 88@itemx -mips64
5f74bc13 89@itemx -mips64r2
ae52f483
AB
90@itemx -mips64r3
91@itemx -mips64r5
7361da2c 92@itemx -mips64r6
252b5132 93Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
94@samp{-mips1} corresponds to the R2000 and R3000 processors,
95@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b 96R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
7361da2c
AB
97@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
98@samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2},
99@samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to
100generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32
101Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64
102Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors,
103respectively. You can also switch instruction sets during the assembly;
104see @ref{MIPS ISA, Directives to override the ISA level}.
252b5132 105
6349b5f4 106@item -mgp32
ca4e0257
RS
107@itemx -mfp32
108Some macros have different expansions for 32-bit and 64-bit registers.
109The register sizes are normally inferred from the ISA and ABI, but these
110flags force a certain group of registers to be treated as 32 bits wide at
111all times. @samp{-mgp32} controls the size of general-purpose registers
112and @samp{-mfp32} controls the size of floating-point registers.
113
ad3fea08
TS
114The @code{.set gp=32} and @code{.set fp=32} directives allow the size
115of registers to be changed for parts of an object. The default value is
116restored by @code{.set gp=default} and @code{.set fp=default}.
117
ca4e0257
RS
118On some MIPS variants there is a 32-bit mode flag; when this flag is
119set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
120save the 32-bit registers on a context switch, so it is essential never
121to use the 64-bit registers.
6349b5f4
AH
122
123@item -mgp64
ad3fea08
TS
124@itemx -mfp64
125Assume that 64-bit registers are available. This is provided in the
126interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
127
128The @code{.set gp=64} and @code{.set fp=64} directives allow the size
129of registers to be changed for parts of an object. The default value is
130restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 131
351cdf24
MF
132@item -mfpxx
133Make no assumptions about whether 32-bit or 64-bit floating-point
134registers are available. This is provided to support having modules
135compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can
136only be used with MIPS II and above.
137
138The @code{.set fp=xx} directive allows a part of an object to be marked
139as not making assumptions about 32-bit or 64-bit FP registers. The
140default value is restored by @code{.set fp=default}.
141
142@item -modd-spreg
143@itemx -mno-odd-spreg
144Enable use of floating-point operations on odd-numbered single-precision
145registers when supported by the ISA. @samp{-mfpxx} implies
146@samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg}
147
252b5132
RH
148@item -mips16
149@itemx -no-mips16
150Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 151@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
152turns off this option.
153
df58fc94
RS
154@item -mmicromips
155@itemx -mno-micromips
156Generate code for the microMIPS processor. This is equivalent to putting
157@code{.set micromips} at the start of the assembly file. @samp{-mno-micromips}
158turns off this option. This is equivalent to putting @code{.set nomicromips}
159at the start of the assembly file.
160
e16bfa71
TS
161@item -msmartmips
162@itemx -mno-smartmips
163Enables the SmartMIPS extensions to the MIPS32 instruction set, which
164provides a number of new instructions which target smartcard and
165cryptographic applications. This is equivalent to putting
ad3fea08 166@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
167@samp{-mno-smartmips} turns off this option.
168
1f25f5d3
CD
169@item -mips3d
170@itemx -no-mips3d
171Generate code for the MIPS-3D Application Specific Extension.
172This tells the assembler to accept MIPS-3D instructions.
173@samp{-no-mips3d} turns off this option.
174
deec1734
CD
175@item -mdmx
176@itemx -no-mdmx
177Generate code for the MDMX Application Specific Extension.
178This tells the assembler to accept MDMX instructions.
179@samp{-no-mdmx} turns off this option.
180
2ef2b9ae
CF
181@item -mdsp
182@itemx -mno-dsp
8b082fb1
TS
183Generate code for the DSP Release 1 Application Specific Extension.
184This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
185@samp{-mno-dsp} turns off this option.
186
8b082fb1
TS
187@item -mdspr2
188@itemx -mno-dspr2
189Generate code for the DSP Release 2 Application Specific Extension.
190This option implies -mdsp.
191This tells the assembler to accept DSP Release 2 instructions.
192@samp{-mno-dspr2} turns off this option.
193
ef2e4d86
CF
194@item -mmt
195@itemx -mno-mt
196Generate code for the MT Application Specific Extension.
197This tells the assembler to accept MT instructions.
198@samp{-mno-mt} turns off this option.
199
dec0624d
MR
200@item -mmcu
201@itemx -mno-mcu
202Generate code for the MCU Application Specific Extension.
203This tells the assembler to accept MCU instructions.
204@samp{-mno-mcu} turns off this option.
205
56d438b1
CF
206@item -mmsa
207@itemx -mno-msa
208Generate code for the MIPS SIMD Architecture Extension.
209This tells the assembler to accept MSA instructions.
210@samp{-mno-msa} turns off this option.
211
7d64c587
AB
212@item -mxpa
213@itemx -mno-xpa
214Generate code for the MIPS eXtended Physical Address (XPA) Extension.
215This tells the assembler to accept XPA instructions.
216@samp{-mno-xpa} turns off this option.
217
b015e599
AP
218@item -mvirt
219@itemx -mno-virt
220Generate code for the Virtualization Application Specific Extension.
221This tells the assembler to accept Virtualization instructions.
222@samp{-mno-virt} turns off this option.
223
833794fc
MR
224@item -minsn32
225@itemx -mno-insn32
226Only use 32-bit instruction encodings when generating code for the
227microMIPS processor. This option inhibits the use of any 16-bit
228instructions. This is equivalent to putting @code{.set insn32} at
229the start of the assembly file. @samp{-mno-insn32} turns off this
230option. This is equivalent to putting @code{.set noinsn32} at the
231start of the assembly file. By default @samp{-mno-insn32} is
232selected, allowing all instructions to be used.
233
6b76fefe 234@item -mfix7000
9ee72ff1 235@itemx -mno-fix7000
6b76fefe
CM
236Cause nops to be inserted if the read of the destination register
237of an mfhi or mflo instruction occurs in the following two instructions.
238
a8d14a88
CM
239@item -mfix-rm7000
240@itemx -mno-fix-rm7000
241Cause nops to be inserted if a dmult or dmultu instruction is
242followed by a load instruction.
243
c67a084a
NC
244@item -mfix-loongson2f-jump
245@itemx -mno-fix-loongson2f-jump
246Eliminate instruction fetch from outside 256M region to work around the
247Loongson2F @samp{jump} instructions. Without it, under extreme cases,
248the kernel may crash. The issue has been solved in latest processor
249batches, but this fix has no side effect to them.
250
251@item -mfix-loongson2f-nop
252@itemx -mno-fix-loongson2f-nop
253Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
254@samp{nop} errata. Without it, under extreme cases, the CPU might
255deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
256this fix has no side effect to them.
257
d766e8ec 258@item -mfix-vr4120
2babba43 259@itemx -mno-fix-vr4120
d766e8ec
RS
260Insert nops to work around certain VR4120 errata. This option is
261intended to be used on GCC-generated code: it is not designed to catch
262all problems in hand-written assembler code.
60b63b72 263
11db99f8 264@item -mfix-vr4130
2babba43 265@itemx -mno-fix-vr4130
11db99f8
RS
266Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
267
6a32d874 268@item -mfix-24k
45e279f5 269@itemx -mno-fix-24k
6a32d874
CM
270Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
271
d954098f
DD
272@item -mfix-cn63xxp1
273@itemx -mno-fix-cn63xxp1
274Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
275certain CN63XXP1 errata.
276
252b5132
RH
277@item -m4010
278@itemx -no-m4010
98508b2a
RS
279Generate code for the LSI R4010 chip. This tells the assembler to
280accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
281etc.), and to not schedule @samp{nop} instructions around accesses to
282the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
283option.
284
285@item -m4650
286@itemx -no-m4650
98508b2a 287Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
288the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
289instructions around accesses to the @samp{HI} and @samp{LO} registers.
290@samp{-no-m4650} turns off this option.
291
a4ac1c42 292@item -m3900
252b5132
RH
293@itemx -no-m3900
294@itemx -m4100
295@itemx -no-m4100
296For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 297R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
298specific to that chip, and to schedule for that chip's hazards.
299
ec68c924 300@item -march=@var{cpu}
98508b2a 301Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
302@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
303understood. Valid @var{cpu} value are:
304
305@quotation
3062000,
3073000,
3083900,
3094000,
3104010,
3114100,
3124111,
60b63b72
RS
313vr4120,
314vr4130,
315vr4181,
252b5132
RH
3164300,
3174400,
3184600,
3194650,
3205000,
b946ec34
NC
321rm5200,
322rm5230,
323rm5231,
324rm5261,
325rm5721,
60b63b72
RS
326vr5400,
327vr5500,
252b5132 3286000,
b946ec34 329rm7000,
252b5132 3308000,
963ac363 331rm9000,
e7af610e 33210000,
18ae5d72 33312000,
3aa3176b
TS
33414000,
33516000,
ad3fea08
TS
3364kc,
3374km,
3384kp,
3394ksc,
3404kec,
3414kem,
3424kep,
3434ksd,
344m4k,
345m4kp,
b5503c7b
MR
346m14k,
347m14kc,
7a795ef4
MR
348m14ke,
349m14kec,
ad3fea08 35024kc,
0fdf1951 35124kf2_1,
ad3fea08 35224kf,
0fdf1951 35324kf1_1,
ad3fea08 35424kec,
0fdf1951 35524kef2_1,
ad3fea08 35624kef,
0fdf1951 35724kef1_1,
ad3fea08 35834kc,
0fdf1951 35934kf2_1,
ad3fea08 36034kf,
0fdf1951 36134kf1_1,
711eefe4 36234kn,
f281862d 36374kc,
0fdf1951 36474kf2_1,
f281862d 36574kf,
0fdf1951
RS
36674kf1_1,
36774kf3_2,
30f8113a
SL
3681004kc,
3691004kf2_1,
3701004kf,
3711004kf1_1,
bbaa46c0 372p5600,
ad3fea08
TS
3735kc,
3745kf,
37520kc,
37625kf,
82100185 377sb1,
350cc38d
MS
378sb1a,
379loongson2e,
037b32b9 380loongson2f,
fd503541 381loongson3a,
52b6b6b9 382octeon,
dd6a37e7 383octeon+,
432233b3 384octeon2,
2c629856 385octeon3,
55a36193
MK
386xlr,
387xlp
252b5132
RH
388@end quotation
389
0fdf1951
RS
390For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
391accepted as synonyms for @samp{@var{n}f1_1}. These values are
392deprecated.
393
ec68c924 394@item -mtune=@var{cpu}
98508b2a 395Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
396identical to @samp{-march=@var{cpu}}.
397
316f5878
RS
398@item -mabi=@var{abi}
399Record which ABI the source code uses. The recognized arguments
400are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 401
aed1a261
RS
402@item -msym32
403@itemx -mno-sym32
404@cindex -msym32
405@cindex -mno-sym32
406Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 407the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 408
252b5132
RH
409@cindex @code{-nocpp} ignored (MIPS)
410@item -nocpp
411This option is ignored. It is accepted for command-line compatibility with
412other assemblers, which use it to turn off C style preprocessing. With
413@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
414@sc{gnu} assembler itself never runs the C preprocessor.
415
037b32b9
AN
416@item -msoft-float
417@itemx -mhard-float
418Disable or enable floating-point instructions. Note that by default
419floating-point instructions are always allowed even with CPU targets
420that don't have support for these instructions.
421
422@item -msingle-float
423@itemx -mdouble-float
424Disable or enable double-precision floating-point operations. Note
425that by default double-precision floating-point operations are always
426allowed even with CPU targets that don't have support for these
427operations.
428
119d663a
NC
429@item --construct-floats
430@itemx --no-construct-floats
119d663a
NC
431The @code{--no-construct-floats} option disables the construction of
432double width floating point constants by loading the two halves of the
433value into the two single width floating point registers that make up
434the double width register. This feature is useful if the processor
435support the FR bit in its status register, and this bit is known (by
436the programmer) to be set. This bit prevents the aliasing of the double
437width register by the single width registers.
438
63bf5651 439By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
440of these floating point constants.
441
3bf0dbfb
MR
442@item --relax-branch
443@itemx --no-relax-branch
444The @samp{--relax-branch} option enables the relaxation of out-of-range
445branches. Any branches whose target cannot be reached directly are
446converted to a small instruction sequence including an inverse-condition
447branch to the physically next instruction, and a jump to the original
448target is inserted between the two instructions. In PIC code the jump
449will involve further instructions for address calculation.
450
451The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
452@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
453relaxation, because they have no complementing counterparts. They could
454be relaxed with the use of a longer sequence involving another branch,
455however this has not been implemented and if their target turns out of
456reach, they produce an error even if branch relaxation is enabled.
457
81566a9b 458Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
459
460By default @samp{--no-relax-branch} is selected, causing any out-of-range
461branches to produce an error.
462
ba92f887
MR
463@cindex @option{-mnan=} command line option, MIPS
464@item -mnan=@var{encoding}
465This option indicates whether the source code uses the IEEE 2008
466NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
467(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
468directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
469
470@option{-mnan=legacy} is the default if no @option{-mnan} option or
471@code{.nan} directive is used.
472
252b5132
RH
473@item --trap
474@itemx --no-break
475@c FIXME! (1) reflect these options (next item too) in option summaries;
476@c (2) stop teasing, say _which_ instructions expanded _how_.
477@code{@value{AS}} automatically macro expands certain division and
478multiplication instructions to check for overflow and division by zero. This
479option causes @code{@value{AS}} to generate code to take a trap exception
480rather than a break exception when an error is detected. The trap instructions
481are only supported at Instruction Set Architecture level 2 and higher.
482
483@item --break
484@itemx --no-trap
485Generate code to take a break exception rather than a trap exception when an
486error is detected. This is the default.
63486801 487
dcd410fe
RO
488@item -mpdr
489@itemx -mno-pdr
490Control generation of @code{.pdr} sections. Off by default on IRIX, on
491elsewhere.
aa6975fb
ILT
492
493@item -mshared
494@itemx -mno-shared
495When generating code using the Unix calling conventions (selected by
496@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
497which can go into a shared library. The @samp{-mno-shared} option
498tells gas to generate code which uses the calling convention, but can
499not go into a shared library. The resulting code is slightly more
500efficient. This option only affects the handling of the
501@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
502@end table
503
fc16f8cc
RS
504@node MIPS Macros
505@section High-level assembly macros
506
507MIPS assemblers have traditionally provided a wider range of
508instructions than the MIPS architecture itself. These extra
509instructions are usually referred to as ``macro'' instructions
510@footnote{The term ``macro'' is somewhat overloaded here, since
511these macros have no relation to those defined by @code{.macro},
512@pxref{Macro,, @code{.macro}}.}.
513
514Some MIPS macro instructions extend an underlying architectural instruction
515while others are entirely new. An example of the former type is @code{and},
516which allows the third operand to be either a register or an arbitrary
517immediate value. Examples of the latter type include @code{bgt}, which
518branches to the third operand when the first operand is greater than
519the second operand, and @code{ulh}, which implements an unaligned
5202-byte load.
521
522One of the most common extensions provided by macros is to expand
523memory offsets to the full address range (32 or 64 bits) and to allow
524symbolic offsets such as @samp{my_data + 4} to be used in place of
525integer constants. For example, the architectural instruction
526@code{lbu} allows only a signed 16-bit offset, whereas the macro
527@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
528The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
529such as whether the assembler is generating SVR4-style PIC (selected by
530@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
531(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
532and the small data limit (@pxref{MIPS Small Data,, Controlling the use
533of small data accesses}).
534
535@kindex @code{.set macro}
536@kindex @code{.set nomacro}
537Sometimes it is undesirable to have one assembly instruction expand
538to several machine instructions. The directive @code{.set nomacro}
539tells the assembler to warn when this happens. @code{.set macro}
540restores the default behavior.
541
542@cindex @code{at} register, MIPS
543@kindex @code{.set at=@var{reg}}
544Some macro instructions need a temporary register to store intermediate
545results. This register is usually @code{$1}, also known as @code{$at},
546but it can be changed to any core register @var{reg} using
547@code{.set at=@var{reg}}. Note that @code{$at} always refers
548to @code{$1} regardless of which register is being used as the
549temporary register.
550
551@kindex @code{.set at}
552@kindex @code{.set noat}
553Implicit uses of the temporary register in macros could interfere with
554explicit uses in the assembly code. The assembler therefore warns
555whenever it sees an explicit use of the temporary register. The directive
556@code{.set noat} silences this warning while @code{.set at} restores
557the default behavior. It is safe to use @code{.set noat} while
558@code{.set nomacro} is in effect since single-instruction macros
559never need a temporary register.
560
561Note that while the @sc{gnu} assembler provides these macros for compatibility,
562it does not make any attempt to optimize them with the surrounding code.
563
5a7560b5 564@node MIPS Symbol Sizes
aed1a261
RS
565@section Directives to override the size of symbols
566
5a7560b5
RS
567@kindex @code{.set sym32}
568@kindex @code{.set nosym32}
aed1a261
RS
569The n64 ABI allows symbols to have any 64-bit value. Although this
570provides a great deal of flexibility, it means that some macros have
571much longer expansions than their 32-bit counterparts. For example,
572the non-PIC expansion of @samp{dla $4,sym} is usually:
573
574@smallexample
575lui $4,%highest(sym)
576lui $1,%hi(sym)
577daddiu $4,$4,%higher(sym)
578daddiu $1,$1,%lo(sym)
579dsll32 $4,$4,0
580daddu $4,$4,$1
581@end smallexample
582
583whereas the 32-bit expansion is simply:
584
585@smallexample
586lui $4,%hi(sym)
587daddiu $4,$4,%lo(sym)
588@end smallexample
589
590n64 code is sometimes constructed in such a way that all symbolic
591constants are known to have 32-bit values, and in such cases, it's
592preferable to use the 32-bit expansion instead of the 64-bit
593expansion.
594
595You can use the @code{.set sym32} directive to tell the assembler
596that, from this point on, all expressions of the form
597@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
598have 32-bit values. For example:
599
600@smallexample
601.set sym32
602dla $4,sym
603lw $4,sym+16
604sw $4,sym+0x8000($4)
605@end smallexample
606
607will cause the assembler to treat @samp{sym}, @code{sym+16} and
608@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
609addresses is not affected.
610
611The directive @code{.set nosym32} ends a @code{.set sym32} block and
612reverts to the normal behavior. It is also possible to change the
613symbol size using the command-line options @option{-msym32} and
614@option{-mno-sym32}.
615
616These options and directives are always accepted, but at present,
617they have no effect for anything other than n64.
618
fc16f8cc
RS
619@node MIPS Small Data
620@section Controlling the use of small data accesses
5a7560b5 621
fc16f8cc
RS
622@c This section deliberately glosses over the possibility of using -G
623@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
624@cindex small data, MIPS
5a7560b5 625@cindex @code{gp} register, MIPS
fc16f8cc
RS
626It often takes several instructions to load the address of a symbol.
627For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
628of @samp{dla $4,addr} is usually:
629
630@smallexample
631lui $4,%hi(addr)
632daddiu $4,$4,%lo(addr)
633@end smallexample
634
635The sequence is much longer when @samp{addr} is a 64-bit symbol.
636@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
637
638In order to cut down on this overhead, most embedded MIPS systems
639set aside a 64-kilobyte ``small data'' area and guarantee that all
640data of size @var{n} and smaller will be placed in that area.
641The limit @var{n} is passed to both the assembler and the linker
98508b2a 642using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
643Assembler options}. Note that the same value of @var{n} must be used
644when linking and when assembling all input files to the link; any
645inconsistency could cause a relocation overflow error.
646
647The size of an object in the @code{.bss} section is set by the
648@code{.comm} or @code{.lcomm} directive that defines it. The size of
649an external object may be set with the @code{.extern} directive. For
650example, @samp{.extern sym,4} declares that the object at @code{sym}
651is 4 bytes in length, while leaving @code{sym} otherwise undefined.
652
653When no @option{-G} option is given, the default limit is 8 bytes.
654The option @option{-G 0} prevents any data from being automatically
655classified as small.
656
657It is also possible to mark specific objects as small by putting them
658in the special sections @code{.sdata} and @code{.sbss}, which are
659``small'' counterparts of @code{.data} and @code{.bss} respectively.
660The toolchain will treat such data as small regardless of the
661@option{-G} setting.
662
663On startup, systems that support a small data area are expected to
664initialize register @code{$28}, also known as @code{$gp}, in such a
665way that small data can be accessed using a 16-bit offset from that
666register. For example, when @samp{addr} is small data,
667the @samp{dla $4,addr} instruction above is equivalent to:
668
669@smallexample
670daddiu $4,$28,%gp_rel(addr)
671@end smallexample
672
673Small data is not supported for SVR4-style PIC.
5a7560b5 674
252b5132
RH
675@node MIPS ISA
676@section Directives to override the ISA level
677
678@cindex MIPS ISA override
679@kindex @code{.set mips@var{n}}
680@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 681the MIPS Instruction Set Architecture level on the fly: @code{.set
ae52f483 682mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
7361da2c 68332r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6.
071742cf 684The values other than 0 make the assembler accept instructions
e335d9cb 685for the corresponding ISA level, from that point on in the
584da044
NC
686assembly. @code{.set mips@var{n}} affects not only which instructions
687are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 688mips0} restores the ISA level to its original level: either the
584da044 689level you selected with command line options, or the default for your
81566a9b 690configuration. You can use this feature to permit specific MIPS III
584da044 691instructions while assembling in 32 bit mode. Use this directive with
ec68c924 692care!
252b5132 693
ad3fea08
TS
694@cindex MIPS CPU override
695@kindex @code{.set arch=@var{cpu}}
696The @code{.set arch=@var{cpu}} directive provides even finer control.
697It changes the effective CPU target and allows the assembler to use
698instructions specific to a particular CPU. All CPUs supported by the
699@samp{-march} command line option are also selectable by this directive.
700The original value is restored by @code{.set arch=default}.
252b5132 701
ad3fea08
TS
702The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
703in which it will assemble instructions for the MIPS 16 processor. Use
704@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 705
98508b2a 706Traditional MIPS assemblers do not support this directive.
252b5132 707
df58fc94
RS
708The directive @code{.set micromips} puts the assembler into microMIPS mode,
709in which it will assemble instructions for the microMIPS processor. Use
710@code{.set nomicromips} to return to normal 32 bit mode.
711
98508b2a 712Traditional MIPS assemblers do not support this directive.
df58fc94 713
833794fc
MR
714@node MIPS assembly options
715@section Directives to control code generation
716
919731af 717@cindex MIPS directives to override command line options
718@kindex @code{.module}
719The @code{.module} directive allows command line options to be set directly
720from assembly. The format of the directive matches the @code{.set}
721directive but only those options which are relevant to a whole module are
722supported. The effect of a @code{.module} directive is the same as the
723corresponding command line option. Where @code{.set} directives support
724returning to a default then the @code{.module} directives do not as they
725define the defaults.
726
727These module-level directives must appear first in assembly.
728
729Traditional MIPS assemblers do not support this directive.
730
833794fc
MR
731@cindex MIPS 32-bit microMIPS instruction generation override
732@kindex @code{.set insn32}
733@kindex @code{.set noinsn32}
734The directive @code{.set insn32} makes the assembler only use 32-bit
735instruction encodings when generating code for the microMIPS processor.
736This directive inhibits the use of any 16-bit instructions from that
737point on in the assembly. The @code{.set noinsn32} directive allows
73816-bit instructions to be accepted.
739
740Traditional MIPS assemblers do not support this directive.
741
252b5132
RH
742@node MIPS autoextend
743@section Directives for extending MIPS 16 bit instructions
744
745@kindex @code{.set autoextend}
746@kindex @code{.set noautoextend}
747By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
748when necessary. The directive @code{.set noautoextend} will turn this
749off. When @code{.set noautoextend} is in effect, any 32 bit instruction
750must be explicitly extended with the @code{.e} modifier (e.g.,
751@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
752to once again automatically extend instructions when necessary.
753
754This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 755MIPS assemblers do not support this directive.
252b5132
RH
756
757@node MIPS insn
758@section Directive to mark data as an instruction
759
760@kindex @code{.insn}
761The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
762data is actually instructions. This makes a difference in MIPS 16 and
763microMIPS modes: when loading the address of a label which precedes
764instructions, @code{@value{AS}} automatically adds 1 to the value, so
765that jumping to the loaded address will do the right thing.
252b5132 766
a946d7e3
NC
767@kindex @code{.global}
768The @code{.global} and @code{.globl} directives supported by
769@code{@value{AS}} will by default mark the symbol as pointing to a
770region of data not code. This means that, for example, any
771instructions following such a symbol will not be disassembled by
f746e6b9 772@code{objdump} as it will regard them as data. To change this
f179c512 773behavior an optional section name can be placed after the symbol name
a946d7e3 774in the @code{.global} directive. If this section exists and is known
f179c512 775to be a code section, then the symbol will be marked as pointing at
a946d7e3
NC
776code not data. Ie the syntax for the directive is:
777
778 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
779
780Here is a short example:
781
782@example
783 .global foo .text, bar, baz .data
784foo:
785 nop
786bar:
787 .word 0x0
788baz:
789 .word 0x1
34bca508 790
a946d7e3
NC
791@end example
792
351cdf24
MF
793@node MIPS FP ABIs
794@section Directives to control the FP ABI
795@menu
796* MIPS FP ABI History:: History of FP ABIs
797* MIPS FP ABI Variants:: Supported FP ABIs
798* MIPS FP ABI Selection:: Automatic selection of FP ABI
799* MIPS FP ABI Compatibility:: Linking different FP ABI variants
800@end menu
801
802@node MIPS FP ABI History
803@subsection History of FP ABIs
804@cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS
805@cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS
806The MIPS ABIs support a variety of different floating-point extensions
807where calling-convention and register sizes vary for floating-point data.
808The extensions exist to support a wide variety of optional architecture
809features. The resulting ABI variants are generally incompatible with each
810other and must be tracked carefully.
811
812Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}}
813directive is used to indicate which ABI is in use by a specific module.
814It was then left to the user to ensure that command line options and the
815selected ABI were compatible with some potential for inconsistencies.
816
817@node MIPS FP ABI Variants
818@subsection Supported FP ABIs
819The supported floating-point ABI variants are:
820
821@table @code
822@item 0 - No floating-point
823This variant is used to indicate that floating-point is not used within
824the module at all and therefore has no impact on the ABI. This is the
825default.
826
827@item 1 - Double-precision
828This variant indicates that double-precision support is used. For 64-bit
829ABIs this means that 64-bit wide floating-point registers are required.
830For 32-bit ABIs this means that 32-bit wide floating-point registers are
831required and double-precision operations use pairs of registers.
832
833@item 2 - Single-precision
834This variant indicates that single-precision support is used. Double
835precision operations will be supported via soft-float routines.
836
837@item 3 - Soft-float
838This variant indicates that although floating-point support is used all
839operations are emulated in software. This means the ABI is modified to
840pass all floating-point data in general-purpose registers.
841
842@item 4 - Deprecated
843This variant existed as an initial attempt at supporting 64-bit wide
f179c512
MF
844floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been
845superseded by 5, 6 and 7.
351cdf24
MF
846
847@item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU
848This variant is used by 32-bit ABIs to indicate that the floating-point
849code in the module has been designed to operate correctly with either
85032-bit wide or 64-bit wide floating-point registers. Double-precision
851support is used. Only O32 currently supports this variant and requires
852a minimum architecture of MIPS II.
853
854@item 6 - Double-precision 32-bit FPU, 64-bit FPU
855This variant is used by 32-bit ABIs to indicate that the floating-point
856code in the module requires 64-bit wide floating-point registers.
857Double-precision support is used. Only O32 currently supports this
858variant and requires a minimum architecture of MIPS32r2.
859
860@item 7 - Double-precision compat 32-bit FPU, 64-bit FPU
861This variant is used by 32-bit ABIs to indicate that the floating-point
862code in the module requires 64-bit wide floating-point registers.
863Double-precision support is used. This differs from the previous ABI
864as it restricts use of odd-numbered single-precision registers. Only
865O32 currently supports this variant and requires a minimum architecture
866of MIPS32r2.
867@end table
868
869@node MIPS FP ABI Selection
870@subsection Automatic selection of FP ABI
871@cindex @code{.module fp=@var{nn}} directive, MIPS
872In order to simplify and add safety to the process of selecting the
873correct floating-point ABI, the assembler will automatically infer the
874correct @code{.gnu_attribute 4, @var{n}} directive based on command line
875options and @code{.module} overrides. Where an explicit
876@code{.gnu_attribute 4, @var{n}} directive has been seen then a warning
877will be raised if it does not match an inferred setting.
878
879The floating-point ABI is inferred as follows. If @samp{-msoft-float}
880has been used the module will be marked as soft-float. If
881@samp{-msingle-float} has been used then the module will be marked as
882single-precision. The remaining ABIs are then selected based
883on the FP register width. Double-precision is selected if the width
884of GP and FP registers match and the special double-precision variants
885for 32-bit ABIs are then selected depending on @samp{-mfpxx},
886@samp{-mfp64} and @samp{-mno-odd-spreg}.
887
888@node MIPS FP ABI Compatibility
889@subsection Linking different FP ABI variants
890Modules using the default FP ABI (no floating-point) can be linked with
891any other (singular) FP ABI variant.
892
893Special compatibility support exists for O32 with the four
894double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically
895designed to be compatible with the standard double-precision ABI and the
896@samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be
897built as @samp{-mfpxx} to ensure the maximum compatibility with other
898modules produced for more specific needs. The only FP ABIs which cannot
899be linked together are the standard double-precision ABI and the full
900@samp{-mfp64} ABI with @samp{-modd-spreg}.
901
ba92f887
MR
902@node MIPS NaN Encodings
903@section Directives to record which NaN encoding is being used
904
905@cindex MIPS IEEE 754 NaN data encoding selection
906@cindex @code{.nan} directive, MIPS
907The IEEE 754 floating-point standard defines two types of not-a-number
908(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
909of the standard did not specify how these two types should be
910distinguished. Most implementations followed the i387 model, in which
911the first bit of the significand is set for quiet NaNs and clear for
912signalling NaNs. However, the original MIPS implementation assigned the
913opposite meaning to the bit, so that it was set for signalling NaNs and
914clear for quiet NaNs.
915
916The 2008 revision of the standard formally suggested the i387 choice
917and as from Sep 2012 the current release of the MIPS architecture
918therefore optionally supports that form. Code that uses one NaN encoding
919would usually be incompatible with code that uses the other NaN encoding,
920so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
921encoding is being used.
922
923Assembly files can use the @code{.nan} directive to select between the
924two encodings. @samp{.nan 2008} says that the assembly file uses the
925IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
926the original MIPS encoding. If several @code{.nan} directives are given,
927the final setting is the one that is used.
928
929The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
930can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
931respectively. However, any @code{.nan} directive overrides the
932command-line setting.
933
934@samp{.nan legacy} is the default if no @code{.nan} directive or
935@option{-mnan} option is given.
936
937Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
938therefore these directives do not affect code generation. They simply
939control the setting of the @code{EF_MIPS_NAN2008} flag.
940
941Traditional MIPS assemblers do not support these directives.
942
98508b2a 943@node MIPS Option Stack
252b5132
RH
944@section Directives to save and restore options
945
946@cindex MIPS option stack
947@kindex @code{.set push}
948@kindex @code{.set pop}
949The directives @code{.set push} and @code{.set pop} may be used to save
950and restore the current settings for all the options which are
951controlled by @code{.set}. The @code{.set push} directive saves the
952current settings on a stack. The @code{.set pop} directive pops the
953stack and restores the settings.
954
955These directives can be useful inside an macro which must change an
956option such as the ISA level or instruction reordering but does not want
957to change the state of the code which invoked the macro.
958
98508b2a 959Traditional MIPS assemblers do not support these directives.
1f25f5d3 960
98508b2a 961@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
962@section Directives to control generation of MIPS ASE instructions
963
964@cindex MIPS MIPS-3D instruction generation override
965@kindex @code{.set mips3d}
966@kindex @code{.set nomips3d}
967The directive @code{.set mips3d} makes the assembler accept instructions
968from the MIPS-3D Application Specific Extension from that point on
969in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
970instructions from being accepted.
971
ad3fea08
TS
972@cindex SmartMIPS instruction generation override
973@kindex @code{.set smartmips}
974@kindex @code{.set nosmartmips}
975The directive @code{.set smartmips} makes the assembler accept
976instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 977MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
978@code{.set nosmartmips} directive prevents SmartMIPS instructions from
979being accepted.
980
deec1734
CD
981@cindex MIPS MDMX instruction generation override
982@kindex @code{.set mdmx}
983@kindex @code{.set nomdmx}
984The directive @code{.set mdmx} makes the assembler accept instructions
985from the MDMX Application Specific Extension from that point on
986in the assembly. The @code{.set nomdmx} directive prevents MDMX
987instructions from being accepted.
988
8b082fb1 989@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
990@kindex @code{.set dsp}
991@kindex @code{.set nodsp}
992The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
993from the DSP Release 1 Application Specific Extension from that point
994on in the assembly. The @code{.set nodsp} directive prevents DSP
995Release 1 instructions from being accepted.
996
997@cindex MIPS DSP Release 2 instruction generation override
998@kindex @code{.set dspr2}
999@kindex @code{.set nodspr2}
1000The directive @code{.set dspr2} makes the assembler accept instructions
1001from the DSP Release 2 Application Specific Extension from that point
f179c512 1002on in the assembly. This directive implies @code{.set dsp}. The
8b082fb1
TS
1003@code{.set nodspr2} directive prevents DSP Release 2 instructions from
1004being accepted.
2ef2b9ae 1005
ef2e4d86
CF
1006@cindex MIPS MT instruction generation override
1007@kindex @code{.set mt}
1008@kindex @code{.set nomt}
1009The directive @code{.set mt} makes the assembler accept instructions
1010from the MT Application Specific Extension from that point on
1011in the assembly. The @code{.set nomt} directive prevents MT
1012instructions from being accepted.
1013
dec0624d
MR
1014@cindex MIPS MCU instruction generation override
1015@kindex @code{.set mcu}
1016@kindex @code{.set nomcu}
1017The directive @code{.set mcu} makes the assembler accept instructions
1018from the MCU Application Specific Extension from that point on
1019in the assembly. The @code{.set nomcu} directive prevents MCU
1020instructions from being accepted.
1021
56d438b1
CF
1022@cindex MIPS SIMD Architecture instruction generation override
1023@kindex @code{.set msa}
1024@kindex @code{.set nomsa}
1025The directive @code{.set msa} makes the assembler accept instructions
1026from the MIPS SIMD Architecture Extension from that point on
1027in the assembly. The @code{.set nomsa} directive prevents MSA
1028instructions from being accepted.
1029
b015e599
AP
1030@cindex Virtualization instruction generation override
1031@kindex @code{.set virt}
1032@kindex @code{.set novirt}
1033The directive @code{.set virt} makes the assembler accept instructions
1034from the Virtualization Application Specific Extension from that point
1035on in the assembly. The @code{.set novirt} directive prevents Virtualization
1036instructions from being accepted.
1037
7d64c587
AB
1038@cindex MIPS eXtended Physical Address (XPA) instruction generation override
1039@kindex @code{.set xpa}
1040@kindex @code{.set noxpa}
1041The directive @code{.set xpa} makes the assembler accept instructions
1042from the XPA Extension from that point on in the assembly. The
1043@code{.set noxpa} directive prevents XPA instructions from being accepted.
1044
98508b2a 1045Traditional MIPS assemblers do not support these directives.
037b32b9 1046
98508b2a 1047@node MIPS Floating-Point
037b32b9
AN
1048@section Directives to override floating-point options
1049
1050@cindex Disable floating-point instructions
1051@kindex @code{.set softfloat}
1052@kindex @code{.set hardfloat}
1053The directives @code{.set softfloat} and @code{.set hardfloat} provide
1054finer control of disabling and enabling float-point instructions.
1055These directives always override the default (that hard-float
1056instructions are accepted) or the command-line options
1057(@samp{-msoft-float} and @samp{-mhard-float}).
1058
1059@cindex Disable single-precision floating-point operations
605b1dd4
NH
1060@kindex @code{.set singlefloat}
1061@kindex @code{.set doublefloat}
037b32b9
AN
1062The directives @code{.set singlefloat} and @code{.set doublefloat}
1063provide finer control of disabling and enabling double-precision
1064float-point operations. These directives always override the default
1065(that double-precision operations are accepted) or the command-line
1066options (@samp{-msingle-float} and @samp{-mdouble-float}).
1067
98508b2a 1068Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
1069
1070@node MIPS Syntax
1071@section Syntactical considerations for the MIPS assembler
1072@menu
1073* MIPS-Chars:: Special Characters
1074@end menu
1075
1076@node MIPS-Chars
1077@subsection Special Characters
1078
1079@cindex line comment character, MIPS
1080@cindex MIPS line comment character
1081The presence of a @samp{#} on a line indicates the start of a comment
1082that extends to the end of the current line.
1083
1084If a @samp{#} appears as the first character of a line, the whole line
1085is treated as a comment, but in this case the line can also be a
1086logical line number directive (@pxref{Comments}) or a
1087preprocessor control command (@pxref{Preprocessing}).
1088
1089@cindex line separator, MIPS
1090@cindex statement separator, MIPS
1091@cindex MIPS line separator
1092The @samp{;} character can be used to separate statements on the same
1093line.
This page took 0.767741 seconds and 4 git commands to generate.