Remove legacy basepri_mask MRS/MSR special reg
[deliverable/binutils-gdb.git] / gdb / arc-tdep.c
CommitLineData
ad0a504f
AK
1/* Target dependent code for ARC arhitecture, for GDB.
2
3 Copyright 2005-2016 Free Software Foundation, Inc.
4 Contributed by Synopsys Inc.
5
6 This file is part of GDB.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
20
21/* GDB header files. */
22#include "defs.h"
23#include "arch-utils.h"
24#include "disasm.h"
25#include "dwarf2-frame.h"
26#include "frame-base.h"
27#include "frame-unwind.h"
28#include "gdbcore.h"
29#include "gdbcmd.h"
30#include "objfiles.h"
31#include "trad-frame.h"
32
33/* ARC header files. */
34#include "opcode/arc.h"
35#include "arc-tdep.h"
36
37/* Standard headers. */
38#include <algorithm>
39
40/* Default target descriptions. */
41#include "features/arc-v2.c"
42#include "features/arc-arcompact.c"
43
44/* The frame unwind cache for the ARC. Current structure is a stub, because
45 it should be filled in during the prologue analysis. */
46
47struct arc_frame_cache
48{
49 /* The stack pointer at the time this frame was created; i.e. the caller's
50 stack pointer when this function was called. It is used to identify this
51 frame. */
52 CORE_ADDR prev_sp;
53
54 /* Store addresses for registers saved in prologue. */
55 struct trad_frame_saved_reg *saved_regs;
56};
57
58/* Global debug flag. */
59
60int arc_debug;
61
62/* XML target description features. */
63
64static const char core_v2_feature_name[] = "org.gnu.gdb.arc.core.v2";
65static const char
66 core_reduced_v2_feature_name[] = "org.gnu.gdb.arc.core-reduced.v2";
67static const char
68 core_arcompact_feature_name[] = "org.gnu.gdb.arc.core.arcompact";
69static const char aux_minimal_feature_name[] = "org.gnu.gdb.arc.aux-minimal";
70
71/* XML target description known registers. */
72
73static const char *const core_v2_register_names[] = {
74 "r0", "r1", "r2", "r3",
75 "r4", "r5", "r6", "r7",
76 "r8", "r9", "r10", "r11",
77 "r12", "r13", "r14", "r15",
78 "r16", "r17", "r18", "r19",
79 "r20", "r21", "r22", "r23",
80 "r24", "r25", "gp", "fp",
81 "sp", "ilink", "r30", "blink",
82 "r32", "r33", "r34", "r35",
83 "r36", "r37", "r38", "r39",
84 "r40", "r41", "r42", "r43",
85 "r44", "r45", "r46", "r47",
86 "r48", "r49", "r50", "r51",
87 "r52", "r53", "r54", "r55",
88 "r56", "r57", "accl", "acch",
89 "lp_count", "pcl",
90};
91
92static const char *const aux_minimal_register_names[] = {
93 "pc", "status32",
94};
95
96static const char *const core_arcompact_register_names[] = {
97 "r0", "r1", "r2", "r3",
98 "r4", "r5", "r6", "r7",
99 "r8", "r9", "r10", "r11",
100 "r12", "r13", "r14", "r15",
101 "r16", "r17", "r18", "r19",
102 "r20", "r21", "r22", "r23",
103 "r24", "r25", "gp", "fp",
104 "sp", "ilink1", "ilink2", "blink",
105 "r32", "r33", "r34", "r35",
106 "r36", "r37", "r38", "r39",
107 "r40", "r41", "r42", "r43",
108 "r44", "r45", "r46", "r47",
109 "r48", "r49", "r50", "r51",
110 "r52", "r53", "r54", "r55",
111 "r56", "r57", "r58", "r59",
112 "lp_count", "pcl",
113};
114
115/* Implement the "write_pc" gdbarch method.
116
117 In ARC PC register is a normal register so in most cases setting PC value
118 is a straightforward process: debugger just writes PC value. However it
119 gets trickier in case when current instruction is an instruction in delay
120 slot. In this case CPU will execute instruction at current PC value, then
121 will set PC to the current value of BTA register; also current instruction
122 cannot be branch/jump and some of the other instruction types. Thus if
123 debugger would try to just change PC value in this case, this instruction
124 will get executed, but then core will "jump" to the original branch target.
125
126 Whether current instruction is a delay-slot instruction or not is indicated
127 by DE bit in STATUS32 register indicates if current instruction is a delay
128 slot instruction. This bit is writable by debug host, which allows debug
129 host to prevent core from jumping after the delay slot instruction. It
130 also works in another direction: setting this bit will make core to treat
131 any current instructions as a delay slot instruction and to set PC to the
132 current value of BTA register.
133
134 To workaround issues with changing PC register while in delay slot
135 instruction, debugger should check for the STATUS32.DE bit and reset it if
136 it is set. No other change is required in this function. Most common
137 case, where this function might be required is calling inferior functions
138 from debugger. Generic GDB logic handles this pretty well: current values
139 of registers are stored, value of PC is changed (that is the job of this
140 function), and after inferior function is executed, GDB restores all
141 registers, include BTA and STATUS32, which also means that core is returned
142 to its original state of being halted on delay slot instructions.
143
144 This method is useless for ARC 600, because it doesn't have externally
145 exposed BTA register. In the case of ARC 600 it is impossible to restore
146 core to its state in all occasions thus core should never be halted (from
147 the perspective of debugger host) in the delay slot. */
148
149static void
150arc_write_pc (struct regcache *regcache, CORE_ADDR new_pc)
151{
152 struct gdbarch *gdbarch = get_regcache_arch (regcache);
153
154 if (arc_debug)
155 debug_printf ("arc: Writing PC, new value=%s\n",
156 paddress (gdbarch, new_pc));
157
158 regcache_cooked_write_unsigned (regcache, gdbarch_pc_regnum (gdbarch),
159 new_pc);
160
161 ULONGEST status32;
162 regcache_cooked_read_unsigned (regcache, gdbarch_ps_regnum (gdbarch),
163 &status32);
164
165 /* Mask for DE bit is 0x40. */
166 if (status32 & 0x40)
167 {
168 if (arc_debug)
169 {
170 debug_printf ("arc: Changing PC while in delay slot. Will "
171 "reset STATUS32.DE bit to zero. Value of STATUS32 "
172 "register is 0x%s\n",
173 phex (status32, ARC_REGISTER_SIZE));
174 }
175
176 /* Reset bit and write to the cache. */
177 status32 &= ~0x40;
178 regcache_cooked_write_unsigned (regcache, gdbarch_ps_regnum (gdbarch),
179 status32);
180 }
181}
182
183/* Implement the "virtual_frame_pointer" gdbarch method.
184
185 According to ABI the FP (r27) is used to point to the middle of the current
186 stack frame, just below the saved FP and before local variables, register
187 spill area and outgoing args. However for optimization levels above O2 and
188 in any case in leaf functions, the frame pointer is usually not set at all.
189 The exception being when handling nested functions.
190
191 We use this function to return a "virtual" frame pointer, marking the start
192 of the current stack frame as a register-offset pair. If the FP is not
193 being used, then it should return SP, with an offset of the frame size.
194
195 The current implementation doesn't actually know the frame size, nor
196 whether the FP is actually being used, so for now we just return SP and an
197 offset of zero. This is no worse than other architectures, but is needed
198 to avoid assertion failures.
199
200 TODO: Can we determine the frame size to get a correct offset?
201
202 PC is a program counter where we need the virtual FP. REG_PTR is the base
203 register used for the virtual FP. OFFSET_PTR is the offset used for the
204 virtual FP. */
205
206static void
207arc_virtual_frame_pointer (struct gdbarch *gdbarch, CORE_ADDR pc,
208 int *reg_ptr, LONGEST *offset_ptr)
209{
210 *reg_ptr = gdbarch_sp_regnum (gdbarch);
211 *offset_ptr = 0;
212}
213
214/* Implement the "dummy_id" gdbarch method.
215
216 Tear down a dummy frame created by arc_push_dummy_call (). This data has
217 to be constructed manually from the data in our hand. The stack pointer
218 and program counter can be obtained from the frame info. */
219
220static struct frame_id
221arc_dummy_id (struct gdbarch *gdbarch, struct frame_info *this_frame)
222{
223 return frame_id_build (get_frame_sp (this_frame),
224 get_frame_pc (this_frame));
225}
226
227/* Implement the "push_dummy_call" gdbarch method.
228
229 Stack Frame Layout
230
231 This shows the layout of the stack frame for the general case of a
232 function call; a given function might not have a variable number of
233 arguments or local variables, or might not save any registers, so it would
234 not have the corresponding frame areas. Additionally, a leaf function
235 (i.e. one which calls no other functions) does not need to save the
236 contents of the BLINK register (which holds its return address), and a
237 function might not have a frame pointer.
238
239 The stack grows downward, so SP points below FP in memory; SP always
240 points to the last used word on the stack, not the first one.
241
242 | | |
243 | arg word N | | caller's
244 | : | | frame
245 | arg word 10 | |
246 | arg word 9 | |
247 old SP ---> +-----------------------+ --+
248 | | |
249 | callee-saved | |
250 | registers | |
251 | including fp, blink | |
252 | | | callee's
253 new FP ---> +-----------------------+ | frame
254 | | |
255 | local | |
256 | variables | |
257 | | |
258 | register | |
259 | spill area | |
260 | | |
261 | outgoing args | |
262 | | |
263 new SP ---> +-----------------------+ --+
264 | |
265 | unused |
266 | |
267 |
268 |
269 V
270 downwards
271
272 The list of arguments to be passed to a function is considered to be a
273 sequence of _N_ words (as though all the parameters were stored in order in
274 memory with each parameter occupying an integral number of words). Words
275 1..8 are passed in registers 0..7; if the function has more than 8 words of
276 arguments then words 9..@em N are passed on the stack in the caller's frame.
277
278 If the function has a variable number of arguments, e.g. it has a form such
279 as `function (p1, p2, ...);' and _P_ words are required to hold the values
280 of the named parameters (which are passed in registers 0..@em P -1), then
281 the remaining 8 - _P_ words passed in registers _P_..7 are spilled into the
282 top of the frame so that the anonymous parameter words occupy a continuous
283 region.
284
285 Any arguments are already in target byte order. We just need to store
286 them!
287
288 BP_ADDR is the return address where breakpoint must be placed. NARGS is
289 the number of arguments to the function. ARGS is the arguments values (in
290 target byte order). SP is the Current value of SP register. STRUCT_RETURN
291 is TRUE if structures are returned by the function. STRUCT_ADDR is the
292 hidden address for returning a struct. Returns SP of a new frame. */
293
294static CORE_ADDR
295arc_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
296 struct regcache *regcache, CORE_ADDR bp_addr, int nargs,
297 struct value **args, CORE_ADDR sp, int struct_return,
298 CORE_ADDR struct_addr)
299{
300 if (arc_debug)
301 debug_printf ("arc: push_dummy_call (nargs = %d)\n", nargs);
302
303 int arg_reg = ARC_FIRST_ARG_REGNUM;
304
305 /* Push the return address. */
306 regcache_cooked_write_unsigned (regcache, ARC_BLINK_REGNUM, bp_addr);
307
308 /* Are we returning a value using a structure return instead of a normal
309 value return? If so, struct_addr is the address of the reserved space for
310 the return structure to be written on the stack, and that address is
311 passed to that function as a hidden first argument. */
312 if (struct_return)
313 {
314 /* Pass the return address in the first argument register. */
315 regcache_cooked_write_unsigned (regcache, arg_reg, struct_addr);
316
317 if (arc_debug)
318 debug_printf ("arc: struct return address %s passed in R%d",
319 print_core_address (gdbarch, struct_addr), arg_reg);
320
321 arg_reg++;
322 }
323
324 if (nargs > 0)
325 {
326 unsigned int total_space = 0;
327
328 /* How much space do the arguments occupy in total? Must round each
329 argument's size up to an integral number of words. */
330 for (int i = 0; i < nargs; i++)
331 {
332 unsigned int len = TYPE_LENGTH (value_type (args[i]));
333 unsigned int space = align_up (len, 4);
334
335 total_space += space;
336
337 if (arc_debug)
338 debug_printf ("arc: arg %d: %u bytes -> %u\n", i, len, space);
339 }
340
341 /* Allocate a buffer to hold a memory image of the arguments. */
342 gdb_byte *memory_image = XCNEWVEC (gdb_byte, total_space);
343
344 /* Now copy all of the arguments into the buffer, correctly aligned. */
345 gdb_byte *data = memory_image;
346 for (int i = 0; i < nargs; i++)
347 {
348 unsigned int len = TYPE_LENGTH (value_type (args[i]));
349 unsigned int space = align_up (len, 4);
350
351 memcpy (data, value_contents (args[i]), (size_t) len);
352 if (arc_debug)
353 debug_printf ("arc: copying arg %d, val 0x%08x, len %d to mem\n",
354 i, *((int *) value_contents (args[i])), len);
355
356 data += space;
357 }
358
359 /* Now load as much as possible of the memory image into registers. */
360 data = memory_image;
361 while (arg_reg <= ARC_LAST_ARG_REGNUM)
362 {
363 if (arc_debug)
364 debug_printf ("arc: passing 0x%02x%02x%02x%02x in register R%d\n",
365 data[0], data[1], data[2], data[3], arg_reg);
366
367 /* Note we don't use write_unsigned here, since that would convert
368 the byte order, but we are already in the correct byte order. */
369 regcache_cooked_write (regcache, arg_reg, data);
370
371 data += ARC_REGISTER_SIZE;
372 total_space -= ARC_REGISTER_SIZE;
373
374 /* All the data is now in registers. */
375 if (total_space == 0)
376 break;
377
378 arg_reg++;
379 }
380
381 /* If there is any data left, push it onto the stack (in a single write
382 operation). */
383 if (total_space > 0)
384 {
385 if (arc_debug)
386 debug_printf ("arc: passing %d bytes on stack\n", total_space);
387
388 sp -= total_space;
389 write_memory (sp, data, (int) total_space);
390 }
391
392 xfree (memory_image);
393 }
394
395 /* Finally, update the SP register. */
396 regcache_cooked_write_unsigned (regcache, gdbarch_sp_regnum (gdbarch), sp);
397
398 return sp;
399}
400
401/* Implement the "push_dummy_code" gdbarch method.
402
403 We don't actually push any code. We just identify where a breakpoint can
404 be inserted to which we are can return and the resume address where we
405 should be called.
406
407 ARC does not necessarily have an executable stack, so we can't put the
408 return breakpoint there. Instead we put it at the entry point of the
409 function. This means the SP is unchanged.
410
411 SP is a current stack pointer FUNADDR is an address of the function to be
412 called. ARGS is arguments to pass. NARGS is a number of args to pass.
413 VALUE_TYPE is a type of value returned. REAL_PC is a resume address when
414 the function is called. BP_ADDR is an address where breakpoint should be
415 set. Returns the updated stack pointer. */
416
417static CORE_ADDR
418arc_push_dummy_code (struct gdbarch *gdbarch, CORE_ADDR sp, CORE_ADDR funaddr,
419 struct value **args, int nargs, struct type *value_type,
420 CORE_ADDR *real_pc, CORE_ADDR *bp_addr,
421 struct regcache *regcache)
422{
423 *real_pc = funaddr;
424 *bp_addr = entry_point_address ();
425 return sp;
426}
427
428/* Implement the "cannot_fetch_register" gdbarch method. */
429
430static int
431arc_cannot_fetch_register (struct gdbarch *gdbarch, int regnum)
432{
433 /* Assume that register is readable if it is unknown. */
434 return FALSE;
435}
436
437/* Implement the "cannot_store_register" gdbarch method. */
438
439static int
440arc_cannot_store_register (struct gdbarch *gdbarch, int regnum)
441{
442 /* Assume that register is writable if it is unknown. */
443 switch (regnum)
444 {
445 case ARC_PCL_REGNUM:
446 return TRUE;
447 default:
448 return FALSE;
449 }
450}
451
452/* Get the return value of a function from the registers/memory used to
453 return it, according to the convention used by the ABI - 4-bytes values are
454 in the R0, while 8-byte values are in the R0-R1.
455
456 TODO: This implementation ignores the case of "complex double", where
457 according to ABI, value is returned in the R0-R3 registers.
458
459 TYPE is a returned value's type. VALBUF is a buffer for the returned
460 value. */
461
462static void
463arc_extract_return_value (struct gdbarch *gdbarch, struct type *type,
464 struct regcache *regcache, gdb_byte *valbuf)
465{
466 unsigned int len = TYPE_LENGTH (type);
467
468 if (arc_debug)
469 debug_printf ("arc: extract_return_value\n");
470
471 if (len <= ARC_REGISTER_SIZE)
472 {
473 ULONGEST val;
474
475 /* Get the return value from one register. */
476 regcache_cooked_read_unsigned (regcache, ARC_R0_REGNUM, &val);
477 store_unsigned_integer (valbuf, (int) len,
478 gdbarch_byte_order (gdbarch), val);
479
480 if (arc_debug)
481 debug_printf ("arc: returning 0x%s\n", phex (val, ARC_REGISTER_SIZE));
482 }
483 else if (len <= ARC_REGISTER_SIZE * 2)
484 {
485 ULONGEST low, high;
486
487 /* Get the return value from two registers. */
488 regcache_cooked_read_unsigned (regcache, ARC_R0_REGNUM, &low);
489 regcache_cooked_read_unsigned (regcache, ARC_R1_REGNUM, &high);
490
491 store_unsigned_integer (valbuf, ARC_REGISTER_SIZE,
492 gdbarch_byte_order (gdbarch), low);
493 store_unsigned_integer (valbuf + ARC_REGISTER_SIZE,
494 (int) len - ARC_REGISTER_SIZE,
495 gdbarch_byte_order (gdbarch), high);
496
497 if (arc_debug)
498 debug_printf ("arc: returning 0x%s%s\n",
499 phex (high, ARC_REGISTER_SIZE),
500 phex (low, ARC_REGISTER_SIZE));
501 }
502 else
503 error (_("arc: extract_return_value: type length %u too large"), len);
504}
505
506
507/* Store the return value of a function into the registers/memory used to
508 return it, according to the convention used by the ABI.
509
510 TODO: This implementation ignores the case of "complex double", where
511 according to ABI, value is returned in the R0-R3 registers.
512
513 TYPE is a returned value's type. VALBUF is a buffer with the value to
514 return. */
515
516static void
517arc_store_return_value (struct gdbarch *gdbarch, struct type *type,
518 struct regcache *regcache, const gdb_byte *valbuf)
519{
520 unsigned int len = TYPE_LENGTH (type);
521
522 if (arc_debug)
523 debug_printf ("arc: store_return_value\n");
524
525 if (len <= ARC_REGISTER_SIZE)
526 {
527 ULONGEST val;
528
529 /* Put the return value into one register. */
530 val = extract_unsigned_integer (valbuf, (int) len,
531 gdbarch_byte_order (gdbarch));
532 regcache_cooked_write_unsigned (regcache, ARC_R0_REGNUM, val);
533
534 if (arc_debug)
535 debug_printf ("arc: storing 0x%s\n", phex (val, ARC_REGISTER_SIZE));
536 }
537 else if (len <= ARC_REGISTER_SIZE * 2)
538 {
539 ULONGEST low, high;
540
541 /* Put the return value into two registers. */
542 low = extract_unsigned_integer (valbuf, ARC_REGISTER_SIZE,
543 gdbarch_byte_order (gdbarch));
544 high = extract_unsigned_integer (valbuf + ARC_REGISTER_SIZE,
545 (int) len - ARC_REGISTER_SIZE,
546 gdbarch_byte_order (gdbarch));
547
548 regcache_cooked_write_unsigned (regcache, ARC_R0_REGNUM, low);
549 regcache_cooked_write_unsigned (regcache, ARC_R1_REGNUM, high);
550
551 if (arc_debug)
552 debug_printf ("arc: storing 0x%s%s\n",
553 phex (high, ARC_REGISTER_SIZE),
554 phex (low, ARC_REGISTER_SIZE));
555 }
556 else
557 error (_("arc_store_return_value: type length too large."));
558}
559
560/* Implement the "return_value" gdbarch method. */
561
562static enum return_value_convention
563arc_return_value (struct gdbarch *gdbarch, struct value *function,
564 struct type *valtype, struct regcache *regcache,
565 gdb_byte *readbuf, const gdb_byte *writebuf)
566{
567 /* If the return type is a struct, or a union, or would occupy more than two
568 registers, the ABI uses the "struct return convention": the calling
569 function passes a hidden first parameter to the callee (in R0). That
570 parameter is the address at which the value being returned should be
571 stored. Otherwise, the result is returned in registers. */
572 int is_struct_return = (TYPE_CODE (valtype) == TYPE_CODE_STRUCT
573 || TYPE_CODE (valtype) == TYPE_CODE_UNION
574 || TYPE_LENGTH (valtype) > 2 * ARC_REGISTER_SIZE);
575
576 if (arc_debug)
577 debug_printf ("arc: return_value (readbuf = %p, writebuf = %p)\n",
578 readbuf, writebuf);
579
580 if (writebuf != NULL)
581 {
582 /* Case 1. GDB should not ask us to set a struct return value: it
583 should know the struct return location and write the value there
584 itself. */
585 gdb_assert (!is_struct_return);
586 arc_store_return_value (gdbarch, valtype, regcache, writebuf);
587 }
588 else if (readbuf != NULL)
589 {
590 /* Case 2. GDB should not ask us to get a struct return value: it
591 should know the struct return location and read the value from there
592 itself. */
593 gdb_assert (!is_struct_return);
594 arc_extract_return_value (gdbarch, valtype, regcache, readbuf);
595 }
596
597 return (is_struct_return
598 ? RETURN_VALUE_STRUCT_CONVENTION
599 : RETURN_VALUE_REGISTER_CONVENTION);
600}
601
602/* Return the base address of the frame. For ARC, the base address is the
603 frame pointer. */
604
605static CORE_ADDR
606arc_frame_base_address (struct frame_info *this_frame, void **prologue_cache)
607{
608 return (CORE_ADDR) get_frame_register_unsigned (this_frame, ARC_FP_REGNUM);
609}
610
611/* Implement the "skip_prologue" gdbarch method.
612
613 Skip the prologue for the function at PC. This is done by checking from
614 the line information read from the DWARF, if possible; otherwise, we scan
615 the function prologue to find its end. */
616
617static CORE_ADDR
618arc_skip_prologue (struct gdbarch *gdbarch, CORE_ADDR pc)
619{
620 if (arc_debug)
621 debug_printf ("arc: skip_prologue\n");
622
623 CORE_ADDR func_addr;
624 const char *func_name;
625
626 /* See what the symbol table says. */
627 if (find_pc_partial_function (pc, &func_name, &func_addr, NULL))
628 {
629 /* Found a function. */
630 CORE_ADDR postprologue_pc
631 = skip_prologue_using_sal (gdbarch, func_addr);
632
633 if (postprologue_pc != 0)
634 return std::max (pc, postprologue_pc);
635 }
636
637 /* No prologue info in symbol table, have to analyze prologue. */
638
639 /* Find an upper limit on the function prologue using the debug
640 information. If the debug information could not be used to provide that
641 bound, then pass 0 and arc_scan_prologue will estimate value itself. */
642 CORE_ADDR limit_pc = skip_prologue_using_sal (gdbarch, pc);
643 /* We don't have a proper analyze_prologue function yet, but its result
644 should be returned here. Currently GDB will just stop at the first
645 instruction of function if debug information doesn't have prologue info;
646 and if there is a debug info about prologue - this code path will not be
647 taken at all. */
648 return (limit_pc == 0 ? pc : limit_pc);
649}
650
651/* Implement the "print_insn" gdbarch method.
652
653 arc_get_disassembler () may return different functions depending on bfd
654 type, so it is not possible to pass print_insn directly to
655 set_gdbarch_print_insn (). Instead this wrapper function is used. It also
656 may be used by other functions to get disassemble_info for address. It is
657 important to note, that those print_insn from opcodes always print
658 instruction to the stream specified in the INFO. If this is not desired,
659 then either `print_insn` function in INFO should be set to some function
660 that will not print, or `stream` should be different from standard
661 gdb_stdlog. */
662
663static int
664arc_delayed_print_insn (bfd_vma addr, struct disassemble_info *info)
665{
666 int (*print_insn) (bfd_vma, struct disassemble_info *);
667 /* exec_bfd may be null, if GDB is run without a target BFD file. Opcodes
668 will handle NULL value gracefully. */
669 print_insn = arc_get_disassembler (exec_bfd);
670 gdb_assert (print_insn != NULL);
671 return print_insn (addr, info);
672}
673
674/* Baremetal breakpoint instructions.
675
676 ARC supports both big- and little-endian. However, instructions for
677 little-endian processors are encoded in the middle-endian: half-words are
678 in big-endian, while bytes inside the half-words are in little-endian; data
679 is represented in the "normal" little-endian. Big-endian processors treat
680 data and code identically.
681
682 Assuming the number 0x01020304, it will be presented this way:
683
684 Address : N N+1 N+2 N+3
685 little-endian : 0x04 0x03 0x02 0x01
686 big-endian : 0x01 0x02 0x03 0x04
687 ARC middle-endian : 0x02 0x01 0x04 0x03
688 */
689
690static const gdb_byte arc_brk_s_be[] = { 0x7f, 0xff };
691static const gdb_byte arc_brk_s_le[] = { 0xff, 0x7f };
692static const gdb_byte arc_brk_be[] = { 0x25, 0x6f, 0x00, 0x3f };
693static const gdb_byte arc_brk_le[] = { 0x6f, 0x25, 0x3f, 0x00 };
694
695/* Implement the "breakpoint_from_pc" gdbarch method.
696
697 For ARC ELF, breakpoint uses the 16-bit BRK_S instruction, which is 0x7fff
698 (little endian) or 0xff7f (big endian). We used to insert BRK_S even
699 instead of 32-bit instructions, which works mostly ok, unless breakpoint is
700 inserted into delay slot instruction. In this case if branch is taken
701 BLINK value will be set to address of instruction after delay slot, however
702 if we replaced 32-bit instruction in delay slot with 16-bit long BRK_S,
703 then BLINK value will have an invalid value - it will point to the address
704 after the BRK_S (which was there at the moment of branch execution) while
705 it should point to the address after the 32-bit long instruction. To avoid
706 such issues this function disassembles instruction at target location and
707 evaluates it value.
708
709 ARC 600 supports only 16-bit BRK_S.
710
711 NB: Baremetal GDB uses BRK[_S], while user-space GDB uses TRAP_S. BRK[_S]
712 is much better because it doesn't commit unlike TRAP_S, so it can be set in
713 delay slots; however it cannot be used in user-mode, hence usage of TRAP_S
714 in GDB for user-space.
715
716 PCPTR is a pointer to the PC where we want to place a breakpoint. LENPTR
717 is a number of bytes used by the breakpoint. Returns the byte sequence of
718 a breakpoint instruction. */
719
720static const gdb_byte *
721arc_breakpoint_from_pc (struct gdbarch *gdbarch, CORE_ADDR *pcptr,
722 int *lenptr)
723{
724 size_t length_with_limm = gdb_insn_length (gdbarch, *pcptr);
725
726 /* Replace 16-bit instruction with BRK_S, replace 32-bit instructions with
727 BRK. LIMM is part of instruction length, so it can be either 4 or 8
728 bytes for 32-bit instructions. */
729 if ((length_with_limm == 4 || length_with_limm == 8)
730 && !arc_mach_is_arc600 (gdbarch))
731 {
732 *lenptr = sizeof (arc_brk_le);
733 return ((gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
734 ? arc_brk_be
735 : arc_brk_le);
736 }
737 else
738 {
739 *lenptr = sizeof (arc_brk_s_le);
740 return ((gdbarch_byte_order (gdbarch) == BFD_ENDIAN_BIG)
741 ? arc_brk_s_be
742 : arc_brk_s_le);
743 }
744}
745
746/* Implement the "unwind_pc" gdbarch method. */
747
748static CORE_ADDR
749arc_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
750{
751 int pc_regnum = gdbarch_pc_regnum (gdbarch);
752 CORE_ADDR pc = frame_unwind_register_unsigned (next_frame, pc_regnum);
753
754 if (arc_debug)
755 debug_printf ("arc: unwind PC: %s\n", paddress (gdbarch, pc));
756
757 return pc;
758}
759
760/* Implement the "unwind_sp" gdbarch method. */
761
762static CORE_ADDR
763arc_unwind_sp (struct gdbarch *gdbarch, struct frame_info *next_frame)
764{
765 int sp_regnum = gdbarch_sp_regnum (gdbarch);
766 CORE_ADDR sp = frame_unwind_register_unsigned (next_frame, sp_regnum);
767
768 if (arc_debug)
769 debug_printf ("arc: unwind SP: %s\n", paddress (gdbarch, sp));
770
771 return sp;
772}
773
774/* Implement the "frame_align" gdbarch method. */
775
776static CORE_ADDR
777arc_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
778{
779 return align_down (sp, 4);
780}
781
782/* Frame unwinder for normal frames. */
783
784static struct arc_frame_cache *
785arc_make_frame_cache (struct frame_info *this_frame)
786{
787 if (arc_debug)
788 debug_printf ("arc: frame_cache\n");
789
790 struct gdbarch *gdbarch = get_frame_arch (this_frame);
791
792 CORE_ADDR block_addr = get_frame_address_in_block (this_frame);
793 CORE_ADDR prev_pc = get_frame_pc (this_frame);
794
795 CORE_ADDR entrypoint, prologue_end;
796 if (find_pc_partial_function (block_addr, NULL, &entrypoint, &prologue_end))
797 {
798 struct symtab_and_line sal = find_pc_line (entrypoint, 0);
799 if (sal.line == 0)
800 /* No line info so use current PC. */
801 prologue_end = prev_pc;
802 else if (sal.end < prologue_end)
803 /* The next line begins after the function end. */
804 prologue_end = sal.end;
805
806 prologue_end = std::min (prologue_end, prev_pc);
807 }
808 else
809 {
810 entrypoint = get_frame_register_unsigned (this_frame,
811 gdbarch_pc_regnum (gdbarch));
812 prologue_end = 0;
813 }
814
815 /* Allocate new frame cache instance and space for saved register info.
816 * FRAME_OBSTACK_ZALLOC will initialize fields to zeroes. */
817 struct arc_frame_cache *cache
818 = FRAME_OBSTACK_ZALLOC (struct arc_frame_cache);
819 cache->saved_regs = trad_frame_alloc_saved_regs (this_frame);
820
821 /* Should call analyze_prologue here, when it will be implemented. */
822
823 return cache;
824}
825
826/* Implement the "this_id" frame_unwind method. */
827
828static void
829arc_frame_this_id (struct frame_info *this_frame, void **this_cache,
830 struct frame_id *this_id)
831{
832 if (arc_debug)
833 debug_printf ("arc: frame_this_id\n");
834
835 struct gdbarch *gdbarch = get_frame_arch (this_frame);
836
837 if (*this_cache == NULL)
838 *this_cache = arc_make_frame_cache (this_frame);
839 struct arc_frame_cache *cache = (struct arc_frame_cache *) (*this_cache);
840
841 CORE_ADDR stack_addr = cache->prev_sp;
842
843 /* There are 4 possible situation which decide how frame_id->code_addr is
844 evaluated:
845
846 1) Function is compiled with option -g. Then frame_id will be created
847 in dwarf_* function and not in this function. NB: even if target
848 binary is compiled with -g, some std functions like __start and _init
849 are not, so they still will follow one of the following choices.
850
851 2) Function is compiled without -g and binary hasn't been stripped in
852 any way. In this case GDB still has enough information to evaluate
853 frame code_addr properly. This case is covered by call to
854 get_frame_func ().
855
856 3) Binary has been striped with option -g (strip debug symbols). In
857 this case there is still enough symbols for get_frame_func () to work
858 properly, so this case is also covered by it.
859
860 4) Binary has been striped with option -s (strip all symbols). In this
861 case GDB cannot get function start address properly, so we return current
862 PC value instead.
863 */
864 CORE_ADDR code_addr = get_frame_func (this_frame);
865 if (code_addr == 0)
866 code_addr = get_frame_register_unsigned (this_frame,
867 gdbarch_pc_regnum (gdbarch));
868
869 *this_id = frame_id_build (stack_addr, code_addr);
870}
871
872/* Implement the "prev_register" frame_unwind method. */
873
874static struct value *
875arc_frame_prev_register (struct frame_info *this_frame,
876 void **this_cache, int regnum)
877{
878 if (arc_debug)
879 debug_printf ("arc: frame_prev_register (regnum = %d)\n", regnum);
880
881 if (*this_cache == NULL)
882 *this_cache = arc_make_frame_cache (this_frame);
883 struct arc_frame_cache *cache = (struct arc_frame_cache *) (*this_cache);
884
885 struct gdbarch *gdbarch = get_frame_arch (this_frame);
886
887 /* If we are asked to unwind the PC, then we need to return BLINK instead:
888 the saved value of PC points into this frame's function's prologue, not
889 the next frame's function's resume location. */
890 if (regnum == gdbarch_pc_regnum (gdbarch))
891 regnum = ARC_BLINK_REGNUM;
892
893 /* SP is a special case - we should return prev_sp, because
894 trad_frame_get_prev_register will return _current_ SP value.
895 Alternatively we could have stored cache->prev_sp in the cache->saved
896 regs, but here we follow the lead of AArch64, ARM and Xtensa and will
897 leave that logic in this function, instead of prologue analyzers. That I
898 think is a bit more clear as `saved_regs` should contain saved regs, not
899 computable.
900
901 Because value has been computed, "got_constant" should be used, so that
902 returned value will be a "not_lval" - immutable. */
903
904 if (regnum == gdbarch_sp_regnum (gdbarch))
905 return frame_unwind_got_constant (this_frame, regnum, cache->prev_sp);
906
907 return trad_frame_get_prev_register (this_frame, cache->saved_regs, regnum);
908}
909
910/* Implement the "init_reg" dwarf2_frame method. */
911
912static void
913arc_dwarf2_frame_init_reg (struct gdbarch *gdbarch, int regnum,
914 struct dwarf2_frame_state_reg *reg,
915 struct frame_info *info)
916{
917 if (regnum == gdbarch_pc_regnum (gdbarch))
918 /* The return address column. */
919 reg->how = DWARF2_FRAME_REG_RA;
920 else if (regnum == gdbarch_sp_regnum (gdbarch))
921 /* The call frame address. */
922 reg->how = DWARF2_FRAME_REG_CFA;
923}
924
925/* Structure defining the ARC ordinary frame unwind functions. Since we are
926 the fallback unwinder, we use the default frame sniffer, which always
927 accepts the frame. */
928
929static const struct frame_unwind arc_frame_unwind = {
930 NORMAL_FRAME,
931 default_frame_unwind_stop_reason,
932 arc_frame_this_id,
933 arc_frame_prev_register,
934 NULL,
935 default_frame_sniffer,
936 NULL,
937 NULL
938};
939
940
941static const struct frame_base arc_normal_base = {
942 &arc_frame_unwind,
943 arc_frame_base_address,
944 arc_frame_base_address,
945 arc_frame_base_address
946};
947
948/* Initialize target description for the ARC.
949
950 Returns TRUE if input tdesc was valid and in this case it will assign TDESC
951 and TDESC_DATA output parameters. */
952
953static int
954arc_tdesc_init (struct gdbarch_info info, const struct target_desc **tdesc,
955 struct tdesc_arch_data **tdesc_data)
956{
957 if (arc_debug)
958 debug_printf ("arc: Target description initialization.\n");
959
960 const struct target_desc *tdesc_loc = info.target_desc;
961
962 /* Depending on whether this is ARCompact or ARCv2 we will assign
963 different default registers sets (which will differ in exactly two core
964 registers). GDB will also refuse to accept register feature from invalid
965 ISA - v2 features can be used only with v2 ARChitecture. We read
966 bfd_arch_info, which looks like to be a safe bet here, as it looks like it
967 is always initialized even when we don't pass any elf file to GDB at all
968 (it uses default arch in this case). Also GDB will call this function
969 multiple times, and if XML target description file contains architecture
970 specifications, then GDB will set this architecture to info.bfd_arch_info,
971 overriding value from ELF file if they are different. That means that,
972 where matters, this value is always our best guess on what CPU we are
973 debugging. It has been noted that architecture specified in tdesc file
974 has higher precedence over ELF and even "set architecture" - that is,
975 using "set architecture" command will have no effect when tdesc has "arch"
976 tag. */
977 /* Cannot use arc_mach_is_arcv2 (), because gdbarch is not created yet. */
978 const int is_arcv2 = (info.bfd_arch_info->mach == bfd_mach_arc_arcv2);
979 int is_reduced_rf;
980 const char *const *core_regs;
981 const char *core_feature_name;
982
983 /* If target doesn't provide a description - use default one. */
984 if (!tdesc_has_registers (tdesc_loc))
985 {
986 if (is_arcv2)
987 {
988 tdesc_loc = tdesc_arc_v2;
989 if (arc_debug)
990 debug_printf ("arc: Using default register set for ARC v2.\n");
991 }
992 else
993 {
994 tdesc_loc = tdesc_arc_arcompact;
995 if (arc_debug)
996 debug_printf ("arc: Using default register set for ARCompact.\n");
997 }
998 }
999 else
1000 {
1001 if (arc_debug)
1002 debug_printf ("arc: Using provided register set.\n");
1003 }
1004 gdb_assert (tdesc_loc != NULL);
1005
1006 /* Now we can search for base registers. Core registers can be either full
1007 or reduced. Summary:
1008
1009 - core.v2 + aux-minimal
1010 - core-reduced.v2 + aux-minimal
1011 - core.arcompact + aux-minimal
1012
1013 NB: It is entirely feasible to have ARCompact with reduced core regs, but
1014 we ignore that because GCC doesn't support that and at the same time
1015 ARCompact is considered obsolete, so there is not much reason to support
1016 that. */
1017 const struct tdesc_feature *feature
1018 = tdesc_find_feature (tdesc_loc, core_v2_feature_name);
1019 if (feature != NULL)
1020 {
1021 /* Confirm that register and architecture match, to prevent accidents in
1022 some situations. This code will trigger an error if:
1023
1024 1. XML tdesc doesn't specify arch explicitly, registers are for arch
1025 X, but ELF specifies arch Y.
1026
1027 2. XML tdesc specifies arch X, but contains registers for arch Y.
1028
1029 It will not protect from case where XML or ELF specify arch X,
1030 registers are for the same arch X, but the real target is arch Y. To
1031 detect this case we need to check IDENTITY register. */
1032 if (!is_arcv2)
1033 {
1034 arc_print (_("Error: ARC v2 target description supplied for "
1035 "non-ARCv2 target.\n"));
1036 return FALSE;
1037 }
1038
1039 is_reduced_rf = FALSE;
1040 core_feature_name = core_v2_feature_name;
1041 core_regs = core_v2_register_names;
1042 }
1043 else
1044 {
1045 feature = tdesc_find_feature (tdesc_loc, core_reduced_v2_feature_name);
1046 if (feature != NULL)
1047 {
1048 if (!is_arcv2)
1049 {
1050 arc_print (_("Error: ARC v2 target description supplied for "
1051 "non-ARCv2 target.\n"));
1052 return FALSE;
1053 }
1054
1055 is_reduced_rf = TRUE;
1056 core_feature_name = core_reduced_v2_feature_name;
1057 core_regs = core_v2_register_names;
1058 }
1059 else
1060 {
1061 feature = tdesc_find_feature (tdesc_loc,
1062 core_arcompact_feature_name);
1063 if (feature != NULL)
1064 {
1065 if (is_arcv2)
1066 {
1067 arc_print (_("Error: ARCompact target description supplied "
1068 "for non-ARCompact target.\n"));
1069 return FALSE;
1070 }
1071
1072 is_reduced_rf = FALSE;
1073 core_feature_name = core_arcompact_feature_name;
1074 core_regs = core_arcompact_register_names;
1075 }
1076 else
1077 {
1078 arc_print (_("Error: Couldn't find core register feature in "
1079 "supplied target description."));
1080 return FALSE;
1081 }
1082 }
1083 }
1084
1085 struct tdesc_arch_data *tdesc_data_loc = tdesc_data_alloc ();
1086
1087 gdb_assert (feature != NULL);
1088 int valid_p = 1;
1089
1090 for (int i = 0; i <= ARC_LAST_CORE_REGNUM; i++)
1091 {
1092 /* If rf16, then skip extra registers. */
1093 if (is_reduced_rf && ((i >= ARC_R4_REGNUM && i <= ARC_R9_REGNUM)
1094 || (i >= ARC_R16_REGNUM && i <= ARC_R25_REGNUM)))
1095 continue;
1096
1097 valid_p = tdesc_numbered_register (feature, tdesc_data_loc, i,
1098 core_regs[i]);
1099
1100 /* - Ignore errors in extension registers - they are optional.
1101 - Ignore missing ILINK because it doesn't make sense for Linux.
1102 - Ignore missing ILINK2 when architecture is ARCompact, because it
1103 doesn't make sense for Linux targets.
1104
1105 In theory those optional registers should be in separate features, but
1106 that would create numerous but tiny features, which looks like an
1107 overengineering of a rather simple task. */
1108 if (!valid_p && (i <= ARC_SP_REGNUM || i == ARC_BLINK_REGNUM
1109 || i == ARC_LP_COUNT_REGNUM || i == ARC_PCL_REGNUM
1110 || (i == ARC_R30_REGNUM && is_arcv2)))
1111 {
1112 arc_print (_("Error: Cannot find required register `%s' in "
1113 "feature `%s'.\n"), core_regs[i], core_feature_name);
1114 tdesc_data_cleanup (tdesc_data_loc);
1115 return FALSE;
1116 }
1117 }
1118
1119 /* Mandatory AUX registeres are intentionally few and are common between
1120 ARCompact and ARC v2, so same code can be used for both. */
1121 feature = tdesc_find_feature (tdesc_loc, aux_minimal_feature_name);
1122 if (feature == NULL)
1123 {
1124 arc_print (_("Error: Cannot find required feature `%s' in supplied "
1125 "target description.\n"), aux_minimal_feature_name);
1126 tdesc_data_cleanup (tdesc_data_loc);
1127 return FALSE;
1128 }
1129
1130 for (int i = ARC_FIRST_AUX_REGNUM; i <= ARC_LAST_AUX_REGNUM; i++)
1131 {
1132 const char *name = aux_minimal_register_names[i - ARC_FIRST_AUX_REGNUM];
1133 valid_p = tdesc_numbered_register (feature, tdesc_data_loc, i, name);
1134 if (!valid_p)
1135 {
1136 arc_print (_("Error: Cannot find required register `%s' "
1137 "in feature `%s'.\n"),
1138 name, tdesc_feature_name (feature));
1139 tdesc_data_cleanup (tdesc_data_loc);
1140 return FALSE;
1141 }
1142 }
1143
1144 *tdesc = tdesc_loc;
1145 *tdesc_data = tdesc_data_loc;
1146
1147 return TRUE;
1148}
1149
1150/* Implement the "init" gdbarch method. */
1151
1152static struct gdbarch *
1153arc_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
1154{
1155 const struct target_desc *tdesc;
1156 struct tdesc_arch_data *tdesc_data;
1157
1158 if (arc_debug)
1159 debug_printf ("arc: Architecture initialization.\n");
1160
1161 if (!arc_tdesc_init (info, &tdesc, &tdesc_data))
1162 return NULL;
1163
1164 struct gdbarch *gdbarch = gdbarch_alloc (&info, NULL);
1165
1166 /* Data types. */
1167 set_gdbarch_short_bit (gdbarch, 16);
1168 set_gdbarch_int_bit (gdbarch, 32);
1169 set_gdbarch_long_bit (gdbarch, 32);
1170 set_gdbarch_long_long_bit (gdbarch, 64);
1171 set_gdbarch_long_long_align_bit (gdbarch, 32);
1172 set_gdbarch_float_bit (gdbarch, 32);
1173 set_gdbarch_float_format (gdbarch, floatformats_ieee_single);
1174 set_gdbarch_double_bit (gdbarch, 64);
1175 set_gdbarch_double_format (gdbarch, floatformats_ieee_double);
1176 set_gdbarch_ptr_bit (gdbarch, 32);
1177 set_gdbarch_addr_bit (gdbarch, 32);
1178 set_gdbarch_char_signed (gdbarch, 0);
1179
1180 set_gdbarch_write_pc (gdbarch, arc_write_pc);
1181
1182 set_gdbarch_virtual_frame_pointer (gdbarch, arc_virtual_frame_pointer);
1183
1184 /* tdesc_use_registers expects gdbarch_num_regs to return number of registers
1185 parsed by gdbarch_init, and then it will add all of the remaining
1186 registers and will increase number of registers. */
1187 set_gdbarch_num_regs (gdbarch, ARC_LAST_REGNUM + 1);
1188 set_gdbarch_num_pseudo_regs (gdbarch, 0);
1189 set_gdbarch_sp_regnum (gdbarch, ARC_SP_REGNUM);
1190 set_gdbarch_pc_regnum (gdbarch, ARC_PC_REGNUM);
1191 set_gdbarch_ps_regnum (gdbarch, ARC_STATUS32_REGNUM);
1192 set_gdbarch_fp0_regnum (gdbarch, -1); /* No FPU registers. */
1193
1194 set_gdbarch_dummy_id (gdbarch, arc_dummy_id);
1195 set_gdbarch_push_dummy_call (gdbarch, arc_push_dummy_call);
1196 set_gdbarch_push_dummy_code (gdbarch, arc_push_dummy_code);
1197
1198 set_gdbarch_cannot_fetch_register (gdbarch, arc_cannot_fetch_register);
1199 set_gdbarch_cannot_store_register (gdbarch, arc_cannot_store_register);
1200
1201 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
1202
1203 set_gdbarch_return_value (gdbarch, arc_return_value);
1204
1205 set_gdbarch_skip_prologue (gdbarch, arc_skip_prologue);
1206 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1207
1208 set_gdbarch_breakpoint_from_pc (gdbarch, arc_breakpoint_from_pc);
1209
1210 /* On ARC 600 BRK_S instruction advances PC, unlike other ARC cores. */
1211 if (!arc_mach_is_arc600 (gdbarch))
1212 set_gdbarch_decr_pc_after_break (gdbarch, 0);
1213 else
1214 set_gdbarch_decr_pc_after_break (gdbarch, 2);
1215
1216 set_gdbarch_unwind_pc (gdbarch, arc_unwind_pc);
1217 set_gdbarch_unwind_sp (gdbarch, arc_unwind_sp);
1218
1219 set_gdbarch_frame_align (gdbarch, arc_frame_align);
1220
1221 set_gdbarch_print_insn (gdbarch, arc_delayed_print_insn);
1222
1223 set_gdbarch_cannot_step_breakpoint (gdbarch, 1);
1224
1225 /* "nonsteppable" watchpoint means that watchpoint triggers before
1226 instruction is committed, therefore it is required to remove watchpoint
1227 to step though instruction that triggers it. ARC watchpoints trigger
1228 only after instruction is committed, thus there is no need to remove
1229 them. In fact on ARC watchpoint for memory writes may trigger with more
1230 significant delay, like one or two instructions, depending on type of
1231 memory where write is performed (CCM or external) and next instruction
1232 after the memory write. */
1233 set_gdbarch_have_nonsteppable_watchpoint (gdbarch, 0);
1234
1235 /* This doesn't include possible long-immediate value. */
1236 set_gdbarch_max_insn_length (gdbarch, 4);
1237
1238 /* Frame unwinders and sniffers. */
1239 dwarf2_frame_set_init_reg (gdbarch, arc_dwarf2_frame_init_reg);
1240 dwarf2_append_unwinders (gdbarch);
1241 frame_unwind_append_unwinder (gdbarch, &arc_frame_unwind);
1242 frame_base_set_default (gdbarch, &arc_normal_base);
1243
1244 /* Setup stuff specific to a particular environment (baremetal or Linux).
1245 It can override functions set earlier. */
1246 gdbarch_init_osabi (info, gdbarch);
1247
1248 tdesc_use_registers (gdbarch, tdesc, tdesc_data);
1249
1250 return gdbarch;
1251}
1252
1253/* Implement the "dump_tdep" gdbarch method. */
1254
1255static void
1256arc_dump_tdep (struct gdbarch *gdbarch, struct ui_file *file)
1257{
1258 /* Empty for now. */
1259}
1260
1261/* Suppress warning from -Wmissing-prototypes. */
1262extern initialize_file_ftype _initialize_arc_tdep;
1263
1264void
1265_initialize_arc_tdep (void)
1266{
1267 gdbarch_register (bfd_arch_arc, arc_gdbarch_init, arc_dump_tdep);
1268
1269 initialize_tdesc_arc_v2 ();
1270 initialize_tdesc_arc_arcompact ();
1271
1272 /* Register ARC-specific commands with gdb. */
1273
1274 /* Debug internals for ARC GDB. */
1275 add_setshow_zinteger_cmd ("arc", class_maintenance,
1276 &arc_debug,
1277 _("Set ARC specific debugging."),
1278 _("Show ARC specific debugging."),
1279 _("Non-zero enables ARC specific debugging."),
1280 NULL, NULL, &setdebuglist, &showdebuglist);
1281}
This page took 0.068626 seconds and 4 git commands to generate.