Switch the license of all .c files to GPLv3.
[deliverable/binutils-gdb.git] / gdb / arm-tdep.c
CommitLineData
ed9a39eb 1/* Common target dependent code for GDB on ARM systems.
0fd88904 2
6aba47ca
DJ
3 Copyright (C) 1988, 1989, 1991, 1992, 1993, 1995, 1996, 1998, 1999, 2000,
4 2001, 2002, 2003, 2004, 2005, 2006, 2007 Free Software Foundation, Inc.
c906108c 5
c5aa993b 6 This file is part of GDB.
c906108c 7
c5aa993b
JM
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
a9762ec7 10 the Free Software Foundation; either version 3 of the License, or
c5aa993b 11 (at your option) any later version.
c906108c 12
c5aa993b
JM
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
c906108c 17
c5aa993b 18 You should have received a copy of the GNU General Public License
a9762ec7 19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
c906108c 20
34e8f22d
RE
21#include <ctype.h> /* XXX for isupper () */
22
c906108c
SS
23#include "defs.h"
24#include "frame.h"
25#include "inferior.h"
26#include "gdbcmd.h"
27#include "gdbcore.h"
c906108c 28#include "gdb_string.h"
afd7eef0 29#include "dis-asm.h" /* For register styles. */
4e052eda 30#include "regcache.h"
d16aafd8 31#include "doublest.h"
fd0407d6 32#include "value.h"
34e8f22d 33#include "arch-utils.h"
4be87837 34#include "osabi.h"
eb5492fa
DJ
35#include "frame-unwind.h"
36#include "frame-base.h"
37#include "trad-frame.h"
842e1f1e
DJ
38#include "objfiles.h"
39#include "dwarf2-frame.h"
e4c16157 40#include "gdbtypes.h"
29d73ae4 41#include "prologue-value.h"
123dc839
DJ
42#include "target-descriptions.h"
43#include "user-regs.h"
34e8f22d
RE
44
45#include "arm-tdep.h"
26216b98 46#include "gdb/sim-arm.h"
34e8f22d 47
082fc60d
RE
48#include "elf-bfd.h"
49#include "coff/internal.h"
97e03143 50#include "elf/arm.h"
c906108c 51
26216b98
AC
52#include "gdb_assert.h"
53
6529d2dd
AC
54static int arm_debug;
55
082fc60d
RE
56/* Macros for setting and testing a bit in a minimal symbol that marks
57 it as Thumb function. The MSB of the minimal symbol's "info" field
f594e5e9 58 is used for this purpose.
082fc60d
RE
59
60 MSYMBOL_SET_SPECIAL Actually sets the "special" bit.
f594e5e9 61 MSYMBOL_IS_SPECIAL Tests the "special" bit in a minimal symbol. */
082fc60d
RE
62
63#define MSYMBOL_SET_SPECIAL(msym) \
64 MSYMBOL_INFO (msym) = (char *) (((long) MSYMBOL_INFO (msym)) \
65 | 0x80000000)
66
67#define MSYMBOL_IS_SPECIAL(msym) \
68 (((long) MSYMBOL_INFO (msym) & 0x80000000) != 0)
69
afd7eef0
RE
70/* The list of available "set arm ..." and "show arm ..." commands. */
71static struct cmd_list_element *setarmcmdlist = NULL;
72static struct cmd_list_element *showarmcmdlist = NULL;
73
fd50bc42
RE
74/* The type of floating-point to use. Keep this in sync with enum
75 arm_float_model, and the help string in _initialize_arm_tdep. */
76static const char *fp_model_strings[] =
77{
78 "auto",
79 "softfpa",
80 "fpa",
81 "softvfp",
28e97307
DJ
82 "vfp",
83 NULL
fd50bc42
RE
84};
85
86/* A variable that can be configured by the user. */
87static enum arm_float_model arm_fp_model = ARM_FLOAT_AUTO;
88static const char *current_fp_model = "auto";
89
28e97307
DJ
90/* The ABI to use. Keep this in sync with arm_abi_kind. */
91static const char *arm_abi_strings[] =
92{
93 "auto",
94 "APCS",
95 "AAPCS",
96 NULL
97};
98
99/* A variable that can be configured by the user. */
100static enum arm_abi_kind arm_abi_global = ARM_ABI_AUTO;
101static const char *arm_abi_string = "auto";
102
94c30b78 103/* Number of different reg name sets (options). */
afd7eef0 104static int num_disassembly_options;
bc90b915 105
123dc839
DJ
106/* The standard register names, and all the valid aliases for them. */
107static const struct
108{
109 const char *name;
110 int regnum;
111} arm_register_aliases[] = {
112 /* Basic register numbers. */
113 { "r0", 0 },
114 { "r1", 1 },
115 { "r2", 2 },
116 { "r3", 3 },
117 { "r4", 4 },
118 { "r5", 5 },
119 { "r6", 6 },
120 { "r7", 7 },
121 { "r8", 8 },
122 { "r9", 9 },
123 { "r10", 10 },
124 { "r11", 11 },
125 { "r12", 12 },
126 { "r13", 13 },
127 { "r14", 14 },
128 { "r15", 15 },
129 /* Synonyms (argument and variable registers). */
130 { "a1", 0 },
131 { "a2", 1 },
132 { "a3", 2 },
133 { "a4", 3 },
134 { "v1", 4 },
135 { "v2", 5 },
136 { "v3", 6 },
137 { "v4", 7 },
138 { "v5", 8 },
139 { "v6", 9 },
140 { "v7", 10 },
141 { "v8", 11 },
142 /* Other platform-specific names for r9. */
143 { "sb", 9 },
144 { "tr", 9 },
145 /* Special names. */
146 { "ip", 12 },
147 { "sp", 13 },
148 { "lr", 14 },
149 { "pc", 15 },
150 /* Names used by GCC (not listed in the ARM EABI). */
151 { "sl", 10 },
152 { "fp", 11 },
153 /* A special name from the older ATPCS. */
154 { "wr", 7 },
155};
bc90b915 156
123dc839 157static const char *const arm_register_names[] =
da59e081
JM
158{"r0", "r1", "r2", "r3", /* 0 1 2 3 */
159 "r4", "r5", "r6", "r7", /* 4 5 6 7 */
160 "r8", "r9", "r10", "r11", /* 8 9 10 11 */
161 "r12", "sp", "lr", "pc", /* 12 13 14 15 */
162 "f0", "f1", "f2", "f3", /* 16 17 18 19 */
163 "f4", "f5", "f6", "f7", /* 20 21 22 23 */
94c30b78 164 "fps", "cpsr" }; /* 24 25 */
ed9a39eb 165
afd7eef0
RE
166/* Valid register name styles. */
167static const char **valid_disassembly_styles;
ed9a39eb 168
afd7eef0
RE
169/* Disassembly style to use. Default to "std" register names. */
170static const char *disassembly_style;
96baa820 171
ed9a39eb 172/* This is used to keep the bfd arch_info in sync with the disassembly
afd7eef0
RE
173 style. */
174static void set_disassembly_style_sfunc(char *, int,
ed9a39eb 175 struct cmd_list_element *);
afd7eef0 176static void set_disassembly_style (void);
ed9a39eb 177
b508a996
RE
178static void convert_from_extended (const struct floatformat *, const void *,
179 void *);
180static void convert_to_extended (const struct floatformat *, void *,
181 const void *);
ed9a39eb 182
9b8d791a 183struct arm_prologue_cache
c3b4394c 184{
eb5492fa
DJ
185 /* The stack pointer at the time this frame was created; i.e. the
186 caller's stack pointer when this function was called. It is used
187 to identify this frame. */
188 CORE_ADDR prev_sp;
189
190 /* The frame base for this frame is just prev_sp + frame offset -
191 frame size. FRAMESIZE is the size of this stack frame, and
192 FRAMEOFFSET if the initial offset from the stack pointer (this
193 frame's stack pointer, not PREV_SP) to the frame base. */
194
c3b4394c
RE
195 int framesize;
196 int frameoffset;
eb5492fa
DJ
197
198 /* The register used to hold the frame pointer for this frame. */
c3b4394c 199 int framereg;
eb5492fa
DJ
200
201 /* Saved register offsets. */
202 struct trad_frame_saved_reg *saved_regs;
c3b4394c 203};
ed9a39eb 204
bc90b915
FN
205/* Addresses for calling Thumb functions have the bit 0 set.
206 Here are some macros to test, set, or clear bit 0 of addresses. */
207#define IS_THUMB_ADDR(addr) ((addr) & 1)
208#define MAKE_THUMB_ADDR(addr) ((addr) | 1)
209#define UNMAKE_THUMB_ADDR(addr) ((addr) & ~1)
210
94c30b78 211/* Set to true if the 32-bit mode is in use. */
c906108c
SS
212
213int arm_apcs_32 = 1;
214
ed9a39eb
JM
215/* Determine if the program counter specified in MEMADDR is in a Thumb
216 function. */
c906108c 217
ad527d2e 218static int
2a451106 219arm_pc_is_thumb (CORE_ADDR memaddr)
c906108c 220{
c5aa993b 221 struct minimal_symbol *sym;
c906108c 222
ed9a39eb 223 /* If bit 0 of the address is set, assume this is a Thumb address. */
c906108c
SS
224 if (IS_THUMB_ADDR (memaddr))
225 return 1;
226
ed9a39eb 227 /* Thumb functions have a "special" bit set in minimal symbols. */
c906108c
SS
228 sym = lookup_minimal_symbol_by_pc (memaddr);
229 if (sym)
230 {
c5aa993b 231 return (MSYMBOL_IS_SPECIAL (sym));
c906108c
SS
232 }
233 else
ed9a39eb
JM
234 {
235 return 0;
236 }
c906108c
SS
237}
238
181c1381 239/* Remove useless bits from addresses in a running program. */
34e8f22d 240static CORE_ADDR
ed9a39eb 241arm_addr_bits_remove (CORE_ADDR val)
c906108c 242{
a3a2ee65
JT
243 if (arm_apcs_32)
244 return (val & (arm_pc_is_thumb (val) ? 0xfffffffe : 0xfffffffc));
c906108c 245 else
a3a2ee65 246 return (val & 0x03fffffc);
c906108c
SS
247}
248
181c1381
RE
249/* When reading symbols, we need to zap the low bit of the address,
250 which may be set to 1 for Thumb functions. */
34e8f22d 251static CORE_ADDR
181c1381
RE
252arm_smash_text_address (CORE_ADDR val)
253{
254 return val & ~1;
255}
256
29d73ae4
DJ
257/* Analyze a Thumb prologue, looking for a recognizable stack frame
258 and frame pointer. Scan until we encounter a store that could
259 clobber the stack frame unexpectedly, or an unknown instruction. */
c906108c
SS
260
261static CORE_ADDR
29d73ae4
DJ
262thumb_analyze_prologue (struct gdbarch *gdbarch,
263 CORE_ADDR start, CORE_ADDR limit,
264 struct arm_prologue_cache *cache)
c906108c 265{
29d73ae4
DJ
266 int i;
267 pv_t regs[16];
268 struct pv_area *stack;
269 struct cleanup *back_to;
270 CORE_ADDR offset;
da3c6d4a 271
29d73ae4
DJ
272 for (i = 0; i < 16; i++)
273 regs[i] = pv_register (i, 0);
274 stack = make_pv_area (ARM_SP_REGNUM);
275 back_to = make_cleanup_free_pv_area (stack);
276
277 /* The call instruction saved PC in LR, and the current PC is not
278 interesting. Due to this file's conventions, we want the value
279 of LR at this function's entry, not at the call site, so we do
280 not record the save of the PC - when the ARM prologue analyzer
281 has also been converted to the pv mechanism, we could record the
282 save here and remove the hack in prev_register. */
283 regs[ARM_PC_REGNUM] = pv_unknown ();
284
285 while (start < limit)
c906108c 286 {
29d73ae4
DJ
287 unsigned short insn;
288
289 insn = read_memory_unsigned_integer (start, 2);
c906108c 290
94c30b78 291 if ((insn & 0xfe00) == 0xb400) /* push { rlist } */
da59e081 292 {
29d73ae4
DJ
293 int regno;
294 int mask;
295 int stop = 0;
296
297 /* Bits 0-7 contain a mask for registers R0-R7. Bit 8 says
298 whether to save LR (R14). */
299 mask = (insn & 0xff) | ((insn & 0x100) << 6);
300
301 /* Calculate offsets of saved R0-R7 and LR. */
302 for (regno = ARM_LR_REGNUM; regno >= 0; regno--)
303 if (mask & (1 << regno))
304 {
305 if (pv_area_store_would_trash (stack, regs[ARM_SP_REGNUM]))
306 {
307 stop = 1;
308 break;
309 }
310
311 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM],
312 -4);
313 pv_area_store (stack, regs[ARM_SP_REGNUM], 4, regs[regno]);
314 }
315
316 if (stop)
317 break;
da59e081 318 }
da3c6d4a
MS
319 else if ((insn & 0xff00) == 0xb000) /* add sp, #simm OR
320 sub sp, #simm */
da59e081 321 {
29d73ae4
DJ
322 offset = (insn & 0x7f) << 2; /* get scaled offset */
323 if (insn & 0x80) /* Check for SUB. */
324 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM],
325 -offset);
da59e081 326 else
29d73ae4
DJ
327 regs[ARM_SP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM],
328 offset);
da59e081
JM
329 }
330 else if ((insn & 0xff00) == 0xaf00) /* add r7, sp, #imm */
29d73ae4
DJ
331 regs[THUMB_FP_REGNUM] = pv_add_constant (regs[ARM_SP_REGNUM],
332 (insn & 0xff) << 2);
333 else if ((insn & 0xff00) == 0x4600) /* mov hi, lo or mov lo, hi */
da59e081 334 {
29d73ae4
DJ
335 int dst_reg = (insn & 0x7) + ((insn & 0x80) >> 4);
336 int src_reg = (insn & 0x78) >> 3;
337 regs[dst_reg] = regs[src_reg];
da59e081 338 }
29d73ae4 339 else if ((insn & 0xf800) == 0x9000) /* str rd, [sp, #off] */
da59e081 340 {
29d73ae4
DJ
341 /* Handle stores to the stack. Normally pushes are used,
342 but with GCC -mtpcs-frame, there may be other stores
343 in the prologue to create the frame. */
344 int regno = (insn >> 8) & 0x7;
345 pv_t addr;
346
347 offset = (insn & 0xff) << 2;
348 addr = pv_add_constant (regs[ARM_SP_REGNUM], offset);
349
350 if (pv_area_store_would_trash (stack, addr))
351 break;
352
353 pv_area_store (stack, addr, 4, regs[regno]);
da59e081 354 }
29d73ae4 355 else
3d74b771 356 {
29d73ae4
DJ
357 /* We don't know what this instruction is. We're finished
358 scanning. NOTE: Recognizing more safe-to-ignore
359 instructions here will improve support for optimized
360 code. */
da3c6d4a 361 break;
3d74b771 362 }
29d73ae4
DJ
363
364 start += 2;
c906108c
SS
365 }
366
29d73ae4
DJ
367 if (cache == NULL)
368 {
369 do_cleanups (back_to);
370 return start;
371 }
372
373 /* frameoffset is unused for this unwinder. */
374 cache->frameoffset = 0;
375
376 if (pv_is_register (regs[ARM_FP_REGNUM], ARM_SP_REGNUM))
377 {
378 /* Frame pointer is fp. Frame size is constant. */
379 cache->framereg = ARM_FP_REGNUM;
380 cache->framesize = -regs[ARM_FP_REGNUM].k;
381 }
382 else if (pv_is_register (regs[THUMB_FP_REGNUM], ARM_SP_REGNUM))
383 {
384 /* Frame pointer is r7. Frame size is constant. */
385 cache->framereg = THUMB_FP_REGNUM;
386 cache->framesize = -regs[THUMB_FP_REGNUM].k;
387 }
388 else if (pv_is_register (regs[ARM_SP_REGNUM], ARM_SP_REGNUM))
389 {
390 /* Try the stack pointer... this is a bit desperate. */
391 cache->framereg = ARM_SP_REGNUM;
392 cache->framesize = -regs[ARM_SP_REGNUM].k;
393 }
394 else
395 {
396 /* We're just out of luck. We don't know where the frame is. */
397 cache->framereg = -1;
398 cache->framesize = 0;
399 }
400
401 for (i = 0; i < 16; i++)
402 if (pv_area_find_reg (stack, gdbarch, i, &offset))
403 cache->saved_regs[i].addr = offset;
404
405 do_cleanups (back_to);
406 return start;
c906108c
SS
407}
408
da3c6d4a
MS
409/* Advance the PC across any function entry prologue instructions to
410 reach some "real" code.
34e8f22d
RE
411
412 The APCS (ARM Procedure Call Standard) defines the following
ed9a39eb 413 prologue:
c906108c 414
c5aa993b
JM
415 mov ip, sp
416 [stmfd sp!, {a1,a2,a3,a4}]
417 stmfd sp!, {...,fp,ip,lr,pc}
ed9a39eb
JM
418 [stfe f7, [sp, #-12]!]
419 [stfe f6, [sp, #-12]!]
420 [stfe f5, [sp, #-12]!]
421 [stfe f4, [sp, #-12]!]
422 sub fp, ip, #nn @@ nn == 20 or 4 depending on second insn */
c906108c 423
34e8f22d 424static CORE_ADDR
ed9a39eb 425arm_skip_prologue (CORE_ADDR pc)
c906108c
SS
426{
427 unsigned long inst;
428 CORE_ADDR skip_pc;
b8d5e71d 429 CORE_ADDR func_addr, func_end = 0;
50f6fb4b 430 char *func_name;
c906108c
SS
431 struct symtab_and_line sal;
432
848cfffb 433 /* If we're in a dummy frame, don't even try to skip the prologue. */
30a4a8e0 434 if (deprecated_pc_in_call_dummy (pc))
848cfffb
AC
435 return pc;
436
96baa820 437 /* See what the symbol table says. */
ed9a39eb 438
50f6fb4b 439 if (find_pc_partial_function (pc, &func_name, &func_addr, &func_end))
c906108c 440 {
50f6fb4b
CV
441 struct symbol *sym;
442
443 /* Found a function. */
176620f1 444 sym = lookup_symbol (func_name, NULL, VAR_DOMAIN, NULL, NULL);
50f6fb4b
CV
445 if (sym && SYMBOL_LANGUAGE (sym) != language_asm)
446 {
94c30b78 447 /* Don't use this trick for assembly source files. */
50f6fb4b
CV
448 sal = find_pc_line (func_addr, 0);
449 if ((sal.line != 0) && (sal.end < func_end))
450 return sal.end;
451 }
c906108c
SS
452 }
453
c906108c 454 /* Can't find the prologue end in the symbol table, try it the hard way
94c30b78 455 by disassembling the instructions. */
c906108c 456
b8d5e71d
MS
457 /* Like arm_scan_prologue, stop no later than pc + 64. */
458 if (func_end == 0 || func_end > pc + 64)
459 func_end = pc + 64;
c906108c 460
29d73ae4
DJ
461 /* Check if this is Thumb code. */
462 if (arm_pc_is_thumb (pc))
463 return thumb_analyze_prologue (current_gdbarch, pc, func_end, NULL);
464
b8d5e71d 465 for (skip_pc = pc; skip_pc < func_end; skip_pc += 4)
f43845b3 466 {
1c5bada0 467 inst = read_memory_unsigned_integer (skip_pc, 4);
f43845b3 468
b8d5e71d
MS
469 /* "mov ip, sp" is no longer a required part of the prologue. */
470 if (inst == 0xe1a0c00d) /* mov ip, sp */
471 continue;
c906108c 472
28cd8767
JG
473 if ((inst & 0xfffff000) == 0xe28dc000) /* add ip, sp #n */
474 continue;
475
476 if ((inst & 0xfffff000) == 0xe24dc000) /* sub ip, sp #n */
477 continue;
478
b8d5e71d
MS
479 /* Some prologues begin with "str lr, [sp, #-4]!". */
480 if (inst == 0xe52de004) /* str lr, [sp, #-4]! */
481 continue;
c906108c 482
b8d5e71d
MS
483 if ((inst & 0xfffffff0) == 0xe92d0000) /* stmfd sp!,{a1,a2,a3,a4} */
484 continue;
c906108c 485
b8d5e71d
MS
486 if ((inst & 0xfffff800) == 0xe92dd800) /* stmfd sp!,{fp,ip,lr,pc} */
487 continue;
11d3b27d 488
b8d5e71d
MS
489 /* Any insns after this point may float into the code, if it makes
490 for better instruction scheduling, so we skip them only if we
491 find them, but still consider the function to be frame-ful. */
f43845b3 492
b8d5e71d
MS
493 /* We may have either one sfmfd instruction here, or several stfe
494 insns, depending on the version of floating point code we
495 support. */
496 if ((inst & 0xffbf0fff) == 0xec2d0200) /* sfmfd fn, <cnt>, [sp]! */
497 continue;
498
499 if ((inst & 0xffff8fff) == 0xed6d0103) /* stfe fn, [sp, #-12]! */
500 continue;
501
502 if ((inst & 0xfffff000) == 0xe24cb000) /* sub fp, ip, #nn */
503 continue;
504
505 if ((inst & 0xfffff000) == 0xe24dd000) /* sub sp, sp, #nn */
506 continue;
507
508 if ((inst & 0xffffc000) == 0xe54b0000 || /* strb r(0123),[r11,#-nn] */
509 (inst & 0xffffc0f0) == 0xe14b00b0 || /* strh r(0123),[r11,#-nn] */
510 (inst & 0xffffc000) == 0xe50b0000) /* str r(0123),[r11,#-nn] */
511 continue;
512
513 if ((inst & 0xffffc000) == 0xe5cd0000 || /* strb r(0123),[sp,#nn] */
514 (inst & 0xffffc0f0) == 0xe1cd00b0 || /* strh r(0123),[sp,#nn] */
515 (inst & 0xffffc000) == 0xe58d0000) /* str r(0123),[sp,#nn] */
516 continue;
517
518 /* Un-recognized instruction; stop scanning. */
519 break;
f43845b3 520 }
c906108c 521
b8d5e71d 522 return skip_pc; /* End of prologue */
c906108c 523}
94c30b78 524
c5aa993b 525/* *INDENT-OFF* */
c906108c
SS
526/* Function: thumb_scan_prologue (helper function for arm_scan_prologue)
527 This function decodes a Thumb function prologue to determine:
528 1) the size of the stack frame
529 2) which registers are saved on it
530 3) the offsets of saved regs
531 4) the offset from the stack pointer to the frame pointer
c906108c 532
da59e081
JM
533 A typical Thumb function prologue would create this stack frame
534 (offsets relative to FP)
c906108c
SS
535 old SP -> 24 stack parameters
536 20 LR
537 16 R7
538 R7 -> 0 local variables (16 bytes)
539 SP -> -12 additional stack space (12 bytes)
540 The frame size would thus be 36 bytes, and the frame offset would be
da59e081
JM
541 12 bytes. The frame register is R7.
542
da3c6d4a
MS
543 The comments for thumb_skip_prolog() describe the algorithm we use
544 to detect the end of the prolog. */
c5aa993b
JM
545/* *INDENT-ON* */
546
c906108c 547static void
eb5492fa 548thumb_scan_prologue (CORE_ADDR prev_pc, struct arm_prologue_cache *cache)
c906108c
SS
549{
550 CORE_ADDR prologue_start;
551 CORE_ADDR prologue_end;
552 CORE_ADDR current_pc;
94c30b78 553 /* Which register has been copied to register n? */
da3c6d4a
MS
554 int saved_reg[16];
555 /* findmask:
556 bit 0 - push { rlist }
557 bit 1 - mov r7, sp OR add r7, sp, #imm (setting of r7)
558 bit 2 - sub sp, #simm OR add sp, #simm (adjusting of sp)
559 */
560 int findmask = 0;
c5aa993b 561 int i;
c906108c 562
eb5492fa 563 if (find_pc_partial_function (prev_pc, NULL, &prologue_start, &prologue_end))
c906108c
SS
564 {
565 struct symtab_and_line sal = find_pc_line (prologue_start, 0);
566
94c30b78 567 if (sal.line == 0) /* no line info, use current PC */
eb5492fa 568 prologue_end = prev_pc;
c906108c 569 else if (sal.end < prologue_end) /* next line begins after fn end */
94c30b78 570 prologue_end = sal.end; /* (probably means no prologue) */
c906108c
SS
571 }
572 else
f7060f85
DJ
573 /* We're in the boondocks: we have no idea where the start of the
574 function is. */
575 return;
c906108c 576
eb5492fa 577 prologue_end = min (prologue_end, prev_pc);
c906108c 578
29d73ae4
DJ
579 thumb_analyze_prologue (current_gdbarch, prologue_start, prologue_end,
580 cache);
c906108c
SS
581}
582
ed9a39eb 583/* This function decodes an ARM function prologue to determine:
c5aa993b
JM
584 1) the size of the stack frame
585 2) which registers are saved on it
586 3) the offsets of saved regs
587 4) the offset from the stack pointer to the frame pointer
c906108c
SS
588 This information is stored in the "extra" fields of the frame_info.
589
96baa820
JM
590 There are two basic forms for the ARM prologue. The fixed argument
591 function call will look like:
ed9a39eb
JM
592
593 mov ip, sp
594 stmfd sp!, {fp, ip, lr, pc}
595 sub fp, ip, #4
596 [sub sp, sp, #4]
96baa820 597
c906108c 598 Which would create this stack frame (offsets relative to FP):
ed9a39eb
JM
599 IP -> 4 (caller's stack)
600 FP -> 0 PC (points to address of stmfd instruction + 8 in callee)
601 -4 LR (return address in caller)
602 -8 IP (copy of caller's SP)
603 -12 FP (caller's FP)
604 SP -> -28 Local variables
605
c906108c 606 The frame size would thus be 32 bytes, and the frame offset would be
96baa820
JM
607 28 bytes. The stmfd call can also save any of the vN registers it
608 plans to use, which increases the frame size accordingly.
609
610 Note: The stored PC is 8 off of the STMFD instruction that stored it
611 because the ARM Store instructions always store PC + 8 when you read
612 the PC register.
ed9a39eb 613
96baa820
JM
614 A variable argument function call will look like:
615
ed9a39eb
JM
616 mov ip, sp
617 stmfd sp!, {a1, a2, a3, a4}
618 stmfd sp!, {fp, ip, lr, pc}
619 sub fp, ip, #20
620
96baa820 621 Which would create this stack frame (offsets relative to FP):
ed9a39eb
JM
622 IP -> 20 (caller's stack)
623 16 A4
624 12 A3
625 8 A2
626 4 A1
627 FP -> 0 PC (points to address of stmfd instruction + 8 in callee)
628 -4 LR (return address in caller)
629 -8 IP (copy of caller's SP)
630 -12 FP (caller's FP)
631 SP -> -28 Local variables
96baa820
JM
632
633 The frame size would thus be 48 bytes, and the frame offset would be
634 28 bytes.
635
636 There is another potential complication, which is that the optimizer
637 will try to separate the store of fp in the "stmfd" instruction from
638 the "sub fp, ip, #NN" instruction. Almost anything can be there, so
639 we just key on the stmfd, and then scan for the "sub fp, ip, #NN"...
640
641 Also, note, the original version of the ARM toolchain claimed that there
642 should be an
643
644 instruction at the end of the prologue. I have never seen GCC produce
645 this, and the ARM docs don't mention it. We still test for it below in
646 case it happens...
ed9a39eb
JM
647
648 */
c906108c
SS
649
650static void
eb5492fa 651arm_scan_prologue (struct frame_info *next_frame, struct arm_prologue_cache *cache)
c906108c 652{
28cd8767 653 int regno, sp_offset, fp_offset, ip_offset;
c906108c 654 CORE_ADDR prologue_start, prologue_end, current_pc;
eb5492fa 655 CORE_ADDR prev_pc = frame_pc_unwind (next_frame);
c906108c 656
c906108c 657 /* Assume there is no frame until proven otherwise. */
9b8d791a
DJ
658 cache->framereg = ARM_SP_REGNUM;
659 cache->framesize = 0;
660 cache->frameoffset = 0;
c906108c
SS
661
662 /* Check for Thumb prologue. */
eb5492fa 663 if (arm_pc_is_thumb (prev_pc))
c906108c 664 {
eb5492fa 665 thumb_scan_prologue (prev_pc, cache);
c906108c
SS
666 return;
667 }
668
669 /* Find the function prologue. If we can't find the function in
670 the symbol table, peek in the stack frame to find the PC. */
eb5492fa 671 if (find_pc_partial_function (prev_pc, NULL, &prologue_start, &prologue_end))
c906108c 672 {
2a451106
KB
673 /* One way to find the end of the prologue (which works well
674 for unoptimized code) is to do the following:
675
676 struct symtab_and_line sal = find_pc_line (prologue_start, 0);
677
678 if (sal.line == 0)
eb5492fa 679 prologue_end = prev_pc;
2a451106
KB
680 else if (sal.end < prologue_end)
681 prologue_end = sal.end;
682
683 This mechanism is very accurate so long as the optimizer
684 doesn't move any instructions from the function body into the
685 prologue. If this happens, sal.end will be the last
686 instruction in the first hunk of prologue code just before
687 the first instruction that the scheduler has moved from
688 the body to the prologue.
689
690 In order to make sure that we scan all of the prologue
691 instructions, we use a slightly less accurate mechanism which
692 may scan more than necessary. To help compensate for this
693 lack of accuracy, the prologue scanning loop below contains
694 several clauses which'll cause the loop to terminate early if
695 an implausible prologue instruction is encountered.
696
697 The expression
698
699 prologue_start + 64
700
701 is a suitable endpoint since it accounts for the largest
702 possible prologue plus up to five instructions inserted by
94c30b78 703 the scheduler. */
2a451106
KB
704
705 if (prologue_end > prologue_start + 64)
706 {
94c30b78 707 prologue_end = prologue_start + 64; /* See above. */
2a451106 708 }
c906108c
SS
709 }
710 else
711 {
eb5492fa
DJ
712 /* We have no symbol information. Our only option is to assume this
713 function has a standard stack frame and the normal frame register.
714 Then, we can find the value of our frame pointer on entrance to
715 the callee (or at the present moment if this is the innermost frame).
716 The value stored there should be the address of the stmfd + 8. */
717 CORE_ADDR frame_loc;
718 LONGEST return_value;
719
720 frame_loc = frame_unwind_register_unsigned (next_frame, ARM_FP_REGNUM);
721 if (!safe_read_memory_integer (frame_loc, 4, &return_value))
16a0f3e7
EZ
722 return;
723 else
724 {
bf6ae464
UW
725 prologue_start = gdbarch_addr_bits_remove
726 (current_gdbarch, return_value) - 8;
94c30b78 727 prologue_end = prologue_start + 64; /* See above. */
16a0f3e7 728 }
c906108c
SS
729 }
730
eb5492fa
DJ
731 if (prev_pc < prologue_end)
732 prologue_end = prev_pc;
733
c906108c 734 /* Now search the prologue looking for instructions that set up the
96baa820 735 frame pointer, adjust the stack pointer, and save registers.
ed9a39eb 736
96baa820
JM
737 Be careful, however, and if it doesn't look like a prologue,
738 don't try to scan it. If, for instance, a frameless function
739 begins with stmfd sp!, then we will tell ourselves there is
b8d5e71d 740 a frame, which will confuse stack traceback, as well as "finish"
96baa820
JM
741 and other operations that rely on a knowledge of the stack
742 traceback.
743
744 In the APCS, the prologue should start with "mov ip, sp" so
f43845b3 745 if we don't see this as the first insn, we will stop.
c906108c 746
f43845b3
MS
747 [Note: This doesn't seem to be true any longer, so it's now an
748 optional part of the prologue. - Kevin Buettner, 2001-11-20]
c906108c 749
f43845b3
MS
750 [Note further: The "mov ip,sp" only seems to be missing in
751 frameless functions at optimization level "-O2" or above,
752 in which case it is often (but not always) replaced by
b8d5e71d 753 "str lr, [sp, #-4]!". - Michael Snyder, 2002-04-23] */
d4473757 754
28cd8767 755 sp_offset = fp_offset = ip_offset = 0;
f43845b3 756
94c30b78
MS
757 for (current_pc = prologue_start;
758 current_pc < prologue_end;
f43845b3 759 current_pc += 4)
96baa820 760 {
d4473757
KB
761 unsigned int insn = read_memory_unsigned_integer (current_pc, 4);
762
94c30b78 763 if (insn == 0xe1a0c00d) /* mov ip, sp */
f43845b3 764 {
28cd8767
JG
765 ip_offset = 0;
766 continue;
767 }
768 else if ((insn & 0xfffff000) == 0xe28dc000) /* add ip, sp #n */
769 {
770 unsigned imm = insn & 0xff; /* immediate value */
771 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
772 imm = (imm >> rot) | (imm << (32 - rot));
773 ip_offset = imm;
774 continue;
775 }
776 else if ((insn & 0xfffff000) == 0xe24dc000) /* sub ip, sp #n */
777 {
778 unsigned imm = insn & 0xff; /* immediate value */
779 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
780 imm = (imm >> rot) | (imm << (32 - rot));
781 ip_offset = -imm;
f43845b3
MS
782 continue;
783 }
94c30b78 784 else if (insn == 0xe52de004) /* str lr, [sp, #-4]! */
f43845b3 785 {
e28a332c
JG
786 sp_offset -= 4;
787 cache->saved_regs[ARM_LR_REGNUM].addr = sp_offset;
f43845b3
MS
788 continue;
789 }
790 else if ((insn & 0xffff0000) == 0xe92d0000)
d4473757
KB
791 /* stmfd sp!, {..., fp, ip, lr, pc}
792 or
793 stmfd sp!, {a1, a2, a3, a4} */
c906108c 794 {
d4473757 795 int mask = insn & 0xffff;
ed9a39eb 796
94c30b78 797 /* Calculate offsets of saved registers. */
34e8f22d 798 for (regno = ARM_PC_REGNUM; regno >= 0; regno--)
d4473757
KB
799 if (mask & (1 << regno))
800 {
801 sp_offset -= 4;
eb5492fa 802 cache->saved_regs[regno].addr = sp_offset;
d4473757
KB
803 }
804 }
b8d5e71d
MS
805 else if ((insn & 0xffffc000) == 0xe54b0000 || /* strb rx,[r11,#-n] */
806 (insn & 0xffffc0f0) == 0xe14b00b0 || /* strh rx,[r11,#-n] */
807 (insn & 0xffffc000) == 0xe50b0000) /* str rx,[r11,#-n] */
808 {
809 /* No need to add this to saved_regs -- it's just an arg reg. */
810 continue;
811 }
812 else if ((insn & 0xffffc000) == 0xe5cd0000 || /* strb rx,[sp,#n] */
813 (insn & 0xffffc0f0) == 0xe1cd00b0 || /* strh rx,[sp,#n] */
814 (insn & 0xffffc000) == 0xe58d0000) /* str rx,[sp,#n] */
f43845b3
MS
815 {
816 /* No need to add this to saved_regs -- it's just an arg reg. */
817 continue;
818 }
d4473757
KB
819 else if ((insn & 0xfffff000) == 0xe24cb000) /* sub fp, ip #n */
820 {
94c30b78
MS
821 unsigned imm = insn & 0xff; /* immediate value */
822 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
d4473757 823 imm = (imm >> rot) | (imm << (32 - rot));
28cd8767 824 fp_offset = -imm + ip_offset;
9b8d791a 825 cache->framereg = ARM_FP_REGNUM;
d4473757
KB
826 }
827 else if ((insn & 0xfffff000) == 0xe24dd000) /* sub sp, sp #n */
828 {
94c30b78
MS
829 unsigned imm = insn & 0xff; /* immediate value */
830 unsigned rot = (insn & 0xf00) >> 7; /* rotate amount */
d4473757
KB
831 imm = (imm >> rot) | (imm << (32 - rot));
832 sp_offset -= imm;
833 }
ff6f572f
DJ
834 else if ((insn & 0xffff7fff) == 0xed6d0103 /* stfe f?, [sp, -#c]! */
835 && gdbarch_tdep (current_gdbarch)->have_fpa_registers)
d4473757
KB
836 {
837 sp_offset -= 12;
34e8f22d 838 regno = ARM_F0_REGNUM + ((insn >> 12) & 0x07);
eb5492fa 839 cache->saved_regs[regno].addr = sp_offset;
d4473757 840 }
ff6f572f
DJ
841 else if ((insn & 0xffbf0fff) == 0xec2d0200 /* sfmfd f0, 4, [sp!] */
842 && gdbarch_tdep (current_gdbarch)->have_fpa_registers)
d4473757
KB
843 {
844 int n_saved_fp_regs;
845 unsigned int fp_start_reg, fp_bound_reg;
846
94c30b78 847 if ((insn & 0x800) == 0x800) /* N0 is set */
96baa820 848 {
d4473757
KB
849 if ((insn & 0x40000) == 0x40000) /* N1 is set */
850 n_saved_fp_regs = 3;
851 else
852 n_saved_fp_regs = 1;
96baa820 853 }
d4473757 854 else
96baa820 855 {
d4473757
KB
856 if ((insn & 0x40000) == 0x40000) /* N1 is set */
857 n_saved_fp_regs = 2;
858 else
859 n_saved_fp_regs = 4;
96baa820 860 }
d4473757 861
34e8f22d 862 fp_start_reg = ARM_F0_REGNUM + ((insn >> 12) & 0x7);
d4473757
KB
863 fp_bound_reg = fp_start_reg + n_saved_fp_regs;
864 for (; fp_start_reg < fp_bound_reg; fp_start_reg++)
96baa820
JM
865 {
866 sp_offset -= 12;
eb5492fa 867 cache->saved_regs[fp_start_reg++].addr = sp_offset;
96baa820 868 }
c906108c 869 }
d4473757 870 else if ((insn & 0xf0000000) != 0xe0000000)
94c30b78 871 break; /* Condition not true, exit early */
b8d5e71d 872 else if ((insn & 0xfe200000) == 0xe8200000) /* ldm? */
94c30b78 873 break; /* Don't scan past a block load */
d4473757
KB
874 else
875 /* The optimizer might shove anything into the prologue,
94c30b78 876 so we just skip what we don't recognize. */
d4473757 877 continue;
c906108c
SS
878 }
879
94c30b78
MS
880 /* The frame size is just the negative of the offset (from the
881 original SP) of the last thing thing we pushed on the stack.
882 The frame offset is [new FP] - [new SP]. */
9b8d791a
DJ
883 cache->framesize = -sp_offset;
884 if (cache->framereg == ARM_FP_REGNUM)
885 cache->frameoffset = fp_offset - sp_offset;
d4473757 886 else
9b8d791a 887 cache->frameoffset = 0;
c906108c
SS
888}
889
eb5492fa
DJ
890static struct arm_prologue_cache *
891arm_make_prologue_cache (struct frame_info *next_frame)
c906108c 892{
eb5492fa
DJ
893 int reg;
894 struct arm_prologue_cache *cache;
895 CORE_ADDR unwound_fp;
c5aa993b 896
35d5d4ee 897 cache = FRAME_OBSTACK_ZALLOC (struct arm_prologue_cache);
eb5492fa 898 cache->saved_regs = trad_frame_alloc_saved_regs (next_frame);
c906108c 899
eb5492fa 900 arm_scan_prologue (next_frame, cache);
848cfffb 901
eb5492fa
DJ
902 unwound_fp = frame_unwind_register_unsigned (next_frame, cache->framereg);
903 if (unwound_fp == 0)
904 return cache;
c906108c 905
eb5492fa 906 cache->prev_sp = unwound_fp + cache->framesize - cache->frameoffset;
c906108c 907
eb5492fa
DJ
908 /* Calculate actual addresses of saved registers using offsets
909 determined by arm_scan_prologue. */
f57d151a 910 for (reg = 0; reg < gdbarch_num_regs (current_gdbarch); reg++)
e28a332c 911 if (trad_frame_addr_p (cache->saved_regs, reg))
eb5492fa
DJ
912 cache->saved_regs[reg].addr += cache->prev_sp;
913
914 return cache;
c906108c
SS
915}
916
eb5492fa
DJ
917/* Our frame ID for a normal frame is the current function's starting PC
918 and the caller's SP when we were called. */
c906108c 919
148754e5 920static void
eb5492fa
DJ
921arm_prologue_this_id (struct frame_info *next_frame,
922 void **this_cache,
923 struct frame_id *this_id)
c906108c 924{
eb5492fa
DJ
925 struct arm_prologue_cache *cache;
926 struct frame_id id;
927 CORE_ADDR func;
f079148d 928
eb5492fa
DJ
929 if (*this_cache == NULL)
930 *this_cache = arm_make_prologue_cache (next_frame);
931 cache = *this_cache;
2a451106 932
93d42b30 933 func = frame_func_unwind (next_frame, NORMAL_FRAME);
2a451106 934
eb5492fa
DJ
935 /* This is meant to halt the backtrace at "_start". Make sure we
936 don't halt it at a generic dummy frame. */
9e815ec2 937 if (func <= LOWEST_PC)
eb5492fa 938 return;
5a203e44 939
eb5492fa
DJ
940 /* If we've hit a wall, stop. */
941 if (cache->prev_sp == 0)
942 return;
24de872b 943
eb5492fa 944 id = frame_id_build (cache->prev_sp, func);
eb5492fa 945 *this_id = id;
c906108c
SS
946}
947
eb5492fa
DJ
948static void
949arm_prologue_prev_register (struct frame_info *next_frame,
950 void **this_cache,
951 int prev_regnum,
952 int *optimized,
953 enum lval_type *lvalp,
954 CORE_ADDR *addrp,
955 int *realnump,
9af75ef6 956 gdb_byte *valuep)
24de872b
DJ
957{
958 struct arm_prologue_cache *cache;
959
eb5492fa
DJ
960 if (*this_cache == NULL)
961 *this_cache = arm_make_prologue_cache (next_frame);
962 cache = *this_cache;
24de872b 963
eb5492fa
DJ
964 /* If we are asked to unwind the PC, then we need to return the LR
965 instead. The saved value of PC points into this frame's
966 prologue, not the next frame's resume location. */
967 if (prev_regnum == ARM_PC_REGNUM)
968 prev_regnum = ARM_LR_REGNUM;
24de872b 969
eb5492fa
DJ
970 /* SP is generally not saved to the stack, but this frame is
971 identified by NEXT_FRAME's stack pointer at the time of the call.
972 The value was already reconstructed into PREV_SP. */
973 if (prev_regnum == ARM_SP_REGNUM)
974 {
975 *lvalp = not_lval;
976 if (valuep)
977 store_unsigned_integer (valuep, 4, cache->prev_sp);
978 return;
979 }
980
1f67027d
AC
981 trad_frame_get_prev_register (next_frame, cache->saved_regs, prev_regnum,
982 optimized, lvalp, addrp, realnump, valuep);
eb5492fa
DJ
983}
984
985struct frame_unwind arm_prologue_unwind = {
986 NORMAL_FRAME,
987 arm_prologue_this_id,
988 arm_prologue_prev_register
989};
990
991static const struct frame_unwind *
992arm_prologue_unwind_sniffer (struct frame_info *next_frame)
993{
994 return &arm_prologue_unwind;
24de872b
DJ
995}
996
909cf6ea
DJ
997static struct arm_prologue_cache *
998arm_make_stub_cache (struct frame_info *next_frame)
999{
1000 int reg;
1001 struct arm_prologue_cache *cache;
1002 CORE_ADDR unwound_fp;
1003
35d5d4ee 1004 cache = FRAME_OBSTACK_ZALLOC (struct arm_prologue_cache);
909cf6ea
DJ
1005 cache->saved_regs = trad_frame_alloc_saved_regs (next_frame);
1006
1007 cache->prev_sp = frame_unwind_register_unsigned (next_frame, ARM_SP_REGNUM);
1008
1009 return cache;
1010}
1011
1012/* Our frame ID for a stub frame is the current SP and LR. */
1013
1014static void
1015arm_stub_this_id (struct frame_info *next_frame,
1016 void **this_cache,
1017 struct frame_id *this_id)
1018{
1019 struct arm_prologue_cache *cache;
1020
1021 if (*this_cache == NULL)
1022 *this_cache = arm_make_stub_cache (next_frame);
1023 cache = *this_cache;
1024
1025 *this_id = frame_id_build (cache->prev_sp,
1026 frame_pc_unwind (next_frame));
1027}
1028
1029struct frame_unwind arm_stub_unwind = {
1030 NORMAL_FRAME,
1031 arm_stub_this_id,
1032 arm_prologue_prev_register
1033};
1034
1035static const struct frame_unwind *
1036arm_stub_unwind_sniffer (struct frame_info *next_frame)
1037{
93d42b30 1038 CORE_ADDR addr_in_block;
909cf6ea
DJ
1039 char dummy[4];
1040
93d42b30
DJ
1041 addr_in_block = frame_unwind_address_in_block (next_frame, NORMAL_FRAME);
1042 if (in_plt_section (addr_in_block, NULL)
909cf6ea
DJ
1043 || target_read_memory (frame_pc_unwind (next_frame), dummy, 4) != 0)
1044 return &arm_stub_unwind;
1045
1046 return NULL;
1047}
1048
24de872b 1049static CORE_ADDR
eb5492fa 1050arm_normal_frame_base (struct frame_info *next_frame, void **this_cache)
24de872b
DJ
1051{
1052 struct arm_prologue_cache *cache;
1053
eb5492fa
DJ
1054 if (*this_cache == NULL)
1055 *this_cache = arm_make_prologue_cache (next_frame);
1056 cache = *this_cache;
1057
1058 return cache->prev_sp + cache->frameoffset - cache->framesize;
24de872b
DJ
1059}
1060
eb5492fa
DJ
1061struct frame_base arm_normal_base = {
1062 &arm_prologue_unwind,
1063 arm_normal_frame_base,
1064 arm_normal_frame_base,
1065 arm_normal_frame_base
1066};
1067
eb5492fa
DJ
1068/* Assuming NEXT_FRAME->prev is a dummy, return the frame ID of that
1069 dummy frame. The frame ID's base needs to match the TOS value
1070 saved by save_dummy_frame_tos() and returned from
1071 arm_push_dummy_call, and the PC needs to match the dummy frame's
1072 breakpoint. */
c906108c 1073
eb5492fa
DJ
1074static struct frame_id
1075arm_unwind_dummy_id (struct gdbarch *gdbarch, struct frame_info *next_frame)
c906108c 1076{
eb5492fa
DJ
1077 return frame_id_build (frame_unwind_register_unsigned (next_frame, ARM_SP_REGNUM),
1078 frame_pc_unwind (next_frame));
1079}
c3b4394c 1080
eb5492fa
DJ
1081/* Given THIS_FRAME, find the previous frame's resume PC (which will
1082 be used to construct the previous frame's ID, after looking up the
1083 containing function). */
c3b4394c 1084
eb5492fa
DJ
1085static CORE_ADDR
1086arm_unwind_pc (struct gdbarch *gdbarch, struct frame_info *this_frame)
1087{
1088 CORE_ADDR pc;
1089 pc = frame_unwind_register_unsigned (this_frame, ARM_PC_REGNUM);
59ea4f70 1090 return arm_addr_bits_remove (pc);
eb5492fa
DJ
1091}
1092
1093static CORE_ADDR
1094arm_unwind_sp (struct gdbarch *gdbarch, struct frame_info *this_frame)
1095{
1096 return frame_unwind_register_unsigned (this_frame, ARM_SP_REGNUM);
c906108c
SS
1097}
1098
2dd604e7
RE
1099/* When arguments must be pushed onto the stack, they go on in reverse
1100 order. The code below implements a FILO (stack) to do this. */
1101
1102struct stack_item
1103{
1104 int len;
1105 struct stack_item *prev;
1106 void *data;
1107};
1108
1109static struct stack_item *
1110push_stack_item (struct stack_item *prev, void *contents, int len)
1111{
1112 struct stack_item *si;
1113 si = xmalloc (sizeof (struct stack_item));
226c7fbc 1114 si->data = xmalloc (len);
2dd604e7
RE
1115 si->len = len;
1116 si->prev = prev;
1117 memcpy (si->data, contents, len);
1118 return si;
1119}
1120
1121static struct stack_item *
1122pop_stack_item (struct stack_item *si)
1123{
1124 struct stack_item *dead = si;
1125 si = si->prev;
1126 xfree (dead->data);
1127 xfree (dead);
1128 return si;
1129}
1130
2af48f68
PB
1131
1132/* Return the alignment (in bytes) of the given type. */
1133
1134static int
1135arm_type_align (struct type *t)
1136{
1137 int n;
1138 int align;
1139 int falign;
1140
1141 t = check_typedef (t);
1142 switch (TYPE_CODE (t))
1143 {
1144 default:
1145 /* Should never happen. */
1146 internal_error (__FILE__, __LINE__, _("unknown type alignment"));
1147 return 4;
1148
1149 case TYPE_CODE_PTR:
1150 case TYPE_CODE_ENUM:
1151 case TYPE_CODE_INT:
1152 case TYPE_CODE_FLT:
1153 case TYPE_CODE_SET:
1154 case TYPE_CODE_RANGE:
1155 case TYPE_CODE_BITSTRING:
1156 case TYPE_CODE_REF:
1157 case TYPE_CODE_CHAR:
1158 case TYPE_CODE_BOOL:
1159 return TYPE_LENGTH (t);
1160
1161 case TYPE_CODE_ARRAY:
1162 case TYPE_CODE_COMPLEX:
1163 /* TODO: What about vector types? */
1164 return arm_type_align (TYPE_TARGET_TYPE (t));
1165
1166 case TYPE_CODE_STRUCT:
1167 case TYPE_CODE_UNION:
1168 align = 1;
1169 for (n = 0; n < TYPE_NFIELDS (t); n++)
1170 {
1171 falign = arm_type_align (TYPE_FIELD_TYPE (t, n));
1172 if (falign > align)
1173 align = falign;
1174 }
1175 return align;
1176 }
1177}
1178
2dd604e7
RE
1179/* We currently only support passing parameters in integer registers. This
1180 conforms with GCC's default model. Several other variants exist and
1181 we should probably support some of them based on the selected ABI. */
1182
1183static CORE_ADDR
7d9b040b 1184arm_push_dummy_call (struct gdbarch *gdbarch, struct value *function,
6a65450a
AC
1185 struct regcache *regcache, CORE_ADDR bp_addr, int nargs,
1186 struct value **args, CORE_ADDR sp, int struct_return,
1187 CORE_ADDR struct_addr)
2dd604e7
RE
1188{
1189 int argnum;
1190 int argreg;
1191 int nstack;
1192 struct stack_item *si = NULL;
1193
6a65450a
AC
1194 /* Set the return address. For the ARM, the return breakpoint is
1195 always at BP_ADDR. */
2dd604e7 1196 /* XXX Fix for Thumb. */
6a65450a 1197 regcache_cooked_write_unsigned (regcache, ARM_LR_REGNUM, bp_addr);
2dd604e7
RE
1198
1199 /* Walk through the list of args and determine how large a temporary
1200 stack is required. Need to take care here as structs may be
1201 passed on the stack, and we have to to push them. */
1202 nstack = 0;
1203
1204 argreg = ARM_A1_REGNUM;
1205 nstack = 0;
1206
2dd604e7
RE
1207 /* The struct_return pointer occupies the first parameter
1208 passing register. */
1209 if (struct_return)
1210 {
1211 if (arm_debug)
1212 fprintf_unfiltered (gdb_stdlog, "struct return in %s = 0x%s\n",
c9f4d572
UW
1213 gdbarch_register_name (current_gdbarch, argreg),
1214 paddr (struct_addr));
2dd604e7
RE
1215 regcache_cooked_write_unsigned (regcache, argreg, struct_addr);
1216 argreg++;
1217 }
1218
1219 for (argnum = 0; argnum < nargs; argnum++)
1220 {
1221 int len;
1222 struct type *arg_type;
1223 struct type *target_type;
1224 enum type_code typecode;
0fd88904 1225 bfd_byte *val;
2af48f68 1226 int align;
2dd604e7 1227
df407dfe 1228 arg_type = check_typedef (value_type (args[argnum]));
2dd604e7
RE
1229 len = TYPE_LENGTH (arg_type);
1230 target_type = TYPE_TARGET_TYPE (arg_type);
1231 typecode = TYPE_CODE (arg_type);
0fd88904 1232 val = value_contents_writeable (args[argnum]);
2dd604e7 1233
2af48f68
PB
1234 align = arm_type_align (arg_type);
1235 /* Round alignment up to a whole number of words. */
1236 align = (align + INT_REGISTER_SIZE - 1) & ~(INT_REGISTER_SIZE - 1);
1237 /* Different ABIs have different maximum alignments. */
1238 if (gdbarch_tdep (gdbarch)->arm_abi == ARM_ABI_APCS)
1239 {
1240 /* The APCS ABI only requires word alignment. */
1241 align = INT_REGISTER_SIZE;
1242 }
1243 else
1244 {
1245 /* The AAPCS requires at most doubleword alignment. */
1246 if (align > INT_REGISTER_SIZE * 2)
1247 align = INT_REGISTER_SIZE * 2;
1248 }
1249
1250 /* Push stack padding for dowubleword alignment. */
1251 if (nstack & (align - 1))
1252 {
1253 si = push_stack_item (si, val, INT_REGISTER_SIZE);
1254 nstack += INT_REGISTER_SIZE;
1255 }
1256
1257 /* Doubleword aligned quantities must go in even register pairs. */
1258 if (argreg <= ARM_LAST_ARG_REGNUM
1259 && align > INT_REGISTER_SIZE
1260 && argreg & 1)
1261 argreg++;
1262
2dd604e7
RE
1263 /* If the argument is a pointer to a function, and it is a
1264 Thumb function, create a LOCAL copy of the value and set
1265 the THUMB bit in it. */
1266 if (TYPE_CODE_PTR == typecode
1267 && target_type != NULL
1268 && TYPE_CODE_FUNC == TYPE_CODE (target_type))
1269 {
7c0b4a20 1270 CORE_ADDR regval = extract_unsigned_integer (val, len);
2dd604e7
RE
1271 if (arm_pc_is_thumb (regval))
1272 {
1273 val = alloca (len);
fbd9dcd3 1274 store_unsigned_integer (val, len, MAKE_THUMB_ADDR (regval));
2dd604e7
RE
1275 }
1276 }
1277
1278 /* Copy the argument to general registers or the stack in
1279 register-sized pieces. Large arguments are split between
1280 registers and stack. */
1281 while (len > 0)
1282 {
f0c9063c 1283 int partial_len = len < INT_REGISTER_SIZE ? len : INT_REGISTER_SIZE;
2dd604e7
RE
1284
1285 if (argreg <= ARM_LAST_ARG_REGNUM)
1286 {
1287 /* The argument is being passed in a general purpose
1288 register. */
7c0b4a20 1289 CORE_ADDR regval = extract_unsigned_integer (val, partial_len);
8bf8793c
JM
1290 if (gdbarch_byte_order (current_gdbarch) == BFD_ENDIAN_BIG)
1291 regval <<= (INT_REGISTER_SIZE - partial_len) * 8;
2dd604e7
RE
1292 if (arm_debug)
1293 fprintf_unfiltered (gdb_stdlog, "arg %d in %s = 0x%s\n",
c9f4d572
UW
1294 argnum,
1295 gdbarch_register_name
1296 (current_gdbarch, argreg),
f0c9063c 1297 phex (regval, INT_REGISTER_SIZE));
2dd604e7
RE
1298 regcache_cooked_write_unsigned (regcache, argreg, regval);
1299 argreg++;
1300 }
1301 else
1302 {
1303 /* Push the arguments onto the stack. */
1304 if (arm_debug)
1305 fprintf_unfiltered (gdb_stdlog, "arg %d @ sp + %d\n",
1306 argnum, nstack);
f0c9063c
UW
1307 si = push_stack_item (si, val, INT_REGISTER_SIZE);
1308 nstack += INT_REGISTER_SIZE;
2dd604e7
RE
1309 }
1310
1311 len -= partial_len;
1312 val += partial_len;
1313 }
1314 }
1315 /* If we have an odd number of words to push, then decrement the stack
1316 by one word now, so first stack argument will be dword aligned. */
1317 if (nstack & 4)
1318 sp -= 4;
1319
1320 while (si)
1321 {
1322 sp -= si->len;
1323 write_memory (sp, si->data, si->len);
1324 si = pop_stack_item (si);
1325 }
1326
1327 /* Finally, update teh SP register. */
1328 regcache_cooked_write_unsigned (regcache, ARM_SP_REGNUM, sp);
1329
1330 return sp;
1331}
1332
f53f0d0b
PB
1333
1334/* Always align the frame to an 8-byte boundary. This is required on
1335 some platforms and harmless on the rest. */
1336
1337static CORE_ADDR
1338arm_frame_align (struct gdbarch *gdbarch, CORE_ADDR sp)
1339{
1340 /* Align the stack to eight bytes. */
1341 return sp & ~ (CORE_ADDR) 7;
1342}
1343
c906108c 1344static void
ed9a39eb 1345print_fpu_flags (int flags)
c906108c 1346{
c5aa993b
JM
1347 if (flags & (1 << 0))
1348 fputs ("IVO ", stdout);
1349 if (flags & (1 << 1))
1350 fputs ("DVZ ", stdout);
1351 if (flags & (1 << 2))
1352 fputs ("OFL ", stdout);
1353 if (flags & (1 << 3))
1354 fputs ("UFL ", stdout);
1355 if (flags & (1 << 4))
1356 fputs ("INX ", stdout);
1357 putchar ('\n');
c906108c
SS
1358}
1359
5e74b15c
RE
1360/* Print interesting information about the floating point processor
1361 (if present) or emulator. */
34e8f22d 1362static void
d855c300 1363arm_print_float_info (struct gdbarch *gdbarch, struct ui_file *file,
23e3a7ac 1364 struct frame_info *frame, const char *args)
c906108c 1365{
9c9acae0 1366 unsigned long status = get_frame_register_unsigned (frame, ARM_FPS_REGNUM);
c5aa993b
JM
1367 int type;
1368
1369 type = (status >> 24) & 127;
edefbb7c
AC
1370 if (status & (1 << 31))
1371 printf (_("Hardware FPU type %d\n"), type);
1372 else
1373 printf (_("Software FPU type %d\n"), type);
1374 /* i18n: [floating point unit] mask */
1375 fputs (_("mask: "), stdout);
c5aa993b 1376 print_fpu_flags (status >> 16);
edefbb7c
AC
1377 /* i18n: [floating point unit] flags */
1378 fputs (_("flags: "), stdout);
c5aa993b 1379 print_fpu_flags (status);
c906108c
SS
1380}
1381
34e8f22d
RE
1382/* Return the GDB type object for the "standard" data type of data in
1383 register N. */
1384
1385static struct type *
7a5ea0d4 1386arm_register_type (struct gdbarch *gdbarch, int regnum)
032758dc 1387{
34e8f22d 1388 if (regnum >= ARM_F0_REGNUM && regnum < ARM_F0_REGNUM + NUM_FREGS)
8da61cc4 1389 return builtin_type_arm_ext;
e4c16157
DJ
1390 else if (regnum == ARM_SP_REGNUM)
1391 return builtin_type_void_data_ptr;
1392 else if (regnum == ARM_PC_REGNUM)
1393 return builtin_type_void_func_ptr;
ff6f572f
DJ
1394 else if (regnum >= ARRAY_SIZE (arm_register_names))
1395 /* These registers are only supported on targets which supply
1396 an XML description. */
1397 return builtin_type_int0;
032758dc 1398 else
e4c16157 1399 return builtin_type_uint32;
032758dc
AC
1400}
1401
ff6f572f
DJ
1402/* Map a DWARF register REGNUM onto the appropriate GDB register
1403 number. */
1404
1405static int
1406arm_dwarf_reg_to_regnum (int reg)
1407{
1408 /* Core integer regs. */
1409 if (reg >= 0 && reg <= 15)
1410 return reg;
1411
1412 /* Legacy FPA encoding. These were once used in a way which
1413 overlapped with VFP register numbering, so their use is
1414 discouraged, but GDB doesn't support the ARM toolchain
1415 which used them for VFP. */
1416 if (reg >= 16 && reg <= 23)
1417 return ARM_F0_REGNUM + reg - 16;
1418
1419 /* New assignments for the FPA registers. */
1420 if (reg >= 96 && reg <= 103)
1421 return ARM_F0_REGNUM + reg - 96;
1422
1423 /* WMMX register assignments. */
1424 if (reg >= 104 && reg <= 111)
1425 return ARM_WCGR0_REGNUM + reg - 104;
1426
1427 if (reg >= 112 && reg <= 127)
1428 return ARM_WR0_REGNUM + reg - 112;
1429
1430 if (reg >= 192 && reg <= 199)
1431 return ARM_WC0_REGNUM + reg - 192;
1432
1433 return -1;
1434}
1435
26216b98
AC
1436/* Map GDB internal REGNUM onto the Arm simulator register numbers. */
1437static int
1438arm_register_sim_regno (int regnum)
1439{
1440 int reg = regnum;
f57d151a 1441 gdb_assert (reg >= 0 && reg < gdbarch_num_regs (current_gdbarch));
26216b98 1442
ff6f572f
DJ
1443 if (regnum >= ARM_WR0_REGNUM && regnum <= ARM_WR15_REGNUM)
1444 return regnum - ARM_WR0_REGNUM + SIM_ARM_IWMMXT_COP0R0_REGNUM;
1445
1446 if (regnum >= ARM_WC0_REGNUM && regnum <= ARM_WC7_REGNUM)
1447 return regnum - ARM_WC0_REGNUM + SIM_ARM_IWMMXT_COP1R0_REGNUM;
1448
1449 if (regnum >= ARM_WCGR0_REGNUM && regnum <= ARM_WCGR7_REGNUM)
1450 return regnum - ARM_WCGR0_REGNUM + SIM_ARM_IWMMXT_COP1R8_REGNUM;
1451
26216b98
AC
1452 if (reg < NUM_GREGS)
1453 return SIM_ARM_R0_REGNUM + reg;
1454 reg -= NUM_GREGS;
1455
1456 if (reg < NUM_FREGS)
1457 return SIM_ARM_FP0_REGNUM + reg;
1458 reg -= NUM_FREGS;
1459
1460 if (reg < NUM_SREGS)
1461 return SIM_ARM_FPS_REGNUM + reg;
1462 reg -= NUM_SREGS;
1463
edefbb7c 1464 internal_error (__FILE__, __LINE__, _("Bad REGNUM %d"), regnum);
26216b98 1465}
34e8f22d 1466
a37b3cc0
AC
1467/* NOTE: cagney/2001-08-20: Both convert_from_extended() and
1468 convert_to_extended() use floatformat_arm_ext_littlebyte_bigword.
1469 It is thought that this is is the floating-point register format on
1470 little-endian systems. */
c906108c 1471
ed9a39eb 1472static void
b508a996
RE
1473convert_from_extended (const struct floatformat *fmt, const void *ptr,
1474 void *dbl)
c906108c 1475{
a37b3cc0 1476 DOUBLEST d;
4c6b5505 1477 if (gdbarch_byte_order (current_gdbarch) == BFD_ENDIAN_BIG)
a37b3cc0
AC
1478 floatformat_to_doublest (&floatformat_arm_ext_big, ptr, &d);
1479 else
1480 floatformat_to_doublest (&floatformat_arm_ext_littlebyte_bigword,
1481 ptr, &d);
b508a996 1482 floatformat_from_doublest (fmt, &d, dbl);
c906108c
SS
1483}
1484
34e8f22d 1485static void
b508a996 1486convert_to_extended (const struct floatformat *fmt, void *dbl, const void *ptr)
c906108c 1487{
a37b3cc0 1488 DOUBLEST d;
b508a996 1489 floatformat_to_doublest (fmt, ptr, &d);
4c6b5505 1490 if (gdbarch_byte_order (current_gdbarch) == BFD_ENDIAN_BIG)
a37b3cc0
AC
1491 floatformat_from_doublest (&floatformat_arm_ext_big, &d, dbl);
1492 else
1493 floatformat_from_doublest (&floatformat_arm_ext_littlebyte_bigword,
1494 &d, dbl);
c906108c 1495}
ed9a39eb 1496
c906108c 1497static int
ed9a39eb 1498condition_true (unsigned long cond, unsigned long status_reg)
c906108c
SS
1499{
1500 if (cond == INST_AL || cond == INST_NV)
1501 return 1;
1502
1503 switch (cond)
1504 {
1505 case INST_EQ:
1506 return ((status_reg & FLAG_Z) != 0);
1507 case INST_NE:
1508 return ((status_reg & FLAG_Z) == 0);
1509 case INST_CS:
1510 return ((status_reg & FLAG_C) != 0);
1511 case INST_CC:
1512 return ((status_reg & FLAG_C) == 0);
1513 case INST_MI:
1514 return ((status_reg & FLAG_N) != 0);
1515 case INST_PL:
1516 return ((status_reg & FLAG_N) == 0);
1517 case INST_VS:
1518 return ((status_reg & FLAG_V) != 0);
1519 case INST_VC:
1520 return ((status_reg & FLAG_V) == 0);
1521 case INST_HI:
1522 return ((status_reg & (FLAG_C | FLAG_Z)) == FLAG_C);
1523 case INST_LS:
1524 return ((status_reg & (FLAG_C | FLAG_Z)) != FLAG_C);
1525 case INST_GE:
1526 return (((status_reg & FLAG_N) == 0) == ((status_reg & FLAG_V) == 0));
1527 case INST_LT:
1528 return (((status_reg & FLAG_N) == 0) != ((status_reg & FLAG_V) == 0));
1529 case INST_GT:
1530 return (((status_reg & FLAG_Z) == 0) &&
ed9a39eb 1531 (((status_reg & FLAG_N) == 0) == ((status_reg & FLAG_V) == 0)));
c906108c
SS
1532 case INST_LE:
1533 return (((status_reg & FLAG_Z) != 0) ||
ed9a39eb 1534 (((status_reg & FLAG_N) == 0) != ((status_reg & FLAG_V) == 0)));
c906108c
SS
1535 }
1536 return 1;
1537}
1538
9512d7fd 1539/* Support routines for single stepping. Calculate the next PC value. */
c906108c
SS
1540#define submask(x) ((1L << ((x) + 1)) - 1)
1541#define bit(obj,st) (((obj) >> (st)) & 1)
1542#define bits(obj,st,fn) (((obj) >> (st)) & submask ((fn) - (st)))
1543#define sbits(obj,st,fn) \
1544 ((long) (bits(obj,st,fn) | ((long) bit(obj,fn) * ~ submask (fn - st))))
1545#define BranchDest(addr,instr) \
1546 ((CORE_ADDR) (((long) (addr)) + 8 + (sbits (instr, 0, 23) << 2)))
1547#define ARM_PC_32 1
1548
1549static unsigned long
0b1b3e42
UW
1550shifted_reg_val (struct frame_info *frame, unsigned long inst, int carry,
1551 unsigned long pc_val, unsigned long status_reg)
c906108c
SS
1552{
1553 unsigned long res, shift;
1554 int rm = bits (inst, 0, 3);
1555 unsigned long shifttype = bits (inst, 5, 6);
c5aa993b
JM
1556
1557 if (bit (inst, 4))
c906108c
SS
1558 {
1559 int rs = bits (inst, 8, 11);
0b1b3e42
UW
1560 shift = (rs == 15 ? pc_val + 8
1561 : get_frame_register_unsigned (frame, rs)) & 0xFF;
c906108c
SS
1562 }
1563 else
1564 shift = bits (inst, 7, 11);
c5aa993b
JM
1565
1566 res = (rm == 15
c906108c 1567 ? ((pc_val | (ARM_PC_32 ? 0 : status_reg))
c5aa993b 1568 + (bit (inst, 4) ? 12 : 8))
0b1b3e42 1569 : get_frame_register_unsigned (frame, rm));
c906108c
SS
1570
1571 switch (shifttype)
1572 {
c5aa993b 1573 case 0: /* LSL */
c906108c
SS
1574 res = shift >= 32 ? 0 : res << shift;
1575 break;
c5aa993b
JM
1576
1577 case 1: /* LSR */
c906108c
SS
1578 res = shift >= 32 ? 0 : res >> shift;
1579 break;
1580
c5aa993b
JM
1581 case 2: /* ASR */
1582 if (shift >= 32)
1583 shift = 31;
c906108c
SS
1584 res = ((res & 0x80000000L)
1585 ? ~((~res) >> shift) : res >> shift);
1586 break;
1587
c5aa993b 1588 case 3: /* ROR/RRX */
c906108c
SS
1589 shift &= 31;
1590 if (shift == 0)
1591 res = (res >> 1) | (carry ? 0x80000000L : 0);
1592 else
c5aa993b 1593 res = (res >> shift) | (res << (32 - shift));
c906108c
SS
1594 break;
1595 }
1596
1597 return res & 0xffffffff;
1598}
1599
c906108c
SS
1600/* Return number of 1-bits in VAL. */
1601
1602static int
ed9a39eb 1603bitcount (unsigned long val)
c906108c
SS
1604{
1605 int nbits;
1606 for (nbits = 0; val != 0; nbits++)
c5aa993b 1607 val &= val - 1; /* delete rightmost 1-bit in val */
c906108c
SS
1608 return nbits;
1609}
1610
ad527d2e 1611static CORE_ADDR
0b1b3e42 1612thumb_get_next_pc (struct frame_info *frame, CORE_ADDR pc)
c906108c 1613{
c5aa993b 1614 unsigned long pc_val = ((unsigned long) pc) + 4; /* PC after prefetch */
1c5bada0 1615 unsigned short inst1 = read_memory_unsigned_integer (pc, 2);
94c30b78 1616 CORE_ADDR nextpc = pc + 2; /* default is next instruction */
c906108c
SS
1617 unsigned long offset;
1618
1619 if ((inst1 & 0xff00) == 0xbd00) /* pop {rlist, pc} */
1620 {
1621 CORE_ADDR sp;
1622
1623 /* Fetch the saved PC from the stack. It's stored above
1624 all of the other registers. */
f0c9063c 1625 offset = bitcount (bits (inst1, 0, 7)) * INT_REGISTER_SIZE;
0b1b3e42 1626 sp = get_frame_register_unsigned (frame, ARM_SP_REGNUM);
1c5bada0 1627 nextpc = (CORE_ADDR) read_memory_unsigned_integer (sp + offset, 4);
bf6ae464 1628 nextpc = gdbarch_addr_bits_remove (current_gdbarch, nextpc);
c906108c 1629 if (nextpc == pc)
edefbb7c 1630 error (_("Infinite loop detected"));
c906108c
SS
1631 }
1632 else if ((inst1 & 0xf000) == 0xd000) /* conditional branch */
1633 {
0b1b3e42 1634 unsigned long status = get_frame_register_unsigned (frame, ARM_PS_REGNUM);
c5aa993b 1635 unsigned long cond = bits (inst1, 8, 11);
94c30b78 1636 if (cond != 0x0f && condition_true (cond, status)) /* 0x0f = SWI */
c906108c
SS
1637 nextpc = pc_val + (sbits (inst1, 0, 7) << 1);
1638 }
1639 else if ((inst1 & 0xf800) == 0xe000) /* unconditional branch */
1640 {
1641 nextpc = pc_val + (sbits (inst1, 0, 10) << 1);
1642 }
aa17d93e 1643 else if ((inst1 & 0xf800) == 0xf000) /* long branch with link, and blx */
c906108c 1644 {
1c5bada0 1645 unsigned short inst2 = read_memory_unsigned_integer (pc + 2, 2);
c5aa993b 1646 offset = (sbits (inst1, 0, 10) << 12) + (bits (inst2, 0, 10) << 1);
c906108c 1647 nextpc = pc_val + offset;
aa17d93e
DJ
1648 /* For BLX make sure to clear the low bits. */
1649 if (bits (inst2, 11, 12) == 1)
1650 nextpc = nextpc & 0xfffffffc;
c906108c 1651 }
aa17d93e 1652 else if ((inst1 & 0xff00) == 0x4700) /* bx REG, blx REG */
9498281f
DJ
1653 {
1654 if (bits (inst1, 3, 6) == 0x0f)
1655 nextpc = pc_val;
1656 else
0b1b3e42 1657 nextpc = get_frame_register_unsigned (frame, bits (inst1, 3, 6));
9498281f 1658
bf6ae464 1659 nextpc = gdbarch_addr_bits_remove (current_gdbarch, nextpc);
9498281f 1660 if (nextpc == pc)
edefbb7c 1661 error (_("Infinite loop detected"));
9498281f 1662 }
c906108c
SS
1663
1664 return nextpc;
1665}
1666
ad527d2e 1667static CORE_ADDR
0b1b3e42 1668arm_get_next_pc (struct frame_info *frame, CORE_ADDR pc)
c906108c
SS
1669{
1670 unsigned long pc_val;
1671 unsigned long this_instr;
1672 unsigned long status;
1673 CORE_ADDR nextpc;
1674
1675 if (arm_pc_is_thumb (pc))
0b1b3e42 1676 return thumb_get_next_pc (frame, pc);
c906108c
SS
1677
1678 pc_val = (unsigned long) pc;
1c5bada0 1679 this_instr = read_memory_unsigned_integer (pc, 4);
0b1b3e42 1680 status = get_frame_register_unsigned (frame, ARM_PS_REGNUM);
c5aa993b 1681 nextpc = (CORE_ADDR) (pc_val + 4); /* Default case */
c906108c
SS
1682
1683 if (condition_true (bits (this_instr, 28, 31), status))
1684 {
1685 switch (bits (this_instr, 24, 27))
1686 {
c5aa993b 1687 case 0x0:
94c30b78 1688 case 0x1: /* data processing */
c5aa993b
JM
1689 case 0x2:
1690 case 0x3:
c906108c
SS
1691 {
1692 unsigned long operand1, operand2, result = 0;
1693 unsigned long rn;
1694 int c;
c5aa993b 1695
c906108c
SS
1696 if (bits (this_instr, 12, 15) != 15)
1697 break;
1698
1699 if (bits (this_instr, 22, 25) == 0
c5aa993b 1700 && bits (this_instr, 4, 7) == 9) /* multiply */
edefbb7c 1701 error (_("Invalid update to pc in instruction"));
c906108c 1702
9498281f 1703 /* BX <reg>, BLX <reg> */
e150acc7
PB
1704 if (bits (this_instr, 4, 27) == 0x12fff1
1705 || bits (this_instr, 4, 27) == 0x12fff3)
9498281f
DJ
1706 {
1707 rn = bits (this_instr, 0, 3);
0b1b3e42
UW
1708 result = (rn == 15) ? pc_val + 8
1709 : get_frame_register_unsigned (frame, rn);
bf6ae464
UW
1710 nextpc = (CORE_ADDR) gdbarch_addr_bits_remove
1711 (current_gdbarch, result);
9498281f
DJ
1712
1713 if (nextpc == pc)
edefbb7c 1714 error (_("Infinite loop detected"));
9498281f
DJ
1715
1716 return nextpc;
1717 }
1718
c906108c
SS
1719 /* Multiply into PC */
1720 c = (status & FLAG_C) ? 1 : 0;
1721 rn = bits (this_instr, 16, 19);
0b1b3e42
UW
1722 operand1 = (rn == 15) ? pc_val + 8
1723 : get_frame_register_unsigned (frame, rn);
c5aa993b 1724
c906108c
SS
1725 if (bit (this_instr, 25))
1726 {
1727 unsigned long immval = bits (this_instr, 0, 7);
1728 unsigned long rotate = 2 * bits (this_instr, 8, 11);
c5aa993b
JM
1729 operand2 = ((immval >> rotate) | (immval << (32 - rotate)))
1730 & 0xffffffff;
c906108c 1731 }
c5aa993b 1732 else /* operand 2 is a shifted register */
0b1b3e42 1733 operand2 = shifted_reg_val (frame, this_instr, c, pc_val, status);
c5aa993b 1734
c906108c
SS
1735 switch (bits (this_instr, 21, 24))
1736 {
c5aa993b 1737 case 0x0: /*and */
c906108c
SS
1738 result = operand1 & operand2;
1739 break;
1740
c5aa993b 1741 case 0x1: /*eor */
c906108c
SS
1742 result = operand1 ^ operand2;
1743 break;
1744
c5aa993b 1745 case 0x2: /*sub */
c906108c
SS
1746 result = operand1 - operand2;
1747 break;
1748
c5aa993b 1749 case 0x3: /*rsb */
c906108c
SS
1750 result = operand2 - operand1;
1751 break;
1752
c5aa993b 1753 case 0x4: /*add */
c906108c
SS
1754 result = operand1 + operand2;
1755 break;
1756
c5aa993b 1757 case 0x5: /*adc */
c906108c
SS
1758 result = operand1 + operand2 + c;
1759 break;
1760
c5aa993b 1761 case 0x6: /*sbc */
c906108c
SS
1762 result = operand1 - operand2 + c;
1763 break;
1764
c5aa993b 1765 case 0x7: /*rsc */
c906108c
SS
1766 result = operand2 - operand1 + c;
1767 break;
1768
c5aa993b
JM
1769 case 0x8:
1770 case 0x9:
1771 case 0xa:
1772 case 0xb: /* tst, teq, cmp, cmn */
c906108c
SS
1773 result = (unsigned long) nextpc;
1774 break;
1775
c5aa993b 1776 case 0xc: /*orr */
c906108c
SS
1777 result = operand1 | operand2;
1778 break;
1779
c5aa993b 1780 case 0xd: /*mov */
c906108c
SS
1781 /* Always step into a function. */
1782 result = operand2;
c5aa993b 1783 break;
c906108c 1784
c5aa993b 1785 case 0xe: /*bic */
c906108c
SS
1786 result = operand1 & ~operand2;
1787 break;
1788
c5aa993b 1789 case 0xf: /*mvn */
c906108c
SS
1790 result = ~operand2;
1791 break;
1792 }
bf6ae464
UW
1793 nextpc = (CORE_ADDR) gdbarch_addr_bits_remove
1794 (current_gdbarch, result);
c906108c
SS
1795
1796 if (nextpc == pc)
edefbb7c 1797 error (_("Infinite loop detected"));
c906108c
SS
1798 break;
1799 }
c5aa993b
JM
1800
1801 case 0x4:
1802 case 0x5: /* data transfer */
1803 case 0x6:
1804 case 0x7:
c906108c
SS
1805 if (bit (this_instr, 20))
1806 {
1807 /* load */
1808 if (bits (this_instr, 12, 15) == 15)
1809 {
1810 /* rd == pc */
c5aa993b 1811 unsigned long rn;
c906108c 1812 unsigned long base;
c5aa993b 1813
c906108c 1814 if (bit (this_instr, 22))
edefbb7c 1815 error (_("Invalid update to pc in instruction"));
c906108c
SS
1816
1817 /* byte write to PC */
1818 rn = bits (this_instr, 16, 19);
0b1b3e42
UW
1819 base = (rn == 15) ? pc_val + 8
1820 : get_frame_register_unsigned (frame, rn);
c906108c
SS
1821 if (bit (this_instr, 24))
1822 {
1823 /* pre-indexed */
1824 int c = (status & FLAG_C) ? 1 : 0;
1825 unsigned long offset =
c5aa993b 1826 (bit (this_instr, 25)
0b1b3e42 1827 ? shifted_reg_val (frame, this_instr, c, pc_val, status)
c5aa993b 1828 : bits (this_instr, 0, 11));
c906108c
SS
1829
1830 if (bit (this_instr, 23))
1831 base += offset;
1832 else
1833 base -= offset;
1834 }
c5aa993b 1835 nextpc = (CORE_ADDR) read_memory_integer ((CORE_ADDR) base,
c906108c 1836 4);
c5aa993b 1837
bf6ae464 1838 nextpc = gdbarch_addr_bits_remove (current_gdbarch, nextpc);
c906108c
SS
1839
1840 if (nextpc == pc)
edefbb7c 1841 error (_("Infinite loop detected"));
c906108c
SS
1842 }
1843 }
1844 break;
c5aa993b
JM
1845
1846 case 0x8:
1847 case 0x9: /* block transfer */
c906108c
SS
1848 if (bit (this_instr, 20))
1849 {
1850 /* LDM */
1851 if (bit (this_instr, 15))
1852 {
1853 /* loading pc */
1854 int offset = 0;
1855
1856 if (bit (this_instr, 23))
1857 {
1858 /* up */
1859 unsigned long reglist = bits (this_instr, 0, 14);
1860 offset = bitcount (reglist) * 4;
c5aa993b 1861 if (bit (this_instr, 24)) /* pre */
c906108c
SS
1862 offset += 4;
1863 }
1864 else if (bit (this_instr, 24))
1865 offset = -4;
c5aa993b 1866
c906108c 1867 {
c5aa993b 1868 unsigned long rn_val =
0b1b3e42
UW
1869 get_frame_register_unsigned (frame,
1870 bits (this_instr, 16, 19));
c906108c
SS
1871 nextpc =
1872 (CORE_ADDR) read_memory_integer ((CORE_ADDR) (rn_val
c5aa993b 1873 + offset),
c906108c
SS
1874 4);
1875 }
bf6ae464
UW
1876 nextpc = gdbarch_addr_bits_remove
1877 (current_gdbarch, nextpc);
c906108c 1878 if (nextpc == pc)
edefbb7c 1879 error (_("Infinite loop detected"));
c906108c
SS
1880 }
1881 }
1882 break;
c5aa993b
JM
1883
1884 case 0xb: /* branch & link */
1885 case 0xa: /* branch */
c906108c
SS
1886 {
1887 nextpc = BranchDest (pc, this_instr);
1888
9498281f
DJ
1889 /* BLX */
1890 if (bits (this_instr, 28, 31) == INST_NV)
1891 nextpc |= bit (this_instr, 24) << 1;
1892
bf6ae464 1893 nextpc = gdbarch_addr_bits_remove (current_gdbarch, nextpc);
c906108c 1894 if (nextpc == pc)
edefbb7c 1895 error (_("Infinite loop detected"));
c906108c
SS
1896 break;
1897 }
c5aa993b
JM
1898
1899 case 0xc:
1900 case 0xd:
1901 case 0xe: /* coproc ops */
1902 case 0xf: /* SWI */
c906108c
SS
1903 break;
1904
1905 default:
edefbb7c 1906 fprintf_filtered (gdb_stderr, _("Bad bit-field extraction\n"));
c906108c
SS
1907 return (pc);
1908 }
1909 }
1910
1911 return nextpc;
1912}
1913
9512d7fd
FN
1914/* single_step() is called just before we want to resume the inferior,
1915 if we want to single-step it but there is no hardware or kernel
1916 single-step support. We find the target of the coming instruction
e0cd558a 1917 and breakpoint it. */
9512d7fd 1918
190dce09 1919int
0b1b3e42 1920arm_software_single_step (struct frame_info *frame)
9512d7fd 1921{
8181d85f
DJ
1922 /* NOTE: This may insert the wrong breakpoint instruction when
1923 single-stepping over a mode-changing instruction, if the
1924 CPSR heuristics are used. */
9512d7fd 1925
0b1b3e42 1926 CORE_ADDR next_pc = arm_get_next_pc (frame, get_frame_pc (frame));
e0cd558a 1927 insert_single_step_breakpoint (next_pc);
e6590a1b
UW
1928
1929 return 1;
9512d7fd 1930}
9512d7fd 1931
c906108c
SS
1932#include "bfd-in2.h"
1933#include "libcoff.h"
1934
1935static int
ed9a39eb 1936gdb_print_insn_arm (bfd_vma memaddr, disassemble_info *info)
c906108c
SS
1937{
1938 if (arm_pc_is_thumb (memaddr))
1939 {
c5aa993b
JM
1940 static asymbol *asym;
1941 static combined_entry_type ce;
1942 static struct coff_symbol_struct csym;
27cddce2 1943 static struct bfd fake_bfd;
c5aa993b 1944 static bfd_target fake_target;
c906108c
SS
1945
1946 if (csym.native == NULL)
1947 {
da3c6d4a
MS
1948 /* Create a fake symbol vector containing a Thumb symbol.
1949 This is solely so that the code in print_insn_little_arm()
1950 and print_insn_big_arm() in opcodes/arm-dis.c will detect
1951 the presence of a Thumb symbol and switch to decoding
1952 Thumb instructions. */
c5aa993b
JM
1953
1954 fake_target.flavour = bfd_target_coff_flavour;
1955 fake_bfd.xvec = &fake_target;
c906108c 1956 ce.u.syment.n_sclass = C_THUMBEXTFUNC;
c5aa993b
JM
1957 csym.native = &ce;
1958 csym.symbol.the_bfd = &fake_bfd;
1959 csym.symbol.name = "fake";
1960 asym = (asymbol *) & csym;
c906108c 1961 }
c5aa993b 1962
c906108c 1963 memaddr = UNMAKE_THUMB_ADDR (memaddr);
c5aa993b 1964 info->symbols = &asym;
c906108c
SS
1965 }
1966 else
1967 info->symbols = NULL;
c5aa993b 1968
4c6b5505 1969 if (gdbarch_byte_order (current_gdbarch) == BFD_ENDIAN_BIG)
c906108c
SS
1970 return print_insn_big_arm (memaddr, info);
1971 else
1972 return print_insn_little_arm (memaddr, info);
1973}
1974
66e810cd
RE
1975/* The following define instruction sequences that will cause ARM
1976 cpu's to take an undefined instruction trap. These are used to
1977 signal a breakpoint to GDB.
1978
1979 The newer ARMv4T cpu's are capable of operating in ARM or Thumb
1980 modes. A different instruction is required for each mode. The ARM
1981 cpu's can also be big or little endian. Thus four different
1982 instructions are needed to support all cases.
1983
1984 Note: ARMv4 defines several new instructions that will take the
1985 undefined instruction trap. ARM7TDMI is nominally ARMv4T, but does
1986 not in fact add the new instructions. The new undefined
1987 instructions in ARMv4 are all instructions that had no defined
1988 behaviour in earlier chips. There is no guarantee that they will
1989 raise an exception, but may be treated as NOP's. In practice, it
1990 may only safe to rely on instructions matching:
1991
1992 3 3 2 2 2 2 2 2 2 2 2 2 1 1 1 1 1 1 1 1 1 1
1993 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0
1994 C C C C 0 1 1 x x x x x x x x x x x x x x x x x x x x 1 x x x x
1995
1996 Even this may only true if the condition predicate is true. The
1997 following use a condition predicate of ALWAYS so it is always TRUE.
1998
1999 There are other ways of forcing a breakpoint. GNU/Linux, RISC iX,
2000 and NetBSD all use a software interrupt rather than an undefined
2001 instruction to force a trap. This can be handled by by the
2002 abi-specific code during establishment of the gdbarch vector. */
2003
66e810cd 2004#define ARM_LE_BREAKPOINT {0xFE,0xDE,0xFF,0xE7}
66e810cd 2005#define ARM_BE_BREAKPOINT {0xE7,0xFF,0xDE,0xFE}
190dce09
UW
2006#define THUMB_LE_BREAKPOINT {0xbe,0xbe}
2007#define THUMB_BE_BREAKPOINT {0xbe,0xbe}
66e810cd
RE
2008
2009static const char arm_default_arm_le_breakpoint[] = ARM_LE_BREAKPOINT;
2010static const char arm_default_arm_be_breakpoint[] = ARM_BE_BREAKPOINT;
2011static const char arm_default_thumb_le_breakpoint[] = THUMB_LE_BREAKPOINT;
2012static const char arm_default_thumb_be_breakpoint[] = THUMB_BE_BREAKPOINT;
2013
34e8f22d
RE
2014/* Determine the type and size of breakpoint to insert at PCPTR. Uses
2015 the program counter value to determine whether a 16-bit or 32-bit
ed9a39eb
JM
2016 breakpoint should be used. It returns a pointer to a string of
2017 bytes that encode a breakpoint instruction, stores the length of
2018 the string to *lenptr, and adjusts the program counter (if
2019 necessary) to point to the actual memory location where the
c906108c
SS
2020 breakpoint should be inserted. */
2021
ab89facf 2022static const unsigned char *
ed9a39eb 2023arm_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenptr)
c906108c 2024{
66e810cd
RE
2025 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2026
4bf7064c 2027 if (arm_pc_is_thumb (*pcptr))
c906108c 2028 {
66e810cd
RE
2029 *pcptr = UNMAKE_THUMB_ADDR (*pcptr);
2030 *lenptr = tdep->thumb_breakpoint_size;
2031 return tdep->thumb_breakpoint;
c906108c
SS
2032 }
2033 else
2034 {
66e810cd
RE
2035 *lenptr = tdep->arm_breakpoint_size;
2036 return tdep->arm_breakpoint;
c906108c
SS
2037 }
2038}
ed9a39eb
JM
2039
2040/* Extract from an array REGBUF containing the (raw) register state a
2041 function return value of type TYPE, and copy that, in virtual
2042 format, into VALBUF. */
2043
34e8f22d 2044static void
5238cf52
MK
2045arm_extract_return_value (struct type *type, struct regcache *regs,
2046 gdb_byte *valbuf)
ed9a39eb
JM
2047{
2048 if (TYPE_CODE_FLT == TYPE_CODE (type))
08216dd7 2049 {
28e97307 2050 switch (gdbarch_tdep (current_gdbarch)->fp_model)
08216dd7
RE
2051 {
2052 case ARM_FLOAT_FPA:
b508a996
RE
2053 {
2054 /* The value is in register F0 in internal format. We need to
2055 extract the raw value and then convert it to the desired
2056 internal type. */
7a5ea0d4 2057 bfd_byte tmpbuf[FP_REGISTER_SIZE];
b508a996
RE
2058
2059 regcache_cooked_read (regs, ARM_F0_REGNUM, tmpbuf);
2060 convert_from_extended (floatformat_from_type (type), tmpbuf,
2061 valbuf);
2062 }
08216dd7
RE
2063 break;
2064
fd50bc42 2065 case ARM_FLOAT_SOFT_FPA:
08216dd7 2066 case ARM_FLOAT_SOFT_VFP:
b508a996
RE
2067 regcache_cooked_read (regs, ARM_A1_REGNUM, valbuf);
2068 if (TYPE_LENGTH (type) > 4)
2069 regcache_cooked_read (regs, ARM_A1_REGNUM + 1,
7a5ea0d4 2070 valbuf + INT_REGISTER_SIZE);
08216dd7
RE
2071 break;
2072
2073 default:
2074 internal_error
2075 (__FILE__, __LINE__,
edefbb7c 2076 _("arm_extract_return_value: Floating point model not supported"));
08216dd7
RE
2077 break;
2078 }
2079 }
b508a996
RE
2080 else if (TYPE_CODE (type) == TYPE_CODE_INT
2081 || TYPE_CODE (type) == TYPE_CODE_CHAR
2082 || TYPE_CODE (type) == TYPE_CODE_BOOL
2083 || TYPE_CODE (type) == TYPE_CODE_PTR
2084 || TYPE_CODE (type) == TYPE_CODE_REF
2085 || TYPE_CODE (type) == TYPE_CODE_ENUM)
2086 {
2087 /* If the the type is a plain integer, then the access is
2088 straight-forward. Otherwise we have to play around a bit more. */
2089 int len = TYPE_LENGTH (type);
2090 int regno = ARM_A1_REGNUM;
2091 ULONGEST tmp;
2092
2093 while (len > 0)
2094 {
2095 /* By using store_unsigned_integer we avoid having to do
2096 anything special for small big-endian values. */
2097 regcache_cooked_read_unsigned (regs, regno++, &tmp);
2098 store_unsigned_integer (valbuf,
7a5ea0d4
DJ
2099 (len > INT_REGISTER_SIZE
2100 ? INT_REGISTER_SIZE : len),
b508a996 2101 tmp);
7a5ea0d4
DJ
2102 len -= INT_REGISTER_SIZE;
2103 valbuf += INT_REGISTER_SIZE;
b508a996
RE
2104 }
2105 }
ed9a39eb 2106 else
b508a996
RE
2107 {
2108 /* For a structure or union the behaviour is as if the value had
2109 been stored to word-aligned memory and then loaded into
2110 registers with 32-bit load instruction(s). */
2111 int len = TYPE_LENGTH (type);
2112 int regno = ARM_A1_REGNUM;
7a5ea0d4 2113 bfd_byte tmpbuf[INT_REGISTER_SIZE];
b508a996
RE
2114
2115 while (len > 0)
2116 {
2117 regcache_cooked_read (regs, regno++, tmpbuf);
2118 memcpy (valbuf, tmpbuf,
7a5ea0d4
DJ
2119 len > INT_REGISTER_SIZE ? INT_REGISTER_SIZE : len);
2120 len -= INT_REGISTER_SIZE;
2121 valbuf += INT_REGISTER_SIZE;
b508a996
RE
2122 }
2123 }
34e8f22d
RE
2124}
2125
67255d04
RE
2126
2127/* Will a function return an aggregate type in memory or in a
2128 register? Return 0 if an aggregate type can be returned in a
2129 register, 1 if it must be returned in memory. */
2130
2131static int
2af48f68 2132arm_return_in_memory (struct gdbarch *gdbarch, struct type *type)
67255d04
RE
2133{
2134 int nRc;
52f0bd74 2135 enum type_code code;
67255d04 2136
44e1a9eb
DJ
2137 CHECK_TYPEDEF (type);
2138
67255d04
RE
2139 /* In the ARM ABI, "integer" like aggregate types are returned in
2140 registers. For an aggregate type to be integer like, its size
f0c9063c 2141 must be less than or equal to INT_REGISTER_SIZE and the
b1e29e33
AC
2142 offset of each addressable subfield must be zero. Note that bit
2143 fields are not addressable, and all addressable subfields of
2144 unions always start at offset zero.
67255d04
RE
2145
2146 This function is based on the behaviour of GCC 2.95.1.
2147 See: gcc/arm.c: arm_return_in_memory() for details.
2148
2149 Note: All versions of GCC before GCC 2.95.2 do not set up the
2150 parameters correctly for a function returning the following
2151 structure: struct { float f;}; This should be returned in memory,
2152 not a register. Richard Earnshaw sent me a patch, but I do not
2153 know of any way to detect if a function like the above has been
2154 compiled with the correct calling convention. */
2155
2156 /* All aggregate types that won't fit in a register must be returned
2157 in memory. */
f0c9063c 2158 if (TYPE_LENGTH (type) > INT_REGISTER_SIZE)
67255d04
RE
2159 {
2160 return 1;
2161 }
2162
2af48f68
PB
2163 /* The AAPCS says all aggregates not larger than a word are returned
2164 in a register. */
2165 if (gdbarch_tdep (gdbarch)->arm_abi != ARM_ABI_APCS)
2166 return 0;
2167
67255d04
RE
2168 /* The only aggregate types that can be returned in a register are
2169 structs and unions. Arrays must be returned in memory. */
2170 code = TYPE_CODE (type);
2171 if ((TYPE_CODE_STRUCT != code) && (TYPE_CODE_UNION != code))
2172 {
2173 return 1;
2174 }
2175
2176 /* Assume all other aggregate types can be returned in a register.
2177 Run a check for structures, unions and arrays. */
2178 nRc = 0;
2179
2180 if ((TYPE_CODE_STRUCT == code) || (TYPE_CODE_UNION == code))
2181 {
2182 int i;
2183 /* Need to check if this struct/union is "integer" like. For
2184 this to be true, its size must be less than or equal to
f0c9063c 2185 INT_REGISTER_SIZE and the offset of each addressable
b1e29e33
AC
2186 subfield must be zero. Note that bit fields are not
2187 addressable, and unions always start at offset zero. If any
2188 of the subfields is a floating point type, the struct/union
2189 cannot be an integer type. */
67255d04
RE
2190
2191 /* For each field in the object, check:
2192 1) Is it FP? --> yes, nRc = 1;
2193 2) Is it addressable (bitpos != 0) and
2194 not packed (bitsize == 0)?
2195 --> yes, nRc = 1
2196 */
2197
2198 for (i = 0; i < TYPE_NFIELDS (type); i++)
2199 {
2200 enum type_code field_type_code;
44e1a9eb 2201 field_type_code = TYPE_CODE (check_typedef (TYPE_FIELD_TYPE (type, i)));
67255d04
RE
2202
2203 /* Is it a floating point type field? */
2204 if (field_type_code == TYPE_CODE_FLT)
2205 {
2206 nRc = 1;
2207 break;
2208 }
2209
2210 /* If bitpos != 0, then we have to care about it. */
2211 if (TYPE_FIELD_BITPOS (type, i) != 0)
2212 {
2213 /* Bitfields are not addressable. If the field bitsize is
2214 zero, then the field is not packed. Hence it cannot be
2215 a bitfield or any other packed type. */
2216 if (TYPE_FIELD_BITSIZE (type, i) == 0)
2217 {
2218 nRc = 1;
2219 break;
2220 }
2221 }
2222 }
2223 }
2224
2225 return nRc;
2226}
2227
34e8f22d
RE
2228/* Write into appropriate registers a function return value of type
2229 TYPE, given in virtual format. */
2230
2231static void
b508a996 2232arm_store_return_value (struct type *type, struct regcache *regs,
5238cf52 2233 const gdb_byte *valbuf)
34e8f22d
RE
2234{
2235 if (TYPE_CODE (type) == TYPE_CODE_FLT)
2236 {
7a5ea0d4 2237 char buf[MAX_REGISTER_SIZE];
34e8f22d 2238
28e97307 2239 switch (gdbarch_tdep (current_gdbarch)->fp_model)
08216dd7
RE
2240 {
2241 case ARM_FLOAT_FPA:
2242
b508a996
RE
2243 convert_to_extended (floatformat_from_type (type), buf, valbuf);
2244 regcache_cooked_write (regs, ARM_F0_REGNUM, buf);
08216dd7
RE
2245 break;
2246
fd50bc42 2247 case ARM_FLOAT_SOFT_FPA:
08216dd7 2248 case ARM_FLOAT_SOFT_VFP:
b508a996
RE
2249 regcache_cooked_write (regs, ARM_A1_REGNUM, valbuf);
2250 if (TYPE_LENGTH (type) > 4)
2251 regcache_cooked_write (regs, ARM_A1_REGNUM + 1,
7a5ea0d4 2252 valbuf + INT_REGISTER_SIZE);
08216dd7
RE
2253 break;
2254
2255 default:
2256 internal_error
2257 (__FILE__, __LINE__,
edefbb7c 2258 _("arm_store_return_value: Floating point model not supported"));
08216dd7
RE
2259 break;
2260 }
34e8f22d 2261 }
b508a996
RE
2262 else if (TYPE_CODE (type) == TYPE_CODE_INT
2263 || TYPE_CODE (type) == TYPE_CODE_CHAR
2264 || TYPE_CODE (type) == TYPE_CODE_BOOL
2265 || TYPE_CODE (type) == TYPE_CODE_PTR
2266 || TYPE_CODE (type) == TYPE_CODE_REF
2267 || TYPE_CODE (type) == TYPE_CODE_ENUM)
2268 {
2269 if (TYPE_LENGTH (type) <= 4)
2270 {
2271 /* Values of one word or less are zero/sign-extended and
2272 returned in r0. */
7a5ea0d4 2273 bfd_byte tmpbuf[INT_REGISTER_SIZE];
b508a996
RE
2274 LONGEST val = unpack_long (type, valbuf);
2275
7a5ea0d4 2276 store_signed_integer (tmpbuf, INT_REGISTER_SIZE, val);
b508a996
RE
2277 regcache_cooked_write (regs, ARM_A1_REGNUM, tmpbuf);
2278 }
2279 else
2280 {
2281 /* Integral values greater than one word are stored in consecutive
2282 registers starting with r0. This will always be a multiple of
2283 the regiser size. */
2284 int len = TYPE_LENGTH (type);
2285 int regno = ARM_A1_REGNUM;
2286
2287 while (len > 0)
2288 {
2289 regcache_cooked_write (regs, regno++, valbuf);
7a5ea0d4
DJ
2290 len -= INT_REGISTER_SIZE;
2291 valbuf += INT_REGISTER_SIZE;
b508a996
RE
2292 }
2293 }
2294 }
34e8f22d 2295 else
b508a996
RE
2296 {
2297 /* For a structure or union the behaviour is as if the value had
2298 been stored to word-aligned memory and then loaded into
2299 registers with 32-bit load instruction(s). */
2300 int len = TYPE_LENGTH (type);
2301 int regno = ARM_A1_REGNUM;
7a5ea0d4 2302 bfd_byte tmpbuf[INT_REGISTER_SIZE];
b508a996
RE
2303
2304 while (len > 0)
2305 {
2306 memcpy (tmpbuf, valbuf,
7a5ea0d4 2307 len > INT_REGISTER_SIZE ? INT_REGISTER_SIZE : len);
b508a996 2308 regcache_cooked_write (regs, regno++, tmpbuf);
7a5ea0d4
DJ
2309 len -= INT_REGISTER_SIZE;
2310 valbuf += INT_REGISTER_SIZE;
b508a996
RE
2311 }
2312 }
34e8f22d
RE
2313}
2314
2af48f68
PB
2315
2316/* Handle function return values. */
2317
2318static enum return_value_convention
2319arm_return_value (struct gdbarch *gdbarch, struct type *valtype,
25224166
MK
2320 struct regcache *regcache, gdb_byte *readbuf,
2321 const gdb_byte *writebuf)
2af48f68 2322{
7c00367c
MK
2323 struct gdbarch_tdep *tdep = gdbarch_tdep (gdbarch);
2324
2af48f68
PB
2325 if (TYPE_CODE (valtype) == TYPE_CODE_STRUCT
2326 || TYPE_CODE (valtype) == TYPE_CODE_UNION
2327 || TYPE_CODE (valtype) == TYPE_CODE_ARRAY)
2328 {
7c00367c
MK
2329 if (tdep->struct_return == pcc_struct_return
2330 || arm_return_in_memory (gdbarch, valtype))
2af48f68
PB
2331 return RETURN_VALUE_STRUCT_CONVENTION;
2332 }
2333
2334 if (writebuf)
2335 arm_store_return_value (valtype, regcache, writebuf);
2336
2337 if (readbuf)
2338 arm_extract_return_value (valtype, regcache, readbuf);
2339
2340 return RETURN_VALUE_REGISTER_CONVENTION;
2341}
2342
2343
9df628e0 2344static int
60ade65d 2345arm_get_longjmp_target (struct frame_info *frame, CORE_ADDR *pc)
9df628e0
RE
2346{
2347 CORE_ADDR jb_addr;
7a5ea0d4 2348 char buf[INT_REGISTER_SIZE];
60ade65d 2349 struct gdbarch_tdep *tdep = gdbarch_tdep (get_frame_arch (frame));
9df628e0 2350
60ade65d 2351 jb_addr = get_frame_register_unsigned (frame, ARM_A1_REGNUM);
9df628e0
RE
2352
2353 if (target_read_memory (jb_addr + tdep->jb_pc * tdep->jb_elt_size, buf,
7a5ea0d4 2354 INT_REGISTER_SIZE))
9df628e0
RE
2355 return 0;
2356
7a5ea0d4 2357 *pc = extract_unsigned_integer (buf, INT_REGISTER_SIZE);
9df628e0
RE
2358 return 1;
2359}
2360
ed9a39eb 2361/* Return non-zero if the PC is inside a thumb call thunk. */
c906108c
SS
2362
2363int
ed9a39eb 2364arm_in_call_stub (CORE_ADDR pc, char *name)
c906108c
SS
2365{
2366 CORE_ADDR start_addr;
2367
ed9a39eb
JM
2368 /* Find the starting address of the function containing the PC. If
2369 the caller didn't give us a name, look it up at the same time. */
94c30b78
MS
2370 if (0 == find_pc_partial_function (pc, name ? NULL : &name,
2371 &start_addr, NULL))
c906108c
SS
2372 return 0;
2373
2374 return strncmp (name, "_call_via_r", 11) == 0;
2375}
2376
ed9a39eb
JM
2377/* If PC is in a Thumb call or return stub, return the address of the
2378 target PC, which is in a register. The thunk functions are called
2379 _called_via_xx, where x is the register name. The possible names
2380 are r0-r9, sl, fp, ip, sp, and lr. */
c906108c
SS
2381
2382CORE_ADDR
52f729a7 2383arm_skip_stub (struct frame_info *frame, CORE_ADDR pc)
c906108c 2384{
c5aa993b 2385 char *name;
c906108c
SS
2386 CORE_ADDR start_addr;
2387
2388 /* Find the starting address and name of the function containing the PC. */
2389 if (find_pc_partial_function (pc, &name, &start_addr, NULL) == 0)
2390 return 0;
2391
2392 /* Call thunks always start with "_call_via_". */
2393 if (strncmp (name, "_call_via_", 10) == 0)
2394 {
ed9a39eb
JM
2395 /* Use the name suffix to determine which register contains the
2396 target PC. */
c5aa993b
JM
2397 static char *table[15] =
2398 {"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
2399 "r8", "r9", "sl", "fp", "ip", "sp", "lr"
2400 };
c906108c
SS
2401 int regno;
2402
2403 for (regno = 0; regno <= 14; regno++)
2404 if (strcmp (&name[10], table[regno]) == 0)
52f729a7 2405 return get_frame_register_unsigned (frame, regno);
c906108c 2406 }
ed9a39eb 2407
c5aa993b 2408 return 0; /* not a stub */
c906108c
SS
2409}
2410
afd7eef0
RE
2411static void
2412set_arm_command (char *args, int from_tty)
2413{
edefbb7c
AC
2414 printf_unfiltered (_("\
2415\"set arm\" must be followed by an apporpriate subcommand.\n"));
afd7eef0
RE
2416 help_list (setarmcmdlist, "set arm ", all_commands, gdb_stdout);
2417}
2418
2419static void
2420show_arm_command (char *args, int from_tty)
2421{
26304000 2422 cmd_show_list (showarmcmdlist, from_tty, "");
afd7eef0
RE
2423}
2424
28e97307
DJ
2425static void
2426arm_update_current_architecture (void)
fd50bc42 2427{
28e97307 2428 struct gdbarch_info info;
fd50bc42 2429
28e97307
DJ
2430 /* If the current architecture is not ARM, we have nothing to do. */
2431 if (gdbarch_bfd_arch_info (current_gdbarch)->arch != bfd_arch_arm)
2432 return;
fd50bc42 2433
28e97307
DJ
2434 /* Update the architecture. */
2435 gdbarch_info_init (&info);
fd50bc42 2436
28e97307
DJ
2437 if (!gdbarch_update_p (info))
2438 internal_error (__FILE__, __LINE__, "could not update architecture");
fd50bc42
RE
2439}
2440
2441static void
2442set_fp_model_sfunc (char *args, int from_tty,
2443 struct cmd_list_element *c)
2444{
2445 enum arm_float_model fp_model;
2446
2447 for (fp_model = ARM_FLOAT_AUTO; fp_model != ARM_FLOAT_LAST; fp_model++)
2448 if (strcmp (current_fp_model, fp_model_strings[fp_model]) == 0)
2449 {
2450 arm_fp_model = fp_model;
2451 break;
2452 }
2453
2454 if (fp_model == ARM_FLOAT_LAST)
edefbb7c 2455 internal_error (__FILE__, __LINE__, _("Invalid fp model accepted: %s."),
fd50bc42
RE
2456 current_fp_model);
2457
28e97307 2458 arm_update_current_architecture ();
fd50bc42
RE
2459}
2460
2461static void
08546159
AC
2462show_fp_model (struct ui_file *file, int from_tty,
2463 struct cmd_list_element *c, const char *value)
fd50bc42
RE
2464{
2465 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2466
28e97307 2467 if (arm_fp_model == ARM_FLOAT_AUTO
fd50bc42 2468 && gdbarch_bfd_arch_info (current_gdbarch)->arch == bfd_arch_arm)
28e97307
DJ
2469 fprintf_filtered (file, _("\
2470The current ARM floating point model is \"auto\" (currently \"%s\").\n"),
2471 fp_model_strings[tdep->fp_model]);
2472 else
2473 fprintf_filtered (file, _("\
2474The current ARM floating point model is \"%s\".\n"),
2475 fp_model_strings[arm_fp_model]);
2476}
2477
2478static void
2479arm_set_abi (char *args, int from_tty,
2480 struct cmd_list_element *c)
2481{
2482 enum arm_abi_kind arm_abi;
2483
2484 for (arm_abi = ARM_ABI_AUTO; arm_abi != ARM_ABI_LAST; arm_abi++)
2485 if (strcmp (arm_abi_string, arm_abi_strings[arm_abi]) == 0)
2486 {
2487 arm_abi_global = arm_abi;
2488 break;
2489 }
2490
2491 if (arm_abi == ARM_ABI_LAST)
2492 internal_error (__FILE__, __LINE__, _("Invalid ABI accepted: %s."),
2493 arm_abi_string);
2494
2495 arm_update_current_architecture ();
2496}
2497
2498static void
2499arm_show_abi (struct ui_file *file, int from_tty,
2500 struct cmd_list_element *c, const char *value)
2501{
2502 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
2503
2504 if (arm_abi_global == ARM_ABI_AUTO
2505 && gdbarch_bfd_arch_info (current_gdbarch)->arch == bfd_arch_arm)
2506 fprintf_filtered (file, _("\
2507The current ARM ABI is \"auto\" (currently \"%s\").\n"),
2508 arm_abi_strings[tdep->arm_abi]);
2509 else
2510 fprintf_filtered (file, _("The current ARM ABI is \"%s\".\n"),
2511 arm_abi_string);
fd50bc42
RE
2512}
2513
afd7eef0
RE
2514/* If the user changes the register disassembly style used for info
2515 register and other commands, we have to also switch the style used
2516 in opcodes for disassembly output. This function is run in the "set
2517 arm disassembly" command, and does that. */
bc90b915
FN
2518
2519static void
afd7eef0 2520set_disassembly_style_sfunc (char *args, int from_tty,
bc90b915
FN
2521 struct cmd_list_element *c)
2522{
afd7eef0 2523 set_disassembly_style ();
bc90b915
FN
2524}
2525\f
966fbf70 2526/* Return the ARM register name corresponding to register I. */
a208b0cb 2527static const char *
34e8f22d 2528arm_register_name (int i)
966fbf70 2529{
ff6f572f
DJ
2530 if (i >= ARRAY_SIZE (arm_register_names))
2531 /* These registers are only supported on targets which supply
2532 an XML description. */
2533 return "";
2534
966fbf70
RE
2535 return arm_register_names[i];
2536}
2537
bc90b915 2538static void
afd7eef0 2539set_disassembly_style (void)
bc90b915 2540{
123dc839 2541 int current;
bc90b915 2542
123dc839
DJ
2543 /* Find the style that the user wants. */
2544 for (current = 0; current < num_disassembly_options; current++)
2545 if (disassembly_style == valid_disassembly_styles[current])
2546 break;
2547 gdb_assert (current < num_disassembly_options);
bc90b915 2548
94c30b78 2549 /* Synchronize the disassembler. */
bc90b915
FN
2550 set_arm_regname_option (current);
2551}
2552
082fc60d
RE
2553/* Test whether the coff symbol specific value corresponds to a Thumb
2554 function. */
2555
2556static int
2557coff_sym_is_thumb (int val)
2558{
2559 return (val == C_THUMBEXT ||
2560 val == C_THUMBSTAT ||
2561 val == C_THUMBEXTFUNC ||
2562 val == C_THUMBSTATFUNC ||
2563 val == C_THUMBLABEL);
2564}
2565
2566/* arm_coff_make_msymbol_special()
2567 arm_elf_make_msymbol_special()
2568
2569 These functions test whether the COFF or ELF symbol corresponds to
2570 an address in thumb code, and set a "special" bit in a minimal
2571 symbol to indicate that it does. */
2572
34e8f22d 2573static void
082fc60d
RE
2574arm_elf_make_msymbol_special(asymbol *sym, struct minimal_symbol *msym)
2575{
2576 /* Thumb symbols are of type STT_LOPROC, (synonymous with
2577 STT_ARM_TFUNC). */
2578 if (ELF_ST_TYPE (((elf_symbol_type *)sym)->internal_elf_sym.st_info)
2579 == STT_LOPROC)
2580 MSYMBOL_SET_SPECIAL (msym);
2581}
2582
34e8f22d 2583static void
082fc60d
RE
2584arm_coff_make_msymbol_special(int val, struct minimal_symbol *msym)
2585{
2586 if (coff_sym_is_thumb (val))
2587 MSYMBOL_SET_SPECIAL (msym);
2588}
2589
756fe439 2590static void
61a1198a 2591arm_write_pc (struct regcache *regcache, CORE_ADDR pc)
756fe439 2592{
61a1198a 2593 regcache_cooked_write_unsigned (regcache, ARM_PC_REGNUM, pc);
756fe439
DJ
2594
2595 /* If necessary, set the T bit. */
2596 if (arm_apcs_32)
2597 {
61a1198a
UW
2598 ULONGEST val;
2599 regcache_cooked_read_unsigned (regcache, ARM_PS_REGNUM, &val);
756fe439 2600 if (arm_pc_is_thumb (pc))
61a1198a 2601 regcache_cooked_write_unsigned (regcache, ARM_PS_REGNUM, val | 0x20);
756fe439 2602 else
61a1198a
UW
2603 regcache_cooked_write_unsigned (regcache, ARM_PS_REGNUM,
2604 val & ~(ULONGEST) 0x20);
756fe439
DJ
2605 }
2606}
123dc839
DJ
2607
2608static struct value *
2609value_of_arm_user_reg (struct frame_info *frame, const void *baton)
2610{
2611 const int *reg_p = baton;
2612 return value_of_register (*reg_p, frame);
2613}
97e03143 2614\f
70f80edf
JT
2615static enum gdb_osabi
2616arm_elf_osabi_sniffer (bfd *abfd)
97e03143 2617{
2af48f68 2618 unsigned int elfosabi;
70f80edf 2619 enum gdb_osabi osabi = GDB_OSABI_UNKNOWN;
97e03143 2620
70f80edf 2621 elfosabi = elf_elfheader (abfd)->e_ident[EI_OSABI];
97e03143 2622
28e97307
DJ
2623 if (elfosabi == ELFOSABI_ARM)
2624 /* GNU tools use this value. Check note sections in this case,
2625 as well. */
2626 bfd_map_over_sections (abfd,
2627 generic_elf_osabi_sniff_abi_tag_sections,
2628 &osabi);
97e03143 2629
28e97307 2630 /* Anything else will be handled by the generic ELF sniffer. */
70f80edf 2631 return osabi;
97e03143
RE
2632}
2633
70f80edf 2634\f
da3c6d4a
MS
2635/* Initialize the current architecture based on INFO. If possible,
2636 re-use an architecture from ARCHES, which is a list of
2637 architectures already created during this debugging session.
97e03143 2638
da3c6d4a
MS
2639 Called e.g. at program startup, when reading a core file, and when
2640 reading a binary file. */
97e03143 2641
39bbf761
RE
2642static struct gdbarch *
2643arm_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
2644{
97e03143 2645 struct gdbarch_tdep *tdep;
39bbf761 2646 struct gdbarch *gdbarch;
28e97307
DJ
2647 struct gdbarch_list *best_arch;
2648 enum arm_abi_kind arm_abi = arm_abi_global;
2649 enum arm_float_model fp_model = arm_fp_model;
123dc839
DJ
2650 struct tdesc_arch_data *tdesc_data = NULL;
2651 int i;
ff6f572f 2652 int have_fpa_registers = 1;
123dc839
DJ
2653
2654 /* Check any target description for validity. */
2655 if (tdesc_has_registers (info.target_desc))
2656 {
2657 /* For most registers we require GDB's default names; but also allow
2658 the numeric names for sp / lr / pc, as a convenience. */
2659 static const char *const arm_sp_names[] = { "r13", "sp", NULL };
2660 static const char *const arm_lr_names[] = { "r14", "lr", NULL };
2661 static const char *const arm_pc_names[] = { "r15", "pc", NULL };
2662
2663 const struct tdesc_feature *feature;
2664 int i, valid_p;
2665
2666 feature = tdesc_find_feature (info.target_desc,
2667 "org.gnu.gdb.arm.core");
2668 if (feature == NULL)
2669 return NULL;
2670
2671 tdesc_data = tdesc_data_alloc ();
2672
2673 valid_p = 1;
2674 for (i = 0; i < ARM_SP_REGNUM; i++)
2675 valid_p &= tdesc_numbered_register (feature, tdesc_data, i,
2676 arm_register_names[i]);
2677 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
2678 ARM_SP_REGNUM,
2679 arm_sp_names);
2680 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
2681 ARM_LR_REGNUM,
2682 arm_lr_names);
2683 valid_p &= tdesc_numbered_register_choices (feature, tdesc_data,
2684 ARM_PC_REGNUM,
2685 arm_pc_names);
2686 valid_p &= tdesc_numbered_register (feature, tdesc_data,
2687 ARM_PS_REGNUM, "cpsr");
2688
2689 if (!valid_p)
2690 {
2691 tdesc_data_cleanup (tdesc_data);
2692 return NULL;
2693 }
2694
2695 feature = tdesc_find_feature (info.target_desc,
2696 "org.gnu.gdb.arm.fpa");
2697 if (feature != NULL)
2698 {
2699 valid_p = 1;
2700 for (i = ARM_F0_REGNUM; i <= ARM_FPS_REGNUM; i++)
2701 valid_p &= tdesc_numbered_register (feature, tdesc_data, i,
2702 arm_register_names[i]);
2703 if (!valid_p)
2704 {
2705 tdesc_data_cleanup (tdesc_data);
2706 return NULL;
2707 }
2708 }
ff6f572f
DJ
2709 else
2710 have_fpa_registers = 0;
2711
2712 feature = tdesc_find_feature (info.target_desc,
2713 "org.gnu.gdb.xscale.iwmmxt");
2714 if (feature != NULL)
2715 {
2716 static const char *const iwmmxt_names[] = {
2717 "wR0", "wR1", "wR2", "wR3", "wR4", "wR5", "wR6", "wR7",
2718 "wR8", "wR9", "wR10", "wR11", "wR12", "wR13", "wR14", "wR15",
2719 "wCID", "wCon", "wCSSF", "wCASF", "", "", "", "",
2720 "wCGR0", "wCGR1", "wCGR2", "wCGR3", "", "", "", "",
2721 };
2722
2723 valid_p = 1;
2724 for (i = ARM_WR0_REGNUM; i <= ARM_WR15_REGNUM; i++)
2725 valid_p
2726 &= tdesc_numbered_register (feature, tdesc_data, i,
2727 iwmmxt_names[i - ARM_WR0_REGNUM]);
2728
2729 /* Check for the control registers, but do not fail if they
2730 are missing. */
2731 for (i = ARM_WC0_REGNUM; i <= ARM_WCASF_REGNUM; i++)
2732 tdesc_numbered_register (feature, tdesc_data, i,
2733 iwmmxt_names[i - ARM_WR0_REGNUM]);
2734
2735 for (i = ARM_WCGR0_REGNUM; i <= ARM_WCGR3_REGNUM; i++)
2736 valid_p
2737 &= tdesc_numbered_register (feature, tdesc_data, i,
2738 iwmmxt_names[i - ARM_WR0_REGNUM]);
2739
2740 if (!valid_p)
2741 {
2742 tdesc_data_cleanup (tdesc_data);
2743 return NULL;
2744 }
2745 }
123dc839 2746 }
39bbf761 2747
28e97307
DJ
2748 /* If we have an object to base this architecture on, try to determine
2749 its ABI. */
39bbf761 2750
28e97307 2751 if (arm_abi == ARM_ABI_AUTO && info.abfd != NULL)
97e03143 2752 {
6b26d61a 2753 int ei_osabi, e_flags;
28e97307 2754
4be87837 2755 switch (bfd_get_flavour (info.abfd))
97e03143 2756 {
4be87837
DJ
2757 case bfd_target_aout_flavour:
2758 /* Assume it's an old APCS-style ABI. */
28e97307 2759 arm_abi = ARM_ABI_APCS;
4be87837 2760 break;
97e03143 2761
4be87837
DJ
2762 case bfd_target_coff_flavour:
2763 /* Assume it's an old APCS-style ABI. */
2764 /* XXX WinCE? */
28e97307
DJ
2765 arm_abi = ARM_ABI_APCS;
2766 break;
2767
2768 case bfd_target_elf_flavour:
2769 ei_osabi = elf_elfheader (info.abfd)->e_ident[EI_OSABI];
6b26d61a
MK
2770 e_flags = elf_elfheader (info.abfd)->e_flags;
2771
28e97307
DJ
2772 if (ei_osabi == ELFOSABI_ARM)
2773 {
2774 /* GNU tools used to use this value, but do not for EABI
6b26d61a
MK
2775 objects. There's nowhere to tag an EABI version
2776 anyway, so assume APCS. */
28e97307
DJ
2777 arm_abi = ARM_ABI_APCS;
2778 }
2779 else if (ei_osabi == ELFOSABI_NONE)
2780 {
6b26d61a 2781 int eabi_ver = EF_ARM_EABI_VERSION (e_flags);
28e97307
DJ
2782
2783 switch (eabi_ver)
2784 {
2785 case EF_ARM_EABI_UNKNOWN:
2786 /* Assume GNU tools. */
2787 arm_abi = ARM_ABI_APCS;
2788 break;
2789
2790 case EF_ARM_EABI_VER4:
625b5003 2791 case EF_ARM_EABI_VER5:
28e97307 2792 arm_abi = ARM_ABI_AAPCS;
2af48f68
PB
2793 /* EABI binaries default to VFP float ordering. */
2794 if (fp_model == ARM_FLOAT_AUTO)
2795 fp_model = ARM_FLOAT_SOFT_VFP;
28e97307
DJ
2796 break;
2797
2798 default:
6b26d61a 2799 /* Leave it as "auto". */
28e97307 2800 warning (_("unknown ARM EABI version 0x%x"), eabi_ver);
6b26d61a
MK
2801 break;
2802 }
2803 }
2804
2805 if (fp_model == ARM_FLOAT_AUTO)
2806 {
2807 int e_flags = elf_elfheader (info.abfd)->e_flags;
2808
2809 switch (e_flags & (EF_ARM_SOFT_FLOAT | EF_ARM_VFP_FLOAT))
2810 {
2811 case 0:
2812 /* Leave it as "auto". Strictly speaking this case
2813 means FPA, but almost nobody uses that now, and
2814 many toolchains fail to set the appropriate bits
2815 for the floating-point model they use. */
2816 break;
2817 case EF_ARM_SOFT_FLOAT:
2818 fp_model = ARM_FLOAT_SOFT_FPA;
2819 break;
2820 case EF_ARM_VFP_FLOAT:
2821 fp_model = ARM_FLOAT_VFP;
2822 break;
2823 case EF_ARM_SOFT_FLOAT | EF_ARM_VFP_FLOAT:
2824 fp_model = ARM_FLOAT_SOFT_VFP;
28e97307
DJ
2825 break;
2826 }
2827 }
4be87837 2828 break;
97e03143 2829
4be87837 2830 default:
28e97307 2831 /* Leave it as "auto". */
50ceaba5 2832 break;
97e03143
RE
2833 }
2834 }
2835
28e97307
DJ
2836 /* If there is already a candidate, use it. */
2837 for (best_arch = gdbarch_list_lookup_by_info (arches, &info);
2838 best_arch != NULL;
2839 best_arch = gdbarch_list_lookup_by_info (best_arch->next, &info))
2840 {
b8926edc
DJ
2841 if (arm_abi != ARM_ABI_AUTO
2842 && arm_abi != gdbarch_tdep (best_arch->gdbarch)->arm_abi)
28e97307
DJ
2843 continue;
2844
b8926edc
DJ
2845 if (fp_model != ARM_FLOAT_AUTO
2846 && fp_model != gdbarch_tdep (best_arch->gdbarch)->fp_model)
28e97307
DJ
2847 continue;
2848
2849 /* Found a match. */
2850 break;
2851 }
97e03143 2852
28e97307 2853 if (best_arch != NULL)
123dc839
DJ
2854 {
2855 if (tdesc_data != NULL)
2856 tdesc_data_cleanup (tdesc_data);
2857 return best_arch->gdbarch;
2858 }
28e97307
DJ
2859
2860 tdep = xcalloc (1, sizeof (struct gdbarch_tdep));
97e03143
RE
2861 gdbarch = gdbarch_alloc (&info, tdep);
2862
28e97307
DJ
2863 /* Record additional information about the architecture we are defining.
2864 These are gdbarch discriminators, like the OSABI. */
2865 tdep->arm_abi = arm_abi;
2866 tdep->fp_model = fp_model;
ff6f572f 2867 tdep->have_fpa_registers = have_fpa_registers;
08216dd7
RE
2868
2869 /* Breakpoints. */
67255d04
RE
2870 switch (info.byte_order)
2871 {
2872 case BFD_ENDIAN_BIG:
66e810cd
RE
2873 tdep->arm_breakpoint = arm_default_arm_be_breakpoint;
2874 tdep->arm_breakpoint_size = sizeof (arm_default_arm_be_breakpoint);
2875 tdep->thumb_breakpoint = arm_default_thumb_be_breakpoint;
2876 tdep->thumb_breakpoint_size = sizeof (arm_default_thumb_be_breakpoint);
2877
67255d04
RE
2878 break;
2879
2880 case BFD_ENDIAN_LITTLE:
66e810cd
RE
2881 tdep->arm_breakpoint = arm_default_arm_le_breakpoint;
2882 tdep->arm_breakpoint_size = sizeof (arm_default_arm_le_breakpoint);
2883 tdep->thumb_breakpoint = arm_default_thumb_le_breakpoint;
2884 tdep->thumb_breakpoint_size = sizeof (arm_default_thumb_le_breakpoint);
2885
67255d04
RE
2886 break;
2887
2888 default:
2889 internal_error (__FILE__, __LINE__,
edefbb7c 2890 _("arm_gdbarch_init: bad byte order for float format"));
67255d04
RE
2891 }
2892
d7b486e7
RE
2893 /* On ARM targets char defaults to unsigned. */
2894 set_gdbarch_char_signed (gdbarch, 0);
2895
9df628e0 2896 /* This should be low enough for everything. */
97e03143 2897 tdep->lowest_pc = 0x20;
94c30b78 2898 tdep->jb_pc = -1; /* Longjump support not enabled by default. */
97e03143 2899
7c00367c
MK
2900 /* The default, for both APCS and AAPCS, is to return small
2901 structures in registers. */
2902 tdep->struct_return = reg_struct_return;
2903
2dd604e7 2904 set_gdbarch_push_dummy_call (gdbarch, arm_push_dummy_call);
f53f0d0b 2905 set_gdbarch_frame_align (gdbarch, arm_frame_align);
39bbf761 2906
756fe439
DJ
2907 set_gdbarch_write_pc (gdbarch, arm_write_pc);
2908
148754e5 2909 /* Frame handling. */
eb5492fa
DJ
2910 set_gdbarch_unwind_dummy_id (gdbarch, arm_unwind_dummy_id);
2911 set_gdbarch_unwind_pc (gdbarch, arm_unwind_pc);
2912 set_gdbarch_unwind_sp (gdbarch, arm_unwind_sp);
2913
eb5492fa 2914 frame_base_set_default (gdbarch, &arm_normal_base);
148754e5 2915
34e8f22d
RE
2916 /* Address manipulation. */
2917 set_gdbarch_smash_text_address (gdbarch, arm_smash_text_address);
2918 set_gdbarch_addr_bits_remove (gdbarch, arm_addr_bits_remove);
2919
34e8f22d
RE
2920 /* Advance PC across function entry code. */
2921 set_gdbarch_skip_prologue (gdbarch, arm_skip_prologue);
2922
190dce09
UW
2923 /* Skip trampolines. */
2924 set_gdbarch_skip_trampoline_code (gdbarch, arm_skip_stub);
2925
34e8f22d
RE
2926 /* The stack grows downward. */
2927 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
2928
2929 /* Breakpoint manipulation. */
2930 set_gdbarch_breakpoint_from_pc (gdbarch, arm_breakpoint_from_pc);
34e8f22d
RE
2931
2932 /* Information about registers, etc. */
0ba6dca9 2933 set_gdbarch_deprecated_fp_regnum (gdbarch, ARM_FP_REGNUM); /* ??? */
34e8f22d
RE
2934 set_gdbarch_sp_regnum (gdbarch, ARM_SP_REGNUM);
2935 set_gdbarch_pc_regnum (gdbarch, ARM_PC_REGNUM);
ff6f572f 2936 set_gdbarch_num_regs (gdbarch, ARM_NUM_REGS);
7a5ea0d4 2937 set_gdbarch_register_type (gdbarch, arm_register_type);
34e8f22d 2938
ff6f572f
DJ
2939 /* This "info float" is FPA-specific. Use the generic version if we
2940 do not have FPA. */
2941 if (gdbarch_tdep (gdbarch)->have_fpa_registers)
2942 set_gdbarch_print_float_info (gdbarch, arm_print_float_info);
2943
26216b98 2944 /* Internal <-> external register number maps. */
ff6f572f
DJ
2945 set_gdbarch_dwarf_reg_to_regnum (gdbarch, arm_dwarf_reg_to_regnum);
2946 set_gdbarch_dwarf2_reg_to_regnum (gdbarch, arm_dwarf_reg_to_regnum);
26216b98
AC
2947 set_gdbarch_register_sim_regno (gdbarch, arm_register_sim_regno);
2948
34e8f22d
RE
2949 set_gdbarch_register_name (gdbarch, arm_register_name);
2950
2951 /* Returning results. */
2af48f68 2952 set_gdbarch_return_value (gdbarch, arm_return_value);
34e8f22d 2953
03d48a7d
RE
2954 /* Disassembly. */
2955 set_gdbarch_print_insn (gdbarch, gdb_print_insn_arm);
2956
34e8f22d
RE
2957 /* Minsymbol frobbing. */
2958 set_gdbarch_elf_make_msymbol_special (gdbarch, arm_elf_make_msymbol_special);
2959 set_gdbarch_coff_make_msymbol_special (gdbarch,
2960 arm_coff_make_msymbol_special);
2961
0d5de010
DJ
2962 /* Virtual tables. */
2963 set_gdbarch_vbit_in_delta (gdbarch, 1);
2964
97e03143 2965 /* Hook in the ABI-specific overrides, if they have been registered. */
4be87837 2966 gdbarch_init_osabi (info, gdbarch);
97e03143 2967
eb5492fa 2968 /* Add some default predicates. */
909cf6ea 2969 frame_unwind_append_sniffer (gdbarch, arm_stub_unwind_sniffer);
842e1f1e 2970 frame_unwind_append_sniffer (gdbarch, dwarf2_frame_sniffer);
eb5492fa
DJ
2971 frame_unwind_append_sniffer (gdbarch, arm_prologue_unwind_sniffer);
2972
97e03143
RE
2973 /* Now we have tuned the configuration, set a few final things,
2974 based on what the OS ABI has told us. */
2975
b8926edc
DJ
2976 /* If the ABI is not otherwise marked, assume the old GNU APCS. EABI
2977 binaries are always marked. */
2978 if (tdep->arm_abi == ARM_ABI_AUTO)
2979 tdep->arm_abi = ARM_ABI_APCS;
2980
2981 /* We used to default to FPA for generic ARM, but almost nobody
2982 uses that now, and we now provide a way for the user to force
2983 the model. So default to the most useful variant. */
2984 if (tdep->fp_model == ARM_FLOAT_AUTO)
2985 tdep->fp_model = ARM_FLOAT_SOFT_FPA;
2986
9df628e0
RE
2987 if (tdep->jb_pc >= 0)
2988 set_gdbarch_get_longjmp_target (gdbarch, arm_get_longjmp_target);
2989
08216dd7 2990 /* Floating point sizes and format. */
8da61cc4 2991 set_gdbarch_float_format (gdbarch, floatformats_ieee_single);
b8926edc 2992 if (tdep->fp_model == ARM_FLOAT_SOFT_FPA || tdep->fp_model == ARM_FLOAT_FPA)
08216dd7 2993 {
8da61cc4
DJ
2994 set_gdbarch_double_format
2995 (gdbarch, floatformats_ieee_double_littlebyte_bigword);
2996 set_gdbarch_long_double_format
2997 (gdbarch, floatformats_ieee_double_littlebyte_bigword);
2998 }
2999 else
3000 {
3001 set_gdbarch_double_format (gdbarch, floatformats_ieee_double);
3002 set_gdbarch_long_double_format (gdbarch, floatformats_ieee_double);
08216dd7
RE
3003 }
3004
123dc839
DJ
3005 if (tdesc_data)
3006 tdesc_use_registers (gdbarch, tdesc_data);
3007
3008 /* Add standard register aliases. We add aliases even for those
3009 nanes which are used by the current architecture - it's simpler,
3010 and does no harm, since nothing ever lists user registers. */
3011 for (i = 0; i < ARRAY_SIZE (arm_register_aliases); i++)
3012 user_reg_add (gdbarch, arm_register_aliases[i].name,
3013 value_of_arm_user_reg, &arm_register_aliases[i].regnum);
3014
39bbf761
RE
3015 return gdbarch;
3016}
3017
97e03143
RE
3018static void
3019arm_dump_tdep (struct gdbarch *current_gdbarch, struct ui_file *file)
3020{
3021 struct gdbarch_tdep *tdep = gdbarch_tdep (current_gdbarch);
3022
3023 if (tdep == NULL)
3024 return;
3025
edefbb7c 3026 fprintf_unfiltered (file, _("arm_dump_tdep: Lowest pc = 0x%lx"),
97e03143
RE
3027 (unsigned long) tdep->lowest_pc);
3028}
3029
a78f21af
AC
3030extern initialize_file_ftype _initialize_arm_tdep; /* -Wmissing-prototypes */
3031
c906108c 3032void
ed9a39eb 3033_initialize_arm_tdep (void)
c906108c 3034{
bc90b915
FN
3035 struct ui_file *stb;
3036 long length;
26304000 3037 struct cmd_list_element *new_set, *new_show;
53904c9e
AC
3038 const char *setname;
3039 const char *setdesc;
4bd7b427 3040 const char *const *regnames;
bc90b915
FN
3041 int numregs, i, j;
3042 static char *helptext;
edefbb7c
AC
3043 char regdesc[1024], *rdptr = regdesc;
3044 size_t rest = sizeof (regdesc);
085dd6e6 3045
42cf1509 3046 gdbarch_register (bfd_arch_arm, arm_gdbarch_init, arm_dump_tdep);
97e03143 3047
70f80edf
JT
3048 /* Register an ELF OS ABI sniffer for ARM binaries. */
3049 gdbarch_register_osabi_sniffer (bfd_arch_arm,
3050 bfd_target_elf_flavour,
3051 arm_elf_osabi_sniffer);
3052
94c30b78 3053 /* Get the number of possible sets of register names defined in opcodes. */
afd7eef0
RE
3054 num_disassembly_options = get_arm_regname_num_options ();
3055
3056 /* Add root prefix command for all "set arm"/"show arm" commands. */
3057 add_prefix_cmd ("arm", no_class, set_arm_command,
edefbb7c 3058 _("Various ARM-specific commands."),
afd7eef0
RE
3059 &setarmcmdlist, "set arm ", 0, &setlist);
3060
3061 add_prefix_cmd ("arm", no_class, show_arm_command,
edefbb7c 3062 _("Various ARM-specific commands."),
afd7eef0 3063 &showarmcmdlist, "show arm ", 0, &showlist);
bc90b915 3064
94c30b78 3065 /* Sync the opcode insn printer with our register viewer. */
bc90b915 3066 parse_arm_disassembler_option ("reg-names-std");
c5aa993b 3067
eefe576e
AC
3068 /* Initialize the array that will be passed to
3069 add_setshow_enum_cmd(). */
afd7eef0
RE
3070 valid_disassembly_styles
3071 = xmalloc ((num_disassembly_options + 1) * sizeof (char *));
3072 for (i = 0; i < num_disassembly_options; i++)
bc90b915
FN
3073 {
3074 numregs = get_arm_regnames (i, &setname, &setdesc, &regnames);
afd7eef0 3075 valid_disassembly_styles[i] = setname;
edefbb7c
AC
3076 length = snprintf (rdptr, rest, "%s - %s\n", setname, setdesc);
3077 rdptr += length;
3078 rest -= length;
123dc839
DJ
3079 /* When we find the default names, tell the disassembler to use
3080 them. */
bc90b915
FN
3081 if (!strcmp (setname, "std"))
3082 {
afd7eef0 3083 disassembly_style = setname;
bc90b915
FN
3084 set_arm_regname_option (i);
3085 }
3086 }
94c30b78 3087 /* Mark the end of valid options. */
afd7eef0 3088 valid_disassembly_styles[num_disassembly_options] = NULL;
c906108c 3089
edefbb7c
AC
3090 /* Create the help text. */
3091 stb = mem_fileopen ();
3092 fprintf_unfiltered (stb, "%s%s%s",
3093 _("The valid values are:\n"),
3094 regdesc,
3095 _("The default is \"std\"."));
bc90b915
FN
3096 helptext = ui_file_xstrdup (stb, &length);
3097 ui_file_delete (stb);
ed9a39eb 3098
edefbb7c
AC
3099 add_setshow_enum_cmd("disassembler", no_class,
3100 valid_disassembly_styles, &disassembly_style,
3101 _("Set the disassembly style."),
3102 _("Show the disassembly style."),
3103 helptext,
2c5b56ce 3104 set_disassembly_style_sfunc,
7915a72c 3105 NULL, /* FIXME: i18n: The disassembly style is \"%s\". */
7376b4c2 3106 &setarmcmdlist, &showarmcmdlist);
edefbb7c
AC
3107
3108 add_setshow_boolean_cmd ("apcs32", no_class, &arm_apcs_32,
3109 _("Set usage of ARM 32-bit mode."),
3110 _("Show usage of ARM 32-bit mode."),
3111 _("When off, a 26-bit PC will be used."),
2c5b56ce 3112 NULL,
7915a72c 3113 NULL, /* FIXME: i18n: Usage of ARM 32-bit mode is %s. */
26304000 3114 &setarmcmdlist, &showarmcmdlist);
c906108c 3115
fd50bc42 3116 /* Add a command to allow the user to force the FPU model. */
edefbb7c
AC
3117 add_setshow_enum_cmd ("fpu", no_class, fp_model_strings, &current_fp_model,
3118 _("Set the floating point type."),
3119 _("Show the floating point type."),
3120 _("auto - Determine the FP typefrom the OS-ABI.\n\
3121softfpa - Software FP, mixed-endian doubles on little-endian ARMs.\n\
3122fpa - FPA co-processor (GCC compiled).\n\
3123softvfp - Software FP with pure-endian doubles.\n\
3124vfp - VFP co-processor."),
edefbb7c 3125 set_fp_model_sfunc, show_fp_model,
7376b4c2 3126 &setarmcmdlist, &showarmcmdlist);
fd50bc42 3127
28e97307
DJ
3128 /* Add a command to allow the user to force the ABI. */
3129 add_setshow_enum_cmd ("abi", class_support, arm_abi_strings, &arm_abi_string,
3130 _("Set the ABI."),
3131 _("Show the ABI."),
3132 NULL, arm_set_abi, arm_show_abi,
3133 &setarmcmdlist, &showarmcmdlist);
3134
6529d2dd 3135 /* Debugging flag. */
edefbb7c
AC
3136 add_setshow_boolean_cmd ("arm", class_maintenance, &arm_debug,
3137 _("Set ARM debugging."),
3138 _("Show ARM debugging."),
3139 _("When on, arm-specific debugging is enabled."),
2c5b56ce 3140 NULL,
7915a72c 3141 NULL, /* FIXME: i18n: "ARM debugging is %s. */
26304000 3142 &setdebuglist, &showdebuglist);
c906108c 3143}
This page took 0.666432 seconds and 4 git commands to generate.