Add zex instruction support for moxie port
[deliverable/binutils-gdb.git] / gdb / mips-tdep.h
CommitLineData
d1973055
KB
1/* Target-dependent header for the MIPS architecture, for GDB, the GNU Debugger.
2
ecd75fc8 3 Copyright (C) 2002-2014 Free Software Foundation, Inc.
d1973055
KB
4
5 This file is part of GDB.
6
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
a9762ec7 9 the Free Software Foundation; either version 3 of the License, or
d1973055
KB
10 (at your option) any later version.
11
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
a9762ec7 18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
d1973055
KB
19
20#ifndef MIPS_TDEP_H
21#define MIPS_TDEP_H
22
3e5d3a5a
MR
23#include "objfiles.h"
24
da3331ec
AC
25struct gdbarch;
26
025bb325 27/* All the possible MIPS ABIs. */
d1973055
KB
28enum mips_abi
29 {
30 MIPS_ABI_UNKNOWN = 0,
31 MIPS_ABI_N32,
32 MIPS_ABI_O32,
33 MIPS_ABI_N64,
34 MIPS_ABI_O64,
35 MIPS_ABI_EABI32,
36 MIPS_ABI_EABI64,
37 MIPS_ABI_LAST
38 };
39
40/* Return the MIPS ABI associated with GDBARCH. */
41enum mips_abi mips_abi (struct gdbarch *gdbarch);
42
4cc0665f
MR
43/* Base and compressed MIPS ISA variations. */
44enum mips_isa
45 {
46 ISA_MIPS = -1, /* mips_compression_string depends on it. */
47 ISA_MIPS16,
48 ISA_MICROMIPS
49 };
50
1b13c4f6 51/* Return the MIPS ISA's register size. Just a short cut to the BFD
4246e332 52 architecture's word size. */
1b13c4f6 53extern int mips_isa_regsize (struct gdbarch *gdbarch);
4246e332 54
56cea623
AC
55/* Return the current index for various MIPS registers. */
56struct mips_regnum
57{
58 int pc;
59 int fp0;
60 int fp_implementation_revision;
61 int fp_control_status;
62 int badvaddr; /* Bad vaddr for addressing exception. */
63 int cause; /* Describes last exception. */
64 int hi; /* Multiply/divide temp. */
65 int lo; /* ... */
1faeff08
MR
66 int dspacc; /* SmartMIPS/DSP accumulators. */
67 int dspctl; /* DSP control. */
56cea623
AC
68};
69extern const struct mips_regnum *mips_regnum (struct gdbarch *gdbarch);
70
e38d4e1a
DJ
71/* Some MIPS boards don't support floating point while others only
72 support single-precision floating-point operations. */
73
74enum mips_fpu_type
75{
76 MIPS_FPU_DOUBLE, /* Full double precision floating point. */
77 MIPS_FPU_SINGLE, /* Single precision floating point (R4650). */
78 MIPS_FPU_NONE /* No floating point. */
79};
80
025bb325 81/* MIPS specific per-architecture information. */
e38d4e1a
DJ
82struct gdbarch_tdep
83{
84 /* from the elf header */
85 int elf_flags;
86
87 /* mips options */
88 enum mips_abi mips_abi;
89 enum mips_abi found_abi;
4cc0665f 90 enum mips_isa mips_isa;
e38d4e1a
DJ
91 enum mips_fpu_type mips_fpu_type;
92 int mips_last_arg_regnum;
93 int mips_last_fp_arg_regnum;
94 int default_mask_address_p;
95 /* Is the target using 64-bit raw integer registers but only
96 storing a left-aligned 32-bit value in each? */
97 int mips64_transfers_32bit_regs_p;
98 /* Indexes for various registers. IRIX and embedded have
99 different values. This contains the "public" fields. Don't
100 add any that do not need to be public. */
101 const struct mips_regnum *regnum;
102 /* Register names table for the current register set. */
103 const char **mips_processor_reg_names;
104
105 /* The size of register data available from the target, if known.
106 This doesn't quite obsolete the manual
107 mips64_transfers_32bit_regs_p, since that is documented to force
108 left alignment even for big endian (very strange). */
109 int register_size_valid_p;
110 int register_size;
111
112 /* Return the expected next PC if FRAME is stopped at a syscall
113 instruction. */
114 CORE_ADDR (*syscall_next_pc) (struct frame_info *frame);
115};
116
7157eed4 117/* Register numbers of various important registers. */
613e114f 118
9c46b6f0
MK
119enum
120{
613e114f 121 MIPS_ZERO_REGNUM = 0, /* Read-only register, always 0. */
9c46b6f0 122 MIPS_AT_REGNUM = 1,
613e114f 123 MIPS_V0_REGNUM = 2, /* Function integer return value. */
025bb325 124 MIPS_A0_REGNUM = 4, /* Loc of first arg during a subr call. */
14132e89 125 MIPS_S2_REGNUM = 18, /* Contains return address in MIPS16 thunks. */
613e114f 126 MIPS_T9_REGNUM = 25, /* Contains address of callee in PIC. */
14132e89 127 MIPS_GP_REGNUM = 28,
f10683bb 128 MIPS_SP_REGNUM = 29,
9c46b6f0 129 MIPS_RA_REGNUM = 31,
24e05951 130 MIPS_PS_REGNUM = 32, /* Contains processor status. */
56cea623
AC
131 MIPS_EMBED_LO_REGNUM = 33,
132 MIPS_EMBED_HI_REGNUM = 34,
133 MIPS_EMBED_BADVADDR_REGNUM = 35,
134 MIPS_EMBED_CAUSE_REGNUM = 36,
135 MIPS_EMBED_PC_REGNUM = 37,
613e114f 136 MIPS_EMBED_FP0_REGNUM = 38,
025bb325 137 MIPS_UNUSED_REGNUM = 73, /* Never used, FIXME. */
607fc93c 138 MIPS_FIRST_EMBED_REGNUM = 74, /* First CP0 register for embedded use. */
a5c9623c 139 MIPS_PRID_REGNUM = 89, /* Processor ID. */
607fc93c 140 MIPS_LAST_EMBED_REGNUM = 89 /* Last one. */
56cea623
AC
141};
142
025bb325 143/* Defined in mips-tdep.c and used in remote-mips.c. */
691c0433
AC
144extern void deprecated_mips_set_processor_regs_hack (void);
145
95ac2dcf
AC
146/* Instruction sizes and other useful constants. */
147enum
9c46b6f0 148{
95ac2dcf
AC
149 MIPS_INSN16_SIZE = 2,
150 MIPS_INSN32_SIZE = 4,
151 /* The number of floating-point or integer registers. */
152 MIPS_NUMREGS = 32
9c46b6f0
MK
153};
154
0d0266c6 155/* Single step based on where the current instruction will take us. */
0b1b3e42 156extern int mips_software_single_step (struct frame_info *frame);
691c0433 157
4cc0665f
MR
158/* Tell if the program counter value in MEMADDR is in a standard
159 MIPS function. */
160extern int mips_pc_is_mips (bfd_vma memaddr);
161
0fe7e7c8
AC
162/* Tell if the program counter value in MEMADDR is in a MIPS16
163 function. */
4cc0665f
MR
164extern int mips_pc_is_mips16 (struct gdbarch *gdbarch, bfd_vma memaddr);
165
166/* Tell if the program counter value in MEMADDR is in a microMIPS
167 function. */
168extern int mips_pc_is_micromips (struct gdbarch *gdbarch, bfd_vma memaddr);
0fe7e7c8 169
025bb325 170/* Return the currently configured (or set) saved register size. */
e6bc2e8a
AC
171extern unsigned int mips_abi_regsize (struct gdbarch *gdbarch);
172
5a439849
MR
173/* Make PC the address of the next instruction to execute. */
174extern void mips_write_pc (struct regcache *regcache, CORE_ADDR pc);
175
4eb0ad19
DJ
176/* Target descriptions which only indicate the size of general
177 registers. */
178extern struct target_desc *mips_tdesc_gp32;
179extern struct target_desc *mips_tdesc_gp64;
180
3e5d3a5a
MR
181/* Return non-zero if PC is in a MIPS SVR4 lazy binding stub section. */
182
183static inline int
184in_mips_stubs_section (CORE_ADDR pc)
185{
186 return pc_in_section (pc, ".MIPS.stubs");
187}
188
d1973055 189#endif /* MIPS_TDEP_H */
This page took 1.107518 seconds and 4 git commands to generate.