2003-10-10 Andrew Cagney <cagney@redhat.com>
[deliverable/binutils-gdb.git] / gdb / sh-tdep.c
CommitLineData
85a453d5 1/* Target-dependent code for Renesas Super-H, for GDB.
1e698235 2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003
3116c80a 3 Free Software Foundation, Inc.
c906108c 4
c5aa993b 5 This file is part of GDB.
c906108c 6
c5aa993b
JM
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2 of the License, or
10 (at your option) any later version.
c906108c 11
c5aa993b
JM
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
c906108c 16
c5aa993b
JM
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software
19 Foundation, Inc., 59 Temple Place - Suite 330,
20 Boston, MA 02111-1307, USA. */
c906108c
SS
21
22/*
c5aa993b
JM
23 Contributed by Steve Chamberlain
24 sac@cygnus.com
c906108c
SS
25 */
26
27#include "defs.h"
28#include "frame.h"
1c0159e0
CV
29#include "frame-base.h"
30#include "frame-unwind.h"
31#include "dwarf2-frame.h"
c906108c
SS
32#include "symtab.h"
33#include "symfile.h"
34#include "gdbtypes.h"
35#include "gdbcmd.h"
36#include "gdbcore.h"
37#include "value.h"
38#include "dis-asm.h"
73c1f219 39#include "inferior.h"
c906108c 40#include "gdb_string.h"
1c0159e0 41#include "gdb_assert.h"
b4a20239 42#include "arch-utils.h"
fb409745 43#include "floatformat.h"
4e052eda 44#include "regcache.h"
d16aafd8 45#include "doublest.h"
4be87837 46#include "osabi.h"
c906108c 47
ab3b8126
JT
48#include "sh-tdep.h"
49
d658f924 50#include "elf-bfd.h"
1a8629c7
MS
51#include "solib-svr4.h"
52
55ff77ac 53/* sh flags */
283150cd
EZ
54#include "elf/sh.h"
55/* registers numbers shared with the simulator */
1c922164 56#include "gdb/sim-sh.h"
283150cd 57
55ff77ac 58static void (*sh_show_regs) (void);
cc17453a 59
f2ea0907 60#define SH_NUM_REGS 59
88e04cc1 61
1c0159e0 62struct sh_frame_cache
cc17453a 63{
1c0159e0
CV
64 /* Base address. */
65 CORE_ADDR base;
66 LONGEST sp_offset;
67 CORE_ADDR pc;
68
69 /* Flag showing that a frame has been created in the prologue code. */
70 int uses_fp;
71
72 /* Saved registers. */
73 CORE_ADDR saved_regs[SH_NUM_REGS];
74 CORE_ADDR saved_sp;
63978407 75};
c906108c 76
fa88f677 77static const char *
cc17453a 78sh_generic_register_name (int reg_nr)
c5aa993b 79{
617daa0e
CV
80 static char *register_names[] = {
81 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
82 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
83 "pc", "pr", "gbr", "vbr", "mach", "macl", "sr",
cc17453a 84 "fpul", "fpscr",
617daa0e
CV
85 "fr0", "fr1", "fr2", "fr3", "fr4", "fr5", "fr6", "fr7",
86 "fr8", "fr9", "fr10", "fr11", "fr12", "fr13", "fr14", "fr15",
87 "ssr", "spc",
cc17453a
EZ
88 "r0b0", "r1b0", "r2b0", "r3b0", "r4b0", "r5b0", "r6b0", "r7b0",
89 "r0b1", "r1b1", "r2b1", "r3b1", "r4b1", "r5b1", "r6b1", "r7b1",
90 };
91 if (reg_nr < 0)
92 return NULL;
93 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
94 return NULL;
95 return register_names[reg_nr];
96}
97
fa88f677 98static const char *
cc17453a
EZ
99sh_sh_register_name (int reg_nr)
100{
617daa0e
CV
101 static char *register_names[] = {
102 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
103 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
104 "pc", "pr", "gbr", "vbr", "mach", "macl", "sr",
105 "", "",
106 "", "", "", "", "", "", "", "",
107 "", "", "", "", "", "", "", "",
108 "", "",
109 "", "", "", "", "", "", "", "",
110 "", "", "", "", "", "", "", "",
cc17453a
EZ
111 };
112 if (reg_nr < 0)
113 return NULL;
114 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
115 return NULL;
116 return register_names[reg_nr];
117}
118
fa88f677 119static const char *
cc17453a
EZ
120sh_sh3_register_name (int reg_nr)
121{
617daa0e
CV
122 static char *register_names[] = {
123 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
124 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
125 "pc", "pr", "gbr", "vbr", "mach", "macl", "sr",
126 "", "",
127 "", "", "", "", "", "", "", "",
128 "", "", "", "", "", "", "", "",
129 "ssr", "spc",
cc17453a
EZ
130 "r0b0", "r1b0", "r2b0", "r3b0", "r4b0", "r5b0", "r6b0", "r7b0",
131 "r0b1", "r1b1", "r2b1", "r3b1", "r4b1", "r5b1", "r6b1", "r7b1"
132 };
133 if (reg_nr < 0)
134 return NULL;
135 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
136 return NULL;
137 return register_names[reg_nr];
138}
139
fa88f677 140static const char *
cc17453a
EZ
141sh_sh3e_register_name (int reg_nr)
142{
617daa0e
CV
143 static char *register_names[] = {
144 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
145 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
146 "pc", "pr", "gbr", "vbr", "mach", "macl", "sr",
cc17453a 147 "fpul", "fpscr",
617daa0e
CV
148 "fr0", "fr1", "fr2", "fr3", "fr4", "fr5", "fr6", "fr7",
149 "fr8", "fr9", "fr10", "fr11", "fr12", "fr13", "fr14", "fr15",
150 "ssr", "spc",
cc17453a
EZ
151 "r0b0", "r1b0", "r2b0", "r3b0", "r4b0", "r5b0", "r6b0", "r7b0",
152 "r0b1", "r1b1", "r2b1", "r3b1", "r4b1", "r5b1", "r6b1", "r7b1",
153 };
154 if (reg_nr < 0)
155 return NULL;
156 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
157 return NULL;
158 return register_names[reg_nr];
159}
160
2d188dd3
NC
161static const char *
162sh_sh2e_register_name (int reg_nr)
163{
617daa0e
CV
164 static char *register_names[] = {
165 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
166 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
167 "pc", "pr", "gbr", "vbr", "mach", "macl", "sr",
2d188dd3 168 "fpul", "fpscr",
617daa0e
CV
169 "fr0", "fr1", "fr2", "fr3", "fr4", "fr5", "fr6", "fr7",
170 "fr8", "fr9", "fr10", "fr11", "fr12", "fr13", "fr14", "fr15",
171 "", "",
2d188dd3
NC
172 "", "", "", "", "", "", "", "",
173 "", "", "", "", "", "", "", "",
174 };
175 if (reg_nr < 0)
176 return NULL;
177 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
178 return NULL;
179 return register_names[reg_nr];
180}
181
fa88f677 182static const char *
cc17453a
EZ
183sh_sh_dsp_register_name (int reg_nr)
184{
617daa0e
CV
185 static char *register_names[] = {
186 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
187 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
188 "pc", "pr", "gbr", "vbr", "mach", "macl", "sr",
189 "", "dsr",
190 "a0g", "a0", "a1g", "a1", "m0", "m1", "x0", "x1",
191 "y0", "y1", "", "", "", "", "", "mod",
192 "", "",
193 "rs", "re", "", "", "", "", "", "",
194 "", "", "", "", "", "", "", "",
cc17453a
EZ
195 };
196 if (reg_nr < 0)
197 return NULL;
198 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
199 return NULL;
200 return register_names[reg_nr];
201}
202
fa88f677 203static const char *
cc17453a
EZ
204sh_sh3_dsp_register_name (int reg_nr)
205{
617daa0e
CV
206 static char *register_names[] = {
207 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
208 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
209 "pc", "pr", "gbr", "vbr", "mach", "macl", "sr",
210 "", "dsr",
211 "a0g", "a0", "a1g", "a1", "m0", "m1", "x0", "x1",
212 "y0", "y1", "", "", "", "", "", "mod",
213 "ssr", "spc",
214 "rs", "re", "", "", "", "", "", "",
215 "r0b", "r1b", "r2b", "r3b", "r4b", "r5b", "r6b", "r7b"
216 "", "", "", "", "", "", "", "",
cc17453a
EZ
217 };
218 if (reg_nr < 0)
219 return NULL;
220 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
221 return NULL;
222 return register_names[reg_nr];
223}
224
fa88f677 225static const char *
53116e27
EZ
226sh_sh4_register_name (int reg_nr)
227{
617daa0e 228 static char *register_names[] = {
a38d2a54 229 /* general registers 0-15 */
617daa0e
CV
230 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
231 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
a38d2a54 232 /* 16 - 22 */
617daa0e 233 "pc", "pr", "gbr", "vbr", "mach", "macl", "sr",
a38d2a54 234 /* 23, 24 */
53116e27 235 "fpul", "fpscr",
a38d2a54 236 /* floating point registers 25 - 40 */
617daa0e
CV
237 "fr0", "fr1", "fr2", "fr3", "fr4", "fr5", "fr6", "fr7",
238 "fr8", "fr9", "fr10", "fr11", "fr12", "fr13", "fr14", "fr15",
a38d2a54 239 /* 41, 42 */
617daa0e 240 "ssr", "spc",
a38d2a54 241 /* bank 0 43 - 50 */
53116e27 242 "r0b0", "r1b0", "r2b0", "r3b0", "r4b0", "r5b0", "r6b0", "r7b0",
a38d2a54 243 /* bank 1 51 - 58 */
53116e27 244 "r0b1", "r1b1", "r2b1", "r3b1", "r4b1", "r5b1", "r6b1", "r7b1",
a38d2a54 245 /* double precision (pseudo) 59 - 66 */
617daa0e 246 "dr0", "dr2", "dr4", "dr6", "dr8", "dr10", "dr12", "dr14",
a38d2a54 247 /* vectors (pseudo) 67 - 70 */
617daa0e 248 "fv0", "fv4", "fv8", "fv12",
a38d2a54
EZ
249 /* FIXME: missing XF 71 - 86 */
250 /* FIXME: missing XD 87 - 94 */
53116e27
EZ
251 };
252 if (reg_nr < 0)
253 return NULL;
254 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
255 return NULL;
256 return register_names[reg_nr];
257}
258
3117ed25 259static const unsigned char *
fba45db2 260sh_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenptr)
cc17453a
EZ
261{
262 /* 0xc3c3 is trapa #c3, and it works in big and little endian modes */
617daa0e
CV
263 static unsigned char breakpoint[] = { 0xc3, 0xc3 };
264
cc17453a
EZ
265 *lenptr = sizeof (breakpoint);
266 return breakpoint;
267}
c906108c
SS
268
269/* Prologue looks like
1c0159e0
CV
270 mov.l r14,@-r15
271 sts.l pr,@-r15
272 mov.l <regs>,@-r15
273 sub <room_for_loca_vars>,r15
274 mov r15,r14
8db62801 275
1c0159e0 276 Actually it can be more complicated than this but that's it, basically.
c5aa993b 277 */
c906108c 278
1c0159e0
CV
279#define GET_SOURCE_REG(x) (((x) >> 4) & 0xf)
280#define GET_TARGET_REG(x) (((x) >> 8) & 0xf)
281
8db62801
EZ
282/* STS.L PR,@-r15 0100111100100010
283 r15-4-->r15, PR-->(r15) */
c906108c 284#define IS_STS(x) ((x) == 0x4f22)
8db62801
EZ
285
286/* MOV.L Rm,@-r15 00101111mmmm0110
287 r15-4-->r15, Rm-->(R15) */
c906108c 288#define IS_PUSH(x) (((x) & 0xff0f) == 0x2f06)
8db62801 289
8db62801
EZ
290/* MOV r15,r14 0110111011110011
291 r15-->r14 */
c906108c 292#define IS_MOV_SP_FP(x) ((x) == 0x6ef3)
8db62801
EZ
293
294/* ADD #imm,r15 01111111iiiiiiii
295 r15+imm-->r15 */
1c0159e0 296#define IS_ADD_IMM_SP(x) (((x) & 0xff00) == 0x7f00)
8db62801 297
c906108c
SS
298#define IS_MOV_R3(x) (((x) & 0xff00) == 0x1a00)
299#define IS_SHLL_R3(x) ((x) == 0x4300)
8db62801
EZ
300
301/* ADD r3,r15 0011111100111100
302 r15+r3-->r15 */
c906108c 303#define IS_ADD_R3SP(x) ((x) == 0x3f3c)
8db62801
EZ
304
305/* FMOV.S FRm,@-Rn Rn-4-->Rn, FRm-->(Rn) 1111nnnnmmmm1011
8db62801 306 FMOV DRm,@-Rn Rn-8-->Rn, DRm-->(Rn) 1111nnnnmmm01011
8db62801 307 FMOV XDm,@-Rn Rn-8-->Rn, XDm-->(Rn) 1111nnnnmmm11011 */
f2ea0907
CV
308/* CV, 2003-08-28: Only suitable with Rn == SP, therefore name changed to
309 make this entirely clear. */
1c0159e0
CV
310/* #define IS_FMOV(x) (((x) & 0xf00f) == 0xf00b) */
311#define IS_FPUSH(x) (((x) & 0xff0f) == 0xff0b)
312
313/* MOV Rm,Rn Rm-->Rn 0110nnnnmmmm0011 4 <= m <= 7 */
314#define IS_MOV_ARG_TO_REG(x) \
315 (((x) & 0xf00f) == 0x6003 && \
316 ((x) & 0x00f0) >= 0x0040 && \
317 ((x) & 0x00f0) <= 0x0070)
318/* MOV.L Rm,@Rn 0010nnnnmmmm0010 n = 14, 4 <= m <= 7 */
319#define IS_MOV_ARG_TO_IND_R14(x) \
320 (((x) & 0xff0f) == 0x2e02 && \
321 ((x) & 0x00f0) >= 0x0040 && \
322 ((x) & 0x00f0) <= 0x0070)
323/* MOV.L Rm,@(disp*4,Rn) 00011110mmmmdddd n = 14, 4 <= m <= 7 */
324#define IS_MOV_ARG_TO_IND_R14_WITH_DISP(x) \
325 (((x) & 0xff00) == 0x1e00 && \
326 ((x) & 0x00f0) >= 0x0040 && \
327 ((x) & 0x00f0) <= 0x0070)
328
329/* MOV.W @(disp*2,PC),Rn 1001nnnndddddddd */
330#define IS_MOVW_PCREL_TO_REG(x) (((x) & 0xf000) == 0x9000)
331/* MOV.L @(disp*4,PC),Rn 1101nnnndddddddd */
332#define IS_MOVL_PCREL_TO_REG(x) (((x) & 0xf000) == 0xd000)
333/* SUB Rn,R15 00111111nnnn1000 */
334#define IS_SUB_REG_FROM_SP(x) (((x) & 0xff0f) == 0x3f08)
8db62801 335
1c0159e0 336#define FPSCR_SZ (1 << 20)
cc17453a 337
1c0159e0
CV
338/* The following instructions are used for epilogue testing. */
339#define IS_RESTORE_FP(x) ((x) == 0x6ef6)
340#define IS_RTS(x) ((x) == 0x000b)
341#define IS_LDS(x) ((x) == 0x4f26)
342#define IS_MOV_FP_SP(x) ((x) == 0x6fe3)
343#define IS_ADD_REG_TO_FP(x) (((x) & 0xff0f) == 0x3e0c)
344#define IS_ADD_IMM_FP(x) (((x) & 0xff00) == 0x7e00)
cc17453a 345
cc17453a
EZ
346/* Disassemble an instruction. */
347static int
617daa0e 348gdb_print_insn_sh (bfd_vma memaddr, disassemble_info * info)
c906108c 349{
1c509ca8
JR
350 info->endian = TARGET_BYTE_ORDER;
351 return print_insn_sh (memaddr, info);
283150cd
EZ
352}
353
cc17453a 354static CORE_ADDR
1c0159e0
CV
355sh_analyze_prologue (CORE_ADDR pc, CORE_ADDR current_pc,
356 struct sh_frame_cache *cache)
617daa0e 357{
1c0159e0
CV
358 ULONGEST inst;
359 CORE_ADDR opc;
360 int offset;
361 int sav_offset = 0;
c906108c 362 int r3_val = 0;
1c0159e0 363 int reg, sav_reg = -1;
cc17453a 364
1c0159e0
CV
365 if (pc >= current_pc)
366 return current_pc;
cc17453a 367
1c0159e0 368 cache->uses_fp = 0;
cc17453a
EZ
369 for (opc = pc + (2 * 28); pc < opc; pc += 2)
370 {
1c0159e0 371 inst = read_memory_unsigned_integer (pc, 2);
cc17453a 372 /* See where the registers will be saved to */
f2ea0907 373 if (IS_PUSH (inst))
cc17453a 374 {
1c0159e0
CV
375 cache->saved_regs[GET_SOURCE_REG (inst)] = cache->sp_offset;
376 cache->sp_offset += 4;
cc17453a 377 }
f2ea0907 378 else if (IS_STS (inst))
cc17453a 379 {
1c0159e0
CV
380 cache->saved_regs[PR_REGNUM] = cache->sp_offset;
381 cache->sp_offset += 4;
cc17453a 382 }
f2ea0907 383 else if (IS_MOV_R3 (inst))
cc17453a 384 {
f2ea0907 385 r3_val = ((inst & 0xff) ^ 0x80) - 0x80;
cc17453a 386 }
f2ea0907 387 else if (IS_SHLL_R3 (inst))
cc17453a
EZ
388 {
389 r3_val <<= 1;
390 }
f2ea0907 391 else if (IS_ADD_R3SP (inst))
cc17453a 392 {
1c0159e0 393 cache->sp_offset += -r3_val;
cc17453a 394 }
f2ea0907 395 else if (IS_ADD_IMM_SP (inst))
cc17453a 396 {
1c0159e0
CV
397 offset = ((inst & 0xff) ^ 0x80) - 0x80;
398 cache->sp_offset -= offset;
c906108c 399 }
1c0159e0 400 else if (IS_MOVW_PCREL_TO_REG (inst))
617daa0e 401 {
1c0159e0
CV
402 if (sav_reg < 0)
403 {
404 reg = GET_TARGET_REG (inst);
405 if (reg < 14)
406 {
407 sav_reg = reg;
408 offset = (((inst & 0xff) ^ 0x80) - 0x80) << 1;
409 sav_offset =
617daa0e 410 read_memory_integer (((pc + 4) & ~3) + offset, 2);
1c0159e0
CV
411 }
412 }
c906108c 413 }
1c0159e0 414 else if (IS_MOVL_PCREL_TO_REG (inst))
617daa0e 415 {
1c0159e0
CV
416 if (sav_reg < 0)
417 {
418 reg = (inst & 0x0f00) >> 8;
419 if (reg < 14)
420 {
421 sav_reg = reg;
422 offset = (((inst & 0xff) ^ 0x80) - 0x80) << 1;
423 sav_offset =
617daa0e 424 read_memory_integer (((pc + 4) & ~3) + offset, 4);
1c0159e0
CV
425 }
426 }
c906108c 427 }
1c0159e0 428 else if (IS_SUB_REG_FROM_SP (inst))
617daa0e 429 {
1c0159e0
CV
430 reg = GET_SOURCE_REG (inst);
431 if (sav_reg > 0 && reg == sav_reg)
432 {
433 sav_reg = -1;
434 }
435 cache->sp_offset += sav_offset;
c906108c 436 }
f2ea0907 437 else if (IS_FPUSH (inst))
c906108c 438 {
f2ea0907 439 if (read_register (FPSCR_REGNUM) & FPSCR_SZ)
c906108c 440 {
1c0159e0 441 cache->sp_offset += 8;
c906108c
SS
442 }
443 else
444 {
1c0159e0 445 cache->sp_offset += 4;
c906108c
SS
446 }
447 }
f2ea0907 448 else if (IS_MOV_SP_FP (inst))
617daa0e 449 {
1c0159e0
CV
450 if (!cache->uses_fp)
451 cache->uses_fp = 1;
452 /* At this point, only allow argument register moves to other
453 registers or argument register moves to @(X,fp) which are
454 moving the register arguments onto the stack area allocated
455 by a former add somenumber to SP call. Don't allow moving
456 to an fp indirect address above fp + cache->sp_offset. */
457 pc += 2;
458 for (opc = pc + 12; pc < opc; pc += 2)
459 {
460 inst = read_memory_integer (pc, 2);
461 if (IS_MOV_ARG_TO_IND_R14 (inst))
617daa0e 462 {
1c0159e0
CV
463 reg = GET_SOURCE_REG (inst);
464 if (cache->sp_offset > 0)
617daa0e 465 cache->saved_regs[reg] = cache->sp_offset;
1c0159e0
CV
466 }
467 else if (IS_MOV_ARG_TO_IND_R14_WITH_DISP (inst))
617daa0e 468 {
1c0159e0
CV
469 reg = GET_SOURCE_REG (inst);
470 offset = (inst & 0xf) * 4;
471 if (cache->sp_offset > offset)
472 cache->saved_regs[reg] = cache->sp_offset - offset;
473 }
474 else if (IS_MOV_ARG_TO_REG (inst))
617daa0e 475 continue;
1c0159e0
CV
476 else
477 break;
478 }
479 break;
480 }
617daa0e
CV
481#if 0 /* This used to just stop when it found an instruction that
482 was not considered part of the prologue. Now, we just
483 keep going looking for likely instructions. */
c906108c
SS
484 else
485 break;
2bfa91ee 486#endif
c906108c
SS
487 }
488
1c0159e0
CV
489 return pc;
490}
c906108c 491
1c0159e0 492/* Skip any prologue before the guts of a function */
c906108c 493
1c0159e0
CV
494/* Skip the prologue using the debug information. If this fails we'll
495 fall back on the 'guess' method below. */
496static CORE_ADDR
497after_prologue (CORE_ADDR pc)
498{
499 struct symtab_and_line sal;
500 CORE_ADDR func_addr, func_end;
c906108c 501
1c0159e0
CV
502 /* If we can not find the symbol in the partial symbol table, then
503 there is no hope we can determine the function's start address
504 with this code. */
505 if (!find_pc_partial_function (pc, NULL, &func_addr, &func_end))
506 return 0;
c906108c 507
1c0159e0
CV
508 /* Get the line associated with FUNC_ADDR. */
509 sal = find_pc_line (func_addr, 0);
510
511 /* There are only two cases to consider. First, the end of the source line
512 is within the function bounds. In that case we return the end of the
513 source line. Second is the end of the source line extends beyond the
514 bounds of the current function. We need to use the slow code to
515 examine instructions in that case. */
516 if (sal.end < func_end)
517 return sal.end;
518 else
519 return 0;
c906108c
SS
520}
521
1c0159e0
CV
522static CORE_ADDR
523sh_skip_prologue (CORE_ADDR start_pc)
c906108c 524{
1c0159e0
CV
525 CORE_ADDR pc;
526 struct sh_frame_cache cache;
527
528 /* See if we can determine the end of the prologue via the symbol table.
529 If so, then return either PC, or the PC after the prologue, whichever
530 is greater. */
531 pc = after_prologue (start_pc);
cc17453a 532
1c0159e0
CV
533 /* If after_prologue returned a useful address, then use it. Else
534 fall back on the instruction skipping code. */
535 if (pc)
536 return max (pc, start_pc);
c906108c 537
1c0159e0
CV
538 cache.sp_offset = -4;
539 pc = sh_analyze_prologue (start_pc, (CORE_ADDR) -1, &cache);
540 if (!cache.uses_fp)
541 return start_pc;
c906108c 542
1c0159e0
CV
543 return pc;
544}
545
9a5cef92
EZ
546/* Should call_function allocate stack space for a struct return?
547
548 The ABI says:
549
550 Aggregate types not bigger than 8 bytes that have the same size and
551 alignment as one of the integer scalar types are returned in the
552 same registers as the integer type they match.
553
554 For example, a 2-byte aligned structure with size 2 bytes has the
555 same size and alignment as a short int, and will be returned in R0.
556 A 4-byte aligned structure with size 8 bytes has the same size and
557 alignment as a long long int, and will be returned in R0 and R1.
558
559 When an aggregate type is returned in R0 and R1, R0 contains the
560 first four bytes of the aggregate, and R1 contains the
561 remainder. If the size of the aggregate type is not a multiple of 4
562 bytes, the aggregate is tail-padded up to a multiple of 4
563 bytes. The value of the padding is undefined. For little-endian
564 targets the padding will appear at the most significant end of the
565 last element, for big-endian targets the padding appears at the
566 least significant end of the last element.
567
568 All other aggregate types are returned by address. The caller
569 function passes the address of an area large enough to hold the
570 aggregate value in R2. The called function stores the result in
571 this location."
572
573 To reiterate, structs smaller than 8 bytes could also be returned
574 in memory, if they don't pass the "same size and alignment as an
575 integer type" rule.
576
577 For example, in
578
579 struct s { char c[3]; } wibble;
580 struct s foo(void) { return wibble; }
581
582 the return value from foo() will be in memory, not
583 in R0, because there is no 3-byte integer type.
584
585*/
586
1c0159e0
CV
587static int
588sh_use_struct_convention (int gcc_p, struct type *type)
589{
590 int len = TYPE_LENGTH (type);
591 int nelem = TYPE_NFIELDS (type);
592 return ((len != 1 && len != 2 && len != 4 && len != 8) || nelem != 1) &&
617daa0e 593 (len != 8 || TYPE_LENGTH (TYPE_FIELD_TYPE (type, 0)) != 4);
283150cd
EZ
594}
595
cc17453a
EZ
596/* Extract from an array REGBUF containing the (raw) register state
597 the address in which a function should return its structure value,
598 as a CORE_ADDR (or an expression that can be used as one). */
b3df3fff 599static CORE_ADDR
48db5a3c 600sh_extract_struct_value_address (struct regcache *regcache)
cc17453a 601{
48db5a3c 602 ULONGEST addr;
1c0159e0 603
48db5a3c
CV
604 regcache_cooked_read_unsigned (regcache, STRUCT_RETURN_REGNUM, &addr);
605 return addr;
cc17453a
EZ
606}
607
19f59343
MS
608static CORE_ADDR
609sh_frame_align (struct gdbarch *ignore, CORE_ADDR sp)
610{
611 return sp & ~3;
612}
613
55ff77ac 614/* Function: push_dummy_call (formerly push_arguments)
c906108c
SS
615 Setup the function arguments for calling a function in the inferior.
616
85a453d5 617 On the Renesas SH architecture, there are four registers (R4 to R7)
c906108c
SS
618 which are dedicated for passing function arguments. Up to the first
619 four arguments (depending on size) may go into these registers.
620 The rest go on the stack.
621
6df2bf50
MS
622 MVS: Except on SH variants that have floating point registers.
623 In that case, float and double arguments are passed in the same
624 manner, but using FP registers instead of GP registers.
625
c906108c
SS
626 Arguments that are smaller than 4 bytes will still take up a whole
627 register or a whole 32-bit word on the stack, and will be
628 right-justified in the register or the stack word. This includes
629 chars, shorts, and small aggregate types.
630
631 Arguments that are larger than 4 bytes may be split between two or
632 more registers. If there are not enough registers free, an argument
633 may be passed partly in a register (or registers), and partly on the
634 stack. This includes doubles, long longs, and larger aggregates.
635 As far as I know, there is no upper limit to the size of aggregates
636 that will be passed in this way; in other words, the convention of
637 passing a pointer to a large aggregate instead of a copy is not used.
638
6df2bf50 639 MVS: The above appears to be true for the SH variants that do not
55ff77ac 640 have an FPU, however those that have an FPU appear to copy the
6df2bf50
MS
641 aggregate argument onto the stack (and not place it in registers)
642 if it is larger than 16 bytes (four GP registers).
643
c906108c
SS
644 An exceptional case exists for struct arguments (and possibly other
645 aggregates such as arrays) if the size is larger than 4 bytes but
646 not a multiple of 4 bytes. In this case the argument is never split
647 between the registers and the stack, but instead is copied in its
648 entirety onto the stack, AND also copied into as many registers as
649 there is room for. In other words, space in registers permitting,
650 two copies of the same argument are passed in. As far as I can tell,
651 only the one on the stack is used, although that may be a function
652 of the level of compiler optimization. I suspect this is a compiler
653 bug. Arguments of these odd sizes are left-justified within the
654 word (as opposed to arguments smaller than 4 bytes, which are
655 right-justified).
c5aa993b 656
c906108c
SS
657 If the function is to return an aggregate type such as a struct, it
658 is either returned in the normal return value register R0 (if its
659 size is no greater than one byte), or else the caller must allocate
660 space into which the callee will copy the return value (if the size
661 is greater than one byte). In this case, a pointer to the return
662 value location is passed into the callee in register R2, which does
663 not displace any of the other arguments passed in via registers R4
664 to R7. */
665
e5e33cd9
CV
666/* Helper function to justify value in register according to endianess. */
667static char *
668sh_justify_value_in_reg (struct value *val, int len)
669{
670 static char valbuf[4];
671
617daa0e 672 memset (valbuf, 0, sizeof (valbuf));
e5e33cd9
CV
673 if (len < 4)
674 {
675 /* value gets right-justified in the register or stack word */
676 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
677 memcpy (valbuf + (4 - len), (char *) VALUE_CONTENTS (val), len);
678 else
679 memcpy (valbuf, (char *) VALUE_CONTENTS (val), len);
680 return valbuf;
681 }
682 return (char *) VALUE_CONTENTS (val);
617daa0e 683}
e5e33cd9
CV
684
685/* Helper function to eval number of bytes to allocate on stack. */
686static CORE_ADDR
687sh_stack_allocsize (int nargs, struct value **args)
688{
689 int stack_alloc = 0;
690 while (nargs-- > 0)
691 stack_alloc += ((TYPE_LENGTH (VALUE_TYPE (args[nargs])) + 3) & ~3);
692 return stack_alloc;
693}
694
695/* Helper functions for getting the float arguments right. Registers usage
696 depends on the ABI and the endianess. The comments should enlighten how
697 it's intended to work. */
698
699/* This array stores which of the float arg registers are already in use. */
700static int flt_argreg_array[FLOAT_ARGLAST_REGNUM - FLOAT_ARG0_REGNUM + 1];
701
702/* This function just resets the above array to "no reg used so far". */
703static void
704sh_init_flt_argreg (void)
705{
706 memset (flt_argreg_array, 0, sizeof flt_argreg_array);
707}
708
709/* This function returns the next register to use for float arg passing.
710 It returns either a valid value between FLOAT_ARG0_REGNUM and
711 FLOAT_ARGLAST_REGNUM if a register is available, otherwise it returns
712 FLOAT_ARGLAST_REGNUM + 1 to indicate that no register is available.
713
714 Note that register number 0 in flt_argreg_array corresponds with the
715 real float register fr4. In contrast to FLOAT_ARG0_REGNUM (value is
716 29) the parity of the register number is preserved, which is important
717 for the double register passing test (see the "argreg & 1" test below). */
718static int
719sh_next_flt_argreg (int len)
720{
721 int argreg;
722
723 /* First search for the next free register. */
617daa0e
CV
724 for (argreg = 0; argreg <= FLOAT_ARGLAST_REGNUM - FLOAT_ARG0_REGNUM;
725 ++argreg)
e5e33cd9
CV
726 if (!flt_argreg_array[argreg])
727 break;
728
729 /* No register left? */
730 if (argreg > FLOAT_ARGLAST_REGNUM - FLOAT_ARG0_REGNUM)
731 return FLOAT_ARGLAST_REGNUM + 1;
732
733 if (len == 8)
734 {
735 /* Doubles are always starting in a even register number. */
736 if (argreg & 1)
617daa0e 737 {
e5e33cd9
CV
738 flt_argreg_array[argreg] = 1;
739
740 ++argreg;
741
617daa0e 742 /* No register left? */
e5e33cd9
CV
743 if (argreg > FLOAT_ARGLAST_REGNUM - FLOAT_ARG0_REGNUM)
744 return FLOAT_ARGLAST_REGNUM + 1;
745 }
746 /* Also mark the next register as used. */
747 flt_argreg_array[argreg + 1] = 1;
748 }
749 else if (TARGET_BYTE_ORDER == BFD_ENDIAN_LITTLE)
750 {
751 /* In little endian, gcc passes floats like this: f5, f4, f7, f6, ... */
752 if (!flt_argreg_array[argreg + 1])
753 ++argreg;
754 }
755 flt_argreg_array[argreg] = 1;
756 return FLOAT_ARG0_REGNUM + argreg;
757}
758
cc17453a 759static CORE_ADDR
617daa0e 760sh_push_dummy_call_fpu (struct gdbarch *gdbarch,
6df2bf50 761 CORE_ADDR func_addr,
617daa0e 762 struct regcache *regcache,
6df2bf50 763 CORE_ADDR bp_addr, int nargs,
617daa0e 764 struct value **args,
6df2bf50
MS
765 CORE_ADDR sp, int struct_return,
766 CORE_ADDR struct_addr)
767{
e5e33cd9
CV
768 int stack_offset = 0;
769 int argreg = ARG0_REGNUM;
8748518b 770 int flt_argreg = 0;
6df2bf50
MS
771 int argnum;
772 struct type *type;
773 CORE_ADDR regval;
774 char *val;
8748518b 775 int len, reg_size = 0;
e5e33cd9 776 int pass_on_stack;
6df2bf50
MS
777
778 /* first force sp to a 4-byte alignment */
779 sp = sh_frame_align (gdbarch, sp);
780
6df2bf50 781 if (struct_return)
1c0159e0 782 regcache_cooked_write_unsigned (regcache,
617daa0e 783 STRUCT_RETURN_REGNUM, struct_addr);
6df2bf50 784
e5e33cd9
CV
785 /* make room on stack for args */
786 sp -= sh_stack_allocsize (nargs, args);
787
788 /* Initialize float argument mechanism. */
789 sh_init_flt_argreg ();
6df2bf50
MS
790
791 /* Now load as many as possible of the first arguments into
792 registers, and push the rest onto the stack. There are 16 bytes
793 in four registers available. Loop thru args from first to last. */
e5e33cd9 794 for (argnum = 0; argnum < nargs; argnum++)
6df2bf50
MS
795 {
796 type = VALUE_TYPE (args[argnum]);
797 len = TYPE_LENGTH (type);
e5e33cd9
CV
798 val = sh_justify_value_in_reg (args[argnum], len);
799
800 /* Some decisions have to be made how various types are handled.
801 This also differs in different ABIs. */
802 pass_on_stack = 0;
803 if (len > 16)
617daa0e 804 pass_on_stack = 1; /* Types bigger than 16 bytes are passed on stack. */
e5e33cd9
CV
805
806 /* Find out the next register to use for a floating point value. */
807 if (TYPE_CODE (type) == TYPE_CODE_FLT)
617daa0e 808 flt_argreg = sh_next_flt_argreg (len);
48db5a3c 809
6df2bf50
MS
810 while (len > 0)
811 {
617daa0e 812 if ((TYPE_CODE (type) == TYPE_CODE_FLT
e5e33cd9 813 && flt_argreg > FLOAT_ARGLAST_REGNUM)
617daa0e
CV
814 || argreg > ARGLAST_REGNUM || pass_on_stack)
815 {
e5e33cd9
CV
816 /* The remainder of the data goes entirely on the stack,
817 4-byte aligned. */
818 reg_size = (len + 3) & ~3;
819 write_memory (sp + stack_offset, val, reg_size);
820 stack_offset += reg_size;
6df2bf50 821 }
e5e33cd9
CV
822 else if (TYPE_CODE (type) == TYPE_CODE_FLT
823 && flt_argreg <= FLOAT_ARGLAST_REGNUM)
6df2bf50 824 {
e5e33cd9
CV
825 /* Argument goes in a float argument register. */
826 reg_size = register_size (gdbarch, flt_argreg);
827 regval = extract_unsigned_integer (val, reg_size);
6df2bf50
MS
828 regcache_cooked_write_unsigned (regcache, flt_argreg++, regval);
829 }
55ff77ac 830 else if (argreg <= ARGLAST_REGNUM)
e5e33cd9 831 {
6df2bf50 832 /* there's room in a register */
e5e33cd9
CV
833 reg_size = register_size (gdbarch, argreg);
834 regval = extract_unsigned_integer (val, reg_size);
6df2bf50
MS
835 regcache_cooked_write_unsigned (regcache, argreg++, regval);
836 }
e5e33cd9
CV
837 /* Store the value reg_size bytes at a time. This means that things
838 larger than reg_size bytes may go partly in registers and partly
6df2bf50 839 on the stack. */
e5e33cd9
CV
840 len -= reg_size;
841 val += reg_size;
6df2bf50
MS
842 }
843 }
844
845 /* Store return address. */
55ff77ac 846 regcache_cooked_write_unsigned (regcache, PR_REGNUM, bp_addr);
6df2bf50
MS
847
848 /* Update stack pointer. */
849 regcache_cooked_write_unsigned (regcache, SP_REGNUM, sp);
850
851 return sp;
852}
853
854static CORE_ADDR
617daa0e 855sh_push_dummy_call_nofpu (struct gdbarch *gdbarch,
6df2bf50 856 CORE_ADDR func_addr,
617daa0e
CV
857 struct regcache *regcache,
858 CORE_ADDR bp_addr,
859 int nargs, struct value **args,
860 CORE_ADDR sp, int struct_return,
6df2bf50 861 CORE_ADDR struct_addr)
c906108c 862{
e5e33cd9
CV
863 int stack_offset = 0;
864 int argreg = ARG0_REGNUM;
c906108c
SS
865 int argnum;
866 struct type *type;
867 CORE_ADDR regval;
868 char *val;
e5e33cd9 869 int len, reg_size;
c906108c
SS
870
871 /* first force sp to a 4-byte alignment */
19f59343 872 sp = sh_frame_align (gdbarch, sp);
c906108c 873
c906108c 874 if (struct_return)
55ff77ac 875 regcache_cooked_write_unsigned (regcache,
617daa0e 876 STRUCT_RETURN_REGNUM, struct_addr);
c906108c 877
e5e33cd9
CV
878 /* make room on stack for args */
879 sp -= sh_stack_allocsize (nargs, args);
c906108c 880
c906108c
SS
881 /* Now load as many as possible of the first arguments into
882 registers, and push the rest onto the stack. There are 16 bytes
883 in four registers available. Loop thru args from first to last. */
e5e33cd9 884 for (argnum = 0; argnum < nargs; argnum++)
617daa0e 885 {
c906108c 886 type = VALUE_TYPE (args[argnum]);
c5aa993b 887 len = TYPE_LENGTH (type);
e5e33cd9 888 val = sh_justify_value_in_reg (args[argnum], len);
c906108c 889
c906108c
SS
890 while (len > 0)
891 {
e5e33cd9 892 if (argreg > ARGLAST_REGNUM)
617daa0e 893 {
e5e33cd9
CV
894 /* The remainder of the data goes entirely on the stack,
895 4-byte aligned. */
896 reg_size = (len + 3) & ~3;
897 write_memory (sp + stack_offset, val, reg_size);
617daa0e 898 stack_offset += reg_size;
c906108c 899 }
e5e33cd9 900 else if (argreg <= ARGLAST_REGNUM)
617daa0e 901 {
3bbfbb92 902 /* there's room in a register */
e5e33cd9
CV
903 reg_size = register_size (gdbarch, argreg);
904 regval = extract_unsigned_integer (val, reg_size);
48db5a3c 905 regcache_cooked_write_unsigned (regcache, argreg++, regval);
c906108c 906 }
e5e33cd9
CV
907 /* Store the value reg_size bytes at a time. This means that things
908 larger than reg_size bytes may go partly in registers and partly
c906108c 909 on the stack. */
e5e33cd9
CV
910 len -= reg_size;
911 val += reg_size;
c906108c
SS
912 }
913 }
48db5a3c
CV
914
915 /* Store return address. */
55ff77ac 916 regcache_cooked_write_unsigned (regcache, PR_REGNUM, bp_addr);
48db5a3c
CV
917
918 /* Update stack pointer. */
919 regcache_cooked_write_unsigned (regcache, SP_REGNUM, sp);
920
c906108c
SS
921 return sp;
922}
923
cc17453a
EZ
924/* Find a function's return value in the appropriate registers (in
925 regbuf), and copy it into valbuf. Extract from an array REGBUF
926 containing the (raw) register state a function return value of type
927 TYPE, and copy that, in virtual format, into VALBUF. */
928static void
48db5a3c
CV
929sh_default_extract_return_value (struct type *type, struct regcache *regcache,
930 void *valbuf)
c906108c 931{
cc17453a 932 int len = TYPE_LENGTH (type);
3116c80a
EZ
933 int return_register = R0_REGNUM;
934 int offset;
617daa0e 935
cc17453a 936 if (len <= 4)
3116c80a 937 {
48db5a3c
CV
938 ULONGEST c;
939
940 regcache_cooked_read_unsigned (regcache, R0_REGNUM, &c);
941 store_unsigned_integer (valbuf, len, c);
3116c80a 942 }
48db5a3c 943 else if (len == 8)
3116c80a 944 {
48db5a3c
CV
945 int i, regnum = R0_REGNUM;
946 for (i = 0; i < len; i += 4)
617daa0e 947 regcache_raw_read (regcache, regnum++, (char *) valbuf + i);
3116c80a
EZ
948 }
949 else
950 error ("bad size for return value");
951}
952
953static void
48db5a3c
CV
954sh3e_sh4_extract_return_value (struct type *type, struct regcache *regcache,
955 void *valbuf)
3116c80a 956{
3116c80a 957 if (TYPE_CODE (type) == TYPE_CODE_FLT)
3116c80a 958 {
48db5a3c
CV
959 int len = TYPE_LENGTH (type);
960 int i, regnum = FP0_REGNUM;
961 for (i = 0; i < len; i += 4)
617daa0e 962 regcache_raw_read (regcache, regnum++, (char *) valbuf + i);
3116c80a 963 }
cc17453a 964 else
48db5a3c 965 sh_default_extract_return_value (type, regcache, valbuf);
cc17453a 966}
c906108c 967
cc17453a
EZ
968/* Write into appropriate registers a function return value
969 of type TYPE, given in virtual format.
970 If the architecture is sh4 or sh3e, store a function's return value
971 in the R0 general register or in the FP0 floating point register,
972 depending on the type of the return value. In all the other cases
3bbfbb92 973 the result is stored in r0, left-justified. */
cc17453a 974static void
48db5a3c
CV
975sh_default_store_return_value (struct type *type, struct regcache *regcache,
976 const void *valbuf)
cc17453a 977{
48db5a3c
CV
978 ULONGEST val;
979 int len = TYPE_LENGTH (type);
d19b71be 980
48db5a3c 981 if (len <= 4)
d19b71be 982 {
48db5a3c
CV
983 val = extract_unsigned_integer (valbuf, len);
984 regcache_cooked_write_unsigned (regcache, R0_REGNUM, val);
d19b71be
MS
985 }
986 else
48db5a3c
CV
987 {
988 int i, regnum = R0_REGNUM;
989 for (i = 0; i < len; i += 4)
617daa0e 990 regcache_raw_write (regcache, regnum++, (char *) valbuf + i);
48db5a3c 991 }
cc17453a 992}
c906108c 993
cc17453a 994static void
48db5a3c
CV
995sh3e_sh4_store_return_value (struct type *type, struct regcache *regcache,
996 const void *valbuf)
cc17453a 997{
617daa0e 998 if (TYPE_CODE (type) == TYPE_CODE_FLT)
48db5a3c
CV
999 {
1000 int len = TYPE_LENGTH (type);
1001 int i, regnum = FP0_REGNUM;
1002 for (i = 0; i < len; i += 4)
617daa0e 1003 regcache_raw_write (regcache, regnum++, (char *) valbuf + i);
48db5a3c 1004 }
cc17453a 1005 else
48db5a3c 1006 sh_default_store_return_value (type, regcache, valbuf);
c906108c
SS
1007}
1008
1009/* Print the registers in a form similar to the E7000 */
1010
1011static void
fba45db2 1012sh_generic_show_regs (void)
c906108c 1013{
cc17453a
EZ
1014 printf_filtered ("PC=%s SR=%08lx PR=%08lx MACH=%08lx MACHL=%08lx\n",
1015 paddr (read_register (PC_REGNUM)),
55ff77ac
CV
1016 (long) read_register (SR_REGNUM),
1017 (long) read_register (PR_REGNUM),
cc17453a
EZ
1018 (long) read_register (MACH_REGNUM),
1019 (long) read_register (MACL_REGNUM));
1020
1021 printf_filtered ("GBR=%08lx VBR=%08lx",
1022 (long) read_register (GBR_REGNUM),
1023 (long) read_register (VBR_REGNUM));
1024
617daa0e
CV
1025 printf_filtered
1026 ("\nR0-R7 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
1027 (long) read_register (0), (long) read_register (1),
1028 (long) read_register (2), (long) read_register (3),
1029 (long) read_register (4), (long) read_register (5),
1030 (long) read_register (6), (long) read_register (7));
cc17453a 1031 printf_filtered ("R8-R15 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
617daa0e
CV
1032 (long) read_register (8), (long) read_register (9),
1033 (long) read_register (10), (long) read_register (11),
1034 (long) read_register (12), (long) read_register (13),
1035 (long) read_register (14), (long) read_register (15));
cc17453a 1036}
c906108c 1037
cc17453a 1038static void
fba45db2 1039sh3_show_regs (void)
cc17453a 1040{
d4f3574e
SS
1041 printf_filtered ("PC=%s SR=%08lx PR=%08lx MACH=%08lx MACHL=%08lx\n",
1042 paddr (read_register (PC_REGNUM)),
55ff77ac
CV
1043 (long) read_register (SR_REGNUM),
1044 (long) read_register (PR_REGNUM),
d4f3574e
SS
1045 (long) read_register (MACH_REGNUM),
1046 (long) read_register (MACL_REGNUM));
1047
1048 printf_filtered ("GBR=%08lx VBR=%08lx",
1049 (long) read_register (GBR_REGNUM),
1050 (long) read_register (VBR_REGNUM));
cc17453a 1051 printf_filtered (" SSR=%08lx SPC=%08lx",
617daa0e 1052 (long) read_register (SSR_REGNUM),
f2ea0907 1053 (long) read_register (SPC_REGNUM));
c906108c 1054
617daa0e
CV
1055 printf_filtered
1056 ("\nR0-R7 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
1057 (long) read_register (0), (long) read_register (1),
1058 (long) read_register (2), (long) read_register (3),
1059 (long) read_register (4), (long) read_register (5),
1060 (long) read_register (6), (long) read_register (7));
d4f3574e 1061 printf_filtered ("R8-R15 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
617daa0e
CV
1062 (long) read_register (8), (long) read_register (9),
1063 (long) read_register (10), (long) read_register (11),
1064 (long) read_register (12), (long) read_register (13),
1065 (long) read_register (14), (long) read_register (15));
c906108c
SS
1066}
1067
53116e27 1068
2d188dd3
NC
1069static void
1070sh2e_show_regs (void)
1071{
1072 printf_filtered ("PC=%s SR=%08lx PR=%08lx MACH=%08lx MACHL=%08lx\n",
1073 paddr (read_register (PC_REGNUM)),
1074 (long) read_register (SR_REGNUM),
1075 (long) read_register (PR_REGNUM),
1076 (long) read_register (MACH_REGNUM),
1077 (long) read_register (MACL_REGNUM));
1078
1079 printf_filtered ("GBR=%08lx VBR=%08lx",
1080 (long) read_register (GBR_REGNUM),
1081 (long) read_register (VBR_REGNUM));
1082 printf_filtered (" FPUL=%08lx FPSCR=%08lx",
617daa0e
CV
1083 (long) read_register (FPUL_REGNUM),
1084 (long) read_register (FPSCR_REGNUM));
1085
1086 printf_filtered
1087 ("\nR0-R7 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
1088 (long) read_register (0), (long) read_register (1),
1089 (long) read_register (2), (long) read_register (3),
1090 (long) read_register (4), (long) read_register (5),
1091 (long) read_register (6), (long) read_register (7));
2d188dd3 1092 printf_filtered ("R8-R15 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
617daa0e
CV
1093 (long) read_register (8), (long) read_register (9),
1094 (long) read_register (10), (long) read_register (11),
1095 (long) read_register (12), (long) read_register (13),
1096 (long) read_register (14), (long) read_register (15));
1097
1098 printf_filtered (("FP0-FP7 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n"), (long) read_register (FP0_REGNUM + 0), (long) read_register (FP0_REGNUM + 1), (long) read_register (FP0_REGNUM + 2), (long) read_register (FP0_REGNUM + 3), (long) read_register (FP0_REGNUM + 4), (long) read_register (FP0_REGNUM + 5), (long) read_register (FP0_REGNUM + 6), (long) read_register (FP0_REGNUM + 7));
1099 printf_filtered (("FP8-FP15 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n"), (long) read_register (FP0_REGNUM + 8), (long) read_register (FP0_REGNUM + 9), (long) read_register (FP0_REGNUM + 10), (long) read_register (FP0_REGNUM + 11), (long) read_register (FP0_REGNUM + 12), (long) read_register (FP0_REGNUM + 13), (long) read_register (FP0_REGNUM + 14), (long) read_register (FP0_REGNUM + 15));
2d188dd3
NC
1100}
1101
cc17453a 1102static void
fba45db2 1103sh3e_show_regs (void)
cc17453a
EZ
1104{
1105 printf_filtered ("PC=%s SR=%08lx PR=%08lx MACH=%08lx MACHL=%08lx\n",
1106 paddr (read_register (PC_REGNUM)),
55ff77ac
CV
1107 (long) read_register (SR_REGNUM),
1108 (long) read_register (PR_REGNUM),
cc17453a
EZ
1109 (long) read_register (MACH_REGNUM),
1110 (long) read_register (MACL_REGNUM));
1111
1112 printf_filtered ("GBR=%08lx VBR=%08lx",
1113 (long) read_register (GBR_REGNUM),
1114 (long) read_register (VBR_REGNUM));
1115 printf_filtered (" SSR=%08lx SPC=%08lx",
f2ea0907
CV
1116 (long) read_register (SSR_REGNUM),
1117 (long) read_register (SPC_REGNUM));
cc17453a 1118 printf_filtered (" FPUL=%08lx FPSCR=%08lx",
f2ea0907
CV
1119 (long) read_register (FPUL_REGNUM),
1120 (long) read_register (FPSCR_REGNUM));
c906108c 1121
617daa0e
CV
1122 printf_filtered
1123 ("\nR0-R7 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
1124 (long) read_register (0), (long) read_register (1),
1125 (long) read_register (2), (long) read_register (3),
1126 (long) read_register (4), (long) read_register (5),
1127 (long) read_register (6), (long) read_register (7));
cc17453a 1128 printf_filtered ("R8-R15 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
617daa0e
CV
1129 (long) read_register (8), (long) read_register (9),
1130 (long) read_register (10), (long) read_register (11),
1131 (long) read_register (12), (long) read_register (13),
1132 (long) read_register (14), (long) read_register (15));
1133
1134 printf_filtered (("FP0-FP7 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n"), (long) read_register (FP0_REGNUM + 0), (long) read_register (FP0_REGNUM + 1), (long) read_register (FP0_REGNUM + 2), (long) read_register (FP0_REGNUM + 3), (long) read_register (FP0_REGNUM + 4), (long) read_register (FP0_REGNUM + 5), (long) read_register (FP0_REGNUM + 6), (long) read_register (FP0_REGNUM + 7));
1135 printf_filtered (("FP8-FP15 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n"), (long) read_register (FP0_REGNUM + 8), (long) read_register (FP0_REGNUM + 9), (long) read_register (FP0_REGNUM + 10), (long) read_register (FP0_REGNUM + 11), (long) read_register (FP0_REGNUM + 12), (long) read_register (FP0_REGNUM + 13), (long) read_register (FP0_REGNUM + 14), (long) read_register (FP0_REGNUM + 15));
cc17453a
EZ
1136}
1137
1138static void
fba45db2 1139sh3_dsp_show_regs (void)
c906108c 1140{
cc17453a
EZ
1141 printf_filtered ("PC=%s SR=%08lx PR=%08lx MACH=%08lx MACHL=%08lx\n",
1142 paddr (read_register (PC_REGNUM)),
55ff77ac
CV
1143 (long) read_register (SR_REGNUM),
1144 (long) read_register (PR_REGNUM),
cc17453a
EZ
1145 (long) read_register (MACH_REGNUM),
1146 (long) read_register (MACL_REGNUM));
c906108c 1147
cc17453a
EZ
1148 printf_filtered ("GBR=%08lx VBR=%08lx",
1149 (long) read_register (GBR_REGNUM),
1150 (long) read_register (VBR_REGNUM));
1151
1152 printf_filtered (" SSR=%08lx SPC=%08lx",
f2ea0907
CV
1153 (long) read_register (SSR_REGNUM),
1154 (long) read_register (SPC_REGNUM));
cc17453a 1155
617daa0e
CV
1156 printf_filtered (" DSR=%08lx", (long) read_register (DSR_REGNUM));
1157
1158 printf_filtered
1159 ("\nR0-R7 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
1160 (long) read_register (0), (long) read_register (1),
1161 (long) read_register (2), (long) read_register (3),
1162 (long) read_register (4), (long) read_register (5),
1163 (long) read_register (6), (long) read_register (7));
cc17453a 1164 printf_filtered ("R8-R15 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
617daa0e
CV
1165 (long) read_register (8), (long) read_register (9),
1166 (long) read_register (10), (long) read_register (11),
1167 (long) read_register (12), (long) read_register (13),
1168 (long) read_register (14), (long) read_register (15));
1169
1170 printf_filtered
1171 ("A0G=%02lx A0=%08lx M0=%08lx X0=%08lx Y0=%08lx RS=%08lx MOD=%08lx\n",
1172 (long) read_register (A0G_REGNUM) & 0xff,
1173 (long) read_register (A0_REGNUM), (long) read_register (M0_REGNUM),
1174 (long) read_register (X0_REGNUM), (long) read_register (Y0_REGNUM),
1175 (long) read_register (RS_REGNUM), (long) read_register (MOD_REGNUM));
cc17453a 1176 printf_filtered ("A1G=%02lx A1=%08lx M1=%08lx X1=%08lx Y1=%08lx RE=%08lx\n",
f2ea0907
CV
1177 (long) read_register (A1G_REGNUM) & 0xff,
1178 (long) read_register (A1_REGNUM),
1179 (long) read_register (M1_REGNUM),
1180 (long) read_register (X1_REGNUM),
1181 (long) read_register (Y1_REGNUM),
1182 (long) read_register (RE_REGNUM));
c906108c
SS
1183}
1184
cc17453a 1185static void
fba45db2 1186sh4_show_regs (void)
cc17453a 1187{
f2ea0907 1188 int pr = read_register (FPSCR_REGNUM) & 0x80000;
cc17453a
EZ
1189 printf_filtered ("PC=%s SR=%08lx PR=%08lx MACH=%08lx MACHL=%08lx\n",
1190 paddr (read_register (PC_REGNUM)),
55ff77ac
CV
1191 (long) read_register (SR_REGNUM),
1192 (long) read_register (PR_REGNUM),
cc17453a
EZ
1193 (long) read_register (MACH_REGNUM),
1194 (long) read_register (MACL_REGNUM));
1195
1196 printf_filtered ("GBR=%08lx VBR=%08lx",
1197 (long) read_register (GBR_REGNUM),
1198 (long) read_register (VBR_REGNUM));
1199 printf_filtered (" SSR=%08lx SPC=%08lx",
f2ea0907
CV
1200 (long) read_register (SSR_REGNUM),
1201 (long) read_register (SPC_REGNUM));
cc17453a 1202 printf_filtered (" FPUL=%08lx FPSCR=%08lx",
f2ea0907
CV
1203 (long) read_register (FPUL_REGNUM),
1204 (long) read_register (FPSCR_REGNUM));
cc17453a 1205
617daa0e
CV
1206 printf_filtered
1207 ("\nR0-R7 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
1208 (long) read_register (0), (long) read_register (1),
1209 (long) read_register (2), (long) read_register (3),
1210 (long) read_register (4), (long) read_register (5),
1211 (long) read_register (6), (long) read_register (7));
cc17453a 1212 printf_filtered ("R8-R15 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
617daa0e
CV
1213 (long) read_register (8), (long) read_register (9),
1214 (long) read_register (10), (long) read_register (11),
1215 (long) read_register (12), (long) read_register (13),
1216 (long) read_register (14), (long) read_register (15));
cc17453a
EZ
1217
1218 printf_filtered ((pr
1219 ? "DR0-DR6 %08lx%08lx %08lx%08lx %08lx%08lx %08lx%08lx\n"
617daa0e
CV
1220 :
1221 "FP0-FP7 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n"),
cc17453a
EZ
1222 (long) read_register (FP0_REGNUM + 0),
1223 (long) read_register (FP0_REGNUM + 1),
1224 (long) read_register (FP0_REGNUM + 2),
1225 (long) read_register (FP0_REGNUM + 3),
1226 (long) read_register (FP0_REGNUM + 4),
1227 (long) read_register (FP0_REGNUM + 5),
1228 (long) read_register (FP0_REGNUM + 6),
1229 (long) read_register (FP0_REGNUM + 7));
617daa0e
CV
1230 printf_filtered ((pr ?
1231 "DR8-DR14 %08lx%08lx %08lx%08lx %08lx%08lx %08lx%08lx\n" :
1232 "FP8-FP15 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n"),
cc17453a
EZ
1233 (long) read_register (FP0_REGNUM + 8),
1234 (long) read_register (FP0_REGNUM + 9),
1235 (long) read_register (FP0_REGNUM + 10),
1236 (long) read_register (FP0_REGNUM + 11),
1237 (long) read_register (FP0_REGNUM + 12),
1238 (long) read_register (FP0_REGNUM + 13),
1239 (long) read_register (FP0_REGNUM + 14),
1240 (long) read_register (FP0_REGNUM + 15));
1241}
1242
1243static void
fba45db2 1244sh_dsp_show_regs (void)
cc17453a
EZ
1245{
1246 printf_filtered ("PC=%s SR=%08lx PR=%08lx MACH=%08lx MACHL=%08lx\n",
1247 paddr (read_register (PC_REGNUM)),
55ff77ac
CV
1248 (long) read_register (SR_REGNUM),
1249 (long) read_register (PR_REGNUM),
cc17453a
EZ
1250 (long) read_register (MACH_REGNUM),
1251 (long) read_register (MACL_REGNUM));
1252
1253 printf_filtered ("GBR=%08lx VBR=%08lx",
1254 (long) read_register (GBR_REGNUM),
1255 (long) read_register (VBR_REGNUM));
1256
617daa0e
CV
1257 printf_filtered (" DSR=%08lx", (long) read_register (DSR_REGNUM));
1258
1259 printf_filtered
1260 ("\nR0-R7 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
1261 (long) read_register (0), (long) read_register (1),
1262 (long) read_register (2), (long) read_register (3),
1263 (long) read_register (4), (long) read_register (5),
1264 (long) read_register (6), (long) read_register (7));
cc17453a 1265 printf_filtered ("R8-R15 %08lx %08lx %08lx %08lx %08lx %08lx %08lx %08lx\n",
617daa0e
CV
1266 (long) read_register (8), (long) read_register (9),
1267 (long) read_register (10), (long) read_register (11),
1268 (long) read_register (12), (long) read_register (13),
1269 (long) read_register (14), (long) read_register (15));
1270
1271 printf_filtered
1272 ("A0G=%02lx A0=%08lx M0=%08lx X0=%08lx Y0=%08lx RS=%08lx MOD=%08lx\n",
1273 (long) read_register (A0G_REGNUM) & 0xff,
1274 (long) read_register (A0_REGNUM), (long) read_register (M0_REGNUM),
1275 (long) read_register (X0_REGNUM), (long) read_register (Y0_REGNUM),
1276 (long) read_register (RS_REGNUM), (long) read_register (MOD_REGNUM));
cc17453a 1277 printf_filtered ("A1G=%02lx A1=%08lx M1=%08lx X1=%08lx Y1=%08lx RE=%08lx\n",
f2ea0907
CV
1278 (long) read_register (A1G_REGNUM) & 0xff,
1279 (long) read_register (A1_REGNUM),
1280 (long) read_register (M1_REGNUM),
1281 (long) read_register (X1_REGNUM),
1282 (long) read_register (Y1_REGNUM),
1283 (long) read_register (RE_REGNUM));
cc17453a
EZ
1284}
1285
a78f21af
AC
1286static void
1287sh_show_regs_command (char *args, int from_tty)
53116e27
EZ
1288{
1289 if (sh_show_regs)
617daa0e 1290 (*sh_show_regs) ();
53116e27
EZ
1291}
1292
cc17453a
EZ
1293/* Return the GDB type object for the "standard" data type
1294 of data in register N. */
cc17453a 1295static struct type *
48db5a3c 1296sh_sh3e_register_type (struct gdbarch *gdbarch, int reg_nr)
cc17453a
EZ
1297{
1298 if ((reg_nr >= FP0_REGNUM
617daa0e 1299 && (reg_nr <= FP_LAST_REGNUM)) || (reg_nr == FPUL_REGNUM))
cc17453a 1300 return builtin_type_float;
8db62801 1301 else
cc17453a
EZ
1302 return builtin_type_int;
1303}
1304
7f4dbe94
EZ
1305static struct type *
1306sh_sh4_build_float_register_type (int high)
1307{
1308 struct type *temp;
1309
1310 temp = create_range_type (NULL, builtin_type_int, 0, high);
1311 return create_array_type (NULL, builtin_type_float, temp);
1312}
1313
53116e27 1314static struct type *
48db5a3c 1315sh_sh4_register_type (struct gdbarch *gdbarch, int reg_nr)
53116e27
EZ
1316{
1317 if ((reg_nr >= FP0_REGNUM
617daa0e 1318 && (reg_nr <= FP_LAST_REGNUM)) || (reg_nr == FPUL_REGNUM))
53116e27 1319 return builtin_type_float;
617daa0e 1320 else if (reg_nr >= DR0_REGNUM && reg_nr <= DR_LAST_REGNUM)
53116e27 1321 return builtin_type_double;
617daa0e 1322 else if (reg_nr >= FV0_REGNUM && reg_nr <= FV_LAST_REGNUM)
53116e27
EZ
1323 return sh_sh4_build_float_register_type (3);
1324 else
1325 return builtin_type_int;
1326}
1327
cc17453a 1328static struct type *
48db5a3c 1329sh_default_register_type (struct gdbarch *gdbarch, int reg_nr)
cc17453a
EZ
1330{
1331 return builtin_type_int;
1332}
1333
fb409745
EZ
1334/* On the sh4, the DRi pseudo registers are problematic if the target
1335 is little endian. When the user writes one of those registers, for
1336 instance with 'ser var $dr0=1', we want the double to be stored
1337 like this:
1338 fr0 = 0x00 0x00 0x00 0x00 0x00 0xf0 0x3f
1339 fr1 = 0x00 0x00 0x00 0x00 0x00 0x00 0x00
1340
1341 This corresponds to little endian byte order & big endian word
1342 order. However if we let gdb write the register w/o conversion, it
1343 will write fr0 and fr1 this way:
1344 fr0 = 0x00 0x00 0x00 0x00 0x00 0x00 0x00
1345 fr1 = 0x00 0x00 0x00 0x00 0x00 0xf0 0x3f
1346 because it will consider fr0 and fr1 as a single LE stretch of memory.
1347
1348 To achieve what we want we must force gdb to store things in
1349 floatformat_ieee_double_littlebyte_bigword (which is defined in
1350 include/floatformat.h and libiberty/floatformat.c.
1351
1352 In case the target is big endian, there is no problem, the
1353 raw bytes will look like:
1354 fr0 = 0x3f 0xf0 0x00 0x00 0x00 0x00 0x00
1355 fr1 = 0x00 0x00 0x00 0x00 0x00 0x00 0x00
1356
1357 The other pseudo registers (the FVs) also don't pose a problem
1358 because they are stored as 4 individual FP elements. */
1359
7bd872fe 1360static void
fb409745 1361sh_sh4_register_convert_to_virtual (int regnum, struct type *type,
617daa0e 1362 char *from, char *to)
55ff77ac 1363{
617daa0e 1364 if (regnum >= DR0_REGNUM && regnum <= DR_LAST_REGNUM)
283150cd
EZ
1365 {
1366 DOUBLEST val;
617daa0e
CV
1367 floatformat_to_doublest (&floatformat_ieee_double_littlebyte_bigword,
1368 from, &val);
55ff77ac 1369 store_typed_floating (to, type, val);
283150cd
EZ
1370 }
1371 else
617daa0e
CV
1372 error
1373 ("sh_register_convert_to_virtual called with non DR register number");
283150cd
EZ
1374}
1375
1376static void
1377sh_sh4_register_convert_to_raw (struct type *type, int regnum,
d8124050 1378 const void *from, void *to)
283150cd 1379{
617daa0e 1380 if (regnum >= DR0_REGNUM && regnum <= DR_LAST_REGNUM)
283150cd 1381 {
48db5a3c 1382 DOUBLEST val = extract_typed_floating (from, type);
617daa0e
CV
1383 floatformat_from_doublest (&floatformat_ieee_double_littlebyte_bigword,
1384 &val, to);
283150cd
EZ
1385 }
1386 else
617daa0e 1387 error ("sh_register_convert_to_raw called with non DR register number");
283150cd
EZ
1388}
1389
1c0159e0
CV
1390/* For vectors of 4 floating point registers. */
1391static int
1392fv_reg_base_num (int fv_regnum)
1393{
1394 int fp_regnum;
1395
617daa0e 1396 fp_regnum = FP0_REGNUM + (fv_regnum - FV0_REGNUM) * 4;
1c0159e0
CV
1397 return fp_regnum;
1398}
1399
1400/* For double precision floating point registers, i.e 2 fp regs.*/
1401static int
1402dr_reg_base_num (int dr_regnum)
1403{
1404 int fp_regnum;
1405
617daa0e 1406 fp_regnum = FP0_REGNUM + (dr_regnum - DR0_REGNUM) * 2;
1c0159e0
CV
1407 return fp_regnum;
1408}
1409
a78f21af 1410static void
d8124050
AC
1411sh_pseudo_register_read (struct gdbarch *gdbarch, struct regcache *regcache,
1412 int reg_nr, void *buffer)
53116e27
EZ
1413{
1414 int base_regnum, portion;
d9d9c31f 1415 char temp_buffer[MAX_REGISTER_SIZE];
53116e27 1416
617daa0e 1417 if (reg_nr >= DR0_REGNUM && reg_nr <= DR_LAST_REGNUM)
7bd872fe
EZ
1418 {
1419 base_regnum = dr_reg_base_num (reg_nr);
1420
617daa0e 1421 /* Build the value in the provided buffer. */
7bd872fe
EZ
1422 /* Read the real regs for which this one is an alias. */
1423 for (portion = 0; portion < 2; portion++)
617daa0e 1424 regcache_raw_read (regcache, base_regnum + portion,
0818c12a 1425 (temp_buffer
617daa0e
CV
1426 + register_size (gdbarch,
1427 base_regnum) * portion));
7bd872fe
EZ
1428 /* We must pay attention to the endiannes. */
1429 sh_sh4_register_convert_to_virtual (reg_nr,
617daa0e
CV
1430 gdbarch_register_type (gdbarch,
1431 reg_nr),
7bd872fe
EZ
1432 temp_buffer, buffer);
1433 }
617daa0e 1434 else if (reg_nr >= FV0_REGNUM && reg_nr <= FV_LAST_REGNUM)
53116e27 1435 {
7bd872fe
EZ
1436 base_regnum = fv_reg_base_num (reg_nr);
1437
1438 /* Read the real regs for which this one is an alias. */
1439 for (portion = 0; portion < 4; portion++)
617daa0e 1440 regcache_raw_read (regcache, base_regnum + portion,
d8124050 1441 ((char *) buffer
617daa0e
CV
1442 + register_size (gdbarch,
1443 base_regnum) * portion));
53116e27
EZ
1444 }
1445}
1446
a78f21af 1447static void
d8124050
AC
1448sh_pseudo_register_write (struct gdbarch *gdbarch, struct regcache *regcache,
1449 int reg_nr, const void *buffer)
53116e27
EZ
1450{
1451 int base_regnum, portion;
d9d9c31f 1452 char temp_buffer[MAX_REGISTER_SIZE];
53116e27 1453
617daa0e 1454 if (reg_nr >= DR0_REGNUM && reg_nr <= DR_LAST_REGNUM)
53116e27
EZ
1455 {
1456 base_regnum = dr_reg_base_num (reg_nr);
1457
7bd872fe 1458 /* We must pay attention to the endiannes. */
617daa0e
CV
1459 sh_sh4_register_convert_to_raw (gdbarch_register_type (gdbarch, reg_nr),
1460 reg_nr, buffer, temp_buffer);
7bd872fe 1461
53116e27
EZ
1462 /* Write the real regs for which this one is an alias. */
1463 for (portion = 0; portion < 2; portion++)
617daa0e 1464 regcache_raw_write (regcache, base_regnum + portion,
0818c12a 1465 (temp_buffer
617daa0e
CV
1466 + register_size (gdbarch,
1467 base_regnum) * portion));
53116e27 1468 }
617daa0e 1469 else if (reg_nr >= FV0_REGNUM && reg_nr <= FV_LAST_REGNUM)
53116e27
EZ
1470 {
1471 base_regnum = fv_reg_base_num (reg_nr);
1472
1473 /* Write the real regs for which this one is an alias. */
1474 for (portion = 0; portion < 4; portion++)
d8124050
AC
1475 regcache_raw_write (regcache, base_regnum + portion,
1476 ((char *) buffer
617daa0e
CV
1477 + register_size (gdbarch,
1478 base_regnum) * portion));
53116e27
EZ
1479 }
1480}
1481
3bbfbb92 1482/* Floating point vector of 4 float registers. */
53116e27 1483static void
48db5a3c
CV
1484do_fv_register_info (struct gdbarch *gdbarch, struct ui_file *file,
1485 int fv_regnum)
53116e27
EZ
1486{
1487 int first_fp_reg_num = fv_reg_base_num (fv_regnum);
617daa0e
CV
1488 fprintf_filtered (file, "fv%d\t0x%08x\t0x%08x\t0x%08x\t0x%08x\n",
1489 fv_regnum - FV0_REGNUM,
1490 (int) read_register (first_fp_reg_num),
1491 (int) read_register (first_fp_reg_num + 1),
1492 (int) read_register (first_fp_reg_num + 2),
1493 (int) read_register (first_fp_reg_num + 3));
53116e27
EZ
1494}
1495
3bbfbb92 1496/* Double precision registers. */
53116e27 1497static void
48db5a3c
CV
1498do_dr_register_info (struct gdbarch *gdbarch, struct ui_file *file,
1499 int dr_regnum)
53116e27
EZ
1500{
1501 int first_fp_reg_num = dr_reg_base_num (dr_regnum);
1502
617daa0e
CV
1503 fprintf_filtered (file, "dr%d\t0x%08x%08x\n",
1504 dr_regnum - DR0_REGNUM,
53116e27
EZ
1505 (int) read_register (first_fp_reg_num),
1506 (int) read_register (first_fp_reg_num + 1));
1507}
1508
1509static void
48db5a3c
CV
1510sh_print_pseudo_register (struct gdbarch *gdbarch, struct ui_file *file,
1511 int regnum)
53116e27
EZ
1512{
1513 if (regnum < NUM_REGS || regnum >= NUM_REGS + NUM_PSEUDO_REGS)
8e65ff28
AC
1514 internal_error (__FILE__, __LINE__,
1515 "Invalid pseudo register number %d\n", regnum);
617daa0e 1516 else if (regnum >= DR0_REGNUM && regnum <= DR_LAST_REGNUM)
48db5a3c 1517 do_dr_register_info (gdbarch, file, regnum);
617daa0e 1518 else if (regnum >= FV0_REGNUM && regnum <= FV_LAST_REGNUM)
48db5a3c 1519 do_fv_register_info (gdbarch, file, regnum);
53116e27
EZ
1520}
1521
53116e27 1522static void
48db5a3c 1523sh_do_fp_register (struct gdbarch *gdbarch, struct ui_file *file, int regnum)
53116e27
EZ
1524{ /* do values for FP (float) regs */
1525 char *raw_buffer;
617daa0e 1526 double flt; /* double extracted from raw hex data */
53116e27
EZ
1527 int inv;
1528 int j;
1529
1530 /* Allocate space for the float. */
48db5a3c 1531 raw_buffer = (char *) alloca (register_size (gdbarch, FP0_REGNUM));
53116e27
EZ
1532
1533 /* Get the data in raw format. */
48db5a3c 1534 if (!frame_register_read (get_selected_frame (), regnum, raw_buffer))
53116e27
EZ
1535 error ("can't read register %d (%s)", regnum, REGISTER_NAME (regnum));
1536
617daa0e 1537 /* Get the register as a number */
53116e27
EZ
1538 flt = unpack_double (builtin_type_float, raw_buffer, &inv);
1539
1540 /* Print the name and some spaces. */
48db5a3c
CV
1541 fputs_filtered (REGISTER_NAME (regnum), file);
1542 print_spaces_filtered (15 - strlen (REGISTER_NAME (regnum)), file);
53116e27
EZ
1543
1544 /* Print the value. */
93d56215 1545 if (inv)
48db5a3c 1546 fprintf_filtered (file, "<invalid float>");
93d56215 1547 else
48db5a3c 1548 fprintf_filtered (file, "%-10.9g", flt);
53116e27
EZ
1549
1550 /* Print the fp register as hex. */
48db5a3c
CV
1551 fprintf_filtered (file, "\t(raw 0x");
1552 for (j = 0; j < register_size (gdbarch, regnum); j++)
53116e27 1553 {
221c12ff
AC
1554 int idx = (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG
1555 ? j
1556 : register_size (gdbarch, regnum) - 1 - j);
48db5a3c 1557 fprintf_filtered (file, "%02x", (unsigned char) raw_buffer[idx]);
53116e27 1558 }
48db5a3c
CV
1559 fprintf_filtered (file, ")");
1560 fprintf_filtered (file, "\n");
53116e27
EZ
1561}
1562
1563static void
48db5a3c 1564sh_do_register (struct gdbarch *gdbarch, struct ui_file *file, int regnum)
53116e27 1565{
123a958e 1566 char raw_buffer[MAX_REGISTER_SIZE];
53116e27 1567
48db5a3c
CV
1568 fputs_filtered (REGISTER_NAME (regnum), file);
1569 print_spaces_filtered (15 - strlen (REGISTER_NAME (regnum)), file);
53116e27
EZ
1570
1571 /* Get the data in raw format. */
48db5a3c
CV
1572 if (!frame_register_read (get_selected_frame (), regnum, raw_buffer))
1573 fprintf_filtered (file, "*value not available*\n");
617daa0e 1574
48db5a3c
CV
1575 val_print (gdbarch_register_type (gdbarch, regnum), raw_buffer, 0, 0,
1576 file, 'x', 1, 0, Val_pretty_default);
1577 fprintf_filtered (file, "\t");
1578 val_print (gdbarch_register_type (gdbarch, regnum), raw_buffer, 0, 0,
1579 file, 0, 1, 0, Val_pretty_default);
1580 fprintf_filtered (file, "\n");
53116e27
EZ
1581}
1582
1583static void
48db5a3c 1584sh_print_register (struct gdbarch *gdbarch, struct ui_file *file, int regnum)
53116e27
EZ
1585{
1586 if (regnum < 0 || regnum >= NUM_REGS + NUM_PSEUDO_REGS)
8e65ff28
AC
1587 internal_error (__FILE__, __LINE__,
1588 "Invalid register number %d\n", regnum);
53116e27 1589
e30839fe 1590 else if (regnum >= 0 && regnum < NUM_REGS)
53116e27 1591 {
617daa0e
CV
1592 if (TYPE_CODE (gdbarch_register_type (gdbarch, regnum)) ==
1593 TYPE_CODE_FLT)
48db5a3c 1594 sh_do_fp_register (gdbarch, file, regnum); /* FP regs */
53116e27 1595 else
48db5a3c 1596 sh_do_register (gdbarch, file, regnum); /* All other regs */
53116e27
EZ
1597 }
1598
1599 else if (regnum < NUM_REGS + NUM_PSEUDO_REGS)
48db5a3c 1600 {
55ff77ac 1601 sh_print_pseudo_register (gdbarch, file, regnum);
48db5a3c 1602 }
53116e27
EZ
1603}
1604
a78f21af 1605static void
48db5a3c
CV
1606sh_print_registers_info (struct gdbarch *gdbarch, struct ui_file *file,
1607 struct frame_info *frame, int regnum, int fpregs)
53116e27
EZ
1608{
1609 if (regnum != -1) /* do one specified register */
1610 {
1611 if (*(REGISTER_NAME (regnum)) == '\0')
1612 error ("Not a valid register for the current processor type");
1613
48db5a3c 1614 sh_print_register (gdbarch, file, regnum);
53116e27
EZ
1615 }
1616 else
1617 /* do all (or most) registers */
1618 {
1619 regnum = 0;
1620 while (regnum < NUM_REGS)
1621 {
1622 /* If the register name is empty, it is undefined for this
1623 processor, so don't display anything. */
1624 if (REGISTER_NAME (regnum) == NULL
1625 || *(REGISTER_NAME (regnum)) == '\0')
617daa0e 1626 {
53116e27
EZ
1627 regnum++;
1628 continue;
1629 }
1630
617daa0e
CV
1631 if (TYPE_CODE (gdbarch_register_type (gdbarch, regnum)) ==
1632 TYPE_CODE_FLT)
53116e27
EZ
1633 {
1634 if (fpregs)
1635 {
1636 /* true for "INFO ALL-REGISTERS" command */
48db5a3c 1637 sh_do_fp_register (gdbarch, file, regnum); /* FP regs */
617daa0e 1638 regnum++;
53116e27
EZ
1639 }
1640 else
f2ea0907 1641 regnum += (FP_LAST_REGNUM - FP0_REGNUM); /* skip FP regs */
53116e27
EZ
1642 }
1643 else
1644 {
48db5a3c 1645 sh_do_register (gdbarch, file, regnum); /* All other regs */
53116e27
EZ
1646 regnum++;
1647 }
1648 }
1649
1650 if (fpregs)
1651 while (regnum < NUM_REGS + NUM_PSEUDO_REGS)
1652 {
55ff77ac 1653 sh_print_pseudo_register (gdbarch, file, regnum);
53116e27
EZ
1654 regnum++;
1655 }
1656 }
1657}
1658
1a8629c7
MS
1659#ifdef SVR4_SHARED_LIBS
1660
1661/* Fetch (and possibly build) an appropriate link_map_offsets structure
1662 for native i386 linux targets using the struct offsets defined in
1663 link.h (but without actual reference to that file).
1664
1665 This makes it possible to access i386-linux shared libraries from
1666 a gdb that was not built on an i386-linux host (for cross debugging).
1667 */
1668
1669struct link_map_offsets *
1670sh_linux_svr4_fetch_link_map_offsets (void)
1671{
1672 static struct link_map_offsets lmo;
1673 static struct link_map_offsets *lmp = 0;
1674
1675 if (lmp == 0)
1676 {
1677 lmp = &lmo;
1678
1679 lmo.r_debug_size = 8; /* 20 not actual size but all we need */
1680
1681 lmo.r_map_offset = 4;
617daa0e 1682 lmo.r_map_size = 4;
1a8629c7
MS
1683
1684 lmo.link_map_size = 20; /* 552 not actual size but all we need */
1685
1686 lmo.l_addr_offset = 0;
617daa0e 1687 lmo.l_addr_size = 4;
1a8629c7
MS
1688
1689 lmo.l_name_offset = 4;
617daa0e 1690 lmo.l_name_size = 4;
1a8629c7
MS
1691
1692 lmo.l_next_offset = 12;
617daa0e 1693 lmo.l_next_size = 4;
1a8629c7
MS
1694
1695 lmo.l_prev_offset = 16;
617daa0e 1696 lmo.l_prev_size = 4;
1a8629c7
MS
1697 }
1698
617daa0e 1699 return lmp;
1a8629c7
MS
1700}
1701#endif /* SVR4_SHARED_LIBS */
1702
2f14585c
JR
1703static int
1704sh_dsp_register_sim_regno (int nr)
1705{
1706 if (legacy_register_sim_regno (nr) < 0)
1707 return legacy_register_sim_regno (nr);
f2ea0907
CV
1708 if (nr >= DSR_REGNUM && nr <= Y1_REGNUM)
1709 return nr - DSR_REGNUM + SIM_SH_DSR_REGNUM;
1710 if (nr == MOD_REGNUM)
2f14585c 1711 return SIM_SH_MOD_REGNUM;
f2ea0907 1712 if (nr == RS_REGNUM)
2f14585c 1713 return SIM_SH_RS_REGNUM;
f2ea0907 1714 if (nr == RE_REGNUM)
2f14585c 1715 return SIM_SH_RE_REGNUM;
f2ea0907
CV
1716 if (nr >= R0_BANK_REGNUM && nr <= R7_BANK_REGNUM)
1717 return nr - R0_BANK_REGNUM + SIM_SH_R0_BANK_REGNUM;
2f14585c
JR
1718 return nr;
1719}
1c0159e0
CV
1720
1721static struct sh_frame_cache *
1722sh_alloc_frame_cache (void)
1723{
1724 struct sh_frame_cache *cache;
1725 int i;
1726
1727 cache = FRAME_OBSTACK_ZALLOC (struct sh_frame_cache);
1728
1729 /* Base address. */
1730 cache->base = 0;
1731 cache->saved_sp = 0;
1732 cache->sp_offset = 0;
1733 cache->pc = 0;
1734
1735 /* Frameless until proven otherwise. */
1736 cache->uses_fp = 0;
617daa0e 1737
1c0159e0
CV
1738 /* Saved registers. We initialize these to -1 since zero is a valid
1739 offset (that's where fp is supposed to be stored). */
1740 for (i = 0; i < SH_NUM_REGS; i++)
1741 {
1742 cache->saved_regs[i] = -1;
1743 }
617daa0e 1744
1c0159e0 1745 return cache;
617daa0e 1746}
1c0159e0
CV
1747
1748static struct sh_frame_cache *
1749sh_frame_cache (struct frame_info *next_frame, void **this_cache)
1750{
1751 struct sh_frame_cache *cache;
1752 CORE_ADDR current_pc;
1753 int i;
1754
1755 if (*this_cache)
1756 return *this_cache;
1757
1758 cache = sh_alloc_frame_cache ();
1759 *this_cache = cache;
1760
1761 /* In principle, for normal frames, fp holds the frame pointer,
1762 which holds the base address for the current stack frame.
1763 However, for functions that don't need it, the frame pointer is
1764 optional. For these "frameless" functions the frame pointer is
1765 actually the frame pointer of the calling frame. */
1766 cache->base = frame_unwind_register_unsigned (next_frame, FP_REGNUM);
1767 if (cache->base == 0)
1768 return cache;
1769
1770 cache->pc = frame_func_unwind (next_frame);
1771 current_pc = frame_pc_unwind (next_frame);
1772 if (cache->pc != 0)
1773 sh_analyze_prologue (cache->pc, current_pc, cache);
617daa0e 1774
1c0159e0
CV
1775 if (!cache->uses_fp)
1776 {
1777 /* We didn't find a valid frame, which means that CACHE->base
1778 currently holds the frame pointer for our calling frame. If
1779 we're at the start of a function, or somewhere half-way its
1780 prologue, the function's frame probably hasn't been fully
1781 setup yet. Try to reconstruct the base address for the stack
1782 frame by looking at the stack pointer. For truly "frameless"
1783 functions this might work too. */
1784 cache->base = frame_unwind_register_unsigned (next_frame, SP_REGNUM);
1785 }
1786
1787 /* Now that we have the base address for the stack frame we can
1788 calculate the value of sp in the calling frame. */
1789 cache->saved_sp = cache->base + cache->sp_offset;
1790
1791 /* Adjust all the saved registers such that they contain addresses
1792 instead of offsets. */
1793 for (i = 0; i < SH_NUM_REGS; i++)
1794 if (cache->saved_regs[i] != -1)
1795 cache->saved_regs[i] = cache->saved_sp - cache->saved_regs[i] - 4;
1796
1797 return cache;
1798}
1799
1800static void
1801sh_frame_prev_register (struct frame_info *next_frame, void **this_cache,
1802 int regnum, int *optimizedp,
1803 enum lval_type *lvalp, CORE_ADDR *addrp,
1804 int *realnump, void *valuep)
1805{
1806 struct sh_frame_cache *cache = sh_frame_cache (next_frame, this_cache);
1807
1808 gdb_assert (regnum >= 0);
1809
1810 if (regnum == SP_REGNUM && cache->saved_sp)
1811 {
1812 *optimizedp = 0;
1813 *lvalp = not_lval;
1814 *addrp = 0;
1815 *realnump = -1;
1816 if (valuep)
617daa0e
CV
1817 {
1818 /* Store the value. */
1819 store_unsigned_integer (valuep, 4, cache->saved_sp);
1820 }
1c0159e0
CV
1821 return;
1822 }
1823
1824 /* The PC of the previous frame is stored in the PR register of
1825 the current frame. Frob regnum so that we pull the value from
1826 the correct place. */
1827 if (regnum == PC_REGNUM)
1828 regnum = PR_REGNUM;
1829
1830 if (regnum < SH_NUM_REGS && cache->saved_regs[regnum] != -1)
1831 {
1832 *optimizedp = 0;
1833 *lvalp = lval_memory;
1834 *addrp = cache->saved_regs[regnum];
1835 *realnump = -1;
1836 if (valuep)
617daa0e
CV
1837 {
1838 /* Read the value in from memory. */
1839 read_memory (*addrp, valuep,
1840 register_size (current_gdbarch, regnum));
1841 }
1c0159e0
CV
1842 return;
1843 }
1844
1845 frame_register_unwind (next_frame, regnum,
617daa0e 1846 optimizedp, lvalp, addrp, realnump, valuep);
1c0159e0
CV
1847}
1848
1849static void
1850sh_frame_this_id (struct frame_info *next_frame, void **this_cache,
617daa0e
CV
1851 struct frame_id *this_id)
1852{
1c0159e0
CV
1853 struct sh_frame_cache *cache = sh_frame_cache (next_frame, this_cache);
1854
1855 /* This marks the outermost frame. */
1856 if (cache->base == 0)
1857 return;
1858
1859 *this_id = frame_id_build (cache->saved_sp, cache->pc);
617daa0e 1860}
1c0159e0 1861
617daa0e 1862static const struct frame_unwind sh_frame_unwind = {
1c0159e0
CV
1863 NORMAL_FRAME,
1864 sh_frame_this_id,
1865 sh_frame_prev_register
1866};
1867
1868static const struct frame_unwind *
1869sh_frame_sniffer (struct frame_info *next_frame)
1870{
1871 return &sh_frame_unwind;
1872}
1873
1874static CORE_ADDR
1875sh_unwind_sp (struct gdbarch *gdbarch, struct frame_info *next_frame)
1876{
1877 return frame_unwind_register_unsigned (next_frame, SP_REGNUM);
1878}
1879
1880static CORE_ADDR
1881sh_unwind_pc (struct gdbarch *gdbarch, struct frame_info *next_frame)
1882{
1883 return frame_unwind_register_unsigned (next_frame, PC_REGNUM);
1884}
1885
1886static struct frame_id
1887sh_unwind_dummy_id (struct gdbarch *gdbarch, struct frame_info *next_frame)
1888{
1889 return frame_id_build (sh_unwind_sp (gdbarch, next_frame),
1890 frame_pc_unwind (next_frame));
1891}
1892
1893static CORE_ADDR
1894sh_frame_base_address (struct frame_info *next_frame, void **this_cache)
617daa0e 1895{
1c0159e0 1896 struct sh_frame_cache *cache = sh_frame_cache (next_frame, this_cache);
617daa0e 1897
1c0159e0
CV
1898 return cache->base;
1899}
617daa0e
CV
1900
1901static const struct frame_base sh_frame_base = {
1c0159e0
CV
1902 &sh_frame_unwind,
1903 sh_frame_base_address,
1904 sh_frame_base_address,
1905 sh_frame_base_address
617daa0e 1906};
1c0159e0
CV
1907
1908/* The epilogue is defined here as the area at the end of a function,
1909 either on the `ret' instruction itself or after an instruction which
1910 destroys the function's stack frame. */
1911static int
1912sh_in_function_epilogue_p (struct gdbarch *gdbarch, CORE_ADDR pc)
1913{
1914 CORE_ADDR func_addr = 0, func_end = 0;
1915
1916 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
1917 {
1918 ULONGEST inst;
1919 /* The sh epilogue is max. 14 bytes long. Give another 14 bytes
1920 for a nop and some fixed data (e.g. big offsets) which are
617daa0e
CV
1921 unfortunately also treated as part of the function (which
1922 means, they are below func_end. */
1c0159e0
CV
1923 CORE_ADDR addr = func_end - 28;
1924 if (addr < func_addr + 4)
617daa0e 1925 addr = func_addr + 4;
1c0159e0
CV
1926 if (pc < addr)
1927 return 0;
1928
1929 /* First search forward until hitting an rts. */
1930 while (addr < func_end
617daa0e 1931 && !IS_RTS (read_memory_unsigned_integer (addr, 2)))
1c0159e0
CV
1932 addr += 2;
1933 if (addr >= func_end)
617daa0e 1934 return 0;
1c0159e0
CV
1935
1936 /* At this point we should find a mov.l @r15+,r14 instruction,
1937 either before or after the rts. If not, then the function has
617daa0e 1938 probably no "normal" epilogue and we bail out here. */
1c0159e0
CV
1939 inst = read_memory_unsigned_integer (addr - 2, 2);
1940 if (IS_RESTORE_FP (read_memory_unsigned_integer (addr - 2, 2)))
617daa0e 1941 addr -= 2;
1c0159e0
CV
1942 else if (!IS_RESTORE_FP (read_memory_unsigned_integer (addr + 2, 2)))
1943 return 0;
1944
1945 /* Step over possible lds.l @r15+,pr. */
1946 inst = read_memory_unsigned_integer (addr - 2, 2);
1947 if (IS_LDS (inst))
617daa0e 1948 {
1c0159e0
CV
1949 addr -= 2;
1950 inst = read_memory_unsigned_integer (addr - 2, 2);
1951 }
1952
1953 /* Step over possible mov r14,r15. */
1954 if (IS_MOV_FP_SP (inst))
617daa0e 1955 {
1c0159e0
CV
1956 addr -= 2;
1957 inst = read_memory_unsigned_integer (addr - 2, 2);
1958 }
1959
1960 /* Now check for FP adjustments, using add #imm,r14 or add rX, r14
1961 instructions. */
1962 while (addr > func_addr + 4
617daa0e 1963 && (IS_ADD_REG_TO_FP (inst) || IS_ADD_IMM_FP (inst)))
1c0159e0
CV
1964 {
1965 addr -= 2;
1966 inst = read_memory_unsigned_integer (addr - 2, 2);
1967 }
1968
1969 if (pc >= addr)
1970 return 1;
1971 }
1972 return 0;
1973}
1974
cc17453a
EZ
1975static gdbarch_init_ftype sh_gdbarch_init;
1976
1977static struct gdbarch *
fba45db2 1978sh_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
cc17453a 1979{
cc17453a 1980 struct gdbarch *gdbarch;
d658f924 1981
55ff77ac
CV
1982 sh_show_regs = sh_generic_show_regs;
1983 switch (info.bfd_arch_info->mach)
1984 {
617daa0e
CV
1985 case bfd_mach_sh2e:
1986 sh_show_regs = sh2e_show_regs;
1987 break;
1988 case bfd_mach_sh_dsp:
1989 sh_show_regs = sh_dsp_show_regs;
1990 break;
55ff77ac 1991
617daa0e
CV
1992 case bfd_mach_sh3:
1993 sh_show_regs = sh3_show_regs;
1994 break;
55ff77ac 1995
617daa0e
CV
1996 case bfd_mach_sh3e:
1997 sh_show_regs = sh3e_show_regs;
1998 break;
55ff77ac 1999
617daa0e
CV
2000 case bfd_mach_sh3_dsp:
2001 sh_show_regs = sh3_dsp_show_regs;
2002 break;
55ff77ac 2003
617daa0e
CV
2004 case bfd_mach_sh4:
2005 sh_show_regs = sh4_show_regs;
2006 break;
55ff77ac 2007
617daa0e
CV
2008 case bfd_mach_sh5:
2009 sh_show_regs = sh64_show_regs;
2010 /* SH5 is handled entirely in sh64-tdep.c */
2011 return sh64_gdbarch_init (info, arches);
55ff77ac
CV
2012 }
2013
4be87837
DJ
2014 /* If there is already a candidate, use it. */
2015 arches = gdbarch_list_lookup_by_info (arches, &info);
2016 if (arches != NULL)
2017 return arches->gdbarch;
cc17453a
EZ
2018
2019 /* None found, create a new architecture from the information
2020 provided. */
f2ea0907 2021 gdbarch = gdbarch_alloc (&info, NULL);
cc17453a 2022
48db5a3c
CV
2023 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
2024 set_gdbarch_int_bit (gdbarch, 4 * TARGET_CHAR_BIT);
ec920329 2025 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
48db5a3c
CV
2026 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2027 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2028 set_gdbarch_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
2029 set_gdbarch_long_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
a38d2a54 2030 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
48db5a3c 2031
f2ea0907 2032 set_gdbarch_num_regs (gdbarch, SH_NUM_REGS);
a38d2a54 2033 set_gdbarch_sp_regnum (gdbarch, 15);
a38d2a54 2034 set_gdbarch_pc_regnum (gdbarch, 16);
48db5a3c
CV
2035 set_gdbarch_fp0_regnum (gdbarch, -1);
2036 set_gdbarch_num_pseudo_regs (gdbarch, 0);
2037
1c0159e0
CV
2038 set_gdbarch_register_type (gdbarch, sh_default_register_type);
2039
2040 set_gdbarch_print_registers_info (gdbarch, sh_print_registers_info);
2041
eaf90c5d 2042 set_gdbarch_breakpoint_from_pc (gdbarch, sh_breakpoint_from_pc);
3bbfbb92 2043 set_gdbarch_use_struct_convention (gdbarch, sh_use_struct_convention);
48db5a3c 2044
2bf0cb65 2045 set_gdbarch_print_insn (gdbarch, gdb_print_insn_sh);
2f14585c 2046 set_gdbarch_register_sim_regno (gdbarch, legacy_register_sim_regno);
48db5a3c
CV
2047
2048 set_gdbarch_write_pc (gdbarch, generic_target_write_pc);
2049
1c0159e0
CV
2050 set_gdbarch_store_return_value (gdbarch, sh_default_store_return_value);
2051 set_gdbarch_extract_return_value (gdbarch, sh_default_extract_return_value);
2052 set_gdbarch_extract_struct_value_address (gdbarch,
2053 sh_extract_struct_value_address);
2054
48db5a3c
CV
2055 set_gdbarch_skip_prologue (gdbarch, sh_skip_prologue);
2056 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
2057 set_gdbarch_decr_pc_after_break (gdbarch, 0);
2058 set_gdbarch_function_start_offset (gdbarch, 0);
2059
1c0159e0
CV
2060 set_gdbarch_push_dummy_call (gdbarch, sh_push_dummy_call_nofpu);
2061
48db5a3c 2062 set_gdbarch_frame_args_skip (gdbarch, 0);
1c0159e0
CV
2063 set_gdbarch_frameless_function_invocation (gdbarch,
2064 frameless_look_for_prologue);
48db5a3c
CV
2065 set_gdbarch_believe_pcc_promotion (gdbarch, 1);
2066
19f59343 2067 set_gdbarch_frame_align (gdbarch, sh_frame_align);
1c0159e0
CV
2068 set_gdbarch_unwind_sp (gdbarch, sh_unwind_sp);
2069 set_gdbarch_unwind_pc (gdbarch, sh_unwind_pc);
2070 set_gdbarch_unwind_dummy_id (gdbarch, sh_unwind_dummy_id);
2071 frame_base_set_default (gdbarch, &sh_frame_base);
2072
617daa0e 2073 set_gdbarch_in_function_epilogue_p (gdbarch, sh_in_function_epilogue_p);
cc17453a
EZ
2074
2075 switch (info.bfd_arch_info->mach)
8db62801 2076 {
cc17453a 2077 case bfd_mach_sh:
48db5a3c 2078 set_gdbarch_register_name (gdbarch, sh_sh_register_name);
cc17453a 2079 break;
1c0159e0 2080
cc17453a 2081 case bfd_mach_sh2:
48db5a3c 2082 set_gdbarch_register_name (gdbarch, sh_sh_register_name);
617daa0e 2083 break;
1c0159e0 2084
2d188dd3 2085 case bfd_mach_sh2e:
48db5a3c
CV
2086 /* doubles on sh2e and sh3e are actually 4 byte. */
2087 set_gdbarch_double_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2088
2089 set_gdbarch_register_name (gdbarch, sh_sh2e_register_name);
48db5a3c 2090 set_gdbarch_register_type (gdbarch, sh_sh3e_register_type);
2d188dd3 2091 set_gdbarch_fp0_regnum (gdbarch, 25);
48db5a3c 2092 set_gdbarch_store_return_value (gdbarch, sh3e_sh4_store_return_value);
617daa0e
CV
2093 set_gdbarch_extract_return_value (gdbarch,
2094 sh3e_sh4_extract_return_value);
6df2bf50 2095 set_gdbarch_push_dummy_call (gdbarch, sh_push_dummy_call_fpu);
2d188dd3 2096 break;
1c0159e0 2097
cc17453a 2098 case bfd_mach_sh_dsp:
48db5a3c 2099 set_gdbarch_register_name (gdbarch, sh_sh_dsp_register_name);
2f14585c 2100 set_gdbarch_register_sim_regno (gdbarch, sh_dsp_register_sim_regno);
cc17453a 2101 break;
1c0159e0 2102
cc17453a 2103 case bfd_mach_sh3:
48db5a3c 2104 set_gdbarch_register_name (gdbarch, sh_sh3_register_name);
cc17453a 2105 break;
1c0159e0 2106
cc17453a 2107 case bfd_mach_sh3e:
48db5a3c
CV
2108 /* doubles on sh2e and sh3e are actually 4 byte. */
2109 set_gdbarch_double_bit (gdbarch, 4 * TARGET_CHAR_BIT);
2110
2111 set_gdbarch_register_name (gdbarch, sh_sh3e_register_name);
48db5a3c 2112 set_gdbarch_register_type (gdbarch, sh_sh3e_register_type);
cc17453a 2113 set_gdbarch_fp0_regnum (gdbarch, 25);
48db5a3c 2114 set_gdbarch_store_return_value (gdbarch, sh3e_sh4_store_return_value);
617daa0e
CV
2115 set_gdbarch_extract_return_value (gdbarch,
2116 sh3e_sh4_extract_return_value);
6df2bf50 2117 set_gdbarch_push_dummy_call (gdbarch, sh_push_dummy_call_fpu);
cc17453a 2118 break;
1c0159e0 2119
cc17453a 2120 case bfd_mach_sh3_dsp:
48db5a3c 2121 set_gdbarch_register_name (gdbarch, sh_sh3_dsp_register_name);
48db5a3c 2122 set_gdbarch_register_sim_regno (gdbarch, sh_dsp_register_sim_regno);
cc17453a 2123 break;
1c0159e0 2124
cc17453a 2125 case bfd_mach_sh4:
48db5a3c 2126 set_gdbarch_register_name (gdbarch, sh_sh4_register_name);
48db5a3c 2127 set_gdbarch_register_type (gdbarch, sh_sh4_register_type);
cc17453a 2128 set_gdbarch_fp0_regnum (gdbarch, 25);
53116e27 2129 set_gdbarch_num_pseudo_regs (gdbarch, 12);
d8124050
AC
2130 set_gdbarch_pseudo_register_read (gdbarch, sh_pseudo_register_read);
2131 set_gdbarch_pseudo_register_write (gdbarch, sh_pseudo_register_write);
48db5a3c 2132 set_gdbarch_store_return_value (gdbarch, sh3e_sh4_store_return_value);
617daa0e
CV
2133 set_gdbarch_extract_return_value (gdbarch,
2134 sh3e_sh4_extract_return_value);
6df2bf50 2135 set_gdbarch_push_dummy_call (gdbarch, sh_push_dummy_call_fpu);
cc17453a 2136 break;
1c0159e0 2137
cc17453a 2138 default:
48db5a3c 2139 set_gdbarch_register_name (gdbarch, sh_generic_register_name);
cc17453a 2140 break;
8db62801 2141 }
cc17453a 2142
4be87837
DJ
2143 /* Hook in ABI-specific overrides, if they have been registered. */
2144 gdbarch_init_osabi (info, gdbarch);
d658f924 2145
1c0159e0
CV
2146 frame_unwind_append_sniffer (gdbarch, dwarf2_frame_sniffer);
2147 frame_unwind_append_sniffer (gdbarch, sh_frame_sniffer);
2148
cc17453a 2149 return gdbarch;
8db62801
EZ
2150}
2151
617daa0e 2152extern initialize_file_ftype _initialize_sh_tdep; /* -Wmissing-prototypes */
a78f21af 2153
c906108c 2154void
fba45db2 2155_initialize_sh_tdep (void)
c906108c
SS
2156{
2157 struct cmd_list_element *c;
617daa0e 2158
f2ea0907 2159 gdbarch_register (bfd_arch_sh, sh_gdbarch_init, NULL);
c906108c 2160
53116e27 2161 add_com ("regs", class_vars, sh_show_regs_command, "Print all registers");
c906108c 2162}
This page took 0.534317 seconds and 4 git commands to generate.