Merge remote-tracking branch 'ftrace/for-next'
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
1da177e4
LT
25
26#include <asm/irq.h>
27#include <asm/ptrace.h>
7d12e780 28#include <asm/irq_regs.h>
1da177e4 29
ab7798ff 30struct seq_file;
ec53cf23 31struct module;
515085ef 32struct msi_msg;
1b7047ed 33enum irqchip_irq_state;
57a58a94 34
1da177e4
LT
35/*
36 * IRQ line status.
6e213616 37 *
5d4d8fc9
TG
38 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
39 *
40 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
48 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
5d4d8fc9
TG
54 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
0911f124 59 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
60 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
7f1b1244 65 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
66 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
92068d17 70 * IRQ_NESTED_THREAD - Interrupt nests into another thread
31d9d9b6 71 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
72 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
e9849777 75 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
1da177e4 76 */
5d4d8fc9
TG
77enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 86 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
87
88 IRQ_TYPE_PROBE = 0x00000010,
89
90 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 98 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 99 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 100 IRQ_IS_POLLED = (1 << 18),
e9849777 101 IRQ_DISABLE_UNLAZY = (1 << 19),
5d4d8fc9 102};
950f4427 103
44247184
TG
104#define IRQF_MODIFY_MASK \
105 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 106 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd 107 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
e9849777 108 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
44247184 109
8f53f924
TG
110#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
111
3b8249e7
TG
112/*
113 * Return value for chip->irq_set_affinity()
114 *
9df872fa
JL
115 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
116 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
2cb62547
JL
117 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
118 * support stacked irqchips, which indicates skipping
119 * all descendent irqchips.
3b8249e7
TG
120 */
121enum {
122 IRQ_SET_MASK_OK = 0,
123 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 124 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
125};
126
5b912c10 127struct msi_desc;
08a543ad 128struct irq_domain;
6a6de9ef 129
ff7dcd44 130/**
0d0b4c86
JL
131 * struct irq_common_data - per irq data shared by all irqchips
132 * @state_use_accessors: status information for irq chip functions.
133 * Use accessor functions to deal with it
449e9cae 134 * @node: node index useful for balancing
af7080e0 135 * @handler_data: per-IRQ data for the irq_chip methods
955bfe59
QY
136 * @affinity: IRQ affinity on SMP. If this is an IPI
137 * related irq, then this is the mask of the
138 * CPUs to which an IPI can be sent.
b237721c 139 * @msi_desc: MSI descriptor
f256c9a0 140 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
0d0b4c86
JL
141 */
142struct irq_common_data {
b354286e 143 unsigned int __private state_use_accessors;
449e9cae
JL
144#ifdef CONFIG_NUMA
145 unsigned int node;
146#endif
af7080e0 147 void *handler_data;
b237721c 148 struct msi_desc *msi_desc;
9df872fa 149 cpumask_var_t affinity;
f256c9a0
QY
150#ifdef CONFIG_GENERIC_IRQ_IPI
151 unsigned int ipi_offset;
152#endif
0d0b4c86
JL
153};
154
155/**
156 * struct irq_data - per irq chip data passed down to chip functions
966dc736 157 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 158 * @irq: interrupt number
08a543ad 159 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 160 * @common: point to data shared by all irqchips
ff7dcd44 161 * @chip: low level interrupt hardware access
08a543ad
GL
162 * @domain: Interrupt translation domain; responsible for mapping
163 * between hwirq number and linux irq number.
f8264e34
JL
164 * @parent_data: pointer to parent struct irq_data to support hierarchy
165 * irq_domain
ff7dcd44
TG
166 * @chip_data: platform-specific per-chip private data for the chip
167 * methods, to allow shared chip implementations
ff7dcd44
TG
168 */
169struct irq_data {
966dc736 170 u32 mask;
ff7dcd44 171 unsigned int irq;
08a543ad 172 unsigned long hwirq;
0d0b4c86 173 struct irq_common_data *common;
ff7dcd44 174 struct irq_chip *chip;
08a543ad 175 struct irq_domain *domain;
f8264e34
JL
176#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
177 struct irq_data *parent_data;
178#endif
ff7dcd44 179 void *chip_data;
ff7dcd44
TG
180};
181
f230b6d5 182/*
0d0b4c86 183 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 184 *
876dbd4c 185 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 186 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
187 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
188 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 189 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 190 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
191 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
192 * from suspend
e1ef8241
TG
193 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
194 * context
32f4125e
TG
195 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
196 * IRQD_IRQ_MASKED - Masked state of the interrupt
197 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 198 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 199 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
9c255583 200 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
f230b6d5
TG
201 */
202enum {
876dbd4c 203 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
204 IRQD_SETAFFINITY_PENDING = (1 << 8),
205 IRQD_NO_BALANCING = (1 << 10),
206 IRQD_PER_CPU = (1 << 11),
2bdd1055 207 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 208 IRQD_LEVEL = (1 << 13),
7f94226f 209 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 210 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 211 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
212 IRQD_IRQ_MASKED = (1 << 17),
213 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 214 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 215 IRQD_FORWARDED_TO_VCPU = (1 << 20),
9c255583 216 IRQD_AFFINITY_MANAGED = (1 << 21),
f230b6d5
TG
217};
218
b354286e 219#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
0d0b4c86 220
f230b6d5
TG
221static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
222{
0d0b4c86 223 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
224}
225
a005677b
TG
226static inline bool irqd_is_per_cpu(struct irq_data *d)
227{
0d0b4c86 228 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
229}
230
231static inline bool irqd_can_balance(struct irq_data *d)
232{
0d0b4c86 233 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
234}
235
2bdd1055
TG
236static inline bool irqd_affinity_was_set(struct irq_data *d)
237{
0d0b4c86 238 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
239}
240
ee38c04b
TG
241static inline void irqd_mark_affinity_was_set(struct irq_data *d)
242{
0d0b4c86 243 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
244}
245
876dbd4c
TG
246static inline u32 irqd_get_trigger_type(struct irq_data *d)
247{
0d0b4c86 248 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
249}
250
251/*
252 * Must only be called inside irq_chip.irq_set_type() functions.
253 */
254static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
255{
0d0b4c86
JL
256 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
257 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
258}
259
260static inline bool irqd_is_level_type(struct irq_data *d)
261{
0d0b4c86 262 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
263}
264
7f94226f
TG
265static inline bool irqd_is_wakeup_set(struct irq_data *d)
266{
0d0b4c86 267 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
268}
269
e1ef8241
TG
270static inline bool irqd_can_move_in_process_context(struct irq_data *d)
271{
0d0b4c86 272 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
273}
274
801a0e9a
TG
275static inline bool irqd_irq_disabled(struct irq_data *d)
276{
0d0b4c86 277 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
278}
279
32f4125e
TG
280static inline bool irqd_irq_masked(struct irq_data *d)
281{
0d0b4c86 282 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
283}
284
285static inline bool irqd_irq_inprogress(struct irq_data *d)
286{
0d0b4c86 287 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
288}
289
b76f1674
TG
290static inline bool irqd_is_wakeup_armed(struct irq_data *d)
291{
0d0b4c86 292 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
293}
294
fc569712
TG
295static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
296{
297 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
298}
299
300static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
301{
302 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
303}
304
305static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
306{
307 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
308}
b76f1674 309
9c255583
TG
310static inline bool irqd_affinity_is_managed(struct irq_data *d)
311{
312 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
313}
314
b354286e
BF
315#undef __irqd_to_state
316
a699e4e4
GL
317static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
318{
319 return d->hwirq;
320}
321
8fee5c36 322/**
6a6de9ef 323 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36 324 *
be45beb2 325 * @parent_device: pointer to parent device for irqchip
8fee5c36 326 * @name: name for /proc/interrupts
f8822657
TG
327 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
328 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
329 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
330 * @irq_disable: disable the interrupt
331 * @irq_ack: start of a new interrupt
332 * @irq_mask: mask an interrupt source
333 * @irq_mask_ack: ack and mask an interrupt source
334 * @irq_unmask: unmask an interrupt source
335 * @irq_eoi: end of interrupt
336 * @irq_set_affinity: set the CPU affinity on SMP machines
337 * @irq_retrigger: resend an IRQ to the CPU
338 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
339 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
340 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
341 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
342 * @irq_cpu_online: configure an interrupt source for a secondary CPU
343 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
344 * @irq_suspend: function called from core code on suspend once per
345 * chip, when one or more interrupts are installed
346 * @irq_resume: function called from core code on resume once per chip,
347 * when one ore more interrupts are installed
cfefd21e 348 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 349 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 350 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
351 * @irq_request_resources: optional to request resources before calling
352 * any other callback related to this irq
353 * @irq_release_resources: optional to release resources acquired with
354 * irq_request_resources
515085ef 355 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 356 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
357 * @irq_get_irqchip_state: return the internal state of an interrupt
358 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 359 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
34dc1ae1
QY
360 * @ipi_send_single: send a single IPI to destination cpus
361 * @ipi_send_mask: send an IPI to destination cpus in cpumask
2bff17ad 362 * @flags: chip specific flags
1da177e4 363 */
6a6de9ef 364struct irq_chip {
be45beb2 365 struct device *parent_device;
6a6de9ef 366 const char *name;
f8822657
TG
367 unsigned int (*irq_startup)(struct irq_data *data);
368 void (*irq_shutdown)(struct irq_data *data);
369 void (*irq_enable)(struct irq_data *data);
370 void (*irq_disable)(struct irq_data *data);
371
372 void (*irq_ack)(struct irq_data *data);
373 void (*irq_mask)(struct irq_data *data);
374 void (*irq_mask_ack)(struct irq_data *data);
375 void (*irq_unmask)(struct irq_data *data);
376 void (*irq_eoi)(struct irq_data *data);
377
378 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
379 int (*irq_retrigger)(struct irq_data *data);
380 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
381 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
382
383 void (*irq_bus_lock)(struct irq_data *data);
384 void (*irq_bus_sync_unlock)(struct irq_data *data);
385
0fdb4b25
DD
386 void (*irq_cpu_online)(struct irq_data *data);
387 void (*irq_cpu_offline)(struct irq_data *data);
388
cfefd21e
TG
389 void (*irq_suspend)(struct irq_data *data);
390 void (*irq_resume)(struct irq_data *data);
391 void (*irq_pm_shutdown)(struct irq_data *data);
392
d0051816
TG
393 void (*irq_calc_mask)(struct irq_data *data);
394
ab7798ff 395 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
396 int (*irq_request_resources)(struct irq_data *data);
397 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 398
515085ef 399 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 400 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 401
1b7047ed
MZ
402 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
403 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
404
0a4377de
JL
405 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
406
34dc1ae1
QY
407 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
408 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
409
2bff17ad 410 unsigned long flags;
1da177e4
LT
411};
412
d4d5e089
TG
413/*
414 * irq_chip specific flags
415 *
77694b40
TG
416 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
417 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 418 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
419 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
420 * when irq enabled
60f96b41 421 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 422 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 423 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
424 */
425enum {
426 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 427 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 428 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 429 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 430 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 431 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 432 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
433};
434
e144710b 435#include <linux/irqdesc.h>
0b8f1efa 436
34ffdb72
IM
437/*
438 * Pick up the arch-dependent methods:
439 */
440#include <asm/hw_irq.h>
1da177e4 441
b683de2b
TG
442#ifndef NR_IRQS_LEGACY
443# define NR_IRQS_LEGACY 0
444#endif
445
1318a481
TG
446#ifndef ARCH_IRQ_INIT_FLAGS
447# define ARCH_IRQ_INIT_FLAGS 0
448#endif
449
c1594b77 450#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 451
e144710b 452struct irqaction;
06fcb0c6 453extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 454extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
455extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
456extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 457
0fdb4b25
DD
458extern void irq_cpu_online(void);
459extern void irq_cpu_offline(void);
01f8fa4f
TG
460extern int irq_set_affinity_locked(struct irq_data *data,
461 const struct cpumask *cpumask, bool force);
0a4377de 462extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 463
f1e0bb0a
YY
464extern void irq_migrate_all_off_this_cpu(void);
465
3a3856d0 466#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
467void irq_move_irq(struct irq_data *data);
468void irq_move_masked_irq(struct irq_data *data);
e144710b 469#else
a439520f
TG
470static inline void irq_move_irq(struct irq_data *data) { }
471static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 472#endif
54d5d424 473
1da177e4 474extern int no_irq_affinity;
1da177e4 475
293a7a0a
TG
476#ifdef CONFIG_HARDIRQS_SW_RESEND
477int irq_set_parent(int irq, int parent_irq);
478#else
479static inline int irq_set_parent(int irq, int parent_irq)
480{
481 return 0;
482}
483#endif
484
6a6de9ef
TG
485/*
486 * Built-in IRQ handlers for various IRQ types,
bebd04cc 487 * callable via desc->handle_irq()
6a6de9ef 488 */
bd0b9ac4
TG
489extern void handle_level_irq(struct irq_desc *desc);
490extern void handle_fasteoi_irq(struct irq_desc *desc);
491extern void handle_edge_irq(struct irq_desc *desc);
492extern void handle_edge_eoi_irq(struct irq_desc *desc);
493extern void handle_simple_irq(struct irq_desc *desc);
edd14cfe 494extern void handle_untracked_irq(struct irq_desc *desc);
bd0b9ac4
TG
495extern void handle_percpu_irq(struct irq_desc *desc);
496extern void handle_percpu_devid_irq(struct irq_desc *desc);
497extern void handle_bad_irq(struct irq_desc *desc);
31b47cf7 498extern void handle_nested_irq(unsigned int irq);
6a6de9ef 499
515085ef 500extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
be45beb2
JH
501extern int irq_chip_pm_get(struct irq_data *data);
502extern int irq_chip_pm_put(struct irq_data *data);
85f08c17 503#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
3cfeffc2
SA
504extern void irq_chip_enable_parent(struct irq_data *data);
505extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
506extern void irq_chip_ack_parent(struct irq_data *data);
507extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
508extern void irq_chip_mask_parent(struct irq_data *data);
509extern void irq_chip_unmask_parent(struct irq_data *data);
510extern void irq_chip_eoi_parent(struct irq_data *data);
511extern int irq_chip_set_affinity_parent(struct irq_data *data,
512 const struct cpumask *dest,
513 bool force);
08b55e2a 514extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
515extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
516 void *vcpu_info);
b7560de1 517extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
518#endif
519
6a6de9ef 520/* Handling of unhandled and spurious interrupts: */
0dcdbc97 521extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 522
a4633adc 523
6a6de9ef
TG
524/* Enable/disable irq debugging output: */
525extern int noirqdebug_setup(char *str);
526
527/* Checks whether the interrupt can be requested by request_irq(): */
528extern int can_request_irq(unsigned int irq, unsigned long irqflags);
529
f8b5473f 530/* Dummy irq-chip implementations: */
6a6de9ef 531extern struct irq_chip no_irq_chip;
f8b5473f 532extern struct irq_chip dummy_irq_chip;
6a6de9ef 533
145fc655 534extern void
3836ca08 535irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
536 irq_flow_handler_t handle, const char *name);
537
3836ca08
TG
538static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
539 irq_flow_handler_t handle)
540{
541 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
542}
543
31d9d9b6 544extern int irq_set_percpu_devid(unsigned int irq);
222df54f
MZ
545extern int irq_set_percpu_devid_partition(unsigned int irq,
546 const struct cpumask *affinity);
547extern int irq_get_percpu_devid_partition(unsigned int irq,
548 struct cpumask *affinity);
31d9d9b6 549
6a6de9ef 550extern void
3836ca08 551__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 552 const char *name);
1da177e4 553
6a6de9ef 554static inline void
3836ca08 555irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 556{
3836ca08 557 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
558}
559
560/*
561 * Set a highlevel chained flow handler for a given IRQ.
562 * (a chained handler is automatically enabled and set to
7f1b1244 563 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
564 */
565static inline void
3836ca08 566irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 567{
3836ca08 568 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
569}
570
3b0f95be
RK
571/*
572 * Set a highlevel chained flow handler and its data for a given IRQ.
573 * (a chained handler is automatically enabled and set to
574 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
575 */
576void
577irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
578 void *data);
579
44247184
TG
580void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
581
582static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
583{
584 irq_modify_status(irq, 0, set);
585}
586
587static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
588{
589 irq_modify_status(irq, clr, 0);
590}
591
a0cd9ca2 592static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
593{
594 irq_modify_status(irq, 0, IRQ_NOPROBE);
595}
596
a0cd9ca2 597static inline void irq_set_probe(unsigned int irq)
44247184
TG
598{
599 irq_modify_status(irq, IRQ_NOPROBE, 0);
600}
46f4f8f6 601
7f1b1244
PM
602static inline void irq_set_nothread(unsigned int irq)
603{
604 irq_modify_status(irq, 0, IRQ_NOTHREAD);
605}
606
607static inline void irq_set_thread(unsigned int irq)
608{
609 irq_modify_status(irq, IRQ_NOTHREAD, 0);
610}
611
6f91a52d
TG
612static inline void irq_set_nested_thread(unsigned int irq, bool nest)
613{
614 if (nest)
615 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
616 else
617 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
618}
619
31d9d9b6
MZ
620static inline void irq_set_percpu_devid_flags(unsigned int irq)
621{
622 irq_set_status_flags(irq,
623 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
624 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
625}
626
3a16d713 627/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
628extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
629extern int irq_set_handler_data(unsigned int irq, void *data);
630extern int irq_set_chip_data(unsigned int irq, void *data);
631extern int irq_set_irq_type(unsigned int irq, unsigned int type);
632extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
633extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
634 struct msi_desc *entry);
f303a6dd 635extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 636
a0cd9ca2 637static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
638{
639 struct irq_data *d = irq_get_irq_data(irq);
640 return d ? d->chip : NULL;
641}
642
643static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
644{
645 return d->chip;
646}
647
a0cd9ca2 648static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
649{
650 struct irq_data *d = irq_get_irq_data(irq);
651 return d ? d->chip_data : NULL;
652}
653
654static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
655{
656 return d->chip_data;
657}
658
a0cd9ca2 659static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
660{
661 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 662 return d ? d->common->handler_data : NULL;
f303a6dd
TG
663}
664
a0cd9ca2 665static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 666{
af7080e0 667 return d->common->handler_data;
f303a6dd
TG
668}
669
a0cd9ca2 670static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
671{
672 struct irq_data *d = irq_get_irq_data(irq);
b237721c 673 return d ? d->common->msi_desc : NULL;
f303a6dd
TG
674}
675
c391f262 676static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd 677{
b237721c 678 return d->common->msi_desc;
f303a6dd
TG
679}
680
1f6236bf
JMC
681static inline u32 irq_get_trigger_type(unsigned int irq)
682{
683 struct irq_data *d = irq_get_irq_data(irq);
684 return d ? irqd_get_trigger_type(d) : 0;
685}
686
449e9cae 687static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 688{
449e9cae 689#ifdef CONFIG_NUMA
6783011b 690 return d->node;
449e9cae
JL
691#else
692 return 0;
693#endif
694}
695
696static inline int irq_data_get_node(struct irq_data *d)
697{
698 return irq_common_data_get_node(d->common);
6783011b
JL
699}
700
c64301a2
JL
701static inline struct cpumask *irq_get_affinity_mask(int irq)
702{
703 struct irq_data *d = irq_get_irq_data(irq);
704
9df872fa 705 return d ? d->common->affinity : NULL;
c64301a2
JL
706}
707
708static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
709{
9df872fa 710 return d->common->affinity;
c64301a2
JL
711}
712
62a08ae2
TG
713unsigned int arch_dynirq_lower_bound(unsigned int from);
714
b6873807 715int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
06ee6d57 716 struct module *owner, const struct cpumask *affinity);
b6873807 717
ec53cf23
PG
718/* use macros to avoid needing export.h for THIS_MODULE */
719#define irq_alloc_descs(irq, from, cnt, node) \
06ee6d57 720 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
b6873807 721
ec53cf23
PG
722#define irq_alloc_desc(node) \
723 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 724
ec53cf23
PG
725#define irq_alloc_desc_at(at, node) \
726 irq_alloc_descs(at, at, 1, node)
1f5a5b87 727
ec53cf23
PG
728#define irq_alloc_desc_from(from, node) \
729 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 730
51906e77
AG
731#define irq_alloc_descs_from(from, cnt, node) \
732 irq_alloc_descs(-1, from, cnt, node)
733
ec53cf23 734void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
735static inline void irq_free_desc(unsigned int irq)
736{
737 irq_free_descs(irq, 1);
738}
739
7b6ef126
TG
740#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
741unsigned int irq_alloc_hwirqs(int cnt, int node);
742static inline unsigned int irq_alloc_hwirq(int node)
743{
744 return irq_alloc_hwirqs(1, node);
745}
746void irq_free_hwirqs(unsigned int from, int cnt);
747static inline void irq_free_hwirq(unsigned int irq)
748{
749 return irq_free_hwirqs(irq, 1);
750}
751int arch_setup_hwirq(unsigned int irq, int node);
752void arch_teardown_hwirq(unsigned int irq);
753#endif
754
c940e01c
TG
755#ifdef CONFIG_GENERIC_IRQ_LEGACY
756void irq_init_desc(unsigned int irq);
757#endif
758
7d828062
TG
759/**
760 * struct irq_chip_regs - register offsets for struct irq_gci
761 * @enable: Enable register offset to reg_base
762 * @disable: Disable register offset to reg_base
763 * @mask: Mask register offset to reg_base
764 * @ack: Ack register offset to reg_base
765 * @eoi: Eoi register offset to reg_base
766 * @type: Type configuration register offset to reg_base
767 * @polarity: Polarity configuration register offset to reg_base
768 */
769struct irq_chip_regs {
770 unsigned long enable;
771 unsigned long disable;
772 unsigned long mask;
773 unsigned long ack;
774 unsigned long eoi;
775 unsigned long type;
776 unsigned long polarity;
777};
778
779/**
780 * struct irq_chip_type - Generic interrupt chip instance for a flow type
781 * @chip: The real interrupt chip which provides the callbacks
782 * @regs: Register offsets for this chip
783 * @handler: Flow handler associated with this chip
784 * @type: Chip can handle these flow types
899f0e66
GF
785 * @mask_cache_priv: Cached mask register private to the chip type
786 * @mask_cache: Pointer to cached mask register
7d828062
TG
787 *
788 * A irq_generic_chip can have several instances of irq_chip_type when
789 * it requires different functions and register offsets for different
790 * flow types.
791 */
792struct irq_chip_type {
793 struct irq_chip chip;
794 struct irq_chip_regs regs;
795 irq_flow_handler_t handler;
796 u32 type;
899f0e66
GF
797 u32 mask_cache_priv;
798 u32 *mask_cache;
7d828062
TG
799};
800
801/**
802 * struct irq_chip_generic - Generic irq chip data structure
803 * @lock: Lock to protect register and cache data access
804 * @reg_base: Register base address (virtual)
2b280376
KC
805 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
806 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
807 * @suspend: Function called from core code on suspend once per
808 * chip; can be useful instead of irq_chip::suspend to
809 * handle chip details even when no interrupts are in use
810 * @resume: Function called from core code on resume once per chip;
811 * can be useful instead of irq_chip::suspend to handle
812 * chip details even when no interrupts are in use
7d828062
TG
813 * @irq_base: Interrupt base nr for this chip
814 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 815 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
816 * @type_cache: Cached type register
817 * @polarity_cache: Cached polarity register
818 * @wake_enabled: Interrupt can wakeup from suspend
819 * @wake_active: Interrupt is marked as an wakeup from suspend source
820 * @num_ct: Number of available irq_chip_type instances (usually 1)
821 * @private: Private data for non generic chip callbacks
088f40b7 822 * @installed: bitfield to denote installed interrupts
e8bd834f 823 * @unused: bitfield to denote unused interrupts
088f40b7 824 * @domain: irq domain pointer
cfefd21e 825 * @list: List head for keeping track of instances
7d828062
TG
826 * @chip_types: Array of interrupt irq_chip_types
827 *
828 * Note, that irq_chip_generic can have multiple irq_chip_type
829 * implementations which can be associated to a particular irq line of
830 * an irq_chip_generic instance. That allows to share and protect
831 * state in an irq_chip_generic instance when we need to implement
832 * different flow mechanisms (level/edge) for it.
833 */
834struct irq_chip_generic {
835 raw_spinlock_t lock;
836 void __iomem *reg_base;
2b280376
KC
837 u32 (*reg_readl)(void __iomem *addr);
838 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
839 void (*suspend)(struct irq_chip_generic *gc);
840 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
841 unsigned int irq_base;
842 unsigned int irq_cnt;
843 u32 mask_cache;
844 u32 type_cache;
845 u32 polarity_cache;
846 u32 wake_enabled;
847 u32 wake_active;
848 unsigned int num_ct;
849 void *private;
088f40b7 850 unsigned long installed;
e8bd834f 851 unsigned long unused;
088f40b7 852 struct irq_domain *domain;
cfefd21e 853 struct list_head list;
7d828062
TG
854 struct irq_chip_type chip_types[0];
855};
856
857/**
858 * enum irq_gc_flags - Initialization flags for generic irq chips
859 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
860 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
861 * irq chips which need to call irq_set_wake() on
862 * the parent irq. Usually GPIO implementations
af80b0fe 863 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 864 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 865 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
866 */
867enum irq_gc_flags {
868 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
869 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 870 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 871 IRQ_GC_NO_MASK = 1 << 3,
b7905595 872 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
873};
874
088f40b7
TG
875/*
876 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
877 * @irqs_per_chip: Number of interrupts per chip
878 * @num_chips: Number of chips
879 * @irq_flags_to_set: IRQ* flags to set on irq setup
880 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
881 * @gc_flags: Generic chip specific setup flags
882 * @gc: Array of pointers to generic interrupt chips
883 */
884struct irq_domain_chip_generic {
885 unsigned int irqs_per_chip;
886 unsigned int num_chips;
887 unsigned int irq_flags_to_clear;
888 unsigned int irq_flags_to_set;
889 enum irq_gc_flags gc_flags;
890 struct irq_chip_generic *gc[0];
891};
892
7d828062
TG
893/* Generic chip callback functions */
894void irq_gc_noop(struct irq_data *d);
895void irq_gc_mask_disable_reg(struct irq_data *d);
896void irq_gc_mask_set_bit(struct irq_data *d);
897void irq_gc_mask_clr_bit(struct irq_data *d);
898void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
899void irq_gc_ack_set_bit(struct irq_data *d);
900void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
901void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
902void irq_gc_eoi(struct irq_data *d);
903int irq_gc_set_wake(struct irq_data *d, unsigned int on);
904
905/* Setup functions for irq_chip_generic */
a5152c8a
BB
906int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
907 irq_hw_number_t hw_irq);
7d828062
TG
908struct irq_chip_generic *
909irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
910 void __iomem *reg_base, irq_flow_handler_t handler);
911void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
912 enum irq_gc_flags flags, unsigned int clr,
913 unsigned int set);
914int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
915void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
916 unsigned int clr, unsigned int set);
7d828062 917
088f40b7 918struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
088f40b7 919
f88eecfe
SF
920int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
921 int num_ct, const char *name,
922 irq_flow_handler_t handler,
923 unsigned int clr, unsigned int set,
924 enum irq_gc_flags flags);
925
926#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
927 handler, clr, set, flags) \
928({ \
929 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
930 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
931 handler, clr, set, flags); \
932})
088f40b7 933
7d828062
TG
934static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
935{
936 return container_of(d->chip, struct irq_chip_type, chip);
937}
938
939#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
940
941#ifdef CONFIG_SMP
942static inline void irq_gc_lock(struct irq_chip_generic *gc)
943{
944 raw_spin_lock(&gc->lock);
945}
946
947static inline void irq_gc_unlock(struct irq_chip_generic *gc)
948{
949 raw_spin_unlock(&gc->lock);
950}
951#else
952static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
953static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
954#endif
955
332fd7c4
KC
956static inline void irq_reg_writel(struct irq_chip_generic *gc,
957 u32 val, int reg_offset)
958{
2b280376
KC
959 if (gc->reg_writel)
960 gc->reg_writel(val, gc->reg_base + reg_offset);
961 else
962 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
963}
964
965static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
966 int reg_offset)
967{
2b280376
KC
968 if (gc->reg_readl)
969 return gc->reg_readl(gc->reg_base + reg_offset);
970 else
971 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
972}
973
d17bf24e
QY
974/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
975#define INVALID_HWIRQ (~0UL)
f9bce791 976irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
3b8e29a8
QY
977int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
978int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
979int ipi_send_single(unsigned int virq, unsigned int cpu);
980int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
d17bf24e 981
06fcb0c6 982#endif /* _LINUX_IRQ_H */
This page took 1.132437 seconds and 5 git commands to generate.