Merge remote-tracking branch 'battery/for-next'
[deliverable/linux.git] / include / linux / mtd / nand.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/linux/mtd/nand.h
3 *
a1452a37
DW
4 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
1da177e4 7 *
1da177e4
LT
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
2c0a2bed
TG
12 * Info:
13 * Contains standard defines and IDs for NAND flash devices
1da177e4 14 *
2c0a2bed
TG
15 * Changelog:
16 * See git changelog.
1da177e4
LT
17 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
1da177e4
LT
21#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
30631cb8 24#include <linux/mtd/flashchip.h>
c62d81bc 25#include <linux/mtd/bbm.h>
1da177e4
LT
26
27struct mtd_info;
5e81e88a 28struct nand_flash_dev;
5844feea
BN
29struct device_node;
30
1da177e4 31/* Scan and identify a NAND device */
ae77057a 32int nand_scan(struct mtd_info *mtd, int max_chips);
a0491fc4
SAS
33/*
34 * Separate phases of nand_scan(), allowing board driver to intervene
35 * and override command or ECC setup according to flash type.
36 */
ae77057a 37int nand_scan_ident(struct mtd_info *mtd, int max_chips,
5e81e88a 38 struct nand_flash_dev *table);
ae77057a 39int nand_scan_tail(struct mtd_info *mtd);
3b85c321 40
1da177e4 41/* Free resources held by the NAND device */
ae77057a 42void nand_release(struct mtd_info *mtd);
1da177e4 43
b77d95c7 44/* Internal helper for board drivers which need to override command function */
ae77057a 45void nand_wait_ready(struct mtd_info *mtd);
b77d95c7 46
7854d3f7 47/* locks all blocks present in the device */
ae77057a 48int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
7d70f334 49
7854d3f7 50/* unlocks specified locked blocks */
ae77057a 51int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
7d70f334 52
1da177e4
LT
53/* The maximum number of NAND chips in an array */
54#define NAND_MAX_CHIPS 8
55
1da177e4
LT
56/*
57 * Constants for hardware specific CLE/ALE/NCE function
7abd3ef9
TG
58 *
59 * These are bits which can be or'ed to set/clear multiple
60 * bits in one go.
61 */
1da177e4 62/* Select the chip by setting nCE to low */
7abd3ef9 63#define NAND_NCE 0x01
1da177e4 64/* Select the command latch by setting CLE to high */
7abd3ef9 65#define NAND_CLE 0x02
1da177e4 66/* Select the address latch by setting ALE to high */
7abd3ef9
TG
67#define NAND_ALE 0x04
68
69#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
70#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
71#define NAND_CTRL_CHANGE 0x80
1da177e4
LT
72
73/*
74 * Standard NAND flash commands
75 */
76#define NAND_CMD_READ0 0
77#define NAND_CMD_READ1 1
7bc3312b 78#define NAND_CMD_RNDOUT 5
1da177e4
LT
79#define NAND_CMD_PAGEPROG 0x10
80#define NAND_CMD_READOOB 0x50
81#define NAND_CMD_ERASE1 0x60
82#define NAND_CMD_STATUS 0x70
1da177e4 83#define NAND_CMD_SEQIN 0x80
7bc3312b 84#define NAND_CMD_RNDIN 0x85
1da177e4
LT
85#define NAND_CMD_READID 0x90
86#define NAND_CMD_ERASE2 0xd0
caa4b6f2 87#define NAND_CMD_PARAM 0xec
7db03ecc
HS
88#define NAND_CMD_GET_FEATURES 0xee
89#define NAND_CMD_SET_FEATURES 0xef
1da177e4
LT
90#define NAND_CMD_RESET 0xff
91
7d70f334
VS
92#define NAND_CMD_LOCK 0x2a
93#define NAND_CMD_UNLOCK1 0x23
94#define NAND_CMD_UNLOCK2 0x24
95
1da177e4
LT
96/* Extended commands for large page devices */
97#define NAND_CMD_READSTART 0x30
7bc3312b 98#define NAND_CMD_RNDOUTSTART 0xE0
1da177e4
LT
99#define NAND_CMD_CACHEDPROG 0x15
100
7abd3ef9
TG
101#define NAND_CMD_NONE -1
102
1da177e4
LT
103/* Status bits */
104#define NAND_STATUS_FAIL 0x01
105#define NAND_STATUS_FAIL_N1 0x02
106#define NAND_STATUS_TRUE_READY 0x20
107#define NAND_STATUS_READY 0x40
108#define NAND_STATUS_WP 0x80
109
61ecfa87 110/*
1da177e4
LT
111 * Constants for ECC_MODES
112 */
6dfc6d25
TG
113typedef enum {
114 NAND_ECC_NONE,
115 NAND_ECC_SOFT,
116 NAND_ECC_HW,
117 NAND_ECC_HW_SYNDROME,
6e0cb135 118 NAND_ECC_HW_OOB_FIRST,
6dfc6d25 119} nand_ecc_modes_t;
1da177e4 120
b0fcd8ab
RM
121enum nand_ecc_algo {
122 NAND_ECC_UNKNOWN,
123 NAND_ECC_HAMMING,
124 NAND_ECC_BCH,
125};
126
1da177e4
LT
127/*
128 * Constants for Hardware ECC
068e3c0a 129 */
1da177e4
LT
130/* Reset Hardware ECC for read */
131#define NAND_ECC_READ 0
132/* Reset Hardware ECC for write */
133#define NAND_ECC_WRITE 1
7854d3f7 134/* Enable Hardware ECC before syndrome is read back from flash */
1da177e4
LT
135#define NAND_ECC_READSYN 2
136
40cbe6ee
BB
137/*
138 * Enable generic NAND 'page erased' check. This check is only done when
139 * ecc.correct() returns -EBADMSG.
140 * Set this flag if your implementation does not fix bitflips in erased
141 * pages and you want to rely on the default implementation.
142 */
143#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
144
068e3c0a
DM
145/* Bit mask for flags passed to do_nand_read_ecc */
146#define NAND_GET_DEVICE 0x80
147
148
a0491fc4
SAS
149/*
150 * Option constants for bizarre disfunctionality and real
151 * features.
152 */
7854d3f7 153/* Buswidth is 16 bit */
1da177e4 154#define NAND_BUSWIDTH_16 0x00000002
1da177e4
LT
155/* Chip has cache program function */
156#define NAND_CACHEPRG 0x00000008
5bc7c33c
BN
157/*
158 * Chip requires ready check on read (for auto-incremented sequential read).
159 * True only for small page devices; large page devices do not support
160 * autoincrement.
161 */
162#define NAND_NEED_READRDY 0x00000100
163
29072b96
TG
164/* Chip does not allow subpage writes */
165#define NAND_NO_SUBPAGE_WRITE 0x00000200
166
93edbad6
ML
167/* Device is one of 'new' xD cards that expose fake nand command set */
168#define NAND_BROKEN_XD 0x00000400
169
170/* Device behaves just like nand, but is readonly */
171#define NAND_ROM 0x00000800
172
a5ff4f10
JW
173/* Device supports subpage reads */
174#define NAND_SUBPAGE_READ 0x00001000
175
c03d9969
BB
176/*
177 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
178 * patterns.
179 */
180#define NAND_NEED_SCRAMBLING 0x00002000
181
1da177e4 182/* Options valid for Samsung large page devices */
3239a6cd 183#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
1da177e4
LT
184
185/* Macros to identify the above */
1da177e4 186#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
a5ff4f10 187#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
1da177e4 188
1da177e4 189/* Non chip related options */
0040bf38 190/* This option skips the bbt scan during initialization. */
b4dc53e1 191#define NAND_SKIP_BBTSCAN 0x00010000
a0491fc4
SAS
192/*
193 * This option is defined if the board driver allocates its own buffers
194 * (e.g. because it needs them DMA-coherent).
195 */
b4dc53e1 196#define NAND_OWN_BUFFERS 0x00020000
b1c6e6db 197/* Chip may not exist, so silence any errors in scan */
b4dc53e1 198#define NAND_SCAN_SILENT_NODEV 0x00040000
64b37b2a
MC
199/*
200 * Autodetect nand buswidth with readid/onfi.
201 * This suppose the driver will configure the hardware in 8 bits mode
202 * when calling nand_scan_ident, and update its configuration
203 * before calling nand_scan_tail.
204 */
205#define NAND_BUSWIDTH_AUTO 0x00080000
5f867db6
SW
206/*
207 * This option could be defined by controller drivers to protect against
208 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
209 */
210#define NAND_USE_BOUNCE_BUFFER 0x00100000
b1c6e6db 211
1da177e4 212/* Options set by nand scan */
a36ed299 213/* Nand scan has allocated controller struct */
f75e5097 214#define NAND_CONTROLLER_ALLOC 0x80000000
1da177e4 215
29072b96
TG
216/* Cell info constants */
217#define NAND_CI_CHIPNR_MSK 0x03
218#define NAND_CI_CELLTYPE_MSK 0x0C
7db906b7 219#define NAND_CI_CELLTYPE_SHIFT 2
1da177e4 220
1da177e4
LT
221/* Keep gcc happy */
222struct nand_chip;
223
5b40db68
HS
224/* ONFI features */
225#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
226#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
227
3e70192c
HS
228/* ONFI timing mode, used in both asynchronous and synchronous mode */
229#define ONFI_TIMING_MODE_0 (1 << 0)
230#define ONFI_TIMING_MODE_1 (1 << 1)
231#define ONFI_TIMING_MODE_2 (1 << 2)
232#define ONFI_TIMING_MODE_3 (1 << 3)
233#define ONFI_TIMING_MODE_4 (1 << 4)
234#define ONFI_TIMING_MODE_5 (1 << 5)
235#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
236
7db03ecc
HS
237/* ONFI feature address */
238#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
239
8429bb39
BN
240/* Vendor-specific feature address (Micron) */
241#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
242
7db03ecc
HS
243/* ONFI subfeature parameters length */
244#define ONFI_SUBFEATURE_PARAM_LEN 4
245
d914c932
DM
246/* ONFI optional commands SET/GET FEATURES supported? */
247#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
248
d1e1f4e4
FF
249struct nand_onfi_params {
250 /* rev info and features block */
b46daf7e
SAS
251 /* 'O' 'N' 'F' 'I' */
252 u8 sig[4];
253 __le16 revision;
254 __le16 features;
255 __le16 opt_cmd;
5138a98f
HS
256 u8 reserved0[2];
257 __le16 ext_param_page_length; /* since ONFI 2.1 */
258 u8 num_of_param_pages; /* since ONFI 2.1 */
259 u8 reserved1[17];
d1e1f4e4
FF
260
261 /* manufacturer information block */
b46daf7e
SAS
262 char manufacturer[12];
263 char model[20];
264 u8 jedec_id;
265 __le16 date_code;
266 u8 reserved2[13];
d1e1f4e4
FF
267
268 /* memory organization block */
b46daf7e
SAS
269 __le32 byte_per_page;
270 __le16 spare_bytes_per_page;
271 __le32 data_bytes_per_ppage;
272 __le16 spare_bytes_per_ppage;
273 __le32 pages_per_block;
274 __le32 blocks_per_lun;
275 u8 lun_count;
276 u8 addr_cycles;
277 u8 bits_per_cell;
278 __le16 bb_per_lun;
279 __le16 block_endurance;
280 u8 guaranteed_good_blocks;
281 __le16 guaranteed_block_endurance;
282 u8 programs_per_page;
283 u8 ppage_attr;
284 u8 ecc_bits;
285 u8 interleaved_bits;
286 u8 interleaved_ops;
287 u8 reserved3[13];
d1e1f4e4
FF
288
289 /* electrical parameter block */
b46daf7e
SAS
290 u8 io_pin_capacitance_max;
291 __le16 async_timing_mode;
292 __le16 program_cache_timing_mode;
293 __le16 t_prog;
294 __le16 t_bers;
295 __le16 t_r;
296 __le16 t_ccs;
297 __le16 src_sync_timing_mode;
de64aa9e 298 u8 src_ssync_features;
b46daf7e
SAS
299 __le16 clk_pin_capacitance_typ;
300 __le16 io_pin_capacitance_typ;
301 __le16 input_pin_capacitance_typ;
302 u8 input_pin_capacitance_max;
a55e85ce 303 u8 driver_strength_support;
b46daf7e 304 __le16 t_int_r;
74e98be4 305 __le16 t_adl;
de64aa9e 306 u8 reserved4[8];
d1e1f4e4
FF
307
308 /* vendor */
6f0065b0
BN
309 __le16 vendor_revision;
310 u8 vendor[88];
d1e1f4e4
FF
311
312 __le16 crc;
e2e6b7b7 313} __packed;
d1e1f4e4
FF
314
315#define ONFI_CRC_BASE 0x4F4E
316
5138a98f
HS
317/* Extended ECC information Block Definition (since ONFI 2.1) */
318struct onfi_ext_ecc_info {
319 u8 ecc_bits;
320 u8 codeword_size;
321 __le16 bb_per_lun;
322 __le16 block_endurance;
323 u8 reserved[2];
324} __packed;
325
326#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
327#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
328#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
329struct onfi_ext_section {
330 u8 type;
331 u8 length;
332} __packed;
333
334#define ONFI_EXT_SECTION_MAX 8
335
336/* Extended Parameter Page Definition (since ONFI 2.1) */
337struct onfi_ext_param_page {
338 __le16 crc;
339 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
340 u8 reserved0[10];
341 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
342
343 /*
344 * The actual size of the Extended Parameter Page is in
345 * @ext_param_page_length of nand_onfi_params{}.
346 * The following are the variable length sections.
347 * So we do not add any fields below. Please see the ONFI spec.
348 */
349} __packed;
350
6f0065b0
BN
351struct nand_onfi_vendor_micron {
352 u8 two_plane_read;
353 u8 read_cache;
354 u8 read_unique_id;
355 u8 dq_imped;
356 u8 dq_imped_num_settings;
357 u8 dq_imped_feat_addr;
358 u8 rb_pulldown_strength;
359 u8 rb_pulldown_strength_feat_addr;
360 u8 rb_pulldown_strength_num_settings;
361 u8 otp_mode;
362 u8 otp_page_start;
363 u8 otp_data_prot_addr;
364 u8 otp_num_pages;
365 u8 otp_feat_addr;
366 u8 read_retry_options;
367 u8 reserved[72];
368 u8 param_revision;
369} __packed;
370
afbfff03
HS
371struct jedec_ecc_info {
372 u8 ecc_bits;
373 u8 codeword_size;
374 __le16 bb_per_lun;
375 __le16 block_endurance;
376 u8 reserved[2];
377} __packed;
378
7852f896
HS
379/* JEDEC features */
380#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
381
afbfff03
HS
382struct nand_jedec_params {
383 /* rev info and features block */
384 /* 'J' 'E' 'S' 'D' */
385 u8 sig[4];
386 __le16 revision;
387 __le16 features;
388 u8 opt_cmd[3];
389 __le16 sec_cmd;
390 u8 num_of_param_pages;
391 u8 reserved0[18];
392
393 /* manufacturer information block */
394 char manufacturer[12];
395 char model[20];
396 u8 jedec_id[6];
397 u8 reserved1[10];
398
399 /* memory organization block */
400 __le32 byte_per_page;
401 __le16 spare_bytes_per_page;
402 u8 reserved2[6];
403 __le32 pages_per_block;
404 __le32 blocks_per_lun;
405 u8 lun_count;
406 u8 addr_cycles;
407 u8 bits_per_cell;
408 u8 programs_per_page;
409 u8 multi_plane_addr;
410 u8 multi_plane_op_attr;
411 u8 reserved3[38];
412
413 /* electrical parameter block */
414 __le16 async_sdr_speed_grade;
415 __le16 toggle_ddr_speed_grade;
416 __le16 sync_ddr_speed_grade;
417 u8 async_sdr_features;
418 u8 toggle_ddr_features;
419 u8 sync_ddr_features;
420 __le16 t_prog;
421 __le16 t_bers;
422 __le16 t_r;
423 __le16 t_r_multi_plane;
424 __le16 t_ccs;
425 __le16 io_pin_capacitance_typ;
426 __le16 input_pin_capacitance_typ;
427 __le16 clk_pin_capacitance_typ;
428 u8 driver_strength_support;
74e98be4 429 __le16 t_adl;
afbfff03
HS
430 u8 reserved4[36];
431
432 /* ECC and endurance block */
433 u8 guaranteed_good_blocks;
434 __le16 guaranteed_block_endurance;
435 struct jedec_ecc_info ecc_info[4];
436 u8 reserved5[29];
437
438 /* reserved */
439 u8 reserved6[148];
440
441 /* vendor */
442 __le16 vendor_rev_num;
443 u8 reserved7[88];
444
445 /* CRC for Parameter Page */
446 __le16 crc;
447} __packed;
448
1da177e4 449/**
844d3b42 450 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
61ecfa87 451 * @lock: protection lock
1da177e4 452 * @active: the mtd device which holds the controller currently
a0491fc4
SAS
453 * @wq: wait queue to sleep on if a NAND operation is in
454 * progress used instead of the per chip wait queue
455 * when a hw controller is available.
1da177e4
LT
456 */
457struct nand_hw_control {
b46daf7e 458 spinlock_t lock;
1da177e4 459 struct nand_chip *active;
0dfc6246 460 wait_queue_head_t wq;
1da177e4
LT
461};
462
fe18266a
MG
463static inline void nand_hw_control_init(struct nand_hw_control *nfc)
464{
465 nfc->active = NULL;
466 spin_lock_init(&nfc->lock);
467 init_waitqueue_head(&nfc->wq);
468}
469
6dfc6d25 470/**
7854d3f7
BN
471 * struct nand_ecc_ctrl - Control structure for ECC
472 * @mode: ECC mode
b0fcd8ab 473 * @algo: ECC algorithm
7854d3f7
BN
474 * @steps: number of ECC steps per page
475 * @size: data bytes per ECC step
476 * @bytes: ECC bytes per step
1d0b95b0 477 * @strength: max number of correctible bits per ECC step
7854d3f7
BN
478 * @total: total number of ECC bytes per page
479 * @prepad: padding information for syndrome based ECC generators
480 * @postpad: padding information for syndrome based ECC generators
40cbe6ee 481 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
7854d3f7
BN
482 * @priv: pointer to private ECC control data
483 * @hwctl: function to control hardware ECC generator. Must only
6dfc6d25 484 * be provided if an hardware ECC is available
7854d3f7 485 * @calculate: function for ECC calculation or readback from ECC hardware
6e941192
BB
486 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
487 * Should return a positive number representing the number of
488 * corrected bitflips, -EBADMSG if the number of bitflips exceed
489 * ECC strength, or any other error code if the error is not
490 * directly related to correction.
491 * If -EBADMSG is returned the input buffers should be left
492 * untouched.
62d956dc
BB
493 * @read_page_raw: function to read a raw page without ECC. This function
494 * should hide the specific layout used by the ECC
495 * controller and always return contiguous in-band and
496 * out-of-band data even if they're not stored
497 * contiguously on the NAND chip (e.g.
498 * NAND_ECC_HW_SYNDROME interleaves in-band and
499 * out-of-band data).
500 * @write_page_raw: function to write a raw page without ECC. This function
501 * should hide the specific layout used by the ECC
502 * controller and consider the passed data as contiguous
503 * in-band and out-of-band data. ECC controller is
504 * responsible for doing the appropriate transformations
505 * to adapt to its specific layout (e.g.
506 * NAND_ECC_HW_SYNDROME interleaves in-band and
507 * out-of-band data).
7854d3f7 508 * @read_page: function to read a page according to the ECC generator
5ca7f415
MD
509 * requirements; returns maximum number of bitflips corrected in
510 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
511 * @read_subpage: function to read parts of the page covered by ECC;
512 * returns same as read_page()
837a6ba4 513 * @write_subpage: function to write parts of the page covered by ECC.
7854d3f7 514 * @write_page: function to write a page according to the ECC generator
a0491fc4 515 * requirements.
9ce244b3 516 * @write_oob_raw: function to write chip OOB data without ECC
c46f6483 517 * @read_oob_raw: function to read chip OOB data without ECC
844d3b42
RD
518 * @read_oob: function to read chip OOB data
519 * @write_oob: function to write chip OOB data
6dfc6d25
TG
520 */
521struct nand_ecc_ctrl {
b46daf7e 522 nand_ecc_modes_t mode;
b0fcd8ab 523 enum nand_ecc_algo algo;
b46daf7e
SAS
524 int steps;
525 int size;
526 int bytes;
527 int total;
1d0b95b0 528 int strength;
b46daf7e
SAS
529 int prepad;
530 int postpad;
40cbe6ee 531 unsigned int options;
193bd400 532 void *priv;
b46daf7e
SAS
533 void (*hwctl)(struct mtd_info *mtd, int mode);
534 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
535 uint8_t *ecc_code);
536 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
537 uint8_t *calc_ecc);
538 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
1fbb938d 539 uint8_t *buf, int oob_required, int page);
fdbad98d 540 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
45aaeff9 541 const uint8_t *buf, int oob_required, int page);
b46daf7e 542 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
1fbb938d 543 uint8_t *buf, int oob_required, int page);
b46daf7e 544 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
e004debd 545 uint32_t offs, uint32_t len, uint8_t *buf, int page);
837a6ba4
GP
546 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
547 uint32_t offset, uint32_t data_len,
45aaeff9 548 const uint8_t *data_buf, int oob_required, int page);
fdbad98d 549 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
45aaeff9 550 const uint8_t *buf, int oob_required, int page);
9ce244b3
BN
551 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
552 int page);
c46f6483 553 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
5c2ffb11
SL
554 int page);
555 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
b46daf7e
SAS
556 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
557 int page);
f75e5097
TG
558};
559
560/**
561 * struct nand_buffers - buffer structure for read/write
f02ea4e6
HS
562 * @ecccalc: buffer pointer for calculated ECC, size is oobsize.
563 * @ecccode: buffer pointer for ECC read from flash, size is oobsize.
564 * @databuf: buffer pointer for data, size is (page size + oobsize).
f75e5097
TG
565 *
566 * Do not change the order of buffers. databuf and oobrbuf must be in
567 * consecutive order.
568 */
569struct nand_buffers {
f02ea4e6
HS
570 uint8_t *ecccalc;
571 uint8_t *ecccode;
572 uint8_t *databuf;
6dfc6d25
TG
573};
574
1da177e4
LT
575/**
576 * struct nand_chip - NAND Private Flash Chip Data
ed4f85c0 577 * @mtd: MTD device registered to the MTD framework
a0491fc4
SAS
578 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
579 * flash device
580 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
581 * flash device.
1da177e4 582 * @read_byte: [REPLACEABLE] read one byte from the chip
1da177e4 583 * @read_word: [REPLACEABLE] read one word from the chip
05f78359
UKK
584 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
585 * low 8 I/O lines
1da177e4
LT
586 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
587 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
1da177e4 588 * @select_chip: [REPLACEABLE] select chip nr
ce157510
BN
589 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
590 * @block_markbad: [REPLACEABLE] mark a block bad
25985edc 591 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
7abd3ef9 592 * ALE/CLE/nCE. Also used to write command and address
7854d3f7 593 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
a0491fc4
SAS
594 * device ready/busy line. If set to NULL no access to
595 * ready/busy is available and the ready/busy information
596 * is read from the chip status register.
597 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
598 * commands to the chip.
599 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
600 * ready.
ba84fb59
BN
601 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
602 * setting the read-retry mode. Mostly needed for MLC NAND.
7854d3f7 603 * @ecc: [BOARDSPECIFIC] ECC control structure
844d3b42
RD
604 * @buffers: buffer structure for read/write
605 * @hwcontrol: platform-specific hardware control structure
49c50b97 606 * @erase: [REPLACEABLE] erase function
1da177e4 607 * @scan_bbt: [REPLACEABLE] function to scan bad block table
25985edc 608 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
a0491fc4 609 * data from array to read regs (tR).
2c0a2bed 610 * @state: [INTERN] the current state of the NAND device
e9195edc
BN
611 * @oob_poi: "poison value buffer," used for laying out OOB data
612 * before writing
a0491fc4
SAS
613 * @page_shift: [INTERN] number of address bits in a page (column
614 * address bits).
1da177e4
LT
615 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
616 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
617 * @chip_shift: [INTERN] number of address bits in one chip
a0491fc4
SAS
618 * @options: [BOARDSPECIFIC] various chip options. They can partly
619 * be set to inform nand_scan about special functionality.
620 * See the defines for further explanation.
5fb1549d
BN
621 * @bbt_options: [INTERN] bad block specific options. All options used
622 * here must come from bbm.h. By default, these options
623 * will be copied to the appropriate nand_bbt_descr's.
a0491fc4
SAS
624 * @badblockpos: [INTERN] position of the bad block marker in the oob
625 * area.
661a0832
BN
626 * @badblockbits: [INTERN] minimum number of set bits in a good block's
627 * bad block marker position; i.e., BBM == 11110111b is
628 * not bad when badblockbits == 7
7db906b7 629 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
4cfeca2d
HS
630 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
631 * Minimum amount of bit errors per @ecc_step_ds guaranteed
632 * to be correctable. If unknown, set to zero.
633 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
634 * also from the datasheet. It is the recommended ECC step
635 * size, if known; if unknown, set to zero.
57a94e24
BB
636 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
637 * either deduced from the datasheet if the NAND
638 * chip is not ONFI compliant or set to 0 if it is
639 * (an ONFI chip is always configured in mode 0
640 * after a NAND reset)
1da177e4
LT
641 * @numchips: [INTERN] number of physical chips
642 * @chipsize: [INTERN] the size of one chip for multichip arrays
643 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
a0491fc4
SAS
644 * @pagebuf: [INTERN] holds the pagenumber which is currently in
645 * data_buf.
edbc4540
MD
646 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
647 * currently in data_buf.
29072b96 648 * @subpagesize: [INTERN] holds the subpagesize
a0491fc4
SAS
649 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
650 * non 0 if ONFI supported.
d94abba7
HS
651 * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
652 * non 0 if JEDEC supported.
a0491fc4
SAS
653 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
654 * supported, 0 otherwise.
d94abba7
HS
655 * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
656 * supported, 0 otherwise.
ba84fb59 657 * @read_retries: [INTERN] the number of read retry modes supported
9ef525a9
RD
658 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
659 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
1da177e4 660 * @bbt: [INTERN] bad block table pointer
a0491fc4
SAS
661 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
662 * lookup.
1da177e4 663 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
a0491fc4
SAS
664 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
665 * bad block scan.
666 * @controller: [REPLACEABLE] a pointer to a hardware controller
7854d3f7 667 * structure which is shared among multiple independent
a0491fc4 668 * devices.
32c8db8f 669 * @priv: [OPTIONAL] pointer to private chip data
a0491fc4
SAS
670 * @errstat: [OPTIONAL] hardware specific function to perform
671 * additional error status checks (determine if errors are
672 * correctable).
351edd24 673 * @write_page: [REPLACEABLE] High-level page write function
1da177e4 674 */
61ecfa87 675
1da177e4 676struct nand_chip {
ed4f85c0 677 struct mtd_info mtd;
b46daf7e
SAS
678 void __iomem *IO_ADDR_R;
679 void __iomem *IO_ADDR_W;
680
681 uint8_t (*read_byte)(struct mtd_info *mtd);
682 u16 (*read_word)(struct mtd_info *mtd);
05f78359 683 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
b46daf7e
SAS
684 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
685 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
b46daf7e 686 void (*select_chip)(struct mtd_info *mtd, int chip);
9f3e0429 687 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
b46daf7e
SAS
688 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
689 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
b46daf7e
SAS
690 int (*dev_ready)(struct mtd_info *mtd);
691 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
692 int page_addr);
693 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
49c50b97 694 int (*erase)(struct mtd_info *mtd, int page);
b46daf7e
SAS
695 int (*scan_bbt)(struct mtd_info *mtd);
696 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
697 int status, int page);
698 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
837a6ba4
GP
699 uint32_t offset, int data_len, const uint8_t *buf,
700 int oob_required, int page, int cached, int raw);
7db03ecc
HS
701 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
702 int feature_addr, uint8_t *subfeature_para);
703 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
704 int feature_addr, uint8_t *subfeature_para);
ba84fb59 705 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
b46daf7e
SAS
706
707 int chip_delay;
708 unsigned int options;
5fb1549d 709 unsigned int bbt_options;
b46daf7e
SAS
710
711 int page_shift;
712 int phys_erase_shift;
713 int bbt_erase_shift;
714 int chip_shift;
715 int numchips;
716 uint64_t chipsize;
717 int pagemask;
718 int pagebuf;
edbc4540 719 unsigned int pagebuf_bitflips;
b46daf7e 720 int subpagesize;
7db906b7 721 uint8_t bits_per_cell;
4cfeca2d
HS
722 uint16_t ecc_strength_ds;
723 uint16_t ecc_step_ds;
57a94e24 724 int onfi_timing_mode_default;
b46daf7e
SAS
725 int badblockpos;
726 int badblockbits;
727
728 int onfi_version;
d94abba7
HS
729 int jedec_version;
730 union {
731 struct nand_onfi_params onfi_params;
732 struct nand_jedec_params jedec_params;
733 };
d1e1f4e4 734
ba84fb59
BN
735 int read_retries;
736
b46daf7e 737 flstate_t state;
f75e5097 738
b46daf7e
SAS
739 uint8_t *oob_poi;
740 struct nand_hw_control *controller;
f75e5097
TG
741
742 struct nand_ecc_ctrl ecc;
4bf63fcb 743 struct nand_buffers *buffers;
f75e5097
TG
744 struct nand_hw_control hwcontrol;
745
b46daf7e
SAS
746 uint8_t *bbt;
747 struct nand_bbt_descr *bbt_td;
748 struct nand_bbt_descr *bbt_md;
f75e5097 749
b46daf7e 750 struct nand_bbt_descr *badblock_pattern;
f75e5097 751
b46daf7e 752 void *priv;
1da177e4
LT
753};
754
41b207a7
BB
755extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
756extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;
757
28b8b26b
BN
758static inline void nand_set_flash_node(struct nand_chip *chip,
759 struct device_node *np)
760{
29574ede 761 mtd_set_of_node(&chip->mtd, np);
28b8b26b
BN
762}
763
764static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
765{
29574ede 766 return mtd_get_of_node(&chip->mtd);
28b8b26b
BN
767}
768
9eba47dd
BB
769static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
770{
2d3b77ba 771 return container_of(mtd, struct nand_chip, mtd);
9eba47dd
BB
772}
773
ffd014f4
BB
774static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
775{
776 return &chip->mtd;
777}
778
d39ddbd9
BB
779static inline void *nand_get_controller_data(struct nand_chip *chip)
780{
781 return chip->priv;
782}
783
784static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
785{
786 chip->priv = priv;
787}
788
1da177e4
LT
789/*
790 * NAND Flash Manufacturer ID Codes
791 */
792#define NAND_MFR_TOSHIBA 0x98
1c7fe6b4 793#define NAND_MFR_ESMT 0xc8
1da177e4
LT
794#define NAND_MFR_SAMSUNG 0xec
795#define NAND_MFR_FUJITSU 0x04
796#define NAND_MFR_NATIONAL 0x8f
797#define NAND_MFR_RENESAS 0x07
798#define NAND_MFR_STMICRO 0x20
2c0a2bed 799#define NAND_MFR_HYNIX 0xad
8c60e547 800#define NAND_MFR_MICRON 0x2c
30eb0db0 801#define NAND_MFR_AMD 0x01
c1257b47 802#define NAND_MFR_MACRONIX 0xc2
b1ccfab3 803#define NAND_MFR_EON 0x92
3f97c6ff 804#define NAND_MFR_SANDISK 0x45
4968a412 805#define NAND_MFR_INTEL 0x89
641519cb 806#define NAND_MFR_ATO 0x9b
1da177e4 807
53552d22
AB
808/* The maximum expected count of bytes in the NAND ID sequence */
809#define NAND_MAX_ID_LEN 8
810
8dbfae1e
AB
811/*
812 * A helper for defining older NAND chips where the second ID byte fully
813 * defined the chip, including the geometry (chip size, eraseblock size, page
5bfa9b71 814 * size). All these chips have 512 bytes NAND page size.
8dbfae1e 815 */
5bfa9b71
AB
816#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
817 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
818 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
8dbfae1e
AB
819
820/*
821 * A helper for defining newer chips which report their page size and
822 * eraseblock size via the extended ID bytes.
823 *
824 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
825 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
826 * device ID now only represented a particular total chip size (and voltage,
827 * buswidth), and the page size, eraseblock size, and OOB size could vary while
828 * using the same device ID.
829 */
8e12b474
AB
830#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
831 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
8dbfae1e
AB
832 .options = (opts) }
833
2dc0bdd9
HS
834#define NAND_ECC_INFO(_strength, _step) \
835 { .strength_ds = (_strength), .step_ds = (_step) }
836#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
837#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
838
1da177e4
LT
839/**
840 * struct nand_flash_dev - NAND Flash Device ID Structure
68aa352d
AB
841 * @name: a human-readable name of the NAND chip
842 * @dev_id: the device ID (the second byte of the full chip ID array)
8e12b474
AB
843 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
844 * memory address as @id[0])
845 * @dev_id: device ID part of the full chip ID array (refers the same memory
846 * address as @id[1])
847 * @id: full device ID array
68aa352d
AB
848 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
849 * well as the eraseblock size) is determined from the extended NAND
850 * chip ID array)
68aa352d 851 * @chipsize: total chip size in MiB
ecb42fea 852 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
68aa352d 853 * @options: stores various chip bit options
f22d5f63
HS
854 * @id_len: The valid length of the @id.
855 * @oobsize: OOB size
7b7d8982 856 * @ecc: ECC correctability and step information from the datasheet.
2dc0bdd9
HS
857 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
858 * @ecc_strength_ds in nand_chip{}.
859 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
860 * @ecc_step_ds in nand_chip{}, also from the datasheet.
861 * For example, the "4bit ECC for each 512Byte" can be set with
862 * NAND_ECC_INFO(4, 512).
57a94e24
BB
863 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
864 * reset. Should be deduced from timings described
865 * in the datasheet.
866 *
1da177e4
LT
867 */
868struct nand_flash_dev {
869 char *name;
8e12b474
AB
870 union {
871 struct {
872 uint8_t mfr_id;
873 uint8_t dev_id;
874 };
53552d22 875 uint8_t id[NAND_MAX_ID_LEN];
8e12b474 876 };
ecb42fea
AB
877 unsigned int pagesize;
878 unsigned int chipsize;
879 unsigned int erasesize;
880 unsigned int options;
f22d5f63
HS
881 uint16_t id_len;
882 uint16_t oobsize;
2dc0bdd9
HS
883 struct {
884 uint16_t strength_ds;
885 uint16_t step_ds;
886 } ecc;
57a94e24 887 int onfi_timing_mode_default;
1da177e4
LT
888};
889
890/**
891 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
892 * @name: Manufacturer name
2c0a2bed 893 * @id: manufacturer ID code of device.
1da177e4
LT
894*/
895struct nand_manufacturers {
896 int id;
a0491fc4 897 char *name;
1da177e4
LT
898};
899
900extern struct nand_flash_dev nand_flash_ids[];
901extern struct nand_manufacturers nand_manuf_ids[];
902
ae77057a
SH
903int nand_default_bbt(struct mtd_info *mtd);
904int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
905int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
906int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
907int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
908 int allowbbt);
909int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
910 size_t *retlen, uint8_t *buf);
1da177e4 911
41796c2e
TG
912/**
913 * struct platform_nand_chip - chip level device structure
41796c2e 914 * @nr_chips: max. number of chips to scan for
844d3b42 915 * @chip_offset: chip number offset
8be834f7 916 * @nr_partitions: number of partitions pointed to by partitions (or zero)
41796c2e
TG
917 * @partitions: mtd partition list
918 * @chip_delay: R/B delay value in us
919 * @options: Option flags, e.g. 16bit buswidth
a40f7341 920 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
972edcb7 921 * @part_probe_types: NULL-terminated array of probe types
41796c2e
TG
922 */
923struct platform_nand_chip {
b46daf7e
SAS
924 int nr_chips;
925 int chip_offset;
926 int nr_partitions;
927 struct mtd_partition *partitions;
b46daf7e
SAS
928 int chip_delay;
929 unsigned int options;
a40f7341 930 unsigned int bbt_options;
b46daf7e 931 const char **part_probe_types;
41796c2e
TG
932};
933
bf95efd4
HS
934/* Keep gcc happy */
935struct platform_device;
936
41796c2e
TG
937/**
938 * struct platform_nand_ctrl - controller level device structure
bf95efd4
HS
939 * @probe: platform specific function to probe/setup hardware
940 * @remove: platform specific function to remove/teardown hardware
41796c2e
TG
941 * @hwcontrol: platform specific hardware control structure
942 * @dev_ready: platform specific function to read ready/busy pin
943 * @select_chip: platform specific chip select function
972edcb7
VW
944 * @cmd_ctrl: platform specific function for controlling
945 * ALE/CLE/nCE. Also used to write command and address
d6fed9e9
AC
946 * @write_buf: platform specific function for write buffer
947 * @read_buf: platform specific function for read buffer
25806d3c 948 * @read_byte: platform specific function to read one byte from chip
844d3b42 949 * @priv: private data to transport driver specific settings
41796c2e
TG
950 *
951 * All fields are optional and depend on the hardware driver requirements
952 */
953struct platform_nand_ctrl {
b46daf7e
SAS
954 int (*probe)(struct platform_device *pdev);
955 void (*remove)(struct platform_device *pdev);
956 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
957 int (*dev_ready)(struct mtd_info *mtd);
958 void (*select_chip)(struct mtd_info *mtd, int chip);
959 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
960 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
961 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
b4f7aa84 962 unsigned char (*read_byte)(struct mtd_info *mtd);
b46daf7e 963 void *priv;
41796c2e
TG
964};
965
972edcb7
VW
966/**
967 * struct platform_nand_data - container structure for platform-specific data
968 * @chip: chip level chip structure
969 * @ctrl: controller level device structure
970 */
971struct platform_nand_data {
b46daf7e
SAS
972 struct platform_nand_chip chip;
973 struct platform_nand_ctrl ctrl;
972edcb7
VW
974};
975
5b40db68
HS
976/* return the supported features. */
977static inline int onfi_feature(struct nand_chip *chip)
978{
979 return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
980}
981
3e70192c
HS
982/* return the supported asynchronous timing mode. */
983static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
984{
985 if (!chip->onfi_version)
986 return ONFI_TIMING_MODE_UNKNOWN;
987 return le16_to_cpu(chip->onfi_params.async_timing_mode);
988}
989
990/* return the supported synchronous timing mode. */
991static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
992{
993 if (!chip->onfi_version)
994 return ONFI_TIMING_MODE_UNKNOWN;
995 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
996}
997
1d0ed69d
HS
998/*
999 * Check if it is a SLC nand.
1000 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1001 * We do not distinguish the MLC and TLC now.
1002 */
1003static inline bool nand_is_slc(struct nand_chip *chip)
1004{
7db906b7 1005 return chip->bits_per_cell == 1;
1d0ed69d 1006}
3dad2344
BN
1007
1008/**
1009 * Check if the opcode's address should be sent only on the lower 8 bits
1010 * @command: opcode to check
1011 */
1012static inline int nand_opcode_8bits(unsigned int command)
1013{
e34fcb07
DM
1014 switch (command) {
1015 case NAND_CMD_READID:
1016 case NAND_CMD_PARAM:
1017 case NAND_CMD_GET_FEATURES:
1018 case NAND_CMD_SET_FEATURES:
1019 return 1;
1020 default:
1021 break;
1022 }
1023 return 0;
3dad2344
BN
1024}
1025
7852f896
HS
1026/* return the supported JEDEC features. */
1027static inline int jedec_feature(struct nand_chip *chip)
1028{
1029 return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
1030 : 0;
1031}
bb5fd0b6 1032
b25046b1 1033/*
bb5fd0b6
BB
1034 * struct nand_sdr_timings - SDR NAND chip timings
1035 *
1036 * This struct defines the timing requirements of a SDR NAND chip.
1037 * These informations can be found in every NAND datasheets and the timings
1038 * meaning are described in the ONFI specifications:
1039 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
1040 * Parameters)
1041 *
1042 * All these timings are expressed in picoseconds.
1043 */
1044
1045struct nand_sdr_timings {
1046 u32 tALH_min;
1047 u32 tADL_min;
1048 u32 tALS_min;
1049 u32 tAR_min;
1050 u32 tCEA_max;
1051 u32 tCEH_min;
1052 u32 tCH_min;
1053 u32 tCHZ_max;
1054 u32 tCLH_min;
1055 u32 tCLR_min;
1056 u32 tCLS_min;
1057 u32 tCOH_min;
1058 u32 tCS_min;
1059 u32 tDH_min;
1060 u32 tDS_min;
1061 u32 tFEAT_max;
1062 u32 tIR_min;
1063 u32 tITC_max;
1064 u32 tRC_min;
1065 u32 tREA_max;
1066 u32 tREH_min;
1067 u32 tRHOH_min;
1068 u32 tRHW_min;
1069 u32 tRHZ_max;
1070 u32 tRLOH_min;
1071 u32 tRP_min;
1072 u32 tRR_min;
1073 u64 tRST_max;
1074 u32 tWB_max;
1075 u32 tWC_min;
1076 u32 tWH_min;
1077 u32 tWHR_min;
1078 u32 tWP_min;
1079 u32 tWW_min;
1080};
974647ea
BB
1081
1082/* get timing characteristics from ONFI timing mode. */
1083const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
730a43fb
BB
1084
1085int nand_check_erased_ecc_chunk(void *data, int datalen,
1086 void *ecc, int ecclen,
1087 void *extraoob, int extraooblen,
1088 int threshold);
9d02fc2a
BB
1089
1090/* Default write_oob implementation */
1091int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1092
1093/* Default write_oob syndrome implementation */
1094int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1095 int page);
1096
1097/* Default read_oob implementation */
1098int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1099
1100/* Default read_oob syndrome implementation */
1101int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1102 int page);
1da177e4 1103#endif /* __LINUX_MTD_NAND_H */
This page took 1.260179 seconds and 5 git commands to generate.