Merge remote-tracking branch 'selinux/next'
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
fde09c6d
YZ
73/*
74 * For PCI devices, the region numbers are assigned this way:
75 */
76enum {
77 /* #0-5: standard PCI resources */
78 PCI_STD_RESOURCES,
79 PCI_STD_RESOURCE_END = 5,
80
81 /* #6: expansion ROM resource */
82 PCI_ROM_RESOURCE,
83
d1b054da
YZ
84 /* device specific resources */
85#ifdef CONFIG_PCI_IOV
86 PCI_IOV_RESOURCES,
87 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
88#endif
89
fde09c6d
YZ
90 /* resources assigned to buses behind the bridge */
91#define PCI_BRIDGE_RESOURCE_NUM 4
92
93 PCI_BRIDGE_RESOURCES,
94 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
95 PCI_BRIDGE_RESOURCE_NUM - 1,
96
97 /* total resources associated with a PCI device */
98 PCI_NUM_RESOURCES,
99
100 /* preserve this for compatibility */
cda57bf9 101 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 102};
1da177e4 103
224abb67
BH
104/*
105 * pci_power_t values must match the bits in the Capabilities PME_Support
106 * and Control/Status PowerState fields in the Power Management capability.
107 */
1da177e4
LT
108typedef int __bitwise pci_power_t;
109
4352dfd5
GKH
110#define PCI_D0 ((pci_power_t __force) 0)
111#define PCI_D1 ((pci_power_t __force) 1)
112#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
113#define PCI_D3hot ((pci_power_t __force) 3)
114#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 115#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 116#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 117
00240c38
AS
118/* Remember to update this when the list above changes! */
119extern const char *pci_power_names[];
120
121static inline const char *pci_power_name(pci_power_t state)
122{
9661e783 123 return pci_power_names[1 + (__force int) state];
00240c38
AS
124}
125
448bd857
HY
126#define PCI_PM_D2_DELAY 200
127#define PCI_PM_D3_WAIT 10
128#define PCI_PM_D3COLD_WAIT 100
129#define PCI_PM_BUS_WAIT 50
aa8c6c93 130
392a1ce7 131/** The pci_channel state describes connectivity between the CPU and
132 * the pci device. If some PCI bus between here and the pci device
133 * has crashed or locked up, this info is reflected here.
134 */
135typedef unsigned int __bitwise pci_channel_state_t;
136
137enum pci_channel_state {
138 /* I/O channel is in normal state */
139 pci_channel_io_normal = (__force pci_channel_state_t) 1,
140
141 /* I/O to channel is blocked */
142 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
143
144 /* PCI card is dead */
145 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
146};
147
f7bdd12d
BK
148typedef unsigned int __bitwise pcie_reset_state_t;
149
150enum pcie_reset_state {
151 /* Reset is NOT asserted (Use to deassert reset) */
152 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
153
f7625980 154 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
155 pcie_warm_reset = (__force pcie_reset_state_t) 2,
156
f7625980 157 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
158 pcie_hot_reset = (__force pcie_reset_state_t) 3
159};
160
ba698ad4
DM
161typedef unsigned short __bitwise pci_dev_flags_t;
162enum pci_dev_flags {
163 /* INTX_DISABLE in PCI_COMMAND register disables MSI
164 * generation too.
165 */
6b121592 166 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 167 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 168 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 169 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 170 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 171 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 172 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
173 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
174 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
175 /* Do not use bus resets for device */
176 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
177 /* Do not use PM reset even if device advertises NoSoftRst- */
178 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
179 /* Get VPD from function 0 VPD */
180 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ba698ad4
DM
181};
182
e1d3a908
SA
183enum pci_irq_reroute_variant {
184 INTEL_IRQ_REROUTE_VARIANT = 1,
185 MAX_IRQ_REROUTE_VARIANTS = 3
186};
187
6e325a62
MT
188typedef unsigned short __bitwise pci_bus_flags_t;
189enum pci_bus_flags {
d556ad4b
PO
190 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
191 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
192};
193
59da381e
JK
194/* These values come from the PCI Express Spec */
195enum pcie_link_width {
196 PCIE_LNK_WIDTH_RESRV = 0x00,
197 PCIE_LNK_X1 = 0x01,
198 PCIE_LNK_X2 = 0x02,
199 PCIE_LNK_X4 = 0x04,
200 PCIE_LNK_X8 = 0x08,
201 PCIE_LNK_X12 = 0x0C,
202 PCIE_LNK_X16 = 0x10,
203 PCIE_LNK_X32 = 0x20,
204 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
205};
206
536c8cb4
MW
207/* Based on the PCI Hotplug Spec, but some values are made up by us */
208enum pci_bus_speed {
209 PCI_SPEED_33MHz = 0x00,
210 PCI_SPEED_66MHz = 0x01,
211 PCI_SPEED_66MHz_PCIX = 0x02,
212 PCI_SPEED_100MHz_PCIX = 0x03,
213 PCI_SPEED_133MHz_PCIX = 0x04,
214 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
215 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
216 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
217 PCI_SPEED_66MHz_PCIX_266 = 0x09,
218 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
219 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
220 AGP_UNKNOWN = 0x0c,
221 AGP_1X = 0x0d,
222 AGP_2X = 0x0e,
223 AGP_4X = 0x0f,
224 AGP_8X = 0x10,
536c8cb4
MW
225 PCI_SPEED_66MHz_PCIX_533 = 0x11,
226 PCI_SPEED_100MHz_PCIX_533 = 0x12,
227 PCI_SPEED_133MHz_PCIX_533 = 0x13,
228 PCIE_SPEED_2_5GT = 0x14,
229 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 230 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
231 PCI_SPEED_UNKNOWN = 0xff,
232};
233
24a4742f 234struct pci_cap_saved_data {
fd0f7f73
AW
235 u16 cap_nr;
236 bool cap_extended;
24a4742f 237 unsigned int size;
41017f0c
SL
238 u32 data[0];
239};
240
24a4742f
AW
241struct pci_cap_saved_state {
242 struct hlist_node next;
243 struct pci_cap_saved_data cap;
244};
245
7d715a6c 246struct pcie_link_state;
ee69439c 247struct pci_vpd;
d1b054da 248struct pci_sriov;
302b4215 249struct pci_ats;
ee69439c 250
1da177e4
LT
251/*
252 * The pci_dev structure is used to describe PCI devices.
253 */
254struct pci_dev {
1da177e4
LT
255 struct list_head bus_list; /* node in per-bus list */
256 struct pci_bus *bus; /* bus this device is on */
257 struct pci_bus *subordinate; /* bus this device bridges to */
258
259 void *sysdata; /* hook for sys-specific extension */
260 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 261 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
262
263 unsigned int devfn; /* encoded device & function index */
264 unsigned short vendor;
265 unsigned short device;
266 unsigned short subsystem_vendor;
267 unsigned short subsystem_device;
268 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 269 u8 revision; /* PCI revision, low byte of class word */
1da177e4 270 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 271 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
272 u8 msi_cap; /* MSI capability offset */
273 u8 msix_cap; /* MSI-X capability offset */
f7625980 274 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 275 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
276 u8 pin; /* which interrupt pin this device uses */
277 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
338c3149 278 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
1da177e4
LT
279
280 struct pci_driver *driver; /* which driver has allocated this device */
281 u64 dma_mask; /* Mask of the bits of bus address this
282 device implements. Normally this is
283 0xffffffff. You only need to change
284 this if your device has broken DMA
285 or supports 64-bit transfers. */
286
4d57cdfa
FT
287 struct device_dma_parameters dma_parms;
288
1da177e4
LT
289 pci_power_t current_state; /* Current operating state. In ACPI-speak,
290 this is D0-D3, D0 being fully functional,
291 and D3 being off. */
703860ed 292 u8 pm_cap; /* PM capability offset */
337001b6
RW
293 unsigned int pme_support:5; /* Bitmask of states from which PME#
294 can be generated */
c7f48656 295 unsigned int pme_interrupt:1;
379021d5 296 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
297 unsigned int d1_support:1; /* Low power state D1 is supported */
298 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
299 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
300 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 301 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 302 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
303 unsigned int mmio_always_on:1; /* disallow turning off io/mem
304 decoding during bar sizing */
e80bb09d 305 unsigned int wakeup_prepared:1;
448bd857
HY
306 unsigned int runtime_d3cold:1; /* whether go through runtime
307 D3cold, not set for devices
308 powered on/off by the
309 corresponding bridge */
b440bde7 310 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 311 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 312 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 313
7d715a6c 314#ifdef CONFIG_PCIEASPM
f7625980 315 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
316#endif
317
392a1ce7 318 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
319 struct device dev; /* Generic device interface */
320
1da177e4
LT
321 int cfg_size; /* Size of configuration space */
322
323 /*
324 * Instead of touching interrupt line and base address registers
325 * directly, use the values stored here. They might be different!
326 */
327 unsigned int irq;
4ef33685 328 struct cpumask *irq_affinity;
1da177e4
LT
329 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
330
58d9a38f 331 bool match_driver; /* Skip attaching driver */
1da177e4 332 /* These fields are used by common fixups */
f7625980 333 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
334 unsigned int multifunction:1;/* Part of multi-function device */
335 /* keep track of device state */
8a1bc901 336 unsigned int is_added:1;
1da177e4 337 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 338 unsigned int no_msi:1; /* device may not use msi */
f144d149 339 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 340 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 341 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 342 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 343 unsigned int msi_enabled:1;
99dc804d 344 unsigned int msix_enabled:1;
58c3a727 345 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 346 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 347 unsigned int is_managed:1;
260d703a 348 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 349 unsigned int state_saved:1;
d1b054da 350 unsigned int is_physfn:1;
dd7cc44d 351 unsigned int is_virtfn:1;
711d5779 352 unsigned int reset_fn:1;
28760489 353 unsigned int is_hotplug_bridge:1;
affb72c3
HY
354 unsigned int __aer_firmware_first_valid:1;
355 unsigned int __aer_firmware_first:1;
fbebb9fd 356 unsigned int broken_intx_masking:1;
2b28ae19 357 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 358 unsigned int irq_managed:1;
d0751b98 359 unsigned int has_secondary_link:1;
b84106b4 360 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
ba698ad4 361 pci_dev_flags_t dev_flags;
bae94d02 362 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 363
1da177e4 364 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 365 struct hlist_head saved_cap_space;
1da177e4
LT
366 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
367 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
368 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 369 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c
JY
370
371#ifdef CONFIG_PCIE_PTM
372 unsigned int ptm_root:1;
373 unsigned int ptm_enabled:1;
8b2ec318 374 u8 ptm_granularity;
9bb04a0c 375#endif
ded86d8d 376#ifdef CONFIG_PCI_MSI
1c51b50c 377 const struct attribute_group **msi_irq_groups;
ded86d8d 378#endif
94e61088 379 struct pci_vpd *vpd;
466b3ddf 380#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
381 union {
382 struct pci_sriov *sriov; /* SR-IOV capability related */
383 struct pci_dev *physfn; /* the PF this VF is associated with */
384 };
67930995
BH
385 u16 ats_cap; /* ATS Capability offset */
386 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 387 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 388#endif
dbd3fc33 389 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 390 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 391 char *driver_override; /* Driver name to force a match */
1da177e4
LT
392};
393
dda56549
Y
394static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
395{
396#ifdef CONFIG_PCI_IOV
397 if (dev->is_virtfn)
398 dev = dev->physfn;
399#endif
dda56549
Y
400 return dev;
401}
402
3c6e6ae7 403struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 404
1da177e4
LT
405#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
406#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
407
a7369f1f
LV
408static inline int pci_channel_offline(struct pci_dev *pdev)
409{
410 return (pdev->error_state != pci_channel_io_normal);
411}
412
5a21d70d 413struct pci_host_bridge {
7b543663 414 struct device dev;
5a21d70d 415 struct pci_bus *bus; /* root bus */
14d76b68 416 struct list_head windows; /* resource_entry */
4fa2649a
YL
417 void (*release_fn)(struct pci_host_bridge *);
418 void *release_data;
e33caa82 419 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
7c7a0e94
GP
420 /* Resource alignment requirements */
421 resource_size_t (*align_resource)(struct pci_dev *dev,
422 const struct resource *res,
423 resource_size_t start,
424 resource_size_t size,
425 resource_size_t align);
5a21d70d 426};
41017f0c 427
7b543663 428#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94
GP
429
430struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
431
4fa2649a
YL
432void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
433 void (*release_fn)(struct pci_host_bridge *),
434 void *release_data);
7b543663 435
6c0cc950
RW
436int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
437
2fe2abf8
BH
438/*
439 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
440 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
441 * buses below host bridges or subtractive decode bridges) go in the list.
442 * Use pci_bus_for_each_resource() to iterate through all the resources.
443 */
444
445/*
446 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
447 * and there's no way to program the bridge with the details of the window.
448 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
449 * decode bit set, because they are explicit and can be programmed with _SRS.
450 */
451#define PCI_SUBTRACTIVE_DECODE 0x1
452
453struct pci_bus_resource {
454 struct list_head list;
455 struct resource *res;
456 unsigned int flags;
457};
4352dfd5
GKH
458
459#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
460
461struct pci_bus {
462 struct list_head node; /* node in list of buses */
463 struct pci_bus *parent; /* parent bus this bridge is on */
464 struct list_head children; /* list of child buses */
465 struct list_head devices; /* list of devices on this bus */
466 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
467 struct list_head slots; /* list of slots on this bus;
468 protected by pci_slot_mutex */
2fe2abf8
BH
469 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
470 struct list_head resources; /* address space routed to this bus */
92f02430 471 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
472
473 struct pci_ops *ops; /* configuration access functions */
c2791b80 474 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
475 void *sysdata; /* hook for sys-specific extension */
476 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
477
478 unsigned char number; /* bus number */
479 unsigned char primary; /* number of primary bridge */
3749c51a
MW
480 unsigned char max_bus_speed; /* enum pci_bus_speed */
481 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
482#ifdef CONFIG_PCI_DOMAINS_GENERIC
483 int domain_nr;
484#endif
1da177e4
LT
485
486 char name[48];
487
488 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 489 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 490 struct device *bridge;
fd7d1ced 491 struct device dev;
1da177e4
LT
492 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
493 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 494 unsigned int is_added:1;
1da177e4
LT
495};
496
fd7d1ced 497#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 498
79af72d7 499/*
f7625980 500 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 501 * false otherwise
77a0dfcd
BH
502 *
503 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
504 * This is incorrect because "virtual" buses added for SR-IOV (via
505 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
506 */
507static inline bool pci_is_root_bus(struct pci_bus *pbus)
508{
509 return !(pbus->parent);
510}
511
1c86438c
YW
512/**
513 * pci_is_bridge - check if the PCI device is a bridge
514 * @dev: PCI device
515 *
516 * Return true if the PCI device is bridge whether it has subordinate
517 * or not.
518 */
519static inline bool pci_is_bridge(struct pci_dev *dev)
520{
521 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
522 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
523}
524
c6bde215
BH
525static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
526{
527 dev = pci_physfn(dev);
528 if (pci_is_root_bus(dev->bus))
529 return NULL;
530
531 return dev->bus->self;
532}
533
6675a601
MK
534struct device *pci_get_host_bridge_device(struct pci_dev *dev);
535void pci_put_host_bridge_device(struct device *dev);
536
16cf0ebc
RW
537#ifdef CONFIG_PCI_MSI
538static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
539{
540 return pci_dev->msi_enabled || pci_dev->msix_enabled;
541}
542#else
543static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
544#endif
545
1da177e4
LT
546/*
547 * Error values that may be returned by PCI functions.
548 */
549#define PCIBIOS_SUCCESSFUL 0x00
550#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
551#define PCIBIOS_BAD_VENDOR_ID 0x83
552#define PCIBIOS_DEVICE_NOT_FOUND 0x86
553#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
554#define PCIBIOS_SET_FAILED 0x88
555#define PCIBIOS_BUFFER_TOO_SMALL 0x89
556
a6961651 557/*
f7625980 558 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
559 */
560static inline int pcibios_err_to_errno(int err)
561{
562 if (err <= PCIBIOS_SUCCESSFUL)
563 return err; /* Assume already errno */
564
565 switch (err) {
566 case PCIBIOS_FUNC_NOT_SUPPORTED:
567 return -ENOENT;
568 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 569 return -ENOTTY;
a6961651
AW
570 case PCIBIOS_DEVICE_NOT_FOUND:
571 return -ENODEV;
572 case PCIBIOS_BAD_REGISTER_NUMBER:
573 return -EFAULT;
574 case PCIBIOS_SET_FAILED:
575 return -EIO;
576 case PCIBIOS_BUFFER_TOO_SMALL:
577 return -ENOSPC;
578 }
579
d97ffe23 580 return -ERANGE;
a6961651
AW
581}
582
1da177e4
LT
583/* Low-level architecture-dependent routines */
584
585struct pci_ops {
057bd2e0
TR
586 int (*add_bus)(struct pci_bus *bus);
587 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 588 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
589 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
590 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
591};
592
b6ce068a
MW
593/*
594 * ACPI needs to be able to access PCI config space before we've done a
595 * PCI bus scan and created pci_bus structures.
596 */
f39d5b72
BH
597int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
598 int reg, int len, u32 *val);
599int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
600 int reg, int len, u32 val);
1da177e4 601
3a9ad0b4
YL
602#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
603typedef u64 pci_bus_addr_t;
604#else
605typedef u32 pci_bus_addr_t;
606#endif
607
1da177e4 608struct pci_bus_region {
3a9ad0b4
YL
609 pci_bus_addr_t start;
610 pci_bus_addr_t end;
1da177e4
LT
611};
612
613struct pci_dynids {
614 spinlock_t lock; /* protects list, index */
615 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
616};
617
f7625980
BH
618
619/*
620 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
621 * a set of callbacks in struct pci_error_handlers, that device driver
622 * will be notified of PCI bus errors, and will be driven to recovery
623 * when an error occurs.
392a1ce7 624 */
625
626typedef unsigned int __bitwise pci_ers_result_t;
627
628enum pci_ers_result {
629 /* no result/none/not supported in device driver */
630 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
631
632 /* Device driver can recover without slot reset */
633 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
634
635 /* Device driver wants slot to be reset. */
636 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
637
638 /* Device has completely failed, is unrecoverable */
639 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
640
641 /* Device driver is fully recovered and operational */
642 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
643
644 /* No AER capabilities registered for the driver */
645 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7 646};
647
648/* PCI bus error event callbacks */
05cca6e5 649struct pci_error_handlers {
392a1ce7 650 /* PCI bus error detected on this device */
651 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 652 enum pci_channel_state error);
392a1ce7 653
654 /* MMIO has been re-enabled, but not DMA */
655 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
656
657 /* PCI Express link has been reset */
658 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
659
660 /* PCI slot has been reset */
661 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
662
3ebe7f9f
KB
663 /* PCI function reset prepare or completed */
664 void (*reset_notify)(struct pci_dev *dev, bool prepare);
665
392a1ce7 666 /* Device driver may resume normal operations */
667 void (*resume)(struct pci_dev *dev);
668};
669
392a1ce7 670
1da177e4
LT
671struct module;
672struct pci_driver {
673 struct list_head node;
42b21932 674 const char *name;
1da177e4
LT
675 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
676 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
677 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
678 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
679 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
680 int (*resume_early) (struct pci_dev *dev);
1da177e4 681 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 682 void (*shutdown) (struct pci_dev *dev);
1789382a 683 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 684 const struct pci_error_handlers *err_handler;
1da177e4
LT
685 struct device_driver driver;
686 struct pci_dynids dynids;
687};
688
05cca6e5 689#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
690
691/**
692 * PCI_DEVICE - macro used to describe a specific pci device
693 * @vend: the 16 bit PCI Vendor ID
694 * @dev: the 16 bit PCI Device ID
695 *
696 * This macro is used to create a struct pci_device_id that matches a
697 * specific device. The subvendor and subdevice fields will be set to
698 * PCI_ANY_ID.
699 */
700#define PCI_DEVICE(vend,dev) \
701 .vendor = (vend), .device = (dev), \
702 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
703
3d567e0e
NNS
704/**
705 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
706 * @vend: the 16 bit PCI Vendor ID
707 * @dev: the 16 bit PCI Device ID
708 * @subvend: the 16 bit PCI Subvendor ID
709 * @subdev: the 16 bit PCI Subdevice ID
710 *
711 * This macro is used to create a struct pci_device_id that matches a
712 * specific device with subsystem information.
713 */
714#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
715 .vendor = (vend), .device = (dev), \
716 .subvendor = (subvend), .subdevice = (subdev)
717
1da177e4
LT
718/**
719 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
720 * @dev_class: the class, subclass, prog-if triple for this device
721 * @dev_class_mask: the class mask for this device
722 *
723 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 724 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
725 * fields will be set to PCI_ANY_ID.
726 */
727#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
728 .class = (dev_class), .class_mask = (dev_class_mask), \
729 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
730 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
731
1597cacb
AC
732/**
733 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
734 * @vend: the vendor name
735 * @dev: the 16 bit PCI Device ID
1597cacb
AC
736 *
737 * This macro is used to create a struct pci_device_id that matches a
738 * specific PCI device. The subvendor, and subdevice fields will be set
739 * to PCI_ANY_ID. The macro allows the next field to follow as the device
740 * private data.
741 */
742
c1309040
MR
743#define PCI_VDEVICE(vend, dev) \
744 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
745 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 746
5bbe029f
BH
747enum {
748 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
749 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
750 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
751 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
752 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
753 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
754 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
755};
756
1da177e4
LT
757/* these external functions are only available when PCI support is enabled */
758#ifdef CONFIG_PCI
759
5bbe029f
BH
760extern unsigned int pci_flags;
761
762static inline void pci_set_flags(int flags) { pci_flags = flags; }
763static inline void pci_add_flags(int flags) { pci_flags |= flags; }
764static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
765static inline int pci_has_flag(int flag) { return pci_flags & flag; }
766
a58674ff 767void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
768
769enum pcie_bus_config_types {
27d868b5
KB
770 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
771 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
772 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
773 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
774 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
775};
776
777extern enum pcie_bus_config_types pcie_bus_config;
778
1da177e4
LT
779extern struct bus_type pci_bus_type;
780
f7625980
BH
781/* Do NOT directly access these two variables, unless you are arch-specific PCI
782 * code, or PCI core code. */
1da177e4 783extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 784/* Some device drivers need know if PCI is initiated */
f39d5b72 785int no_pci_devices(void);
1da177e4 786
3c449ed0 787void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 788void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
789void pcibios_add_bus(struct pci_bus *bus);
790void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 791void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 792int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 793/* Architecture-specific versions may override this (weak) */
05cca6e5 794char *pcibios_setup(char *str);
1da177e4
LT
795
796/* Used only when drivers/pci/setup.c is used */
3b7a17fc 797resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 798 resource_size_t,
e31dd6e4 799 resource_size_t);
1da177e4
LT
800void pcibios_update_irq(struct pci_dev *, int irq);
801
2d1c8618
BH
802/* Weak but can be overriden by arch */
803void pci_fixup_cardbus(struct pci_bus *);
804
1da177e4
LT
805/* Generic PCI functions used internally */
806
fc279850 807void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 808 struct resource *res);
fc279850 809void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 810 struct pci_bus_region *region);
d1fd4fb6 811void pcibios_scan_specific_bus(int busn);
f39d5b72 812struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 813void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 814struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
815struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
816 struct pci_ops *ops, void *sysdata,
817 struct list_head *resources);
98a35831
YL
818int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
819int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
820void pci_bus_release_busn_res(struct pci_bus *b);
d2a7926d
LP
821struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
822 struct pci_ops *ops, void *sysdata,
823 struct list_head *resources,
824 struct msi_controller *msi);
15856ad5 825struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
826 struct pci_ops *ops, void *sysdata,
827 struct list_head *resources);
05cca6e5
GKH
828struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
829 int busnr);
3749c51a 830void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 831struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
832 const char *name,
833 struct hotplug_slot *hotplug);
f46753c5 834void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
835#ifdef CONFIG_SYSFS
836void pci_dev_assign_slot(struct pci_dev *dev);
837#else
838static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
839#endif
1da177e4 840int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 841struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 842void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 843unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 844void pci_bus_add_device(struct pci_dev *dev);
1da177e4 845void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
846struct resource *pci_find_parent_resource(const struct pci_dev *dev,
847 struct resource *res);
c56d4450 848struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 849u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 850int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 851u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
852struct pci_dev *pci_dev_get(struct pci_dev *dev);
853void pci_dev_put(struct pci_dev *dev);
854void pci_remove_bus(struct pci_bus *b);
855void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 856void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
857void pci_stop_root_bus(struct pci_bus *bus);
858void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 859void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 860void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 861void pci_sort_breadthfirst(void);
fb8a0d9d
WM
862#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
863#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
864#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
865
866/* Generic PCI functions exported to card drivers */
867
388c8c16
JB
868enum pci_lost_interrupt_reason {
869 PCI_LOST_IRQ_NO_INFORMATION = 0,
870 PCI_LOST_IRQ_DISABLE_MSI,
871 PCI_LOST_IRQ_DISABLE_MSIX,
872 PCI_LOST_IRQ_DISABLE_ACPI,
873};
874enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
875int pci_find_capability(struct pci_dev *dev, int cap);
876int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
877int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 878int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
879int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
880int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 881struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 882
d42552c3
AM
883struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
884 struct pci_dev *from);
05cca6e5 885struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 886 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 887 struct pci_dev *from);
05cca6e5 888struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
889struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
890 unsigned int devfn);
891static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
892 unsigned int devfn)
893{
894 return pci_get_domain_bus_and_slot(0, bus, devfn);
895}
05cca6e5 896struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
897int pci_dev_present(const struct pci_device_id *ids);
898
05cca6e5
GKH
899int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
900 int where, u8 *val);
901int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
902 int where, u16 *val);
903int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
904 int where, u32 *val);
905int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
906 int where, u8 val);
907int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
908 int where, u16 val);
909int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
910 int where, u32 val);
1f94a94f
RH
911
912int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
913 int where, int size, u32 *val);
914int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
915 int where, int size, u32 val);
916int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
917 int where, int size, u32 *val);
918int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
919 int where, int size, u32 val);
920
a72b46c3 921struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 922
bf362f75 923static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 924{
05cca6e5 925 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 926}
bf362f75 927static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 928{
05cca6e5 929 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 930}
bf362f75 931static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 932 u32 *val)
1da177e4 933{
05cca6e5 934 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 935}
bf362f75 936static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 937{
05cca6e5 938 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 939}
bf362f75 940static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 941{
05cca6e5 942 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 943}
bf362f75 944static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 945 u32 val)
1da177e4 946{
05cca6e5 947 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
948}
949
8c0d3a02
JL
950int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
951int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
952int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
953int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
954int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
955 u16 clear, u16 set);
956int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
957 u32 clear, u32 set);
958
959static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
960 u16 set)
961{
962 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
963}
964
965static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
966 u32 set)
967{
968 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
969}
970
971static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
972 u16 clear)
973{
974 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
975}
976
977static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
978 u32 clear)
979{
980 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
981}
982
c63587d7
AW
983/* user-space driven config access */
984int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
985int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
986int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
987int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
988int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
989int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
990
4a7fb636 991int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
992int __must_check pci_enable_device_io(struct pci_dev *dev);
993int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 994int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
995int __must_check pcim_enable_device(struct pci_dev *pdev);
996void pcim_pin_device(struct pci_dev *pdev);
997
296ccb08
YS
998static inline int pci_is_enabled(struct pci_dev *pdev)
999{
1000 return (atomic_read(&pdev->enable_cnt) > 0);
1001}
1002
9ac7849e
TH
1003static inline int pci_is_managed(struct pci_dev *pdev)
1004{
1005 return pdev->is_managed;
1006}
1007
1da177e4 1008void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1009
1010extern unsigned int pcibios_max_latency;
1da177e4 1011void pci_set_master(struct pci_dev *dev);
6a479079 1012void pci_clear_master(struct pci_dev *dev);
96c55900 1013
f7bdd12d 1014int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1015int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1016#define HAVE_PCI_SET_MWI
4a7fb636 1017int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1018int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1019void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1020void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1021bool pci_intx_mask_supported(struct pci_dev *dev);
1022bool pci_check_and_mask_intx(struct pci_dev *dev);
1023bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1024int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1025int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1026int pcix_get_max_mmrbc(struct pci_dev *dev);
1027int pcix_get_mmrbc(struct pci_dev *dev);
1028int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1029int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1030int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1031int pcie_get_mps(struct pci_dev *dev);
1032int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1033int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1034 enum pcie_link_width *width);
8c1c699f 1035int __pci_reset_function(struct pci_dev *dev);
a96d627a 1036int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1037int pci_reset_function(struct pci_dev *dev);
61cf16d8 1038int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1039int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1040int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1041int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1042int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1043int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1044int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1045void pci_reset_secondary_bus(struct pci_dev *dev);
1046void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1047void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1048void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1049int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1050int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1051int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1052bool pci_device_is_present(struct pci_dev *pdev);
08249651 1053void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1054
1055/* ROM control related routines */
e416de5e
AC
1056int pci_enable_rom(struct pci_dev *pdev);
1057void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1058void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1059void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1060size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1061void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1062
1063/* Power management related routines */
1064int pci_save_state(struct pci_dev *dev);
1d3c16a8 1065void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1066struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1067int pci_load_saved_state(struct pci_dev *dev,
1068 struct pci_saved_state *state);
ffbdd3f7
AW
1069int pci_load_and_free_saved_state(struct pci_dev *dev,
1070 struct pci_saved_state **state);
fd0f7f73
AW
1071struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1072struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1073 u16 cap);
1074int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1075int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1076 u16 cap, unsigned int size);
0e5dd46b 1077int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1078int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1079pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1080bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1081void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1082int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1083 bool runtime, bool enable);
0235c4fc 1084int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1085int pci_prepare_to_sleep(struct pci_dev *dev);
1086int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1087bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1088bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1089void pci_pme_wakeup_bus(struct pci_bus *bus);
9d26d3a8
MW
1090void pci_d3cold_enable(struct pci_dev *dev);
1091void pci_d3cold_disable(struct pci_dev *dev);
1da177e4 1092
6cbf8214
RW
1093static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1094 bool enable)
1095{
1096 return __pci_enable_wake(dev, state, false, enable);
1097}
1da177e4 1098
425c1b22
AW
1099/* PCI Virtual Channel */
1100int pci_save_vc_state(struct pci_dev *dev);
1101void pci_restore_vc_state(struct pci_dev *dev);
1102void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1103
bb209c82
BH
1104/* For use by arch with custom probe code */
1105void set_pcie_port_type(struct pci_dev *pdev);
1106void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1107
ce5ccdef 1108/* Functions for PCI Hotplug drivers to use */
05cca6e5 1109int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1110unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1111unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1112void pci_lock_rescan_remove(void);
1113void pci_unlock_rescan_remove(void);
ce5ccdef 1114
287d19ce
SH
1115/* Vital product data routines */
1116ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1117ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1118int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1119
1da177e4 1120/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1121resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1122void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1123void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1124void pci_bus_size_bridges(struct pci_bus *bus);
1125int pci_claim_resource(struct pci_dev *, int);
8505e729 1126int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1127void pci_assign_unassigned_resources(void);
6841ec68 1128void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1129void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1130void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1131void pdev_enable_device(struct pci_dev *);
842de40d 1132int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1133void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1134 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1135#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1136int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1137int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1138void pci_release_regions(struct pci_dev *);
4a7fb636 1139int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1140int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1141void pci_release_region(struct pci_dev *, int);
c87deff7 1142int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1143int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1144void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1145
1146/* drivers/pci/bus.c */
fe830ef6
JL
1147struct pci_bus *pci_bus_get(struct pci_bus *bus);
1148void pci_bus_put(struct pci_bus *bus);
45ca9e97 1149void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1150void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1151 resource_size_t offset);
45ca9e97 1152void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1153void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1154 unsigned int flags);
2fe2abf8
BH
1155struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1156void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1157int devm_request_pci_bus_resources(struct device *dev,
1158 struct list_head *resources);
2fe2abf8 1159
89a74ecc 1160#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1161 for (i = 0; \
1162 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1163 i++)
89a74ecc 1164
4a7fb636
AM
1165int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1166 struct resource *res, resource_size_t size,
1167 resource_size_t align, resource_size_t min,
664c2848 1168 unsigned long type_mask,
3b7a17fc
DB
1169 resource_size_t (*alignf)(void *,
1170 const struct resource *,
b26b2d49
DB
1171 resource_size_t,
1172 resource_size_t),
4a7fb636 1173 void *alignf_data);
1da177e4 1174
8b921acf 1175
c5076cfe
TN
1176int pci_register_io_range(phys_addr_t addr, resource_size_t size);
1177unsigned long pci_address_to_pio(phys_addr_t addr);
1178phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1179int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
4d3f1384 1180void pci_unmap_iospace(struct resource *res);
8b921acf 1181
3a9ad0b4 1182static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1183{
1184 struct pci_bus_region region;
1185
1186 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1187 return region.start;
1188}
1189
863b18f4 1190/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1191int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1192 const char *mod_name);
bba81165
AM
1193
1194/*
1195 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1196 */
1197#define pci_register_driver(driver) \
1198 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1199
05cca6e5 1200void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1201
1202/**
1203 * module_pci_driver() - Helper macro for registering a PCI driver
1204 * @__pci_driver: pci_driver struct
1205 *
1206 * Helper macro for PCI drivers which do not do anything special in module
1207 * init/exit. This eliminates a lot of boilerplate. Each module may only
1208 * use this macro once, and calling it replaces module_init() and module_exit()
1209 */
1210#define module_pci_driver(__pci_driver) \
1211 module_driver(__pci_driver, pci_register_driver, \
1212 pci_unregister_driver)
1213
b4eb6cdb
PG
1214/**
1215 * builtin_pci_driver() - Helper macro for registering a PCI driver
1216 * @__pci_driver: pci_driver struct
1217 *
1218 * Helper macro for PCI drivers which do not do anything special in their
1219 * init code. This eliminates a lot of boilerplate. Each driver may only
1220 * use this macro once, and calling it replaces device_initcall(...)
1221 */
1222#define builtin_pci_driver(__pci_driver) \
1223 builtin_driver(__pci_driver, pci_register_driver)
1224
05cca6e5 1225struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1226int pci_add_dynid(struct pci_driver *drv,
1227 unsigned int vendor, unsigned int device,
1228 unsigned int subvendor, unsigned int subdevice,
1229 unsigned int class, unsigned int class_mask,
1230 unsigned long driver_data);
05cca6e5
GKH
1231const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1232 struct pci_dev *dev);
1233int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1234 int pass);
1da177e4 1235
70298c6e 1236void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1237 void *userdata);
ac7dc65a 1238int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1239unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1240void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1241resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1242 unsigned long type);
978d2d68 1243resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1244
3448a19d
DA
1245#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1246#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1247
deb2d2ec 1248int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1249 unsigned int command_bits, u32 flags);
fe537670 1250
4fe0d154
CH
1251#define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1252#define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1253#define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1254#define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1255#define PCI_IRQ_ALL_TYPES \
1256 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1257
1da177e4
LT
1258/* kmem_cache style wrapper around pci_alloc_consistent() */
1259
f41b1771 1260#include <linux/pci-dma.h>
1da177e4
LT
1261#include <linux/dmapool.h>
1262
1263#define pci_pool dma_pool
1264#define pci_pool_create(name, pdev, size, align, allocation) \
1265 dma_pool_create(name, &pdev->dev, size, align, allocation)
1266#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1267#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1268#define pci_pool_zalloc(pool, flags, handle) \
1269 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1270#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1271
1da177e4 1272struct msix_entry {
16dbef4a 1273 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1274 u16 entry; /* driver uses to specify entry, OS writes */
1275};
1276
4c859804
BH
1277#ifdef CONFIG_PCI_MSI
1278int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1279void pci_msi_shutdown(struct pci_dev *dev);
1280void pci_disable_msi(struct pci_dev *dev);
4c859804 1281int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1282int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1283void pci_msix_shutdown(struct pci_dev *dev);
1284void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1285void pci_restore_msi_state(struct pci_dev *dev);
1286int pci_msi_enabled(void);
4c859804 1287int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1288static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1289{
1290 int rc = pci_enable_msi_range(dev, nvec, nvec);
1291 if (rc < 0)
1292 return rc;
1293 return 0;
1294}
4c859804
BH
1295int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1296 int minvec, int maxvec);
f7fc32cb
AG
1297static inline int pci_enable_msix_exact(struct pci_dev *dev,
1298 struct msix_entry *entries, int nvec)
1299{
1300 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1301 if (rc < 0)
1302 return rc;
1303 return 0;
1304}
aff17164
CH
1305int pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1306 unsigned int max_vecs, unsigned int flags);
1307void pci_free_irq_vectors(struct pci_dev *dev);
1308int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
1309
4c859804 1310#else
2ee546c4 1311static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1312static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1313static inline void pci_disable_msi(struct pci_dev *dev) { }
1314static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1315static inline int pci_enable_msix(struct pci_dev *dev,
1316 struct msix_entry *entries, int nvec)
2ee546c4
BH
1317{ return -ENOSYS; }
1318static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1319static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1320static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1321static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1322static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1323 int maxvec)
2ee546c4 1324{ return -ENOSYS; }
f7fc32cb
AG
1325static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1326{ return -ENOSYS; }
302a2523
AG
1327static inline int pci_enable_msix_range(struct pci_dev *dev,
1328 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1329{ return -ENOSYS; }
f7fc32cb
AG
1330static inline int pci_enable_msix_exact(struct pci_dev *dev,
1331 struct msix_entry *entries, int nvec)
1332{ return -ENOSYS; }
aff17164
CH
1333static inline int pci_alloc_irq_vectors(struct pci_dev *dev,
1334 unsigned int min_vecs, unsigned int max_vecs,
1335 unsigned int flags)
1336{
1337 if (min_vecs > 1)
1338 return -EINVAL;
1339 return 1;
1340}
1341static inline void pci_free_irq_vectors(struct pci_dev *dev)
1342{
1343}
1344
1345static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1346{
1347 if (WARN_ON_ONCE(nr > 0))
1348 return -EINVAL;
1349 return dev->irq;
1350}
1da177e4
LT
1351#endif
1352
ab0724ff 1353#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1354extern bool pcie_ports_disabled;
1355extern bool pcie_ports_auto;
ab0724ff
MT
1356#else
1357#define pcie_ports_disabled true
1358#define pcie_ports_auto false
1359#endif
415e12b2 1360
4c859804 1361#ifdef CONFIG_PCIEASPM
f39d5b72 1362bool pcie_aspm_support_enabled(void);
4c859804
BH
1363#else
1364static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1365#endif
1366
415e12b2
RW
1367#ifdef CONFIG_PCIEAER
1368void pci_no_aer(void);
1369bool pci_aer_available(void);
1370#else
1371static inline void pci_no_aer(void) { }
1372static inline bool pci_aer_available(void) { return false; }
1373#endif
1374
4c859804 1375#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1376void pcie_set_ecrc_checking(struct pci_dev *dev);
1377void pcie_ecrc_get_policy(char *str);
4c859804 1378#else
2ee546c4
BH
1379static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1380static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1381#endif
1382
034cd97e 1383#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1384
8b955b0d 1385#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1386/* The functions a driver should call */
1387int ht_create_irq(struct pci_dev *dev, int idx);
1388void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1389#endif /* CONFIG_HT_IRQ */
1390
edc90fee
BH
1391#ifdef CONFIG_PCI_ATS
1392/* Address Translation Service */
1393void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1394int pci_enable_ats(struct pci_dev *dev, int ps);
1395void pci_disable_ats(struct pci_dev *dev);
1396int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1397#else
ff9bee89
BH
1398static inline void pci_ats_init(struct pci_dev *d) { }
1399static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1400static inline void pci_disable_ats(struct pci_dev *d) { }
1401static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1402#endif
1403
eec097d4
BH
1404#ifdef CONFIG_PCIE_PTM
1405int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1406#else
1407static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1408{ return -EINVAL; }
1409#endif
1410
f39d5b72
BH
1411void pci_cfg_access_lock(struct pci_dev *dev);
1412bool pci_cfg_access_trylock(struct pci_dev *dev);
1413void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1414
4352dfd5
GKH
1415/*
1416 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1417 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1418 * configuration space.
1419 */
32a2eea7
JG
1420#ifdef CONFIG_PCI_DOMAINS
1421extern int pci_domains_supported;
41e5c0f8 1422int pci_get_new_domain_nr(void);
32a2eea7
JG
1423#else
1424enum { pci_domains_supported = 0 };
2ee546c4
BH
1425static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1426static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1427static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1428#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1429
670ba0c8
CM
1430/*
1431 * Generic implementation for PCI domain support. If your
1432 * architecture does not need custom management of PCI
1433 * domains then this implementation will be used
1434 */
1435#ifdef CONFIG_PCI_DOMAINS_GENERIC
1436static inline int pci_domain_nr(struct pci_bus *bus)
1437{
1438 return bus->domain_nr;
1439}
2ab51dde
TN
1440#ifdef CONFIG_ACPI
1441int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1442#else
2ab51dde
TN
1443static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1444{ return 0; }
1445#endif
9c7cb891 1446int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1447#endif
1448
95a8b6ef
MT
1449/* some architectures require additional setup to direct VGA traffic */
1450typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1451 unsigned int command_bits, u32 flags);
f39d5b72 1452void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1453
be9d2e89
JT
1454static inline int
1455pci_request_io_regions(struct pci_dev *pdev, const char *name)
1456{
1457 return pci_request_selected_regions(pdev,
1458 pci_select_bars(pdev, IORESOURCE_IO), name);
1459}
1460
1461static inline void
1462pci_release_io_regions(struct pci_dev *pdev)
1463{
1464 return pci_release_selected_regions(pdev,
1465 pci_select_bars(pdev, IORESOURCE_IO));
1466}
1467
1468static inline int
1469pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1470{
1471 return pci_request_selected_regions(pdev,
1472 pci_select_bars(pdev, IORESOURCE_MEM), name);
1473}
1474
1475static inline void
1476pci_release_mem_regions(struct pci_dev *pdev)
1477{
1478 return pci_release_selected_regions(pdev,
1479 pci_select_bars(pdev, IORESOURCE_MEM));
1480}
1481
4352dfd5 1482#else /* CONFIG_PCI is not enabled */
1da177e4 1483
5bbe029f
BH
1484static inline void pci_set_flags(int flags) { }
1485static inline void pci_add_flags(int flags) { }
1486static inline void pci_clear_flags(int flags) { }
1487static inline int pci_has_flag(int flag) { return 0; }
1488
1da177e4
LT
1489/*
1490 * If the system does not have PCI, clearly these return errors. Define
1491 * these as simple inline functions to avoid hair in drivers.
1492 */
1493
05cca6e5
GKH
1494#define _PCI_NOP(o, s, t) \
1495 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1496 int where, t val) \
1da177e4 1497 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1498
1499#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1500 _PCI_NOP(o, word, u16 x) \
1501 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1502_PCI_NOP_ALL(read, *)
1503_PCI_NOP_ALL(write,)
1504
d42552c3 1505static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1506 unsigned int device,
1507 struct pci_dev *from)
2ee546c4 1508{ return NULL; }
d42552c3 1509
05cca6e5
GKH
1510static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1511 unsigned int device,
1512 unsigned int ss_vendor,
1513 unsigned int ss_device,
b08508c4 1514 struct pci_dev *from)
2ee546c4 1515{ return NULL; }
1da177e4 1516
05cca6e5
GKH
1517static inline struct pci_dev *pci_get_class(unsigned int class,
1518 struct pci_dev *from)
2ee546c4 1519{ return NULL; }
1da177e4
LT
1520
1521#define pci_dev_present(ids) (0)
ed4aaadb 1522#define no_pci_devices() (1)
1da177e4
LT
1523#define pci_dev_put(dev) do { } while (0)
1524
2ee546c4
BH
1525static inline void pci_set_master(struct pci_dev *dev) { }
1526static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1527static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1528static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1529{ return -EBUSY; }
05cca6e5
GKH
1530static inline int __pci_register_driver(struct pci_driver *drv,
1531 struct module *owner)
2ee546c4 1532{ return 0; }
05cca6e5 1533static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1534{ return 0; }
1535static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1536static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1537{ return 0; }
05cca6e5
GKH
1538static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1539 int cap)
2ee546c4 1540{ return 0; }
05cca6e5 1541static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1542{ return 0; }
05cca6e5 1543
1da177e4 1544/* Power management related routines */
2ee546c4
BH
1545static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1546static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1547static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1548{ return 0; }
3449248c 1549static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1550{ return 0; }
05cca6e5
GKH
1551static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1552 pm_message_t state)
2ee546c4 1553{ return PCI_D0; }
05cca6e5
GKH
1554static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1555 int enable)
2ee546c4 1556{ return 0; }
48a92a81 1557
05cca6e5 1558static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1559{ return -EIO; }
1560static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1561
c5076cfe
TN
1562static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1563
2ee546c4 1564static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1565static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1566{ return 0; }
2ee546c4 1567static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1568
d80d0217
RD
1569static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1570{ return NULL; }
d80d0217
RD
1571static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1572 unsigned int devfn)
1573{ return NULL; }
d80d0217
RD
1574static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1575 unsigned int devfn)
1576{ return NULL; }
1577
2ee546c4
BH
1578static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1579static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1580static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1581
fb8a0d9d
WM
1582#define dev_is_pci(d) (false)
1583#define dev_is_pf(d) (false)
1584#define dev_num_vf(d) (0)
4352dfd5 1585#endif /* CONFIG_PCI */
1da177e4 1586
4352dfd5
GKH
1587/* Include architecture-dependent settings and functions */
1588
1589#include <asm/pci.h>
1da177e4 1590
92016ba5
JO
1591#ifndef pci_root_bus_fwnode
1592#define pci_root_bus_fwnode(bus) NULL
1593#endif
1594
1da177e4
LT
1595/* these helpers provide future and backwards compatibility
1596 * for accessing popular PCI BAR info */
05cca6e5
GKH
1597#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1598#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1599#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1600#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1601 ((pci_resource_start((dev), (bar)) == 0 && \
1602 pci_resource_end((dev), (bar)) == \
1603 pci_resource_start((dev), (bar))) ? 0 : \
1604 \
1605 (pci_resource_end((dev), (bar)) - \
1606 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1607
1608/* Similar to the helpers above, these manipulate per-pci_dev
1609 * driver-specific data. They are really just a wrapper around
1610 * the generic device structure functions of these calls.
1611 */
05cca6e5 1612static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1613{
1614 return dev_get_drvdata(&pdev->dev);
1615}
1616
05cca6e5 1617static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1618{
1619 dev_set_drvdata(&pdev->dev, data);
1620}
1621
1622/* If you want to know what to call your pci_dev, ask this function.
1623 * Again, it's a wrapper around the generic device.
1624 */
2fc90f61 1625static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1626{
c6c4f070 1627 return dev_name(&pdev->dev);
1da177e4
LT
1628}
1629
2311b1f2
ME
1630
1631/* Some archs don't want to expose struct resource to userland as-is
1632 * in sysfs and /proc
1633 */
8221a013
BH
1634#ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1635void pci_resource_to_user(const struct pci_dev *dev, int bar,
1636 const struct resource *rsrc,
1637 resource_size_t *start, resource_size_t *end);
1638#else
2311b1f2 1639static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1640 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1641 resource_size_t *end)
2311b1f2
ME
1642{
1643 *start = rsrc->start;
1644 *end = rsrc->end;
1645}
1646#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1647
1648
1da177e4
LT
1649/*
1650 * The world is not perfect and supplies us with broken PCI devices.
1651 * For at least a part of these bugs we need a work-around, so both
1652 * generic (drivers/pci/quirks.c) and per-architecture code can define
1653 * fixup hooks to be called for particular buggy devices.
1654 */
1655
1656struct pci_fixup {
f4ca5c6a
YL
1657 u16 vendor; /* You can use PCI_ANY_ID here of course */
1658 u16 device; /* You can use PCI_ANY_ID here of course */
1659 u32 class; /* You can use PCI_ANY_ID here too */
1660 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1661 void (*hook)(struct pci_dev *dev);
1662};
1663
1664enum pci_fixup_pass {
1665 pci_fixup_early, /* Before probing BARs */
1666 pci_fixup_header, /* After reading configuration header */
1667 pci_fixup_final, /* Final phase of device fixups */
1668 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1669 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1670 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1671 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1672 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1673};
1674
1675/* Anonymous variables would be nice... */
f4ca5c6a
YL
1676#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1677 class_shift, hook) \
ecf61c78 1678 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1679 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1680 = { vendor, device, class, class_shift, hook };
1681
1682#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1683 class_shift, hook) \
1684 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1685 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1686#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1687 class_shift, hook) \
1688 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1689 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1690#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1691 class_shift, hook) \
1692 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1693 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1694#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1695 class_shift, hook) \
1696 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1697 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1698#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1699 class_shift, hook) \
1700 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1701 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1702 class_shift, hook)
1703#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1704 class_shift, hook) \
1705 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1706 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1707 class, class_shift, hook)
1708#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1709 class_shift, hook) \
1710 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1711 suspend##hook, vendor, device, class, \
f4ca5c6a 1712 class_shift, hook)
7d2a01b8
AN
1713#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1714 class_shift, hook) \
1715 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1716 suspend_late##hook, vendor, device, \
1717 class, class_shift, hook)
f4ca5c6a 1718
1da177e4
LT
1719#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1720 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1721 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1722#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1723 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1724 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1725#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1726 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1727 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1728#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1729 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1730 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1731#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1732 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1733 resume##hook, vendor, device, \
f4ca5c6a 1734 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1735#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1736 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1737 resume_early##hook, vendor, device, \
f4ca5c6a 1738 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1739#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1740 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1741 suspend##hook, vendor, device, \
f4ca5c6a 1742 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1743#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1744 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1745 suspend_late##hook, vendor, device, \
1746 PCI_ANY_ID, 0, hook)
1da177e4 1747
93177a74 1748#ifdef CONFIG_PCI_QUIRKS
1da177e4 1749void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1750int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
c1d61c9b 1751int pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1752#else
1753static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1754 struct pci_dev *dev) { }
ad805758
AW
1755static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1756 u16 acs_flags)
1757{
1758 return -ENOTTY;
1759}
c1d61c9b
AW
1760static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1761{
1762 return -ENOTTY;
1763}
93177a74 1764#endif
1da177e4 1765
05cca6e5 1766void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1767void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1768void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1769int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1770int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1771 const char *name);
fb7ebfe4 1772void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1773
1da177e4 1774extern int pci_pci_problems;
236561e5 1775#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1776#define PCIPCI_TRITON 2
1777#define PCIPCI_NATOMA 4
1778#define PCIPCI_VIAETBF 8
1779#define PCIPCI_VSFX 16
236561e5
AC
1780#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1781#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1782
4516a618
AN
1783extern unsigned long pci_cardbus_io_size;
1784extern unsigned long pci_cardbus_mem_size;
15856ad5 1785extern u8 pci_dfl_cache_line_size;
ac1aa47b 1786extern u8 pci_cache_line_size;
4516a618 1787
28760489
EB
1788extern unsigned long pci_hotplug_io_size;
1789extern unsigned long pci_hotplug_mem_size;
e16b4660 1790extern unsigned long pci_hotplug_bus_size;
28760489 1791
f7625980 1792/* Architecture-specific versions may override these (weak) */
19792a08 1793void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1794void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1795int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1796 enum pcie_reset_state state);
eca0d467 1797int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1798void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1799void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1800int pcibios_alloc_irq(struct pci_dev *dev);
1801void pcibios_free_irq(struct pci_dev *dev);
575e3348 1802
699c1985
SO
1803#ifdef CONFIG_HIBERNATE_CALLBACKS
1804extern struct dev_pm_ops pcibios_pm_ops;
1805#endif
1806
935c760e 1807#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
1808void __init pci_mmcfg_early_init(void);
1809void __init pci_mmcfg_late_init(void);
7752d5cf 1810#else
bb63b421 1811static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1812static inline void pci_mmcfg_late_init(void) { }
1813#endif
1814
642c92da 1815int pci_ext_cfg_avail(void);
0ef5f8f6 1816
1684f5dd 1817void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1818void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1819
dd7cc44d 1820#ifdef CONFIG_PCI_IOV
b07579c0
WY
1821int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1822int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1823
f39d5b72
BH
1824int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1825void pci_disable_sriov(struct pci_dev *dev);
c194f7ea
WY
1826int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset);
1827void pci_iov_remove_virtfn(struct pci_dev *dev, int id, int reset);
f39d5b72 1828int pci_num_vf(struct pci_dev *dev);
5a8eb242 1829int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1830int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1831int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1832resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1833#else
b07579c0
WY
1834static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1835{
1836 return -ENOSYS;
1837}
1838static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1839{
1840 return -ENOSYS;
1841}
dd7cc44d 1842static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1843{ return -ENODEV; }
c194f7ea
WY
1844static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset)
1845{
1846 return -ENOSYS;
1847}
1848static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
1849 int id, int reset) { }
2ee546c4 1850static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1851static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1852static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1853{ return 0; }
bff73156 1854static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1855{ return 0; }
bff73156 1856static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1857{ return 0; }
0e6c9122
WY
1858static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1859{ return 0; }
dd7cc44d
YZ
1860#endif
1861
c825bc94 1862#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1863void pci_hp_create_module_link(struct pci_slot *pci_slot);
1864void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1865#endif
1866
d7b7e605
KK
1867/**
1868 * pci_pcie_cap - get the saved PCIe capability offset
1869 * @dev: PCI device
1870 *
1871 * PCIe capability offset is calculated at PCI device initialization
1872 * time and saved in the data structure. This function returns saved
1873 * PCIe capability offset. Using this instead of pci_find_capability()
1874 * reduces unnecessary search in the PCI configuration space. If you
1875 * need to calculate PCIe capability offset from raw device for some
1876 * reasons, please use pci_find_capability() instead.
1877 */
1878static inline int pci_pcie_cap(struct pci_dev *dev)
1879{
1880 return dev->pcie_cap;
1881}
1882
7eb776c4
KK
1883/**
1884 * pci_is_pcie - check if the PCI device is PCI Express capable
1885 * @dev: PCI device
1886 *
a895c28a 1887 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1888 */
1889static inline bool pci_is_pcie(struct pci_dev *dev)
1890{
a895c28a 1891 return pci_pcie_cap(dev);
7eb776c4
KK
1892}
1893
7c9c003c
MS
1894/**
1895 * pcie_caps_reg - get the PCIe Capabilities Register
1896 * @dev: PCI device
1897 */
1898static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1899{
1900 return dev->pcie_flags_reg;
1901}
1902
786e2288
YW
1903/**
1904 * pci_pcie_type - get the PCIe device/port type
1905 * @dev: PCI device
1906 */
1907static inline int pci_pcie_type(const struct pci_dev *dev)
1908{
1c531d82 1909 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1910}
1911
5d990b62 1912void pci_request_acs(void);
ad805758
AW
1913bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1914bool pci_acs_path_enabled(struct pci_dev *start,
1915 struct pci_dev *end, u16 acs_flags);
a2ce7662 1916
7ad506fa 1917#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1918#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1919
1920/* Large Resource Data Type Tag Item Names */
1921#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1922#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1923#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1924
1925#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1926#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1927#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1928
1929/* Small Resource Data Type Tag Item Names */
9eb45d5c 1930#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 1931
9eb45d5c 1932#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
1933
1934#define PCI_VPD_SRDT_TIN_MASK 0x78
1935#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 1936#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
1937
1938#define PCI_VPD_LRDT_TAG_SIZE 3
1939#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1940
e1d5bdab
MC
1941#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1942
4067a854
MC
1943#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1944#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1945#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1946#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1947
a2ce7662
MC
1948/**
1949 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1950 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1951 *
1952 * Returns the extracted Large Resource Data Type length.
1953 */
1954static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1955{
1956 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1957}
1958
9eb45d5c
HR
1959/**
1960 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
1961 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1962 *
1963 * Returns the extracted Large Resource Data Type Tag item.
1964 */
1965static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
1966{
1967 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
1968}
1969
7ad506fa
MC
1970/**
1971 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1972 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1973 *
1974 * Returns the extracted Small Resource Data Type length.
1975 */
1976static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1977{
1978 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1979}
1980
9eb45d5c
HR
1981/**
1982 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
1983 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1984 *
1985 * Returns the extracted Small Resource Data Type Tag Item.
1986 */
1987static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
1988{
1989 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
1990}
1991
e1d5bdab
MC
1992/**
1993 * pci_vpd_info_field_size - Extracts the information field length
1994 * @lrdt: Pointer to the beginning of an information field header
1995 *
1996 * Returns the extracted information field length.
1997 */
1998static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1999{
2000 return info_field[2];
2001}
2002
b55ac1b2
MC
2003/**
2004 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2005 * @buf: Pointer to buffered vpd data
2006 * @off: The offset into the buffer at which to begin the search
2007 * @len: The length of the vpd buffer
2008 * @rdt: The Resource Data Type to search for
2009 *
2010 * Returns the index where the Resource Data Type was found or
2011 * -ENOENT otherwise.
2012 */
2013int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2014
4067a854
MC
2015/**
2016 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2017 * @buf: Pointer to buffered vpd data
2018 * @off: The offset into the buffer at which to begin the search
2019 * @len: The length of the buffer area, relative to off, in which to search
2020 * @kw: The keyword to search for
2021 *
2022 * Returns the index where the information field keyword was found or
2023 * -ENOENT otherwise.
2024 */
2025int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2026 unsigned int len, const char *kw);
2027
98d9f30c
BH
2028/* PCI <-> OF binding helpers */
2029#ifdef CONFIG_OF
2030struct device_node;
b165e2b6 2031struct irq_domain;
f39d5b72
BH
2032void pci_set_of_node(struct pci_dev *dev);
2033void pci_release_of_node(struct pci_dev *dev);
2034void pci_set_bus_of_node(struct pci_bus *bus);
2035void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 2036struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
2037
2038/* Arch may override this (weak) */
723ec4d0 2039struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2040
3df425f3
JC
2041static inline struct device_node *
2042pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
2043{
2044 return pdev ? pdev->dev.of_node : NULL;
2045}
2046
ef3b4f8c
BH
2047static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2048{
2049 return bus ? bus->dev.of_node : NULL;
2050}
2051
98d9f30c
BH
2052#else /* CONFIG_OF */
2053static inline void pci_set_of_node(struct pci_dev *dev) { }
2054static inline void pci_release_of_node(struct pci_dev *dev) { }
2055static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2056static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
2057static inline struct device_node *
2058pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
2059static inline struct irq_domain *
2060pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
2061#endif /* CONFIG_OF */
2062
471036b2
SS
2063#ifdef CONFIG_ACPI
2064struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2065
2066void
2067pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2068#else
2069static inline struct irq_domain *
2070pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2071#endif
2072
eb740b5f
GS
2073#ifdef CONFIG_EEH
2074static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2075{
2076 return pdev->dev.archdata.edev;
2077}
2078#endif
2079
f0af9593 2080void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
338c3149 2081bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2082int pci_for_each_dma_alias(struct pci_dev *pdev,
2083 int (*fn)(struct pci_dev *pdev,
2084 u16 alias, void *data), void *data);
2085
ce052984
EZ
2086/* helper functions for operation of device flag */
2087static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2088{
2089 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2090}
2091static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2092{
2093 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2094}
2095static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2096{
2097 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2098}
19bdb6e4
AW
2099
2100/**
2101 * pci_ari_enabled - query ARI forwarding status
2102 * @bus: the PCI bus
2103 *
2104 * Returns true if ARI forwarding is enabled.
2105 */
2106static inline bool pci_ari_enabled(struct pci_bus *bus)
2107{
2108 return bus->self && bus->self->ari_enabled;
2109}
bc4b024a
CH
2110
2111/* provide the legacy pci_dma_* API */
2112#include <linux/pci-dma-compat.h>
2113
1da177e4 2114#endif /* LINUX_PCI_H */
This page took 1.800694 seconds and 5 git commands to generate.